blob: 39f033128c5aeed25901b6c5967fca47d76dc535 [file] [log] [blame]
Felix Fietkaue5b046d2010-12-02 10:27:01 +01001/*
2 * Copyright (c) 2008-2009 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/nl80211.h>
18#include <linux/pci.h>
19#include <linux/pci-aspm.h>
20#include "../ath.h"
21#include "ath5k.h"
22#include "debug.h"
23#include "base.h"
24#include "reg.h"
25
26/* Known PCI ids */
27static DEFINE_PCI_DEVICE_TABLE(ath5k_pci_id_table) = {
28 { PCI_VDEVICE(ATHEROS, 0x0207) }, /* 5210 early */
29 { PCI_VDEVICE(ATHEROS, 0x0007) }, /* 5210 */
30 { PCI_VDEVICE(ATHEROS, 0x0011) }, /* 5311 - this is on AHB bus !*/
31 { PCI_VDEVICE(ATHEROS, 0x0012) }, /* 5211 */
32 { PCI_VDEVICE(ATHEROS, 0x0013) }, /* 5212 */
33 { PCI_VDEVICE(3COM_2, 0x0013) }, /* 3com 5212 */
34 { PCI_VDEVICE(3COM, 0x0013) }, /* 3com 3CRDAG675 5212 */
35 { PCI_VDEVICE(ATHEROS, 0x1014) }, /* IBM minipci 5212 */
36 { PCI_VDEVICE(ATHEROS, 0x0014) }, /* 5212 combatible */
37 { PCI_VDEVICE(ATHEROS, 0x0015) }, /* 5212 combatible */
38 { PCI_VDEVICE(ATHEROS, 0x0016) }, /* 5212 combatible */
39 { PCI_VDEVICE(ATHEROS, 0x0017) }, /* 5212 combatible */
40 { PCI_VDEVICE(ATHEROS, 0x0018) }, /* 5212 combatible */
41 { PCI_VDEVICE(ATHEROS, 0x0019) }, /* 5212 combatible */
42 { PCI_VDEVICE(ATHEROS, 0x001a) }, /* 2413 Griffin-lite */
43 { PCI_VDEVICE(ATHEROS, 0x001b) }, /* 5413 Eagle */
44 { PCI_VDEVICE(ATHEROS, 0x001c) }, /* PCI-E cards */
45 { PCI_VDEVICE(ATHEROS, 0x001d) }, /* 2417 Nala */
46 { 0 }
47};
48
49/* return bus cachesize in 4B word units */
50static void ath5k_pci_read_cachesize(struct ath_common *common, int *csz)
51{
52 struct ath5k_softc *sc = (struct ath5k_softc *) common->priv;
53 u8 u8tmp;
54
55 pci_read_config_byte(sc->pdev, PCI_CACHE_LINE_SIZE, &u8tmp);
56 *csz = (int)u8tmp;
57
58 /*
59 * This check was put in to avoid "unplesant" consequences if
60 * the bootrom has not fully initialized all PCI devices.
61 * Sometimes the cache line size register is not set
62 */
63
64 if (*csz == 0)
65 *csz = L1_CACHE_BYTES >> 2; /* Use the default size */
66}
67
Felix Fietkau4aa5d782010-12-02 10:27:01 +010068/*
69 * Read from eeprom
70 */
71bool ath5k_pci_eeprom_read(struct ath_common *common, u32 offset, u16 *data)
72{
73 struct ath5k_hw *ah = (struct ath5k_hw *) common->ah;
74 u32 status, timeout;
75
76 /*
77 * Initialize EEPROM access
78 */
79 if (ah->ah_version == AR5K_AR5210) {
80 AR5K_REG_ENABLE_BITS(ah, AR5K_PCICFG, AR5K_PCICFG_EEAE);
81 (void)ath5k_hw_reg_read(ah, AR5K_EEPROM_BASE + (4 * offset));
82 } else {
83 ath5k_hw_reg_write(ah, offset, AR5K_EEPROM_BASE);
84 AR5K_REG_ENABLE_BITS(ah, AR5K_EEPROM_CMD,
85 AR5K_EEPROM_CMD_READ);
86 }
87
88 for (timeout = AR5K_TUNE_REGISTER_TIMEOUT; timeout > 0; timeout--) {
89 status = ath5k_hw_reg_read(ah, AR5K_EEPROM_STATUS);
90 if (status & AR5K_EEPROM_STAT_RDDONE) {
91 if (status & AR5K_EEPROM_STAT_RDERR)
92 return -EIO;
93 *data = (u16)(ath5k_hw_reg_read(ah, AR5K_EEPROM_DATA) &
94 0xffff);
95 return 0;
96 }
97 udelay(15);
98 }
99
100 return -ETIMEDOUT;
101}
102
Felix Fietkaue7aecd32010-12-02 10:27:06 +0100103int ath5k_hw_read_srev(struct ath5k_hw *ah)
104{
105 ah->ah_mac_srev = ath5k_hw_reg_read(ah, AR5K_SREV);
106 return 0;
107}
108
Felix Fietkaue5b046d2010-12-02 10:27:01 +0100109/* Common ath_bus_opts structure */
110static const struct ath_bus_ops ath_pci_bus_ops = {
111 .ath_bus_type = ATH_PCI,
112 .read_cachesize = ath5k_pci_read_cachesize,
Felix Fietkau4aa5d782010-12-02 10:27:01 +0100113 .eeprom_read = ath5k_pci_eeprom_read,
Felix Fietkaue5b046d2010-12-02 10:27:01 +0100114};
115
116/********************\
117* PCI Initialization *
118\********************/
119
120static int __devinit
121ath5k_pci_probe(struct pci_dev *pdev,
122 const struct pci_device_id *id)
123{
124 void __iomem *mem;
125 struct ath5k_softc *sc;
126 struct ieee80211_hw *hw;
127 int ret;
128 u8 csz;
129
130 /*
131 * L0s needs to be disabled on all ath5k cards.
132 *
133 * For distributions shipping with CONFIG_PCIEASPM (this will be enabled
134 * by default in the future in 2.6.36) this will also mean both L1 and
135 * L0s will be disabled when a pre 1.1 PCIe device is detected. We do
136 * know L1 works correctly even for all ath5k pre 1.1 PCIe devices
137 * though but cannot currently undue the effect of a blacklist, for
138 * details you can read pcie_aspm_sanity_check() and see how it adjusts
139 * the device link capability.
140 *
141 * It may be possible in the future to implement some PCI API to allow
142 * drivers to override blacklists for pre 1.1 PCIe but for now it is
143 * best to accept that both L0s and L1 will be disabled completely for
144 * distributions shipping with CONFIG_PCIEASPM rather than having this
145 * issue present. Motivation for adding this new API will be to help
146 * with power consumption for some of these devices.
147 */
148 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S);
149
150 ret = pci_enable_device(pdev);
151 if (ret) {
152 dev_err(&pdev->dev, "can't enable device\n");
153 goto err;
154 }
155
156 /* XXX 32-bit addressing only */
157 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
158 if (ret) {
159 dev_err(&pdev->dev, "32-bit DMA not available\n");
160 goto err_dis;
161 }
162
163 /*
164 * Cache line size is used to size and align various
165 * structures used to communicate with the hardware.
166 */
167 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
168 if (csz == 0) {
169 /*
170 * Linux 2.4.18 (at least) writes the cache line size
171 * register as a 16-bit wide register which is wrong.
172 * We must have this setup properly for rx buffer
173 * DMA to work so force a reasonable value here if it
174 * comes up zero.
175 */
176 csz = L1_CACHE_BYTES >> 2;
177 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
178 }
179 /*
180 * The default setting of latency timer yields poor results,
181 * set it to the value used by other systems. It may be worth
182 * tweaking this setting more.
183 */
184 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
185
186 /* Enable bus mastering */
187 pci_set_master(pdev);
188
189 /*
190 * Disable the RETRY_TIMEOUT register (0x41) to keep
191 * PCI Tx retries from interfering with C3 CPU state.
192 */
193 pci_write_config_byte(pdev, 0x41, 0);
194
195 ret = pci_request_region(pdev, 0, "ath5k");
196 if (ret) {
197 dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
198 goto err_dis;
199 }
200
201 mem = pci_iomap(pdev, 0, 0);
202 if (!mem) {
203 dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
204 ret = -EIO;
205 goto err_reg;
206 }
207
208 /*
209 * Allocate hw (mac80211 main struct)
210 * and hw->priv (driver private data)
211 */
212 hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
213 if (hw == NULL) {
214 dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
215 ret = -ENOMEM;
216 goto err_map;
217 }
218
219 dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
220
221 sc = hw->priv;
222 sc->hw = hw;
223 sc->pdev = pdev;
224 sc->dev = &pdev->dev;
225 sc->irq = pdev->irq;
226 sc->devid = id->device;
227 sc->iobase = mem; /* So we can unmap it on detach */
228
229 /* Initialize */
230 ret = ath5k_init_softc(sc, &ath_pci_bus_ops);
231 if (ret)
232 goto err_free;
233
234 /* Set private data */
235 pci_set_drvdata(pdev, hw);
236
237 return 0;
238err_free:
239 ieee80211_free_hw(hw);
240err_map:
241 pci_iounmap(pdev, mem);
242err_reg:
243 pci_release_region(pdev, 0);
244err_dis:
245 pci_disable_device(pdev);
246err:
247 return ret;
248}
249
250static void __devexit
251ath5k_pci_remove(struct pci_dev *pdev)
252{
253 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
254 struct ath5k_softc *sc = hw->priv;
255
256 ath5k_deinit_softc(sc);
257 pci_iounmap(pdev, sc->iobase);
258 pci_release_region(pdev, 0);
259 pci_disable_device(pdev);
260 ieee80211_free_hw(hw);
261}
262
263#ifdef CONFIG_PM_SLEEP
264static int ath5k_pci_suspend(struct device *dev)
265{
266 struct ath5k_softc *sc = pci_get_drvdata(to_pci_dev(dev));
267
268 ath5k_led_off(sc);
269 return 0;
270}
271
272static int ath5k_pci_resume(struct device *dev)
273{
274 struct pci_dev *pdev = to_pci_dev(dev);
275 struct ath5k_softc *sc = pci_get_drvdata(pdev);
276
277 /*
278 * Suspend/Resume resets the PCI configuration space, so we have to
279 * re-disable the RETRY_TIMEOUT register (0x41) to keep
280 * PCI Tx retries from interfering with C3 CPU state
281 */
282 pci_write_config_byte(pdev, 0x41, 0);
283
284 ath5k_led_enable(sc);
285 return 0;
286}
287
288static SIMPLE_DEV_PM_OPS(ath5k_pm_ops, ath5k_pci_suspend, ath5k_pci_resume);
289#define ATH5K_PM_OPS (&ath5k_pm_ops)
290#else
291#define ATH5K_PM_OPS NULL
292#endif /* CONFIG_PM_SLEEP */
293
294static struct pci_driver ath5k_pci_driver = {
295 .name = KBUILD_MODNAME,
296 .id_table = ath5k_pci_id_table,
297 .probe = ath5k_pci_probe,
298 .remove = __devexit_p(ath5k_pci_remove),
299 .driver.pm = ATH5K_PM_OPS,
300};
301
302/*
303 * Module init/exit functions
304 */
305static int __init
306init_ath5k_pci(void)
307{
308 int ret;
309
310 ret = pci_register_driver(&ath5k_pci_driver);
311 if (ret) {
312 printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
313 return ret;
314 }
315
316 return 0;
317}
318
319static void __exit
320exit_ath5k_pci(void)
321{
322 pci_unregister_driver(&ath5k_pci_driver);
323}
324
325module_init(init_ath5k_pci);
326module_exit(exit_ath5k_pci);