Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/mm/mmu.c |
| 3 | * |
| 4 | * Copyright (C) 1995-2005 Russell King |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | */ |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 10 | #include <linux/module.h> |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 11 | #include <linux/kernel.h> |
| 12 | #include <linux/errno.h> |
| 13 | #include <linux/init.h> |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 14 | #include <linux/mman.h> |
| 15 | #include <linux/nodemask.h> |
Russell King | 2778f62 | 2010-07-09 16:27:52 +0100 | [diff] [blame] | 16 | #include <linux/memblock.h> |
Catalin Marinas | d907387 | 2010-09-13 16:01:24 +0100 | [diff] [blame] | 17 | #include <linux/fs.h> |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 18 | |
Russell King | 0ba8b9b | 2008-08-10 18:08:10 +0100 | [diff] [blame] | 19 | #include <asm/cputype.h> |
Russell King | 37efe64 | 2008-12-01 11:53:07 +0000 | [diff] [blame] | 20 | #include <asm/sections.h> |
Nicolas Pitre | 3f973e2 | 2008-11-04 00:48:42 -0500 | [diff] [blame] | 21 | #include <asm/cachetype.h> |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 22 | #include <asm/setup.h> |
| 23 | #include <asm/sizes.h> |
Russell King | e616c59 | 2009-09-27 20:55:43 +0100 | [diff] [blame] | 24 | #include <asm/smp_plat.h> |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 25 | #include <asm/tlb.h> |
Nicolas Pitre | d73cd42 | 2008-09-15 16:44:55 -0400 | [diff] [blame] | 26 | #include <asm/highmem.h> |
Catalin Marinas | 247055a | 2010-09-13 16:03:21 +0100 | [diff] [blame] | 27 | #include <asm/traps.h> |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 28 | |
| 29 | #include <asm/mach/arch.h> |
| 30 | #include <asm/mach/map.h> |
| 31 | |
| 32 | #include "mm.h" |
| 33 | |
| 34 | DEFINE_PER_CPU(struct mmu_gather, mmu_gathers); |
| 35 | |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 36 | /* |
| 37 | * empty_zero_page is a special page that is used for |
| 38 | * zero-initialized data and COW. |
| 39 | */ |
| 40 | struct page *empty_zero_page; |
Aneesh Kumar K.V | 3653f3a | 2008-04-29 08:11:12 -0400 | [diff] [blame] | 41 | EXPORT_SYMBOL(empty_zero_page); |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 42 | |
| 43 | /* |
| 44 | * The pmd table for the upper-most set of pages. |
| 45 | */ |
| 46 | pmd_t *top_pmd; |
| 47 | |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 48 | #define CPOLICY_UNCACHED 0 |
| 49 | #define CPOLICY_BUFFERED 1 |
| 50 | #define CPOLICY_WRITETHROUGH 2 |
| 51 | #define CPOLICY_WRITEBACK 3 |
| 52 | #define CPOLICY_WRITEALLOC 4 |
| 53 | |
| 54 | static unsigned int cachepolicy __initdata = CPOLICY_WRITEBACK; |
| 55 | static unsigned int ecc_mask __initdata = 0; |
Imre_Deak | 44b1869 | 2007-02-11 13:45:13 +0100 | [diff] [blame] | 56 | pgprot_t pgprot_user; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 57 | pgprot_t pgprot_kernel; |
| 58 | |
Imre_Deak | 44b1869 | 2007-02-11 13:45:13 +0100 | [diff] [blame] | 59 | EXPORT_SYMBOL(pgprot_user); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 60 | EXPORT_SYMBOL(pgprot_kernel); |
| 61 | |
| 62 | struct cachepolicy { |
| 63 | const char policy[16]; |
| 64 | unsigned int cr_mask; |
| 65 | unsigned int pmd; |
Russell King | f6e3354 | 2010-11-16 00:22:09 +0000 | [diff] [blame] | 66 | pteval_t pte; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 67 | }; |
| 68 | |
| 69 | static struct cachepolicy cache_policies[] __initdata = { |
| 70 | { |
| 71 | .policy = "uncached", |
| 72 | .cr_mask = CR_W|CR_C, |
| 73 | .pmd = PMD_SECT_UNCACHED, |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 74 | .pte = L_PTE_MT_UNCACHED, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 75 | }, { |
| 76 | .policy = "buffered", |
| 77 | .cr_mask = CR_C, |
| 78 | .pmd = PMD_SECT_BUFFERED, |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 79 | .pte = L_PTE_MT_BUFFERABLE, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 80 | }, { |
| 81 | .policy = "writethrough", |
| 82 | .cr_mask = 0, |
| 83 | .pmd = PMD_SECT_WT, |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 84 | .pte = L_PTE_MT_WRITETHROUGH, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 85 | }, { |
| 86 | .policy = "writeback", |
| 87 | .cr_mask = 0, |
| 88 | .pmd = PMD_SECT_WB, |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 89 | .pte = L_PTE_MT_WRITEBACK, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 90 | }, { |
| 91 | .policy = "writealloc", |
| 92 | .cr_mask = 0, |
| 93 | .pmd = PMD_SECT_WBWA, |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 94 | .pte = L_PTE_MT_WRITEALLOC, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 95 | } |
| 96 | }; |
| 97 | |
| 98 | /* |
Simon Arlott | 6cbdc8c | 2007-05-11 20:40:30 +0100 | [diff] [blame] | 99 | * These are useful for identifying cache coherency |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 100 | * problems by allowing the cache or the cache and |
| 101 | * writebuffer to be turned off. (Note: the write |
| 102 | * buffer should not be on and the cache off). |
| 103 | */ |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 104 | static int __init early_cachepolicy(char *p) |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 105 | { |
| 106 | int i; |
| 107 | |
| 108 | for (i = 0; i < ARRAY_SIZE(cache_policies); i++) { |
| 109 | int len = strlen(cache_policies[i].policy); |
| 110 | |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 111 | if (memcmp(p, cache_policies[i].policy, len) == 0) { |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 112 | cachepolicy = i; |
| 113 | cr_alignment &= ~cache_policies[i].cr_mask; |
| 114 | cr_no_alignment &= ~cache_policies[i].cr_mask; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 115 | break; |
| 116 | } |
| 117 | } |
| 118 | if (i == ARRAY_SIZE(cache_policies)) |
| 119 | printk(KERN_ERR "ERROR: unknown or unsupported cache policy\n"); |
Russell King | 4b46d64 | 2009-11-01 17:44:24 +0000 | [diff] [blame] | 120 | /* |
| 121 | * This restriction is partly to do with the way we boot; it is |
| 122 | * unpredictable to have memory mapped using two different sets of |
| 123 | * memory attributes (shared, type, and cache attribs). We can not |
| 124 | * change these attributes once the initial assembly has setup the |
| 125 | * page tables. |
| 126 | */ |
Catalin Marinas | 11179d8 | 2007-07-20 11:42:24 +0100 | [diff] [blame] | 127 | if (cpu_architecture() >= CPU_ARCH_ARMv6) { |
| 128 | printk(KERN_WARNING "Only cachepolicy=writeback supported on ARMv6 and later\n"); |
| 129 | cachepolicy = CPOLICY_WRITEBACK; |
| 130 | } |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 131 | flush_cache_all(); |
| 132 | set_cr(cr_alignment); |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 133 | return 0; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 134 | } |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 135 | early_param("cachepolicy", early_cachepolicy); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 136 | |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 137 | static int __init early_nocache(char *__unused) |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 138 | { |
| 139 | char *p = "buffered"; |
| 140 | printk(KERN_WARNING "nocache is deprecated; use cachepolicy=%s\n", p); |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 141 | early_cachepolicy(p); |
| 142 | return 0; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 143 | } |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 144 | early_param("nocache", early_nocache); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 145 | |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 146 | static int __init early_nowrite(char *__unused) |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 147 | { |
| 148 | char *p = "uncached"; |
| 149 | printk(KERN_WARNING "nowb is deprecated; use cachepolicy=%s\n", p); |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 150 | early_cachepolicy(p); |
| 151 | return 0; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 152 | } |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 153 | early_param("nowb", early_nowrite); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 154 | |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 155 | static int __init early_ecc(char *p) |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 156 | { |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 157 | if (memcmp(p, "on", 2) == 0) |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 158 | ecc_mask = PMD_PROTECTION; |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 159 | else if (memcmp(p, "off", 3) == 0) |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 160 | ecc_mask = 0; |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 161 | return 0; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 162 | } |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 163 | early_param("ecc", early_ecc); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 164 | |
| 165 | static int __init noalign_setup(char *__unused) |
| 166 | { |
| 167 | cr_alignment &= ~CR_A; |
| 168 | cr_no_alignment &= ~CR_A; |
| 169 | set_cr(cr_alignment); |
| 170 | return 1; |
| 171 | } |
| 172 | __setup("noalign", noalign_setup); |
| 173 | |
Russell King | 255d1f8 | 2006-12-18 00:12:47 +0000 | [diff] [blame] | 174 | #ifndef CONFIG_SMP |
| 175 | void adjust_cr(unsigned long mask, unsigned long set) |
| 176 | { |
| 177 | unsigned long flags; |
| 178 | |
| 179 | mask &= ~CR_A; |
| 180 | |
| 181 | set &= mask; |
| 182 | |
| 183 | local_irq_save(flags); |
| 184 | |
| 185 | cr_no_alignment = (cr_no_alignment & ~mask) | set; |
| 186 | cr_alignment = (cr_alignment & ~mask) | set; |
| 187 | |
| 188 | set_cr((get_cr() & ~mask) | set); |
| 189 | |
| 190 | local_irq_restore(flags); |
| 191 | } |
| 192 | #endif |
| 193 | |
Russell King | 36bb94b | 2010-11-16 08:40:36 +0000 | [diff] [blame] | 194 | #define PROT_PTE_DEVICE L_PTE_PRESENT|L_PTE_YOUNG|L_PTE_DIRTY|L_PTE_XN |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 195 | #define PROT_SECT_DEVICE PMD_TYPE_SECT|PMD_SECT_AP_WRITE |
Russell King | 0af92be | 2007-05-05 20:28:16 +0100 | [diff] [blame] | 196 | |
Russell King | b29e9f5 | 2007-04-21 10:47:29 +0100 | [diff] [blame] | 197 | static struct mem_type mem_types[] = { |
Russell King | 0af92be | 2007-05-05 20:28:16 +0100 | [diff] [blame] | 198 | [MT_DEVICE] = { /* Strongly ordered / ARMv6 shared device */ |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 199 | .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_SHARED | |
| 200 | L_PTE_SHARED, |
Russell King | 0af92be | 2007-05-05 20:28:16 +0100 | [diff] [blame] | 201 | .prot_l1 = PMD_TYPE_TABLE, |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 202 | .prot_sect = PROT_SECT_DEVICE | PMD_SECT_S, |
Russell King | 0af92be | 2007-05-05 20:28:16 +0100 | [diff] [blame] | 203 | .domain = DOMAIN_IO, |
| 204 | }, |
| 205 | [MT_DEVICE_NONSHARED] = { /* ARMv6 non-shared device */ |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 206 | .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_NONSHARED, |
Russell King | 0af92be | 2007-05-05 20:28:16 +0100 | [diff] [blame] | 207 | .prot_l1 = PMD_TYPE_TABLE, |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 208 | .prot_sect = PROT_SECT_DEVICE, |
Russell King | 0af92be | 2007-05-05 20:28:16 +0100 | [diff] [blame] | 209 | .domain = DOMAIN_IO, |
| 210 | }, |
| 211 | [MT_DEVICE_CACHED] = { /* ioremap_cached */ |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 212 | .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_CACHED, |
Russell King | 0af92be | 2007-05-05 20:28:16 +0100 | [diff] [blame] | 213 | .prot_l1 = PMD_TYPE_TABLE, |
| 214 | .prot_sect = PROT_SECT_DEVICE | PMD_SECT_WB, |
| 215 | .domain = DOMAIN_IO, |
| 216 | }, |
Lennert Buytenhek | 1ad77a8 | 2008-09-05 13:17:11 +0100 | [diff] [blame] | 217 | [MT_DEVICE_WC] = { /* ioremap_wc */ |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 218 | .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_WC, |
Russell King | 0af92be | 2007-05-05 20:28:16 +0100 | [diff] [blame] | 219 | .prot_l1 = PMD_TYPE_TABLE, |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 220 | .prot_sect = PROT_SECT_DEVICE, |
Russell King | 0af92be | 2007-05-05 20:28:16 +0100 | [diff] [blame] | 221 | .domain = DOMAIN_IO, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 222 | }, |
Russell King | ebb4c65 | 2008-11-09 11:18:36 +0000 | [diff] [blame] | 223 | [MT_UNCACHED] = { |
| 224 | .prot_pte = PROT_PTE_DEVICE, |
| 225 | .prot_l1 = PMD_TYPE_TABLE, |
| 226 | .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN, |
| 227 | .domain = DOMAIN_IO, |
| 228 | }, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 229 | [MT_CACHECLEAN] = { |
Russell King | 9ef7963 | 2007-05-05 20:03:35 +0100 | [diff] [blame] | 230 | .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 231 | .domain = DOMAIN_KERNEL, |
| 232 | }, |
| 233 | [MT_MINICLEAN] = { |
Russell King | 9ef7963 | 2007-05-05 20:03:35 +0100 | [diff] [blame] | 234 | .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_MINICACHE, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 235 | .domain = DOMAIN_KERNEL, |
| 236 | }, |
| 237 | [MT_LOW_VECTORS] = { |
| 238 | .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY | |
Russell King | 36bb94b | 2010-11-16 08:40:36 +0000 | [diff] [blame] | 239 | L_PTE_RDONLY, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 240 | .prot_l1 = PMD_TYPE_TABLE, |
| 241 | .domain = DOMAIN_USER, |
| 242 | }, |
| 243 | [MT_HIGH_VECTORS] = { |
| 244 | .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY | |
Russell King | 36bb94b | 2010-11-16 08:40:36 +0000 | [diff] [blame] | 245 | L_PTE_USER | L_PTE_RDONLY, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 246 | .prot_l1 = PMD_TYPE_TABLE, |
| 247 | .domain = DOMAIN_USER, |
| 248 | }, |
| 249 | [MT_MEMORY] = { |
Russell King | 36bb94b | 2010-11-16 08:40:36 +0000 | [diff] [blame] | 250 | .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY, |
Santosh Shilimkar | f1a2481 | 2010-09-24 07:18:22 +0100 | [diff] [blame] | 251 | .prot_l1 = PMD_TYPE_TABLE, |
Russell King | 9ef7963 | 2007-05-05 20:03:35 +0100 | [diff] [blame] | 252 | .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 253 | .domain = DOMAIN_KERNEL, |
| 254 | }, |
| 255 | [MT_ROM] = { |
Russell King | 9ef7963 | 2007-05-05 20:03:35 +0100 | [diff] [blame] | 256 | .prot_sect = PMD_TYPE_SECT, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 257 | .domain = DOMAIN_KERNEL, |
| 258 | }, |
Paul Walmsley | e4707dd | 2009-03-12 20:11:43 +0100 | [diff] [blame] | 259 | [MT_MEMORY_NONCACHED] = { |
Santosh Shilimkar | f1a2481 | 2010-09-24 07:18:22 +0100 | [diff] [blame] | 260 | .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY | |
Russell King | 36bb94b | 2010-11-16 08:40:36 +0000 | [diff] [blame] | 261 | L_PTE_MT_BUFFERABLE, |
Santosh Shilimkar | f1a2481 | 2010-09-24 07:18:22 +0100 | [diff] [blame] | 262 | .prot_l1 = PMD_TYPE_TABLE, |
Paul Walmsley | e4707dd | 2009-03-12 20:11:43 +0100 | [diff] [blame] | 263 | .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE, |
| 264 | .domain = DOMAIN_KERNEL, |
| 265 | }, |
Linus Walleij | cb9d770 | 2010-07-12 21:50:59 +0100 | [diff] [blame] | 266 | [MT_MEMORY_DTCM] = { |
Linus Walleij | f444fce | 2010-10-18 09:03:03 +0100 | [diff] [blame] | 267 | .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY | |
Russell King | 36bb94b | 2010-11-16 08:40:36 +0000 | [diff] [blame] | 268 | L_PTE_XN, |
Linus Walleij | f444fce | 2010-10-18 09:03:03 +0100 | [diff] [blame] | 269 | .prot_l1 = PMD_TYPE_TABLE, |
| 270 | .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN, |
| 271 | .domain = DOMAIN_KERNEL, |
Linus Walleij | cb9d770 | 2010-07-12 21:50:59 +0100 | [diff] [blame] | 272 | }, |
| 273 | [MT_MEMORY_ITCM] = { |
Russell King | 36bb94b | 2010-11-16 08:40:36 +0000 | [diff] [blame] | 274 | .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY, |
Linus Walleij | cb9d770 | 2010-07-12 21:50:59 +0100 | [diff] [blame] | 275 | .prot_l1 = PMD_TYPE_TABLE, |
Linus Walleij | f444fce | 2010-10-18 09:03:03 +0100 | [diff] [blame] | 276 | .domain = DOMAIN_KERNEL, |
Linus Walleij | cb9d770 | 2010-07-12 21:50:59 +0100 | [diff] [blame] | 277 | }, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 278 | }; |
| 279 | |
Russell King | b29e9f5 | 2007-04-21 10:47:29 +0100 | [diff] [blame] | 280 | const struct mem_type *get_mem_type(unsigned int type) |
| 281 | { |
| 282 | return type < ARRAY_SIZE(mem_types) ? &mem_types[type] : NULL; |
| 283 | } |
Hiroshi DOYU | 69d3a84 | 2009-01-28 21:32:08 +0200 | [diff] [blame] | 284 | EXPORT_SYMBOL(get_mem_type); |
Russell King | b29e9f5 | 2007-04-21 10:47:29 +0100 | [diff] [blame] | 285 | |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 286 | /* |
| 287 | * Adjust the PMD section entries according to the CPU in use. |
| 288 | */ |
| 289 | static void __init build_mem_type_table(void) |
| 290 | { |
| 291 | struct cachepolicy *cp; |
| 292 | unsigned int cr = get_cr(); |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 293 | unsigned int user_pgprot, kern_pgprot, vecs_pgprot; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 294 | int cpu_arch = cpu_architecture(); |
| 295 | int i; |
| 296 | |
Catalin Marinas | 11179d8 | 2007-07-20 11:42:24 +0100 | [diff] [blame] | 297 | if (cpu_arch < CPU_ARCH_ARMv6) { |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 298 | #if defined(CONFIG_CPU_DCACHE_DISABLE) |
Catalin Marinas | 11179d8 | 2007-07-20 11:42:24 +0100 | [diff] [blame] | 299 | if (cachepolicy > CPOLICY_BUFFERED) |
| 300 | cachepolicy = CPOLICY_BUFFERED; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 301 | #elif defined(CONFIG_CPU_DCACHE_WRITETHROUGH) |
Catalin Marinas | 11179d8 | 2007-07-20 11:42:24 +0100 | [diff] [blame] | 302 | if (cachepolicy > CPOLICY_WRITETHROUGH) |
| 303 | cachepolicy = CPOLICY_WRITETHROUGH; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 304 | #endif |
Catalin Marinas | 11179d8 | 2007-07-20 11:42:24 +0100 | [diff] [blame] | 305 | } |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 306 | if (cpu_arch < CPU_ARCH_ARMv5) { |
| 307 | if (cachepolicy >= CPOLICY_WRITEALLOC) |
| 308 | cachepolicy = CPOLICY_WRITEBACK; |
| 309 | ecc_mask = 0; |
| 310 | } |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 311 | if (is_smp()) |
| 312 | cachepolicy = CPOLICY_WRITEALLOC; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 313 | |
| 314 | /* |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 315 | * Strip out features not present on earlier architectures. |
| 316 | * Pre-ARMv5 CPUs don't have TEX bits. Pre-ARMv6 CPUs or those |
| 317 | * without extended page tables don't have the 'Shared' bit. |
Lennert Buytenhek | 1ad77a8 | 2008-09-05 13:17:11 +0100 | [diff] [blame] | 318 | */ |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 319 | if (cpu_arch < CPU_ARCH_ARMv5) |
| 320 | for (i = 0; i < ARRAY_SIZE(mem_types); i++) |
| 321 | mem_types[i].prot_sect &= ~PMD_SECT_TEX(7); |
| 322 | if ((cpu_arch < CPU_ARCH_ARMv6 || !(cr & CR_XP)) && !cpu_is_xsc3()) |
| 323 | for (i = 0; i < ARRAY_SIZE(mem_types); i++) |
| 324 | mem_types[i].prot_sect &= ~PMD_SECT_S; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 325 | |
| 326 | /* |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 327 | * ARMv5 and lower, bit 4 must be set for page tables (was: cache |
| 328 | * "update-able on write" bit on ARM610). However, Xscale and |
| 329 | * Xscale3 require this bit to be cleared. |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 330 | */ |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 331 | if (cpu_is_xscale() || cpu_is_xsc3()) { |
Russell King | 9ef7963 | 2007-05-05 20:03:35 +0100 | [diff] [blame] | 332 | for (i = 0; i < ARRAY_SIZE(mem_types); i++) { |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 333 | mem_types[i].prot_sect &= ~PMD_BIT4; |
Russell King | 9ef7963 | 2007-05-05 20:03:35 +0100 | [diff] [blame] | 334 | mem_types[i].prot_l1 &= ~PMD_BIT4; |
| 335 | } |
| 336 | } else if (cpu_arch < CPU_ARCH_ARMv6) { |
| 337 | for (i = 0; i < ARRAY_SIZE(mem_types); i++) { |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 338 | if (mem_types[i].prot_l1) |
| 339 | mem_types[i].prot_l1 |= PMD_BIT4; |
Russell King | 9ef7963 | 2007-05-05 20:03:35 +0100 | [diff] [blame] | 340 | if (mem_types[i].prot_sect) |
| 341 | mem_types[i].prot_sect |= PMD_BIT4; |
| 342 | } |
| 343 | } |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 344 | |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 345 | /* |
| 346 | * Mark the device areas according to the CPU/architecture. |
| 347 | */ |
| 348 | if (cpu_is_xsc3() || (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP))) { |
| 349 | if (!cpu_is_xsc3()) { |
| 350 | /* |
| 351 | * Mark device regions on ARMv6+ as execute-never |
| 352 | * to prevent speculative instruction fetches. |
| 353 | */ |
| 354 | mem_types[MT_DEVICE].prot_sect |= PMD_SECT_XN; |
| 355 | mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_XN; |
| 356 | mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_XN; |
| 357 | mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_XN; |
| 358 | } |
| 359 | if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) { |
| 360 | /* |
| 361 | * For ARMv7 with TEX remapping, |
| 362 | * - shared device is SXCB=1100 |
| 363 | * - nonshared device is SXCB=0100 |
| 364 | * - write combine device mem is SXCB=0001 |
| 365 | * (Uncached Normal memory) |
| 366 | */ |
| 367 | mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1); |
| 368 | mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(1); |
| 369 | mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE; |
| 370 | } else if (cpu_is_xsc3()) { |
| 371 | /* |
| 372 | * For Xscale3, |
| 373 | * - shared device is TEXCB=00101 |
| 374 | * - nonshared device is TEXCB=01000 |
| 375 | * - write combine device mem is TEXCB=00100 |
| 376 | * (Inner/Outer Uncacheable in xsc3 parlance) |
| 377 | */ |
| 378 | mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1) | PMD_SECT_BUFFERED; |
| 379 | mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2); |
| 380 | mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1); |
| 381 | } else { |
| 382 | /* |
| 383 | * For ARMv6 and ARMv7 without TEX remapping, |
| 384 | * - shared device is TEXCB=00001 |
| 385 | * - nonshared device is TEXCB=01000 |
| 386 | * - write combine device mem is TEXCB=00100 |
| 387 | * (Uncached Normal in ARMv6 parlance). |
| 388 | */ |
| 389 | mem_types[MT_DEVICE].prot_sect |= PMD_SECT_BUFFERED; |
| 390 | mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2); |
| 391 | mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1); |
| 392 | } |
| 393 | } else { |
| 394 | /* |
| 395 | * On others, write combining is "Uncached/Buffered" |
| 396 | */ |
| 397 | mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE; |
| 398 | } |
| 399 | |
| 400 | /* |
| 401 | * Now deal with the memory-type mappings |
| 402 | */ |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 403 | cp = &cache_policies[cachepolicy]; |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 404 | vecs_pgprot = kern_pgprot = user_pgprot = cp->pte; |
| 405 | |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 406 | /* |
| 407 | * Only use write-through for non-SMP systems |
| 408 | */ |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 409 | if (!is_smp() && cpu_arch >= CPU_ARCH_ARMv5 && cachepolicy > CPOLICY_WRITETHROUGH) |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 410 | vecs_pgprot = cache_policies[CPOLICY_WRITETHROUGH].pte; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 411 | |
| 412 | /* |
| 413 | * Enable CPU-specific coherency if supported. |
| 414 | * (Only available on XSC3 at the moment.) |
| 415 | */ |
Santosh Shilimkar | f1a2481 | 2010-09-24 07:18:22 +0100 | [diff] [blame] | 416 | if (arch_is_coherent() && cpu_is_xsc3()) { |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 417 | mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S; |
Santosh Shilimkar | f1a2481 | 2010-09-24 07:18:22 +0100 | [diff] [blame] | 418 | mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED; |
| 419 | mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_S; |
| 420 | mem_types[MT_MEMORY_NONCACHED].prot_pte |= L_PTE_SHARED; |
| 421 | } |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 422 | /* |
| 423 | * ARMv6 and above have extended page tables. |
| 424 | */ |
| 425 | if (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP)) { |
| 426 | /* |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 427 | * Mark cache clean areas and XIP ROM read only |
| 428 | * from SVC mode and no access from userspace. |
| 429 | */ |
| 430 | mem_types[MT_ROM].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE; |
| 431 | mem_types[MT_MINICLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE; |
| 432 | mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE; |
| 433 | |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 434 | if (is_smp()) { |
| 435 | /* |
| 436 | * Mark memory with the "shared" attribute |
| 437 | * for SMP systems |
| 438 | */ |
| 439 | user_pgprot |= L_PTE_SHARED; |
| 440 | kern_pgprot |= L_PTE_SHARED; |
| 441 | vecs_pgprot |= L_PTE_SHARED; |
| 442 | mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_S; |
| 443 | mem_types[MT_DEVICE_WC].prot_pte |= L_PTE_SHARED; |
| 444 | mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_S; |
| 445 | mem_types[MT_DEVICE_CACHED].prot_pte |= L_PTE_SHARED; |
| 446 | mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S; |
| 447 | mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED; |
| 448 | mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_S; |
| 449 | mem_types[MT_MEMORY_NONCACHED].prot_pte |= L_PTE_SHARED; |
| 450 | } |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 451 | } |
| 452 | |
Paul Walmsley | e4707dd | 2009-03-12 20:11:43 +0100 | [diff] [blame] | 453 | /* |
| 454 | * Non-cacheable Normal - intended for memory areas that must |
| 455 | * not cause dirty cache line writebacks when used |
| 456 | */ |
| 457 | if (cpu_arch >= CPU_ARCH_ARMv6) { |
| 458 | if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) { |
| 459 | /* Non-cacheable Normal is XCB = 001 */ |
| 460 | mem_types[MT_MEMORY_NONCACHED].prot_sect |= |
| 461 | PMD_SECT_BUFFERED; |
| 462 | } else { |
| 463 | /* For both ARMv6 and non-TEX-remapping ARMv7 */ |
| 464 | mem_types[MT_MEMORY_NONCACHED].prot_sect |= |
| 465 | PMD_SECT_TEX(1); |
| 466 | } |
| 467 | } else { |
| 468 | mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_BUFFERABLE; |
| 469 | } |
| 470 | |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 471 | for (i = 0; i < 16; i++) { |
| 472 | unsigned long v = pgprot_val(protection_map[i]); |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 473 | protection_map[i] = __pgprot(v | user_pgprot); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 474 | } |
| 475 | |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 476 | mem_types[MT_LOW_VECTORS].prot_pte |= vecs_pgprot; |
| 477 | mem_types[MT_HIGH_VECTORS].prot_pte |= vecs_pgprot; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 478 | |
Imre_Deak | 44b1869 | 2007-02-11 13:45:13 +0100 | [diff] [blame] | 479 | pgprot_user = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | user_pgprot); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 480 | pgprot_kernel = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | |
Russell King | 36bb94b | 2010-11-16 08:40:36 +0000 | [diff] [blame] | 481 | L_PTE_DIRTY | kern_pgprot); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 482 | |
| 483 | mem_types[MT_LOW_VECTORS].prot_l1 |= ecc_mask; |
| 484 | mem_types[MT_HIGH_VECTORS].prot_l1 |= ecc_mask; |
| 485 | mem_types[MT_MEMORY].prot_sect |= ecc_mask | cp->pmd; |
Santosh Shilimkar | f1a2481 | 2010-09-24 07:18:22 +0100 | [diff] [blame] | 486 | mem_types[MT_MEMORY].prot_pte |= kern_pgprot; |
| 487 | mem_types[MT_MEMORY_NONCACHED].prot_sect |= ecc_mask; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 488 | mem_types[MT_ROM].prot_sect |= cp->pmd; |
| 489 | |
| 490 | switch (cp->pmd) { |
| 491 | case PMD_SECT_WT: |
| 492 | mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WT; |
| 493 | break; |
| 494 | case PMD_SECT_WB: |
| 495 | case PMD_SECT_WBWA: |
| 496 | mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WB; |
| 497 | break; |
| 498 | } |
| 499 | printk("Memory policy: ECC %sabled, Data cache %s\n", |
| 500 | ecc_mask ? "en" : "dis", cp->policy); |
Russell King | 2497f0a | 2007-04-21 09:59:44 +0100 | [diff] [blame] | 501 | |
| 502 | for (i = 0; i < ARRAY_SIZE(mem_types); i++) { |
| 503 | struct mem_type *t = &mem_types[i]; |
| 504 | if (t->prot_l1) |
| 505 | t->prot_l1 |= PMD_DOMAIN(t->domain); |
| 506 | if (t->prot_sect) |
| 507 | t->prot_sect |= PMD_DOMAIN(t->domain); |
| 508 | } |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 509 | } |
| 510 | |
Catalin Marinas | d907387 | 2010-09-13 16:01:24 +0100 | [diff] [blame] | 511 | #ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE |
| 512 | pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn, |
| 513 | unsigned long size, pgprot_t vma_prot) |
| 514 | { |
| 515 | if (!pfn_valid(pfn)) |
| 516 | return pgprot_noncached(vma_prot); |
| 517 | else if (file->f_flags & O_SYNC) |
| 518 | return pgprot_writecombine(vma_prot); |
| 519 | return vma_prot; |
| 520 | } |
| 521 | EXPORT_SYMBOL(phys_mem_access_prot); |
| 522 | #endif |
| 523 | |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 524 | #define vectors_base() (vectors_high() ? 0xffff0000 : 0) |
| 525 | |
Russell King | 3abe9d3 | 2010-03-25 17:02:59 +0000 | [diff] [blame] | 526 | static void __init *early_alloc(unsigned long sz) |
| 527 | { |
Russell King | 2778f62 | 2010-07-09 16:27:52 +0100 | [diff] [blame] | 528 | void *ptr = __va(memblock_alloc(sz, sz)); |
| 529 | memset(ptr, 0, sz); |
| 530 | return ptr; |
Russell King | 3abe9d3 | 2010-03-25 17:02:59 +0000 | [diff] [blame] | 531 | } |
| 532 | |
Russell King | 4bb2e27 | 2010-07-01 18:33:29 +0100 | [diff] [blame] | 533 | static pte_t * __init early_pte_alloc(pmd_t *pmd, unsigned long addr, unsigned long prot) |
| 534 | { |
| 535 | if (pmd_none(*pmd)) { |
Catalin Marinas | 410f148 | 2011-02-14 12:58:04 +0100 | [diff] [blame] | 536 | pte_t *pte = early_alloc(PTE_HWTABLE_OFF + PTE_HWTABLE_SIZE); |
Russell King | 97092e0 | 2010-11-16 00:16:01 +0000 | [diff] [blame] | 537 | __pmd_populate(pmd, __pa(pte), prot); |
Russell King | 4bb2e27 | 2010-07-01 18:33:29 +0100 | [diff] [blame] | 538 | } |
| 539 | BUG_ON(pmd_bad(*pmd)); |
| 540 | return pte_offset_kernel(pmd, addr); |
| 541 | } |
| 542 | |
Russell King | 24e6c69 | 2007-04-21 10:21:28 +0100 | [diff] [blame] | 543 | static void __init alloc_init_pte(pmd_t *pmd, unsigned long addr, |
| 544 | unsigned long end, unsigned long pfn, |
| 545 | const struct mem_type *type) |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 546 | { |
Russell King | 4bb2e27 | 2010-07-01 18:33:29 +0100 | [diff] [blame] | 547 | pte_t *pte = early_pte_alloc(pmd, addr, type->prot_l1); |
Russell King | 24e6c69 | 2007-04-21 10:21:28 +0100 | [diff] [blame] | 548 | do { |
Russell King | 40d192b | 2008-09-06 21:15:56 +0100 | [diff] [blame] | 549 | set_pte_ext(pte, pfn_pte(pfn, __pgprot(type->prot_pte)), 0); |
Russell King | 24e6c69 | 2007-04-21 10:21:28 +0100 | [diff] [blame] | 550 | pfn++; |
| 551 | } while (pte++, addr += PAGE_SIZE, addr != end); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 552 | } |
| 553 | |
Russell King | 516295e | 2010-11-21 16:27:49 +0000 | [diff] [blame] | 554 | static void __init alloc_init_section(pud_t *pud, unsigned long addr, |
Russell King | 97092e0 | 2010-11-16 00:16:01 +0000 | [diff] [blame] | 555 | unsigned long end, phys_addr_t phys, |
Russell King | 24e6c69 | 2007-04-21 10:21:28 +0100 | [diff] [blame] | 556 | const struct mem_type *type) |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 557 | { |
Russell King | 516295e | 2010-11-21 16:27:49 +0000 | [diff] [blame] | 558 | pmd_t *pmd = pmd_offset(pud, addr); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 559 | |
Russell King | 24e6c69 | 2007-04-21 10:21:28 +0100 | [diff] [blame] | 560 | /* |
| 561 | * Try a section mapping - end, addr and phys must all be aligned |
| 562 | * to a section boundary. Note that PMDs refer to the individual |
| 563 | * L1 entries, whereas PGDs refer to a group of L1 entries making |
| 564 | * up one logical pointer to an L2 table. |
| 565 | */ |
| 566 | if (((addr | end | phys) & ~SECTION_MASK) == 0) { |
| 567 | pmd_t *p = pmd; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 568 | |
Russell King | 24e6c69 | 2007-04-21 10:21:28 +0100 | [diff] [blame] | 569 | if (addr & SECTION_SIZE) |
| 570 | pmd++; |
| 571 | |
| 572 | do { |
| 573 | *pmd = __pmd(phys | type->prot_sect); |
| 574 | phys += SECTION_SIZE; |
| 575 | } while (pmd++, addr += SECTION_SIZE, addr != end); |
| 576 | |
| 577 | flush_pmd_entry(p); |
| 578 | } else { |
| 579 | /* |
| 580 | * No need to loop; pte's aren't interested in the |
| 581 | * individual L1 entries. |
| 582 | */ |
| 583 | alloc_init_pte(pmd, addr, end, __phys_to_pfn(phys), type); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 584 | } |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 585 | } |
| 586 | |
Russell King | 516295e | 2010-11-21 16:27:49 +0000 | [diff] [blame] | 587 | static void alloc_init_pud(pgd_t *pgd, unsigned long addr, unsigned long end, |
| 588 | unsigned long phys, const struct mem_type *type) |
| 589 | { |
| 590 | pud_t *pud = pud_offset(pgd, addr); |
| 591 | unsigned long next; |
| 592 | |
| 593 | do { |
| 594 | next = pud_addr_end(addr, end); |
| 595 | alloc_init_section(pud, addr, next, phys, type); |
| 596 | phys += next - addr; |
| 597 | } while (pud++, addr = next, addr != end); |
| 598 | } |
| 599 | |
Russell King | 4a56c1e | 2007-04-21 10:16:48 +0100 | [diff] [blame] | 600 | static void __init create_36bit_mapping(struct map_desc *md, |
| 601 | const struct mem_type *type) |
| 602 | { |
Russell King | 97092e0 | 2010-11-16 00:16:01 +0000 | [diff] [blame] | 603 | unsigned long addr, length, end; |
| 604 | phys_addr_t phys; |
Russell King | 4a56c1e | 2007-04-21 10:16:48 +0100 | [diff] [blame] | 605 | pgd_t *pgd; |
| 606 | |
| 607 | addr = md->virtual; |
Will Deacon | cae6292 | 2011-02-15 12:42:57 +0100 | [diff] [blame] | 608 | phys = __pfn_to_phys(md->pfn); |
Russell King | 4a56c1e | 2007-04-21 10:16:48 +0100 | [diff] [blame] | 609 | length = PAGE_ALIGN(md->length); |
| 610 | |
| 611 | if (!(cpu_architecture() >= CPU_ARCH_ARMv6 || cpu_is_xsc3())) { |
| 612 | printk(KERN_ERR "MM: CPU does not support supersection " |
| 613 | "mapping for 0x%08llx at 0x%08lx\n", |
Will Deacon | 29a3819 | 2011-02-15 14:31:37 +0100 | [diff] [blame] | 614 | (long long)__pfn_to_phys((u64)md->pfn), addr); |
Russell King | 4a56c1e | 2007-04-21 10:16:48 +0100 | [diff] [blame] | 615 | return; |
| 616 | } |
| 617 | |
| 618 | /* N.B. ARMv6 supersections are only defined to work with domain 0. |
| 619 | * Since domain assignments can in fact be arbitrary, the |
| 620 | * 'domain == 0' check below is required to insure that ARMv6 |
| 621 | * supersections are only allocated for domain 0 regardless |
| 622 | * of the actual domain assignments in use. |
| 623 | */ |
| 624 | if (type->domain) { |
| 625 | printk(KERN_ERR "MM: invalid domain in supersection " |
| 626 | "mapping for 0x%08llx at 0x%08lx\n", |
Will Deacon | 29a3819 | 2011-02-15 14:31:37 +0100 | [diff] [blame] | 627 | (long long)__pfn_to_phys((u64)md->pfn), addr); |
Russell King | 4a56c1e | 2007-04-21 10:16:48 +0100 | [diff] [blame] | 628 | return; |
| 629 | } |
| 630 | |
| 631 | if ((addr | length | __pfn_to_phys(md->pfn)) & ~SUPERSECTION_MASK) { |
Will Deacon | 29a3819 | 2011-02-15 14:31:37 +0100 | [diff] [blame] | 632 | printk(KERN_ERR "MM: cannot create mapping for 0x%08llx" |
| 633 | " at 0x%08lx invalid alignment\n", |
| 634 | (long long)__pfn_to_phys((u64)md->pfn), addr); |
Russell King | 4a56c1e | 2007-04-21 10:16:48 +0100 | [diff] [blame] | 635 | return; |
| 636 | } |
| 637 | |
| 638 | /* |
| 639 | * Shift bits [35:32] of address into bits [23:20] of PMD |
| 640 | * (See ARMv6 spec). |
| 641 | */ |
| 642 | phys |= (((md->pfn >> (32 - PAGE_SHIFT)) & 0xF) << 20); |
| 643 | |
| 644 | pgd = pgd_offset_k(addr); |
| 645 | end = addr + length; |
| 646 | do { |
Russell King | 516295e | 2010-11-21 16:27:49 +0000 | [diff] [blame] | 647 | pud_t *pud = pud_offset(pgd, addr); |
| 648 | pmd_t *pmd = pmd_offset(pud, addr); |
Russell King | 4a56c1e | 2007-04-21 10:16:48 +0100 | [diff] [blame] | 649 | int i; |
| 650 | |
| 651 | for (i = 0; i < 16; i++) |
| 652 | *pmd++ = __pmd(phys | type->prot_sect | PMD_SECT_SUPER); |
| 653 | |
| 654 | addr += SUPERSECTION_SIZE; |
| 655 | phys += SUPERSECTION_SIZE; |
| 656 | pgd += SUPERSECTION_SIZE >> PGDIR_SHIFT; |
| 657 | } while (addr != end); |
| 658 | } |
| 659 | |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 660 | /* |
| 661 | * Create the page directory entries and any necessary |
| 662 | * page tables for the mapping specified by `md'. We |
| 663 | * are able to cope here with varying sizes and address |
| 664 | * offsets, and we take full advantage of sections and |
| 665 | * supersections. |
| 666 | */ |
Russell King | a222712 | 2010-03-25 18:56:05 +0000 | [diff] [blame] | 667 | static void __init create_mapping(struct map_desc *md) |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 668 | { |
Will Deacon | cae6292 | 2011-02-15 12:42:57 +0100 | [diff] [blame] | 669 | unsigned long addr, length, end; |
| 670 | phys_addr_t phys; |
Russell King | d5c9817 | 2007-04-21 10:05:32 +0100 | [diff] [blame] | 671 | const struct mem_type *type; |
Russell King | 24e6c69 | 2007-04-21 10:21:28 +0100 | [diff] [blame] | 672 | pgd_t *pgd; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 673 | |
| 674 | if (md->virtual != vectors_base() && md->virtual < TASK_SIZE) { |
Will Deacon | 29a3819 | 2011-02-15 14:31:37 +0100 | [diff] [blame] | 675 | printk(KERN_WARNING "BUG: not creating mapping for 0x%08llx" |
| 676 | " at 0x%08lx in user region\n", |
| 677 | (long long)__pfn_to_phys((u64)md->pfn), md->virtual); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 678 | return; |
| 679 | } |
| 680 | |
| 681 | if ((md->type == MT_DEVICE || md->type == MT_ROM) && |
| 682 | md->virtual >= PAGE_OFFSET && md->virtual < VMALLOC_END) { |
Will Deacon | 29a3819 | 2011-02-15 14:31:37 +0100 | [diff] [blame] | 683 | printk(KERN_WARNING "BUG: mapping for 0x%08llx" |
| 684 | " at 0x%08lx overlaps vmalloc space\n", |
| 685 | (long long)__pfn_to_phys((u64)md->pfn), md->virtual); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 686 | } |
| 687 | |
Russell King | d5c9817 | 2007-04-21 10:05:32 +0100 | [diff] [blame] | 688 | type = &mem_types[md->type]; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 689 | |
| 690 | /* |
| 691 | * Catch 36-bit addresses |
| 692 | */ |
Russell King | 4a56c1e | 2007-04-21 10:16:48 +0100 | [diff] [blame] | 693 | if (md->pfn >= 0x100000) { |
| 694 | create_36bit_mapping(md, type); |
| 695 | return; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 696 | } |
| 697 | |
Russell King | 7b9c7b4 | 2007-07-04 21:16:33 +0100 | [diff] [blame] | 698 | addr = md->virtual & PAGE_MASK; |
Will Deacon | cae6292 | 2011-02-15 12:42:57 +0100 | [diff] [blame] | 699 | phys = __pfn_to_phys(md->pfn); |
Russell King | 7b9c7b4 | 2007-07-04 21:16:33 +0100 | [diff] [blame] | 700 | length = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK)); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 701 | |
Russell King | 24e6c69 | 2007-04-21 10:21:28 +0100 | [diff] [blame] | 702 | if (type->prot_l1 == 0 && ((addr | phys | length) & ~SECTION_MASK)) { |
Will Deacon | 29a3819 | 2011-02-15 14:31:37 +0100 | [diff] [blame] | 703 | printk(KERN_WARNING "BUG: map for 0x%08llx at 0x%08lx can not " |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 704 | "be mapped using pages, ignoring.\n", |
Will Deacon | 29a3819 | 2011-02-15 14:31:37 +0100 | [diff] [blame] | 705 | (long long)__pfn_to_phys(md->pfn), addr); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 706 | return; |
| 707 | } |
| 708 | |
Russell King | 24e6c69 | 2007-04-21 10:21:28 +0100 | [diff] [blame] | 709 | pgd = pgd_offset_k(addr); |
| 710 | end = addr + length; |
| 711 | do { |
| 712 | unsigned long next = pgd_addr_end(addr, end); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 713 | |
Russell King | 516295e | 2010-11-21 16:27:49 +0000 | [diff] [blame] | 714 | alloc_init_pud(pgd, addr, next, phys, type); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 715 | |
Russell King | 24e6c69 | 2007-04-21 10:21:28 +0100 | [diff] [blame] | 716 | phys += next - addr; |
| 717 | addr = next; |
| 718 | } while (pgd++, addr != end); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 719 | } |
| 720 | |
| 721 | /* |
| 722 | * Create the architecture specific mappings |
| 723 | */ |
| 724 | void __init iotable_init(struct map_desc *io_desc, int nr) |
| 725 | { |
| 726 | int i; |
| 727 | |
| 728 | for (i = 0; i < nr; i++) |
| 729 | create_mapping(io_desc + i); |
| 730 | } |
| 731 | |
Russell King | 7961239 | 2010-05-22 16:20:14 +0100 | [diff] [blame] | 732 | static void * __initdata vmalloc_min = (void *)(VMALLOC_END - SZ_128M); |
Russell King | 6c5da7a | 2008-09-30 19:31:44 +0100 | [diff] [blame] | 733 | |
| 734 | /* |
| 735 | * vmalloc=size forces the vmalloc area to be exactly 'size' |
| 736 | * bytes. This can be used to increase (or decrease) the vmalloc |
| 737 | * area - the default is 128m. |
| 738 | */ |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 739 | static int __init early_vmalloc(char *arg) |
Russell King | 6c5da7a | 2008-09-30 19:31:44 +0100 | [diff] [blame] | 740 | { |
Russell King | 7961239 | 2010-05-22 16:20:14 +0100 | [diff] [blame] | 741 | unsigned long vmalloc_reserve = memparse(arg, NULL); |
Russell King | 6c5da7a | 2008-09-30 19:31:44 +0100 | [diff] [blame] | 742 | |
| 743 | if (vmalloc_reserve < SZ_16M) { |
| 744 | vmalloc_reserve = SZ_16M; |
| 745 | printk(KERN_WARNING |
| 746 | "vmalloc area too small, limiting to %luMB\n", |
| 747 | vmalloc_reserve >> 20); |
| 748 | } |
Nicolas Pitre | 9210807 | 2008-09-19 10:43:06 -0400 | [diff] [blame] | 749 | |
| 750 | if (vmalloc_reserve > VMALLOC_END - (PAGE_OFFSET + SZ_32M)) { |
| 751 | vmalloc_reserve = VMALLOC_END - (PAGE_OFFSET + SZ_32M); |
| 752 | printk(KERN_WARNING |
| 753 | "vmalloc area is too big, limiting to %luMB\n", |
| 754 | vmalloc_reserve >> 20); |
| 755 | } |
Russell King | 7961239 | 2010-05-22 16:20:14 +0100 | [diff] [blame] | 756 | |
| 757 | vmalloc_min = (void *)(VMALLOC_END - vmalloc_reserve); |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 758 | return 0; |
Russell King | 6c5da7a | 2008-09-30 19:31:44 +0100 | [diff] [blame] | 759 | } |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 760 | early_param("vmalloc", early_vmalloc); |
Russell King | 6c5da7a | 2008-09-30 19:31:44 +0100 | [diff] [blame] | 761 | |
Russell King | 8df6516 | 2010-10-27 19:57:38 +0100 | [diff] [blame] | 762 | static phys_addr_t lowmem_limit __initdata = 0; |
| 763 | |
Nicolas Pitre | 4b5f32c | 2008-10-06 13:24:40 -0400 | [diff] [blame] | 764 | static void __init sanity_check_meminfo(void) |
Lennert Buytenhek | 60296c7 | 2008-08-05 01:56:13 +0200 | [diff] [blame] | 765 | { |
Russell King | dde5828 | 2009-08-15 12:36:00 +0100 | [diff] [blame] | 766 | int i, j, highmem = 0; |
Lennert Buytenhek | 60296c7 | 2008-08-05 01:56:13 +0200 | [diff] [blame] | 767 | |
Russell King | 8df6516 | 2010-10-27 19:57:38 +0100 | [diff] [blame] | 768 | lowmem_limit = __pa(vmalloc_min - 1) + 1; |
| 769 | memblock_set_current_limit(lowmem_limit); |
Russell King | 2778f62 | 2010-07-09 16:27:52 +0100 | [diff] [blame] | 770 | |
Nicolas Pitre | 4b5f32c | 2008-10-06 13:24:40 -0400 | [diff] [blame] | 771 | for (i = 0, j = 0; i < meminfo.nr_banks; i++) { |
Nicolas Pitre | a1bbaec | 2008-09-02 11:44:21 -0400 | [diff] [blame] | 772 | struct membank *bank = &meminfo.bank[j]; |
| 773 | *bank = meminfo.bank[i]; |
| 774 | |
| 775 | #ifdef CONFIG_HIGHMEM |
Russell King | 7961239 | 2010-05-22 16:20:14 +0100 | [diff] [blame] | 776 | if (__va(bank->start) > vmalloc_min || |
Russell King | dde5828 | 2009-08-15 12:36:00 +0100 | [diff] [blame] | 777 | __va(bank->start) < (void *)PAGE_OFFSET) |
| 778 | highmem = 1; |
| 779 | |
| 780 | bank->highmem = highmem; |
| 781 | |
Nicolas Pitre | a1bbaec | 2008-09-02 11:44:21 -0400 | [diff] [blame] | 782 | /* |
| 783 | * Split those memory banks which are partially overlapping |
| 784 | * the vmalloc area greatly simplifying things later. |
| 785 | */ |
Russell King | 7961239 | 2010-05-22 16:20:14 +0100 | [diff] [blame] | 786 | if (__va(bank->start) < vmalloc_min && |
| 787 | bank->size > vmalloc_min - __va(bank->start)) { |
Nicolas Pitre | a1bbaec | 2008-09-02 11:44:21 -0400 | [diff] [blame] | 788 | if (meminfo.nr_banks >= NR_BANKS) { |
| 789 | printk(KERN_CRIT "NR_BANKS too low, " |
| 790 | "ignoring high memory\n"); |
| 791 | } else { |
| 792 | memmove(bank + 1, bank, |
| 793 | (meminfo.nr_banks - i) * sizeof(*bank)); |
| 794 | meminfo.nr_banks++; |
| 795 | i++; |
Russell King | 7961239 | 2010-05-22 16:20:14 +0100 | [diff] [blame] | 796 | bank[1].size -= vmalloc_min - __va(bank->start); |
| 797 | bank[1].start = __pa(vmalloc_min - 1) + 1; |
Russell King | dde5828 | 2009-08-15 12:36:00 +0100 | [diff] [blame] | 798 | bank[1].highmem = highmem = 1; |
Nicolas Pitre | a1bbaec | 2008-09-02 11:44:21 -0400 | [diff] [blame] | 799 | j++; |
| 800 | } |
Russell King | 7961239 | 2010-05-22 16:20:14 +0100 | [diff] [blame] | 801 | bank->size = vmalloc_min - __va(bank->start); |
Nicolas Pitre | a1bbaec | 2008-09-02 11:44:21 -0400 | [diff] [blame] | 802 | } |
| 803 | #else |
Russell King | 041d785 | 2009-09-27 17:40:42 +0100 | [diff] [blame] | 804 | bank->highmem = highmem; |
| 805 | |
Nicolas Pitre | a1bbaec | 2008-09-02 11:44:21 -0400 | [diff] [blame] | 806 | /* |
| 807 | * Check whether this memory bank would entirely overlap |
| 808 | * the vmalloc area. |
| 809 | */ |
Russell King | 7961239 | 2010-05-22 16:20:14 +0100 | [diff] [blame] | 810 | if (__va(bank->start) >= vmalloc_min || |
Mikael Pettersson | f0bba9f | 2009-03-28 19:18:05 +0100 | [diff] [blame] | 811 | __va(bank->start) < (void *)PAGE_OFFSET) { |
Russell King | e33b9d0 | 2011-02-20 11:47:41 +0000 | [diff] [blame] | 812 | printk(KERN_NOTICE "Ignoring RAM at %.8llx-%.8llx " |
Nicolas Pitre | a1bbaec | 2008-09-02 11:44:21 -0400 | [diff] [blame] | 813 | "(vmalloc region overlap).\n", |
Russell King | e33b9d0 | 2011-02-20 11:47:41 +0000 | [diff] [blame] | 814 | (unsigned long long)bank->start, |
| 815 | (unsigned long long)bank->start + bank->size - 1); |
Nicolas Pitre | a1bbaec | 2008-09-02 11:44:21 -0400 | [diff] [blame] | 816 | continue; |
| 817 | } |
| 818 | |
| 819 | /* |
| 820 | * Check whether this memory bank would partially overlap |
| 821 | * the vmalloc area. |
| 822 | */ |
Russell King | 7961239 | 2010-05-22 16:20:14 +0100 | [diff] [blame] | 823 | if (__va(bank->start + bank->size) > vmalloc_min || |
Nicolas Pitre | a1bbaec | 2008-09-02 11:44:21 -0400 | [diff] [blame] | 824 | __va(bank->start + bank->size) < __va(bank->start)) { |
Russell King | 7961239 | 2010-05-22 16:20:14 +0100 | [diff] [blame] | 825 | unsigned long newsize = vmalloc_min - __va(bank->start); |
Russell King | e33b9d0 | 2011-02-20 11:47:41 +0000 | [diff] [blame] | 826 | printk(KERN_NOTICE "Truncating RAM at %.8llx-%.8llx " |
| 827 | "to -%.8llx (vmalloc region overlap).\n", |
| 828 | (unsigned long long)bank->start, |
| 829 | (unsigned long long)bank->start + bank->size - 1, |
| 830 | (unsigned long long)bank->start + newsize - 1); |
Nicolas Pitre | a1bbaec | 2008-09-02 11:44:21 -0400 | [diff] [blame] | 831 | bank->size = newsize; |
| 832 | } |
| 833 | #endif |
| 834 | j++; |
Lennert Buytenhek | 60296c7 | 2008-08-05 01:56:13 +0200 | [diff] [blame] | 835 | } |
Russell King | e616c59 | 2009-09-27 20:55:43 +0100 | [diff] [blame] | 836 | #ifdef CONFIG_HIGHMEM |
| 837 | if (highmem) { |
| 838 | const char *reason = NULL; |
| 839 | |
| 840 | if (cache_is_vipt_aliasing()) { |
| 841 | /* |
| 842 | * Interactions between kmap and other mappings |
| 843 | * make highmem support with aliasing VIPT caches |
| 844 | * rather difficult. |
| 845 | */ |
| 846 | reason = "with VIPT aliasing cache"; |
Russell King | e616c59 | 2009-09-27 20:55:43 +0100 | [diff] [blame] | 847 | } |
| 848 | if (reason) { |
| 849 | printk(KERN_CRIT "HIGHMEM is not supported %s, ignoring high memory\n", |
| 850 | reason); |
| 851 | while (j > 0 && meminfo.bank[j - 1].highmem) |
| 852 | j--; |
| 853 | } |
| 854 | } |
| 855 | #endif |
Nicolas Pitre | 4b5f32c | 2008-10-06 13:24:40 -0400 | [diff] [blame] | 856 | meminfo.nr_banks = j; |
Lennert Buytenhek | 60296c7 | 2008-08-05 01:56:13 +0200 | [diff] [blame] | 857 | } |
| 858 | |
Nicolas Pitre | 4b5f32c | 2008-10-06 13:24:40 -0400 | [diff] [blame] | 859 | static inline void prepare_page_table(void) |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 860 | { |
| 861 | unsigned long addr; |
Russell King | 8df6516 | 2010-10-27 19:57:38 +0100 | [diff] [blame] | 862 | phys_addr_t end; |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 863 | |
| 864 | /* |
| 865 | * Clear out all the mappings below the kernel image. |
| 866 | */ |
Russell King | ab4f2ee | 2008-11-06 17:11:07 +0000 | [diff] [blame] | 867 | for (addr = 0; addr < MODULES_VADDR; addr += PGDIR_SIZE) |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 868 | pmd_clear(pmd_off_k(addr)); |
| 869 | |
| 870 | #ifdef CONFIG_XIP_KERNEL |
| 871 | /* The XIP kernel is mapped in the module area -- skip over it */ |
Russell King | 37efe64 | 2008-12-01 11:53:07 +0000 | [diff] [blame] | 872 | addr = ((unsigned long)_etext + PGDIR_SIZE - 1) & PGDIR_MASK; |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 873 | #endif |
| 874 | for ( ; addr < PAGE_OFFSET; addr += PGDIR_SIZE) |
| 875 | pmd_clear(pmd_off_k(addr)); |
| 876 | |
| 877 | /* |
Russell King | 8df6516 | 2010-10-27 19:57:38 +0100 | [diff] [blame] | 878 | * Find the end of the first block of lowmem. |
| 879 | */ |
| 880 | end = memblock.memory.regions[0].base + memblock.memory.regions[0].size; |
| 881 | if (end >= lowmem_limit) |
| 882 | end = lowmem_limit; |
| 883 | |
| 884 | /* |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 885 | * Clear out all the kernel space mappings, except for the first |
| 886 | * memory bank, up to the end of the vmalloc region. |
| 887 | */ |
Russell King | 8df6516 | 2010-10-27 19:57:38 +0100 | [diff] [blame] | 888 | for (addr = __phys_to_virt(end); |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 889 | addr < VMALLOC_END; addr += PGDIR_SIZE) |
| 890 | pmd_clear(pmd_off_k(addr)); |
| 891 | } |
| 892 | |
| 893 | /* |
Russell King | 2778f62 | 2010-07-09 16:27:52 +0100 | [diff] [blame] | 894 | * Reserve the special regions of memory |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 895 | */ |
Russell King | 2778f62 | 2010-07-09 16:27:52 +0100 | [diff] [blame] | 896 | void __init arm_mm_memblock_reserve(void) |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 897 | { |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 898 | /* |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 899 | * Reserve the page tables. These are already in use, |
| 900 | * and can only be in node 0. |
| 901 | */ |
Russell King | 2778f62 | 2010-07-09 16:27:52 +0100 | [diff] [blame] | 902 | memblock_reserve(__pa(swapper_pg_dir), PTRS_PER_PGD * sizeof(pgd_t)); |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 903 | |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 904 | #ifdef CONFIG_SA1111 |
| 905 | /* |
| 906 | * Because of the SA1111 DMA bug, we want to preserve our |
| 907 | * precious DMA-able memory... |
| 908 | */ |
Russell King | 2778f62 | 2010-07-09 16:27:52 +0100 | [diff] [blame] | 909 | memblock_reserve(PHYS_OFFSET, __pa(swapper_pg_dir) - PHYS_OFFSET); |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 910 | #endif |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 911 | } |
| 912 | |
| 913 | /* |
| 914 | * Set up device the mappings. Since we clear out the page tables for all |
| 915 | * mappings above VMALLOC_END, we will remove any debug device mappings. |
| 916 | * This means you have to be careful how you debug this function, or any |
| 917 | * called function. This means you can't use any function or debugging |
| 918 | * method which may touch any device, otherwise the kernel _will_ crash. |
| 919 | */ |
| 920 | static void __init devicemaps_init(struct machine_desc *mdesc) |
| 921 | { |
| 922 | struct map_desc map; |
| 923 | unsigned long addr; |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 924 | |
| 925 | /* |
| 926 | * Allocate the vector page early. |
| 927 | */ |
Catalin Marinas | 247055a | 2010-09-13 16:03:21 +0100 | [diff] [blame] | 928 | vectors_page = early_alloc(PAGE_SIZE); |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 929 | |
| 930 | for (addr = VMALLOC_END; addr; addr += PGDIR_SIZE) |
| 931 | pmd_clear(pmd_off_k(addr)); |
| 932 | |
| 933 | /* |
| 934 | * Map the kernel if it is XIP. |
| 935 | * It is always first in the modulearea. |
| 936 | */ |
| 937 | #ifdef CONFIG_XIP_KERNEL |
| 938 | map.pfn = __phys_to_pfn(CONFIG_XIP_PHYS_ADDR & SECTION_MASK); |
Russell King | ab4f2ee | 2008-11-06 17:11:07 +0000 | [diff] [blame] | 939 | map.virtual = MODULES_VADDR; |
Russell King | 37efe64 | 2008-12-01 11:53:07 +0000 | [diff] [blame] | 940 | map.length = ((unsigned long)_etext - map.virtual + ~SECTION_MASK) & SECTION_MASK; |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 941 | map.type = MT_ROM; |
| 942 | create_mapping(&map); |
| 943 | #endif |
| 944 | |
| 945 | /* |
| 946 | * Map the cache flushing regions. |
| 947 | */ |
| 948 | #ifdef FLUSH_BASE |
| 949 | map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS); |
| 950 | map.virtual = FLUSH_BASE; |
| 951 | map.length = SZ_1M; |
| 952 | map.type = MT_CACHECLEAN; |
| 953 | create_mapping(&map); |
| 954 | #endif |
| 955 | #ifdef FLUSH_BASE_MINICACHE |
| 956 | map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS + SZ_1M); |
| 957 | map.virtual = FLUSH_BASE_MINICACHE; |
| 958 | map.length = SZ_1M; |
| 959 | map.type = MT_MINICLEAN; |
| 960 | create_mapping(&map); |
| 961 | #endif |
| 962 | |
| 963 | /* |
| 964 | * Create a mapping for the machine vectors at the high-vectors |
| 965 | * location (0xffff0000). If we aren't using high-vectors, also |
| 966 | * create a mapping at the low-vectors virtual address. |
| 967 | */ |
Catalin Marinas | 247055a | 2010-09-13 16:03:21 +0100 | [diff] [blame] | 968 | map.pfn = __phys_to_pfn(virt_to_phys(vectors_page)); |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 969 | map.virtual = 0xffff0000; |
| 970 | map.length = PAGE_SIZE; |
| 971 | map.type = MT_HIGH_VECTORS; |
| 972 | create_mapping(&map); |
| 973 | |
| 974 | if (!vectors_high()) { |
| 975 | map.virtual = 0; |
| 976 | map.type = MT_LOW_VECTORS; |
| 977 | create_mapping(&map); |
| 978 | } |
| 979 | |
| 980 | /* |
| 981 | * Ask the machine support to map in the statically mapped devices. |
| 982 | */ |
| 983 | if (mdesc->map_io) |
| 984 | mdesc->map_io(); |
| 985 | |
| 986 | /* |
| 987 | * Finally flush the caches and tlb to ensure that we're in a |
| 988 | * consistent state wrt the writebuffer. This also ensures that |
| 989 | * any write-allocated cache lines in the vector page are written |
| 990 | * back. After this point, we can start to touch devices again. |
| 991 | */ |
| 992 | local_flush_tlb_all(); |
| 993 | flush_cache_all(); |
| 994 | } |
| 995 | |
Nicolas Pitre | d73cd42 | 2008-09-15 16:44:55 -0400 | [diff] [blame] | 996 | static void __init kmap_init(void) |
| 997 | { |
| 998 | #ifdef CONFIG_HIGHMEM |
Russell King | 4bb2e27 | 2010-07-01 18:33:29 +0100 | [diff] [blame] | 999 | pkmap_page_table = early_pte_alloc(pmd_off_k(PKMAP_BASE), |
| 1000 | PKMAP_BASE, _PAGE_KERNEL_TABLE); |
Nicolas Pitre | d73cd42 | 2008-09-15 16:44:55 -0400 | [diff] [blame] | 1001 | #endif |
| 1002 | } |
| 1003 | |
Russell King | a222712 | 2010-03-25 18:56:05 +0000 | [diff] [blame] | 1004 | static void __init map_lowmem(void) |
| 1005 | { |
Russell King | 8df6516 | 2010-10-27 19:57:38 +0100 | [diff] [blame] | 1006 | struct memblock_region *reg; |
Russell King | a222712 | 2010-03-25 18:56:05 +0000 | [diff] [blame] | 1007 | |
| 1008 | /* Map all the lowmem memory banks. */ |
Russell King | 8df6516 | 2010-10-27 19:57:38 +0100 | [diff] [blame] | 1009 | for_each_memblock(memory, reg) { |
| 1010 | phys_addr_t start = reg->base; |
| 1011 | phys_addr_t end = start + reg->size; |
| 1012 | struct map_desc map; |
Russell King | a222712 | 2010-03-25 18:56:05 +0000 | [diff] [blame] | 1013 | |
Russell King | 8df6516 | 2010-10-27 19:57:38 +0100 | [diff] [blame] | 1014 | if (end > lowmem_limit) |
| 1015 | end = lowmem_limit; |
| 1016 | if (start >= end) |
| 1017 | break; |
| 1018 | |
| 1019 | map.pfn = __phys_to_pfn(start); |
| 1020 | map.virtual = __phys_to_virt(start); |
| 1021 | map.length = end - start; |
| 1022 | map.type = MT_MEMORY; |
| 1023 | |
| 1024 | create_mapping(&map); |
Russell King | a222712 | 2010-03-25 18:56:05 +0000 | [diff] [blame] | 1025 | } |
| 1026 | } |
| 1027 | |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1028 | /* |
| 1029 | * paging_init() sets up the page tables, initialises the zone memory |
| 1030 | * maps, and sets up the zero page, bad page and bad page tables. |
| 1031 | */ |
Nicolas Pitre | 4b5f32c | 2008-10-06 13:24:40 -0400 | [diff] [blame] | 1032 | void __init paging_init(struct machine_desc *mdesc) |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1033 | { |
| 1034 | void *zero_page; |
| 1035 | |
| 1036 | build_mem_type_table(); |
Nicolas Pitre | 4b5f32c | 2008-10-06 13:24:40 -0400 | [diff] [blame] | 1037 | sanity_check_meminfo(); |
| 1038 | prepare_page_table(); |
Russell King | a222712 | 2010-03-25 18:56:05 +0000 | [diff] [blame] | 1039 | map_lowmem(); |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1040 | devicemaps_init(mdesc); |
Nicolas Pitre | d73cd42 | 2008-09-15 16:44:55 -0400 | [diff] [blame] | 1041 | kmap_init(); |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1042 | |
| 1043 | top_pmd = pmd_off_k(0xffff0000); |
| 1044 | |
Russell King | 3abe9d3 | 2010-03-25 17:02:59 +0000 | [diff] [blame] | 1045 | /* allocate the zero page. */ |
| 1046 | zero_page = early_alloc(PAGE_SIZE); |
Russell King | 2778f62 | 2010-07-09 16:27:52 +0100 | [diff] [blame] | 1047 | |
Russell King | 8d717a5 | 2010-05-22 19:47:18 +0100 | [diff] [blame] | 1048 | bootmem_init(); |
Russell King | 2778f62 | 2010-07-09 16:27:52 +0100 | [diff] [blame] | 1049 | |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1050 | empty_zero_page = virt_to_page(zero_page); |
Russell King | 421fe93 | 2009-10-25 10:23:04 +0000 | [diff] [blame] | 1051 | __flush_dcache_page(NULL, empty_zero_page); |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1052 | } |