blob: 08afccc66333c877e17882858137a3e025defad1 [file] [log] [blame]
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001/*
2 * Driver for OHCI 1394 controllers
Kristian Høgsberged568912006-12-19 19:58:35 -05003 *
Kristian Høgsberged568912006-12-19 19:58:35 -05004 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
Stefan Richter65b27422010-06-12 20:26:51 +020021#include <linux/bug.h>
Stefan Richtere524f612007-08-20 21:58:30 +020022#include <linux/compiler.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050023#include <linux/delay.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020024#include <linux/device.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080025#include <linux/dma-mapping.h>
Stefan Richter77c9a5d2009-06-05 16:26:18 +020026#include <linux/firewire.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020027#include <linux/firewire-constants.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020028#include <linux/gfp.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020029#include <linux/init.h>
30#include <linux/interrupt.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020031#include <linux/io.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020032#include <linux/kernel.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020033#include <linux/list.h>
Al Virofaa2fb42007-05-15 20:36:10 +010034#include <linux/mm.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020035#include <linux/module.h>
Stefan Richterad3c0fe2008-03-20 22:04:36 +010036#include <linux/moduleparam.h>
Stefan Richter02d37be2010-07-08 16:09:06 +020037#include <linux/mutex.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020038#include <linux/pci.h>
Stefan Richterfc383792009-08-28 13:25:15 +020039#include <linux/pci_ids.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020040#include <linux/spinlock.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020041#include <linux/string.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080042
Stefan Richtere8ca9702009-06-04 21:09:38 +020043#include <asm/byteorder.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020044#include <asm/page.h>
Stefan Richteree71c2f2007-08-25 14:08:19 +020045#include <asm/system.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050046
Stefan Richterea8d0062008-03-01 02:42:56 +010047#ifdef CONFIG_PPC_PMAC
48#include <asm/pmac_feature.h>
49#endif
50
Stefan Richter77c9a5d2009-06-05 16:26:18 +020051#include "core.h"
52#include "ohci.h"
Kristian Høgsberged568912006-12-19 19:58:35 -050053
Kristian Høgsberga77754a2007-05-07 20:33:35 -040054#define DESCRIPTOR_OUTPUT_MORE 0
55#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
56#define DESCRIPTOR_INPUT_MORE (2 << 12)
57#define DESCRIPTOR_INPUT_LAST (3 << 12)
58#define DESCRIPTOR_STATUS (1 << 11)
59#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
60#define DESCRIPTOR_PING (1 << 7)
61#define DESCRIPTOR_YY (1 << 6)
62#define DESCRIPTOR_NO_IRQ (0 << 4)
63#define DESCRIPTOR_IRQ_ERROR (1 << 4)
64#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
65#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
66#define DESCRIPTOR_WAIT (3 << 0)
Kristian Høgsberged568912006-12-19 19:58:35 -050067
68struct descriptor {
69 __le16 req_count;
70 __le16 control;
71 __le32 data_address;
72 __le32 branch_address;
73 __le16 res_count;
74 __le16 transfer_status;
75} __attribute__((aligned(16)));
76
Kristian Høgsberga77754a2007-05-07 20:33:35 -040077#define CONTROL_SET(regs) (regs)
78#define CONTROL_CLEAR(regs) ((regs) + 4)
79#define COMMAND_PTR(regs) ((regs) + 12)
80#define CONTEXT_MATCH(regs) ((regs) + 16)
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050081
Kristian Høgsberg32b46092007-02-06 14:49:30 -050082struct ar_buffer {
83 struct descriptor descriptor;
84 struct ar_buffer *next;
85 __le32 data[0];
86};
87
Kristian Høgsberged568912006-12-19 19:58:35 -050088struct ar_context {
89 struct fw_ohci *ohci;
Kristian Høgsberg32b46092007-02-06 14:49:30 -050090 struct ar_buffer *current_buffer;
91 struct ar_buffer *last_buffer;
92 void *pointer;
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050093 u32 regs;
Kristian Høgsberged568912006-12-19 19:58:35 -050094 struct tasklet_struct tasklet;
95};
96
Kristian Høgsberg30200732007-02-16 17:34:39 -050097struct context;
98
99typedef int (*descriptor_callback_t)(struct context *ctx,
100 struct descriptor *d,
101 struct descriptor *last);
David Moorefe5ca632008-01-06 17:21:41 -0500102
103/*
104 * A buffer that contains a block of DMA-able coherent memory used for
105 * storing a portion of a DMA descriptor program.
106 */
107struct descriptor_buffer {
108 struct list_head list;
109 dma_addr_t buffer_bus;
110 size_t buffer_size;
111 size_t used;
112 struct descriptor buffer[0];
113};
114
Kristian Høgsberg30200732007-02-16 17:34:39 -0500115struct context {
Stefan Richter373b2ed2007-03-04 14:45:18 +0100116 struct fw_ohci *ohci;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500117 u32 regs;
David Moorefe5ca632008-01-06 17:21:41 -0500118 int total_allocation;
Stefan Richter373b2ed2007-03-04 14:45:18 +0100119
David Moorefe5ca632008-01-06 17:21:41 -0500120 /*
121 * List of page-sized buffers for storing DMA descriptors.
122 * Head of list contains buffers in use and tail of list contains
123 * free buffers.
124 */
125 struct list_head buffer_list;
126
127 /*
128 * Pointer to a buffer inside buffer_list that contains the tail
129 * end of the current DMA program.
130 */
131 struct descriptor_buffer *buffer_tail;
132
133 /*
134 * The descriptor containing the branch address of the first
135 * descriptor that has not yet been filled by the device.
136 */
137 struct descriptor *last;
138
139 /*
140 * The last descriptor in the DMA program. It contains the branch
141 * address that must be updated upon appending a new descriptor.
142 */
143 struct descriptor *prev;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500144
145 descriptor_callback_t callback;
146
Stefan Richter373b2ed2007-03-04 14:45:18 +0100147 struct tasklet_struct tasklet;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500148};
Kristian Høgsberg30200732007-02-16 17:34:39 -0500149
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400150#define IT_HEADER_SY(v) ((v) << 0)
151#define IT_HEADER_TCODE(v) ((v) << 4)
152#define IT_HEADER_CHANNEL(v) ((v) << 8)
153#define IT_HEADER_TAG(v) ((v) << 14)
154#define IT_HEADER_SPEED(v) ((v) << 16)
155#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
Kristian Høgsberged568912006-12-19 19:58:35 -0500156
157struct iso_context {
158 struct fw_iso_context base;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500159 struct context context;
David Moore0642b652007-12-19 03:09:18 -0500160 int excess_bytes;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -0500161 void *header;
162 size_t header_length;
Kristian Høgsberged568912006-12-19 19:58:35 -0500163};
164
165#define CONFIG_ROM_SIZE 1024
166
167struct fw_ohci {
168 struct fw_card card;
169
170 __iomem char *registers;
Kristian Høgsberge636fe22007-01-26 00:38:04 -0500171 int node_id;
Kristian Høgsberged568912006-12-19 19:58:35 -0500172 int generation;
Stefan Richtere09770d2008-03-11 02:23:29 +0100173 int request_generation; /* for timestamping incoming requests */
Stefan Richter4a635592010-02-21 17:58:01 +0100174 unsigned quirks;
Clemens Ladischa1a11322010-06-10 08:35:06 +0200175 unsigned int pri_req_max;
Clemens Ladischa48777e2010-06-10 08:33:07 +0200176 u32 bus_time;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +0200177 bool is_root;
Stefan Richterc8a94de2010-06-12 20:34:50 +0200178 bool csr_state_setclear_abdicate;
Kristian Høgsberged568912006-12-19 19:58:35 -0500179
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400180 /*
181 * Spinlock for accessing fw_ohci data. Never call out of
182 * this driver with this lock held.
183 */
Kristian Høgsberged568912006-12-19 19:58:35 -0500184 spinlock_t lock;
Kristian Høgsberged568912006-12-19 19:58:35 -0500185
Stefan Richter02d37be2010-07-08 16:09:06 +0200186 struct mutex phy_reg_mutex;
187
Kristian Høgsberged568912006-12-19 19:58:35 -0500188 struct ar_context ar_request_ctx;
189 struct ar_context ar_response_ctx;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500190 struct context at_request_ctx;
191 struct context at_response_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -0500192
193 u32 it_context_mask;
194 struct iso_context *it_context_list;
Stefan Richter4817ed22008-12-21 16:39:46 +0100195 u64 ir_context_channels;
Kristian Høgsberged568912006-12-19 19:58:35 -0500196 u32 ir_context_mask;
197 struct iso_context *ir_context_list;
Stefan Richterecb1cf92010-02-21 17:57:32 +0100198
199 __be32 *config_rom;
200 dma_addr_t config_rom_bus;
201 __be32 *next_config_rom;
202 dma_addr_t next_config_rom_bus;
203 __be32 next_header;
204
205 __le32 *self_id_cpu;
206 dma_addr_t self_id_bus;
207 struct tasklet_struct bus_reset_tasklet;
208
209 u32 self_id_buffer[512];
Kristian Høgsberged568912006-12-19 19:58:35 -0500210};
211
Adrian Bunk95688e92007-01-22 19:17:37 +0100212static inline struct fw_ohci *fw_ohci(struct fw_card *card)
Kristian Høgsberged568912006-12-19 19:58:35 -0500213{
214 return container_of(card, struct fw_ohci, card);
215}
216
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500217#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
218#define IR_CONTEXT_BUFFER_FILL 0x80000000
219#define IR_CONTEXT_ISOCH_HEADER 0x40000000
220#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
221#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
222#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
Kristian Høgsberged568912006-12-19 19:58:35 -0500223
224#define CONTEXT_RUN 0x8000
225#define CONTEXT_WAKE 0x1000
226#define CONTEXT_DEAD 0x0800
227#define CONTEXT_ACTIVE 0x0400
228
Stefan Richter8b7b6af2009-01-20 19:10:58 +0100229#define OHCI1394_MAX_AT_REQ_RETRIES 0xf
Kristian Høgsberged568912006-12-19 19:58:35 -0500230#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
231#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
232
Kristian Høgsberged568912006-12-19 19:58:35 -0500233#define OHCI1394_REGISTER_SIZE 0x800
234#define OHCI_LOOP_COUNT 500
235#define OHCI1394_PCI_HCI_Control 0x40
236#define SELF_ID_BUF_SIZE 0x800
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500237#define OHCI_TCODE_PHY_PACKET 0x0e
Kristian Høgsberge364cf42007-02-16 17:34:49 -0500238#define OHCI_VERSION_1_1 0x010010
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500239
Kristian Høgsberged568912006-12-19 19:58:35 -0500240static char ohci_driver_name[] = KBUILD_MODNAME;
241
Clemens Ladisch262444e2010-06-05 12:31:25 +0200242#define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
Clemens Ladisch8301b912010-03-17 11:07:55 +0100243#define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
244
Stefan Richter4a635592010-02-21 17:58:01 +0100245#define QUIRK_CYCLE_TIMER 1
246#define QUIRK_RESET_PACKET 2
247#define QUIRK_BE_HEADERS 4
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200248#define QUIRK_NO_1394A 8
Clemens Ladisch262444e2010-06-05 12:31:25 +0200249#define QUIRK_NO_MSI 16
Stefan Richter4a635592010-02-21 17:58:01 +0100250
251/* In case of multiple matches in ohci_quirks[], only the first one is used. */
252static const struct {
253 unsigned short vendor, device, flags;
254} ohci_quirks[] = {
Clemens Ladisch8301b912010-03-17 11:07:55 +0100255 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, QUIRK_CYCLE_TIMER |
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200256 QUIRK_RESET_PACKET |
257 QUIRK_NO_1394A},
Stefan Richter4a635592010-02-21 17:58:01 +0100258 {PCI_VENDOR_ID_TI, PCI_ANY_ID, QUIRK_RESET_PACKET},
259 {PCI_VENDOR_ID_AL, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
Clemens Ladisch262444e2010-06-05 12:31:25 +0200260 {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, QUIRK_NO_MSI},
Stefan Richter4a635592010-02-21 17:58:01 +0100261 {PCI_VENDOR_ID_NEC, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
262 {PCI_VENDOR_ID_VIA, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
263 {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, QUIRK_BE_HEADERS},
264};
265
Stefan Richter3e9cc2f2010-02-21 17:58:29 +0100266/* This overrides anything that was found in ohci_quirks[]. */
267static int param_quirks;
268module_param_named(quirks, param_quirks, int, 0644);
269MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
270 ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
271 ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
272 ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200273 ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
Clemens Ladisch262444e2010-06-05 12:31:25 +0200274 ", disable MSI = " __stringify(QUIRK_NO_MSI)
Stefan Richter3e9cc2f2010-02-21 17:58:29 +0100275 ")");
276
Stefan Richtera007bb82008-04-07 22:33:35 +0200277#define OHCI_PARAM_DEBUG_AT_AR 1
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100278#define OHCI_PARAM_DEBUG_SELFIDS 2
Stefan Richtera007bb82008-04-07 22:33:35 +0200279#define OHCI_PARAM_DEBUG_IRQS 4
280#define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100281
Stefan Richter5da3dac2010-04-02 14:05:02 +0200282#ifdef CONFIG_FIREWIRE_OHCI_DEBUG
283
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100284static int param_debug;
285module_param_named(debug, param_debug, int, 0644);
286MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100287 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
Stefan Richtera007bb82008-04-07 22:33:35 +0200288 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
289 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
290 ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100291 ", or a combination, or all = -1)");
292
293static void log_irqs(u32 evt)
294{
Stefan Richtera007bb82008-04-07 22:33:35 +0200295 if (likely(!(param_debug &
296 (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100297 return;
298
Stefan Richtera007bb82008-04-07 22:33:35 +0200299 if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
300 !(evt & OHCI1394_busReset))
301 return;
302
Clemens Ladischa48777e2010-06-10 08:33:07 +0200303 fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
Stefan Richter161b96e2008-06-14 14:23:43 +0200304 evt & OHCI1394_selfIDComplete ? " selfID" : "",
305 evt & OHCI1394_RQPkt ? " AR_req" : "",
306 evt & OHCI1394_RSPkt ? " AR_resp" : "",
307 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
308 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
309 evt & OHCI1394_isochRx ? " IR" : "",
310 evt & OHCI1394_isochTx ? " IT" : "",
311 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
312 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
Clemens Ladischa48777e2010-06-10 08:33:07 +0200313 evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
Jay Fenlason5ed1f322009-11-17 12:29:17 -0500314 evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
Stefan Richter161b96e2008-06-14 14:23:43 +0200315 evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
316 evt & OHCI1394_busReset ? " busReset" : "",
317 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
318 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
319 OHCI1394_respTxComplete | OHCI1394_isochRx |
320 OHCI1394_isochTx | OHCI1394_postedWriteErr |
Clemens Ladischa48777e2010-06-10 08:33:07 +0200321 OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
322 OHCI1394_cycleInconsistent |
Stefan Richter161b96e2008-06-14 14:23:43 +0200323 OHCI1394_regAccessFail | OHCI1394_busReset)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100324 ? " ?" : "");
325}
326
327static const char *speed[] = {
328 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
329};
330static const char *power[] = {
331 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
332 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
333};
334static const char port[] = { '.', '-', 'p', 'c', };
335
336static char _p(u32 *s, int shift)
337{
338 return port[*s >> shift & 3];
339}
340
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200341static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100342{
343 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
344 return;
345
Stefan Richter161b96e2008-06-14 14:23:43 +0200346 fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
347 self_id_count, generation, node_id);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100348
349 for (; self_id_count--; ++s)
350 if ((*s & 1 << 23) == 0)
Stefan Richter161b96e2008-06-14 14:23:43 +0200351 fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
352 "%s gc=%d %s %s%s%s\n",
353 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
354 speed[*s >> 14 & 3], *s >> 16 & 63,
355 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
356 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100357 else
Stefan Richter161b96e2008-06-14 14:23:43 +0200358 fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
359 *s, *s >> 24 & 63,
360 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
361 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100362}
363
364static const char *evts[] = {
365 [0x00] = "evt_no_status", [0x01] = "-reserved-",
366 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
367 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
368 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
369 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
370 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
371 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
372 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
373 [0x10] = "-reserved-", [0x11] = "ack_complete",
374 [0x12] = "ack_pending ", [0x13] = "-reserved-",
375 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
376 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
377 [0x18] = "-reserved-", [0x19] = "-reserved-",
378 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
379 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
380 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
381 [0x20] = "pending/cancelled",
382};
383static const char *tcodes[] = {
384 [0x0] = "QW req", [0x1] = "BW req",
385 [0x2] = "W resp", [0x3] = "-reserved-",
386 [0x4] = "QR req", [0x5] = "BR req",
387 [0x6] = "QR resp", [0x7] = "BR resp",
388 [0x8] = "cycle start", [0x9] = "Lk req",
389 [0xa] = "async stream packet", [0xb] = "Lk resp",
390 [0xc] = "-reserved-", [0xd] = "-reserved-",
391 [0xe] = "link internal", [0xf] = "-reserved-",
392};
393static const char *phys[] = {
394 [0x0] = "phy config packet", [0x1] = "link-on packet",
395 [0x2] = "self-id packet", [0x3] = "-reserved-",
396};
397
398static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
399{
400 int tcode = header[0] >> 4 & 0xf;
401 char specific[12];
402
403 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
404 return;
405
406 if (unlikely(evt >= ARRAY_SIZE(evts)))
407 evt = 0x1f;
408
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200409 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter161b96e2008-06-14 14:23:43 +0200410 fw_notify("A%c evt_bus_reset, generation %d\n",
411 dir, (header[2] >> 16) & 0xff);
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200412 return;
413 }
414
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100415 if (header[0] == ~header[1]) {
Stefan Richter161b96e2008-06-14 14:23:43 +0200416 fw_notify("A%c %s, %s, %08x\n",
417 dir, evts[evt], phys[header[0] >> 30 & 0x3], header[0]);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100418 return;
419 }
420
421 switch (tcode) {
422 case 0x0: case 0x6: case 0x8:
423 snprintf(specific, sizeof(specific), " = %08x",
424 be32_to_cpu((__force __be32)header[3]));
425 break;
426 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
427 snprintf(specific, sizeof(specific), " %x,%x",
428 header[3] >> 16, header[3] & 0xffff);
429 break;
430 default:
431 specific[0] = '\0';
432 }
433
434 switch (tcode) {
435 case 0xe: case 0xa:
Stefan Richter161b96e2008-06-14 14:23:43 +0200436 fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100437 break;
438 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
Stefan Richter161b96e2008-06-14 14:23:43 +0200439 fw_notify("A%c spd %x tl %02x, "
440 "%04x -> %04x, %s, "
441 "%s, %04x%08x%s\n",
442 dir, speed, header[0] >> 10 & 0x3f,
443 header[1] >> 16, header[0] >> 16, evts[evt],
444 tcodes[tcode], header[1] & 0xffff, header[2], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100445 break;
446 default:
Stefan Richter161b96e2008-06-14 14:23:43 +0200447 fw_notify("A%c spd %x tl %02x, "
448 "%04x -> %04x, %s, "
449 "%s%s\n",
450 dir, speed, header[0] >> 10 & 0x3f,
451 header[1] >> 16, header[0] >> 16, evts[evt],
452 tcodes[tcode], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100453 }
454}
455
456#else
457
Stefan Richter5da3dac2010-04-02 14:05:02 +0200458#define param_debug 0
459static inline void log_irqs(u32 evt) {}
460static inline void log_selfids(int node_id, int generation, int self_id_count, u32 *s) {}
461static inline void log_ar_at_event(char dir, int speed, u32 *header, int evt) {}
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100462
463#endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
464
Adrian Bunk95688e92007-01-22 19:17:37 +0100465static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
Kristian Høgsberged568912006-12-19 19:58:35 -0500466{
467 writel(data, ohci->registers + offset);
468}
469
Adrian Bunk95688e92007-01-22 19:17:37 +0100470static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
Kristian Høgsberged568912006-12-19 19:58:35 -0500471{
472 return readl(ohci->registers + offset);
473}
474
Adrian Bunk95688e92007-01-22 19:17:37 +0100475static inline void flush_writes(const struct fw_ohci *ohci)
Kristian Høgsberged568912006-12-19 19:58:35 -0500476{
477 /* Do a dummy read to flush writes. */
478 reg_read(ohci, OHCI1394_Version);
479}
480
Stefan Richter35d999b2010-04-10 16:04:56 +0200481static int read_phy_reg(struct fw_ohci *ohci, int addr)
Kristian Høgsberged568912006-12-19 19:58:35 -0500482{
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200483 u32 val;
Stefan Richter35d999b2010-04-10 16:04:56 +0200484 int i;
Kristian Høgsberged568912006-12-19 19:58:35 -0500485
486 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
Clemens Ladisch153e3972010-06-10 08:22:07 +0200487 for (i = 0; i < 3 + 100; i++) {
Stefan Richter35d999b2010-04-10 16:04:56 +0200488 val = reg_read(ohci, OHCI1394_PhyControl);
489 if (val & OHCI1394_PhyControl_ReadDone)
490 return OHCI1394_PhyControl_ReadData(val);
491
Clemens Ladisch153e3972010-06-10 08:22:07 +0200492 /*
493 * Try a few times without waiting. Sleeping is necessary
494 * only when the link/PHY interface is busy.
495 */
496 if (i >= 3)
497 msleep(1);
Kristian Høgsberged568912006-12-19 19:58:35 -0500498 }
Stefan Richter35d999b2010-04-10 16:04:56 +0200499 fw_error("failed to read phy reg\n");
Kristian Høgsberged568912006-12-19 19:58:35 -0500500
Stefan Richter35d999b2010-04-10 16:04:56 +0200501 return -EBUSY;
502}
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200503
Stefan Richter35d999b2010-04-10 16:04:56 +0200504static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
505{
506 int i;
507
508 reg_write(ohci, OHCI1394_PhyControl,
509 OHCI1394_PhyControl_Write(addr, val));
Clemens Ladisch153e3972010-06-10 08:22:07 +0200510 for (i = 0; i < 3 + 100; i++) {
Stefan Richter35d999b2010-04-10 16:04:56 +0200511 val = reg_read(ohci, OHCI1394_PhyControl);
512 if (!(val & OHCI1394_PhyControl_WritePending))
513 return 0;
514
Clemens Ladisch153e3972010-06-10 08:22:07 +0200515 if (i >= 3)
516 msleep(1);
Stefan Richter35d999b2010-04-10 16:04:56 +0200517 }
518 fw_error("failed to write phy reg\n");
519
520 return -EBUSY;
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200521}
522
Stefan Richter02d37be2010-07-08 16:09:06 +0200523static int update_phy_reg(struct fw_ohci *ohci, int addr,
524 int clear_bits, int set_bits)
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200525{
Stefan Richter02d37be2010-07-08 16:09:06 +0200526 int ret = read_phy_reg(ohci, addr);
Stefan Richter35d999b2010-04-10 16:04:56 +0200527 if (ret < 0)
528 return ret;
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200529
Clemens Ladische7014da2010-04-01 16:40:18 +0200530 /*
531 * The interrupt status bits are cleared by writing a one bit.
532 * Avoid clearing them unless explicitly requested in set_bits.
533 */
534 if (addr == 5)
535 clear_bits |= PHY_INT_STATUS_BITS;
536
Stefan Richter35d999b2010-04-10 16:04:56 +0200537 return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
Kristian Høgsberged568912006-12-19 19:58:35 -0500538}
539
Stefan Richter35d999b2010-04-10 16:04:56 +0200540static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200541{
Stefan Richter35d999b2010-04-10 16:04:56 +0200542 int ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200543
Stefan Richter02d37be2010-07-08 16:09:06 +0200544 ret = update_phy_reg(ohci, 7, PHY_PAGE_SELECT, page << 5);
Stefan Richter35d999b2010-04-10 16:04:56 +0200545 if (ret < 0)
546 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200547
Stefan Richter35d999b2010-04-10 16:04:56 +0200548 return read_phy_reg(ohci, addr);
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200549}
550
Stefan Richter02d37be2010-07-08 16:09:06 +0200551static int ohci_read_phy_reg(struct fw_card *card, int addr)
552{
553 struct fw_ohci *ohci = fw_ohci(card);
554 int ret;
555
556 mutex_lock(&ohci->phy_reg_mutex);
557 ret = read_phy_reg(ohci, addr);
558 mutex_unlock(&ohci->phy_reg_mutex);
559
560 return ret;
561}
562
563static int ohci_update_phy_reg(struct fw_card *card, int addr,
564 int clear_bits, int set_bits)
565{
566 struct fw_ohci *ohci = fw_ohci(card);
567 int ret;
568
569 mutex_lock(&ohci->phy_reg_mutex);
570 ret = update_phy_reg(ohci, addr, clear_bits, set_bits);
571 mutex_unlock(&ohci->phy_reg_mutex);
572
573 return ret;
574}
575
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500576static int ar_context_add_page(struct ar_context *ctx)
Kristian Høgsberged568912006-12-19 19:58:35 -0500577{
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500578 struct device *dev = ctx->ohci->card.device;
579 struct ar_buffer *ab;
Stefan Richterf5101d52008-03-14 00:27:49 +0100580 dma_addr_t uninitialized_var(ab_bus);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500581 size_t offset;
582
Jarod Wilsonbde17092008-03-12 17:43:26 -0400583 ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500584 if (ab == NULL)
585 return -ENOMEM;
586
Jay Fenlasona55709b2008-10-22 15:59:42 -0400587 ab->next = NULL;
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -0400588 memset(&ab->descriptor, 0, sizeof(ab->descriptor));
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400589 ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
590 DESCRIPTOR_STATUS |
591 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500592 offset = offsetof(struct ar_buffer, data);
593 ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
594 ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
595 ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
596 ab->descriptor.branch_address = 0;
597
Kristian Høgsbergec839e42007-05-22 18:55:48 -0400598 ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500599 ctx->last_buffer->next = ab;
600 ctx->last_buffer = ab;
601
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400602 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberged568912006-12-19 19:58:35 -0500603 flush_writes(ctx->ohci);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500604
605 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -0500606}
607
Jay Fenlasona55709b2008-10-22 15:59:42 -0400608static void ar_context_release(struct ar_context *ctx)
609{
610 struct ar_buffer *ab, *ab_next;
611 size_t offset;
612 dma_addr_t ab_bus;
613
614 for (ab = ctx->current_buffer; ab; ab = ab_next) {
615 ab_next = ab->next;
616 offset = offsetof(struct ar_buffer, data);
617 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
618 dma_free_coherent(ctx->ohci->card.device, PAGE_SIZE,
619 ab, ab_bus);
620 }
621}
622
Stefan Richter11bf20a2008-03-01 02:47:15 +0100623#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
624#define cond_le32_to_cpu(v) \
Stefan Richter4a635592010-02-21 17:58:01 +0100625 (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
Stefan Richter11bf20a2008-03-01 02:47:15 +0100626#else
627#define cond_le32_to_cpu(v) le32_to_cpu(v)
628#endif
629
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500630static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
Kristian Høgsberged568912006-12-19 19:58:35 -0500631{
Kristian Høgsberged568912006-12-19 19:58:35 -0500632 struct fw_ohci *ohci = ctx->ohci;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500633 struct fw_packet p;
634 u32 status, length, tcode;
Stefan Richter43286562008-03-11 21:22:26 +0100635 int evt;
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500636
Stefan Richter11bf20a2008-03-01 02:47:15 +0100637 p.header[0] = cond_le32_to_cpu(buffer[0]);
638 p.header[1] = cond_le32_to_cpu(buffer[1]);
639 p.header[2] = cond_le32_to_cpu(buffer[2]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500640
641 tcode = (p.header[0] >> 4) & 0x0f;
642 switch (tcode) {
643 case TCODE_WRITE_QUADLET_REQUEST:
644 case TCODE_READ_QUADLET_RESPONSE:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500645 p.header[3] = (__force __u32) buffer[3];
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500646 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500647 p.payload_length = 0;
648 break;
649
650 case TCODE_READ_BLOCK_REQUEST :
Stefan Richter11bf20a2008-03-01 02:47:15 +0100651 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500652 p.header_length = 16;
653 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500654 break;
655
656 case TCODE_WRITE_BLOCK_REQUEST:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500657 case TCODE_READ_BLOCK_RESPONSE:
658 case TCODE_LOCK_REQUEST:
659 case TCODE_LOCK_RESPONSE:
Stefan Richter11bf20a2008-03-01 02:47:15 +0100660 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500661 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500662 p.payload_length = p.header[3] >> 16;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500663 break;
664
665 case TCODE_WRITE_RESPONSE:
666 case TCODE_READ_QUADLET_REQUEST:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500667 case OHCI_TCODE_PHY_PACKET:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500668 p.header_length = 12;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500669 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500670 break;
Stefan Richterccff9622008-05-31 19:36:06 +0200671
672 default:
673 /* FIXME: Stop context, discard everything, and restart? */
674 p.header_length = 0;
675 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500676 }
677
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500678 p.payload = (void *) buffer + p.header_length;
679
680 /* FIXME: What to do about evt_* errors? */
681 length = (p.header_length + p.payload_length + 3) / 4;
Stefan Richter11bf20a2008-03-01 02:47:15 +0100682 status = cond_le32_to_cpu(buffer[length]);
Stefan Richter43286562008-03-11 21:22:26 +0100683 evt = (status >> 16) & 0x1f;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500684
Stefan Richter43286562008-03-11 21:22:26 +0100685 p.ack = evt - 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500686 p.speed = (status >> 21) & 0x7;
687 p.timestamp = status & 0xffff;
688 p.generation = ohci->request_generation;
Kristian Høgsberged568912006-12-19 19:58:35 -0500689
Stefan Richter43286562008-03-11 21:22:26 +0100690 log_ar_at_event('R', p.speed, p.header, evt);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100691
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400692 /*
693 * The OHCI bus reset handler synthesizes a phy packet with
Kristian Høgsberged568912006-12-19 19:58:35 -0500694 * the new generation number when a bus reset happens (see
695 * section 8.4.2.3). This helps us determine when a request
696 * was received and make sure we send the response in the same
697 * generation. We only need this for requests; for responses
698 * we use the unique tlabel for finding the matching
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400699 * request.
Stefan Richterd34316a2008-04-12 22:31:25 +0200700 *
701 * Alas some chips sometimes emit bus reset packets with a
702 * wrong generation. We set the correct generation for these
703 * at a slightly incorrect time (in bus_reset_tasklet).
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400704 */
Stefan Richterd34316a2008-04-12 22:31:25 +0200705 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter4a635592010-02-21 17:58:01 +0100706 if (!(ohci->quirks & QUIRK_RESET_PACKET))
Stefan Richterd34316a2008-04-12 22:31:25 +0200707 ohci->request_generation = (p.header[2] >> 16) & 0xff;
708 } else if (ctx == &ohci->ar_request_ctx) {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500709 fw_core_handle_request(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200710 } else {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500711 fw_core_handle_response(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200712 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500713
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500714 return buffer + length + 1;
715}
Kristian Høgsberged568912006-12-19 19:58:35 -0500716
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500717static void ar_context_tasklet(unsigned long data)
718{
719 struct ar_context *ctx = (struct ar_context *)data;
720 struct fw_ohci *ohci = ctx->ohci;
721 struct ar_buffer *ab;
722 struct descriptor *d;
723 void *buffer, *end;
Kristian Høgsberged568912006-12-19 19:58:35 -0500724
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500725 ab = ctx->current_buffer;
726 d = &ab->descriptor;
Kristian Høgsberged568912006-12-19 19:58:35 -0500727
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500728 if (d->res_count == 0) {
729 size_t size, rest, offset;
Jarod Wilson6b842362008-03-25 16:47:16 -0400730 dma_addr_t start_bus;
731 void *start;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500732
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400733 /*
734 * This descriptor is finished and we may have a
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500735 * packet split across this and the next buffer. We
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400736 * reuse the page for reassembling the split packet.
737 */
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500738
739 offset = offsetof(struct ar_buffer, data);
Jarod Wilson6b842362008-03-25 16:47:16 -0400740 start = buffer = ab;
741 start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500742
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500743 ab = ab->next;
744 d = &ab->descriptor;
745 size = buffer + PAGE_SIZE - ctx->pointer;
746 rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
747 memmove(buffer, ctx->pointer, size);
748 memcpy(buffer + size, ab->data, rest);
749 ctx->current_buffer = ab;
750 ctx->pointer = (void *) ab->data + rest;
751 end = buffer + size + rest;
752
753 while (buffer < end)
754 buffer = handle_ar_packet(ctx, buffer);
755
Jarod Wilsonbde17092008-03-12 17:43:26 -0400756 dma_free_coherent(ohci->card.device, PAGE_SIZE,
Jarod Wilson6b842362008-03-25 16:47:16 -0400757 start, start_bus);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500758 ar_context_add_page(ctx);
759 } else {
760 buffer = ctx->pointer;
761 ctx->pointer = end =
762 (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
763
764 while (buffer < end)
765 buffer = handle_ar_packet(ctx, buffer);
766 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500767}
768
Stefan Richter53dca512008-12-14 21:47:04 +0100769static int ar_context_init(struct ar_context *ctx,
770 struct fw_ohci *ohci, u32 regs)
Kristian Høgsberged568912006-12-19 19:58:35 -0500771{
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500772 struct ar_buffer ab;
Kristian Høgsberged568912006-12-19 19:58:35 -0500773
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500774 ctx->regs = regs;
775 ctx->ohci = ohci;
776 ctx->last_buffer = &ab;
Kristian Høgsberged568912006-12-19 19:58:35 -0500777 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
778
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500779 ar_context_add_page(ctx);
780 ar_context_add_page(ctx);
781 ctx->current_buffer = ab.next;
782 ctx->pointer = ctx->current_buffer->data;
783
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400784 return 0;
785}
786
787static void ar_context_run(struct ar_context *ctx)
788{
789 struct ar_buffer *ab = ctx->current_buffer;
790 dma_addr_t ab_bus;
791 size_t offset;
792
793 offset = offsetof(struct ar_buffer, data);
Stefan Richter0a9972b2007-06-23 20:28:17 +0200794 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400795
796 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400797 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500798 flush_writes(ctx->ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -0500799}
Stefan Richter373b2ed2007-03-04 14:45:18 +0100800
Stefan Richter53dca512008-12-14 21:47:04 +0100801static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500802{
803 int b, key;
804
805 b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
806 key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
807
808 /* figure out which descriptor the branch address goes in */
809 if (z == 2 && (b == 3 || key == 2))
810 return d;
811 else
812 return d + z - 1;
813}
814
Kristian Høgsberg30200732007-02-16 17:34:39 -0500815static void context_tasklet(unsigned long data)
816{
817 struct context *ctx = (struct context *) data;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500818 struct descriptor *d, *last;
819 u32 address;
820 int z;
David Moorefe5ca632008-01-06 17:21:41 -0500821 struct descriptor_buffer *desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500822
David Moorefe5ca632008-01-06 17:21:41 -0500823 desc = list_entry(ctx->buffer_list.next,
824 struct descriptor_buffer, list);
825 last = ctx->last;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500826 while (last->branch_address != 0) {
David Moorefe5ca632008-01-06 17:21:41 -0500827 struct descriptor_buffer *old_desc = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500828 address = le32_to_cpu(last->branch_address);
829 z = address & 0xf;
David Moorefe5ca632008-01-06 17:21:41 -0500830 address &= ~0xf;
831
832 /* If the branch address points to a buffer outside of the
833 * current buffer, advance to the next buffer. */
834 if (address < desc->buffer_bus ||
835 address >= desc->buffer_bus + desc->used)
836 desc = list_entry(desc->list.next,
837 struct descriptor_buffer, list);
838 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500839 last = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500840
841 if (!ctx->callback(ctx, d, last))
842 break;
843
David Moorefe5ca632008-01-06 17:21:41 -0500844 if (old_desc != desc) {
845 /* If we've advanced to the next buffer, move the
846 * previous buffer to the free list. */
847 unsigned long flags;
848 old_desc->used = 0;
849 spin_lock_irqsave(&ctx->ohci->lock, flags);
850 list_move_tail(&old_desc->list, &ctx->buffer_list);
851 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
852 }
853 ctx->last = last;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500854 }
855}
856
David Moorefe5ca632008-01-06 17:21:41 -0500857/*
858 * Allocate a new buffer and add it to the list of free buffers for this
859 * context. Must be called with ohci->lock held.
860 */
Stefan Richter53dca512008-12-14 21:47:04 +0100861static int context_add_buffer(struct context *ctx)
David Moorefe5ca632008-01-06 17:21:41 -0500862{
863 struct descriptor_buffer *desc;
Stefan Richterf5101d52008-03-14 00:27:49 +0100864 dma_addr_t uninitialized_var(bus_addr);
David Moorefe5ca632008-01-06 17:21:41 -0500865 int offset;
866
867 /*
868 * 16MB of descriptors should be far more than enough for any DMA
869 * program. This will catch run-away userspace or DoS attacks.
870 */
871 if (ctx->total_allocation >= 16*1024*1024)
872 return -ENOMEM;
873
874 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
875 &bus_addr, GFP_ATOMIC);
876 if (!desc)
877 return -ENOMEM;
878
879 offset = (void *)&desc->buffer - (void *)desc;
880 desc->buffer_size = PAGE_SIZE - offset;
881 desc->buffer_bus = bus_addr + offset;
882 desc->used = 0;
883
884 list_add_tail(&desc->list, &ctx->buffer_list);
885 ctx->total_allocation += PAGE_SIZE;
886
887 return 0;
888}
889
Stefan Richter53dca512008-12-14 21:47:04 +0100890static int context_init(struct context *ctx, struct fw_ohci *ohci,
891 u32 regs, descriptor_callback_t callback)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500892{
893 ctx->ohci = ohci;
894 ctx->regs = regs;
David Moorefe5ca632008-01-06 17:21:41 -0500895 ctx->total_allocation = 0;
896
897 INIT_LIST_HEAD(&ctx->buffer_list);
898 if (context_add_buffer(ctx) < 0)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500899 return -ENOMEM;
900
David Moorefe5ca632008-01-06 17:21:41 -0500901 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
902 struct descriptor_buffer, list);
903
Kristian Høgsberg30200732007-02-16 17:34:39 -0500904 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
905 ctx->callback = callback;
906
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400907 /*
908 * We put a dummy descriptor in the buffer that has a NULL
Kristian Høgsberg30200732007-02-16 17:34:39 -0500909 * branch address and looks like it's been sent. That way we
David Moorefe5ca632008-01-06 17:21:41 -0500910 * have a descriptor to append DMA programs to.
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400911 */
David Moorefe5ca632008-01-06 17:21:41 -0500912 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
913 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
914 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
915 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
916 ctx->last = ctx->buffer_tail->buffer;
917 ctx->prev = ctx->buffer_tail->buffer;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500918
919 return 0;
920}
921
Stefan Richter53dca512008-12-14 21:47:04 +0100922static void context_release(struct context *ctx)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500923{
924 struct fw_card *card = &ctx->ohci->card;
David Moorefe5ca632008-01-06 17:21:41 -0500925 struct descriptor_buffer *desc, *tmp;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500926
David Moorefe5ca632008-01-06 17:21:41 -0500927 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
928 dma_free_coherent(card->device, PAGE_SIZE, desc,
929 desc->buffer_bus -
930 ((void *)&desc->buffer - (void *)desc));
Kristian Høgsberg30200732007-02-16 17:34:39 -0500931}
932
David Moorefe5ca632008-01-06 17:21:41 -0500933/* Must be called with ohci->lock held */
Stefan Richter53dca512008-12-14 21:47:04 +0100934static struct descriptor *context_get_descriptors(struct context *ctx,
935 int z, dma_addr_t *d_bus)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500936{
David Moorefe5ca632008-01-06 17:21:41 -0500937 struct descriptor *d = NULL;
938 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500939
David Moorefe5ca632008-01-06 17:21:41 -0500940 if (z * sizeof(*d) > desc->buffer_size)
941 return NULL;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500942
David Moorefe5ca632008-01-06 17:21:41 -0500943 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
944 /* No room for the descriptor in this buffer, so advance to the
945 * next one. */
946
947 if (desc->list.next == &ctx->buffer_list) {
948 /* If there is no free buffer next in the list,
949 * allocate one. */
950 if (context_add_buffer(ctx) < 0)
951 return NULL;
952 }
953 desc = list_entry(desc->list.next,
954 struct descriptor_buffer, list);
955 ctx->buffer_tail = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500956 }
957
David Moorefe5ca632008-01-06 17:21:41 -0500958 d = desc->buffer + desc->used / sizeof(*d);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -0400959 memset(d, 0, z * sizeof(*d));
David Moorefe5ca632008-01-06 17:21:41 -0500960 *d_bus = desc->buffer_bus + desc->used;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500961
962 return d;
963}
964
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500965static void context_run(struct context *ctx, u32 extra)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500966{
967 struct fw_ohci *ohci = ctx->ohci;
968
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400969 reg_write(ohci, COMMAND_PTR(ctx->regs),
David Moorefe5ca632008-01-06 17:21:41 -0500970 le32_to_cpu(ctx->last->branch_address));
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400971 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
972 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500973 flush_writes(ohci);
974}
975
976static void context_append(struct context *ctx,
977 struct descriptor *d, int z, int extra)
978{
979 dma_addr_t d_bus;
David Moorefe5ca632008-01-06 17:21:41 -0500980 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500981
David Moorefe5ca632008-01-06 17:21:41 -0500982 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500983
David Moorefe5ca632008-01-06 17:21:41 -0500984 desc->used += (z + extra) * sizeof(*d);
985 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
986 ctx->prev = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500987
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400988 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500989 flush_writes(ctx->ohci);
990}
991
992static void context_stop(struct context *ctx)
993{
994 u32 reg;
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500995 int i;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500996
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400997 reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500998 flush_writes(ctx->ohci);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500999
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001000 for (i = 0; i < 10; i++) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001001 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001002 if ((reg & CONTEXT_ACTIVE) == 0)
Stefan Richterb0068542009-01-05 20:43:23 +01001003 return;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001004
Stefan Richterb980f5a2007-07-12 22:25:14 +02001005 mdelay(1);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001006 }
Stefan Richterb0068542009-01-05 20:43:23 +01001007 fw_error("Error: DMA context still active (0x%08x)\n", reg);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001008}
Kristian Høgsberged568912006-12-19 19:58:35 -05001009
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001010struct driver_data {
Kristian Høgsberged568912006-12-19 19:58:35 -05001011 struct fw_packet *packet;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001012};
1013
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001014/*
1015 * This function apppends a packet to the DMA queue for transmission.
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001016 * Must always be called with the ochi->lock held to ensure proper
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001017 * generation handling and locking around packet queue manipulation.
1018 */
Stefan Richter53dca512008-12-14 21:47:04 +01001019static int at_context_queue_packet(struct context *ctx,
1020 struct fw_packet *packet)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001021{
Kristian Høgsberged568912006-12-19 19:58:35 -05001022 struct fw_ohci *ohci = ctx->ohci;
Stefan Richter4b6d51e2007-10-21 11:20:07 +02001023 dma_addr_t d_bus, uninitialized_var(payload_bus);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001024 struct driver_data *driver_data;
1025 struct descriptor *d, *last;
1026 __le32 *header;
Kristian Høgsberged568912006-12-19 19:58:35 -05001027 int z, tcode;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001028 u32 reg;
Kristian Høgsberged568912006-12-19 19:58:35 -05001029
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001030 d = context_get_descriptors(ctx, 4, &d_bus);
1031 if (d == NULL) {
1032 packet->ack = RCODE_SEND_ERROR;
1033 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001034 }
1035
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001036 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001037 d[0].res_count = cpu_to_le16(packet->timestamp);
1038
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001039 /*
1040 * The DMA format for asyncronous link packets is different
Kristian Høgsberged568912006-12-19 19:58:35 -05001041 * from the IEEE1394 layout, so shift the fields around
1042 * accordingly. If header_length is 8, it's a PHY packet, to
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001043 * which we need to prepend an extra quadlet.
1044 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001045
1046 header = (__le32 *) &d[1];
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001047 switch (packet->header_length) {
1048 case 16:
1049 case 12:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001050 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1051 (packet->speed << 16));
1052 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
1053 (packet->header[0] & 0xffff0000));
1054 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001055
1056 tcode = (packet->header[0] >> 4) & 0x0f;
1057 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001058 header[3] = cpu_to_le32(packet->header[3]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001059 else
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001060 header[3] = (__force __le32) packet->header[3];
1061
1062 d[0].req_count = cpu_to_le16(packet->header_length);
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001063 break;
1064
1065 case 8:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001066 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
1067 (packet->speed << 16));
1068 header[1] = cpu_to_le32(packet->header[0]);
1069 header[2] = cpu_to_le32(packet->header[1]);
1070 d[0].req_count = cpu_to_le16(12);
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001071 break;
1072
1073 case 4:
1074 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1075 (packet->speed << 16));
1076 header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
1077 d[0].req_count = cpu_to_le16(8);
1078 break;
1079
1080 default:
1081 /* BUG(); */
1082 packet->ack = RCODE_SEND_ERROR;
1083 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001084 }
1085
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001086 driver_data = (struct driver_data *) &d[3];
1087 driver_data->packet = packet;
Kristian Høgsberg20d11672007-03-26 19:18:19 -04001088 packet->driver_data = driver_data;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001089
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001090 if (packet->payload_length > 0) {
1091 payload_bus =
1092 dma_map_single(ohci->card.device, packet->payload,
1093 packet->payload_length, DMA_TO_DEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001094 if (dma_mapping_error(ohci->card.device, payload_bus)) {
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001095 packet->ack = RCODE_SEND_ERROR;
1096 return -1;
1097 }
Stefan Richter19593ff2009-10-14 20:40:10 +02001098 packet->payload_bus = payload_bus;
1099 packet->payload_mapped = true;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001100
1101 d[2].req_count = cpu_to_le16(packet->payload_length);
1102 d[2].data_address = cpu_to_le32(payload_bus);
1103 last = &d[2];
1104 z = 3;
1105 } else {
1106 last = &d[0];
1107 z = 2;
1108 }
1109
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001110 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
1111 DESCRIPTOR_IRQ_ALWAYS |
1112 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001113
Jarod Wilson76f73ca2008-04-07 22:32:33 +02001114 /*
1115 * If the controller and packet generations don't match, we need to
1116 * bail out and try again. If IntEvent.busReset is set, the AT context
1117 * is halted, so appending to the context and trying to run it is
1118 * futile. Most controllers do the right thing and just flush the AT
1119 * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
1120 * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
1121 * up stalling out. So we just bail out in software and try again
1122 * later, and everyone is happy.
1123 * FIXME: Document how the locking works.
1124 */
1125 if (ohci->generation != packet->generation ||
1126 reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
Stefan Richter19593ff2009-10-14 20:40:10 +02001127 if (packet->payload_mapped)
Stefan Richterab88ca42007-08-29 19:40:28 +02001128 dma_unmap_single(ohci->card.device, payload_bus,
1129 packet->payload_length, DMA_TO_DEVICE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001130 packet->ack = RCODE_GENERATION;
1131 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001132 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001133
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001134 context_append(ctx, d, z, 4 - z);
Kristian Høgsberged568912006-12-19 19:58:35 -05001135
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001136 /* If the context isn't already running, start it up. */
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001137 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
Kristian Høgsberg053b3082007-04-10 18:11:17 -04001138 if ((reg & CONTEXT_RUN) == 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001139 context_run(ctx, 0);
Kristian Høgsberged568912006-12-19 19:58:35 -05001140
1141 return 0;
1142}
1143
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001144static int handle_at_packet(struct context *context,
1145 struct descriptor *d,
1146 struct descriptor *last)
1147{
1148 struct driver_data *driver_data;
1149 struct fw_packet *packet;
1150 struct fw_ohci *ohci = context->ohci;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001151 int evt;
1152
1153 if (last->transfer_status == 0)
1154 /* This descriptor isn't done yet, stop iteration. */
1155 return 0;
1156
1157 driver_data = (struct driver_data *) &d[3];
1158 packet = driver_data->packet;
1159 if (packet == NULL)
1160 /* This packet was cancelled, just continue. */
1161 return 1;
1162
Stefan Richter19593ff2009-10-14 20:40:10 +02001163 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01001164 dma_unmap_single(ohci->card.device, packet->payload_bus,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001165 packet->payload_length, DMA_TO_DEVICE);
1166
1167 evt = le16_to_cpu(last->transfer_status) & 0x1f;
1168 packet->timestamp = le16_to_cpu(last->res_count);
1169
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001170 log_ar_at_event('T', packet->speed, packet->header, evt);
1171
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001172 switch (evt) {
1173 case OHCI1394_evt_timeout:
1174 /* Async response transmit timed out. */
1175 packet->ack = RCODE_CANCELLED;
1176 break;
1177
1178 case OHCI1394_evt_flushed:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001179 /*
1180 * The packet was flushed should give same error as
1181 * when we try to use a stale generation count.
1182 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001183 packet->ack = RCODE_GENERATION;
1184 break;
1185
1186 case OHCI1394_evt_missing_ack:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001187 /*
1188 * Using a valid (current) generation count, but the
1189 * node is not on the bus or not sending acks.
1190 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001191 packet->ack = RCODE_NO_ACK;
1192 break;
1193
1194 case ACK_COMPLETE + 0x10:
1195 case ACK_PENDING + 0x10:
1196 case ACK_BUSY_X + 0x10:
1197 case ACK_BUSY_A + 0x10:
1198 case ACK_BUSY_B + 0x10:
1199 case ACK_DATA_ERROR + 0x10:
1200 case ACK_TYPE_ERROR + 0x10:
1201 packet->ack = evt - 0x10;
1202 break;
1203
1204 default:
1205 packet->ack = RCODE_SEND_ERROR;
1206 break;
1207 }
1208
1209 packet->callback(packet, &ohci->card, packet->ack);
1210
1211 return 1;
1212}
1213
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001214#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1215#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1216#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1217#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1218#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001219
Stefan Richter53dca512008-12-14 21:47:04 +01001220static void handle_local_rom(struct fw_ohci *ohci,
1221 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001222{
1223 struct fw_packet response;
1224 int tcode, length, i;
1225
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001226 tcode = HEADER_GET_TCODE(packet->header[0]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001227 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001228 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001229 else
1230 length = 4;
1231
1232 i = csr - CSR_CONFIG_ROM;
1233 if (i + length > CONFIG_ROM_SIZE) {
1234 fw_fill_response(&response, packet->header,
1235 RCODE_ADDRESS_ERROR, NULL, 0);
1236 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1237 fw_fill_response(&response, packet->header,
1238 RCODE_TYPE_ERROR, NULL, 0);
1239 } else {
1240 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1241 (void *) ohci->config_rom + i, length);
1242 }
1243
1244 fw_core_handle_response(&ohci->card, &response);
1245}
1246
Stefan Richter53dca512008-12-14 21:47:04 +01001247static void handle_local_lock(struct fw_ohci *ohci,
1248 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001249{
1250 struct fw_packet response;
1251 int tcode, length, ext_tcode, sel;
1252 __be32 *payload, lock_old;
1253 u32 lock_arg, lock_data;
1254
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001255 tcode = HEADER_GET_TCODE(packet->header[0]);
1256 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001257 payload = packet->payload;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001258 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001259
1260 if (tcode == TCODE_LOCK_REQUEST &&
1261 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1262 lock_arg = be32_to_cpu(payload[0]);
1263 lock_data = be32_to_cpu(payload[1]);
1264 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1265 lock_arg = 0;
1266 lock_data = 0;
1267 } else {
1268 fw_fill_response(&response, packet->header,
1269 RCODE_TYPE_ERROR, NULL, 0);
1270 goto out;
1271 }
1272
1273 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1274 reg_write(ohci, OHCI1394_CSRData, lock_data);
1275 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1276 reg_write(ohci, OHCI1394_CSRControl, sel);
1277
1278 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
1279 lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
1280 else
1281 fw_notify("swap not done yet\n");
1282
1283 fw_fill_response(&response, packet->header,
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001284 RCODE_COMPLETE, &lock_old, sizeof(lock_old));
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001285 out:
1286 fw_core_handle_response(&ohci->card, &response);
1287}
1288
Stefan Richter53dca512008-12-14 21:47:04 +01001289static void handle_local_request(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001290{
1291 u64 offset;
1292 u32 csr;
1293
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001294 if (ctx == &ctx->ohci->at_request_ctx) {
1295 packet->ack = ACK_PENDING;
1296 packet->callback(packet, &ctx->ohci->card, packet->ack);
1297 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001298
1299 offset =
1300 ((unsigned long long)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001301 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001302 packet->header[2];
1303 csr = offset - CSR_REGISTER_BASE;
1304
1305 /* Handle config rom reads. */
1306 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1307 handle_local_rom(ctx->ohci, packet, csr);
1308 else switch (csr) {
1309 case CSR_BUS_MANAGER_ID:
1310 case CSR_BANDWIDTH_AVAILABLE:
1311 case CSR_CHANNELS_AVAILABLE_HI:
1312 case CSR_CHANNELS_AVAILABLE_LO:
1313 handle_local_lock(ctx->ohci, packet, csr);
1314 break;
1315 default:
1316 if (ctx == &ctx->ohci->at_request_ctx)
1317 fw_core_handle_request(&ctx->ohci->card, packet);
1318 else
1319 fw_core_handle_response(&ctx->ohci->card, packet);
1320 break;
1321 }
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001322
1323 if (ctx == &ctx->ohci->at_response_ctx) {
1324 packet->ack = ACK_COMPLETE;
1325 packet->callback(packet, &ctx->ohci->card, packet->ack);
1326 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001327}
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001328
Stefan Richter53dca512008-12-14 21:47:04 +01001329static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberged568912006-12-19 19:58:35 -05001330{
Kristian Høgsberged568912006-12-19 19:58:35 -05001331 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001332 int ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001333
1334 spin_lock_irqsave(&ctx->ohci->lock, flags);
1335
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001336 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001337 ctx->ohci->generation == packet->generation) {
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001338 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1339 handle_local_request(ctx, packet);
1340 return;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001341 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001342
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001343 ret = at_context_queue_packet(ctx, packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001344 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1345
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001346 if (ret < 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001347 packet->callback(packet, &ctx->ohci->card, packet->ack);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001348
Kristian Høgsberged568912006-12-19 19:58:35 -05001349}
1350
Clemens Ladischa48777e2010-06-10 08:33:07 +02001351static u32 cycle_timer_ticks(u32 cycle_timer)
1352{
1353 u32 ticks;
1354
1355 ticks = cycle_timer & 0xfff;
1356 ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
1357 ticks += (3072 * 8000) * (cycle_timer >> 25);
1358
1359 return ticks;
1360}
1361
1362/*
1363 * Some controllers exhibit one or more of the following bugs when updating the
1364 * iso cycle timer register:
1365 * - When the lowest six bits are wrapping around to zero, a read that happens
1366 * at the same time will return garbage in the lowest ten bits.
1367 * - When the cycleOffset field wraps around to zero, the cycleCount field is
1368 * not incremented for about 60 ns.
1369 * - Occasionally, the entire register reads zero.
1370 *
1371 * To catch these, we read the register three times and ensure that the
1372 * difference between each two consecutive reads is approximately the same, i.e.
1373 * less than twice the other. Furthermore, any negative difference indicates an
1374 * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
1375 * execute, so we have enough precision to compute the ratio of the differences.)
1376 */
1377static u32 get_cycle_time(struct fw_ohci *ohci)
1378{
1379 u32 c0, c1, c2;
1380 u32 t0, t1, t2;
1381 s32 diff01, diff12;
1382 int i;
1383
1384 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1385
1386 if (ohci->quirks & QUIRK_CYCLE_TIMER) {
1387 i = 0;
1388 c1 = c2;
1389 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1390 do {
1391 c0 = c1;
1392 c1 = c2;
1393 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1394 t0 = cycle_timer_ticks(c0);
1395 t1 = cycle_timer_ticks(c1);
1396 t2 = cycle_timer_ticks(c2);
1397 diff01 = t1 - t0;
1398 diff12 = t2 - t1;
1399 } while ((diff01 <= 0 || diff12 <= 0 ||
1400 diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
1401 && i++ < 20);
1402 }
1403
1404 return c2;
1405}
1406
1407/*
1408 * This function has to be called at least every 64 seconds. The bus_time
1409 * field stores not only the upper 25 bits of the BUS_TIME register but also
1410 * the most significant bit of the cycle timer in bit 6 so that we can detect
1411 * changes in this bit.
1412 */
1413static u32 update_bus_time(struct fw_ohci *ohci)
1414{
1415 u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
1416
1417 if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
1418 ohci->bus_time += 0x40;
1419
1420 return ohci->bus_time | cycle_time_seconds;
1421}
1422
Kristian Høgsberged568912006-12-19 19:58:35 -05001423static void bus_reset_tasklet(unsigned long data)
1424{
1425 struct fw_ohci *ohci = (struct fw_ohci *)data;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001426 int self_id_count, i, j, reg;
Kristian Høgsberged568912006-12-19 19:58:35 -05001427 int generation, new_generation;
1428 unsigned long flags;
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001429 void *free_rom = NULL;
1430 dma_addr_t free_rom_bus = 0;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02001431 bool is_new_root;
Kristian Høgsberged568912006-12-19 19:58:35 -05001432
1433 reg = reg_read(ohci, OHCI1394_NodeID);
1434 if (!(reg & OHCI1394_NodeID_idValid)) {
Stefan Richter02ff8f82007-08-30 00:11:40 +02001435 fw_notify("node ID not valid, new bus reset in progress\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05001436 return;
1437 }
Stefan Richter02ff8f82007-08-30 00:11:40 +02001438 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
1439 fw_notify("malconfigured bus\n");
1440 return;
1441 }
1442 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1443 OHCI1394_NodeID_nodeNumber);
Kristian Høgsberged568912006-12-19 19:58:35 -05001444
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02001445 is_new_root = (reg & OHCI1394_NodeID_root) != 0;
1446 if (!(ohci->is_root && is_new_root))
1447 reg_write(ohci, OHCI1394_LinkControlSet,
1448 OHCI1394_LinkControl_cycleMaster);
1449 ohci->is_root = is_new_root;
1450
Stefan Richterc8a9a492008-03-19 21:40:32 +01001451 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1452 if (reg & OHCI1394_SelfIDCount_selfIDError) {
1453 fw_notify("inconsistent self IDs\n");
1454 return;
1455 }
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001456 /*
1457 * The count in the SelfIDCount register is the number of
Kristian Høgsberged568912006-12-19 19:58:35 -05001458 * bytes in the self ID receive buffer. Since we also receive
1459 * the inverted quadlets and a header quadlet, we shift one
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001460 * bit extra to get the actual number of self IDs.
1461 */
Stefan Richter928ec5f2009-09-06 18:49:17 +02001462 self_id_count = (reg >> 3) & 0xff;
1463 if (self_id_count == 0 || self_id_count > 252) {
Stefan Richter016bf3d2008-03-19 22:05:02 +01001464 fw_notify("inconsistent self IDs\n");
1465 return;
1466 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001467 generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
Stefan Richteree71c2f2007-08-25 14:08:19 +02001468 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001469
1470 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
Stefan Richterc8a9a492008-03-19 21:40:32 +01001471 if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
1472 fw_notify("inconsistent self IDs\n");
1473 return;
1474 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001475 ohci->self_id_buffer[j] =
1476 cond_le32_to_cpu(ohci->self_id_cpu[i]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001477 }
Stefan Richteree71c2f2007-08-25 14:08:19 +02001478 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001479
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001480 /*
1481 * Check the consistency of the self IDs we just read. The
Kristian Høgsberged568912006-12-19 19:58:35 -05001482 * problem we face is that a new bus reset can start while we
1483 * read out the self IDs from the DMA buffer. If this happens,
1484 * the DMA buffer will be overwritten with new self IDs and we
1485 * will read out inconsistent data. The OHCI specification
1486 * (section 11.2) recommends a technique similar to
1487 * linux/seqlock.h, where we remember the generation of the
1488 * self IDs in the buffer before reading them out and compare
1489 * it to the current generation after reading them out. If
1490 * the two generations match we know we have a consistent set
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001491 * of self IDs.
1492 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001493
1494 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1495 if (new_generation != generation) {
1496 fw_notify("recursive bus reset detected, "
1497 "discarding self ids\n");
1498 return;
1499 }
1500
1501 /* FIXME: Document how the locking works. */
1502 spin_lock_irqsave(&ohci->lock, flags);
1503
1504 ohci->generation = generation;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001505 context_stop(&ohci->at_request_ctx);
1506 context_stop(&ohci->at_response_ctx);
Kristian Høgsberged568912006-12-19 19:58:35 -05001507 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
1508
Stefan Richter4a635592010-02-21 17:58:01 +01001509 if (ohci->quirks & QUIRK_RESET_PACKET)
Stefan Richterd34316a2008-04-12 22:31:25 +02001510 ohci->request_generation = generation;
1511
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001512 /*
1513 * This next bit is unrelated to the AT context stuff but we
Kristian Høgsberged568912006-12-19 19:58:35 -05001514 * have to do it under the spinlock also. If a new config rom
1515 * was set up before this reset, the old one is now no longer
1516 * in use and we can free it. Update the config rom pointers
1517 * to point to the current config rom and clear the
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001518 * next_config_rom pointer so a new udpate can take place.
1519 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001520
1521 if (ohci->next_config_rom != NULL) {
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001522 if (ohci->next_config_rom != ohci->config_rom) {
1523 free_rom = ohci->config_rom;
1524 free_rom_bus = ohci->config_rom_bus;
1525 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001526 ohci->config_rom = ohci->next_config_rom;
1527 ohci->config_rom_bus = ohci->next_config_rom_bus;
1528 ohci->next_config_rom = NULL;
1529
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001530 /*
1531 * Restore config_rom image and manually update
Kristian Høgsberged568912006-12-19 19:58:35 -05001532 * config_rom registers. Writing the header quadlet
1533 * will indicate that the config rom is ready, so we
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001534 * do that last.
1535 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001536 reg_write(ohci, OHCI1394_BusOptions,
1537 be32_to_cpu(ohci->config_rom[2]));
Stefan Richter8e859732009-10-08 00:41:59 +02001538 ohci->config_rom[0] = ohci->next_header;
1539 reg_write(ohci, OHCI1394_ConfigROMhdr,
1540 be32_to_cpu(ohci->next_header));
Kristian Høgsberged568912006-12-19 19:58:35 -05001541 }
1542
Stefan Richter080de8c2008-02-28 20:54:43 +01001543#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1544 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
1545 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
1546#endif
1547
Kristian Høgsberged568912006-12-19 19:58:35 -05001548 spin_unlock_irqrestore(&ohci->lock, flags);
1549
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001550 if (free_rom)
1551 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1552 free_rom, free_rom_bus);
1553
Stefan Richter08ddb2f2008-04-11 00:51:15 +02001554 log_selfids(ohci->node_id, generation,
1555 self_id_count, ohci->self_id_buffer);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001556
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001557 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
Stefan Richterc8a94de2010-06-12 20:34:50 +02001558 self_id_count, ohci->self_id_buffer,
1559 ohci->csr_state_setclear_abdicate);
1560 ohci->csr_state_setclear_abdicate = false;
Kristian Høgsberged568912006-12-19 19:58:35 -05001561}
1562
1563static irqreturn_t irq_handler(int irq, void *data)
1564{
1565 struct fw_ohci *ohci = data;
Stefan Richter168cf9a2010-02-14 18:49:18 +01001566 u32 event, iso_event;
Kristian Høgsberged568912006-12-19 19:58:35 -05001567 int i;
1568
1569 event = reg_read(ohci, OHCI1394_IntEventClear);
1570
Stefan Richtera5159582007-06-09 19:31:14 +02001571 if (!event || !~event)
Kristian Høgsberged568912006-12-19 19:58:35 -05001572 return IRQ_NONE;
1573
Stefan Richtera007bb82008-04-07 22:33:35 +02001574 /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
1575 reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001576 log_irqs(event);
Kristian Høgsberged568912006-12-19 19:58:35 -05001577
1578 if (event & OHCI1394_selfIDComplete)
1579 tasklet_schedule(&ohci->bus_reset_tasklet);
1580
1581 if (event & OHCI1394_RQPkt)
1582 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
1583
1584 if (event & OHCI1394_RSPkt)
1585 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
1586
1587 if (event & OHCI1394_reqTxComplete)
1588 tasklet_schedule(&ohci->at_request_ctx.tasklet);
1589
1590 if (event & OHCI1394_respTxComplete)
1591 tasklet_schedule(&ohci->at_response_ctx.tasklet);
1592
Kristian Høgsbergc8894752007-02-16 17:34:36 -05001593 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
Kristian Høgsberged568912006-12-19 19:58:35 -05001594 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
1595
1596 while (iso_event) {
1597 i = ffs(iso_event) - 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001598 tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001599 iso_event &= ~(1 << i);
1600 }
1601
Kristian Høgsbergc8894752007-02-16 17:34:36 -05001602 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
Kristian Høgsberged568912006-12-19 19:58:35 -05001603 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
1604
1605 while (iso_event) {
1606 i = ffs(iso_event) - 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001607 tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001608 iso_event &= ~(1 << i);
1609 }
1610
Jarod Wilson75f78322008-04-03 17:18:23 -04001611 if (unlikely(event & OHCI1394_regAccessFail))
1612 fw_error("Register access failure - "
1613 "please notify linux1394-devel@lists.sf.net\n");
1614
Stefan Richtere524f612007-08-20 21:58:30 +02001615 if (unlikely(event & OHCI1394_postedWriteErr))
1616 fw_error("PCI posted write error\n");
1617
Stefan Richterbb9f2202007-12-22 22:14:52 +01001618 if (unlikely(event & OHCI1394_cycleTooLong)) {
1619 if (printk_ratelimit())
1620 fw_notify("isochronous cycle too long\n");
1621 reg_write(ohci, OHCI1394_LinkControlSet,
1622 OHCI1394_LinkControl_cycleMaster);
1623 }
1624
Jay Fenlason5ed1f322009-11-17 12:29:17 -05001625 if (unlikely(event & OHCI1394_cycleInconsistent)) {
1626 /*
1627 * We need to clear this event bit in order to make
1628 * cycleMatch isochronous I/O work. In theory we should
1629 * stop active cycleMatch iso contexts now and restart
1630 * them at least two cycles later. (FIXME?)
1631 */
1632 if (printk_ratelimit())
1633 fw_notify("isochronous cycle inconsistent\n");
1634 }
1635
Clemens Ladischa48777e2010-06-10 08:33:07 +02001636 if (event & OHCI1394_cycle64Seconds) {
1637 spin_lock(&ohci->lock);
1638 update_bus_time(ohci);
1639 spin_unlock(&ohci->lock);
1640 }
1641
Kristian Høgsberged568912006-12-19 19:58:35 -05001642 return IRQ_HANDLED;
1643}
1644
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001645static int software_reset(struct fw_ohci *ohci)
1646{
1647 int i;
1648
1649 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
1650
1651 for (i = 0; i < OHCI_LOOP_COUNT; i++) {
1652 if ((reg_read(ohci, OHCI1394_HCControlSet) &
1653 OHCI1394_HCControl_softReset) == 0)
1654 return 0;
1655 msleep(1);
1656 }
1657
1658 return -EBUSY;
1659}
1660
Stefan Richter8e859732009-10-08 00:41:59 +02001661static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
1662{
1663 size_t size = length * 4;
1664
1665 memcpy(dest, src, size);
1666 if (size < CONFIG_ROM_SIZE)
1667 memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
1668}
1669
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001670static int configure_1394a_enhancements(struct fw_ohci *ohci)
1671{
1672 bool enable_1394a;
Stefan Richter35d999b2010-04-10 16:04:56 +02001673 int ret, clear, set, offset;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001674
1675 /* Check if the driver should configure link and PHY. */
1676 if (!(reg_read(ohci, OHCI1394_HCControlSet) &
1677 OHCI1394_HCControl_programPhyEnable))
1678 return 0;
1679
1680 /* Paranoia: check whether the PHY supports 1394a, too. */
1681 enable_1394a = false;
Stefan Richter35d999b2010-04-10 16:04:56 +02001682 ret = read_phy_reg(ohci, 2);
1683 if (ret < 0)
1684 return ret;
1685 if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
1686 ret = read_paged_phy_reg(ohci, 1, 8);
1687 if (ret < 0)
1688 return ret;
1689 if (ret >= 1)
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001690 enable_1394a = true;
1691 }
1692
1693 if (ohci->quirks & QUIRK_NO_1394A)
1694 enable_1394a = false;
1695
1696 /* Configure PHY and link consistently. */
1697 if (enable_1394a) {
1698 clear = 0;
1699 set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
1700 } else {
1701 clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
1702 set = 0;
1703 }
Stefan Richter02d37be2010-07-08 16:09:06 +02001704 ret = update_phy_reg(ohci, 5, clear, set);
Stefan Richter35d999b2010-04-10 16:04:56 +02001705 if (ret < 0)
1706 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001707
1708 if (enable_1394a)
1709 offset = OHCI1394_HCControlSet;
1710 else
1711 offset = OHCI1394_HCControlClear;
1712 reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
1713
1714 /* Clean up: configuration has been taken care of. */
1715 reg_write(ohci, OHCI1394_HCControlClear,
1716 OHCI1394_HCControl_programPhyEnable);
1717
1718 return 0;
1719}
1720
Stefan Richter8e859732009-10-08 00:41:59 +02001721static int ohci_enable(struct fw_card *card,
1722 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05001723{
1724 struct fw_ohci *ohci = fw_ohci(card);
1725 struct pci_dev *dev = to_pci_dev(card->device);
Clemens Ladische91b2782010-06-10 08:40:49 +02001726 u32 lps, seconds, version, irqs;
Stefan Richter35d999b2010-04-10 16:04:56 +02001727 int i, ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001728
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001729 if (software_reset(ohci)) {
1730 fw_error("Failed to reset ohci card.\n");
1731 return -EBUSY;
1732 }
1733
1734 /*
1735 * Now enable LPS, which we need in order to start accessing
1736 * most of the registers. In fact, on some cards (ALI M5251),
1737 * accessing registers in the SClk domain without LPS enabled
1738 * will lock up the machine. Wait 50msec to make sure we have
Jarod Wilson02214722008-03-28 10:02:50 -04001739 * full link enabled. However, with some cards (well, at least
1740 * a JMicron PCIe card), we have to try again sometimes.
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001741 */
1742 reg_write(ohci, OHCI1394_HCControlSet,
1743 OHCI1394_HCControl_LPS |
1744 OHCI1394_HCControl_postedWriteEnable);
1745 flush_writes(ohci);
Jarod Wilson02214722008-03-28 10:02:50 -04001746
1747 for (lps = 0, i = 0; !lps && i < 3; i++) {
1748 msleep(50);
1749 lps = reg_read(ohci, OHCI1394_HCControlSet) &
1750 OHCI1394_HCControl_LPS;
1751 }
1752
1753 if (!lps) {
1754 fw_error("Failed to set Link Power Status\n");
1755 return -EIO;
1756 }
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001757
1758 reg_write(ohci, OHCI1394_HCControlClear,
1759 OHCI1394_HCControl_noByteSwapData);
1760
Stefan Richteraffc9c22008-06-05 20:50:53 +02001761 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001762 reg_write(ohci, OHCI1394_LinkControlSet,
1763 OHCI1394_LinkControl_rcvSelfID |
Stefan Richterbf54e142010-07-16 22:25:51 +02001764 OHCI1394_LinkControl_rcvPhyPkt |
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001765 OHCI1394_LinkControl_cycleTimerEnable |
1766 OHCI1394_LinkControl_cycleMaster);
1767
1768 reg_write(ohci, OHCI1394_ATRetries,
1769 OHCI1394_MAX_AT_REQ_RETRIES |
1770 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
Clemens Ladisch27a23292010-06-10 08:34:13 +02001771 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
1772 (200 << 16));
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001773
Clemens Ladischa48777e2010-06-10 08:33:07 +02001774 seconds = lower_32_bits(get_seconds());
1775 reg_write(ohci, OHCI1394_IsochronousCycleTimer, seconds << 25);
1776 ohci->bus_time = seconds & ~0x3f;
1777
Clemens Ladische91b2782010-06-10 08:40:49 +02001778 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
1779 if (version >= OHCI_VERSION_1_1) {
1780 reg_write(ohci, OHCI1394_InitialChannelsAvailableHi,
1781 0xfffffffe);
Stefan Richterdb3c9cc2010-06-12 20:30:21 +02001782 card->broadcast_channel_auto_allocated = true;
Clemens Ladische91b2782010-06-10 08:40:49 +02001783 }
1784
Clemens Ladischa1a11322010-06-10 08:35:06 +02001785 /* Get implemented bits of the priority arbitration request counter. */
1786 reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
1787 ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
1788 reg_write(ohci, OHCI1394_FairnessControl, 0);
Stefan Richterdb3c9cc2010-06-12 20:30:21 +02001789 card->priority_budget_implemented = ohci->pri_req_max != 0;
Clemens Ladischa1a11322010-06-10 08:35:06 +02001790
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001791 ar_context_run(&ohci->ar_request_ctx);
1792 ar_context_run(&ohci->ar_response_ctx);
1793
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001794 reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
1795 reg_write(ohci, OHCI1394_IntEventClear, ~0);
1796 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001797
Stefan Richter35d999b2010-04-10 16:04:56 +02001798 ret = configure_1394a_enhancements(ohci);
1799 if (ret < 0)
1800 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001801
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001802 /* Activate link_on bit and contender bit in our self ID packets.*/
Stefan Richter35d999b2010-04-10 16:04:56 +02001803 ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
1804 if (ret < 0)
1805 return ret;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001806
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001807 /*
1808 * When the link is not yet enabled, the atomic config rom
Kristian Høgsberged568912006-12-19 19:58:35 -05001809 * update mechanism described below in ohci_set_config_rom()
1810 * is not active. We have to update ConfigRomHeader and
1811 * BusOptions manually, and the write to ConfigROMmap takes
1812 * effect immediately. We tie this to the enabling of the
1813 * link, so we have a valid config rom before enabling - the
1814 * OHCI requires that ConfigROMhdr and BusOptions have valid
1815 * values before enabling.
1816 *
1817 * However, when the ConfigROMmap is written, some controllers
1818 * always read back quadlets 0 and 2 from the config rom to
1819 * the ConfigRomHeader and BusOptions registers on bus reset.
1820 * They shouldn't do that in this initial case where the link
1821 * isn't enabled. This means we have to use the same
1822 * workaround here, setting the bus header to 0 and then write
1823 * the right values in the bus reset tasklet.
1824 */
1825
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001826 if (config_rom) {
1827 ohci->next_config_rom =
1828 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1829 &ohci->next_config_rom_bus,
1830 GFP_KERNEL);
1831 if (ohci->next_config_rom == NULL)
1832 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05001833
Stefan Richter8e859732009-10-08 00:41:59 +02001834 copy_config_rom(ohci->next_config_rom, config_rom, length);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001835 } else {
1836 /*
1837 * In the suspend case, config_rom is NULL, which
1838 * means that we just reuse the old config rom.
1839 */
1840 ohci->next_config_rom = ohci->config_rom;
1841 ohci->next_config_rom_bus = ohci->config_rom_bus;
1842 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001843
Stefan Richter8e859732009-10-08 00:41:59 +02001844 ohci->next_header = ohci->next_config_rom[0];
Kristian Høgsberged568912006-12-19 19:58:35 -05001845 ohci->next_config_rom[0] = 0;
1846 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001847 reg_write(ohci, OHCI1394_BusOptions,
1848 be32_to_cpu(ohci->next_config_rom[2]));
Kristian Høgsberged568912006-12-19 19:58:35 -05001849 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
1850
1851 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
1852
Clemens Ladisch262444e2010-06-05 12:31:25 +02001853 if (!(ohci->quirks & QUIRK_NO_MSI))
1854 pci_enable_msi(dev);
Kristian Høgsberged568912006-12-19 19:58:35 -05001855 if (request_irq(dev->irq, irq_handler,
Clemens Ladisch262444e2010-06-05 12:31:25 +02001856 pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
1857 ohci_driver_name, ohci)) {
1858 fw_error("Failed to allocate interrupt %d.\n", dev->irq);
1859 pci_disable_msi(dev);
Kristian Høgsberged568912006-12-19 19:58:35 -05001860 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1861 ohci->config_rom, ohci->config_rom_bus);
1862 return -EIO;
1863 }
1864
Stefan Richter148c7862010-06-05 11:46:49 +02001865 irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
1866 OHCI1394_RQPkt | OHCI1394_RSPkt |
1867 OHCI1394_isochTx | OHCI1394_isochRx |
1868 OHCI1394_postedWriteErr |
1869 OHCI1394_selfIDComplete |
1870 OHCI1394_regAccessFail |
Clemens Ladischa48777e2010-06-10 08:33:07 +02001871 OHCI1394_cycle64Seconds |
Stefan Richter148c7862010-06-05 11:46:49 +02001872 OHCI1394_cycleInconsistent | OHCI1394_cycleTooLong |
1873 OHCI1394_masterIntEnable;
1874 if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
1875 irqs |= OHCI1394_busReset;
1876 reg_write(ohci, OHCI1394_IntMaskSet, irqs);
1877
Kristian Høgsberged568912006-12-19 19:58:35 -05001878 reg_write(ohci, OHCI1394_HCControlSet,
1879 OHCI1394_HCControl_linkEnable |
1880 OHCI1394_HCControl_BIBimageValid);
1881 flush_writes(ohci);
1882
Stefan Richter02d37be2010-07-08 16:09:06 +02001883 /* We are ready to go, reset bus to finish initialization. */
1884 fw_schedule_bus_reset(&ohci->card, false, true);
Kristian Høgsberged568912006-12-19 19:58:35 -05001885
1886 return 0;
1887}
1888
Stefan Richter53dca512008-12-14 21:47:04 +01001889static int ohci_set_config_rom(struct fw_card *card,
Stefan Richter8e859732009-10-08 00:41:59 +02001890 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05001891{
1892 struct fw_ohci *ohci;
1893 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001894 int ret = -EBUSY;
Kristian Høgsberged568912006-12-19 19:58:35 -05001895 __be32 *next_config_rom;
Stefan Richterf5101d52008-03-14 00:27:49 +01001896 dma_addr_t uninitialized_var(next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05001897
1898 ohci = fw_ohci(card);
1899
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001900 /*
1901 * When the OHCI controller is enabled, the config rom update
Kristian Høgsberged568912006-12-19 19:58:35 -05001902 * mechanism is a bit tricky, but easy enough to use. See
1903 * section 5.5.6 in the OHCI specification.
1904 *
1905 * The OHCI controller caches the new config rom address in a
1906 * shadow register (ConfigROMmapNext) and needs a bus reset
1907 * for the changes to take place. When the bus reset is
1908 * detected, the controller loads the new values for the
1909 * ConfigRomHeader and BusOptions registers from the specified
1910 * config rom and loads ConfigROMmap from the ConfigROMmapNext
1911 * shadow register. All automatically and atomically.
1912 *
1913 * Now, there's a twist to this story. The automatic load of
1914 * ConfigRomHeader and BusOptions doesn't honor the
1915 * noByteSwapData bit, so with a be32 config rom, the
1916 * controller will load be32 values in to these registers
1917 * during the atomic update, even on litte endian
1918 * architectures. The workaround we use is to put a 0 in the
1919 * header quadlet; 0 is endian agnostic and means that the
1920 * config rom isn't ready yet. In the bus reset tasklet we
1921 * then set up the real values for the two registers.
1922 *
1923 * We use ohci->lock to avoid racing with the code that sets
1924 * ohci->next_config_rom to NULL (see bus_reset_tasklet).
1925 */
1926
1927 next_config_rom =
1928 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1929 &next_config_rom_bus, GFP_KERNEL);
1930 if (next_config_rom == NULL)
1931 return -ENOMEM;
1932
1933 spin_lock_irqsave(&ohci->lock, flags);
1934
1935 if (ohci->next_config_rom == NULL) {
1936 ohci->next_config_rom = next_config_rom;
1937 ohci->next_config_rom_bus = next_config_rom_bus;
1938
Stefan Richter8e859732009-10-08 00:41:59 +02001939 copy_config_rom(ohci->next_config_rom, config_rom, length);
Kristian Høgsberged568912006-12-19 19:58:35 -05001940
1941 ohci->next_header = config_rom[0];
1942 ohci->next_config_rom[0] = 0;
1943
1944 reg_write(ohci, OHCI1394_ConfigROMmap,
1945 ohci->next_config_rom_bus);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001946 ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001947 }
1948
1949 spin_unlock_irqrestore(&ohci->lock, flags);
1950
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001951 /*
1952 * Now initiate a bus reset to have the changes take
Kristian Høgsberged568912006-12-19 19:58:35 -05001953 * effect. We clean up the old config rom memory and DMA
1954 * mappings in the bus reset tasklet, since the OHCI
1955 * controller could need to access it before the bus reset
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001956 * takes effect.
1957 */
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001958 if (ret == 0)
Stefan Richter02d37be2010-07-08 16:09:06 +02001959 fw_schedule_bus_reset(&ohci->card, true, true);
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001960 else
1961 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1962 next_config_rom, next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05001963
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001964 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001965}
1966
1967static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
1968{
1969 struct fw_ohci *ohci = fw_ohci(card);
1970
1971 at_context_transmit(&ohci->at_request_ctx, packet);
1972}
1973
1974static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
1975{
1976 struct fw_ohci *ohci = fw_ohci(card);
1977
1978 at_context_transmit(&ohci->at_response_ctx, packet);
1979}
1980
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001981static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
1982{
1983 struct fw_ohci *ohci = fw_ohci(card);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001984 struct context *ctx = &ohci->at_request_ctx;
1985 struct driver_data *driver_data = packet->driver_data;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001986 int ret = -ENOENT;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001987
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001988 tasklet_disable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001989
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001990 if (packet->ack != 0)
1991 goto out;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001992
Stefan Richter19593ff2009-10-14 20:40:10 +02001993 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01001994 dma_unmap_single(ohci->card.device, packet->payload_bus,
1995 packet->payload_length, DMA_TO_DEVICE);
1996
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001997 log_ar_at_event('T', packet->speed, packet->header, 0x20);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001998 driver_data->packet = NULL;
1999 packet->ack = RCODE_CANCELLED;
2000 packet->callback(packet, &ohci->card, packet->ack);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002001 ret = 0;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002002 out:
2003 tasklet_enable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002004
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002005 return ret;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002006}
2007
Stefan Richter53dca512008-12-14 21:47:04 +01002008static int ohci_enable_phys_dma(struct fw_card *card,
2009 int node_id, int generation)
Kristian Høgsberged568912006-12-19 19:58:35 -05002010{
Stefan Richter080de8c2008-02-28 20:54:43 +01002011#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
2012 return 0;
2013#else
Kristian Høgsberged568912006-12-19 19:58:35 -05002014 struct fw_ohci *ohci = fw_ohci(card);
2015 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002016 int n, ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002017
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002018 /*
2019 * FIXME: Make sure this bitmask is cleared when we clear the busReset
2020 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
2021 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002022
2023 spin_lock_irqsave(&ohci->lock, flags);
2024
2025 if (ohci->generation != generation) {
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002026 ret = -ESTALE;
Kristian Høgsberged568912006-12-19 19:58:35 -05002027 goto out;
2028 }
2029
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002030 /*
2031 * Note, if the node ID contains a non-local bus ID, physical DMA is
2032 * enabled for _all_ nodes on remote buses.
2033 */
Stefan Richter907293d2007-01-23 21:11:43 +01002034
2035 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
2036 if (n < 32)
2037 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
2038 else
2039 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
2040
Kristian Høgsberged568912006-12-19 19:58:35 -05002041 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002042 out:
Stefan Richter6cad95f2007-01-21 20:46:45 +01002043 spin_unlock_irqrestore(&ohci->lock, flags);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002044
2045 return ret;
Stefan Richter080de8c2008-02-28 20:54:43 +01002046#endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
Kristian Høgsberged568912006-12-19 19:58:35 -05002047}
Stefan Richter373b2ed2007-03-04 14:45:18 +01002048
Stefan Richter0fcff4e2010-06-12 20:35:52 +02002049static u32 ohci_read_csr(struct fw_card *card, int csr_offset)
Clemens Ladisch60d32972010-06-10 08:24:35 +02002050{
2051 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002052 unsigned long flags;
2053 u32 value;
Clemens Ladisch60d32972010-06-10 08:24:35 +02002054
2055 switch (csr_offset) {
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002056 case CSR_STATE_CLEAR:
2057 case CSR_STATE_SET:
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002058 if (ohci->is_root &&
2059 (reg_read(ohci, OHCI1394_LinkControlSet) &
2060 OHCI1394_LinkControl_cycleMaster))
Stefan Richterc8a94de2010-06-12 20:34:50 +02002061 value = CSR_STATE_BIT_CMSTR;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002062 else
Stefan Richterc8a94de2010-06-12 20:34:50 +02002063 value = 0;
2064 if (ohci->csr_state_setclear_abdicate)
2065 value |= CSR_STATE_BIT_ABDICATE;
2066
2067 return value;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002068
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002069 case CSR_NODE_IDS:
2070 return reg_read(ohci, OHCI1394_NodeID) << 16;
2071
Clemens Ladisch60d32972010-06-10 08:24:35 +02002072 case CSR_CYCLE_TIME:
2073 return get_cycle_time(ohci);
2074
Clemens Ladischa48777e2010-06-10 08:33:07 +02002075 case CSR_BUS_TIME:
2076 /*
2077 * We might be called just after the cycle timer has wrapped
2078 * around but just before the cycle64Seconds handler, so we
2079 * better check here, too, if the bus time needs to be updated.
2080 */
2081 spin_lock_irqsave(&ohci->lock, flags);
2082 value = update_bus_time(ohci);
2083 spin_unlock_irqrestore(&ohci->lock, flags);
2084 return value;
2085
Clemens Ladisch27a23292010-06-10 08:34:13 +02002086 case CSR_BUSY_TIMEOUT:
2087 value = reg_read(ohci, OHCI1394_ATRetries);
2088 return (value >> 4) & 0x0ffff00f;
2089
Clemens Ladischa1a11322010-06-10 08:35:06 +02002090 case CSR_PRIORITY_BUDGET:
2091 return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
2092 (ohci->pri_req_max << 8);
2093
Clemens Ladisch60d32972010-06-10 08:24:35 +02002094 default:
2095 WARN_ON(1);
2096 return 0;
2097 }
2098}
2099
Stefan Richter0fcff4e2010-06-12 20:35:52 +02002100static void ohci_write_csr(struct fw_card *card, int csr_offset, u32 value)
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002101{
2102 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002103 unsigned long flags;
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002104
2105 switch (csr_offset) {
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002106 case CSR_STATE_CLEAR:
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002107 if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
2108 reg_write(ohci, OHCI1394_LinkControlClear,
2109 OHCI1394_LinkControl_cycleMaster);
2110 flush_writes(ohci);
2111 }
Stefan Richterc8a94de2010-06-12 20:34:50 +02002112 if (value & CSR_STATE_BIT_ABDICATE)
2113 ohci->csr_state_setclear_abdicate = false;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002114 break;
2115
2116 case CSR_STATE_SET:
2117 if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
2118 reg_write(ohci, OHCI1394_LinkControlSet,
2119 OHCI1394_LinkControl_cycleMaster);
2120 flush_writes(ohci);
2121 }
Stefan Richterc8a94de2010-06-12 20:34:50 +02002122 if (value & CSR_STATE_BIT_ABDICATE)
2123 ohci->csr_state_setclear_abdicate = true;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002124 break;
2125
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002126 case CSR_NODE_IDS:
2127 reg_write(ohci, OHCI1394_NodeID, value >> 16);
2128 flush_writes(ohci);
2129 break;
2130
Clemens Ladisch9ab50712010-06-10 08:26:48 +02002131 case CSR_CYCLE_TIME:
2132 reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
2133 reg_write(ohci, OHCI1394_IntEventSet,
2134 OHCI1394_cycleInconsistent);
2135 flush_writes(ohci);
2136 break;
2137
Clemens Ladischa48777e2010-06-10 08:33:07 +02002138 case CSR_BUS_TIME:
2139 spin_lock_irqsave(&ohci->lock, flags);
2140 ohci->bus_time = (ohci->bus_time & 0x7f) | (value & ~0x7f);
2141 spin_unlock_irqrestore(&ohci->lock, flags);
2142 break;
2143
Clemens Ladisch27a23292010-06-10 08:34:13 +02002144 case CSR_BUSY_TIMEOUT:
2145 value = (value & 0xf) | ((value & 0xf) << 4) |
2146 ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
2147 reg_write(ohci, OHCI1394_ATRetries, value);
2148 flush_writes(ohci);
2149 break;
2150
Clemens Ladischa1a11322010-06-10 08:35:06 +02002151 case CSR_PRIORITY_BUDGET:
2152 reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
2153 flush_writes(ohci);
2154 break;
2155
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002156 default:
2157 WARN_ON(1);
2158 break;
2159 }
2160}
2161
David Moore1aa292b2008-07-22 23:23:40 -07002162static void copy_iso_headers(struct iso_context *ctx, void *p)
2163{
2164 int i = ctx->header_length;
2165
2166 if (i + ctx->base.header_size > PAGE_SIZE)
2167 return;
2168
2169 /*
2170 * The iso header is byteswapped to little endian by
2171 * the controller, but the remaining header quadlets
2172 * are big endian. We want to present all the headers
2173 * as big endian, so we have to swap the first quadlet.
2174 */
2175 if (ctx->base.header_size > 0)
2176 *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
2177 if (ctx->base.header_size > 4)
2178 *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
2179 if (ctx->base.header_size > 8)
2180 memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
2181 ctx->header_length += ctx->base.header_size;
2182}
2183
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002184static int handle_ir_packet_per_buffer(struct context *context,
2185 struct descriptor *d,
2186 struct descriptor *last)
2187{
2188 struct iso_context *ctx =
2189 container_of(context, struct iso_context, context);
David Moorebcee8932007-12-19 15:26:38 -05002190 struct descriptor *pd;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002191 __le32 *ir_header;
David Moorebcee8932007-12-19 15:26:38 -05002192 void *p;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002193
David Moorebcee8932007-12-19 15:26:38 -05002194 for (pd = d; pd <= last; pd++) {
2195 if (pd->transfer_status)
2196 break;
2197 }
2198 if (pd > last)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002199 /* Descriptor(s) not done yet, stop iteration */
2200 return 0;
2201
David Moore1aa292b2008-07-22 23:23:40 -07002202 p = last + 1;
2203 copy_iso_headers(ctx, p);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002204
David Moorebcee8932007-12-19 15:26:38 -05002205 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
2206 ir_header = (__le32 *) p;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002207 ctx->base.callback(&ctx->base,
2208 le32_to_cpu(ir_header[0]) & 0xffff,
2209 ctx->header_length, ctx->header,
2210 ctx->base.callback_data);
2211 ctx->header_length = 0;
2212 }
2213
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002214 return 1;
2215}
2216
Kristian Høgsberg30200732007-02-16 17:34:39 -05002217static int handle_it_packet(struct context *context,
2218 struct descriptor *d,
2219 struct descriptor *last)
Kristian Høgsberged568912006-12-19 19:58:35 -05002220{
Kristian Høgsberg30200732007-02-16 17:34:39 -05002221 struct iso_context *ctx =
2222 container_of(context, struct iso_context, context);
Jay Fenlason31769ce2009-11-21 00:05:56 +01002223 int i;
2224 struct descriptor *pd;
Stefan Richter373b2ed2007-03-04 14:45:18 +01002225
Jay Fenlason31769ce2009-11-21 00:05:56 +01002226 for (pd = d; pd <= last; pd++)
2227 if (pd->transfer_status)
2228 break;
2229 if (pd > last)
2230 /* Descriptor(s) not done yet, stop iteration */
Kristian Høgsberg30200732007-02-16 17:34:39 -05002231 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002232
Jay Fenlason31769ce2009-11-21 00:05:56 +01002233 i = ctx->header_length;
2234 if (i + 4 < PAGE_SIZE) {
2235 /* Present this value as big-endian to match the receive code */
2236 *(__be32 *)(ctx->header + i) = cpu_to_be32(
2237 ((u32)le16_to_cpu(pd->transfer_status) << 16) |
2238 le16_to_cpu(pd->res_count));
2239 ctx->header_length += 4;
2240 }
2241 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002242 ctx->base.callback(&ctx->base, le16_to_cpu(last->res_count),
Jay Fenlason31769ce2009-11-21 00:05:56 +01002243 ctx->header_length, ctx->header,
2244 ctx->base.callback_data);
2245 ctx->header_length = 0;
2246 }
Kristian Høgsberg30200732007-02-16 17:34:39 -05002247 return 1;
Kristian Høgsberged568912006-12-19 19:58:35 -05002248}
2249
Stefan Richter53dca512008-12-14 21:47:04 +01002250static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
Stefan Richter4817ed22008-12-21 16:39:46 +01002251 int type, int channel, size_t header_size)
Kristian Høgsberged568912006-12-19 19:58:35 -05002252{
2253 struct fw_ohci *ohci = fw_ohci(card);
2254 struct iso_context *ctx, *list;
Kristian Høgsberg30200732007-02-16 17:34:39 -05002255 descriptor_callback_t callback;
Stefan Richter4817ed22008-12-21 16:39:46 +01002256 u64 *channels, dont_care = ~0ULL;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002257 u32 *mask, regs;
Kristian Høgsberged568912006-12-19 19:58:35 -05002258 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002259 int index, ret = -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05002260
2261 if (type == FW_ISO_CONTEXT_TRANSMIT) {
Stefan Richter4817ed22008-12-21 16:39:46 +01002262 channels = &dont_care;
Kristian Høgsberged568912006-12-19 19:58:35 -05002263 mask = &ohci->it_context_mask;
2264 list = ohci->it_context_list;
Kristian Høgsberg30200732007-02-16 17:34:39 -05002265 callback = handle_it_packet;
Kristian Høgsberged568912006-12-19 19:58:35 -05002266 } else {
Stefan Richter4817ed22008-12-21 16:39:46 +01002267 channels = &ohci->ir_context_channels;
Stefan Richter373b2ed2007-03-04 14:45:18 +01002268 mask = &ohci->ir_context_mask;
2269 list = ohci->ir_context_list;
Stefan Richter6498ba02010-02-21 17:57:05 +01002270 callback = handle_ir_packet_per_buffer;
Kristian Høgsberged568912006-12-19 19:58:35 -05002271 }
2272
2273 spin_lock_irqsave(&ohci->lock, flags);
Stefan Richter4817ed22008-12-21 16:39:46 +01002274 index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
2275 if (index >= 0) {
2276 *channels &= ~(1ULL << channel);
Kristian Høgsberged568912006-12-19 19:58:35 -05002277 *mask &= ~(1 << index);
Stefan Richter4817ed22008-12-21 16:39:46 +01002278 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002279 spin_unlock_irqrestore(&ohci->lock, flags);
2280
2281 if (index < 0)
2282 return ERR_PTR(-EBUSY);
2283
Stefan Richter373b2ed2007-03-04 14:45:18 +01002284 if (type == FW_ISO_CONTEXT_TRANSMIT)
2285 regs = OHCI1394_IsoXmitContextBase(index);
2286 else
2287 regs = OHCI1394_IsoRcvContextBase(index);
2288
Kristian Høgsberged568912006-12-19 19:58:35 -05002289 ctx = &list[index];
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002290 memset(ctx, 0, sizeof(*ctx));
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002291 ctx->header_length = 0;
2292 ctx->header = (void *) __get_free_page(GFP_KERNEL);
2293 if (ctx->header == NULL)
2294 goto out;
2295
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002296 ret = context_init(&ctx->context, ohci, regs, callback);
2297 if (ret < 0)
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002298 goto out_with_header;
Kristian Høgsberged568912006-12-19 19:58:35 -05002299
2300 return &ctx->base;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002301
2302 out_with_header:
2303 free_page((unsigned long)ctx->header);
2304 out:
2305 spin_lock_irqsave(&ohci->lock, flags);
2306 *mask |= 1 << index;
2307 spin_unlock_irqrestore(&ohci->lock, flags);
2308
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002309 return ERR_PTR(ret);
Kristian Høgsberged568912006-12-19 19:58:35 -05002310}
2311
Kristian Høgsbergeb0306e2007-03-14 17:34:54 -04002312static int ohci_start_iso(struct fw_iso_context *base,
2313 s32 cycle, u32 sync, u32 tags)
Kristian Høgsberged568912006-12-19 19:58:35 -05002314{
Stefan Richter373b2ed2007-03-04 14:45:18 +01002315 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05002316 struct fw_ohci *ohci = ctx->context.ohci;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002317 u32 control, match;
Kristian Høgsberged568912006-12-19 19:58:35 -05002318 int index;
2319
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002320 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2321 index = ctx - ohci->it_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002322 match = 0;
2323 if (cycle >= 0)
2324 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002325 (cycle & 0x7fff) << 16;
Kristian Høgsberg21efb3c2007-02-16 17:34:50 -05002326
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002327 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
2328 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002329 context_run(&ctx->context, match);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002330 } else {
2331 index = ctx - ohci->ir_context_list;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002332 control = IR_CONTEXT_ISOCH_HEADER;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002333 match = (tags << 28) | (sync << 8) | ctx->base.channel;
2334 if (cycle >= 0) {
2335 match |= (cycle & 0x07fff) << 12;
2336 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
2337 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002338
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002339 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
2340 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002341 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002342 context_run(&ctx->context, control);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002343 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002344
2345 return 0;
2346}
2347
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002348static int ohci_stop_iso(struct fw_iso_context *base)
2349{
2350 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01002351 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002352 int index;
2353
2354 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2355 index = ctx - ohci->it_context_list;
2356 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
2357 } else {
2358 index = ctx - ohci->ir_context_list;
2359 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
2360 }
2361 flush_writes(ohci);
2362 context_stop(&ctx->context);
2363
2364 return 0;
2365}
2366
Kristian Høgsberged568912006-12-19 19:58:35 -05002367static void ohci_free_iso_context(struct fw_iso_context *base)
2368{
2369 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01002370 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberged568912006-12-19 19:58:35 -05002371 unsigned long flags;
2372 int index;
2373
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002374 ohci_stop_iso(base);
2375 context_release(&ctx->context);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002376 free_page((unsigned long)ctx->header);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002377
Kristian Høgsberged568912006-12-19 19:58:35 -05002378 spin_lock_irqsave(&ohci->lock, flags);
2379
2380 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2381 index = ctx - ohci->it_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05002382 ohci->it_context_mask |= 1 << index;
2383 } else {
2384 index = ctx - ohci->ir_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05002385 ohci->ir_context_mask |= 1 << index;
Stefan Richter4817ed22008-12-21 16:39:46 +01002386 ohci->ir_context_channels |= 1ULL << base->channel;
Kristian Høgsberged568912006-12-19 19:58:35 -05002387 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002388
2389 spin_unlock_irqrestore(&ohci->lock, flags);
2390}
2391
Stefan Richter53dca512008-12-14 21:47:04 +01002392static int ohci_queue_iso_transmit(struct fw_iso_context *base,
2393 struct fw_iso_packet *packet,
2394 struct fw_iso_buffer *buffer,
2395 unsigned long payload)
Kristian Høgsberged568912006-12-19 19:58:35 -05002396{
Stefan Richter373b2ed2007-03-04 14:45:18 +01002397 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05002398 struct descriptor *d, *last, *pd;
Kristian Høgsberged568912006-12-19 19:58:35 -05002399 struct fw_iso_packet *p;
2400 __le32 *header;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002401 dma_addr_t d_bus, page_bus;
Kristian Høgsberged568912006-12-19 19:58:35 -05002402 u32 z, header_z, payload_z, irq;
2403 u32 payload_index, payload_end_index, next_page_index;
Kristian Høgsberg30200732007-02-16 17:34:39 -05002404 int page, end_page, i, length, offset;
Kristian Høgsberged568912006-12-19 19:58:35 -05002405
Kristian Høgsberged568912006-12-19 19:58:35 -05002406 p = packet;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002407 payload_index = payload;
Kristian Høgsberged568912006-12-19 19:58:35 -05002408
2409 if (p->skip)
2410 z = 1;
2411 else
2412 z = 2;
2413 if (p->header_length > 0)
2414 z++;
2415
2416 /* Determine the first page the payload isn't contained in. */
2417 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
2418 if (p->payload_length > 0)
2419 payload_z = end_page - (payload_index >> PAGE_SHIFT);
2420 else
2421 payload_z = 0;
2422
2423 z += payload_z;
2424
2425 /* Get header size in number of descriptors. */
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002426 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002427
Kristian Høgsberg30200732007-02-16 17:34:39 -05002428 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
2429 if (d == NULL)
2430 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05002431
2432 if (!p->skip) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002433 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsberged568912006-12-19 19:58:35 -05002434 d[0].req_count = cpu_to_le16(8);
Clemens Ladisch7f51a102010-02-08 08:30:03 +01002435 /*
2436 * Link the skip address to this descriptor itself. This causes
2437 * a context to skip a cycle whenever lost cycles or FIFO
2438 * overruns occur, without dropping the data. The application
2439 * should then decide whether this is an error condition or not.
2440 * FIXME: Make the context's cycle-lost behaviour configurable?
2441 */
2442 d[0].branch_address = cpu_to_le32(d_bus | z);
Kristian Høgsberged568912006-12-19 19:58:35 -05002443
2444 header = (__le32 *) &d[1];
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002445 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
2446 IT_HEADER_TAG(p->tag) |
2447 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
2448 IT_HEADER_CHANNEL(ctx->base.channel) |
2449 IT_HEADER_SPEED(ctx->base.speed));
Kristian Høgsberged568912006-12-19 19:58:35 -05002450 header[1] =
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002451 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
Kristian Høgsberged568912006-12-19 19:58:35 -05002452 p->payload_length));
2453 }
2454
2455 if (p->header_length > 0) {
2456 d[2].req_count = cpu_to_le16(p->header_length);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002457 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002458 memcpy(&d[z], p->header, p->header_length);
2459 }
2460
2461 pd = d + z - payload_z;
2462 payload_end_index = payload_index + p->payload_length;
2463 for (i = 0; i < payload_z; i++) {
2464 page = payload_index >> PAGE_SHIFT;
2465 offset = payload_index & ~PAGE_MASK;
2466 next_page_index = (page + 1) << PAGE_SHIFT;
2467 length =
2468 min(next_page_index, payload_end_index) - payload_index;
2469 pd[i].req_count = cpu_to_le16(length);
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002470
2471 page_bus = page_private(buffer->pages[page]);
2472 pd[i].data_address = cpu_to_le32(page_bus + offset);
Kristian Høgsberged568912006-12-19 19:58:35 -05002473
2474 payload_index += length;
2475 }
2476
Kristian Høgsberged568912006-12-19 19:58:35 -05002477 if (p->interrupt)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002478 irq = DESCRIPTOR_IRQ_ALWAYS;
Kristian Høgsberged568912006-12-19 19:58:35 -05002479 else
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002480 irq = DESCRIPTOR_NO_IRQ;
Kristian Høgsberged568912006-12-19 19:58:35 -05002481
Kristian Høgsberg30200732007-02-16 17:34:39 -05002482 last = z == 2 ? d : d + z - 1;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002483 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
2484 DESCRIPTOR_STATUS |
2485 DESCRIPTOR_BRANCH_ALWAYS |
Kristian Høgsbergcbb59da2007-02-16 17:34:35 -05002486 irq);
Kristian Høgsberged568912006-12-19 19:58:35 -05002487
Kristian Høgsberg30200732007-02-16 17:34:39 -05002488 context_append(&ctx->context, d, z, header_z);
Kristian Høgsberged568912006-12-19 19:58:35 -05002489
2490 return 0;
2491}
Stefan Richter373b2ed2007-03-04 14:45:18 +01002492
Stefan Richter53dca512008-12-14 21:47:04 +01002493static int ohci_queue_iso_receive_packet_per_buffer(struct fw_iso_context *base,
2494 struct fw_iso_packet *packet,
2495 struct fw_iso_buffer *buffer,
2496 unsigned long payload)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002497{
2498 struct iso_context *ctx = container_of(base, struct iso_context, base);
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002499 struct descriptor *d, *pd;
David Moorebcee8932007-12-19 15:26:38 -05002500 struct fw_iso_packet *p = packet;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002501 dma_addr_t d_bus, page_bus;
2502 u32 z, header_z, rest;
David Moorebcee8932007-12-19 15:26:38 -05002503 int i, j, length;
2504 int page, offset, packet_count, header_size, payload_per_buffer;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002505
2506 /*
David Moore1aa292b2008-07-22 23:23:40 -07002507 * The OHCI controller puts the isochronous header and trailer in the
2508 * buffer, so we need at least 8 bytes.
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002509 */
2510 packet_count = p->header_length / ctx->base.header_size;
David Moore1aa292b2008-07-22 23:23:40 -07002511 header_size = max(ctx->base.header_size, (size_t)8);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002512
2513 /* Get header size in number of descriptors. */
2514 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
2515 page = payload >> PAGE_SHIFT;
2516 offset = payload & ~PAGE_MASK;
David Moorebcee8932007-12-19 15:26:38 -05002517 payload_per_buffer = p->payload_length / packet_count;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002518
2519 for (i = 0; i < packet_count; i++) {
2520 /* d points to the header descriptor */
David Moorebcee8932007-12-19 15:26:38 -05002521 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002522 d = context_get_descriptors(&ctx->context,
David Moorebcee8932007-12-19 15:26:38 -05002523 z + header_z, &d_bus);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002524 if (d == NULL)
2525 return -ENOMEM;
2526
David Moorebcee8932007-12-19 15:26:38 -05002527 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
2528 DESCRIPTOR_INPUT_MORE);
2529 if (p->skip && i == 0)
2530 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002531 d->req_count = cpu_to_le16(header_size);
2532 d->res_count = d->req_count;
David Moorebcee8932007-12-19 15:26:38 -05002533 d->transfer_status = 0;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002534 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
2535
David Moorebcee8932007-12-19 15:26:38 -05002536 rest = payload_per_buffer;
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002537 pd = d;
David Moorebcee8932007-12-19 15:26:38 -05002538 for (j = 1; j < z; j++) {
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002539 pd++;
David Moorebcee8932007-12-19 15:26:38 -05002540 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2541 DESCRIPTOR_INPUT_MORE);
2542
2543 if (offset + rest < PAGE_SIZE)
2544 length = rest;
2545 else
2546 length = PAGE_SIZE - offset;
2547 pd->req_count = cpu_to_le16(length);
2548 pd->res_count = pd->req_count;
2549 pd->transfer_status = 0;
2550
2551 page_bus = page_private(buffer->pages[page]);
2552 pd->data_address = cpu_to_le32(page_bus + offset);
2553
2554 offset = (offset + length) & ~PAGE_MASK;
2555 rest -= length;
2556 if (offset == 0)
2557 page++;
2558 }
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002559 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2560 DESCRIPTOR_INPUT_LAST |
2561 DESCRIPTOR_BRANCH_ALWAYS);
David Moorebcee8932007-12-19 15:26:38 -05002562 if (p->interrupt && i == packet_count - 1)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002563 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
2564
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002565 context_append(&ctx->context, d, z, header_z);
2566 }
2567
2568 return 0;
2569}
2570
Stefan Richter53dca512008-12-14 21:47:04 +01002571static int ohci_queue_iso(struct fw_iso_context *base,
2572 struct fw_iso_packet *packet,
2573 struct fw_iso_buffer *buffer,
2574 unsigned long payload)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002575{
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002576 struct iso_context *ctx = container_of(base, struct iso_context, base);
David Moorefe5ca632008-01-06 17:21:41 -05002577 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002578 int ret;
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002579
David Moorefe5ca632008-01-06 17:21:41 -05002580 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002581 if (base->type == FW_ISO_CONTEXT_TRANSMIT)
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002582 ret = ohci_queue_iso_transmit(base, packet, buffer, payload);
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002583 else
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002584 ret = ohci_queue_iso_receive_packet_per_buffer(base, packet,
2585 buffer, payload);
David Moorefe5ca632008-01-06 17:21:41 -05002586 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
2587
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002588 return ret;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002589}
2590
Stefan Richter21ebcd12007-01-14 15:29:07 +01002591static const struct fw_card_driver ohci_driver = {
Kristian Høgsberged568912006-12-19 19:58:35 -05002592 .enable = ohci_enable,
Stefan Richter02d37be2010-07-08 16:09:06 +02002593 .read_phy_reg = ohci_read_phy_reg,
Kristian Høgsberged568912006-12-19 19:58:35 -05002594 .update_phy_reg = ohci_update_phy_reg,
2595 .set_config_rom = ohci_set_config_rom,
2596 .send_request = ohci_send_request,
2597 .send_response = ohci_send_response,
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002598 .cancel_packet = ohci_cancel_packet,
Kristian Høgsberged568912006-12-19 19:58:35 -05002599 .enable_phys_dma = ohci_enable_phys_dma,
Stefan Richter0fcff4e2010-06-12 20:35:52 +02002600 .read_csr = ohci_read_csr,
2601 .write_csr = ohci_write_csr,
Kristian Høgsberged568912006-12-19 19:58:35 -05002602
2603 .allocate_iso_context = ohci_allocate_iso_context,
2604 .free_iso_context = ohci_free_iso_context,
2605 .queue_iso = ohci_queue_iso,
Kristian Høgsberg69cdb722007-02-16 17:34:41 -05002606 .start_iso = ohci_start_iso,
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002607 .stop_iso = ohci_stop_iso,
Kristian Høgsberged568912006-12-19 19:58:35 -05002608};
2609
Stefan Richter2ed0f182008-03-01 12:35:29 +01002610#ifdef CONFIG_PPC_PMAC
Stefan Richter5da3dac2010-04-02 14:05:02 +02002611static void pmac_ohci_on(struct pci_dev *dev)
Stefan Richter2ed0f182008-03-01 12:35:29 +01002612{
2613 if (machine_is(powermac)) {
2614 struct device_node *ofn = pci_device_to_OF_node(dev);
2615
2616 if (ofn) {
2617 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
2618 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
2619 }
2620 }
2621}
2622
Stefan Richter5da3dac2010-04-02 14:05:02 +02002623static void pmac_ohci_off(struct pci_dev *dev)
Stefan Richter2ed0f182008-03-01 12:35:29 +01002624{
2625 if (machine_is(powermac)) {
2626 struct device_node *ofn = pci_device_to_OF_node(dev);
2627
2628 if (ofn) {
2629 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
2630 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
2631 }
2632 }
2633}
2634#else
Stefan Richter5da3dac2010-04-02 14:05:02 +02002635static inline void pmac_ohci_on(struct pci_dev *dev) {}
2636static inline void pmac_ohci_off(struct pci_dev *dev) {}
Stefan Richter2ed0f182008-03-01 12:35:29 +01002637#endif /* CONFIG_PPC_PMAC */
2638
Stefan Richter53dca512008-12-14 21:47:04 +01002639static int __devinit pci_probe(struct pci_dev *dev,
2640 const struct pci_device_id *ent)
Kristian Høgsberged568912006-12-19 19:58:35 -05002641{
2642 struct fw_ohci *ohci;
Clemens Ladisch54672382010-04-01 16:43:59 +02002643 u32 bus_options, max_receive, link_speed, version, link_enh;
Kristian Høgsberged568912006-12-19 19:58:35 -05002644 u64 guid;
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01002645 int i, err, n_ir, n_it;
Kristian Høgsberged568912006-12-19 19:58:35 -05002646 size_t size;
2647
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002648 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
Kristian Høgsberged568912006-12-19 19:58:35 -05002649 if (ohci == NULL) {
Stefan Richter7007a072008-10-26 09:50:31 +01002650 err = -ENOMEM;
2651 goto fail;
Kristian Høgsberged568912006-12-19 19:58:35 -05002652 }
2653
2654 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
2655
Stefan Richter5da3dac2010-04-02 14:05:02 +02002656 pmac_ohci_on(dev);
Stefan Richter130d5492008-03-24 20:55:28 +01002657
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002658 err = pci_enable_device(dev);
2659 if (err) {
Stefan Richter7007a072008-10-26 09:50:31 +01002660 fw_error("Failed to enable OHCI hardware\n");
Stefan Richterbd7dee62008-02-24 18:59:55 +01002661 goto fail_free;
Kristian Høgsberged568912006-12-19 19:58:35 -05002662 }
2663
2664 pci_set_master(dev);
2665 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
2666 pci_set_drvdata(dev, ohci);
2667
2668 spin_lock_init(&ohci->lock);
Stefan Richter02d37be2010-07-08 16:09:06 +02002669 mutex_init(&ohci->phy_reg_mutex);
Kristian Høgsberged568912006-12-19 19:58:35 -05002670
2671 tasklet_init(&ohci->bus_reset_tasklet,
2672 bus_reset_tasklet, (unsigned long)ohci);
2673
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002674 err = pci_request_region(dev, 0, ohci_driver_name);
2675 if (err) {
Kristian Høgsberged568912006-12-19 19:58:35 -05002676 fw_error("MMIO resource unavailable\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002677 goto fail_disable;
Kristian Høgsberged568912006-12-19 19:58:35 -05002678 }
2679
2680 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
2681 if (ohci->registers == NULL) {
2682 fw_error("Failed to remap registers\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002683 err = -ENXIO;
2684 goto fail_iomem;
Kristian Høgsberged568912006-12-19 19:58:35 -05002685 }
2686
Stefan Richter4a635592010-02-21 17:58:01 +01002687 for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
2688 if (ohci_quirks[i].vendor == dev->vendor &&
2689 (ohci_quirks[i].device == dev->device ||
2690 ohci_quirks[i].device == (unsigned short)PCI_ANY_ID)) {
2691 ohci->quirks = ohci_quirks[i].flags;
2692 break;
2693 }
Stefan Richter3e9cc2f2010-02-21 17:58:29 +01002694 if (param_quirks)
2695 ohci->quirks = param_quirks;
Clemens Ladischb6775322010-01-20 09:58:02 +01002696
Clemens Ladisch54672382010-04-01 16:43:59 +02002697 /* TI OHCI-Lynx and compatible: set recommended configuration bits. */
2698 if (dev->vendor == PCI_VENDOR_ID_TI) {
2699 pci_read_config_dword(dev, PCI_CFG_TI_LinkEnh, &link_enh);
2700
2701 /* adjust latency of ATx FIFO: use 1.7 KB threshold */
2702 link_enh &= ~TI_LinkEnh_atx_thresh_mask;
2703 link_enh |= TI_LinkEnh_atx_thresh_1_7K;
2704
2705 /* use priority arbitration for asynchronous responses */
2706 link_enh |= TI_LinkEnh_enab_unfair;
2707
2708 /* required for aPhyEnhanceEnable to work */
2709 link_enh |= TI_LinkEnh_enab_accel;
2710
2711 pci_write_config_dword(dev, PCI_CFG_TI_LinkEnh, link_enh);
2712 }
2713
Kristian Høgsberged568912006-12-19 19:58:35 -05002714 ar_context_init(&ohci->ar_request_ctx, ohci,
2715 OHCI1394_AsReqRcvContextControlSet);
2716
2717 ar_context_init(&ohci->ar_response_ctx, ohci,
2718 OHCI1394_AsRspRcvContextControlSet);
2719
David Moorefe5ca632008-01-06 17:21:41 -05002720 context_init(&ohci->at_request_ctx, ohci,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002721 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05002722
David Moorefe5ca632008-01-06 17:21:41 -05002723 context_init(&ohci->at_response_ctx, ohci,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002724 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05002725
Kristian Høgsberged568912006-12-19 19:58:35 -05002726 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
Stefan Richter4817ed22008-12-21 16:39:46 +01002727 ohci->ir_context_channels = ~0ULL;
Stefan Richter4802f162010-02-21 17:58:52 +01002728 ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
2729 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01002730 n_ir = hweight32(ohci->ir_context_mask);
2731 size = sizeof(struct iso_context) * n_ir;
Kristian Høgsberged568912006-12-19 19:58:35 -05002732 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
2733
Stefan Richter4802f162010-02-21 17:58:52 +01002734 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
2735 ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
2736 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01002737 n_it = hweight32(ohci->it_context_mask);
2738 size = sizeof(struct iso_context) * n_it;
Stefan Richter4802f162010-02-21 17:58:52 +01002739 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
2740
Kristian Høgsberged568912006-12-19 19:58:35 -05002741 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002742 err = -ENOMEM;
Stefan Richter7007a072008-10-26 09:50:31 +01002743 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05002744 }
2745
2746 /* self-id dma buffer allocation */
2747 ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
2748 SELF_ID_BUF_SIZE,
2749 &ohci->self_id_bus,
2750 GFP_KERNEL);
2751 if (ohci->self_id_cpu == NULL) {
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002752 err = -ENOMEM;
Stefan Richter7007a072008-10-26 09:50:31 +01002753 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05002754 }
2755
Kristian Høgsberged568912006-12-19 19:58:35 -05002756 bus_options = reg_read(ohci, OHCI1394_BusOptions);
2757 max_receive = (bus_options >> 12) & 0xf;
2758 link_speed = bus_options & 0x7;
2759 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
2760 reg_read(ohci, OHCI1394_GUIDLo);
2761
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002762 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01002763 if (err)
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002764 goto fail_self_id;
Kristian Høgsberged568912006-12-19 19:58:35 -05002765
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01002766 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
2767 fw_notify("Added fw-ohci device %s, OHCI v%x.%x, "
2768 "%d IR + %d IT contexts, quirks 0x%x\n",
2769 dev_name(&dev->dev), version >> 16, version & 0xff,
2770 n_ir, n_it, ohci->quirks);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01002771
Kristian Høgsberged568912006-12-19 19:58:35 -05002772 return 0;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002773
2774 fail_self_id:
2775 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2776 ohci->self_id_cpu, ohci->self_id_bus);
Stefan Richter7007a072008-10-26 09:50:31 +01002777 fail_contexts:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002778 kfree(ohci->ir_context_list);
Stefan Richter7007a072008-10-26 09:50:31 +01002779 kfree(ohci->it_context_list);
2780 context_release(&ohci->at_response_ctx);
2781 context_release(&ohci->at_request_ctx);
2782 ar_context_release(&ohci->ar_response_ctx);
2783 ar_context_release(&ohci->ar_request_ctx);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002784 pci_iounmap(dev, ohci->registers);
2785 fail_iomem:
2786 pci_release_region(dev, 0);
2787 fail_disable:
2788 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01002789 fail_free:
2790 kfree(&ohci->card);
Stefan Richter5da3dac2010-04-02 14:05:02 +02002791 pmac_ohci_off(dev);
Stefan Richter7007a072008-10-26 09:50:31 +01002792 fail:
2793 if (err == -ENOMEM)
2794 fw_error("Out of memory\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002795
2796 return err;
Kristian Høgsberged568912006-12-19 19:58:35 -05002797}
2798
2799static void pci_remove(struct pci_dev *dev)
2800{
2801 struct fw_ohci *ohci;
2802
2803 ohci = pci_get_drvdata(dev);
Kristian Høgsberge254a4b2007-03-07 12:12:38 -05002804 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
2805 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002806 fw_core_remove_card(&ohci->card);
2807
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002808 /*
2809 * FIXME: Fail all pending packets here, now that the upper
2810 * layers can't queue any more.
2811 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002812
2813 software_reset(ohci);
2814 free_irq(dev->irq, ohci);
Jay Fenlasona55709b2008-10-22 15:59:42 -04002815
2816 if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
2817 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2818 ohci->next_config_rom, ohci->next_config_rom_bus);
2819 if (ohci->config_rom)
2820 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2821 ohci->config_rom, ohci->config_rom_bus);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002822 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2823 ohci->self_id_cpu, ohci->self_id_bus);
Jay Fenlasona55709b2008-10-22 15:59:42 -04002824 ar_context_release(&ohci->ar_request_ctx);
2825 ar_context_release(&ohci->ar_response_ctx);
2826 context_release(&ohci->at_request_ctx);
2827 context_release(&ohci->at_response_ctx);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002828 kfree(ohci->it_context_list);
2829 kfree(ohci->ir_context_list);
Clemens Ladisch262444e2010-06-05 12:31:25 +02002830 pci_disable_msi(dev);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002831 pci_iounmap(dev, ohci->registers);
2832 pci_release_region(dev, 0);
2833 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01002834 kfree(&ohci->card);
Stefan Richter5da3dac2010-04-02 14:05:02 +02002835 pmac_ohci_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01002836
Kristian Høgsberged568912006-12-19 19:58:35 -05002837 fw_notify("Removed fw-ohci device.\n");
2838}
2839
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002840#ifdef CONFIG_PM
Stefan Richter2ed0f182008-03-01 12:35:29 +01002841static int pci_suspend(struct pci_dev *dev, pm_message_t state)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002842{
Stefan Richter2ed0f182008-03-01 12:35:29 +01002843 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002844 int err;
2845
2846 software_reset(ohci);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002847 free_irq(dev->irq, ohci);
Clemens Ladisch262444e2010-06-05 12:31:25 +02002848 pci_disable_msi(dev);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002849 err = pci_save_state(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002850 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02002851 fw_error("pci_save_state failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002852 return err;
2853 }
Stefan Richter2ed0f182008-03-01 12:35:29 +01002854 err = pci_set_power_state(dev, pci_choose_state(dev, state));
Stefan Richter55111422007-09-06 09:50:30 +02002855 if (err)
2856 fw_error("pci_set_power_state failed with %d\n", err);
Stefan Richter5da3dac2010-04-02 14:05:02 +02002857 pmac_ohci_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01002858
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002859 return 0;
2860}
2861
Stefan Richter2ed0f182008-03-01 12:35:29 +01002862static int pci_resume(struct pci_dev *dev)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002863{
Stefan Richter2ed0f182008-03-01 12:35:29 +01002864 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002865 int err;
2866
Stefan Richter5da3dac2010-04-02 14:05:02 +02002867 pmac_ohci_on(dev);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002868 pci_set_power_state(dev, PCI_D0);
2869 pci_restore_state(dev);
2870 err = pci_enable_device(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002871 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02002872 fw_error("pci_enable_device failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002873 return err;
2874 }
2875
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002876 return ohci_enable(&ohci->card, NULL, 0);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002877}
2878#endif
2879
Németh Mártona67483d2010-01-10 13:14:26 +01002880static const struct pci_device_id pci_table[] = {
Kristian Høgsberged568912006-12-19 19:58:35 -05002881 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
2882 { }
2883};
2884
2885MODULE_DEVICE_TABLE(pci, pci_table);
2886
2887static struct pci_driver fw_ohci_pci_driver = {
2888 .name = ohci_driver_name,
2889 .id_table = pci_table,
2890 .probe = pci_probe,
2891 .remove = pci_remove,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002892#ifdef CONFIG_PM
2893 .resume = pci_resume,
2894 .suspend = pci_suspend,
2895#endif
Kristian Høgsberged568912006-12-19 19:58:35 -05002896};
2897
2898MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
2899MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
2900MODULE_LICENSE("GPL");
2901
Olaf Hering1e4c7b02007-05-05 23:17:13 +02002902/* Provide a module alias so root-on-sbp2 initrds don't break. */
2903#ifndef CONFIG_IEEE1394_OHCI1394_MODULE
2904MODULE_ALIAS("ohci1394");
2905#endif
2906
Kristian Høgsberged568912006-12-19 19:58:35 -05002907static int __init fw_ohci_init(void)
2908{
2909 return pci_register_driver(&fw_ohci_pci_driver);
2910}
2911
2912static void __exit fw_ohci_cleanup(void)
2913{
2914 pci_unregister_driver(&fw_ohci_pci_driver);
2915}
2916
2917module_init(fw_ohci_init);
2918module_exit(fw_ohci_cleanup);