blob: 9138bbcbb80a62e4c86f3fcb767a88128f8e9e61 [file] [log] [blame]
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001/*
Dhananjay Phadke5d242f12009-02-25 15:57:56 +00002 * Copyright (C) 2003 - 2009 NetXen, Inc.
Amit S. Kale3d396eb2006-10-21 15:33:03 -04003 * All rights reserved.
Amit S. Kale80922fb2006-12-04 09:18:00 -08004 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -04005 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
Amit S. Kalecb8011a2006-11-29 09:00:10 -08009 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040010 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Amit S. Kalecb8011a2006-11-29 09:00:10 -080014 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040015 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
18 * MA 02111-1307, USA.
Amit S. Kale80922fb2006-12-04 09:18:00 -080019 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040020 * The full GNU General Public License is included in this distribution
21 * in the file called LICENSE.
Amit S. Kale80922fb2006-12-04 09:18:00 -080022 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040023 * Contact Information:
24 * info@netxen.com
Dhananjay Phadke5d242f12009-02-25 15:57:56 +000025 * NetXen Inc,
26 * 18922 Forge Drive
27 * Cupertino, CA 95014-0701
Amit S. Kale3d396eb2006-10-21 15:33:03 -040028 *
29 */
30
31#include "netxen_nic.h"
32#include "netxen_nic_hw.h"
Amit S. Kale3d396eb2006-10-21 15:33:03 -040033
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030034#include <net/ip.h>
35
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -070036#define MASK(n) ((1ULL<<(n))-1)
37#define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
38#define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
39#define MS_WIN(addr) (addr & 0x0ffc0000)
40
41#define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
42
43#define CRB_BLK(off) ((off >> 20) & 0x3f)
44#define CRB_SUBBLK(off) ((off >> 16) & 0xf)
45#define CRB_WINDOW_2M (0x130060)
46#define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
47#define CRB_INDIRECT_2M (0x1e0000UL)
48
Dhananjay Phadkee98e3352009-04-07 22:50:38 +000049#ifndef readq
50static inline u64 readq(void __iomem *addr)
51{
52 return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
53}
54#endif
55
56#ifndef writeq
57static inline void writeq(u64 val, void __iomem *addr)
58{
59 writel(((u32) (val)), (addr));
60 writel(((u32) (val >> 32)), (addr + 4));
61}
62#endif
63
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +000064#define ADDR_IN_RANGE(addr, low, high) \
65 (((addr) < (high)) && ((addr) >= (low)))
66
67#define PCI_OFFSET_FIRST_RANGE(adapter, off) \
68 ((adapter)->ahw.pci_base0 + (off))
69#define PCI_OFFSET_SECOND_RANGE(adapter, off) \
70 ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
71#define PCI_OFFSET_THIRD_RANGE(adapter, off) \
72 ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
73
74static void __iomem *pci_base_offset(struct netxen_adapter *adapter,
75 unsigned long off)
76{
77 if (ADDR_IN_RANGE(off, FIRST_PAGE_GROUP_START, FIRST_PAGE_GROUP_END))
78 return PCI_OFFSET_FIRST_RANGE(adapter, off);
79
80 if (ADDR_IN_RANGE(off, SECOND_PAGE_GROUP_START, SECOND_PAGE_GROUP_END))
81 return PCI_OFFSET_SECOND_RANGE(adapter, off);
82
83 if (ADDR_IN_RANGE(off, THIRD_PAGE_GROUP_START, THIRD_PAGE_GROUP_END))
84 return PCI_OFFSET_THIRD_RANGE(adapter, off);
85
86 return NULL;
87}
88
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -070089#define CRB_WIN_LOCK_TIMEOUT 100000000
Dhananjay Phadkeea7eaa32009-04-07 22:50:48 +000090static crb_128M_2M_block_map_t
91crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -070092 {{{0, 0, 0, 0} } }, /* 0: PCI */
93 {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
94 {1, 0x0110000, 0x0120000, 0x130000},
95 {1, 0x0120000, 0x0122000, 0x124000},
96 {1, 0x0130000, 0x0132000, 0x126000},
97 {1, 0x0140000, 0x0142000, 0x128000},
98 {1, 0x0150000, 0x0152000, 0x12a000},
99 {1, 0x0160000, 0x0170000, 0x110000},
100 {1, 0x0170000, 0x0172000, 0x12e000},
101 {0, 0x0000000, 0x0000000, 0x000000},
102 {0, 0x0000000, 0x0000000, 0x000000},
103 {0, 0x0000000, 0x0000000, 0x000000},
104 {0, 0x0000000, 0x0000000, 0x000000},
105 {0, 0x0000000, 0x0000000, 0x000000},
106 {0, 0x0000000, 0x0000000, 0x000000},
107 {1, 0x01e0000, 0x01e0800, 0x122000},
108 {0, 0x0000000, 0x0000000, 0x000000} } },
109 {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
110 {{{0, 0, 0, 0} } }, /* 3: */
111 {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
112 {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
113 {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
114 {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
115 {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
116 {0, 0x0000000, 0x0000000, 0x000000},
117 {0, 0x0000000, 0x0000000, 0x000000},
118 {0, 0x0000000, 0x0000000, 0x000000},
119 {0, 0x0000000, 0x0000000, 0x000000},
120 {0, 0x0000000, 0x0000000, 0x000000},
121 {0, 0x0000000, 0x0000000, 0x000000},
122 {0, 0x0000000, 0x0000000, 0x000000},
123 {0, 0x0000000, 0x0000000, 0x000000},
124 {0, 0x0000000, 0x0000000, 0x000000},
125 {0, 0x0000000, 0x0000000, 0x000000},
126 {0, 0x0000000, 0x0000000, 0x000000},
127 {0, 0x0000000, 0x0000000, 0x000000},
128 {0, 0x0000000, 0x0000000, 0x000000},
129 {0, 0x0000000, 0x0000000, 0x000000},
130 {1, 0x08f0000, 0x08f2000, 0x172000} } },
131 {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
132 {0, 0x0000000, 0x0000000, 0x000000},
133 {0, 0x0000000, 0x0000000, 0x000000},
134 {0, 0x0000000, 0x0000000, 0x000000},
135 {0, 0x0000000, 0x0000000, 0x000000},
136 {0, 0x0000000, 0x0000000, 0x000000},
137 {0, 0x0000000, 0x0000000, 0x000000},
138 {0, 0x0000000, 0x0000000, 0x000000},
139 {0, 0x0000000, 0x0000000, 0x000000},
140 {0, 0x0000000, 0x0000000, 0x000000},
141 {0, 0x0000000, 0x0000000, 0x000000},
142 {0, 0x0000000, 0x0000000, 0x000000},
143 {0, 0x0000000, 0x0000000, 0x000000},
144 {0, 0x0000000, 0x0000000, 0x000000},
145 {0, 0x0000000, 0x0000000, 0x000000},
146 {1, 0x09f0000, 0x09f2000, 0x176000} } },
147 {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
148 {0, 0x0000000, 0x0000000, 0x000000},
149 {0, 0x0000000, 0x0000000, 0x000000},
150 {0, 0x0000000, 0x0000000, 0x000000},
151 {0, 0x0000000, 0x0000000, 0x000000},
152 {0, 0x0000000, 0x0000000, 0x000000},
153 {0, 0x0000000, 0x0000000, 0x000000},
154 {0, 0x0000000, 0x0000000, 0x000000},
155 {0, 0x0000000, 0x0000000, 0x000000},
156 {0, 0x0000000, 0x0000000, 0x000000},
157 {0, 0x0000000, 0x0000000, 0x000000},
158 {0, 0x0000000, 0x0000000, 0x000000},
159 {0, 0x0000000, 0x0000000, 0x000000},
160 {0, 0x0000000, 0x0000000, 0x000000},
161 {0, 0x0000000, 0x0000000, 0x000000},
162 {1, 0x0af0000, 0x0af2000, 0x17a000} } },
163 {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
164 {0, 0x0000000, 0x0000000, 0x000000},
165 {0, 0x0000000, 0x0000000, 0x000000},
166 {0, 0x0000000, 0x0000000, 0x000000},
167 {0, 0x0000000, 0x0000000, 0x000000},
168 {0, 0x0000000, 0x0000000, 0x000000},
169 {0, 0x0000000, 0x0000000, 0x000000},
170 {0, 0x0000000, 0x0000000, 0x000000},
171 {0, 0x0000000, 0x0000000, 0x000000},
172 {0, 0x0000000, 0x0000000, 0x000000},
173 {0, 0x0000000, 0x0000000, 0x000000},
174 {0, 0x0000000, 0x0000000, 0x000000},
175 {0, 0x0000000, 0x0000000, 0x000000},
176 {0, 0x0000000, 0x0000000, 0x000000},
177 {0, 0x0000000, 0x0000000, 0x000000},
178 {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
179 {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
180 {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
181 {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
182 {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
183 {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
184 {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
185 {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
186 {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
187 {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
188 {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
189 {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
190 {{{0, 0, 0, 0} } }, /* 23: */
191 {{{0, 0, 0, 0} } }, /* 24: */
192 {{{0, 0, 0, 0} } }, /* 25: */
193 {{{0, 0, 0, 0} } }, /* 26: */
194 {{{0, 0, 0, 0} } }, /* 27: */
195 {{{0, 0, 0, 0} } }, /* 28: */
196 {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
197 {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
198 {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
199 {{{0} } }, /* 32: PCI */
200 {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
201 {1, 0x2110000, 0x2120000, 0x130000},
202 {1, 0x2120000, 0x2122000, 0x124000},
203 {1, 0x2130000, 0x2132000, 0x126000},
204 {1, 0x2140000, 0x2142000, 0x128000},
205 {1, 0x2150000, 0x2152000, 0x12a000},
206 {1, 0x2160000, 0x2170000, 0x110000},
207 {1, 0x2170000, 0x2172000, 0x12e000},
208 {0, 0x0000000, 0x0000000, 0x000000},
209 {0, 0x0000000, 0x0000000, 0x000000},
210 {0, 0x0000000, 0x0000000, 0x000000},
211 {0, 0x0000000, 0x0000000, 0x000000},
212 {0, 0x0000000, 0x0000000, 0x000000},
213 {0, 0x0000000, 0x0000000, 0x000000},
214 {0, 0x0000000, 0x0000000, 0x000000},
215 {0, 0x0000000, 0x0000000, 0x000000} } },
216 {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
217 {{{0} } }, /* 35: */
218 {{{0} } }, /* 36: */
219 {{{0} } }, /* 37: */
220 {{{0} } }, /* 38: */
221 {{{0} } }, /* 39: */
222 {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
223 {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
224 {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
225 {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
226 {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
227 {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
228 {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
229 {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
230 {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
231 {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
232 {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
233 {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
234 {{{0} } }, /* 52: */
235 {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
236 {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
237 {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
238 {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
239 {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
240 {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
241 {{{0} } }, /* 59: I2C0 */
242 {{{0} } }, /* 60: I2C1 */
243 {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
244 {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
245 {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
246};
247
248/*
249 * top 12 bits of crb internal address (hub, agent)
250 */
251static unsigned crb_hub_agt[64] =
252{
253 0,
254 NETXEN_HW_CRB_HUB_AGT_ADR_PS,
255 NETXEN_HW_CRB_HUB_AGT_ADR_MN,
256 NETXEN_HW_CRB_HUB_AGT_ADR_MS,
257 0,
258 NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
259 NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
260 NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
261 NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
262 NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
263 NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
264 NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
265 NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
266 NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
267 NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
268 NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
269 NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
270 NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
271 NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
272 NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
273 NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
274 NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
275 NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
276 NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
277 NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
278 NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
279 NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
280 0,
281 NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
282 NETXEN_HW_CRB_HUB_AGT_ADR_SN,
283 0,
284 NETXEN_HW_CRB_HUB_AGT_ADR_EG,
285 0,
286 NETXEN_HW_CRB_HUB_AGT_ADR_PS,
287 NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
288 0,
289 0,
290 0,
291 0,
292 0,
293 NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
294 0,
295 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
296 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
297 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
298 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
299 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
300 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
301 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
302 NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
303 NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
304 NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
305 0,
306 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
307 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
308 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
309 NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
310 0,
311 NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
312 NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
313 NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
314 0,
315 NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
316 0,
317};
318
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400319/* PCI Windowing for DDR regions. */
320
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700321#define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400322
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700323#define NETXEN_UNICAST_ADDR(port, index) \
324 (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
325#define NETXEN_MCAST_ADDR(port, index) \
326 (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
327#define MAC_HI(addr) \
328 ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
329#define MAC_LO(addr) \
330 ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
331
332static int
333netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
334{
335 u32 val = 0;
336 u16 port = adapter->physical_port;
337 u8 *addr = adapter->netdev->dev_addr;
338
339 if (adapter->mc_enabled)
340 return 0;
341
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000342 val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700343 val |= (1UL << (28+port));
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000344 NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700345
346 /* add broadcast addr to filter */
347 val = 0xffffff;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000348 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
349 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700350
351 /* add station addr to filter */
352 val = MAC_HI(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000353 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700354 val = MAC_LO(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000355 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700356
357 adapter->mc_enabled = 1;
358 return 0;
359}
360
361static int
362netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
363{
364 u32 val = 0;
365 u16 port = adapter->physical_port;
366 u8 *addr = adapter->netdev->dev_addr;
367
368 if (!adapter->mc_enabled)
369 return 0;
370
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000371 val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700372 val &= ~(1UL << (28+port));
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000373 NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700374
375 val = MAC_HI(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000376 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700377 val = MAC_LO(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000378 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700379
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000380 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
381 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700382
383 adapter->mc_enabled = 0;
384 return 0;
385}
386
387static int
388netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
389 int index, u8 *addr)
390{
391 u32 hi = 0, lo = 0;
392 u16 port = adapter->physical_port;
393
394 lo = MAC_LO(addr);
395 hi = MAC_HI(addr);
396
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000397 NXWR32(adapter, NETXEN_MCAST_ADDR(port, index), hi);
398 NXWR32(adapter, NETXEN_MCAST_ADDR(port, index)+4, lo);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700399
400 return 0;
401}
402
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700403void netxen_p2_nic_set_multi(struct net_device *netdev)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400404{
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700405 struct netxen_adapter *adapter = netdev_priv(netdev);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400406 struct dev_mc_list *mc_ptr;
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700407 u8 null_addr[6];
408 int index = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400409
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700410 memset(null_addr, 0, 6);
411
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400412 if (netdev->flags & IFF_PROMISC) {
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700413
414 adapter->set_promisc(adapter,
415 NETXEN_NIU_PROMISC_MODE);
416
417 /* Full promiscuous mode */
418 netxen_nic_disable_mcast_filter(adapter);
419
420 return;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400421 }
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700422
423 if (netdev->mc_count == 0) {
424 adapter->set_promisc(adapter,
425 NETXEN_NIU_NON_PROMISC_MODE);
426 netxen_nic_disable_mcast_filter(adapter);
427 return;
428 }
429
430 adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
431 if (netdev->flags & IFF_ALLMULTI ||
432 netdev->mc_count > adapter->max_mc_count) {
433 netxen_nic_disable_mcast_filter(adapter);
434 return;
435 }
436
437 netxen_nic_enable_mcast_filter(adapter);
438
439 for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next, index++)
440 netxen_nic_set_mcast_addr(adapter, index, mc_ptr->dmi_addr);
441
442 if (index != netdev->mc_count)
443 printk(KERN_WARNING "%s: %s multicast address count mismatch\n",
444 netxen_nic_driver_name, netdev->name);
445
446 /* Clear out remaining addresses */
447 for (; index < adapter->max_mc_count; index++)
448 netxen_nic_set_mcast_addr(adapter, index, null_addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400449}
450
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700451static int
452netxen_send_cmd_descs(struct netxen_adapter *adapter,
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000453 struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700454{
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000455 u32 i, producer, consumer;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700456 struct netxen_cmd_buffer *pbuf;
457 struct cmd_desc_type0 *cmd_desc;
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000458 struct nx_host_tx_ring *tx_ring;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700459
460 i = 0;
461
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000462 tx_ring = adapter->tx_ring;
Dhananjay Phadkeb2af9cb2009-07-17 15:27:07 +0000463 __netif_tx_lock_bh(tx_ring->txq);
Dhananjay Phadke03e678e2009-01-14 20:49:43 -0800464
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000465 producer = tx_ring->producer;
466 consumer = tx_ring->sw_consumer;
467
Dhananjay Phadkeb2af9cb2009-07-17 15:27:07 +0000468 if (nr_desc >= netxen_tx_avail(tx_ring)) {
469 netif_tx_stop_queue(tx_ring->txq);
470 __netif_tx_unlock_bh(tx_ring->txq);
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000471 return -EBUSY;
472 }
473
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700474 do {
475 cmd_desc = &cmd_desc_arr[i];
476
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000477 pbuf = &tx_ring->cmd_buf_arr[producer];
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700478 pbuf->skb = NULL;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700479 pbuf->frag_count = 0;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700480
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000481 memcpy(&tx_ring->desc_head[producer],
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700482 &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
483
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000484 producer = get_next_index(producer, tx_ring->num_desc);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700485 i++;
486
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000487 } while (i != nr_desc);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700488
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000489 tx_ring->producer = producer;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700490
Dhananjay Phadkecb2107b2009-06-17 17:27:25 +0000491 netxen_nic_update_cmd_producer(adapter, tx_ring);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700492
Dhananjay Phadkeb2af9cb2009-07-17 15:27:07 +0000493 __netif_tx_unlock_bh(tx_ring->txq);
Dhananjay Phadke03e678e2009-01-14 20:49:43 -0800494
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700495 return 0;
496}
497
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000498static int
499nx_p3_sre_macaddr_change(struct netxen_adapter *adapter, u8 *addr, unsigned op)
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700500{
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700501 nx_nic_req_t req;
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800502 nx_mac_req_t *mac_req;
503 u64 word;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700504
505 memset(&req, 0, sizeof(nx_nic_req_t));
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800506 req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
507
508 word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
509 req.req_hdr = cpu_to_le64(word);
510
511 mac_req = (nx_mac_req_t *)&req.words[0];
512 mac_req->op = op;
513 memcpy(mac_req->mac_addr, addr, 6);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700514
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000515 return netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
516}
517
518static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
519 u8 *addr, struct list_head *del_list)
520{
521 struct list_head *head;
522 nx_mac_list_t *cur;
523
524 /* look up if already exists */
525 list_for_each(head, del_list) {
526 cur = list_entry(head, nx_mac_list_t, list);
527
528 if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
529 list_move_tail(head, &adapter->mac_list);
530 return 0;
531 }
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700532 }
533
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000534 cur = kzalloc(sizeof(nx_mac_list_t), GFP_ATOMIC);
535 if (cur == NULL) {
536 printk(KERN_ERR "%s: failed to add mac address filter\n",
537 adapter->netdev->name);
538 return -ENOMEM;
539 }
540 memcpy(cur->mac_addr, addr, ETH_ALEN);
541 list_add_tail(&cur->list, &adapter->mac_list);
542 return nx_p3_sre_macaddr_change(adapter,
543 cur->mac_addr, NETXEN_MAC_ADD);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700544}
545
546void netxen_p3_nic_set_multi(struct net_device *netdev)
547{
548 struct netxen_adapter *adapter = netdev_priv(netdev);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700549 struct dev_mc_list *mc_ptr;
550 u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700551 u32 mode = VPORT_MISS_MODE_DROP;
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000552 LIST_HEAD(del_list);
553 struct list_head *head;
554 nx_mac_list_t *cur;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700555
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000556 list_splice_tail_init(&adapter->mac_list, &del_list);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700557
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000558 nx_p3_nic_add_mac(adapter, netdev->dev_addr, &del_list);
559 nx_p3_nic_add_mac(adapter, bcast_addr, &del_list);
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700560
561 if (netdev->flags & IFF_PROMISC) {
562 mode = VPORT_MISS_MODE_ACCEPT_ALL;
563 goto send_fw_cmd;
564 }
565
566 if ((netdev->flags & IFF_ALLMULTI) ||
567 (netdev->mc_count > adapter->max_mc_count)) {
568 mode = VPORT_MISS_MODE_ACCEPT_MULTI;
569 goto send_fw_cmd;
570 }
571
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700572 if (netdev->mc_count > 0) {
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700573 for (mc_ptr = netdev->mc_list; mc_ptr;
574 mc_ptr = mc_ptr->next) {
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000575 nx_p3_nic_add_mac(adapter, mc_ptr->dmi_addr, &del_list);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700576 }
577 }
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700578
579send_fw_cmd:
580 adapter->set_promisc(adapter, mode);
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000581 head = &del_list;
582 while (!list_empty(head)) {
583 cur = list_entry(head->next, nx_mac_list_t, list);
584
585 nx_p3_sre_macaddr_change(adapter,
586 cur->mac_addr, NETXEN_MAC_DEL);
587 list_del(&cur->list);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700588 kfree(cur);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700589 }
590}
591
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700592int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
593{
594 nx_nic_req_t req;
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800595 u64 word;
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700596
597 memset(&req, 0, sizeof(nx_nic_req_t));
598
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800599 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
600
601 word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
602 ((u64)adapter->portnum << 16);
603 req.req_hdr = cpu_to_le64(word);
604
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700605 req.words[0] = cpu_to_le64(mode);
606
607 return netxen_send_cmd_descs(adapter,
608 (struct cmd_desc_type0 *)&req, 1);
609}
610
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -0800611void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
612{
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000613 nx_mac_list_t *cur;
614 struct list_head *head = &adapter->mac_list;
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -0800615
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000616 while (!list_empty(head)) {
617 cur = list_entry(head->next, nx_mac_list_t, list);
618 nx_p3_sre_macaddr_change(adapter,
619 cur->mac_addr, NETXEN_MAC_DEL);
620 list_del(&cur->list);
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -0800621 kfree(cur);
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -0800622 }
623}
624
Dhananjay Phadke3d0a3cc2009-05-05 19:05:08 +0000625int netxen_p3_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
626{
627 /* assuming caller has already copied new addr to netdev */
628 netxen_p3_nic_set_multi(adapter->netdev);
629 return 0;
630}
631
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700632#define NETXEN_CONFIG_INTR_COALESCE 3
633
634/*
635 * Send the interrupt coalescing parameter set by ethtool to the card.
636 */
637int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
638{
639 nx_nic_req_t req;
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800640 u64 word;
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700641 int rv;
642
643 memset(&req, 0, sizeof(nx_nic_req_t));
644
Narender Kumar1bb482f2009-08-23 08:35:09 +0000645 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800646
647 word = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
648 req.req_hdr = cpu_to_le64(word);
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700649
650 memcpy(&req.words[0], &adapter->coal, sizeof(adapter->coal));
651
652 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
653 if (rv != 0) {
654 printk(KERN_ERR "ERROR. Could not send "
655 "interrupt coalescing parameters\n");
656 }
657
658 return rv;
659}
660
Narender Kumar1bb482f2009-08-23 08:35:09 +0000661int netxen_config_hw_lro(struct netxen_adapter *adapter, int enable)
662{
663 nx_nic_req_t req;
664 u64 word;
665 int rv = 0;
666
667 if ((adapter->flags & NETXEN_NIC_LRO_ENABLED) == enable)
668 return 0;
669
670 memset(&req, 0, sizeof(nx_nic_req_t));
671
672 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
673
674 word = NX_NIC_H2C_OPCODE_CONFIG_HW_LRO | ((u64)adapter->portnum << 16);
675 req.req_hdr = cpu_to_le64(word);
676
677 req.words[0] = cpu_to_le64(enable);
678
679 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
680 if (rv != 0) {
681 printk(KERN_ERR "ERROR. Could not send "
682 "configure hw lro request\n");
683 }
684
685 adapter->flags ^= NETXEN_NIC_LRO_ENABLED;
686
687 return rv;
688}
689
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000690#define RSS_HASHTYPE_IP_TCP 0x3
691
692int netxen_config_rss(struct netxen_adapter *adapter, int enable)
693{
694 nx_nic_req_t req;
695 u64 word;
696 int i, rv;
697
698 u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
699 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
700 0x255b0ec26d5a56daULL };
701
702
703 memset(&req, 0, sizeof(nx_nic_req_t));
704 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
705
706 word = NX_NIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
707 req.req_hdr = cpu_to_le64(word);
708
709 /*
710 * RSS request:
711 * bits 3-0: hash_method
712 * 5-4: hash_type_ipv4
713 * 7-6: hash_type_ipv6
714 * 8: enable
715 * 9: use indirection table
716 * 47-10: reserved
717 * 63-48: indirection table mask
718 */
719 word = ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
720 ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
721 ((u64)(enable & 0x1) << 8) |
722 ((0x7ULL) << 48);
723 req.words[0] = cpu_to_le64(word);
724 for (i = 0; i < 5; i++)
725 req.words[i+1] = cpu_to_le64(key[i]);
726
727
728 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
729 if (rv != 0) {
730 printk(KERN_ERR "%s: could not configure RSS\n",
731 adapter->netdev->name);
732 }
733
734 return rv;
735}
736
Dhananjay Phadke6598b162009-07-26 20:07:37 +0000737int netxen_config_ipaddr(struct netxen_adapter *adapter, u32 ip, int cmd)
738{
739 nx_nic_req_t req;
740 u64 word;
741 int rv;
742
743 memset(&req, 0, sizeof(nx_nic_req_t));
744 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
745
746 word = NX_NIC_H2C_OPCODE_CONFIG_IPADDR | ((u64)adapter->portnum << 16);
747 req.req_hdr = cpu_to_le64(word);
748
749 req.words[0] = cpu_to_le64(cmd);
750 req.words[1] = cpu_to_le64(ip);
751
752 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
753 if (rv != 0) {
754 printk(KERN_ERR "%s: could not notify %s IP 0x%x reuqest\n",
755 adapter->netdev->name,
756 (cmd == NX_IP_UP) ? "Add" : "Remove", ip);
757 }
758 return rv;
759}
760
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000761int netxen_linkevent_request(struct netxen_adapter *adapter, int enable)
762{
763 nx_nic_req_t req;
764 u64 word;
765 int rv;
766
767 memset(&req, 0, sizeof(nx_nic_req_t));
768 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
769
770 word = NX_NIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
771 req.req_hdr = cpu_to_le64(word);
Dhananjay Phadke22527862009-05-05 19:05:06 +0000772 req.words[0] = cpu_to_le64(enable | (enable << 8));
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000773
774 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
775 if (rv != 0) {
776 printk(KERN_ERR "%s: could not configure link notification\n",
777 adapter->netdev->name);
778 }
779
780 return rv;
781}
782
Narender Kumar1bb482f2009-08-23 08:35:09 +0000783int netxen_send_lro_cleanup(struct netxen_adapter *adapter)
784{
785 nx_nic_req_t req;
786 u64 word;
787 int rv;
788
789 memset(&req, 0, sizeof(nx_nic_req_t));
790 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
791
792 word = NX_NIC_H2C_OPCODE_LRO_REQUEST |
793 ((u64)adapter->portnum << 16) |
794 ((u64)NX_NIC_LRO_REQUEST_CLEANUP << 56) ;
795
796 req.req_hdr = cpu_to_le64(word);
797
798 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
799 if (rv != 0) {
800 printk(KERN_ERR "%s: could not cleanup lro flows\n",
801 adapter->netdev->name);
802 }
803 return rv;
804}
805
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400806/*
807 * netxen_nic_change_mtu - Change the Maximum Transfer Unit
808 * @returns 0 on success, negative on failure
809 */
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700810
811#define MTU_FUDGE_FACTOR 100
812
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400813int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
814{
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700815 struct netxen_adapter *adapter = netdev_priv(netdev);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700816 int max_mtu;
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700817 int rc = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400818
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700819 if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
820 max_mtu = P3_MAX_MTU;
821 else
822 max_mtu = P2_MAX_MTU;
823
824 if (mtu > max_mtu) {
825 printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
826 netdev->name, max_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400827 return -EINVAL;
828 }
829
Amit S. Kale80922fb2006-12-04 09:18:00 -0800830 if (adapter->set_mtu)
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700831 rc = adapter->set_mtu(adapter, mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400832
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700833 if (!rc)
834 netdev->mtu = mtu;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700835
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700836 return rc;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400837}
838
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400839static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
Al Virof305f782007-12-22 19:44:00 +0000840 int size, __le32 * buf)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400841{
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +0000842 int i, v, addr;
Al Virof305f782007-12-22 19:44:00 +0000843 __le32 *ptr32;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400844
845 addr = base;
846 ptr32 = buf;
847 for (i = 0; i < size / sizeof(u32); i++) {
Al Virof305f782007-12-22 19:44:00 +0000848 if (netxen_rom_fast_read(adapter, addr, &v) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400849 return -1;
Al Virof305f782007-12-22 19:44:00 +0000850 *ptr32 = cpu_to_le32(v);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400851 ptr32++;
852 addr += sizeof(u32);
853 }
854 if ((char *)buf + size > (char *)ptr32) {
Al Virof305f782007-12-22 19:44:00 +0000855 __le32 local;
856 if (netxen_rom_fast_read(adapter, addr, &v) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400857 return -1;
Al Virof305f782007-12-22 19:44:00 +0000858 local = cpu_to_le32(v);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400859 memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
860 }
861
862 return 0;
863}
864
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700865int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400866{
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700867 __le32 *pmac = (__le32 *) mac;
868 u32 offset;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400869
Dhananjay Phadke06db58c2009-08-05 07:34:08 +0000870 offset = NX_FW_MAC_ADDR_OFFSET + (adapter->portnum * sizeof(u64));
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700871
872 if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400873 return -1;
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700874
Al Virof305f782007-12-22 19:44:00 +0000875 if (*mac == cpu_to_le64(~0ULL)) {
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700876
Dhananjay Phadke06db58c2009-08-05 07:34:08 +0000877 offset = NX_OLD_MAC_ADDR_OFFSET +
878 (adapter->portnum * sizeof(u64));
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700879
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400880 if (netxen_get_flash_block(adapter,
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700881 offset, sizeof(u64), pmac) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400882 return -1;
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700883
Al Virof305f782007-12-22 19:44:00 +0000884 if (*mac == cpu_to_le64(~0ULL))
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400885 return -1;
886 }
887 return 0;
888}
889
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700890int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
891{
892 uint32_t crbaddr, mac_hi, mac_lo;
893 int pci_func = adapter->ahw.pci_func;
894
895 crbaddr = CRB_MAC_BLOCK_START +
896 (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
897
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000898 mac_lo = NXRD32(adapter, crbaddr);
899 mac_hi = NXRD32(adapter, crbaddr+4);
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700900
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700901 if (pci_func & 1)
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800902 *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700903 else
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800904 *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700905
906 return 0;
907}
908
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700909#define CRB_WIN_LOCK_TIMEOUT 100000000
910
911static int crb_win_lock(struct netxen_adapter *adapter)
912{
913 int done = 0, timeout = 0;
914
915 while (!done) {
916 /* acquire semaphore3 from PCI HW block */
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000917 done = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM7_LOCK));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700918 if (done == 1)
919 break;
920 if (timeout >= CRB_WIN_LOCK_TIMEOUT)
921 return -1;
922 timeout++;
923 udelay(1);
924 }
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000925 NXWR32(adapter, NETXEN_CRB_WIN_LOCK_ID, adapter->portnum);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700926 return 0;
927}
928
929static void crb_win_unlock(struct netxen_adapter *adapter)
930{
931 int val;
932
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000933 val = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM7_UNLOCK));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700934}
935
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400936/*
937 * Changes the CRB window to the specified window.
938 */
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700939void
940netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter, u32 wndw)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400941{
942 void __iomem *offset;
943 u32 tmp;
944 int count = 0;
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700945 uint8_t func = adapter->ahw.pci_func;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400946
947 if (adapter->curr_window == wndw)
948 return;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400949 /*
950 * Move the CRB window.
951 * We need to write to the "direct access" region of PCI
952 * to avoid a race condition where the window register has
953 * not been successfully written across CRB before the target
954 * register address is received by PCI. The direct region bypasses
955 * the CRB bus.
956 */
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700957 offset = PCI_OFFSET_SECOND_RANGE(adapter,
958 NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400959
960 if (wndw & 0x1)
961 wndw = NETXEN_WINDOW_ONE;
962
963 writel(wndw, offset);
964
965 /* MUST make sure window is set before we forge on... */
966 while ((tmp = readl(offset)) != wndw) {
967 printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
968 "registered properly: 0x%08x.\n",
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700969 netxen_nic_driver_name, __func__, tmp);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400970 mdelay(1);
971 if (count >= 10)
972 break;
973 count++;
974 }
975
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700976 if (wndw == NETXEN_WINDOW_ONE)
977 adapter->curr_window = 1;
978 else
979 adapter->curr_window = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400980}
981
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700982/*
983 * Return -1 if off is not valid,
984 * 1 if window access is needed. 'off' is set to offset from
985 * CRB space in 128M pci map
986 * 0 if no window access is needed. 'off' is set to 2M addr
987 * In: 'off' is offset from base in 128M pci map
988 */
989static int
Dhananjay Phadke23b6cc42009-05-08 22:02:30 +0000990netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter, ulong *off)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700991{
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700992 crb_128M_2M_sub_block_map_t *m;
993
994
995 if (*off >= NETXEN_CRB_MAX)
996 return -1;
997
Dhananjay Phadke23b6cc42009-05-08 22:02:30 +0000998 if (*off >= NETXEN_PCI_CAMQM && (*off < NETXEN_PCI_CAMQM_2M_END)) {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700999 *off = (*off - NETXEN_PCI_CAMQM) + NETXEN_PCI_CAMQM_2M_BASE +
1000 (ulong)adapter->ahw.pci_base0;
1001 return 0;
1002 }
1003
1004 if (*off < NETXEN_PCI_CRBSPACE)
1005 return -1;
1006
1007 *off -= NETXEN_PCI_CRBSPACE;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001008
1009 /*
1010 * Try direct map
1011 */
1012 m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
1013
Dhananjay Phadke23b6cc42009-05-08 22:02:30 +00001014 if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001015 *off = *off + m->start_2M - m->start_128M +
1016 (ulong)adapter->ahw.pci_base0;
1017 return 0;
1018 }
1019
1020 /*
1021 * Not in direct map, use crb window
1022 */
1023 return 1;
1024}
1025
1026/*
1027 * In: 'off' is offset from CRB space in 128M pci map
1028 * Out: 'off' is 2M pci map addr
1029 * side effect: lock crb window
1030 */
1031static void
1032netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong *off)
1033{
1034 u32 win_read;
1035
1036 adapter->crb_win = CRB_HI(*off);
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001037 writel(adapter->crb_win, (adapter->ahw.pci_base0 + CRB_WINDOW_2M));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001038 /*
1039 * Read back value to make sure write has gone through before trying
1040 * to use it.
1041 */
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001042 win_read = readl(adapter->ahw.pci_base0 + CRB_WINDOW_2M);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001043 if (win_read != adapter->crb_win) {
1044 printk(KERN_ERR "%s: Written crbwin (0x%x) != "
1045 "Read crbwin (0x%x), off=0x%lx\n",
1046 __func__, adapter->crb_win, win_read, *off);
1047 }
1048 *off = (*off & MASK(16)) + CRB_INDIRECT_2M +
1049 (ulong)adapter->ahw.pci_base0;
1050}
1051
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001052int
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001053netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter, ulong off, u32 data)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001054{
1055 void __iomem *addr;
1056
1057 if (ADDR_IN_WINDOW1(off)) {
1058 addr = NETXEN_CRB_NORMALIZE(adapter, off);
1059 } else { /* Window 0 */
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001060 addr = pci_base_offset(adapter, off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001061 netxen_nic_pci_change_crbwindow_128M(adapter, 0);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001062 }
1063
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001064 if (!addr) {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001065 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001066 return 1;
1067 }
1068
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001069 writel(data, addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001070
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001071 if (!ADDR_IN_WINDOW1(off))
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001072 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001073
1074 return 0;
1075}
1076
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001077u32
1078netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001079{
1080 void __iomem *addr;
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001081 u32 data;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001082
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001083 if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
1084 addr = NETXEN_CRB_NORMALIZE(adapter, off);
1085 } else { /* Window 0 */
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001086 addr = pci_base_offset(adapter, off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001087 netxen_nic_pci_change_crbwindow_128M(adapter, 0);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001088 }
1089
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001090 if (!addr) {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001091 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001092 return 1;
1093 }
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001094
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001095 data = readl(addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001096
1097 if (!ADDR_IN_WINDOW1(off))
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001098 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
1099
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001100 return data;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001101}
1102
1103int
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001104netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter, ulong off, u32 data)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001105{
1106 unsigned long flags = 0;
1107 int rv;
1108
Dhananjay Phadke23b6cc42009-05-08 22:02:30 +00001109 rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001110
1111 if (rv == -1) {
1112 printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
1113 __func__, off);
1114 dump_stack();
1115 return -1;
1116 }
1117
1118 if (rv == 1) {
1119 write_lock_irqsave(&adapter->adapter_lock, flags);
1120 crb_win_lock(adapter);
1121 netxen_nic_pci_set_crbwindow_2M(adapter, &off);
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001122 writel(data, (void __iomem *)off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001123 crb_win_unlock(adapter);
1124 write_unlock_irqrestore(&adapter->adapter_lock, flags);
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001125 } else
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001126 writel(data, (void __iomem *)off);
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001127
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001128
1129 return 0;
1130}
1131
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001132u32
1133netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001134{
1135 unsigned long flags = 0;
1136 int rv;
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001137 u32 data;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001138
Dhananjay Phadke23b6cc42009-05-08 22:02:30 +00001139 rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001140
1141 if (rv == -1) {
1142 printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
1143 __func__, off);
1144 dump_stack();
1145 return -1;
1146 }
1147
1148 if (rv == 1) {
1149 write_lock_irqsave(&adapter->adapter_lock, flags);
1150 crb_win_lock(adapter);
1151 netxen_nic_pci_set_crbwindow_2M(adapter, &off);
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001152 data = readl((void __iomem *)off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001153 crb_win_unlock(adapter);
1154 write_unlock_irqrestore(&adapter->adapter_lock, flags);
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001155 } else
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001156 data = readl((void __iomem *)off);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001157
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001158 return data;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001159}
1160
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001161/*
1162 * check memory access boundary.
1163 * used by test agent. support ddr access only for now
1164 */
1165static unsigned long
1166netxen_nic_pci_mem_bound_check(struct netxen_adapter *adapter,
1167 unsigned long long addr, int size)
1168{
1169 if (!ADDR_IN_RANGE(addr,
1170 NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
1171 !ADDR_IN_RANGE(addr+size-1,
1172 NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
1173 ((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
1174 return 0;
1175 }
1176
1177 return 1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001178}
1179
Jeff Garzik47906542007-11-23 21:23:36 -05001180static int netxen_pci_set_window_warning_count;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001181
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001182unsigned long
1183netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
1184 unsigned long long addr)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001185{
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001186 void __iomem *offset;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001187 int window;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001188 unsigned long long qdr_max;
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001189 uint8_t func = adapter->ahw.pci_func;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001190
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001191 if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
1192 qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
1193 } else {
1194 qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
1195 }
1196
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001197 if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
1198 /* DDR network side */
1199 addr -= NETXEN_ADDR_DDR_NET;
1200 window = (addr >> 25) & 0x3ff;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001201 if (adapter->ahw.ddr_mn_window != window) {
1202 adapter->ahw.ddr_mn_window = window;
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001203 offset = PCI_OFFSET_SECOND_RANGE(adapter,
1204 NETXEN_PCIX_PH_REG(PCIE_MN_WINDOW_REG(func)));
1205 writel(window, offset);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001206 /* MUST make sure window is set before we forge on... */
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001207 readl(offset);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001208 }
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001209 addr -= (window * NETXEN_WINDOW_ONE);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001210 addr += NETXEN_PCI_DDR_NET;
1211 } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
1212 addr -= NETXEN_ADDR_OCM0;
1213 addr += NETXEN_PCI_OCM0;
1214 } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
1215 addr -= NETXEN_ADDR_OCM1;
1216 addr += NETXEN_PCI_OCM1;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001217 } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001218 /* QDR network side */
1219 addr -= NETXEN_ADDR_QDR_NET;
1220 window = (addr >> 22) & 0x3f;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001221 if (adapter->ahw.qdr_sn_window != window) {
1222 adapter->ahw.qdr_sn_window = window;
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001223 offset = PCI_OFFSET_SECOND_RANGE(adapter,
1224 NETXEN_PCIX_PH_REG(PCIE_SN_WINDOW_REG(func)));
1225 writel((window << 22), offset);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001226 /* MUST make sure window is set before we forge on... */
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001227 readl(offset);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001228 }
1229 addr -= (window * 0x400000);
1230 addr += NETXEN_PCI_QDR_NET;
1231 } else {
1232 /*
1233 * peg gdb frequently accesses memory that doesn't exist,
1234 * this limits the chit chat so debugging isn't slowed down.
1235 */
1236 if ((netxen_pci_set_window_warning_count++ < 8)
1237 || (netxen_pci_set_window_warning_count % 64 == 0))
1238 printk("%s: Warning:netxen_nic_pci_set_window()"
1239 " Unknown address range!\n",
1240 netxen_nic_driver_name);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001241 addr = -1UL;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001242 }
1243 return addr;
1244}
1245
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001246/*
1247 * Note : only 32-bit writes!
1248 */
1249int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
1250 u64 off, u32 data)
1251{
1252 writel(data, (void __iomem *)(PCI_OFFSET_SECOND_RANGE(adapter, off)));
1253 return 0;
1254}
1255
1256u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off)
1257{
1258 return readl((void __iomem *)(pci_base_offset(adapter, off)));
1259}
1260
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001261unsigned long
1262netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
1263 unsigned long long addr)
1264{
1265 int window;
1266 u32 win_read;
1267
1268 if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
1269 /* DDR network side */
1270 window = MN_WIN(addr);
1271 adapter->ahw.ddr_mn_window = window;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001272 NXWR32(adapter, adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001273 window);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001274 win_read = NXRD32(adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001275 adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001276 if ((win_read << 17) != window) {
1277 printk(KERN_INFO "Written MNwin (0x%x) != "
1278 "Read MNwin (0x%x)\n", window, win_read);
1279 }
1280 addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_DDR_NET;
1281 } else if (ADDR_IN_RANGE(addr,
1282 NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
1283 if ((addr & 0x00ff800) == 0xff800) {
1284 printk("%s: QM access not handled.\n", __func__);
1285 addr = -1UL;
1286 }
1287
1288 window = OCM_WIN(addr);
1289 adapter->ahw.ddr_mn_window = window;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001290 NXWR32(adapter, adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001291 window);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001292 win_read = NXRD32(adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001293 adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001294 if ((win_read >> 7) != window) {
1295 printk(KERN_INFO "%s: Written OCMwin (0x%x) != "
1296 "Read OCMwin (0x%x)\n",
1297 __func__, window, win_read);
1298 }
1299 addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_OCM0_2M;
1300
1301 } else if (ADDR_IN_RANGE(addr,
1302 NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX_P3)) {
1303 /* QDR network side */
1304 window = MS_WIN(addr);
1305 adapter->ahw.qdr_sn_window = window;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001306 NXWR32(adapter, adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001307 window);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001308 win_read = NXRD32(adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001309 adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001310 if (win_read != window) {
1311 printk(KERN_INFO "%s: Written MSwin (0x%x) != "
1312 "Read MSwin (0x%x)\n",
1313 __func__, window, win_read);
1314 }
1315 addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_QDR_NET;
1316
1317 } else {
1318 /*
1319 * peg gdb frequently accesses memory that doesn't exist,
1320 * this limits the chit chat so debugging isn't slowed down.
1321 */
1322 if ((netxen_pci_set_window_warning_count++ < 8)
1323 || (netxen_pci_set_window_warning_count%64 == 0)) {
1324 printk("%s: Warning:%s Unknown address range!\n",
1325 __func__, netxen_nic_driver_name);
1326}
1327 addr = -1UL;
1328 }
1329 return addr;
1330}
1331
1332static int netxen_nic_pci_is_same_window(struct netxen_adapter *adapter,
1333 unsigned long long addr)
1334{
1335 int window;
1336 unsigned long long qdr_max;
1337
1338 if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
1339 qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
1340 else
1341 qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
1342
1343 if (ADDR_IN_RANGE(addr,
1344 NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
1345 /* DDR network side */
1346 BUG(); /* MN access can not come here */
1347 } else if (ADDR_IN_RANGE(addr,
1348 NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
1349 return 1;
1350 } else if (ADDR_IN_RANGE(addr,
1351 NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
1352 return 1;
1353 } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
1354 /* QDR network side */
1355 window = ((addr - NETXEN_ADDR_QDR_NET) >> 22) & 0x3f;
1356 if (adapter->ahw.qdr_sn_window == window)
1357 return 1;
1358 }
1359
1360 return 0;
1361}
1362
1363static int netxen_nic_pci_mem_read_direct(struct netxen_adapter *adapter,
1364 u64 off, void *data, int size)
1365{
1366 unsigned long flags;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001367 void __iomem *addr, *mem_ptr = NULL;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001368 int ret = 0;
1369 u64 start;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001370 unsigned long mem_base;
1371 unsigned long mem_page;
1372
1373 write_lock_irqsave(&adapter->adapter_lock, flags);
1374
1375 /*
1376 * If attempting to access unknown address or straddle hw windows,
1377 * do not access.
1378 */
1379 start = adapter->pci_set_window(adapter, off);
1380 if ((start == -1UL) ||
1381 (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
1382 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1383 printk(KERN_ERR "%s out of bound pci memory access. "
Andrew Morton11a859e2008-07-30 12:50:12 -07001384 "offset is 0x%llx\n", netxen_nic_driver_name,
1385 (unsigned long long)off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001386 return -1;
1387 }
1388
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001389 addr = pci_base_offset(adapter, start);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001390 if (!addr) {
1391 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1392 mem_base = pci_resource_start(adapter->pdev, 0);
1393 mem_page = start & PAGE_MASK;
1394 /* Map two pages whenever user tries to access addresses in two
1395 consecutive pages.
1396 */
1397 if (mem_page != ((start + size - 1) & PAGE_MASK))
1398 mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
1399 else
1400 mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
Hannes Ederf8057b72008-12-26 00:04:26 -08001401 if (mem_ptr == NULL) {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001402 *(uint8_t *)data = 0;
1403 return -1;
1404 }
1405 addr = mem_ptr;
1406 addr += start & (PAGE_SIZE - 1);
1407 write_lock_irqsave(&adapter->adapter_lock, flags);
1408 }
1409
1410 switch (size) {
1411 case 1:
1412 *(uint8_t *)data = readb(addr);
1413 break;
1414 case 2:
1415 *(uint16_t *)data = readw(addr);
1416 break;
1417 case 4:
1418 *(uint32_t *)data = readl(addr);
1419 break;
1420 case 8:
1421 *(uint64_t *)data = readq(addr);
1422 break;
1423 default:
1424 ret = -1;
1425 break;
1426 }
1427 write_unlock_irqrestore(&adapter->adapter_lock, flags);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001428
1429 if (mem_ptr)
1430 iounmap(mem_ptr);
1431 return ret;
1432}
1433
1434static int
1435netxen_nic_pci_mem_write_direct(struct netxen_adapter *adapter, u64 off,
1436 void *data, int size)
1437{
1438 unsigned long flags;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001439 void __iomem *addr, *mem_ptr = NULL;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001440 int ret = 0;
1441 u64 start;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001442 unsigned long mem_base;
1443 unsigned long mem_page;
1444
1445 write_lock_irqsave(&adapter->adapter_lock, flags);
1446
1447 /*
1448 * If attempting to access unknown address or straddle hw windows,
1449 * do not access.
1450 */
1451 start = adapter->pci_set_window(adapter, off);
1452 if ((start == -1UL) ||
1453 (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
1454 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1455 printk(KERN_ERR "%s out of bound pci memory access. "
Andrew Morton11a859e2008-07-30 12:50:12 -07001456 "offset is 0x%llx\n", netxen_nic_driver_name,
1457 (unsigned long long)off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001458 return -1;
1459 }
1460
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001461 addr = pci_base_offset(adapter, start);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001462 if (!addr) {
1463 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1464 mem_base = pci_resource_start(adapter->pdev, 0);
1465 mem_page = start & PAGE_MASK;
1466 /* Map two pages whenever user tries to access addresses in two
1467 * consecutive pages.
1468 */
1469 if (mem_page != ((start + size - 1) & PAGE_MASK))
1470 mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
1471 else
1472 mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
Hannes Ederf8057b72008-12-26 00:04:26 -08001473 if (mem_ptr == NULL)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001474 return -1;
1475 addr = mem_ptr;
1476 addr += start & (PAGE_SIZE - 1);
1477 write_lock_irqsave(&adapter->adapter_lock, flags);
1478 }
1479
1480 switch (size) {
1481 case 1:
1482 writeb(*(uint8_t *)data, addr);
1483 break;
1484 case 2:
1485 writew(*(uint16_t *)data, addr);
1486 break;
1487 case 4:
1488 writel(*(uint32_t *)data, addr);
1489 break;
1490 case 8:
1491 writeq(*(uint64_t *)data, addr);
1492 break;
1493 default:
1494 ret = -1;
1495 break;
1496 }
1497 write_unlock_irqrestore(&adapter->adapter_lock, flags);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001498 if (mem_ptr)
1499 iounmap(mem_ptr);
1500 return ret;
1501}
1502
1503#define MAX_CTL_CHECK 1000
1504
1505int
1506netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
1507 u64 off, void *data, int size)
1508{
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001509 unsigned long flags;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001510 int i, j, ret = 0, loop, sz[2], off0;
1511 uint32_t temp;
1512 uint64_t off8, tmpw, word[2] = {0, 0};
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001513 void __iomem *mem_crb;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001514
1515 /*
1516 * If not MN, go check for MS or invalid.
1517 */
1518 if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
1519 return netxen_nic_pci_mem_write_direct(adapter,
1520 off, data, size);
1521
1522 off8 = off & 0xfffffff8;
1523 off0 = off & 0x7;
1524 sz[0] = (size < (8 - off0)) ? size : (8 - off0);
1525 sz[1] = size - sz[0];
1526 loop = ((off0 + size - 1) >> 3) + 1;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001527 mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001528
1529 if ((size != 8) || (off0 != 0)) {
1530 for (i = 0; i < loop; i++) {
1531 if (adapter->pci_mem_read(adapter,
1532 off8 + (i << 3), &word[i], 8))
1533 return -1;
1534 }
1535 }
1536
1537 switch (size) {
1538 case 1:
1539 tmpw = *((uint8_t *)data);
1540 break;
1541 case 2:
1542 tmpw = *((uint16_t *)data);
1543 break;
1544 case 4:
1545 tmpw = *((uint32_t *)data);
1546 break;
1547 case 8:
1548 default:
1549 tmpw = *((uint64_t *)data);
1550 break;
1551 }
1552 word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
1553 word[0] |= tmpw << (off0 * 8);
1554
1555 if (loop == 2) {
1556 word[1] &= ~(~0ULL << (sz[1] * 8));
1557 word[1] |= tmpw >> (sz[0] * 8);
1558 }
1559
1560 write_lock_irqsave(&adapter->adapter_lock, flags);
1561 netxen_nic_pci_change_crbwindow_128M(adapter, 0);
1562
1563 for (i = 0; i < loop; i++) {
1564 writel((uint32_t)(off8 + (i << 3)),
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001565 (mem_crb+MIU_TEST_AGT_ADDR_LO));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001566 writel(0,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001567 (mem_crb+MIU_TEST_AGT_ADDR_HI));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001568 writel(word[i] & 0xffffffff,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001569 (mem_crb+MIU_TEST_AGT_WRDATA_LO));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001570 writel((word[i] >> 32) & 0xffffffff,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001571 (mem_crb+MIU_TEST_AGT_WRDATA_HI));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001572 writel(MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001573 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001574 writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001575 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001576
1577 for (j = 0; j < MAX_CTL_CHECK; j++) {
1578 temp = readl(
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001579 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001580 if ((temp & MIU_TA_CTL_BUSY) == 0)
1581 break;
1582 }
1583
1584 if (j >= MAX_CTL_CHECK) {
Dhananjay Phadke39754f42009-02-17 20:27:02 -08001585 if (printk_ratelimit())
1586 dev_err(&adapter->pdev->dev,
1587 "failed to write through agent\n");
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001588 ret = -1;
1589 break;
1590 }
1591 }
1592
1593 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
1594 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1595 return ret;
1596}
1597
1598int
1599netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
1600 u64 off, void *data, int size)
1601{
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001602 unsigned long flags;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001603 int i, j = 0, k, start, end, loop, sz[2], off0[2];
1604 uint32_t temp;
1605 uint64_t off8, val, word[2] = {0, 0};
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001606 void __iomem *mem_crb;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001607
1608
1609 /*
1610 * If not MN, go check for MS or invalid.
1611 */
1612 if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
1613 return netxen_nic_pci_mem_read_direct(adapter, off, data, size);
1614
1615 off8 = off & 0xfffffff8;
1616 off0[0] = off & 0x7;
1617 off0[1] = 0;
1618 sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
1619 sz[1] = size - sz[0];
1620 loop = ((off0[0] + size - 1) >> 3) + 1;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001621 mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001622
1623 write_lock_irqsave(&adapter->adapter_lock, flags);
1624 netxen_nic_pci_change_crbwindow_128M(adapter, 0);
1625
1626 for (i = 0; i < loop; i++) {
1627 writel((uint32_t)(off8 + (i << 3)),
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001628 (mem_crb+MIU_TEST_AGT_ADDR_LO));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001629 writel(0,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001630 (mem_crb+MIU_TEST_AGT_ADDR_HI));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001631 writel(MIU_TA_CTL_ENABLE,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001632 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001633 writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001634 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001635
1636 for (j = 0; j < MAX_CTL_CHECK; j++) {
1637 temp = readl(
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001638 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001639 if ((temp & MIU_TA_CTL_BUSY) == 0)
1640 break;
1641 }
1642
1643 if (j >= MAX_CTL_CHECK) {
Dhananjay Phadke39754f42009-02-17 20:27:02 -08001644 if (printk_ratelimit())
1645 dev_err(&adapter->pdev->dev,
1646 "failed to read through agent\n");
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001647 break;
1648 }
1649
1650 start = off0[i] >> 2;
1651 end = (off0[i] + sz[i] - 1) >> 2;
1652 for (k = start; k <= end; k++) {
1653 word[i] |= ((uint64_t) readl(
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001654 (mem_crb +
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001655 MIU_TEST_AGT_RDDATA(k))) << (32*k));
1656 }
1657 }
1658
1659 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
1660 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1661
1662 if (j >= MAX_CTL_CHECK)
1663 return -1;
1664
1665 if (sz[0] == 8) {
1666 val = word[0];
1667 } else {
1668 val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
1669 ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
1670 }
1671
1672 switch (size) {
1673 case 1:
1674 *(uint8_t *)data = val;
1675 break;
1676 case 2:
1677 *(uint16_t *)data = val;
1678 break;
1679 case 4:
1680 *(uint32_t *)data = val;
1681 break;
1682 case 8:
1683 *(uint64_t *)data = val;
1684 break;
1685 }
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001686 return 0;
1687}
1688
1689int
1690netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
1691 u64 off, void *data, int size)
1692{
1693 int i, j, ret = 0, loop, sz[2], off0;
1694 uint32_t temp;
1695 uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
1696
1697 /*
1698 * If not MN, go check for MS or invalid.
1699 */
1700 if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
1701 mem_crb = NETXEN_CRB_QDR_NET;
1702 else {
1703 mem_crb = NETXEN_CRB_DDR_NET;
1704 if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
1705 return netxen_nic_pci_mem_write_direct(adapter,
1706 off, data, size);
1707 }
1708
1709 off8 = off & 0xfffffff8;
1710 off0 = off & 0x7;
1711 sz[0] = (size < (8 - off0)) ? size : (8 - off0);
1712 sz[1] = size - sz[0];
1713 loop = ((off0 + size - 1) >> 3) + 1;
1714
1715 if ((size != 8) || (off0 != 0)) {
1716 for (i = 0; i < loop; i++) {
1717 if (adapter->pci_mem_read(adapter, off8 + (i << 3),
1718 &word[i], 8))
1719 return -1;
1720 }
1721 }
1722
1723 switch (size) {
1724 case 1:
1725 tmpw = *((uint8_t *)data);
1726 break;
1727 case 2:
1728 tmpw = *((uint16_t *)data);
1729 break;
1730 case 4:
1731 tmpw = *((uint32_t *)data);
1732 break;
1733 case 8:
1734 default:
1735 tmpw = *((uint64_t *)data);
1736 break;
1737 }
1738
1739 word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
1740 word[0] |= tmpw << (off0 * 8);
1741
1742 if (loop == 2) {
1743 word[1] &= ~(~0ULL << (sz[1] * 8));
1744 word[1] |= tmpw >> (sz[0] * 8);
1745 }
1746
1747 /*
1748 * don't lock here - write_wx gets the lock if each time
1749 * write_lock_irqsave(&adapter->adapter_lock, flags);
1750 * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
1751 */
1752
1753 for (i = 0; i < loop; i++) {
1754 temp = off8 + (i << 3);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001755 NXWR32(adapter, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001756 temp = 0;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001757 NXWR32(adapter, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001758 temp = word[i] & 0xffffffff;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001759 NXWR32(adapter, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001760 temp = (word[i] >> 32) & 0xffffffff;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001761 NXWR32(adapter, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001762 temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001763 NXWR32(adapter, mem_crb+MIU_TEST_AGT_CTRL, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001764 temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001765 NXWR32(adapter, mem_crb+MIU_TEST_AGT_CTRL, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001766
1767 for (j = 0; j < MAX_CTL_CHECK; j++) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001768 temp = NXRD32(adapter, mem_crb + MIU_TEST_AGT_CTRL);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001769 if ((temp & MIU_TA_CTL_BUSY) == 0)
1770 break;
1771 }
1772
1773 if (j >= MAX_CTL_CHECK) {
Dhananjay Phadke39754f42009-02-17 20:27:02 -08001774 if (printk_ratelimit())
1775 dev_err(&adapter->pdev->dev,
1776 "failed to write through agent\n");
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001777 ret = -1;
1778 break;
1779 }
1780 }
1781
1782 /*
1783 * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
1784 * write_unlock_irqrestore(&adapter->adapter_lock, flags);
1785 */
1786 return ret;
1787}
1788
1789int
1790netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
1791 u64 off, void *data, int size)
1792{
1793 int i, j = 0, k, start, end, loop, sz[2], off0[2];
1794 uint32_t temp;
1795 uint64_t off8, val, mem_crb, word[2] = {0, 0};
1796
1797 /*
1798 * If not MN, go check for MS or invalid.
1799 */
1800
1801 if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
1802 mem_crb = NETXEN_CRB_QDR_NET;
1803 else {
1804 mem_crb = NETXEN_CRB_DDR_NET;
1805 if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
1806 return netxen_nic_pci_mem_read_direct(adapter,
1807 off, data, size);
1808 }
1809
1810 off8 = off & 0xfffffff8;
1811 off0[0] = off & 0x7;
1812 off0[1] = 0;
1813 sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
1814 sz[1] = size - sz[0];
1815 loop = ((off0[0] + size - 1) >> 3) + 1;
1816
1817 /*
1818 * don't lock here - write_wx gets the lock if each time
1819 * write_lock_irqsave(&adapter->adapter_lock, flags);
1820 * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
1821 */
1822
1823 for (i = 0; i < loop; i++) {
1824 temp = off8 + (i << 3);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001825 NXWR32(adapter, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001826 temp = 0;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001827 NXWR32(adapter, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001828 temp = MIU_TA_CTL_ENABLE;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001829 NXWR32(adapter, mem_crb + MIU_TEST_AGT_CTRL, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001830 temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001831 NXWR32(adapter, mem_crb + MIU_TEST_AGT_CTRL, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001832
1833 for (j = 0; j < MAX_CTL_CHECK; j++) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001834 temp = NXRD32(adapter, mem_crb + MIU_TEST_AGT_CTRL);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001835 if ((temp & MIU_TA_CTL_BUSY) == 0)
1836 break;
1837 }
1838
1839 if (j >= MAX_CTL_CHECK) {
Dhananjay Phadke39754f42009-02-17 20:27:02 -08001840 if (printk_ratelimit())
1841 dev_err(&adapter->pdev->dev,
1842 "failed to read through agent\n");
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001843 break;
1844 }
1845
1846 start = off0[i] >> 2;
1847 end = (off0[i] + sz[i] - 1) >> 2;
1848 for (k = start; k <= end; k++) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001849 temp = NXRD32(adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001850 mem_crb + MIU_TEST_AGT_RDDATA(k));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001851 word[i] |= ((uint64_t)temp << (32 * k));
1852 }
1853 }
1854
1855 /*
1856 * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
1857 * write_unlock_irqrestore(&adapter->adapter_lock, flags);
1858 */
1859
1860 if (j >= MAX_CTL_CHECK)
1861 return -1;
1862
1863 if (sz[0] == 8) {
1864 val = word[0];
1865 } else {
1866 val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
1867 ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
1868 }
1869
1870 switch (size) {
1871 case 1:
1872 *(uint8_t *)data = val;
1873 break;
1874 case 2:
1875 *(uint16_t *)data = val;
1876 break;
1877 case 4:
1878 *(uint32_t *)data = val;
1879 break;
1880 case 8:
1881 *(uint64_t *)data = val;
1882 break;
1883 }
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001884 return 0;
1885}
1886
1887/*
1888 * Note : only 32-bit writes!
1889 */
1890int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
1891 u64 off, u32 data)
1892{
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001893 NXWR32(adapter, off, data);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001894
1895 return 0;
1896}
1897
1898u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off)
1899{
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001900 return NXRD32(adapter, off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001901}
1902
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001903int netxen_nic_get_board_info(struct netxen_adapter *adapter)
1904{
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001905 int offset, board_type, magic, header_version;
1906 struct pci_dev *pdev = adapter->pdev;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001907
Dhananjay Phadke06db58c2009-08-05 07:34:08 +00001908 offset = NX_FW_MAGIC_OFFSET;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001909 if (netxen_rom_fast_read(adapter, offset, &magic))
1910 return -EIO;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001911
Dhananjay Phadke06db58c2009-08-05 07:34:08 +00001912 offset = NX_HDR_VERSION_OFFSET;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001913 if (netxen_rom_fast_read(adapter, offset, &header_version))
1914 return -EIO;
1915
1916 if (magic != NETXEN_BDINFO_MAGIC ||
1917 header_version != NETXEN_BDINFO_VERSION) {
1918 dev_err(&pdev->dev,
1919 "invalid board config, magic=%08x, version=%08x\n",
1920 magic, header_version);
1921 return -EIO;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001922 }
1923
Dhananjay Phadke06db58c2009-08-05 07:34:08 +00001924 offset = NX_BRDTYPE_OFFSET;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001925 if (netxen_rom_fast_read(adapter, offset, &board_type))
1926 return -EIO;
1927
1928 adapter->ahw.board_type = board_type;
1929
1930 if (board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001931 u32 gpio = NXRD32(adapter, NETXEN_ROMUSB_GLB_PAD_GPIO_I);
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001932 if ((gpio & 0x8000) == 0)
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001933 board_type = NETXEN_BRDTYPE_P3_10G_TP;
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001934 }
1935
Dhananjay Phadkee98e3352009-04-07 22:50:38 +00001936 switch (board_type) {
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001937 case NETXEN_BRDTYPE_P2_SB35_4G:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001938 adapter->ahw.port_type = NETXEN_NIC_GBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001939 break;
1940 case NETXEN_BRDTYPE_P2_SB31_10G:
1941 case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
1942 case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
1943 case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001944 case NETXEN_BRDTYPE_P3_HMEZ:
1945 case NETXEN_BRDTYPE_P3_XG_LOM:
1946 case NETXEN_BRDTYPE_P3_10G_CX4:
1947 case NETXEN_BRDTYPE_P3_10G_CX4_LP:
1948 case NETXEN_BRDTYPE_P3_IMEZ:
1949 case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
Dhananjay Phadkea70f9392008-08-01 03:14:56 -07001950 case NETXEN_BRDTYPE_P3_10G_SFP_CT:
1951 case NETXEN_BRDTYPE_P3_10G_SFP_QT:
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001952 case NETXEN_BRDTYPE_P3_10G_XFP:
1953 case NETXEN_BRDTYPE_P3_10000_BASE_T:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001954 adapter->ahw.port_type = NETXEN_NIC_XGBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001955 break;
1956 case NETXEN_BRDTYPE_P1_BD:
1957 case NETXEN_BRDTYPE_P1_SB:
1958 case NETXEN_BRDTYPE_P1_SMAX:
1959 case NETXEN_BRDTYPE_P1_SOCK:
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001960 case NETXEN_BRDTYPE_P3_REF_QG:
1961 case NETXEN_BRDTYPE_P3_4_GB:
1962 case NETXEN_BRDTYPE_P3_4_GB_MM:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001963 adapter->ahw.port_type = NETXEN_NIC_GBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001964 break;
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001965 case NETXEN_BRDTYPE_P3_10G_TP:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001966 adapter->ahw.port_type = (adapter->portnum < 2) ?
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001967 NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
1968 break;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001969 default:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001970 dev_err(&pdev->dev, "unknown board type %x\n", board_type);
1971 adapter->ahw.port_type = NETXEN_NIC_XGBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001972 break;
1973 }
1974
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001975 return 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001976}
1977
1978/* NIU access sections */
1979
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001980int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001981{
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001982 new_mtu += MTU_FUDGE_FACTOR;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001983 NXWR32(adapter, NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
Dhananjay Phadke3276fba2008-06-15 22:59:44 -07001984 new_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001985 return 0;
1986}
1987
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001988int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001989{
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001990 new_mtu += MTU_FUDGE_FACTOR;
Dhananjay Phadke3276fba2008-06-15 22:59:44 -07001991 if (adapter->physical_port == 0)
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001992 NXWR32(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE, new_mtu);
Jeff Garzik47906542007-11-23 21:23:36 -05001993 else
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001994 NXWR32(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE, new_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001995 return 0;
1996}
1997
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001998void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001999{
Al Viroa608ab92007-01-02 10:39:10 +00002000 __u32 status;
2001 __u32 autoneg;
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07002002 __u32 port_mode;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002003
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08002004 if (!netif_carrier_ok(adapter->netdev)) {
2005 adapter->link_speed = 0;
2006 adapter->link_duplex = -1;
2007 adapter->link_autoneg = AUTONEG_ENABLE;
2008 return;
2009 }
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07002010
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002011 if (adapter->ahw.port_type == NETXEN_NIC_GBE) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00002012 port_mode = NXRD32(adapter, NETXEN_PORT_MODE_ADDR);
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07002013 if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
2014 adapter->link_speed = SPEED_1000;
2015 adapter->link_duplex = DUPLEX_FULL;
2016 adapter->link_autoneg = AUTONEG_DISABLE;
2017 return;
2018 }
2019
Amit S. Kale80922fb2006-12-04 09:18:00 -08002020 if (adapter->phy_read
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07002021 && adapter->phy_read(adapter,
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002022 NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
2023 &status) == 0) {
2024 if (netxen_get_phy_link(status)) {
2025 switch (netxen_get_phy_speed(status)) {
2026 case 0:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002027 adapter->link_speed = SPEED_10;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002028 break;
2029 case 1:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002030 adapter->link_speed = SPEED_100;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002031 break;
2032 case 2:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002033 adapter->link_speed = SPEED_1000;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002034 break;
2035 default:
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08002036 adapter->link_speed = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002037 break;
2038 }
2039 switch (netxen_get_phy_duplex(status)) {
2040 case 0:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002041 adapter->link_duplex = DUPLEX_HALF;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002042 break;
2043 case 1:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002044 adapter->link_duplex = DUPLEX_FULL;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002045 break;
2046 default:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002047 adapter->link_duplex = -1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002048 break;
2049 }
Amit S. Kale80922fb2006-12-04 09:18:00 -08002050 if (adapter->phy_read
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07002051 && adapter->phy_read(adapter,
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002052 NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
Amit S. Kaleed25ffa2006-12-04 09:23:25 -08002053 &autoneg) != 0)
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002054 adapter->link_autoneg = autoneg;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002055 } else
2056 goto link_down;
2057 } else {
2058 link_down:
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08002059 adapter->link_speed = 0;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002060 adapter->link_duplex = -1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002061 }
2062 }
2063}
2064
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002065void netxen_nic_get_firmware_info(struct netxen_adapter *adapter)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002066{
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002067 u32 fw_major, fw_minor, fw_build;
Amit S. Kalecb8011a2006-11-29 09:00:10 -08002068 char brd_name[NETXEN_MAX_SHORT_NAME];
Harvey Harrison8d748492008-04-22 11:48:35 -07002069 char serial_num[32];
Dhananjay Phadke06db58c2009-08-05 07:34:08 +00002070 int i, offset, val;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08002071 int *ptr32;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002072 struct pci_dev *pdev = adapter->pdev;
Harvey Harrison8d748492008-04-22 11:48:35 -07002073
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002074 adapter->driver_mismatch = 0;
2075
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08002076 ptr32 = (int *)&serial_num;
Dhananjay Phadke06db58c2009-08-05 07:34:08 +00002077 offset = NX_FW_SERIAL_NUM_OFFSET;
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002078 for (i = 0; i < 8; i++) {
Dhananjay Phadke06db58c2009-08-05 07:34:08 +00002079 if (netxen_rom_fast_read(adapter, offset, &val) == -1) {
Dhananjay Phadkefbb52f22009-03-13 14:52:01 +00002080 dev_err(&pdev->dev, "error reading board info\n");
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002081 adapter->driver_mismatch = 1;
2082 return;
2083 }
Dhananjay Phadkefbb52f22009-03-13 14:52:01 +00002084 ptr32[i] = cpu_to_le32(val);
Dhananjay Phadke06db58c2009-08-05 07:34:08 +00002085 offset += sizeof(u32);
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002086 }
2087
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00002088 fw_major = NXRD32(adapter, NETXEN_FW_VERSION_MAJOR);
2089 fw_minor = NXRD32(adapter, NETXEN_FW_VERSION_MINOR);
2090 fw_build = NXRD32(adapter, NETXEN_FW_VERSION_SUB);
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002091
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002092 adapter->fw_version = NETXEN_VERSION_CODE(fw_major, fw_minor, fw_build);
Dhananjay Phadke29566402008-07-21 19:44:04 -07002093
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002094 if (adapter->portnum == 0) {
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002095 get_brd_name_by_type(adapter->ahw.board_type, brd_name);
Amit S. Kalecb8011a2006-11-29 09:00:10 -08002096
Dhananjay Phadke11d89d62008-08-08 00:08:45 -07002097 printk(KERN_INFO "NetXen %s Board S/N %s Chip rev 0x%x\n",
2098 brd_name, serial_num, adapter->ahw.revision_id);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002099 }
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002100
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002101 if (adapter->fw_version < NETXEN_VERSION_CODE(3, 4, 216)) {
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002102 adapter->driver_mismatch = 1;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002103 dev_warn(&pdev->dev, "firmware version %d.%d.%d unsupported\n",
Dhananjay Phadke58735562008-07-21 19:44:10 -07002104 fw_major, fw_minor, fw_build);
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002105 return;
2106 }
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002107
2108 dev_info(&pdev->dev, "firmware version %d.%d.%d\n",
2109 fw_major, fw_minor, fw_build);
2110
2111 if (NX_IS_REVISION_P3(adapter->ahw.revision_id)) {
Dhananjay Phadked1733462009-06-17 17:27:24 +00002112 i = NXRD32(adapter, NETXEN_SRE_MISC);
2113 adapter->ahw.cut_through = (i & 0x8000) ? 1 : 0;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002114 dev_info(&pdev->dev, "firmware running in %s mode\n",
2115 adapter->ahw.cut_through ? "cut-through" : "legacy");
2116 }
Dhananjay Phadke68b3cae2009-07-26 20:07:36 +00002117
2118 if (adapter->fw_version >= NETXEN_VERSION_CODE(4, 0, 222))
2119 adapter->capabilities = NXRD32(adapter, CRB_FW_CAPABILITIES_1);
Narender Kumar1bb482f2009-08-23 08:35:09 +00002120
2121 adapter->flags &= ~NETXEN_NIC_LRO_ENABLED;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002122}
2123
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00002124int
2125netxen_nic_wol_supported(struct netxen_adapter *adapter)
2126{
2127 u32 wol_cfg;
2128
2129 if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
2130 return 0;
2131
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00002132 wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG_NV);
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00002133 if (wol_cfg & (1UL << adapter->portnum)) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00002134 wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG);
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00002135 if (wol_cfg & (1 << adapter->portnum))
2136 return 1;
2137 }
2138
2139 return 0;
2140}