blob: cab69605d1fd4f827f73c5e722e1c0460073d812 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
55 AHCI_PCI_BAR = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090056};
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
Tejun Heo441577e2010-03-29 10:32:39 +090058enum board_ids {
59 /* board IDs by feature in alphabetical order */
60 board_ahci,
61 board_ahci_ign_iferr,
62 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020063 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090064
65 /* board IDs for specific chipsets in alphabetical order */
66 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090067 board_ahci_mcp77,
68 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090069 board_ahci_mv,
70 board_ahci_sb600,
71 board_ahci_sb700, /* for SB700 and SB800 */
72 board_ahci_vt8251,
73
74 /* aliases */
75 board_ahci_mcp_linux = board_ahci_mcp65,
76 board_ahci_mcp67 = board_ahci_mcp65,
77 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090078 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070079};
80
Jeff Garzik2dcb4072007-10-19 06:42:56 -040081static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Shane Huangbd172432008-06-10 15:52:04 +080082static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
83 unsigned long deadline);
Tejun Heoa1efdab2008-03-25 12:22:50 +090084static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
85 unsigned long deadline);
86static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
87 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090088#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090089static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
90static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090091#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
Tejun Heofad16e72010-09-21 09:25:48 +020093static struct scsi_host_template ahci_sht = {
94 AHCI_SHT("ahci"),
95};
96
Tejun Heo029cfd62008-03-25 12:22:49 +090097static struct ata_port_operations ahci_vt8251_ops = {
98 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +090099 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900100};
101
Tejun Heo029cfd62008-03-25 12:22:49 +0900102static struct ata_port_operations ahci_p5wdh_ops = {
103 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900104 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900105};
106
Shane Huangbd172432008-06-10 15:52:04 +0800107static struct ata_port_operations ahci_sb600_ops = {
108 .inherits = &ahci_ops,
109 .softreset = ahci_sb600_softreset,
110 .pmp_softreset = ahci_sb600_softreset,
111};
112
Tejun Heo417a1a62007-09-23 13:19:55 +0900113#define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
114
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100115static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900116 /* by features */
Jeff Garzik4da646b2009-04-08 02:00:13 -0400117 [board_ahci] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900119 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100120 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400121 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122 .port_ops = &ahci_ops,
123 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400124 [board_ahci_ign_iferr] =
Tejun Heo41669552006-11-29 11:33:14 +0900125 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900126 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
127 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100128 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400129 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900130 .port_ops = &ahci_ops,
131 },
Tejun Heo441577e2010-03-29 10:32:39 +0900132 [board_ahci_nosntf] =
133 {
134 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
135 .flags = AHCI_FLAG_COMMON,
136 .pio_mask = ATA_PIO4,
137 .udma_mask = ATA_UDMA6,
138 .port_ops = &ahci_ops,
139 },
Tejun Heo5f173102010-07-24 16:53:48 +0200140 [board_ahci_yes_fbs] =
141 {
142 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
143 .flags = AHCI_FLAG_COMMON,
144 .pio_mask = ATA_PIO4,
145 .udma_mask = ATA_UDMA6,
146 .port_ops = &ahci_ops,
147 },
Tejun Heo441577e2010-03-29 10:32:39 +0900148 /* by chipsets */
149 [board_ahci_mcp65] =
150 {
Tejun Heo83f2b962010-03-30 10:28:32 +0900151 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
152 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100153 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900154 .pio_mask = ATA_PIO4,
155 .udma_mask = ATA_UDMA6,
156 .port_ops = &ahci_ops,
157 },
158 [board_ahci_mcp77] =
159 {
160 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
161 .flags = AHCI_FLAG_COMMON,
162 .pio_mask = ATA_PIO4,
163 .udma_mask = ATA_UDMA6,
164 .port_ops = &ahci_ops,
165 },
166 [board_ahci_mcp89] =
167 {
168 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900169 .flags = AHCI_FLAG_COMMON,
170 .pio_mask = ATA_PIO4,
171 .udma_mask = ATA_UDMA6,
172 .port_ops = &ahci_ops,
173 },
174 [board_ahci_mv] =
175 {
176 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
177 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300178 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900179 .pio_mask = ATA_PIO4,
180 .udma_mask = ATA_UDMA6,
181 .port_ops = &ahci_ops,
182 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400183 [board_ahci_sb600] =
Conke Hu55a61602007-03-27 18:33:05 +0800184 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900185 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900186 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
187 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900188 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100189 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400190 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800191 .port_ops = &ahci_sb600_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800192 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400193 [board_ahci_sb700] = /* for SB700 and SB800 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800194 {
Shane Huangbd172432008-06-10 15:52:04 +0800195 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800196 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100197 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800198 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800199 .port_ops = &ahci_sb600_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800200 },
Tejun Heo441577e2010-03-29 10:32:39 +0900201 [board_ahci_vt8251] =
Tejun Heoe297d992008-06-10 00:13:04 +0900202 {
Tejun Heo441577e2010-03-29 10:32:39 +0900203 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900204 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100205 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900206 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900207 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800208 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209};
210
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500211static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400212 /* Intel */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400213 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
214 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
215 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
216 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
217 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900218 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400219 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
220 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
221 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
222 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900223 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800224 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900225 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
226 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
227 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
228 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
229 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
230 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
231 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
232 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
233 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
234 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
235 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
236 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
237 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
238 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
239 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400240 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
241 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800242 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500243 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800244 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500245 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
246 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700247 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700248 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500249 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700250 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700251 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500252 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800253 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
254 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
255 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
256 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
257 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
258 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700259 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
260 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
261 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800262 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800263 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700264 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
265 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
266 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
267 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
268 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
269 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasleycaebafff2011-07-14 16:50:49 -0700270 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400271
Tejun Heoe34bb372007-02-26 20:24:03 +0900272 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
273 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
274 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400275
276 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800277 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800278 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
279 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
280 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
281 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
282 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
283 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400284
Shane Huange2dd90b2009-07-29 11:34:49 +0800285 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800286 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huange2dd90b2009-07-29 11:34:49 +0800287 /* AMD is using RAID class only for ahci controllers */
288 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
289 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
290
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400291 /* VIA */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400292 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900293 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400294
295 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900296 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
297 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
298 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
299 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
300 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
301 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
302 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
303 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900304 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
305 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
306 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
307 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
308 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
309 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
310 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
311 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
312 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
313 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
314 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
315 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
316 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
317 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
318 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
319 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
320 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
321 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
322 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
323 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
324 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
325 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
326 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
327 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
328 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
329 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
330 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
331 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
332 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
333 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
334 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
335 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
336 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
337 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
338 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
339 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
340 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
341 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
342 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
343 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
344 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
345 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
346 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
347 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
348 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
349 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
350 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
351 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
352 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
353 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
354 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
355 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
356 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
357 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
358 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
359 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
360 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
361 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
362 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
363 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
364 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
365 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
366 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
367 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
368 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
369 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
370 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
371 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
372 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
373 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
374 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
375 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
376 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
377 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
378 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
379 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400380
Jeff Garzik95916ed2006-07-29 04:10:14 -0400381 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900382 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
383 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
384 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400385
Jeff Garzikcd70c262007-07-08 02:29:42 -0400386 /* Marvell */
387 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100388 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Tejun Heo5f173102010-07-24 16:53:48 +0200389 { PCI_DEVICE(0x1b4b, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500390 .class = PCI_CLASS_STORAGE_SATA_AHCI,
391 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200392 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Per Jessen467b41c2011-02-08 13:54:32 +0100393 { PCI_DEVICE(0x1b4b, 0x9125),
394 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Tejun Heo50be5e32010-11-29 15:57:14 +0100395 { PCI_DEVICE(0x1b4b, 0x91a3),
396 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400397
Mark Nelsonc77a0362008-10-23 14:08:16 +1100398 /* Promise */
399 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
400
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500401 /* Generic, PCI class code for AHCI */
402 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500403 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500404
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 { } /* terminate list */
406};
407
408
409static struct pci_driver ahci_pci_driver = {
410 .name = DRV_NAME,
411 .id_table = ahci_pci_tbl,
412 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900413 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900414#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900415 .suspend = ahci_pci_device_suspend,
416 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900417#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418};
419
Alan Cox5b66c822008-09-03 14:48:34 +0100420#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
421static int marvell_enable;
422#else
423static int marvell_enable = 1;
424#endif
425module_param(marvell_enable, int, 0644);
426MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
427
428
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300429static void ahci_pci_save_initial_config(struct pci_dev *pdev,
430 struct ahci_host_priv *hpriv)
431{
432 unsigned int force_port_map = 0;
433 unsigned int mask_port_map = 0;
434
435 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
436 dev_info(&pdev->dev, "JMB361 has only one port\n");
437 force_port_map = 1;
438 }
439
440 /*
441 * Temporary Marvell 6145 hack: PATA port presence
442 * is asserted through the standard AHCI port
443 * presence register, as bit 4 (counting from 0)
444 */
445 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
446 if (pdev->device == 0x6121)
447 mask_port_map = 0x3;
448 else
449 mask_port_map = 0xf;
450 dev_info(&pdev->dev,
451 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
452 }
453
Anton Vorontsov1d513352010-03-03 20:17:37 +0300454 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
455 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300456}
457
Anton Vorontsov33030402010-03-03 20:17:39 +0300458static int ahci_pci_reset_controller(struct ata_host *host)
459{
460 struct pci_dev *pdev = to_pci_dev(host->dev);
461
462 ahci_reset_controller(host);
463
Tejun Heod91542c2006-07-26 15:59:26 +0900464 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300465 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900466 u16 tmp16;
467
468 /* configure PCS */
469 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900470 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
471 tmp16 |= hpriv->port_map;
472 pci_write_config_word(pdev, 0x92, tmp16);
473 }
Tejun Heod91542c2006-07-26 15:59:26 +0900474 }
475
476 return 0;
477}
478
Anton Vorontsov781d6552010-03-03 20:17:42 +0300479static void ahci_pci_init_controller(struct ata_host *host)
480{
481 struct ahci_host_priv *hpriv = host->private_data;
482 struct pci_dev *pdev = to_pci_dev(host->dev);
483 void __iomem *port_mmio;
484 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100485 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900486
Tejun Heo417a1a62007-09-23 13:19:55 +0900487 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100488 if (pdev->device == 0x6121)
489 mv = 2;
490 else
491 mv = 4;
492 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400493
494 writel(0, port_mmio + PORT_IRQ_MASK);
495
496 /* clear port IRQ */
497 tmp = readl(port_mmio + PORT_IRQ_STAT);
498 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
499 if (tmp)
500 writel(tmp, port_mmio + PORT_IRQ_STAT);
501 }
502
Anton Vorontsov781d6552010-03-03 20:17:42 +0300503 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900504}
505
Shane Huangbd172432008-06-10 15:52:04 +0800506static int ahci_sb600_check_ready(struct ata_link *link)
507{
508 void __iomem *port_mmio = ahci_port_base(link->ap);
509 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
510 u32 irq_status = readl(port_mmio + PORT_IRQ_STAT);
511
512 /*
513 * There is no need to check TFDATA if BAD PMP is found due to HW bug,
514 * which can save timeout delay.
515 */
516 if (irq_status & PORT_IRQ_BAD_PMP)
517 return -EIO;
518
519 return ata_check_ready(status);
520}
521
522static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
523 unsigned long deadline)
524{
525 struct ata_port *ap = link->ap;
526 void __iomem *port_mmio = ahci_port_base(ap);
527 int pmp = sata_srst_pmp(link);
528 int rc;
529 u32 irq_sts;
530
531 DPRINTK("ENTER\n");
532
533 rc = ahci_do_softreset(link, class, pmp, deadline,
534 ahci_sb600_check_ready);
535
536 /*
537 * Soft reset fails on some ATI chips with IPMS set when PMP
538 * is enabled but SATA HDD/ODD is connected to SATA port,
539 * do soft reset again to port 0.
540 */
541 if (rc == -EIO) {
542 irq_sts = readl(port_mmio + PORT_IRQ_STAT);
543 if (irq_sts & PORT_IRQ_BAD_PMP) {
544 ata_link_printk(link, KERN_WARNING,
Shane Huangb6931c12009-08-05 10:10:41 +0800545 "applying SB600 PMP SRST workaround "
546 "and retrying\n");
Shane Huangbd172432008-06-10 15:52:04 +0800547 rc = ahci_do_softreset(link, class, 0, deadline,
548 ahci_check_ready);
549 }
550 }
551
552 return rc;
553}
554
Tejun Heocc0680a2007-08-06 18:36:23 +0900555static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900556 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900557{
Tejun Heocc0680a2007-08-06 18:36:23 +0900558 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +0900559 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900560 int rc;
561
562 DPRINTK("ENTER\n");
563
Tejun Heo4447d352007-04-17 23:44:08 +0900564 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900565
Tejun Heocc0680a2007-08-06 18:36:23 +0900566 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900567 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900568
Tejun Heo4447d352007-04-17 23:44:08 +0900569 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900570
571 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
572
573 /* vt8251 doesn't clear BSY on signature FIS reception,
574 * request follow-up softreset.
575 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900576 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900577}
578
Tejun Heoedc93052007-10-25 14:59:16 +0900579static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
580 unsigned long deadline)
581{
582 struct ata_port *ap = link->ap;
583 struct ahci_port_priv *pp = ap->private_data;
584 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
585 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900586 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900587 int rc;
588
589 ahci_stop_engine(ap);
590
591 /* clear D2H reception area to properly wait for D2H FIS */
592 ata_tf_init(link->device, &tf);
593 tf.command = 0x80;
594 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
595
596 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900597 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900598
599 ahci_start_engine(ap);
600
Tejun Heoedc93052007-10-25 14:59:16 +0900601 /* The pseudo configuration device on SIMG4726 attached to
602 * ASUS P5W-DH Deluxe doesn't send signature FIS after
603 * hardreset if no device is attached to the first downstream
604 * port && the pseudo device locks up on SRST w/ PMP==0. To
605 * work around this, wait for !BSY only briefly. If BSY isn't
606 * cleared, perform CLO and proceed to IDENTIFY (achieved by
607 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
608 *
609 * Wait for two seconds. Devices attached to downstream port
610 * which can't process the following IDENTIFY after this will
611 * have to be reset again. For most cases, this should
612 * suffice while making probing snappish enough.
613 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900614 if (online) {
615 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
616 ahci_check_ready);
617 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800618 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900619 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900620 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900621}
622
Tejun Heo438ac6d2007-03-02 17:31:26 +0900623#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900624static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
625{
Jeff Garzikcca39742006-08-24 03:19:22 -0400626 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900627 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300628 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900629 u32 ctl;
630
Tejun Heo9b10ae82009-05-30 20:50:12 +0900631 if (mesg.event & PM_EVENT_SUSPEND &&
632 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
633 dev_printk(KERN_ERR, &pdev->dev,
634 "BIOS update required for suspend/resume\n");
635 return -EIO;
636 }
637
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100638 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900639 /* AHCI spec rev1.1 section 8.3.3:
640 * Software must disable interrupts prior to requesting a
641 * transition of the HBA to D3 state.
642 */
643 ctl = readl(mmio + HOST_CTL);
644 ctl &= ~HOST_IRQ_EN;
645 writel(ctl, mmio + HOST_CTL);
646 readl(mmio + HOST_CTL); /* flush */
647 }
648
649 return ata_pci_device_suspend(pdev, mesg);
650}
651
652static int ahci_pci_device_resume(struct pci_dev *pdev)
653{
Jeff Garzikcca39742006-08-24 03:19:22 -0400654 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +0900655 int rc;
656
Tejun Heo553c4aa2006-12-26 19:39:50 +0900657 rc = ata_pci_device_do_resume(pdev);
658 if (rc)
659 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900660
661 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300662 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900663 if (rc)
664 return rc;
665
Anton Vorontsov781d6552010-03-03 20:17:42 +0300666 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900667 }
668
Jeff Garzikcca39742006-08-24 03:19:22 -0400669 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900670
671 return 0;
672}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900673#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900674
Tejun Heo4447d352007-04-17 23:44:08 +0900675static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700680 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
681 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700683 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500685 dev_printk(KERN_ERR, &pdev->dev,
686 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 return rc;
688 }
689 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700691 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500693 dev_printk(KERN_ERR, &pdev->dev,
694 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 return rc;
696 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700697 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500699 dev_printk(KERN_ERR, &pdev->dev,
700 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 return rc;
702 }
703 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 return 0;
705}
706
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300707static void ahci_pci_print_info(struct ata_host *host)
708{
709 struct pci_dev *pdev = to_pci_dev(host->dev);
710 u16 cc;
711 const char *scc_s;
712
713 pci_read_config_word(pdev, 0x0a, &cc);
714 if (cc == PCI_CLASS_STORAGE_IDE)
715 scc_s = "IDE";
716 else if (cc == PCI_CLASS_STORAGE_SATA)
717 scc_s = "SATA";
718 else if (cc == PCI_CLASS_STORAGE_RAID)
719 scc_s = "RAID";
720 else
721 scc_s = "unknown";
722
723 ahci_print_info(host, scc_s);
724}
725
Tejun Heoedc93052007-10-25 14:59:16 +0900726/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
727 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
728 * support PMP and the 4726 either directly exports the device
729 * attached to the first downstream port or acts as a hardware storage
730 * controller and emulate a single ATA device (can be RAID 0/1 or some
731 * other configuration).
732 *
733 * When there's no device attached to the first downstream port of the
734 * 4726, "Config Disk" appears, which is a pseudo ATA device to
735 * configure the 4726. However, ATA emulation of the device is very
736 * lame. It doesn't send signature D2H Reg FIS after the initial
737 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
738 *
739 * The following function works around the problem by always using
740 * hardreset on the port and not depending on receiving signature FIS
741 * afterward. If signature FIS isn't received soon, ATA class is
742 * assumed without follow-up softreset.
743 */
744static void ahci_p5wdh_workaround(struct ata_host *host)
745{
746 static struct dmi_system_id sysids[] = {
747 {
748 .ident = "P5W DH Deluxe",
749 .matches = {
750 DMI_MATCH(DMI_SYS_VENDOR,
751 "ASUSTEK COMPUTER INC"),
752 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
753 },
754 },
755 { }
756 };
757 struct pci_dev *pdev = to_pci_dev(host->dev);
758
759 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
760 dmi_check_system(sysids)) {
761 struct ata_port *ap = host->ports[1];
762
763 dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH "
764 "Deluxe on-board SIMG4726 workaround\n");
765
766 ap->ops = &ahci_p5wdh_ops;
767 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
768 }
769}
770
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900771/* only some SB600 ahci controllers can do 64bit DMA */
772static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800773{
774 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900775 /*
776 * The oldest version known to be broken is 0901 and
777 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900778 * Enable 64bit DMA on 1501 and anything newer.
779 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900780 * Please read bko#9412 for more info.
781 */
Shane Huang58a09b32009-05-27 15:04:43 +0800782 {
783 .ident = "ASUS M2A-VM",
784 .matches = {
785 DMI_MATCH(DMI_BOARD_VENDOR,
786 "ASUSTeK Computer INC."),
787 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
788 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900789 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800790 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100791 /*
792 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
793 * support 64bit DMA.
794 *
795 * BIOS versions earlier than 1.5 had the Manufacturer DMI
796 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
797 * This spelling mistake was fixed in BIOS version 1.5, so
798 * 1.5 and later have the Manufacturer as
799 * "MICRO-STAR INTERNATIONAL CO.,LTD".
800 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
801 *
802 * BIOS versions earlier than 1.9 had a Board Product Name
803 * DMI field of "MS-7376". This was changed to be
804 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
805 * match on DMI_BOARD_NAME of "MS-7376".
806 */
807 {
808 .ident = "MSI K9A2 Platinum",
809 .matches = {
810 DMI_MATCH(DMI_BOARD_VENDOR,
811 "MICRO-STAR INTER"),
812 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
813 },
814 },
Shane Huang58a09b32009-05-27 15:04:43 +0800815 { }
816 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900817 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900818 int year, month, date;
819 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800820
Tejun Heo03d783b2009-08-16 21:04:02 +0900821 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800822 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900823 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800824 return false;
825
Mark Nelsone65cc192009-11-03 20:06:48 +1100826 if (!match->driver_data)
827 goto enable_64bit;
828
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900829 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
830 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800831
Mark Nelsone65cc192009-11-03 20:06:48 +1100832 if (strcmp(buf, match->driver_data) >= 0)
833 goto enable_64bit;
834 else {
Tejun Heo03d783b2009-08-16 21:04:02 +0900835 dev_printk(KERN_WARNING, &pdev->dev, "%s: BIOS too old, "
836 "forcing 32bit DMA, update BIOS\n", match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900837 return false;
838 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100839
840enable_64bit:
841 dev_printk(KERN_WARNING, &pdev->dev, "%s: enabling 64bit DMA\n",
842 match->ident);
843 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800844}
845
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100846static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
847{
848 static const struct dmi_system_id broken_systems[] = {
849 {
850 .ident = "HP Compaq nx6310",
851 .matches = {
852 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
853 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
854 },
855 /* PCI slot number of the controller */
856 .driver_data = (void *)0x1FUL,
857 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100858 {
859 .ident = "HP Compaq 6720s",
860 .matches = {
861 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
862 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
863 },
864 /* PCI slot number of the controller */
865 .driver_data = (void *)0x1FUL,
866 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100867
868 { } /* terminate list */
869 };
870 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
871
872 if (dmi) {
873 unsigned long slot = (unsigned long)dmi->driver_data;
874 /* apply the quirk only to on-board controllers */
875 return slot == PCI_SLOT(pdev->devfn);
876 }
877
878 return false;
879}
880
Tejun Heo9b10ae82009-05-30 20:50:12 +0900881static bool ahci_broken_suspend(struct pci_dev *pdev)
882{
883 static const struct dmi_system_id sysids[] = {
884 /*
885 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
886 * to the harddisk doesn't become online after
887 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900888 *
889 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
890 *
891 * Use dates instead of versions to match as HP is
892 * apparently recycling both product and version
893 * strings.
894 *
895 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +0900896 */
897 {
898 .ident = "dv4",
899 .matches = {
900 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
901 DMI_MATCH(DMI_PRODUCT_NAME,
902 "HP Pavilion dv4 Notebook PC"),
903 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900904 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900905 },
906 {
907 .ident = "dv5",
908 .matches = {
909 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
910 DMI_MATCH(DMI_PRODUCT_NAME,
911 "HP Pavilion dv5 Notebook PC"),
912 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900913 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900914 },
915 {
916 .ident = "dv6",
917 .matches = {
918 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
919 DMI_MATCH(DMI_PRODUCT_NAME,
920 "HP Pavilion dv6 Notebook PC"),
921 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900922 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900923 },
924 {
925 .ident = "HDX18",
926 .matches = {
927 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
928 DMI_MATCH(DMI_PRODUCT_NAME,
929 "HP HDX18 Notebook PC"),
930 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900931 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900932 },
Tejun Heocedc9bf2010-01-28 16:04:15 +0900933 /*
934 * Acer eMachines G725 has the same problem. BIOS
935 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300936 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +0900937 * that we don't have much idea about. For now,
938 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +0900939 *
940 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +0900941 */
942 {
943 .ident = "G725",
944 .matches = {
945 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
946 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
947 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900948 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +0900949 },
Tejun Heo9b10ae82009-05-30 20:50:12 +0900950 { } /* terminate list */
951 };
952 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +0900953 int year, month, date;
954 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +0900955
956 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
957 return false;
958
Tejun Heo9deb3432010-03-16 09:50:26 +0900959 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
960 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900961
Tejun Heo9deb3432010-03-16 09:50:26 +0900962 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +0900963}
964
Tejun Heo55946392009-08-04 14:30:08 +0900965static bool ahci_broken_online(struct pci_dev *pdev)
966{
967#define ENCODE_BUSDEVFN(bus, slot, func) \
968 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
969 static const struct dmi_system_id sysids[] = {
970 /*
971 * There are several gigabyte boards which use
972 * SIMG5723s configured as hardware RAID. Certain
973 * 5723 firmware revisions shipped there keep the link
974 * online but fail to answer properly to SRST or
975 * IDENTIFY when no device is attached downstream
976 * causing libata to retry quite a few times leading
977 * to excessive detection delay.
978 *
979 * As these firmwares respond to the second reset try
980 * with invalid device signature, considering unknown
981 * sig as offline works around the problem acceptably.
982 */
983 {
984 .ident = "EP45-DQ6",
985 .matches = {
986 DMI_MATCH(DMI_BOARD_VENDOR,
987 "Gigabyte Technology Co., Ltd."),
988 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
989 },
990 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
991 },
992 {
993 .ident = "EP45-DS5",
994 .matches = {
995 DMI_MATCH(DMI_BOARD_VENDOR,
996 "Gigabyte Technology Co., Ltd."),
997 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
998 },
999 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1000 },
1001 { } /* terminate list */
1002 };
1003#undef ENCODE_BUSDEVFN
1004 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1005 unsigned int val;
1006
1007 if (!dmi)
1008 return false;
1009
1010 val = (unsigned long)dmi->driver_data;
1011
1012 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1013}
1014
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001015#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001016static void ahci_gtf_filter_workaround(struct ata_host *host)
1017{
1018 static const struct dmi_system_id sysids[] = {
1019 /*
1020 * Aspire 3810T issues a bunch of SATA enable commands
1021 * via _GTF including an invalid one and one which is
1022 * rejected by the device. Among the successful ones
1023 * is FPDMA non-zero offset enable which when enabled
1024 * only on the drive side leads to NCQ command
1025 * failures. Filter it out.
1026 */
1027 {
1028 .ident = "Aspire 3810T",
1029 .matches = {
1030 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1031 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1032 },
1033 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1034 },
1035 { }
1036 };
1037 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1038 unsigned int filter;
1039 int i;
1040
1041 if (!dmi)
1042 return;
1043
1044 filter = (unsigned long)dmi->driver_data;
1045 dev_printk(KERN_INFO, host->dev,
1046 "applying extra ACPI _GTF filter 0x%x for %s\n",
1047 filter, dmi->ident);
1048
1049 for (i = 0; i < host->n_ports; i++) {
1050 struct ata_port *ap = host->ports[i];
1051 struct ata_link *link;
1052 struct ata_device *dev;
1053
1054 ata_for_each_link(link, ap, EDGE)
1055 ata_for_each_dev(dev, link, ALL)
1056 dev->gtf_filter |= filter;
1057 }
1058}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001059#else
1060static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1061{}
1062#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001063
Tejun Heo24dc5f32007-01-20 16:00:28 +09001064static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065{
1066 static int printed_version;
Tejun Heoe297d992008-06-10 00:13:04 +09001067 unsigned int board_id = ent->driver_data;
1068 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001069 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001070 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001072 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09001073 int n_ports, i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074
1075 VPRINTK("ENTER\n");
1076
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001077 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001078
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001080 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081
Alan Cox5b66c822008-09-03 14:48:34 +01001082 /* The AHCI driver can only drive the SATA ports, the PATA driver
1083 can drive them all so if both drivers are selected make sure
1084 AHCI stays out of the way */
1085 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1086 return -ENODEV;
1087
Tejun Heoc6353b42010-06-17 11:42:22 +02001088 /*
1089 * For some reason, MCP89 on MacBook 7,1 doesn't work with
1090 * ahci, use ata_generic instead.
1091 */
1092 if (pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1093 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1094 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1095 pdev->subsystem_device == 0xcb89)
1096 return -ENODEV;
1097
Mark Nelson7a022672009-11-22 12:07:41 +11001098 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1099 * At the moment, we can only use the AHCI mode. Let the users know
1100 * that for SAS drives they're out of luck.
1101 */
1102 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
1103 dev_printk(KERN_INFO, &pdev->dev, "PDC42819 "
1104 "can only drive SATA devices with this driver\n");
1105
Tejun Heo4447d352007-04-17 23:44:08 +09001106 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001107 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108 if (rc)
1109 return rc;
1110
Tejun Heodea55132008-03-11 19:52:31 +09001111 /* AHCI controllers often implement SFF compatible interface.
1112 * Grab all PCI BARs just in case.
1113 */
1114 rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001115 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001116 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001117 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001118 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119
Tejun Heoc4f77922007-12-06 15:09:43 +09001120 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1121 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1122 u8 map;
1123
1124 /* ICH6s share the same PCI ID for both piix and ahci
1125 * modes. Enabling ahci mode while MAP indicates
1126 * combined mode is a bad idea. Yield to ata_piix.
1127 */
1128 pci_read_config_byte(pdev, ICH_MAP, &map);
1129 if (map & 0x3) {
1130 dev_printk(KERN_INFO, &pdev->dev, "controller is in "
1131 "combined mode, can't enable AHCI mode\n");
1132 return -ENODEV;
1133 }
1134 }
1135
Tejun Heo24dc5f32007-01-20 16:00:28 +09001136 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1137 if (!hpriv)
1138 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001139 hpriv->flags |= (unsigned long)pi.private_data;
1140
Tejun Heoe297d992008-06-10 00:13:04 +09001141 /* MCP65 revision A1 and A2 can't do MSI */
1142 if (board_id == board_ahci_mcp65 &&
1143 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1144 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1145
Shane Huange427fe02008-12-30 10:53:41 +08001146 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1147 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1148 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1149
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001150 /* only some SB600s can do 64bit DMA */
1151 if (ahci_sb600_enable_64bit(pdev))
1152 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001153
Tejun Heo31b239a2009-09-17 00:34:39 +09001154 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
1155 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156
Anton Vorontsovd8993342010-03-03 20:17:34 +03001157 hpriv->mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
1158
Tejun Heo4447d352007-04-17 23:44:08 +09001159 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001160 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161
Tejun Heo4447d352007-04-17 23:44:08 +09001162 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001163 if (hpriv->cap & HOST_CAP_NCQ) {
1164 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001165 /*
1166 * Auto-activate optimization is supposed to be
1167 * supported on all AHCI controllers indicating NCQ
1168 * capability, but it seems to be broken on some
1169 * chipsets including NVIDIAs.
1170 */
1171 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001172 pi.flags |= ATA_FLAG_FPDMA_AA;
1173 }
Tejun Heo4447d352007-04-17 23:44:08 +09001174
Tejun Heo7d50b602007-09-23 13:19:54 +09001175 if (hpriv->cap & HOST_CAP_PMP)
1176 pi.flags |= ATA_FLAG_PMP;
1177
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001178 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001179
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001180 if (ahci_broken_system_poweroff(pdev)) {
1181 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1182 dev_info(&pdev->dev,
1183 "quirky BIOS, skipping spindown on poweroff\n");
1184 }
1185
Tejun Heo9b10ae82009-05-30 20:50:12 +09001186 if (ahci_broken_suspend(pdev)) {
1187 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
1188 dev_printk(KERN_WARNING, &pdev->dev,
1189 "BIOS update required for suspend/resume\n");
1190 }
1191
Tejun Heo55946392009-08-04 14:30:08 +09001192 if (ahci_broken_online(pdev)) {
1193 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1194 dev_info(&pdev->dev,
1195 "online status unreliable, applying workaround\n");
1196 }
1197
Tejun Heo837f5f82008-02-06 15:13:51 +09001198 /* CAP.NP sometimes indicate the index of the last enabled
1199 * port, at other times, that of the last possible port, so
1200 * determining the maximum port number requires looking at
1201 * both CAP.NP and port_map.
1202 */
1203 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1204
1205 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001206 if (!host)
1207 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001208 host->private_data = hpriv;
1209
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001210 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001211 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001212 else
1213 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001214
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001215 if (pi.flags & ATA_FLAG_EM)
1216 ahci_reset_em(host);
1217
Tejun Heo4447d352007-04-17 23:44:08 +09001218 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001219 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001220
Tejun Heocbcdd872007-08-18 13:14:55 +09001221 ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
1222 ata_port_pbar_desc(ap, AHCI_PCI_BAR,
1223 0x100 + ap->port_no * 0x80, "port");
1224
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001225 /* set enclosure management message type */
1226 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001227 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001228
1229
Jeff Garzikdab632e2007-05-28 08:33:01 -04001230 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001231 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001232 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001233 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234
Tejun Heoedc93052007-10-25 14:59:16 +09001235 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1236 ahci_p5wdh_workaround(host);
1237
Tejun Heof80ae7e2009-09-16 04:18:03 +09001238 /* apply gtf filter quirk */
1239 ahci_gtf_filter_workaround(host);
1240
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001242 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001244 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245
Anton Vorontsov33030402010-03-03 20:17:39 +03001246 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001247 if (rc)
1248 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001249
Anton Vorontsov781d6552010-03-03 20:17:42 +03001250 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001251 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252
Tejun Heo4447d352007-04-17 23:44:08 +09001253 pci_set_master(pdev);
1254 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1255 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001256}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257
1258static int __init ahci_init(void)
1259{
Pavel Roskinb7887192006-08-10 18:13:18 +09001260 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261}
1262
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263static void __exit ahci_exit(void)
1264{
1265 pci_unregister_driver(&ahci_pci_driver);
1266}
1267
1268
1269MODULE_AUTHOR("Jeff Garzik");
1270MODULE_DESCRIPTION("AHCI SATA low-level driver");
1271MODULE_LICENSE("GPL");
1272MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001273MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274
1275module_init(ahci_init);
1276module_exit(ahci_exit);