blob: 85ec0ea79e3b42984acb084df6fbc137c3f5453f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * arch/sh64/mach-cayman/setup.c
7 *
8 * SH5 Cayman support
9 *
10 * This file handles the architecture-dependent parts of initialization
11 *
12 * Copyright David J. Mckay.
13 * Needs major work!
14 *
15 * benedict.gaster@superh.com: 3rd May 2002
16 * Added support for ramdisk, removing statically linked romfs at the same time.
17 *
18 * lethal@linux-sh.org: 15th May 2003
19 * Use the generic procfs cpuinfo interface, just return a valid board name.
20 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <asm/platform.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <asm/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
26/*
27 * Platform Dependent Interrupt Priorities.
28 */
29
30/* Using defaults defined in irq.h */
31#define RES NO_PRIORITY /* Disabled */
32#define IR0 IRL0_PRIORITY /* IRLs */
33#define IR1 IRL1_PRIORITY
34#define IR2 IRL2_PRIORITY
35#define IR3 IRL3_PRIORITY
36#define PCA INTA_PRIORITY /* PCI Ints */
37#define PCB INTB_PRIORITY
38#define PCC INTC_PRIORITY
39#define PCD INTD_PRIORITY
40#define SER TOP_PRIORITY
41#define ERR TOP_PRIORITY
42#define PW0 TOP_PRIORITY
43#define PW1 TOP_PRIORITY
44#define PW2 TOP_PRIORITY
45#define PW3 TOP_PRIORITY
46#define DM0 NO_PRIORITY /* DMA Ints */
47#define DM1 NO_PRIORITY
48#define DM2 NO_PRIORITY
49#define DM3 NO_PRIORITY
50#define DAE NO_PRIORITY
51#define TU0 TIMER_PRIORITY /* TMU Ints */
52#define TU1 NO_PRIORITY
53#define TU2 NO_PRIORITY
54#define TI2 NO_PRIORITY
55#define ATI NO_PRIORITY /* RTC Ints */
56#define PRI NO_PRIORITY
57#define CUI RTC_PRIORITY
58#define ERI SCIF_PRIORITY /* SCIF Ints */
59#define RXI SCIF_PRIORITY
60#define BRI SCIF_PRIORITY
61#define TXI SCIF_PRIORITY
62#define ITI TOP_PRIORITY /* WDT Ints */
63
64/* Setup for the SMSC FDC37C935 */
65#define SMSC_SUPERIO_BASE 0x04000000
66#define SMSC_CONFIG_PORT_ADDR 0x3f0
67#define SMSC_INDEX_PORT_ADDR SMSC_CONFIG_PORT_ADDR
68#define SMSC_DATA_PORT_ADDR 0x3f1
69
70#define SMSC_ENTER_CONFIG_KEY 0x55
71#define SMSC_EXIT_CONFIG_KEY 0xaa
72
73#define SMCS_LOGICAL_DEV_INDEX 0x07
74#define SMSC_DEVICE_ID_INDEX 0x20
75#define SMSC_DEVICE_REV_INDEX 0x21
76#define SMSC_ACTIVATE_INDEX 0x30
77#define SMSC_PRIMARY_BASE_INDEX 0x60
78#define SMSC_SECONDARY_BASE_INDEX 0x62
79#define SMSC_PRIMARY_INT_INDEX 0x70
80#define SMSC_SECONDARY_INT_INDEX 0x72
81
82#define SMSC_IDE1_DEVICE 1
83#define SMSC_KEYBOARD_DEVICE 7
84#define SMSC_CONFIG_REGISTERS 8
85
86#define SMSC_SUPERIO_READ_INDEXED(index) ({ \
87 outb((index), SMSC_INDEX_PORT_ADDR); \
88 inb(SMSC_DATA_PORT_ADDR); })
89#define SMSC_SUPERIO_WRITE_INDEXED(val, index) ({ \
90 outb((index), SMSC_INDEX_PORT_ADDR); \
91 outb((val), SMSC_DATA_PORT_ADDR); })
92
93#define IDE1_PRIMARY_BASE 0x01f0
94#define IDE1_SECONDARY_BASE 0x03f6
95
96unsigned long smsc_superio_virt;
97
98/*
99 * Platform dependent structures: maps and parms block.
100 */
101struct resource io_resources[] = {
102 /* To be updated with external devices */
103};
104
105struct resource kram_resources[] = {
Paul Mundt21264132006-09-12 14:36:46 +0900106 /* These must be last in the array */
107 { .name = "Kernel code", .start = 0, .end = 0 },
108 /* These must be last in the array */
109 { .name = "Kernel data", .start = 0, .end = 0 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110};
111
112struct resource xram_resources[] = {
113 /* To be updated with external devices */
114};
115
116struct resource rom_resources[] = {
117 /* To be updated with external devices */
118};
119
120struct sh64_platform platform_parms = {
121 .readonly_rootfs = 1,
122 .initial_root_dev = 0x0100,
123 .loader_type = 1,
124 .io_res_p = io_resources,
125 .io_res_count = ARRAY_SIZE(io_resources),
126 .kram_res_p = kram_resources,
127 .kram_res_count = ARRAY_SIZE(kram_resources),
128 .xram_res_p = xram_resources,
129 .xram_res_count = ARRAY_SIZE(xram_resources),
130 .rom_res_p = rom_resources,
131 .rom_res_count = ARRAY_SIZE(rom_resources),
132};
133
134int platform_int_priority[NR_INTC_IRQS] = {
135 IR0, IR1, IR2, IR3, PCA, PCB, PCC, PCD, /* IRQ 0- 7 */
136 RES, RES, RES, RES, SER, ERR, PW3, PW2, /* IRQ 8-15 */
137 PW1, PW0, DM0, DM1, DM2, DM3, DAE, RES, /* IRQ 16-23 */
138 RES, RES, RES, RES, RES, RES, RES, RES, /* IRQ 24-31 */
139 TU0, TU1, TU2, TI2, ATI, PRI, CUI, ERI, /* IRQ 32-39 */
140 RXI, BRI, TXI, RES, RES, RES, RES, RES, /* IRQ 40-47 */
141 RES, RES, RES, RES, RES, RES, RES, RES, /* IRQ 48-55 */
142 RES, RES, RES, RES, RES, RES, RES, ITI, /* IRQ 56-63 */
143};
144
145static int __init smsc_superio_setup(void)
146{
147 unsigned char devid, devrev;
148
149 smsc_superio_virt = onchip_remap(SMSC_SUPERIO_BASE, 1024, "SMSC SuperIO");
150 if (!smsc_superio_virt) {
151 panic("Unable to remap SMSC SuperIO\n");
152 }
153
154 /* Initially the chip is in run state */
155 /* Put it into configuration state */
156 outb(SMSC_ENTER_CONFIG_KEY, SMSC_CONFIG_PORT_ADDR);
157 outb(SMSC_ENTER_CONFIG_KEY, SMSC_CONFIG_PORT_ADDR);
158
159 /* Read device ID info */
160 devid = SMSC_SUPERIO_READ_INDEXED(SMSC_DEVICE_ID_INDEX);
161 devrev = SMSC_SUPERIO_READ_INDEXED(SMSC_DEVICE_REV_INDEX);
162 printk("SMSC SuperIO devid %02x rev %02x\n", devid, devrev);
163
164 /* Select the keyboard device */
165 SMSC_SUPERIO_WRITE_INDEXED(SMSC_KEYBOARD_DEVICE, SMCS_LOGICAL_DEV_INDEX);
166
167 /* enable it */
168 SMSC_SUPERIO_WRITE_INDEXED(1, SMSC_ACTIVATE_INDEX);
169
170 /* Select the interrupts */
171 /* On a PC keyboard is IRQ1, mouse is IRQ12 */
172 SMSC_SUPERIO_WRITE_INDEXED(1, SMSC_PRIMARY_INT_INDEX);
173 SMSC_SUPERIO_WRITE_INDEXED(12, SMSC_SECONDARY_INT_INDEX);
174
175#ifdef CONFIG_IDE
176 /*
177 * Only IDE1 exists on the Cayman
178 */
179
180 /* Power it on */
181 SMSC_SUPERIO_WRITE_INDEXED(1 << SMSC_IDE1_DEVICE, 0x22);
182
183 SMSC_SUPERIO_WRITE_INDEXED(SMSC_IDE1_DEVICE, SMCS_LOGICAL_DEV_INDEX);
184 SMSC_SUPERIO_WRITE_INDEXED(1, SMSC_ACTIVATE_INDEX);
185
186 SMSC_SUPERIO_WRITE_INDEXED(IDE1_PRIMARY_BASE >> 8,
187 SMSC_PRIMARY_BASE_INDEX + 0);
188 SMSC_SUPERIO_WRITE_INDEXED(IDE1_PRIMARY_BASE & 0xff,
189 SMSC_PRIMARY_BASE_INDEX + 1);
190
191 SMSC_SUPERIO_WRITE_INDEXED(IDE1_SECONDARY_BASE >> 8,
192 SMSC_SECONDARY_BASE_INDEX + 0);
193 SMSC_SUPERIO_WRITE_INDEXED(IDE1_SECONDARY_BASE & 0xff,
194 SMSC_SECONDARY_BASE_INDEX + 1);
195
196 SMSC_SUPERIO_WRITE_INDEXED(14, SMSC_PRIMARY_INT_INDEX);
197
198 SMSC_SUPERIO_WRITE_INDEXED(SMSC_CONFIG_REGISTERS,
199 SMCS_LOGICAL_DEV_INDEX);
200
201 SMSC_SUPERIO_WRITE_INDEXED(0x00, 0xc2); /* GP42 = nIDE1_OE */
202 SMSC_SUPERIO_WRITE_INDEXED(0x01, 0xc5); /* GP45 = IDE1_IRQ */
203 SMSC_SUPERIO_WRITE_INDEXED(0x00, 0xc6); /* GP46 = nIOROP */
204 SMSC_SUPERIO_WRITE_INDEXED(0x00, 0xc7); /* GP47 = nIOWOP */
205#endif
206
Simon Arlott0a354772007-05-14 08:25:48 +0900207 /* Exit the configuration state */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 outb(SMSC_EXIT_CONFIG_KEY, SMSC_CONFIG_PORT_ADDR);
209
210 return 0;
211}
212
213/* This is grotty, but, because kernel is always referenced on the link line
214 * before any devices, this is safe.
215 */
216__initcall(smsc_superio_setup);
217
218void __init platform_setup(void)
219{
220 /* Cayman platform leaves the decision to head.S, for now */
221 platform_parms.fpu_flags = fpu_in_use;
222}
223
224void __init platform_monitor(void)
225{
226 /* Nothing yet .. */
227}
228
229void __init platform_reserve(void)
230{
231 /* Nothing yet .. */
232}
233
234const char *get_system_type(void)
235{
236 return "Hitachi Cayman";
237}
238