Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2004 Benjamin Herrenschmuidt (benh@kernel.crashing.org), |
| 3 | * IBM Corp. |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or |
| 6 | * modify it under the terms of the GNU General Public License |
| 7 | * as published by the Free Software Foundation; either version |
| 8 | * 2 of the License, or (at your option) any later version. |
| 9 | */ |
| 10 | |
| 11 | #define DEBUG |
| 12 | |
| 13 | #include <linux/kernel.h> |
| 14 | #include <linux/pci.h> |
| 15 | #include <linux/delay.h> |
| 16 | #include <linux/string.h> |
| 17 | #include <linux/init.h> |
| 18 | #include <linux/bootmem.h> |
| 19 | |
| 20 | #include <asm/sections.h> |
| 21 | #include <asm/io.h> |
| 22 | #include <asm/prom.h> |
| 23 | #include <asm/pci-bridge.h> |
| 24 | #include <asm/machdep.h> |
| 25 | #include <asm/iommu.h> |
Stephen Rothwell | d387899 | 2005-09-28 02:50:25 +1000 | [diff] [blame] | 26 | #include <asm/ppc-pci.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 27 | |
Paul Mackerras | 0cb7b2a | 2005-10-29 22:07:56 +1000 | [diff] [blame] | 28 | #include "maple.h" |
| 29 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 30 | #ifdef DEBUG |
| 31 | #define DBG(x...) printk(x) |
| 32 | #else |
| 33 | #define DBG(x...) |
| 34 | #endif |
| 35 | |
| 36 | static struct pci_controller *u3_agp, *u3_ht; |
| 37 | |
| 38 | static int __init fixup_one_level_bus_range(struct device_node *node, int higher) |
| 39 | { |
| 40 | for (; node != 0;node = node->sibling) { |
Jeremy Kerr | eeb2b72 | 2006-07-12 15:40:17 +1000 | [diff] [blame] | 41 | const int *bus_range; |
| 42 | const unsigned int *class_code; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 43 | int len; |
| 44 | |
| 45 | /* For PCI<->PCI bridges or CardBus bridges, we go down */ |
Jeremy Kerr | eeb2b72 | 2006-07-12 15:40:17 +1000 | [diff] [blame] | 46 | class_code = get_property(node, "class-code", NULL); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 47 | if (!class_code || ((*class_code >> 8) != PCI_CLASS_BRIDGE_PCI && |
| 48 | (*class_code >> 8) != PCI_CLASS_BRIDGE_CARDBUS)) |
| 49 | continue; |
Jeremy Kerr | eeb2b72 | 2006-07-12 15:40:17 +1000 | [diff] [blame] | 50 | bus_range = get_property(node, "bus-range", &len); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 51 | if (bus_range != NULL && len > 2 * sizeof(int)) { |
| 52 | if (bus_range[1] > higher) |
| 53 | higher = bus_range[1]; |
| 54 | } |
| 55 | higher = fixup_one_level_bus_range(node->child, higher); |
| 56 | } |
| 57 | return higher; |
| 58 | } |
| 59 | |
| 60 | /* This routine fixes the "bus-range" property of all bridges in the |
| 61 | * system since they tend to have their "last" member wrong on macs |
| 62 | * |
| 63 | * Note that the bus numbers manipulated here are OF bus numbers, they |
| 64 | * are not Linux bus numbers. |
| 65 | */ |
| 66 | static void __init fixup_bus_range(struct device_node *bridge) |
| 67 | { |
Jeremy Kerr | eeb2b72 | 2006-07-12 15:40:17 +1000 | [diff] [blame] | 68 | int *bus_range; |
| 69 | struct property *prop; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 70 | int len; |
| 71 | |
| 72 | /* Lookup the "bus-range" property for the hose */ |
Jeremy Kerr | eeb2b72 | 2006-07-12 15:40:17 +1000 | [diff] [blame] | 73 | prop = of_find_property(bridge, "bus-range", &len); |
| 74 | if (prop == NULL || prop->value == NULL || len < 2 * sizeof(int)) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 75 | printk(KERN_WARNING "Can't get bus-range for %s\n", |
| 76 | bridge->full_name); |
| 77 | return; |
| 78 | } |
Jeremy Kerr | eeb2b72 | 2006-07-12 15:40:17 +1000 | [diff] [blame] | 79 | bus_range = (int *)prop->value; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 80 | bus_range[1] = fixup_one_level_bus_range(bridge->child, bus_range[1]); |
| 81 | } |
| 82 | |
| 83 | |
| 84 | #define U3_AGP_CFA0(devfn, off) \ |
| 85 | ((1 << (unsigned long)PCI_SLOT(dev_fn)) \ |
| 86 | | (((unsigned long)PCI_FUNC(dev_fn)) << 8) \ |
| 87 | | (((unsigned long)(off)) & 0xFCUL)) |
| 88 | |
| 89 | #define U3_AGP_CFA1(bus, devfn, off) \ |
| 90 | ((((unsigned long)(bus)) << 16) \ |
| 91 | |(((unsigned long)(devfn)) << 8) \ |
| 92 | |(((unsigned long)(off)) & 0xFCUL) \ |
| 93 | |1UL) |
| 94 | |
| 95 | static unsigned long u3_agp_cfg_access(struct pci_controller* hose, |
| 96 | u8 bus, u8 dev_fn, u8 offset) |
| 97 | { |
| 98 | unsigned int caddr; |
| 99 | |
| 100 | if (bus == hose->first_busno) { |
| 101 | if (dev_fn < (11 << 3)) |
| 102 | return 0; |
| 103 | caddr = U3_AGP_CFA0(dev_fn, offset); |
| 104 | } else |
| 105 | caddr = U3_AGP_CFA1(bus, dev_fn, offset); |
| 106 | |
| 107 | /* Uninorth will return garbage if we don't read back the value ! */ |
| 108 | do { |
| 109 | out_le32(hose->cfg_addr, caddr); |
| 110 | } while (in_le32(hose->cfg_addr) != caddr); |
| 111 | |
| 112 | offset &= 0x07; |
| 113 | return ((unsigned long)hose->cfg_data) + offset; |
| 114 | } |
| 115 | |
| 116 | static int u3_agp_read_config(struct pci_bus *bus, unsigned int devfn, |
| 117 | int offset, int len, u32 *val) |
| 118 | { |
| 119 | struct pci_controller *hose; |
| 120 | unsigned long addr; |
| 121 | |
| 122 | hose = pci_bus_to_host(bus); |
| 123 | if (hose == NULL) |
| 124 | return PCIBIOS_DEVICE_NOT_FOUND; |
| 125 | |
| 126 | addr = u3_agp_cfg_access(hose, bus->number, devfn, offset); |
| 127 | if (!addr) |
| 128 | return PCIBIOS_DEVICE_NOT_FOUND; |
| 129 | /* |
| 130 | * Note: the caller has already checked that offset is |
| 131 | * suitably aligned and that len is 1, 2 or 4. |
| 132 | */ |
| 133 | switch (len) { |
| 134 | case 1: |
| 135 | *val = in_8((u8 *)addr); |
| 136 | break; |
| 137 | case 2: |
| 138 | *val = in_le16((u16 *)addr); |
| 139 | break; |
| 140 | default: |
| 141 | *val = in_le32((u32 *)addr); |
| 142 | break; |
| 143 | } |
| 144 | return PCIBIOS_SUCCESSFUL; |
| 145 | } |
| 146 | |
| 147 | static int u3_agp_write_config(struct pci_bus *bus, unsigned int devfn, |
| 148 | int offset, int len, u32 val) |
| 149 | { |
| 150 | struct pci_controller *hose; |
| 151 | unsigned long addr; |
| 152 | |
| 153 | hose = pci_bus_to_host(bus); |
| 154 | if (hose == NULL) |
| 155 | return PCIBIOS_DEVICE_NOT_FOUND; |
| 156 | |
| 157 | addr = u3_agp_cfg_access(hose, bus->number, devfn, offset); |
| 158 | if (!addr) |
| 159 | return PCIBIOS_DEVICE_NOT_FOUND; |
| 160 | /* |
| 161 | * Note: the caller has already checked that offset is |
| 162 | * suitably aligned and that len is 1, 2 or 4. |
| 163 | */ |
| 164 | switch (len) { |
| 165 | case 1: |
| 166 | out_8((u8 *)addr, val); |
| 167 | (void) in_8((u8 *)addr); |
| 168 | break; |
| 169 | case 2: |
| 170 | out_le16((u16 *)addr, val); |
| 171 | (void) in_le16((u16 *)addr); |
| 172 | break; |
| 173 | default: |
| 174 | out_le32((u32 *)addr, val); |
| 175 | (void) in_le32((u32 *)addr); |
| 176 | break; |
| 177 | } |
| 178 | return PCIBIOS_SUCCESSFUL; |
| 179 | } |
| 180 | |
| 181 | static struct pci_ops u3_agp_pci_ops = |
| 182 | { |
| 183 | u3_agp_read_config, |
| 184 | u3_agp_write_config |
| 185 | }; |
| 186 | |
| 187 | |
| 188 | #define U3_HT_CFA0(devfn, off) \ |
| 189 | ((((unsigned long)devfn) << 8) | offset) |
| 190 | #define U3_HT_CFA1(bus, devfn, off) \ |
| 191 | (U3_HT_CFA0(devfn, off) \ |
| 192 | + (((unsigned long)bus) << 16) \ |
| 193 | + 0x01000000UL) |
| 194 | |
| 195 | static unsigned long u3_ht_cfg_access(struct pci_controller* hose, |
| 196 | u8 bus, u8 devfn, u8 offset) |
| 197 | { |
| 198 | if (bus == hose->first_busno) { |
| 199 | if (PCI_SLOT(devfn) == 0) |
| 200 | return 0; |
| 201 | return ((unsigned long)hose->cfg_data) + U3_HT_CFA0(devfn, offset); |
| 202 | } else |
| 203 | return ((unsigned long)hose->cfg_data) + U3_HT_CFA1(bus, devfn, offset); |
| 204 | } |
| 205 | |
| 206 | static int u3_ht_read_config(struct pci_bus *bus, unsigned int devfn, |
| 207 | int offset, int len, u32 *val) |
| 208 | { |
| 209 | struct pci_controller *hose; |
| 210 | unsigned long addr; |
| 211 | |
| 212 | hose = pci_bus_to_host(bus); |
| 213 | if (hose == NULL) |
| 214 | return PCIBIOS_DEVICE_NOT_FOUND; |
| 215 | |
Nathan Lynch | d608df5 | 2006-09-21 14:25:34 -0500 | [diff] [blame^] | 216 | if (offset > 0xff) |
| 217 | return PCIBIOS_BAD_REGISTER_NUMBER; |
| 218 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 219 | addr = u3_ht_cfg_access(hose, bus->number, devfn, offset); |
| 220 | if (!addr) |
| 221 | return PCIBIOS_DEVICE_NOT_FOUND; |
| 222 | |
| 223 | /* |
| 224 | * Note: the caller has already checked that offset is |
| 225 | * suitably aligned and that len is 1, 2 or 4. |
| 226 | */ |
| 227 | switch (len) { |
| 228 | case 1: |
| 229 | *val = in_8((u8 *)addr); |
| 230 | break; |
| 231 | case 2: |
| 232 | *val = in_le16((u16 *)addr); |
| 233 | break; |
| 234 | default: |
| 235 | *val = in_le32((u32 *)addr); |
| 236 | break; |
| 237 | } |
| 238 | return PCIBIOS_SUCCESSFUL; |
| 239 | } |
| 240 | |
| 241 | static int u3_ht_write_config(struct pci_bus *bus, unsigned int devfn, |
| 242 | int offset, int len, u32 val) |
| 243 | { |
| 244 | struct pci_controller *hose; |
| 245 | unsigned long addr; |
| 246 | |
| 247 | hose = pci_bus_to_host(bus); |
| 248 | if (hose == NULL) |
| 249 | return PCIBIOS_DEVICE_NOT_FOUND; |
| 250 | |
Nathan Lynch | d608df5 | 2006-09-21 14:25:34 -0500 | [diff] [blame^] | 251 | if (offset > 0xff) |
| 252 | return PCIBIOS_BAD_REGISTER_NUMBER; |
| 253 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 254 | addr = u3_ht_cfg_access(hose, bus->number, devfn, offset); |
| 255 | if (!addr) |
| 256 | return PCIBIOS_DEVICE_NOT_FOUND; |
| 257 | /* |
| 258 | * Note: the caller has already checked that offset is |
| 259 | * suitably aligned and that len is 1, 2 or 4. |
| 260 | */ |
| 261 | switch (len) { |
| 262 | case 1: |
| 263 | out_8((u8 *)addr, val); |
| 264 | (void) in_8((u8 *)addr); |
| 265 | break; |
| 266 | case 2: |
| 267 | out_le16((u16 *)addr, val); |
| 268 | (void) in_le16((u16 *)addr); |
| 269 | break; |
| 270 | default: |
| 271 | out_le32((u32 *)addr, val); |
| 272 | (void) in_le32((u32 *)addr); |
| 273 | break; |
| 274 | } |
| 275 | return PCIBIOS_SUCCESSFUL; |
| 276 | } |
| 277 | |
| 278 | static struct pci_ops u3_ht_pci_ops = |
| 279 | { |
| 280 | u3_ht_read_config, |
| 281 | u3_ht_write_config |
| 282 | }; |
| 283 | |
| 284 | static void __init setup_u3_agp(struct pci_controller* hose) |
| 285 | { |
| 286 | /* On G5, we move AGP up to high bus number so we don't need |
| 287 | * to reassign bus numbers for HT. If we ever have P2P bridges |
Paul Mackerras | 399fe2b | 2005-10-20 20:57:05 +1000 | [diff] [blame] | 288 | * on AGP, we'll have to move pci_assign_all_buses to the |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 289 | * pci_controller structure so we enable it for AGP and not for |
| 290 | * HT childs. |
| 291 | * We hard code the address because of the different size of |
| 292 | * the reg address cell, we shall fix that by killing struct |
| 293 | * reg_property and using some accessor functions instead |
| 294 | */ |
Anton Blanchard | 3238e9c | 2005-09-12 13:14:26 +1000 | [diff] [blame] | 295 | hose->first_busno = 0xf0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 296 | hose->last_busno = 0xff; |
| 297 | hose->ops = &u3_agp_pci_ops; |
| 298 | hose->cfg_addr = ioremap(0xf0000000 + 0x800000, 0x1000); |
| 299 | hose->cfg_data = ioremap(0xf0000000 + 0xc00000, 0x1000); |
| 300 | |
| 301 | u3_agp = hose; |
| 302 | } |
| 303 | |
| 304 | static void __init setup_u3_ht(struct pci_controller* hose) |
| 305 | { |
| 306 | hose->ops = &u3_ht_pci_ops; |
| 307 | |
| 308 | /* We hard code the address because of the different size of |
| 309 | * the reg address cell, we shall fix that by killing struct |
| 310 | * reg_property and using some accessor functions instead |
| 311 | */ |
| 312 | hose->cfg_data = (volatile unsigned char *)ioremap(0xf2000000, 0x02000000); |
| 313 | |
| 314 | hose->first_busno = 0; |
| 315 | hose->last_busno = 0xef; |
| 316 | |
| 317 | u3_ht = hose; |
| 318 | } |
| 319 | |
| 320 | static int __init add_bridge(struct device_node *dev) |
| 321 | { |
| 322 | int len; |
| 323 | struct pci_controller *hose; |
| 324 | char* disp_name; |
Jeremy Kerr | eeb2b72 | 2006-07-12 15:40:17 +1000 | [diff] [blame] | 325 | const int *bus_range; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 326 | int primary = 1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 327 | |
| 328 | DBG("Adding PCI host bridge %s\n", dev->full_name); |
| 329 | |
Jeremy Kerr | eeb2b72 | 2006-07-12 15:40:17 +1000 | [diff] [blame] | 330 | bus_range = get_property(dev, "bus-range", &len); |
Anton Blanchard | 3238e9c | 2005-09-12 13:14:26 +1000 | [diff] [blame] | 331 | if (bus_range == NULL || len < 2 * sizeof(int)) { |
| 332 | printk(KERN_WARNING "Can't get bus-range for %s, assume bus 0\n", |
| 333 | dev->full_name); |
| 334 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 335 | |
Benjamin Herrenschmidt | b5166cc | 2005-11-15 16:05:33 +1100 | [diff] [blame] | 336 | hose = pcibios_alloc_controller(dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 337 | if (hose == NULL) |
| 338 | return -ENOMEM; |
Anton Blanchard | 3238e9c | 2005-09-12 13:14:26 +1000 | [diff] [blame] | 339 | hose->first_busno = bus_range ? bus_range[0] : 0; |
| 340 | hose->last_busno = bus_range ? bus_range[1] : 0xff; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 341 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 342 | disp_name = NULL; |
Anton Blanchard | 3238e9c | 2005-09-12 13:14:26 +1000 | [diff] [blame] | 343 | if (device_is_compatible(dev, "u3-agp")) { |
| 344 | setup_u3_agp(hose); |
| 345 | disp_name = "U3-AGP"; |
| 346 | primary = 0; |
| 347 | } else if (device_is_compatible(dev, "u3-ht")) { |
| 348 | setup_u3_ht(hose); |
| 349 | disp_name = "U3-HT"; |
| 350 | primary = 1; |
| 351 | } |
| 352 | printk(KERN_INFO "Found %s PCI host bridge. Firmware bus number: %d->%d\n", |
| 353 | disp_name, hose->first_busno, hose->last_busno); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 354 | |
Anton Blanchard | 3238e9c | 2005-09-12 13:14:26 +1000 | [diff] [blame] | 355 | /* Interpret the "ranges" property */ |
| 356 | /* This also maps the I/O region and sets isa_io/mem_base */ |
Paul Mackerras | f7abbc1 | 2005-10-22 15:03:21 +1000 | [diff] [blame] | 357 | pci_process_bridge_OF_ranges(hose, dev, primary); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 358 | pci_setup_phb_io(hose, primary); |
| 359 | |
Anton Blanchard | 3238e9c | 2005-09-12 13:14:26 +1000 | [diff] [blame] | 360 | /* Fixup "bus-range" OF property */ |
| 361 | fixup_bus_range(dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 362 | |
| 363 | return 0; |
| 364 | } |
| 365 | |
| 366 | |
| 367 | void __init maple_pcibios_fixup(void) |
| 368 | { |
| 369 | struct pci_dev *dev = NULL; |
| 370 | |
| 371 | DBG(" -> maple_pcibios_fixup\n"); |
| 372 | |
| 373 | for_each_pci_dev(dev) |
| 374 | pci_read_irq_line(dev); |
| 375 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 376 | DBG(" <- maple_pcibios_fixup\n"); |
| 377 | } |
| 378 | |
| 379 | static void __init maple_fixup_phb_resources(void) |
| 380 | { |
| 381 | struct pci_controller *hose, *tmp; |
| 382 | |
| 383 | list_for_each_entry_safe(hose, tmp, &hose_list, list_node) { |
| 384 | unsigned long offset = (unsigned long)hose->io_base_virt - pci_io_base; |
| 385 | hose->io_resource.start += offset; |
| 386 | hose->io_resource.end += offset; |
Greg Kroah-Hartman | 685143a | 2006-06-12 15:18:31 -0700 | [diff] [blame] | 387 | printk(KERN_INFO "PCI Host %d, io start: %llx; io end: %llx\n", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 388 | hose->global_number, |
Greg Kroah-Hartman | 685143a | 2006-06-12 15:18:31 -0700 | [diff] [blame] | 389 | (unsigned long long)hose->io_resource.start, |
| 390 | (unsigned long long)hose->io_resource.end); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 391 | } |
| 392 | } |
| 393 | |
| 394 | void __init maple_pci_init(void) |
| 395 | { |
| 396 | struct device_node *np, *root; |
| 397 | struct device_node *ht = NULL; |
| 398 | |
| 399 | /* Probe root PCI hosts, that is on U3 the AGP host and the |
| 400 | * HyperTransport host. That one is actually "kept" around |
| 401 | * and actually added last as it's resource management relies |
| 402 | * on the AGP resources to have been setup first |
| 403 | */ |
| 404 | root = of_find_node_by_path("/"); |
| 405 | if (root == NULL) { |
| 406 | printk(KERN_CRIT "maple_find_bridges: can't find root of device tree\n"); |
| 407 | return; |
| 408 | } |
| 409 | for (np = NULL; (np = of_get_next_child(root, np)) != NULL;) { |
| 410 | if (np->name == NULL) |
| 411 | continue; |
| 412 | if (strcmp(np->name, "pci") == 0) { |
| 413 | if (add_bridge(np) == 0) |
| 414 | of_node_get(np); |
| 415 | } |
| 416 | if (strcmp(np->name, "ht") == 0) { |
| 417 | of_node_get(np); |
| 418 | ht = np; |
| 419 | } |
| 420 | } |
| 421 | of_node_put(root); |
| 422 | |
| 423 | /* Now setup the HyperTransport host if we found any |
| 424 | */ |
| 425 | if (ht && add_bridge(ht) != 0) |
| 426 | of_node_put(ht); |
| 427 | |
| 428 | /* Fixup the IO resources on our host bridges as the common code |
| 429 | * does it only for childs of the host bridges |
| 430 | */ |
| 431 | maple_fixup_phb_resources(); |
| 432 | |
| 433 | /* Setup the linkage between OF nodes and PHBs */ |
| 434 | pci_devs_phb_init(); |
| 435 | |
| 436 | /* Fixup the PCI<->OF mapping for U3 AGP due to bus renumbering. We |
| 437 | * assume there is no P2P bridge on the AGP bus, which should be a |
| 438 | * safe assumptions hopefully. |
| 439 | */ |
| 440 | if (u3_agp) { |
| 441 | struct device_node *np = u3_agp->arch_data; |
Paul Mackerras | 1635317 | 2005-09-06 13:17:54 +1000 | [diff] [blame] | 442 | PCI_DN(np)->busno = 0xf0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 443 | for (np = np->child; np; np = np->sibling) |
Paul Mackerras | 1635317 | 2005-09-06 13:17:54 +1000 | [diff] [blame] | 444 | PCI_DN(np)->busno = 0xf0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 445 | } |
| 446 | |
Segher Boessenkool | 4558f41 | 2006-02-17 11:30:30 +0100 | [diff] [blame] | 447 | /* Tell pci.c to not change any resource allocations. */ |
| 448 | pci_probe_only = 1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 449 | } |
| 450 | |
| 451 | int maple_pci_get_legacy_ide_irq(struct pci_dev *pdev, int channel) |
| 452 | { |
| 453 | struct device_node *np; |
Benjamin Herrenschmidt | 0ebfff1 | 2006-07-03 21:36:01 +1000 | [diff] [blame] | 454 | unsigned int defirq = channel ? 15 : 14; |
| 455 | unsigned int irq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 456 | |
| 457 | if (pdev->vendor != PCI_VENDOR_ID_AMD || |
| 458 | pdev->device != PCI_DEVICE_ID_AMD_8111_IDE) |
Benjamin Herrenschmidt | 0ebfff1 | 2006-07-03 21:36:01 +1000 | [diff] [blame] | 459 | return defirq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 460 | |
| 461 | np = pci_device_to_OF_node(pdev); |
| 462 | if (np == NULL) |
Benjamin Herrenschmidt | 0ebfff1 | 2006-07-03 21:36:01 +1000 | [diff] [blame] | 463 | return defirq; |
| 464 | irq = irq_of_parse_and_map(np, channel & 0x1); |
| 465 | if (irq == NO_IRQ) { |
| 466 | printk("Failed to map onboard IDE interrupt for channel %d\n", |
| 467 | channel); |
| 468 | return defirq; |
| 469 | } |
| 470 | return irq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 471 | } |
| 472 | |
| 473 | /* XXX: To remove once all firmwares are ok */ |
| 474 | static void fixup_maple_ide(struct pci_dev* dev) |
| 475 | { |
| 476 | #if 0 /* Enable this to enable IDE port 0 */ |
| 477 | { |
| 478 | u8 v; |
| 479 | |
| 480 | pci_read_config_byte(dev, 0x40, &v); |
| 481 | v |= 2; |
| 482 | pci_write_config_byte(dev, 0x40, v); |
| 483 | } |
| 484 | #endif |
| 485 | #if 0 /* fix bus master base */ |
| 486 | pci_write_config_dword(dev, 0x20, 0xcc01); |
| 487 | printk("old ide resource: %lx -> %lx \n", |
| 488 | dev->resource[4].start, dev->resource[4].end); |
| 489 | dev->resource[4].start = 0xcc00; |
| 490 | dev->resource[4].end = 0xcc10; |
| 491 | #endif |
| 492 | #if 1 /* Enable this to fixup IDE sense/polarity of irqs in IO-APICs */ |
| 493 | { |
| 494 | struct pci_dev *apicdev; |
| 495 | u32 v; |
| 496 | |
| 497 | apicdev = pci_get_slot (dev->bus, PCI_DEVFN(5,0)); |
| 498 | if (apicdev == NULL) |
| 499 | printk("IDE Fixup IRQ: Can't find IO-APIC !\n"); |
| 500 | else { |
| 501 | pci_write_config_byte(apicdev, 0xf2, 0x10 + 2*14); |
| 502 | pci_read_config_dword(apicdev, 0xf4, &v); |
| 503 | v &= ~0x00000022; |
| 504 | pci_write_config_dword(apicdev, 0xf4, v); |
| 505 | pci_write_config_byte(apicdev, 0xf2, 0x10 + 2*15); |
| 506 | pci_read_config_dword(apicdev, 0xf4, &v); |
| 507 | v &= ~0x00000022; |
| 508 | pci_write_config_dword(apicdev, 0xf4, v); |
| 509 | pci_dev_put(apicdev); |
| 510 | } |
| 511 | } |
| 512 | #endif |
| 513 | } |
| 514 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_IDE, |
| 515 | fixup_maple_ide); |