blob: b461278c24425401509bfb0f1cae27df4f84b9a0 [file] [log] [blame]
Rafał Miłecki1d738e62011-07-07 15:25:27 +02001/*
2
3 Broadcom B43 wireless driver
4 IEEE 802.11n LCN-PHY support
5
6 This program is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
8 the Free Software Foundation; either version 2 of the License, or
9 (at your option) any later version.
10
11 This program is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
15
16 You should have received a copy of the GNU General Public License
17 along with this program; see the file COPYING. If not, write to
18 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
19 Boston, MA 02110-1301, USA.
20
21*/
22
23#include <linux/slab.h>
24
25#include "b43.h"
26#include "phy_lcn.h"
27#include "tables_phy_lcn.h"
28#include "main.h"
29
30/**************************************************
Rafał Miłeckidc713fb2011-08-15 18:50:56 +020031 * Radio 2064.
32 **************************************************/
33
Rafał Miłeckibce4dc42011-08-31 23:36:20 +020034/* wlc_lcnphy_radio_2064_channel_tune_4313 */
Rafał Miłecki39f7d332011-08-28 14:59:58 +020035static void b43_radio_2064_channel_setup(struct b43_wldev *dev)
36{
37 u16 save[2];
38
39 b43_radio_set(dev, 0x09d, 0x4);
40 b43_radio_write(dev, 0x09e, 0xf);
41
42 b43_radio_write(dev, 0x02a, 0xb);
43 b43_radio_maskset(dev, 0x030, ~0x3, 0xa);
44 b43_radio_maskset(dev, 0x091, ~0x3, 0);
45 b43_radio_maskset(dev, 0x038, ~0xf, 0x7);
46 b43_radio_maskset(dev, 0x030, ~0xc, 0x8);
47 b43_radio_maskset(dev, 0x05e, ~0xf, 0x8);
48 b43_radio_maskset(dev, 0x05e, ~0xf0, 0x80);
49 b43_radio_write(dev, 0x06c, 0x80);
50
51 save[0] = b43_radio_read(dev, 0x044);
52 save[1] = b43_radio_read(dev, 0x12b);
53
54 b43_radio_set(dev, 0x044, 0x7);
55 b43_radio_set(dev, 0x12b, 0xe);
56
57 /* TODO */
58
59 b43_radio_write(dev, 0x040, 0xfb);
60
61 b43_radio_write(dev, 0x041, 0x9a);
62 b43_radio_write(dev, 0x042, 0xa3);
63 b43_radio_write(dev, 0x043, 0x0c);
64
65 /* TODO */
66
67 b43_radio_set(dev, 0x044, 0x0c);
68 udelay(1);
69
70 b43_radio_write(dev, 0x044, save[0]);
71 b43_radio_write(dev, 0x12b, save[1]);
72
73 b43_radio_write(dev, 0x038, 0x0);
74 b43_radio_write(dev, 0x091, 0x7);
75}
76
Rafał Miłeckibce4dc42011-08-31 23:36:20 +020077/* wlc_radio_2064_init */
Rafał Miłeckidc713fb2011-08-15 18:50:56 +020078static void b43_radio_2064_init(struct b43_wldev *dev)
79{
80 b43_radio_write(dev, 0x09c, 0x0020);
81 b43_radio_write(dev, 0x105, 0x0008);
82 b43_radio_write(dev, 0x032, 0x0062);
83 b43_radio_write(dev, 0x033, 0x0019);
84 b43_radio_write(dev, 0x090, 0x0010);
85 b43_radio_write(dev, 0x010, 0x0000);
86 b43_radio_write(dev, 0x060, 0x007f);
87 b43_radio_write(dev, 0x061, 0x0072);
88 b43_radio_write(dev, 0x062, 0x007f);
89 b43_radio_write(dev, 0x01d, 0x0002);
90 b43_radio_write(dev, 0x01e, 0x0006);
91
92 b43_phy_write(dev, 0x4ea, 0x4688);
93 b43_phy_maskset(dev, 0x4eb, ~0x7, 0x2);
94 b43_phy_mask(dev, 0x4eb, ~0x01c0);
Rafał Miłeckibd3bf692011-08-28 14:28:44 +020095 b43_phy_maskset(dev, 0x46a, 0xff00, 0x19);
Rafał Miłeckidc713fb2011-08-15 18:50:56 +020096
97 b43_lcntab_write(dev, B43_LCNTAB16(0x00, 0x55), 0);
98
99 b43_radio_mask(dev, 0x05b, (u16) ~0xff02);
100 b43_radio_set(dev, 0x004, 0x40);
101 b43_radio_set(dev, 0x120, 0x10);
102 b43_radio_set(dev, 0x078, 0x80);
103 b43_radio_set(dev, 0x129, 0x2);
104 b43_radio_set(dev, 0x057, 0x1);
105 b43_radio_set(dev, 0x05b, 0x2);
106
107 /* TODO: wait for some bit to be set */
108 b43_radio_read(dev, 0x05c);
109
110 b43_radio_mask(dev, 0x05b, (u16) ~0xff02);
111 b43_radio_mask(dev, 0x057, (u16) ~0xff01);
112
113 b43_phy_write(dev, 0x933, 0x2d6b);
114 b43_phy_write(dev, 0x934, 0x2d6b);
115 b43_phy_write(dev, 0x935, 0x2d6b);
116 b43_phy_write(dev, 0x936, 0x2d6b);
117 b43_phy_write(dev, 0x937, 0x016b);
118
119 b43_radio_mask(dev, 0x057, (u16) ~0xff02);
120 b43_radio_write(dev, 0x0c2, 0x006f);
121}
122
123/**************************************************
Rafał Miłecki78bc2462011-08-15 18:50:55 +0200124 * Various PHY ops
125 **************************************************/
126
Rafał Miłeckibce4dc42011-08-31 23:36:20 +0200127/* wlc_lcnphy_toggle_afe_pwdn */
Rafał Miłecki78bc2462011-08-15 18:50:55 +0200128static void b43_phy_lcn_afe_set_unset(struct b43_wldev *dev)
129{
130 u16 afe_ctl2 = b43_phy_read(dev, B43_PHY_LCN_AFE_CTL2);
131 u16 afe_ctl1 = b43_phy_read(dev, B43_PHY_LCN_AFE_CTL1);
132
133 b43_phy_write(dev, B43_PHY_LCN_AFE_CTL2, afe_ctl2 | 0x1);
134 b43_phy_write(dev, B43_PHY_LCN_AFE_CTL1, afe_ctl1 | 0x1);
135
136 b43_phy_write(dev, B43_PHY_LCN_AFE_CTL2, afe_ctl2 & ~0x1);
137 b43_phy_write(dev, B43_PHY_LCN_AFE_CTL1, afe_ctl1 & ~0x1);
138
139 b43_phy_write(dev, B43_PHY_LCN_AFE_CTL2, afe_ctl2);
140 b43_phy_write(dev, B43_PHY_LCN_AFE_CTL1, afe_ctl1);
141}
142
Rafał Miłeckibce4dc42011-08-31 23:36:20 +0200143/* wlc_lcnphy_clear_tx_power_offsets */
144static void b43_phy_lcn_clear_tx_power_offsets(struct b43_wldev *dev)
Rafał Miłecki78bc2462011-08-15 18:50:55 +0200145{
146 u8 i;
147
148 b43_phy_write(dev, B43_PHY_LCN_TABLE_ADDR, (0x7 << 10) | 0x340);
149 for (i = 0; i < 30; i++) {
150 b43_phy_write(dev, B43_PHY_LCN_TABLE_DATAHI, 0);
151 b43_phy_write(dev, B43_PHY_LCN_TABLE_DATALO, 0);
152 }
153
154 b43_phy_write(dev, B43_PHY_LCN_TABLE_ADDR, (0x7 << 10) | 0x80);
155 for (i = 0; i < 64; i++) {
156 b43_phy_write(dev, B43_PHY_LCN_TABLE_DATAHI, 0);
157 b43_phy_write(dev, B43_PHY_LCN_TABLE_DATALO, 0);
158 }
159}
160
Rafał Miłeckibce4dc42011-08-31 23:36:20 +0200161/* wlc_lcnphy_rev0_baseband_init */
162static void b43_phy_lcn_rev0_baseband_init(struct b43_wldev *dev)
Rafał Miłeckibd3bf692011-08-28 14:28:44 +0200163{
164 b43_radio_write(dev, 0x11c, 0);
165
166 b43_phy_write(dev, 0x43b, 0);
167 b43_phy_write(dev, 0x43c, 0);
168 b43_phy_write(dev, 0x44c, 0);
169 b43_phy_write(dev, 0x4e6, 0);
170 b43_phy_write(dev, 0x4f9, 0);
171 b43_phy_write(dev, 0x4b0, 0);
172 b43_phy_write(dev, 0x938, 0);
173 b43_phy_write(dev, 0x4b0, 0);
174 b43_phy_write(dev, 0x44e, 0);
175
176 b43_phy_set(dev, 0x567, 0x03);
177
178 b43_phy_set(dev, 0x44a, 0x44);
179 b43_phy_write(dev, 0x44a, 0x80);
180
181 b43_phy_maskset(dev, 0x634, ~0xff, 0xc);
182 b43_phy_maskset(dev, 0x634, ~0xff, 0xa);
183
184 b43_phy_write(dev, 0x910, 0x1);
185
186 b43_phy_maskset(dev, 0x448, ~0x300, 0x100);
187 b43_phy_maskset(dev, 0x608, ~0xff, 0x17);
188 b43_phy_maskset(dev, 0x604, ~0x7ff, 0x3ea);
Rafał Miłeckibce4dc42011-08-31 23:36:20 +0200189}
Rafał Miłeckibd3bf692011-08-28 14:28:44 +0200190
Rafał Miłeckibce4dc42011-08-31 23:36:20 +0200191/* wlc_lcnphy_bu_tweaks */
192static void b43_phy_lcn_bu_tweaks(struct b43_wldev *dev)
193{
Rafał Miłeckibd3bf692011-08-28 14:28:44 +0200194 b43_phy_set(dev, 0x805, 0x1);
195
196 b43_phy_maskset(dev, 0x42f, ~0x7, 0x3);
197 b43_phy_maskset(dev, 0x030, ~0x7, 0x3);
198
199 b43_phy_write(dev, 0x414, 0x1e10);
200 b43_phy_write(dev, 0x415, 0x0640);
201
202 b43_phy_maskset(dev, 0x4df, (u16) ~0xff00, 0xf700);
203
204 b43_phy_set(dev, 0x44a, 0x44);
205 b43_phy_write(dev, 0x44a, 0x80);
206
207 b43_phy_maskset(dev, 0x434, ~0xff, 0xfd);
208 b43_phy_maskset(dev, 0x420, ~0xff, 0x10);
209
210 b43_radio_set(dev, 0x09b, 0xf0);
211
212 b43_phy_write(dev, 0x7d6, 0x0902);
213
214 /* TODO: more ops */
Rafał Miłeckibce4dc42011-08-31 23:36:20 +0200215
216 if (dev->phy.rev == 1) {
217 /* TODO: more ops */
218
219 b43_phy_lcn_clear_tx_power_offsets(dev);
220 }
Rafał Miłeckibd3bf692011-08-28 14:28:44 +0200221}
222
Rafał Miłeckibce4dc42011-08-31 23:36:20 +0200223/* wlc_lcnphy_vbat_temp_sense_setup */
224static void b43_phy_lcn_sense_setup(struct b43_wldev *dev)
Rafał Miłecki765b07e2011-08-28 19:59:28 +0200225{
226 u8 i;
227
228 u16 save_radio_regs[6][2] = {
229 { 0x007, 0 }, { 0x0ff, 0 }, { 0x11f, 0 }, { 0x005, 0 },
230 { 0x025, 0 }, { 0x112, 0 },
231 };
232 u16 save_phy_regs[14][2] = {
233 { 0x503, 0 }, { 0x4a4, 0 }, { 0x4d0, 0 }, { 0x4d9, 0 },
234 { 0x4da, 0 }, { 0x4a6, 0 }, { 0x938, 0 }, { 0x939, 0 },
235 { 0x4d8, 0 }, { 0x4d0, 0 }, { 0x4d7, 0 }, { 0x4a5, 0 },
236 { 0x40d, 0 }, { 0x4a2, 0 },
237 };
238 u16 save_radio_4a4;
239
240 for (i = 0; i < 6; i++)
241 save_radio_regs[i][1] = b43_radio_read(dev,
242 save_radio_regs[i][0]);
243 for (i = 0; i < 14; i++)
244 save_phy_regs[i][1] = b43_phy_read(dev, save_phy_regs[i][0]);
245 save_radio_4a4 = b43_radio_read(dev, 0x4a4);
246
247 /* TODO: config sth */
248
249 for (i = 0; i < 6; i++)
250 b43_radio_write(dev, save_radio_regs[i][0],
251 save_radio_regs[i][1]);
252 for (i = 0; i < 14; i++)
253 b43_phy_write(dev, save_phy_regs[i][0], save_phy_regs[i][1]);
254 b43_radio_write(dev, 0x4a4, save_radio_4a4);
255}
256
Rafał Miłecki78bc2462011-08-15 18:50:55 +0200257/**************************************************
Rafał Miłecki39f7d332011-08-28 14:59:58 +0200258 * Channel switching ops.
259 **************************************************/
260
261static int b43_phy_lcn_set_channel(struct b43_wldev *dev,
262 struct ieee80211_channel *channel,
263 enum nl80211_channel_type channel_type)
264{
265 /* TODO: PLL and PHY ops */
266
267 b43_phy_set(dev, 0x44a, 0x44);
268 b43_phy_write(dev, 0x44a, 0x80);
269
270 b43_phy_set(dev, 0x44a, 0x44);
271 b43_phy_write(dev, 0x44a, 0x80);
272
273 b43_radio_2064_channel_setup(dev);
274 mdelay(1);
275
276 b43_phy_lcn_afe_set_unset(dev);
277
278 /* TODO */
279
280 return 0;
281}
282
283/**************************************************
Rafał Miłeckif9286682011-08-14 23:27:28 +0200284 * Basic PHY ops.
285 **************************************************/
286
287static int b43_phy_lcn_op_allocate(struct b43_wldev *dev)
288{
289 struct b43_phy_lcn *phy_lcn;
290
291 phy_lcn = kzalloc(sizeof(*phy_lcn), GFP_KERNEL);
292 if (!phy_lcn)
293 return -ENOMEM;
294 dev->phy.lcn = phy_lcn;
295
296 return 0;
297}
298
299static void b43_phy_lcn_op_free(struct b43_wldev *dev)
300{
301 struct b43_phy *phy = &dev->phy;
302 struct b43_phy_lcn *phy_lcn = phy->lcn;
303
304 kfree(phy_lcn);
305 phy->lcn = NULL;
306}
307
308static void b43_phy_lcn_op_prepare_structs(struct b43_wldev *dev)
309{
310 struct b43_phy *phy = &dev->phy;
311 struct b43_phy_lcn *phy_lcn = phy->lcn;
312
313 memset(phy_lcn, 0, sizeof(*phy_lcn));
314}
315
Rafał Miłeckibce4dc42011-08-31 23:36:20 +0200316/* wlc_phy_init_lcnphy */
Rafał Miłecki78bc2462011-08-15 18:50:55 +0200317static int b43_phy_lcn_op_init(struct b43_wldev *dev)
318{
319 b43_phy_set(dev, 0x44a, 0x80);
320 b43_phy_mask(dev, 0x44a, 0x7f);
321 b43_phy_set(dev, 0x6d1, 0x80);
322 b43_phy_write(dev, 0x6d0, 0x7);
323
324 b43_phy_lcn_afe_set_unset(dev);
325
326 b43_phy_write(dev, 0x60a, 0xa0);
327 b43_phy_write(dev, 0x46a, 0x19);
328 b43_phy_maskset(dev, 0x663, 0xFF00, 0x64);
329
330 b43_phy_lcn_tables_init(dev);
Rafał Miłecki78bc2462011-08-15 18:50:55 +0200331
Rafał Miłeckibce4dc42011-08-31 23:36:20 +0200332 b43_phy_lcn_rev0_baseband_init(dev);
333 b43_phy_lcn_bu_tweaks(dev);
Rafał Miłecki78bc2462011-08-15 18:50:55 +0200334
Rafał Miłeckidc713fb2011-08-15 18:50:56 +0200335 if (dev->phy.radio_ver == 0x2064)
336 b43_radio_2064_init(dev);
337 else
338 B43_WARN_ON(1);
339
Rafał Miłeckibce4dc42011-08-31 23:36:20 +0200340 b43_phy_lcn_sense_setup(dev);
Rafał Miłecki765b07e2011-08-28 19:59:28 +0200341
Rafał Miłecki78bc2462011-08-15 18:50:55 +0200342 return 0;
343}
344
Rafał Miłeckiba356b52011-08-14 23:27:29 +0200345static void b43_phy_lcn_op_software_rfkill(struct b43_wldev *dev,
346 bool blocked)
347{
348 if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
349 b43err(dev->wl, "MAC not suspended\n");
350
351 if (blocked) {
352 b43_phy_mask(dev, B43_PHY_LCN_RF_CTL2, ~0x7c00);
353 b43_phy_set(dev, B43_PHY_LCN_RF_CTL1, 0x1f00);
354
355 b43_phy_mask(dev, B43_PHY_LCN_RF_CTL5, ~0x7f00);
356 b43_phy_mask(dev, B43_PHY_LCN_RF_CTL4, ~0x2);
357 b43_phy_set(dev, B43_PHY_LCN_RF_CTL3, 0x808);
358
359 b43_phy_mask(dev, B43_PHY_LCN_RF_CTL7, ~0x8);
360 b43_phy_set(dev, B43_PHY_LCN_RF_CTL6, 0x8);
361 } else {
Rafał Miłecki78bc2462011-08-15 18:50:55 +0200362 b43_phy_mask(dev, B43_PHY_LCN_RF_CTL1, ~0x1f00);
363 b43_phy_mask(dev, B43_PHY_LCN_RF_CTL3, ~0x808);
364 b43_phy_mask(dev, B43_PHY_LCN_RF_CTL6, ~0x8);
Rafał Miłeckiba356b52011-08-14 23:27:29 +0200365 }
366}
367
Rafał Miłecki7ed88522011-08-14 23:27:30 +0200368static void b43_phy_lcn_op_switch_analog(struct b43_wldev *dev, bool on)
369{
370 if (on) {
371 b43_phy_mask(dev, B43_PHY_LCN_AFE_CTL1, ~0x7);
372 } else {
373 b43_phy_set(dev, B43_PHY_LCN_AFE_CTL2, 0x7);
374 b43_phy_set(dev, B43_PHY_LCN_AFE_CTL1, 0x7);
375 }
376}
377
Rafał Miłecki39f7d332011-08-28 14:59:58 +0200378static int b43_phy_lcn_op_switch_channel(struct b43_wldev *dev,
379 unsigned int new_channel)
380{
381 struct ieee80211_channel *channel = dev->wl->hw->conf.channel;
382 enum nl80211_channel_type channel_type = dev->wl->hw->conf.channel_type;
383
384 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
385 if ((new_channel < 1) || (new_channel > 14))
386 return -EINVAL;
387 } else {
388 return -EINVAL;
389 }
390
391 return b43_phy_lcn_set_channel(dev, channel, channel_type);
392}
393
Rafał Miłeckif9286682011-08-14 23:27:28 +0200394static unsigned int b43_phy_lcn_op_get_default_chan(struct b43_wldev *dev)
395{
396 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
397 return 1;
398 return 36;
399}
400
401static enum b43_txpwr_result
402b43_phy_lcn_op_recalc_txpower(struct b43_wldev *dev, bool ignore_tssi)
403{
404 return B43_TXPWR_RES_DONE;
405}
406
407static void b43_phy_lcn_op_adjust_txpower(struct b43_wldev *dev)
408{
409}
410
411/**************************************************
Rafał Miłeckif533d0f2011-08-28 14:28:43 +0200412 * R/W ops.
413 **************************************************/
414
415static u16 b43_phy_lcn_op_read(struct b43_wldev *dev, u16 reg)
416{
417 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
418 return b43_read16(dev, B43_MMIO_PHY_DATA);
419}
420
421static void b43_phy_lcn_op_write(struct b43_wldev *dev, u16 reg, u16 value)
422{
423 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
424 b43_write16(dev, B43_MMIO_PHY_DATA, value);
425}
426
427static void b43_phy_lcn_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
428 u16 set)
429{
430 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
431 b43_write16(dev, B43_MMIO_PHY_DATA,
432 (b43_read16(dev, B43_MMIO_PHY_DATA) & mask) | set);
433}
434
435static u16 b43_phy_lcn_op_radio_read(struct b43_wldev *dev, u16 reg)
436{
437 /* LCN-PHY needs 0x200 for read access */
438 reg |= 0x200;
439
440 b43_write16(dev, B43_MMIO_RADIO24_CONTROL, reg);
441 return b43_read16(dev, B43_MMIO_RADIO24_DATA);
442}
443
444static void b43_phy_lcn_op_radio_write(struct b43_wldev *dev, u16 reg,
445 u16 value)
446{
447 b43_write16(dev, B43_MMIO_RADIO24_CONTROL, reg);
448 b43_write16(dev, B43_MMIO_RADIO24_DATA, value);
449}
450
451/**************************************************
Rafał Miłecki1d738e62011-07-07 15:25:27 +0200452 * PHY ops struct.
453 **************************************************/
454
455const struct b43_phy_operations b43_phyops_lcn = {
Rafał Miłecki1d738e62011-07-07 15:25:27 +0200456 .allocate = b43_phy_lcn_op_allocate,
457 .free = b43_phy_lcn_op_free,
458 .prepare_structs = b43_phy_lcn_op_prepare_structs,
459 .init = b43_phy_lcn_op_init,
460 .phy_read = b43_phy_lcn_op_read,
461 .phy_write = b43_phy_lcn_op_write,
462 .phy_maskset = b43_phy_lcn_op_maskset,
463 .radio_read = b43_phy_lcn_op_radio_read,
464 .radio_write = b43_phy_lcn_op_radio_write,
465 .software_rfkill = b43_phy_lcn_op_software_rfkill,
466 .switch_analog = b43_phy_lcn_op_switch_analog,
467 .switch_channel = b43_phy_lcn_op_switch_channel,
468 .get_default_chan = b43_phy_lcn_op_get_default_chan,
469 .recalc_txpower = b43_phy_lcn_op_recalc_txpower,
470 .adjust_txpower = b43_phy_lcn_op_adjust_txpower,
Rafał Miłecki1d738e62011-07-07 15:25:27 +0200471};