blob: be500014dcb8c5a0c0c652837ffd02b325dfce18 [file] [log] [blame]
Tony Lindgren3179a012005-11-10 14:26:48 +00001/*
2 * linux/arch/arm/mach-omap1/clock.c
3 *
4 * Copyright (C) 2004 - 2005 Nokia corporation
5 * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
6 *
7 * Modified to use omap shared clock framework by
8 * Tony Lindgren <tony@atomide.com>
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14#include <linux/module.h>
15#include <linux/kernel.h>
16#include <linux/list.h>
17#include <linux/errno.h>
18#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000019#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010020#include <linux/io.h>
Tony Lindgren3179a012005-11-10 14:26:48 +000021
Tony Lindgren90afd5c2006-09-25 13:27:20 +030022#include <asm/mach-types.h>
Tony Lindgren3179a012005-11-10 14:26:48 +000023
Russell Kinga09e64f2008-08-05 16:14:15 +010024#include <mach/cpu.h>
25#include <mach/usb.h>
26#include <mach/clock.h>
27#include <mach/sram.h>
Tony Lindgren3179a012005-11-10 14:26:48 +000028
Russell King548d8492008-11-04 14:02:46 +000029static const struct clkops clkops_generic;
30static const struct clkops clkops_uart;
31static const struct clkops clkops_dspck;
32
Tony Lindgren3179a012005-11-10 14:26:48 +000033#include "clock.h"
34
Russell King548d8492008-11-04 14:02:46 +000035static int omap1_clk_enable_generic(struct clk * clk);
36static int omap1_clk_enable(struct clk *clk);
37static void omap1_clk_disable_generic(struct clk * clk);
38static void omap1_clk_disable(struct clk *clk);
39
Tony Lindgren3179a012005-11-10 14:26:48 +000040__u32 arm_idlect1_mask;
41
42/*-------------------------------------------------------------------------
43 * Omap1 specific clock functions
44 *-------------------------------------------------------------------------*/
45
46static void omap1_watchdog_recalc(struct clk * clk)
47{
48 clk->rate = clk->parent->rate / 14;
49}
50
51static void omap1_uart_recalc(struct clk * clk)
52{
53 unsigned int val = omap_readl(clk->enable_reg);
54 if (val & clk->enable_bit)
55 clk->rate = 48000000;
56 else
57 clk->rate = 12000000;
58}
59
Imre Deakdf2c2e72007-03-05 17:22:58 +020060static void omap1_sossi_recalc(struct clk *clk)
61{
62 u32 div = omap_readl(MOD_CONF_CTRL_1);
63
64 div = (div >> 17) & 0x7;
65 div++;
66 clk->rate = clk->parent->rate / div;
67}
68
Tony Lindgren3179a012005-11-10 14:26:48 +000069static int omap1_clk_enable_dsp_domain(struct clk *clk)
70{
71 int retval;
72
Tony Lindgren10b55792006-01-17 15:30:42 -080073 retval = omap1_clk_enable(&api_ck.clk);
Tony Lindgren3179a012005-11-10 14:26:48 +000074 if (!retval) {
Tony Lindgren10b55792006-01-17 15:30:42 -080075 retval = omap1_clk_enable_generic(clk);
76 omap1_clk_disable(&api_ck.clk);
Tony Lindgren3179a012005-11-10 14:26:48 +000077 }
78
79 return retval;
80}
81
82static void omap1_clk_disable_dsp_domain(struct clk *clk)
83{
Tony Lindgren10b55792006-01-17 15:30:42 -080084 if (omap1_clk_enable(&api_ck.clk) == 0) {
85 omap1_clk_disable_generic(clk);
86 omap1_clk_disable(&api_ck.clk);
Tony Lindgren3179a012005-11-10 14:26:48 +000087 }
88}
89
Russell King548d8492008-11-04 14:02:46 +000090static const struct clkops clkops_dspck = {
91 .enable = &omap1_clk_enable_dsp_domain,
92 .disable = &omap1_clk_disable_dsp_domain,
93};
94
Tony Lindgren3179a012005-11-10 14:26:48 +000095static int omap1_clk_enable_uart_functional(struct clk *clk)
96{
97 int ret;
98 struct uart_clk *uclk;
99
Tony Lindgren10b55792006-01-17 15:30:42 -0800100 ret = omap1_clk_enable_generic(clk);
Tony Lindgren3179a012005-11-10 14:26:48 +0000101 if (ret == 0) {
102 /* Set smart idle acknowledgement mode */
103 uclk = (struct uart_clk *)clk;
104 omap_writeb((omap_readb(uclk->sysc_addr) & ~0x10) | 8,
105 uclk->sysc_addr);
106 }
107
108 return ret;
109}
110
111static void omap1_clk_disable_uart_functional(struct clk *clk)
112{
113 struct uart_clk *uclk;
114
115 /* Set force idle acknowledgement mode */
116 uclk = (struct uart_clk *)clk;
117 omap_writeb((omap_readb(uclk->sysc_addr) & ~0x18), uclk->sysc_addr);
118
Tony Lindgren10b55792006-01-17 15:30:42 -0800119 omap1_clk_disable_generic(clk);
Tony Lindgren3179a012005-11-10 14:26:48 +0000120}
121
Russell King548d8492008-11-04 14:02:46 +0000122static const struct clkops clkops_uart = {
123 .enable = &omap1_clk_enable_uart_functional,
124 .disable = &omap1_clk_disable_uart_functional,
125};
126
Tony Lindgren3179a012005-11-10 14:26:48 +0000127static void omap1_clk_allow_idle(struct clk *clk)
128{
129 struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
130
131 if (!(clk->flags & CLOCK_IDLE_CONTROL))
132 return;
133
134 if (iclk->no_idle_count > 0 && !(--iclk->no_idle_count))
135 arm_idlect1_mask |= 1 << iclk->idlect_shift;
136}
137
138static void omap1_clk_deny_idle(struct clk *clk)
139{
140 struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
141
142 if (!(clk->flags & CLOCK_IDLE_CONTROL))
143 return;
144
145 if (iclk->no_idle_count++ == 0)
146 arm_idlect1_mask &= ~(1 << iclk->idlect_shift);
147}
148
149static __u16 verify_ckctl_value(__u16 newval)
150{
151 /* This function checks for following limitations set
152 * by the hardware (all conditions must be true):
153 * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
154 * ARM_CK >= TC_CK
155 * DSP_CK >= TC_CK
156 * DSPMMU_CK >= TC_CK
157 *
158 * In addition following rules are enforced:
159 * LCD_CK <= TC_CK
160 * ARMPER_CK <= TC_CK
161 *
162 * However, maximum frequencies are not checked for!
163 */
164 __u8 per_exp;
165 __u8 lcd_exp;
166 __u8 arm_exp;
167 __u8 dsp_exp;
168 __u8 tc_exp;
169 __u8 dspmmu_exp;
170
171 per_exp = (newval >> CKCTL_PERDIV_OFFSET) & 3;
172 lcd_exp = (newval >> CKCTL_LCDDIV_OFFSET) & 3;
173 arm_exp = (newval >> CKCTL_ARMDIV_OFFSET) & 3;
174 dsp_exp = (newval >> CKCTL_DSPDIV_OFFSET) & 3;
175 tc_exp = (newval >> CKCTL_TCDIV_OFFSET) & 3;
176 dspmmu_exp = (newval >> CKCTL_DSPMMUDIV_OFFSET) & 3;
177
178 if (dspmmu_exp < dsp_exp)
179 dspmmu_exp = dsp_exp;
180 if (dspmmu_exp > dsp_exp+1)
181 dspmmu_exp = dsp_exp+1;
182 if (tc_exp < arm_exp)
183 tc_exp = arm_exp;
184 if (tc_exp < dspmmu_exp)
185 tc_exp = dspmmu_exp;
186 if (tc_exp > lcd_exp)
187 lcd_exp = tc_exp;
188 if (tc_exp > per_exp)
189 per_exp = tc_exp;
190
191 newval &= 0xf000;
192 newval |= per_exp << CKCTL_PERDIV_OFFSET;
193 newval |= lcd_exp << CKCTL_LCDDIV_OFFSET;
194 newval |= arm_exp << CKCTL_ARMDIV_OFFSET;
195 newval |= dsp_exp << CKCTL_DSPDIV_OFFSET;
196 newval |= tc_exp << CKCTL_TCDIV_OFFSET;
197 newval |= dspmmu_exp << CKCTL_DSPMMUDIV_OFFSET;
198
199 return newval;
200}
201
202static int calc_dsor_exp(struct clk *clk, unsigned long rate)
203{
204 /* Note: If target frequency is too low, this function will return 4,
205 * which is invalid value. Caller must check for this value and act
206 * accordingly.
207 *
208 * Note: This function does not check for following limitations set
209 * by the hardware (all conditions must be true):
210 * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
211 * ARM_CK >= TC_CK
212 * DSP_CK >= TC_CK
213 * DSPMMU_CK >= TC_CK
214 */
215 unsigned long realrate;
216 struct clk * parent;
217 unsigned dsor_exp;
218
219 if (unlikely(!(clk->flags & RATE_CKCTL)))
220 return -EINVAL;
221
222 parent = clk->parent;
Russell Kingc0fc18c2008-09-05 15:10:27 +0100223 if (unlikely(parent == NULL))
Tony Lindgren3179a012005-11-10 14:26:48 +0000224 return -EIO;
225
226 realrate = parent->rate;
227 for (dsor_exp=0; dsor_exp<4; dsor_exp++) {
228 if (realrate <= rate)
229 break;
230
231 realrate /= 2;
232 }
233
234 return dsor_exp;
235}
236
237static void omap1_ckctl_recalc(struct clk * clk)
238{
239 int dsor;
240
241 /* Calculate divisor encoded as 2-bit exponent */
242 dsor = 1 << (3 & (omap_readw(ARM_CKCTL) >> clk->rate_offset));
243
244 if (unlikely(clk->rate == clk->parent->rate / dsor))
245 return; /* No change, quick exit */
246 clk->rate = clk->parent->rate / dsor;
Tony Lindgren3179a012005-11-10 14:26:48 +0000247}
248
249static void omap1_ckctl_recalc_dsp_domain(struct clk * clk)
250{
251 int dsor;
252
253 /* Calculate divisor encoded as 2-bit exponent
254 *
255 * The clock control bits are in DSP domain,
256 * so api_ck is needed for access.
257 * Note that DSP_CKCTL virt addr = phys addr, so
258 * we must use __raw_readw() instead of omap_readw().
259 */
Tony Lindgren10b55792006-01-17 15:30:42 -0800260 omap1_clk_enable(&api_ck.clk);
Tony Lindgren3179a012005-11-10 14:26:48 +0000261 dsor = 1 << (3 & (__raw_readw(DSP_CKCTL) >> clk->rate_offset));
Tony Lindgren10b55792006-01-17 15:30:42 -0800262 omap1_clk_disable(&api_ck.clk);
Tony Lindgren3179a012005-11-10 14:26:48 +0000263
264 if (unlikely(clk->rate == clk->parent->rate / dsor))
265 return; /* No change, quick exit */
266 clk->rate = clk->parent->rate / dsor;
Tony Lindgren3179a012005-11-10 14:26:48 +0000267}
268
269/* MPU virtual clock functions */
270static int omap1_select_table_rate(struct clk * clk, unsigned long rate)
271{
272 /* Find the highest supported frequency <= rate and switch to it */
273 struct mpu_rate * ptr;
274
275 if (clk != &virtual_ck_mpu)
276 return -EINVAL;
277
278 for (ptr = rate_table; ptr->rate; ptr++) {
279 if (ptr->xtal != ck_ref.rate)
280 continue;
281
282 /* DPLL1 cannot be reprogrammed without risking system crash */
283 if (likely(ck_dpll1.rate!=0) && ptr->pll_rate != ck_dpll1.rate)
284 continue;
285
286 /* Can check only after xtal frequency check */
287 if (ptr->rate <= rate)
288 break;
289 }
290
291 if (!ptr->rate)
292 return -EINVAL;
293
294 /*
295 * In most cases we should not need to reprogram DPLL.
296 * Reprogramming the DPLL is tricky, it must be done from SRAM.
Brian Swetland495f71d2006-06-26 16:16:03 -0700297 * (on 730, bit 13 must always be 1)
Tony Lindgren3179a012005-11-10 14:26:48 +0000298 */
Brian Swetland495f71d2006-06-26 16:16:03 -0700299 if (cpu_is_omap730())
300 omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val | 0x2000);
301 else
302 omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val);
Tony Lindgren3179a012005-11-10 14:26:48 +0000303
304 ck_dpll1.rate = ptr->pll_rate;
Tony Lindgren3179a012005-11-10 14:26:48 +0000305 return 0;
306}
307
308static int omap1_clk_set_rate_dsp_domain(struct clk *clk, unsigned long rate)
309{
310 int ret = -EINVAL;
311 int dsor_exp;
312 __u16 regval;
313
314 if (clk->flags & RATE_CKCTL) {
315 dsor_exp = calc_dsor_exp(clk, rate);
316 if (dsor_exp > 3)
317 dsor_exp = -EINVAL;
318 if (dsor_exp < 0)
319 return dsor_exp;
320
321 regval = __raw_readw(DSP_CKCTL);
322 regval &= ~(3 << clk->rate_offset);
323 regval |= dsor_exp << clk->rate_offset;
324 __raw_writew(regval, DSP_CKCTL);
325 clk->rate = clk->parent->rate / (1 << dsor_exp);
326 ret = 0;
327 }
328
Tony Lindgren3179a012005-11-10 14:26:48 +0000329 return ret;
330}
331
332static long omap1_round_to_table_rate(struct clk * clk, unsigned long rate)
333{
334 /* Find the highest supported frequency <= rate */
335 struct mpu_rate * ptr;
336 long highest_rate;
337
338 if (clk != &virtual_ck_mpu)
339 return -EINVAL;
340
341 highest_rate = -EINVAL;
342
343 for (ptr = rate_table; ptr->rate; ptr++) {
344 if (ptr->xtal != ck_ref.rate)
345 continue;
346
347 highest_rate = ptr->rate;
348
349 /* Can check only after xtal frequency check */
350 if (ptr->rate <= rate)
351 break;
352 }
353
354 return highest_rate;
355}
356
357static unsigned calc_ext_dsor(unsigned long rate)
358{
359 unsigned dsor;
360
361 /* MCLK and BCLK divisor selection is not linear:
362 * freq = 96MHz / dsor
363 *
364 * RATIO_SEL range: dsor <-> RATIO_SEL
365 * 0..6: (RATIO_SEL+2) <-> (dsor-2)
366 * 6..48: (8+(RATIO_SEL-6)*2) <-> ((dsor-8)/2+6)
367 * Minimum dsor is 2 and maximum is 96. Odd divisors starting from 9
368 * can not be used.
369 */
370 for (dsor = 2; dsor < 96; ++dsor) {
371 if ((dsor & 1) && dsor > 8)
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100372 continue;
Tony Lindgren3179a012005-11-10 14:26:48 +0000373 if (rate >= 96000000 / dsor)
374 break;
375 }
376 return dsor;
377}
378
379/* Only needed on 1510 */
380static int omap1_set_uart_rate(struct clk * clk, unsigned long rate)
381{
382 unsigned int val;
383
384 val = omap_readl(clk->enable_reg);
385 if (rate == 12000000)
386 val &= ~(1 << clk->enable_bit);
387 else if (rate == 48000000)
388 val |= (1 << clk->enable_bit);
389 else
390 return -EINVAL;
391 omap_writel(val, clk->enable_reg);
392 clk->rate = rate;
393
394 return 0;
395}
396
397/* External clock (MCLK & BCLK) functions */
398static int omap1_set_ext_clk_rate(struct clk * clk, unsigned long rate)
399{
400 unsigned dsor;
401 __u16 ratio_bits;
402
403 dsor = calc_ext_dsor(rate);
404 clk->rate = 96000000 / dsor;
405 if (dsor > 8)
406 ratio_bits = ((dsor - 8) / 2 + 6) << 2;
407 else
408 ratio_bits = (dsor - 2) << 2;
409
410 ratio_bits |= omap_readw(clk->enable_reg) & ~0xfd;
411 omap_writew(ratio_bits, clk->enable_reg);
412
413 return 0;
414}
415
Imre Deakdf2c2e72007-03-05 17:22:58 +0200416static int omap1_set_sossi_rate(struct clk *clk, unsigned long rate)
417{
418 u32 l;
419 int div;
420 unsigned long p_rate;
421
422 p_rate = clk->parent->rate;
423 /* Round towards slower frequency */
424 div = (p_rate + rate - 1) / rate;
425 div--;
426 if (div < 0 || div > 7)
427 return -EINVAL;
428
429 l = omap_readl(MOD_CONF_CTRL_1);
430 l &= ~(7 << 17);
431 l |= div << 17;
432 omap_writel(l, MOD_CONF_CTRL_1);
433
434 clk->rate = p_rate / (div + 1);
Imre Deakdf2c2e72007-03-05 17:22:58 +0200435
436 return 0;
437}
438
Tony Lindgren3179a012005-11-10 14:26:48 +0000439static long omap1_round_ext_clk_rate(struct clk * clk, unsigned long rate)
440{
441 return 96000000 / calc_ext_dsor(rate);
442}
443
444static void omap1_init_ext_clk(struct clk * clk)
445{
446 unsigned dsor;
447 __u16 ratio_bits;
448
449 /* Determine current rate and ensure clock is based on 96MHz APLL */
450 ratio_bits = omap_readw(clk->enable_reg) & ~1;
451 omap_writew(ratio_bits, clk->enable_reg);
452
453 ratio_bits = (ratio_bits & 0xfc) >> 2;
454 if (ratio_bits > 6)
455 dsor = (ratio_bits - 6) * 2 + 8;
456 else
457 dsor = ratio_bits + 2;
458
459 clk-> rate = 96000000 / dsor;
460}
461
Tony Lindgren10b55792006-01-17 15:30:42 -0800462static int omap1_clk_enable(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000463{
464 int ret = 0;
465 if (clk->usecount++ == 0) {
466 if (likely(clk->parent)) {
Tony Lindgren10b55792006-01-17 15:30:42 -0800467 ret = omap1_clk_enable(clk->parent);
Tony Lindgren3179a012005-11-10 14:26:48 +0000468
469 if (unlikely(ret != 0)) {
470 clk->usecount--;
471 return ret;
472 }
473
474 if (clk->flags & CLOCK_NO_IDLE_PARENT)
Dirk Behme6f9c92f2006-12-06 17:13:51 -0800475 omap1_clk_deny_idle(clk->parent);
Tony Lindgren3179a012005-11-10 14:26:48 +0000476 }
477
Russell King548d8492008-11-04 14:02:46 +0000478 ret = clk->ops->enable(clk);
Tony Lindgren3179a012005-11-10 14:26:48 +0000479
480 if (unlikely(ret != 0) && clk->parent) {
Tony Lindgren10b55792006-01-17 15:30:42 -0800481 omap1_clk_disable(clk->parent);
Tony Lindgren3179a012005-11-10 14:26:48 +0000482 clk->usecount--;
483 }
484 }
485
486 return ret;
487}
488
Tony Lindgren10b55792006-01-17 15:30:42 -0800489static void omap1_clk_disable(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000490{
491 if (clk->usecount > 0 && !(--clk->usecount)) {
Russell King548d8492008-11-04 14:02:46 +0000492 clk->ops->disable(clk);
Tony Lindgren3179a012005-11-10 14:26:48 +0000493 if (likely(clk->parent)) {
Tony Lindgren10b55792006-01-17 15:30:42 -0800494 omap1_clk_disable(clk->parent);
Tony Lindgren3179a012005-11-10 14:26:48 +0000495 if (clk->flags & CLOCK_NO_IDLE_PARENT)
Dirk Behme6f9c92f2006-12-06 17:13:51 -0800496 omap1_clk_allow_idle(clk->parent);
Tony Lindgren3179a012005-11-10 14:26:48 +0000497 }
498 }
499}
500
Tony Lindgren10b55792006-01-17 15:30:42 -0800501static int omap1_clk_enable_generic(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000502{
503 __u16 regval16;
504 __u32 regval32;
505
Russell Kingc0fc18c2008-09-05 15:10:27 +0100506 if (unlikely(clk->enable_reg == NULL)) {
Tony Lindgren3179a012005-11-10 14:26:48 +0000507 printk(KERN_ERR "clock.c: Enable for %s without enable code\n",
508 clk->name);
Dirk Behme6f9c92f2006-12-06 17:13:51 -0800509 return -EINVAL;
Tony Lindgren3179a012005-11-10 14:26:48 +0000510 }
511
512 if (clk->flags & ENABLE_REG_32BIT) {
513 if (clk->flags & VIRTUAL_IO_ADDRESS) {
514 regval32 = __raw_readl(clk->enable_reg);
515 regval32 |= (1 << clk->enable_bit);
516 __raw_writel(regval32, clk->enable_reg);
517 } else {
518 regval32 = omap_readl(clk->enable_reg);
519 regval32 |= (1 << clk->enable_bit);
520 omap_writel(regval32, clk->enable_reg);
521 }
522 } else {
523 if (clk->flags & VIRTUAL_IO_ADDRESS) {
524 regval16 = __raw_readw(clk->enable_reg);
525 regval16 |= (1 << clk->enable_bit);
526 __raw_writew(regval16, clk->enable_reg);
527 } else {
528 regval16 = omap_readw(clk->enable_reg);
529 regval16 |= (1 << clk->enable_bit);
530 omap_writew(regval16, clk->enable_reg);
531 }
532 }
533
Dirk Behme6f9c92f2006-12-06 17:13:51 -0800534 return 0;
Tony Lindgren3179a012005-11-10 14:26:48 +0000535}
536
Tony Lindgren10b55792006-01-17 15:30:42 -0800537static void omap1_clk_disable_generic(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000538{
539 __u16 regval16;
540 __u32 regval32;
541
Russell Kingc0fc18c2008-09-05 15:10:27 +0100542 if (clk->enable_reg == NULL)
Tony Lindgren3179a012005-11-10 14:26:48 +0000543 return;
544
545 if (clk->flags & ENABLE_REG_32BIT) {
546 if (clk->flags & VIRTUAL_IO_ADDRESS) {
547 regval32 = __raw_readl(clk->enable_reg);
548 regval32 &= ~(1 << clk->enable_bit);
549 __raw_writel(regval32, clk->enable_reg);
550 } else {
551 regval32 = omap_readl(clk->enable_reg);
552 regval32 &= ~(1 << clk->enable_bit);
553 omap_writel(regval32, clk->enable_reg);
554 }
555 } else {
556 if (clk->flags & VIRTUAL_IO_ADDRESS) {
557 regval16 = __raw_readw(clk->enable_reg);
558 regval16 &= ~(1 << clk->enable_bit);
559 __raw_writew(regval16, clk->enable_reg);
560 } else {
561 regval16 = omap_readw(clk->enable_reg);
562 regval16 &= ~(1 << clk->enable_bit);
563 omap_writew(regval16, clk->enable_reg);
564 }
565 }
566}
567
Russell King548d8492008-11-04 14:02:46 +0000568static const struct clkops clkops_generic = {
569 .enable = &omap1_clk_enable_generic,
570 .disable = &omap1_clk_disable_generic,
571};
572
Tony Lindgren3179a012005-11-10 14:26:48 +0000573static long omap1_clk_round_rate(struct clk *clk, unsigned long rate)
574{
575 int dsor_exp;
576
577 if (clk->flags & RATE_FIXED)
578 return clk->rate;
579
580 if (clk->flags & RATE_CKCTL) {
581 dsor_exp = calc_dsor_exp(clk, rate);
582 if (dsor_exp < 0)
583 return dsor_exp;
584 if (dsor_exp > 3)
585 dsor_exp = 3;
586 return clk->parent->rate / (1 << dsor_exp);
587 }
588
Russell Kingc0fc18c2008-09-05 15:10:27 +0100589 if (clk->round_rate != NULL)
Tony Lindgren3179a012005-11-10 14:26:48 +0000590 return clk->round_rate(clk, rate);
591
592 return clk->rate;
593}
594
595static int omap1_clk_set_rate(struct clk *clk, unsigned long rate)
596{
597 int ret = -EINVAL;
598 int dsor_exp;
599 __u16 regval;
600
601 if (clk->set_rate)
602 ret = clk->set_rate(clk, rate);
603 else if (clk->flags & RATE_CKCTL) {
604 dsor_exp = calc_dsor_exp(clk, rate);
605 if (dsor_exp > 3)
606 dsor_exp = -EINVAL;
607 if (dsor_exp < 0)
608 return dsor_exp;
609
610 regval = omap_readw(ARM_CKCTL);
611 regval &= ~(3 << clk->rate_offset);
612 regval |= dsor_exp << clk->rate_offset;
613 regval = verify_ckctl_value(regval);
614 omap_writew(regval, ARM_CKCTL);
615 clk->rate = clk->parent->rate / (1 << dsor_exp);
616 ret = 0;
617 }
618
Tony Lindgren3179a012005-11-10 14:26:48 +0000619 return ret;
620}
621
622/*-------------------------------------------------------------------------
623 * Omap1 clock reset and init functions
624 *-------------------------------------------------------------------------*/
625
626#ifdef CONFIG_OMAP_RESET_CLOCKS
Tony Lindgren3179a012005-11-10 14:26:48 +0000627
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300628static void __init omap1_clk_disable_unused(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000629{
Tony Lindgren3179a012005-11-10 14:26:48 +0000630 __u32 regval32;
631
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300632 /* Clocks in the DSP domain need api_ck. Just assume bootloader
633 * has not enabled any DSP clocks */
Russell King397fcaf2008-09-05 15:46:19 +0100634 if (clk->enable_reg == DSP_IDLECT2) {
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300635 printk(KERN_INFO "Skipping reset check for DSP domain "
636 "clock \"%s\"\n", clk->name);
637 return;
Tony Lindgren3179a012005-11-10 14:26:48 +0000638 }
639
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300640 /* Is the clock already disabled? */
641 if (clk->flags & ENABLE_REG_32BIT) {
642 if (clk->flags & VIRTUAL_IO_ADDRESS)
643 regval32 = __raw_readl(clk->enable_reg);
644 else
645 regval32 = omap_readl(clk->enable_reg);
646 } else {
647 if (clk->flags & VIRTUAL_IO_ADDRESS)
648 regval32 = __raw_readw(clk->enable_reg);
649 else
650 regval32 = omap_readw(clk->enable_reg);
651 }
652
653 if ((regval32 & (1 << clk->enable_bit)) == 0)
654 return;
655
656 /* FIXME: This clock seems to be necessary but no-one
657 * has asked for its activation. */
David Cohen6e2d4102007-12-13 22:27:15 -0400658 if (clk == &tc2_ck /* FIX: pm.c (SRAM), CCP, Camera */
659 || clk == &ck_dpll1out.clk /* FIX: SoSSI, SSR */
660 || clk == &arm_gpio_ck /* FIX: GPIO code for 1510 */
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300661 ) {
662 printk(KERN_INFO "FIXME: Clock \"%s\" seems unused\n",
663 clk->name);
664 return;
665 }
666
667 printk(KERN_INFO "Disabling unused clock \"%s\"... ", clk->name);
Russell King548d8492008-11-04 14:02:46 +0000668 clk->ops->disable(clk);
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300669 printk(" done\n");
Tony Lindgren3179a012005-11-10 14:26:48 +0000670}
Tony Lindgren3179a012005-11-10 14:26:48 +0000671
672#else
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300673#define omap1_clk_disable_unused NULL
Tony Lindgren3179a012005-11-10 14:26:48 +0000674#endif
675
676static struct clk_functions omap1_clk_functions = {
Tony Lindgren10b55792006-01-17 15:30:42 -0800677 .clk_enable = omap1_clk_enable,
678 .clk_disable = omap1_clk_disable,
Tony Lindgren3179a012005-11-10 14:26:48 +0000679 .clk_round_rate = omap1_clk_round_rate,
680 .clk_set_rate = omap1_clk_set_rate,
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300681 .clk_disable_unused = omap1_clk_disable_unused,
Tony Lindgren3179a012005-11-10 14:26:48 +0000682};
683
684int __init omap1_clk_init(void)
685{
686 struct clk ** clkp;
687 const struct omap_clock_config *info;
688 int crystal_type = 0; /* Default 12 MHz */
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300689 u32 reg;
Tony Lindgren3179a012005-11-10 14:26:48 +0000690
Dirk Behmeef772f22006-12-06 17:14:02 -0800691#ifdef CONFIG_DEBUG_LL
692 /* Resets some clocks that may be left on from bootloader,
693 * but leaves serial clocks on.
694 */
695 omap_writel(0x3 << 29, MOD_CONF_CTRL_0);
696#endif
697
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300698 /* USB_REQ_EN will be disabled later if necessary (usb_dc_ck) */
699 reg = omap_readw(SOFT_REQ_REG) & (1 << 4);
700 omap_writew(reg, SOFT_REQ_REG);
Andrzej Zaborowskief557d72006-12-06 17:13:48 -0800701 if (!cpu_is_omap15xx())
702 omap_writew(0, SOFT_REQ_REG2);
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300703
Tony Lindgren3179a012005-11-10 14:26:48 +0000704 clk_init(&omap1_clk_functions);
705
706 /* By default all idlect1 clocks are allowed to idle */
707 arm_idlect1_mask = ~0;
708
709 for (clkp = onchip_clks; clkp < onchip_clks+ARRAY_SIZE(onchip_clks); clkp++) {
710 if (((*clkp)->flags &CLOCK_IN_OMAP1510) && cpu_is_omap1510()) {
711 clk_register(*clkp);
712 continue;
713 }
714
715 if (((*clkp)->flags &CLOCK_IN_OMAP16XX) && cpu_is_omap16xx()) {
716 clk_register(*clkp);
717 continue;
718 }
719
720 if (((*clkp)->flags &CLOCK_IN_OMAP730) && cpu_is_omap730()) {
721 clk_register(*clkp);
722 continue;
723 }
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100724
725 if (((*clkp)->flags &CLOCK_IN_OMAP310) && cpu_is_omap310()) {
726 clk_register(*clkp);
727 continue;
728 }
Tony Lindgren3179a012005-11-10 14:26:48 +0000729 }
730
731 info = omap_get_config(OMAP_TAG_CLOCK, struct omap_clock_config);
732 if (info != NULL) {
Vladimir Ananiev99c658a2006-12-11 13:30:21 -0800733 if (!cpu_is_omap15xx())
Tony Lindgren3179a012005-11-10 14:26:48 +0000734 crystal_type = info->system_clock_type;
735 }
736
737#if defined(CONFIG_ARCH_OMAP730)
738 ck_ref.rate = 13000000;
739#elif defined(CONFIG_ARCH_OMAP16XX)
740 if (crystal_type == 2)
741 ck_ref.rate = 19200000;
742#endif
743
744 printk("Clocks: ARM_SYSST: 0x%04x DPLL_CTL: 0x%04x ARM_CKCTL: 0x%04x\n",
745 omap_readw(ARM_SYSST), omap_readw(DPLL_CTL),
746 omap_readw(ARM_CKCTL));
747
748 /* We want to be in syncronous scalable mode */
749 omap_writew(0x1000, ARM_SYSST);
750
751#ifdef CONFIG_OMAP_CLOCKS_SET_BY_BOOTLOADER
752 /* Use values set by bootloader. Determine PLL rate and recalculate
753 * dependent clocks as if kernel had changed PLL or divisors.
754 */
755 {
756 unsigned pll_ctl_val = omap_readw(DPLL_CTL);
757
758 ck_dpll1.rate = ck_ref.rate; /* Base xtal rate */
759 if (pll_ctl_val & 0x10) {
760 /* PLL enabled, apply multiplier and divisor */
761 if (pll_ctl_val & 0xf80)
762 ck_dpll1.rate *= (pll_ctl_val & 0xf80) >> 7;
763 ck_dpll1.rate /= ((pll_ctl_val & 0x60) >> 5) + 1;
764 } else {
765 /* PLL disabled, apply bypass divisor */
766 switch (pll_ctl_val & 0xc) {
767 case 0:
768 break;
769 case 0x4:
770 ck_dpll1.rate /= 2;
771 break;
772 default:
773 ck_dpll1.rate /= 4;
774 break;
775 }
776 }
777 }
Tony Lindgren3179a012005-11-10 14:26:48 +0000778#else
779 /* Find the highest supported frequency and enable it */
780 if (omap1_select_table_rate(&virtual_ck_mpu, ~0)) {
781 printk(KERN_ERR "System frequencies not set. Check your config.\n");
782 /* Guess sane values (60MHz) */
783 omap_writew(0x2290, DPLL_CTL);
Brian Swetland495f71d2006-06-26 16:16:03 -0700784 omap_writew(cpu_is_omap730() ? 0x3005 : 0x1005, ARM_CKCTL);
Tony Lindgren3179a012005-11-10 14:26:48 +0000785 ck_dpll1.rate = 60000000;
Tony Lindgren3179a012005-11-10 14:26:48 +0000786 }
787#endif
Russell Kinga9e88202008-11-13 13:07:00 +0000788 propagate_rate(&ck_dpll1);
Tony Lindgren3179a012005-11-10 14:26:48 +0000789 /* Cache rates for clocks connected to ck_ref (not dpll1) */
790 propagate_rate(&ck_ref);
791 printk(KERN_INFO "Clocking rate (xtal/DPLL1/MPU): "
792 "%ld.%01ld/%ld.%01ld/%ld.%01ld MHz\n",
793 ck_ref.rate / 1000000, (ck_ref.rate / 100000) % 10,
794 ck_dpll1.rate / 1000000, (ck_dpll1.rate / 100000) % 10,
795 arm_ck.rate / 1000000, (arm_ck.rate / 100000) % 10);
796
Brian Swetland495f71d2006-06-26 16:16:03 -0700797#if defined(CONFIG_MACH_OMAP_PERSEUS2) || defined(CONFIG_MACH_OMAP_FSAMPLE)
Tony Lindgren3179a012005-11-10 14:26:48 +0000798 /* Select slicer output as OMAP input clock */
799 omap_writew(omap_readw(OMAP730_PCC_UPLD_CTRL) & ~0x1, OMAP730_PCC_UPLD_CTRL);
800#endif
801
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300802 /* Amstrad Delta wants BCLK high when inactive */
803 if (machine_is_ams_delta())
804 omap_writel(omap_readl(ULPD_CLOCK_CTRL) |
805 (1 << SDW_MCLK_INV_BIT),
806 ULPD_CLOCK_CTRL);
807
Tony Lindgren3179a012005-11-10 14:26:48 +0000808 /* Turn off DSP and ARM_TIMXO. Make sure ARM_INTHCK is not divided */
Brian Swetland495f71d2006-06-26 16:16:03 -0700809 /* (on 730, bit 13 must not be cleared) */
810 if (cpu_is_omap730())
811 omap_writew(omap_readw(ARM_CKCTL) & 0x2fff, ARM_CKCTL);
812 else
813 omap_writew(omap_readw(ARM_CKCTL) & 0x0fff, ARM_CKCTL);
Tony Lindgren3179a012005-11-10 14:26:48 +0000814
815 /* Put DSP/MPUI into reset until needed */
816 omap_writew(0, ARM_RSTCT1);
817 omap_writew(1, ARM_RSTCT2);
818 omap_writew(0x400, ARM_IDLECT1);
819
820 /*
821 * According to OMAP5910 Erratum SYS_DMA_1, bit DMACK_REQ (bit 8)
822 * of the ARM_IDLECT2 register must be set to zero. The power-on
823 * default value of this bit is one.
824 */
825 omap_writew(0x0000, ARM_IDLECT2); /* Turn LCD clock off also */
826
827 /*
828 * Only enable those clocks we will need, let the drivers
829 * enable other clocks as necessary
830 */
Tony Lindgren10b55792006-01-17 15:30:42 -0800831 clk_enable(&armper_ck.clk);
832 clk_enable(&armxor_ck.clk);
833 clk_enable(&armtim_ck.clk); /* This should be done by timer code */
Tony Lindgren3179a012005-11-10 14:26:48 +0000834
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100835 if (cpu_is_omap15xx())
Tony Lindgren3179a012005-11-10 14:26:48 +0000836 clk_enable(&arm_gpio_ck);
837
838 return 0;
839}
840