blob: 547fa33e99dd84cdce14a2a8917e2492b9eb0adc [file] [log] [blame]
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001/*
Ivo van Doorn811aa9c2008-02-03 15:42:53 +01002 Copyright (C) 2004 - 2008 rt2x00 SourceForge Project
Ivo van Doorn95ea3622007-09-25 17:57:13 -07003 <http://rt2x00.serialmonkey.com>
4
5 This program is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 2 of the License, or
8 (at your option) any later version.
9
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
14
15 You should have received a copy of the GNU General Public License
16 along with this program; if not, write to the
17 Free Software Foundation, Inc.,
18 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
21/*
22 Module: rt61pci
23 Abstract: rt61pci device specific routines.
24 Supported chipsets: RT2561, RT2561s, RT2661.
25 */
26
Ivo van Doorn95ea3622007-09-25 17:57:13 -070027#include <linux/delay.h>
28#include <linux/etherdevice.h>
29#include <linux/init.h>
30#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/pci.h>
33#include <linux/eeprom_93cx6.h>
34
35#include "rt2x00.h"
36#include "rt2x00pci.h"
37#include "rt61pci.h"
38
39/*
40 * Register access.
41 * BBP and RF register require indirect register access,
42 * and use the CSR registers PHY_CSR3 and PHY_CSR4 to achieve this.
43 * These indirect registers work with busy bits,
44 * and we will try maximal REGISTER_BUSY_COUNT times to access
45 * the register while taking a REGISTER_BUSY_DELAY us delay
46 * between each attampt. When the busy bit is still set at that time,
47 * the access attempt is considered to have failed,
48 * and we will print an error.
49 */
Adam Baker0e14f6d2007-10-27 13:41:25 +020050static u32 rt61pci_bbp_check(struct rt2x00_dev *rt2x00dev)
Ivo van Doorn95ea3622007-09-25 17:57:13 -070051{
52 u32 reg;
53 unsigned int i;
54
55 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
56 rt2x00pci_register_read(rt2x00dev, PHY_CSR3, &reg);
57 if (!rt2x00_get_field32(reg, PHY_CSR3_BUSY))
58 break;
59 udelay(REGISTER_BUSY_DELAY);
60 }
61
62 return reg;
63}
64
Adam Baker0e14f6d2007-10-27 13:41:25 +020065static void rt61pci_bbp_write(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -070066 const unsigned int word, const u8 value)
67{
68 u32 reg;
69
70 /*
71 * Wait until the BBP becomes ready.
72 */
73 reg = rt61pci_bbp_check(rt2x00dev);
74 if (rt2x00_get_field32(reg, PHY_CSR3_BUSY)) {
75 ERROR(rt2x00dev, "PHY_CSR3 register busy. Write failed.\n");
76 return;
77 }
78
79 /*
80 * Write the data into the BBP.
81 */
82 reg = 0;
83 rt2x00_set_field32(&reg, PHY_CSR3_VALUE, value);
84 rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
85 rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
86 rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 0);
87
88 rt2x00pci_register_write(rt2x00dev, PHY_CSR3, reg);
89}
90
Adam Baker0e14f6d2007-10-27 13:41:25 +020091static void rt61pci_bbp_read(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -070092 const unsigned int word, u8 *value)
93{
94 u32 reg;
95
96 /*
97 * Wait until the BBP becomes ready.
98 */
99 reg = rt61pci_bbp_check(rt2x00dev);
100 if (rt2x00_get_field32(reg, PHY_CSR3_BUSY)) {
101 ERROR(rt2x00dev, "PHY_CSR3 register busy. Read failed.\n");
102 return;
103 }
104
105 /*
106 * Write the request into the BBP.
107 */
108 reg = 0;
109 rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
110 rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
111 rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 1);
112
113 rt2x00pci_register_write(rt2x00dev, PHY_CSR3, reg);
114
115 /*
116 * Wait until the BBP becomes ready.
117 */
118 reg = rt61pci_bbp_check(rt2x00dev);
119 if (rt2x00_get_field32(reg, PHY_CSR3_BUSY)) {
120 ERROR(rt2x00dev, "PHY_CSR3 register busy. Read failed.\n");
121 *value = 0xff;
122 return;
123 }
124
125 *value = rt2x00_get_field32(reg, PHY_CSR3_VALUE);
126}
127
Adam Baker0e14f6d2007-10-27 13:41:25 +0200128static void rt61pci_rf_write(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700129 const unsigned int word, const u32 value)
130{
131 u32 reg;
132 unsigned int i;
133
134 if (!word)
135 return;
136
137 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
138 rt2x00pci_register_read(rt2x00dev, PHY_CSR4, &reg);
139 if (!rt2x00_get_field32(reg, PHY_CSR4_BUSY))
140 goto rf_write;
141 udelay(REGISTER_BUSY_DELAY);
142 }
143
144 ERROR(rt2x00dev, "PHY_CSR4 register busy. Write failed.\n");
145 return;
146
147rf_write:
148 reg = 0;
149 rt2x00_set_field32(&reg, PHY_CSR4_VALUE, value);
150 rt2x00_set_field32(&reg, PHY_CSR4_NUMBER_OF_BITS, 21);
151 rt2x00_set_field32(&reg, PHY_CSR4_IF_SELECT, 0);
152 rt2x00_set_field32(&reg, PHY_CSR4_BUSY, 1);
153
154 rt2x00pci_register_write(rt2x00dev, PHY_CSR4, reg);
155 rt2x00_rf_write(rt2x00dev, word, value);
156}
157
Adam Baker0e14f6d2007-10-27 13:41:25 +0200158static void rt61pci_mcu_request(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700159 const u8 command, const u8 token,
160 const u8 arg0, const u8 arg1)
161{
162 u32 reg;
163
164 rt2x00pci_register_read(rt2x00dev, H2M_MAILBOX_CSR, &reg);
165
166 if (rt2x00_get_field32(reg, H2M_MAILBOX_CSR_OWNER)) {
167 ERROR(rt2x00dev, "mcu request error. "
168 "Request 0x%02x failed for token 0x%02x.\n",
169 command, token);
170 return;
171 }
172
173 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
174 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
175 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
176 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
177 rt2x00pci_register_write(rt2x00dev, H2M_MAILBOX_CSR, reg);
178
179 rt2x00pci_register_read(rt2x00dev, HOST_CMD_CSR, &reg);
180 rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
181 rt2x00_set_field32(&reg, HOST_CMD_CSR_INTERRUPT_MCU, 1);
182 rt2x00pci_register_write(rt2x00dev, HOST_CMD_CSR, reg);
183}
184
185static void rt61pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
186{
187 struct rt2x00_dev *rt2x00dev = eeprom->data;
188 u32 reg;
189
190 rt2x00pci_register_read(rt2x00dev, E2PROM_CSR, &reg);
191
192 eeprom->reg_data_in = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_IN);
193 eeprom->reg_data_out = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_OUT);
194 eeprom->reg_data_clock =
195 !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_CLOCK);
196 eeprom->reg_chip_select =
197 !!rt2x00_get_field32(reg, E2PROM_CSR_CHIP_SELECT);
198}
199
200static void rt61pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
201{
202 struct rt2x00_dev *rt2x00dev = eeprom->data;
203 u32 reg = 0;
204
205 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_IN, !!eeprom->reg_data_in);
206 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_OUT, !!eeprom->reg_data_out);
207 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK,
208 !!eeprom->reg_data_clock);
209 rt2x00_set_field32(&reg, E2PROM_CSR_CHIP_SELECT,
210 !!eeprom->reg_chip_select);
211
212 rt2x00pci_register_write(rt2x00dev, E2PROM_CSR, reg);
213}
214
215#ifdef CONFIG_RT2X00_LIB_DEBUGFS
216#define CSR_OFFSET(__word) ( CSR_REG_BASE + ((__word) * sizeof(u32)) )
217
Adam Baker0e14f6d2007-10-27 13:41:25 +0200218static void rt61pci_read_csr(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700219 const unsigned int word, u32 *data)
220{
221 rt2x00pci_register_read(rt2x00dev, CSR_OFFSET(word), data);
222}
223
Adam Baker0e14f6d2007-10-27 13:41:25 +0200224static void rt61pci_write_csr(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700225 const unsigned int word, u32 data)
226{
227 rt2x00pci_register_write(rt2x00dev, CSR_OFFSET(word), data);
228}
229
230static const struct rt2x00debug rt61pci_rt2x00debug = {
231 .owner = THIS_MODULE,
232 .csr = {
233 .read = rt61pci_read_csr,
234 .write = rt61pci_write_csr,
235 .word_size = sizeof(u32),
236 .word_count = CSR_REG_SIZE / sizeof(u32),
237 },
238 .eeprom = {
239 .read = rt2x00_eeprom_read,
240 .write = rt2x00_eeprom_write,
241 .word_size = sizeof(u16),
242 .word_count = EEPROM_SIZE / sizeof(u16),
243 },
244 .bbp = {
245 .read = rt61pci_bbp_read,
246 .write = rt61pci_bbp_write,
247 .word_size = sizeof(u8),
248 .word_count = BBP_SIZE / sizeof(u8),
249 },
250 .rf = {
251 .read = rt2x00_rf_read,
252 .write = rt61pci_rf_write,
253 .word_size = sizeof(u32),
254 .word_count = RF_SIZE / sizeof(u32),
255 },
256};
257#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
258
259#ifdef CONFIG_RT61PCI_RFKILL
260static int rt61pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
261{
262 u32 reg;
263
264 rt2x00pci_register_read(rt2x00dev, MAC_CSR13, &reg);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500265 return rt2x00_get_field32(reg, MAC_CSR13_BIT5);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700266}
Ivo van Doorn81873e92007-10-06 14:14:06 +0200267#else
268#define rt61pci_rfkill_poll NULL
Ivo van Doorndcf54752007-09-25 20:57:25 +0200269#endif /* CONFIG_RT61PCI_RFKILL */
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700270
271/*
272 * Configuration handlers.
273 */
Ivo van Doorn4abee4b2007-10-06 14:11:46 +0200274static void rt61pci_config_mac_addr(struct rt2x00_dev *rt2x00dev, __le32 *mac)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700275{
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700276 u32 tmp;
277
Ivo van Doorn4abee4b2007-10-06 14:11:46 +0200278 tmp = le32_to_cpu(mac[1]);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700279 rt2x00_set_field32(&tmp, MAC_CSR3_UNICAST_TO_ME_MASK, 0xff);
Ivo van Doorn4abee4b2007-10-06 14:11:46 +0200280 mac[1] = cpu_to_le32(tmp);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700281
Ivo van Doorn4abee4b2007-10-06 14:11:46 +0200282 rt2x00pci_register_multiwrite(rt2x00dev, MAC_CSR2, mac,
283 (2 * sizeof(__le32)));
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700284}
285
Ivo van Doorn4abee4b2007-10-06 14:11:46 +0200286static void rt61pci_config_bssid(struct rt2x00_dev *rt2x00dev, __le32 *bssid)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700287{
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700288 u32 tmp;
289
Ivo van Doorn4abee4b2007-10-06 14:11:46 +0200290 tmp = le32_to_cpu(bssid[1]);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700291 rt2x00_set_field32(&tmp, MAC_CSR5_BSS_ID_MASK, 3);
Ivo van Doorn4abee4b2007-10-06 14:11:46 +0200292 bssid[1] = cpu_to_le32(tmp);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700293
Ivo van Doorn4abee4b2007-10-06 14:11:46 +0200294 rt2x00pci_register_multiwrite(rt2x00dev, MAC_CSR4, bssid,
295 (2 * sizeof(__le32)));
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700296}
297
Ivo van Doornfeb24692007-10-06 14:14:29 +0200298static void rt61pci_config_type(struct rt2x00_dev *rt2x00dev, const int type,
299 const int tsf_sync)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700300{
301 u32 reg;
302
303 /*
304 * Clear current synchronisation setup.
305 * For the Beacon base registers we only need to clear
306 * the first byte since that byte contains the VALID and OWNER
307 * bits which (when set to 0) will invalidate the entire beacon.
308 */
309 rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, 0);
310 rt2x00pci_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
311 rt2x00pci_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
312 rt2x00pci_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
313 rt2x00pci_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
314
315 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700316 * Enable synchronisation.
317 */
318 rt2x00pci_register_read(rt2x00dev, TXRX_CSR9, &reg);
Johannes Berg4150c572007-09-17 01:29:23 -0400319 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 1);
Ivo van Doorn38677052008-01-06 23:38:58 +0100320 rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE,
321 (tsf_sync == TSF_SYNC_BEACON));
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700322 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0);
Ivo van Doornfeb24692007-10-06 14:14:29 +0200323 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_SYNC, tsf_sync);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700324 rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, reg);
325}
326
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200327static void rt61pci_config_preamble(struct rt2x00_dev *rt2x00dev,
328 const int short_preamble,
329 const int ack_timeout,
330 const int ack_consume_time)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700331{
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700332 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700333
334 rt2x00pci_register_read(rt2x00dev, TXRX_CSR0, &reg);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200335 rt2x00_set_field32(&reg, TXRX_CSR0_RX_ACK_TIMEOUT, ack_timeout);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700336 rt2x00pci_register_write(rt2x00dev, TXRX_CSR0, reg);
337
338 rt2x00pci_register_read(rt2x00dev, TXRX_CSR4, &reg);
Ivo van Doorn4f5af6e2007-10-06 14:16:30 +0200339 rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_PREAMBLE,
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200340 !!short_preamble);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700341 rt2x00pci_register_write(rt2x00dev, TXRX_CSR4, reg);
342}
343
344static void rt61pci_config_phymode(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200345 const int basic_rate_mask)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700346{
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200347 rt2x00pci_register_write(rt2x00dev, TXRX_CSR5, basic_rate_mask);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700348}
349
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200350static void rt61pci_config_channel(struct rt2x00_dev *rt2x00dev,
351 struct rf_channel *rf, const int txpower)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700352{
353 u8 r3;
354 u8 r94;
355 u8 smart;
356
357 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
358 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
359
360 smart = !(rt2x00_rf(&rt2x00dev->chip, RF5225) ||
361 rt2x00_rf(&rt2x00dev->chip, RF2527));
362
363 rt61pci_bbp_read(rt2x00dev, 3, &r3);
364 rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, smart);
365 rt61pci_bbp_write(rt2x00dev, 3, r3);
366
367 r94 = 6;
368 if (txpower > MAX_TXPOWER && txpower <= (MAX_TXPOWER + r94))
369 r94 += txpower - MAX_TXPOWER;
370 else if (txpower < MIN_TXPOWER && txpower >= (MIN_TXPOWER - r94))
371 r94 += txpower;
372 rt61pci_bbp_write(rt2x00dev, 94, r94);
373
374 rt61pci_rf_write(rt2x00dev, 1, rf->rf1);
375 rt61pci_rf_write(rt2x00dev, 2, rf->rf2);
376 rt61pci_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
377 rt61pci_rf_write(rt2x00dev, 4, rf->rf4);
378
379 udelay(200);
380
381 rt61pci_rf_write(rt2x00dev, 1, rf->rf1);
382 rt61pci_rf_write(rt2x00dev, 2, rf->rf2);
383 rt61pci_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
384 rt61pci_rf_write(rt2x00dev, 4, rf->rf4);
385
386 udelay(200);
387
388 rt61pci_rf_write(rt2x00dev, 1, rf->rf1);
389 rt61pci_rf_write(rt2x00dev, 2, rf->rf2);
390 rt61pci_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
391 rt61pci_rf_write(rt2x00dev, 4, rf->rf4);
392
393 msleep(1);
394}
395
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700396static void rt61pci_config_txpower(struct rt2x00_dev *rt2x00dev,
397 const int txpower)
398{
399 struct rf_channel rf;
400
401 rt2x00_rf_read(rt2x00dev, 1, &rf.rf1);
402 rt2x00_rf_read(rt2x00dev, 2, &rf.rf2);
403 rt2x00_rf_read(rt2x00dev, 3, &rf.rf3);
404 rt2x00_rf_read(rt2x00dev, 4, &rf.rf4);
405
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200406 rt61pci_config_channel(rt2x00dev, &rf, txpower);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700407}
408
409static void rt61pci_config_antenna_5x(struct rt2x00_dev *rt2x00dev,
Ivo van Doornaddc81b2007-10-13 16:26:23 +0200410 struct antenna_setup *ant)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700411{
412 u8 r3;
413 u8 r4;
414 u8 r77;
415
416 rt61pci_bbp_read(rt2x00dev, 3, &r3);
417 rt61pci_bbp_read(rt2x00dev, 4, &r4);
418 rt61pci_bbp_read(rt2x00dev, 77, &r77);
419
420 rt2x00_set_field8(&r3, BBP_R3_SMART_MODE,
Mattias Nissleracaa4102007-10-27 13:41:53 +0200421 rt2x00_rf(&rt2x00dev->chip, RF5325));
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200422
423 /*
424 * Configure the RX antenna.
425 */
Ivo van Doornaddc81b2007-10-13 16:26:23 +0200426 switch (ant->rx) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700427 case ANTENNA_HW_DIVERSITY:
Mattias Nissleracaa4102007-10-27 13:41:53 +0200428 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 2);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700429 rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END,
Ivo van Doornddc827f2007-10-13 16:26:42 +0200430 (rt2x00dev->curr_hwmode != HWMODE_A));
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700431 break;
432 case ANTENNA_A:
Mattias Nissleracaa4102007-10-27 13:41:53 +0200433 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700434 rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
Mattias Nissleracaa4102007-10-27 13:41:53 +0200435 if (rt2x00dev->curr_hwmode == HWMODE_A)
436 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
437 else
438 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700439 break;
Ivo van Doorn39e75852007-10-13 16:26:27 +0200440 case ANTENNA_SW_DIVERSITY:
441 /*
442 * NOTE: We should never come here because rt2x00lib is
443 * supposed to catch this and send us the correct antenna
444 * explicitely. However we are nog going to bug about this.
445 * Instead, just default to antenna B.
446 */
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700447 case ANTENNA_B:
Mattias Nissleracaa4102007-10-27 13:41:53 +0200448 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700449 rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
Mattias Nissleracaa4102007-10-27 13:41:53 +0200450 if (rt2x00dev->curr_hwmode == HWMODE_A)
451 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
452 else
453 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700454 break;
455 }
456
457 rt61pci_bbp_write(rt2x00dev, 77, r77);
458 rt61pci_bbp_write(rt2x00dev, 3, r3);
459 rt61pci_bbp_write(rt2x00dev, 4, r4);
460}
461
462static void rt61pci_config_antenna_2x(struct rt2x00_dev *rt2x00dev,
Ivo van Doornaddc81b2007-10-13 16:26:23 +0200463 struct antenna_setup *ant)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700464{
465 u8 r3;
466 u8 r4;
467 u8 r77;
468
469 rt61pci_bbp_read(rt2x00dev, 3, &r3);
470 rt61pci_bbp_read(rt2x00dev, 4, &r4);
471 rt61pci_bbp_read(rt2x00dev, 77, &r77);
472
473 rt2x00_set_field8(&r3, BBP_R3_SMART_MODE,
Mattias Nissleracaa4102007-10-27 13:41:53 +0200474 rt2x00_rf(&rt2x00dev->chip, RF2529));
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700475 rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END,
476 !test_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags));
477
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200478 /*
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200479 * Configure the RX antenna.
480 */
Ivo van Doornaddc81b2007-10-13 16:26:23 +0200481 switch (ant->rx) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700482 case ANTENNA_HW_DIVERSITY:
Mattias Nissleracaa4102007-10-27 13:41:53 +0200483 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 2);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700484 break;
485 case ANTENNA_A:
Mattias Nissleracaa4102007-10-27 13:41:53 +0200486 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
487 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700488 break;
Ivo van Doorn39e75852007-10-13 16:26:27 +0200489 case ANTENNA_SW_DIVERSITY:
490 /*
491 * NOTE: We should never come here because rt2x00lib is
492 * supposed to catch this and send us the correct antenna
493 * explicitely. However we are nog going to bug about this.
494 * Instead, just default to antenna B.
495 */
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700496 case ANTENNA_B:
Mattias Nissleracaa4102007-10-27 13:41:53 +0200497 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
498 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700499 break;
500 }
501
502 rt61pci_bbp_write(rt2x00dev, 77, r77);
503 rt61pci_bbp_write(rt2x00dev, 3, r3);
504 rt61pci_bbp_write(rt2x00dev, 4, r4);
505}
506
507static void rt61pci_config_antenna_2529_rx(struct rt2x00_dev *rt2x00dev,
508 const int p1, const int p2)
509{
510 u32 reg;
511
512 rt2x00pci_register_read(rt2x00dev, MAC_CSR13, &reg);
513
Mattias Nissleracaa4102007-10-27 13:41:53 +0200514 rt2x00_set_field32(&reg, MAC_CSR13_BIT4, p1);
515 rt2x00_set_field32(&reg, MAC_CSR13_BIT12, 0);
516
517 rt2x00_set_field32(&reg, MAC_CSR13_BIT3, !p2);
518 rt2x00_set_field32(&reg, MAC_CSR13_BIT11, 0);
519
520 rt2x00pci_register_write(rt2x00dev, MAC_CSR13, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700521}
522
523static void rt61pci_config_antenna_2529(struct rt2x00_dev *rt2x00dev,
Ivo van Doornaddc81b2007-10-13 16:26:23 +0200524 struct antenna_setup *ant)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700525{
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700526 u8 r3;
527 u8 r4;
528 u8 r77;
529
530 rt61pci_bbp_read(rt2x00dev, 3, &r3);
531 rt61pci_bbp_read(rt2x00dev, 4, &r4);
532 rt61pci_bbp_read(rt2x00dev, 77, &r77);
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200533
Mattias Nissleracaa4102007-10-27 13:41:53 +0200534 /* FIXME: Antenna selection for the rf 2529 is very confusing in the
535 * legacy driver. The code below should be ok for non-diversity setups.
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200536 */
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700537
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200538 /*
539 * Configure the RX antenna.
540 */
541 switch (ant->rx) {
542 case ANTENNA_A:
Mattias Nissleracaa4102007-10-27 13:41:53 +0200543 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
544 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
545 rt61pci_config_antenna_2529_rx(rt2x00dev, 0, 0);
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200546 break;
547 case ANTENNA_SW_DIVERSITY:
548 case ANTENNA_HW_DIVERSITY:
549 /*
550 * NOTE: We should never come here because rt2x00lib is
551 * supposed to catch this and send us the correct antenna
552 * explicitely. However we are nog going to bug about this.
553 * Instead, just default to antenna B.
554 */
555 case ANTENNA_B:
Mattias Nissleracaa4102007-10-27 13:41:53 +0200556 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
557 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
558 rt61pci_config_antenna_2529_rx(rt2x00dev, 1, 1);
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200559 break;
560 }
561
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200562 rt61pci_bbp_write(rt2x00dev, 77, r77);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700563 rt61pci_bbp_write(rt2x00dev, 3, r3);
564 rt61pci_bbp_write(rt2x00dev, 4, r4);
565}
566
567struct antenna_sel {
568 u8 word;
569 /*
570 * value[0] -> non-LNA
571 * value[1] -> LNA
572 */
573 u8 value[2];
574};
575
576static const struct antenna_sel antenna_sel_a[] = {
577 { 96, { 0x58, 0x78 } },
578 { 104, { 0x38, 0x48 } },
579 { 75, { 0xfe, 0x80 } },
580 { 86, { 0xfe, 0x80 } },
581 { 88, { 0xfe, 0x80 } },
582 { 35, { 0x60, 0x60 } },
583 { 97, { 0x58, 0x58 } },
584 { 98, { 0x58, 0x58 } },
585};
586
587static const struct antenna_sel antenna_sel_bg[] = {
588 { 96, { 0x48, 0x68 } },
589 { 104, { 0x2c, 0x3c } },
590 { 75, { 0xfe, 0x80 } },
591 { 86, { 0xfe, 0x80 } },
592 { 88, { 0xfe, 0x80 } },
593 { 35, { 0x50, 0x50 } },
594 { 97, { 0x48, 0x48 } },
595 { 98, { 0x48, 0x48 } },
596};
597
598static void rt61pci_config_antenna(struct rt2x00_dev *rt2x00dev,
Ivo van Doornaddc81b2007-10-13 16:26:23 +0200599 struct antenna_setup *ant)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700600{
601 const struct antenna_sel *sel;
602 unsigned int lna;
603 unsigned int i;
604 u32 reg;
605
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700606 if (rt2x00dev->curr_hwmode == HWMODE_A) {
607 sel = antenna_sel_a;
608 lna = test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700609 } else {
610 sel = antenna_sel_bg;
611 lna = test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700612 }
613
Mattias Nissleracaa4102007-10-27 13:41:53 +0200614 for (i = 0; i < ARRAY_SIZE(antenna_sel_a); i++)
615 rt61pci_bbp_write(rt2x00dev, sel[i].word, sel[i].value[lna]);
616
617 rt2x00pci_register_read(rt2x00dev, PHY_CSR0, &reg);
618
Ivo van Doornddc827f2007-10-13 16:26:42 +0200619 rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_BG,
620 (rt2x00dev->curr_hwmode == HWMODE_B ||
621 rt2x00dev->curr_hwmode == HWMODE_G));
622 rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_A,
623 (rt2x00dev->curr_hwmode == HWMODE_A));
624
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700625 rt2x00pci_register_write(rt2x00dev, PHY_CSR0, reg);
626
627 if (rt2x00_rf(&rt2x00dev->chip, RF5225) ||
628 rt2x00_rf(&rt2x00dev->chip, RF5325))
Ivo van Doornaddc81b2007-10-13 16:26:23 +0200629 rt61pci_config_antenna_5x(rt2x00dev, ant);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700630 else if (rt2x00_rf(&rt2x00dev->chip, RF2527))
Ivo van Doornaddc81b2007-10-13 16:26:23 +0200631 rt61pci_config_antenna_2x(rt2x00dev, ant);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700632 else if (rt2x00_rf(&rt2x00dev->chip, RF2529)) {
633 if (test_bit(CONFIG_DOUBLE_ANTENNA, &rt2x00dev->flags))
Ivo van Doornaddc81b2007-10-13 16:26:23 +0200634 rt61pci_config_antenna_2x(rt2x00dev, ant);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700635 else
Ivo van Doornaddc81b2007-10-13 16:26:23 +0200636 rt61pci_config_antenna_2529(rt2x00dev, ant);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700637 }
638}
639
640static void rt61pci_config_duration(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200641 struct rt2x00lib_conf *libconf)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700642{
643 u32 reg;
644
645 rt2x00pci_register_read(rt2x00dev, MAC_CSR9, &reg);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200646 rt2x00_set_field32(&reg, MAC_CSR9_SLOT_TIME, libconf->slot_time);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700647 rt2x00pci_register_write(rt2x00dev, MAC_CSR9, reg);
648
649 rt2x00pci_register_read(rt2x00dev, MAC_CSR8, &reg);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200650 rt2x00_set_field32(&reg, MAC_CSR8_SIFS, libconf->sifs);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700651 rt2x00_set_field32(&reg, MAC_CSR8_SIFS_AFTER_RX_OFDM, 3);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200652 rt2x00_set_field32(&reg, MAC_CSR8_EIFS, libconf->eifs);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700653 rt2x00pci_register_write(rt2x00dev, MAC_CSR8, reg);
654
655 rt2x00pci_register_read(rt2x00dev, TXRX_CSR0, &reg);
656 rt2x00_set_field32(&reg, TXRX_CSR0_TSF_OFFSET, IEEE80211_HEADER);
657 rt2x00pci_register_write(rt2x00dev, TXRX_CSR0, reg);
658
659 rt2x00pci_register_read(rt2x00dev, TXRX_CSR4, &reg);
660 rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_ENABLE, 1);
661 rt2x00pci_register_write(rt2x00dev, TXRX_CSR4, reg);
662
663 rt2x00pci_register_read(rt2x00dev, TXRX_CSR9, &reg);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200664 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_INTERVAL,
665 libconf->conf->beacon_int * 16);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700666 rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, reg);
667}
668
669static void rt61pci_config(struct rt2x00_dev *rt2x00dev,
670 const unsigned int flags,
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200671 struct rt2x00lib_conf *libconf)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700672{
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700673 if (flags & CONFIG_UPDATE_PHYMODE)
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200674 rt61pci_config_phymode(rt2x00dev, libconf->basic_rates);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700675 if (flags & CONFIG_UPDATE_CHANNEL)
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200676 rt61pci_config_channel(rt2x00dev, &libconf->rf,
677 libconf->conf->power_level);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700678 if ((flags & CONFIG_UPDATE_TXPOWER) && !(flags & CONFIG_UPDATE_CHANNEL))
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200679 rt61pci_config_txpower(rt2x00dev, libconf->conf->power_level);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700680 if (flags & CONFIG_UPDATE_ANTENNA)
Ivo van Doornaddc81b2007-10-13 16:26:23 +0200681 rt61pci_config_antenna(rt2x00dev, &libconf->ant);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700682 if (flags & (CONFIG_UPDATE_SLOT_TIME | CONFIG_UPDATE_BEACON_INT))
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200683 rt61pci_config_duration(rt2x00dev, libconf);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700684}
685
686/*
687 * LED functions.
688 */
689static void rt61pci_enable_led(struct rt2x00_dev *rt2x00dev)
690{
691 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700692 u8 arg0;
693 u8 arg1;
694
695 rt2x00pci_register_read(rt2x00dev, MAC_CSR14, &reg);
696 rt2x00_set_field32(&reg, MAC_CSR14_ON_PERIOD, 70);
697 rt2x00_set_field32(&reg, MAC_CSR14_OFF_PERIOD, 30);
698 rt2x00pci_register_write(rt2x00dev, MAC_CSR14, reg);
699
Ivo van Doornddc827f2007-10-13 16:26:42 +0200700 rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_RADIO_STATUS, 1);
701 rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_LINK_A_STATUS,
702 (rt2x00dev->rx_status.phymode == MODE_IEEE80211A));
703 rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_LINK_BG_STATUS,
704 (rt2x00dev->rx_status.phymode != MODE_IEEE80211A));
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700705
Ivo van Doornddc827f2007-10-13 16:26:42 +0200706 arg0 = rt2x00dev->led_reg & 0xff;
707 arg1 = (rt2x00dev->led_reg >> 8) & 0xff;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700708
709 rt61pci_mcu_request(rt2x00dev, MCU_LED, 0xff, arg0, arg1);
710}
711
712static void rt61pci_disable_led(struct rt2x00_dev *rt2x00dev)
713{
714 u16 led_reg;
715 u8 arg0;
716 u8 arg1;
717
718 led_reg = rt2x00dev->led_reg;
719 rt2x00_set_field16(&led_reg, MCU_LEDCS_RADIO_STATUS, 0);
720 rt2x00_set_field16(&led_reg, MCU_LEDCS_LINK_BG_STATUS, 0);
721 rt2x00_set_field16(&led_reg, MCU_LEDCS_LINK_A_STATUS, 0);
722
723 arg0 = led_reg & 0xff;
724 arg1 = (led_reg >> 8) & 0xff;
725
726 rt61pci_mcu_request(rt2x00dev, MCU_LED, 0xff, arg0, arg1);
727}
728
729static void rt61pci_activity_led(struct rt2x00_dev *rt2x00dev, int rssi)
730{
731 u8 led;
732
733 if (rt2x00dev->led_mode != LED_MODE_SIGNAL_STRENGTH)
734 return;
735
736 /*
737 * Led handling requires a positive value for the rssi,
738 * to do that correctly we need to add the correction.
739 */
740 rssi += rt2x00dev->rssi_offset;
741
742 if (rssi <= 30)
743 led = 0;
744 else if (rssi <= 39)
745 led = 1;
746 else if (rssi <= 49)
747 led = 2;
748 else if (rssi <= 53)
749 led = 3;
750 else if (rssi <= 63)
751 led = 4;
752 else
753 led = 5;
754
755 rt61pci_mcu_request(rt2x00dev, MCU_LED_STRENGTH, 0xff, led, 0);
756}
757
758/*
759 * Link tuning
760 */
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200761static void rt61pci_link_stats(struct rt2x00_dev *rt2x00dev,
762 struct link_qual *qual)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700763{
764 u32 reg;
765
766 /*
767 * Update FCS error count from register.
768 */
769 rt2x00pci_register_read(rt2x00dev, STA_CSR0, &reg);
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200770 qual->rx_failed = rt2x00_get_field32(reg, STA_CSR0_FCS_ERROR);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700771
772 /*
773 * Update False CCA count from register.
774 */
775 rt2x00pci_register_read(rt2x00dev, STA_CSR1, &reg);
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200776 qual->false_cca = rt2x00_get_field32(reg, STA_CSR1_FALSE_CCA_ERROR);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700777}
778
779static void rt61pci_reset_tuner(struct rt2x00_dev *rt2x00dev)
780{
781 rt61pci_bbp_write(rt2x00dev, 17, 0x20);
782 rt2x00dev->link.vgc_level = 0x20;
783}
784
785static void rt61pci_link_tuner(struct rt2x00_dev *rt2x00dev)
786{
787 int rssi = rt2x00_get_link_rssi(&rt2x00dev->link);
788 u8 r17;
789 u8 up_bound;
790 u8 low_bound;
791
792 /*
793 * Update Led strength
794 */
795 rt61pci_activity_led(rt2x00dev, rssi);
796
797 rt61pci_bbp_read(rt2x00dev, 17, &r17);
798
799 /*
800 * Determine r17 bounds.
801 */
802 if (rt2x00dev->rx_status.phymode == MODE_IEEE80211A) {
803 low_bound = 0x28;
804 up_bound = 0x48;
805 if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags)) {
806 low_bound += 0x10;
807 up_bound += 0x10;
808 }
809 } else {
810 low_bound = 0x20;
811 up_bound = 0x40;
812 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
813 low_bound += 0x10;
814 up_bound += 0x10;
815 }
816 }
817
818 /*
819 * Special big-R17 for very short distance
820 */
821 if (rssi >= -35) {
822 if (r17 != 0x60)
823 rt61pci_bbp_write(rt2x00dev, 17, 0x60);
824 return;
825 }
826
827 /*
828 * Special big-R17 for short distance
829 */
830 if (rssi >= -58) {
831 if (r17 != up_bound)
832 rt61pci_bbp_write(rt2x00dev, 17, up_bound);
833 return;
834 }
835
836 /*
837 * Special big-R17 for middle-short distance
838 */
839 if (rssi >= -66) {
840 low_bound += 0x10;
841 if (r17 != low_bound)
842 rt61pci_bbp_write(rt2x00dev, 17, low_bound);
843 return;
844 }
845
846 /*
847 * Special mid-R17 for middle distance
848 */
849 if (rssi >= -74) {
850 low_bound += 0x08;
851 if (r17 != low_bound)
852 rt61pci_bbp_write(rt2x00dev, 17, low_bound);
853 return;
854 }
855
856 /*
857 * Special case: Change up_bound based on the rssi.
858 * Lower up_bound when rssi is weaker then -74 dBm.
859 */
860 up_bound -= 2 * (-74 - rssi);
861 if (low_bound > up_bound)
862 up_bound = low_bound;
863
864 if (r17 > up_bound) {
865 rt61pci_bbp_write(rt2x00dev, 17, up_bound);
866 return;
867 }
868
869 /*
870 * r17 does not yet exceed upper limit, continue and base
871 * the r17 tuning on the false CCA count.
872 */
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200873 if (rt2x00dev->link.qual.false_cca > 512 && r17 < up_bound) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700874 if (++r17 > up_bound)
875 r17 = up_bound;
876 rt61pci_bbp_write(rt2x00dev, 17, r17);
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200877 } else if (rt2x00dev->link.qual.false_cca < 100 && r17 > low_bound) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700878 if (--r17 < low_bound)
879 r17 = low_bound;
880 rt61pci_bbp_write(rt2x00dev, 17, r17);
881 }
882}
883
884/*
885 * Firmware name function.
886 */
887static char *rt61pci_get_firmware_name(struct rt2x00_dev *rt2x00dev)
888{
889 char *fw_name;
890
891 switch (rt2x00dev->chip.rt) {
892 case RT2561:
893 fw_name = FIRMWARE_RT2561;
894 break;
895 case RT2561s:
896 fw_name = FIRMWARE_RT2561s;
897 break;
898 case RT2661:
899 fw_name = FIRMWARE_RT2661;
900 break;
901 default:
902 fw_name = NULL;
903 break;
904 }
905
906 return fw_name;
907}
908
909/*
910 * Initialization functions.
911 */
912static int rt61pci_load_firmware(struct rt2x00_dev *rt2x00dev, void *data,
913 const size_t len)
914{
915 int i;
916 u32 reg;
917
918 /*
919 * Wait for stable hardware.
920 */
921 for (i = 0; i < 100; i++) {
922 rt2x00pci_register_read(rt2x00dev, MAC_CSR0, &reg);
923 if (reg)
924 break;
925 msleep(1);
926 }
927
928 if (!reg) {
929 ERROR(rt2x00dev, "Unstable hardware.\n");
930 return -EBUSY;
931 }
932
933 /*
934 * Prepare MCU and mailbox for firmware loading.
935 */
936 reg = 0;
937 rt2x00_set_field32(&reg, MCU_CNTL_CSR_RESET, 1);
938 rt2x00pci_register_write(rt2x00dev, MCU_CNTL_CSR, reg);
939 rt2x00pci_register_write(rt2x00dev, M2H_CMD_DONE_CSR, 0xffffffff);
940 rt2x00pci_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
941 rt2x00pci_register_write(rt2x00dev, HOST_CMD_CSR, 0);
942
943 /*
944 * Write firmware to device.
945 */
946 reg = 0;
947 rt2x00_set_field32(&reg, MCU_CNTL_CSR_RESET, 1);
948 rt2x00_set_field32(&reg, MCU_CNTL_CSR_SELECT_BANK, 1);
949 rt2x00pci_register_write(rt2x00dev, MCU_CNTL_CSR, reg);
950
951 rt2x00pci_register_multiwrite(rt2x00dev, FIRMWARE_IMAGE_BASE,
952 data, len);
953
954 rt2x00_set_field32(&reg, MCU_CNTL_CSR_SELECT_BANK, 0);
955 rt2x00pci_register_write(rt2x00dev, MCU_CNTL_CSR, reg);
956
957 rt2x00_set_field32(&reg, MCU_CNTL_CSR_RESET, 0);
958 rt2x00pci_register_write(rt2x00dev, MCU_CNTL_CSR, reg);
959
960 for (i = 0; i < 100; i++) {
961 rt2x00pci_register_read(rt2x00dev, MCU_CNTL_CSR, &reg);
962 if (rt2x00_get_field32(reg, MCU_CNTL_CSR_READY))
963 break;
964 msleep(1);
965 }
966
967 if (i == 100) {
968 ERROR(rt2x00dev, "MCU Control register not ready.\n");
969 return -EBUSY;
970 }
971
972 /*
973 * Reset MAC and BBP registers.
974 */
975 reg = 0;
976 rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 1);
977 rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 1);
978 rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
979
980 rt2x00pci_register_read(rt2x00dev, MAC_CSR1, &reg);
981 rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 0);
982 rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 0);
983 rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
984
985 rt2x00pci_register_read(rt2x00dev, MAC_CSR1, &reg);
986 rt2x00_set_field32(&reg, MAC_CSR1_HOST_READY, 1);
987 rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
988
989 return 0;
990}
991
Ivo van Doorn837e7f22008-01-06 23:41:45 +0100992static void rt61pci_init_rxentry(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn181d6902008-02-05 16:42:23 -0500993 struct queue_entry *entry)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700994{
Ivo van Doorn181d6902008-02-05 16:42:23 -0500995 struct queue_entry_priv_pci_rx *priv_rx = entry->priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700996 u32 word;
997
Ivo van Doorn181d6902008-02-05 16:42:23 -0500998 rt2x00_desc_read(priv_rx->desc, 5, &word);
999 rt2x00_set_field32(&word, RXD_W5_BUFFER_PHYSICAL_ADDRESS, priv_rx->dma);
1000 rt2x00_desc_write(priv_rx->desc, 5, word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001001
Ivo van Doorn181d6902008-02-05 16:42:23 -05001002 rt2x00_desc_read(priv_rx->desc, 0, &word);
Ivo van Doorn837e7f22008-01-06 23:41:45 +01001003 rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
Ivo van Doorn181d6902008-02-05 16:42:23 -05001004 rt2x00_desc_write(priv_rx->desc, 0, word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001005}
1006
Ivo van Doorn837e7f22008-01-06 23:41:45 +01001007static void rt61pci_init_txentry(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001008 struct queue_entry *entry)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001009{
Ivo van Doorn181d6902008-02-05 16:42:23 -05001010 struct queue_entry_priv_pci_tx *priv_tx = entry->priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001011 u32 word;
1012
Ivo van Doorn181d6902008-02-05 16:42:23 -05001013 rt2x00_desc_read(priv_tx->desc, 1, &word);
Ivo van Doorn837e7f22008-01-06 23:41:45 +01001014 rt2x00_set_field32(&word, TXD_W1_BUFFER_COUNT, 1);
Ivo van Doorn181d6902008-02-05 16:42:23 -05001015 rt2x00_desc_write(priv_tx->desc, 1, word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001016
Ivo van Doorn181d6902008-02-05 16:42:23 -05001017 rt2x00_desc_read(priv_tx->desc, 5, &word);
1018 rt2x00_set_field32(&word, TXD_W5_PID_TYPE, entry->queue->qid);
Ivo van Doorn837e7f22008-01-06 23:41:45 +01001019 rt2x00_set_field32(&word, TXD_W5_PID_SUBTYPE, entry->entry_idx);
Ivo van Doorn181d6902008-02-05 16:42:23 -05001020 rt2x00_desc_write(priv_tx->desc, 5, word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001021
Ivo van Doorn181d6902008-02-05 16:42:23 -05001022 rt2x00_desc_read(priv_tx->desc, 6, &word);
1023 rt2x00_set_field32(&word, TXD_W6_BUFFER_PHYSICAL_ADDRESS, priv_tx->dma);
1024 rt2x00_desc_write(priv_tx->desc, 6, word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001025
Ivo van Doorn181d6902008-02-05 16:42:23 -05001026 rt2x00_desc_read(priv_tx->desc, 0, &word);
Ivo van Doorn837e7f22008-01-06 23:41:45 +01001027 rt2x00_set_field32(&word, TXD_W0_VALID, 0);
1028 rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
Ivo van Doorn181d6902008-02-05 16:42:23 -05001029 rt2x00_desc_write(priv_tx->desc, 0, word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001030}
1031
Ivo van Doorn181d6902008-02-05 16:42:23 -05001032static int rt61pci_init_queues(struct rt2x00_dev *rt2x00dev)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001033{
Ivo van Doorn181d6902008-02-05 16:42:23 -05001034 struct queue_entry_priv_pci_rx *priv_rx;
1035 struct queue_entry_priv_pci_tx *priv_tx;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001036 u32 reg;
1037
1038 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001039 * Initialize registers.
1040 */
1041 rt2x00pci_register_read(rt2x00dev, TX_RING_CSR0, &reg);
1042 rt2x00_set_field32(&reg, TX_RING_CSR0_AC0_RING_SIZE,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001043 rt2x00dev->tx[0].limit);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001044 rt2x00_set_field32(&reg, TX_RING_CSR0_AC1_RING_SIZE,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001045 rt2x00dev->tx[1].limit);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001046 rt2x00_set_field32(&reg, TX_RING_CSR0_AC2_RING_SIZE,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001047 rt2x00dev->tx[2].limit);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001048 rt2x00_set_field32(&reg, TX_RING_CSR0_AC3_RING_SIZE,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001049 rt2x00dev->tx[3].limit);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001050 rt2x00pci_register_write(rt2x00dev, TX_RING_CSR0, reg);
1051
1052 rt2x00pci_register_read(rt2x00dev, TX_RING_CSR1, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001053 rt2x00_set_field32(&reg, TX_RING_CSR1_TXD_SIZE,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001054 rt2x00dev->tx[0].desc_size / 4);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001055 rt2x00pci_register_write(rt2x00dev, TX_RING_CSR1, reg);
1056
Ivo van Doorn181d6902008-02-05 16:42:23 -05001057 priv_tx = rt2x00dev->tx[0].entries[0].priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001058 rt2x00pci_register_read(rt2x00dev, AC0_BASE_CSR, &reg);
Ivo van Doorn181d6902008-02-05 16:42:23 -05001059 rt2x00_set_field32(&reg, AC0_BASE_CSR_RING_REGISTER, priv_tx->dma);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001060 rt2x00pci_register_write(rt2x00dev, AC0_BASE_CSR, reg);
1061
Ivo van Doorn181d6902008-02-05 16:42:23 -05001062 priv_tx = rt2x00dev->tx[1].entries[0].priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001063 rt2x00pci_register_read(rt2x00dev, AC1_BASE_CSR, &reg);
Ivo van Doorn181d6902008-02-05 16:42:23 -05001064 rt2x00_set_field32(&reg, AC1_BASE_CSR_RING_REGISTER, priv_tx->dma);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001065 rt2x00pci_register_write(rt2x00dev, AC1_BASE_CSR, reg);
1066
Ivo van Doorn181d6902008-02-05 16:42:23 -05001067 priv_tx = rt2x00dev->tx[2].entries[0].priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001068 rt2x00pci_register_read(rt2x00dev, AC2_BASE_CSR, &reg);
Ivo van Doorn181d6902008-02-05 16:42:23 -05001069 rt2x00_set_field32(&reg, AC2_BASE_CSR_RING_REGISTER, priv_tx->dma);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001070 rt2x00pci_register_write(rt2x00dev, AC2_BASE_CSR, reg);
1071
Ivo van Doorn181d6902008-02-05 16:42:23 -05001072 priv_tx = rt2x00dev->tx[3].entries[0].priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001073 rt2x00pci_register_read(rt2x00dev, AC3_BASE_CSR, &reg);
Ivo van Doorn181d6902008-02-05 16:42:23 -05001074 rt2x00_set_field32(&reg, AC3_BASE_CSR_RING_REGISTER, priv_tx->dma);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001075 rt2x00pci_register_write(rt2x00dev, AC3_BASE_CSR, reg);
1076
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001077 rt2x00pci_register_read(rt2x00dev, RX_RING_CSR, &reg);
Ivo van Doorn181d6902008-02-05 16:42:23 -05001078 rt2x00_set_field32(&reg, RX_RING_CSR_RING_SIZE, rt2x00dev->rx->limit);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001079 rt2x00_set_field32(&reg, RX_RING_CSR_RXD_SIZE,
1080 rt2x00dev->rx->desc_size / 4);
1081 rt2x00_set_field32(&reg, RX_RING_CSR_RXD_WRITEBACK_SIZE, 4);
1082 rt2x00pci_register_write(rt2x00dev, RX_RING_CSR, reg);
1083
Ivo van Doorn181d6902008-02-05 16:42:23 -05001084 priv_rx = rt2x00dev->rx->entries[0].priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001085 rt2x00pci_register_read(rt2x00dev, RX_BASE_CSR, &reg);
Ivo van Doorn181d6902008-02-05 16:42:23 -05001086 rt2x00_set_field32(&reg, RX_BASE_CSR_RING_REGISTER, priv_rx->dma);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001087 rt2x00pci_register_write(rt2x00dev, RX_BASE_CSR, reg);
1088
1089 rt2x00pci_register_read(rt2x00dev, TX_DMA_DST_CSR, &reg);
1090 rt2x00_set_field32(&reg, TX_DMA_DST_CSR_DEST_AC0, 2);
1091 rt2x00_set_field32(&reg, TX_DMA_DST_CSR_DEST_AC1, 2);
1092 rt2x00_set_field32(&reg, TX_DMA_DST_CSR_DEST_AC2, 2);
1093 rt2x00_set_field32(&reg, TX_DMA_DST_CSR_DEST_AC3, 2);
1094 rt2x00_set_field32(&reg, TX_DMA_DST_CSR_DEST_MGMT, 0);
1095 rt2x00pci_register_write(rt2x00dev, TX_DMA_DST_CSR, reg);
1096
1097 rt2x00pci_register_read(rt2x00dev, LOAD_TX_RING_CSR, &reg);
1098 rt2x00_set_field32(&reg, LOAD_TX_RING_CSR_LOAD_TXD_AC0, 1);
1099 rt2x00_set_field32(&reg, LOAD_TX_RING_CSR_LOAD_TXD_AC1, 1);
1100 rt2x00_set_field32(&reg, LOAD_TX_RING_CSR_LOAD_TXD_AC2, 1);
1101 rt2x00_set_field32(&reg, LOAD_TX_RING_CSR_LOAD_TXD_AC3, 1);
Ivo van Doorn181d6902008-02-05 16:42:23 -05001102 rt2x00_set_field32(&reg, LOAD_TX_RING_CSR_LOAD_TXD_MGMT, 0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001103 rt2x00pci_register_write(rt2x00dev, LOAD_TX_RING_CSR, reg);
1104
1105 rt2x00pci_register_read(rt2x00dev, RX_CNTL_CSR, &reg);
1106 rt2x00_set_field32(&reg, RX_CNTL_CSR_LOAD_RXD, 1);
1107 rt2x00pci_register_write(rt2x00dev, RX_CNTL_CSR, reg);
1108
1109 return 0;
1110}
1111
1112static int rt61pci_init_registers(struct rt2x00_dev *rt2x00dev)
1113{
1114 u32 reg;
1115
1116 rt2x00pci_register_read(rt2x00dev, TXRX_CSR0, &reg);
1117 rt2x00_set_field32(&reg, TXRX_CSR0_AUTO_TX_SEQ, 1);
1118 rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX, 0);
1119 rt2x00_set_field32(&reg, TXRX_CSR0_TX_WITHOUT_WAITING, 0);
1120 rt2x00pci_register_write(rt2x00dev, TXRX_CSR0, reg);
1121
1122 rt2x00pci_register_read(rt2x00dev, TXRX_CSR1, &reg);
1123 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0, 47); /* CCK Signal */
1124 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0_VALID, 1);
1125 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1, 30); /* Rssi */
1126 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1_VALID, 1);
1127 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2, 42); /* OFDM Rate */
1128 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2_VALID, 1);
1129 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3, 30); /* Rssi */
1130 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3_VALID, 1);
1131 rt2x00pci_register_write(rt2x00dev, TXRX_CSR1, reg);
1132
1133 /*
1134 * CCK TXD BBP registers
1135 */
1136 rt2x00pci_register_read(rt2x00dev, TXRX_CSR2, &reg);
1137 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0, 13);
1138 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0_VALID, 1);
1139 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1, 12);
1140 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1_VALID, 1);
1141 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2, 11);
1142 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2_VALID, 1);
1143 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3, 10);
1144 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3_VALID, 1);
1145 rt2x00pci_register_write(rt2x00dev, TXRX_CSR2, reg);
1146
1147 /*
1148 * OFDM TXD BBP registers
1149 */
1150 rt2x00pci_register_read(rt2x00dev, TXRX_CSR3, &reg);
1151 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0, 7);
1152 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0_VALID, 1);
1153 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1, 6);
1154 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1_VALID, 1);
1155 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2, 5);
1156 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2_VALID, 1);
1157 rt2x00pci_register_write(rt2x00dev, TXRX_CSR3, reg);
1158
1159 rt2x00pci_register_read(rt2x00dev, TXRX_CSR7, &reg);
1160 rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_6MBS, 59);
1161 rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_9MBS, 53);
1162 rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_12MBS, 49);
1163 rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_18MBS, 46);
1164 rt2x00pci_register_write(rt2x00dev, TXRX_CSR7, reg);
1165
1166 rt2x00pci_register_read(rt2x00dev, TXRX_CSR8, &reg);
1167 rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_24MBS, 44);
1168 rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_36MBS, 42);
1169 rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_48MBS, 42);
1170 rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_54MBS, 42);
1171 rt2x00pci_register_write(rt2x00dev, TXRX_CSR8, reg);
1172
1173 rt2x00pci_register_write(rt2x00dev, TXRX_CSR15, 0x0000000f);
1174
1175 rt2x00pci_register_write(rt2x00dev, MAC_CSR6, 0x00000fff);
1176
1177 rt2x00pci_register_read(rt2x00dev, MAC_CSR9, &reg);
1178 rt2x00_set_field32(&reg, MAC_CSR9_CW_SELECT, 0);
1179 rt2x00pci_register_write(rt2x00dev, MAC_CSR9, reg);
1180
1181 rt2x00pci_register_write(rt2x00dev, MAC_CSR10, 0x0000071c);
1182
1183 if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
1184 return -EBUSY;
1185
1186 rt2x00pci_register_write(rt2x00dev, MAC_CSR13, 0x0000e000);
1187
1188 /*
1189 * Invalidate all Shared Keys (SEC_CSR0),
1190 * and clear the Shared key Cipher algorithms (SEC_CSR1 & SEC_CSR5)
1191 */
1192 rt2x00pci_register_write(rt2x00dev, SEC_CSR0, 0x00000000);
1193 rt2x00pci_register_write(rt2x00dev, SEC_CSR1, 0x00000000);
1194 rt2x00pci_register_write(rt2x00dev, SEC_CSR5, 0x00000000);
1195
1196 rt2x00pci_register_write(rt2x00dev, PHY_CSR1, 0x000023b0);
1197 rt2x00pci_register_write(rt2x00dev, PHY_CSR5, 0x060a100c);
1198 rt2x00pci_register_write(rt2x00dev, PHY_CSR6, 0x00080606);
1199 rt2x00pci_register_write(rt2x00dev, PHY_CSR7, 0x00000a08);
1200
1201 rt2x00pci_register_write(rt2x00dev, PCI_CFG_CSR, 0x28ca4404);
1202
1203 rt2x00pci_register_write(rt2x00dev, TEST_MODE_CSR, 0x00000200);
1204
1205 rt2x00pci_register_write(rt2x00dev, M2H_CMD_DONE_CSR, 0xffffffff);
1206
1207 rt2x00pci_register_read(rt2x00dev, AC_TXOP_CSR0, &reg);
1208 rt2x00_set_field32(&reg, AC_TXOP_CSR0_AC0_TX_OP, 0);
1209 rt2x00_set_field32(&reg, AC_TXOP_CSR0_AC1_TX_OP, 0);
1210 rt2x00pci_register_write(rt2x00dev, AC_TXOP_CSR0, reg);
1211
1212 rt2x00pci_register_read(rt2x00dev, AC_TXOP_CSR1, &reg);
1213 rt2x00_set_field32(&reg, AC_TXOP_CSR1_AC2_TX_OP, 192);
1214 rt2x00_set_field32(&reg, AC_TXOP_CSR1_AC3_TX_OP, 48);
1215 rt2x00pci_register_write(rt2x00dev, AC_TXOP_CSR1, reg);
1216
1217 /*
1218 * We must clear the error counters.
1219 * These registers are cleared on read,
1220 * so we may pass a useless variable to store the value.
1221 */
1222 rt2x00pci_register_read(rt2x00dev, STA_CSR0, &reg);
1223 rt2x00pci_register_read(rt2x00dev, STA_CSR1, &reg);
1224 rt2x00pci_register_read(rt2x00dev, STA_CSR2, &reg);
1225
1226 /*
1227 * Reset MAC and BBP registers.
1228 */
1229 rt2x00pci_register_read(rt2x00dev, MAC_CSR1, &reg);
1230 rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 1);
1231 rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 1);
1232 rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
1233
1234 rt2x00pci_register_read(rt2x00dev, MAC_CSR1, &reg);
1235 rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 0);
1236 rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 0);
1237 rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
1238
1239 rt2x00pci_register_read(rt2x00dev, MAC_CSR1, &reg);
1240 rt2x00_set_field32(&reg, MAC_CSR1_HOST_READY, 1);
1241 rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
1242
1243 return 0;
1244}
1245
1246static int rt61pci_init_bbp(struct rt2x00_dev *rt2x00dev)
1247{
1248 unsigned int i;
1249 u16 eeprom;
1250 u8 reg_id;
1251 u8 value;
1252
1253 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1254 rt61pci_bbp_read(rt2x00dev, 0, &value);
1255 if ((value != 0xff) && (value != 0x00))
1256 goto continue_csr_init;
1257 NOTICE(rt2x00dev, "Waiting for BBP register.\n");
1258 udelay(REGISTER_BUSY_DELAY);
1259 }
1260
1261 ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
1262 return -EACCES;
1263
1264continue_csr_init:
1265 rt61pci_bbp_write(rt2x00dev, 3, 0x00);
1266 rt61pci_bbp_write(rt2x00dev, 15, 0x30);
1267 rt61pci_bbp_write(rt2x00dev, 21, 0xc8);
1268 rt61pci_bbp_write(rt2x00dev, 22, 0x38);
1269 rt61pci_bbp_write(rt2x00dev, 23, 0x06);
1270 rt61pci_bbp_write(rt2x00dev, 24, 0xfe);
1271 rt61pci_bbp_write(rt2x00dev, 25, 0x0a);
1272 rt61pci_bbp_write(rt2x00dev, 26, 0x0d);
1273 rt61pci_bbp_write(rt2x00dev, 34, 0x12);
1274 rt61pci_bbp_write(rt2x00dev, 37, 0x07);
1275 rt61pci_bbp_write(rt2x00dev, 39, 0xf8);
1276 rt61pci_bbp_write(rt2x00dev, 41, 0x60);
1277 rt61pci_bbp_write(rt2x00dev, 53, 0x10);
1278 rt61pci_bbp_write(rt2x00dev, 54, 0x18);
1279 rt61pci_bbp_write(rt2x00dev, 60, 0x10);
1280 rt61pci_bbp_write(rt2x00dev, 61, 0x04);
1281 rt61pci_bbp_write(rt2x00dev, 62, 0x04);
1282 rt61pci_bbp_write(rt2x00dev, 75, 0xfe);
1283 rt61pci_bbp_write(rt2x00dev, 86, 0xfe);
1284 rt61pci_bbp_write(rt2x00dev, 88, 0xfe);
1285 rt61pci_bbp_write(rt2x00dev, 90, 0x0f);
1286 rt61pci_bbp_write(rt2x00dev, 99, 0x00);
1287 rt61pci_bbp_write(rt2x00dev, 102, 0x16);
1288 rt61pci_bbp_write(rt2x00dev, 107, 0x04);
1289
1290 DEBUG(rt2x00dev, "Start initialization from EEPROM...\n");
1291 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
1292 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
1293
1294 if (eeprom != 0xffff && eeprom != 0x0000) {
1295 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
1296 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
1297 DEBUG(rt2x00dev, "BBP: 0x%02x, value: 0x%02x.\n",
1298 reg_id, value);
1299 rt61pci_bbp_write(rt2x00dev, reg_id, value);
1300 }
1301 }
1302 DEBUG(rt2x00dev, "...End initialization from EEPROM.\n");
1303
1304 return 0;
1305}
1306
1307/*
1308 * Device state switch handlers.
1309 */
1310static void rt61pci_toggle_rx(struct rt2x00_dev *rt2x00dev,
1311 enum dev_state state)
1312{
1313 u32 reg;
1314
1315 rt2x00pci_register_read(rt2x00dev, TXRX_CSR0, &reg);
1316 rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX,
1317 state == STATE_RADIO_RX_OFF);
1318 rt2x00pci_register_write(rt2x00dev, TXRX_CSR0, reg);
1319}
1320
1321static void rt61pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
1322 enum dev_state state)
1323{
1324 int mask = (state == STATE_RADIO_IRQ_OFF);
1325 u32 reg;
1326
1327 /*
1328 * When interrupts are being enabled, the interrupt registers
1329 * should clear the register to assure a clean state.
1330 */
1331 if (state == STATE_RADIO_IRQ_ON) {
1332 rt2x00pci_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
1333 rt2x00pci_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
1334
1335 rt2x00pci_register_read(rt2x00dev, MCU_INT_SOURCE_CSR, &reg);
1336 rt2x00pci_register_write(rt2x00dev, MCU_INT_SOURCE_CSR, reg);
1337 }
1338
1339 /*
1340 * Only toggle the interrupts bits we are going to use.
1341 * Non-checked interrupt bits are disabled by default.
1342 */
1343 rt2x00pci_register_read(rt2x00dev, INT_MASK_CSR, &reg);
1344 rt2x00_set_field32(&reg, INT_MASK_CSR_TXDONE, mask);
1345 rt2x00_set_field32(&reg, INT_MASK_CSR_RXDONE, mask);
1346 rt2x00_set_field32(&reg, INT_MASK_CSR_ENABLE_MITIGATION, mask);
1347 rt2x00_set_field32(&reg, INT_MASK_CSR_MITIGATION_PERIOD, 0xff);
1348 rt2x00pci_register_write(rt2x00dev, INT_MASK_CSR, reg);
1349
1350 rt2x00pci_register_read(rt2x00dev, MCU_INT_MASK_CSR, &reg);
1351 rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_0, mask);
1352 rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_1, mask);
1353 rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_2, mask);
1354 rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_3, mask);
1355 rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_4, mask);
1356 rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_5, mask);
1357 rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_6, mask);
1358 rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_7, mask);
1359 rt2x00pci_register_write(rt2x00dev, MCU_INT_MASK_CSR, reg);
1360}
1361
1362static int rt61pci_enable_radio(struct rt2x00_dev *rt2x00dev)
1363{
1364 u32 reg;
1365
1366 /*
1367 * Initialize all registers.
1368 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05001369 if (rt61pci_init_queues(rt2x00dev) ||
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001370 rt61pci_init_registers(rt2x00dev) ||
1371 rt61pci_init_bbp(rt2x00dev)) {
1372 ERROR(rt2x00dev, "Register initialization failed.\n");
1373 return -EIO;
1374 }
1375
1376 /*
1377 * Enable interrupts.
1378 */
1379 rt61pci_toggle_irq(rt2x00dev, STATE_RADIO_IRQ_ON);
1380
1381 /*
1382 * Enable RX.
1383 */
1384 rt2x00pci_register_read(rt2x00dev, RX_CNTL_CSR, &reg);
1385 rt2x00_set_field32(&reg, RX_CNTL_CSR_ENABLE_RX_DMA, 1);
1386 rt2x00pci_register_write(rt2x00dev, RX_CNTL_CSR, reg);
1387
1388 /*
1389 * Enable LED
1390 */
1391 rt61pci_enable_led(rt2x00dev);
1392
1393 return 0;
1394}
1395
1396static void rt61pci_disable_radio(struct rt2x00_dev *rt2x00dev)
1397{
1398 u32 reg;
1399
1400 /*
1401 * Disable LED
1402 */
1403 rt61pci_disable_led(rt2x00dev);
1404
1405 rt2x00pci_register_write(rt2x00dev, MAC_CSR10, 0x00001818);
1406
1407 /*
1408 * Disable synchronisation.
1409 */
1410 rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, 0);
1411
1412 /*
1413 * Cancel RX and TX.
1414 */
1415 rt2x00pci_register_read(rt2x00dev, TX_CNTL_CSR, &reg);
1416 rt2x00_set_field32(&reg, TX_CNTL_CSR_ABORT_TX_AC0, 1);
1417 rt2x00_set_field32(&reg, TX_CNTL_CSR_ABORT_TX_AC1, 1);
1418 rt2x00_set_field32(&reg, TX_CNTL_CSR_ABORT_TX_AC2, 1);
1419 rt2x00_set_field32(&reg, TX_CNTL_CSR_ABORT_TX_AC3, 1);
1420 rt2x00_set_field32(&reg, TX_CNTL_CSR_ABORT_TX_MGMT, 1);
1421 rt2x00pci_register_write(rt2x00dev, TX_CNTL_CSR, reg);
1422
1423 /*
1424 * Disable interrupts.
1425 */
1426 rt61pci_toggle_irq(rt2x00dev, STATE_RADIO_IRQ_OFF);
1427}
1428
1429static int rt61pci_set_state(struct rt2x00_dev *rt2x00dev, enum dev_state state)
1430{
1431 u32 reg;
1432 unsigned int i;
1433 char put_to_sleep;
1434 char current_state;
1435
1436 put_to_sleep = (state != STATE_AWAKE);
1437
1438 rt2x00pci_register_read(rt2x00dev, MAC_CSR12, &reg);
1439 rt2x00_set_field32(&reg, MAC_CSR12_FORCE_WAKEUP, !put_to_sleep);
1440 rt2x00_set_field32(&reg, MAC_CSR12_PUT_TO_SLEEP, put_to_sleep);
1441 rt2x00pci_register_write(rt2x00dev, MAC_CSR12, reg);
1442
1443 /*
1444 * Device is not guaranteed to be in the requested state yet.
1445 * We must wait until the register indicates that the
1446 * device has entered the correct state.
1447 */
1448 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1449 rt2x00pci_register_read(rt2x00dev, MAC_CSR12, &reg);
1450 current_state =
1451 rt2x00_get_field32(reg, MAC_CSR12_BBP_CURRENT_STATE);
1452 if (current_state == !put_to_sleep)
1453 return 0;
1454 msleep(10);
1455 }
1456
1457 NOTICE(rt2x00dev, "Device failed to enter state %d, "
1458 "current device state %d.\n", !put_to_sleep, current_state);
1459
1460 return -EBUSY;
1461}
1462
1463static int rt61pci_set_device_state(struct rt2x00_dev *rt2x00dev,
1464 enum dev_state state)
1465{
1466 int retval = 0;
1467
1468 switch (state) {
1469 case STATE_RADIO_ON:
1470 retval = rt61pci_enable_radio(rt2x00dev);
1471 break;
1472 case STATE_RADIO_OFF:
1473 rt61pci_disable_radio(rt2x00dev);
1474 break;
1475 case STATE_RADIO_RX_ON:
Ivo van Doorn61667d82008-02-25 23:15:05 +01001476 case STATE_RADIO_RX_ON_LINK:
1477 rt61pci_toggle_rx(rt2x00dev, STATE_RADIO_RX_ON);
1478 break;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001479 case STATE_RADIO_RX_OFF:
Ivo van Doorn61667d82008-02-25 23:15:05 +01001480 case STATE_RADIO_RX_OFF_LINK:
1481 rt61pci_toggle_rx(rt2x00dev, STATE_RADIO_RX_OFF);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001482 break;
1483 case STATE_DEEP_SLEEP:
1484 case STATE_SLEEP:
1485 case STATE_STANDBY:
1486 case STATE_AWAKE:
1487 retval = rt61pci_set_state(rt2x00dev, state);
1488 break;
1489 default:
1490 retval = -ENOTSUPP;
1491 break;
1492 }
1493
1494 return retval;
1495}
1496
1497/*
1498 * TX descriptor initialization
1499 */
1500static void rt61pci_write_tx_desc(struct rt2x00_dev *rt2x00dev,
Ivo van Doorndd3193e2008-01-06 23:41:10 +01001501 struct sk_buff *skb,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001502 struct txentry_desc *txdesc,
Ivo van Doorndd3193e2008-01-06 23:41:10 +01001503 struct ieee80211_tx_control *control)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001504{
Ivo van Doorn181d6902008-02-05 16:42:23 -05001505 struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
Ivo van Doorndd3193e2008-01-06 23:41:10 +01001506 __le32 *txd = skbdesc->desc;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001507 u32 word;
1508
1509 /*
1510 * Start writing the descriptor words.
1511 */
1512 rt2x00_desc_read(txd, 1, &word);
Ivo van Doorn181d6902008-02-05 16:42:23 -05001513 rt2x00_set_field32(&word, TXD_W1_HOST_Q_ID, txdesc->queue);
1514 rt2x00_set_field32(&word, TXD_W1_AIFSN, txdesc->aifs);
1515 rt2x00_set_field32(&word, TXD_W1_CWMIN, txdesc->cw_min);
1516 rt2x00_set_field32(&word, TXD_W1_CWMAX, txdesc->cw_max);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001517 rt2x00_set_field32(&word, TXD_W1_IV_OFFSET, IEEE80211_HEADER);
1518 rt2x00_set_field32(&word, TXD_W1_HW_SEQUENCE, 1);
1519 rt2x00_desc_write(txd, 1, word);
1520
1521 rt2x00_desc_read(txd, 2, &word);
Ivo van Doorn181d6902008-02-05 16:42:23 -05001522 rt2x00_set_field32(&word, TXD_W2_PLCP_SIGNAL, txdesc->signal);
1523 rt2x00_set_field32(&word, TXD_W2_PLCP_SERVICE, txdesc->service);
1524 rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_LOW, txdesc->length_low);
1525 rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_HIGH, txdesc->length_high);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001526 rt2x00_desc_write(txd, 2, word);
1527
1528 rt2x00_desc_read(txd, 5, &word);
1529 rt2x00_set_field32(&word, TXD_W5_TX_POWER,
1530 TXPOWER_TO_DEV(control->power_level));
1531 rt2x00_set_field32(&word, TXD_W5_WAITING_DMA_DONE_INT, 1);
1532 rt2x00_desc_write(txd, 5, word);
1533
1534 rt2x00_desc_read(txd, 11, &word);
Ivo van Doorndd3193e2008-01-06 23:41:10 +01001535 rt2x00_set_field32(&word, TXD_W11_BUFFER_LENGTH0, skbdesc->data_len);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001536 rt2x00_desc_write(txd, 11, word);
1537
1538 rt2x00_desc_read(txd, 0, &word);
1539 rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
1540 rt2x00_set_field32(&word, TXD_W0_VALID, 1);
1541 rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001542 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001543 rt2x00_set_field32(&word, TXD_W0_ACK,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001544 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001545 rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001546 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001547 rt2x00_set_field32(&word, TXD_W0_OFDM,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001548 test_bit(ENTRY_TXD_OFDM_RATE, &txdesc->flags));
1549 rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->ifs);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001550 rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
1551 !!(control->flags &
1552 IEEE80211_TXCTL_LONG_RETRY_LIMIT));
1553 rt2x00_set_field32(&word, TXD_W0_TKIP_MIC, 0);
Ivo van Doorndd3193e2008-01-06 23:41:10 +01001554 rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT, skbdesc->data_len);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001555 rt2x00_set_field32(&word, TXD_W0_BURST,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001556 test_bit(ENTRY_TXD_BURST, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001557 rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, CIPHER_NONE);
1558 rt2x00_desc_write(txd, 0, word);
1559}
1560
1561/*
1562 * TX data initialization
1563 */
1564static void rt61pci_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
1565 unsigned int queue)
1566{
1567 u32 reg;
1568
1569 if (queue == IEEE80211_TX_QUEUE_BEACON) {
1570 /*
1571 * For Wi-Fi faily generated beacons between participating
1572 * stations. Set TBTT phase adaptive adjustment step to 8us.
1573 */
1574 rt2x00pci_register_write(rt2x00dev, TXRX_CSR10, 0x00001008);
1575
1576 rt2x00pci_register_read(rt2x00dev, TXRX_CSR9, &reg);
1577 if (!rt2x00_get_field32(reg, TXRX_CSR9_BEACON_GEN)) {
1578 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 1);
1579 rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, reg);
1580 }
1581 return;
1582 }
1583
1584 rt2x00pci_register_read(rt2x00dev, TX_CNTL_CSR, &reg);
Ivo van Doornddc827f2007-10-13 16:26:42 +02001585 rt2x00_set_field32(&reg, TX_CNTL_CSR_KICK_TX_AC0,
1586 (queue == IEEE80211_TX_QUEUE_DATA0));
1587 rt2x00_set_field32(&reg, TX_CNTL_CSR_KICK_TX_AC1,
1588 (queue == IEEE80211_TX_QUEUE_DATA1));
1589 rt2x00_set_field32(&reg, TX_CNTL_CSR_KICK_TX_AC2,
1590 (queue == IEEE80211_TX_QUEUE_DATA2));
1591 rt2x00_set_field32(&reg, TX_CNTL_CSR_KICK_TX_AC3,
1592 (queue == IEEE80211_TX_QUEUE_DATA3));
1593 rt2x00_set_field32(&reg, TX_CNTL_CSR_KICK_TX_MGMT,
1594 (queue == IEEE80211_TX_QUEUE_DATA4));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001595 rt2x00pci_register_write(rt2x00dev, TX_CNTL_CSR, reg);
1596}
1597
1598/*
1599 * RX control handlers
1600 */
1601static int rt61pci_agc_to_rssi(struct rt2x00_dev *rt2x00dev, int rxd_w1)
1602{
1603 u16 eeprom;
1604 u8 offset;
1605 u8 lna;
1606
1607 lna = rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_LNA);
1608 switch (lna) {
1609 case 3:
1610 offset = 90;
1611 break;
1612 case 2:
1613 offset = 74;
1614 break;
1615 case 1:
1616 offset = 64;
1617 break;
1618 default:
1619 return 0;
1620 }
1621
1622 if (rt2x00dev->rx_status.phymode == MODE_IEEE80211A) {
1623 if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
1624 offset += 14;
1625
1626 if (lna == 3 || lna == 2)
1627 offset += 10;
1628
1629 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &eeprom);
1630 offset -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_A_1);
1631 } else {
1632 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags))
1633 offset += 14;
1634
1635 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &eeprom);
1636 offset -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_BG_1);
1637 }
1638
1639 return rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_AGC) * 2 - offset;
1640}
1641
Ivo van Doorn181d6902008-02-05 16:42:23 -05001642static void rt61pci_fill_rxdone(struct queue_entry *entry,
1643 struct rxdone_entry_desc *rxdesc)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001644{
Ivo van Doorn181d6902008-02-05 16:42:23 -05001645 struct queue_entry_priv_pci_rx *priv_rx = entry->priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001646 u32 word0;
1647 u32 word1;
1648
Ivo van Doorn181d6902008-02-05 16:42:23 -05001649 rt2x00_desc_read(priv_rx->desc, 0, &word0);
1650 rt2x00_desc_read(priv_rx->desc, 1, &word1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001651
Ivo van Doorn181d6902008-02-05 16:42:23 -05001652 rxdesc->flags = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04001653 if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
Ivo van Doorn181d6902008-02-05 16:42:23 -05001654 rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001655
1656 /*
1657 * Obtain the status about this packet.
1658 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05001659 rxdesc->signal = rt2x00_get_field32(word1, RXD_W1_SIGNAL);
1660 rxdesc->rssi = rt61pci_agc_to_rssi(entry->queue->rt2x00dev, word1);
1661 rxdesc->ofdm = rt2x00_get_field32(word0, RXD_W0_OFDM);
1662 rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
1663 rxdesc->my_bss = !!rt2x00_get_field32(word0, RXD_W0_MY_BSS);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001664}
1665
1666/*
1667 * Interrupt functions.
1668 */
1669static void rt61pci_txdone(struct rt2x00_dev *rt2x00dev)
1670{
Ivo van Doorn181d6902008-02-05 16:42:23 -05001671 struct data_queue *queue;
1672 struct queue_entry *entry;
1673 struct queue_entry *entry_done;
1674 struct queue_entry_priv_pci_tx *priv_tx;
1675 struct txdone_entry_desc txdesc;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001676 u32 word;
1677 u32 reg;
1678 u32 old_reg;
1679 int type;
1680 int index;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001681
1682 /*
1683 * During each loop we will compare the freshly read
1684 * STA_CSR4 register value with the value read from
1685 * the previous loop. If the 2 values are equal then
1686 * we should stop processing because the chance it
1687 * quite big that the device has been unplugged and
1688 * we risk going into an endless loop.
1689 */
1690 old_reg = 0;
1691
1692 while (1) {
1693 rt2x00pci_register_read(rt2x00dev, STA_CSR4, &reg);
1694 if (!rt2x00_get_field32(reg, STA_CSR4_VALID))
1695 break;
1696
1697 if (old_reg == reg)
1698 break;
1699 old_reg = reg;
1700
1701 /*
1702 * Skip this entry when it contains an invalid
Ivo van Doorn181d6902008-02-05 16:42:23 -05001703 * queue identication number.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001704 */
1705 type = rt2x00_get_field32(reg, STA_CSR4_PID_TYPE);
Ivo van Doorn181d6902008-02-05 16:42:23 -05001706 queue = rt2x00queue_get_queue(rt2x00dev, type);
1707 if (unlikely(!queue))
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001708 continue;
1709
1710 /*
1711 * Skip this entry when it contains an invalid
1712 * index number.
1713 */
1714 index = rt2x00_get_field32(reg, STA_CSR4_PID_SUBTYPE);
Ivo van Doorn181d6902008-02-05 16:42:23 -05001715 if (unlikely(index >= queue->limit))
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001716 continue;
1717
Ivo van Doorn181d6902008-02-05 16:42:23 -05001718 entry = &queue->entries[index];
1719 priv_tx = entry->priv_data;
1720 rt2x00_desc_read(priv_tx->desc, 0, &word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001721
1722 if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
1723 !rt2x00_get_field32(word, TXD_W0_VALID))
1724 return;
1725
Ivo van Doorn181d6902008-02-05 16:42:23 -05001726 entry_done = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
Mattias Nissler62bc0602007-11-12 15:03:12 +01001727 while (entry != entry_done) {
Ivo van Doorn181d6902008-02-05 16:42:23 -05001728 /* Catch up.
1729 * Just report any entries we missed as failed.
1730 */
Mattias Nissler62bc0602007-11-12 15:03:12 +01001731 WARNING(rt2x00dev,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001732 "TX status report missed for entry %d\n",
1733 entry_done->entry_idx);
1734
1735 txdesc.status = TX_FAIL_OTHER;
1736 txdesc.retry = 0;
1737
1738 rt2x00pci_txdone(rt2x00dev, entry_done, &txdesc);
1739 entry_done = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
Mattias Nissler62bc0602007-11-12 15:03:12 +01001740 }
1741
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001742 /*
1743 * Obtain the status about this packet.
1744 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05001745 txdesc.status = rt2x00_get_field32(reg, STA_CSR4_TX_RESULT);
1746 txdesc.retry = rt2x00_get_field32(reg, STA_CSR4_RETRY_COUNT);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001747
Ivo van Doorn181d6902008-02-05 16:42:23 -05001748 rt2x00pci_txdone(rt2x00dev, entry, &txdesc);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001749 }
1750}
1751
1752static irqreturn_t rt61pci_interrupt(int irq, void *dev_instance)
1753{
1754 struct rt2x00_dev *rt2x00dev = dev_instance;
1755 u32 reg_mcu;
1756 u32 reg;
1757
1758 /*
1759 * Get the interrupt sources & saved to local variable.
1760 * Write register value back to clear pending interrupts.
1761 */
1762 rt2x00pci_register_read(rt2x00dev, MCU_INT_SOURCE_CSR, &reg_mcu);
1763 rt2x00pci_register_write(rt2x00dev, MCU_INT_SOURCE_CSR, reg_mcu);
1764
1765 rt2x00pci_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
1766 rt2x00pci_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
1767
1768 if (!reg && !reg_mcu)
1769 return IRQ_NONE;
1770
1771 if (!test_bit(DEVICE_ENABLED_RADIO, &rt2x00dev->flags))
1772 return IRQ_HANDLED;
1773
1774 /*
1775 * Handle interrupts, walk through all bits
1776 * and run the tasks, the bits are checked in order of
1777 * priority.
1778 */
1779
1780 /*
1781 * 1 - Rx ring done interrupt.
1782 */
1783 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_RXDONE))
1784 rt2x00pci_rxdone(rt2x00dev);
1785
1786 /*
1787 * 2 - Tx ring done interrupt.
1788 */
1789 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_TXDONE))
1790 rt61pci_txdone(rt2x00dev);
1791
1792 /*
1793 * 3 - Handle MCU command done.
1794 */
1795 if (reg_mcu)
1796 rt2x00pci_register_write(rt2x00dev,
1797 M2H_CMD_DONE_CSR, 0xffffffff);
1798
1799 return IRQ_HANDLED;
1800}
1801
1802/*
1803 * Device probe functions.
1804 */
1805static int rt61pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
1806{
1807 struct eeprom_93cx6 eeprom;
1808 u32 reg;
1809 u16 word;
1810 u8 *mac;
1811 s8 value;
1812
1813 rt2x00pci_register_read(rt2x00dev, E2PROM_CSR, &reg);
1814
1815 eeprom.data = rt2x00dev;
1816 eeprom.register_read = rt61pci_eepromregister_read;
1817 eeprom.register_write = rt61pci_eepromregister_write;
1818 eeprom.width = rt2x00_get_field32(reg, E2PROM_CSR_TYPE_93C46) ?
1819 PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
1820 eeprom.reg_data_in = 0;
1821 eeprom.reg_data_out = 0;
1822 eeprom.reg_data_clock = 0;
1823 eeprom.reg_chip_select = 0;
1824
1825 eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
1826 EEPROM_SIZE / sizeof(u16));
1827
1828 /*
1829 * Start validation of the data that has been read.
1830 */
1831 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
1832 if (!is_valid_ether_addr(mac)) {
Joe Perches0795af52007-10-03 17:59:30 -07001833 DECLARE_MAC_BUF(macbuf);
1834
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001835 random_ether_addr(mac);
Joe Perches0795af52007-10-03 17:59:30 -07001836 EEPROM(rt2x00dev, "MAC: %s\n", print_mac(macbuf, mac));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001837 }
1838
1839 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
1840 if (word == 0xffff) {
1841 rt2x00_set_field16(&word, EEPROM_ANTENNA_NUM, 2);
Ivo van Doorn362f3b62007-10-13 16:26:18 +02001842 rt2x00_set_field16(&word, EEPROM_ANTENNA_TX_DEFAULT,
1843 ANTENNA_B);
1844 rt2x00_set_field16(&word, EEPROM_ANTENNA_RX_DEFAULT,
1845 ANTENNA_B);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001846 rt2x00_set_field16(&word, EEPROM_ANTENNA_FRAME_TYPE, 0);
1847 rt2x00_set_field16(&word, EEPROM_ANTENNA_DYN_TXAGC, 0);
1848 rt2x00_set_field16(&word, EEPROM_ANTENNA_HARDWARE_RADIO, 0);
1849 rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF5225);
1850 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
1851 EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
1852 }
1853
1854 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
1855 if (word == 0xffff) {
1856 rt2x00_set_field16(&word, EEPROM_NIC_ENABLE_DIVERSITY, 0);
1857 rt2x00_set_field16(&word, EEPROM_NIC_TX_DIVERSITY, 0);
1858 rt2x00_set_field16(&word, EEPROM_NIC_TX_RX_FIXED, 0);
1859 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
1860 rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
1861 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
1862 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
1863 EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
1864 }
1865
1866 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &word);
1867 if (word == 0xffff) {
1868 rt2x00_set_field16(&word, EEPROM_LED_LED_MODE,
1869 LED_MODE_DEFAULT);
1870 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED, word);
1871 EEPROM(rt2x00dev, "Led: 0x%04x\n", word);
1872 }
1873
1874 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
1875 if (word == 0xffff) {
1876 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
1877 rt2x00_set_field16(&word, EEPROM_FREQ_SEQ, 0);
1878 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
1879 EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
1880 }
1881
1882 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &word);
1883 if (word == 0xffff) {
1884 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
1885 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
1886 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
1887 EEPROM(rt2x00dev, "RSSI OFFSET BG: 0x%04x\n", word);
1888 } else {
1889 value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_1);
1890 if (value < -10 || value > 10)
1891 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
1892 value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_2);
1893 if (value < -10 || value > 10)
1894 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
1895 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
1896 }
1897
1898 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &word);
1899 if (word == 0xffff) {
1900 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
1901 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
1902 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
1903 EEPROM(rt2x00dev, "RSSI OFFSET BG: 0x%04x\n", word);
1904 } else {
1905 value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_1);
1906 if (value < -10 || value > 10)
1907 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
1908 value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_2);
1909 if (value < -10 || value > 10)
1910 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
1911 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
1912 }
1913
1914 return 0;
1915}
1916
1917static int rt61pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
1918{
1919 u32 reg;
1920 u16 value;
1921 u16 eeprom;
1922 u16 device;
1923
1924 /*
1925 * Read EEPROM word for configuration.
1926 */
1927 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
1928
1929 /*
1930 * Identify RF chipset.
1931 * To determine the RT chip we have to read the
1932 * PCI header of the device.
1933 */
1934 pci_read_config_word(rt2x00dev_pci(rt2x00dev),
1935 PCI_CONFIG_HEADER_DEVICE, &device);
1936 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
1937 rt2x00pci_register_read(rt2x00dev, MAC_CSR0, &reg);
1938 rt2x00_set_chip(rt2x00dev, device, value, reg);
1939
1940 if (!rt2x00_rf(&rt2x00dev->chip, RF5225) &&
1941 !rt2x00_rf(&rt2x00dev->chip, RF5325) &&
1942 !rt2x00_rf(&rt2x00dev->chip, RF2527) &&
1943 !rt2x00_rf(&rt2x00dev->chip, RF2529)) {
1944 ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
1945 return -ENODEV;
1946 }
1947
1948 /*
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +02001949 * Determine number of antenna's.
1950 */
1951 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_NUM) == 2)
1952 __set_bit(CONFIG_DOUBLE_ANTENNA, &rt2x00dev->flags);
1953
1954 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001955 * Identify default antenna configuration.
1956 */
Ivo van Doornaddc81b2007-10-13 16:26:23 +02001957 rt2x00dev->default_ant.tx =
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001958 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
Ivo van Doornaddc81b2007-10-13 16:26:23 +02001959 rt2x00dev->default_ant.rx =
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001960 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
1961
1962 /*
1963 * Read the Frame type.
1964 */
1965 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_FRAME_TYPE))
1966 __set_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags);
1967
1968 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001969 * Detect if this device has an hardware controlled radio.
1970 */
Ivo van Doorn81873e92007-10-06 14:14:06 +02001971#ifdef CONFIG_RT61PCI_RFKILL
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001972 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
Ivo van Doorn066cb632007-09-25 20:55:39 +02001973 __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
Ivo van Doorn81873e92007-10-06 14:14:06 +02001974#endif /* CONFIG_RT61PCI_RFKILL */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001975
1976 /*
1977 * Read frequency offset and RF programming sequence.
1978 */
1979 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
1980 if (rt2x00_get_field16(eeprom, EEPROM_FREQ_SEQ))
1981 __set_bit(CONFIG_RF_SEQUENCE, &rt2x00dev->flags);
1982
1983 rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
1984
1985 /*
1986 * Read external LNA informations.
1987 */
1988 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
1989
1990 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
1991 __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
1992 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
1993 __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
1994
1995 /*
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +02001996 * When working with a RF2529 chip without double antenna
1997 * the antenna settings should be gathered from the NIC
1998 * eeprom word.
1999 */
2000 if (rt2x00_rf(&rt2x00dev->chip, RF2529) &&
2001 !test_bit(CONFIG_DOUBLE_ANTENNA, &rt2x00dev->flags)) {
2002 switch (rt2x00_get_field16(eeprom, EEPROM_NIC_TX_RX_FIXED)) {
2003 case 0:
2004 rt2x00dev->default_ant.tx = ANTENNA_B;
2005 rt2x00dev->default_ant.rx = ANTENNA_A;
2006 break;
2007 case 1:
2008 rt2x00dev->default_ant.tx = ANTENNA_B;
2009 rt2x00dev->default_ant.rx = ANTENNA_B;
2010 break;
2011 case 2:
2012 rt2x00dev->default_ant.tx = ANTENNA_A;
2013 rt2x00dev->default_ant.rx = ANTENNA_A;
2014 break;
2015 case 3:
2016 rt2x00dev->default_ant.tx = ANTENNA_A;
2017 rt2x00dev->default_ant.rx = ANTENNA_B;
2018 break;
2019 }
2020
2021 if (rt2x00_get_field16(eeprom, EEPROM_NIC_TX_DIVERSITY))
2022 rt2x00dev->default_ant.tx = ANTENNA_SW_DIVERSITY;
2023 if (rt2x00_get_field16(eeprom, EEPROM_NIC_ENABLE_DIVERSITY))
2024 rt2x00dev->default_ant.rx = ANTENNA_SW_DIVERSITY;
2025 }
2026
2027 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002028 * Store led settings, for correct led behaviour.
2029 * If the eeprom value is invalid,
2030 * switch to default led mode.
2031 */
2032 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &eeprom);
2033
2034 rt2x00dev->led_mode = rt2x00_get_field16(eeprom, EEPROM_LED_LED_MODE);
2035
2036 rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_LED_MODE,
2037 rt2x00dev->led_mode);
2038 rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_0,
2039 rt2x00_get_field16(eeprom,
2040 EEPROM_LED_POLARITY_GPIO_0));
2041 rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_1,
2042 rt2x00_get_field16(eeprom,
2043 EEPROM_LED_POLARITY_GPIO_1));
2044 rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_2,
2045 rt2x00_get_field16(eeprom,
2046 EEPROM_LED_POLARITY_GPIO_2));
2047 rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_3,
2048 rt2x00_get_field16(eeprom,
2049 EEPROM_LED_POLARITY_GPIO_3));
2050 rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_4,
2051 rt2x00_get_field16(eeprom,
2052 EEPROM_LED_POLARITY_GPIO_4));
2053 rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_ACT,
2054 rt2x00_get_field16(eeprom, EEPROM_LED_POLARITY_ACT));
2055 rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_READY_BG,
2056 rt2x00_get_field16(eeprom,
2057 EEPROM_LED_POLARITY_RDY_G));
2058 rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_READY_A,
2059 rt2x00_get_field16(eeprom,
2060 EEPROM_LED_POLARITY_RDY_A));
2061
2062 return 0;
2063}
2064
2065/*
2066 * RF value list for RF5225 & RF5325
2067 * Supports: 2.4 GHz & 5.2 GHz, rf_sequence disabled
2068 */
2069static const struct rf_channel rf_vals_noseq[] = {
2070 { 1, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa0b },
2071 { 2, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa1f },
2072 { 3, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa0b },
2073 { 4, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa1f },
2074 { 5, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa0b },
2075 { 6, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa1f },
2076 { 7, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa0b },
2077 { 8, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa1f },
2078 { 9, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa0b },
2079 { 10, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa1f },
2080 { 11, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa0b },
2081 { 12, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa1f },
2082 { 13, 0x00002ccc, 0x0000479e, 0x00068455, 0x000ffa0b },
2083 { 14, 0x00002ccc, 0x000047a2, 0x00068455, 0x000ffa13 },
2084
2085 /* 802.11 UNI / HyperLan 2 */
2086 { 36, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa23 },
2087 { 40, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa03 },
2088 { 44, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa0b },
2089 { 48, 0x00002ccc, 0x000049aa, 0x0009be55, 0x000ffa13 },
2090 { 52, 0x00002ccc, 0x000049ae, 0x0009ae55, 0x000ffa1b },
2091 { 56, 0x00002ccc, 0x000049b2, 0x0009ae55, 0x000ffa23 },
2092 { 60, 0x00002ccc, 0x000049ba, 0x0009ae55, 0x000ffa03 },
2093 { 64, 0x00002ccc, 0x000049be, 0x0009ae55, 0x000ffa0b },
2094
2095 /* 802.11 HyperLan 2 */
2096 { 100, 0x00002ccc, 0x00004a2a, 0x000bae55, 0x000ffa03 },
2097 { 104, 0x00002ccc, 0x00004a2e, 0x000bae55, 0x000ffa0b },
2098 { 108, 0x00002ccc, 0x00004a32, 0x000bae55, 0x000ffa13 },
2099 { 112, 0x00002ccc, 0x00004a36, 0x000bae55, 0x000ffa1b },
2100 { 116, 0x00002ccc, 0x00004a3a, 0x000bbe55, 0x000ffa23 },
2101 { 120, 0x00002ccc, 0x00004a82, 0x000bbe55, 0x000ffa03 },
2102 { 124, 0x00002ccc, 0x00004a86, 0x000bbe55, 0x000ffa0b },
2103 { 128, 0x00002ccc, 0x00004a8a, 0x000bbe55, 0x000ffa13 },
2104 { 132, 0x00002ccc, 0x00004a8e, 0x000bbe55, 0x000ffa1b },
2105 { 136, 0x00002ccc, 0x00004a92, 0x000bbe55, 0x000ffa23 },
2106
2107 /* 802.11 UNII */
2108 { 140, 0x00002ccc, 0x00004a9a, 0x000bbe55, 0x000ffa03 },
2109 { 149, 0x00002ccc, 0x00004aa2, 0x000bbe55, 0x000ffa1f },
2110 { 153, 0x00002ccc, 0x00004aa6, 0x000bbe55, 0x000ffa27 },
2111 { 157, 0x00002ccc, 0x00004aae, 0x000bbe55, 0x000ffa07 },
2112 { 161, 0x00002ccc, 0x00004ab2, 0x000bbe55, 0x000ffa0f },
2113 { 165, 0x00002ccc, 0x00004ab6, 0x000bbe55, 0x000ffa17 },
2114
2115 /* MMAC(Japan)J52 ch 34,38,42,46 */
2116 { 34, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa0b },
2117 { 38, 0x00002ccc, 0x0000499e, 0x0009be55, 0x000ffa13 },
2118 { 42, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa1b },
2119 { 46, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa23 },
2120};
2121
2122/*
2123 * RF value list for RF5225 & RF5325
2124 * Supports: 2.4 GHz & 5.2 GHz, rf_sequence enabled
2125 */
2126static const struct rf_channel rf_vals_seq[] = {
2127 { 1, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa0b },
2128 { 2, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa1f },
2129 { 3, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa0b },
2130 { 4, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa1f },
2131 { 5, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa0b },
2132 { 6, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa1f },
2133 { 7, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa0b },
2134 { 8, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa1f },
2135 { 9, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa0b },
2136 { 10, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa1f },
2137 { 11, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa0b },
2138 { 12, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa1f },
2139 { 13, 0x00002ccc, 0x0000479e, 0x00068455, 0x000ffa0b },
2140 { 14, 0x00002ccc, 0x000047a2, 0x00068455, 0x000ffa13 },
2141
2142 /* 802.11 UNI / HyperLan 2 */
2143 { 36, 0x00002cd4, 0x0004481a, 0x00098455, 0x000c0a03 },
2144 { 40, 0x00002cd0, 0x00044682, 0x00098455, 0x000c0a03 },
2145 { 44, 0x00002cd0, 0x00044686, 0x00098455, 0x000c0a1b },
2146 { 48, 0x00002cd0, 0x0004468e, 0x00098655, 0x000c0a0b },
2147 { 52, 0x00002cd0, 0x00044692, 0x00098855, 0x000c0a23 },
2148 { 56, 0x00002cd0, 0x0004469a, 0x00098c55, 0x000c0a13 },
2149 { 60, 0x00002cd0, 0x000446a2, 0x00098e55, 0x000c0a03 },
2150 { 64, 0x00002cd0, 0x000446a6, 0x00099255, 0x000c0a1b },
2151
2152 /* 802.11 HyperLan 2 */
2153 { 100, 0x00002cd4, 0x0004489a, 0x000b9855, 0x000c0a03 },
2154 { 104, 0x00002cd4, 0x000448a2, 0x000b9855, 0x000c0a03 },
2155 { 108, 0x00002cd4, 0x000448aa, 0x000b9855, 0x000c0a03 },
2156 { 112, 0x00002cd4, 0x000448b2, 0x000b9a55, 0x000c0a03 },
2157 { 116, 0x00002cd4, 0x000448ba, 0x000b9a55, 0x000c0a03 },
2158 { 120, 0x00002cd0, 0x00044702, 0x000b9a55, 0x000c0a03 },
2159 { 124, 0x00002cd0, 0x00044706, 0x000b9a55, 0x000c0a1b },
2160 { 128, 0x00002cd0, 0x0004470e, 0x000b9c55, 0x000c0a0b },
2161 { 132, 0x00002cd0, 0x00044712, 0x000b9c55, 0x000c0a23 },
2162 { 136, 0x00002cd0, 0x0004471a, 0x000b9e55, 0x000c0a13 },
2163
2164 /* 802.11 UNII */
2165 { 140, 0x00002cd0, 0x00044722, 0x000b9e55, 0x000c0a03 },
2166 { 149, 0x00002cd0, 0x0004472e, 0x000ba255, 0x000c0a1b },
2167 { 153, 0x00002cd0, 0x00044736, 0x000ba255, 0x000c0a0b },
2168 { 157, 0x00002cd4, 0x0004490a, 0x000ba255, 0x000c0a17 },
2169 { 161, 0x00002cd4, 0x00044912, 0x000ba255, 0x000c0a17 },
2170 { 165, 0x00002cd4, 0x0004491a, 0x000ba255, 0x000c0a17 },
2171
2172 /* MMAC(Japan)J52 ch 34,38,42,46 */
2173 { 34, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000c0a0b },
2174 { 38, 0x00002ccc, 0x0000499e, 0x0009be55, 0x000c0a13 },
2175 { 42, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000c0a1b },
2176 { 46, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000c0a23 },
2177};
2178
2179static void rt61pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
2180{
2181 struct hw_mode_spec *spec = &rt2x00dev->spec;
2182 u8 *txpower;
2183 unsigned int i;
2184
2185 /*
2186 * Initialize all hw fields.
2187 */
2188 rt2x00dev->hw->flags =
2189 IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE |
Johannes Berg4150c572007-09-17 01:29:23 -04002190 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002191 rt2x00dev->hw->extra_tx_headroom = 0;
2192 rt2x00dev->hw->max_signal = MAX_SIGNAL;
2193 rt2x00dev->hw->max_rssi = MAX_RX_SSI;
2194 rt2x00dev->hw->queues = 5;
2195
2196 SET_IEEE80211_DEV(rt2x00dev->hw, &rt2x00dev_pci(rt2x00dev)->dev);
2197 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
2198 rt2x00_eeprom_addr(rt2x00dev,
2199 EEPROM_MAC_ADDR_0));
2200
2201 /*
2202 * Convert tx_power array in eeprom.
2203 */
2204 txpower = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_G_START);
2205 for (i = 0; i < 14; i++)
2206 txpower[i] = TXPOWER_FROM_DEV(txpower[i]);
2207
2208 /*
2209 * Initialize hw_mode information.
2210 */
2211 spec->num_modes = 2;
2212 spec->num_rates = 12;
2213 spec->tx_power_a = NULL;
2214 spec->tx_power_bg = txpower;
2215 spec->tx_power_default = DEFAULT_TXPOWER;
2216
2217 if (!test_bit(CONFIG_RF_SEQUENCE, &rt2x00dev->flags)) {
2218 spec->num_channels = 14;
2219 spec->channels = rf_vals_noseq;
2220 } else {
2221 spec->num_channels = 14;
2222 spec->channels = rf_vals_seq;
2223 }
2224
2225 if (rt2x00_rf(&rt2x00dev->chip, RF5225) ||
2226 rt2x00_rf(&rt2x00dev->chip, RF5325)) {
2227 spec->num_modes = 3;
2228 spec->num_channels = ARRAY_SIZE(rf_vals_seq);
2229
2230 txpower = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A_START);
2231 for (i = 0; i < 14; i++)
2232 txpower[i] = TXPOWER_FROM_DEV(txpower[i]);
2233
2234 spec->tx_power_a = txpower;
2235 }
2236}
2237
2238static int rt61pci_probe_hw(struct rt2x00_dev *rt2x00dev)
2239{
2240 int retval;
2241
2242 /*
2243 * Allocate eeprom data.
2244 */
2245 retval = rt61pci_validate_eeprom(rt2x00dev);
2246 if (retval)
2247 return retval;
2248
2249 retval = rt61pci_init_eeprom(rt2x00dev);
2250 if (retval)
2251 return retval;
2252
2253 /*
2254 * Initialize hw specifications.
2255 */
2256 rt61pci_probe_hw_mode(rt2x00dev);
2257
2258 /*
2259 * This device requires firmware
2260 */
Ivo van Doorn066cb632007-09-25 20:55:39 +02002261 __set_bit(DRIVER_REQUIRE_FIRMWARE, &rt2x00dev->flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002262
2263 /*
2264 * Set the rssi offset.
2265 */
2266 rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
2267
2268 return 0;
2269}
2270
2271/*
2272 * IEEE80211 stack callback functions.
2273 */
Johannes Berg4150c572007-09-17 01:29:23 -04002274static void rt61pci_configure_filter(struct ieee80211_hw *hw,
2275 unsigned int changed_flags,
2276 unsigned int *total_flags,
2277 int mc_count,
2278 struct dev_addr_list *mc_list)
2279{
2280 struct rt2x00_dev *rt2x00dev = hw->priv;
Johannes Berg4150c572007-09-17 01:29:23 -04002281 u32 reg;
2282
2283 /*
2284 * Mask off any flags we are going to ignore from
2285 * the total_flags field.
2286 */
2287 *total_flags &=
2288 FIF_ALLMULTI |
2289 FIF_FCSFAIL |
2290 FIF_PLCPFAIL |
2291 FIF_CONTROL |
2292 FIF_OTHER_BSS |
2293 FIF_PROMISC_IN_BSS;
2294
2295 /*
2296 * Apply some rules to the filters:
2297 * - Some filters imply different filters to be set.
2298 * - Some things we can't filter out at all.
Johannes Berg4150c572007-09-17 01:29:23 -04002299 */
2300 if (mc_count)
2301 *total_flags |= FIF_ALLMULTI;
Ivo van Doorn5886d0d2007-10-06 14:13:38 +02002302 if (*total_flags & FIF_OTHER_BSS ||
2303 *total_flags & FIF_PROMISC_IN_BSS)
Johannes Berg4150c572007-09-17 01:29:23 -04002304 *total_flags |= FIF_PROMISC_IN_BSS | FIF_OTHER_BSS;
Johannes Berg4150c572007-09-17 01:29:23 -04002305
2306 /*
2307 * Check if there is any work left for us.
2308 */
Ivo van Doorn3c4f2082008-01-06 23:40:49 +01002309 if (rt2x00dev->packet_filter == *total_flags)
Johannes Berg4150c572007-09-17 01:29:23 -04002310 return;
Ivo van Doorn3c4f2082008-01-06 23:40:49 +01002311 rt2x00dev->packet_filter = *total_flags;
Johannes Berg4150c572007-09-17 01:29:23 -04002312
2313 /*
2314 * Start configuration steps.
2315 * Note that the version error will always be dropped
2316 * and broadcast frames will always be accepted since
2317 * there is no filter for it at this time.
2318 */
2319 rt2x00pci_register_read(rt2x00dev, TXRX_CSR0, &reg);
2320 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CRC,
2321 !(*total_flags & FIF_FCSFAIL));
2322 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_PHYSICAL,
2323 !(*total_flags & FIF_PLCPFAIL));
2324 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CONTROL,
2325 !(*total_flags & FIF_CONTROL));
2326 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_NOT_TO_ME,
2327 !(*total_flags & FIF_PROMISC_IN_BSS));
2328 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_TO_DS,
2329 !(*total_flags & FIF_PROMISC_IN_BSS));
2330 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_VERSION_ERROR, 1);
2331 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_MULTICAST,
2332 !(*total_flags & FIF_ALLMULTI));
2333 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_BORADCAST, 0);
2334 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_ACK_CTS, 1);
2335 rt2x00pci_register_write(rt2x00dev, TXRX_CSR0, reg);
2336}
2337
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002338static int rt61pci_set_retry_limit(struct ieee80211_hw *hw,
2339 u32 short_retry, u32 long_retry)
2340{
2341 struct rt2x00_dev *rt2x00dev = hw->priv;
2342 u32 reg;
2343
2344 rt2x00pci_register_read(rt2x00dev, TXRX_CSR4, &reg);
2345 rt2x00_set_field32(&reg, TXRX_CSR4_LONG_RETRY_LIMIT, long_retry);
2346 rt2x00_set_field32(&reg, TXRX_CSR4_SHORT_RETRY_LIMIT, short_retry);
2347 rt2x00pci_register_write(rt2x00dev, TXRX_CSR4, reg);
2348
2349 return 0;
2350}
2351
2352static u64 rt61pci_get_tsf(struct ieee80211_hw *hw)
2353{
2354 struct rt2x00_dev *rt2x00dev = hw->priv;
2355 u64 tsf;
2356 u32 reg;
2357
2358 rt2x00pci_register_read(rt2x00dev, TXRX_CSR13, &reg);
2359 tsf = (u64) rt2x00_get_field32(reg, TXRX_CSR13_HIGH_TSFTIMER) << 32;
2360 rt2x00pci_register_read(rt2x00dev, TXRX_CSR12, &reg);
2361 tsf |= rt2x00_get_field32(reg, TXRX_CSR12_LOW_TSFTIMER);
2362
2363 return tsf;
2364}
2365
2366static void rt61pci_reset_tsf(struct ieee80211_hw *hw)
2367{
2368 struct rt2x00_dev *rt2x00dev = hw->priv;
2369
2370 rt2x00pci_register_write(rt2x00dev, TXRX_CSR12, 0);
2371 rt2x00pci_register_write(rt2x00dev, TXRX_CSR13, 0);
2372}
2373
Ivo van Doorn24845912007-09-25 20:53:43 +02002374static int rt61pci_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002375 struct ieee80211_tx_control *control)
2376{
2377 struct rt2x00_dev *rt2x00dev = hw->priv;
Ivo van Doorn181d6902008-02-05 16:42:23 -05002378 struct skb_frame_desc *skbdesc;
2379 struct data_queue *queue;
2380 struct queue_entry *entry;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002381
2382 /*
2383 * Just in case the ieee80211 doesn't set this,
2384 * but we need this queue set for the descriptor
2385 * initialization.
2386 */
2387 control->queue = IEEE80211_TX_QUEUE_BEACON;
Ivo van Doorn181d6902008-02-05 16:42:23 -05002388 queue = rt2x00queue_get_queue(rt2x00dev, control->queue);
2389 entry = rt2x00queue_get_entry(queue, Q_INDEX);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002390
2391 /*
2392 * We need to append the descriptor in front of the
2393 * beacon frame.
2394 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05002395 if (skb_headroom(skb) < queue->desc_size) {
2396 if (pskb_expand_head(skb, queue->desc_size, 0, GFP_ATOMIC)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002397 dev_kfree_skb(skb);
2398 return -ENOMEM;
2399 }
2400 }
2401
2402 /*
Ivo van Doorn08992f72008-01-24 01:56:25 -08002403 * Add the descriptor in front of the skb.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002404 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05002405 skb_push(skb, queue->desc_size);
2406 memset(skb->data, 0, queue->desc_size);
Ivo van Doornc22eb872007-10-06 14:18:22 +02002407
Ivo van Doorn08992f72008-01-24 01:56:25 -08002408 /*
2409 * Fill in skb descriptor
2410 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05002411 skbdesc = get_skb_frame_desc(skb);
2412 memset(skbdesc, 0, sizeof(*skbdesc));
2413 skbdesc->data = skb->data + queue->desc_size;
2414 skbdesc->data_len = queue->data_size;
2415 skbdesc->desc = skb->data;
2416 skbdesc->desc_len = queue->desc_size;
2417 skbdesc->entry = entry;
Ivo van Doorn08992f72008-01-24 01:56:25 -08002418
2419 rt2x00lib_write_tx_desc(rt2x00dev, skb, control);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002420
2421 /*
2422 * Write entire beacon with descriptor to register,
2423 * and kick the beacon generator.
2424 */
Ivo van Doorn9ee8f572007-10-06 14:15:20 +02002425 rt2x00pci_register_multiwrite(rt2x00dev, HW_BEACON_BASE0,
2426 skb->data, skb->len);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002427 rt61pci_kick_tx_queue(rt2x00dev, IEEE80211_TX_QUEUE_BEACON);
2428
2429 return 0;
2430}
2431
2432static const struct ieee80211_ops rt61pci_mac80211_ops = {
2433 .tx = rt2x00mac_tx,
Johannes Berg4150c572007-09-17 01:29:23 -04002434 .start = rt2x00mac_start,
2435 .stop = rt2x00mac_stop,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002436 .add_interface = rt2x00mac_add_interface,
2437 .remove_interface = rt2x00mac_remove_interface,
2438 .config = rt2x00mac_config,
2439 .config_interface = rt2x00mac_config_interface,
Johannes Berg4150c572007-09-17 01:29:23 -04002440 .configure_filter = rt61pci_configure_filter,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002441 .get_stats = rt2x00mac_get_stats,
2442 .set_retry_limit = rt61pci_set_retry_limit,
Johannes Berg471b3ef2007-12-28 14:32:58 +01002443 .bss_info_changed = rt2x00mac_bss_info_changed,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002444 .conf_tx = rt2x00mac_conf_tx,
2445 .get_tx_stats = rt2x00mac_get_tx_stats,
2446 .get_tsf = rt61pci_get_tsf,
2447 .reset_tsf = rt61pci_reset_tsf,
2448 .beacon_update = rt61pci_beacon_update,
2449};
2450
2451static const struct rt2x00lib_ops rt61pci_rt2x00_ops = {
2452 .irq_handler = rt61pci_interrupt,
2453 .probe_hw = rt61pci_probe_hw,
2454 .get_firmware_name = rt61pci_get_firmware_name,
2455 .load_firmware = rt61pci_load_firmware,
2456 .initialize = rt2x00pci_initialize,
2457 .uninitialize = rt2x00pci_uninitialize,
Ivo van Doorn837e7f22008-01-06 23:41:45 +01002458 .init_rxentry = rt61pci_init_rxentry,
2459 .init_txentry = rt61pci_init_txentry,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002460 .set_device_state = rt61pci_set_device_state,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002461 .rfkill_poll = rt61pci_rfkill_poll,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002462 .link_stats = rt61pci_link_stats,
2463 .reset_tuner = rt61pci_reset_tuner,
2464 .link_tuner = rt61pci_link_tuner,
2465 .write_tx_desc = rt61pci_write_tx_desc,
2466 .write_tx_data = rt2x00pci_write_tx_data,
2467 .kick_tx_queue = rt61pci_kick_tx_queue,
2468 .fill_rxdone = rt61pci_fill_rxdone,
2469 .config_mac_addr = rt61pci_config_mac_addr,
2470 .config_bssid = rt61pci_config_bssid,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002471 .config_type = rt61pci_config_type,
Ivo van Doorn5c58ee52007-10-06 13:34:52 +02002472 .config_preamble = rt61pci_config_preamble,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002473 .config = rt61pci_config,
2474};
2475
Ivo van Doorn181d6902008-02-05 16:42:23 -05002476static const struct data_queue_desc rt61pci_queue_rx = {
2477 .entry_num = RX_ENTRIES,
2478 .data_size = DATA_FRAME_SIZE,
2479 .desc_size = RXD_DESC_SIZE,
2480 .priv_size = sizeof(struct queue_entry_priv_pci_rx),
2481};
2482
2483static const struct data_queue_desc rt61pci_queue_tx = {
2484 .entry_num = TX_ENTRIES,
2485 .data_size = DATA_FRAME_SIZE,
2486 .desc_size = TXD_DESC_SIZE,
2487 .priv_size = sizeof(struct queue_entry_priv_pci_tx),
2488};
2489
2490static const struct data_queue_desc rt61pci_queue_bcn = {
2491 .entry_num = BEACON_ENTRIES,
2492 .data_size = MGMT_FRAME_SIZE,
2493 .desc_size = TXINFO_SIZE,
2494 .priv_size = sizeof(struct queue_entry_priv_pci_tx),
2495};
2496
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002497static const struct rt2x00_ops rt61pci_ops = {
Ivo van Doorn23601572007-11-27 21:47:34 +01002498 .name = KBUILD_MODNAME,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002499 .eeprom_size = EEPROM_SIZE,
2500 .rf_size = RF_SIZE,
Ivo van Doorn181d6902008-02-05 16:42:23 -05002501 .rx = &rt61pci_queue_rx,
2502 .tx = &rt61pci_queue_tx,
2503 .bcn = &rt61pci_queue_bcn,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002504 .lib = &rt61pci_rt2x00_ops,
2505 .hw = &rt61pci_mac80211_ops,
2506#ifdef CONFIG_RT2X00_LIB_DEBUGFS
2507 .debugfs = &rt61pci_rt2x00debug,
2508#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
2509};
2510
2511/*
2512 * RT61pci module information.
2513 */
2514static struct pci_device_id rt61pci_device_table[] = {
2515 /* RT2561s */
2516 { PCI_DEVICE(0x1814, 0x0301), PCI_DEVICE_DATA(&rt61pci_ops) },
2517 /* RT2561 v2 */
2518 { PCI_DEVICE(0x1814, 0x0302), PCI_DEVICE_DATA(&rt61pci_ops) },
2519 /* RT2661 */
2520 { PCI_DEVICE(0x1814, 0x0401), PCI_DEVICE_DATA(&rt61pci_ops) },
2521 { 0, }
2522};
2523
2524MODULE_AUTHOR(DRV_PROJECT);
2525MODULE_VERSION(DRV_VERSION);
2526MODULE_DESCRIPTION("Ralink RT61 PCI & PCMCIA Wireless LAN driver.");
2527MODULE_SUPPORTED_DEVICE("Ralink RT2561, RT2561s & RT2661 "
2528 "PCI & PCMCIA chipset based cards");
2529MODULE_DEVICE_TABLE(pci, rt61pci_device_table);
2530MODULE_FIRMWARE(FIRMWARE_RT2561);
2531MODULE_FIRMWARE(FIRMWARE_RT2561s);
2532MODULE_FIRMWARE(FIRMWARE_RT2661);
2533MODULE_LICENSE("GPL");
2534
2535static struct pci_driver rt61pci_driver = {
Ivo van Doorn23601572007-11-27 21:47:34 +01002536 .name = KBUILD_MODNAME,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002537 .id_table = rt61pci_device_table,
2538 .probe = rt2x00pci_probe,
2539 .remove = __devexit_p(rt2x00pci_remove),
2540 .suspend = rt2x00pci_suspend,
2541 .resume = rt2x00pci_resume,
2542};
2543
2544static int __init rt61pci_init(void)
2545{
2546 return pci_register_driver(&rt61pci_driver);
2547}
2548
2549static void __exit rt61pci_exit(void)
2550{
2551 pci_unregister_driver(&rt61pci_driver);
2552}
2553
2554module_init(rt61pci_init);
2555module_exit(rt61pci_exit);