blob: a997a202832e1f38d259abb599b0a29e8b9c455c [file] [log] [blame]
Daniel Vetterf51b7662010-04-14 00:29:52 +02001/*
2 * Intel GTT (Graphics Translation Table) routines
3 *
4 * Caveat: This driver implements the linux agp interface, but this is far from
5 * a agp driver! GTT support ended up here for purely historical reasons: The
6 * old userspace intel graphics drivers needed an interface to map memory into
7 * the GTT. And the drm provides a default interface for graphic devices sitting
8 * on an agp port. So it made sense to fake the GTT support as an agp port to
9 * avoid having to create a new api.
10 *
11 * With gem this does not make much sense anymore, just needlessly complicates
12 * the code. But as long as the old graphics stack is still support, it's stuck
13 * here.
14 *
15 * /fairy-tale-mode off
16 */
17
Daniel Vettere2404e72010-09-08 17:29:51 +020018#include <linux/module.h>
19#include <linux/pci.h>
20#include <linux/init.h>
21#include <linux/kernel.h>
22#include <linux/pagemap.h>
23#include <linux/agp_backend.h>
24#include <asm/smp.h>
25#include "agp.h"
26#include "intel-agp.h"
27#include <linux/intel-gtt.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020028#include <drm/intel-gtt.h>
Daniel Vettere2404e72010-09-08 17:29:51 +020029
Daniel Vetterf51b7662010-04-14 00:29:52 +020030/*
31 * If we have Intel graphics, we're not going to have anything other than
32 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
33 * on the Intel IOMMU support (CONFIG_DMAR).
34 * Only newer chipsets need to bother with this, of course.
35 */
36#ifdef CONFIG_DMAR
37#define USE_PCI_DMA_API 1
38#endif
39
Jesse Barnesd1d6ca72010-07-08 09:22:46 -070040/* Max amount of stolen space, anything above will be returned to Linux */
41int intel_max_stolen = 32 * 1024 * 1024;
42EXPORT_SYMBOL(intel_max_stolen);
43
Daniel Vetterf51b7662010-04-14 00:29:52 +020044static const struct aper_size_info_fixed intel_i810_sizes[] =
45{
46 {64, 16384, 4},
47 /* The 32M mode still requires a 64k gatt */
48 {32, 8192, 4}
49};
50
51#define AGP_DCACHE_MEMORY 1
52#define AGP_PHYS_MEMORY 2
53#define INTEL_AGP_CACHED_MEMORY 3
54
55static struct gatt_mask intel_i810_masks[] =
56{
57 {.mask = I810_PTE_VALID, .type = 0},
58 {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
59 {.mask = I810_PTE_VALID, .type = 0},
60 {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
61 .type = INTEL_AGP_CACHED_MEMORY}
62};
63
Zhenyu Wangf8f235e2010-08-27 11:08:57 +080064#define INTEL_AGP_UNCACHED_MEMORY 0
65#define INTEL_AGP_CACHED_MEMORY_LLC 1
66#define INTEL_AGP_CACHED_MEMORY_LLC_GFDT 2
67#define INTEL_AGP_CACHED_MEMORY_LLC_MLC 3
68#define INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT 4
69
70static struct gatt_mask intel_gen6_masks[] =
71{
72 {.mask = I810_PTE_VALID | GEN6_PTE_UNCACHED,
73 .type = INTEL_AGP_UNCACHED_MEMORY },
74 {.mask = I810_PTE_VALID | GEN6_PTE_LLC,
75 .type = INTEL_AGP_CACHED_MEMORY_LLC },
76 {.mask = I810_PTE_VALID | GEN6_PTE_LLC | GEN6_PTE_GFDT,
77 .type = INTEL_AGP_CACHED_MEMORY_LLC_GFDT },
78 {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC,
79 .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC },
80 {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC | GEN6_PTE_GFDT,
81 .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT },
82};
83
Daniel Vetterf51b7662010-04-14 00:29:52 +020084static struct _intel_private {
Daniel Vetter0ade6382010-08-24 22:18:41 +020085 struct intel_gtt base;
Daniel Vetterf51b7662010-04-14 00:29:52 +020086 struct pci_dev *pcidev; /* device one */
Daniel Vetterd7cca2f2010-08-24 23:06:19 +020087 struct pci_dev *bridge_dev;
Daniel Vetterf51b7662010-04-14 00:29:52 +020088 u8 __iomem *registers;
89 u32 __iomem *gtt; /* I915G */
90 int num_dcache_entries;
Daniel Vetterf51b7662010-04-14 00:29:52 +020091 union {
92 void __iomem *i9xx_flush_page;
93 void *i8xx_flush_page;
94 };
95 struct page *i8xx_page;
96 struct resource ifp_resource;
97 int resource_valid;
98} intel_private;
99
100#ifdef USE_PCI_DMA_API
101static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
102{
103 *ret = pci_map_page(intel_private.pcidev, page, 0,
104 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
105 if (pci_dma_mapping_error(intel_private.pcidev, *ret))
106 return -EINVAL;
107 return 0;
108}
109
110static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
111{
112 pci_unmap_page(intel_private.pcidev, dma,
113 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
114}
115
116static void intel_agp_free_sglist(struct agp_memory *mem)
117{
118 struct sg_table st;
119
120 st.sgl = mem->sg_list;
121 st.orig_nents = st.nents = mem->page_count;
122
123 sg_free_table(&st);
124
125 mem->sg_list = NULL;
126 mem->num_sg = 0;
127}
128
129static int intel_agp_map_memory(struct agp_memory *mem)
130{
131 struct sg_table st;
132 struct scatterlist *sg;
133 int i;
134
135 DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
136
137 if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
Chris Wilson831cd442010-07-24 18:29:37 +0100138 goto err;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200139
140 mem->sg_list = sg = st.sgl;
141
142 for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
143 sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
144
145 mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
146 mem->page_count, PCI_DMA_BIDIRECTIONAL);
Chris Wilson831cd442010-07-24 18:29:37 +0100147 if (unlikely(!mem->num_sg))
148 goto err;
149
Daniel Vetterf51b7662010-04-14 00:29:52 +0200150 return 0;
Chris Wilson831cd442010-07-24 18:29:37 +0100151
152err:
153 sg_free_table(&st);
154 return -ENOMEM;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200155}
156
157static void intel_agp_unmap_memory(struct agp_memory *mem)
158{
159 DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
160
161 pci_unmap_sg(intel_private.pcidev, mem->sg_list,
162 mem->page_count, PCI_DMA_BIDIRECTIONAL);
163 intel_agp_free_sglist(mem);
164}
165
166static void intel_agp_insert_sg_entries(struct agp_memory *mem,
167 off_t pg_start, int mask_type)
168{
169 struct scatterlist *sg;
170 int i, j;
171
172 j = pg_start;
173
174 WARN_ON(!mem->num_sg);
175
176 if (mem->num_sg == mem->page_count) {
177 for_each_sg(mem->sg_list, sg, mem->page_count, i) {
178 writel(agp_bridge->driver->mask_memory(agp_bridge,
179 sg_dma_address(sg), mask_type),
180 intel_private.gtt+j);
181 j++;
182 }
183 } else {
184 /* sg may merge pages, but we have to separate
185 * per-page addr for GTT */
186 unsigned int len, m;
187
188 for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
189 len = sg_dma_len(sg) / PAGE_SIZE;
190 for (m = 0; m < len; m++) {
191 writel(agp_bridge->driver->mask_memory(agp_bridge,
192 sg_dma_address(sg) + m * PAGE_SIZE,
193 mask_type),
194 intel_private.gtt+j);
195 j++;
196 }
197 }
198 }
199 readl(intel_private.gtt+j-1);
200}
201
202#else
203
204static void intel_agp_insert_sg_entries(struct agp_memory *mem,
205 off_t pg_start, int mask_type)
206{
207 int i, j;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200208
209 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
210 writel(agp_bridge->driver->mask_memory(agp_bridge,
211 page_to_phys(mem->pages[i]), mask_type),
212 intel_private.gtt+j);
213 }
214
215 readl(intel_private.gtt+j-1);
216}
217
218#endif
219
220static int intel_i810_fetch_size(void)
221{
222 u32 smram_miscc;
223 struct aper_size_info_fixed *values;
224
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200225 pci_read_config_dword(intel_private.bridge_dev,
226 I810_SMRAM_MISCC, &smram_miscc);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200227 values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
228
229 if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200230 dev_warn(&intel_private.bridge_dev->dev, "i810 is disabled\n");
Daniel Vetterf51b7662010-04-14 00:29:52 +0200231 return 0;
232 }
233 if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
Daniel Vettere1583162010-04-14 00:29:58 +0200234 agp_bridge->current_size = (void *) (values + 1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200235 agp_bridge->aperture_size_idx = 1;
236 return values[1].size;
237 } else {
Daniel Vettere1583162010-04-14 00:29:58 +0200238 agp_bridge->current_size = (void *) (values);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200239 agp_bridge->aperture_size_idx = 0;
240 return values[0].size;
241 }
242
243 return 0;
244}
245
246static int intel_i810_configure(void)
247{
248 struct aper_size_info_fixed *current_size;
249 u32 temp;
250 int i;
251
252 current_size = A_SIZE_FIX(agp_bridge->current_size);
253
254 if (!intel_private.registers) {
255 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
256 temp &= 0xfff80000;
257
258 intel_private.registers = ioremap(temp, 128 * 4096);
259 if (!intel_private.registers) {
260 dev_err(&intel_private.pcidev->dev,
261 "can't remap memory\n");
262 return -ENOMEM;
263 }
264 }
265
266 if ((readl(intel_private.registers+I810_DRAM_CTL)
267 & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
268 /* This will need to be dynamically assigned */
269 dev_info(&intel_private.pcidev->dev,
270 "detected 4MB dedicated video ram\n");
271 intel_private.num_dcache_entries = 1024;
272 }
273 pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
274 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
275 writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
276 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
277
278 if (agp_bridge->driver->needs_scratch_page) {
279 for (i = 0; i < current_size->num_entries; i++) {
280 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
281 }
282 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
283 }
284 global_cache_flush();
285 return 0;
286}
287
288static void intel_i810_cleanup(void)
289{
290 writel(0, intel_private.registers+I810_PGETBL_CTL);
291 readl(intel_private.registers); /* PCI Posting. */
292 iounmap(intel_private.registers);
293}
294
Daniel Vetterf51b7662010-04-14 00:29:52 +0200295static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
296{
297 return;
298}
299
300/* Exists to support ARGB cursors */
301static struct page *i8xx_alloc_pages(void)
302{
303 struct page *page;
304
305 page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
306 if (page == NULL)
307 return NULL;
308
309 if (set_pages_uc(page, 4) < 0) {
310 set_pages_wb(page, 4);
311 __free_pages(page, 2);
312 return NULL;
313 }
314 get_page(page);
315 atomic_inc(&agp_bridge->current_memory_agp);
316 return page;
317}
318
319static void i8xx_destroy_pages(struct page *page)
320{
321 if (page == NULL)
322 return;
323
324 set_pages_wb(page, 4);
325 put_page(page);
326 __free_pages(page, 2);
327 atomic_dec(&agp_bridge->current_memory_agp);
328}
329
330static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
331 int type)
332{
333 if (type < AGP_USER_TYPES)
334 return type;
335 else if (type == AGP_USER_CACHED_MEMORY)
336 return INTEL_AGP_CACHED_MEMORY;
337 else
338 return 0;
339}
340
Zhenyu Wangf8f235e2010-08-27 11:08:57 +0800341static int intel_gen6_type_to_mask_type(struct agp_bridge_data *bridge,
342 int type)
343{
344 unsigned int type_mask = type & ~AGP_USER_CACHED_MEMORY_GFDT;
345 unsigned int gfdt = type & AGP_USER_CACHED_MEMORY_GFDT;
346
347 if (type_mask == AGP_USER_UNCACHED_MEMORY)
348 return INTEL_AGP_UNCACHED_MEMORY;
349 else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC)
350 return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT :
351 INTEL_AGP_CACHED_MEMORY_LLC_MLC;
352 else /* set 'normal'/'cached' to LLC by default */
353 return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_GFDT :
354 INTEL_AGP_CACHED_MEMORY_LLC;
355}
356
357
Daniel Vetterf51b7662010-04-14 00:29:52 +0200358static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
359 int type)
360{
361 int i, j, num_entries;
362 void *temp;
363 int ret = -EINVAL;
364 int mask_type;
365
366 if (mem->page_count == 0)
367 goto out;
368
369 temp = agp_bridge->current_size;
370 num_entries = A_SIZE_FIX(temp)->num_entries;
371
372 if ((pg_start + mem->page_count) > num_entries)
373 goto out_err;
374
375
376 for (j = pg_start; j < (pg_start + mem->page_count); j++) {
377 if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
378 ret = -EBUSY;
379 goto out_err;
380 }
381 }
382
383 if (type != mem->type)
384 goto out_err;
385
386 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
387
388 switch (mask_type) {
389 case AGP_DCACHE_MEMORY:
390 if (!mem->is_flushed)
391 global_cache_flush();
392 for (i = pg_start; i < (pg_start + mem->page_count); i++) {
393 writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
394 intel_private.registers+I810_PTE_BASE+(i*4));
395 }
396 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
397 break;
398 case AGP_PHYS_MEMORY:
399 case AGP_NORMAL_MEMORY:
400 if (!mem->is_flushed)
401 global_cache_flush();
402 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
403 writel(agp_bridge->driver->mask_memory(agp_bridge,
404 page_to_phys(mem->pages[i]), mask_type),
405 intel_private.registers+I810_PTE_BASE+(j*4));
406 }
407 readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
408 break;
409 default:
410 goto out_err;
411 }
412
Daniel Vetterf51b7662010-04-14 00:29:52 +0200413out:
414 ret = 0;
415out_err:
416 mem->is_flushed = true;
417 return ret;
418}
419
420static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
421 int type)
422{
423 int i;
424
425 if (mem->page_count == 0)
426 return 0;
427
428 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
429 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
430 }
431 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
432
Daniel Vetterf51b7662010-04-14 00:29:52 +0200433 return 0;
434}
435
436/*
437 * The i810/i830 requires a physical address to program its mouse
438 * pointer into hardware.
439 * However the Xserver still writes to it through the agp aperture.
440 */
441static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
442{
443 struct agp_memory *new;
444 struct page *page;
445
446 switch (pg_count) {
447 case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
448 break;
449 case 4:
450 /* kludge to get 4 physical pages for ARGB cursor */
451 page = i8xx_alloc_pages();
452 break;
453 default:
454 return NULL;
455 }
456
457 if (page == NULL)
458 return NULL;
459
460 new = agp_create_memory(pg_count);
461 if (new == NULL)
462 return NULL;
463
464 new->pages[0] = page;
465 if (pg_count == 4) {
466 /* kludge to get 4 physical pages for ARGB cursor */
467 new->pages[1] = new->pages[0] + 1;
468 new->pages[2] = new->pages[1] + 1;
469 new->pages[3] = new->pages[2] + 1;
470 }
471 new->page_count = pg_count;
472 new->num_scratch_pages = pg_count;
473 new->type = AGP_PHYS_MEMORY;
474 new->physical = page_to_phys(new->pages[0]);
475 return new;
476}
477
478static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
479{
480 struct agp_memory *new;
481
482 if (type == AGP_DCACHE_MEMORY) {
483 if (pg_count != intel_private.num_dcache_entries)
484 return NULL;
485
486 new = agp_create_memory(1);
487 if (new == NULL)
488 return NULL;
489
490 new->type = AGP_DCACHE_MEMORY;
491 new->page_count = pg_count;
492 new->num_scratch_pages = 0;
493 agp_free_page_array(new);
494 return new;
495 }
496 if (type == AGP_PHYS_MEMORY)
497 return alloc_agpphysmem_i8xx(pg_count, type);
498 return NULL;
499}
500
501static void intel_i810_free_by_type(struct agp_memory *curr)
502{
503 agp_free_key(curr->key);
504 if (curr->type == AGP_PHYS_MEMORY) {
505 if (curr->page_count == 4)
506 i8xx_destroy_pages(curr->pages[0]);
507 else {
508 agp_bridge->driver->agp_destroy_page(curr->pages[0],
509 AGP_PAGE_DESTROY_UNMAP);
510 agp_bridge->driver->agp_destroy_page(curr->pages[0],
511 AGP_PAGE_DESTROY_FREE);
512 }
513 agp_free_page_array(curr);
514 }
515 kfree(curr);
516}
517
518static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
519 dma_addr_t addr, int type)
520{
521 /* Type checking must be done elsewhere */
522 return addr | bridge->driver->masks[type].mask;
523}
524
525static struct aper_size_info_fixed intel_i830_sizes[] =
526{
527 {128, 32768, 5},
528 /* The 64M mode still requires a 128k gatt */
529 {64, 16384, 5},
530 {256, 65536, 6},
531 {512, 131072, 7},
532};
533
Daniel Vetterbfde0672010-08-24 23:07:59 +0200534static unsigned int intel_gtt_stolen_entries(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200535{
536 u16 gmch_ctrl;
Daniel Vetterbfde0672010-08-24 23:07:59 +0200537 unsigned int gtt_entries = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200538 u8 rdct;
539 int local = 0;
540 static const int ddt[4] = { 0, 16, 32, 64 };
541 int size; /* reserved space (in kb) at the top of stolen memory */
542
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200543 pci_read_config_word(intel_private.bridge_dev,
544 I830_GMCH_CTRL, &gmch_ctrl);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200545
546 if (IS_I965) {
547 u32 pgetbl_ctl;
548 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
549
550 /* The 965 has a field telling us the size of the GTT,
551 * which may be larger than what is necessary to map the
552 * aperture.
553 */
554 switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
555 case I965_PGETBL_SIZE_128KB:
556 size = 128;
557 break;
558 case I965_PGETBL_SIZE_256KB:
559 size = 256;
560 break;
561 case I965_PGETBL_SIZE_512KB:
562 size = 512;
563 break;
564 case I965_PGETBL_SIZE_1MB:
565 size = 1024;
566 break;
567 case I965_PGETBL_SIZE_2MB:
568 size = 2048;
569 break;
570 case I965_PGETBL_SIZE_1_5MB:
571 size = 1024 + 512;
572 break;
573 default:
574 dev_info(&intel_private.pcidev->dev,
575 "unknown page table size, assuming 512KB\n");
576 size = 512;
577 }
578 size += 4; /* add in BIOS popup space */
579 } else if (IS_G33 && !IS_PINEVIEW) {
580 /* G33's GTT size defined in gmch_ctrl */
581 switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
582 case G33_PGETBL_SIZE_1M:
583 size = 1024;
584 break;
585 case G33_PGETBL_SIZE_2M:
586 size = 2048;
587 break;
588 default:
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200589 dev_info(&intel_private.bridge_dev->dev,
Daniel Vetterf51b7662010-04-14 00:29:52 +0200590 "unknown page table size 0x%x, assuming 512KB\n",
591 (gmch_ctrl & G33_PGETBL_SIZE_MASK));
592 size = 512;
593 }
594 size += 4;
595 } else if (IS_G4X || IS_PINEVIEW) {
596 /* On 4 series hardware, GTT stolen is separate from graphics
597 * stolen, ignore it in stolen gtt entries counting. However,
598 * 4KB of the stolen memory doesn't get mapped to the GTT.
599 */
600 size = 4;
601 } else {
602 /* On previous hardware, the GTT size was just what was
603 * required to map the aperture.
604 */
605 size = agp_bridge->driver->fetch_size() + 4;
606 }
607
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200608 if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
609 intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200610 switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
611 case I830_GMCH_GMS_STOLEN_512:
612 gtt_entries = KB(512) - KB(size);
613 break;
614 case I830_GMCH_GMS_STOLEN_1024:
615 gtt_entries = MB(1) - KB(size);
616 break;
617 case I830_GMCH_GMS_STOLEN_8192:
618 gtt_entries = MB(8) - KB(size);
619 break;
620 case I830_GMCH_GMS_LOCAL:
621 rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
622 gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
623 MB(ddt[I830_RDRAM_DDT(rdct)]);
624 local = 1;
625 break;
626 default:
627 gtt_entries = 0;
628 break;
629 }
Zhenyu Wang85540482010-09-07 13:45:32 +0800630 } else if (IS_SNB) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200631 /*
632 * SandyBridge has new memory control reg at 0x50.w
633 */
634 u16 snb_gmch_ctl;
635 pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
636 switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
637 case SNB_GMCH_GMS_STOLEN_32M:
638 gtt_entries = MB(32) - KB(size);
639 break;
640 case SNB_GMCH_GMS_STOLEN_64M:
641 gtt_entries = MB(64) - KB(size);
642 break;
643 case SNB_GMCH_GMS_STOLEN_96M:
644 gtt_entries = MB(96) - KB(size);
645 break;
646 case SNB_GMCH_GMS_STOLEN_128M:
647 gtt_entries = MB(128) - KB(size);
648 break;
649 case SNB_GMCH_GMS_STOLEN_160M:
650 gtt_entries = MB(160) - KB(size);
651 break;
652 case SNB_GMCH_GMS_STOLEN_192M:
653 gtt_entries = MB(192) - KB(size);
654 break;
655 case SNB_GMCH_GMS_STOLEN_224M:
656 gtt_entries = MB(224) - KB(size);
657 break;
658 case SNB_GMCH_GMS_STOLEN_256M:
659 gtt_entries = MB(256) - KB(size);
660 break;
661 case SNB_GMCH_GMS_STOLEN_288M:
662 gtt_entries = MB(288) - KB(size);
663 break;
664 case SNB_GMCH_GMS_STOLEN_320M:
665 gtt_entries = MB(320) - KB(size);
666 break;
667 case SNB_GMCH_GMS_STOLEN_352M:
668 gtt_entries = MB(352) - KB(size);
669 break;
670 case SNB_GMCH_GMS_STOLEN_384M:
671 gtt_entries = MB(384) - KB(size);
672 break;
673 case SNB_GMCH_GMS_STOLEN_416M:
674 gtt_entries = MB(416) - KB(size);
675 break;
676 case SNB_GMCH_GMS_STOLEN_448M:
677 gtt_entries = MB(448) - KB(size);
678 break;
679 case SNB_GMCH_GMS_STOLEN_480M:
680 gtt_entries = MB(480) - KB(size);
681 break;
682 case SNB_GMCH_GMS_STOLEN_512M:
683 gtt_entries = MB(512) - KB(size);
684 break;
685 }
686 } else {
687 switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
688 case I855_GMCH_GMS_STOLEN_1M:
689 gtt_entries = MB(1) - KB(size);
690 break;
691 case I855_GMCH_GMS_STOLEN_4M:
692 gtt_entries = MB(4) - KB(size);
693 break;
694 case I855_GMCH_GMS_STOLEN_8M:
695 gtt_entries = MB(8) - KB(size);
696 break;
697 case I855_GMCH_GMS_STOLEN_16M:
698 gtt_entries = MB(16) - KB(size);
699 break;
700 case I855_GMCH_GMS_STOLEN_32M:
701 gtt_entries = MB(32) - KB(size);
702 break;
703 case I915_GMCH_GMS_STOLEN_48M:
704 /* Check it's really I915G */
705 if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
706 gtt_entries = MB(48) - KB(size);
707 else
708 gtt_entries = 0;
709 break;
710 case I915_GMCH_GMS_STOLEN_64M:
711 /* Check it's really I915G */
712 if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
713 gtt_entries = MB(64) - KB(size);
714 else
715 gtt_entries = 0;
716 break;
717 case G33_GMCH_GMS_STOLEN_128M:
718 if (IS_G33 || IS_I965 || IS_G4X)
719 gtt_entries = MB(128) - KB(size);
720 else
721 gtt_entries = 0;
722 break;
723 case G33_GMCH_GMS_STOLEN_256M:
724 if (IS_G33 || IS_I965 || IS_G4X)
725 gtt_entries = MB(256) - KB(size);
726 else
727 gtt_entries = 0;
728 break;
729 case INTEL_GMCH_GMS_STOLEN_96M:
730 if (IS_I965 || IS_G4X)
731 gtt_entries = MB(96) - KB(size);
732 else
733 gtt_entries = 0;
734 break;
735 case INTEL_GMCH_GMS_STOLEN_160M:
736 if (IS_I965 || IS_G4X)
737 gtt_entries = MB(160) - KB(size);
738 else
739 gtt_entries = 0;
740 break;
741 case INTEL_GMCH_GMS_STOLEN_224M:
742 if (IS_I965 || IS_G4X)
743 gtt_entries = MB(224) - KB(size);
744 else
745 gtt_entries = 0;
746 break;
747 case INTEL_GMCH_GMS_STOLEN_352M:
748 if (IS_I965 || IS_G4X)
749 gtt_entries = MB(352) - KB(size);
750 else
751 gtt_entries = 0;
752 break;
753 default:
754 gtt_entries = 0;
755 break;
756 }
757 }
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200758
Jesse Barnesd1d6ca72010-07-08 09:22:46 -0700759 if (!local && gtt_entries > intel_max_stolen) {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200760 dev_info(&intel_private.bridge_dev->dev,
Jesse Barnesd1d6ca72010-07-08 09:22:46 -0700761 "detected %dK stolen memory, trimming to %dK\n",
762 gtt_entries / KB(1), intel_max_stolen / KB(1));
763 gtt_entries = intel_max_stolen / KB(4);
764 } else if (gtt_entries > 0) {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200765 dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
Daniel Vetterf51b7662010-04-14 00:29:52 +0200766 gtt_entries / KB(1), local ? "local" : "stolen");
767 gtt_entries /= KB(4);
768 } else {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200769 dev_info(&intel_private.bridge_dev->dev,
Daniel Vetterf51b7662010-04-14 00:29:52 +0200770 "no pre-allocated video memory detected\n");
771 gtt_entries = 0;
772 }
773
Daniel Vetterbfde0672010-08-24 23:07:59 +0200774 return gtt_entries;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200775}
776
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200777static unsigned int intel_gtt_mappable_entries(void)
778{
779 unsigned int aperture_size;
780 u16 gmch_ctrl;
781
782 aperture_size = 1024 * 1024;
783
784 pci_read_config_word(intel_private.bridge_dev,
785 I830_GMCH_CTRL, &gmch_ctrl);
786
787 switch (intel_private.pcidev->device) {
788 case PCI_DEVICE_ID_INTEL_82830_CGC:
789 case PCI_DEVICE_ID_INTEL_82845G_IG:
790 case PCI_DEVICE_ID_INTEL_82855GM_IG:
791 case PCI_DEVICE_ID_INTEL_82865_IG:
792 if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
793 aperture_size *= 64;
794 else
795 aperture_size *= 128;
796 break;
797 default:
798 /* 9xx supports large sizes, just look at the length */
799 aperture_size = pci_resource_len(intel_private.pcidev, 2);
800 break;
801 }
802
803 return aperture_size >> PAGE_SHIFT;
804}
805
806static int intel_gtt_init(void)
807{
808 /* we have to call this as early as possible after the MMIO base address is known */
809 intel_private.base.gtt_stolen_entries = intel_gtt_stolen_entries();
810 if (intel_private.base.gtt_stolen_entries == 0) {
811 iounmap(intel_private.registers);
812 return -ENOMEM;
813 }
814
815 return 0;
816}
817
Daniel Vetter3e921f92010-08-27 15:33:26 +0200818static int intel_fake_agp_fetch_size(void)
819{
820 unsigned int aper_size;
821 int i;
822 int num_sizes = ARRAY_SIZE(intel_i830_sizes);
823
824 aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
825 / MB(1);
826
827 for (i = 0; i < num_sizes; i++) {
828 if (aper_size == intel_i830_sizes[i].size) {
829 agp_bridge->current_size = intel_i830_sizes + i;
830 return aper_size;
831 }
832 }
833
834 return 0;
835}
836
Daniel Vetterf51b7662010-04-14 00:29:52 +0200837static void intel_i830_fini_flush(void)
838{
839 kunmap(intel_private.i8xx_page);
840 intel_private.i8xx_flush_page = NULL;
841 unmap_page_from_agp(intel_private.i8xx_page);
842
843 __free_page(intel_private.i8xx_page);
844 intel_private.i8xx_page = NULL;
845}
846
847static void intel_i830_setup_flush(void)
848{
849 /* return if we've already set the flush mechanism up */
850 if (intel_private.i8xx_page)
851 return;
852
853 intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
854 if (!intel_private.i8xx_page)
855 return;
856
857 intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
858 if (!intel_private.i8xx_flush_page)
859 intel_i830_fini_flush();
860}
861
862/* The chipset_flush interface needs to get data that has already been
863 * flushed out of the CPU all the way out to main memory, because the GPU
864 * doesn't snoop those buffers.
865 *
866 * The 8xx series doesn't have the same lovely interface for flushing the
867 * chipset write buffers that the later chips do. According to the 865
868 * specs, it's 64 octwords, or 1KB. So, to get those previous things in
869 * that buffer out, we just fill 1KB and clflush it out, on the assumption
870 * that it'll push whatever was in there out. It appears to work.
871 */
872static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
873{
874 unsigned int *pg = intel_private.i8xx_flush_page;
875
876 memset(pg, 0, 1024);
877
878 if (cpu_has_clflush)
879 clflush_cache_range(pg, 1024);
880 else if (wbinvd_on_all_cpus() != 0)
881 printk(KERN_ERR "Timed out waiting for cache flush.\n");
882}
883
884/* The intel i830 automatically initializes the agp aperture during POST.
885 * Use the memory already set aside for in the GTT.
886 */
887static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
888{
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200889 int page_order, ret;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200890 struct aper_size_info_fixed *size;
891 int num_entries;
892 u32 temp;
893
894 size = agp_bridge->current_size;
895 page_order = size->page_order;
896 num_entries = size->num_entries;
897 agp_bridge->gatt_table_real = NULL;
898
899 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
900 temp &= 0xfff80000;
901
902 intel_private.registers = ioremap(temp, 128 * 4096);
903 if (!intel_private.registers)
904 return -ENOMEM;
905
906 temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
907 global_cache_flush(); /* FIXME: ?? */
908
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200909 ret = intel_gtt_init();
910 if (ret != 0)
911 return ret;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200912
913 agp_bridge->gatt_table = NULL;
914
915 agp_bridge->gatt_bus_addr = temp;
916
917 return 0;
918}
919
920/* Return the gatt table to a sane state. Use the top of stolen
921 * memory for the GTT.
922 */
923static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
924{
925 return 0;
926}
927
Daniel Vetterf51b7662010-04-14 00:29:52 +0200928static int intel_i830_configure(void)
929{
930 struct aper_size_info_fixed *current_size;
931 u32 temp;
932 u16 gmch_ctrl;
933 int i;
934
935 current_size = A_SIZE_FIX(agp_bridge->current_size);
936
937 pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
938 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
939
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200940 pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200941 gmch_ctrl |= I830_GMCH_ENABLED;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200942 pci_write_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, gmch_ctrl);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200943
944 writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
945 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
946
947 if (agp_bridge->driver->needs_scratch_page) {
Daniel Vetter0ade6382010-08-24 22:18:41 +0200948 for (i = intel_private.base.gtt_stolen_entries; i < current_size->num_entries; i++) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200949 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
950 }
951 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
952 }
953
954 global_cache_flush();
955
956 intel_i830_setup_flush();
957 return 0;
958}
959
960static void intel_i830_cleanup(void)
961{
962 iounmap(intel_private.registers);
963}
964
965static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
966 int type)
967{
968 int i, j, num_entries;
969 void *temp;
970 int ret = -EINVAL;
971 int mask_type;
972
973 if (mem->page_count == 0)
974 goto out;
975
976 temp = agp_bridge->current_size;
977 num_entries = A_SIZE_FIX(temp)->num_entries;
978
Daniel Vetter0ade6382010-08-24 22:18:41 +0200979 if (pg_start < intel_private.base.gtt_stolen_entries) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200980 dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
Daniel Vetter0ade6382010-08-24 22:18:41 +0200981 "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
982 pg_start, intel_private.base.gtt_stolen_entries);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200983
984 dev_info(&intel_private.pcidev->dev,
985 "trying to insert into local/stolen memory\n");
986 goto out_err;
987 }
988
989 if ((pg_start + mem->page_count) > num_entries)
990 goto out_err;
991
992 /* The i830 can't check the GTT for entries since its read only,
993 * depend on the caller to make the correct offset decisions.
994 */
995
996 if (type != mem->type)
997 goto out_err;
998
999 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
1000
1001 if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
1002 mask_type != INTEL_AGP_CACHED_MEMORY)
1003 goto out_err;
1004
1005 if (!mem->is_flushed)
1006 global_cache_flush();
1007
1008 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
1009 writel(agp_bridge->driver->mask_memory(agp_bridge,
1010 page_to_phys(mem->pages[i]), mask_type),
1011 intel_private.registers+I810_PTE_BASE+(j*4));
1012 }
1013 readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
Daniel Vetterf51b7662010-04-14 00:29:52 +02001014
1015out:
1016 ret = 0;
1017out_err:
1018 mem->is_flushed = true;
1019 return ret;
1020}
1021
1022static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
1023 int type)
1024{
1025 int i;
1026
1027 if (mem->page_count == 0)
1028 return 0;
1029
Daniel Vetter0ade6382010-08-24 22:18:41 +02001030 if (pg_start < intel_private.base.gtt_stolen_entries) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001031 dev_info(&intel_private.pcidev->dev,
1032 "trying to disable local/stolen memory\n");
1033 return -EINVAL;
1034 }
1035
1036 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
1037 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
1038 }
1039 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
1040
Daniel Vetterf51b7662010-04-14 00:29:52 +02001041 return 0;
1042}
1043
1044static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
1045{
1046 if (type == AGP_PHYS_MEMORY)
1047 return alloc_agpphysmem_i8xx(pg_count, type);
1048 /* always return NULL for other allocation types for now */
1049 return NULL;
1050}
1051
1052static int intel_alloc_chipset_flush_resource(void)
1053{
1054 int ret;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001055 ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001056 PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001057 pcibios_align_resource, intel_private.bridge_dev);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001058
1059 return ret;
1060}
1061
1062static void intel_i915_setup_chipset_flush(void)
1063{
1064 int ret;
1065 u32 temp;
1066
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001067 pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001068 if (!(temp & 0x1)) {
1069 intel_alloc_chipset_flush_resource();
1070 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001071 pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001072 } else {
1073 temp &= ~1;
1074
1075 intel_private.resource_valid = 1;
1076 intel_private.ifp_resource.start = temp;
1077 intel_private.ifp_resource.end = temp + PAGE_SIZE;
1078 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1079 /* some BIOSes reserve this area in a pnp some don't */
1080 if (ret)
1081 intel_private.resource_valid = 0;
1082 }
1083}
1084
1085static void intel_i965_g33_setup_chipset_flush(void)
1086{
1087 u32 temp_hi, temp_lo;
1088 int ret;
1089
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001090 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
1091 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001092
1093 if (!(temp_lo & 0x1)) {
1094
1095 intel_alloc_chipset_flush_resource();
1096
1097 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001098 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001099 upper_32_bits(intel_private.ifp_resource.start));
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001100 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001101 } else {
1102 u64 l64;
1103
1104 temp_lo &= ~0x1;
1105 l64 = ((u64)temp_hi << 32) | temp_lo;
1106
1107 intel_private.resource_valid = 1;
1108 intel_private.ifp_resource.start = l64;
1109 intel_private.ifp_resource.end = l64 + PAGE_SIZE;
1110 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1111 /* some BIOSes reserve this area in a pnp some don't */
1112 if (ret)
1113 intel_private.resource_valid = 0;
1114 }
1115}
1116
1117static void intel_i9xx_setup_flush(void)
1118{
1119 /* return if already configured */
1120 if (intel_private.ifp_resource.start)
1121 return;
1122
1123 if (IS_SNB)
1124 return;
1125
1126 /* setup a resource for this object */
1127 intel_private.ifp_resource.name = "Intel Flush Page";
1128 intel_private.ifp_resource.flags = IORESOURCE_MEM;
1129
1130 /* Setup chipset flush for 915 */
1131 if (IS_I965 || IS_G33 || IS_G4X) {
1132 intel_i965_g33_setup_chipset_flush();
1133 } else {
1134 intel_i915_setup_chipset_flush();
1135 }
1136
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001137 if (intel_private.ifp_resource.start)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001138 intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001139 if (!intel_private.i9xx_flush_page)
1140 dev_err(&intel_private.pcidev->dev,
1141 "can't ioremap flush page - no chipset flushing\n");
Daniel Vetterf51b7662010-04-14 00:29:52 +02001142}
1143
Chris Wilsonf1befe72010-05-18 12:24:51 +01001144static int intel_i9xx_configure(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001145{
1146 struct aper_size_info_fixed *current_size;
1147 u32 temp;
1148 u16 gmch_ctrl;
1149 int i;
1150
1151 current_size = A_SIZE_FIX(agp_bridge->current_size);
1152
1153 pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
1154
1155 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1156
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001157 pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001158 gmch_ctrl |= I830_GMCH_ENABLED;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001159 pci_write_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, gmch_ctrl);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001160
1161 writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
1162 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
1163
1164 if (agp_bridge->driver->needs_scratch_page) {
Daniel Vetter0ade6382010-08-24 22:18:41 +02001165 for (i = intel_private.base.gtt_stolen_entries; i <
1166 intel_private.base.gtt_total_entries; i++) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001167 writel(agp_bridge->scratch_page, intel_private.gtt+i);
1168 }
1169 readl(intel_private.gtt+i-1); /* PCI Posting. */
1170 }
1171
1172 global_cache_flush();
1173
1174 intel_i9xx_setup_flush();
1175
1176 return 0;
1177}
1178
1179static void intel_i915_cleanup(void)
1180{
1181 if (intel_private.i9xx_flush_page)
1182 iounmap(intel_private.i9xx_flush_page);
1183 if (intel_private.resource_valid)
1184 release_resource(&intel_private.ifp_resource);
1185 intel_private.ifp_resource.start = 0;
1186 intel_private.resource_valid = 0;
1187 iounmap(intel_private.gtt);
1188 iounmap(intel_private.registers);
1189}
1190
1191static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
1192{
1193 if (intel_private.i9xx_flush_page)
1194 writel(1, intel_private.i9xx_flush_page);
1195}
1196
1197static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
1198 int type)
1199{
1200 int num_entries;
1201 void *temp;
1202 int ret = -EINVAL;
1203 int mask_type;
1204
1205 if (mem->page_count == 0)
1206 goto out;
1207
1208 temp = agp_bridge->current_size;
1209 num_entries = A_SIZE_FIX(temp)->num_entries;
1210
Daniel Vetter0ade6382010-08-24 22:18:41 +02001211 if (pg_start < intel_private.base.gtt_stolen_entries) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001212 dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
Daniel Vetter0ade6382010-08-24 22:18:41 +02001213 "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
1214 pg_start, intel_private.base.gtt_stolen_entries);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001215
1216 dev_info(&intel_private.pcidev->dev,
1217 "trying to insert into local/stolen memory\n");
1218 goto out_err;
1219 }
1220
1221 if ((pg_start + mem->page_count) > num_entries)
1222 goto out_err;
1223
1224 /* The i915 can't check the GTT for entries since it's read only;
1225 * depend on the caller to make the correct offset decisions.
1226 */
1227
1228 if (type != mem->type)
1229 goto out_err;
1230
1231 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
1232
Zhenyu Wangf8f235e2010-08-27 11:08:57 +08001233 if (!IS_SNB && mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
Daniel Vetterf51b7662010-04-14 00:29:52 +02001234 mask_type != INTEL_AGP_CACHED_MEMORY)
1235 goto out_err;
1236
1237 if (!mem->is_flushed)
1238 global_cache_flush();
1239
1240 intel_agp_insert_sg_entries(mem, pg_start, mask_type);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001241
1242 out:
1243 ret = 0;
1244 out_err:
1245 mem->is_flushed = true;
1246 return ret;
1247}
1248
1249static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
1250 int type)
1251{
1252 int i;
1253
1254 if (mem->page_count == 0)
1255 return 0;
1256
Daniel Vetter0ade6382010-08-24 22:18:41 +02001257 if (pg_start < intel_private.base.gtt_stolen_entries) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001258 dev_info(&intel_private.pcidev->dev,
1259 "trying to disable local/stolen memory\n");
1260 return -EINVAL;
1261 }
1262
1263 for (i = pg_start; i < (mem->page_count + pg_start); i++)
1264 writel(agp_bridge->scratch_page, intel_private.gtt+i);
1265
1266 readl(intel_private.gtt+i-1);
1267
Daniel Vetterf51b7662010-04-14 00:29:52 +02001268 return 0;
1269}
1270
1271/* Return the aperture size by just checking the resource length. The effect
1272 * described in the spec of the MSAC registers is just changing of the
1273 * resource size.
1274 */
Chris Wilsonf1befe72010-05-18 12:24:51 +01001275static int intel_i915_get_gtt_size(void)
1276{
1277 int size;
1278
1279 if (IS_G33) {
1280 u16 gmch_ctrl;
1281
1282 /* G33's GTT size defined in gmch_ctrl */
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001283 pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
Tim Gardnere7b96f22010-07-09 14:48:50 -06001284 switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
1285 case I830_GMCH_GMS_STOLEN_512:
1286 size = 512;
1287 break;
1288 case I830_GMCH_GMS_STOLEN_1024:
Chris Wilsonf1befe72010-05-18 12:24:51 +01001289 size = 1024;
1290 break;
Tim Gardnere7b96f22010-07-09 14:48:50 -06001291 case I830_GMCH_GMS_STOLEN_8192:
1292 size = 8*1024;
Chris Wilsonf1befe72010-05-18 12:24:51 +01001293 break;
1294 default:
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001295 dev_info(&intel_private.bridge_dev->dev,
Chris Wilsonf1befe72010-05-18 12:24:51 +01001296 "unknown page table size 0x%x, assuming 512KB\n",
Tim Gardnere7b96f22010-07-09 14:48:50 -06001297 (gmch_ctrl & I830_GMCH_GMS_MASK));
Chris Wilsonf1befe72010-05-18 12:24:51 +01001298 size = 512;
1299 }
1300 } else {
1301 /* On previous hardware, the GTT size was just what was
1302 * required to map the aperture.
1303 */
1304 size = agp_bridge->driver->fetch_size();
1305 }
1306
1307 return KB(size);
1308}
1309
Daniel Vetterf51b7662010-04-14 00:29:52 +02001310/* The intel i915 automatically initializes the agp aperture during POST.
1311 * Use the memory already set aside for in the GTT.
1312 */
1313static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
1314{
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001315 int page_order, ret;
Daniel Vetterf51b7662010-04-14 00:29:52 +02001316 struct aper_size_info_fixed *size;
1317 int num_entries;
1318 u32 temp, temp2;
Chris Wilsonf1befe72010-05-18 12:24:51 +01001319 int gtt_map_size;
Daniel Vetterf51b7662010-04-14 00:29:52 +02001320
1321 size = agp_bridge->current_size;
1322 page_order = size->page_order;
1323 num_entries = size->num_entries;
1324 agp_bridge->gatt_table_real = NULL;
1325
1326 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
1327 pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
1328
Chris Wilsonf1befe72010-05-18 12:24:51 +01001329 gtt_map_size = intel_i915_get_gtt_size();
1330
Daniel Vetterf51b7662010-04-14 00:29:52 +02001331 intel_private.gtt = ioremap(temp2, gtt_map_size);
1332 if (!intel_private.gtt)
1333 return -ENOMEM;
1334
Daniel Vetter0ade6382010-08-24 22:18:41 +02001335 intel_private.base.gtt_total_entries = gtt_map_size / 4;
Daniel Vetterf51b7662010-04-14 00:29:52 +02001336
1337 temp &= 0xfff80000;
1338
1339 intel_private.registers = ioremap(temp, 128 * 4096);
1340 if (!intel_private.registers) {
1341 iounmap(intel_private.gtt);
1342 return -ENOMEM;
1343 }
1344
1345 temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
1346 global_cache_flush(); /* FIXME: ? */
1347
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001348 ret = intel_gtt_init();
1349 if (ret != 0) {
Ondrej Zary8699be32010-06-16 10:13:52 +02001350 iounmap(intel_private.gtt);
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001351 return ret;
Ondrej Zary8699be32010-06-16 10:13:52 +02001352 }
Daniel Vetterf51b7662010-04-14 00:29:52 +02001353
1354 agp_bridge->gatt_table = NULL;
1355
1356 agp_bridge->gatt_bus_addr = temp;
1357
1358 return 0;
1359}
1360
1361/*
1362 * The i965 supports 36-bit physical addresses, but to keep
1363 * the format of the GTT the same, the bits that don't fit
1364 * in a 32-bit word are shifted down to bits 4..7.
1365 *
1366 * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
1367 * is always zero on 32-bit architectures, so no need to make
1368 * this conditional.
1369 */
1370static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
1371 dma_addr_t addr, int type)
1372{
1373 /* Shift high bits down */
1374 addr |= (addr >> 28) & 0xf0;
1375
1376 /* Type checking must be done elsewhere */
1377 return addr | bridge->driver->masks[type].mask;
1378}
1379
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001380static unsigned long intel_gen6_mask_memory(struct agp_bridge_data *bridge,
1381 dma_addr_t addr, int type)
1382{
Zhenyu Wang8dfc2b12010-08-23 14:37:52 +08001383 /* gen6 has bit11-4 for physical addr bit39-32 */
1384 addr |= (addr >> 28) & 0xff0;
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001385
1386 /* Type checking must be done elsewhere */
1387 return addr | bridge->driver->masks[type].mask;
1388}
1389
Daniel Vetterf51b7662010-04-14 00:29:52 +02001390static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
1391{
1392 u16 snb_gmch_ctl;
1393
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001394 switch (intel_private.bridge_dev->device) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001395 case PCI_DEVICE_ID_INTEL_GM45_HB:
1396 case PCI_DEVICE_ID_INTEL_EAGLELAKE_HB:
1397 case PCI_DEVICE_ID_INTEL_Q45_HB:
1398 case PCI_DEVICE_ID_INTEL_G45_HB:
1399 case PCI_DEVICE_ID_INTEL_G41_HB:
1400 case PCI_DEVICE_ID_INTEL_B43_HB:
1401 case PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB:
1402 case PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB:
1403 case PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB:
1404 case PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB:
1405 *gtt_offset = *gtt_size = MB(2);
1406 break;
1407 case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB:
1408 case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB:
Zhenyu Wang85540482010-09-07 13:45:32 +08001409 case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_HB:
Daniel Vetterf51b7662010-04-14 00:29:52 +02001410 *gtt_offset = MB(2);
1411
1412 pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
1413 switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
1414 default:
1415 case SNB_GTT_SIZE_0M:
1416 printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
1417 *gtt_size = MB(0);
1418 break;
1419 case SNB_GTT_SIZE_1M:
1420 *gtt_size = MB(1);
1421 break;
1422 case SNB_GTT_SIZE_2M:
1423 *gtt_size = MB(2);
1424 break;
1425 }
1426 break;
1427 default:
1428 *gtt_offset = *gtt_size = KB(512);
1429 }
1430}
1431
1432/* The intel i965 automatically initializes the agp aperture during POST.
1433 * Use the memory already set aside for in the GTT.
1434 */
1435static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
1436{
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001437 int page_order, ret;
Daniel Vetterf51b7662010-04-14 00:29:52 +02001438 struct aper_size_info_fixed *size;
1439 int num_entries;
1440 u32 temp;
1441 int gtt_offset, gtt_size;
1442
1443 size = agp_bridge->current_size;
1444 page_order = size->page_order;
1445 num_entries = size->num_entries;
1446 agp_bridge->gatt_table_real = NULL;
1447
1448 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
1449
1450 temp &= 0xfff00000;
1451
1452 intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
1453
1454 intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
1455
1456 if (!intel_private.gtt)
1457 return -ENOMEM;
1458
Daniel Vetter0ade6382010-08-24 22:18:41 +02001459 intel_private.base.gtt_total_entries = gtt_size / 4;
Daniel Vetterf51b7662010-04-14 00:29:52 +02001460
1461 intel_private.registers = ioremap(temp, 128 * 4096);
1462 if (!intel_private.registers) {
1463 iounmap(intel_private.gtt);
1464 return -ENOMEM;
1465 }
1466
1467 temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
1468 global_cache_flush(); /* FIXME: ? */
1469
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001470 ret = intel_gtt_init();
1471 if (ret != 0) {
Ondrej Zary8699be32010-06-16 10:13:52 +02001472 iounmap(intel_private.gtt);
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001473 return ret;
Ondrej Zary8699be32010-06-16 10:13:52 +02001474 }
Daniel Vetterf51b7662010-04-14 00:29:52 +02001475
1476 agp_bridge->gatt_table = NULL;
1477
1478 agp_bridge->gatt_bus_addr = temp;
1479
1480 return 0;
1481}
1482
1483static const struct agp_bridge_driver intel_810_driver = {
1484 .owner = THIS_MODULE,
1485 .aperture_sizes = intel_i810_sizes,
1486 .size_type = FIXED_APER_SIZE,
1487 .num_aperture_sizes = 2,
1488 .needs_scratch_page = true,
1489 .configure = intel_i810_configure,
1490 .fetch_size = intel_i810_fetch_size,
1491 .cleanup = intel_i810_cleanup,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001492 .mask_memory = intel_i810_mask_memory,
1493 .masks = intel_i810_masks,
1494 .agp_enable = intel_i810_agp_enable,
1495 .cache_flush = global_cache_flush,
1496 .create_gatt_table = agp_generic_create_gatt_table,
1497 .free_gatt_table = agp_generic_free_gatt_table,
1498 .insert_memory = intel_i810_insert_entries,
1499 .remove_memory = intel_i810_remove_entries,
1500 .alloc_by_type = intel_i810_alloc_by_type,
1501 .free_by_type = intel_i810_free_by_type,
1502 .agp_alloc_page = agp_generic_alloc_page,
1503 .agp_alloc_pages = agp_generic_alloc_pages,
1504 .agp_destroy_page = agp_generic_destroy_page,
1505 .agp_destroy_pages = agp_generic_destroy_pages,
1506 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
1507};
1508
1509static const struct agp_bridge_driver intel_830_driver = {
1510 .owner = THIS_MODULE,
1511 .aperture_sizes = intel_i830_sizes,
1512 .size_type = FIXED_APER_SIZE,
1513 .num_aperture_sizes = 4,
1514 .needs_scratch_page = true,
1515 .configure = intel_i830_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001516 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001517 .cleanup = intel_i830_cleanup,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001518 .mask_memory = intel_i810_mask_memory,
1519 .masks = intel_i810_masks,
1520 .agp_enable = intel_i810_agp_enable,
1521 .cache_flush = global_cache_flush,
1522 .create_gatt_table = intel_i830_create_gatt_table,
1523 .free_gatt_table = intel_i830_free_gatt_table,
1524 .insert_memory = intel_i830_insert_entries,
1525 .remove_memory = intel_i830_remove_entries,
1526 .alloc_by_type = intel_i830_alloc_by_type,
1527 .free_by_type = intel_i810_free_by_type,
1528 .agp_alloc_page = agp_generic_alloc_page,
1529 .agp_alloc_pages = agp_generic_alloc_pages,
1530 .agp_destroy_page = agp_generic_destroy_page,
1531 .agp_destroy_pages = agp_generic_destroy_pages,
1532 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
1533 .chipset_flush = intel_i830_chipset_flush,
1534};
1535
1536static const struct agp_bridge_driver intel_915_driver = {
1537 .owner = THIS_MODULE,
1538 .aperture_sizes = intel_i830_sizes,
1539 .size_type = FIXED_APER_SIZE,
1540 .num_aperture_sizes = 4,
1541 .needs_scratch_page = true,
Chris Wilsonf1befe72010-05-18 12:24:51 +01001542 .configure = intel_i9xx_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001543 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001544 .cleanup = intel_i915_cleanup,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001545 .mask_memory = intel_i810_mask_memory,
1546 .masks = intel_i810_masks,
1547 .agp_enable = intel_i810_agp_enable,
1548 .cache_flush = global_cache_flush,
1549 .create_gatt_table = intel_i915_create_gatt_table,
1550 .free_gatt_table = intel_i830_free_gatt_table,
1551 .insert_memory = intel_i915_insert_entries,
1552 .remove_memory = intel_i915_remove_entries,
1553 .alloc_by_type = intel_i830_alloc_by_type,
1554 .free_by_type = intel_i810_free_by_type,
1555 .agp_alloc_page = agp_generic_alloc_page,
1556 .agp_alloc_pages = agp_generic_alloc_pages,
1557 .agp_destroy_page = agp_generic_destroy_page,
1558 .agp_destroy_pages = agp_generic_destroy_pages,
1559 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
1560 .chipset_flush = intel_i915_chipset_flush,
1561#ifdef USE_PCI_DMA_API
1562 .agp_map_page = intel_agp_map_page,
1563 .agp_unmap_page = intel_agp_unmap_page,
1564 .agp_map_memory = intel_agp_map_memory,
1565 .agp_unmap_memory = intel_agp_unmap_memory,
1566#endif
1567};
1568
1569static const struct agp_bridge_driver intel_i965_driver = {
1570 .owner = THIS_MODULE,
1571 .aperture_sizes = intel_i830_sizes,
1572 .size_type = FIXED_APER_SIZE,
1573 .num_aperture_sizes = 4,
1574 .needs_scratch_page = true,
Chris Wilsonf1befe72010-05-18 12:24:51 +01001575 .configure = intel_i9xx_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001576 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001577 .cleanup = intel_i915_cleanup,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001578 .mask_memory = intel_i965_mask_memory,
1579 .masks = intel_i810_masks,
1580 .agp_enable = intel_i810_agp_enable,
1581 .cache_flush = global_cache_flush,
1582 .create_gatt_table = intel_i965_create_gatt_table,
1583 .free_gatt_table = intel_i830_free_gatt_table,
1584 .insert_memory = intel_i915_insert_entries,
1585 .remove_memory = intel_i915_remove_entries,
1586 .alloc_by_type = intel_i830_alloc_by_type,
1587 .free_by_type = intel_i810_free_by_type,
1588 .agp_alloc_page = agp_generic_alloc_page,
1589 .agp_alloc_pages = agp_generic_alloc_pages,
1590 .agp_destroy_page = agp_generic_destroy_page,
1591 .agp_destroy_pages = agp_generic_destroy_pages,
1592 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
1593 .chipset_flush = intel_i915_chipset_flush,
1594#ifdef USE_PCI_DMA_API
1595 .agp_map_page = intel_agp_map_page,
1596 .agp_unmap_page = intel_agp_unmap_page,
1597 .agp_map_memory = intel_agp_map_memory,
1598 .agp_unmap_memory = intel_agp_unmap_memory,
1599#endif
1600};
1601
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001602static const struct agp_bridge_driver intel_gen6_driver = {
1603 .owner = THIS_MODULE,
1604 .aperture_sizes = intel_i830_sizes,
1605 .size_type = FIXED_APER_SIZE,
1606 .num_aperture_sizes = 4,
1607 .needs_scratch_page = true,
1608 .configure = intel_i9xx_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001609 .fetch_size = intel_fake_agp_fetch_size,
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001610 .cleanup = intel_i915_cleanup,
1611 .mask_memory = intel_gen6_mask_memory,
Zhenyu Wangf8f235e2010-08-27 11:08:57 +08001612 .masks = intel_gen6_masks,
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001613 .agp_enable = intel_i810_agp_enable,
1614 .cache_flush = global_cache_flush,
1615 .create_gatt_table = intel_i965_create_gatt_table,
1616 .free_gatt_table = intel_i830_free_gatt_table,
1617 .insert_memory = intel_i915_insert_entries,
1618 .remove_memory = intel_i915_remove_entries,
1619 .alloc_by_type = intel_i830_alloc_by_type,
1620 .free_by_type = intel_i810_free_by_type,
1621 .agp_alloc_page = agp_generic_alloc_page,
1622 .agp_alloc_pages = agp_generic_alloc_pages,
1623 .agp_destroy_page = agp_generic_destroy_page,
1624 .agp_destroy_pages = agp_generic_destroy_pages,
Zhenyu Wangf8f235e2010-08-27 11:08:57 +08001625 .agp_type_to_mask_type = intel_gen6_type_to_mask_type,
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001626 .chipset_flush = intel_i915_chipset_flush,
1627#ifdef USE_PCI_DMA_API
1628 .agp_map_page = intel_agp_map_page,
1629 .agp_unmap_page = intel_agp_unmap_page,
1630 .agp_map_memory = intel_agp_map_memory,
1631 .agp_unmap_memory = intel_agp_unmap_memory,
1632#endif
1633};
1634
Daniel Vetterf51b7662010-04-14 00:29:52 +02001635static const struct agp_bridge_driver intel_g33_driver = {
1636 .owner = THIS_MODULE,
1637 .aperture_sizes = intel_i830_sizes,
1638 .size_type = FIXED_APER_SIZE,
1639 .num_aperture_sizes = 4,
1640 .needs_scratch_page = true,
Chris Wilsonf1befe72010-05-18 12:24:51 +01001641 .configure = intel_i9xx_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001642 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001643 .cleanup = intel_i915_cleanup,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001644 .mask_memory = intel_i965_mask_memory,
1645 .masks = intel_i810_masks,
1646 .agp_enable = intel_i810_agp_enable,
1647 .cache_flush = global_cache_flush,
1648 .create_gatt_table = intel_i915_create_gatt_table,
1649 .free_gatt_table = intel_i830_free_gatt_table,
1650 .insert_memory = intel_i915_insert_entries,
1651 .remove_memory = intel_i915_remove_entries,
1652 .alloc_by_type = intel_i830_alloc_by_type,
1653 .free_by_type = intel_i810_free_by_type,
1654 .agp_alloc_page = agp_generic_alloc_page,
1655 .agp_alloc_pages = agp_generic_alloc_pages,
1656 .agp_destroy_page = agp_generic_destroy_page,
1657 .agp_destroy_pages = agp_generic_destroy_pages,
1658 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
1659 .chipset_flush = intel_i915_chipset_flush,
1660#ifdef USE_PCI_DMA_API
1661 .agp_map_page = intel_agp_map_page,
1662 .agp_unmap_page = intel_agp_unmap_page,
1663 .agp_map_memory = intel_agp_map_memory,
1664 .agp_unmap_memory = intel_agp_unmap_memory,
1665#endif
1666};
Daniel Vetter02c026c2010-08-24 19:39:48 +02001667
1668/* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
1669 * driver and gmch_driver must be non-null, and find_gmch will determine
1670 * which one should be used if a gmch_chip_id is present.
1671 */
1672static const struct intel_gtt_driver_description {
1673 unsigned int gmch_chip_id;
1674 char *name;
1675 const struct agp_bridge_driver *gmch_driver;
1676} intel_gtt_chipsets[] = {
1677 { PCI_DEVICE_ID_INTEL_82810_IG1, "i810", &intel_810_driver },
1678 { PCI_DEVICE_ID_INTEL_82810_IG3, "i810", &intel_810_driver },
1679 { PCI_DEVICE_ID_INTEL_82810E_IG, "i810", &intel_810_driver },
1680 { PCI_DEVICE_ID_INTEL_82815_CGC, "i815", &intel_810_driver },
1681 { PCI_DEVICE_ID_INTEL_82830_CGC, "830M", &intel_830_driver },
1682 { PCI_DEVICE_ID_INTEL_82845G_IG, "830M", &intel_830_driver },
1683 { PCI_DEVICE_ID_INTEL_82854_IG, "854", &intel_830_driver },
1684 { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM", &intel_830_driver },
1685 { PCI_DEVICE_ID_INTEL_82865_IG, "865", &intel_830_driver },
1686 { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)", &intel_915_driver },
1687 { PCI_DEVICE_ID_INTEL_82915G_IG, "915G", &intel_915_driver },
1688 { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM", &intel_915_driver },
1689 { PCI_DEVICE_ID_INTEL_82945G_IG, "945G", &intel_915_driver },
1690 { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM", &intel_915_driver },
1691 { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME", &intel_915_driver },
1692 { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ", &intel_i965_driver },
1693 { PCI_DEVICE_ID_INTEL_82G35_IG, "G35", &intel_i965_driver },
1694 { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q", &intel_i965_driver },
1695 { PCI_DEVICE_ID_INTEL_82965G_IG, "965G", &intel_i965_driver },
1696 { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM", &intel_i965_driver },
1697 { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE", &intel_i965_driver },
1698 { PCI_DEVICE_ID_INTEL_G33_IG, "G33", &intel_g33_driver },
1699 { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35", &intel_g33_driver },
1700 { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33", &intel_g33_driver },
1701 { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150", &intel_g33_driver },
1702 { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150", &intel_g33_driver },
1703 { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45", &intel_i965_driver },
1704 { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake", &intel_i965_driver },
1705 { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43", &intel_i965_driver },
1706 { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43", &intel_i965_driver },
1707 { PCI_DEVICE_ID_INTEL_B43_IG, "B43", &intel_i965_driver },
1708 { PCI_DEVICE_ID_INTEL_G41_IG, "G41", &intel_i965_driver },
1709 { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
1710 "HD Graphics", &intel_i965_driver },
1711 { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
1712 "HD Graphics", &intel_i965_driver },
1713 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
1714 "Sandybridge", &intel_gen6_driver },
1715 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
1716 "Sandybridge", &intel_gen6_driver },
1717 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
1718 "Sandybridge", &intel_gen6_driver },
1719 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
1720 "Sandybridge", &intel_gen6_driver },
1721 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
1722 "Sandybridge", &intel_gen6_driver },
1723 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
1724 "Sandybridge", &intel_gen6_driver },
1725 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
1726 "Sandybridge", &intel_gen6_driver },
1727 { 0, NULL, NULL }
1728};
1729
1730static int find_gmch(u16 device)
1731{
1732 struct pci_dev *gmch_device;
1733
1734 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
1735 if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
1736 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
1737 device, gmch_device);
1738 }
1739
1740 if (!gmch_device)
1741 return 0;
1742
1743 intel_private.pcidev = gmch_device;
1744 return 1;
1745}
1746
Daniel Vettere2404e72010-09-08 17:29:51 +02001747int intel_gmch_probe(struct pci_dev *pdev,
Daniel Vetter02c026c2010-08-24 19:39:48 +02001748 struct agp_bridge_data *bridge)
1749{
1750 int i, mask;
1751 bridge->driver = NULL;
1752
1753 for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
1754 if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
1755 bridge->driver =
1756 intel_gtt_chipsets[i].gmch_driver;
1757 break;
1758 }
1759 }
1760
1761 if (!bridge->driver)
1762 return 0;
1763
1764 bridge->dev_private_data = &intel_private;
1765 bridge->dev = pdev;
1766
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001767 intel_private.bridge_dev = pci_dev_get(pdev);
1768
Daniel Vetter02c026c2010-08-24 19:39:48 +02001769 dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
1770
1771 if (bridge->driver->mask_memory == intel_gen6_mask_memory)
1772 mask = 40;
1773 else if (bridge->driver->mask_memory == intel_i965_mask_memory)
1774 mask = 36;
1775 else
1776 mask = 32;
1777
1778 if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
1779 dev_err(&intel_private.pcidev->dev,
1780 "set gfx device dma mask %d-bit failed!\n", mask);
1781 else
1782 pci_set_consistent_dma_mask(intel_private.pcidev,
1783 DMA_BIT_MASK(mask));
1784
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001785 if (bridge->driver == &intel_810_driver)
1786 return 1;
1787
1788 intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
1789
Daniel Vetter02c026c2010-08-24 19:39:48 +02001790 return 1;
1791}
Daniel Vettere2404e72010-09-08 17:29:51 +02001792EXPORT_SYMBOL(intel_gmch_probe);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001793
Daniel Vettere2404e72010-09-08 17:29:51 +02001794void intel_gmch_remove(struct pci_dev *pdev)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001795{
1796 if (intel_private.pcidev)
1797 pci_dev_put(intel_private.pcidev);
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001798 if (intel_private.bridge_dev)
1799 pci_dev_put(intel_private.bridge_dev);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001800}
Daniel Vettere2404e72010-09-08 17:29:51 +02001801EXPORT_SYMBOL(intel_gmch_remove);
1802
1803MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
1804MODULE_LICENSE("GPL and additional rights");