Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1 | /* |
Sujith | cee075a | 2009-03-13 09:07:23 +0530 | [diff] [blame] | 2 | * Copyright (c) 2008-2009 Atheros Communications Inc. |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3 | * |
| 4 | * Permission to use, copy, modify, and/or distribute this software for any |
| 5 | * purpose with or without fee is hereby granted, provided that the above |
| 6 | * copyright notice and this permission notice appear in all copies. |
| 7 | * |
| 8 | * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES |
| 9 | * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF |
| 10 | * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR |
| 11 | * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES |
| 12 | * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN |
| 13 | * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF |
| 14 | * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. |
| 15 | */ |
| 16 | |
| 17 | #ifndef ATH9K_H |
| 18 | #define ATH9K_H |
| 19 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 20 | #include <linux/etherdevice.h> |
| 21 | #include <linux/device.h> |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 22 | #include <linux/leds.h> |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 23 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 24 | #include "rc.h" |
| 25 | #include "debug.h" |
Luis R. Rodriguez | db86f07 | 2009-11-05 08:44:39 -0800 | [diff] [blame^] | 26 | #include "common.h" |
| 27 | |
| 28 | /* |
| 29 | * Header for the ath9k.ko driver core *only* -- hw code nor any other driver |
| 30 | * should rely on this file or its contents. |
| 31 | */ |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 32 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 33 | struct ath_node; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 34 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 35 | /* Macro to expand scalars to 64-bit objects */ |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 36 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 37 | #define ito64(x) (sizeof(x) == 8) ? \ |
| 38 | (((unsigned long long int)(x)) & (0xff)) : \ |
| 39 | (sizeof(x) == 16) ? \ |
| 40 | (((unsigned long long int)(x)) & 0xffff) : \ |
| 41 | ((sizeof(x) == 32) ? \ |
| 42 | (((unsigned long long int)(x)) & 0xffffffff) : \ |
| 43 | (unsigned long long int)(x)) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 44 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 45 | /* increment with wrap-around */ |
| 46 | #define INCR(_l, _sz) do { \ |
| 47 | (_l)++; \ |
| 48 | (_l) &= ((_sz) - 1); \ |
| 49 | } while (0) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 50 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 51 | /* decrement with wrap-around */ |
| 52 | #define DECR(_l, _sz) do { \ |
| 53 | (_l)--; \ |
| 54 | (_l) &= ((_sz) - 1); \ |
| 55 | } while (0) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 56 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 57 | #define A_MAX(a, b) ((a) > (b) ? (a) : (b)) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 58 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 59 | #define TSF_TO_TU(_h,_l) \ |
| 60 | ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10)) |
| 61 | |
| 62 | #define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i)) |
| 63 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 64 | struct ath_config { |
| 65 | u32 ath_aggr_prot; |
| 66 | u16 txpowlimit; |
| 67 | u8 cabqReadytime; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 68 | }; |
| 69 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 70 | /*************************/ |
| 71 | /* Descriptor Management */ |
| 72 | /*************************/ |
| 73 | |
| 74 | #define ATH_TXBUF_RESET(_bf) do { \ |
Sujith | a119cc4 | 2009-03-30 15:28:38 +0530 | [diff] [blame] | 75 | (_bf)->bf_stale = false; \ |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 76 | (_bf)->bf_lastbf = NULL; \ |
| 77 | (_bf)->bf_next = NULL; \ |
| 78 | memset(&((_bf)->bf_state), 0, \ |
| 79 | sizeof(struct ath_buf_state)); \ |
| 80 | } while (0) |
| 81 | |
Sujith | a119cc4 | 2009-03-30 15:28:38 +0530 | [diff] [blame] | 82 | #define ATH_RXBUF_RESET(_bf) do { \ |
| 83 | (_bf)->bf_stale = false; \ |
| 84 | } while (0) |
| 85 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 86 | /** |
| 87 | * enum buffer_type - Buffer type flags |
| 88 | * |
| 89 | * @BUF_HT: Send this buffer using HT capabilities |
| 90 | * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX) |
| 91 | * @BUF_AGGR: Indicates whether the buffer can be aggregated |
| 92 | * (used in aggregation scheduling) |
| 93 | * @BUF_RETRY: Indicates whether the buffer is retried |
| 94 | * @BUF_XRETRY: To denote excessive retries of the buffer |
| 95 | */ |
| 96 | enum buffer_type { |
| 97 | BUF_HT = BIT(1), |
| 98 | BUF_AMPDU = BIT(2), |
| 99 | BUF_AGGR = BIT(3), |
| 100 | BUF_RETRY = BIT(4), |
| 101 | BUF_XRETRY = BIT(5), |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 102 | }; |
| 103 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 104 | #define bf_nframes bf_state.bfs_nframes |
| 105 | #define bf_al bf_state.bfs_al |
| 106 | #define bf_frmlen bf_state.bfs_frmlen |
| 107 | #define bf_retries bf_state.bfs_retries |
| 108 | #define bf_seqno bf_state.bfs_seqno |
| 109 | #define bf_tidno bf_state.bfs_tidno |
| 110 | #define bf_keyix bf_state.bfs_keyix |
| 111 | #define bf_keytype bf_state.bfs_keytype |
| 112 | #define bf_isht(bf) (bf->bf_state.bf_type & BUF_HT) |
| 113 | #define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU) |
| 114 | #define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR) |
| 115 | #define bf_isretried(bf) (bf->bf_state.bf_type & BUF_RETRY) |
| 116 | #define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 117 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 118 | struct ath_descdma { |
Sujith | 17d7904 | 2009-02-09 13:27:03 +0530 | [diff] [blame] | 119 | struct ath_desc *dd_desc; |
| 120 | dma_addr_t dd_desc_paddr; |
| 121 | u32 dd_desc_len; |
| 122 | struct ath_buf *dd_bufptr; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 123 | }; |
| 124 | |
| 125 | int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd, |
| 126 | struct list_head *head, const char *name, |
| 127 | int nbuf, int ndesc); |
| 128 | void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd, |
| 129 | struct list_head *head); |
| 130 | |
| 131 | /***********/ |
| 132 | /* RX / TX */ |
| 133 | /***********/ |
| 134 | |
| 135 | #define ATH_MAX_ANTENNA 3 |
| 136 | #define ATH_RXBUF 512 |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 137 | #define ATH_TXBUF 512 |
| 138 | #define ATH_TXMAXTRY 13 |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 139 | #define ATH_MGT_TXMAXTRY 4 |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 140 | |
| 141 | #define TID_TO_WME_AC(_tid) \ |
| 142 | ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \ |
| 143 | (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \ |
| 144 | (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \ |
| 145 | WME_AC_VO) |
| 146 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 147 | #define ADDBA_EXCHANGE_ATTEMPTS 10 |
| 148 | #define ATH_AGGR_DELIM_SZ 4 |
| 149 | #define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */ |
| 150 | /* number of delimiters for encryption padding */ |
| 151 | #define ATH_AGGR_ENCRYPTDELIM 10 |
| 152 | /* minimum h/w qdepth to be sustained to maximize aggregation */ |
| 153 | #define ATH_AGGR_MIN_QDEPTH 2 |
| 154 | #define ATH_AMPDU_SUBFRAME_DEFAULT 32 |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 155 | |
| 156 | #define IEEE80211_SEQ_SEQ_SHIFT 4 |
| 157 | #define IEEE80211_SEQ_MAX 4096 |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 158 | #define IEEE80211_WEP_IVLEN 3 |
| 159 | #define IEEE80211_WEP_KIDLEN 1 |
| 160 | #define IEEE80211_WEP_CRCLEN 4 |
| 161 | #define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \ |
| 162 | (IEEE80211_WEP_IVLEN + \ |
| 163 | IEEE80211_WEP_KIDLEN + \ |
| 164 | IEEE80211_WEP_CRCLEN)) |
| 165 | |
| 166 | /* return whether a bit at index _n in bitmap _bm is set |
| 167 | * _sz is the size of the bitmap */ |
| 168 | #define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \ |
| 169 | ((_bm)[(_n) >> 5] & (1 << ((_n) & 31)))) |
| 170 | |
| 171 | /* return block-ack bitmap index given sequence and starting sequence */ |
| 172 | #define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1)) |
| 173 | |
| 174 | /* returns delimiter padding required given the packet length */ |
| 175 | #define ATH_AGGR_GET_NDELIM(_len) \ |
| 176 | (((((_len) + ATH_AGGR_DELIM_SZ) < ATH_AGGR_MINPLEN) ? \ |
| 177 | (ATH_AGGR_MINPLEN - (_len) - ATH_AGGR_DELIM_SZ) : 0) >> 2) |
| 178 | |
| 179 | #define BAW_WITHIN(_start, _bawsz, _seqno) \ |
| 180 | ((((_seqno) - (_start)) & 4095) < (_bawsz)) |
| 181 | |
| 182 | #define ATH_DS_BA_SEQ(_ds) ((_ds)->ds_us.tx.ts_seqnum) |
| 183 | #define ATH_DS_BA_BITMAP(_ds) (&(_ds)->ds_us.tx.ba_low) |
| 184 | #define ATH_DS_TX_BA(_ds) ((_ds)->ds_us.tx.ts_flags & ATH9K_TX_BA) |
| 185 | #define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)]) |
| 186 | |
Senthil Balasubramanian | 164ace3 | 2009-07-14 20:17:09 -0400 | [diff] [blame] | 187 | #define ATH_TX_COMPLETE_POLL_INT 1000 |
| 188 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 189 | enum ATH_AGGR_STATUS { |
| 190 | ATH_AGGR_DONE, |
| 191 | ATH_AGGR_BAW_CLOSED, |
| 192 | ATH_AGGR_LIMITED, |
| 193 | }; |
| 194 | |
| 195 | struct ath_txq { |
Sujith | 17d7904 | 2009-02-09 13:27:03 +0530 | [diff] [blame] | 196 | u32 axq_qnum; |
| 197 | u32 *axq_link; |
| 198 | struct list_head axq_q; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 199 | spinlock_t axq_lock; |
Sujith | 17d7904 | 2009-02-09 13:27:03 +0530 | [diff] [blame] | 200 | u32 axq_depth; |
| 201 | u8 axq_aggr_depth; |
Sujith | 17d7904 | 2009-02-09 13:27:03 +0530 | [diff] [blame] | 202 | bool stopped; |
Senthil Balasubramanian | 164ace3 | 2009-07-14 20:17:09 -0400 | [diff] [blame] | 203 | bool axq_tx_inprogress; |
Sujith | 17d7904 | 2009-02-09 13:27:03 +0530 | [diff] [blame] | 204 | struct ath_buf *axq_linkbuf; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 205 | |
| 206 | /* first desc of the last descriptor that contains CTS */ |
| 207 | struct ath_desc *axq_lastdsWithCTS; |
| 208 | |
| 209 | /* final desc of the gating desc that determines whether |
| 210 | lastdsWithCTS has been DMA'ed or not */ |
| 211 | struct ath_desc *axq_gatingds; |
| 212 | |
| 213 | struct list_head axq_acq; |
| 214 | }; |
| 215 | |
| 216 | #define AGGR_CLEANUP BIT(1) |
| 217 | #define AGGR_ADDBA_COMPLETE BIT(2) |
| 218 | #define AGGR_ADDBA_PROGRESS BIT(3) |
| 219 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 220 | struct ath_tx_control { |
| 221 | struct ath_txq *txq; |
| 222 | int if_id; |
Jouni Malinen | f0ed85c | 2009-03-03 19:23:31 +0200 | [diff] [blame] | 223 | enum ath9k_internal_frame_type frame_type; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 224 | }; |
| 225 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 226 | #define ATH_TX_ERROR 0x01 |
| 227 | #define ATH_TX_XRETRY 0x02 |
| 228 | #define ATH_TX_BAR 0x04 |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 229 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 230 | struct ath_tx { |
| 231 | u16 seq_no; |
| 232 | u32 txqsetup; |
| 233 | int hwq_map[ATH9K_WME_AC_VO+1]; |
| 234 | spinlock_t txbuflock; |
| 235 | struct list_head txbuf; |
| 236 | struct ath_txq txq[ATH9K_NUM_TX_QUEUES]; |
| 237 | struct ath_descdma txdma; |
| 238 | }; |
| 239 | |
| 240 | struct ath_rx { |
| 241 | u8 defant; |
| 242 | u8 rxotherant; |
| 243 | u32 *rxlink; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 244 | unsigned int rxfilter; |
| 245 | spinlock_t rxflushlock; |
| 246 | spinlock_t rxbuflock; |
| 247 | struct list_head rxbuf; |
| 248 | struct ath_descdma rxdma; |
| 249 | }; |
| 250 | |
| 251 | int ath_startrecv(struct ath_softc *sc); |
| 252 | bool ath_stoprecv(struct ath_softc *sc); |
| 253 | void ath_flushrecv(struct ath_softc *sc); |
| 254 | u32 ath_calcrxfilter(struct ath_softc *sc); |
| 255 | int ath_rx_init(struct ath_softc *sc, int nbufs); |
| 256 | void ath_rx_cleanup(struct ath_softc *sc); |
| 257 | int ath_rx_tasklet(struct ath_softc *sc, int flush); |
| 258 | struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype); |
| 259 | void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq); |
| 260 | int ath_tx_setup(struct ath_softc *sc, int haltype); |
| 261 | void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx); |
| 262 | void ath_draintxq(struct ath_softc *sc, |
| 263 | struct ath_txq *txq, bool retry_tx); |
| 264 | void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an); |
| 265 | void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an); |
| 266 | void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq); |
| 267 | int ath_tx_init(struct ath_softc *sc, int nbufs); |
Sujith | 797fe5c | 2009-03-30 15:28:45 +0530 | [diff] [blame] | 268 | void ath_tx_cleanup(struct ath_softc *sc); |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 269 | struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb); |
| 270 | int ath_txq_update(struct ath_softc *sc, int qnum, |
| 271 | struct ath9k_tx_queue_info *q); |
Jouni Malinen | c52f33d | 2009-03-03 19:23:29 +0200 | [diff] [blame] | 272 | int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb, |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 273 | struct ath_tx_control *txctl); |
| 274 | void ath_tx_tasklet(struct ath_softc *sc); |
Jouni Malinen | c52f33d | 2009-03-03 19:23:29 +0200 | [diff] [blame] | 275 | void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb); |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 276 | bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno); |
Sujith | f83da96 | 2009-07-23 15:32:37 +0530 | [diff] [blame] | 277 | void ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta, |
| 278 | u16 tid, u16 *ssn); |
| 279 | void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid); |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 280 | void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid); |
| 281 | |
| 282 | /********/ |
Sujith | 17d7904 | 2009-02-09 13:27:03 +0530 | [diff] [blame] | 283 | /* VIFs */ |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 284 | /********/ |
| 285 | |
Sujith | 17d7904 | 2009-02-09 13:27:03 +0530 | [diff] [blame] | 286 | struct ath_vif { |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 287 | int av_bslot; |
Jouni Malinen | 4ed96f0 | 2009-03-12 21:53:23 +0200 | [diff] [blame] | 288 | __le64 tsf_adjust; /* TSF adjustment for staggered beacons */ |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 289 | enum nl80211_iftype av_opmode; |
| 290 | struct ath_buf *av_bcbuf; |
| 291 | struct ath_tx_control av_btxctl; |
Jouni Malinen | f0ed85c | 2009-03-03 19:23:31 +0200 | [diff] [blame] | 292 | u8 bssid[ETH_ALEN]; /* current BSSID from config_interface */ |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 293 | }; |
| 294 | |
| 295 | /*******************/ |
| 296 | /* Beacon Handling */ |
| 297 | /*******************/ |
| 298 | |
| 299 | /* |
| 300 | * Regardless of the number of beacons we stagger, (i.e. regardless of the |
| 301 | * number of BSSIDs) if a given beacon does not go out even after waiting this |
| 302 | * number of beacon intervals, the game's up. |
| 303 | */ |
| 304 | #define BSTUCK_THRESH (9 * ATH_BCBUF) |
Jouni Malinen | 4ed96f0 | 2009-03-12 21:53:23 +0200 | [diff] [blame] | 305 | #define ATH_BCBUF 4 |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 306 | #define ATH_DEFAULT_BINTVAL 100 /* TU */ |
| 307 | #define ATH_DEFAULT_BMISS_LIMIT 10 |
| 308 | #define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024) |
| 309 | |
| 310 | struct ath_beacon_config { |
| 311 | u16 beacon_interval; |
| 312 | u16 listen_interval; |
| 313 | u16 dtim_period; |
| 314 | u16 bmiss_timeout; |
| 315 | u8 dtim_count; |
Sujith | 86b89ee | 2008-08-07 10:54:57 +0530 | [diff] [blame] | 316 | }; |
| 317 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 318 | struct ath_beacon { |
| 319 | enum { |
| 320 | OK, /* no change needed */ |
| 321 | UPDATE, /* update pending */ |
| 322 | COMMIT /* beacon sent, commit change */ |
| 323 | } updateslot; /* slot time update fsm */ |
| 324 | |
| 325 | u32 beaconq; |
| 326 | u32 bmisscnt; |
| 327 | u32 ast_be_xmit; |
| 328 | u64 bc_tstamp; |
Jouni Malinen | 2c3db3d | 2009-03-03 19:23:26 +0200 | [diff] [blame] | 329 | struct ieee80211_vif *bslot[ATH_BCBUF]; |
Jouni Malinen | c52f33d | 2009-03-03 19:23:29 +0200 | [diff] [blame] | 330 | struct ath_wiphy *bslot_aphy[ATH_BCBUF]; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 331 | int slottime; |
| 332 | int slotupdate; |
| 333 | struct ath9k_tx_queue_info beacon_qi; |
| 334 | struct ath_descdma bdma; |
| 335 | struct ath_txq *cabq; |
| 336 | struct list_head bbuf; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 337 | }; |
| 338 | |
Sujith | 9fc9ab0 | 2009-03-03 10:16:51 +0530 | [diff] [blame] | 339 | void ath_beacon_tasklet(unsigned long data); |
Jouni Malinen | 2c3db3d | 2009-03-03 19:23:26 +0200 | [diff] [blame] | 340 | void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif); |
Jouni Malinen | c52f33d | 2009-03-03 19:23:29 +0200 | [diff] [blame] | 341 | int ath_beacon_alloc(struct ath_wiphy *aphy, struct ieee80211_vif *vif); |
Sujith | 17d7904 | 2009-02-09 13:27:03 +0530 | [diff] [blame] | 342 | void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 343 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 344 | /*******/ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 345 | /* ANI */ |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 346 | /*******/ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 347 | |
Sujith | 20977d3 | 2009-02-20 15:13:28 +0530 | [diff] [blame] | 348 | #define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */ |
| 349 | #define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */ |
| 350 | #define ATH_ANI_POLLINTERVAL 100 /* 100 ms */ |
| 351 | #define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */ |
| 352 | #define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 353 | |
Luis R. Rodriguez | e08a6ac | 2009-09-09 14:26:15 -0700 | [diff] [blame] | 354 | /* Defines the BT AR_BT_COEX_WGHT used */ |
| 355 | enum ath_stomp_type { |
| 356 | ATH_BTCOEX_NO_STOMP, |
| 357 | ATH_BTCOEX_STOMP_ALL, |
| 358 | ATH_BTCOEX_STOMP_LOW, |
| 359 | ATH_BTCOEX_STOMP_NONE |
| 360 | }; |
| 361 | |
Luis R. Rodriguez | 2e20250 | 2009-09-09 01:18:09 -0700 | [diff] [blame] | 362 | struct ath_btcoex { |
| 363 | bool hw_timer_enabled; |
| 364 | spinlock_t btcoex_lock; |
| 365 | struct timer_list period_timer; /* Timer for BT period */ |
| 366 | u32 bt_priority_cnt; |
| 367 | unsigned long bt_priority_time; |
Luis R. Rodriguez | e08a6ac | 2009-09-09 14:26:15 -0700 | [diff] [blame] | 368 | int bt_stomp_type; /* Types of BT stomping */ |
Luis R. Rodriguez | 2e20250 | 2009-09-09 01:18:09 -0700 | [diff] [blame] | 369 | u32 btcoex_no_stomp; /* in usec */ |
| 370 | u32 btcoex_period; /* in usec */ |
Luis R. Rodriguez | 75d7839 | 2009-09-09 04:00:10 -0700 | [diff] [blame] | 371 | struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */ |
Luis R. Rodriguez | 2e20250 | 2009-09-09 01:18:09 -0700 | [diff] [blame] | 372 | }; |
| 373 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 374 | /********************/ |
| 375 | /* LED Control */ |
| 376 | /********************/ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 377 | |
Vivek Natarajan | 08fc5c1 | 2009-08-14 11:30:52 +0530 | [diff] [blame] | 378 | #define ATH_LED_PIN_DEF 1 |
| 379 | #define ATH_LED_PIN_9287 8 |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 380 | #define ATH_LED_ON_DURATION_IDLE 350 /* in msecs */ |
| 381 | #define ATH_LED_OFF_DURATION_IDLE 250 /* in msecs */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 382 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 383 | enum ath_led_type { |
| 384 | ATH_LED_RADIO, |
| 385 | ATH_LED_ASSOC, |
| 386 | ATH_LED_TX, |
| 387 | ATH_LED_RX |
| 388 | }; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 389 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 390 | struct ath_led { |
| 391 | struct ath_softc *sc; |
| 392 | struct led_classdev led_cdev; |
| 393 | enum ath_led_type led_type; |
| 394 | char name[32]; |
| 395 | bool registered; |
| 396 | }; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 397 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 398 | /********************/ |
| 399 | /* Main driver core */ |
| 400 | /********************/ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 401 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 402 | /* |
| 403 | * Default cache line size, in bytes. |
| 404 | * Used when PCI device not fully initialized by bootrom/BIOS |
| 405 | */ |
| 406 | #define DEFAULT_CACHELINE 32 |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 407 | #define ATH_REGCLASSIDS_MAX 10 |
| 408 | #define ATH_CABQ_READY_TIME 80 /* % of beacon interval */ |
| 409 | #define ATH_MAX_SW_RETRIES 10 |
| 410 | #define ATH_CHAN_MAX 255 |
| 411 | #define IEEE80211_WEP_NKID 4 /* number of key ids */ |
| 412 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 413 | #define ATH_TXPOWER_MAX 100 /* .5 dBm units */ |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 414 | #define ATH_RATE_DUMMY_MARKER 0 |
| 415 | |
Sujith | b238e90 | 2009-03-03 10:16:56 +0530 | [diff] [blame] | 416 | #define SC_OP_INVALID BIT(0) |
| 417 | #define SC_OP_BEACONS BIT(1) |
| 418 | #define SC_OP_RXAGGR BIT(2) |
| 419 | #define SC_OP_TXAGGR BIT(3) |
Sujith | bdbdf46 | 2009-03-30 15:28:22 +0530 | [diff] [blame] | 420 | #define SC_OP_FULL_RESET BIT(4) |
| 421 | #define SC_OP_PREAMBLE_SHORT BIT(5) |
| 422 | #define SC_OP_PROTECT_ENABLE BIT(6) |
| 423 | #define SC_OP_RXFLUSH BIT(7) |
| 424 | #define SC_OP_LED_ASSOCIATED BIT(8) |
Sujith | bdbdf46 | 2009-03-30 15:28:22 +0530 | [diff] [blame] | 425 | #define SC_OP_WAIT_FOR_BEACON BIT(12) |
| 426 | #define SC_OP_LED_ON BIT(13) |
| 427 | #define SC_OP_SCANNING BIT(14) |
| 428 | #define SC_OP_TSF_RESET BIT(15) |
Jouni Malinen | cc65965 | 2009-05-14 21:28:48 +0300 | [diff] [blame] | 429 | #define SC_OP_WAIT_FOR_CAB BIT(16) |
Jouni Malinen | 9a23f9c | 2009-05-19 17:01:38 +0300 | [diff] [blame] | 430 | #define SC_OP_WAIT_FOR_PSPOLL_DATA BIT(17) |
| 431 | #define SC_OP_WAIT_FOR_TX_ACK BIT(18) |
Jouni Malinen | ccdfeab | 2009-05-20 21:59:08 +0300 | [diff] [blame] | 432 | #define SC_OP_BEACON_SYNC BIT(19) |
Vasanthakumar Thiagarajan | 1773912 | 2009-08-26 21:08:50 +0530 | [diff] [blame] | 433 | #define SC_OP_BT_PRIORITY_DETECTED BIT(21) |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 434 | |
Jouni Malinen | bce048d | 2009-03-03 19:23:28 +0200 | [diff] [blame] | 435 | struct ath_wiphy; |
| 436 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 437 | struct ath_softc { |
| 438 | struct ieee80211_hw *hw; |
| 439 | struct device *dev; |
Jouni Malinen | c52f33d | 2009-03-03 19:23:29 +0200 | [diff] [blame] | 440 | |
| 441 | spinlock_t wiphy_lock; /* spinlock to protect ath_wiphy data */ |
Jouni Malinen | bce048d | 2009-03-03 19:23:28 +0200 | [diff] [blame] | 442 | struct ath_wiphy *pri_wiphy; |
Jouni Malinen | c52f33d | 2009-03-03 19:23:29 +0200 | [diff] [blame] | 443 | struct ath_wiphy **sec_wiphy; /* secondary wiphys (virtual radios); may |
| 444 | * have NULL entries */ |
| 445 | int num_sec_wiphy; /* number of sec_wiphy pointers in the array */ |
Jouni Malinen | 0e2dedf | 2009-03-03 19:23:32 +0200 | [diff] [blame] | 446 | int chan_idx; |
| 447 | int chan_is_ht; |
| 448 | struct ath_wiphy *next_wiphy; |
| 449 | struct work_struct chan_work; |
Jouni Malinen | 7ec3e51 | 2009-03-03 19:23:37 +0200 | [diff] [blame] | 450 | int wiphy_select_failures; |
| 451 | unsigned long wiphy_select_first_fail; |
Jouni Malinen | f98c3bd | 2009-03-03 19:23:39 +0200 | [diff] [blame] | 452 | struct delayed_work wiphy_work; |
| 453 | unsigned long wiphy_scheduler_int; |
| 454 | int wiphy_scheduler_index; |
Jouni Malinen | 0e2dedf | 2009-03-03 19:23:32 +0200 | [diff] [blame] | 455 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 456 | struct tasklet_struct intr_tq; |
| 457 | struct tasklet_struct bcon_tasklet; |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 458 | struct ath_hw *sc_ah; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 459 | void __iomem *mem; |
| 460 | int irq; |
| 461 | spinlock_t sc_resetlock; |
David S. Miller | 2d6a5e9 | 2009-03-17 15:01:30 -0700 | [diff] [blame] | 462 | spinlock_t sc_serial_rw; |
Senthil Balasubramanian | e5f0921 | 2009-06-24 18:56:41 +0530 | [diff] [blame] | 463 | spinlock_t ani_lock; |
Gabor Juhos | 04717cc | 2009-07-14 20:17:13 -0400 | [diff] [blame] | 464 | spinlock_t sc_pm_lock; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 465 | struct mutex mutex; |
| 466 | |
Sujith | 17d7904 | 2009-02-09 13:27:03 +0530 | [diff] [blame] | 467 | u32 intrstatus; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 468 | u32 sc_flags; /* SC_OP_* */ |
Sujith | 17d7904 | 2009-02-09 13:27:03 +0530 | [diff] [blame] | 469 | u16 curtxpow; |
Sujith | 17d7904 | 2009-02-09 13:27:03 +0530 | [diff] [blame] | 470 | u8 nbcnvifs; |
| 471 | u16 nvifs; |
Gabor Juhos | 9614832 | 2009-07-24 17:27:21 +0200 | [diff] [blame] | 472 | bool ps_enabled; |
Gabor Juhos | 709ade9 | 2009-07-14 20:17:15 -0400 | [diff] [blame] | 473 | unsigned long ps_usecount; |
Sujith | 17d7904 | 2009-02-09 13:27:03 +0530 | [diff] [blame] | 474 | enum ath9k_int imask; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 475 | |
Sujith | 17d7904 | 2009-02-09 13:27:03 +0530 | [diff] [blame] | 476 | struct ath_config config; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 477 | struct ath_rx rx; |
| 478 | struct ath_tx tx; |
| 479 | struct ath_beacon beacon; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 480 | struct ieee80211_rate rates[IEEE80211_NUM_BANDS][ATH_RATE_MAX]; |
Luis R. Rodriguez | 4f0fc7c | 2009-05-06 02:20:00 -0400 | [diff] [blame] | 481 | const struct ath_rate_table *hw_rate_table[ATH9K_MODE_MAX]; |
| 482 | const struct ath_rate_table *cur_rate_table; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 483 | struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS]; |
| 484 | |
| 485 | struct ath_led radio_led; |
| 486 | struct ath_led assoc_led; |
| 487 | struct ath_led tx_led; |
| 488 | struct ath_led rx_led; |
| 489 | struct delayed_work ath_led_blink_work; |
| 490 | int led_on_duration; |
| 491 | int led_off_duration; |
| 492 | int led_on_cnt; |
| 493 | int led_off_cnt; |
| 494 | |
Johannes Berg | 57c4d7b | 2009-04-23 16:10:04 +0200 | [diff] [blame] | 495 | int beacon_interval; |
| 496 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 497 | #ifdef CONFIG_ATH9K_DEBUG |
Sujith | 17d7904 | 2009-02-09 13:27:03 +0530 | [diff] [blame] | 498 | struct ath9k_debug debug; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 499 | #endif |
Vasanthakumar Thiagarajan | 6b96f93 | 2009-05-15 18:59:22 +0530 | [diff] [blame] | 500 | struct ath_beacon_config cur_beacon_conf; |
Senthil Balasubramanian | 164ace3 | 2009-07-14 20:17:09 -0400 | [diff] [blame] | 501 | struct delayed_work tx_complete_work; |
Luis R. Rodriguez | 2e20250 | 2009-09-09 01:18:09 -0700 | [diff] [blame] | 502 | struct ath_btcoex btcoex; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 503 | }; |
| 504 | |
Jouni Malinen | bce048d | 2009-03-03 19:23:28 +0200 | [diff] [blame] | 505 | struct ath_wiphy { |
| 506 | struct ath_softc *sc; /* shared for all virtual wiphys */ |
| 507 | struct ieee80211_hw *hw; |
Jouni Malinen | f0ed85c | 2009-03-03 19:23:31 +0200 | [diff] [blame] | 508 | enum ath_wiphy_state { |
Jouni Malinen | 9580a22 | 2009-03-03 19:23:33 +0200 | [diff] [blame] | 509 | ATH_WIPHY_INACTIVE, |
Jouni Malinen | f0ed85c | 2009-03-03 19:23:31 +0200 | [diff] [blame] | 510 | ATH_WIPHY_ACTIVE, |
| 511 | ATH_WIPHY_PAUSING, |
| 512 | ATH_WIPHY_PAUSED, |
Jouni Malinen | 8089cc4 | 2009-03-03 19:23:38 +0200 | [diff] [blame] | 513 | ATH_WIPHY_SCAN, |
Jouni Malinen | f0ed85c | 2009-03-03 19:23:31 +0200 | [diff] [blame] | 514 | } state; |
Luis R. Rodriguez | 194b7c1 | 2009-10-29 10:41:15 -0700 | [diff] [blame] | 515 | bool idle; |
Jouni Malinen | 0e2dedf | 2009-03-03 19:23:32 +0200 | [diff] [blame] | 516 | int chan_idx; |
| 517 | int chan_is_ht; |
Jouni Malinen | bce048d | 2009-03-03 19:23:28 +0200 | [diff] [blame] | 518 | }; |
| 519 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 520 | int ath_reset(struct ath_softc *sc, bool retry_tx); |
| 521 | int ath_get_hal_qnum(u16 queue, struct ath_softc *sc); |
| 522 | int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc); |
| 523 | int ath_cabq_update(struct ath_softc *); |
| 524 | |
Luis R. Rodriguez | 5bb1279 | 2009-09-14 00:55:09 -0700 | [diff] [blame] | 525 | static inline void ath_read_cachesize(struct ath_common *common, int *csz) |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 526 | { |
Luis R. Rodriguez | 5bb1279 | 2009-09-14 00:55:09 -0700 | [diff] [blame] | 527 | common->bus_ops->read_cachesize(common, csz); |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 528 | } |
| 529 | |
Luis R. Rodriguez | 5bb1279 | 2009-09-14 00:55:09 -0700 | [diff] [blame] | 530 | static inline void ath_bus_cleanup(struct ath_common *common) |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 531 | { |
Luis R. Rodriguez | 5bb1279 | 2009-09-14 00:55:09 -0700 | [diff] [blame] | 532 | common->bus_ops->cleanup(common); |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 533 | } |
| 534 | |
| 535 | extern struct ieee80211_ops ath9k_ops; |
| 536 | |
| 537 | irqreturn_t ath_isr(int irq, void *dev); |
| 538 | void ath_cleanup(struct ath_softc *sc); |
Luis R. Rodriguez | 5bb1279 | 2009-09-14 00:55:09 -0700 | [diff] [blame] | 539 | int ath_init_device(u16 devid, struct ath_softc *sc, u16 subsysid, |
| 540 | const struct ath_bus_ops *bus_ops); |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 541 | void ath_detach(struct ath_softc *sc); |
| 542 | const char *ath_mac_bb_name(u32 mac_bb_version); |
| 543 | const char *ath_rf_name(u16 rf_version); |
Jouni Malinen | c52f33d | 2009-03-03 19:23:29 +0200 | [diff] [blame] | 544 | void ath_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw); |
Jouni Malinen | 0e2dedf | 2009-03-03 19:23:32 +0200 | [diff] [blame] | 545 | void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw, |
| 546 | struct ath9k_channel *ichan); |
| 547 | void ath_update_chainmask(struct ath_softc *sc, int is_ht); |
| 548 | int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw, |
| 549 | struct ath9k_channel *hchan); |
Luis R. Rodriguez | 68a8911 | 2009-11-02 14:35:42 -0800 | [diff] [blame] | 550 | |
| 551 | void ath_radio_enable(struct ath_softc *sc, struct ieee80211_hw *hw); |
| 552 | void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw); |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 553 | |
| 554 | #ifdef CONFIG_PCI |
| 555 | int ath_pci_init(void); |
| 556 | void ath_pci_exit(void); |
| 557 | #else |
| 558 | static inline int ath_pci_init(void) { return 0; }; |
| 559 | static inline void ath_pci_exit(void) {}; |
| 560 | #endif |
| 561 | |
| 562 | #ifdef CONFIG_ATHEROS_AR71XX |
| 563 | int ath_ahb_init(void); |
| 564 | void ath_ahb_exit(void); |
| 565 | #else |
| 566 | static inline int ath_ahb_init(void) { return 0; }; |
| 567 | static inline void ath_ahb_exit(void) {}; |
| 568 | #endif |
| 569 | |
Gabor Juhos | 0bc0798 | 2009-07-14 20:17:14 -0400 | [diff] [blame] | 570 | void ath9k_ps_wakeup(struct ath_softc *sc); |
| 571 | void ath9k_ps_restore(struct ath_softc *sc); |
Jouni Malinen | 8ca21f0 | 2009-03-03 19:23:27 +0200 | [diff] [blame] | 572 | |
| 573 | void ath9k_set_bssid_mask(struct ieee80211_hw *hw); |
Jouni Malinen | c52f33d | 2009-03-03 19:23:29 +0200 | [diff] [blame] | 574 | int ath9k_wiphy_add(struct ath_softc *sc); |
| 575 | int ath9k_wiphy_del(struct ath_wiphy *aphy); |
Jouni Malinen | f0ed85c | 2009-03-03 19:23:31 +0200 | [diff] [blame] | 576 | void ath9k_tx_status(struct ieee80211_hw *hw, struct sk_buff *skb); |
| 577 | int ath9k_wiphy_pause(struct ath_wiphy *aphy); |
| 578 | int ath9k_wiphy_unpause(struct ath_wiphy *aphy); |
Jouni Malinen | 0e2dedf | 2009-03-03 19:23:32 +0200 | [diff] [blame] | 579 | int ath9k_wiphy_select(struct ath_wiphy *aphy); |
Jouni Malinen | f98c3bd | 2009-03-03 19:23:39 +0200 | [diff] [blame] | 580 | void ath9k_wiphy_set_scheduler(struct ath_softc *sc, unsigned int msec_int); |
Jouni Malinen | 0e2dedf | 2009-03-03 19:23:32 +0200 | [diff] [blame] | 581 | void ath9k_wiphy_chan_work(struct work_struct *work); |
Jouni Malinen | 9580a22 | 2009-03-03 19:23:33 +0200 | [diff] [blame] | 582 | bool ath9k_wiphy_started(struct ath_softc *sc); |
Jouni Malinen | 18eb62f | 2009-03-03 19:23:35 +0200 | [diff] [blame] | 583 | void ath9k_wiphy_pause_all_forced(struct ath_softc *sc, |
| 584 | struct ath_wiphy *selected); |
Jouni Malinen | 8089cc4 | 2009-03-03 19:23:38 +0200 | [diff] [blame] | 585 | bool ath9k_wiphy_scanning(struct ath_softc *sc); |
Jouni Malinen | f98c3bd | 2009-03-03 19:23:39 +0200 | [diff] [blame] | 586 | void ath9k_wiphy_work(struct work_struct *work); |
Luis R. Rodriguez | 6483917 | 2009-07-14 20:22:53 -0400 | [diff] [blame] | 587 | bool ath9k_all_wiphys_idle(struct ath_softc *sc); |
Luis R. Rodriguez | 194b7c1 | 2009-10-29 10:41:15 -0700 | [diff] [blame] | 588 | void ath9k_set_wiphy_idle(struct ath_wiphy *aphy, bool idle); |
Jouni Malinen | 8ca21f0 | 2009-03-03 19:23:27 +0200 | [diff] [blame] | 589 | |
Luis R. Rodriguez | f52de03 | 2009-11-02 17:09:12 -0800 | [diff] [blame] | 590 | void ath_mac80211_stop_queue(struct ath_softc *sc, u16 skb_queue); |
| 591 | void ath_mac80211_start_queue(struct ath_softc *sc, u16 skb_queue); |
| 592 | |
Vasanthakumar Thiagarajan | 1773912 | 2009-08-26 21:08:50 +0530 | [diff] [blame] | 593 | int ath_tx_get_qnum(struct ath_softc *sc, int qtype, int haltype); |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 594 | #endif /* ATH9K_H */ |