blob: 082a3908256b120e2f314ff320197b8164c8bd11 [file] [log] [blame]
Russell Kinga09e64f2008-08-05 16:14:15 +01001/*
2 * arch/arm/plat-mxc/include/mach/uncompress.h
3 *
4 *
5 *
6 * Copyright (C) 1999 ARM Limited
7 * Copyright (C) Shane Nay (shane@minirl.com)
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22 */
23#ifndef __ASM_ARCH_MXC_UNCOMPRESS_H__
24#define __ASM_ARCH_MXC_UNCOMPRESS_H__
25
26#define __MXC_BOOT_UNCOMPRESS
27
28#include <mach/hardware.h>
Sascha Hauerd30c74a2009-06-04 13:29:57 +020029#include <asm/mach-types.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010030
Sascha Hauerd30c74a2009-06-04 13:29:57 +020031static unsigned long uart_base;
32
33#define UART(x) (*(volatile unsigned long *)(uart_base + (x)))
Russell Kinga09e64f2008-08-05 16:14:15 +010034
35#define USR2 0x98
36#define USR2_TXFE (1<<14)
37#define TXR 0x40
38#define UCR1 0x80
39#define UCR1_UARTEN 1
40
41/*
42 * The following code assumes the serial port has already been
43 * initialized by the bootloader. We search for the first enabled
44 * port in the most probable order. If you didn't setup a port in
45 * your bootloader then nothing will appear (which might be desired).
46 *
47 * This does not append a newline
48 */
49
50static void putc(int ch)
51{
Sascha Hauerd30c74a2009-06-04 13:29:57 +020052 if (!uart_base)
53 return;
54 if (!(UART(UCR1) & UCR1_UARTEN))
55 return;
Russell Kinga09e64f2008-08-05 16:14:15 +010056
57 while (!(UART(USR2) & USR2_TXFE))
58 barrier();
59
60 UART(TXR) = ch;
61}
62
63#define flush() do { } while (0)
64
Sascha Hauerd30c74a2009-06-04 13:29:57 +020065#define MX1_UART1_BASE_ADDR 0x00206000
Sascha Hauer8c25c362009-06-04 11:32:12 +020066#define MX25_UART1_BASE_ADDR 0x43f90000
Sascha Hauerd30c74a2009-06-04 13:29:57 +020067#define MX2X_UART1_BASE_ADDR 0x1000a000
68#define MX3X_UART1_BASE_ADDR 0x43F90000
Dmitriy Taychenachevfd6ac7b2009-07-31 20:29:22 +090069#define MX3X_UART2_BASE_ADDR 0x43F94000
Russell Kinga09e64f2008-08-05 16:14:15 +010070
Sascha Hauerd30c74a2009-06-04 13:29:57 +020071static __inline__ void __arch_decomp_setup(unsigned long arch_id)
72{
73 switch (arch_id) {
74 case MACH_TYPE_MX1ADS:
75 case MACH_TYPE_SCB9328:
76 uart_base = MX1_UART1_BASE_ADDR;
77 break;
Sascha Hauer635baf62009-06-04 11:32:46 +020078 case MACH_TYPE_MX25_3DS:
79 uart_base = MX25_UART1_BASE_ADDR;
80 break;
Sascha Hauerd30c74a2009-06-04 13:29:57 +020081 case MACH_TYPE_IMX27LITE:
82 case MACH_TYPE_MX27_3DS:
83 case MACH_TYPE_MX27ADS:
84 case MACH_TYPE_PCM038:
85 case MACH_TYPE_MX21ADS:
86 uart_base = MX2X_UART1_BASE_ADDR;
87 break;
88 case MACH_TYPE_MX31LITE:
89 case MACH_TYPE_ARMADILLO5X0:
90 case MACH_TYPE_MX31MOBOARD:
91 case MACH_TYPE_QONG:
92 case MACH_TYPE_MX31_3DS:
93 case MACH_TYPE_PCM037:
94 case MACH_TYPE_MX31ADS:
95 case MACH_TYPE_MX35_3DS:
96 case MACH_TYPE_PCM043:
97 uart_base = MX3X_UART1_BASE_ADDR;
98 break;
Dmitriy Taychenachevfd6ac7b2009-07-31 20:29:22 +090099 case MACH_TYPE_MAGX_ZN5:
100 uart_base = MX3X_UART2_BASE_ADDR;
101 break;
Sascha Hauerd30c74a2009-06-04 13:29:57 +0200102 default:
103 break;
104 }
105}
106
107#define arch_decomp_setup() __arch_decomp_setup(arch_id)
Russell Kinga09e64f2008-08-05 16:14:15 +0100108#define arch_decomp_wdog()
109
110#endif /* __ASM_ARCH_MXC_UNCOMPRESS_H__ */