blob: 760b164185c8e5cdec6282026e0212bd40c0fb0f [file] [log] [blame]
Siddartha Mohanadoss12109952012-11-20 14:57:51 -08001/* Copyright (c) 2012, The Linux Foundation. All rights reserved.
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#define pr_fmt(fmt) "%s: " fmt, __func__
14
15#include <linux/kernel.h>
16#include <linux/of.h>
17#include <linux/err.h>
18#include <linux/init.h>
19#include <linux/slab.h>
20#include <linux/delay.h>
21#include <linux/mutex.h>
22#include <linux/types.h>
23#include <linux/hwmon.h>
24#include <linux/module.h>
25#include <linux/debugfs.h>
26#include <linux/spmi.h>
27#include <linux/of_irq.h>
28#include <linux/wakelock.h>
29#include <linux/interrupt.h>
30#include <linux/completion.h>
31#include <linux/hwmon-sysfs.h>
32#include <linux/qpnp/qpnp-adc.h>
33#include <linux/platform_device.h>
34
35/* QPNP IADC register definition */
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -070036#define QPNP_IADC_REVISION1 0x0
37#define QPNP_IADC_REVISION2 0x1
38#define QPNP_IADC_REVISION3 0x2
39#define QPNP_IADC_REVISION4 0x3
40#define QPNP_IADC_PERPH_TYPE 0x4
41#define QPNP_IADC_PERH_SUBTYPE 0x5
42
43#define QPNP_IADC_SUPPORTED_REVISION2 1
44
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -070045#define QPNP_STATUS1 0x8
46#define QPNP_STATUS1_OP_MODE 4
47#define QPNP_STATUS1_MULTI_MEAS_EN BIT(3)
48#define QPNP_STATUS1_MEAS_INTERVAL_EN_STS BIT(2)
49#define QPNP_STATUS1_REQ_STS BIT(1)
50#define QPNP_STATUS1_EOC BIT(0)
51#define QPNP_STATUS2 0x9
52#define QPNP_STATUS2_CONV_SEQ_STATE_SHIFT 4
53#define QPNP_STATUS2_FIFO_NOT_EMPTY_FLAG BIT(1)
54#define QPNP_STATUS2_CONV_SEQ_TIMEOUT_STS BIT(0)
55#define QPNP_CONV_TIMEOUT_ERR 2
56
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -070057#define QPNP_IADC_MODE_CTL 0x40
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -070058#define QPNP_OP_MODE_SHIFT 4
59#define QPNP_USE_BMS_DATA BIT(4)
60#define QPNP_VADC_SYNCH_EN BIT(2)
61#define QPNP_OFFSET_RMV_EN BIT(1)
62#define QPNP_ADC_TRIM_EN BIT(0)
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -070063#define QPNP_IADC_EN_CTL1 0x46
64#define QPNP_IADC_ADC_EN BIT(7)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -070065#define QPNP_ADC_CH_SEL_CTL 0x48
66#define QPNP_ADC_DIG_PARAM 0x50
67#define QPNP_ADC_CLK_SEL_MASK 0x3
68#define QPNP_ADC_DEC_RATIO_SEL_MASK 0xc
69#define QPNP_ADC_DIG_DEC_RATIO_SEL_SHIFT 2
70
71#define QPNP_HW_SETTLE_DELAY 0x51
72#define QPNP_CONV_REQ 0x52
73#define QPNP_CONV_REQ_SET BIT(7)
74#define QPNP_CONV_SEQ_CTL 0x54
75#define QPNP_CONV_SEQ_HOLDOFF_SHIFT 4
76#define QPNP_CONV_SEQ_TRIG_CTL 0x55
77#define QPNP_FAST_AVG_CTL 0x5a
78
79#define QPNP_M0_LOW_THR_LSB 0x5c
80#define QPNP_M0_LOW_THR_MSB 0x5d
81#define QPNP_M0_HIGH_THR_LSB 0x5e
82#define QPNP_M0_HIGH_THR_MSB 0x5f
83#define QPNP_M1_LOW_THR_LSB 0x69
84#define QPNP_M1_LOW_THR_MSB 0x6a
85#define QPNP_M1_HIGH_THR_LSB 0x6b
86#define QPNP_M1_HIGH_THR_MSB 0x6c
87
88#define QPNP_DATA0 0x60
89#define QPNP_DATA1 0x61
90#define QPNP_CONV_TIMEOUT_ERR 2
91
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -070092#define QPNP_IADC_SEC_ACCESS 0xD0
93#define QPNP_IADC_SEC_ACCESS_DATA 0xA5
94#define QPNP_IADC_MSB_OFFSET 0xF2
95#define QPNP_IADC_LSB_OFFSET 0xF3
96#define QPNP_IADC_NOMINAL_RSENSE 0xF4
97#define QPNP_IADC_ATE_GAIN_CALIB_OFFSET 0xF5
98
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -070099#define QPNP_IADC_ADC_CH_SEL_CTL 0x48
100#define QPNP_IADC_ADC_CHX_SEL_SHIFT 3
101
102#define QPNP_IADC_ADC_DIG_PARAM 0x50
103#define QPNP_IADC_CLK_SEL_SHIFT 1
104#define QPNP_IADC_DEC_RATIO_SEL 3
105
106#define QPNP_IADC_CONV_REQUEST 0x52
107#define QPNP_IADC_CONV_REQ BIT(7)
108
109#define QPNP_IADC_DATA0 0x60
110#define QPNP_IADC_DATA1 0x61
111
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700112#define QPNP_ADC_CONV_TIME_MIN 8000
113#define QPNP_ADC_CONV_TIME_MAX 8200
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700114
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700115#define QPNP_ADC_GAIN_NV 17857
116#define QPNP_OFFSET_CALIBRATION_SHORT_CADC_LEADS_IDEAL 0
117#define QPNP_IADC_INTERNAL_RSENSE_N_OHMS_FACTOR 10000000
118#define QPNP_IADC_NANO_VOLTS_FACTOR 1000000000
119#define QPNP_IADC_CALIB_SECONDS 300000
120#define QPNP_IADC_RSENSE_LSB_N_OHMS_PER_BIT 15625
121#define QPNP_IADC_DIE_TEMP_CALIB_OFFSET 5000
122
123#define QPNP_RAW_CODE_16_BIT_MSB_MASK 0xff00
124#define QPNP_RAW_CODE_16_BIT_LSB_MASK 0xff
125#define QPNP_BIT_SHIFT_8 8
126#define QPNP_RSENSE_MSB_SIGN_CHECK 0x80
Siddartha Mohanadoss1a0d2032012-11-01 11:22:29 -0700127#define QPNP_ADC_COMPLETION_TIMEOUT HZ
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700128
129struct qpnp_iadc_drv {
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700130 struct qpnp_adc_drv *adc;
131 int32_t rsense;
132 struct device *iadc_hwmon;
133 bool iadc_init_calib;
134 bool iadc_initialized;
135 int64_t die_temp_calib_offset;
136 struct delayed_work iadc_work;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700137 struct sensor_device_attribute sens_attr[0];
138};
139
140struct qpnp_iadc_drv *qpnp_iadc;
141
142static int32_t qpnp_iadc_read_reg(uint32_t reg, u8 *data)
143{
144 struct qpnp_iadc_drv *iadc = qpnp_iadc;
145 int rc;
146
147 rc = spmi_ext_register_readl(iadc->adc->spmi->ctrl, iadc->adc->slave,
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700148 (iadc->adc->offset + reg), data, 1);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700149 if (rc < 0) {
150 pr_err("qpnp iadc read reg %d failed with %d\n", reg, rc);
151 return rc;
152 }
153
154 return 0;
155}
156
157static int32_t qpnp_iadc_write_reg(uint32_t reg, u8 data)
158{
159 struct qpnp_iadc_drv *iadc = qpnp_iadc;
160 int rc;
161 u8 *buf;
162
163 buf = &data;
164 rc = spmi_ext_register_writel(iadc->adc->spmi->ctrl, iadc->adc->slave,
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700165 (iadc->adc->offset + reg), buf, 1);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700166 if (rc < 0) {
167 pr_err("qpnp iadc write reg %d failed with %d\n", reg, rc);
168 return rc;
169 }
170
171 return 0;
172}
173
Siddartha Mohanadosse2363592012-12-14 18:59:01 -0800174static void trigger_iadc_completion(struct work_struct *work)
175{
176 struct qpnp_iadc_drv *iadc = qpnp_iadc;
177
178 complete(&iadc->adc->adc_rslt_completion);
179
180 return;
181}
182DECLARE_WORK(trigger_iadc_completion_work, trigger_iadc_completion);
183
184static irqreturn_t qpnp_iadc_isr(int irq, void *dev_id)
185{
186 schedule_work(&trigger_iadc_completion_work);
187
188 return IRQ_HANDLED;
189}
190
191static int32_t qpnp_iadc_enable(bool state)
192{
193 int rc = 0;
194 u8 data = 0;
195
196 data = QPNP_IADC_ADC_EN;
197 if (state) {
198 rc = qpnp_iadc_write_reg(QPNP_IADC_EN_CTL1,
199 data);
200 if (rc < 0) {
201 pr_err("IADC enable failed\n");
202 return rc;
203 }
204 } else {
205 rc = qpnp_iadc_write_reg(QPNP_IADC_EN_CTL1,
206 (~data & QPNP_IADC_ADC_EN));
207 if (rc < 0) {
208 pr_err("IADC disable failed\n");
209 return rc;
210 }
211 }
212
213 return 0;
214}
215
Siddartha Mohanadossd3a3c952012-12-10 16:55:19 -0800216static int32_t qpnp_iadc_status_debug(void)
217{
218 int rc = 0;
219 u8 mode = 0, status1 = 0, chan = 0, dig = 0, en = 0;
220
221 rc = qpnp_iadc_read_reg(QPNP_IADC_MODE_CTL, &mode);
222 if (rc < 0) {
223 pr_err("mode ctl register read failed with %d\n", rc);
224 return rc;
225 }
226
227 rc = qpnp_iadc_read_reg(QPNP_ADC_DIG_PARAM, &dig);
228 if (rc < 0) {
229 pr_err("digital param read failed with %d\n", rc);
230 return rc;
231 }
232
233 rc = qpnp_iadc_read_reg(QPNP_IADC_ADC_CH_SEL_CTL, &chan);
234 if (rc < 0) {
235 pr_err("channel read failed with %d\n", rc);
236 return rc;
237 }
238
239 rc = qpnp_iadc_read_reg(QPNP_STATUS1, &status1);
240 if (rc < 0) {
241 pr_err("status1 read failed with %d\n", rc);
242 return rc;
243 }
244
245 rc = qpnp_iadc_read_reg(QPNP_IADC_EN_CTL1, &en);
246 if (rc < 0) {
247 pr_err("en read failed with %d\n", rc);
248 return rc;
249 }
250
251 pr_err("EOC not set with status:%x, dig:%x, ch:%x, mode:%x, en:%x\n",
252 status1, dig, chan, mode, en);
253
Siddartha Mohanadosse2363592012-12-14 18:59:01 -0800254 rc = qpnp_iadc_enable(false);
255 if (rc < 0) {
256 pr_err("IADC disable failed with %d\n", rc);
257 return rc;
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700258 }
259
260 return 0;
261}
262
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700263static int32_t qpnp_iadc_read_conversion_result(uint16_t *data)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700264{
265 uint8_t rslt_lsb, rslt_msb;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700266 uint16_t rslt;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700267 int32_t rc;
268
269 rc = qpnp_iadc_read_reg(QPNP_IADC_DATA0, &rslt_lsb);
270 if (rc < 0) {
271 pr_err("qpnp adc result read failed with %d\n", rc);
272 return rc;
273 }
274
275 rc = qpnp_iadc_read_reg(QPNP_IADC_DATA1, &rslt_msb);
276 if (rc < 0) {
277 pr_err("qpnp adc result read failed with %d\n", rc);
278 return rc;
279 }
280
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700281 rslt = (rslt_msb << 8) | rslt_lsb;
282 *data = rslt;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700283
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700284 rc = qpnp_iadc_enable(false);
285 if (rc)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700286 return rc;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700287
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700288 return 0;
289}
290
291static int32_t qpnp_iadc_configure(enum qpnp_iadc_channels channel,
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700292 uint16_t *raw_code)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700293{
294 struct qpnp_iadc_drv *iadc = qpnp_iadc;
295 u8 qpnp_iadc_mode_reg = 0, qpnp_iadc_ch_sel_reg = 0;
296 u8 qpnp_iadc_conv_req = 0, qpnp_iadc_dig_param_reg = 0;
297 int32_t rc = 0;
298
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700299 qpnp_iadc_ch_sel_reg = channel;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700300
301 qpnp_iadc_dig_param_reg |= iadc->adc->amux_prop->decimation <<
302 QPNP_IADC_DEC_RATIO_SEL;
Siddartha Mohanadoss429b4492012-12-11 13:29:58 -0800303 qpnp_iadc_mode_reg |= QPNP_ADC_TRIM_EN;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700304 qpnp_iadc_conv_req = QPNP_IADC_CONV_REQ;
305
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700306 rc = qpnp_iadc_write_reg(QPNP_IADC_MODE_CTL, qpnp_iadc_mode_reg);
307 if (rc) {
308 pr_err("qpnp adc read adc failed with %d\n", rc);
309 return rc;
310 }
311
312 rc = qpnp_iadc_write_reg(QPNP_IADC_ADC_CH_SEL_CTL,
313 qpnp_iadc_ch_sel_reg);
314 if (rc) {
315 pr_err("qpnp adc read adc failed with %d\n", rc);
316 return rc;
317 }
318
319 rc = qpnp_iadc_write_reg(QPNP_ADC_DIG_PARAM,
320 qpnp_iadc_dig_param_reg);
321 if (rc) {
322 pr_err("qpnp adc read adc failed with %d\n", rc);
323 return rc;
324 }
325
326 rc = qpnp_iadc_write_reg(QPNP_HW_SETTLE_DELAY,
327 iadc->adc->amux_prop->hw_settle_time);
328 if (rc < 0) {
329 pr_err("qpnp adc configure error for hw settling time setup\n");
330 return rc;
331 }
332
333 rc = qpnp_iadc_write_reg(QPNP_FAST_AVG_CTL,
334 iadc->adc->amux_prop->fast_avg_setup);
335 if (rc < 0) {
336 pr_err("qpnp adc fast averaging configure error\n");
337 return rc;
338 }
339
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700340 rc = qpnp_iadc_enable(true);
341 if (rc)
342 return rc;
343
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700344 rc = qpnp_iadc_write_reg(QPNP_CONV_REQ, qpnp_iadc_conv_req);
345 if (rc) {
346 pr_err("qpnp adc read adc failed with %d\n", rc);
347 return rc;
348 }
349
Siddartha Mohanadoss1a0d2032012-11-01 11:22:29 -0700350 rc = wait_for_completion_timeout(&iadc->adc->adc_rslt_completion,
351 QPNP_ADC_COMPLETION_TIMEOUT);
352 if (!rc) {
353 u8 status1 = 0;
354 rc = qpnp_iadc_read_reg(QPNP_STATUS1, &status1);
355 if (rc < 0)
356 return rc;
357 status1 &= (QPNP_STATUS1_REQ_STS | QPNP_STATUS1_EOC);
358 if (status1 == QPNP_STATUS1_EOC)
359 pr_debug("End of conversion status set\n");
360 else {
Siddartha Mohanadossd3a3c952012-12-10 16:55:19 -0800361 rc = qpnp_iadc_status_debug();
362 if (rc < 0) {
363 pr_err("status1 read failed with %d\n", rc);
364 return rc;
365 }
Siddartha Mohanadoss1a0d2032012-11-01 11:22:29 -0700366 return -EINVAL;
367 }
368 }
369
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700370 rc = qpnp_iadc_read_conversion_result(raw_code);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700371 if (rc) {
372 pr_err("qpnp adc read adc failed with %d\n", rc);
373 return rc;
374 }
375
376 return 0;
377}
378
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700379static int32_t qpnp_convert_raw_offset_voltage(void)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700380{
381 struct qpnp_iadc_drv *iadc = qpnp_iadc;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700382 uint32_t num = 0;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700383
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700384 num = iadc->adc->calib.offset_raw - iadc->adc->calib.offset_raw;
385
386 iadc->adc->calib.offset_uv = (num * QPNP_ADC_GAIN_NV)/
387 (iadc->adc->calib.gain_raw - iadc->adc->calib.offset_raw);
388
389 num = iadc->adc->calib.gain_raw - iadc->adc->calib.offset_raw;
390
391 iadc->adc->calib.gain_uv = (num * QPNP_ADC_GAIN_NV)/
392 (iadc->adc->calib.gain_raw - iadc->adc->calib.offset_raw);
393
394 return 0;
395}
396
397static int32_t qpnp_iadc_calibrate_for_trim(void)
398{
399 struct qpnp_iadc_drv *iadc = qpnp_iadc;
400 uint8_t rslt_lsb, rslt_msb;
401 int32_t rc = 0;
402 uint16_t raw_data;
403
404 rc = qpnp_iadc_configure(GAIN_CALIBRATION_17P857MV, &raw_data);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700405 if (rc < 0) {
406 pr_err("qpnp adc result read failed with %d\n", rc);
407 goto fail;
408 }
409
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700410 iadc->adc->calib.gain_raw = raw_data;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700411
412 rc = qpnp_iadc_configure(OFFSET_CALIBRATION_SHORT_CADC_LEADS,
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700413 &raw_data);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700414 if (rc < 0) {
415 pr_err("qpnp adc result read failed with %d\n", rc);
416 goto fail;
417 }
418
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700419 iadc->adc->calib.offset_raw = raw_data;
420 if (rc < 0) {
421 pr_err("qpnp adc offset/gain calculation failed\n");
422 goto fail;
423 }
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700424
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700425 rc = qpnp_convert_raw_offset_voltage();
426
427 rslt_msb = (raw_data & QPNP_RAW_CODE_16_BIT_MSB_MASK) >>
428 QPNP_BIT_SHIFT_8;
429 rslt_lsb = raw_data & QPNP_RAW_CODE_16_BIT_LSB_MASK;
430
431 rc = qpnp_iadc_write_reg(QPNP_IADC_SEC_ACCESS,
432 QPNP_IADC_SEC_ACCESS_DATA);
433 if (rc < 0) {
434 pr_err("qpnp iadc configure error for sec access\n");
435 goto fail;
436 }
437
438 rc = qpnp_iadc_write_reg(QPNP_IADC_MSB_OFFSET,
439 rslt_msb);
440 if (rc < 0) {
441 pr_err("qpnp iadc configure error for MSB write\n");
442 goto fail;
443 }
444
445 rc = qpnp_iadc_write_reg(QPNP_IADC_SEC_ACCESS,
446 QPNP_IADC_SEC_ACCESS_DATA);
447 if (rc < 0) {
448 pr_err("qpnp iadc configure error for sec access\n");
449 goto fail;
450 }
451
452 rc = qpnp_iadc_write_reg(QPNP_IADC_LSB_OFFSET,
453 rslt_lsb);
454 if (rc < 0) {
455 pr_err("qpnp iadc configure error for LSB write\n");
456 goto fail;
457 }
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700458fail:
459 return rc;
460}
461
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700462static void qpnp_iadc_work(struct work_struct *work)
463{
464 struct qpnp_iadc_drv *iadc = qpnp_iadc;
465 int rc = 0;
466
467 mutex_lock(&iadc->adc->adc_lock);
468
469 rc = qpnp_iadc_calibrate_for_trim();
470 if (rc)
471 pr_err("periodic IADC calibration failed\n");
472
473 mutex_unlock(&iadc->adc->adc_lock);
474
475 schedule_delayed_work(&iadc->iadc_work,
476 round_jiffies_relative(msecs_to_jiffies
477 (QPNP_IADC_CALIB_SECONDS)));
478
479 return;
480}
481
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700482static int32_t qpnp_iadc_version_check(void)
483{
484 uint8_t revision;
485 int rc;
486
487 rc = qpnp_iadc_read_reg(QPNP_IADC_REVISION2, &revision);
488 if (rc < 0) {
489 pr_err("qpnp adc result read failed with %d\n", rc);
490 return rc;
491 }
492
493 if (revision < QPNP_IADC_SUPPORTED_REVISION2) {
494 pr_err("IADC Version not supported\n");
495 return -EINVAL;
496 }
497
498 return 0;
499}
500
501int32_t qpnp_iadc_is_ready(void)
502{
503 struct qpnp_iadc_drv *iadc = qpnp_iadc;
504
505 if (!iadc || !iadc->iadc_initialized)
506 return -EPROBE_DEFER;
507 else
508 return 0;
509}
510EXPORT_SYMBOL(qpnp_iadc_is_ready);
511
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700512int32_t qpnp_iadc_get_rsense(int32_t *rsense)
513{
514 uint8_t rslt_rsense;
515 int32_t rc, sign_bit = 0;
516
517 rc = qpnp_iadc_read_reg(QPNP_IADC_NOMINAL_RSENSE, &rslt_rsense);
518 if (rc < 0) {
519 pr_err("qpnp adc rsense read failed with %d\n", rc);
520 return rc;
521 }
522
523 if (rslt_rsense & QPNP_RSENSE_MSB_SIGN_CHECK)
524 sign_bit = 1;
525
526 rslt_rsense &= ~QPNP_RSENSE_MSB_SIGN_CHECK;
527
528 if (sign_bit)
529 *rsense = QPNP_IADC_INTERNAL_RSENSE_N_OHMS_FACTOR -
530 (rslt_rsense * QPNP_IADC_RSENSE_LSB_N_OHMS_PER_BIT);
531 else
532 *rsense = QPNP_IADC_INTERNAL_RSENSE_N_OHMS_FACTOR +
533 (rslt_rsense * QPNP_IADC_RSENSE_LSB_N_OHMS_PER_BIT);
534
535 return rc;
536}
537
538int32_t qpnp_check_pmic_temp(void)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700539{
540 struct qpnp_iadc_drv *iadc = qpnp_iadc;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700541 struct qpnp_vadc_result result_pmic_therm;
542 int rc;
543
544 rc = qpnp_vadc_read(DIE_TEMP, &result_pmic_therm);
545 if (rc < 0)
546 return rc;
547
548 if (((uint64_t) (result_pmic_therm.physical -
549 iadc->die_temp_calib_offset))
550 > QPNP_IADC_DIE_TEMP_CALIB_OFFSET) {
551 mutex_lock(&iadc->adc->adc_lock);
552
553 rc = qpnp_iadc_calibrate_for_trim();
554 if (rc)
555 pr_err("periodic IADC calibration failed\n");
556
557 mutex_unlock(&iadc->adc->adc_lock);
558 }
559
560 return 0;
561}
562
563int32_t qpnp_iadc_read(enum qpnp_iadc_channels channel,
564 struct qpnp_iadc_result *result)
565{
566 struct qpnp_iadc_drv *iadc = qpnp_iadc;
567 int32_t rc, rsense_n_ohms, sign = 0, num;
568 int64_t result_current;
569 uint16_t raw_data;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700570
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700571 if (!iadc || !iadc->iadc_initialized)
572 return -EPROBE_DEFER;
573
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700574 rc = qpnp_check_pmic_temp();
575 if (rc) {
576 pr_err("Error checking pmic therm temp\n");
577 return rc;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700578 }
579
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700580 mutex_lock(&iadc->adc->adc_lock);
581
582 rc = qpnp_iadc_configure(channel, &raw_data);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700583 if (rc < 0) {
584 pr_err("qpnp adc result read failed with %d\n", rc);
585 goto fail;
586 }
587
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700588 rc = qpnp_iadc_get_rsense(&rsense_n_ohms);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700589
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700590 num = raw_data - iadc->adc->calib.offset_raw;
591 if (num < 0) {
592 sign = 1;
593 num = -num;
594 }
595
596 result->result_uv = (num * QPNP_ADC_GAIN_NV)/
597 (iadc->adc->calib.gain_raw - iadc->adc->calib.offset_raw);
598 result_current = result->result_uv;
599 result_current *= QPNP_IADC_NANO_VOLTS_FACTOR;
600 do_div(result_current, rsense_n_ohms);
601
602 if (sign) {
603 result->result_uv = -result->result_uv;
604 result_current = -result_current;
605 }
606
607 result->result_ua = (int32_t) result_current;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700608fail:
609 mutex_unlock(&iadc->adc->adc_lock);
610
611 return rc;
612}
613EXPORT_SYMBOL(qpnp_iadc_read);
614
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700615int32_t qpnp_iadc_get_gain_and_offset(struct qpnp_iadc_calib *result)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700616{
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700617 struct qpnp_iadc_drv *iadc = qpnp_iadc;
618 int rc;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700619
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700620 if (!iadc || !iadc->iadc_initialized)
621 return -EPROBE_DEFER;
622
623 rc = qpnp_check_pmic_temp();
624 if (rc) {
625 pr_err("Error checking pmic therm temp\n");
626 return rc;
627 }
628
629 mutex_lock(&iadc->adc->adc_lock);
630 result->gain_raw = iadc->adc->calib.gain_raw;
631 result->ideal_gain_nv = QPNP_ADC_GAIN_NV;
632 result->gain_uv = iadc->adc->calib.gain_uv;
633 result->offset_raw = iadc->adc->calib.offset_raw;
634 result->ideal_offset_uv =
635 QPNP_OFFSET_CALIBRATION_SHORT_CADC_LEADS_IDEAL;
636 result->offset_uv = iadc->adc->calib.offset_uv;
637 mutex_unlock(&iadc->adc->adc_lock);
638
639 return 0;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700640}
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700641EXPORT_SYMBOL(qpnp_iadc_get_gain_and_offset);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700642
643static ssize_t qpnp_iadc_show(struct device *dev,
644 struct device_attribute *devattr, char *buf)
645{
646 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700647 struct qpnp_iadc_result result;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700648 int rc = -1;
649
650 rc = qpnp_iadc_read(attr->index, &result);
651
652 if (rc)
653 return 0;
654
655 return snprintf(buf, QPNP_ADC_HWMON_NAME_LENGTH,
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700656 "Result:%d\n", result.result_ua);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700657}
658
659static struct sensor_device_attribute qpnp_adc_attr =
660 SENSOR_ATTR(NULL, S_IRUGO, qpnp_iadc_show, NULL, 0);
661
662static int32_t qpnp_iadc_init_hwmon(struct spmi_device *spmi)
663{
664 struct qpnp_iadc_drv *iadc = qpnp_iadc;
665 struct device_node *child;
666 struct device_node *node = spmi->dev.of_node;
667 int rc = 0, i = 0, channel;
668
669 for_each_child_of_node(node, child) {
670 channel = iadc->adc->adc_channels[i].channel_num;
671 qpnp_adc_attr.index = iadc->adc->adc_channels[i].channel_num;
672 qpnp_adc_attr.dev_attr.attr.name =
673 iadc->adc->adc_channels[i].name;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700674 memcpy(&iadc->sens_attr[i], &qpnp_adc_attr,
675 sizeof(qpnp_adc_attr));
Stephen Boyd8a5c4e42012-10-30 11:07:22 -0700676 sysfs_attr_init(&iadc->sens_attr[i].dev_attr.attr);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700677 rc = device_create_file(&spmi->dev,
678 &iadc->sens_attr[i].dev_attr);
679 if (rc) {
680 dev_err(&spmi->dev,
681 "device_create_file failed for dev %s\n",
682 iadc->adc->adc_channels[i].name);
683 goto hwmon_err_sens;
684 }
685 i++;
686 }
687
688 return 0;
689hwmon_err_sens:
690 pr_err("Init HWMON failed for qpnp_iadc with %d\n", rc);
691 return rc;
692}
693
694static int __devinit qpnp_iadc_probe(struct spmi_device *spmi)
695{
696 struct qpnp_iadc_drv *iadc;
697 struct qpnp_adc_drv *adc_qpnp;
698 struct device_node *node = spmi->dev.of_node;
699 struct device_node *child;
700 int rc, count_adc_channel_list = 0;
701
702 if (!node)
703 return -EINVAL;
704
705 if (qpnp_iadc) {
706 pr_err("IADC already in use\n");
707 return -EBUSY;
708 }
709
710 for_each_child_of_node(node, child)
711 count_adc_channel_list++;
712
713 if (!count_adc_channel_list) {
714 pr_err("No channel listing\n");
715 return -EINVAL;
716 }
717
718 iadc = devm_kzalloc(&spmi->dev, sizeof(struct qpnp_iadc_drv) +
719 (sizeof(struct sensor_device_attribute) *
720 count_adc_channel_list), GFP_KERNEL);
721 if (!iadc) {
722 dev_err(&spmi->dev, "Unable to allocate memory\n");
723 return -ENOMEM;
724 }
725
726 adc_qpnp = devm_kzalloc(&spmi->dev, sizeof(struct qpnp_adc_drv),
727 GFP_KERNEL);
728 if (!adc_qpnp) {
729 dev_err(&spmi->dev, "Unable to allocate memory\n");
730 return -ENOMEM;
731 }
732
733 iadc->adc = adc_qpnp;
734
735 rc = qpnp_adc_get_devicetree_data(spmi, iadc->adc);
736 if (rc) {
737 dev_err(&spmi->dev, "failed to read device tree\n");
738 return rc;
739 }
740
741 rc = of_property_read_u32(node, "qcom,rsense",
742 &iadc->rsense);
743 if (rc) {
744 pr_err("Invalid rsens reference property\n");
745 return -EINVAL;
746 }
747
Siddartha Mohanadoss12109952012-11-20 14:57:51 -0800748 rc = devm_request_irq(&spmi->dev, iadc->adc->adc_irq_eoc,
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700749 qpnp_iadc_isr,
750 IRQF_TRIGGER_RISING, "qpnp_iadc_interrupt", iadc);
751 if (rc) {
752 dev_err(&spmi->dev, "failed to request adc irq\n");
753 return rc;
754 } else
Siddartha Mohanadoss12109952012-11-20 14:57:51 -0800755 enable_irq_wake(iadc->adc->adc_irq_eoc);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700756
757 iadc->iadc_init_calib = false;
758 dev_set_drvdata(&spmi->dev, iadc);
759 qpnp_iadc = iadc;
760
761 rc = qpnp_iadc_init_hwmon(spmi);
762 if (rc) {
763 dev_err(&spmi->dev, "failed to initialize qpnp hwmon adc\n");
764 return rc;
765 }
766 iadc->iadc_hwmon = hwmon_device_register(&iadc->adc->spmi->dev);
767
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700768 rc = qpnp_iadc_version_check();
769 if (rc) {
770 dev_err(&spmi->dev, "IADC version not supported\n");
771 return rc;
772 }
773
774 rc = qpnp_iadc_calibrate_for_trim();
775 if (rc) {
776 dev_err(&spmi->dev, "failed to calibrate for USR trim\n");
777 return rc;
778 }
779 iadc->iadc_init_calib = true;
780 INIT_DELAYED_WORK(&iadc->iadc_work, qpnp_iadc_work);
781 schedule_delayed_work(&iadc->iadc_work,
782 round_jiffies_relative(msecs_to_jiffies
783 (QPNP_IADC_CALIB_SECONDS)));
784 iadc->iadc_initialized = true;
785
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700786 return 0;
787}
788
789static int __devexit qpnp_iadc_remove(struct spmi_device *spmi)
790{
791 struct qpnp_iadc_drv *iadc = dev_get_drvdata(&spmi->dev);
792 struct device_node *node = spmi->dev.of_node;
793 struct device_node *child;
794 int i = 0;
795
796 for_each_child_of_node(node, child) {
797 device_remove_file(&spmi->dev,
798 &iadc->sens_attr[i].dev_attr);
799 i++;
800 }
801 dev_set_drvdata(&spmi->dev, NULL);
802
803 return 0;
804}
805
806static const struct of_device_id qpnp_iadc_match_table[] = {
807 { .compatible = "qcom,qpnp-iadc",
808 },
809 {}
810};
811
812static struct spmi_driver qpnp_iadc_driver = {
813 .driver = {
814 .name = "qcom,qpnp-iadc",
815 .of_match_table = qpnp_iadc_match_table,
816 },
817 .probe = qpnp_iadc_probe,
818 .remove = qpnp_iadc_remove,
819};
820
821static int __init qpnp_iadc_init(void)
822{
823 return spmi_driver_register(&qpnp_iadc_driver);
824}
825module_init(qpnp_iadc_init);
826
827static void __exit qpnp_iadc_exit(void)
828{
829 spmi_driver_unregister(&qpnp_iadc_driver);
830}
831module_exit(qpnp_iadc_exit);
832
833MODULE_DESCRIPTION("QPNP PMIC current ADC driver");
834MODULE_LICENSE("GPL v2");