blob: d4dc1cbe00aa039f25efc5059db0e64fa21e482b [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
18#include <asm/unaligned.h>
19
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070020#include "hw.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070021#include "rc.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070022#include "initvals.h"
23
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080024#define ATH9K_CLOCK_RATE_CCK 22
25#define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
26#define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070027
Sujithcbe61d82009-02-09 13:27:12 +053028static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -070029static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan);
Sujithcbe61d82009-02-09 13:27:12 +053030static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +053031 struct ar5416_eeprom_def *pEepData,
Sujithf1dc5602008-10-29 10:16:30 +053032 u32 reg, u32 value);
Sujithcbe61d82009-02-09 13:27:12 +053033static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
34static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070035
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040036MODULE_AUTHOR("Atheros Communications");
37MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
38MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
39MODULE_LICENSE("Dual BSD/GPL");
40
41static int __init ath9k_init(void)
42{
43 return 0;
44}
45module_init(ath9k_init);
46
47static void __exit ath9k_exit(void)
48{
49 return;
50}
51module_exit(ath9k_exit);
52
Sujithf1dc5602008-10-29 10:16:30 +053053/********************/
54/* Helper Functions */
55/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070056
Sujithcbe61d82009-02-09 13:27:12 +053057static u32 ath9k_hw_mac_usec(struct ath_hw *ah, u32 clks)
Sujithf1dc5602008-10-29 10:16:30 +053058{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070059 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053060
Sujith2660b812009-02-09 13:27:26 +053061 if (!ah->curchan) /* should really check for CCK instead */
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080062 return clks / ATH9K_CLOCK_RATE_CCK;
63 if (conf->channel->band == IEEE80211_BAND_2GHZ)
64 return clks / ATH9K_CLOCK_RATE_2GHZ_OFDM;
Sujithcbe61d82009-02-09 13:27:12 +053065
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080066 return clks / ATH9K_CLOCK_RATE_5GHZ_OFDM;
Sujithf1dc5602008-10-29 10:16:30 +053067}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070068
Sujithcbe61d82009-02-09 13:27:12 +053069static u32 ath9k_hw_mac_to_usec(struct ath_hw *ah, u32 clks)
Sujithf1dc5602008-10-29 10:16:30 +053070{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070071 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053072
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080073 if (conf_is_ht40(conf))
Sujithf1dc5602008-10-29 10:16:30 +053074 return ath9k_hw_mac_usec(ah, clks) / 2;
75 else
76 return ath9k_hw_mac_usec(ah, clks);
77}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070078
Sujithcbe61d82009-02-09 13:27:12 +053079static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053080{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070081 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053082
Sujith2660b812009-02-09 13:27:26 +053083 if (!ah->curchan) /* should really check for CCK instead */
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080084 return usecs *ATH9K_CLOCK_RATE_CCK;
85 if (conf->channel->band == IEEE80211_BAND_2GHZ)
86 return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
87 return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
Sujithf1dc5602008-10-29 10:16:30 +053088}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070089
Sujithcbe61d82009-02-09 13:27:12 +053090static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053091{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070092 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053093
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080094 if (conf_is_ht40(conf))
Sujithf1dc5602008-10-29 10:16:30 +053095 return ath9k_hw_mac_clks(ah, usecs) * 2;
96 else
97 return ath9k_hw_mac_clks(ah, usecs);
98}
99
Sujith0caa7b12009-02-16 13:23:20 +0530100bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700101{
102 int i;
103
Sujith0caa7b12009-02-16 13:23:20 +0530104 BUG_ON(timeout < AH_TIME_QUANTUM);
105
106 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700107 if ((REG_READ(ah, reg) & mask) == val)
108 return true;
109
110 udelay(AH_TIME_QUANTUM);
111 }
Sujith04bd4632008-11-28 22:18:05 +0530112
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700113 ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
114 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
115 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530116
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700117 return false;
118}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400119EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700120
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700121u32 ath9k_hw_reverse_bits(u32 val, u32 n)
122{
123 u32 retval;
124 int i;
125
126 for (i = 0, retval = 0; i < n; i++) {
127 retval = (retval << 1) | (val & 1);
128 val >>= 1;
129 }
130 return retval;
131}
132
Sujithcbe61d82009-02-09 13:27:12 +0530133bool ath9k_get_channel_edges(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530134 u16 flags, u16 *low,
135 u16 *high)
136{
Sujith2660b812009-02-09 13:27:26 +0530137 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujithf1dc5602008-10-29 10:16:30 +0530138
139 if (flags & CHANNEL_5GHZ) {
140 *low = pCap->low_5ghz_chan;
141 *high = pCap->high_5ghz_chan;
142 return true;
143 }
144 if ((flags & CHANNEL_2GHZ)) {
145 *low = pCap->low_2ghz_chan;
146 *high = pCap->high_2ghz_chan;
147 return true;
148 }
149 return false;
150}
151
Sujithcbe61d82009-02-09 13:27:12 +0530152u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400153 const struct ath_rate_table *rates,
Sujithf1dc5602008-10-29 10:16:30 +0530154 u32 frameLen, u16 rateix,
155 bool shortPreamble)
156{
157 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
158 u32 kbps;
159
Sujithe63835b2008-11-18 09:07:53 +0530160 kbps = rates->info[rateix].ratekbps;
Sujithf1dc5602008-10-29 10:16:30 +0530161
162 if (kbps == 0)
163 return 0;
164
165 switch (rates->info[rateix].phy) {
Sujith46d14a52008-11-18 09:08:13 +0530166 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530167 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Sujithe63835b2008-11-18 09:07:53 +0530168 if (shortPreamble && rates->info[rateix].short_preamble)
Sujithf1dc5602008-10-29 10:16:30 +0530169 phyTime >>= 1;
170 numBits = frameLen << 3;
171 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
172 break;
Sujith46d14a52008-11-18 09:08:13 +0530173 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530174 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530175 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
176 numBits = OFDM_PLCP_BITS + (frameLen << 3);
177 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
178 txTime = OFDM_SIFS_TIME_QUARTER
179 + OFDM_PREAMBLE_TIME_QUARTER
180 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530181 } else if (ah->curchan &&
182 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530183 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
184 numBits = OFDM_PLCP_BITS + (frameLen << 3);
185 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
186 txTime = OFDM_SIFS_TIME_HALF +
187 OFDM_PREAMBLE_TIME_HALF
188 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
189 } else {
190 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
191 numBits = OFDM_PLCP_BITS + (frameLen << 3);
192 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
193 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
194 + (numSymbols * OFDM_SYMBOL_TIME);
195 }
196 break;
197 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700198 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
199 "Unknown phy %u (rate ix %u)\n",
200 rates->info[rateix].phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530201 txTime = 0;
202 break;
203 }
204
205 return txTime;
206}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400207EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530208
Sujithcbe61d82009-02-09 13:27:12 +0530209void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530210 struct ath9k_channel *chan,
211 struct chan_centers *centers)
212{
213 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530214
215 if (!IS_CHAN_HT40(chan)) {
216 centers->ctl_center = centers->ext_center =
217 centers->synth_center = chan->channel;
218 return;
219 }
220
221 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
222 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
223 centers->synth_center =
224 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
225 extoff = 1;
226 } else {
227 centers->synth_center =
228 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
229 extoff = -1;
230 }
231
232 centers->ctl_center =
233 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700234 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530235 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700236 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530237}
238
239/******************/
240/* Chip Revisions */
241/******************/
242
Sujithcbe61d82009-02-09 13:27:12 +0530243static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530244{
245 u32 val;
246
247 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
248
249 if (val == 0xFF) {
250 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530251 ah->hw_version.macVersion =
252 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
253 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Sujith2660b812009-02-09 13:27:26 +0530254 ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530255 } else {
256 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530257 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530258
Sujithd535a422009-02-09 13:27:06 +0530259 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530260
Sujithd535a422009-02-09 13:27:06 +0530261 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530262 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530263 }
264}
265
Sujithcbe61d82009-02-09 13:27:12 +0530266static int ath9k_hw_get_radiorev(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530267{
268 u32 val;
269 int i;
270
271 REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
272
273 for (i = 0; i < 8; i++)
274 REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
275 val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
276 val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
277
278 return ath9k_hw_reverse_bits(val, 8);
279}
280
281/************************************/
282/* HW Attach, Detach, Init Routines */
283/************************************/
284
Sujithcbe61d82009-02-09 13:27:12 +0530285static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530286{
Sujithfeed0292009-01-29 11:37:35 +0530287 if (AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530288 return;
289
290 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
291 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
292 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
293 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
294 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
295 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
296 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
297 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
298 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
299
300 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
301}
302
Sujithcbe61d82009-02-09 13:27:12 +0530303static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530304{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700305 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530306 u32 regAddr[2] = { AR_STA_ID0, AR_PHY_BASE + (8 << 2) };
307 u32 regHold[2];
308 u32 patternData[4] = { 0x55555555,
309 0xaaaaaaaa,
310 0x66666666,
311 0x99999999 };
312 int i, j;
313
314 for (i = 0; i < 2; i++) {
315 u32 addr = regAddr[i];
316 u32 wrData, rdData;
317
318 regHold[i] = REG_READ(ah, addr);
319 for (j = 0; j < 0x100; j++) {
320 wrData = (j << 16) | j;
321 REG_WRITE(ah, addr, wrData);
322 rdData = REG_READ(ah, addr);
323 if (rdData != wrData) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700324 ath_print(common, ATH_DBG_FATAL,
325 "address test failed "
326 "addr: 0x%08x - wr:0x%08x != "
327 "rd:0x%08x\n",
328 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530329 return false;
330 }
331 }
332 for (j = 0; j < 4; j++) {
333 wrData = patternData[j];
334 REG_WRITE(ah, addr, wrData);
335 rdData = REG_READ(ah, addr);
336 if (wrData != rdData) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700337 ath_print(common, ATH_DBG_FATAL,
338 "address test failed "
339 "addr: 0x%08x - wr:0x%08x != "
340 "rd:0x%08x\n",
341 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530342 return false;
343 }
344 }
345 REG_WRITE(ah, regAddr[i], regHold[i]);
346 }
347 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530348
Sujithf1dc5602008-10-29 10:16:30 +0530349 return true;
350}
351
352static const char *ath9k_hw_devname(u16 devid)
353{
354 switch (devid) {
355 case AR5416_DEVID_PCI:
Sujithf1dc5602008-10-29 10:16:30 +0530356 return "Atheros 5416";
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +0100357 case AR5416_DEVID_PCIE:
358 return "Atheros 5418";
Sujithf1dc5602008-10-29 10:16:30 +0530359 case AR9160_DEVID_PCI:
360 return "Atheros 9160";
Gabor Juhos0c1aa492009-01-14 20:17:12 +0100361 case AR5416_AR9100_DEVID:
362 return "Atheros 9100";
Sujithf1dc5602008-10-29 10:16:30 +0530363 case AR9280_DEVID_PCI:
364 case AR9280_DEVID_PCIE:
365 return "Atheros 9280";
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530366 case AR9285_DEVID_PCIE:
367 return "Atheros 9285";
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530368 case AR5416_DEVID_AR9287_PCI:
369 case AR5416_DEVID_AR9287_PCIE:
370 return "Atheros 9287";
Sujithf1dc5602008-10-29 10:16:30 +0530371 }
372
373 return NULL;
374}
375
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700376static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700377{
378 int i;
379
Sujith2660b812009-02-09 13:27:26 +0530380 ah->config.dma_beacon_response_time = 2;
381 ah->config.sw_beacon_response_time = 10;
382 ah->config.additional_swba_backoff = 0;
383 ah->config.ack_6mb = 0x0;
384 ah->config.cwm_ignore_extcca = 0;
385 ah->config.pcie_powersave_enable = 0;
Sujith2660b812009-02-09 13:27:26 +0530386 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530387 ah->config.pcie_waen = 0;
388 ah->config.analog_shiftreg = 1;
389 ah->config.ht_enable = 1;
390 ah->config.ofdm_trig_low = 200;
391 ah->config.ofdm_trig_high = 500;
392 ah->config.cck_trig_high = 200;
393 ah->config.cck_trig_low = 100;
394 ah->config.enable_ani = 1;
Sujith1cf68732009-08-13 09:34:32 +0530395 ah->config.diversity_control = ATH9K_ANT_VARIABLE;
Sujith2660b812009-02-09 13:27:26 +0530396 ah->config.antenna_switch_swap = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700397
398 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530399 ah->config.spurchans[i][0] = AR_NO_SPUR;
400 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700401 }
402
Sujith0ef1f162009-03-30 15:28:35 +0530403 ah->config.intr_mitigation = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400404
405 /*
406 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
407 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
408 * This means we use it for all AR5416 devices, and the few
409 * minor PCI AR9280 devices out there.
410 *
411 * Serialization is required because these devices do not handle
412 * well the case of two concurrent reads/writes due to the latency
413 * involved. During one read/write another read/write can be issued
414 * on another CPU while the previous read/write may still be working
415 * on our hardware, if we hit this case the hardware poops in a loop.
416 * We prevent this by serializing reads and writes.
417 *
418 * This issue is not present on PCI-Express devices or pre-AR5416
419 * devices (legacy, 802.11abg).
420 */
421 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700422 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700423}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400424EXPORT_SYMBOL(ath9k_hw_init);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700425
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700426static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700427{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700428 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
429
430 regulatory->country_code = CTRY_DEFAULT;
431 regulatory->power_limit = MAX_RATE_POWER;
432 regulatory->tp_scale = ATH9K_TP_SCALE_MAX;
433
Sujithd535a422009-02-09 13:27:06 +0530434 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530435 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700436
437 ah->ah_flags = 0;
Luis R. Rodriguez8df5d1b2009-08-03 12:24:37 -0700438 if (ah->hw_version.devid == AR5416_AR9100_DEVID)
Sujithd535a422009-02-09 13:27:06 +0530439 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700440 if (!AR_SREV_9100(ah))
441 ah->ah_flags = AH_USE_EEPROM;
442
Sujith2660b812009-02-09 13:27:26 +0530443 ah->atim_window = 0;
Sujith2660b812009-02-09 13:27:26 +0530444 ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
445 ah->beacon_interval = 100;
446 ah->enable_32kHz_clock = DONT_USE_32KHZ;
447 ah->slottime = (u32) -1;
448 ah->acktimeout = (u32) -1;
449 ah->ctstimeout = (u32) -1;
450 ah->globaltxtimeout = (u32) -1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700451
Sujith2660b812009-02-09 13:27:26 +0530452 ah->gbeacon_rate = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700453
Gabor Juhoscbdec972009-07-24 17:27:22 +0200454 ah->power_mode = ATH9K_PM_UNDEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700455}
456
Sujithcbe61d82009-02-09 13:27:12 +0530457static int ath9k_hw_rf_claim(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700458{
459 u32 val;
460
461 REG_WRITE(ah, AR_PHY(0), 0x00000007);
462
463 val = ath9k_hw_get_radiorev(ah);
464 switch (val & AR_RADIO_SREV_MAJOR) {
465 case 0:
466 val = AR_RAD5133_SREV_MAJOR;
467 break;
468 case AR_RAD5133_SREV_MAJOR:
469 case AR_RAD5122_SREV_MAJOR:
470 case AR_RAD2133_SREV_MAJOR:
471 case AR_RAD2122_SREV_MAJOR:
472 break;
473 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700474 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
475 "Radio Chip Rev 0x%02X not supported\n",
476 val & AR_RADIO_SREV_MAJOR);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700477 return -EOPNOTSUPP;
478 }
479
Sujithd535a422009-02-09 13:27:06 +0530480 ah->hw_version.analog5GhzRev = val;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700481
482 return 0;
483}
484
Sujithcbe61d82009-02-09 13:27:12 +0530485static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700486{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700487 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530488 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700489 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530490 u16 eeval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700491
Sujithf1dc5602008-10-29 10:16:30 +0530492 sum = 0;
493 for (i = 0; i < 3; i++) {
Sujithf74df6f2009-02-09 13:27:24 +0530494 eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i));
Sujithf1dc5602008-10-29 10:16:30 +0530495 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700496 common->macaddr[2 * i] = eeval >> 8;
497 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700498 }
Sujithd8baa932009-03-30 15:28:25 +0530499 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530500 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700501
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700502 return 0;
503}
504
Sujithcbe61d82009-02-09 13:27:12 +0530505static void ath9k_hw_init_rxgain_ini(struct ath_hw *ah)
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530506{
507 u32 rxgain_type;
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530508
Sujithf74df6f2009-02-09 13:27:24 +0530509 if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
510 rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530511
512 if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
Sujith2660b812009-02-09 13:27:26 +0530513 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530514 ar9280Modes_backoff_13db_rxgain_9280_2,
515 ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6);
516 else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
Sujith2660b812009-02-09 13:27:26 +0530517 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530518 ar9280Modes_backoff_23db_rxgain_9280_2,
519 ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6);
520 else
Sujith2660b812009-02-09 13:27:26 +0530521 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530522 ar9280Modes_original_rxgain_9280_2,
523 ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530524 } else {
Sujith2660b812009-02-09 13:27:26 +0530525 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530526 ar9280Modes_original_rxgain_9280_2,
527 ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530528 }
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530529}
530
Sujithcbe61d82009-02-09 13:27:12 +0530531static void ath9k_hw_init_txgain_ini(struct ath_hw *ah)
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530532{
533 u32 txgain_type;
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530534
Sujithf74df6f2009-02-09 13:27:24 +0530535 if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
536 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530537
538 if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
Sujith2660b812009-02-09 13:27:26 +0530539 INIT_INI_ARRAY(&ah->iniModesTxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530540 ar9280Modes_high_power_tx_gain_9280_2,
541 ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6);
542 else
Sujith2660b812009-02-09 13:27:26 +0530543 INIT_INI_ARRAY(&ah->iniModesTxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530544 ar9280Modes_original_tx_gain_9280_2,
545 ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530546 } else {
Sujith2660b812009-02-09 13:27:26 +0530547 INIT_INI_ARRAY(&ah->iniModesTxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530548 ar9280Modes_original_tx_gain_9280_2,
549 ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530550 }
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530551}
552
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700553static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700554{
555 int ecode;
556
Sujithd8baa932009-03-30 15:28:25 +0530557 if (!ath9k_hw_chip_test(ah))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700558 return -ENODEV;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700559
560 ecode = ath9k_hw_rf_claim(ah);
561 if (ecode != 0)
562 return ecode;
563
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700564 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700565 if (ecode != 0)
566 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530567
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700568 ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
569 "Eeprom VER: %d, REV: %d\n",
570 ah->eep_ops->get_eeprom_ver(ah),
571 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530572
Luis R. Rodriguez574d6b12009-10-19 02:33:37 -0400573 if (!AR_SREV_9280_10_OR_LATER(ah)) {
574 ecode = ath9k_hw_rf_alloc_ext_banks(ah);
575 if (ecode) {
576 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
577 "Failed allocating banks for "
578 "external radio\n");
579 return ecode;
580 }
581 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700582
583 if (!AR_SREV_9100(ah)) {
584 ath9k_hw_ani_setup(ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700585 ath9k_hw_ani_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700586 }
Sujithf1dc5602008-10-29 10:16:30 +0530587
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700588 return 0;
589}
590
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700591static bool ath9k_hw_devid_supported(u16 devid)
592{
593 switch (devid) {
594 case AR5416_DEVID_PCI:
595 case AR5416_DEVID_PCIE:
596 case AR5416_AR9100_DEVID:
597 case AR9160_DEVID_PCI:
598 case AR9280_DEVID_PCI:
599 case AR9280_DEVID_PCIE:
600 case AR9285_DEVID_PCIE:
601 case AR5416_DEVID_AR9287_PCI:
602 case AR5416_DEVID_AR9287_PCIE:
Luis R. Rodriguez7976b422009-09-23 23:07:02 -0400603 case AR9271_USB:
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700604 return true;
605 default:
606 break;
607 }
608 return false;
609}
610
Luis R. Rodriguezf9d4a662009-08-03 12:24:41 -0700611static bool ath9k_hw_macversion_supported(u32 macversion)
612{
613 switch (macversion) {
614 case AR_SREV_VERSION_5416_PCI:
615 case AR_SREV_VERSION_5416_PCIE:
616 case AR_SREV_VERSION_9160:
617 case AR_SREV_VERSION_9100:
618 case AR_SREV_VERSION_9280:
619 case AR_SREV_VERSION_9285:
620 case AR_SREV_VERSION_9287:
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400621 case AR_SREV_VERSION_9271:
Luis R. Rodriguez7976b422009-09-23 23:07:02 -0400622 return true;
Luis R. Rodriguezf9d4a662009-08-03 12:24:41 -0700623 default:
624 break;
625 }
626 return false;
627}
628
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700629static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700630{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700631 if (AR_SREV_9160_10_OR_LATER(ah)) {
632 if (AR_SREV_9280_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530633 ah->iq_caldata.calData = &iq_cal_single_sample;
634 ah->adcgain_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700635 &adc_gain_cal_single_sample;
Sujith2660b812009-02-09 13:27:26 +0530636 ah->adcdc_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700637 &adc_dc_cal_single_sample;
Sujith2660b812009-02-09 13:27:26 +0530638 ah->adcdc_calinitdata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700639 &adc_init_dc_cal;
640 } else {
Sujith2660b812009-02-09 13:27:26 +0530641 ah->iq_caldata.calData = &iq_cal_multi_sample;
642 ah->adcgain_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700643 &adc_gain_cal_multi_sample;
Sujith2660b812009-02-09 13:27:26 +0530644 ah->adcdc_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700645 &adc_dc_cal_multi_sample;
Sujith2660b812009-02-09 13:27:26 +0530646 ah->adcdc_calinitdata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700647 &adc_init_dc_cal;
648 }
Sujith2660b812009-02-09 13:27:26 +0530649 ah->supp_cals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700650 }
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700651}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700652
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700653static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
654{
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400655 if (AR_SREV_9271(ah)) {
Luis R. Rodriguez85643282009-10-19 02:33:33 -0400656 INIT_INI_ARRAY(&ah->iniModes, ar9271Modes_9271,
657 ARRAY_SIZE(ar9271Modes_9271), 6);
658 INIT_INI_ARRAY(&ah->iniCommon, ar9271Common_9271,
659 ARRAY_SIZE(ar9271Common_9271), 2);
660 INIT_INI_ARRAY(&ah->iniModes_9271_1_0_only,
661 ar9271Modes_9271_1_0_only,
662 ARRAY_SIZE(ar9271Modes_9271_1_0_only), 6);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400663 return;
664 }
665
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530666 if (AR_SREV_9287_11_OR_LATER(ah)) {
667 INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_1,
668 ARRAY_SIZE(ar9287Modes_9287_1_1), 6);
669 INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_1,
670 ARRAY_SIZE(ar9287Common_9287_1_1), 2);
671 if (ah->config.pcie_clock_req)
672 INIT_INI_ARRAY(&ah->iniPcieSerdes,
673 ar9287PciePhy_clkreq_off_L1_9287_1_1,
674 ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_1), 2);
675 else
676 INIT_INI_ARRAY(&ah->iniPcieSerdes,
677 ar9287PciePhy_clkreq_always_on_L1_9287_1_1,
678 ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_1),
679 2);
680 } else if (AR_SREV_9287_10_OR_LATER(ah)) {
681 INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_0,
682 ARRAY_SIZE(ar9287Modes_9287_1_0), 6);
683 INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_0,
684 ARRAY_SIZE(ar9287Common_9287_1_0), 2);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700685
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530686 if (ah->config.pcie_clock_req)
687 INIT_INI_ARRAY(&ah->iniPcieSerdes,
688 ar9287PciePhy_clkreq_off_L1_9287_1_0,
689 ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_0), 2);
690 else
691 INIT_INI_ARRAY(&ah->iniPcieSerdes,
692 ar9287PciePhy_clkreq_always_on_L1_9287_1_0,
693 ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_0),
694 2);
695 } else if (AR_SREV_9285_12_OR_LATER(ah)) {
696
Senthil Balasubramanian4e845162009-03-06 11:24:10 +0530697
Sujith2660b812009-02-09 13:27:26 +0530698 INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530699 ARRAY_SIZE(ar9285Modes_9285_1_2), 6);
Sujith2660b812009-02-09 13:27:26 +0530700 INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530701 ARRAY_SIZE(ar9285Common_9285_1_2), 2);
702
Sujith2660b812009-02-09 13:27:26 +0530703 if (ah->config.pcie_clock_req) {
704 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530705 ar9285PciePhy_clkreq_off_L1_9285_1_2,
706 ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285_1_2), 2);
707 } else {
Sujith2660b812009-02-09 13:27:26 +0530708 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530709 ar9285PciePhy_clkreq_always_on_L1_9285_1_2,
710 ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285_1_2),
711 2);
712 }
713 } else if (AR_SREV_9285_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530714 INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530715 ARRAY_SIZE(ar9285Modes_9285), 6);
Sujith2660b812009-02-09 13:27:26 +0530716 INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530717 ARRAY_SIZE(ar9285Common_9285), 2);
718
Sujith2660b812009-02-09 13:27:26 +0530719 if (ah->config.pcie_clock_req) {
720 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530721 ar9285PciePhy_clkreq_off_L1_9285,
722 ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285), 2);
723 } else {
Sujith2660b812009-02-09 13:27:26 +0530724 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530725 ar9285PciePhy_clkreq_always_on_L1_9285,
726 ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285), 2);
727 }
728 } else if (AR_SREV_9280_20_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530729 INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700730 ARRAY_SIZE(ar9280Modes_9280_2), 6);
Sujith2660b812009-02-09 13:27:26 +0530731 INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700732 ARRAY_SIZE(ar9280Common_9280_2), 2);
733
Sujith2660b812009-02-09 13:27:26 +0530734 if (ah->config.pcie_clock_req) {
735 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Sujithf1dc5602008-10-29 10:16:30 +0530736 ar9280PciePhy_clkreq_off_L1_9280,
737 ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280),2);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700738 } else {
Sujith2660b812009-02-09 13:27:26 +0530739 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Sujithf1dc5602008-10-29 10:16:30 +0530740 ar9280PciePhy_clkreq_always_on_L1_9280,
741 ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700742 }
Sujith2660b812009-02-09 13:27:26 +0530743 INIT_INI_ARRAY(&ah->iniModesAdditional,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700744 ar9280Modes_fast_clock_9280_2,
Sujithf1dc5602008-10-29 10:16:30 +0530745 ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700746 } else if (AR_SREV_9280_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530747 INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700748 ARRAY_SIZE(ar9280Modes_9280), 6);
Sujith2660b812009-02-09 13:27:26 +0530749 INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700750 ARRAY_SIZE(ar9280Common_9280), 2);
751 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530752 INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700753 ARRAY_SIZE(ar5416Modes_9160), 6);
Sujith2660b812009-02-09 13:27:26 +0530754 INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700755 ARRAY_SIZE(ar5416Common_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530756 INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700757 ARRAY_SIZE(ar5416Bank0_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530758 INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700759 ARRAY_SIZE(ar5416BB_RfGain_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530760 INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700761 ARRAY_SIZE(ar5416Bank1_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530762 INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700763 ARRAY_SIZE(ar5416Bank2_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530764 INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700765 ARRAY_SIZE(ar5416Bank3_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530766 INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700767 ARRAY_SIZE(ar5416Bank6_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530768 INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700769 ARRAY_SIZE(ar5416Bank6TPC_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530770 INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700771 ARRAY_SIZE(ar5416Bank7_9160), 2);
772 if (AR_SREV_9160_11(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530773 INIT_INI_ARRAY(&ah->iniAddac,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700774 ar5416Addac_91601_1,
775 ARRAY_SIZE(ar5416Addac_91601_1), 2);
776 } else {
Sujith2660b812009-02-09 13:27:26 +0530777 INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700778 ARRAY_SIZE(ar5416Addac_9160), 2);
779 }
780 } else if (AR_SREV_9100_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530781 INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700782 ARRAY_SIZE(ar5416Modes_9100), 6);
Sujith2660b812009-02-09 13:27:26 +0530783 INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700784 ARRAY_SIZE(ar5416Common_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530785 INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700786 ARRAY_SIZE(ar5416Bank0_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530787 INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700788 ARRAY_SIZE(ar5416BB_RfGain_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530789 INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700790 ARRAY_SIZE(ar5416Bank1_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530791 INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700792 ARRAY_SIZE(ar5416Bank2_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530793 INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700794 ARRAY_SIZE(ar5416Bank3_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530795 INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700796 ARRAY_SIZE(ar5416Bank6_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530797 INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700798 ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530799 INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700800 ARRAY_SIZE(ar5416Bank7_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530801 INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700802 ARRAY_SIZE(ar5416Addac_9100), 2);
803 } else {
Sujith2660b812009-02-09 13:27:26 +0530804 INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700805 ARRAY_SIZE(ar5416Modes), 6);
Sujith2660b812009-02-09 13:27:26 +0530806 INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700807 ARRAY_SIZE(ar5416Common), 2);
Sujith2660b812009-02-09 13:27:26 +0530808 INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700809 ARRAY_SIZE(ar5416Bank0), 2);
Sujith2660b812009-02-09 13:27:26 +0530810 INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700811 ARRAY_SIZE(ar5416BB_RfGain), 3);
Sujith2660b812009-02-09 13:27:26 +0530812 INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700813 ARRAY_SIZE(ar5416Bank1), 2);
Sujith2660b812009-02-09 13:27:26 +0530814 INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700815 ARRAY_SIZE(ar5416Bank2), 2);
Sujith2660b812009-02-09 13:27:26 +0530816 INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700817 ARRAY_SIZE(ar5416Bank3), 3);
Sujith2660b812009-02-09 13:27:26 +0530818 INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700819 ARRAY_SIZE(ar5416Bank6), 3);
Sujith2660b812009-02-09 13:27:26 +0530820 INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700821 ARRAY_SIZE(ar5416Bank6TPC), 3);
Sujith2660b812009-02-09 13:27:26 +0530822 INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700823 ARRAY_SIZE(ar5416Bank7), 2);
Sujith2660b812009-02-09 13:27:26 +0530824 INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700825 ARRAY_SIZE(ar5416Addac), 2);
826 }
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700827}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700828
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700829static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
830{
Vivek Natarajanb37fa872009-09-23 16:27:27 +0530831 if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530832 INIT_INI_ARRAY(&ah->iniModesRxGain,
833 ar9287Modes_rx_gain_9287_1_1,
834 ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_1), 6);
835 else if (AR_SREV_9287_10(ah))
836 INIT_INI_ARRAY(&ah->iniModesRxGain,
837 ar9287Modes_rx_gain_9287_1_0,
838 ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_0), 6);
839 else if (AR_SREV_9280_20(ah))
840 ath9k_hw_init_rxgain_ini(ah);
841
Vivek Natarajanb37fa872009-09-23 16:27:27 +0530842 if (AR_SREV_9287_11_OR_LATER(ah)) {
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530843 INIT_INI_ARRAY(&ah->iniModesTxGain,
844 ar9287Modes_tx_gain_9287_1_1,
845 ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_1), 6);
846 } else if (AR_SREV_9287_10(ah)) {
847 INIT_INI_ARRAY(&ah->iniModesTxGain,
848 ar9287Modes_tx_gain_9287_1_0,
849 ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_0), 6);
850 } else if (AR_SREV_9280_20(ah)) {
851 ath9k_hw_init_txgain_ini(ah);
852 } else if (AR_SREV_9285_12_OR_LATER(ah)) {
Senthil Balasubramanian4e845162009-03-06 11:24:10 +0530853 u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
854
855 /* txgain table */
856 if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
857 INIT_INI_ARRAY(&ah->iniModesTxGain,
858 ar9285Modes_high_power_tx_gain_9285_1_2,
859 ARRAY_SIZE(ar9285Modes_high_power_tx_gain_9285_1_2), 6);
860 } else {
861 INIT_INI_ARRAY(&ah->iniModesTxGain,
862 ar9285Modes_original_tx_gain_9285_1_2,
863 ARRAY_SIZE(ar9285Modes_original_tx_gain_9285_1_2), 6);
864 }
865
866 }
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700867}
Senthil Balasubramanian4e845162009-03-06 11:24:10 +0530868
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700869static void ath9k_hw_init_11a_eeprom_fix(struct ath_hw *ah)
870{
871 u32 i, j;
Sujith06d0f062009-02-12 10:06:45 +0530872
873 if ((ah->hw_version.devid == AR9280_DEVID_PCI) &&
874 test_bit(ATH9K_MODE_11A, ah->caps.wireless_modes)) {
875
876 /* EEPROM Fixup */
Sujith2660b812009-02-09 13:27:26 +0530877 for (i = 0; i < ah->iniModes.ia_rows; i++) {
878 u32 reg = INI_RA(&ah->iniModes, i, 0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700879
Sujith2660b812009-02-09 13:27:26 +0530880 for (j = 1; j < ah->iniModes.ia_columns; j++) {
881 u32 val = INI_RA(&ah->iniModes, i, j);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700882
Sujith2660b812009-02-09 13:27:26 +0530883 INI_RA(&ah->iniModes, i, j) =
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530884 ath9k_hw_ini_fixup(ah,
Sujith2660b812009-02-09 13:27:26 +0530885 &ah->eeprom.def,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700886 reg, val);
887 }
888 }
889 }
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700890}
891
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700892int ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700893{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700894 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700895 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700896
Luis R. Rodriguez3ca34032009-09-23 23:07:01 -0400897 if (!ath9k_hw_devid_supported(ah->hw_version.devid)) {
898 ath_print(common, ATH_DBG_FATAL,
899 "Unsupported device ID: 0x%0x\n",
900 ah->hw_version.devid);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700901 return -EOPNOTSUPP;
Luis R. Rodriguez3ca34032009-09-23 23:07:01 -0400902 }
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700903
904 ath9k_hw_init_defaults(ah);
905 ath9k_hw_init_config(ah);
906
907 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700908 ath_print(common, ATH_DBG_FATAL,
909 "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700910 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700911 }
912
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700913 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700914 ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700915 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700916 }
917
918 if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
919 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
920 (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
921 ah->config.serialize_regmode =
922 SER_REG_MODE_ON;
923 } else {
924 ah->config.serialize_regmode =
925 SER_REG_MODE_OFF;
926 }
927 }
928
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700929 ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700930 ah->config.serialize_regmode);
931
932 if (!ath9k_hw_macversion_supported(ah->hw_version.macVersion)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700933 ath_print(common, ATH_DBG_FATAL,
934 "Mac Chip Rev 0x%02x.%x is not supported by "
935 "this driver\n", ah->hw_version.macVersion,
936 ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700937 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700938 }
939
940 if (AR_SREV_9100(ah)) {
941 ah->iq_caldata.calData = &iq_cal_multi_sample;
942 ah->supp_cals = IQ_MISMATCH_CAL;
943 ah->is_pciexpress = false;
944 }
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400945
946 if (AR_SREV_9271(ah))
947 ah->is_pciexpress = false;
948
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700949 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
950
951 ath9k_hw_init_cal_settings(ah);
952
953 ah->ani_function = ATH9K_ANI_ALL;
954 if (AR_SREV_9280_10_OR_LATER(ah))
955 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
956
957 ath9k_hw_init_mode_regs(ah);
958
959 if (ah->is_pciexpress)
Vivek Natarajan93b1b372009-09-17 09:24:58 +0530960 ath9k_hw_configpcipowersave(ah, 0, 0);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700961 else
962 ath9k_hw_disablepcie(ah);
963
Sujith193cd452009-09-18 15:04:07 +0530964 /* Support for Japan ch.14 (2484) spread */
965 if (AR_SREV_9287_11_OR_LATER(ah)) {
966 INIT_INI_ARRAY(&ah->iniCckfirNormal,
967 ar9287Common_normal_cck_fir_coeff_92871_1,
968 ARRAY_SIZE(ar9287Common_normal_cck_fir_coeff_92871_1), 2);
969 INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
970 ar9287Common_japan_2484_cck_fir_coeff_92871_1,
971 ARRAY_SIZE(ar9287Common_japan_2484_cck_fir_coeff_92871_1), 2);
972 }
973
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700974 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700975 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700976 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700977
978 ath9k_hw_init_mode_gain_regs(ah);
979 ath9k_hw_fill_cap_info(ah);
980 ath9k_hw_init_11a_eeprom_fix(ah);
Sujithf6688cd2008-12-07 21:43:10 +0530981
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700982 r = ath9k_hw_init_macaddr(ah);
983 if (r) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700984 ath_print(common, ATH_DBG_FATAL,
985 "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700986 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700987 }
988
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400989 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530990 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700991 else
Sujith2660b812009-02-09 13:27:26 +0530992 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700993
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700994 ath9k_init_nfcal_hist_buffer(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700995
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400996 common->state = ATH_HW_INITIALIZED;
997
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700998 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700999}
1000
Sujithcbe61d82009-02-09 13:27:12 +05301001static void ath9k_hw_init_bb(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301002 struct ath9k_channel *chan)
1003{
1004 u32 synthDelay;
1005
1006 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
Sujith788a3d62008-11-18 09:09:54 +05301007 if (IS_CHAN_B(chan))
Sujithf1dc5602008-10-29 10:16:30 +05301008 synthDelay = (4 * synthDelay) / 22;
1009 else
1010 synthDelay /= 10;
1011
1012 REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
1013
1014 udelay(synthDelay + BASE_ACTIVATE_DELAY);
1015}
1016
Sujithcbe61d82009-02-09 13:27:12 +05301017static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301018{
1019 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
1020 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
1021
1022 REG_WRITE(ah, AR_QOS_NO_ACK,
1023 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
1024 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
1025 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
1026
1027 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
1028 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
1029 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
1030 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
1031 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
1032}
1033
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -04001034static void ath9k_hw_change_target_baud(struct ath_hw *ah, u32 freq, u32 baud)
1035{
1036 u32 lcr;
1037 u32 baud_divider = freq * 1000 * 1000 / 16 / baud;
1038
1039 lcr = REG_READ(ah , 0x5100c);
1040 lcr |= 0x80;
1041
1042 REG_WRITE(ah, 0x5100c, lcr);
1043 REG_WRITE(ah, 0x51004, (baud_divider >> 8));
1044 REG_WRITE(ah, 0x51000, (baud_divider & 0xff));
1045
1046 lcr &= ~0x80;
1047 REG_WRITE(ah, 0x5100c, lcr);
1048}
1049
Sujithcbe61d82009-02-09 13:27:12 +05301050static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301051 struct ath9k_channel *chan)
1052{
1053 u32 pll;
1054
1055 if (AR_SREV_9100(ah)) {
1056 if (chan && IS_CHAN_5GHZ(chan))
1057 pll = 0x1450;
1058 else
1059 pll = 0x1458;
1060 } else {
1061 if (AR_SREV_9280_10_OR_LATER(ah)) {
1062 pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1063
1064 if (chan && IS_CHAN_HALF_RATE(chan))
1065 pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
1066 else if (chan && IS_CHAN_QUARTER_RATE(chan))
1067 pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1068
1069 if (chan && IS_CHAN_5GHZ(chan)) {
1070 pll |= SM(0x28, AR_RTC_9160_PLL_DIV);
1071
1072
1073 if (AR_SREV_9280_20(ah)) {
1074 if (((chan->channel % 20) == 0)
1075 || ((chan->channel % 10) == 0))
1076 pll = 0x2850;
1077 else
1078 pll = 0x142c;
1079 }
1080 } else {
1081 pll |= SM(0x2c, AR_RTC_9160_PLL_DIV);
1082 }
1083
1084 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1085
1086 pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1087
1088 if (chan && IS_CHAN_HALF_RATE(chan))
1089 pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
1090 else if (chan && IS_CHAN_QUARTER_RATE(chan))
1091 pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1092
1093 if (chan && IS_CHAN_5GHZ(chan))
1094 pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
1095 else
1096 pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
1097 } else {
1098 pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
1099
1100 if (chan && IS_CHAN_HALF_RATE(chan))
1101 pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
1102 else if (chan && IS_CHAN_QUARTER_RATE(chan))
1103 pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
1104
1105 if (chan && IS_CHAN_5GHZ(chan))
1106 pll |= SM(0xa, AR_RTC_PLL_DIV);
1107 else
1108 pll |= SM(0xb, AR_RTC_PLL_DIV);
1109 }
1110 }
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001111 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +05301112
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -04001113 /* Switch the core clock for ar9271 to 117Mhz */
1114 if (AR_SREV_9271(ah)) {
1115 if ((pll == 0x142c) || (pll == 0x2850) ) {
1116 udelay(500);
1117 /* set CLKOBS to output AHB clock */
1118 REG_WRITE(ah, 0x7020, 0xe);
1119 /*
1120 * 0x304: 117Mhz, ahb_ratio: 1x1
1121 * 0x306: 40Mhz, ahb_ratio: 1x1
1122 */
1123 REG_WRITE(ah, 0x50040, 0x304);
1124 /*
1125 * makes adjustments for the baud dividor to keep the
1126 * targetted baud rate based on the used core clock.
1127 */
1128 ath9k_hw_change_target_baud(ah, AR9271_CORE_CLOCK,
1129 AR9271_TARGET_BAUD_RATE);
1130 }
1131 }
1132
Sujithf1dc5602008-10-29 10:16:30 +05301133 udelay(RTC_PLL_SETTLE_DELAY);
1134
1135 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
1136}
1137
Sujithcbe61d82009-02-09 13:27:12 +05301138static void ath9k_hw_init_chain_masks(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301139{
Sujithf1dc5602008-10-29 10:16:30 +05301140 int rx_chainmask, tx_chainmask;
1141
Sujith2660b812009-02-09 13:27:26 +05301142 rx_chainmask = ah->rxchainmask;
1143 tx_chainmask = ah->txchainmask;
Sujithf1dc5602008-10-29 10:16:30 +05301144
1145 switch (rx_chainmask) {
1146 case 0x5:
1147 REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
1148 AR_PHY_SWAP_ALT_CHAIN);
1149 case 0x3:
Sujithd535a422009-02-09 13:27:06 +05301150 if (((ah)->hw_version.macVersion <= AR_SREV_VERSION_9160)) {
Sujithf1dc5602008-10-29 10:16:30 +05301151 REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
1152 REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
1153 break;
1154 }
1155 case 0x1:
1156 case 0x2:
Sujithf1dc5602008-10-29 10:16:30 +05301157 case 0x7:
1158 REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
1159 REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
1160 break;
1161 default:
1162 break;
1163 }
1164
1165 REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
1166 if (tx_chainmask == 0x5) {
1167 REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
1168 AR_PHY_SWAP_ALT_CHAIN);
1169 }
1170 if (AR_SREV_9100(ah))
1171 REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
1172 REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
1173}
1174
Sujithcbe61d82009-02-09 13:27:12 +05301175static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -08001176 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301177{
Sujith2660b812009-02-09 13:27:26 +05301178 ah->mask_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +05301179 AR_IMR_TXURN |
1180 AR_IMR_RXERR |
1181 AR_IMR_RXORN |
1182 AR_IMR_BCNMISC;
1183
Sujith0ef1f162009-03-30 15:28:35 +05301184 if (ah->config.intr_mitigation)
Sujith2660b812009-02-09 13:27:26 +05301185 ah->mask_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
Sujithf1dc5602008-10-29 10:16:30 +05301186 else
Sujith2660b812009-02-09 13:27:26 +05301187 ah->mask_reg |= AR_IMR_RXOK;
Sujithf1dc5602008-10-29 10:16:30 +05301188
Sujith2660b812009-02-09 13:27:26 +05301189 ah->mask_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +05301190
Colin McCabed97809d2008-12-01 13:38:55 -08001191 if (opmode == NL80211_IFTYPE_AP)
Sujith2660b812009-02-09 13:27:26 +05301192 ah->mask_reg |= AR_IMR_MIB;
Sujithf1dc5602008-10-29 10:16:30 +05301193
Sujith2660b812009-02-09 13:27:26 +05301194 REG_WRITE(ah, AR_IMR, ah->mask_reg);
Sujithf1dc5602008-10-29 10:16:30 +05301195 REG_WRITE(ah, AR_IMR_S2, REG_READ(ah, AR_IMR_S2) | AR_IMR_S2_GTT);
1196
1197 if (!AR_SREV_9100(ah)) {
1198 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
1199 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
1200 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
1201 }
1202}
1203
Sujithcbe61d82009-02-09 13:27:12 +05301204static bool ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301205{
Sujithf1dc5602008-10-29 10:16:30 +05301206 if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_ACK))) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001207 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
1208 "bad ack timeout %u\n", us);
Sujith2660b812009-02-09 13:27:26 +05301209 ah->acktimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301210 return false;
1211 } else {
1212 REG_RMW_FIELD(ah, AR_TIME_OUT,
1213 AR_TIME_OUT_ACK, ath9k_hw_mac_to_clks(ah, us));
Sujith2660b812009-02-09 13:27:26 +05301214 ah->acktimeout = us;
Sujithf1dc5602008-10-29 10:16:30 +05301215 return true;
1216 }
1217}
1218
Sujithcbe61d82009-02-09 13:27:12 +05301219static bool ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301220{
Sujithf1dc5602008-10-29 10:16:30 +05301221 if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_CTS))) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001222 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
1223 "bad cts timeout %u\n", us);
Sujith2660b812009-02-09 13:27:26 +05301224 ah->ctstimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301225 return false;
1226 } else {
1227 REG_RMW_FIELD(ah, AR_TIME_OUT,
1228 AR_TIME_OUT_CTS, ath9k_hw_mac_to_clks(ah, us));
Sujith2660b812009-02-09 13:27:26 +05301229 ah->ctstimeout = us;
Sujithf1dc5602008-10-29 10:16:30 +05301230 return true;
1231 }
1232}
1233
Sujithcbe61d82009-02-09 13:27:12 +05301234static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +05301235{
Sujithf1dc5602008-10-29 10:16:30 +05301236 if (tu > 0xFFFF) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001237 ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
1238 "bad global tx timeout %u\n", tu);
Sujith2660b812009-02-09 13:27:26 +05301239 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301240 return false;
1241 } else {
1242 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +05301243 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +05301244 return true;
1245 }
1246}
1247
Sujithcbe61d82009-02-09 13:27:12 +05301248static void ath9k_hw_init_user_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301249{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001250 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
1251 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +05301252
Sujith2660b812009-02-09 13:27:26 +05301253 if (ah->misc_mode != 0)
Sujithf1dc5602008-10-29 10:16:30 +05301254 REG_WRITE(ah, AR_PCU_MISC,
Sujith2660b812009-02-09 13:27:26 +05301255 REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
1256 if (ah->slottime != (u32) -1)
1257 ath9k_hw_setslottime(ah, ah->slottime);
1258 if (ah->acktimeout != (u32) -1)
1259 ath9k_hw_set_ack_timeout(ah, ah->acktimeout);
1260 if (ah->ctstimeout != (u32) -1)
1261 ath9k_hw_set_cts_timeout(ah, ah->ctstimeout);
1262 if (ah->globaltxtimeout != (u32) -1)
1263 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Sujithf1dc5602008-10-29 10:16:30 +05301264}
1265
1266const char *ath9k_hw_probe(u16 vendorid, u16 devid)
1267{
1268 return vendorid == ATHEROS_VENDOR_ID ?
1269 ath9k_hw_devname(devid) : NULL;
1270}
1271
Sujithcbe61d82009-02-09 13:27:12 +05301272void ath9k_hw_detach(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001273{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001274 struct ath_common *common = ath9k_hw_common(ah);
1275
1276 if (common->state <= ATH_HW_INITIALIZED)
1277 goto free_hw;
1278
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001279 if (!AR_SREV_9100(ah))
Luis R. Rodrigueze70c0cf2009-08-03 12:24:51 -07001280 ath9k_hw_ani_disable(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001281
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001282 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001283
1284free_hw:
Luis R. Rodriguezdc51dd52009-10-19 02:33:39 -04001285 if (!AR_SREV_9280_10_OR_LATER(ah))
1286 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001287 kfree(ah);
Luis R. Rodriguez9db6b6a2009-08-03 12:24:52 -07001288 ah = NULL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001289}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001290EXPORT_SYMBOL(ath9k_hw_detach);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001291
Sujithf1dc5602008-10-29 10:16:30 +05301292/*******/
1293/* INI */
1294/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001295
Sujithcbe61d82009-02-09 13:27:12 +05301296static void ath9k_hw_override_ini(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301297 struct ath9k_channel *chan)
1298{
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001299 u32 val;
1300
1301 if (AR_SREV_9271(ah)) {
1302 /*
1303 * Enable spectral scan to solution for issues with stuck
1304 * beacons on AR9271 1.0. The beacon stuck issue is not seeon on
1305 * AR9271 1.1
1306 */
1307 if (AR_SREV_9271_10(ah)) {
Luis R. Rodriguezec11bb82009-10-27 12:59:36 -04001308 val = REG_READ(ah, AR_PHY_SPECTRAL_SCAN) |
1309 AR_PHY_SPECTRAL_SCAN_ENABLE;
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001310 REG_WRITE(ah, AR_PHY_SPECTRAL_SCAN, val);
1311 }
1312 else if (AR_SREV_9271_11(ah))
1313 /*
1314 * change AR_PHY_RF_CTL3 setting to fix MAC issue
1315 * present on AR9271 1.1
1316 */
1317 REG_WRITE(ah, AR_PHY_RF_CTL3, 0x3a020001);
1318 return;
1319 }
1320
Senthil Balasubramanian8aa15e12008-12-08 19:43:50 +05301321 /*
1322 * Set the RX_ABORT and RX_DIS and clear if off only after
1323 * RXE is set for MAC. This prevents frames with corrupted
1324 * descriptor status.
1325 */
1326 REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
1327
Vasanthakumar Thiagarajan204d7942009-09-17 09:26:14 +05301328 if (AR_SREV_9280_10_OR_LATER(ah)) {
1329 val = REG_READ(ah, AR_PCU_MISC_MODE2) &
1330 (~AR_PCU_MISC_MODE2_HWWAR1);
1331
1332 if (AR_SREV_9287_10_OR_LATER(ah))
1333 val = val & (~AR_PCU_MISC_MODE2_HWWAR2);
1334
1335 REG_WRITE(ah, AR_PCU_MISC_MODE2, val);
1336 }
Senthil Balasubramanian8aa15e12008-12-08 19:43:50 +05301337
Gabor Juhosa8c96d32009-03-06 09:08:51 +01001338 if (!AR_SREV_5416_20_OR_LATER(ah) ||
Sujithf1dc5602008-10-29 10:16:30 +05301339 AR_SREV_9280_10_OR_LATER(ah))
1340 return;
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001341 /*
1342 * Disable BB clock gating
1343 * Necessary to avoid issues on AR5416 2.0
1344 */
Sujithf1dc5602008-10-29 10:16:30 +05301345 REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
1346}
1347
Sujithcbe61d82009-02-09 13:27:12 +05301348static u32 ath9k_hw_def_ini_fixup(struct ath_hw *ah,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301349 struct ar5416_eeprom_def *pEepData,
Sujithf1dc5602008-10-29 10:16:30 +05301350 u32 reg, u32 value)
1351{
1352 struct base_eep_header *pBase = &(pEepData->baseEepHeader);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001353 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301354
Sujithd535a422009-02-09 13:27:06 +05301355 switch (ah->hw_version.devid) {
Sujithf1dc5602008-10-29 10:16:30 +05301356 case AR9280_DEVID_PCI:
1357 if (reg == 0x7894) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001358 ath_print(common, ATH_DBG_EEPROM,
Sujithf1dc5602008-10-29 10:16:30 +05301359 "ini VAL: %x EEPROM: %x\n", value,
1360 (pBase->version & 0xff));
1361
1362 if ((pBase->version & 0xff) > 0x0a) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001363 ath_print(common, ATH_DBG_EEPROM,
1364 "PWDCLKIND: %d\n",
1365 pBase->pwdclkind);
Sujithf1dc5602008-10-29 10:16:30 +05301366 value &= ~AR_AN_TOP2_PWDCLKIND;
1367 value |= AR_AN_TOP2_PWDCLKIND &
1368 (pBase->pwdclkind << AR_AN_TOP2_PWDCLKIND_S);
1369 } else {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001370 ath_print(common, ATH_DBG_EEPROM,
1371 "PWDCLKIND Earlier Rev\n");
Sujithf1dc5602008-10-29 10:16:30 +05301372 }
1373
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001374 ath_print(common, ATH_DBG_EEPROM,
1375 "final ini VAL: %x\n", value);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001376 }
Sujithf1dc5602008-10-29 10:16:30 +05301377 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001378 }
1379
Sujithf1dc5602008-10-29 10:16:30 +05301380 return value;
1381}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001382
Sujithcbe61d82009-02-09 13:27:12 +05301383static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301384 struct ar5416_eeprom_def *pEepData,
1385 u32 reg, u32 value)
1386{
Sujith2660b812009-02-09 13:27:26 +05301387 if (ah->eep_map == EEP_MAP_4KBITS)
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301388 return value;
1389 else
1390 return ath9k_hw_def_ini_fixup(ah, pEepData, reg, value);
1391}
1392
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301393static void ath9k_olc_init(struct ath_hw *ah)
1394{
1395 u32 i;
1396
Vivek Natarajandb91f2e2009-08-14 11:27:16 +05301397 if (OLC_FOR_AR9287_10_LATER) {
1398 REG_SET_BIT(ah, AR_PHY_TX_PWRCTRL9,
1399 AR_PHY_TX_PWRCTRL9_RES_DC_REMOVAL);
1400 ath9k_hw_analog_shift_rmw(ah, AR9287_AN_TXPC0,
1401 AR9287_AN_TXPC0_TXPCMODE,
1402 AR9287_AN_TXPC0_TXPCMODE_S,
1403 AR9287_AN_TXPC0_TXPCMODE_TEMPSENSE);
1404 udelay(100);
1405 } else {
1406 for (i = 0; i < AR9280_TX_GAIN_TABLE_SIZE; i++)
1407 ah->originalGain[i] =
1408 MS(REG_READ(ah, AR_PHY_TX_GAIN_TBL1 + i * 4),
1409 AR_PHY_TX_GAIN);
1410 ah->PDADCdelta = 0;
1411 }
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301412}
1413
Bob Copeland3a702e42009-03-30 22:30:29 -04001414static u32 ath9k_regd_get_ctl(struct ath_regulatory *reg,
1415 struct ath9k_channel *chan)
1416{
1417 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1418
1419 if (IS_CHAN_B(chan))
1420 ctl |= CTL_11B;
1421 else if (IS_CHAN_G(chan))
1422 ctl |= CTL_11G;
1423 else
1424 ctl |= CTL_11A;
1425
1426 return ctl;
1427}
1428
Sujithcbe61d82009-02-09 13:27:12 +05301429static int ath9k_hw_process_ini(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001430 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301431{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001432 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301433 int i, regWrites = 0;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001434 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05301435 u32 modesIndex, freqIndex;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001436
Sujithf1dc5602008-10-29 10:16:30 +05301437 switch (chan->chanmode) {
1438 case CHANNEL_A:
1439 case CHANNEL_A_HT20:
1440 modesIndex = 1;
1441 freqIndex = 1;
1442 break;
1443 case CHANNEL_A_HT40PLUS:
1444 case CHANNEL_A_HT40MINUS:
1445 modesIndex = 2;
1446 freqIndex = 1;
1447 break;
1448 case CHANNEL_G:
1449 case CHANNEL_G_HT20:
1450 case CHANNEL_B:
1451 modesIndex = 4;
1452 freqIndex = 2;
1453 break;
1454 case CHANNEL_G_HT40PLUS:
1455 case CHANNEL_G_HT40MINUS:
1456 modesIndex = 3;
1457 freqIndex = 2;
1458 break;
1459
1460 default:
1461 return -EINVAL;
1462 }
1463
1464 REG_WRITE(ah, AR_PHY(0), 0x00000007);
Sujithf1dc5602008-10-29 10:16:30 +05301465 REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
Sujithf74df6f2009-02-09 13:27:24 +05301466 ah->eep_ops->set_addac(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301467
Gabor Juhosa8c96d32009-03-06 09:08:51 +01001468 if (AR_SREV_5416_22_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +05301469 REG_WRITE_ARRAY(&ah->iniAddac, 1, regWrites);
Sujithf1dc5602008-10-29 10:16:30 +05301470 } else {
1471 struct ar5416IniArray temp;
1472 u32 addacSize =
Sujith2660b812009-02-09 13:27:26 +05301473 sizeof(u32) * ah->iniAddac.ia_rows *
1474 ah->iniAddac.ia_columns;
Sujithf1dc5602008-10-29 10:16:30 +05301475
Sujith2660b812009-02-09 13:27:26 +05301476 memcpy(ah->addac5416_21,
1477 ah->iniAddac.ia_array, addacSize);
Sujithf1dc5602008-10-29 10:16:30 +05301478
Sujith2660b812009-02-09 13:27:26 +05301479 (ah->addac5416_21)[31 * ah->iniAddac.ia_columns + 1] = 0;
Sujithf1dc5602008-10-29 10:16:30 +05301480
Sujith2660b812009-02-09 13:27:26 +05301481 temp.ia_array = ah->addac5416_21;
1482 temp.ia_columns = ah->iniAddac.ia_columns;
1483 temp.ia_rows = ah->iniAddac.ia_rows;
Sujithf1dc5602008-10-29 10:16:30 +05301484 REG_WRITE_ARRAY(&temp, 1, regWrites);
1485 }
1486
1487 REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);
1488
Sujith2660b812009-02-09 13:27:26 +05301489 for (i = 0; i < ah->iniModes.ia_rows; i++) {
1490 u32 reg = INI_RA(&ah->iniModes, i, 0);
1491 u32 val = INI_RA(&ah->iniModes, i, modesIndex);
Sujithf1dc5602008-10-29 10:16:30 +05301492
Sujithf1dc5602008-10-29 10:16:30 +05301493 REG_WRITE(ah, reg, val);
1494
1495 if (reg >= 0x7800 && reg < 0x78a0
Sujith2660b812009-02-09 13:27:26 +05301496 && ah->config.analog_shiftreg) {
Sujithf1dc5602008-10-29 10:16:30 +05301497 udelay(100);
1498 }
1499
1500 DO_DELAY(regWrites);
1501 }
1502
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301503 if (AR_SREV_9280(ah) || AR_SREV_9287_10_OR_LATER(ah))
Sujith2660b812009-02-09 13:27:26 +05301504 REG_WRITE_ARRAY(&ah->iniModesRxGain, modesIndex, regWrites);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +05301505
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301506 if (AR_SREV_9280(ah) || AR_SREV_9285_12_OR_LATER(ah) ||
1507 AR_SREV_9287_10_OR_LATER(ah))
Sujith2660b812009-02-09 13:27:26 +05301508 REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +05301509
Sujith2660b812009-02-09 13:27:26 +05301510 for (i = 0; i < ah->iniCommon.ia_rows; i++) {
1511 u32 reg = INI_RA(&ah->iniCommon, i, 0);
1512 u32 val = INI_RA(&ah->iniCommon, i, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301513
1514 REG_WRITE(ah, reg, val);
1515
1516 if (reg >= 0x7800 && reg < 0x78a0
Sujith2660b812009-02-09 13:27:26 +05301517 && ah->config.analog_shiftreg) {
Sujithf1dc5602008-10-29 10:16:30 +05301518 udelay(100);
1519 }
1520
1521 DO_DELAY(regWrites);
1522 }
1523
1524 ath9k_hw_write_regs(ah, modesIndex, freqIndex, regWrites);
1525
Luis R. Rodriguez85643282009-10-19 02:33:33 -04001526 if (AR_SREV_9271_10(ah))
1527 REG_WRITE_ARRAY(&ah->iniModes_9271_1_0_only,
1528 modesIndex, regWrites);
1529
Sujithf1dc5602008-10-29 10:16:30 +05301530 if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan)) {
Sujith2660b812009-02-09 13:27:26 +05301531 REG_WRITE_ARRAY(&ah->iniModesAdditional, modesIndex,
Sujithf1dc5602008-10-29 10:16:30 +05301532 regWrites);
1533 }
1534
1535 ath9k_hw_override_ini(ah, chan);
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001536 ath9k_hw_set_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301537 ath9k_hw_init_chain_masks(ah);
1538
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301539 if (OLC_FOR_AR9280_20_LATER)
1540 ath9k_olc_init(ah);
1541
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001542 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001543 ath9k_regd_get_ctl(regulatory, chan),
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001544 channel->max_antenna_gain * 2,
1545 channel->max_power * 2,
1546 min((u32) MAX_RATE_POWER,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001547 (u32) regulatory->power_limit));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001548
Sujithf1dc5602008-10-29 10:16:30 +05301549 if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001550 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
1551 "ar5416SetRfRegs failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001552 return -EIO;
1553 }
1554
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001555 return 0;
1556}
1557
Sujithf1dc5602008-10-29 10:16:30 +05301558/****************************************/
1559/* Reset and Channel Switching Routines */
1560/****************************************/
1561
Sujithcbe61d82009-02-09 13:27:12 +05301562static void ath9k_hw_set_rfmode(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301563{
1564 u32 rfMode = 0;
1565
1566 if (chan == NULL)
1567 return;
1568
1569 rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
1570 ? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;
1571
1572 if (!AR_SREV_9280_10_OR_LATER(ah))
1573 rfMode |= (IS_CHAN_5GHZ(chan)) ?
1574 AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;
1575
1576 if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan))
1577 rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);
1578
1579 REG_WRITE(ah, AR_PHY_MODE, rfMode);
1580}
1581
Sujithcbe61d82009-02-09 13:27:12 +05301582static void ath9k_hw_mark_phy_inactive(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301583{
1584 REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
1585}
1586
Sujithcbe61d82009-02-09 13:27:12 +05301587static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301588{
1589 u32 regval;
1590
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001591 /*
1592 * set AHB_MODE not to do cacheline prefetches
1593 */
Sujithf1dc5602008-10-29 10:16:30 +05301594 regval = REG_READ(ah, AR_AHB_MODE);
1595 REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
1596
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001597 /*
1598 * let mac dma reads be in 128 byte chunks
1599 */
Sujithf1dc5602008-10-29 10:16:30 +05301600 regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
1601 REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);
1602
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001603 /*
1604 * Restore TX Trigger Level to its pre-reset value.
1605 * The initial value depends on whether aggregation is enabled, and is
1606 * adjusted whenever underruns are detected.
1607 */
Sujith2660b812009-02-09 13:27:26 +05301608 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301609
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001610 /*
1611 * let mac dma writes be in 128 byte chunks
1612 */
Sujithf1dc5602008-10-29 10:16:30 +05301613 regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
1614 REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);
1615
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001616 /*
1617 * Setup receive FIFO threshold to hold off TX activities
1618 */
Sujithf1dc5602008-10-29 10:16:30 +05301619 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1620
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001621 /*
1622 * reduce the number of usable entries in PCU TXBUF to avoid
1623 * wrap around issues.
1624 */
Sujithf1dc5602008-10-29 10:16:30 +05301625 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001626 /* For AR9285 the number of Fifos are reduced to half.
1627 * So set the usable tx buf size also to half to
1628 * avoid data/delimiter underruns
1629 */
Sujithf1dc5602008-10-29 10:16:30 +05301630 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1631 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001632 } else if (!AR_SREV_9271(ah)) {
Sujithf1dc5602008-10-29 10:16:30 +05301633 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1634 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
1635 }
1636}
1637
Sujithcbe61d82009-02-09 13:27:12 +05301638static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301639{
1640 u32 val;
1641
1642 val = REG_READ(ah, AR_STA_ID1);
1643 val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
1644 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001645 case NL80211_IFTYPE_AP:
Sujithf1dc5602008-10-29 10:16:30 +05301646 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
1647 | AR_STA_ID1_KSRCH_MODE);
1648 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1649 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001650 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001651 case NL80211_IFTYPE_MESH_POINT:
Sujithf1dc5602008-10-29 10:16:30 +05301652 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
1653 | AR_STA_ID1_KSRCH_MODE);
1654 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1655 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001656 case NL80211_IFTYPE_STATION:
1657 case NL80211_IFTYPE_MONITOR:
Sujithf1dc5602008-10-29 10:16:30 +05301658 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
1659 break;
1660 }
1661}
1662
Sujithcbe61d82009-02-09 13:27:12 +05301663static inline void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001664 u32 coef_scaled,
1665 u32 *coef_mantissa,
1666 u32 *coef_exponent)
1667{
1668 u32 coef_exp, coef_man;
1669
1670 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1671 if ((coef_scaled >> coef_exp) & 0x1)
1672 break;
1673
1674 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1675
1676 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1677
1678 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1679 *coef_exponent = coef_exp - 16;
1680}
1681
Sujithcbe61d82009-02-09 13:27:12 +05301682static void ath9k_hw_set_delta_slope(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301683 struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001684{
1685 u32 coef_scaled, ds_coef_exp, ds_coef_man;
1686 u32 clockMhzScaled = 0x64000000;
1687 struct chan_centers centers;
1688
1689 if (IS_CHAN_HALF_RATE(chan))
1690 clockMhzScaled = clockMhzScaled >> 1;
1691 else if (IS_CHAN_QUARTER_RATE(chan))
1692 clockMhzScaled = clockMhzScaled >> 2;
1693
1694 ath9k_hw_get_channel_centers(ah, chan, &centers);
1695 coef_scaled = clockMhzScaled / centers.synth_center;
1696
1697 ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
1698 &ds_coef_exp);
1699
1700 REG_RMW_FIELD(ah, AR_PHY_TIMING3,
1701 AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
1702 REG_RMW_FIELD(ah, AR_PHY_TIMING3,
1703 AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);
1704
1705 coef_scaled = (9 * coef_scaled) / 10;
1706
1707 ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
1708 &ds_coef_exp);
1709
1710 REG_RMW_FIELD(ah, AR_PHY_HALFGI,
1711 AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
1712 REG_RMW_FIELD(ah, AR_PHY_HALFGI,
1713 AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
1714}
1715
Sujithcbe61d82009-02-09 13:27:12 +05301716static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301717{
1718 u32 rst_flags;
1719 u32 tmpReg;
1720
Sujith70768492009-02-16 13:23:12 +05301721 if (AR_SREV_9100(ah)) {
1722 u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
1723 val &= ~AR_RTC_DERIVED_CLK_PERIOD;
1724 val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
1725 REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
1726 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1727 }
1728
Sujithf1dc5602008-10-29 10:16:30 +05301729 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1730 AR_RTC_FORCE_WAKE_ON_INT);
1731
1732 if (AR_SREV_9100(ah)) {
1733 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1734 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1735 } else {
1736 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1737 if (tmpReg &
1738 (AR_INTR_SYNC_LOCAL_TIMEOUT |
1739 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1740 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1741 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1742 } else {
1743 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1744 }
1745
1746 rst_flags = AR_RTC_RC_MAC_WARM;
1747 if (type == ATH9K_RESET_COLD)
1748 rst_flags |= AR_RTC_RC_MAC_COLD;
1749 }
1750
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001751 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujithf1dc5602008-10-29 10:16:30 +05301752 udelay(50);
1753
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001754 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301755 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001756 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
1757 "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301758 return false;
1759 }
1760
1761 if (!AR_SREV_9100(ah))
1762 REG_WRITE(ah, AR_RC, 0);
1763
Sujithf1dc5602008-10-29 10:16:30 +05301764 if (AR_SREV_9100(ah))
1765 udelay(50);
1766
1767 return true;
1768}
1769
Sujithcbe61d82009-02-09 13:27:12 +05301770static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301771{
1772 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1773 AR_RTC_FORCE_WAKE_ON_INT);
1774
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301775 if (!AR_SREV_9100(ah))
1776 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1777
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001778 REG_WRITE(ah, AR_RTC_RESET, 0);
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301779 udelay(2);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301780
1781 if (!AR_SREV_9100(ah))
1782 REG_WRITE(ah, AR_RC, 0);
1783
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001784 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301785
1786 if (!ath9k_hw_wait(ah,
1787 AR_RTC_STATUS,
1788 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301789 AR_RTC_STATUS_ON,
1790 AH_WAIT_TIMEOUT)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001791 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
1792 "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301793 return false;
1794 }
1795
1796 ath9k_hw_read_revisions(ah);
1797
1798 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1799}
1800
Sujithcbe61d82009-02-09 13:27:12 +05301801static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301802{
1803 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1804 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1805
1806 switch (type) {
1807 case ATH9K_RESET_POWER_ON:
1808 return ath9k_hw_set_reset_power_on(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301809 case ATH9K_RESET_WARM:
1810 case ATH9K_RESET_COLD:
1811 return ath9k_hw_set_reset(ah, type);
Sujithf1dc5602008-10-29 10:16:30 +05301812 default:
1813 return false;
1814 }
1815}
1816
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001817static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301818{
1819 u32 phymode;
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301820 u32 enableDacFifo = 0;
Sujithf1dc5602008-10-29 10:16:30 +05301821
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301822 if (AR_SREV_9285_10_OR_LATER(ah))
1823 enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) &
1824 AR_PHY_FC_ENABLE_DAC_FIFO);
1825
Sujithf1dc5602008-10-29 10:16:30 +05301826 phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301827 | AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo;
Sujithf1dc5602008-10-29 10:16:30 +05301828
1829 if (IS_CHAN_HT40(chan)) {
1830 phymode |= AR_PHY_FC_DYN2040_EN;
1831
1832 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
1833 (chan->chanmode == CHANNEL_G_HT40PLUS))
1834 phymode |= AR_PHY_FC_DYN2040_PRI_CH;
1835
Sujithf1dc5602008-10-29 10:16:30 +05301836 }
1837 REG_WRITE(ah, AR_PHY_TURBO, phymode);
1838
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001839 ath9k_hw_set11nmac2040(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301840
1841 REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
1842 REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
1843}
1844
Sujithcbe61d82009-02-09 13:27:12 +05301845static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301846 struct ath9k_channel *chan)
1847{
Vivek Natarajan42abfbe2009-09-17 09:27:59 +05301848 if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301849 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
1850 return false;
1851 } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
Sujithf1dc5602008-10-29 10:16:30 +05301852 return false;
1853
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001854 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301855 return false;
1856
Sujith2660b812009-02-09 13:27:26 +05301857 ah->chip_fullsleep = false;
Sujithf1dc5602008-10-29 10:16:30 +05301858 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301859 ath9k_hw_set_rfmode(ah, chan);
1860
1861 return true;
1862}
1863
Sujithcbe61d82009-02-09 13:27:12 +05301864static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001865 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301866{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001867 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001868 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001869 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05301870 u32 synthDelay, qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001871 int r;
Sujithf1dc5602008-10-29 10:16:30 +05301872
1873 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1874 if (ath9k_hw_numtxpending(ah, qnum)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001875 ath_print(common, ATH_DBG_QUEUE,
1876 "Transmit frames pending on "
1877 "queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301878 return false;
1879 }
1880 }
1881
1882 REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
1883 if (!ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
Sujith0caa7b12009-02-16 13:23:20 +05301884 AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001885 ath_print(common, ATH_DBG_FATAL,
1886 "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301887 return false;
1888 }
1889
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001890 ath9k_hw_set_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301891
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001892 if (AR_SREV_9280_10_OR_LATER(ah))
1893 r = ath9k_hw_ar9280_set_channel(ah, chan);
1894 else
1895 r = ath9k_hw_set_channel(ah, chan);
1896 if (r) {
1897 ath_print(common, ATH_DBG_FATAL,
1898 "Failed to set channel\n");
1899 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301900 }
1901
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001902 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001903 ath9k_regd_get_ctl(regulatory, chan),
Sujithf74df6f2009-02-09 13:27:24 +05301904 channel->max_antenna_gain * 2,
1905 channel->max_power * 2,
1906 min((u32) MAX_RATE_POWER,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001907 (u32) regulatory->power_limit));
Sujithf1dc5602008-10-29 10:16:30 +05301908
1909 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
Sujith788a3d62008-11-18 09:09:54 +05301910 if (IS_CHAN_B(chan))
Sujithf1dc5602008-10-29 10:16:30 +05301911 synthDelay = (4 * synthDelay) / 22;
1912 else
1913 synthDelay /= 10;
1914
1915 udelay(synthDelay + BASE_ACTIVATE_DELAY);
1916
1917 REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);
1918
1919 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1920 ath9k_hw_set_delta_slope(ah, chan);
1921
1922 if (AR_SREV_9280_10_OR_LATER(ah))
1923 ath9k_hw_9280_spur_mitigate(ah, chan);
1924 else
1925 ath9k_hw_spur_mitigate(ah, chan);
1926
1927 if (!chan->oneTimeCalsDone)
1928 chan->oneTimeCalsDone = true;
1929
1930 return true;
1931}
1932
Sujithcbe61d82009-02-09 13:27:12 +05301933static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001934{
1935 int bb_spur = AR_NO_SPUR;
1936 int freq;
1937 int bin, cur_bin;
1938 int bb_spur_off, spur_subchannel_sd;
1939 int spur_freq_sd;
1940 int spur_delta_phase;
1941 int denominator;
1942 int upper, lower, cur_vit_mask;
1943 int tmp, newVal;
1944 int i;
1945 int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
1946 AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
1947 };
1948 int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
1949 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
1950 };
1951 int inc[4] = { 0, 100, 0, 0 };
1952 struct chan_centers centers;
1953
1954 int8_t mask_m[123];
1955 int8_t mask_p[123];
1956 int8_t mask_amt;
1957 int tmp_mask;
1958 int cur_bb_spur;
1959 bool is2GHz = IS_CHAN_2GHZ(chan);
1960
1961 memset(&mask_m, 0, sizeof(int8_t) * 123);
1962 memset(&mask_p, 0, sizeof(int8_t) * 123);
1963
1964 ath9k_hw_get_channel_centers(ah, chan, &centers);
1965 freq = centers.synth_center;
1966
Sujith2660b812009-02-09 13:27:26 +05301967 ah->config.spurmode = SPUR_ENABLE_EEPROM;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001968 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujithf74df6f2009-02-09 13:27:24 +05301969 cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001970
1971 if (is2GHz)
1972 cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_2GHZ;
1973 else
1974 cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_5GHZ;
1975
1976 if (AR_NO_SPUR == cur_bb_spur)
1977 break;
1978 cur_bb_spur = cur_bb_spur - freq;
1979
1980 if (IS_CHAN_HT40(chan)) {
1981 if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT40) &&
1982 (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT40)) {
1983 bb_spur = cur_bb_spur;
1984 break;
1985 }
1986 } else if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT20) &&
1987 (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT20)) {
1988 bb_spur = cur_bb_spur;
1989 break;
1990 }
1991 }
1992
1993 if (AR_NO_SPUR == bb_spur) {
1994 REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
1995 AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
1996 return;
1997 } else {
1998 REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
1999 AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
2000 }
2001
2002 bin = bb_spur * 320;
2003
2004 tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
2005
2006 newVal = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
2007 AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
2008 AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
2009 AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
2010 REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), newVal);
2011
2012 newVal = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
2013 AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
2014 AR_PHY_SPUR_REG_MASK_RATE_SELECT |
2015 AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
2016 SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
2017 REG_WRITE(ah, AR_PHY_SPUR_REG, newVal);
2018
2019 if (IS_CHAN_HT40(chan)) {
2020 if (bb_spur < 0) {
2021 spur_subchannel_sd = 1;
2022 bb_spur_off = bb_spur + 10;
2023 } else {
2024 spur_subchannel_sd = 0;
2025 bb_spur_off = bb_spur - 10;
2026 }
2027 } else {
2028 spur_subchannel_sd = 0;
2029 bb_spur_off = bb_spur;
2030 }
2031
2032 if (IS_CHAN_HT40(chan))
2033 spur_delta_phase =
2034 ((bb_spur * 262144) /
2035 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;
2036 else
2037 spur_delta_phase =
2038 ((bb_spur * 524288) /
2039 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;
2040
2041 denominator = IS_CHAN_2GHZ(chan) ? 44 : 40;
2042 spur_freq_sd = ((bb_spur_off * 2048) / denominator) & 0x3ff;
2043
2044 newVal = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
2045 SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
2046 SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
2047 REG_WRITE(ah, AR_PHY_TIMING11, newVal);
2048
2049 newVal = spur_subchannel_sd << AR_PHY_SFCORR_SPUR_SUBCHNL_SD_S;
2050 REG_WRITE(ah, AR_PHY_SFCORR_EXT, newVal);
2051
2052 cur_bin = -6000;
2053 upper = bin + 100;
2054 lower = bin - 100;
2055
2056 for (i = 0; i < 4; i++) {
2057 int pilot_mask = 0;
2058 int chan_mask = 0;
2059 int bp = 0;
2060 for (bp = 0; bp < 30; bp++) {
2061 if ((cur_bin > lower) && (cur_bin < upper)) {
2062 pilot_mask = pilot_mask | 0x1 << bp;
2063 chan_mask = chan_mask | 0x1 << bp;
2064 }
2065 cur_bin += 100;
2066 }
2067 cur_bin += inc[i];
2068 REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
2069 REG_WRITE(ah, chan_mask_reg[i], chan_mask);
2070 }
2071
2072 cur_vit_mask = 6100;
2073 upper = bin + 120;
2074 lower = bin - 120;
2075
2076 for (i = 0; i < 123; i++) {
2077 if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
Adrian Bunkb08cbcd2008-08-05 22:06:51 +03002078
2079 /* workaround for gcc bug #37014 */
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -08002080 volatile int tmp_v = abs(cur_vit_mask - bin);
Adrian Bunkb08cbcd2008-08-05 22:06:51 +03002081
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -08002082 if (tmp_v < 75)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002083 mask_amt = 1;
2084 else
2085 mask_amt = 0;
2086 if (cur_vit_mask < 0)
2087 mask_m[abs(cur_vit_mask / 100)] = mask_amt;
2088 else
2089 mask_p[cur_vit_mask / 100] = mask_amt;
2090 }
2091 cur_vit_mask -= 100;
2092 }
2093
2094 tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
2095 | (mask_m[48] << 26) | (mask_m[49] << 24)
2096 | (mask_m[50] << 22) | (mask_m[51] << 20)
2097 | (mask_m[52] << 18) | (mask_m[53] << 16)
2098 | (mask_m[54] << 14) | (mask_m[55] << 12)
2099 | (mask_m[56] << 10) | (mask_m[57] << 8)
2100 | (mask_m[58] << 6) | (mask_m[59] << 4)
2101 | (mask_m[60] << 2) | (mask_m[61] << 0);
2102 REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
2103 REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
2104
2105 tmp_mask = (mask_m[31] << 28)
2106 | (mask_m[32] << 26) | (mask_m[33] << 24)
2107 | (mask_m[34] << 22) | (mask_m[35] << 20)
2108 | (mask_m[36] << 18) | (mask_m[37] << 16)
2109 | (mask_m[48] << 14) | (mask_m[39] << 12)
2110 | (mask_m[40] << 10) | (mask_m[41] << 8)
2111 | (mask_m[42] << 6) | (mask_m[43] << 4)
2112 | (mask_m[44] << 2) | (mask_m[45] << 0);
2113 REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
2114 REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
2115
2116 tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
2117 | (mask_m[18] << 26) | (mask_m[18] << 24)
2118 | (mask_m[20] << 22) | (mask_m[20] << 20)
2119 | (mask_m[22] << 18) | (mask_m[22] << 16)
2120 | (mask_m[24] << 14) | (mask_m[24] << 12)
2121 | (mask_m[25] << 10) | (mask_m[26] << 8)
2122 | (mask_m[27] << 6) | (mask_m[28] << 4)
2123 | (mask_m[29] << 2) | (mask_m[30] << 0);
2124 REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
2125 REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
2126
2127 tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
2128 | (mask_m[2] << 26) | (mask_m[3] << 24)
2129 | (mask_m[4] << 22) | (mask_m[5] << 20)
2130 | (mask_m[6] << 18) | (mask_m[7] << 16)
2131 | (mask_m[8] << 14) | (mask_m[9] << 12)
2132 | (mask_m[10] << 10) | (mask_m[11] << 8)
2133 | (mask_m[12] << 6) | (mask_m[13] << 4)
2134 | (mask_m[14] << 2) | (mask_m[15] << 0);
2135 REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
2136 REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
2137
2138 tmp_mask = (mask_p[15] << 28)
2139 | (mask_p[14] << 26) | (mask_p[13] << 24)
2140 | (mask_p[12] << 22) | (mask_p[11] << 20)
2141 | (mask_p[10] << 18) | (mask_p[9] << 16)
2142 | (mask_p[8] << 14) | (mask_p[7] << 12)
2143 | (mask_p[6] << 10) | (mask_p[5] << 8)
2144 | (mask_p[4] << 6) | (mask_p[3] << 4)
2145 | (mask_p[2] << 2) | (mask_p[1] << 0);
2146 REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
2147 REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
2148
2149 tmp_mask = (mask_p[30] << 28)
2150 | (mask_p[29] << 26) | (mask_p[28] << 24)
2151 | (mask_p[27] << 22) | (mask_p[26] << 20)
2152 | (mask_p[25] << 18) | (mask_p[24] << 16)
2153 | (mask_p[23] << 14) | (mask_p[22] << 12)
2154 | (mask_p[21] << 10) | (mask_p[20] << 8)
2155 | (mask_p[19] << 6) | (mask_p[18] << 4)
2156 | (mask_p[17] << 2) | (mask_p[16] << 0);
2157 REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
2158 REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
2159
2160 tmp_mask = (mask_p[45] << 28)
2161 | (mask_p[44] << 26) | (mask_p[43] << 24)
2162 | (mask_p[42] << 22) | (mask_p[41] << 20)
2163 | (mask_p[40] << 18) | (mask_p[39] << 16)
2164 | (mask_p[38] << 14) | (mask_p[37] << 12)
2165 | (mask_p[36] << 10) | (mask_p[35] << 8)
2166 | (mask_p[34] << 6) | (mask_p[33] << 4)
2167 | (mask_p[32] << 2) | (mask_p[31] << 0);
2168 REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
2169 REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
2170
2171 tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
2172 | (mask_p[59] << 26) | (mask_p[58] << 24)
2173 | (mask_p[57] << 22) | (mask_p[56] << 20)
2174 | (mask_p[55] << 18) | (mask_p[54] << 16)
2175 | (mask_p[53] << 14) | (mask_p[52] << 12)
2176 | (mask_p[51] << 10) | (mask_p[50] << 8)
2177 | (mask_p[49] << 6) | (mask_p[48] << 4)
2178 | (mask_p[47] << 2) | (mask_p[46] << 0);
2179 REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
2180 REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
2181}
2182
Sujithcbe61d82009-02-09 13:27:12 +05302183static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002184{
2185 int bb_spur = AR_NO_SPUR;
2186 int bin, cur_bin;
2187 int spur_freq_sd;
2188 int spur_delta_phase;
2189 int denominator;
2190 int upper, lower, cur_vit_mask;
2191 int tmp, new;
2192 int i;
2193 int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
2194 AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
2195 };
2196 int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
2197 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
2198 };
2199 int inc[4] = { 0, 100, 0, 0 };
2200
2201 int8_t mask_m[123];
2202 int8_t mask_p[123];
2203 int8_t mask_amt;
2204 int tmp_mask;
2205 int cur_bb_spur;
2206 bool is2GHz = IS_CHAN_2GHZ(chan);
2207
2208 memset(&mask_m, 0, sizeof(int8_t) * 123);
2209 memset(&mask_p, 0, sizeof(int8_t) * 123);
2210
2211 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujithf74df6f2009-02-09 13:27:24 +05302212 cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002213 if (AR_NO_SPUR == cur_bb_spur)
2214 break;
2215 cur_bb_spur = cur_bb_spur - (chan->channel * 10);
2216 if ((cur_bb_spur > -95) && (cur_bb_spur < 95)) {
2217 bb_spur = cur_bb_spur;
2218 break;
2219 }
2220 }
2221
2222 if (AR_NO_SPUR == bb_spur)
2223 return;
2224
2225 bin = bb_spur * 32;
2226
2227 tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
2228 new = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
2229 AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
2230 AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
2231 AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
2232
2233 REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), new);
2234
2235 new = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
2236 AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
2237 AR_PHY_SPUR_REG_MASK_RATE_SELECT |
2238 AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
2239 SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
2240 REG_WRITE(ah, AR_PHY_SPUR_REG, new);
2241
2242 spur_delta_phase = ((bb_spur * 524288) / 100) &
2243 AR_PHY_TIMING11_SPUR_DELTA_PHASE;
2244
2245 denominator = IS_CHAN_2GHZ(chan) ? 440 : 400;
2246 spur_freq_sd = ((bb_spur * 2048) / denominator) & 0x3ff;
2247
2248 new = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
2249 SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
2250 SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
2251 REG_WRITE(ah, AR_PHY_TIMING11, new);
2252
2253 cur_bin = -6000;
2254 upper = bin + 100;
2255 lower = bin - 100;
2256
2257 for (i = 0; i < 4; i++) {
2258 int pilot_mask = 0;
2259 int chan_mask = 0;
2260 int bp = 0;
2261 for (bp = 0; bp < 30; bp++) {
2262 if ((cur_bin > lower) && (cur_bin < upper)) {
2263 pilot_mask = pilot_mask | 0x1 << bp;
2264 chan_mask = chan_mask | 0x1 << bp;
2265 }
2266 cur_bin += 100;
2267 }
2268 cur_bin += inc[i];
2269 REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
2270 REG_WRITE(ah, chan_mask_reg[i], chan_mask);
2271 }
2272
2273 cur_vit_mask = 6100;
2274 upper = bin + 120;
2275 lower = bin - 120;
2276
2277 for (i = 0; i < 123; i++) {
2278 if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
Adrian Bunk88b9e2b2008-08-05 22:06:51 +03002279
2280 /* workaround for gcc bug #37014 */
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -08002281 volatile int tmp_v = abs(cur_vit_mask - bin);
Adrian Bunk88b9e2b2008-08-05 22:06:51 +03002282
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -08002283 if (tmp_v < 75)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002284 mask_amt = 1;
2285 else
2286 mask_amt = 0;
2287 if (cur_vit_mask < 0)
2288 mask_m[abs(cur_vit_mask / 100)] = mask_amt;
2289 else
2290 mask_p[cur_vit_mask / 100] = mask_amt;
2291 }
2292 cur_vit_mask -= 100;
2293 }
2294
2295 tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
2296 | (mask_m[48] << 26) | (mask_m[49] << 24)
2297 | (mask_m[50] << 22) | (mask_m[51] << 20)
2298 | (mask_m[52] << 18) | (mask_m[53] << 16)
2299 | (mask_m[54] << 14) | (mask_m[55] << 12)
2300 | (mask_m[56] << 10) | (mask_m[57] << 8)
2301 | (mask_m[58] << 6) | (mask_m[59] << 4)
2302 | (mask_m[60] << 2) | (mask_m[61] << 0);
2303 REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
2304 REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
2305
2306 tmp_mask = (mask_m[31] << 28)
2307 | (mask_m[32] << 26) | (mask_m[33] << 24)
2308 | (mask_m[34] << 22) | (mask_m[35] << 20)
2309 | (mask_m[36] << 18) | (mask_m[37] << 16)
2310 | (mask_m[48] << 14) | (mask_m[39] << 12)
2311 | (mask_m[40] << 10) | (mask_m[41] << 8)
2312 | (mask_m[42] << 6) | (mask_m[43] << 4)
2313 | (mask_m[44] << 2) | (mask_m[45] << 0);
2314 REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
2315 REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
2316
2317 tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
2318 | (mask_m[18] << 26) | (mask_m[18] << 24)
2319 | (mask_m[20] << 22) | (mask_m[20] << 20)
2320 | (mask_m[22] << 18) | (mask_m[22] << 16)
2321 | (mask_m[24] << 14) | (mask_m[24] << 12)
2322 | (mask_m[25] << 10) | (mask_m[26] << 8)
2323 | (mask_m[27] << 6) | (mask_m[28] << 4)
2324 | (mask_m[29] << 2) | (mask_m[30] << 0);
2325 REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
2326 REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
2327
2328 tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
2329 | (mask_m[2] << 26) | (mask_m[3] << 24)
2330 | (mask_m[4] << 22) | (mask_m[5] << 20)
2331 | (mask_m[6] << 18) | (mask_m[7] << 16)
2332 | (mask_m[8] << 14) | (mask_m[9] << 12)
2333 | (mask_m[10] << 10) | (mask_m[11] << 8)
2334 | (mask_m[12] << 6) | (mask_m[13] << 4)
2335 | (mask_m[14] << 2) | (mask_m[15] << 0);
2336 REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
2337 REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
2338
2339 tmp_mask = (mask_p[15] << 28)
2340 | (mask_p[14] << 26) | (mask_p[13] << 24)
2341 | (mask_p[12] << 22) | (mask_p[11] << 20)
2342 | (mask_p[10] << 18) | (mask_p[9] << 16)
2343 | (mask_p[8] << 14) | (mask_p[7] << 12)
2344 | (mask_p[6] << 10) | (mask_p[5] << 8)
2345 | (mask_p[4] << 6) | (mask_p[3] << 4)
2346 | (mask_p[2] << 2) | (mask_p[1] << 0);
2347 REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
2348 REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
2349
2350 tmp_mask = (mask_p[30] << 28)
2351 | (mask_p[29] << 26) | (mask_p[28] << 24)
2352 | (mask_p[27] << 22) | (mask_p[26] << 20)
2353 | (mask_p[25] << 18) | (mask_p[24] << 16)
2354 | (mask_p[23] << 14) | (mask_p[22] << 12)
2355 | (mask_p[21] << 10) | (mask_p[20] << 8)
2356 | (mask_p[19] << 6) | (mask_p[18] << 4)
2357 | (mask_p[17] << 2) | (mask_p[16] << 0);
2358 REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
2359 REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
2360
2361 tmp_mask = (mask_p[45] << 28)
2362 | (mask_p[44] << 26) | (mask_p[43] << 24)
2363 | (mask_p[42] << 22) | (mask_p[41] << 20)
2364 | (mask_p[40] << 18) | (mask_p[39] << 16)
2365 | (mask_p[38] << 14) | (mask_p[37] << 12)
2366 | (mask_p[36] << 10) | (mask_p[35] << 8)
2367 | (mask_p[34] << 6) | (mask_p[33] << 4)
2368 | (mask_p[32] << 2) | (mask_p[31] << 0);
2369 REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
2370 REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
2371
2372 tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
2373 | (mask_p[59] << 26) | (mask_p[58] << 24)
2374 | (mask_p[57] << 22) | (mask_p[56] << 20)
2375 | (mask_p[55] << 18) | (mask_p[54] << 16)
2376 | (mask_p[53] << 14) | (mask_p[52] << 12)
2377 | (mask_p[51] << 10) | (mask_p[50] << 8)
2378 | (mask_p[49] << 6) | (mask_p[48] << 4)
2379 | (mask_p[47] << 2) | (mask_p[46] << 0);
2380 REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
2381 REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
2382}
2383
Johannes Berg3b319aa2009-06-13 14:50:26 +05302384static void ath9k_enable_rfkill(struct ath_hw *ah)
2385{
2386 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
2387 AR_GPIO_INPUT_EN_VAL_RFSILENT_BB);
2388
2389 REG_CLR_BIT(ah, AR_GPIO_INPUT_MUX2,
2390 AR_GPIO_INPUT_MUX2_RFSILENT);
2391
2392 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
2393 REG_SET_BIT(ah, AR_PHY_TEST, RFSILENT_BB);
2394}
2395
Sujithcbe61d82009-02-09 13:27:12 +05302396int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002397 bool bChannelChange)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002398{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002399 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002400 u32 saveLedState;
Sujith2660b812009-02-09 13:27:26 +05302401 struct ath9k_channel *curchan = ah->curchan;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002402 u32 saveDefAntenna;
2403 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05302404 u64 tsf = 0;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002405 int i, rx_chainmask, r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002406
Luis R. Rodriguez43c27612009-09-13 21:07:07 -07002407 ah->txchainmask = common->tx_chainmask;
2408 ah->rxchainmask = common->rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002409
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002410 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002411 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002412
Vasanthakumar Thiagarajan9ebef792009-09-17 09:26:44 +05302413 if (curchan && !ah->chip_fullsleep)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002414 ath9k_hw_getnf(ah, curchan);
2415
2416 if (bChannelChange &&
Sujith2660b812009-02-09 13:27:26 +05302417 (ah->chip_fullsleep != true) &&
2418 (ah->curchan != NULL) &&
2419 (chan->channel != ah->curchan->channel) &&
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002420 ((chan->channelFlags & CHANNEL_ALL) ==
Sujith2660b812009-02-09 13:27:26 +05302421 (ah->curchan->channelFlags & CHANNEL_ALL)) &&
Vasanthakumar Thiagarajan0a475cc2009-09-17 09:27:10 +05302422 !(AR_SREV_9280(ah) || IS_CHAN_A_5MHZ_SPACED(chan) ||
2423 IS_CHAN_A_5MHZ_SPACED(ah->curchan))) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002424
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002425 if (ath9k_hw_channel_change(ah, chan)) {
Sujith2660b812009-02-09 13:27:26 +05302426 ath9k_hw_loadnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002427 ath9k_hw_start_nfcal(ah);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002428 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002429 }
2430 }
2431
2432 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
2433 if (saveDefAntenna == 0)
2434 saveDefAntenna = 1;
2435
2436 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
2437
Sujith46fe7822009-09-17 09:25:25 +05302438 /* For chips on which RTC reset is done, save TSF before it gets cleared */
2439 if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
2440 tsf = ath9k_hw_gettsf64(ah);
2441
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002442 saveLedState = REG_READ(ah, AR_CFG_LED) &
2443 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
2444 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
2445
2446 ath9k_hw_mark_phy_inactive(ah);
2447
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002448 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
2449 REG_WRITE(ah,
2450 AR9271_RESET_POWER_DOWN_CONTROL,
2451 AR9271_RADIO_RF_RST);
2452 udelay(50);
2453 }
2454
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002455 if (!ath9k_hw_chip_reset(ah, chan)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002456 ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002457 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002458 }
2459
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002460 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
2461 ah->htc_reset_init = false;
2462 REG_WRITE(ah,
2463 AR9271_RESET_POWER_DOWN_CONTROL,
2464 AR9271_GATE_MAC_CTL);
2465 udelay(50);
2466 }
2467
Sujith46fe7822009-09-17 09:25:25 +05302468 /* Restore TSF */
2469 if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
2470 ath9k_hw_settsf64(ah, tsf);
2471
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05302472 if (AR_SREV_9280_10_OR_LATER(ah))
2473 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002474
Vivek Natarajan326bebb2009-08-14 11:33:36 +05302475 if (AR_SREV_9287_12_OR_LATER(ah)) {
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302476 /* Enable ASYNC FIFO */
2477 REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
2478 AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL);
2479 REG_SET_BIT(ah, AR_PHY_MODE, AR_PHY_MODE_ASYNCFIFO);
2480 REG_CLR_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
2481 AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
2482 REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
2483 AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
2484 }
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002485 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002486 if (r)
2487 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002488
Jouni Malinen0ced0e12009-01-08 13:32:13 +02002489 /* Setup MFP options for CCMP */
2490 if (AR_SREV_9280_20_OR_LATER(ah)) {
2491 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
2492 * frames when constructing CCMP AAD. */
2493 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
2494 0xc7ff);
2495 ah->sw_mgmt_crypto = false;
2496 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
2497 /* Disable hardware crypto for management frames */
2498 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
2499 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
2500 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
2501 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
2502 ah->sw_mgmt_crypto = true;
2503 } else
2504 ah->sw_mgmt_crypto = true;
2505
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002506 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
2507 ath9k_hw_set_delta_slope(ah, chan);
2508
2509 if (AR_SREV_9280_10_OR_LATER(ah))
2510 ath9k_hw_9280_spur_mitigate(ah, chan);
2511 else
2512 ath9k_hw_spur_mitigate(ah, chan);
2513
Sujithd6509152009-03-13 08:56:05 +05302514 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002515
2516 ath9k_hw_decrease_chain_power(ah, chan);
2517
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002518 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
2519 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002520 | macStaId1
2521 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05302522 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05302523 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05302524 | ah->sta_id1_defaults);
2525 ath9k_hw_set_operating_mode(ah, ah->opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002526
Luis R. Rodriguez13b81552009-09-10 17:52:45 -07002527 ath_hw_setbssidmask(common);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002528
2529 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
2530
Luis R. Rodriguez3453ad82009-09-10 08:57:00 -07002531 ath9k_hw_write_associd(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002532
2533 REG_WRITE(ah, AR_ISR, ~0);
2534
2535 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
2536
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002537 if (AR_SREV_9280_10_OR_LATER(ah))
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04002538 r = ath9k_hw_ar9280_set_channel(ah, chan);
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002539 else
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04002540 r = ath9k_hw_set_channel(ah, chan);
2541 if (r)
2542 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002543
2544 for (i = 0; i < AR_NUM_DCU; i++)
2545 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
2546
Sujith2660b812009-02-09 13:27:26 +05302547 ah->intr_txqs = 0;
2548 for (i = 0; i < ah->caps.total_queues; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002549 ath9k_hw_resettxqueue(ah, i);
2550
Sujith2660b812009-02-09 13:27:26 +05302551 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002552 ath9k_hw_init_qos(ah);
2553
Sujith2660b812009-02-09 13:27:26 +05302554 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05302555 ath9k_enable_rfkill(ah);
Johannes Berg3b319aa2009-06-13 14:50:26 +05302556
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002557 ath9k_hw_init_user_settings(ah);
2558
Vivek Natarajan326bebb2009-08-14 11:33:36 +05302559 if (AR_SREV_9287_12_OR_LATER(ah)) {
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302560 REG_WRITE(ah, AR_D_GBL_IFS_SIFS,
2561 AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR);
2562 REG_WRITE(ah, AR_D_GBL_IFS_SLOT,
2563 AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR);
2564 REG_WRITE(ah, AR_D_GBL_IFS_EIFS,
2565 AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR);
2566
2567 REG_WRITE(ah, AR_TIME_OUT, AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR);
2568 REG_WRITE(ah, AR_USEC, AR_USEC_ASYNC_FIFO_DUR);
2569
2570 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
2571 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
2572 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
2573 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
2574 }
Vivek Natarajan326bebb2009-08-14 11:33:36 +05302575 if (AR_SREV_9287_12_OR_LATER(ah)) {
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302576 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
2577 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
2578 }
2579
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002580 REG_WRITE(ah, AR_STA_ID1,
2581 REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);
2582
2583 ath9k_hw_set_dma(ah);
2584
2585 REG_WRITE(ah, AR_OBS, 8);
2586
Sujith0ef1f162009-03-30 15:28:35 +05302587 if (ah->config.intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002588 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
2589 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
2590 }
2591
2592 ath9k_hw_init_bb(ah, chan);
2593
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002594 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07002595 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002596
Sujith2660b812009-02-09 13:27:26 +05302597 rx_chainmask = ah->rxchainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002598 if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
2599 REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
2600 REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
2601 }
2602
2603 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
2604
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002605 /*
2606 * For big endian systems turn on swapping for descriptors
2607 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002608 if (AR_SREV_9100(ah)) {
2609 u32 mask;
2610 mask = REG_READ(ah, AR_CFG);
2611 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002612 ath_print(common, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +05302613 "CFG Byte Swap Set 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002614 } else {
2615 mask =
2616 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
2617 REG_WRITE(ah, AR_CFG, mask);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002618 ath_print(common, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +05302619 "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002620 }
2621 } else {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002622 /* Configure AR9271 target WLAN */
2623 if (AR_SREV_9271(ah))
2624 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002625#ifdef __BIG_ENDIAN
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002626 else
2627 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002628#endif
2629 }
2630
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07002631 if (ah->btcoex_hw.enabled)
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05302632 ath9k_hw_btcoex_enable(ah);
2633
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002634 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002635}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002636EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002637
Sujithf1dc5602008-10-29 10:16:30 +05302638/************************/
2639/* Key Cache Management */
2640/************************/
2641
Sujithcbe61d82009-02-09 13:27:12 +05302642bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002643{
Sujithf1dc5602008-10-29 10:16:30 +05302644 u32 keyType;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002645
Sujith2660b812009-02-09 13:27:26 +05302646 if (entry >= ah->caps.keycache_size) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002647 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
2648 "keychache entry %u out of range\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002649 return false;
2650 }
2651
Sujithf1dc5602008-10-29 10:16:30 +05302652 keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002653
Sujithf1dc5602008-10-29 10:16:30 +05302654 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
2655 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
2656 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
2657 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
2658 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
2659 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
2660 REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
2661 REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
2662
2663 if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
2664 u16 micentry = entry + 64;
2665
2666 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
2667 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
2668 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
2669 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2670
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002671 }
2672
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002673 return true;
2674}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002675EXPORT_SYMBOL(ath9k_hw_keyreset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002676
Sujithcbe61d82009-02-09 13:27:12 +05302677bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002678{
Sujithf1dc5602008-10-29 10:16:30 +05302679 u32 macHi, macLo;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002680
Sujith2660b812009-02-09 13:27:26 +05302681 if (entry >= ah->caps.keycache_size) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002682 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
2683 "keychache entry %u out of range\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002684 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002685 }
2686
Sujithf1dc5602008-10-29 10:16:30 +05302687 if (mac != NULL) {
2688 macHi = (mac[5] << 8) | mac[4];
2689 macLo = (mac[3] << 24) |
2690 (mac[2] << 16) |
2691 (mac[1] << 8) |
2692 mac[0];
2693 macLo >>= 1;
2694 macLo |= (macHi & 1) << 31;
2695 macHi >>= 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002696 } else {
Sujithf1dc5602008-10-29 10:16:30 +05302697 macLo = macHi = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002698 }
Sujithf1dc5602008-10-29 10:16:30 +05302699 REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
2700 REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002701
2702 return true;
2703}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002704EXPORT_SYMBOL(ath9k_hw_keysetmac);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002705
Sujithcbe61d82009-02-09 13:27:12 +05302706bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
Sujithf1dc5602008-10-29 10:16:30 +05302707 const struct ath9k_keyval *k,
Jouni Malinene0caf9e2009-03-02 18:15:53 +02002708 const u8 *mac)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002709{
Sujith2660b812009-02-09 13:27:26 +05302710 const struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002711 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302712 u32 key0, key1, key2, key3, key4;
2713 u32 keyType;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002714
Sujithf1dc5602008-10-29 10:16:30 +05302715 if (entry >= pCap->keycache_size) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002716 ath_print(common, ATH_DBG_FATAL,
2717 "keycache entry %u out of range\n", entry);
Sujithf1dc5602008-10-29 10:16:30 +05302718 return false;
2719 }
2720
2721 switch (k->kv_type) {
2722 case ATH9K_CIPHER_AES_OCB:
2723 keyType = AR_KEYTABLE_TYPE_AES;
2724 break;
2725 case ATH9K_CIPHER_AES_CCM:
2726 if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002727 ath_print(common, ATH_DBG_ANY,
2728 "AES-CCM not supported by mac rev 0x%x\n",
2729 ah->hw_version.macRev);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002730 return false;
2731 }
Sujithf1dc5602008-10-29 10:16:30 +05302732 keyType = AR_KEYTABLE_TYPE_CCM;
2733 break;
2734 case ATH9K_CIPHER_TKIP:
2735 keyType = AR_KEYTABLE_TYPE_TKIP;
2736 if (ATH9K_IS_MIC_ENABLED(ah)
2737 && entry + 64 >= pCap->keycache_size) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002738 ath_print(common, ATH_DBG_ANY,
2739 "entry %u inappropriate for TKIP\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002740 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002741 }
Sujithf1dc5602008-10-29 10:16:30 +05302742 break;
2743 case ATH9K_CIPHER_WEP:
Zhu Yie31a16d2009-05-21 21:47:03 +08002744 if (k->kv_len < WLAN_KEY_LEN_WEP40) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002745 ath_print(common, ATH_DBG_ANY,
2746 "WEP key length %u too small\n", k->kv_len);
Sujithf1dc5602008-10-29 10:16:30 +05302747 return false;
2748 }
Zhu Yie31a16d2009-05-21 21:47:03 +08002749 if (k->kv_len <= WLAN_KEY_LEN_WEP40)
Sujithf1dc5602008-10-29 10:16:30 +05302750 keyType = AR_KEYTABLE_TYPE_40;
Zhu Yie31a16d2009-05-21 21:47:03 +08002751 else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
Sujithf1dc5602008-10-29 10:16:30 +05302752 keyType = AR_KEYTABLE_TYPE_104;
2753 else
2754 keyType = AR_KEYTABLE_TYPE_128;
2755 break;
2756 case ATH9K_CIPHER_CLR:
2757 keyType = AR_KEYTABLE_TYPE_CLR;
2758 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002759 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002760 ath_print(common, ATH_DBG_FATAL,
2761 "cipher %u not supported\n", k->kv_type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002762 return false;
2763 }
Sujithf1dc5602008-10-29 10:16:30 +05302764
Jouni Malinene0caf9e2009-03-02 18:15:53 +02002765 key0 = get_unaligned_le32(k->kv_val + 0);
2766 key1 = get_unaligned_le16(k->kv_val + 4);
2767 key2 = get_unaligned_le32(k->kv_val + 6);
2768 key3 = get_unaligned_le16(k->kv_val + 10);
2769 key4 = get_unaligned_le32(k->kv_val + 12);
Zhu Yie31a16d2009-05-21 21:47:03 +08002770 if (k->kv_len <= WLAN_KEY_LEN_WEP104)
Sujithf1dc5602008-10-29 10:16:30 +05302771 key4 &= 0xff;
2772
Jouni Malinen672903b2009-03-02 15:06:31 +02002773 /*
2774 * Note: Key cache registers access special memory area that requires
2775 * two 32-bit writes to actually update the values in the internal
2776 * memory. Consequently, the exact order and pairs used here must be
2777 * maintained.
2778 */
2779
Sujithf1dc5602008-10-29 10:16:30 +05302780 if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
2781 u16 micentry = entry + 64;
2782
Jouni Malinen672903b2009-03-02 15:06:31 +02002783 /*
2784 * Write inverted key[47:0] first to avoid Michael MIC errors
2785 * on frames that could be sent or received at the same time.
2786 * The correct key will be written in the end once everything
2787 * else is ready.
2788 */
Sujithf1dc5602008-10-29 10:16:30 +05302789 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
2790 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
Jouni Malinen672903b2009-03-02 15:06:31 +02002791
2792 /* Write key[95:48] */
Sujithf1dc5602008-10-29 10:16:30 +05302793 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
2794 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
Jouni Malinen672903b2009-03-02 15:06:31 +02002795
2796 /* Write key[127:96] and key type */
Sujithf1dc5602008-10-29 10:16:30 +05302797 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
2798 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
Jouni Malinen672903b2009-03-02 15:06:31 +02002799
2800 /* Write MAC address for the entry */
Sujithf1dc5602008-10-29 10:16:30 +05302801 (void) ath9k_hw_keysetmac(ah, entry, mac);
2802
Sujith2660b812009-02-09 13:27:26 +05302803 if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
Jouni Malinen672903b2009-03-02 15:06:31 +02002804 /*
2805 * TKIP uses two key cache entries:
2806 * Michael MIC TX/RX keys in the same key cache entry
2807 * (idx = main index + 64):
2808 * key0 [31:0] = RX key [31:0]
2809 * key1 [15:0] = TX key [31:16]
2810 * key1 [31:16] = reserved
2811 * key2 [31:0] = RX key [63:32]
2812 * key3 [15:0] = TX key [15:0]
2813 * key3 [31:16] = reserved
2814 * key4 [31:0] = TX key [63:32]
2815 */
Sujithf1dc5602008-10-29 10:16:30 +05302816 u32 mic0, mic1, mic2, mic3, mic4;
2817
2818 mic0 = get_unaligned_le32(k->kv_mic + 0);
2819 mic2 = get_unaligned_le32(k->kv_mic + 4);
2820 mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
2821 mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
2822 mic4 = get_unaligned_le32(k->kv_txmic + 4);
Jouni Malinen672903b2009-03-02 15:06:31 +02002823
2824 /* Write RX[31:0] and TX[31:16] */
Sujithf1dc5602008-10-29 10:16:30 +05302825 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
2826 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
Jouni Malinen672903b2009-03-02 15:06:31 +02002827
2828 /* Write RX[63:32] and TX[15:0] */
Sujithf1dc5602008-10-29 10:16:30 +05302829 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
2830 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
Jouni Malinen672903b2009-03-02 15:06:31 +02002831
2832 /* Write TX[63:32] and keyType(reserved) */
Sujithf1dc5602008-10-29 10:16:30 +05302833 REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
2834 REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
2835 AR_KEYTABLE_TYPE_CLR);
2836
2837 } else {
Jouni Malinen672903b2009-03-02 15:06:31 +02002838 /*
2839 * TKIP uses four key cache entries (two for group
2840 * keys):
2841 * Michael MIC TX/RX keys are in different key cache
2842 * entries (idx = main index + 64 for TX and
2843 * main index + 32 + 96 for RX):
2844 * key0 [31:0] = TX/RX MIC key [31:0]
2845 * key1 [31:0] = reserved
2846 * key2 [31:0] = TX/RX MIC key [63:32]
2847 * key3 [31:0] = reserved
2848 * key4 [31:0] = reserved
2849 *
2850 * Upper layer code will call this function separately
2851 * for TX and RX keys when these registers offsets are
2852 * used.
2853 */
Sujithf1dc5602008-10-29 10:16:30 +05302854 u32 mic0, mic2;
2855
2856 mic0 = get_unaligned_le32(k->kv_mic + 0);
2857 mic2 = get_unaligned_le32(k->kv_mic + 4);
Jouni Malinen672903b2009-03-02 15:06:31 +02002858
2859 /* Write MIC key[31:0] */
Sujithf1dc5602008-10-29 10:16:30 +05302860 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
2861 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
Jouni Malinen672903b2009-03-02 15:06:31 +02002862
2863 /* Write MIC key[63:32] */
Sujithf1dc5602008-10-29 10:16:30 +05302864 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
2865 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
Jouni Malinen672903b2009-03-02 15:06:31 +02002866
2867 /* Write TX[63:32] and keyType(reserved) */
Sujithf1dc5602008-10-29 10:16:30 +05302868 REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
2869 REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
2870 AR_KEYTABLE_TYPE_CLR);
2871 }
Jouni Malinen672903b2009-03-02 15:06:31 +02002872
2873 /* MAC address registers are reserved for the MIC entry */
Sujithf1dc5602008-10-29 10:16:30 +05302874 REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
2875 REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
Jouni Malinen672903b2009-03-02 15:06:31 +02002876
2877 /*
2878 * Write the correct (un-inverted) key[47:0] last to enable
2879 * TKIP now that all other registers are set with correct
2880 * values.
2881 */
Sujithf1dc5602008-10-29 10:16:30 +05302882 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
2883 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
2884 } else {
Jouni Malinen672903b2009-03-02 15:06:31 +02002885 /* Write key[47:0] */
Sujithf1dc5602008-10-29 10:16:30 +05302886 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
2887 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
Jouni Malinen672903b2009-03-02 15:06:31 +02002888
2889 /* Write key[95:48] */
Sujithf1dc5602008-10-29 10:16:30 +05302890 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
2891 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
Jouni Malinen672903b2009-03-02 15:06:31 +02002892
2893 /* Write key[127:96] and key type */
Sujithf1dc5602008-10-29 10:16:30 +05302894 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
2895 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2896
Jouni Malinen672903b2009-03-02 15:06:31 +02002897 /* Write MAC address for the entry */
Sujithf1dc5602008-10-29 10:16:30 +05302898 (void) ath9k_hw_keysetmac(ah, entry, mac);
2899 }
2900
Sujithf1dc5602008-10-29 10:16:30 +05302901 return true;
2902}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002903EXPORT_SYMBOL(ath9k_hw_set_keycache_entry);
Sujithf1dc5602008-10-29 10:16:30 +05302904
Sujithcbe61d82009-02-09 13:27:12 +05302905bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
Sujithf1dc5602008-10-29 10:16:30 +05302906{
Sujith2660b812009-02-09 13:27:26 +05302907 if (entry < ah->caps.keycache_size) {
Sujithf1dc5602008-10-29 10:16:30 +05302908 u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
2909 if (val & AR_KEYTABLE_VALID)
2910 return true;
2911 }
2912 return false;
2913}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002914EXPORT_SYMBOL(ath9k_hw_keyisvalid);
Sujithf1dc5602008-10-29 10:16:30 +05302915
2916/******************************/
2917/* Power Management (Chipset) */
2918/******************************/
2919
Sujithcbe61d82009-02-09 13:27:12 +05302920static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05302921{
2922 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2923 if (setChip) {
2924 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
2925 AR_RTC_FORCE_WAKE_EN);
2926 if (!AR_SREV_9100(ah))
2927 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2928
Sujith4921be82009-09-18 15:04:27 +05302929 if(!AR_SREV_5416(ah))
2930 REG_CLR_BIT(ah, (AR_RTC_RESET),
2931 AR_RTC_RESET_EN);
Sujithf1dc5602008-10-29 10:16:30 +05302932 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002933}
2934
Sujithcbe61d82009-02-09 13:27:12 +05302935static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002936{
Sujithf1dc5602008-10-29 10:16:30 +05302937 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2938 if (setChip) {
Sujith2660b812009-02-09 13:27:26 +05302939 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002940
Sujithf1dc5602008-10-29 10:16:30 +05302941 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2942 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2943 AR_RTC_FORCE_WAKE_ON_INT);
2944 } else {
2945 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
2946 AR_RTC_FORCE_WAKE_EN);
2947 }
2948 }
2949}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002950
Sujithcbe61d82009-02-09 13:27:12 +05302951static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05302952{
2953 u32 val;
2954 int i;
2955
2956 if (setChip) {
2957 if ((REG_READ(ah, AR_RTC_STATUS) &
2958 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2959 if (ath9k_hw_set_reset_reg(ah,
2960 ATH9K_RESET_POWER_ON) != true) {
2961 return false;
2962 }
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302963 ath9k_hw_init_pll(ah, NULL);
Sujithf1dc5602008-10-29 10:16:30 +05302964 }
2965 if (AR_SREV_9100(ah))
2966 REG_SET_BIT(ah, AR_RTC_RESET,
2967 AR_RTC_RESET_EN);
2968
2969 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2970 AR_RTC_FORCE_WAKE_EN);
2971 udelay(50);
2972
2973 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2974 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2975 if (val == AR_RTC_STATUS_ON)
2976 break;
2977 udelay(50);
2978 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2979 AR_RTC_FORCE_WAKE_EN);
2980 }
2981 if (i == 0) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002982 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
2983 "Failed to wakeup in %uus\n",
2984 POWER_UP_TIME / 20);
Sujithf1dc5602008-10-29 10:16:30 +05302985 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002986 }
2987 }
2988
Sujithf1dc5602008-10-29 10:16:30 +05302989 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2990
2991 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002992}
2993
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002994bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302995{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002996 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +05302997 int status = true, setChip = true;
Sujithf1dc5602008-10-29 10:16:30 +05302998 static const char *modes[] = {
2999 "AWAKE",
3000 "FULL-SLEEP",
3001 "NETWORK SLEEP",
3002 "UNDEFINED"
3003 };
Sujithf1dc5602008-10-29 10:16:30 +05303004
Gabor Juhoscbdec972009-07-24 17:27:22 +02003005 if (ah->power_mode == mode)
3006 return status;
3007
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003008 ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
3009 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05303010
3011 switch (mode) {
3012 case ATH9K_PM_AWAKE:
3013 status = ath9k_hw_set_power_awake(ah, setChip);
3014 break;
3015 case ATH9K_PM_FULL_SLEEP:
3016 ath9k_set_power_sleep(ah, setChip);
Sujith2660b812009-02-09 13:27:26 +05303017 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05303018 break;
3019 case ATH9K_PM_NETWORK_SLEEP:
3020 ath9k_set_power_network_sleep(ah, setChip);
3021 break;
3022 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003023 ath_print(common, ATH_DBG_FATAL,
3024 "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05303025 return false;
3026 }
Sujith2660b812009-02-09 13:27:26 +05303027 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05303028
3029 return status;
3030}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003031EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05303032
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08003033/*
3034 * Helper for ASPM support.
3035 *
3036 * Disable PLL when in L0s as well as receiver clock when in L1.
3037 * This power saving option must be enabled through the SerDes.
3038 *
3039 * Programming the SerDes must go through the same 288 bit serial shift
3040 * register as the other analog registers. Hence the 9 writes.
3041 */
Vivek Natarajan93b1b372009-09-17 09:24:58 +05303042void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore, int power_off)
Sujithf1dc5602008-10-29 10:16:30 +05303043{
Sujithf1dc5602008-10-29 10:16:30 +05303044 u8 i;
Vivek Natarajan93b1b372009-09-17 09:24:58 +05303045 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05303046
Sujith2660b812009-02-09 13:27:26 +05303047 if (ah->is_pciexpress != true)
Sujithf1dc5602008-10-29 10:16:30 +05303048 return;
3049
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08003050 /* Do not touch SerDes registers */
Sujith2660b812009-02-09 13:27:26 +05303051 if (ah->config.pcie_powersave_enable == 2)
Sujithf1dc5602008-10-29 10:16:30 +05303052 return;
3053
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08003054 /* Nothing to do on restore for 11N */
Vivek Natarajan93b1b372009-09-17 09:24:58 +05303055 if (!restore) {
3056 if (AR_SREV_9280_20_OR_LATER(ah)) {
3057 /*
3058 * AR9280 2.0 or later chips use SerDes values from the
3059 * initvals.h initialized depending on chipset during
3060 * ath9k_hw_init()
3061 */
3062 for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
3063 REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
3064 INI_RA(&ah->iniPcieSerdes, i, 1));
3065 }
3066 } else if (AR_SREV_9280(ah) &&
3067 (ah->hw_version.macRev == AR_SREV_REVISION_9280_10)) {
3068 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00);
3069 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
Sujithf1dc5602008-10-29 10:16:30 +05303070
Vivek Natarajan93b1b372009-09-17 09:24:58 +05303071 /* RX shut off when elecidle is asserted */
3072 REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019);
3073 REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820);
3074 REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560);
3075
3076 /* Shut off CLKREQ active in L1 */
3077 if (ah->config.pcie_clock_req)
3078 REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc);
3079 else
3080 REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd);
3081
3082 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
3083 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
3084 REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007);
3085
3086 /* Load the new settings */
3087 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
3088
3089 } else {
3090 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
3091 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
3092
3093 /* RX shut off when elecidle is asserted */
3094 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
3095 REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
3096 REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
3097
3098 /*
3099 * Ignore ah->ah_config.pcie_clock_req setting for
3100 * pre-AR9280 11n
3101 */
3102 REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
3103
3104 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
3105 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
3106 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
3107
3108 /* Load the new settings */
3109 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
Sujithf1dc5602008-10-29 10:16:30 +05303110 }
Sujithf1dc5602008-10-29 10:16:30 +05303111
Vivek Natarajan93b1b372009-09-17 09:24:58 +05303112 udelay(1000);
Sujithf1dc5602008-10-29 10:16:30 +05303113
Vivek Natarajan93b1b372009-09-17 09:24:58 +05303114 /* set bit 19 to allow forcing of pcie core into L1 state */
3115 REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
Sujithf1dc5602008-10-29 10:16:30 +05303116
Vivek Natarajan93b1b372009-09-17 09:24:58 +05303117 /* Several PCIe massages to ensure proper behaviour */
3118 if (ah->config.pcie_waen) {
3119 val = ah->config.pcie_waen;
3120 if (!power_off)
3121 val &= (~AR_WA_D3_L1_DISABLE);
3122 } else {
3123 if (AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
3124 AR_SREV_9287(ah)) {
3125 val = AR9285_WA_DEFAULT;
3126 if (!power_off)
3127 val &= (~AR_WA_D3_L1_DISABLE);
3128 } else if (AR_SREV_9280(ah)) {
3129 /*
3130 * On AR9280 chips bit 22 of 0x4004 needs to be
3131 * set otherwise card may disappear.
3132 */
3133 val = AR9280_WA_DEFAULT;
3134 if (!power_off)
3135 val &= (~AR_WA_D3_L1_DISABLE);
3136 } else
3137 val = AR_WA_DEFAULT;
3138 }
Sujithf1dc5602008-10-29 10:16:30 +05303139
Vivek Natarajan93b1b372009-09-17 09:24:58 +05303140 REG_WRITE(ah, AR_WA, val);
Sujithf1dc5602008-10-29 10:16:30 +05303141 }
3142
Vivek Natarajan93b1b372009-09-17 09:24:58 +05303143 if (power_off) {
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08003144 /*
Vivek Natarajan93b1b372009-09-17 09:24:58 +05303145 * Set PCIe workaround bits
3146 * bit 14 in WA register (disable L1) should only
3147 * be set when device enters D3 and be cleared
3148 * when device comes back to D0.
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08003149 */
Vivek Natarajan93b1b372009-09-17 09:24:58 +05303150 if (ah->config.pcie_waen) {
3151 if (ah->config.pcie_waen & AR_WA_D3_L1_DISABLE)
3152 REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
3153 } else {
3154 if (((AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
3155 AR_SREV_9287(ah)) &&
3156 (AR9285_WA_DEFAULT & AR_WA_D3_L1_DISABLE)) ||
3157 (AR_SREV_9280(ah) &&
3158 (AR9280_WA_DEFAULT & AR_WA_D3_L1_DISABLE))) {
3159 REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
3160 }
3161 }
Sujithf1dc5602008-10-29 10:16:30 +05303162 }
3163}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003164EXPORT_SYMBOL(ath9k_hw_configpcipowersave);
Sujithf1dc5602008-10-29 10:16:30 +05303165
3166/**********************/
3167/* Interrupt Handling */
3168/**********************/
3169
Sujithcbe61d82009-02-09 13:27:12 +05303170bool ath9k_hw_intrpend(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003171{
3172 u32 host_isr;
3173
3174 if (AR_SREV_9100(ah))
3175 return true;
3176
3177 host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
3178 if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
3179 return true;
3180
3181 host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
3182 if ((host_isr & AR_INTR_SYNC_DEFAULT)
3183 && (host_isr != AR_INTR_SPURIOUS))
3184 return true;
3185
3186 return false;
3187}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003188EXPORT_SYMBOL(ath9k_hw_intrpend);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003189
Sujithcbe61d82009-02-09 13:27:12 +05303190bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003191{
3192 u32 isr = 0;
3193 u32 mask2 = 0;
Sujith2660b812009-02-09 13:27:26 +05303194 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003195 u32 sync_cause = 0;
3196 bool fatal_int = false;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003197 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003198
3199 if (!AR_SREV_9100(ah)) {
3200 if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
3201 if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
3202 == AR_RTC_STATUS_ON) {
3203 isr = REG_READ(ah, AR_ISR);
3204 }
3205 }
3206
Sujithf1dc5602008-10-29 10:16:30 +05303207 sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
3208 AR_INTR_SYNC_DEFAULT;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003209
3210 *masked = 0;
3211
3212 if (!isr && !sync_cause)
3213 return false;
3214 } else {
3215 *masked = 0;
3216 isr = REG_READ(ah, AR_ISR);
3217 }
3218
3219 if (isr) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003220 if (isr & AR_ISR_BCNMISC) {
3221 u32 isr2;
3222 isr2 = REG_READ(ah, AR_ISR_S2);
3223 if (isr2 & AR_ISR_S2_TIM)
3224 mask2 |= ATH9K_INT_TIM;
3225 if (isr2 & AR_ISR_S2_DTIM)
3226 mask2 |= ATH9K_INT_DTIM;
3227 if (isr2 & AR_ISR_S2_DTIMSYNC)
3228 mask2 |= ATH9K_INT_DTIMSYNC;
3229 if (isr2 & (AR_ISR_S2_CABEND))
3230 mask2 |= ATH9K_INT_CABEND;
3231 if (isr2 & AR_ISR_S2_GTT)
3232 mask2 |= ATH9K_INT_GTT;
3233 if (isr2 & AR_ISR_S2_CST)
3234 mask2 |= ATH9K_INT_CST;
Sujith4af9cf42009-02-12 10:06:47 +05303235 if (isr2 & AR_ISR_S2_TSFOOR)
3236 mask2 |= ATH9K_INT_TSFOOR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003237 }
3238
3239 isr = REG_READ(ah, AR_ISR_RAC);
3240 if (isr == 0xffffffff) {
3241 *masked = 0;
3242 return false;
3243 }
3244
3245 *masked = isr & ATH9K_INT_COMMON;
3246
Sujith0ef1f162009-03-30 15:28:35 +05303247 if (ah->config.intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003248 if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
3249 *masked |= ATH9K_INT_RX;
3250 }
3251
3252 if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
3253 *masked |= ATH9K_INT_RX;
3254 if (isr &
3255 (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
3256 AR_ISR_TXEOL)) {
3257 u32 s0_s, s1_s;
3258
3259 *masked |= ATH9K_INT_TX;
3260
3261 s0_s = REG_READ(ah, AR_ISR_S0_S);
Sujith2660b812009-02-09 13:27:26 +05303262 ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
3263 ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003264
3265 s1_s = REG_READ(ah, AR_ISR_S1_S);
Sujith2660b812009-02-09 13:27:26 +05303266 ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
3267 ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003268 }
3269
3270 if (isr & AR_ISR_RXORN) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003271 ath_print(common, ATH_DBG_INTERRUPT,
3272 "receive FIFO overrun interrupt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003273 }
3274
3275 if (!AR_SREV_9100(ah)) {
Sujith60b67f52008-08-07 10:52:38 +05303276 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003277 u32 isr5 = REG_READ(ah, AR_ISR_S5_S);
3278 if (isr5 & AR_ISR_S5_TIM_TIMER)
3279 *masked |= ATH9K_INT_TIM_TIMER;
3280 }
3281 }
3282
3283 *masked |= mask2;
3284 }
Sujithf1dc5602008-10-29 10:16:30 +05303285
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003286 if (AR_SREV_9100(ah))
3287 return true;
Sujithf1dc5602008-10-29 10:16:30 +05303288
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303289 if (isr & AR_ISR_GENTMR) {
3290 u32 s5_s;
3291
3292 s5_s = REG_READ(ah, AR_ISR_S5_S);
3293 if (isr & AR_ISR_GENTMR) {
3294 ah->intr_gen_timer_trigger =
3295 MS(s5_s, AR_ISR_S5_GENTIMER_TRIG);
3296
3297 ah->intr_gen_timer_thresh =
3298 MS(s5_s, AR_ISR_S5_GENTIMER_THRESH);
3299
3300 if (ah->intr_gen_timer_trigger)
3301 *masked |= ATH9K_INT_GENTIMER;
3302
3303 }
3304 }
3305
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003306 if (sync_cause) {
3307 fatal_int =
3308 (sync_cause &
3309 (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
3310 ? true : false;
3311
3312 if (fatal_int) {
3313 if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003314 ath_print(common, ATH_DBG_ANY,
3315 "received PCI FATAL interrupt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003316 }
3317 if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003318 ath_print(common, ATH_DBG_ANY,
3319 "received PCI PERR interrupt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003320 }
Steven Luoa89bff92009-04-12 02:57:54 -07003321 *masked |= ATH9K_INT_FATAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003322 }
3323 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003324 ath_print(common, ATH_DBG_INTERRUPT,
3325 "AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003326 REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
3327 REG_WRITE(ah, AR_RC, 0);
3328 *masked |= ATH9K_INT_FATAL;
3329 }
3330 if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003331 ath_print(common, ATH_DBG_INTERRUPT,
3332 "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003333 }
3334
3335 REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
3336 (void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
3337 }
Sujithf1dc5602008-10-29 10:16:30 +05303338
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003339 return true;
3340}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003341EXPORT_SYMBOL(ath9k_hw_getisr);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003342
Sujithcbe61d82009-02-09 13:27:12 +05303343enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003344{
Sujith2660b812009-02-09 13:27:26 +05303345 u32 omask = ah->mask_reg;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003346 u32 mask, mask2;
Sujith2660b812009-02-09 13:27:26 +05303347 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003348 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003349
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003350 ath_print(common, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003351
3352 if (omask & ATH9K_INT_GLOBAL) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003353 ath_print(common, ATH_DBG_INTERRUPT, "disable IER\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003354 REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
3355 (void) REG_READ(ah, AR_IER);
3356 if (!AR_SREV_9100(ah)) {
3357 REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
3358 (void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);
3359
3360 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
3361 (void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
3362 }
3363 }
3364
3365 mask = ints & ATH9K_INT_COMMON;
3366 mask2 = 0;
3367
3368 if (ints & ATH9K_INT_TX) {
Sujith2660b812009-02-09 13:27:26 +05303369 if (ah->txok_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003370 mask |= AR_IMR_TXOK;
Sujith2660b812009-02-09 13:27:26 +05303371 if (ah->txdesc_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003372 mask |= AR_IMR_TXDESC;
Sujith2660b812009-02-09 13:27:26 +05303373 if (ah->txerr_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003374 mask |= AR_IMR_TXERR;
Sujith2660b812009-02-09 13:27:26 +05303375 if (ah->txeol_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003376 mask |= AR_IMR_TXEOL;
3377 }
3378 if (ints & ATH9K_INT_RX) {
3379 mask |= AR_IMR_RXERR;
Sujith0ef1f162009-03-30 15:28:35 +05303380 if (ah->config.intr_mitigation)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003381 mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
3382 else
3383 mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
Sujith60b67f52008-08-07 10:52:38 +05303384 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003385 mask |= AR_IMR_GENTMR;
3386 }
3387
3388 if (ints & (ATH9K_INT_BMISC)) {
3389 mask |= AR_IMR_BCNMISC;
3390 if (ints & ATH9K_INT_TIM)
3391 mask2 |= AR_IMR_S2_TIM;
3392 if (ints & ATH9K_INT_DTIM)
3393 mask2 |= AR_IMR_S2_DTIM;
3394 if (ints & ATH9K_INT_DTIMSYNC)
3395 mask2 |= AR_IMR_S2_DTIMSYNC;
3396 if (ints & ATH9K_INT_CABEND)
Sujith4af9cf42009-02-12 10:06:47 +05303397 mask2 |= AR_IMR_S2_CABEND;
3398 if (ints & ATH9K_INT_TSFOOR)
3399 mask2 |= AR_IMR_S2_TSFOOR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003400 }
3401
3402 if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
3403 mask |= AR_IMR_BCNMISC;
3404 if (ints & ATH9K_INT_GTT)
3405 mask2 |= AR_IMR_S2_GTT;
3406 if (ints & ATH9K_INT_CST)
3407 mask2 |= AR_IMR_S2_CST;
3408 }
3409
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003410 ath_print(common, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003411 REG_WRITE(ah, AR_IMR, mask);
3412 mask = REG_READ(ah, AR_IMR_S2) & ~(AR_IMR_S2_TIM |
3413 AR_IMR_S2_DTIM |
3414 AR_IMR_S2_DTIMSYNC |
3415 AR_IMR_S2_CABEND |
3416 AR_IMR_S2_CABTO |
3417 AR_IMR_S2_TSFOOR |
3418 AR_IMR_S2_GTT | AR_IMR_S2_CST);
3419 REG_WRITE(ah, AR_IMR_S2, mask | mask2);
Sujith2660b812009-02-09 13:27:26 +05303420 ah->mask_reg = ints;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003421
Sujith60b67f52008-08-07 10:52:38 +05303422 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003423 if (ints & ATH9K_INT_TIM_TIMER)
3424 REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
3425 else
3426 REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
3427 }
3428
3429 if (ints & ATH9K_INT_GLOBAL) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003430 ath_print(common, ATH_DBG_INTERRUPT, "enable IER\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003431 REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
3432 if (!AR_SREV_9100(ah)) {
3433 REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
3434 AR_INTR_MAC_IRQ);
3435 REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);
3436
3437
3438 REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
3439 AR_INTR_SYNC_DEFAULT);
3440 REG_WRITE(ah, AR_INTR_SYNC_MASK,
3441 AR_INTR_SYNC_DEFAULT);
3442 }
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003443 ath_print(common, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
3444 REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003445 }
3446
3447 return omask;
3448}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003449EXPORT_SYMBOL(ath9k_hw_set_interrupts);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003450
Sujithf1dc5602008-10-29 10:16:30 +05303451/*******************/
3452/* Beacon Handling */
3453/*******************/
3454
Sujithcbe61d82009-02-09 13:27:12 +05303455void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003456{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003457 int flags = 0;
3458
Sujith2660b812009-02-09 13:27:26 +05303459 ah->beacon_interval = beacon_period;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003460
Sujith2660b812009-02-09 13:27:26 +05303461 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08003462 case NL80211_IFTYPE_STATION:
3463 case NL80211_IFTYPE_MONITOR:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003464 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
3465 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
3466 REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
3467 flags |= AR_TBTT_TIMER_EN;
3468 break;
Colin McCabed97809d2008-12-01 13:38:55 -08003469 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04003470 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003471 REG_SET_BIT(ah, AR_TXCFG,
3472 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
3473 REG_WRITE(ah, AR_NEXT_NDP_TIMER,
3474 TU_TO_USEC(next_beacon +
Sujith2660b812009-02-09 13:27:26 +05303475 (ah->atim_window ? ah->
3476 atim_window : 1)));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003477 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08003478 case NL80211_IFTYPE_AP:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003479 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
3480 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
3481 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05303482 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05303483 dma_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003484 REG_WRITE(ah, AR_NEXT_SWBA,
3485 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05303486 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05303487 sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003488 flags |=
3489 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
3490 break;
Colin McCabed97809d2008-12-01 13:38:55 -08003491 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003492 ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
3493 "%s: unsupported opmode: %d\n",
3494 __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08003495 return;
3496 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003497 }
3498
3499 REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
3500 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
3501 REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
3502 REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));
3503
3504 beacon_period &= ~ATH9K_BEACON_ENA;
3505 if (beacon_period & ATH9K_BEACON_RESET_TSF) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003506 ath9k_hw_reset_tsf(ah);
3507 }
3508
3509 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
3510}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003511EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003512
Sujithcbe61d82009-02-09 13:27:12 +05303513void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05303514 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003515{
3516 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05303517 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003518 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003519
3520 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
3521
3522 REG_WRITE(ah, AR_BEACON_PERIOD,
3523 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
3524 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
3525 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
3526
3527 REG_RMW_FIELD(ah, AR_RSSI_THR,
3528 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
3529
3530 beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
3531
3532 if (bs->bs_sleepduration > beaconintval)
3533 beaconintval = bs->bs_sleepduration;
3534
3535 dtimperiod = bs->bs_dtimperiod;
3536 if (bs->bs_sleepduration > dtimperiod)
3537 dtimperiod = bs->bs_sleepduration;
3538
3539 if (beaconintval == dtimperiod)
3540 nextTbtt = bs->bs_nextdtim;
3541 else
3542 nextTbtt = bs->bs_nexttbtt;
3543
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003544 ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
3545 ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
3546 ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
3547 ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003548
3549 REG_WRITE(ah, AR_NEXT_DTIM,
3550 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
3551 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
3552
3553 REG_WRITE(ah, AR_SLEEP1,
3554 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
3555 | AR_SLEEP1_ASSUME_DTIM);
3556
Sujith60b67f52008-08-07 10:52:38 +05303557 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003558 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
3559 else
3560 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
3561
3562 REG_WRITE(ah, AR_SLEEP2,
3563 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
3564
3565 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
3566 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
3567
3568 REG_SET_BIT(ah, AR_TIMER_MODE,
3569 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
3570 AR_DTIM_TIMER_EN);
3571
Sujith4af9cf42009-02-12 10:06:47 +05303572 /* TSF Out of Range Threshold */
3573 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003574}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003575EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003576
Sujithf1dc5602008-10-29 10:16:30 +05303577/*******************/
3578/* HW Capabilities */
3579/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003580
Sujitheef7a572009-03-30 15:28:28 +05303581void ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003582{
Sujith2660b812009-02-09 13:27:26 +05303583 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003584 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003585 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07003586 struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003587
Sujithf1dc5602008-10-29 10:16:30 +05303588 u16 capField = 0, eeval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003589
Sujithf74df6f2009-02-09 13:27:24 +05303590 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003591 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05303592
Sujithf74df6f2009-02-09 13:27:24 +05303593 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
Sujithfec0de12009-02-12 10:06:43 +05303594 if (AR_SREV_9285_10_OR_LATER(ah))
3595 eeval |= AR9285_RDEXT_DEFAULT;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003596 regulatory->current_rd_ext = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05303597
Sujithf74df6f2009-02-09 13:27:24 +05303598 capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
Sujithf1dc5602008-10-29 10:16:30 +05303599
Sujith2660b812009-02-09 13:27:26 +05303600 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05303601 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003602 if (regulatory->current_rd == 0x64 ||
3603 regulatory->current_rd == 0x65)
3604 regulatory->current_rd += 5;
3605 else if (regulatory->current_rd == 0x41)
3606 regulatory->current_rd = 0x43;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003607 ath_print(common, ATH_DBG_REGULATORY,
3608 "regdomain mapped to 0x%x\n", regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003609 }
Sujithdc2222a2008-08-14 13:26:55 +05303610
Sujithf74df6f2009-02-09 13:27:24 +05303611 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Sujithf1dc5602008-10-29 10:16:30 +05303612 bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003613
Sujithf1dc5602008-10-29 10:16:30 +05303614 if (eeval & AR5416_OPFLAGS_11A) {
3615 set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
Sujith2660b812009-02-09 13:27:26 +05303616 if (ah->config.ht_enable) {
Sujithf1dc5602008-10-29 10:16:30 +05303617 if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
3618 set_bit(ATH9K_MODE_11NA_HT20,
3619 pCap->wireless_modes);
3620 if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
3621 set_bit(ATH9K_MODE_11NA_HT40PLUS,
3622 pCap->wireless_modes);
3623 set_bit(ATH9K_MODE_11NA_HT40MINUS,
3624 pCap->wireless_modes);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003625 }
3626 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003627 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003628
Sujithf1dc5602008-10-29 10:16:30 +05303629 if (eeval & AR5416_OPFLAGS_11G) {
Sujithf1dc5602008-10-29 10:16:30 +05303630 set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
Sujith2660b812009-02-09 13:27:26 +05303631 if (ah->config.ht_enable) {
Sujithf1dc5602008-10-29 10:16:30 +05303632 if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
3633 set_bit(ATH9K_MODE_11NG_HT20,
3634 pCap->wireless_modes);
3635 if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
3636 set_bit(ATH9K_MODE_11NG_HT40PLUS,
3637 pCap->wireless_modes);
3638 set_bit(ATH9K_MODE_11NG_HT40MINUS,
3639 pCap->wireless_modes);
3640 }
3641 }
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003642 }
Sujithf1dc5602008-10-29 10:16:30 +05303643
Sujithf74df6f2009-02-09 13:27:24 +05303644 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04003645 /*
3646 * For AR9271 we will temporarilly uses the rx chainmax as read from
3647 * the EEPROM.
3648 */
Sujith8147f5d2009-02-20 15:13:23 +05303649 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04003650 !(eeval & AR5416_OPFLAGS_11A) &&
3651 !(AR_SREV_9271(ah)))
3652 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05303653 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
3654 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04003655 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05303656 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05303657
Sujithd535a422009-02-09 13:27:06 +05303658 if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
Sujith2660b812009-02-09 13:27:26 +05303659 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05303660
3661 pCap->low_2ghz_chan = 2312;
3662 pCap->high_2ghz_chan = 2732;
3663
3664 pCap->low_5ghz_chan = 4920;
3665 pCap->high_5ghz_chan = 6100;
3666
3667 pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
3668 pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
3669 pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
3670
3671 pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
3672 pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
3673 pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
3674
Sujith2660b812009-02-09 13:27:26 +05303675 if (ah->config.ht_enable)
Sujithf1dc5602008-10-29 10:16:30 +05303676 pCap->hw_caps |= ATH9K_HW_CAP_HT;
3677 else
3678 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
3679
3680 pCap->hw_caps |= ATH9K_HW_CAP_GTT;
3681 pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
3682 pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
3683 pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
3684
3685 if (capField & AR_EEPROM_EEPCAP_MAXQCU)
3686 pCap->total_queues =
3687 MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
3688 else
3689 pCap->total_queues = ATH9K_NUM_TX_QUEUES;
3690
3691 if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
3692 pCap->keycache_size =
3693 1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
3694 else
3695 pCap->keycache_size = AR_KEYTABLE_SIZE;
3696
3697 pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
Sujithf1dc5602008-10-29 10:16:30 +05303698 pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
3699
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05303700 if (AR_SREV_9285_10_OR_LATER(ah))
3701 pCap->num_gpio_pins = AR9285_NUM_GPIO;
3702 else if (AR_SREV_9280_10_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05303703 pCap->num_gpio_pins = AR928X_NUM_GPIO;
3704 else
3705 pCap->num_gpio_pins = AR_NUM_GPIO;
3706
Sujithf1dc5602008-10-29 10:16:30 +05303707 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
3708 pCap->hw_caps |= ATH9K_HW_CAP_CST;
3709 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
3710 } else {
3711 pCap->rts_aggr_limit = (8 * 1024);
3712 }
3713
3714 pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;
3715
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05303716#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05303717 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
3718 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
3719 ah->rfkill_gpio =
3720 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
3721 ah->rfkill_polarity =
3722 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05303723
3724 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
3725 }
3726#endif
3727
Vivek Natarajana3ca95fb2009-09-17 09:29:07 +05303728 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05303729
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05303730 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05303731 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
3732 else
3733 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
3734
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003735 if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
Sujithf1dc5602008-10-29 10:16:30 +05303736 pCap->reg_cap =
3737 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
3738 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
3739 AR_EEPROM_EEREGCAP_EN_KK_U2 |
3740 AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
3741 } else {
3742 pCap->reg_cap =
3743 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
3744 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
3745 }
3746
Senthil Balasubramanianebb90cf2009-09-18 15:07:33 +05303747 /* Advertise midband for AR5416 with FCC midband set in eeprom */
3748 if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
3749 AR_SREV_5416(ah))
3750 pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
Sujithf1dc5602008-10-29 10:16:30 +05303751
3752 pCap->num_antcfg_5ghz =
Sujithf74df6f2009-02-09 13:27:24 +05303753 ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
Sujithf1dc5602008-10-29 10:16:30 +05303754 pCap->num_antcfg_2ghz =
Sujithf74df6f2009-02-09 13:27:24 +05303755 ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
Sujithf1dc5602008-10-29 10:16:30 +05303756
Vasanthakumar Thiagarajanfe129462009-09-09 15:25:50 +05303757 if (AR_SREV_9280_10_OR_LATER(ah) &&
Luis R. Rodrigueza36cfbc2009-09-09 16:05:32 -07003758 ath9k_hw_btcoex_supported(ah)) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07003759 btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
3760 btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05303761
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05303762 if (AR_SREV_9285(ah)) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07003763 btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
3764 btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05303765 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07003766 btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05303767 }
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05303768 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07003769 btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05303770 }
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003771}
3772
Sujithcbe61d82009-02-09 13:27:12 +05303773bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujithf1dc5602008-10-29 10:16:30 +05303774 u32 capability, u32 *result)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003775{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003776 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujithf1dc5602008-10-29 10:16:30 +05303777 switch (type) {
3778 case ATH9K_CAP_CIPHER:
3779 switch (capability) {
3780 case ATH9K_CIPHER_AES_CCM:
3781 case ATH9K_CIPHER_AES_OCB:
3782 case ATH9K_CIPHER_TKIP:
3783 case ATH9K_CIPHER_WEP:
3784 case ATH9K_CIPHER_MIC:
3785 case ATH9K_CIPHER_CLR:
3786 return true;
3787 default:
3788 return false;
3789 }
3790 case ATH9K_CAP_TKIP_MIC:
3791 switch (capability) {
3792 case 0:
3793 return true;
3794 case 1:
Sujith2660b812009-02-09 13:27:26 +05303795 return (ah->sta_id1_defaults &
Sujithf1dc5602008-10-29 10:16:30 +05303796 AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
3797 false;
3798 }
3799 case ATH9K_CAP_TKIP_SPLIT:
Sujith2660b812009-02-09 13:27:26 +05303800 return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
Sujithf1dc5602008-10-29 10:16:30 +05303801 false : true;
Sujithf1dc5602008-10-29 10:16:30 +05303802 case ATH9K_CAP_DIVERSITY:
3803 return (REG_READ(ah, AR_PHY_CCK_DETECT) &
3804 AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV) ?
3805 true : false;
Sujithf1dc5602008-10-29 10:16:30 +05303806 case ATH9K_CAP_MCAST_KEYSRCH:
3807 switch (capability) {
3808 case 0:
3809 return true;
3810 case 1:
3811 if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
3812 return false;
3813 } else {
Sujith2660b812009-02-09 13:27:26 +05303814 return (ah->sta_id1_defaults &
Sujithf1dc5602008-10-29 10:16:30 +05303815 AR_STA_ID1_MCAST_KSRCH) ? true :
3816 false;
3817 }
3818 }
3819 return false;
Sujithf1dc5602008-10-29 10:16:30 +05303820 case ATH9K_CAP_TXPOW:
3821 switch (capability) {
3822 case 0:
3823 return 0;
3824 case 1:
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003825 *result = regulatory->power_limit;
Sujithf1dc5602008-10-29 10:16:30 +05303826 return 0;
3827 case 2:
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003828 *result = regulatory->max_power_level;
Sujithf1dc5602008-10-29 10:16:30 +05303829 return 0;
3830 case 3:
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003831 *result = regulatory->tp_scale;
Sujithf1dc5602008-10-29 10:16:30 +05303832 return 0;
3833 }
3834 return false;
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05303835 case ATH9K_CAP_DS:
3836 return (AR_SREV_9280_20_OR_LATER(ah) &&
3837 (ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
3838 ? false : true;
Sujithf1dc5602008-10-29 10:16:30 +05303839 default:
3840 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003841 }
Sujithf1dc5602008-10-29 10:16:30 +05303842}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003843EXPORT_SYMBOL(ath9k_hw_getcapability);
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003844
Sujithcbe61d82009-02-09 13:27:12 +05303845bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujithf1dc5602008-10-29 10:16:30 +05303846 u32 capability, u32 setting, int *status)
3847{
Sujithf1dc5602008-10-29 10:16:30 +05303848 u32 v;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003849
Sujithf1dc5602008-10-29 10:16:30 +05303850 switch (type) {
3851 case ATH9K_CAP_TKIP_MIC:
3852 if (setting)
Sujith2660b812009-02-09 13:27:26 +05303853 ah->sta_id1_defaults |=
Sujithf1dc5602008-10-29 10:16:30 +05303854 AR_STA_ID1_CRPT_MIC_ENABLE;
3855 else
Sujith2660b812009-02-09 13:27:26 +05303856 ah->sta_id1_defaults &=
Sujithf1dc5602008-10-29 10:16:30 +05303857 ~AR_STA_ID1_CRPT_MIC_ENABLE;
3858 return true;
3859 case ATH9K_CAP_DIVERSITY:
3860 v = REG_READ(ah, AR_PHY_CCK_DETECT);
3861 if (setting)
3862 v |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
3863 else
3864 v &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
3865 REG_WRITE(ah, AR_PHY_CCK_DETECT, v);
3866 return true;
3867 case ATH9K_CAP_MCAST_KEYSRCH:
3868 if (setting)
Sujith2660b812009-02-09 13:27:26 +05303869 ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
Sujithf1dc5602008-10-29 10:16:30 +05303870 else
Sujith2660b812009-02-09 13:27:26 +05303871 ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
Sujithf1dc5602008-10-29 10:16:30 +05303872 return true;
Sujithf1dc5602008-10-29 10:16:30 +05303873 default:
3874 return false;
3875 }
3876}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003877EXPORT_SYMBOL(ath9k_hw_setcapability);
Sujithf1dc5602008-10-29 10:16:30 +05303878
3879/****************************/
3880/* GPIO / RFKILL / Antennae */
3881/****************************/
3882
Sujithcbe61d82009-02-09 13:27:12 +05303883static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05303884 u32 gpio, u32 type)
3885{
3886 int addr;
3887 u32 gpio_shift, tmp;
3888
3889 if (gpio > 11)
3890 addr = AR_GPIO_OUTPUT_MUX3;
3891 else if (gpio > 5)
3892 addr = AR_GPIO_OUTPUT_MUX2;
3893 else
3894 addr = AR_GPIO_OUTPUT_MUX1;
3895
3896 gpio_shift = (gpio % 6) * 5;
3897
3898 if (AR_SREV_9280_20_OR_LATER(ah)
3899 || (addr != AR_GPIO_OUTPUT_MUX1)) {
3900 REG_RMW(ah, addr, (type << gpio_shift),
3901 (0x1f << gpio_shift));
3902 } else {
3903 tmp = REG_READ(ah, addr);
3904 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
3905 tmp &= ~(0x1f << gpio_shift);
3906 tmp |= (type << gpio_shift);
3907 REG_WRITE(ah, addr, tmp);
3908 }
3909}
3910
Sujithcbe61d82009-02-09 13:27:12 +05303911void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05303912{
3913 u32 gpio_shift;
3914
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07003915 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05303916
3917 gpio_shift = gpio << 1;
3918
3919 REG_RMW(ah,
3920 AR_GPIO_OE_OUT,
3921 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
3922 (AR_GPIO_OE_OUT_DRV << gpio_shift));
3923}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003924EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05303925
Sujithcbe61d82009-02-09 13:27:12 +05303926u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05303927{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05303928#define MS_REG_READ(x, y) \
3929 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
3930
Sujith2660b812009-02-09 13:27:26 +05303931 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05303932 return 0xffffffff;
3933
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05303934 if (AR_SREV_9287_10_OR_LATER(ah))
3935 return MS_REG_READ(AR9287, gpio) != 0;
3936 else if (AR_SREV_9285_10_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05303937 return MS_REG_READ(AR9285, gpio) != 0;
3938 else if (AR_SREV_9280_10_OR_LATER(ah))
3939 return MS_REG_READ(AR928X, gpio) != 0;
3940 else
3941 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05303942}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003943EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05303944
Sujithcbe61d82009-02-09 13:27:12 +05303945void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05303946 u32 ah_signal_type)
3947{
3948 u32 gpio_shift;
3949
3950 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
3951
3952 gpio_shift = 2 * gpio;
3953
3954 REG_RMW(ah,
3955 AR_GPIO_OE_OUT,
3956 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
3957 (AR_GPIO_OE_OUT_DRV << gpio_shift));
3958}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003959EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05303960
Sujithcbe61d82009-02-09 13:27:12 +05303961void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05303962{
3963 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
3964 AR_GPIO_BIT(gpio));
3965}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003966EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05303967
Sujithcbe61d82009-02-09 13:27:12 +05303968u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303969{
3970 return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
3971}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003972EXPORT_SYMBOL(ath9k_hw_getdefantenna);
Sujithf1dc5602008-10-29 10:16:30 +05303973
Sujithcbe61d82009-02-09 13:27:12 +05303974void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05303975{
3976 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
3977}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003978EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05303979
Sujithcbe61d82009-02-09 13:27:12 +05303980bool ath9k_hw_setantennaswitch(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05303981 enum ath9k_ant_setting settings,
3982 struct ath9k_channel *chan,
3983 u8 *tx_chainmask,
3984 u8 *rx_chainmask,
3985 u8 *antenna_cfgd)
3986{
Sujithf1dc5602008-10-29 10:16:30 +05303987 static u8 tx_chainmask_cfg, rx_chainmask_cfg;
3988
3989 if (AR_SREV_9280(ah)) {
3990 if (!tx_chainmask_cfg) {
3991
3992 tx_chainmask_cfg = *tx_chainmask;
3993 rx_chainmask_cfg = *rx_chainmask;
3994 }
3995
3996 switch (settings) {
3997 case ATH9K_ANT_FIXED_A:
3998 *tx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
3999 *rx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
4000 *antenna_cfgd = true;
4001 break;
4002 case ATH9K_ANT_FIXED_B:
Sujith2660b812009-02-09 13:27:26 +05304003 if (ah->caps.tx_chainmask >
Sujithf1dc5602008-10-29 10:16:30 +05304004 ATH9K_ANTENNA1_CHAINMASK) {
4005 *tx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
4006 }
4007 *rx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
4008 *antenna_cfgd = true;
4009 break;
4010 case ATH9K_ANT_VARIABLE:
4011 *tx_chainmask = tx_chainmask_cfg;
4012 *rx_chainmask = rx_chainmask_cfg;
4013 *antenna_cfgd = true;
4014 break;
4015 default:
4016 break;
4017 }
4018 } else {
Sujith1cf68732009-08-13 09:34:32 +05304019 ah->config.diversity_control = settings;
Sujithf1dc5602008-10-29 10:16:30 +05304020 }
4021
4022 return true;
4023}
4024
4025/*********************/
4026/* General Operation */
4027/*********************/
4028
Sujithcbe61d82009-02-09 13:27:12 +05304029u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05304030{
4031 u32 bits = REG_READ(ah, AR_RX_FILTER);
4032 u32 phybits = REG_READ(ah, AR_PHY_ERR);
4033
4034 if (phybits & AR_PHY_ERR_RADAR)
4035 bits |= ATH9K_RX_FILTER_PHYRADAR;
4036 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
4037 bits |= ATH9K_RX_FILTER_PHYERR;
4038
4039 return bits;
4040}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004041EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05304042
Sujithcbe61d82009-02-09 13:27:12 +05304043void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05304044{
4045 u32 phybits;
4046
Sujith7ea310b2009-09-03 12:08:43 +05304047 REG_WRITE(ah, AR_RX_FILTER, bits);
4048
Sujithf1dc5602008-10-29 10:16:30 +05304049 phybits = 0;
4050 if (bits & ATH9K_RX_FILTER_PHYRADAR)
4051 phybits |= AR_PHY_ERR_RADAR;
4052 if (bits & ATH9K_RX_FILTER_PHYERR)
4053 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
4054 REG_WRITE(ah, AR_PHY_ERR, phybits);
4055
4056 if (phybits)
4057 REG_WRITE(ah, AR_RXCFG,
4058 REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
4059 else
4060 REG_WRITE(ah, AR_RXCFG,
4061 REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
4062}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004063EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05304064
Sujithcbe61d82009-02-09 13:27:12 +05304065bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05304066{
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05304067 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
4068 return false;
4069
4070 ath9k_hw_init_pll(ah, NULL);
4071 return true;
Sujithf1dc5602008-10-29 10:16:30 +05304072}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004073EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05304074
Sujithcbe61d82009-02-09 13:27:12 +05304075bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05304076{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07004077 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05304078 return false;
4079
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05304080 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
4081 return false;
4082
4083 ath9k_hw_init_pll(ah, NULL);
4084 return true;
Sujithf1dc5602008-10-29 10:16:30 +05304085}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004086EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05304087
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07004088void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
Sujithf1dc5602008-10-29 10:16:30 +05304089{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07004090 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujith2660b812009-02-09 13:27:26 +05304091 struct ath9k_channel *chan = ah->curchan;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08004092 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05304093
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07004094 regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
Sujithf1dc5602008-10-29 10:16:30 +05304095
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07004096 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07004097 ath9k_regd_get_ctl(regulatory, chan),
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07004098 channel->max_antenna_gain * 2,
4099 channel->max_power * 2,
4100 min((u32) MAX_RATE_POWER,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07004101 (u32) regulatory->power_limit));
Sujithf1dc5602008-10-29 10:16:30 +05304102}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004103EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05304104
Sujithcbe61d82009-02-09 13:27:12 +05304105void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
Sujithf1dc5602008-10-29 10:16:30 +05304106{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07004107 memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
Sujithf1dc5602008-10-29 10:16:30 +05304108}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004109EXPORT_SYMBOL(ath9k_hw_setmac);
Sujithf1dc5602008-10-29 10:16:30 +05304110
Sujithcbe61d82009-02-09 13:27:12 +05304111void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05304112{
Sujith2660b812009-02-09 13:27:26 +05304113 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05304114}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004115EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05304116
Sujithcbe61d82009-02-09 13:27:12 +05304117void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05304118{
4119 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
4120 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
4121}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004122EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05304123
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07004124void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05304125{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07004126 struct ath_common *common = ath9k_hw_common(ah);
4127
4128 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
4129 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
4130 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05304131}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004132EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05304133
Sujithcbe61d82009-02-09 13:27:12 +05304134u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05304135{
4136 u64 tsf;
4137
4138 tsf = REG_READ(ah, AR_TSF_U32);
4139 tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
4140
4141 return tsf;
4142}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004143EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05304144
Sujithcbe61d82009-02-09 13:27:12 +05304145void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01004146{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01004147 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01004148 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01004149}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004150EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01004151
Sujithcbe61d82009-02-09 13:27:12 +05304152void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05304153{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02004154 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
4155 AH_TSF_WRITE_TIMEOUT))
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07004156 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
4157 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02004158
Sujithf1dc5602008-10-29 10:16:30 +05304159 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004160}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004161EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004162
Sujith54e4cec2009-08-07 09:45:09 +05304163void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004164{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004165 if (setting)
Sujith2660b812009-02-09 13:27:26 +05304166 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004167 else
Sujith2660b812009-02-09 13:27:26 +05304168 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004169}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004170EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004171
Sujithcbe61d82009-02-09 13:27:12 +05304172bool ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004173{
Sujithf1dc5602008-10-29 10:16:30 +05304174 if (us < ATH9K_SLOT_TIME_9 || us > ath9k_hw_mac_to_usec(ah, 0xffff)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07004175 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
4176 "bad slot time %u\n", us);
Sujith2660b812009-02-09 13:27:26 +05304177 ah->slottime = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05304178 return false;
4179 } else {
4180 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, ath9k_hw_mac_to_clks(ah, us));
Sujith2660b812009-02-09 13:27:26 +05304181 ah->slottime = us;
Sujithf1dc5602008-10-29 10:16:30 +05304182 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004183 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004184}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004185EXPORT_SYMBOL(ath9k_hw_setslottime);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004186
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07004187void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004188{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07004189 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05304190 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004191
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07004192 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05304193 macmode = AR_2040_JOINED_RX_CLEAR;
4194 else
4195 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004196
Sujithf1dc5602008-10-29 10:16:30 +05304197 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004198}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304199
4200/* HW Generic timers configuration */
4201
4202static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
4203{
4204 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
4205 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
4206 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
4207 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
4208 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
4209 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
4210 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
4211 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
4212 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
4213 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
4214 AR_NDP2_TIMER_MODE, 0x0002},
4215 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
4216 AR_NDP2_TIMER_MODE, 0x0004},
4217 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
4218 AR_NDP2_TIMER_MODE, 0x0008},
4219 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
4220 AR_NDP2_TIMER_MODE, 0x0010},
4221 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
4222 AR_NDP2_TIMER_MODE, 0x0020},
4223 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
4224 AR_NDP2_TIMER_MODE, 0x0040},
4225 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
4226 AR_NDP2_TIMER_MODE, 0x0080}
4227};
4228
4229/* HW generic timer primitives */
4230
4231/* compute and clear index of rightmost 1 */
4232static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
4233{
4234 u32 b;
4235
4236 b = *mask;
4237 b &= (0-b);
4238 *mask &= ~b;
4239 b *= debruijn32;
4240 b >>= 27;
4241
4242 return timer_table->gen_timer_index[b];
4243}
4244
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +05304245u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304246{
4247 return REG_READ(ah, AR_TSF_L32);
4248}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004249EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304250
4251struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
4252 void (*trigger)(void *),
4253 void (*overflow)(void *),
4254 void *arg,
4255 u8 timer_index)
4256{
4257 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
4258 struct ath_gen_timer *timer;
4259
4260 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
4261
4262 if (timer == NULL) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07004263 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
4264 "Failed to allocate memory"
4265 "for hw timer[%d]\n", timer_index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304266 return NULL;
4267 }
4268
4269 /* allocate a hardware generic timer slot */
4270 timer_table->timers[timer_index] = timer;
4271 timer->index = timer_index;
4272 timer->trigger = trigger;
4273 timer->overflow = overflow;
4274 timer->arg = arg;
4275
4276 return timer;
4277}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004278EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304279
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07004280void ath9k_hw_gen_timer_start(struct ath_hw *ah,
4281 struct ath_gen_timer *timer,
4282 u32 timer_next,
4283 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304284{
4285 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
4286 u32 tsf;
4287
4288 BUG_ON(!timer_period);
4289
4290 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
4291
4292 tsf = ath9k_hw_gettsf32(ah);
4293
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07004294 ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
4295 "curent tsf %x period %x"
4296 "timer_next %x\n", tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304297
4298 /*
4299 * Pull timer_next forward if the current TSF already passed it
4300 * because of software latency
4301 */
4302 if (timer_next < tsf)
4303 timer_next = tsf + timer_period;
4304
4305 /*
4306 * Program generic timer registers
4307 */
4308 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
4309 timer_next);
4310 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
4311 timer_period);
4312 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
4313 gen_tmr_configuration[timer->index].mode_mask);
4314
4315 /* Enable both trigger and thresh interrupt masks */
4316 REG_SET_BIT(ah, AR_IMR_S5,
4317 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
4318 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304319}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004320EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304321
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07004322void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304323{
4324 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
4325
4326 if ((timer->index < AR_FIRST_NDP_TIMER) ||
4327 (timer->index >= ATH_MAX_GEN_TIMER)) {
4328 return;
4329 }
4330
4331 /* Clear generic timer enable bits. */
4332 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
4333 gen_tmr_configuration[timer->index].mode_mask);
4334
4335 /* Disable both trigger and thresh interrupt masks */
4336 REG_CLR_BIT(ah, AR_IMR_S5,
4337 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
4338 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
4339
4340 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304341}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004342EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304343
4344void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
4345{
4346 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
4347
4348 /* free the hardware generic timer slot */
4349 timer_table->timers[timer->index] = NULL;
4350 kfree(timer);
4351}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004352EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304353
4354/*
4355 * Generic Timer Interrupts handling
4356 */
4357void ath_gen_timer_isr(struct ath_hw *ah)
4358{
4359 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
4360 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07004361 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304362 u32 trigger_mask, thresh_mask, index;
4363
4364 /* get hardware generic timer interrupt status */
4365 trigger_mask = ah->intr_gen_timer_trigger;
4366 thresh_mask = ah->intr_gen_timer_thresh;
4367 trigger_mask &= timer_table->timer_mask.val;
4368 thresh_mask &= timer_table->timer_mask.val;
4369
4370 trigger_mask &= ~thresh_mask;
4371
4372 while (thresh_mask) {
4373 index = rightmost_index(timer_table, &thresh_mask);
4374 timer = timer_table->timers[index];
4375 BUG_ON(!timer);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07004376 ath_print(common, ATH_DBG_HWTIMER,
4377 "TSF overflow for Gen timer %d\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304378 timer->overflow(timer->arg);
4379 }
4380
4381 while (trigger_mask) {
4382 index = rightmost_index(timer_table, &trigger_mask);
4383 timer = timer_table->timers[index];
4384 BUG_ON(!timer);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07004385 ath_print(common, ATH_DBG_HWTIMER,
4386 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304387 timer->trigger(timer->arg);
4388 }
4389}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04004390EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04004391
4392static struct {
4393 u32 version;
4394 const char * name;
4395} ath_mac_bb_names[] = {
4396 /* Devices with external radios */
4397 { AR_SREV_VERSION_5416_PCI, "5416" },
4398 { AR_SREV_VERSION_5416_PCIE, "5418" },
4399 { AR_SREV_VERSION_9100, "9100" },
4400 { AR_SREV_VERSION_9160, "9160" },
4401 /* Single-chip solutions */
4402 { AR_SREV_VERSION_9280, "9280" },
4403 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04004404 { AR_SREV_VERSION_9287, "9287" },
4405 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04004406};
4407
4408/* For devices with external radios */
4409static struct {
4410 u16 version;
4411 const char * name;
4412} ath_rf_names[] = {
4413 { 0, "5133" },
4414 { AR_RAD5133_SREV_MAJOR, "5133" },
4415 { AR_RAD5122_SREV_MAJOR, "5122" },
4416 { AR_RAD2133_SREV_MAJOR, "2133" },
4417 { AR_RAD2122_SREV_MAJOR, "2122" }
4418};
4419
4420/*
4421 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
4422 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04004423static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04004424{
4425 int i;
4426
4427 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
4428 if (ath_mac_bb_names[i].version == mac_bb_version) {
4429 return ath_mac_bb_names[i].name;
4430 }
4431 }
4432
4433 return "????";
4434}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04004435
4436/*
4437 * Return the RF name. "????" is returned if the RF is unknown.
4438 * Used for devices with external radios.
4439 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04004440static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04004441{
4442 int i;
4443
4444 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
4445 if (ath_rf_names[i].version == rf_version) {
4446 return ath_rf_names[i].name;
4447 }
4448 }
4449
4450 return "????";
4451}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04004452
4453void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
4454{
4455 int used;
4456
4457 /* chipsets >= AR9280 are single-chip */
4458 if (AR_SREV_9280_10_OR_LATER(ah)) {
4459 used = snprintf(hw_name, len,
4460 "Atheros AR%s Rev:%x",
4461 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
4462 ah->hw_version.macRev);
4463 }
4464 else {
4465 used = snprintf(hw_name, len,
4466 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
4467 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
4468 ah->hw_version.macRev,
4469 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
4470 AR_RADIO_SREV_MAJOR)),
4471 ah->hw_version.phyRev);
4472 }
4473
4474 hw_name[used] = '\0';
4475}
4476EXPORT_SYMBOL(ath9k_hw_name);