blob: 1450c75bc19d5ffff4fcb2cf8fc2ef059dd1a55b [file] [log] [blame]
Michael Chanb6016b72005-05-26 13:03:09 -07001/* bnx2.c: Broadcom NX2 network driver.
2 *
Michael Chanbec92042010-02-16 15:19:42 -08003 * Copyright (c) 2004-2010 Broadcom Corporation
Michael Chanb6016b72005-05-26 13:03:09 -07004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
9 * Written by: Michael Chan (mchan@broadcom.com)
10 */
11
Joe Perches3a9c6a42010-02-17 15:01:51 +000012#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Michael Chanf2a4f052006-03-23 01:13:12 -080013
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16
17#include <linux/kernel.h>
18#include <linux/timer.h>
19#include <linux/errno.h>
20#include <linux/ioport.h>
21#include <linux/slab.h>
22#include <linux/vmalloc.h>
23#include <linux/interrupt.h>
24#include <linux/pci.h>
25#include <linux/init.h>
26#include <linux/netdevice.h>
27#include <linux/etherdevice.h>
28#include <linux/skbuff.h>
29#include <linux/dma-mapping.h>
Jiri Slaby1977f032007-10-18 23:40:25 -070030#include <linux/bitops.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080031#include <asm/io.h>
32#include <asm/irq.h>
33#include <linux/delay.h>
34#include <asm/byteorder.h>
Michael Chanc86a31f2006-06-13 15:03:47 -070035#include <asm/page.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080036#include <linux/time.h>
37#include <linux/ethtool.h>
38#include <linux/mii.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080039#include <linux/if_vlan.h>
David S. Miller08013fa2008-08-15 19:46:01 -070040#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
Michael Chanf2a4f052006-03-23 01:13:12 -080041#define BCM_VLAN 1
42#endif
Michael Chanf2a4f052006-03-23 01:13:12 -080043#include <net/ip.h>
Linus Torvaldsde081fa2007-07-12 16:40:08 -070044#include <net/tcp.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080045#include <net/checksum.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080046#include <linux/workqueue.h>
47#include <linux/crc32.h>
48#include <linux/prefetch.h>
Michael Chan29b12172006-03-23 01:13:43 -080049#include <linux/cache.h>
Michael Chan57579f72009-04-04 16:51:14 -070050#include <linux/firmware.h>
Benjamin Li706bf242008-07-18 17:55:11 -070051#include <linux/log2.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080052
Michael Chan4edd4732009-06-08 18:14:42 -070053#if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
54#define BCM_CNIC 1
55#include "cnic_if.h"
56#endif
Michael Chanb6016b72005-05-26 13:03:09 -070057#include "bnx2.h"
58#include "bnx2_fw.h"
Denys Vlasenkob3448b02007-09-30 17:55:51 -070059
Michael Chanb6016b72005-05-26 13:03:09 -070060#define DRV_MODULE_NAME "bnx2"
Michael Chana931d292010-05-17 17:33:31 -070061#define DRV_MODULE_VERSION "2.0.15"
62#define DRV_MODULE_RELDATE "May 4, 2010"
Michael Chanbec92042010-02-16 15:19:42 -080063#define FW_MIPS_FILE_06 "bnx2/bnx2-mips-06-5.0.0.j6.fw"
Michael Chan078b0732009-08-29 00:02:46 -070064#define FW_RV2P_FILE_06 "bnx2/bnx2-rv2p-06-5.0.0.j3.fw"
Michael Chana931d292010-05-17 17:33:31 -070065#define FW_MIPS_FILE_09 "bnx2/bnx2-mips-09-5.0.0.j15.fw"
Michael Chanbec92042010-02-16 15:19:42 -080066#define FW_RV2P_FILE_09_Ax "bnx2/bnx2-rv2p-09ax-5.0.0.j10.fw"
67#define FW_RV2P_FILE_09 "bnx2/bnx2-rv2p-09-5.0.0.j10.fw"
Michael Chanb6016b72005-05-26 13:03:09 -070068
69#define RUN_AT(x) (jiffies + (x))
70
71/* Time in jiffies before concluding the transmitter is hung. */
72#define TX_TIMEOUT (5*HZ)
73
Andrew Mortonfefa8642008-02-09 23:17:15 -080074static char version[] __devinitdata =
Michael Chanb6016b72005-05-26 13:03:09 -070075 "Broadcom NetXtreme II Gigabit Ethernet Driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
76
77MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
Benjamin Li453a9c62008-09-18 16:39:16 -070078MODULE_DESCRIPTION("Broadcom NetXtreme II BCM5706/5708/5709/5716 Driver");
Michael Chanb6016b72005-05-26 13:03:09 -070079MODULE_LICENSE("GPL");
80MODULE_VERSION(DRV_MODULE_VERSION);
Michael Chan57579f72009-04-04 16:51:14 -070081MODULE_FIRMWARE(FW_MIPS_FILE_06);
82MODULE_FIRMWARE(FW_RV2P_FILE_06);
83MODULE_FIRMWARE(FW_MIPS_FILE_09);
84MODULE_FIRMWARE(FW_RV2P_FILE_09);
Michael Chan078b0732009-08-29 00:02:46 -070085MODULE_FIRMWARE(FW_RV2P_FILE_09_Ax);
Michael Chanb6016b72005-05-26 13:03:09 -070086
87static int disable_msi = 0;
88
89module_param(disable_msi, int, 0);
90MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
91
92typedef enum {
93 BCM5706 = 0,
94 NC370T,
95 NC370I,
96 BCM5706S,
97 NC370F,
Michael Chan5b0c76a2005-11-04 08:45:49 -080098 BCM5708,
99 BCM5708S,
Michael Chanbac0dff2006-11-19 14:15:05 -0800100 BCM5709,
Michael Chan27a005b2007-05-03 13:23:41 -0700101 BCM5709S,
Michael Chan7bb0a042008-07-14 22:37:47 -0700102 BCM5716,
Michael Chan1caacec2008-11-12 16:01:12 -0800103 BCM5716S,
Michael Chanb6016b72005-05-26 13:03:09 -0700104} board_t;
105
106/* indexed by board_t, above */
Andrew Mortonfefa8642008-02-09 23:17:15 -0800107static struct {
Michael Chanb6016b72005-05-26 13:03:09 -0700108 char *name;
109} board_info[] __devinitdata = {
110 { "Broadcom NetXtreme II BCM5706 1000Base-T" },
111 { "HP NC370T Multifunction Gigabit Server Adapter" },
112 { "HP NC370i Multifunction Gigabit Server Adapter" },
113 { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
114 { "HP NC370F Multifunction Gigabit Server Adapter" },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800115 { "Broadcom NetXtreme II BCM5708 1000Base-T" },
116 { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
Michael Chanbac0dff2006-11-19 14:15:05 -0800117 { "Broadcom NetXtreme II BCM5709 1000Base-T" },
Michael Chan27a005b2007-05-03 13:23:41 -0700118 { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
Michael Chan7bb0a042008-07-14 22:37:47 -0700119 { "Broadcom NetXtreme II BCM5716 1000Base-T" },
Michael Chan1caacec2008-11-12 16:01:12 -0800120 { "Broadcom NetXtreme II BCM5716 1000Base-SX" },
Michael Chanb6016b72005-05-26 13:03:09 -0700121 };
122
Michael Chan7bb0a042008-07-14 22:37:47 -0700123static DEFINE_PCI_DEVICE_TABLE(bnx2_pci_tbl) = {
Michael Chanb6016b72005-05-26 13:03:09 -0700124 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
125 PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
126 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
127 PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
128 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
129 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800130 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
131 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
Michael Chanb6016b72005-05-26 13:03:09 -0700132 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
133 PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
134 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
135 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800136 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
137 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
Michael Chanbac0dff2006-11-19 14:15:05 -0800138 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
139 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
Michael Chan27a005b2007-05-03 13:23:41 -0700140 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
141 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
Michael Chan7bb0a042008-07-14 22:37:47 -0700142 { PCI_VENDOR_ID_BROADCOM, 0x163b,
143 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716 },
Michael Chan1caacec2008-11-12 16:01:12 -0800144 { PCI_VENDOR_ID_BROADCOM, 0x163c,
Michael Chan1f2435e2008-12-16 20:28:13 -0800145 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716S },
Michael Chanb6016b72005-05-26 13:03:09 -0700146 { 0, }
147};
148
Michael Chan0ced9d02009-08-21 16:20:49 +0000149static const struct flash_spec flash_table[] =
Michael Chanb6016b72005-05-26 13:03:09 -0700150{
Michael Chane30372c2007-07-16 18:26:23 -0700151#define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
152#define NONBUFFERED_FLAGS (BNX2_NV_WREN)
Michael Chanb6016b72005-05-26 13:03:09 -0700153 /* Slow EEPROM */
Michael Chan37137702005-11-04 08:49:17 -0800154 {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700155 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700156 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
157 "EEPROM - slow"},
Michael Chan37137702005-11-04 08:49:17 -0800158 /* Expansion entry 0001 */
159 {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700160 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800161 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
162 "Entry 0001"},
Michael Chanb6016b72005-05-26 13:03:09 -0700163 /* Saifun SA25F010 (non-buffered flash) */
164 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800165 {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700166 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700167 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
168 "Non-buffered flash (128kB)"},
169 /* Saifun SA25F020 (non-buffered flash) */
170 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800171 {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700172 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700173 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
174 "Non-buffered flash (256kB)"},
Michael Chan37137702005-11-04 08:49:17 -0800175 /* Expansion entry 0100 */
176 {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700177 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800178 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
179 "Entry 0100"},
180 /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400181 {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700182 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800183 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
184 "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
185 /* Entry 0110: ST M45PE20 (non-buffered flash)*/
186 {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700187 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800188 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
189 "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
190 /* Saifun SA25F005 (non-buffered flash) */
191 /* strap, cfg1, & write1 need updates */
192 {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700193 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800194 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
195 "Non-buffered flash (64kB)"},
196 /* Fast EEPROM */
197 {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700198 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800199 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
200 "EEPROM - fast"},
201 /* Expansion entry 1001 */
202 {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700203 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800204 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
205 "Entry 1001"},
206 /* Expansion entry 1010 */
207 {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700208 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800209 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
210 "Entry 1010"},
211 /* ATMEL AT45DB011B (buffered flash) */
212 {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700213 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800214 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
215 "Buffered flash (128kB)"},
216 /* Expansion entry 1100 */
217 {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700218 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800219 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
220 "Entry 1100"},
221 /* Expansion entry 1101 */
222 {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700223 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800224 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
225 "Entry 1101"},
226 /* Ateml Expansion entry 1110 */
227 {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700228 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800229 BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
230 "Entry 1110 (Atmel)"},
231 /* ATMEL AT45DB021B (buffered flash) */
232 {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700233 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800234 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
235 "Buffered flash (256kB)"},
Michael Chanb6016b72005-05-26 13:03:09 -0700236};
237
Michael Chan0ced9d02009-08-21 16:20:49 +0000238static const struct flash_spec flash_5709 = {
Michael Chane30372c2007-07-16 18:26:23 -0700239 .flags = BNX2_NV_BUFFERED,
240 .page_bits = BCM5709_FLASH_PAGE_BITS,
241 .page_size = BCM5709_FLASH_PAGE_SIZE,
242 .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
243 .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
244 .name = "5709 Buffered flash (256kB)",
245};
246
Michael Chanb6016b72005-05-26 13:03:09 -0700247MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
248
Benjamin Li4327ba42010-03-23 13:13:11 +0000249static void bnx2_init_napi(struct bnx2 *bp);
Michael Chanf048fa92010-06-01 15:05:36 +0000250static void bnx2_del_napi(struct bnx2 *bp);
Benjamin Li4327ba42010-03-23 13:13:11 +0000251
Michael Chan35e90102008-06-19 16:37:42 -0700252static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_tx_ring_info *txr)
Michael Chane89bbf12005-08-25 15:36:58 -0700253{
Michael Chan2f8af122006-08-15 01:39:10 -0700254 u32 diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700255
Michael Chan2f8af122006-08-15 01:39:10 -0700256 smp_mb();
Michael Chanfaac9c42006-12-14 15:56:32 -0800257
258 /* The ring uses 256 indices for 255 entries, one of them
259 * needs to be skipped.
260 */
Michael Chan35e90102008-06-19 16:37:42 -0700261 diff = txr->tx_prod - txr->tx_cons;
Michael Chanfaac9c42006-12-14 15:56:32 -0800262 if (unlikely(diff >= TX_DESC_CNT)) {
263 diff &= 0xffff;
264 if (diff == TX_DESC_CNT)
265 diff = MAX_TX_DESC_CNT;
266 }
Michael Chane89bbf12005-08-25 15:36:58 -0700267 return (bp->tx_ring_size - diff);
268}
269
Michael Chanb6016b72005-05-26 13:03:09 -0700270static u32
271bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
272{
Michael Chan1b8227c2007-05-03 13:24:05 -0700273 u32 val;
274
275 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700276 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
Michael Chan1b8227c2007-05-03 13:24:05 -0700277 val = REG_RD(bp, BNX2_PCICFG_REG_WINDOW);
278 spin_unlock_bh(&bp->indirect_lock);
279 return val;
Michael Chanb6016b72005-05-26 13:03:09 -0700280}
281
282static void
283bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
284{
Michael Chan1b8227c2007-05-03 13:24:05 -0700285 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700286 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
287 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
Michael Chan1b8227c2007-05-03 13:24:05 -0700288 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700289}
290
291static void
Michael Chan2726d6e2008-01-29 21:35:05 -0800292bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
293{
294 bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
295}
296
297static u32
298bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
299{
300 return (bnx2_reg_rd_ind(bp, bp->shmem_base + offset));
301}
302
303static void
Michael Chanb6016b72005-05-26 13:03:09 -0700304bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
305{
306 offset += cid_addr;
Michael Chan1b8227c2007-05-03 13:24:05 -0700307 spin_lock_bh(&bp->indirect_lock);
Michael Chan59b47d82006-11-19 14:10:45 -0800308 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
309 int i;
310
311 REG_WR(bp, BNX2_CTX_CTX_DATA, val);
312 REG_WR(bp, BNX2_CTX_CTX_CTRL,
313 offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
314 for (i = 0; i < 5; i++) {
Michael Chan59b47d82006-11-19 14:10:45 -0800315 val = REG_RD(bp, BNX2_CTX_CTX_CTRL);
316 if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
317 break;
318 udelay(5);
319 }
320 } else {
321 REG_WR(bp, BNX2_CTX_DATA_ADR, offset);
322 REG_WR(bp, BNX2_CTX_DATA, val);
323 }
Michael Chan1b8227c2007-05-03 13:24:05 -0700324 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700325}
326
Michael Chan4edd4732009-06-08 18:14:42 -0700327#ifdef BCM_CNIC
328static int
329bnx2_drv_ctl(struct net_device *dev, struct drv_ctl_info *info)
330{
331 struct bnx2 *bp = netdev_priv(dev);
332 struct drv_ctl_io *io = &info->data.io;
333
334 switch (info->cmd) {
335 case DRV_CTL_IO_WR_CMD:
336 bnx2_reg_wr_ind(bp, io->offset, io->data);
337 break;
338 case DRV_CTL_IO_RD_CMD:
339 io->data = bnx2_reg_rd_ind(bp, io->offset);
340 break;
341 case DRV_CTL_CTX_WR_CMD:
342 bnx2_ctx_wr(bp, io->cid_addr, io->offset, io->data);
343 break;
344 default:
345 return -EINVAL;
346 }
347 return 0;
348}
349
350static void bnx2_setup_cnic_irq_info(struct bnx2 *bp)
351{
352 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
353 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
354 int sb_id;
355
356 if (bp->flags & BNX2_FLAG_USING_MSIX) {
357 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
358 bnapi->cnic_present = 0;
359 sb_id = bp->irq_nvecs;
360 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
361 } else {
362 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
363 bnapi->cnic_tag = bnapi->last_status_idx;
364 bnapi->cnic_present = 1;
365 sb_id = 0;
366 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
367 }
368
369 cp->irq_arr[0].vector = bp->irq_tbl[sb_id].vector;
370 cp->irq_arr[0].status_blk = (void *)
371 ((unsigned long) bnapi->status_blk.msi +
372 (BNX2_SBLK_MSIX_ALIGN_SIZE * sb_id));
373 cp->irq_arr[0].status_blk_num = sb_id;
374 cp->num_irq = 1;
375}
376
377static int bnx2_register_cnic(struct net_device *dev, struct cnic_ops *ops,
378 void *data)
379{
380 struct bnx2 *bp = netdev_priv(dev);
381 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
382
383 if (ops == NULL)
384 return -EINVAL;
385
386 if (cp->drv_state & CNIC_DRV_STATE_REGD)
387 return -EBUSY;
388
389 bp->cnic_data = data;
390 rcu_assign_pointer(bp->cnic_ops, ops);
391
392 cp->num_irq = 0;
393 cp->drv_state = CNIC_DRV_STATE_REGD;
394
395 bnx2_setup_cnic_irq_info(bp);
396
397 return 0;
398}
399
400static int bnx2_unregister_cnic(struct net_device *dev)
401{
402 struct bnx2 *bp = netdev_priv(dev);
403 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
404 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
405
Michael Chanc5a88952009-08-14 15:49:45 +0000406 mutex_lock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700407 cp->drv_state = 0;
408 bnapi->cnic_present = 0;
409 rcu_assign_pointer(bp->cnic_ops, NULL);
Michael Chanc5a88952009-08-14 15:49:45 +0000410 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700411 synchronize_rcu();
412 return 0;
413}
414
415struct cnic_eth_dev *bnx2_cnic_probe(struct net_device *dev)
416{
417 struct bnx2 *bp = netdev_priv(dev);
418 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
419
420 cp->drv_owner = THIS_MODULE;
421 cp->chip_id = bp->chip_id;
422 cp->pdev = bp->pdev;
423 cp->io_base = bp->regview;
424 cp->drv_ctl = bnx2_drv_ctl;
425 cp->drv_register_cnic = bnx2_register_cnic;
426 cp->drv_unregister_cnic = bnx2_unregister_cnic;
427
428 return cp;
429}
430EXPORT_SYMBOL(bnx2_cnic_probe);
431
432static void
433bnx2_cnic_stop(struct bnx2 *bp)
434{
435 struct cnic_ops *c_ops;
436 struct cnic_ctl_info info;
437
Michael Chanc5a88952009-08-14 15:49:45 +0000438 mutex_lock(&bp->cnic_lock);
439 c_ops = bp->cnic_ops;
Michael Chan4edd4732009-06-08 18:14:42 -0700440 if (c_ops) {
441 info.cmd = CNIC_CTL_STOP_CMD;
442 c_ops->cnic_ctl(bp->cnic_data, &info);
443 }
Michael Chanc5a88952009-08-14 15:49:45 +0000444 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700445}
446
447static void
448bnx2_cnic_start(struct bnx2 *bp)
449{
450 struct cnic_ops *c_ops;
451 struct cnic_ctl_info info;
452
Michael Chanc5a88952009-08-14 15:49:45 +0000453 mutex_lock(&bp->cnic_lock);
454 c_ops = bp->cnic_ops;
Michael Chan4edd4732009-06-08 18:14:42 -0700455 if (c_ops) {
456 if (!(bp->flags & BNX2_FLAG_USING_MSIX)) {
457 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
458
459 bnapi->cnic_tag = bnapi->last_status_idx;
460 }
461 info.cmd = CNIC_CTL_START_CMD;
462 c_ops->cnic_ctl(bp->cnic_data, &info);
463 }
Michael Chanc5a88952009-08-14 15:49:45 +0000464 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700465}
466
467#else
468
469static void
470bnx2_cnic_stop(struct bnx2 *bp)
471{
472}
473
474static void
475bnx2_cnic_start(struct bnx2 *bp)
476{
477}
478
479#endif
480
Michael Chanb6016b72005-05-26 13:03:09 -0700481static int
482bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
483{
484 u32 val1;
485 int i, ret;
486
Michael Chan583c28e2008-01-21 19:51:35 -0800487 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700488 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
489 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
490
491 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
492 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
493
494 udelay(40);
495 }
496
497 val1 = (bp->phy_addr << 21) | (reg << 16) |
498 BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
499 BNX2_EMAC_MDIO_COMM_START_BUSY;
500 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
501
502 for (i = 0; i < 50; i++) {
503 udelay(10);
504
505 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
506 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
507 udelay(5);
508
509 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
510 val1 &= BNX2_EMAC_MDIO_COMM_DATA;
511
512 break;
513 }
514 }
515
516 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
517 *val = 0x0;
518 ret = -EBUSY;
519 }
520 else {
521 *val = val1;
522 ret = 0;
523 }
524
Michael Chan583c28e2008-01-21 19:51:35 -0800525 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700526 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
527 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
528
529 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
530 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
531
532 udelay(40);
533 }
534
535 return ret;
536}
537
538static int
539bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
540{
541 u32 val1;
542 int i, ret;
543
Michael Chan583c28e2008-01-21 19:51:35 -0800544 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700545 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
546 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
547
548 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
549 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
550
551 udelay(40);
552 }
553
554 val1 = (bp->phy_addr << 21) | (reg << 16) | val |
555 BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
556 BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
557 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400558
Michael Chanb6016b72005-05-26 13:03:09 -0700559 for (i = 0; i < 50; i++) {
560 udelay(10);
561
562 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
563 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
564 udelay(5);
565 break;
566 }
567 }
568
569 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
570 ret = -EBUSY;
571 else
572 ret = 0;
573
Michael Chan583c28e2008-01-21 19:51:35 -0800574 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700575 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
576 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
577
578 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
579 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
580
581 udelay(40);
582 }
583
584 return ret;
585}
586
587static void
588bnx2_disable_int(struct bnx2 *bp)
589{
Michael Chanb4b36042007-12-20 19:59:30 -0800590 int i;
591 struct bnx2_napi *bnapi;
592
593 for (i = 0; i < bp->irq_nvecs; i++) {
594 bnapi = &bp->bnx2_napi[i];
595 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
596 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
597 }
Michael Chanb6016b72005-05-26 13:03:09 -0700598 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
599}
600
601static void
602bnx2_enable_int(struct bnx2 *bp)
603{
Michael Chanb4b36042007-12-20 19:59:30 -0800604 int i;
605 struct bnx2_napi *bnapi;
Michael Chan1269a8a2006-01-23 16:11:03 -0800606
Michael Chanb4b36042007-12-20 19:59:30 -0800607 for (i = 0; i < bp->irq_nvecs; i++) {
608 bnapi = &bp->bnx2_napi[i];
Michael Chan35efa7c2007-12-20 19:56:37 -0800609
Michael Chanb4b36042007-12-20 19:59:30 -0800610 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
611 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
612 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
613 bnapi->last_status_idx);
Michael Chanb6016b72005-05-26 13:03:09 -0700614
Michael Chanb4b36042007-12-20 19:59:30 -0800615 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
616 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
617 bnapi->last_status_idx);
618 }
Michael Chanbf5295b2006-03-23 01:11:56 -0800619 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -0700620}
621
622static void
623bnx2_disable_int_sync(struct bnx2 *bp)
624{
Michael Chanb4b36042007-12-20 19:59:30 -0800625 int i;
626
Michael Chanb6016b72005-05-26 13:03:09 -0700627 atomic_inc(&bp->intr_sem);
Michael Chan37675462009-08-21 16:20:44 +0000628 if (!netif_running(bp->dev))
629 return;
630
Michael Chanb6016b72005-05-26 13:03:09 -0700631 bnx2_disable_int(bp);
Michael Chanb4b36042007-12-20 19:59:30 -0800632 for (i = 0; i < bp->irq_nvecs; i++)
633 synchronize_irq(bp->irq_tbl[i].vector);
Michael Chanb6016b72005-05-26 13:03:09 -0700634}
635
636static void
Michael Chan35efa7c2007-12-20 19:56:37 -0800637bnx2_napi_disable(struct bnx2 *bp)
638{
Michael Chanb4b36042007-12-20 19:59:30 -0800639 int i;
640
641 for (i = 0; i < bp->irq_nvecs; i++)
642 napi_disable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800643}
644
645static void
646bnx2_napi_enable(struct bnx2 *bp)
647{
Michael Chanb4b36042007-12-20 19:59:30 -0800648 int i;
649
650 for (i = 0; i < bp->irq_nvecs; i++)
651 napi_enable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800652}
653
654static void
Michael Chan212f9932010-04-27 11:28:10 +0000655bnx2_netif_stop(struct bnx2 *bp, bool stop_cnic)
Michael Chanb6016b72005-05-26 13:03:09 -0700656{
Michael Chan212f9932010-04-27 11:28:10 +0000657 if (stop_cnic)
658 bnx2_cnic_stop(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700659 if (netif_running(bp->dev)) {
Michael Chan35efa7c2007-12-20 19:56:37 -0800660 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700661 netif_tx_disable(bp->dev);
Michael Chanb6016b72005-05-26 13:03:09 -0700662 }
Michael Chanb7466562009-12-20 18:40:18 -0800663 bnx2_disable_int_sync(bp);
Michael Chana0ba6762010-05-17 17:34:43 -0700664 netif_carrier_off(bp->dev); /* prevent tx timeout */
Michael Chanb6016b72005-05-26 13:03:09 -0700665}
666
667static void
Michael Chan212f9932010-04-27 11:28:10 +0000668bnx2_netif_start(struct bnx2 *bp, bool start_cnic)
Michael Chanb6016b72005-05-26 13:03:09 -0700669{
670 if (atomic_dec_and_test(&bp->intr_sem)) {
671 if (netif_running(bp->dev)) {
Benjamin Li706bf242008-07-18 17:55:11 -0700672 netif_tx_wake_all_queues(bp->dev);
Michael Chana0ba6762010-05-17 17:34:43 -0700673 spin_lock_bh(&bp->phy_lock);
674 if (bp->link_up)
675 netif_carrier_on(bp->dev);
676 spin_unlock_bh(&bp->phy_lock);
Michael Chan35efa7c2007-12-20 19:56:37 -0800677 bnx2_napi_enable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700678 bnx2_enable_int(bp);
Michael Chan212f9932010-04-27 11:28:10 +0000679 if (start_cnic)
680 bnx2_cnic_start(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700681 }
682 }
683}
684
685static void
Michael Chan35e90102008-06-19 16:37:42 -0700686bnx2_free_tx_mem(struct bnx2 *bp)
687{
688 int i;
689
690 for (i = 0; i < bp->num_tx_rings; i++) {
691 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
692 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
693
694 if (txr->tx_desc_ring) {
695 pci_free_consistent(bp->pdev, TXBD_RING_SIZE,
696 txr->tx_desc_ring,
697 txr->tx_desc_mapping);
698 txr->tx_desc_ring = NULL;
699 }
700 kfree(txr->tx_buf_ring);
701 txr->tx_buf_ring = NULL;
702 }
703}
704
Michael Chanbb4f98a2008-06-19 16:38:19 -0700705static void
706bnx2_free_rx_mem(struct bnx2 *bp)
707{
708 int i;
709
710 for (i = 0; i < bp->num_rx_rings; i++) {
711 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
712 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
713 int j;
714
715 for (j = 0; j < bp->rx_max_ring; j++) {
716 if (rxr->rx_desc_ring[j])
717 pci_free_consistent(bp->pdev, RXBD_RING_SIZE,
718 rxr->rx_desc_ring[j],
719 rxr->rx_desc_mapping[j]);
720 rxr->rx_desc_ring[j] = NULL;
721 }
Breno Leitao25b0b992009-06-08 10:30:19 +0000722 vfree(rxr->rx_buf_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700723 rxr->rx_buf_ring = NULL;
724
725 for (j = 0; j < bp->rx_max_pg_ring; j++) {
726 if (rxr->rx_pg_desc_ring[j])
727 pci_free_consistent(bp->pdev, RXBD_RING_SIZE,
Michael Chan3298a732008-12-17 19:06:08 -0800728 rxr->rx_pg_desc_ring[j],
729 rxr->rx_pg_desc_mapping[j]);
730 rxr->rx_pg_desc_ring[j] = NULL;
Michael Chanbb4f98a2008-06-19 16:38:19 -0700731 }
Breno Leitao25b0b992009-06-08 10:30:19 +0000732 vfree(rxr->rx_pg_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700733 rxr->rx_pg_ring = NULL;
734 }
735}
736
Michael Chan35e90102008-06-19 16:37:42 -0700737static int
738bnx2_alloc_tx_mem(struct bnx2 *bp)
739{
740 int i;
741
742 for (i = 0; i < bp->num_tx_rings; i++) {
743 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
744 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
745
746 txr->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
747 if (txr->tx_buf_ring == NULL)
748 return -ENOMEM;
749
750 txr->tx_desc_ring =
751 pci_alloc_consistent(bp->pdev, TXBD_RING_SIZE,
752 &txr->tx_desc_mapping);
753 if (txr->tx_desc_ring == NULL)
754 return -ENOMEM;
755 }
756 return 0;
757}
758
Michael Chanbb4f98a2008-06-19 16:38:19 -0700759static int
760bnx2_alloc_rx_mem(struct bnx2 *bp)
761{
762 int i;
763
764 for (i = 0; i < bp->num_rx_rings; i++) {
765 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
766 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
767 int j;
768
769 rxr->rx_buf_ring =
770 vmalloc(SW_RXBD_RING_SIZE * bp->rx_max_ring);
771 if (rxr->rx_buf_ring == NULL)
772 return -ENOMEM;
773
774 memset(rxr->rx_buf_ring, 0,
775 SW_RXBD_RING_SIZE * bp->rx_max_ring);
776
777 for (j = 0; j < bp->rx_max_ring; j++) {
778 rxr->rx_desc_ring[j] =
779 pci_alloc_consistent(bp->pdev, RXBD_RING_SIZE,
780 &rxr->rx_desc_mapping[j]);
781 if (rxr->rx_desc_ring[j] == NULL)
782 return -ENOMEM;
783
784 }
785
786 if (bp->rx_pg_ring_size) {
787 rxr->rx_pg_ring = vmalloc(SW_RXPG_RING_SIZE *
788 bp->rx_max_pg_ring);
789 if (rxr->rx_pg_ring == NULL)
790 return -ENOMEM;
791
792 memset(rxr->rx_pg_ring, 0, SW_RXPG_RING_SIZE *
793 bp->rx_max_pg_ring);
794 }
795
796 for (j = 0; j < bp->rx_max_pg_ring; j++) {
797 rxr->rx_pg_desc_ring[j] =
798 pci_alloc_consistent(bp->pdev, RXBD_RING_SIZE,
799 &rxr->rx_pg_desc_mapping[j]);
800 if (rxr->rx_pg_desc_ring[j] == NULL)
801 return -ENOMEM;
802
803 }
804 }
805 return 0;
806}
807
Michael Chan35e90102008-06-19 16:37:42 -0700808static void
Michael Chanb6016b72005-05-26 13:03:09 -0700809bnx2_free_mem(struct bnx2 *bp)
810{
Michael Chan13daffa2006-03-20 17:49:20 -0800811 int i;
Michael Chan43e80b82008-06-19 16:41:08 -0700812 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chan13daffa2006-03-20 17:49:20 -0800813
Michael Chan35e90102008-06-19 16:37:42 -0700814 bnx2_free_tx_mem(bp);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700815 bnx2_free_rx_mem(bp);
Michael Chan35e90102008-06-19 16:37:42 -0700816
Michael Chan59b47d82006-11-19 14:10:45 -0800817 for (i = 0; i < bp->ctx_pages; i++) {
818 if (bp->ctx_blk[i]) {
819 pci_free_consistent(bp->pdev, BCM_PAGE_SIZE,
820 bp->ctx_blk[i],
821 bp->ctx_blk_mapping[i]);
822 bp->ctx_blk[i] = NULL;
823 }
824 }
Michael Chan43e80b82008-06-19 16:41:08 -0700825 if (bnapi->status_blk.msi) {
Michael Chan0f31f992006-03-23 01:12:38 -0800826 pci_free_consistent(bp->pdev, bp->status_stats_size,
Michael Chan43e80b82008-06-19 16:41:08 -0700827 bnapi->status_blk.msi,
828 bp->status_blk_mapping);
829 bnapi->status_blk.msi = NULL;
Michael Chan0f31f992006-03-23 01:12:38 -0800830 bp->stats_blk = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -0700831 }
Michael Chanb6016b72005-05-26 13:03:09 -0700832}
833
834static int
835bnx2_alloc_mem(struct bnx2 *bp)
836{
Michael Chan35e90102008-06-19 16:37:42 -0700837 int i, status_blk_size, err;
Michael Chan43e80b82008-06-19 16:41:08 -0700838 struct bnx2_napi *bnapi;
839 void *status_blk;
Michael Chanb6016b72005-05-26 13:03:09 -0700840
Michael Chan0f31f992006-03-23 01:12:38 -0800841 /* Combine status and statistics blocks into one allocation. */
842 status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
David S. Millerf86e82f2008-01-21 17:15:40 -0800843 if (bp->flags & BNX2_FLAG_MSIX_CAP)
Michael Chanb4b36042007-12-20 19:59:30 -0800844 status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
845 BNX2_SBLK_MSIX_ALIGN_SIZE);
Michael Chan0f31f992006-03-23 01:12:38 -0800846 bp->status_stats_size = status_blk_size +
847 sizeof(struct statistics_block);
848
Michael Chan43e80b82008-06-19 16:41:08 -0700849 status_blk = pci_alloc_consistent(bp->pdev, bp->status_stats_size,
850 &bp->status_blk_mapping);
851 if (status_blk == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -0700852 goto alloc_mem_err;
853
Michael Chan43e80b82008-06-19 16:41:08 -0700854 memset(status_blk, 0, bp->status_stats_size);
Michael Chanb6016b72005-05-26 13:03:09 -0700855
Michael Chan43e80b82008-06-19 16:41:08 -0700856 bnapi = &bp->bnx2_napi[0];
857 bnapi->status_blk.msi = status_blk;
858 bnapi->hw_tx_cons_ptr =
859 &bnapi->status_blk.msi->status_tx_quick_consumer_index0;
860 bnapi->hw_rx_cons_ptr =
861 &bnapi->status_blk.msi->status_rx_quick_consumer_index0;
David S. Millerf86e82f2008-01-21 17:15:40 -0800862 if (bp->flags & BNX2_FLAG_MSIX_CAP) {
Michael Chanb4b36042007-12-20 19:59:30 -0800863 for (i = 1; i < BNX2_MAX_MSIX_VEC; i++) {
Michael Chan43e80b82008-06-19 16:41:08 -0700864 struct status_block_msix *sblk;
Michael Chanb4b36042007-12-20 19:59:30 -0800865
Michael Chan43e80b82008-06-19 16:41:08 -0700866 bnapi = &bp->bnx2_napi[i];
867
868 sblk = (void *) (status_blk +
869 BNX2_SBLK_MSIX_ALIGN_SIZE * i);
870 bnapi->status_blk.msix = sblk;
871 bnapi->hw_tx_cons_ptr =
872 &sblk->status_tx_quick_consumer_index;
873 bnapi->hw_rx_cons_ptr =
874 &sblk->status_rx_quick_consumer_index;
Michael Chanb4b36042007-12-20 19:59:30 -0800875 bnapi->int_num = i << 24;
876 }
877 }
Michael Chan35efa7c2007-12-20 19:56:37 -0800878
Michael Chan43e80b82008-06-19 16:41:08 -0700879 bp->stats_blk = status_blk + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700880
Michael Chan0f31f992006-03-23 01:12:38 -0800881 bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700882
Michael Chan59b47d82006-11-19 14:10:45 -0800883 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
884 bp->ctx_pages = 0x2000 / BCM_PAGE_SIZE;
885 if (bp->ctx_pages == 0)
886 bp->ctx_pages = 1;
887 for (i = 0; i < bp->ctx_pages; i++) {
888 bp->ctx_blk[i] = pci_alloc_consistent(bp->pdev,
889 BCM_PAGE_SIZE,
890 &bp->ctx_blk_mapping[i]);
891 if (bp->ctx_blk[i] == NULL)
892 goto alloc_mem_err;
893 }
894 }
Michael Chan35e90102008-06-19 16:37:42 -0700895
Michael Chanbb4f98a2008-06-19 16:38:19 -0700896 err = bnx2_alloc_rx_mem(bp);
897 if (err)
898 goto alloc_mem_err;
899
Michael Chan35e90102008-06-19 16:37:42 -0700900 err = bnx2_alloc_tx_mem(bp);
901 if (err)
902 goto alloc_mem_err;
903
Michael Chanb6016b72005-05-26 13:03:09 -0700904 return 0;
905
906alloc_mem_err:
907 bnx2_free_mem(bp);
908 return -ENOMEM;
909}
910
911static void
Michael Chane3648b32005-11-04 08:51:21 -0800912bnx2_report_fw_link(struct bnx2 *bp)
913{
914 u32 fw_link_status = 0;
915
Michael Chan583c28e2008-01-21 19:51:35 -0800916 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a65712007-07-07 22:49:43 -0700917 return;
918
Michael Chane3648b32005-11-04 08:51:21 -0800919 if (bp->link_up) {
920 u32 bmsr;
921
922 switch (bp->line_speed) {
923 case SPEED_10:
924 if (bp->duplex == DUPLEX_HALF)
925 fw_link_status = BNX2_LINK_STATUS_10HALF;
926 else
927 fw_link_status = BNX2_LINK_STATUS_10FULL;
928 break;
929 case SPEED_100:
930 if (bp->duplex == DUPLEX_HALF)
931 fw_link_status = BNX2_LINK_STATUS_100HALF;
932 else
933 fw_link_status = BNX2_LINK_STATUS_100FULL;
934 break;
935 case SPEED_1000:
936 if (bp->duplex == DUPLEX_HALF)
937 fw_link_status = BNX2_LINK_STATUS_1000HALF;
938 else
939 fw_link_status = BNX2_LINK_STATUS_1000FULL;
940 break;
941 case SPEED_2500:
942 if (bp->duplex == DUPLEX_HALF)
943 fw_link_status = BNX2_LINK_STATUS_2500HALF;
944 else
945 fw_link_status = BNX2_LINK_STATUS_2500FULL;
946 break;
947 }
948
949 fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
950
951 if (bp->autoneg) {
952 fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
953
Michael Chanca58c3a2007-05-03 13:22:52 -0700954 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
955 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chane3648b32005-11-04 08:51:21 -0800956
957 if (!(bmsr & BMSR_ANEGCOMPLETE) ||
Michael Chan583c28e2008-01-21 19:51:35 -0800958 bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
Michael Chane3648b32005-11-04 08:51:21 -0800959 fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
960 else
961 fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
962 }
963 }
964 else
965 fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
966
Michael Chan2726d6e2008-01-29 21:35:05 -0800967 bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
Michael Chane3648b32005-11-04 08:51:21 -0800968}
969
Michael Chan9b1084b2007-07-07 22:50:37 -0700970static char *
971bnx2_xceiver_str(struct bnx2 *bp)
972{
973 return ((bp->phy_port == PORT_FIBRE) ? "SerDes" :
Michael Chan583c28e2008-01-21 19:51:35 -0800974 ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
Michael Chan9b1084b2007-07-07 22:50:37 -0700975 "Copper"));
976}
977
Michael Chane3648b32005-11-04 08:51:21 -0800978static void
Michael Chanb6016b72005-05-26 13:03:09 -0700979bnx2_report_link(struct bnx2 *bp)
980{
981 if (bp->link_up) {
982 netif_carrier_on(bp->dev);
Joe Perches3a9c6a42010-02-17 15:01:51 +0000983 netdev_info(bp->dev, "NIC %s Link is Up, %d Mbps %s duplex",
984 bnx2_xceiver_str(bp),
985 bp->line_speed,
986 bp->duplex == DUPLEX_FULL ? "full" : "half");
Michael Chanb6016b72005-05-26 13:03:09 -0700987
988 if (bp->flow_ctrl) {
989 if (bp->flow_ctrl & FLOW_CTRL_RX) {
Joe Perches3a9c6a42010-02-17 15:01:51 +0000990 pr_cont(", receive ");
Michael Chanb6016b72005-05-26 13:03:09 -0700991 if (bp->flow_ctrl & FLOW_CTRL_TX)
Joe Perches3a9c6a42010-02-17 15:01:51 +0000992 pr_cont("& transmit ");
Michael Chanb6016b72005-05-26 13:03:09 -0700993 }
994 else {
Joe Perches3a9c6a42010-02-17 15:01:51 +0000995 pr_cont(", transmit ");
Michael Chanb6016b72005-05-26 13:03:09 -0700996 }
Joe Perches3a9c6a42010-02-17 15:01:51 +0000997 pr_cont("flow control ON");
Michael Chanb6016b72005-05-26 13:03:09 -0700998 }
Joe Perches3a9c6a42010-02-17 15:01:51 +0000999 pr_cont("\n");
1000 } else {
Michael Chanb6016b72005-05-26 13:03:09 -07001001 netif_carrier_off(bp->dev);
Joe Perches3a9c6a42010-02-17 15:01:51 +00001002 netdev_err(bp->dev, "NIC %s Link is Down\n",
1003 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -07001004 }
Michael Chane3648b32005-11-04 08:51:21 -08001005
1006 bnx2_report_fw_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001007}
1008
1009static void
1010bnx2_resolve_flow_ctrl(struct bnx2 *bp)
1011{
1012 u32 local_adv, remote_adv;
1013
1014 bp->flow_ctrl = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001015 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
Michael Chanb6016b72005-05-26 13:03:09 -07001016 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
1017
1018 if (bp->duplex == DUPLEX_FULL) {
1019 bp->flow_ctrl = bp->req_flow_ctrl;
1020 }
1021 return;
1022 }
1023
1024 if (bp->duplex != DUPLEX_FULL) {
1025 return;
1026 }
1027
Michael Chan583c28e2008-01-21 19:51:35 -08001028 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan5b0c76a2005-11-04 08:45:49 -08001029 (CHIP_NUM(bp) == CHIP_NUM_5708)) {
1030 u32 val;
1031
1032 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
1033 if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
1034 bp->flow_ctrl |= FLOW_CTRL_TX;
1035 if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
1036 bp->flow_ctrl |= FLOW_CTRL_RX;
1037 return;
1038 }
1039
Michael Chanca58c3a2007-05-03 13:22:52 -07001040 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1041 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001042
Michael Chan583c28e2008-01-21 19:51:35 -08001043 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001044 u32 new_local_adv = 0;
1045 u32 new_remote_adv = 0;
1046
1047 if (local_adv & ADVERTISE_1000XPAUSE)
1048 new_local_adv |= ADVERTISE_PAUSE_CAP;
1049 if (local_adv & ADVERTISE_1000XPSE_ASYM)
1050 new_local_adv |= ADVERTISE_PAUSE_ASYM;
1051 if (remote_adv & ADVERTISE_1000XPAUSE)
1052 new_remote_adv |= ADVERTISE_PAUSE_CAP;
1053 if (remote_adv & ADVERTISE_1000XPSE_ASYM)
1054 new_remote_adv |= ADVERTISE_PAUSE_ASYM;
1055
1056 local_adv = new_local_adv;
1057 remote_adv = new_remote_adv;
1058 }
1059
1060 /* See Table 28B-3 of 802.3ab-1999 spec. */
1061 if (local_adv & ADVERTISE_PAUSE_CAP) {
1062 if(local_adv & ADVERTISE_PAUSE_ASYM) {
1063 if (remote_adv & ADVERTISE_PAUSE_CAP) {
1064 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1065 }
1066 else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
1067 bp->flow_ctrl = FLOW_CTRL_RX;
1068 }
1069 }
1070 else {
1071 if (remote_adv & ADVERTISE_PAUSE_CAP) {
1072 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1073 }
1074 }
1075 }
1076 else if (local_adv & ADVERTISE_PAUSE_ASYM) {
1077 if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
1078 (remote_adv & ADVERTISE_PAUSE_ASYM)) {
1079
1080 bp->flow_ctrl = FLOW_CTRL_TX;
1081 }
1082 }
1083}
1084
1085static int
Michael Chan27a005b2007-05-03 13:23:41 -07001086bnx2_5709s_linkup(struct bnx2 *bp)
1087{
1088 u32 val, speed;
1089
1090 bp->link_up = 1;
1091
1092 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
1093 bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
1094 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1095
1096 if ((bp->autoneg & AUTONEG_SPEED) == 0) {
1097 bp->line_speed = bp->req_line_speed;
1098 bp->duplex = bp->req_duplex;
1099 return 0;
1100 }
1101 speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
1102 switch (speed) {
1103 case MII_BNX2_GP_TOP_AN_SPEED_10:
1104 bp->line_speed = SPEED_10;
1105 break;
1106 case MII_BNX2_GP_TOP_AN_SPEED_100:
1107 bp->line_speed = SPEED_100;
1108 break;
1109 case MII_BNX2_GP_TOP_AN_SPEED_1G:
1110 case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
1111 bp->line_speed = SPEED_1000;
1112 break;
1113 case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
1114 bp->line_speed = SPEED_2500;
1115 break;
1116 }
1117 if (val & MII_BNX2_GP_TOP_AN_FD)
1118 bp->duplex = DUPLEX_FULL;
1119 else
1120 bp->duplex = DUPLEX_HALF;
1121 return 0;
1122}
1123
1124static int
Michael Chan5b0c76a2005-11-04 08:45:49 -08001125bnx2_5708s_linkup(struct bnx2 *bp)
1126{
1127 u32 val;
1128
1129 bp->link_up = 1;
1130 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
1131 switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
1132 case BCM5708S_1000X_STAT1_SPEED_10:
1133 bp->line_speed = SPEED_10;
1134 break;
1135 case BCM5708S_1000X_STAT1_SPEED_100:
1136 bp->line_speed = SPEED_100;
1137 break;
1138 case BCM5708S_1000X_STAT1_SPEED_1G:
1139 bp->line_speed = SPEED_1000;
1140 break;
1141 case BCM5708S_1000X_STAT1_SPEED_2G5:
1142 bp->line_speed = SPEED_2500;
1143 break;
1144 }
1145 if (val & BCM5708S_1000X_STAT1_FD)
1146 bp->duplex = DUPLEX_FULL;
1147 else
1148 bp->duplex = DUPLEX_HALF;
1149
1150 return 0;
1151}
1152
1153static int
1154bnx2_5706s_linkup(struct bnx2 *bp)
Michael Chanb6016b72005-05-26 13:03:09 -07001155{
1156 u32 bmcr, local_adv, remote_adv, common;
1157
1158 bp->link_up = 1;
1159 bp->line_speed = SPEED_1000;
1160
Michael Chanca58c3a2007-05-03 13:22:52 -07001161 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001162 if (bmcr & BMCR_FULLDPLX) {
1163 bp->duplex = DUPLEX_FULL;
1164 }
1165 else {
1166 bp->duplex = DUPLEX_HALF;
1167 }
1168
1169 if (!(bmcr & BMCR_ANENABLE)) {
1170 return 0;
1171 }
1172
Michael Chanca58c3a2007-05-03 13:22:52 -07001173 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1174 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001175
1176 common = local_adv & remote_adv;
1177 if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
1178
1179 if (common & ADVERTISE_1000XFULL) {
1180 bp->duplex = DUPLEX_FULL;
1181 }
1182 else {
1183 bp->duplex = DUPLEX_HALF;
1184 }
1185 }
1186
1187 return 0;
1188}
1189
1190static int
1191bnx2_copper_linkup(struct bnx2 *bp)
1192{
1193 u32 bmcr;
1194
Michael Chanca58c3a2007-05-03 13:22:52 -07001195 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001196 if (bmcr & BMCR_ANENABLE) {
1197 u32 local_adv, remote_adv, common;
1198
1199 bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
1200 bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
1201
1202 common = local_adv & (remote_adv >> 2);
1203 if (common & ADVERTISE_1000FULL) {
1204 bp->line_speed = SPEED_1000;
1205 bp->duplex = DUPLEX_FULL;
1206 }
1207 else if (common & ADVERTISE_1000HALF) {
1208 bp->line_speed = SPEED_1000;
1209 bp->duplex = DUPLEX_HALF;
1210 }
1211 else {
Michael Chanca58c3a2007-05-03 13:22:52 -07001212 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1213 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001214
1215 common = local_adv & remote_adv;
1216 if (common & ADVERTISE_100FULL) {
1217 bp->line_speed = SPEED_100;
1218 bp->duplex = DUPLEX_FULL;
1219 }
1220 else if (common & ADVERTISE_100HALF) {
1221 bp->line_speed = SPEED_100;
1222 bp->duplex = DUPLEX_HALF;
1223 }
1224 else if (common & ADVERTISE_10FULL) {
1225 bp->line_speed = SPEED_10;
1226 bp->duplex = DUPLEX_FULL;
1227 }
1228 else if (common & ADVERTISE_10HALF) {
1229 bp->line_speed = SPEED_10;
1230 bp->duplex = DUPLEX_HALF;
1231 }
1232 else {
1233 bp->line_speed = 0;
1234 bp->link_up = 0;
1235 }
1236 }
1237 }
1238 else {
1239 if (bmcr & BMCR_SPEED100) {
1240 bp->line_speed = SPEED_100;
1241 }
1242 else {
1243 bp->line_speed = SPEED_10;
1244 }
1245 if (bmcr & BMCR_FULLDPLX) {
1246 bp->duplex = DUPLEX_FULL;
1247 }
1248 else {
1249 bp->duplex = DUPLEX_HALF;
1250 }
1251 }
1252
1253 return 0;
1254}
1255
Michael Chan83e3fc82008-01-29 21:37:17 -08001256static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07001257bnx2_init_rx_context(struct bnx2 *bp, u32 cid)
Michael Chan83e3fc82008-01-29 21:37:17 -08001258{
Michael Chanbb4f98a2008-06-19 16:38:19 -07001259 u32 val, rx_cid_addr = GET_CID_ADDR(cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08001260
1261 val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
1262 val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
1263 val |= 0x02 << 8;
1264
1265 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1266 u32 lo_water, hi_water;
1267
1268 if (bp->flow_ctrl & FLOW_CTRL_TX)
1269 lo_water = BNX2_L2CTX_LO_WATER_MARK_DEFAULT;
1270 else
1271 lo_water = BNX2_L2CTX_LO_WATER_MARK_DIS;
1272 if (lo_water >= bp->rx_ring_size)
1273 lo_water = 0;
1274
Michael Chan57260262010-02-15 19:42:09 +00001275 hi_water = min_t(int, bp->rx_ring_size / 4, lo_water + 16);
Michael Chan83e3fc82008-01-29 21:37:17 -08001276
1277 if (hi_water <= lo_water)
1278 lo_water = 0;
1279
1280 hi_water /= BNX2_L2CTX_HI_WATER_MARK_SCALE;
1281 lo_water /= BNX2_L2CTX_LO_WATER_MARK_SCALE;
1282
1283 if (hi_water > 0xf)
1284 hi_water = 0xf;
1285 else if (hi_water == 0)
1286 lo_water = 0;
1287 val |= lo_water | (hi_water << BNX2_L2CTX_HI_WATER_MARK_SHIFT);
1288 }
1289 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
1290}
1291
Michael Chanbb4f98a2008-06-19 16:38:19 -07001292static void
1293bnx2_init_all_rx_contexts(struct bnx2 *bp)
1294{
1295 int i;
1296 u32 cid;
1297
1298 for (i = 0, cid = RX_CID; i < bp->num_rx_rings; i++, cid++) {
1299 if (i == 1)
1300 cid = RX_RSS_CID;
1301 bnx2_init_rx_context(bp, cid);
1302 }
1303}
1304
Benjamin Li344478d2008-09-18 16:38:24 -07001305static void
Michael Chanb6016b72005-05-26 13:03:09 -07001306bnx2_set_mac_link(struct bnx2 *bp)
1307{
1308 u32 val;
1309
1310 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
1311 if (bp->link_up && (bp->line_speed == SPEED_1000) &&
1312 (bp->duplex == DUPLEX_HALF)) {
1313 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
1314 }
1315
1316 /* Configure the EMAC mode register. */
1317 val = REG_RD(bp, BNX2_EMAC_MODE);
1318
1319 val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
Michael Chan5b0c76a2005-11-04 08:45:49 -08001320 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08001321 BNX2_EMAC_MODE_25G_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001322
1323 if (bp->link_up) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001324 switch (bp->line_speed) {
1325 case SPEED_10:
Michael Chan59b47d82006-11-19 14:10:45 -08001326 if (CHIP_NUM(bp) != CHIP_NUM_5706) {
1327 val |= BNX2_EMAC_MODE_PORT_MII_10M;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001328 break;
1329 }
1330 /* fall through */
1331 case SPEED_100:
1332 val |= BNX2_EMAC_MODE_PORT_MII;
1333 break;
1334 case SPEED_2500:
Michael Chan59b47d82006-11-19 14:10:45 -08001335 val |= BNX2_EMAC_MODE_25G_MODE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001336 /* fall through */
1337 case SPEED_1000:
1338 val |= BNX2_EMAC_MODE_PORT_GMII;
1339 break;
1340 }
Michael Chanb6016b72005-05-26 13:03:09 -07001341 }
1342 else {
1343 val |= BNX2_EMAC_MODE_PORT_GMII;
1344 }
1345
1346 /* Set the MAC to operate in the appropriate duplex mode. */
1347 if (bp->duplex == DUPLEX_HALF)
1348 val |= BNX2_EMAC_MODE_HALF_DUPLEX;
1349 REG_WR(bp, BNX2_EMAC_MODE, val);
1350
1351 /* Enable/disable rx PAUSE. */
1352 bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
1353
1354 if (bp->flow_ctrl & FLOW_CTRL_RX)
1355 bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
1356 REG_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
1357
1358 /* Enable/disable tx PAUSE. */
1359 val = REG_RD(bp, BNX2_EMAC_TX_MODE);
1360 val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
1361
1362 if (bp->flow_ctrl & FLOW_CTRL_TX)
1363 val |= BNX2_EMAC_TX_MODE_FLOW_EN;
1364 REG_WR(bp, BNX2_EMAC_TX_MODE, val);
1365
1366 /* Acknowledge the interrupt. */
1367 REG_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
1368
Michael Chan83e3fc82008-01-29 21:37:17 -08001369 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chanbb4f98a2008-06-19 16:38:19 -07001370 bnx2_init_all_rx_contexts(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001371}
1372
Michael Chan27a005b2007-05-03 13:23:41 -07001373static void
1374bnx2_enable_bmsr1(struct bnx2 *bp)
1375{
Michael Chan583c28e2008-01-21 19:51:35 -08001376 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001377 (CHIP_NUM(bp) == CHIP_NUM_5709))
1378 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1379 MII_BNX2_BLK_ADDR_GP_STATUS);
1380}
1381
1382static void
1383bnx2_disable_bmsr1(struct bnx2 *bp)
1384{
Michael Chan583c28e2008-01-21 19:51:35 -08001385 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001386 (CHIP_NUM(bp) == CHIP_NUM_5709))
1387 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1388 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1389}
1390
Michael Chanb6016b72005-05-26 13:03:09 -07001391static int
Michael Chan605a9e22007-05-03 13:23:13 -07001392bnx2_test_and_enable_2g5(struct bnx2 *bp)
1393{
1394 u32 up1;
1395 int ret = 1;
1396
Michael Chan583c28e2008-01-21 19:51:35 -08001397 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001398 return 0;
1399
1400 if (bp->autoneg & AUTONEG_SPEED)
1401 bp->advertising |= ADVERTISED_2500baseX_Full;
1402
Michael Chan27a005b2007-05-03 13:23:41 -07001403 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1404 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1405
Michael Chan605a9e22007-05-03 13:23:13 -07001406 bnx2_read_phy(bp, bp->mii_up1, &up1);
1407 if (!(up1 & BCM5708S_UP1_2G5)) {
1408 up1 |= BCM5708S_UP1_2G5;
1409 bnx2_write_phy(bp, bp->mii_up1, up1);
1410 ret = 0;
1411 }
1412
Michael Chan27a005b2007-05-03 13:23:41 -07001413 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1414 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1415 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1416
Michael Chan605a9e22007-05-03 13:23:13 -07001417 return ret;
1418}
1419
1420static int
1421bnx2_test_and_disable_2g5(struct bnx2 *bp)
1422{
1423 u32 up1;
1424 int ret = 0;
1425
Michael Chan583c28e2008-01-21 19:51:35 -08001426 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001427 return 0;
1428
Michael Chan27a005b2007-05-03 13:23:41 -07001429 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1430 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1431
Michael Chan605a9e22007-05-03 13:23:13 -07001432 bnx2_read_phy(bp, bp->mii_up1, &up1);
1433 if (up1 & BCM5708S_UP1_2G5) {
1434 up1 &= ~BCM5708S_UP1_2G5;
1435 bnx2_write_phy(bp, bp->mii_up1, up1);
1436 ret = 1;
1437 }
1438
Michael Chan27a005b2007-05-03 13:23:41 -07001439 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1440 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1441 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1442
Michael Chan605a9e22007-05-03 13:23:13 -07001443 return ret;
1444}
1445
1446static void
1447bnx2_enable_forced_2g5(struct bnx2 *bp)
1448{
Michael Chancbd68902010-06-08 07:21:30 +00001449 u32 uninitialized_var(bmcr);
1450 int err;
Michael Chan605a9e22007-05-03 13:23:13 -07001451
Michael Chan583c28e2008-01-21 19:51:35 -08001452 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001453 return;
1454
Michael Chan27a005b2007-05-03 13:23:41 -07001455 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1456 u32 val;
1457
1458 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1459 MII_BNX2_BLK_ADDR_SERDES_DIG);
Michael Chancbd68902010-06-08 07:21:30 +00001460 if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
1461 val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
1462 val |= MII_BNX2_SD_MISC1_FORCE |
1463 MII_BNX2_SD_MISC1_FORCE_2_5G;
1464 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1465 }
Michael Chan27a005b2007-05-03 13:23:41 -07001466
1467 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1468 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chancbd68902010-06-08 07:21:30 +00001469 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan27a005b2007-05-03 13:23:41 -07001470
1471 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chancbd68902010-06-08 07:21:30 +00001472 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1473 if (!err)
1474 bmcr |= BCM5708S_BMCR_FORCE_2500;
Eric Dumazetc7079852009-11-02 23:17:42 +00001475 } else {
1476 return;
Michael Chan605a9e22007-05-03 13:23:13 -07001477 }
1478
Michael Chancbd68902010-06-08 07:21:30 +00001479 if (err)
1480 return;
1481
Michael Chan605a9e22007-05-03 13:23:13 -07001482 if (bp->autoneg & AUTONEG_SPEED) {
1483 bmcr &= ~BMCR_ANENABLE;
1484 if (bp->req_duplex == DUPLEX_FULL)
1485 bmcr |= BMCR_FULLDPLX;
1486 }
1487 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1488}
1489
1490static void
1491bnx2_disable_forced_2g5(struct bnx2 *bp)
1492{
Michael Chancbd68902010-06-08 07:21:30 +00001493 u32 uninitialized_var(bmcr);
1494 int err;
Michael Chan605a9e22007-05-03 13:23:13 -07001495
Michael Chan583c28e2008-01-21 19:51:35 -08001496 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001497 return;
1498
Michael Chan27a005b2007-05-03 13:23:41 -07001499 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1500 u32 val;
1501
1502 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1503 MII_BNX2_BLK_ADDR_SERDES_DIG);
Michael Chancbd68902010-06-08 07:21:30 +00001504 if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
1505 val &= ~MII_BNX2_SD_MISC1_FORCE;
1506 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1507 }
Michael Chan27a005b2007-05-03 13:23:41 -07001508
1509 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1510 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chancbd68902010-06-08 07:21:30 +00001511 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan27a005b2007-05-03 13:23:41 -07001512
1513 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chancbd68902010-06-08 07:21:30 +00001514 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1515 if (!err)
1516 bmcr &= ~BCM5708S_BMCR_FORCE_2500;
Eric Dumazetc7079852009-11-02 23:17:42 +00001517 } else {
1518 return;
Michael Chan605a9e22007-05-03 13:23:13 -07001519 }
1520
Michael Chancbd68902010-06-08 07:21:30 +00001521 if (err)
1522 return;
1523
Michael Chan605a9e22007-05-03 13:23:13 -07001524 if (bp->autoneg & AUTONEG_SPEED)
1525 bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
1526 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1527}
1528
Michael Chanb2fadea2008-01-21 17:07:06 -08001529static void
1530bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
1531{
1532 u32 val;
1533
1534 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
1535 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
1536 if (start)
1537 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
1538 else
1539 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
1540}
1541
Michael Chan605a9e22007-05-03 13:23:13 -07001542static int
Michael Chanb6016b72005-05-26 13:03:09 -07001543bnx2_set_link(struct bnx2 *bp)
1544{
1545 u32 bmsr;
1546 u8 link_up;
1547
Michael Chan80be4432006-11-19 14:07:28 -08001548 if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
Michael Chanb6016b72005-05-26 13:03:09 -07001549 bp->link_up = 1;
1550 return 0;
1551 }
1552
Michael Chan583c28e2008-01-21 19:51:35 -08001553 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a65712007-07-07 22:49:43 -07001554 return 0;
1555
Michael Chanb6016b72005-05-26 13:03:09 -07001556 link_up = bp->link_up;
1557
Michael Chan27a005b2007-05-03 13:23:41 -07001558 bnx2_enable_bmsr1(bp);
1559 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1560 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1561 bnx2_disable_bmsr1(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001562
Michael Chan583c28e2008-01-21 19:51:35 -08001563 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chanb6016b72005-05-26 13:03:09 -07001564 (CHIP_NUM(bp) == CHIP_NUM_5706)) {
Michael Chana2724e22008-02-23 19:47:44 -08001565 u32 val, an_dbg;
Michael Chanb6016b72005-05-26 13:03:09 -07001566
Michael Chan583c28e2008-01-21 19:51:35 -08001567 if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001568 bnx2_5706s_force_link_dn(bp, 0);
Michael Chan583c28e2008-01-21 19:51:35 -08001569 bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
Michael Chanb2fadea2008-01-21 17:07:06 -08001570 }
Michael Chanb6016b72005-05-26 13:03:09 -07001571 val = REG_RD(bp, BNX2_EMAC_STATUS);
Michael Chana2724e22008-02-23 19:47:44 -08001572
1573 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
1574 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1575 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1576
1577 if ((val & BNX2_EMAC_STATUS_LINK) &&
1578 !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
Michael Chanb6016b72005-05-26 13:03:09 -07001579 bmsr |= BMSR_LSTATUS;
1580 else
1581 bmsr &= ~BMSR_LSTATUS;
1582 }
1583
1584 if (bmsr & BMSR_LSTATUS) {
1585 bp->link_up = 1;
1586
Michael Chan583c28e2008-01-21 19:51:35 -08001587 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001588 if (CHIP_NUM(bp) == CHIP_NUM_5706)
1589 bnx2_5706s_linkup(bp);
1590 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
1591 bnx2_5708s_linkup(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001592 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
1593 bnx2_5709s_linkup(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001594 }
1595 else {
1596 bnx2_copper_linkup(bp);
1597 }
1598 bnx2_resolve_flow_ctrl(bp);
1599 }
1600 else {
Michael Chan583c28e2008-01-21 19:51:35 -08001601 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan605a9e22007-05-03 13:23:13 -07001602 (bp->autoneg & AUTONEG_SPEED))
1603 bnx2_disable_forced_2g5(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001604
Michael Chan583c28e2008-01-21 19:51:35 -08001605 if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001606 u32 bmcr;
1607
1608 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1609 bmcr |= BMCR_ANENABLE;
1610 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1611
Michael Chan583c28e2008-01-21 19:51:35 -08001612 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb2fadea2008-01-21 17:07:06 -08001613 }
Michael Chanb6016b72005-05-26 13:03:09 -07001614 bp->link_up = 0;
1615 }
1616
1617 if (bp->link_up != link_up) {
1618 bnx2_report_link(bp);
1619 }
1620
1621 bnx2_set_mac_link(bp);
1622
1623 return 0;
1624}
1625
1626static int
1627bnx2_reset_phy(struct bnx2 *bp)
1628{
1629 int i;
1630 u32 reg;
1631
Michael Chanca58c3a2007-05-03 13:22:52 -07001632 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07001633
1634#define PHY_RESET_MAX_WAIT 100
1635 for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
1636 udelay(10);
1637
Michael Chanca58c3a2007-05-03 13:22:52 -07001638 bnx2_read_phy(bp, bp->mii_bmcr, &reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001639 if (!(reg & BMCR_RESET)) {
1640 udelay(20);
1641 break;
1642 }
1643 }
1644 if (i == PHY_RESET_MAX_WAIT) {
1645 return -EBUSY;
1646 }
1647 return 0;
1648}
1649
1650static u32
1651bnx2_phy_get_pause_adv(struct bnx2 *bp)
1652{
1653 u32 adv = 0;
1654
1655 if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
1656 (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
1657
Michael Chan583c28e2008-01-21 19:51:35 -08001658 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001659 adv = ADVERTISE_1000XPAUSE;
1660 }
1661 else {
1662 adv = ADVERTISE_PAUSE_CAP;
1663 }
1664 }
1665 else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001666 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001667 adv = ADVERTISE_1000XPSE_ASYM;
1668 }
1669 else {
1670 adv = ADVERTISE_PAUSE_ASYM;
1671 }
1672 }
1673 else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001674 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001675 adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1676 }
1677 else {
1678 adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1679 }
1680 }
1681 return adv;
1682}
1683
Michael Chana2f13892008-07-14 22:38:23 -07001684static int bnx2_fw_sync(struct bnx2 *, u32, int, int);
Michael Chan0d8a65712007-07-07 22:49:43 -07001685
Michael Chanb6016b72005-05-26 13:03:09 -07001686static int
Michael Chan0d8a65712007-07-07 22:49:43 -07001687bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08001688__releases(&bp->phy_lock)
1689__acquires(&bp->phy_lock)
Michael Chan0d8a65712007-07-07 22:49:43 -07001690{
1691 u32 speed_arg = 0, pause_adv;
1692
1693 pause_adv = bnx2_phy_get_pause_adv(bp);
1694
1695 if (bp->autoneg & AUTONEG_SPEED) {
1696 speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
1697 if (bp->advertising & ADVERTISED_10baseT_Half)
1698 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1699 if (bp->advertising & ADVERTISED_10baseT_Full)
1700 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1701 if (bp->advertising & ADVERTISED_100baseT_Half)
1702 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1703 if (bp->advertising & ADVERTISED_100baseT_Full)
1704 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1705 if (bp->advertising & ADVERTISED_1000baseT_Full)
1706 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1707 if (bp->advertising & ADVERTISED_2500baseX_Full)
1708 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1709 } else {
1710 if (bp->req_line_speed == SPEED_2500)
1711 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1712 else if (bp->req_line_speed == SPEED_1000)
1713 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1714 else if (bp->req_line_speed == SPEED_100) {
1715 if (bp->req_duplex == DUPLEX_FULL)
1716 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1717 else
1718 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1719 } else if (bp->req_line_speed == SPEED_10) {
1720 if (bp->req_duplex == DUPLEX_FULL)
1721 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1722 else
1723 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1724 }
1725 }
1726
1727 if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
1728 speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
Michael Chanc26736e2008-01-31 17:07:21 -08001729 if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
Michael Chan0d8a65712007-07-07 22:49:43 -07001730 speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
1731
1732 if (port == PORT_TP)
1733 speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
1734 BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
1735
Michael Chan2726d6e2008-01-29 21:35:05 -08001736 bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
Michael Chan0d8a65712007-07-07 22:49:43 -07001737
1738 spin_unlock_bh(&bp->phy_lock);
Michael Chana2f13892008-07-14 22:38:23 -07001739 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 1, 0);
Michael Chan0d8a65712007-07-07 22:49:43 -07001740 spin_lock_bh(&bp->phy_lock);
1741
1742 return 0;
1743}
1744
1745static int
1746bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08001747__releases(&bp->phy_lock)
1748__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07001749{
Michael Chan605a9e22007-05-03 13:23:13 -07001750 u32 adv, bmcr;
Michael Chanb6016b72005-05-26 13:03:09 -07001751 u32 new_adv = 0;
1752
Michael Chan583c28e2008-01-21 19:51:35 -08001753 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a65712007-07-07 22:49:43 -07001754 return (bnx2_setup_remote_phy(bp, port));
1755
Michael Chanb6016b72005-05-26 13:03:09 -07001756 if (!(bp->autoneg & AUTONEG_SPEED)) {
1757 u32 new_bmcr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001758 int force_link_down = 0;
1759
Michael Chan605a9e22007-05-03 13:23:13 -07001760 if (bp->req_line_speed == SPEED_2500) {
1761 if (!bnx2_test_and_enable_2g5(bp))
1762 force_link_down = 1;
1763 } else if (bp->req_line_speed == SPEED_1000) {
1764 if (bnx2_test_and_disable_2g5(bp))
1765 force_link_down = 1;
1766 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001767 bnx2_read_phy(bp, bp->mii_adv, &adv);
Michael Chan80be4432006-11-19 14:07:28 -08001768 adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
1769
Michael Chanca58c3a2007-05-03 13:22:52 -07001770 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001771 new_bmcr = bmcr & ~BMCR_ANENABLE;
Michael Chan80be4432006-11-19 14:07:28 -08001772 new_bmcr |= BMCR_SPEED1000;
Michael Chan605a9e22007-05-03 13:23:13 -07001773
Michael Chan27a005b2007-05-03 13:23:41 -07001774 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1775 if (bp->req_line_speed == SPEED_2500)
1776 bnx2_enable_forced_2g5(bp);
1777 else if (bp->req_line_speed == SPEED_1000) {
1778 bnx2_disable_forced_2g5(bp);
1779 new_bmcr &= ~0x2000;
1780 }
1781
1782 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001783 if (bp->req_line_speed == SPEED_2500)
1784 new_bmcr |= BCM5708S_BMCR_FORCE_2500;
1785 else
1786 new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001787 }
1788
Michael Chanb6016b72005-05-26 13:03:09 -07001789 if (bp->req_duplex == DUPLEX_FULL) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001790 adv |= ADVERTISE_1000XFULL;
Michael Chanb6016b72005-05-26 13:03:09 -07001791 new_bmcr |= BMCR_FULLDPLX;
1792 }
1793 else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001794 adv |= ADVERTISE_1000XHALF;
Michael Chanb6016b72005-05-26 13:03:09 -07001795 new_bmcr &= ~BMCR_FULLDPLX;
1796 }
Michael Chan5b0c76a2005-11-04 08:45:49 -08001797 if ((new_bmcr != bmcr) || (force_link_down)) {
Michael Chanb6016b72005-05-26 13:03:09 -07001798 /* Force a link down visible on the other side */
1799 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001800 bnx2_write_phy(bp, bp->mii_adv, adv &
Michael Chan5b0c76a2005-11-04 08:45:49 -08001801 ~(ADVERTISE_1000XFULL |
1802 ADVERTISE_1000XHALF));
Michael Chanca58c3a2007-05-03 13:22:52 -07001803 bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
Michael Chanb6016b72005-05-26 13:03:09 -07001804 BMCR_ANRESTART | BMCR_ANENABLE);
1805
1806 bp->link_up = 0;
1807 netif_carrier_off(bp->dev);
Michael Chanca58c3a2007-05-03 13:22:52 -07001808 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan80be4432006-11-19 14:07:28 -08001809 bnx2_report_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001810 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001811 bnx2_write_phy(bp, bp->mii_adv, adv);
1812 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001813 } else {
1814 bnx2_resolve_flow_ctrl(bp);
1815 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001816 }
1817 return 0;
1818 }
1819
Michael Chan605a9e22007-05-03 13:23:13 -07001820 bnx2_test_and_enable_2g5(bp);
Michael Chan5b0c76a2005-11-04 08:45:49 -08001821
Michael Chanb6016b72005-05-26 13:03:09 -07001822 if (bp->advertising & ADVERTISED_1000baseT_Full)
1823 new_adv |= ADVERTISE_1000XFULL;
1824
1825 new_adv |= bnx2_phy_get_pause_adv(bp);
1826
Michael Chanca58c3a2007-05-03 13:22:52 -07001827 bnx2_read_phy(bp, bp->mii_adv, &adv);
1828 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001829
1830 bp->serdes_an_pending = 0;
1831 if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
1832 /* Force a link down visible on the other side */
1833 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001834 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chan80be4432006-11-19 14:07:28 -08001835 spin_unlock_bh(&bp->phy_lock);
1836 msleep(20);
1837 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07001838 }
1839
Michael Chanca58c3a2007-05-03 13:22:52 -07001840 bnx2_write_phy(bp, bp->mii_adv, new_adv);
1841 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001842 BMCR_ANENABLE);
Michael Chanf8dd0642006-11-19 14:08:29 -08001843 /* Speed up link-up time when the link partner
1844 * does not autonegotiate which is very common
1845 * in blade servers. Some blade servers use
1846 * IPMI for kerboard input and it's important
1847 * to minimize link disruptions. Autoneg. involves
1848 * exchanging base pages plus 3 next pages and
1849 * normally completes in about 120 msec.
1850 */
Michael Chan40105c02008-11-12 16:02:45 -08001851 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08001852 bp->serdes_an_pending = 1;
1853 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan605a9e22007-05-03 13:23:13 -07001854 } else {
1855 bnx2_resolve_flow_ctrl(bp);
1856 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001857 }
1858
1859 return 0;
1860}
1861
1862#define ETHTOOL_ALL_FIBRE_SPEED \
Michael Chan583c28e2008-01-21 19:51:35 -08001863 (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
Michael Chandeaf3912007-07-07 22:48:00 -07001864 (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
1865 (ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07001866
1867#define ETHTOOL_ALL_COPPER_SPEED \
1868 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
1869 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
1870 ADVERTISED_1000baseT_Full)
1871
1872#define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
1873 ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001874
Michael Chanb6016b72005-05-26 13:03:09 -07001875#define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
1876
Michael Chandeaf3912007-07-07 22:48:00 -07001877static void
Michael Chan0d8a65712007-07-07 22:49:43 -07001878bnx2_set_default_remote_link(struct bnx2 *bp)
1879{
1880 u32 link;
1881
1882 if (bp->phy_port == PORT_TP)
Michael Chan2726d6e2008-01-29 21:35:05 -08001883 link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
Michael Chan0d8a65712007-07-07 22:49:43 -07001884 else
Michael Chan2726d6e2008-01-29 21:35:05 -08001885 link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
Michael Chan0d8a65712007-07-07 22:49:43 -07001886
1887 if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
1888 bp->req_line_speed = 0;
1889 bp->autoneg |= AUTONEG_SPEED;
1890 bp->advertising = ADVERTISED_Autoneg;
1891 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1892 bp->advertising |= ADVERTISED_10baseT_Half;
1893 if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
1894 bp->advertising |= ADVERTISED_10baseT_Full;
1895 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1896 bp->advertising |= ADVERTISED_100baseT_Half;
1897 if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
1898 bp->advertising |= ADVERTISED_100baseT_Full;
1899 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1900 bp->advertising |= ADVERTISED_1000baseT_Full;
1901 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1902 bp->advertising |= ADVERTISED_2500baseX_Full;
1903 } else {
1904 bp->autoneg = 0;
1905 bp->advertising = 0;
1906 bp->req_duplex = DUPLEX_FULL;
1907 if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
1908 bp->req_line_speed = SPEED_10;
1909 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1910 bp->req_duplex = DUPLEX_HALF;
1911 }
1912 if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
1913 bp->req_line_speed = SPEED_100;
1914 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1915 bp->req_duplex = DUPLEX_HALF;
1916 }
1917 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1918 bp->req_line_speed = SPEED_1000;
1919 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1920 bp->req_line_speed = SPEED_2500;
1921 }
1922}
1923
1924static void
Michael Chandeaf3912007-07-07 22:48:00 -07001925bnx2_set_default_link(struct bnx2 *bp)
1926{
Harvey Harrisonab598592008-05-01 02:47:38 -07001927 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
1928 bnx2_set_default_remote_link(bp);
1929 return;
1930 }
Michael Chan0d8a65712007-07-07 22:49:43 -07001931
Michael Chandeaf3912007-07-07 22:48:00 -07001932 bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
1933 bp->req_line_speed = 0;
Michael Chan583c28e2008-01-21 19:51:35 -08001934 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chandeaf3912007-07-07 22:48:00 -07001935 u32 reg;
1936
1937 bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
1938
Michael Chan2726d6e2008-01-29 21:35:05 -08001939 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
Michael Chandeaf3912007-07-07 22:48:00 -07001940 reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
1941 if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
1942 bp->autoneg = 0;
1943 bp->req_line_speed = bp->line_speed = SPEED_1000;
1944 bp->req_duplex = DUPLEX_FULL;
1945 }
1946 } else
1947 bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
1948}
1949
Michael Chan0d8a65712007-07-07 22:49:43 -07001950static void
Michael Chandf149d72007-07-07 22:51:36 -07001951bnx2_send_heart_beat(struct bnx2 *bp)
1952{
1953 u32 msg;
1954 u32 addr;
1955
1956 spin_lock(&bp->indirect_lock);
1957 msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
1958 addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
1959 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
1960 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
1961 spin_unlock(&bp->indirect_lock);
1962}
1963
1964static void
Michael Chan0d8a65712007-07-07 22:49:43 -07001965bnx2_remote_phy_event(struct bnx2 *bp)
1966{
1967 u32 msg;
1968 u8 link_up = bp->link_up;
1969 u8 old_port;
1970
Michael Chan2726d6e2008-01-29 21:35:05 -08001971 msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
Michael Chan0d8a65712007-07-07 22:49:43 -07001972
Michael Chandf149d72007-07-07 22:51:36 -07001973 if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
1974 bnx2_send_heart_beat(bp);
1975
1976 msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
1977
Michael Chan0d8a65712007-07-07 22:49:43 -07001978 if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
1979 bp->link_up = 0;
1980 else {
1981 u32 speed;
1982
1983 bp->link_up = 1;
1984 speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
1985 bp->duplex = DUPLEX_FULL;
1986 switch (speed) {
1987 case BNX2_LINK_STATUS_10HALF:
1988 bp->duplex = DUPLEX_HALF;
1989 case BNX2_LINK_STATUS_10FULL:
1990 bp->line_speed = SPEED_10;
1991 break;
1992 case BNX2_LINK_STATUS_100HALF:
1993 bp->duplex = DUPLEX_HALF;
1994 case BNX2_LINK_STATUS_100BASE_T4:
1995 case BNX2_LINK_STATUS_100FULL:
1996 bp->line_speed = SPEED_100;
1997 break;
1998 case BNX2_LINK_STATUS_1000HALF:
1999 bp->duplex = DUPLEX_HALF;
2000 case BNX2_LINK_STATUS_1000FULL:
2001 bp->line_speed = SPEED_1000;
2002 break;
2003 case BNX2_LINK_STATUS_2500HALF:
2004 bp->duplex = DUPLEX_HALF;
2005 case BNX2_LINK_STATUS_2500FULL:
2006 bp->line_speed = SPEED_2500;
2007 break;
2008 default:
2009 bp->line_speed = 0;
2010 break;
2011 }
2012
Michael Chan0d8a65712007-07-07 22:49:43 -07002013 bp->flow_ctrl = 0;
2014 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
2015 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
2016 if (bp->duplex == DUPLEX_FULL)
2017 bp->flow_ctrl = bp->req_flow_ctrl;
2018 } else {
2019 if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
2020 bp->flow_ctrl |= FLOW_CTRL_TX;
2021 if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
2022 bp->flow_ctrl |= FLOW_CTRL_RX;
2023 }
2024
2025 old_port = bp->phy_port;
2026 if (msg & BNX2_LINK_STATUS_SERDES_LINK)
2027 bp->phy_port = PORT_FIBRE;
2028 else
2029 bp->phy_port = PORT_TP;
2030
2031 if (old_port != bp->phy_port)
2032 bnx2_set_default_link(bp);
2033
Michael Chan0d8a65712007-07-07 22:49:43 -07002034 }
2035 if (bp->link_up != link_up)
2036 bnx2_report_link(bp);
2037
2038 bnx2_set_mac_link(bp);
2039}
2040
2041static int
2042bnx2_set_remote_link(struct bnx2 *bp)
2043{
2044 u32 evt_code;
2045
Michael Chan2726d6e2008-01-29 21:35:05 -08002046 evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
Michael Chan0d8a65712007-07-07 22:49:43 -07002047 switch (evt_code) {
2048 case BNX2_FW_EVT_CODE_LINK_EVENT:
2049 bnx2_remote_phy_event(bp);
2050 break;
2051 case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
2052 default:
Michael Chandf149d72007-07-07 22:51:36 -07002053 bnx2_send_heart_beat(bp);
Michael Chan0d8a65712007-07-07 22:49:43 -07002054 break;
2055 }
2056 return 0;
2057}
2058
Michael Chanb6016b72005-05-26 13:03:09 -07002059static int
2060bnx2_setup_copper_phy(struct bnx2 *bp)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002061__releases(&bp->phy_lock)
2062__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002063{
2064 u32 bmcr;
2065 u32 new_bmcr;
2066
Michael Chanca58c3a2007-05-03 13:22:52 -07002067 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07002068
2069 if (bp->autoneg & AUTONEG_SPEED) {
2070 u32 adv_reg, adv1000_reg;
2071 u32 new_adv_reg = 0;
2072 u32 new_adv1000_reg = 0;
2073
Michael Chanca58c3a2007-05-03 13:22:52 -07002074 bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07002075 adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
2076 ADVERTISE_PAUSE_ASYM);
2077
2078 bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
2079 adv1000_reg &= PHY_ALL_1000_SPEED;
2080
2081 if (bp->advertising & ADVERTISED_10baseT_Half)
2082 new_adv_reg |= ADVERTISE_10HALF;
2083 if (bp->advertising & ADVERTISED_10baseT_Full)
2084 new_adv_reg |= ADVERTISE_10FULL;
2085 if (bp->advertising & ADVERTISED_100baseT_Half)
2086 new_adv_reg |= ADVERTISE_100HALF;
2087 if (bp->advertising & ADVERTISED_100baseT_Full)
2088 new_adv_reg |= ADVERTISE_100FULL;
2089 if (bp->advertising & ADVERTISED_1000baseT_Full)
2090 new_adv1000_reg |= ADVERTISE_1000FULL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002091
Michael Chanb6016b72005-05-26 13:03:09 -07002092 new_adv_reg |= ADVERTISE_CSMA;
2093
2094 new_adv_reg |= bnx2_phy_get_pause_adv(bp);
2095
2096 if ((adv1000_reg != new_adv1000_reg) ||
2097 (adv_reg != new_adv_reg) ||
2098 ((bmcr & BMCR_ANENABLE) == 0)) {
2099
Michael Chanca58c3a2007-05-03 13:22:52 -07002100 bnx2_write_phy(bp, bp->mii_adv, new_adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07002101 bnx2_write_phy(bp, MII_CTRL1000, new_adv1000_reg);
Michael Chanca58c3a2007-05-03 13:22:52 -07002102 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07002103 BMCR_ANENABLE);
2104 }
2105 else if (bp->link_up) {
2106 /* Flow ctrl may have changed from auto to forced */
2107 /* or vice-versa. */
2108
2109 bnx2_resolve_flow_ctrl(bp);
2110 bnx2_set_mac_link(bp);
2111 }
2112 return 0;
2113 }
2114
2115 new_bmcr = 0;
2116 if (bp->req_line_speed == SPEED_100) {
2117 new_bmcr |= BMCR_SPEED100;
2118 }
2119 if (bp->req_duplex == DUPLEX_FULL) {
2120 new_bmcr |= BMCR_FULLDPLX;
2121 }
2122 if (new_bmcr != bmcr) {
2123 u32 bmsr;
Michael Chanb6016b72005-05-26 13:03:09 -07002124
Michael Chanca58c3a2007-05-03 13:22:52 -07002125 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
2126 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002127
Michael Chanb6016b72005-05-26 13:03:09 -07002128 if (bmsr & BMSR_LSTATUS) {
2129 /* Force link down */
Michael Chanca58c3a2007-05-03 13:22:52 -07002130 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chana16dda02006-11-19 14:08:56 -08002131 spin_unlock_bh(&bp->phy_lock);
2132 msleep(50);
2133 spin_lock_bh(&bp->phy_lock);
2134
Michael Chanca58c3a2007-05-03 13:22:52 -07002135 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
2136 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chanb6016b72005-05-26 13:03:09 -07002137 }
2138
Michael Chanca58c3a2007-05-03 13:22:52 -07002139 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07002140
2141 /* Normally, the new speed is setup after the link has
2142 * gone down and up again. In some cases, link will not go
2143 * down so we need to set up the new speed here.
2144 */
2145 if (bmsr & BMSR_LSTATUS) {
2146 bp->line_speed = bp->req_line_speed;
2147 bp->duplex = bp->req_duplex;
2148 bnx2_resolve_flow_ctrl(bp);
2149 bnx2_set_mac_link(bp);
2150 }
Michael Chan27a005b2007-05-03 13:23:41 -07002151 } else {
2152 bnx2_resolve_flow_ctrl(bp);
2153 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07002154 }
2155 return 0;
2156}
2157
2158static int
Michael Chan0d8a65712007-07-07 22:49:43 -07002159bnx2_setup_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002160__releases(&bp->phy_lock)
2161__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002162{
2163 if (bp->loopback == MAC_LOOPBACK)
2164 return 0;
2165
Michael Chan583c28e2008-01-21 19:51:35 -08002166 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a65712007-07-07 22:49:43 -07002167 return (bnx2_setup_serdes_phy(bp, port));
Michael Chanb6016b72005-05-26 13:03:09 -07002168 }
2169 else {
2170 return (bnx2_setup_copper_phy(bp));
2171 }
2172}
2173
2174static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002175bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan27a005b2007-05-03 13:23:41 -07002176{
2177 u32 val;
2178
2179 bp->mii_bmcr = MII_BMCR + 0x10;
2180 bp->mii_bmsr = MII_BMSR + 0x10;
2181 bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
2182 bp->mii_adv = MII_ADVERTISE + 0x10;
2183 bp->mii_lpa = MII_LPA + 0x10;
2184 bp->mii_up1 = MII_BNX2_OVER1G_UP1;
2185
2186 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
2187 bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
2188
2189 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chan9a120bc2008-05-16 22:17:45 -07002190 if (reset_phy)
2191 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002192
2193 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
2194
2195 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
2196 val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
2197 val |= MII_BNX2_SD_1000XCTL1_FIBER;
2198 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
2199
2200 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
2201 bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
Michael Chan583c28e2008-01-21 19:51:35 -08002202 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan27a005b2007-05-03 13:23:41 -07002203 val |= BCM5708S_UP1_2G5;
2204 else
2205 val &= ~BCM5708S_UP1_2G5;
2206 bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
2207
2208 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
2209 bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
2210 val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
2211 bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
2212
2213 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
2214
2215 val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
2216 MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
2217 bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
2218
2219 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
2220
2221 return 0;
2222}
2223
2224static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002225bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan5b0c76a2005-11-04 08:45:49 -08002226{
2227 u32 val;
2228
Michael Chan9a120bc2008-05-16 22:17:45 -07002229 if (reset_phy)
2230 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002231
2232 bp->mii_up1 = BCM5708S_UP1;
2233
Michael Chan5b0c76a2005-11-04 08:45:49 -08002234 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
2235 bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
2236 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2237
2238 bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
2239 val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
2240 bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
2241
2242 bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
2243 val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
2244 bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
2245
Michael Chan583c28e2008-01-21 19:51:35 -08002246 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002247 bnx2_read_phy(bp, BCM5708S_UP1, &val);
2248 val |= BCM5708S_UP1_2G5;
2249 bnx2_write_phy(bp, BCM5708S_UP1, val);
2250 }
2251
2252 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
Michael Chandda1e392006-01-23 16:08:14 -08002253 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
2254 (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002255 /* increase tx signal amplitude */
2256 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2257 BCM5708S_BLK_ADDR_TX_MISC);
2258 bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
2259 val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
2260 bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
2261 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2262 }
2263
Michael Chan2726d6e2008-01-29 21:35:05 -08002264 val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
Michael Chan5b0c76a2005-11-04 08:45:49 -08002265 BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
2266
2267 if (val) {
2268 u32 is_backplane;
2269
Michael Chan2726d6e2008-01-29 21:35:05 -08002270 is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002271 if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
2272 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2273 BCM5708S_BLK_ADDR_TX_MISC);
2274 bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
2275 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2276 BCM5708S_BLK_ADDR_DIG);
2277 }
2278 }
2279 return 0;
2280}
2281
2282static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002283bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002284{
Michael Chan9a120bc2008-05-16 22:17:45 -07002285 if (reset_phy)
2286 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002287
Michael Chan583c28e2008-01-21 19:51:35 -08002288 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb6016b72005-05-26 13:03:09 -07002289
Michael Chan59b47d82006-11-19 14:10:45 -08002290 if (CHIP_NUM(bp) == CHIP_NUM_5706)
2291 REG_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
Michael Chanb6016b72005-05-26 13:03:09 -07002292
2293 if (bp->dev->mtu > 1500) {
2294 u32 val;
2295
2296 /* Set extended packet length bit */
2297 bnx2_write_phy(bp, 0x18, 0x7);
2298 bnx2_read_phy(bp, 0x18, &val);
2299 bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
2300
2301 bnx2_write_phy(bp, 0x1c, 0x6c00);
2302 bnx2_read_phy(bp, 0x1c, &val);
2303 bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
2304 }
2305 else {
2306 u32 val;
2307
2308 bnx2_write_phy(bp, 0x18, 0x7);
2309 bnx2_read_phy(bp, 0x18, &val);
2310 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2311
2312 bnx2_write_phy(bp, 0x1c, 0x6c00);
2313 bnx2_read_phy(bp, 0x1c, &val);
2314 bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
2315 }
2316
2317 return 0;
2318}
2319
2320static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002321bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002322{
Michael Chan5b0c76a2005-11-04 08:45:49 -08002323 u32 val;
2324
Michael Chan9a120bc2008-05-16 22:17:45 -07002325 if (reset_phy)
2326 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002327
Michael Chan583c28e2008-01-21 19:51:35 -08002328 if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07002329 bnx2_write_phy(bp, 0x18, 0x0c00);
2330 bnx2_write_phy(bp, 0x17, 0x000a);
2331 bnx2_write_phy(bp, 0x15, 0x310b);
2332 bnx2_write_phy(bp, 0x17, 0x201f);
2333 bnx2_write_phy(bp, 0x15, 0x9506);
2334 bnx2_write_phy(bp, 0x17, 0x401f);
2335 bnx2_write_phy(bp, 0x15, 0x14e2);
2336 bnx2_write_phy(bp, 0x18, 0x0400);
2337 }
2338
Michael Chan583c28e2008-01-21 19:51:35 -08002339 if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
Michael Chanb659f442007-02-02 00:46:35 -08002340 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
2341 MII_BNX2_DSP_EXPAND_REG | 0x8);
2342 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
2343 val &= ~(1 << 8);
2344 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
2345 }
2346
Michael Chanb6016b72005-05-26 13:03:09 -07002347 if (bp->dev->mtu > 1500) {
Michael Chanb6016b72005-05-26 13:03:09 -07002348 /* Set extended packet length bit */
2349 bnx2_write_phy(bp, 0x18, 0x7);
2350 bnx2_read_phy(bp, 0x18, &val);
2351 bnx2_write_phy(bp, 0x18, val | 0x4000);
2352
2353 bnx2_read_phy(bp, 0x10, &val);
2354 bnx2_write_phy(bp, 0x10, val | 0x1);
2355 }
2356 else {
Michael Chanb6016b72005-05-26 13:03:09 -07002357 bnx2_write_phy(bp, 0x18, 0x7);
2358 bnx2_read_phy(bp, 0x18, &val);
2359 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2360
2361 bnx2_read_phy(bp, 0x10, &val);
2362 bnx2_write_phy(bp, 0x10, val & ~0x1);
2363 }
2364
Michael Chan5b0c76a2005-11-04 08:45:49 -08002365 /* ethernet@wirespeed */
2366 bnx2_write_phy(bp, 0x18, 0x7007);
2367 bnx2_read_phy(bp, 0x18, &val);
2368 bnx2_write_phy(bp, 0x18, val | (1 << 15) | (1 << 4));
Michael Chanb6016b72005-05-26 13:03:09 -07002369 return 0;
2370}
2371
2372
2373static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002374bnx2_init_phy(struct bnx2 *bp, int reset_phy)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002375__releases(&bp->phy_lock)
2376__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002377{
2378 u32 val;
2379 int rc = 0;
2380
Michael Chan583c28e2008-01-21 19:51:35 -08002381 bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
2382 bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
Michael Chanb6016b72005-05-26 13:03:09 -07002383
Michael Chanca58c3a2007-05-03 13:22:52 -07002384 bp->mii_bmcr = MII_BMCR;
2385 bp->mii_bmsr = MII_BMSR;
Michael Chan27a005b2007-05-03 13:23:41 -07002386 bp->mii_bmsr1 = MII_BMSR;
Michael Chanca58c3a2007-05-03 13:22:52 -07002387 bp->mii_adv = MII_ADVERTISE;
2388 bp->mii_lpa = MII_LPA;
2389
Michael Chanb6016b72005-05-26 13:03:09 -07002390 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
2391
Michael Chan583c28e2008-01-21 19:51:35 -08002392 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a65712007-07-07 22:49:43 -07002393 goto setup_phy;
2394
Michael Chanb6016b72005-05-26 13:03:09 -07002395 bnx2_read_phy(bp, MII_PHYSID1, &val);
2396 bp->phy_id = val << 16;
2397 bnx2_read_phy(bp, MII_PHYSID2, &val);
2398 bp->phy_id |= val & 0xffff;
2399
Michael Chan583c28e2008-01-21 19:51:35 -08002400 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002401 if (CHIP_NUM(bp) == CHIP_NUM_5706)
Michael Chan9a120bc2008-05-16 22:17:45 -07002402 rc = bnx2_init_5706s_phy(bp, reset_phy);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002403 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan9a120bc2008-05-16 22:17:45 -07002404 rc = bnx2_init_5708s_phy(bp, reset_phy);
Michael Chan27a005b2007-05-03 13:23:41 -07002405 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chan9a120bc2008-05-16 22:17:45 -07002406 rc = bnx2_init_5709s_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002407 }
2408 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07002409 rc = bnx2_init_copper_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002410 }
2411
Michael Chan0d8a65712007-07-07 22:49:43 -07002412setup_phy:
2413 if (!rc)
2414 rc = bnx2_setup_phy(bp, bp->phy_port);
Michael Chanb6016b72005-05-26 13:03:09 -07002415
2416 return rc;
2417}
2418
2419static int
2420bnx2_set_mac_loopback(struct bnx2 *bp)
2421{
2422 u32 mac_mode;
2423
2424 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2425 mac_mode &= ~BNX2_EMAC_MODE_PORT;
2426 mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
2427 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2428 bp->link_up = 1;
2429 return 0;
2430}
2431
Michael Chanbc5a0692006-01-23 16:13:22 -08002432static int bnx2_test_link(struct bnx2 *);
2433
2434static int
2435bnx2_set_phy_loopback(struct bnx2 *bp)
2436{
2437 u32 mac_mode;
2438 int rc, i;
2439
2440 spin_lock_bh(&bp->phy_lock);
Michael Chanca58c3a2007-05-03 13:22:52 -07002441 rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
Michael Chanbc5a0692006-01-23 16:13:22 -08002442 BMCR_SPEED1000);
2443 spin_unlock_bh(&bp->phy_lock);
2444 if (rc)
2445 return rc;
2446
2447 for (i = 0; i < 10; i++) {
2448 if (bnx2_test_link(bp) == 0)
2449 break;
Michael Chan80be4432006-11-19 14:07:28 -08002450 msleep(100);
Michael Chanbc5a0692006-01-23 16:13:22 -08002451 }
2452
2453 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2454 mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
2455 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08002456 BNX2_EMAC_MODE_25G_MODE);
Michael Chanbc5a0692006-01-23 16:13:22 -08002457
2458 mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
2459 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2460 bp->link_up = 1;
2461 return 0;
2462}
2463
Michael Chanb6016b72005-05-26 13:03:09 -07002464static int
Michael Chana2f13892008-07-14 22:38:23 -07002465bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int ack, int silent)
Michael Chanb6016b72005-05-26 13:03:09 -07002466{
2467 int i;
2468 u32 val;
2469
Michael Chanb6016b72005-05-26 13:03:09 -07002470 bp->fw_wr_seq++;
2471 msg_data |= bp->fw_wr_seq;
2472
Michael Chan2726d6e2008-01-29 21:35:05 -08002473 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002474
Michael Chana2f13892008-07-14 22:38:23 -07002475 if (!ack)
2476 return 0;
2477
Michael Chanb6016b72005-05-26 13:03:09 -07002478 /* wait for an acknowledgement. */
Michael Chan40105c02008-11-12 16:02:45 -08002479 for (i = 0; i < (BNX2_FW_ACK_TIME_OUT_MS / 10); i++) {
Michael Chanb090ae22006-01-23 16:07:10 -08002480 msleep(10);
Michael Chanb6016b72005-05-26 13:03:09 -07002481
Michael Chan2726d6e2008-01-29 21:35:05 -08002482 val = bnx2_shmem_rd(bp, BNX2_FW_MB);
Michael Chanb6016b72005-05-26 13:03:09 -07002483
2484 if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
2485 break;
2486 }
Michael Chanb090ae22006-01-23 16:07:10 -08002487 if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
2488 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002489
2490 /* If we timed out, inform the firmware that this is the case. */
Michael Chanb090ae22006-01-23 16:07:10 -08002491 if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
2492 if (!silent)
Joe Perches3a9c6a42010-02-17 15:01:51 +00002493 pr_err("fw sync timeout, reset code = %x\n", msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002494
2495 msg_data &= ~BNX2_DRV_MSG_CODE;
2496 msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
2497
Michael Chan2726d6e2008-01-29 21:35:05 -08002498 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002499
Michael Chanb6016b72005-05-26 13:03:09 -07002500 return -EBUSY;
2501 }
2502
Michael Chanb090ae22006-01-23 16:07:10 -08002503 if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
2504 return -EIO;
2505
Michael Chanb6016b72005-05-26 13:03:09 -07002506 return 0;
2507}
2508
Michael Chan59b47d82006-11-19 14:10:45 -08002509static int
2510bnx2_init_5709_context(struct bnx2 *bp)
2511{
2512 int i, ret = 0;
2513 u32 val;
2514
2515 val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
2516 val |= (BCM_PAGE_BITS - 8) << 16;
2517 REG_WR(bp, BNX2_CTX_COMMAND, val);
Michael Chan641bdcd2007-06-04 21:22:24 -07002518 for (i = 0; i < 10; i++) {
2519 val = REG_RD(bp, BNX2_CTX_COMMAND);
2520 if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
2521 break;
2522 udelay(2);
2523 }
2524 if (val & BNX2_CTX_COMMAND_MEM_INIT)
2525 return -EBUSY;
2526
Michael Chan59b47d82006-11-19 14:10:45 -08002527 for (i = 0; i < bp->ctx_pages; i++) {
2528 int j;
2529
Michael Chan352f7682008-05-02 16:57:26 -07002530 if (bp->ctx_blk[i])
2531 memset(bp->ctx_blk[i], 0, BCM_PAGE_SIZE);
2532 else
2533 return -ENOMEM;
2534
Michael Chan59b47d82006-11-19 14:10:45 -08002535 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
2536 (bp->ctx_blk_mapping[i] & 0xffffffff) |
2537 BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
2538 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
2539 (u64) bp->ctx_blk_mapping[i] >> 32);
2540 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
2541 BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
2542 for (j = 0; j < 10; j++) {
2543
2544 val = REG_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
2545 if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
2546 break;
2547 udelay(5);
2548 }
2549 if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
2550 ret = -EBUSY;
2551 break;
2552 }
2553 }
2554 return ret;
2555}
2556
Michael Chanb6016b72005-05-26 13:03:09 -07002557static void
2558bnx2_init_context(struct bnx2 *bp)
2559{
2560 u32 vcid;
2561
2562 vcid = 96;
2563 while (vcid) {
2564 u32 vcid_addr, pcid_addr, offset;
Michael Chan7947b202007-06-04 21:17:10 -07002565 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07002566
2567 vcid--;
2568
2569 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
2570 u32 new_vcid;
2571
2572 vcid_addr = GET_PCID_ADDR(vcid);
2573 if (vcid & 0x8) {
2574 new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
2575 }
2576 else {
2577 new_vcid = vcid;
2578 }
2579 pcid_addr = GET_PCID_ADDR(new_vcid);
2580 }
2581 else {
2582 vcid_addr = GET_CID_ADDR(vcid);
2583 pcid_addr = vcid_addr;
2584 }
2585
Michael Chan7947b202007-06-04 21:17:10 -07002586 for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
2587 vcid_addr += (i << PHY_CTX_SHIFT);
2588 pcid_addr += (i << PHY_CTX_SHIFT);
Michael Chanb6016b72005-05-26 13:03:09 -07002589
Michael Chan5d5d0012007-12-12 11:17:43 -08002590 REG_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
Michael Chan7947b202007-06-04 21:17:10 -07002591 REG_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
2592
2593 /* Zero out the context. */
2594 for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
Michael Chan62a83132008-01-29 21:35:40 -08002595 bnx2_ctx_wr(bp, vcid_addr, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07002596 }
Michael Chanb6016b72005-05-26 13:03:09 -07002597 }
2598}
2599
2600static int
2601bnx2_alloc_bad_rbuf(struct bnx2 *bp)
2602{
2603 u16 *good_mbuf;
2604 u32 good_mbuf_cnt;
2605 u32 val;
2606
2607 good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
2608 if (good_mbuf == NULL) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00002609 pr_err("Failed to allocate memory in %s\n", __func__);
Michael Chanb6016b72005-05-26 13:03:09 -07002610 return -ENOMEM;
2611 }
2612
2613 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
2614 BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
2615
2616 good_mbuf_cnt = 0;
2617
2618 /* Allocate a bunch of mbufs and save the good ones in an array. */
Michael Chan2726d6e2008-01-29 21:35:05 -08002619 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002620 while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
Michael Chan2726d6e2008-01-29 21:35:05 -08002621 bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
2622 BNX2_RBUF_COMMAND_ALLOC_REQ);
Michael Chanb6016b72005-05-26 13:03:09 -07002623
Michael Chan2726d6e2008-01-29 21:35:05 -08002624 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
Michael Chanb6016b72005-05-26 13:03:09 -07002625
2626 val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
2627
2628 /* The addresses with Bit 9 set are bad memory blocks. */
2629 if (!(val & (1 << 9))) {
2630 good_mbuf[good_mbuf_cnt] = (u16) val;
2631 good_mbuf_cnt++;
2632 }
2633
Michael Chan2726d6e2008-01-29 21:35:05 -08002634 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002635 }
2636
2637 /* Free the good ones back to the mbuf pool thus discarding
2638 * all the bad ones. */
2639 while (good_mbuf_cnt) {
2640 good_mbuf_cnt--;
2641
2642 val = good_mbuf[good_mbuf_cnt];
2643 val = (val << 9) | val | 1;
2644
Michael Chan2726d6e2008-01-29 21:35:05 -08002645 bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07002646 }
2647 kfree(good_mbuf);
2648 return 0;
2649}
2650
2651static void
Benjamin Li5fcaed02008-07-14 22:39:52 -07002652bnx2_set_mac_addr(struct bnx2 *bp, u8 *mac_addr, u32 pos)
Michael Chanb6016b72005-05-26 13:03:09 -07002653{
2654 u32 val;
Michael Chanb6016b72005-05-26 13:03:09 -07002655
2656 val = (mac_addr[0] << 8) | mac_addr[1];
2657
Benjamin Li5fcaed02008-07-14 22:39:52 -07002658 REG_WR(bp, BNX2_EMAC_MAC_MATCH0 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002659
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002660 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
Michael Chanb6016b72005-05-26 13:03:09 -07002661 (mac_addr[4] << 8) | mac_addr[5];
2662
Benjamin Li5fcaed02008-07-14 22:39:52 -07002663 REG_WR(bp, BNX2_EMAC_MAC_MATCH1 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002664}
2665
2666static inline int
Michael Chanbb4f98a2008-06-19 16:38:19 -07002667bnx2_alloc_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chan47bf4242007-12-12 11:19:12 -08002668{
2669 dma_addr_t mapping;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002670 struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002671 struct rx_bd *rxbd =
Michael Chanbb4f98a2008-06-19 16:38:19 -07002672 &rxr->rx_pg_desc_ring[RX_RING(index)][RX_IDX(index)];
Michael Chan47bf4242007-12-12 11:19:12 -08002673 struct page *page = alloc_page(GFP_ATOMIC);
2674
2675 if (!page)
2676 return -ENOMEM;
2677 mapping = pci_map_page(bp->pdev, page, 0, PAGE_SIZE,
2678 PCI_DMA_FROMDEVICE);
Benjamin Li3d16af82008-10-09 12:26:41 -07002679 if (pci_dma_mapping_error(bp->pdev, mapping)) {
2680 __free_page(page);
2681 return -EIO;
2682 }
2683
Michael Chan47bf4242007-12-12 11:19:12 -08002684 rx_pg->page = page;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002685 dma_unmap_addr_set(rx_pg, mapping, mapping);
Michael Chan47bf4242007-12-12 11:19:12 -08002686 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2687 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2688 return 0;
2689}
2690
2691static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002692bnx2_free_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chan47bf4242007-12-12 11:19:12 -08002693{
Michael Chanbb4f98a2008-06-19 16:38:19 -07002694 struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002695 struct page *page = rx_pg->page;
2696
2697 if (!page)
2698 return;
2699
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002700 pci_unmap_page(bp->pdev, dma_unmap_addr(rx_pg, mapping), PAGE_SIZE,
Michael Chan47bf4242007-12-12 11:19:12 -08002701 PCI_DMA_FROMDEVICE);
2702
2703 __free_page(page);
2704 rx_pg->page = NULL;
2705}
2706
2707static inline int
Michael Chanbb4f98a2008-06-19 16:38:19 -07002708bnx2_alloc_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chanb6016b72005-05-26 13:03:09 -07002709{
2710 struct sk_buff *skb;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002711 struct sw_bd *rx_buf = &rxr->rx_buf_ring[index];
Michael Chanb6016b72005-05-26 13:03:09 -07002712 dma_addr_t mapping;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002713 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(index)][RX_IDX(index)];
Michael Chanb6016b72005-05-26 13:03:09 -07002714 unsigned long align;
2715
Michael Chan932f3772006-08-15 01:39:36 -07002716 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
Michael Chanb6016b72005-05-26 13:03:09 -07002717 if (skb == NULL) {
2718 return -ENOMEM;
2719 }
2720
Michael Chan59b47d82006-11-19 14:10:45 -08002721 if (unlikely((align = (unsigned long) skb->data & (BNX2_RX_ALIGN - 1))))
2722 skb_reserve(skb, BNX2_RX_ALIGN - align);
Michael Chanb6016b72005-05-26 13:03:09 -07002723
Michael Chanb6016b72005-05-26 13:03:09 -07002724 mapping = pci_map_single(bp->pdev, skb->data, bp->rx_buf_use_size,
2725 PCI_DMA_FROMDEVICE);
Benjamin Li3d16af82008-10-09 12:26:41 -07002726 if (pci_dma_mapping_error(bp->pdev, mapping)) {
2727 dev_kfree_skb(skb);
2728 return -EIO;
2729 }
Michael Chanb6016b72005-05-26 13:03:09 -07002730
2731 rx_buf->skb = skb;
Michael Chana33fa662010-05-06 08:58:13 +00002732 rx_buf->desc = (struct l2_fhdr *) skb->data;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002733 dma_unmap_addr_set(rx_buf, mapping, mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07002734
2735 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2736 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2737
Michael Chanbb4f98a2008-06-19 16:38:19 -07002738 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chanb6016b72005-05-26 13:03:09 -07002739
2740 return 0;
2741}
2742
Michael Chanda3e4fb2007-05-03 13:24:23 -07002743static int
Michael Chan35efa7c2007-12-20 19:56:37 -08002744bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
Michael Chanda3e4fb2007-05-03 13:24:23 -07002745{
Michael Chan43e80b82008-06-19 16:41:08 -07002746 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07002747 u32 new_link_state, old_link_state;
2748 int is_set = 1;
2749
2750 new_link_state = sblk->status_attn_bits & event;
2751 old_link_state = sblk->status_attn_bits_ack & event;
2752 if (new_link_state != old_link_state) {
2753 if (new_link_state)
2754 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
2755 else
2756 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
2757 } else
2758 is_set = 0;
2759
2760 return is_set;
2761}
2762
Michael Chanb6016b72005-05-26 13:03:09 -07002763static void
Michael Chan35efa7c2007-12-20 19:56:37 -08002764bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07002765{
Michael Chan74ecc622008-05-02 16:56:16 -07002766 spin_lock(&bp->phy_lock);
2767
2768 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
Michael Chanb6016b72005-05-26 13:03:09 -07002769 bnx2_set_link(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08002770 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
Michael Chan0d8a65712007-07-07 22:49:43 -07002771 bnx2_set_remote_link(bp);
2772
Michael Chan74ecc622008-05-02 16:56:16 -07002773 spin_unlock(&bp->phy_lock);
2774
Michael Chanb6016b72005-05-26 13:03:09 -07002775}
2776
Michael Chanead72702007-12-20 19:55:39 -08002777static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08002778bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
Michael Chanead72702007-12-20 19:55:39 -08002779{
2780 u16 cons;
2781
Michael Chan43e80b82008-06-19 16:41:08 -07002782 /* Tell compiler that status block fields can change. */
2783 barrier();
2784 cons = *bnapi->hw_tx_cons_ptr;
Michael Chan581daf72009-05-06 16:46:47 -07002785 barrier();
Michael Chanead72702007-12-20 19:55:39 -08002786 if (unlikely((cons & MAX_TX_DESC_CNT) == MAX_TX_DESC_CNT))
2787 cons++;
2788 return cons;
2789}
2790
Michael Chan57851d82007-12-20 20:01:44 -08002791static int
2792bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07002793{
Michael Chan35e90102008-06-19 16:37:42 -07002794 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07002795 u16 hw_cons, sw_cons, sw_ring_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002796 int tx_pkt = 0, index;
2797 struct netdev_queue *txq;
2798
2799 index = (bnapi - bp->bnx2_napi);
2800 txq = netdev_get_tx_queue(bp->dev, index);
Michael Chanb6016b72005-05-26 13:03:09 -07002801
Michael Chan35efa7c2007-12-20 19:56:37 -08002802 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chan35e90102008-06-19 16:37:42 -07002803 sw_cons = txr->tx_cons;
Michael Chanb6016b72005-05-26 13:03:09 -07002804
2805 while (sw_cons != hw_cons) {
Benjamin Li3d16af82008-10-09 12:26:41 -07002806 struct sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07002807 struct sk_buff *skb;
2808 int i, last;
2809
2810 sw_ring_cons = TX_RING_IDX(sw_cons);
2811
Michael Chan35e90102008-06-19 16:37:42 -07002812 tx_buf = &txr->tx_buf_ring[sw_ring_cons];
Michael Chanb6016b72005-05-26 13:03:09 -07002813 skb = tx_buf->skb;
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002814
Eric Dumazetd62fda02009-05-12 20:48:02 +00002815 /* prefetch skb_end_pointer() to speedup skb_shinfo(skb) */
2816 prefetch(&skb->end);
2817
Michael Chanb6016b72005-05-26 13:03:09 -07002818 /* partial BD completions possible with TSO packets */
Eric Dumazetd62fda02009-05-12 20:48:02 +00002819 if (tx_buf->is_gso) {
Michael Chanb6016b72005-05-26 13:03:09 -07002820 u16 last_idx, last_ring_idx;
2821
Eric Dumazetd62fda02009-05-12 20:48:02 +00002822 last_idx = sw_cons + tx_buf->nr_frags + 1;
2823 last_ring_idx = sw_ring_cons + tx_buf->nr_frags + 1;
Michael Chanb6016b72005-05-26 13:03:09 -07002824 if (unlikely(last_ring_idx >= MAX_TX_DESC_CNT)) {
2825 last_idx++;
2826 }
2827 if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
2828 break;
2829 }
2830 }
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002831
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002832 pci_unmap_single(bp->pdev, dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00002833 skb_headlen(skb), PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002834
2835 tx_buf->skb = NULL;
Eric Dumazetd62fda02009-05-12 20:48:02 +00002836 last = tx_buf->nr_frags;
Michael Chanb6016b72005-05-26 13:03:09 -07002837
2838 for (i = 0; i < last; i++) {
2839 sw_cons = NEXT_TX_BD(sw_cons);
Alexander Duycke95524a2009-12-02 16:47:57 +00002840
2841 pci_unmap_page(bp->pdev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002842 dma_unmap_addr(
Alexander Duycke95524a2009-12-02 16:47:57 +00002843 &txr->tx_buf_ring[TX_RING_IDX(sw_cons)],
2844 mapping),
2845 skb_shinfo(skb)->frags[i].size,
2846 PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002847 }
2848
2849 sw_cons = NEXT_TX_BD(sw_cons);
2850
Michael Chan745720e2006-06-29 12:37:41 -07002851 dev_kfree_skb(skb);
Michael Chan57851d82007-12-20 20:01:44 -08002852 tx_pkt++;
2853 if (tx_pkt == budget)
2854 break;
Michael Chanb6016b72005-05-26 13:03:09 -07002855
Eric Dumazetd62fda02009-05-12 20:48:02 +00002856 if (hw_cons == sw_cons)
2857 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07002858 }
2859
Michael Chan35e90102008-06-19 16:37:42 -07002860 txr->hw_tx_cons = hw_cons;
2861 txr->tx_cons = sw_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002862
Michael Chan2f8af122006-08-15 01:39:10 -07002863 /* Need to make the tx_cons update visible to bnx2_start_xmit()
Benjamin Li706bf242008-07-18 17:55:11 -07002864 * before checking for netif_tx_queue_stopped(). Without the
Michael Chan2f8af122006-08-15 01:39:10 -07002865 * memory barrier, there is a small possibility that bnx2_start_xmit()
2866 * will miss it and cause the queue to be stopped forever.
2867 */
2868 smp_mb();
Michael Chanb6016b72005-05-26 13:03:09 -07002869
Benjamin Li706bf242008-07-18 17:55:11 -07002870 if (unlikely(netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002871 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
Benjamin Li706bf242008-07-18 17:55:11 -07002872 __netif_tx_lock(txq, smp_processor_id());
2873 if ((netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002874 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh))
Benjamin Li706bf242008-07-18 17:55:11 -07002875 netif_tx_wake_queue(txq);
2876 __netif_tx_unlock(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07002877 }
Benjamin Li706bf242008-07-18 17:55:11 -07002878
Michael Chan57851d82007-12-20 20:01:44 -08002879 return tx_pkt;
Michael Chanb6016b72005-05-26 13:03:09 -07002880}
2881
Michael Chan1db82f22007-12-12 11:19:35 -08002882static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002883bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
Michael Chana1f60192007-12-20 19:57:19 -08002884 struct sk_buff *skb, int count)
Michael Chan1db82f22007-12-12 11:19:35 -08002885{
2886 struct sw_pg *cons_rx_pg, *prod_rx_pg;
2887 struct rx_bd *cons_bd, *prod_bd;
Michael Chan1db82f22007-12-12 11:19:35 -08002888 int i;
Benjamin Li3d16af82008-10-09 12:26:41 -07002889 u16 hw_prod, prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002890 u16 cons = rxr->rx_pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002891
Benjamin Li3d16af82008-10-09 12:26:41 -07002892 cons_rx_pg = &rxr->rx_pg_ring[cons];
2893
2894 /* The caller was unable to allocate a new page to replace the
2895 * last one in the frags array, so we need to recycle that page
2896 * and then free the skb.
2897 */
2898 if (skb) {
2899 struct page *page;
2900 struct skb_shared_info *shinfo;
2901
2902 shinfo = skb_shinfo(skb);
2903 shinfo->nr_frags--;
2904 page = shinfo->frags[shinfo->nr_frags].page;
2905 shinfo->frags[shinfo->nr_frags].page = NULL;
2906
2907 cons_rx_pg->page = page;
2908 dev_kfree_skb(skb);
2909 }
2910
2911 hw_prod = rxr->rx_pg_prod;
2912
Michael Chan1db82f22007-12-12 11:19:35 -08002913 for (i = 0; i < count; i++) {
2914 prod = RX_PG_RING_IDX(hw_prod);
2915
Michael Chanbb4f98a2008-06-19 16:38:19 -07002916 prod_rx_pg = &rxr->rx_pg_ring[prod];
2917 cons_rx_pg = &rxr->rx_pg_ring[cons];
2918 cons_bd = &rxr->rx_pg_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2919 prod_bd = &rxr->rx_pg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
Michael Chan1db82f22007-12-12 11:19:35 -08002920
Michael Chan1db82f22007-12-12 11:19:35 -08002921 if (prod != cons) {
2922 prod_rx_pg->page = cons_rx_pg->page;
2923 cons_rx_pg->page = NULL;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002924 dma_unmap_addr_set(prod_rx_pg, mapping,
2925 dma_unmap_addr(cons_rx_pg, mapping));
Michael Chan1db82f22007-12-12 11:19:35 -08002926
2927 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2928 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
2929
2930 }
2931 cons = RX_PG_RING_IDX(NEXT_RX_BD(cons));
2932 hw_prod = NEXT_RX_BD(hw_prod);
2933 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002934 rxr->rx_pg_prod = hw_prod;
2935 rxr->rx_pg_cons = cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002936}
2937
Michael Chanb6016b72005-05-26 13:03:09 -07002938static inline void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002939bnx2_reuse_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
2940 struct sk_buff *skb, u16 cons, u16 prod)
Michael Chanb6016b72005-05-26 13:03:09 -07002941{
Michael Chan236b6392006-03-20 17:49:02 -08002942 struct sw_bd *cons_rx_buf, *prod_rx_buf;
2943 struct rx_bd *cons_bd, *prod_bd;
2944
Michael Chanbb4f98a2008-06-19 16:38:19 -07002945 cons_rx_buf = &rxr->rx_buf_ring[cons];
2946 prod_rx_buf = &rxr->rx_buf_ring[prod];
Michael Chanb6016b72005-05-26 13:03:09 -07002947
2948 pci_dma_sync_single_for_device(bp->pdev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002949 dma_unmap_addr(cons_rx_buf, mapping),
Benjamin Li601d3d12008-05-16 22:19:35 -07002950 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002951
Michael Chanbb4f98a2008-06-19 16:38:19 -07002952 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chan236b6392006-03-20 17:49:02 -08002953
2954 prod_rx_buf->skb = skb;
Michael Chana33fa662010-05-06 08:58:13 +00002955 prod_rx_buf->desc = (struct l2_fhdr *) skb->data;
Michael Chan236b6392006-03-20 17:49:02 -08002956
2957 if (cons == prod)
2958 return;
2959
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002960 dma_unmap_addr_set(prod_rx_buf, mapping,
2961 dma_unmap_addr(cons_rx_buf, mapping));
Michael Chanb6016b72005-05-26 13:03:09 -07002962
Michael Chanbb4f98a2008-06-19 16:38:19 -07002963 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2964 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
Michael Chan236b6392006-03-20 17:49:02 -08002965 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2966 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
Michael Chanb6016b72005-05-26 13:03:09 -07002967}
2968
Michael Chan85833c62007-12-12 11:17:01 -08002969static int
Michael Chanbb4f98a2008-06-19 16:38:19 -07002970bnx2_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, struct sk_buff *skb,
Michael Chana1f60192007-12-20 19:57:19 -08002971 unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
2972 u32 ring_idx)
Michael Chan85833c62007-12-12 11:17:01 -08002973{
2974 int err;
2975 u16 prod = ring_idx & 0xffff;
2976
Michael Chanbb4f98a2008-06-19 16:38:19 -07002977 err = bnx2_alloc_rx_skb(bp, rxr, prod);
Michael Chan85833c62007-12-12 11:17:01 -08002978 if (unlikely(err)) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07002979 bnx2_reuse_rx_skb(bp, rxr, skb, (u16) (ring_idx >> 16), prod);
Michael Chan1db82f22007-12-12 11:19:35 -08002980 if (hdr_len) {
2981 unsigned int raw_len = len + 4;
2982 int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
2983
Michael Chanbb4f98a2008-06-19 16:38:19 -07002984 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
Michael Chan1db82f22007-12-12 11:19:35 -08002985 }
Michael Chan85833c62007-12-12 11:17:01 -08002986 return err;
2987 }
2988
Benjamin Lid89cb6a2008-05-16 22:18:57 -07002989 skb_reserve(skb, BNX2_RX_OFFSET);
Michael Chan85833c62007-12-12 11:17:01 -08002990 pci_unmap_single(bp->pdev, dma_addr, bp->rx_buf_use_size,
2991 PCI_DMA_FROMDEVICE);
2992
Michael Chan1db82f22007-12-12 11:19:35 -08002993 if (hdr_len == 0) {
2994 skb_put(skb, len);
2995 return 0;
2996 } else {
2997 unsigned int i, frag_len, frag_size, pages;
2998 struct sw_pg *rx_pg;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002999 u16 pg_cons = rxr->rx_pg_cons;
3000 u16 pg_prod = rxr->rx_pg_prod;
Michael Chan1db82f22007-12-12 11:19:35 -08003001
3002 frag_size = len + 4 - hdr_len;
3003 pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
3004 skb_put(skb, hdr_len);
3005
3006 for (i = 0; i < pages; i++) {
Benjamin Li3d16af82008-10-09 12:26:41 -07003007 dma_addr_t mapping_old;
3008
Michael Chan1db82f22007-12-12 11:19:35 -08003009 frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
3010 if (unlikely(frag_len <= 4)) {
3011 unsigned int tail = 4 - frag_len;
3012
Michael Chanbb4f98a2008-06-19 16:38:19 -07003013 rxr->rx_pg_cons = pg_cons;
3014 rxr->rx_pg_prod = pg_prod;
3015 bnx2_reuse_rx_skb_pages(bp, rxr, NULL,
Michael Chana1f60192007-12-20 19:57:19 -08003016 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08003017 skb->len -= tail;
3018 if (i == 0) {
3019 skb->tail -= tail;
3020 } else {
3021 skb_frag_t *frag =
3022 &skb_shinfo(skb)->frags[i - 1];
3023 frag->size -= tail;
3024 skb->data_len -= tail;
3025 skb->truesize -= tail;
3026 }
3027 return 0;
3028 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003029 rx_pg = &rxr->rx_pg_ring[pg_cons];
Michael Chan1db82f22007-12-12 11:19:35 -08003030
Benjamin Li3d16af82008-10-09 12:26:41 -07003031 /* Don't unmap yet. If we're unable to allocate a new
3032 * page, we need to recycle the page and the DMA addr.
3033 */
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00003034 mapping_old = dma_unmap_addr(rx_pg, mapping);
Michael Chan1db82f22007-12-12 11:19:35 -08003035 if (i == pages - 1)
3036 frag_len -= 4;
3037
3038 skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
3039 rx_pg->page = NULL;
3040
Michael Chanbb4f98a2008-06-19 16:38:19 -07003041 err = bnx2_alloc_rx_page(bp, rxr,
3042 RX_PG_RING_IDX(pg_prod));
Michael Chan1db82f22007-12-12 11:19:35 -08003043 if (unlikely(err)) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07003044 rxr->rx_pg_cons = pg_cons;
3045 rxr->rx_pg_prod = pg_prod;
3046 bnx2_reuse_rx_skb_pages(bp, rxr, skb,
Michael Chana1f60192007-12-20 19:57:19 -08003047 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08003048 return err;
3049 }
3050
Benjamin Li3d16af82008-10-09 12:26:41 -07003051 pci_unmap_page(bp->pdev, mapping_old,
3052 PAGE_SIZE, PCI_DMA_FROMDEVICE);
3053
Michael Chan1db82f22007-12-12 11:19:35 -08003054 frag_size -= frag_len;
3055 skb->data_len += frag_len;
3056 skb->truesize += frag_len;
3057 skb->len += frag_len;
3058
3059 pg_prod = NEXT_RX_BD(pg_prod);
3060 pg_cons = RX_PG_RING_IDX(NEXT_RX_BD(pg_cons));
3061 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003062 rxr->rx_pg_prod = pg_prod;
3063 rxr->rx_pg_cons = pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08003064 }
Michael Chan85833c62007-12-12 11:17:01 -08003065 return 0;
3066}
3067
Michael Chanc09c2622007-12-10 17:18:37 -08003068static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08003069bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
Michael Chanc09c2622007-12-10 17:18:37 -08003070{
Michael Chanbb4f98a2008-06-19 16:38:19 -07003071 u16 cons;
3072
Michael Chan43e80b82008-06-19 16:41:08 -07003073 /* Tell compiler that status block fields can change. */
3074 barrier();
3075 cons = *bnapi->hw_rx_cons_ptr;
Michael Chan581daf72009-05-06 16:46:47 -07003076 barrier();
Michael Chanc09c2622007-12-10 17:18:37 -08003077 if (unlikely((cons & MAX_RX_DESC_CNT) == MAX_RX_DESC_CNT))
3078 cons++;
3079 return cons;
3080}
3081
Michael Chanb6016b72005-05-26 13:03:09 -07003082static int
Michael Chan35efa7c2007-12-20 19:56:37 -08003083bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07003084{
Michael Chanbb4f98a2008-06-19 16:38:19 -07003085 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003086 u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
3087 struct l2_fhdr *rx_hdr;
Michael Chan1db82f22007-12-12 11:19:35 -08003088 int rx_pkt = 0, pg_ring_used = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003089
Michael Chan35efa7c2007-12-20 19:56:37 -08003090 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanbb4f98a2008-06-19 16:38:19 -07003091 sw_cons = rxr->rx_cons;
3092 sw_prod = rxr->rx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07003093
3094 /* Memory barrier necessary as speculative reads of the rx
3095 * buffer can be ahead of the index in the status block
3096 */
3097 rmb();
3098 while (sw_cons != hw_cons) {
Michael Chan1db82f22007-12-12 11:19:35 -08003099 unsigned int len, hdr_len;
Michael Chanade2bfe2006-01-23 16:09:51 -08003100 u32 status;
Michael Chana33fa662010-05-06 08:58:13 +00003101 struct sw_bd *rx_buf, *next_rx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07003102 struct sk_buff *skb;
Michael Chan236b6392006-03-20 17:49:02 -08003103 dma_addr_t dma_addr;
Michael Chanf22828e2008-08-14 15:30:14 -07003104 u16 vtag = 0;
3105 int hw_vlan __maybe_unused = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003106
3107 sw_ring_cons = RX_RING_IDX(sw_cons);
3108 sw_ring_prod = RX_RING_IDX(sw_prod);
3109
Michael Chanbb4f98a2008-06-19 16:38:19 -07003110 rx_buf = &rxr->rx_buf_ring[sw_ring_cons];
Michael Chanb6016b72005-05-26 13:03:09 -07003111 skb = rx_buf->skb;
Michael Chana33fa662010-05-06 08:58:13 +00003112 prefetchw(skb);
Michael Chan236b6392006-03-20 17:49:02 -08003113
FUJITA Tomonoriaabef8b2010-06-17 08:56:05 -07003114 next_rx_buf =
3115 &rxr->rx_buf_ring[RX_RING_IDX(NEXT_RX_BD(sw_cons))];
3116 prefetch(next_rx_buf->desc);
3117
Michael Chan236b6392006-03-20 17:49:02 -08003118 rx_buf->skb = NULL;
3119
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00003120 dma_addr = dma_unmap_addr(rx_buf, mapping);
Michael Chan236b6392006-03-20 17:49:02 -08003121
3122 pci_dma_sync_single_for_cpu(bp->pdev, dma_addr,
Benjamin Li601d3d12008-05-16 22:19:35 -07003123 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH,
3124 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07003125
Michael Chana33fa662010-05-06 08:58:13 +00003126 rx_hdr = rx_buf->desc;
Michael Chan1db82f22007-12-12 11:19:35 -08003127 len = rx_hdr->l2_fhdr_pkt_len;
Michael Chan990ec382009-02-12 16:54:13 -08003128 status = rx_hdr->l2_fhdr_status;
Michael Chanb6016b72005-05-26 13:03:09 -07003129
Michael Chan1db82f22007-12-12 11:19:35 -08003130 hdr_len = 0;
3131 if (status & L2_FHDR_STATUS_SPLIT) {
3132 hdr_len = rx_hdr->l2_fhdr_ip_xsum;
3133 pg_ring_used = 1;
3134 } else if (len > bp->rx_jumbo_thresh) {
3135 hdr_len = bp->rx_jumbo_thresh;
3136 pg_ring_used = 1;
3137 }
3138
Michael Chan990ec382009-02-12 16:54:13 -08003139 if (unlikely(status & (L2_FHDR_ERRORS_BAD_CRC |
3140 L2_FHDR_ERRORS_PHY_DECODE |
3141 L2_FHDR_ERRORS_ALIGNMENT |
3142 L2_FHDR_ERRORS_TOO_SHORT |
3143 L2_FHDR_ERRORS_GIANT_FRAME))) {
3144
3145 bnx2_reuse_rx_skb(bp, rxr, skb, sw_ring_cons,
3146 sw_ring_prod);
3147 if (pg_ring_used) {
3148 int pages;
3149
3150 pages = PAGE_ALIGN(len - hdr_len) >> PAGE_SHIFT;
3151
3152 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
3153 }
3154 goto next_rx;
3155 }
3156
Michael Chan1db82f22007-12-12 11:19:35 -08003157 len -= 4;
Michael Chanb6016b72005-05-26 13:03:09 -07003158
Michael Chan5d5d0012007-12-12 11:17:43 -08003159 if (len <= bp->rx_copy_thresh) {
Michael Chanb6016b72005-05-26 13:03:09 -07003160 struct sk_buff *new_skb;
3161
Michael Chanf22828e2008-08-14 15:30:14 -07003162 new_skb = netdev_alloc_skb(bp->dev, len + 6);
Michael Chan85833c62007-12-12 11:17:01 -08003163 if (new_skb == NULL) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07003164 bnx2_reuse_rx_skb(bp, rxr, skb, sw_ring_cons,
Michael Chan85833c62007-12-12 11:17:01 -08003165 sw_ring_prod);
3166 goto next_rx;
3167 }
Michael Chanb6016b72005-05-26 13:03:09 -07003168
3169 /* aligned copy */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07003170 skb_copy_from_linear_data_offset(skb,
Michael Chanf22828e2008-08-14 15:30:14 -07003171 BNX2_RX_OFFSET - 6,
3172 new_skb->data, len + 6);
3173 skb_reserve(new_skb, 6);
Michael Chanb6016b72005-05-26 13:03:09 -07003174 skb_put(new_skb, len);
Michael Chanb6016b72005-05-26 13:03:09 -07003175
Michael Chanbb4f98a2008-06-19 16:38:19 -07003176 bnx2_reuse_rx_skb(bp, rxr, skb,
Michael Chanb6016b72005-05-26 13:03:09 -07003177 sw_ring_cons, sw_ring_prod);
3178
3179 skb = new_skb;
Michael Chanbb4f98a2008-06-19 16:38:19 -07003180 } else if (unlikely(bnx2_rx_skb(bp, rxr, skb, len, hdr_len,
Michael Chana1f60192007-12-20 19:57:19 -08003181 dma_addr, (sw_ring_cons << 16) | sw_ring_prod)))
Michael Chanb6016b72005-05-26 13:03:09 -07003182 goto next_rx;
Michael Chanb6016b72005-05-26 13:03:09 -07003183
Michael Chanf22828e2008-08-14 15:30:14 -07003184 if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) &&
3185 !(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG)) {
3186 vtag = rx_hdr->l2_fhdr_vlan_tag;
3187#ifdef BCM_VLAN
3188 if (bp->vlgrp)
3189 hw_vlan = 1;
3190 else
3191#endif
3192 {
3193 struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
3194 __skb_push(skb, 4);
3195
3196 memmove(ve, skb->data + 4, ETH_ALEN * 2);
3197 ve->h_vlan_proto = htons(ETH_P_8021Q);
3198 ve->h_vlan_TCI = htons(vtag);
3199 len += 4;
3200 }
3201 }
3202
Michael Chanb6016b72005-05-26 13:03:09 -07003203 skb->protocol = eth_type_trans(skb, bp->dev);
3204
3205 if ((len > (bp->dev->mtu + ETH_HLEN)) &&
Alexey Dobriyand1e100b2006-06-11 20:57:17 -07003206 (ntohs(skb->protocol) != 0x8100)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003207
Michael Chan745720e2006-06-29 12:37:41 -07003208 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07003209 goto next_rx;
3210
3211 }
3212
Michael Chanb6016b72005-05-26 13:03:09 -07003213 skb->ip_summed = CHECKSUM_NONE;
3214 if (bp->rx_csum &&
3215 (status & (L2_FHDR_STATUS_TCP_SEGMENT |
3216 L2_FHDR_STATUS_UDP_DATAGRAM))) {
3217
Michael Chanade2bfe2006-01-23 16:09:51 -08003218 if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
3219 L2_FHDR_ERRORS_UDP_XSUM)) == 0))
Michael Chanb6016b72005-05-26 13:03:09 -07003220 skb->ip_summed = CHECKSUM_UNNECESSARY;
3221 }
Michael Chanfdc85412010-07-03 20:42:16 +00003222 if ((bp->dev->features & NETIF_F_RXHASH) &&
3223 ((status & L2_FHDR_STATUS_USE_RXHASH) ==
3224 L2_FHDR_STATUS_USE_RXHASH))
3225 skb->rxhash = rx_hdr->l2_fhdr_hash;
Michael Chanb6016b72005-05-26 13:03:09 -07003226
David S. Miller0c8dfc82009-01-27 16:22:32 -08003227 skb_record_rx_queue(skb, bnapi - &bp->bnx2_napi[0]);
3228
Michael Chanb6016b72005-05-26 13:03:09 -07003229#ifdef BCM_VLAN
Michael Chanf22828e2008-08-14 15:30:14 -07003230 if (hw_vlan)
Michael Chanc67938a2010-05-06 08:58:12 +00003231 vlan_gro_receive(&bnapi->napi, bp->vlgrp, vtag, skb);
Michael Chanb6016b72005-05-26 13:03:09 -07003232 else
3233#endif
Michael Chanc67938a2010-05-06 08:58:12 +00003234 napi_gro_receive(&bnapi->napi, skb);
Michael Chanb6016b72005-05-26 13:03:09 -07003235
Michael Chanb6016b72005-05-26 13:03:09 -07003236 rx_pkt++;
3237
3238next_rx:
Michael Chanb6016b72005-05-26 13:03:09 -07003239 sw_cons = NEXT_RX_BD(sw_cons);
3240 sw_prod = NEXT_RX_BD(sw_prod);
3241
3242 if ((rx_pkt == budget))
3243 break;
Michael Chanf4e418f2005-11-04 08:53:48 -08003244
3245 /* Refresh hw_cons to see if there is new work */
3246 if (sw_cons == hw_cons) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003247 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanf4e418f2005-11-04 08:53:48 -08003248 rmb();
3249 }
Michael Chanb6016b72005-05-26 13:03:09 -07003250 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003251 rxr->rx_cons = sw_cons;
3252 rxr->rx_prod = sw_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07003253
Michael Chan1db82f22007-12-12 11:19:35 -08003254 if (pg_ring_used)
Michael Chanbb4f98a2008-06-19 16:38:19 -07003255 REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08003256
Michael Chanbb4f98a2008-06-19 16:38:19 -07003257 REG_WR16(bp, rxr->rx_bidx_addr, sw_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07003258
Michael Chanbb4f98a2008-06-19 16:38:19 -07003259 REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07003260
3261 mmiowb();
3262
3263 return rx_pkt;
3264
3265}
3266
3267/* MSI ISR - The only difference between this and the INTx ISR
3268 * is that the MSI interrupt is always serviced.
3269 */
3270static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003271bnx2_msi(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003272{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003273 struct bnx2_napi *bnapi = dev_instance;
3274 struct bnx2 *bp = bnapi->bp;
Michael Chanb6016b72005-05-26 13:03:09 -07003275
Michael Chan43e80b82008-06-19 16:41:08 -07003276 prefetch(bnapi->status_blk.msi);
Michael Chanb6016b72005-05-26 13:03:09 -07003277 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3278 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3279 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3280
3281 /* Return here if interrupt is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003282 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3283 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003284
Ben Hutchings288379f2009-01-19 16:43:59 -08003285 napi_schedule(&bnapi->napi);
Michael Chanb6016b72005-05-26 13:03:09 -07003286
Michael Chan73eef4c2005-08-25 15:39:15 -07003287 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003288}
3289
3290static irqreturn_t
Michael Chan8e6a72c2007-05-03 13:24:48 -07003291bnx2_msi_1shot(int irq, void *dev_instance)
3292{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003293 struct bnx2_napi *bnapi = dev_instance;
3294 struct bnx2 *bp = bnapi->bp;
Michael Chan8e6a72c2007-05-03 13:24:48 -07003295
Michael Chan43e80b82008-06-19 16:41:08 -07003296 prefetch(bnapi->status_blk.msi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003297
3298 /* Return here if interrupt is disabled. */
3299 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3300 return IRQ_HANDLED;
3301
Ben Hutchings288379f2009-01-19 16:43:59 -08003302 napi_schedule(&bnapi->napi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003303
3304 return IRQ_HANDLED;
3305}
3306
3307static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003308bnx2_interrupt(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003309{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003310 struct bnx2_napi *bnapi = dev_instance;
3311 struct bnx2 *bp = bnapi->bp;
Michael Chan43e80b82008-06-19 16:41:08 -07003312 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanb6016b72005-05-26 13:03:09 -07003313
3314 /* When using INTx, it is possible for the interrupt to arrive
3315 * at the CPU before the status block posted prior to the
3316 * interrupt. Reading a register will flush the status block.
3317 * When using MSI, the MSI message will always complete after
3318 * the status block write.
3319 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003320 if ((sblk->status_idx == bnapi->last_status_idx) &&
Michael Chanb6016b72005-05-26 13:03:09 -07003321 (REG_RD(bp, BNX2_PCICFG_MISC_STATUS) &
3322 BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
Michael Chan73eef4c2005-08-25 15:39:15 -07003323 return IRQ_NONE;
Michael Chanb6016b72005-05-26 13:03:09 -07003324
3325 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3326 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3327 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3328
Michael Chanb8a7ce72007-07-07 22:51:03 -07003329 /* Read back to deassert IRQ immediately to avoid too many
3330 * spurious interrupts.
3331 */
3332 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
3333
Michael Chanb6016b72005-05-26 13:03:09 -07003334 /* Return here if interrupt is shared and is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003335 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3336 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003337
Ben Hutchings288379f2009-01-19 16:43:59 -08003338 if (napi_schedule_prep(&bnapi->napi)) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003339 bnapi->last_status_idx = sblk->status_idx;
Ben Hutchings288379f2009-01-19 16:43:59 -08003340 __napi_schedule(&bnapi->napi);
Michael Chanb8a7ce72007-07-07 22:51:03 -07003341 }
Michael Chanb6016b72005-05-26 13:03:09 -07003342
Michael Chan73eef4c2005-08-25 15:39:15 -07003343 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003344}
3345
Michael Chan43e80b82008-06-19 16:41:08 -07003346static inline int
3347bnx2_has_fast_work(struct bnx2_napi *bnapi)
3348{
3349 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3350 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
3351
3352 if ((bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons) ||
3353 (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons))
3354 return 1;
3355 return 0;
3356}
3357
Michael Chan0d8a65712007-07-07 22:49:43 -07003358#define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
3359 STATUS_ATTN_BITS_TIMER_ABORT)
Michael Chanda3e4fb2007-05-03 13:24:23 -07003360
Michael Chanf4e418f2005-11-04 08:53:48 -08003361static inline int
Michael Chan35efa7c2007-12-20 19:56:37 -08003362bnx2_has_work(struct bnx2_napi *bnapi)
Michael Chanf4e418f2005-11-04 08:53:48 -08003363{
Michael Chan43e80b82008-06-19 16:41:08 -07003364 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanf4e418f2005-11-04 08:53:48 -08003365
Michael Chan43e80b82008-06-19 16:41:08 -07003366 if (bnx2_has_fast_work(bnapi))
Michael Chanf4e418f2005-11-04 08:53:48 -08003367 return 1;
3368
Michael Chan4edd4732009-06-08 18:14:42 -07003369#ifdef BCM_CNIC
3370 if (bnapi->cnic_present && (bnapi->cnic_tag != sblk->status_idx))
3371 return 1;
3372#endif
3373
Michael Chanda3e4fb2007-05-03 13:24:23 -07003374 if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
3375 (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
Michael Chanf4e418f2005-11-04 08:53:48 -08003376 return 1;
3377
3378 return 0;
3379}
3380
Michael Chanefba0182008-12-03 00:36:15 -08003381static void
3382bnx2_chk_missed_msi(struct bnx2 *bp)
3383{
3384 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
3385 u32 msi_ctrl;
3386
3387 if (bnx2_has_work(bnapi)) {
3388 msi_ctrl = REG_RD(bp, BNX2_PCICFG_MSI_CONTROL);
3389 if (!(msi_ctrl & BNX2_PCICFG_MSI_CONTROL_ENABLE))
3390 return;
3391
3392 if (bnapi->last_status_idx == bp->idle_chk_status_idx) {
3393 REG_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl &
3394 ~BNX2_PCICFG_MSI_CONTROL_ENABLE);
3395 REG_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl);
3396 bnx2_msi(bp->irq_tbl[0].vector, bnapi);
3397 }
3398 }
3399
3400 bp->idle_chk_status_idx = bnapi->last_status_idx;
3401}
3402
Michael Chan4edd4732009-06-08 18:14:42 -07003403#ifdef BCM_CNIC
3404static void bnx2_poll_cnic(struct bnx2 *bp, struct bnx2_napi *bnapi)
3405{
3406 struct cnic_ops *c_ops;
3407
3408 if (!bnapi->cnic_present)
3409 return;
3410
3411 rcu_read_lock();
3412 c_ops = rcu_dereference(bp->cnic_ops);
3413 if (c_ops)
3414 bnapi->cnic_tag = c_ops->cnic_handler(bp->cnic_data,
3415 bnapi->status_blk.msi);
3416 rcu_read_unlock();
3417}
3418#endif
3419
Michael Chan43e80b82008-06-19 16:41:08 -07003420static void bnx2_poll_link(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07003421{
Michael Chan43e80b82008-06-19 16:41:08 -07003422 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07003423 u32 status_attn_bits = sblk->status_attn_bits;
3424 u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
Michael Chanb6016b72005-05-26 13:03:09 -07003425
Michael Chanda3e4fb2007-05-03 13:24:23 -07003426 if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
3427 (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003428
Michael Chan35efa7c2007-12-20 19:56:37 -08003429 bnx2_phy_int(bp, bnapi);
Michael Chanbf5295b2006-03-23 01:11:56 -08003430
3431 /* This is needed to take care of transient status
3432 * during link changes.
3433 */
3434 REG_WR(bp, BNX2_HC_COMMAND,
3435 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
3436 REG_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07003437 }
Michael Chan43e80b82008-06-19 16:41:08 -07003438}
3439
3440static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
3441 int work_done, int budget)
3442{
3443 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3444 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003445
Michael Chan35e90102008-06-19 16:37:42 -07003446 if (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons)
Michael Chan57851d82007-12-20 20:01:44 -08003447 bnx2_tx_int(bp, bnapi, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003448
Michael Chanbb4f98a2008-06-19 16:38:19 -07003449 if (bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons)
Michael Chan35efa7c2007-12-20 19:56:37 -08003450 work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003451
David S. Miller6f535762007-10-11 18:08:29 -07003452 return work_done;
3453}
Michael Chanf4e418f2005-11-04 08:53:48 -08003454
Michael Chanf0ea2e62008-06-19 16:41:57 -07003455static int bnx2_poll_msix(struct napi_struct *napi, int budget)
3456{
3457 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3458 struct bnx2 *bp = bnapi->bp;
3459 int work_done = 0;
3460 struct status_block_msix *sblk = bnapi->status_blk.msix;
3461
3462 while (1) {
3463 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
3464 if (unlikely(work_done >= budget))
3465 break;
3466
3467 bnapi->last_status_idx = sblk->status_idx;
3468 /* status idx must be read before checking for more work. */
3469 rmb();
3470 if (likely(!bnx2_has_fast_work(bnapi))) {
3471
Ben Hutchings288379f2009-01-19 16:43:59 -08003472 napi_complete(napi);
Michael Chanf0ea2e62008-06-19 16:41:57 -07003473 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
3474 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3475 bnapi->last_status_idx);
3476 break;
3477 }
3478 }
3479 return work_done;
3480}
3481
David S. Miller6f535762007-10-11 18:08:29 -07003482static int bnx2_poll(struct napi_struct *napi, int budget)
3483{
Michael Chan35efa7c2007-12-20 19:56:37 -08003484 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3485 struct bnx2 *bp = bnapi->bp;
David S. Miller6f535762007-10-11 18:08:29 -07003486 int work_done = 0;
Michael Chan43e80b82008-06-19 16:41:08 -07003487 struct status_block *sblk = bnapi->status_blk.msi;
David S. Miller6f535762007-10-11 18:08:29 -07003488
3489 while (1) {
Michael Chan43e80b82008-06-19 16:41:08 -07003490 bnx2_poll_link(bp, bnapi);
3491
Michael Chan35efa7c2007-12-20 19:56:37 -08003492 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07003493
Michael Chan4edd4732009-06-08 18:14:42 -07003494#ifdef BCM_CNIC
3495 bnx2_poll_cnic(bp, bnapi);
3496#endif
3497
Michael Chan35efa7c2007-12-20 19:56:37 -08003498 /* bnapi->last_status_idx is used below to tell the hw how
Michael Chan6dee6422007-10-12 01:40:38 -07003499 * much work has been processed, so we must read it before
3500 * checking for more work.
3501 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003502 bnapi->last_status_idx = sblk->status_idx;
Michael Chanefba0182008-12-03 00:36:15 -08003503
3504 if (unlikely(work_done >= budget))
3505 break;
3506
Michael Chan6dee6422007-10-12 01:40:38 -07003507 rmb();
Michael Chan35efa7c2007-12-20 19:56:37 -08003508 if (likely(!bnx2_has_work(bnapi))) {
Ben Hutchings288379f2009-01-19 16:43:59 -08003509 napi_complete(napi);
David S. Millerf86e82f2008-01-21 17:15:40 -08003510 if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
David S. Miller6f535762007-10-11 18:08:29 -07003511 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3512 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003513 bnapi->last_status_idx);
Michael Chan6dee6422007-10-12 01:40:38 -07003514 break;
David S. Miller6f535762007-10-11 18:08:29 -07003515 }
3516 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3517 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3518 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
Michael Chan35efa7c2007-12-20 19:56:37 -08003519 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003520
Michael Chan1269a8a2006-01-23 16:11:03 -08003521 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3522 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003523 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003524 break;
Michael Chan1269a8a2006-01-23 16:11:03 -08003525 }
Michael Chanb6016b72005-05-26 13:03:09 -07003526 }
3527
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003528 return work_done;
Michael Chanb6016b72005-05-26 13:03:09 -07003529}
3530
Herbert Xu932ff272006-06-09 12:20:56 -07003531/* Called with rtnl_lock from vlan functions and also netif_tx_lock
Michael Chanb6016b72005-05-26 13:03:09 -07003532 * from set_multicast.
3533 */
3534static void
3535bnx2_set_rx_mode(struct net_device *dev)
3536{
Michael Chan972ec0d2006-01-23 16:12:43 -08003537 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07003538 u32 rx_mode, sort_mode;
Jiri Pirkoccffad22009-05-22 23:22:17 +00003539 struct netdev_hw_addr *ha;
Michael Chanb6016b72005-05-26 13:03:09 -07003540 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07003541
Michael Chan9f52b562008-10-09 12:21:46 -07003542 if (!netif_running(dev))
3543 return;
3544
Michael Chanc770a652005-08-25 15:38:39 -07003545 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003546
3547 rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
3548 BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
3549 sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
3550#ifdef BCM_VLAN
Michael Chan7c6337a2008-08-14 15:29:09 -07003551 if (!bp->vlgrp && (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
Michael Chanb6016b72005-05-26 13:03:09 -07003552 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003553#else
Michael Chan7c6337a2008-08-14 15:29:09 -07003554 if (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN)
Michael Chane29054f2006-01-23 16:06:06 -08003555 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003556#endif
3557 if (dev->flags & IFF_PROMISC) {
3558 /* Promiscuous mode. */
3559 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
Michael Chan75108732006-11-19 14:06:40 -08003560 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3561 BNX2_RPM_SORT_USER0_PROM_VLAN;
Michael Chanb6016b72005-05-26 13:03:09 -07003562 }
3563 else if (dev->flags & IFF_ALLMULTI) {
3564 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3565 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3566 0xffffffff);
3567 }
3568 sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
3569 }
3570 else {
3571 /* Accept one or more multicast(s). */
Michael Chanb6016b72005-05-26 13:03:09 -07003572 u32 mc_filter[NUM_MC_HASH_REGISTERS];
3573 u32 regidx;
3574 u32 bit;
3575 u32 crc;
3576
3577 memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
3578
Jiri Pirko22bedad2010-04-01 21:22:57 +00003579 netdev_for_each_mc_addr(ha, dev) {
3580 crc = ether_crc_le(ETH_ALEN, ha->addr);
Michael Chanb6016b72005-05-26 13:03:09 -07003581 bit = crc & 0xff;
3582 regidx = (bit & 0xe0) >> 5;
3583 bit &= 0x1f;
3584 mc_filter[regidx] |= (1 << bit);
3585 }
3586
3587 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3588 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3589 mc_filter[i]);
3590 }
3591
3592 sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
3593 }
3594
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003595 if (netdev_uc_count(dev) > BNX2_MAX_UNICAST_ADDRESSES) {
Benjamin Li5fcaed02008-07-14 22:39:52 -07003596 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
3597 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3598 BNX2_RPM_SORT_USER0_PROM_VLAN;
3599 } else if (!(dev->flags & IFF_PROMISC)) {
Benjamin Li5fcaed02008-07-14 22:39:52 -07003600 /* Add all entries into to the match filter list */
Jiri Pirkoccffad22009-05-22 23:22:17 +00003601 i = 0;
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003602 netdev_for_each_uc_addr(ha, dev) {
Jiri Pirkoccffad22009-05-22 23:22:17 +00003603 bnx2_set_mac_addr(bp, ha->addr,
Benjamin Li5fcaed02008-07-14 22:39:52 -07003604 i + BNX2_START_UNICAST_ADDRESS_INDEX);
3605 sort_mode |= (1 <<
3606 (i + BNX2_START_UNICAST_ADDRESS_INDEX));
Jiri Pirkoccffad22009-05-22 23:22:17 +00003607 i++;
Benjamin Li5fcaed02008-07-14 22:39:52 -07003608 }
3609
3610 }
3611
Michael Chanb6016b72005-05-26 13:03:09 -07003612 if (rx_mode != bp->rx_mode) {
3613 bp->rx_mode = rx_mode;
3614 REG_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
3615 }
3616
3617 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3618 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
3619 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
3620
Michael Chanc770a652005-08-25 15:38:39 -07003621 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003622}
3623
Michael Chan57579f72009-04-04 16:51:14 -07003624static int __devinit
3625check_fw_section(const struct firmware *fw,
3626 const struct bnx2_fw_file_section *section,
3627 u32 alignment, bool non_empty)
Michael Chanb6016b72005-05-26 13:03:09 -07003628{
Michael Chan57579f72009-04-04 16:51:14 -07003629 u32 offset = be32_to_cpu(section->offset);
3630 u32 len = be32_to_cpu(section->len);
Michael Chanb6016b72005-05-26 13:03:09 -07003631
Michael Chan57579f72009-04-04 16:51:14 -07003632 if ((offset == 0 && len != 0) || offset >= fw->size || offset & 3)
3633 return -EINVAL;
3634 if ((non_empty && len == 0) || len > fw->size - offset ||
3635 len & (alignment - 1))
3636 return -EINVAL;
3637 return 0;
3638}
3639
3640static int __devinit
3641check_mips_fw_entry(const struct firmware *fw,
3642 const struct bnx2_mips_fw_file_entry *entry)
3643{
3644 if (check_fw_section(fw, &entry->text, 4, true) ||
3645 check_fw_section(fw, &entry->data, 4, false) ||
3646 check_fw_section(fw, &entry->rodata, 4, false))
3647 return -EINVAL;
3648 return 0;
3649}
3650
3651static int __devinit
3652bnx2_request_firmware(struct bnx2 *bp)
3653{
3654 const char *mips_fw_file, *rv2p_fw_file;
Bastian Blank5ee1c322009-04-08 15:50:07 -07003655 const struct bnx2_mips_fw_file *mips_fw;
3656 const struct bnx2_rv2p_fw_file *rv2p_fw;
Michael Chan57579f72009-04-04 16:51:14 -07003657 int rc;
3658
3659 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3660 mips_fw_file = FW_MIPS_FILE_09;
Michael Chan078b0732009-08-29 00:02:46 -07003661 if ((CHIP_ID(bp) == CHIP_ID_5709_A0) ||
3662 (CHIP_ID(bp) == CHIP_ID_5709_A1))
3663 rv2p_fw_file = FW_RV2P_FILE_09_Ax;
3664 else
3665 rv2p_fw_file = FW_RV2P_FILE_09;
Michael Chan57579f72009-04-04 16:51:14 -07003666 } else {
3667 mips_fw_file = FW_MIPS_FILE_06;
3668 rv2p_fw_file = FW_RV2P_FILE_06;
3669 }
3670
3671 rc = request_firmware(&bp->mips_firmware, mips_fw_file, &bp->pdev->dev);
3672 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003673 pr_err("Can't load firmware file \"%s\"\n", mips_fw_file);
Michael Chan57579f72009-04-04 16:51:14 -07003674 return rc;
3675 }
3676
3677 rc = request_firmware(&bp->rv2p_firmware, rv2p_fw_file, &bp->pdev->dev);
3678 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003679 pr_err("Can't load firmware file \"%s\"\n", rv2p_fw_file);
Michael Chan57579f72009-04-04 16:51:14 -07003680 return rc;
3681 }
Bastian Blank5ee1c322009-04-08 15:50:07 -07003682 mips_fw = (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
3683 rv2p_fw = (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
3684 if (bp->mips_firmware->size < sizeof(*mips_fw) ||
3685 check_mips_fw_entry(bp->mips_firmware, &mips_fw->com) ||
3686 check_mips_fw_entry(bp->mips_firmware, &mips_fw->cp) ||
3687 check_mips_fw_entry(bp->mips_firmware, &mips_fw->rxp) ||
3688 check_mips_fw_entry(bp->mips_firmware, &mips_fw->tpat) ||
3689 check_mips_fw_entry(bp->mips_firmware, &mips_fw->txp)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003690 pr_err("Firmware file \"%s\" is invalid\n", mips_fw_file);
Michael Chan57579f72009-04-04 16:51:14 -07003691 return -EINVAL;
3692 }
Bastian Blank5ee1c322009-04-08 15:50:07 -07003693 if (bp->rv2p_firmware->size < sizeof(*rv2p_fw) ||
3694 check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc1.rv2p, 8, true) ||
3695 check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc2.rv2p, 8, true)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003696 pr_err("Firmware file \"%s\" is invalid\n", rv2p_fw_file);
Michael Chan57579f72009-04-04 16:51:14 -07003697 return -EINVAL;
3698 }
3699
3700 return 0;
3701}
3702
3703static u32
3704rv2p_fw_fixup(u32 rv2p_proc, int idx, u32 loc, u32 rv2p_code)
3705{
3706 switch (idx) {
3707 case RV2P_P1_FIXUP_PAGE_SIZE_IDX:
3708 rv2p_code &= ~RV2P_BD_PAGE_SIZE_MSK;
3709 rv2p_code |= RV2P_BD_PAGE_SIZE;
3710 break;
3711 }
3712 return rv2p_code;
3713}
3714
3715static int
3716load_rv2p_fw(struct bnx2 *bp, u32 rv2p_proc,
3717 const struct bnx2_rv2p_fw_file_entry *fw_entry)
3718{
3719 u32 rv2p_code_len, file_offset;
3720 __be32 *rv2p_code;
3721 int i;
3722 u32 val, cmd, addr;
3723
3724 rv2p_code_len = be32_to_cpu(fw_entry->rv2p.len);
3725 file_offset = be32_to_cpu(fw_entry->rv2p.offset);
3726
3727 rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
3728
3729 if (rv2p_proc == RV2P_PROC1) {
3730 cmd = BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
3731 addr = BNX2_RV2P_PROC1_ADDR_CMD;
3732 } else {
3733 cmd = BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
3734 addr = BNX2_RV2P_PROC2_ADDR_CMD;
Michael Chand25be1d2008-05-02 16:57:59 -07003735 }
Michael Chanb6016b72005-05-26 13:03:09 -07003736
3737 for (i = 0; i < rv2p_code_len; i += 8) {
Michael Chan57579f72009-04-04 16:51:14 -07003738 REG_WR(bp, BNX2_RV2P_INSTR_HIGH, be32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003739 rv2p_code++;
Michael Chan57579f72009-04-04 16:51:14 -07003740 REG_WR(bp, BNX2_RV2P_INSTR_LOW, be32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003741 rv2p_code++;
3742
Michael Chan57579f72009-04-04 16:51:14 -07003743 val = (i / 8) | cmd;
3744 REG_WR(bp, addr, val);
3745 }
3746
3747 rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
3748 for (i = 0; i < 8; i++) {
3749 u32 loc, code;
3750
3751 loc = be32_to_cpu(fw_entry->fixup[i]);
3752 if (loc && ((loc * 4) < rv2p_code_len)) {
3753 code = be32_to_cpu(*(rv2p_code + loc - 1));
3754 REG_WR(bp, BNX2_RV2P_INSTR_HIGH, code);
3755 code = be32_to_cpu(*(rv2p_code + loc));
3756 code = rv2p_fw_fixup(rv2p_proc, i, loc, code);
3757 REG_WR(bp, BNX2_RV2P_INSTR_LOW, code);
3758
3759 val = (loc / 2) | cmd;
3760 REG_WR(bp, addr, val);
Michael Chanb6016b72005-05-26 13:03:09 -07003761 }
3762 }
3763
3764 /* Reset the processor, un-stall is done later. */
3765 if (rv2p_proc == RV2P_PROC1) {
3766 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
3767 }
3768 else {
3769 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
3770 }
Michael Chan57579f72009-04-04 16:51:14 -07003771
3772 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003773}
3774
Michael Chanaf3ee512006-11-19 14:09:25 -08003775static int
Michael Chan57579f72009-04-04 16:51:14 -07003776load_cpu_fw(struct bnx2 *bp, const struct cpu_reg *cpu_reg,
3777 const struct bnx2_mips_fw_file_entry *fw_entry)
Michael Chanb6016b72005-05-26 13:03:09 -07003778{
Michael Chan57579f72009-04-04 16:51:14 -07003779 u32 addr, len, file_offset;
3780 __be32 *data;
Michael Chanb6016b72005-05-26 13:03:09 -07003781 u32 offset;
3782 u32 val;
3783
3784 /* Halt the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003785 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003786 val |= cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003787 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
3788 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
Michael Chanb6016b72005-05-26 13:03:09 -07003789
3790 /* Load the Text area. */
Michael Chan57579f72009-04-04 16:51:14 -07003791 addr = be32_to_cpu(fw_entry->text.addr);
3792 len = be32_to_cpu(fw_entry->text.len);
3793 file_offset = be32_to_cpu(fw_entry->text.offset);
3794 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3795
3796 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3797 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003798 int j;
3799
Michael Chan57579f72009-04-04 16:51:14 -07003800 for (j = 0; j < (len / 4); j++, offset += 4)
3801 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003802 }
3803
3804 /* Load the Data area. */
Michael Chan57579f72009-04-04 16:51:14 -07003805 addr = be32_to_cpu(fw_entry->data.addr);
3806 len = be32_to_cpu(fw_entry->data.len);
3807 file_offset = be32_to_cpu(fw_entry->data.offset);
3808 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3809
3810 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3811 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003812 int j;
3813
Michael Chan57579f72009-04-04 16:51:14 -07003814 for (j = 0; j < (len / 4); j++, offset += 4)
3815 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003816 }
3817
3818 /* Load the Read-Only area. */
Michael Chan57579f72009-04-04 16:51:14 -07003819 addr = be32_to_cpu(fw_entry->rodata.addr);
3820 len = be32_to_cpu(fw_entry->rodata.len);
3821 file_offset = be32_to_cpu(fw_entry->rodata.offset);
3822 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3823
3824 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3825 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003826 int j;
3827
Michael Chan57579f72009-04-04 16:51:14 -07003828 for (j = 0; j < (len / 4); j++, offset += 4)
3829 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003830 }
3831
3832 /* Clear the pre-fetch instruction. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003833 bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
Michael Chan57579f72009-04-04 16:51:14 -07003834
3835 val = be32_to_cpu(fw_entry->start_addr);
3836 bnx2_reg_wr_ind(bp, cpu_reg->pc, val);
Michael Chanb6016b72005-05-26 13:03:09 -07003837
3838 /* Start the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003839 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003840 val &= ~cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003841 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
3842 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
Michael Chanaf3ee512006-11-19 14:09:25 -08003843
3844 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003845}
3846
Michael Chanfba9fe92006-06-12 22:21:25 -07003847static int
Michael Chanb6016b72005-05-26 13:03:09 -07003848bnx2_init_cpus(struct bnx2 *bp)
3849{
Michael Chan57579f72009-04-04 16:51:14 -07003850 const struct bnx2_mips_fw_file *mips_fw =
3851 (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
3852 const struct bnx2_rv2p_fw_file *rv2p_fw =
3853 (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
3854 int rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003855
3856 /* Initialize the RV2P processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003857 load_rv2p_fw(bp, RV2P_PROC1, &rv2p_fw->proc1);
3858 load_rv2p_fw(bp, RV2P_PROC2, &rv2p_fw->proc2);
Michael Chanb6016b72005-05-26 13:03:09 -07003859
3860 /* Initialize the RX Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003861 rc = load_cpu_fw(bp, &cpu_reg_rxp, &mips_fw->rxp);
Michael Chanfba9fe92006-06-12 22:21:25 -07003862 if (rc)
3863 goto init_cpu_err;
3864
Michael Chanb6016b72005-05-26 13:03:09 -07003865 /* Initialize the TX Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003866 rc = load_cpu_fw(bp, &cpu_reg_txp, &mips_fw->txp);
Michael Chanfba9fe92006-06-12 22:21:25 -07003867 if (rc)
3868 goto init_cpu_err;
3869
Michael Chanb6016b72005-05-26 13:03:09 -07003870 /* Initialize the TX Patch-up Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003871 rc = load_cpu_fw(bp, &cpu_reg_tpat, &mips_fw->tpat);
Michael Chanfba9fe92006-06-12 22:21:25 -07003872 if (rc)
3873 goto init_cpu_err;
3874
Michael Chanb6016b72005-05-26 13:03:09 -07003875 /* Initialize the Completion Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003876 rc = load_cpu_fw(bp, &cpu_reg_com, &mips_fw->com);
Michael Chanfba9fe92006-06-12 22:21:25 -07003877 if (rc)
3878 goto init_cpu_err;
3879
Michael Chand43584c2006-11-19 14:14:35 -08003880 /* Initialize the Command Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003881 rc = load_cpu_fw(bp, &cpu_reg_cp, &mips_fw->cp);
Michael Chan110d0ef2007-12-12 11:18:34 -08003882
Michael Chanfba9fe92006-06-12 22:21:25 -07003883init_cpu_err:
Michael Chanfba9fe92006-06-12 22:21:25 -07003884 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003885}
3886
3887static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07003888bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07003889{
3890 u16 pmcsr;
3891
3892 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
3893
3894 switch (state) {
Pavel Machek829ca9a2005-09-03 15:56:56 -07003895 case PCI_D0: {
Michael Chanb6016b72005-05-26 13:03:09 -07003896 u32 val;
3897
3898 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3899 (pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
3900 PCI_PM_CTRL_PME_STATUS);
3901
3902 if (pmcsr & PCI_PM_CTRL_STATE_MASK)
3903 /* delay required during transition out of D3hot */
3904 msleep(20);
3905
3906 val = REG_RD(bp, BNX2_EMAC_MODE);
3907 val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
3908 val &= ~BNX2_EMAC_MODE_MPKT;
3909 REG_WR(bp, BNX2_EMAC_MODE, val);
3910
3911 val = REG_RD(bp, BNX2_RPM_CONFIG);
3912 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3913 REG_WR(bp, BNX2_RPM_CONFIG, val);
3914 break;
3915 }
Pavel Machek829ca9a2005-09-03 15:56:56 -07003916 case PCI_D3hot: {
Michael Chanb6016b72005-05-26 13:03:09 -07003917 int i;
3918 u32 val, wol_msg;
3919
3920 if (bp->wol) {
3921 u32 advertising;
3922 u8 autoneg;
3923
3924 autoneg = bp->autoneg;
3925 advertising = bp->advertising;
3926
Michael Chan239cd342007-10-17 19:26:15 -07003927 if (bp->phy_port == PORT_TP) {
3928 bp->autoneg = AUTONEG_SPEED;
3929 bp->advertising = ADVERTISED_10baseT_Half |
3930 ADVERTISED_10baseT_Full |
3931 ADVERTISED_100baseT_Half |
3932 ADVERTISED_100baseT_Full |
3933 ADVERTISED_Autoneg;
3934 }
Michael Chanb6016b72005-05-26 13:03:09 -07003935
Michael Chan239cd342007-10-17 19:26:15 -07003936 spin_lock_bh(&bp->phy_lock);
3937 bnx2_setup_phy(bp, bp->phy_port);
3938 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003939
3940 bp->autoneg = autoneg;
3941 bp->advertising = advertising;
3942
Benjamin Li5fcaed02008-07-14 22:39:52 -07003943 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003944
3945 val = REG_RD(bp, BNX2_EMAC_MODE);
3946
3947 /* Enable port mode. */
3948 val &= ~BNX2_EMAC_MODE_PORT;
Michael Chan239cd342007-10-17 19:26:15 -07003949 val |= BNX2_EMAC_MODE_MPKT_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003950 BNX2_EMAC_MODE_ACPI_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003951 BNX2_EMAC_MODE_MPKT;
Michael Chan239cd342007-10-17 19:26:15 -07003952 if (bp->phy_port == PORT_TP)
3953 val |= BNX2_EMAC_MODE_PORT_MII;
3954 else {
3955 val |= BNX2_EMAC_MODE_PORT_GMII;
3956 if (bp->line_speed == SPEED_2500)
3957 val |= BNX2_EMAC_MODE_25G_MODE;
3958 }
Michael Chanb6016b72005-05-26 13:03:09 -07003959
3960 REG_WR(bp, BNX2_EMAC_MODE, val);
3961
3962 /* receive all multicast */
3963 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3964 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3965 0xffffffff);
3966 }
3967 REG_WR(bp, BNX2_EMAC_RX_MODE,
3968 BNX2_EMAC_RX_MODE_SORT_MODE);
3969
3970 val = 1 | BNX2_RPM_SORT_USER0_BC_EN |
3971 BNX2_RPM_SORT_USER0_MC_EN;
3972 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3973 REG_WR(bp, BNX2_RPM_SORT_USER0, val);
3974 REG_WR(bp, BNX2_RPM_SORT_USER0, val |
3975 BNX2_RPM_SORT_USER0_ENA);
3976
3977 /* Need to enable EMAC and RPM for WOL. */
3978 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
3979 BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
3980 BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
3981 BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
3982
3983 val = REG_RD(bp, BNX2_RPM_CONFIG);
3984 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3985 REG_WR(bp, BNX2_RPM_CONFIG, val);
3986
3987 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
3988 }
3989 else {
3990 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
3991 }
3992
David S. Millerf86e82f2008-01-21 17:15:40 -08003993 if (!(bp->flags & BNX2_FLAG_NO_WOL))
Michael Chana2f13892008-07-14 22:38:23 -07003994 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT3 | wol_msg,
3995 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003996
3997 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
3998 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
3999 (CHIP_ID(bp) == CHIP_ID_5706_A1)) {
4000
4001 if (bp->wol)
4002 pmcsr |= 3;
4003 }
4004 else {
4005 pmcsr |= 3;
4006 }
4007 if (bp->wol) {
4008 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
4009 }
4010 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
4011 pmcsr);
4012
4013 /* No more memory access after this point until
4014 * device is brought back to D0.
4015 */
4016 udelay(50);
4017 break;
4018 }
4019 default:
4020 return -EINVAL;
4021 }
4022 return 0;
4023}
4024
4025static int
4026bnx2_acquire_nvram_lock(struct bnx2 *bp)
4027{
4028 u32 val;
4029 int j;
4030
4031 /* Request access to the flash interface. */
4032 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
4033 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4034 val = REG_RD(bp, BNX2_NVM_SW_ARB);
4035 if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
4036 break;
4037
4038 udelay(5);
4039 }
4040
4041 if (j >= NVRAM_TIMEOUT_COUNT)
4042 return -EBUSY;
4043
4044 return 0;
4045}
4046
4047static int
4048bnx2_release_nvram_lock(struct bnx2 *bp)
4049{
4050 int j;
4051 u32 val;
4052
4053 /* Relinquish nvram interface. */
4054 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
4055
4056 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4057 val = REG_RD(bp, BNX2_NVM_SW_ARB);
4058 if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
4059 break;
4060
4061 udelay(5);
4062 }
4063
4064 if (j >= NVRAM_TIMEOUT_COUNT)
4065 return -EBUSY;
4066
4067 return 0;
4068}
4069
4070
4071static int
4072bnx2_enable_nvram_write(struct bnx2 *bp)
4073{
4074 u32 val;
4075
4076 val = REG_RD(bp, BNX2_MISC_CFG);
4077 REG_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
4078
Michael Chane30372c2007-07-16 18:26:23 -07004079 if (bp->flash_info->flags & BNX2_NV_WREN) {
Michael Chanb6016b72005-05-26 13:03:09 -07004080 int j;
4081
4082 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4083 REG_WR(bp, BNX2_NVM_COMMAND,
4084 BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
4085
4086 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4087 udelay(5);
4088
4089 val = REG_RD(bp, BNX2_NVM_COMMAND);
4090 if (val & BNX2_NVM_COMMAND_DONE)
4091 break;
4092 }
4093
4094 if (j >= NVRAM_TIMEOUT_COUNT)
4095 return -EBUSY;
4096 }
4097 return 0;
4098}
4099
4100static void
4101bnx2_disable_nvram_write(struct bnx2 *bp)
4102{
4103 u32 val;
4104
4105 val = REG_RD(bp, BNX2_MISC_CFG);
4106 REG_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
4107}
4108
4109
4110static void
4111bnx2_enable_nvram_access(struct bnx2 *bp)
4112{
4113 u32 val;
4114
4115 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
4116 /* Enable both bits, even on read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004117 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07004118 val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
4119}
4120
4121static void
4122bnx2_disable_nvram_access(struct bnx2 *bp)
4123{
4124 u32 val;
4125
4126 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
4127 /* Disable both bits, even after read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004128 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07004129 val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
4130 BNX2_NVM_ACCESS_ENABLE_WR_EN));
4131}
4132
4133static int
4134bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
4135{
4136 u32 cmd;
4137 int j;
4138
Michael Chane30372c2007-07-16 18:26:23 -07004139 if (bp->flash_info->flags & BNX2_NV_BUFFERED)
Michael Chanb6016b72005-05-26 13:03:09 -07004140 /* Buffered flash, no erase needed */
4141 return 0;
4142
4143 /* Build an erase command */
4144 cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
4145 BNX2_NVM_COMMAND_DOIT;
4146
4147 /* Need to clear DONE bit separately. */
4148 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4149
4150 /* Address of the NVRAM to read from. */
4151 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
4152
4153 /* Issue an erase command. */
4154 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
4155
4156 /* Wait for completion. */
4157 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4158 u32 val;
4159
4160 udelay(5);
4161
4162 val = REG_RD(bp, BNX2_NVM_COMMAND);
4163 if (val & BNX2_NVM_COMMAND_DONE)
4164 break;
4165 }
4166
4167 if (j >= NVRAM_TIMEOUT_COUNT)
4168 return -EBUSY;
4169
4170 return 0;
4171}
4172
4173static int
4174bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
4175{
4176 u32 cmd;
4177 int j;
4178
4179 /* Build the command word. */
4180 cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
4181
Michael Chane30372c2007-07-16 18:26:23 -07004182 /* Calculate an offset of a buffered flash, not needed for 5709. */
4183 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07004184 offset = ((offset / bp->flash_info->page_size) <<
4185 bp->flash_info->page_bits) +
4186 (offset % bp->flash_info->page_size);
4187 }
4188
4189 /* Need to clear DONE bit separately. */
4190 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4191
4192 /* Address of the NVRAM to read from. */
4193 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
4194
4195 /* Issue a read command. */
4196 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
4197
4198 /* Wait for completion. */
4199 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4200 u32 val;
4201
4202 udelay(5);
4203
4204 val = REG_RD(bp, BNX2_NVM_COMMAND);
4205 if (val & BNX2_NVM_COMMAND_DONE) {
Al Virob491edd2007-12-22 19:44:51 +00004206 __be32 v = cpu_to_be32(REG_RD(bp, BNX2_NVM_READ));
4207 memcpy(ret_val, &v, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004208 break;
4209 }
4210 }
4211 if (j >= NVRAM_TIMEOUT_COUNT)
4212 return -EBUSY;
4213
4214 return 0;
4215}
4216
4217
4218static int
4219bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
4220{
Al Virob491edd2007-12-22 19:44:51 +00004221 u32 cmd;
4222 __be32 val32;
Michael Chanb6016b72005-05-26 13:03:09 -07004223 int j;
4224
4225 /* Build the command word. */
4226 cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
4227
Michael Chane30372c2007-07-16 18:26:23 -07004228 /* Calculate an offset of a buffered flash, not needed for 5709. */
4229 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07004230 offset = ((offset / bp->flash_info->page_size) <<
4231 bp->flash_info->page_bits) +
4232 (offset % bp->flash_info->page_size);
4233 }
4234
4235 /* Need to clear DONE bit separately. */
4236 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4237
4238 memcpy(&val32, val, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004239
4240 /* Write the data. */
Al Virob491edd2007-12-22 19:44:51 +00004241 REG_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
Michael Chanb6016b72005-05-26 13:03:09 -07004242
4243 /* Address of the NVRAM to write to. */
4244 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
4245
4246 /* Issue the write command. */
4247 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
4248
4249 /* Wait for completion. */
4250 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4251 udelay(5);
4252
4253 if (REG_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
4254 break;
4255 }
4256 if (j >= NVRAM_TIMEOUT_COUNT)
4257 return -EBUSY;
4258
4259 return 0;
4260}
4261
4262static int
4263bnx2_init_nvram(struct bnx2 *bp)
4264{
4265 u32 val;
Michael Chane30372c2007-07-16 18:26:23 -07004266 int j, entry_count, rc = 0;
Michael Chan0ced9d02009-08-21 16:20:49 +00004267 const struct flash_spec *flash;
Michael Chanb6016b72005-05-26 13:03:09 -07004268
Michael Chane30372c2007-07-16 18:26:23 -07004269 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4270 bp->flash_info = &flash_5709;
4271 goto get_flash_size;
4272 }
4273
Michael Chanb6016b72005-05-26 13:03:09 -07004274 /* Determine the selected interface. */
4275 val = REG_RD(bp, BNX2_NVM_CFG1);
4276
Denis Chengff8ac602007-09-02 18:30:18 +08004277 entry_count = ARRAY_SIZE(flash_table);
Michael Chanb6016b72005-05-26 13:03:09 -07004278
Michael Chanb6016b72005-05-26 13:03:09 -07004279 if (val & 0x40000000) {
4280
4281 /* Flash interface has been reconfigured */
4282 for (j = 0, flash = &flash_table[0]; j < entry_count;
Michael Chan37137702005-11-04 08:49:17 -08004283 j++, flash++) {
4284 if ((val & FLASH_BACKUP_STRAP_MASK) ==
4285 (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004286 bp->flash_info = flash;
4287 break;
4288 }
4289 }
4290 }
4291 else {
Michael Chan37137702005-11-04 08:49:17 -08004292 u32 mask;
Michael Chanb6016b72005-05-26 13:03:09 -07004293 /* Not yet been reconfigured */
4294
Michael Chan37137702005-11-04 08:49:17 -08004295 if (val & (1 << 23))
4296 mask = FLASH_BACKUP_STRAP_MASK;
4297 else
4298 mask = FLASH_STRAP_MASK;
4299
Michael Chanb6016b72005-05-26 13:03:09 -07004300 for (j = 0, flash = &flash_table[0]; j < entry_count;
4301 j++, flash++) {
4302
Michael Chan37137702005-11-04 08:49:17 -08004303 if ((val & mask) == (flash->strapping & mask)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004304 bp->flash_info = flash;
4305
4306 /* Request access to the flash interface. */
4307 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4308 return rc;
4309
4310 /* Enable access to flash interface */
4311 bnx2_enable_nvram_access(bp);
4312
4313 /* Reconfigure the flash interface */
4314 REG_WR(bp, BNX2_NVM_CFG1, flash->config1);
4315 REG_WR(bp, BNX2_NVM_CFG2, flash->config2);
4316 REG_WR(bp, BNX2_NVM_CFG3, flash->config3);
4317 REG_WR(bp, BNX2_NVM_WRITE1, flash->write1);
4318
4319 /* Disable access to flash interface */
4320 bnx2_disable_nvram_access(bp);
4321 bnx2_release_nvram_lock(bp);
4322
4323 break;
4324 }
4325 }
4326 } /* if (val & 0x40000000) */
4327
4328 if (j == entry_count) {
4329 bp->flash_info = NULL;
Joe Perches3a9c6a42010-02-17 15:01:51 +00004330 pr_alert("Unknown flash/EEPROM type\n");
Michael Chan1122db72006-01-23 16:11:42 -08004331 return -ENODEV;
Michael Chanb6016b72005-05-26 13:03:09 -07004332 }
4333
Michael Chane30372c2007-07-16 18:26:23 -07004334get_flash_size:
Michael Chan2726d6e2008-01-29 21:35:05 -08004335 val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
Michael Chan1122db72006-01-23 16:11:42 -08004336 val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
4337 if (val)
4338 bp->flash_size = val;
4339 else
4340 bp->flash_size = bp->flash_info->total_size;
4341
Michael Chanb6016b72005-05-26 13:03:09 -07004342 return rc;
4343}
4344
4345static int
4346bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
4347 int buf_size)
4348{
4349 int rc = 0;
4350 u32 cmd_flags, offset32, len32, extra;
4351
4352 if (buf_size == 0)
4353 return 0;
4354
4355 /* Request access to the flash interface. */
4356 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4357 return rc;
4358
4359 /* Enable access to flash interface */
4360 bnx2_enable_nvram_access(bp);
4361
4362 len32 = buf_size;
4363 offset32 = offset;
4364 extra = 0;
4365
4366 cmd_flags = 0;
4367
4368 if (offset32 & 3) {
4369 u8 buf[4];
4370 u32 pre_len;
4371
4372 offset32 &= ~3;
4373 pre_len = 4 - (offset & 3);
4374
4375 if (pre_len >= len32) {
4376 pre_len = len32;
4377 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4378 BNX2_NVM_COMMAND_LAST;
4379 }
4380 else {
4381 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4382 }
4383
4384 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4385
4386 if (rc)
4387 return rc;
4388
4389 memcpy(ret_buf, buf + (offset & 3), pre_len);
4390
4391 offset32 += 4;
4392 ret_buf += pre_len;
4393 len32 -= pre_len;
4394 }
4395 if (len32 & 3) {
4396 extra = 4 - (len32 & 3);
4397 len32 = (len32 + 4) & ~3;
4398 }
4399
4400 if (len32 == 4) {
4401 u8 buf[4];
4402
4403 if (cmd_flags)
4404 cmd_flags = BNX2_NVM_COMMAND_LAST;
4405 else
4406 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4407 BNX2_NVM_COMMAND_LAST;
4408
4409 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4410
4411 memcpy(ret_buf, buf, 4 - extra);
4412 }
4413 else if (len32 > 0) {
4414 u8 buf[4];
4415
4416 /* Read the first word. */
4417 if (cmd_flags)
4418 cmd_flags = 0;
4419 else
4420 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4421
4422 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
4423
4424 /* Advance to the next dword. */
4425 offset32 += 4;
4426 ret_buf += 4;
4427 len32 -= 4;
4428
4429 while (len32 > 4 && rc == 0) {
4430 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
4431
4432 /* Advance to the next dword. */
4433 offset32 += 4;
4434 ret_buf += 4;
4435 len32 -= 4;
4436 }
4437
4438 if (rc)
4439 return rc;
4440
4441 cmd_flags = BNX2_NVM_COMMAND_LAST;
4442 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4443
4444 memcpy(ret_buf, buf, 4 - extra);
4445 }
4446
4447 /* Disable access to flash interface */
4448 bnx2_disable_nvram_access(bp);
4449
4450 bnx2_release_nvram_lock(bp);
4451
4452 return rc;
4453}
4454
4455static int
4456bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
4457 int buf_size)
4458{
4459 u32 written, offset32, len32;
Michael Chane6be7632007-01-08 19:56:13 -08004460 u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07004461 int rc = 0;
4462 int align_start, align_end;
4463
4464 buf = data_buf;
4465 offset32 = offset;
4466 len32 = buf_size;
4467 align_start = align_end = 0;
4468
4469 if ((align_start = (offset32 & 3))) {
4470 offset32 &= ~3;
Michael Chanc8738792007-03-30 14:53:06 -07004471 len32 += align_start;
4472 if (len32 < 4)
4473 len32 = 4;
Michael Chanb6016b72005-05-26 13:03:09 -07004474 if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
4475 return rc;
4476 }
4477
4478 if (len32 & 3) {
Michael Chanc8738792007-03-30 14:53:06 -07004479 align_end = 4 - (len32 & 3);
4480 len32 += align_end;
4481 if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
4482 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004483 }
4484
4485 if (align_start || align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004486 align_buf = kmalloc(len32, GFP_KERNEL);
4487 if (align_buf == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07004488 return -ENOMEM;
4489 if (align_start) {
Michael Chane6be7632007-01-08 19:56:13 -08004490 memcpy(align_buf, start, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004491 }
4492 if (align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004493 memcpy(align_buf + len32 - 4, end, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004494 }
Michael Chane6be7632007-01-08 19:56:13 -08004495 memcpy(align_buf + align_start, data_buf, buf_size);
4496 buf = align_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07004497 }
4498
Michael Chane30372c2007-07-16 18:26:23 -07004499 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanae181bc2006-05-22 16:39:20 -07004500 flash_buffer = kmalloc(264, GFP_KERNEL);
4501 if (flash_buffer == NULL) {
4502 rc = -ENOMEM;
4503 goto nvram_write_end;
4504 }
4505 }
4506
Michael Chanb6016b72005-05-26 13:03:09 -07004507 written = 0;
4508 while ((written < len32) && (rc == 0)) {
4509 u32 page_start, page_end, data_start, data_end;
4510 u32 addr, cmd_flags;
4511 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07004512
4513 /* Find the page_start addr */
4514 page_start = offset32 + written;
4515 page_start -= (page_start % bp->flash_info->page_size);
4516 /* Find the page_end addr */
4517 page_end = page_start + bp->flash_info->page_size;
4518 /* Find the data_start addr */
4519 data_start = (written == 0) ? offset32 : page_start;
4520 /* Find the data_end addr */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004521 data_end = (page_end > offset32 + len32) ?
Michael Chanb6016b72005-05-26 13:03:09 -07004522 (offset32 + len32) : page_end;
4523
4524 /* Request access to the flash interface. */
4525 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4526 goto nvram_write_end;
4527
4528 /* Enable access to flash interface */
4529 bnx2_enable_nvram_access(bp);
4530
4531 cmd_flags = BNX2_NVM_COMMAND_FIRST;
Michael Chane30372c2007-07-16 18:26:23 -07004532 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004533 int j;
4534
4535 /* Read the whole page into the buffer
4536 * (non-buffer flash only) */
4537 for (j = 0; j < bp->flash_info->page_size; j += 4) {
4538 if (j == (bp->flash_info->page_size - 4)) {
4539 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4540 }
4541 rc = bnx2_nvram_read_dword(bp,
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004542 page_start + j,
4543 &flash_buffer[j],
Michael Chanb6016b72005-05-26 13:03:09 -07004544 cmd_flags);
4545
4546 if (rc)
4547 goto nvram_write_end;
4548
4549 cmd_flags = 0;
4550 }
4551 }
4552
4553 /* Enable writes to flash interface (unlock write-protect) */
4554 if ((rc = bnx2_enable_nvram_write(bp)) != 0)
4555 goto nvram_write_end;
4556
Michael Chanb6016b72005-05-26 13:03:09 -07004557 /* Loop to write back the buffer data from page_start to
4558 * data_start */
4559 i = 0;
Michael Chane30372c2007-07-16 18:26:23 -07004560 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanc8738792007-03-30 14:53:06 -07004561 /* Erase the page */
4562 if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
4563 goto nvram_write_end;
4564
4565 /* Re-enable the write again for the actual write */
4566 bnx2_enable_nvram_write(bp);
4567
Michael Chanb6016b72005-05-26 13:03:09 -07004568 for (addr = page_start; addr < data_start;
4569 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004570
Michael Chanb6016b72005-05-26 13:03:09 -07004571 rc = bnx2_nvram_write_dword(bp, addr,
4572 &flash_buffer[i], cmd_flags);
4573
4574 if (rc != 0)
4575 goto nvram_write_end;
4576
4577 cmd_flags = 0;
4578 }
4579 }
4580
4581 /* Loop to write the new data from data_start to data_end */
Michael Chanbae25762006-05-22 16:38:38 -07004582 for (addr = data_start; addr < data_end; addr += 4, i += 4) {
Michael Chanb6016b72005-05-26 13:03:09 -07004583 if ((addr == page_end - 4) ||
Michael Chane30372c2007-07-16 18:26:23 -07004584 ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
Michael Chanb6016b72005-05-26 13:03:09 -07004585 (addr == data_end - 4))) {
4586
4587 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4588 }
4589 rc = bnx2_nvram_write_dword(bp, addr, buf,
4590 cmd_flags);
4591
4592 if (rc != 0)
4593 goto nvram_write_end;
4594
4595 cmd_flags = 0;
4596 buf += 4;
4597 }
4598
4599 /* Loop to write back the buffer data from data_end
4600 * to page_end */
Michael Chane30372c2007-07-16 18:26:23 -07004601 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004602 for (addr = data_end; addr < page_end;
4603 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004604
Michael Chanb6016b72005-05-26 13:03:09 -07004605 if (addr == page_end-4) {
4606 cmd_flags = BNX2_NVM_COMMAND_LAST;
4607 }
4608 rc = bnx2_nvram_write_dword(bp, addr,
4609 &flash_buffer[i], cmd_flags);
4610
4611 if (rc != 0)
4612 goto nvram_write_end;
4613
4614 cmd_flags = 0;
4615 }
4616 }
4617
4618 /* Disable writes to flash interface (lock write-protect) */
4619 bnx2_disable_nvram_write(bp);
4620
4621 /* Disable access to flash interface */
4622 bnx2_disable_nvram_access(bp);
4623 bnx2_release_nvram_lock(bp);
4624
4625 /* Increment written */
4626 written += data_end - data_start;
4627 }
4628
4629nvram_write_end:
Michael Chane6be7632007-01-08 19:56:13 -08004630 kfree(flash_buffer);
4631 kfree(align_buf);
Michael Chanb6016b72005-05-26 13:03:09 -07004632 return rc;
4633}
4634
Michael Chan0d8a65712007-07-07 22:49:43 -07004635static void
Michael Chan7c62e832008-07-14 22:39:03 -07004636bnx2_init_fw_cap(struct bnx2 *bp)
Michael Chan0d8a65712007-07-07 22:49:43 -07004637{
Michael Chan7c62e832008-07-14 22:39:03 -07004638 u32 val, sig = 0;
Michael Chan0d8a65712007-07-07 22:49:43 -07004639
Michael Chan583c28e2008-01-21 19:51:35 -08004640 bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan7c62e832008-07-14 22:39:03 -07004641 bp->flags &= ~BNX2_FLAG_CAN_KEEP_VLAN;
4642
4643 if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
4644 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
Michael Chan0d8a65712007-07-07 22:49:43 -07004645
Michael Chan2726d6e2008-01-29 21:35:05 -08004646 val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
Michael Chan0d8a65712007-07-07 22:49:43 -07004647 if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
4648 return;
4649
Michael Chan7c62e832008-07-14 22:39:03 -07004650 if ((val & BNX2_FW_CAP_CAN_KEEP_VLAN) == BNX2_FW_CAP_CAN_KEEP_VLAN) {
4651 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
4652 sig |= BNX2_DRV_ACK_CAP_SIGNATURE | BNX2_FW_CAP_CAN_KEEP_VLAN;
4653 }
4654
4655 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
4656 (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE)) {
4657 u32 link;
4658
Michael Chan583c28e2008-01-21 19:51:35 -08004659 bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan0d8a65712007-07-07 22:49:43 -07004660
Michael Chan7c62e832008-07-14 22:39:03 -07004661 link = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
4662 if (link & BNX2_LINK_STATUS_SERDES_LINK)
Michael Chan0d8a65712007-07-07 22:49:43 -07004663 bp->phy_port = PORT_FIBRE;
4664 else
4665 bp->phy_port = PORT_TP;
Michael Chan489310a2007-10-10 16:16:31 -07004666
Michael Chan7c62e832008-07-14 22:39:03 -07004667 sig |= BNX2_DRV_ACK_CAP_SIGNATURE |
4668 BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
Michael Chan0d8a65712007-07-07 22:49:43 -07004669 }
Michael Chan7c62e832008-07-14 22:39:03 -07004670
4671 if (netif_running(bp->dev) && sig)
4672 bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
Michael Chan0d8a65712007-07-07 22:49:43 -07004673}
4674
Michael Chanb4b36042007-12-20 19:59:30 -08004675static void
4676bnx2_setup_msix_tbl(struct bnx2 *bp)
4677{
4678 REG_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
4679
4680 REG_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
4681 REG_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
4682}
4683
Michael Chanb6016b72005-05-26 13:03:09 -07004684static int
4685bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
4686{
4687 u32 val;
4688 int i, rc = 0;
Michael Chan489310a2007-10-10 16:16:31 -07004689 u8 old_port;
Michael Chanb6016b72005-05-26 13:03:09 -07004690
4691 /* Wait for the current PCI transaction to complete before
4692 * issuing a reset. */
4693 REG_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
4694 BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
4695 BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
4696 BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
4697 BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
4698 val = REG_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
4699 udelay(5);
4700
Michael Chanb090ae22006-01-23 16:07:10 -08004701 /* Wait for the firmware to tell us it is ok to issue a reset. */
Michael Chana2f13892008-07-14 22:38:23 -07004702 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1, 1);
Michael Chanb090ae22006-01-23 16:07:10 -08004703
Michael Chanb6016b72005-05-26 13:03:09 -07004704 /* Deposit a driver reset signature so the firmware knows that
4705 * this is a soft reset. */
Michael Chan2726d6e2008-01-29 21:35:05 -08004706 bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
4707 BNX2_DRV_RESET_SIGNATURE_MAGIC);
Michael Chanb6016b72005-05-26 13:03:09 -07004708
Michael Chanb6016b72005-05-26 13:03:09 -07004709 /* Do a dummy read to force the chip to complete all current transaction
4710 * before we issue a reset. */
4711 val = REG_RD(bp, BNX2_MISC_ID);
4712
Michael Chan234754d2006-11-19 14:11:41 -08004713 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4714 REG_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
4715 REG_RD(bp, BNX2_MISC_COMMAND);
4716 udelay(5);
Michael Chanb6016b72005-05-26 13:03:09 -07004717
Michael Chan234754d2006-11-19 14:11:41 -08004718 val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4719 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
Michael Chanb6016b72005-05-26 13:03:09 -07004720
Michael Chan234754d2006-11-19 14:11:41 -08004721 pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004722
Michael Chan234754d2006-11-19 14:11:41 -08004723 } else {
4724 val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4725 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4726 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
4727
4728 /* Chip reset. */
4729 REG_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
4730
Michael Chan594a9df2007-08-28 15:39:42 -07004731 /* Reading back any register after chip reset will hang the
4732 * bus on 5706 A0 and A1. The msleep below provides plenty
4733 * of margin for write posting.
4734 */
Michael Chan234754d2006-11-19 14:11:41 -08004735 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
Arjan van de Ven8e545882007-08-28 14:34:43 -07004736 (CHIP_ID(bp) == CHIP_ID_5706_A1))
4737 msleep(20);
Michael Chanb6016b72005-05-26 13:03:09 -07004738
Michael Chan234754d2006-11-19 14:11:41 -08004739 /* Reset takes approximate 30 usec */
4740 for (i = 0; i < 10; i++) {
4741 val = REG_RD(bp, BNX2_PCICFG_MISC_CONFIG);
4742 if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4743 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
4744 break;
4745 udelay(10);
4746 }
4747
4748 if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4749 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00004750 pr_err("Chip reset did not complete\n");
Michael Chan234754d2006-11-19 14:11:41 -08004751 return -EBUSY;
4752 }
Michael Chanb6016b72005-05-26 13:03:09 -07004753 }
4754
4755 /* Make sure byte swapping is properly configured. */
4756 val = REG_RD(bp, BNX2_PCI_SWAP_DIAG0);
4757 if (val != 0x01020304) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00004758 pr_err("Chip not in correct endian mode\n");
Michael Chanb6016b72005-05-26 13:03:09 -07004759 return -ENODEV;
4760 }
4761
Michael Chanb6016b72005-05-26 13:03:09 -07004762 /* Wait for the firmware to finish its initialization. */
Michael Chana2f13892008-07-14 22:38:23 -07004763 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 1, 0);
Michael Chanb090ae22006-01-23 16:07:10 -08004764 if (rc)
4765 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004766
Michael Chan0d8a65712007-07-07 22:49:43 -07004767 spin_lock_bh(&bp->phy_lock);
Michael Chan489310a2007-10-10 16:16:31 -07004768 old_port = bp->phy_port;
Michael Chan7c62e832008-07-14 22:39:03 -07004769 bnx2_init_fw_cap(bp);
Michael Chan583c28e2008-01-21 19:51:35 -08004770 if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
4771 old_port != bp->phy_port)
Michael Chan0d8a65712007-07-07 22:49:43 -07004772 bnx2_set_default_remote_link(bp);
4773 spin_unlock_bh(&bp->phy_lock);
4774
Michael Chanb6016b72005-05-26 13:03:09 -07004775 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4776 /* Adjust the voltage regular to two steps lower. The default
4777 * of this register is 0x0000000e. */
4778 REG_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
4779
4780 /* Remove bad rbuf memory from the free pool. */
4781 rc = bnx2_alloc_bad_rbuf(bp);
4782 }
4783
Michael Chanc441b8d2010-04-27 11:28:09 +00004784 if (bp->flags & BNX2_FLAG_USING_MSIX) {
Michael Chanb4b36042007-12-20 19:59:30 -08004785 bnx2_setup_msix_tbl(bp);
Michael Chanc441b8d2010-04-27 11:28:09 +00004786 /* Prevent MSIX table reads and write from timing out */
4787 REG_WR(bp, BNX2_MISC_ECO_HW_CTL,
4788 BNX2_MISC_ECO_HW_CTL_LARGE_GRC_TMOUT_EN);
4789 }
Michael Chanb4b36042007-12-20 19:59:30 -08004790
Michael Chanb6016b72005-05-26 13:03:09 -07004791 return rc;
4792}
4793
4794static int
4795bnx2_init_chip(struct bnx2 *bp)
4796{
Michael Chand8026d92008-11-12 16:02:20 -08004797 u32 val, mtu;
Michael Chanb4b36042007-12-20 19:59:30 -08004798 int rc, i;
Michael Chanb6016b72005-05-26 13:03:09 -07004799
4800 /* Make sure the interrupt is not active. */
4801 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
4802
4803 val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
4804 BNX2_DMA_CONFIG_DATA_WORD_SWAP |
4805#ifdef __BIG_ENDIAN
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004806 BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004807#endif
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004808 BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004809 DMA_READ_CHANS << 12 |
4810 DMA_WRITE_CHANS << 16;
4811
4812 val |= (0x2 << 20) | (1 << 11);
4813
David S. Millerf86e82f2008-01-21 17:15:40 -08004814 if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
Michael Chanb6016b72005-05-26 13:03:09 -07004815 val |= (1 << 23);
4816
4817 if ((CHIP_NUM(bp) == CHIP_NUM_5706) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08004818 (CHIP_ID(bp) != CHIP_ID_5706_A0) && !(bp->flags & BNX2_FLAG_PCIX))
Michael Chanb6016b72005-05-26 13:03:09 -07004819 val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
4820
4821 REG_WR(bp, BNX2_DMA_CONFIG, val);
4822
4823 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4824 val = REG_RD(bp, BNX2_TDMA_CONFIG);
4825 val |= BNX2_TDMA_CONFIG_ONE_DMA;
4826 REG_WR(bp, BNX2_TDMA_CONFIG, val);
4827 }
4828
David S. Millerf86e82f2008-01-21 17:15:40 -08004829 if (bp->flags & BNX2_FLAG_PCIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07004830 u16 val16;
4831
4832 pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4833 &val16);
4834 pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4835 val16 & ~PCI_X_CMD_ERO);
4836 }
4837
4838 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
4839 BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
4840 BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
4841 BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
4842
4843 /* Initialize context mapping and zero out the quick contexts. The
4844 * context block must have already been enabled. */
Michael Chan641bdcd2007-06-04 21:22:24 -07004845 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4846 rc = bnx2_init_5709_context(bp);
4847 if (rc)
4848 return rc;
4849 } else
Michael Chan59b47d82006-11-19 14:10:45 -08004850 bnx2_init_context(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07004851
Michael Chanfba9fe92006-06-12 22:21:25 -07004852 if ((rc = bnx2_init_cpus(bp)) != 0)
4853 return rc;
4854
Michael Chanb6016b72005-05-26 13:03:09 -07004855 bnx2_init_nvram(bp);
4856
Benjamin Li5fcaed02008-07-14 22:39:52 -07004857 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004858
4859 val = REG_RD(bp, BNX2_MQ_CONFIG);
4860 val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
4861 val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
Michael Chan4edd4732009-06-08 18:14:42 -07004862 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4863 val |= BNX2_MQ_CONFIG_BIN_MQ_MODE;
4864 if (CHIP_REV(bp) == CHIP_REV_Ax)
4865 val |= BNX2_MQ_CONFIG_HALT_DIS;
4866 }
Michael Chan68c9f752007-04-24 15:35:53 -07004867
Michael Chanb6016b72005-05-26 13:03:09 -07004868 REG_WR(bp, BNX2_MQ_CONFIG, val);
4869
4870 val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
4871 REG_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
4872 REG_WR(bp, BNX2_MQ_KNL_WIND_END, val);
4873
4874 val = (BCM_PAGE_BITS - 8) << 24;
4875 REG_WR(bp, BNX2_RV2P_CONFIG, val);
4876
4877 /* Configure page size. */
4878 val = REG_RD(bp, BNX2_TBDR_CONFIG);
4879 val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
4880 val |= (BCM_PAGE_BITS - 8) << 24 | 0x40;
4881 REG_WR(bp, BNX2_TBDR_CONFIG, val);
4882
4883 val = bp->mac_addr[0] +
4884 (bp->mac_addr[1] << 8) +
4885 (bp->mac_addr[2] << 16) +
4886 bp->mac_addr[3] +
4887 (bp->mac_addr[4] << 8) +
4888 (bp->mac_addr[5] << 16);
4889 REG_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
4890
4891 /* Program the MTU. Also include 4 bytes for CRC32. */
Michael Chand8026d92008-11-12 16:02:20 -08004892 mtu = bp->dev->mtu;
4893 val = mtu + ETH_HLEN + ETH_FCS_LEN;
Michael Chanb6016b72005-05-26 13:03:09 -07004894 if (val > (MAX_ETHERNET_PACKET_SIZE + 4))
4895 val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
4896 REG_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
4897
Michael Chand8026d92008-11-12 16:02:20 -08004898 if (mtu < 1500)
4899 mtu = 1500;
4900
4901 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG, BNX2_RBUF_CONFIG_VAL(mtu));
4902 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG2, BNX2_RBUF_CONFIG2_VAL(mtu));
4903 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG3, BNX2_RBUF_CONFIG3_VAL(mtu));
4904
Michael Chan155d5562009-08-21 16:20:43 +00004905 memset(bp->bnx2_napi[0].status_blk.msi, 0, bp->status_stats_size);
Michael Chanb4b36042007-12-20 19:59:30 -08004906 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
4907 bp->bnx2_napi[i].last_status_idx = 0;
4908
Michael Chanefba0182008-12-03 00:36:15 -08004909 bp->idle_chk_status_idx = 0xffff;
4910
Michael Chanb6016b72005-05-26 13:03:09 -07004911 bp->rx_mode = BNX2_EMAC_RX_MODE_SORT_MODE;
4912
4913 /* Set up how to generate a link change interrupt. */
4914 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
4915
4916 REG_WR(bp, BNX2_HC_STATUS_ADDR_L,
4917 (u64) bp->status_blk_mapping & 0xffffffff);
4918 REG_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
4919
4920 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
4921 (u64) bp->stats_blk_mapping & 0xffffffff);
4922 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
4923 (u64) bp->stats_blk_mapping >> 32);
4924
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004925 REG_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
Michael Chanb6016b72005-05-26 13:03:09 -07004926 (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
4927
4928 REG_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
4929 (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
4930
4931 REG_WR(bp, BNX2_HC_COMP_PROD_TRIP,
4932 (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
4933
4934 REG_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
4935
4936 REG_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
4937
4938 REG_WR(bp, BNX2_HC_COM_TICKS,
4939 (bp->com_ticks_int << 16) | bp->com_ticks);
4940
4941 REG_WR(bp, BNX2_HC_CMD_TICKS,
4942 (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
4943
Michael Chan61d9e3f2009-08-21 16:20:46 +00004944 if (bp->flags & BNX2_FLAG_BROKEN_STATS)
Michael Chan02537b062007-06-04 21:24:07 -07004945 REG_WR(bp, BNX2_HC_STATS_TICKS, 0);
4946 else
Michael Chan7ea69202007-07-16 18:27:10 -07004947 REG_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004948 REG_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
4949
4950 if (CHIP_ID(bp) == CHIP_ID_5706_A1)
Michael Chan8e6a72c2007-05-03 13:24:48 -07004951 val = BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004952 else {
Michael Chan8e6a72c2007-05-03 13:24:48 -07004953 val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
4954 BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004955 }
4956
Michael Chanefde73a2010-02-15 19:42:07 +00004957 if (bp->flags & BNX2_FLAG_USING_MSIX) {
Michael Chanc76c0472007-12-20 20:01:19 -08004958 REG_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
4959 BNX2_HC_MSIX_BIT_VECTOR_VAL);
4960
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004961 val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
4962 }
4963
4964 if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
Michael Chancf7474a2009-08-21 16:20:48 +00004965 val |= BNX2_HC_CONFIG_ONE_SHOT | BNX2_HC_CONFIG_USE_INT_PARAM;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004966
4967 REG_WR(bp, BNX2_HC_CONFIG, val);
4968
4969 for (i = 1; i < bp->irq_nvecs; i++) {
4970 u32 base = ((i - 1) * BNX2_HC_SB_CONFIG_SIZE) +
4971 BNX2_HC_SB_CONFIG_1;
4972
Michael Chan6f743ca2008-01-29 21:34:08 -08004973 REG_WR(bp, base,
Michael Chanc76c0472007-12-20 20:01:19 -08004974 BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004975 BNX2_HC_SB_CONFIG_1_RX_TMR_MODE |
Michael Chanc76c0472007-12-20 20:01:19 -08004976 BNX2_HC_SB_CONFIG_1_ONE_SHOT);
4977
Michael Chan6f743ca2008-01-29 21:34:08 -08004978 REG_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08004979 (bp->tx_quick_cons_trip_int << 16) |
4980 bp->tx_quick_cons_trip);
4981
Michael Chan6f743ca2008-01-29 21:34:08 -08004982 REG_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08004983 (bp->tx_ticks_int << 16) | bp->tx_ticks);
4984
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004985 REG_WR(bp, base + BNX2_HC_RX_QUICK_CONS_TRIP_OFF,
4986 (bp->rx_quick_cons_trip_int << 16) |
4987 bp->rx_quick_cons_trip);
4988
4989 REG_WR(bp, base + BNX2_HC_RX_TICKS_OFF,
4990 (bp->rx_ticks_int << 16) | bp->rx_ticks);
Michael Chanc76c0472007-12-20 20:01:19 -08004991 }
4992
Michael Chanb6016b72005-05-26 13:03:09 -07004993 /* Clear internal stats counters. */
4994 REG_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
4995
Michael Chanda3e4fb2007-05-03 13:24:23 -07004996 REG_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
Michael Chanb6016b72005-05-26 13:03:09 -07004997
4998 /* Initialize the receive filter. */
4999 bnx2_set_rx_mode(bp->dev);
5000
Michael Chan0aa38df2007-06-04 21:23:06 -07005001 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
5002 val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
5003 val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
5004 REG_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
5005 }
Michael Chanb090ae22006-01-23 16:07:10 -08005006 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
Michael Chana2f13892008-07-14 22:38:23 -07005007 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07005008
Michael Chandf149d72007-07-07 22:51:36 -07005009 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
Michael Chanb6016b72005-05-26 13:03:09 -07005010 REG_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
5011
5012 udelay(20);
5013
Michael Chanbf5295b2006-03-23 01:11:56 -08005014 bp->hc_cmd = REG_RD(bp, BNX2_HC_COMMAND);
5015
Michael Chanb090ae22006-01-23 16:07:10 -08005016 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07005017}
5018
Michael Chan59b47d82006-11-19 14:10:45 -08005019static void
Michael Chanc76c0472007-12-20 20:01:19 -08005020bnx2_clear_ring_states(struct bnx2 *bp)
5021{
5022 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07005023 struct bnx2_tx_ring_info *txr;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005024 struct bnx2_rx_ring_info *rxr;
Michael Chanc76c0472007-12-20 20:01:19 -08005025 int i;
5026
5027 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
5028 bnapi = &bp->bnx2_napi[i];
Michael Chan35e90102008-06-19 16:37:42 -07005029 txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005030 rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005031
Michael Chan35e90102008-06-19 16:37:42 -07005032 txr->tx_cons = 0;
5033 txr->hw_tx_cons = 0;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005034 rxr->rx_prod_bseq = 0;
5035 rxr->rx_prod = 0;
5036 rxr->rx_cons = 0;
5037 rxr->rx_pg_prod = 0;
5038 rxr->rx_pg_cons = 0;
Michael Chanc76c0472007-12-20 20:01:19 -08005039 }
5040}
5041
5042static void
Michael Chan35e90102008-06-19 16:37:42 -07005043bnx2_init_tx_context(struct bnx2 *bp, u32 cid, struct bnx2_tx_ring_info *txr)
Michael Chan59b47d82006-11-19 14:10:45 -08005044{
5045 u32 val, offset0, offset1, offset2, offset3;
Michael Chan62a83132008-01-29 21:35:40 -08005046 u32 cid_addr = GET_CID_ADDR(cid);
Michael Chan59b47d82006-11-19 14:10:45 -08005047
5048 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
5049 offset0 = BNX2_L2CTX_TYPE_XI;
5050 offset1 = BNX2_L2CTX_CMD_TYPE_XI;
5051 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
5052 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
5053 } else {
5054 offset0 = BNX2_L2CTX_TYPE;
5055 offset1 = BNX2_L2CTX_CMD_TYPE;
5056 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
5057 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
5058 }
5059 val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
Michael Chan62a83132008-01-29 21:35:40 -08005060 bnx2_ctx_wr(bp, cid_addr, offset0, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005061
5062 val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
Michael Chan62a83132008-01-29 21:35:40 -08005063 bnx2_ctx_wr(bp, cid_addr, offset1, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005064
Michael Chan35e90102008-06-19 16:37:42 -07005065 val = (u64) txr->tx_desc_mapping >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005066 bnx2_ctx_wr(bp, cid_addr, offset2, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005067
Michael Chan35e90102008-06-19 16:37:42 -07005068 val = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005069 bnx2_ctx_wr(bp, cid_addr, offset3, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005070}
Michael Chanb6016b72005-05-26 13:03:09 -07005071
5072static void
Michael Chan35e90102008-06-19 16:37:42 -07005073bnx2_init_tx_ring(struct bnx2 *bp, int ring_num)
Michael Chanb6016b72005-05-26 13:03:09 -07005074{
5075 struct tx_bd *txbd;
Michael Chanc76c0472007-12-20 20:01:19 -08005076 u32 cid = TX_CID;
5077 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07005078 struct bnx2_tx_ring_info *txr;
Michael Chanc76c0472007-12-20 20:01:19 -08005079
Michael Chan35e90102008-06-19 16:37:42 -07005080 bnapi = &bp->bnx2_napi[ring_num];
5081 txr = &bnapi->tx_ring;
5082
5083 if (ring_num == 0)
5084 cid = TX_CID;
5085 else
5086 cid = TX_TSS_CID + ring_num - 1;
Michael Chanb6016b72005-05-26 13:03:09 -07005087
Michael Chan2f8af122006-08-15 01:39:10 -07005088 bp->tx_wake_thresh = bp->tx_ring_size / 2;
5089
Michael Chan35e90102008-06-19 16:37:42 -07005090 txbd = &txr->tx_desc_ring[MAX_TX_DESC_CNT];
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005091
Michael Chan35e90102008-06-19 16:37:42 -07005092 txbd->tx_bd_haddr_hi = (u64) txr->tx_desc_mapping >> 32;
5093 txbd->tx_bd_haddr_lo = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chanb6016b72005-05-26 13:03:09 -07005094
Michael Chan35e90102008-06-19 16:37:42 -07005095 txr->tx_prod = 0;
5096 txr->tx_prod_bseq = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005097
Michael Chan35e90102008-06-19 16:37:42 -07005098 txr->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
5099 txr->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
Michael Chanb6016b72005-05-26 13:03:09 -07005100
Michael Chan35e90102008-06-19 16:37:42 -07005101 bnx2_init_tx_context(bp, cid, txr);
Michael Chanb6016b72005-05-26 13:03:09 -07005102}
5103
5104static void
Michael Chan5d5d0012007-12-12 11:17:43 -08005105bnx2_init_rxbd_rings(struct rx_bd *rx_ring[], dma_addr_t dma[], u32 buf_size,
5106 int num_rings)
Michael Chanb6016b72005-05-26 13:03:09 -07005107{
Michael Chanb6016b72005-05-26 13:03:09 -07005108 int i;
Michael Chan5d5d0012007-12-12 11:17:43 -08005109 struct rx_bd *rxbd;
Michael Chanb6016b72005-05-26 13:03:09 -07005110
Michael Chan5d5d0012007-12-12 11:17:43 -08005111 for (i = 0; i < num_rings; i++) {
Michael Chan13daffa2006-03-20 17:49:20 -08005112 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005113
Michael Chan5d5d0012007-12-12 11:17:43 -08005114 rxbd = &rx_ring[i][0];
Michael Chan13daffa2006-03-20 17:49:20 -08005115 for (j = 0; j < MAX_RX_DESC_CNT; j++, rxbd++) {
Michael Chan5d5d0012007-12-12 11:17:43 -08005116 rxbd->rx_bd_len = buf_size;
Michael Chan13daffa2006-03-20 17:49:20 -08005117 rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
5118 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005119 if (i == (num_rings - 1))
Michael Chan13daffa2006-03-20 17:49:20 -08005120 j = 0;
5121 else
5122 j = i + 1;
Michael Chan5d5d0012007-12-12 11:17:43 -08005123 rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
5124 rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
Michael Chan13daffa2006-03-20 17:49:20 -08005125 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005126}
5127
5128static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07005129bnx2_init_rx_ring(struct bnx2 *bp, int ring_num)
Michael Chan5d5d0012007-12-12 11:17:43 -08005130{
5131 int i;
5132 u16 prod, ring_prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005133 u32 cid, rx_cid_addr, val;
5134 struct bnx2_napi *bnapi = &bp->bnx2_napi[ring_num];
5135 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chan5d5d0012007-12-12 11:17:43 -08005136
Michael Chanbb4f98a2008-06-19 16:38:19 -07005137 if (ring_num == 0)
5138 cid = RX_CID;
5139 else
5140 cid = RX_RSS_CID + ring_num - 1;
5141
5142 rx_cid_addr = GET_CID_ADDR(cid);
5143
5144 bnx2_init_rxbd_rings(rxr->rx_desc_ring, rxr->rx_desc_mapping,
Michael Chan5d5d0012007-12-12 11:17:43 -08005145 bp->rx_buf_use_size, bp->rx_max_ring);
5146
Michael Chanbb4f98a2008-06-19 16:38:19 -07005147 bnx2_init_rx_context(bp, cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08005148
5149 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
5150 val = REG_RD(bp, BNX2_MQ_MAP_L2_5);
5151 REG_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
5152 }
5153
Michael Chan62a83132008-01-29 21:35:40 -08005154 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
Michael Chan47bf4242007-12-12 11:19:12 -08005155 if (bp->rx_pg_ring_size) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07005156 bnx2_init_rxbd_rings(rxr->rx_pg_desc_ring,
5157 rxr->rx_pg_desc_mapping,
Michael Chan47bf4242007-12-12 11:19:12 -08005158 PAGE_SIZE, bp->rx_max_pg_ring);
5159 val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
Michael Chan62a83132008-01-29 21:35:40 -08005160 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
5161 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005162 BNX2_L2CTX_RBDC_JUMBO_KEY - ring_num);
Michael Chan47bf4242007-12-12 11:19:12 -08005163
Michael Chanbb4f98a2008-06-19 16:38:19 -07005164 val = (u64) rxr->rx_pg_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005165 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
Michael Chan47bf4242007-12-12 11:19:12 -08005166
Michael Chanbb4f98a2008-06-19 16:38:19 -07005167 val = (u64) rxr->rx_pg_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005168 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
Michael Chan47bf4242007-12-12 11:19:12 -08005169
5170 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5171 REG_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
5172 }
Michael Chanb6016b72005-05-26 13:03:09 -07005173
Michael Chanbb4f98a2008-06-19 16:38:19 -07005174 val = (u64) rxr->rx_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005175 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
Michael Chanb6016b72005-05-26 13:03:09 -07005176
Michael Chanbb4f98a2008-06-19 16:38:19 -07005177 val = (u64) rxr->rx_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005178 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
Michael Chanb6016b72005-05-26 13:03:09 -07005179
Michael Chanbb4f98a2008-06-19 16:38:19 -07005180 ring_prod = prod = rxr->rx_pg_prod;
Michael Chan47bf4242007-12-12 11:19:12 -08005181 for (i = 0; i < bp->rx_pg_ring_size; i++) {
Michael Chanb929e532009-12-03 09:46:33 +00005182 if (bnx2_alloc_rx_page(bp, rxr, ring_prod) < 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00005183 netdev_warn(bp->dev, "init'ed rx page ring %d with %d/%d pages only\n",
5184 ring_num, i, bp->rx_pg_ring_size);
Michael Chan47bf4242007-12-12 11:19:12 -08005185 break;
Michael Chanb929e532009-12-03 09:46:33 +00005186 }
Michael Chan47bf4242007-12-12 11:19:12 -08005187 prod = NEXT_RX_BD(prod);
5188 ring_prod = RX_PG_RING_IDX(prod);
5189 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07005190 rxr->rx_pg_prod = prod;
Michael Chan47bf4242007-12-12 11:19:12 -08005191
Michael Chanbb4f98a2008-06-19 16:38:19 -07005192 ring_prod = prod = rxr->rx_prod;
Michael Chan236b6392006-03-20 17:49:02 -08005193 for (i = 0; i < bp->rx_ring_size; i++) {
Michael Chanb929e532009-12-03 09:46:33 +00005194 if (bnx2_alloc_rx_skb(bp, rxr, ring_prod) < 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00005195 netdev_warn(bp->dev, "init'ed rx ring %d with %d/%d skbs only\n",
5196 ring_num, i, bp->rx_ring_size);
Michael Chanb6016b72005-05-26 13:03:09 -07005197 break;
Michael Chanb929e532009-12-03 09:46:33 +00005198 }
Michael Chanb6016b72005-05-26 13:03:09 -07005199 prod = NEXT_RX_BD(prod);
5200 ring_prod = RX_RING_IDX(prod);
5201 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07005202 rxr->rx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07005203
Michael Chanbb4f98a2008-06-19 16:38:19 -07005204 rxr->rx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BDIDX;
5205 rxr->rx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BSEQ;
5206 rxr->rx_pg_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_PG_BDIDX;
Michael Chanb6016b72005-05-26 13:03:09 -07005207
Michael Chanbb4f98a2008-06-19 16:38:19 -07005208 REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
5209 REG_WR16(bp, rxr->rx_bidx_addr, prod);
5210
5211 REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005212}
5213
Michael Chan35e90102008-06-19 16:37:42 -07005214static void
5215bnx2_init_all_rings(struct bnx2 *bp)
5216{
5217 int i;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005218 u32 val;
Michael Chan35e90102008-06-19 16:37:42 -07005219
5220 bnx2_clear_ring_states(bp);
5221
5222 REG_WR(bp, BNX2_TSCH_TSS_CFG, 0);
5223 for (i = 0; i < bp->num_tx_rings; i++)
5224 bnx2_init_tx_ring(bp, i);
5225
5226 if (bp->num_tx_rings > 1)
5227 REG_WR(bp, BNX2_TSCH_TSS_CFG, ((bp->num_tx_rings - 1) << 24) |
5228 (TX_TSS_CID << 7));
5229
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005230 REG_WR(bp, BNX2_RLUP_RSS_CONFIG, 0);
5231 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ, 0);
5232
Michael Chanbb4f98a2008-06-19 16:38:19 -07005233 for (i = 0; i < bp->num_rx_rings; i++)
5234 bnx2_init_rx_ring(bp, i);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005235
5236 if (bp->num_rx_rings > 1) {
5237 u32 tbl_32;
5238 u8 *tbl = (u8 *) &tbl_32;
5239
5240 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ,
5241 BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES);
5242
5243 for (i = 0; i < BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES; i++) {
5244 tbl[i % 4] = i % (bp->num_rx_rings - 1);
5245 if ((i % 4) == 3)
5246 bnx2_reg_wr_ind(bp,
5247 BNX2_RXP_SCRATCH_RSS_TBL + i,
5248 cpu_to_be32(tbl_32));
5249 }
5250
5251 val = BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_ALL_XI |
5252 BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_ALL_XI;
5253
5254 REG_WR(bp, BNX2_RLUP_RSS_CONFIG, val);
5255
5256 }
Michael Chan35e90102008-06-19 16:37:42 -07005257}
5258
Michael Chan5d5d0012007-12-12 11:17:43 -08005259static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
Michael Chan13daffa2006-03-20 17:49:20 -08005260{
Michael Chan5d5d0012007-12-12 11:17:43 -08005261 u32 max, num_rings = 1;
Michael Chan13daffa2006-03-20 17:49:20 -08005262
Michael Chan5d5d0012007-12-12 11:17:43 -08005263 while (ring_size > MAX_RX_DESC_CNT) {
5264 ring_size -= MAX_RX_DESC_CNT;
Michael Chan13daffa2006-03-20 17:49:20 -08005265 num_rings++;
5266 }
5267 /* round to next power of 2 */
Michael Chan5d5d0012007-12-12 11:17:43 -08005268 max = max_size;
Michael Chan13daffa2006-03-20 17:49:20 -08005269 while ((max & num_rings) == 0)
5270 max >>= 1;
5271
5272 if (num_rings != max)
5273 max <<= 1;
5274
Michael Chan5d5d0012007-12-12 11:17:43 -08005275 return max;
5276}
5277
5278static void
5279bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
5280{
Michael Chan84eaa182007-12-12 11:19:57 -08005281 u32 rx_size, rx_space, jumbo_size;
Michael Chan5d5d0012007-12-12 11:17:43 -08005282
5283 /* 8 for CRC and VLAN */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005284 rx_size = bp->dev->mtu + ETH_HLEN + BNX2_RX_OFFSET + 8;
Michael Chan5d5d0012007-12-12 11:17:43 -08005285
Michael Chan84eaa182007-12-12 11:19:57 -08005286 rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
5287 sizeof(struct skb_shared_info);
5288
Benjamin Li601d3d12008-05-16 22:19:35 -07005289 bp->rx_copy_thresh = BNX2_RX_COPY_THRESH;
Michael Chan47bf4242007-12-12 11:19:12 -08005290 bp->rx_pg_ring_size = 0;
5291 bp->rx_max_pg_ring = 0;
5292 bp->rx_max_pg_ring_idx = 0;
David S. Millerf86e82f2008-01-21 17:15:40 -08005293 if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
Michael Chan84eaa182007-12-12 11:19:57 -08005294 int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
5295
5296 jumbo_size = size * pages;
5297 if (jumbo_size > MAX_TOTAL_RX_PG_DESC_CNT)
5298 jumbo_size = MAX_TOTAL_RX_PG_DESC_CNT;
5299
5300 bp->rx_pg_ring_size = jumbo_size;
5301 bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
5302 MAX_RX_PG_RINGS);
5303 bp->rx_max_pg_ring_idx = (bp->rx_max_pg_ring * RX_DESC_CNT) - 1;
Benjamin Li601d3d12008-05-16 22:19:35 -07005304 rx_size = BNX2_RX_COPY_THRESH + BNX2_RX_OFFSET;
Michael Chan84eaa182007-12-12 11:19:57 -08005305 bp->rx_copy_thresh = 0;
5306 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005307
5308 bp->rx_buf_use_size = rx_size;
5309 /* hw alignment */
5310 bp->rx_buf_size = bp->rx_buf_use_size + BNX2_RX_ALIGN;
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005311 bp->rx_jumbo_thresh = rx_size - BNX2_RX_OFFSET;
Michael Chan5d5d0012007-12-12 11:17:43 -08005312 bp->rx_ring_size = size;
5313 bp->rx_max_ring = bnx2_find_max_ring(size, MAX_RX_RINGS);
Michael Chan13daffa2006-03-20 17:49:20 -08005314 bp->rx_max_ring_idx = (bp->rx_max_ring * RX_DESC_CNT) - 1;
5315}
5316
5317static void
Michael Chanb6016b72005-05-26 13:03:09 -07005318bnx2_free_tx_skbs(struct bnx2 *bp)
5319{
5320 int i;
5321
Michael Chan35e90102008-06-19 16:37:42 -07005322 for (i = 0; i < bp->num_tx_rings; i++) {
5323 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5324 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
5325 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005326
Michael Chan35e90102008-06-19 16:37:42 -07005327 if (txr->tx_buf_ring == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07005328 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005329
Michael Chan35e90102008-06-19 16:37:42 -07005330 for (j = 0; j < TX_DESC_CNT; ) {
Benjamin Li3d16af82008-10-09 12:26:41 -07005331 struct sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
Michael Chan35e90102008-06-19 16:37:42 -07005332 struct sk_buff *skb = tx_buf->skb;
Alexander Duycke95524a2009-12-02 16:47:57 +00005333 int k, last;
Michael Chan35e90102008-06-19 16:37:42 -07005334
5335 if (skb == NULL) {
5336 j++;
5337 continue;
5338 }
5339
Alexander Duycke95524a2009-12-02 16:47:57 +00005340 pci_unmap_single(bp->pdev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005341 dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00005342 skb_headlen(skb),
5343 PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005344
Michael Chan35e90102008-06-19 16:37:42 -07005345 tx_buf->skb = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07005346
Alexander Duycke95524a2009-12-02 16:47:57 +00005347 last = tx_buf->nr_frags;
5348 j++;
5349 for (k = 0; k < last; k++, j++) {
5350 tx_buf = &txr->tx_buf_ring[TX_RING_IDX(j)];
5351 pci_unmap_page(bp->pdev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005352 dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00005353 skb_shinfo(skb)->frags[k].size,
5354 PCI_DMA_TODEVICE);
5355 }
Michael Chan35e90102008-06-19 16:37:42 -07005356 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005357 }
Michael Chanb6016b72005-05-26 13:03:09 -07005358 }
Michael Chanb6016b72005-05-26 13:03:09 -07005359}
5360
5361static void
5362bnx2_free_rx_skbs(struct bnx2 *bp)
5363{
5364 int i;
5365
Michael Chanbb4f98a2008-06-19 16:38:19 -07005366 for (i = 0; i < bp->num_rx_rings; i++) {
5367 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5368 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
5369 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005370
Michael Chanbb4f98a2008-06-19 16:38:19 -07005371 if (rxr->rx_buf_ring == NULL)
5372 return;
Michael Chanb6016b72005-05-26 13:03:09 -07005373
Michael Chanbb4f98a2008-06-19 16:38:19 -07005374 for (j = 0; j < bp->rx_max_ring_idx; j++) {
5375 struct sw_bd *rx_buf = &rxr->rx_buf_ring[j];
5376 struct sk_buff *skb = rx_buf->skb;
Michael Chanb6016b72005-05-26 13:03:09 -07005377
Michael Chanbb4f98a2008-06-19 16:38:19 -07005378 if (skb == NULL)
5379 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005380
Michael Chanbb4f98a2008-06-19 16:38:19 -07005381 pci_unmap_single(bp->pdev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005382 dma_unmap_addr(rx_buf, mapping),
Michael Chanbb4f98a2008-06-19 16:38:19 -07005383 bp->rx_buf_use_size,
5384 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005385
Michael Chanbb4f98a2008-06-19 16:38:19 -07005386 rx_buf->skb = NULL;
5387
5388 dev_kfree_skb(skb);
5389 }
5390 for (j = 0; j < bp->rx_max_pg_ring_idx; j++)
5391 bnx2_free_rx_page(bp, rxr, j);
Michael Chanb6016b72005-05-26 13:03:09 -07005392 }
5393}
5394
5395static void
5396bnx2_free_skbs(struct bnx2 *bp)
5397{
5398 bnx2_free_tx_skbs(bp);
5399 bnx2_free_rx_skbs(bp);
5400}
5401
5402static int
5403bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
5404{
5405 int rc;
5406
5407 rc = bnx2_reset_chip(bp, reset_code);
5408 bnx2_free_skbs(bp);
5409 if (rc)
5410 return rc;
5411
Michael Chanfba9fe92006-06-12 22:21:25 -07005412 if ((rc = bnx2_init_chip(bp)) != 0)
5413 return rc;
5414
Michael Chan35e90102008-06-19 16:37:42 -07005415 bnx2_init_all_rings(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005416 return 0;
5417}
5418
5419static int
Michael Chan9a120bc2008-05-16 22:17:45 -07005420bnx2_init_nic(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07005421{
5422 int rc;
5423
5424 if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
5425 return rc;
5426
Michael Chan80be4432006-11-19 14:07:28 -08005427 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005428 bnx2_init_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07005429 bnx2_set_link(bp);
Michael Chan543a8272008-05-02 16:56:44 -07005430 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
5431 bnx2_remote_phy_event(bp);
Michael Chan0d8a65712007-07-07 22:49:43 -07005432 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07005433 return 0;
5434}
5435
5436static int
Michael Chan74bf4ba2008-10-09 12:21:08 -07005437bnx2_shutdown_chip(struct bnx2 *bp)
5438{
5439 u32 reset_code;
5440
5441 if (bp->flags & BNX2_FLAG_NO_WOL)
5442 reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
5443 else if (bp->wol)
5444 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
5445 else
5446 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
5447
5448 return bnx2_reset_chip(bp, reset_code);
5449}
5450
5451static int
Michael Chanb6016b72005-05-26 13:03:09 -07005452bnx2_test_registers(struct bnx2 *bp)
5453{
5454 int ret;
Michael Chan5bae30c2007-05-03 13:18:46 -07005455 int i, is_5709;
Arjan van de Venf71e1302006-03-03 21:33:57 -05005456 static const struct {
Michael Chanb6016b72005-05-26 13:03:09 -07005457 u16 offset;
5458 u16 flags;
Michael Chan5bae30c2007-05-03 13:18:46 -07005459#define BNX2_FL_NOT_5709 1
Michael Chanb6016b72005-05-26 13:03:09 -07005460 u32 rw_mask;
5461 u32 ro_mask;
5462 } reg_tbl[] = {
5463 { 0x006c, 0, 0x00000000, 0x0000003f },
5464 { 0x0090, 0, 0xffffffff, 0x00000000 },
5465 { 0x0094, 0, 0x00000000, 0x00000000 },
5466
Michael Chan5bae30c2007-05-03 13:18:46 -07005467 { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
5468 { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5469 { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5470 { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
5471 { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
5472 { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5473 { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
5474 { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5475 { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
Michael Chanb6016b72005-05-26 13:03:09 -07005476
Michael Chan5bae30c2007-05-03 13:18:46 -07005477 { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5478 { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5479 { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5480 { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5481 { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5482 { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
Michael Chanb6016b72005-05-26 13:03:09 -07005483
Michael Chan5bae30c2007-05-03 13:18:46 -07005484 { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5485 { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
5486 { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005487
5488 { 0x1000, 0, 0x00000000, 0x00000001 },
Michael Chan15b169c2008-05-02 16:57:08 -07005489 { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
Michael Chanb6016b72005-05-26 13:03:09 -07005490
5491 { 0x1408, 0, 0x01c00800, 0x00000000 },
5492 { 0x149c, 0, 0x8000ffff, 0x00000000 },
5493 { 0x14a8, 0, 0x00000000, 0x000001ff },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005494 { 0x14ac, 0, 0x0fffffff, 0x10000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005495 { 0x14b0, 0, 0x00000002, 0x00000001 },
5496 { 0x14b8, 0, 0x00000000, 0x00000000 },
5497 { 0x14c0, 0, 0x00000000, 0x00000009 },
5498 { 0x14c4, 0, 0x00003fff, 0x00000000 },
5499 { 0x14cc, 0, 0x00000000, 0x00000001 },
5500 { 0x14d0, 0, 0xffffffff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005501
5502 { 0x1800, 0, 0x00000000, 0x00000001 },
5503 { 0x1804, 0, 0x00000000, 0x00000003 },
Michael Chanb6016b72005-05-26 13:03:09 -07005504
5505 { 0x2800, 0, 0x00000000, 0x00000001 },
5506 { 0x2804, 0, 0x00000000, 0x00003f01 },
5507 { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
5508 { 0x2810, 0, 0xffff0000, 0x00000000 },
5509 { 0x2814, 0, 0xffff0000, 0x00000000 },
5510 { 0x2818, 0, 0xffff0000, 0x00000000 },
5511 { 0x281c, 0, 0xffff0000, 0x00000000 },
5512 { 0x2834, 0, 0xffffffff, 0x00000000 },
5513 { 0x2840, 0, 0x00000000, 0xffffffff },
5514 { 0x2844, 0, 0x00000000, 0xffffffff },
5515 { 0x2848, 0, 0xffffffff, 0x00000000 },
5516 { 0x284c, 0, 0xf800f800, 0x07ff07ff },
5517
5518 { 0x2c00, 0, 0x00000000, 0x00000011 },
5519 { 0x2c04, 0, 0x00000000, 0x00030007 },
5520
Michael Chanb6016b72005-05-26 13:03:09 -07005521 { 0x3c00, 0, 0x00000000, 0x00000001 },
5522 { 0x3c04, 0, 0x00000000, 0x00070000 },
5523 { 0x3c08, 0, 0x00007f71, 0x07f00000 },
5524 { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
5525 { 0x3c10, 0, 0xffffffff, 0x00000000 },
5526 { 0x3c14, 0, 0x00000000, 0xffffffff },
5527 { 0x3c18, 0, 0x00000000, 0xffffffff },
5528 { 0x3c1c, 0, 0xfffff000, 0x00000000 },
5529 { 0x3c20, 0, 0xffffff00, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005530
5531 { 0x5004, 0, 0x00000000, 0x0000007f },
5532 { 0x5008, 0, 0x0f0007ff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005533
Michael Chanb6016b72005-05-26 13:03:09 -07005534 { 0x5c00, 0, 0x00000000, 0x00000001 },
5535 { 0x5c04, 0, 0x00000000, 0x0003000f },
5536 { 0x5c08, 0, 0x00000003, 0x00000000 },
5537 { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
5538 { 0x5c10, 0, 0x00000000, 0xffffffff },
5539 { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
5540 { 0x5c84, 0, 0x00000000, 0x0000f333 },
5541 { 0x5c88, 0, 0x00000000, 0x00077373 },
5542 { 0x5c8c, 0, 0x00000000, 0x0007f737 },
5543
5544 { 0x6808, 0, 0x0000ff7f, 0x00000000 },
5545 { 0x680c, 0, 0xffffffff, 0x00000000 },
5546 { 0x6810, 0, 0xffffffff, 0x00000000 },
5547 { 0x6814, 0, 0xffffffff, 0x00000000 },
5548 { 0x6818, 0, 0xffffffff, 0x00000000 },
5549 { 0x681c, 0, 0xffffffff, 0x00000000 },
5550 { 0x6820, 0, 0x00ff00ff, 0x00000000 },
5551 { 0x6824, 0, 0x00ff00ff, 0x00000000 },
5552 { 0x6828, 0, 0x00ff00ff, 0x00000000 },
5553 { 0x682c, 0, 0x03ff03ff, 0x00000000 },
5554 { 0x6830, 0, 0x03ff03ff, 0x00000000 },
5555 { 0x6834, 0, 0x03ff03ff, 0x00000000 },
5556 { 0x6838, 0, 0x03ff03ff, 0x00000000 },
5557 { 0x683c, 0, 0x0000ffff, 0x00000000 },
5558 { 0x6840, 0, 0x00000ff0, 0x00000000 },
5559 { 0x6844, 0, 0x00ffff00, 0x00000000 },
5560 { 0x684c, 0, 0xffffffff, 0x00000000 },
5561 { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
5562 { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
5563 { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
5564 { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
5565 { 0x6908, 0, 0x00000000, 0x0001ff0f },
5566 { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
5567
5568 { 0xffff, 0, 0x00000000, 0x00000000 },
5569 };
5570
5571 ret = 0;
Michael Chan5bae30c2007-05-03 13:18:46 -07005572 is_5709 = 0;
5573 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5574 is_5709 = 1;
5575
Michael Chanb6016b72005-05-26 13:03:09 -07005576 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
5577 u32 offset, rw_mask, ro_mask, save_val, val;
Michael Chan5bae30c2007-05-03 13:18:46 -07005578 u16 flags = reg_tbl[i].flags;
5579
5580 if (is_5709 && (flags & BNX2_FL_NOT_5709))
5581 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005582
5583 offset = (u32) reg_tbl[i].offset;
5584 rw_mask = reg_tbl[i].rw_mask;
5585 ro_mask = reg_tbl[i].ro_mask;
5586
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005587 save_val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005588
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005589 writel(0, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005590
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005591 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005592 if ((val & rw_mask) != 0) {
5593 goto reg_test_err;
5594 }
5595
5596 if ((val & ro_mask) != (save_val & ro_mask)) {
5597 goto reg_test_err;
5598 }
5599
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005600 writel(0xffffffff, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005601
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005602 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005603 if ((val & rw_mask) != rw_mask) {
5604 goto reg_test_err;
5605 }
5606
5607 if ((val & ro_mask) != (save_val & ro_mask)) {
5608 goto reg_test_err;
5609 }
5610
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005611 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005612 continue;
5613
5614reg_test_err:
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005615 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005616 ret = -ENODEV;
5617 break;
5618 }
5619 return ret;
5620}
5621
5622static int
5623bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
5624{
Arjan van de Venf71e1302006-03-03 21:33:57 -05005625 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
Michael Chanb6016b72005-05-26 13:03:09 -07005626 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
5627 int i;
5628
5629 for (i = 0; i < sizeof(test_pattern) / 4; i++) {
5630 u32 offset;
5631
5632 for (offset = 0; offset < size; offset += 4) {
5633
Michael Chan2726d6e2008-01-29 21:35:05 -08005634 bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
Michael Chanb6016b72005-05-26 13:03:09 -07005635
Michael Chan2726d6e2008-01-29 21:35:05 -08005636 if (bnx2_reg_rd_ind(bp, start + offset) !=
Michael Chanb6016b72005-05-26 13:03:09 -07005637 test_pattern[i]) {
5638 return -ENODEV;
5639 }
5640 }
5641 }
5642 return 0;
5643}
5644
5645static int
5646bnx2_test_memory(struct bnx2 *bp)
5647{
5648 int ret = 0;
5649 int i;
Michael Chan5bae30c2007-05-03 13:18:46 -07005650 static struct mem_entry {
Michael Chanb6016b72005-05-26 13:03:09 -07005651 u32 offset;
5652 u32 len;
Michael Chan5bae30c2007-05-03 13:18:46 -07005653 } mem_tbl_5706[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07005654 { 0x60000, 0x4000 },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005655 { 0xa0000, 0x3000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005656 { 0xe0000, 0x4000 },
5657 { 0x120000, 0x4000 },
5658 { 0x1a0000, 0x4000 },
5659 { 0x160000, 0x4000 },
5660 { 0xffffffff, 0 },
Michael Chan5bae30c2007-05-03 13:18:46 -07005661 },
5662 mem_tbl_5709[] = {
5663 { 0x60000, 0x4000 },
5664 { 0xa0000, 0x3000 },
5665 { 0xe0000, 0x4000 },
5666 { 0x120000, 0x4000 },
5667 { 0x1a0000, 0x4000 },
5668 { 0xffffffff, 0 },
Michael Chanb6016b72005-05-26 13:03:09 -07005669 };
Michael Chan5bae30c2007-05-03 13:18:46 -07005670 struct mem_entry *mem_tbl;
5671
5672 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5673 mem_tbl = mem_tbl_5709;
5674 else
5675 mem_tbl = mem_tbl_5706;
Michael Chanb6016b72005-05-26 13:03:09 -07005676
5677 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
5678 if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
5679 mem_tbl[i].len)) != 0) {
5680 return ret;
5681 }
5682 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005683
Michael Chanb6016b72005-05-26 13:03:09 -07005684 return ret;
5685}
5686
Michael Chanbc5a0692006-01-23 16:13:22 -08005687#define BNX2_MAC_LOOPBACK 0
5688#define BNX2_PHY_LOOPBACK 1
5689
Michael Chanb6016b72005-05-26 13:03:09 -07005690static int
Michael Chanbc5a0692006-01-23 16:13:22 -08005691bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
Michael Chanb6016b72005-05-26 13:03:09 -07005692{
5693 unsigned int pkt_size, num_pkts, i;
5694 struct sk_buff *skb, *rx_skb;
5695 unsigned char *packet;
Michael Chanbc5a0692006-01-23 16:13:22 -08005696 u16 rx_start_idx, rx_idx;
Michael Chanb6016b72005-05-26 13:03:09 -07005697 dma_addr_t map;
5698 struct tx_bd *txbd;
5699 struct sw_bd *rx_buf;
5700 struct l2_fhdr *rx_hdr;
5701 int ret = -ENODEV;
Michael Chanc76c0472007-12-20 20:01:19 -08005702 struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
Michael Chan35e90102008-06-19 16:37:42 -07005703 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005704 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005705
5706 tx_napi = bnapi;
Michael Chanb6016b72005-05-26 13:03:09 -07005707
Michael Chan35e90102008-06-19 16:37:42 -07005708 txr = &tx_napi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005709 rxr = &bnapi->rx_ring;
Michael Chanbc5a0692006-01-23 16:13:22 -08005710 if (loopback_mode == BNX2_MAC_LOOPBACK) {
5711 bp->loopback = MAC_LOOPBACK;
5712 bnx2_set_mac_loopback(bp);
5713 }
5714 else if (loopback_mode == BNX2_PHY_LOOPBACK) {
Michael Chan583c28e2008-01-21 19:51:35 -08005715 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan489310a2007-10-10 16:16:31 -07005716 return 0;
5717
Michael Chan80be4432006-11-19 14:07:28 -08005718 bp->loopback = PHY_LOOPBACK;
Michael Chanbc5a0692006-01-23 16:13:22 -08005719 bnx2_set_phy_loopback(bp);
5720 }
5721 else
5722 return -EINVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07005723
Michael Chan84eaa182007-12-12 11:19:57 -08005724 pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
Michael Chan932f3772006-08-15 01:39:36 -07005725 skb = netdev_alloc_skb(bp->dev, pkt_size);
John W. Linvilleb6cbc3b2005-11-10 12:58:00 -08005726 if (!skb)
5727 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07005728 packet = skb_put(skb, pkt_size);
Michael Chan6634292b2006-12-14 15:57:04 -08005729 memcpy(packet, bp->dev->dev_addr, 6);
Michael Chanb6016b72005-05-26 13:03:09 -07005730 memset(packet + 6, 0x0, 8);
5731 for (i = 14; i < pkt_size; i++)
5732 packet[i] = (unsigned char) (i & 0xff);
5733
Alexander Duycke95524a2009-12-02 16:47:57 +00005734 map = pci_map_single(bp->pdev, skb->data, pkt_size,
5735 PCI_DMA_TODEVICE);
5736 if (pci_dma_mapping_error(bp->pdev, map)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07005737 dev_kfree_skb(skb);
5738 return -EIO;
5739 }
Michael Chanb6016b72005-05-26 13:03:09 -07005740
Michael Chanbf5295b2006-03-23 01:11:56 -08005741 REG_WR(bp, BNX2_HC_COMMAND,
5742 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5743
Michael Chanb6016b72005-05-26 13:03:09 -07005744 REG_RD(bp, BNX2_HC_COMMAND);
5745
5746 udelay(5);
Michael Chan35efa7c2007-12-20 19:56:37 -08005747 rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005748
Michael Chanb6016b72005-05-26 13:03:09 -07005749 num_pkts = 0;
5750
Michael Chan35e90102008-06-19 16:37:42 -07005751 txbd = &txr->tx_desc_ring[TX_RING_IDX(txr->tx_prod)];
Michael Chanb6016b72005-05-26 13:03:09 -07005752
5753 txbd->tx_bd_haddr_hi = (u64) map >> 32;
5754 txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
5755 txbd->tx_bd_mss_nbytes = pkt_size;
5756 txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
5757
5758 num_pkts++;
Michael Chan35e90102008-06-19 16:37:42 -07005759 txr->tx_prod = NEXT_TX_BD(txr->tx_prod);
5760 txr->tx_prod_bseq += pkt_size;
Michael Chanb6016b72005-05-26 13:03:09 -07005761
Michael Chan35e90102008-06-19 16:37:42 -07005762 REG_WR16(bp, txr->tx_bidx_addr, txr->tx_prod);
5763 REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005764
5765 udelay(100);
5766
Michael Chanbf5295b2006-03-23 01:11:56 -08005767 REG_WR(bp, BNX2_HC_COMMAND,
5768 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5769
Michael Chanb6016b72005-05-26 13:03:09 -07005770 REG_RD(bp, BNX2_HC_COMMAND);
5771
5772 udelay(5);
5773
Alexander Duycke95524a2009-12-02 16:47:57 +00005774 pci_unmap_single(bp->pdev, map, pkt_size, PCI_DMA_TODEVICE);
Michael Chan745720e2006-06-29 12:37:41 -07005775 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005776
Michael Chan35e90102008-06-19 16:37:42 -07005777 if (bnx2_get_hw_tx_cons(tx_napi) != txr->tx_prod)
Michael Chanb6016b72005-05-26 13:03:09 -07005778 goto loopback_test_done;
Michael Chanb6016b72005-05-26 13:03:09 -07005779
Michael Chan35efa7c2007-12-20 19:56:37 -08005780 rx_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005781 if (rx_idx != rx_start_idx + num_pkts) {
5782 goto loopback_test_done;
5783 }
5784
Michael Chanbb4f98a2008-06-19 16:38:19 -07005785 rx_buf = &rxr->rx_buf_ring[rx_start_idx];
Michael Chanb6016b72005-05-26 13:03:09 -07005786 rx_skb = rx_buf->skb;
5787
Michael Chana33fa662010-05-06 08:58:13 +00005788 rx_hdr = rx_buf->desc;
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005789 skb_reserve(rx_skb, BNX2_RX_OFFSET);
Michael Chanb6016b72005-05-26 13:03:09 -07005790
5791 pci_dma_sync_single_for_cpu(bp->pdev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005792 dma_unmap_addr(rx_buf, mapping),
Michael Chanb6016b72005-05-26 13:03:09 -07005793 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
5794
Michael Chanade2bfe2006-01-23 16:09:51 -08005795 if (rx_hdr->l2_fhdr_status &
Michael Chanb6016b72005-05-26 13:03:09 -07005796 (L2_FHDR_ERRORS_BAD_CRC |
5797 L2_FHDR_ERRORS_PHY_DECODE |
5798 L2_FHDR_ERRORS_ALIGNMENT |
5799 L2_FHDR_ERRORS_TOO_SHORT |
5800 L2_FHDR_ERRORS_GIANT_FRAME)) {
5801
5802 goto loopback_test_done;
5803 }
5804
5805 if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
5806 goto loopback_test_done;
5807 }
5808
5809 for (i = 14; i < pkt_size; i++) {
5810 if (*(rx_skb->data + i) != (unsigned char) (i & 0xff)) {
5811 goto loopback_test_done;
5812 }
5813 }
5814
5815 ret = 0;
5816
5817loopback_test_done:
5818 bp->loopback = 0;
5819 return ret;
5820}
5821
Michael Chanbc5a0692006-01-23 16:13:22 -08005822#define BNX2_MAC_LOOPBACK_FAILED 1
5823#define BNX2_PHY_LOOPBACK_FAILED 2
5824#define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
5825 BNX2_PHY_LOOPBACK_FAILED)
5826
5827static int
5828bnx2_test_loopback(struct bnx2 *bp)
5829{
5830 int rc = 0;
5831
5832 if (!netif_running(bp->dev))
5833 return BNX2_LOOPBACK_FAILED;
5834
5835 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
5836 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005837 bnx2_init_phy(bp, 1);
Michael Chanbc5a0692006-01-23 16:13:22 -08005838 spin_unlock_bh(&bp->phy_lock);
5839 if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
5840 rc |= BNX2_MAC_LOOPBACK_FAILED;
5841 if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
5842 rc |= BNX2_PHY_LOOPBACK_FAILED;
5843 return rc;
5844}
5845
Michael Chanb6016b72005-05-26 13:03:09 -07005846#define NVRAM_SIZE 0x200
5847#define CRC32_RESIDUAL 0xdebb20e3
5848
5849static int
5850bnx2_test_nvram(struct bnx2 *bp)
5851{
Al Virob491edd2007-12-22 19:44:51 +00005852 __be32 buf[NVRAM_SIZE / 4];
Michael Chanb6016b72005-05-26 13:03:09 -07005853 u8 *data = (u8 *) buf;
5854 int rc = 0;
5855 u32 magic, csum;
5856
5857 if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
5858 goto test_nvram_done;
5859
5860 magic = be32_to_cpu(buf[0]);
5861 if (magic != 0x669955aa) {
5862 rc = -ENODEV;
5863 goto test_nvram_done;
5864 }
5865
5866 if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
5867 goto test_nvram_done;
5868
5869 csum = ether_crc_le(0x100, data);
5870 if (csum != CRC32_RESIDUAL) {
5871 rc = -ENODEV;
5872 goto test_nvram_done;
5873 }
5874
5875 csum = ether_crc_le(0x100, data + 0x100);
5876 if (csum != CRC32_RESIDUAL) {
5877 rc = -ENODEV;
5878 }
5879
5880test_nvram_done:
5881 return rc;
5882}
5883
5884static int
5885bnx2_test_link(struct bnx2 *bp)
5886{
5887 u32 bmsr;
5888
Michael Chan9f52b562008-10-09 12:21:46 -07005889 if (!netif_running(bp->dev))
5890 return -ENODEV;
5891
Michael Chan583c28e2008-01-21 19:51:35 -08005892 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan489310a2007-10-10 16:16:31 -07005893 if (bp->link_up)
5894 return 0;
5895 return -ENODEV;
5896 }
Michael Chanc770a652005-08-25 15:38:39 -07005897 spin_lock_bh(&bp->phy_lock);
Michael Chan27a005b2007-05-03 13:23:41 -07005898 bnx2_enable_bmsr1(bp);
5899 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5900 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5901 bnx2_disable_bmsr1(bp);
Michael Chanc770a652005-08-25 15:38:39 -07005902 spin_unlock_bh(&bp->phy_lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005903
Michael Chanb6016b72005-05-26 13:03:09 -07005904 if (bmsr & BMSR_LSTATUS) {
5905 return 0;
5906 }
5907 return -ENODEV;
5908}
5909
5910static int
5911bnx2_test_intr(struct bnx2 *bp)
5912{
5913 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07005914 u16 status_idx;
5915
5916 if (!netif_running(bp->dev))
5917 return -ENODEV;
5918
5919 status_idx = REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
5920
5921 /* This register is not touched during run-time. */
Michael Chanbf5295b2006-03-23 01:11:56 -08005922 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -07005923 REG_RD(bp, BNX2_HC_COMMAND);
5924
5925 for (i = 0; i < 10; i++) {
5926 if ((REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
5927 status_idx) {
5928
5929 break;
5930 }
5931
5932 msleep_interruptible(10);
5933 }
5934 if (i < 10)
5935 return 0;
5936
5937 return -ENODEV;
5938}
5939
Michael Chan38ea3682008-02-23 19:48:57 -08005940/* Determining link for parallel detection. */
Michael Chanb2fadea2008-01-21 17:07:06 -08005941static int
5942bnx2_5706_serdes_has_link(struct bnx2 *bp)
5943{
5944 u32 mode_ctl, an_dbg, exp;
5945
Michael Chan38ea3682008-02-23 19:48:57 -08005946 if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
5947 return 0;
5948
Michael Chanb2fadea2008-01-21 17:07:06 -08005949 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
5950 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
5951
5952 if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
5953 return 0;
5954
5955 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
5956 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5957 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5958
Michael Chanf3014c02008-01-29 21:33:03 -08005959 if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
Michael Chanb2fadea2008-01-21 17:07:06 -08005960 return 0;
5961
5962 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
5963 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5964 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5965
5966 if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
5967 return 0;
5968
5969 return 1;
5970}
5971
Michael Chanb6016b72005-05-26 13:03:09 -07005972static void
Michael Chan48b01e22006-11-19 14:08:00 -08005973bnx2_5706_serdes_timer(struct bnx2 *bp)
5974{
Michael Chanb2fadea2008-01-21 17:07:06 -08005975 int check_link = 1;
5976
Michael Chan48b01e22006-11-19 14:08:00 -08005977 spin_lock(&bp->phy_lock);
Michael Chanb2fadea2008-01-21 17:07:06 -08005978 if (bp->serdes_an_pending) {
Michael Chan48b01e22006-11-19 14:08:00 -08005979 bp->serdes_an_pending--;
Michael Chanb2fadea2008-01-21 17:07:06 -08005980 check_link = 0;
5981 } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005982 u32 bmcr;
5983
Benjamin Liac392ab2008-09-18 16:40:49 -07005984 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08005985
Michael Chanca58c3a2007-05-03 13:22:52 -07005986 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005987
5988 if (bmcr & BMCR_ANENABLE) {
Michael Chanb2fadea2008-01-21 17:07:06 -08005989 if (bnx2_5706_serdes_has_link(bp)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005990 bmcr &= ~BMCR_ANENABLE;
5991 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
Michael Chanca58c3a2007-05-03 13:22:52 -07005992 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan583c28e2008-01-21 19:51:35 -08005993 bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08005994 }
5995 }
5996 }
5997 else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
Michael Chan583c28e2008-01-21 19:51:35 -08005998 (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005999 u32 phy2;
6000
6001 bnx2_write_phy(bp, 0x17, 0x0f01);
6002 bnx2_read_phy(bp, 0x15, &phy2);
6003 if (phy2 & 0x20) {
6004 u32 bmcr;
6005
Michael Chanca58c3a2007-05-03 13:22:52 -07006006 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006007 bmcr |= BMCR_ANENABLE;
Michael Chanca58c3a2007-05-03 13:22:52 -07006008 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006009
Michael Chan583c28e2008-01-21 19:51:35 -08006010 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08006011 }
6012 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07006013 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08006014
Michael Chana2724e22008-02-23 19:47:44 -08006015 if (check_link) {
Michael Chanb2fadea2008-01-21 17:07:06 -08006016 u32 val;
6017
6018 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
6019 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
6020 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
6021
Michael Chana2724e22008-02-23 19:47:44 -08006022 if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
6023 if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
6024 bnx2_5706s_force_link_dn(bp, 1);
6025 bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
6026 } else
6027 bnx2_set_link(bp);
6028 } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
6029 bnx2_set_link(bp);
Michael Chanb2fadea2008-01-21 17:07:06 -08006030 }
Michael Chan48b01e22006-11-19 14:08:00 -08006031 spin_unlock(&bp->phy_lock);
6032}
6033
6034static void
Michael Chanf8dd0642006-11-19 14:08:29 -08006035bnx2_5708_serdes_timer(struct bnx2 *bp)
6036{
Michael Chan583c28e2008-01-21 19:51:35 -08006037 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a65712007-07-07 22:49:43 -07006038 return;
6039
Michael Chan583c28e2008-01-21 19:51:35 -08006040 if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
Michael Chanf8dd0642006-11-19 14:08:29 -08006041 bp->serdes_an_pending = 0;
6042 return;
6043 }
6044
6045 spin_lock(&bp->phy_lock);
6046 if (bp->serdes_an_pending)
6047 bp->serdes_an_pending--;
6048 else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
6049 u32 bmcr;
6050
Michael Chanca58c3a2007-05-03 13:22:52 -07006051 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanf8dd0642006-11-19 14:08:29 -08006052 if (bmcr & BMCR_ANENABLE) {
Michael Chan605a9e22007-05-03 13:23:13 -07006053 bnx2_enable_forced_2g5(bp);
Michael Chan40105c02008-11-12 16:02:45 -08006054 bp->current_interval = BNX2_SERDES_FORCED_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08006055 } else {
Michael Chan605a9e22007-05-03 13:23:13 -07006056 bnx2_disable_forced_2g5(bp);
Michael Chanf8dd0642006-11-19 14:08:29 -08006057 bp->serdes_an_pending = 2;
Benjamin Liac392ab2008-09-18 16:40:49 -07006058 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08006059 }
6060
6061 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07006062 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08006063
6064 spin_unlock(&bp->phy_lock);
6065}
6066
6067static void
Michael Chanb6016b72005-05-26 13:03:09 -07006068bnx2_timer(unsigned long data)
6069{
6070 struct bnx2 *bp = (struct bnx2 *) data;
Michael Chanb6016b72005-05-26 13:03:09 -07006071
Michael Chancd339a02005-08-25 15:35:24 -07006072 if (!netif_running(bp->dev))
6073 return;
6074
Michael Chanb6016b72005-05-26 13:03:09 -07006075 if (atomic_read(&bp->intr_sem) != 0)
6076 goto bnx2_restart_timer;
6077
Michael Chanefba0182008-12-03 00:36:15 -08006078 if ((bp->flags & (BNX2_FLAG_USING_MSI | BNX2_FLAG_ONE_SHOT_MSI)) ==
6079 BNX2_FLAG_USING_MSI)
6080 bnx2_chk_missed_msi(bp);
6081
Michael Chandf149d72007-07-07 22:51:36 -07006082 bnx2_send_heart_beat(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006083
Michael Chan2726d6e2008-01-29 21:35:05 -08006084 bp->stats_blk->stat_FwRxDrop =
6085 bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
Michael Chancea94db2006-06-12 22:16:13 -07006086
Michael Chan02537b062007-06-04 21:24:07 -07006087 /* workaround occasional corrupted counters */
Michael Chan61d9e3f2009-08-21 16:20:46 +00006088 if ((bp->flags & BNX2_FLAG_BROKEN_STATS) && bp->stats_ticks)
Michael Chan02537b062007-06-04 21:24:07 -07006089 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
6090 BNX2_HC_COMMAND_STATS_NOW);
6091
Michael Chan583c28e2008-01-21 19:51:35 -08006092 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanf8dd0642006-11-19 14:08:29 -08006093 if (CHIP_NUM(bp) == CHIP_NUM_5706)
6094 bnx2_5706_serdes_timer(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07006095 else
Michael Chanf8dd0642006-11-19 14:08:29 -08006096 bnx2_5708_serdes_timer(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006097 }
6098
6099bnx2_restart_timer:
Michael Chancd339a02005-08-25 15:35:24 -07006100 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006101}
6102
Michael Chan8e6a72c2007-05-03 13:24:48 -07006103static int
6104bnx2_request_irq(struct bnx2 *bp)
6105{
Michael Chan6d866ff2007-12-20 19:56:09 -08006106 unsigned long flags;
Michael Chanb4b36042007-12-20 19:59:30 -08006107 struct bnx2_irq *irq;
6108 int rc = 0, i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006109
David S. Millerf86e82f2008-01-21 17:15:40 -08006110 if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
Michael Chan6d866ff2007-12-20 19:56:09 -08006111 flags = 0;
6112 else
6113 flags = IRQF_SHARED;
Michael Chanb4b36042007-12-20 19:59:30 -08006114
6115 for (i = 0; i < bp->irq_nvecs; i++) {
6116 irq = &bp->irq_tbl[i];
Michael Chanc76c0472007-12-20 20:01:19 -08006117 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
Michael Chanf0ea2e62008-06-19 16:41:57 -07006118 &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08006119 if (rc)
6120 break;
6121 irq->requested = 1;
6122 }
Michael Chan8e6a72c2007-05-03 13:24:48 -07006123 return rc;
6124}
6125
6126static void
6127bnx2_free_irq(struct bnx2 *bp)
6128{
Michael Chanb4b36042007-12-20 19:59:30 -08006129 struct bnx2_irq *irq;
6130 int i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006131
Michael Chanb4b36042007-12-20 19:59:30 -08006132 for (i = 0; i < bp->irq_nvecs; i++) {
6133 irq = &bp->irq_tbl[i];
6134 if (irq->requested)
Michael Chanf0ea2e62008-06-19 16:41:57 -07006135 free_irq(irq->vector, &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08006136 irq->requested = 0;
Michael Chan6d866ff2007-12-20 19:56:09 -08006137 }
David S. Millerf86e82f2008-01-21 17:15:40 -08006138 if (bp->flags & BNX2_FLAG_USING_MSI)
Michael Chanb4b36042007-12-20 19:59:30 -08006139 pci_disable_msi(bp->pdev);
David S. Millerf86e82f2008-01-21 17:15:40 -08006140 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08006141 pci_disable_msix(bp->pdev);
6142
David S. Millerf86e82f2008-01-21 17:15:40 -08006143 bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
Michael Chanb4b36042007-12-20 19:59:30 -08006144}
6145
6146static void
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006147bnx2_enable_msix(struct bnx2 *bp, int msix_vecs)
Michael Chanb4b36042007-12-20 19:59:30 -08006148{
Michael Chan57851d82007-12-20 20:01:44 -08006149 int i, rc;
6150 struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
Michael Chan4e1d0de2008-12-16 20:27:45 -08006151 struct net_device *dev = bp->dev;
6152 const int len = sizeof(bp->irq_tbl[0].name);
Michael Chan57851d82007-12-20 20:01:44 -08006153
Michael Chanb4b36042007-12-20 19:59:30 -08006154 bnx2_setup_msix_tbl(bp);
6155 REG_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
6156 REG_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
6157 REG_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
Michael Chan57851d82007-12-20 20:01:44 -08006158
Benjamin Lie2eb8e32010-01-08 00:51:21 -08006159 /* Need to flush the previous three writes to ensure MSI-X
6160 * is setup properly */
6161 REG_RD(bp, BNX2_PCI_MSIX_CONTROL);
6162
Michael Chan57851d82007-12-20 20:01:44 -08006163 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
6164 msix_ent[i].entry = i;
6165 msix_ent[i].vector = 0;
6166 }
6167
6168 rc = pci_enable_msix(bp->pdev, msix_ent, BNX2_MAX_MSIX_VEC);
6169 if (rc != 0)
6170 return;
6171
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006172 bp->irq_nvecs = msix_vecs;
David S. Millerf86e82f2008-01-21 17:15:40 -08006173 bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan69010312009-03-18 18:11:51 -07006174 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
Michael Chan57851d82007-12-20 20:01:44 -08006175 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chan69010312009-03-18 18:11:51 -07006176 snprintf(bp->irq_tbl[i].name, len, "%s-%d", dev->name, i);
6177 bp->irq_tbl[i].handler = bnx2_msi_1shot;
6178 }
Michael Chan6d866ff2007-12-20 19:56:09 -08006179}
6180
6181static void
6182bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
6183{
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006184 int cpus = num_online_cpus();
Benjamin Li706bf242008-07-18 17:55:11 -07006185 int msix_vecs = min(cpus + 1, RX_MAX_RINGS);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006186
Michael Chan6d866ff2007-12-20 19:56:09 -08006187 bp->irq_tbl[0].handler = bnx2_interrupt;
6188 strcpy(bp->irq_tbl[0].name, bp->dev->name);
Michael Chanb4b36042007-12-20 19:59:30 -08006189 bp->irq_nvecs = 1;
6190 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08006191
Michael Chan3d5f3a72010-07-03 20:42:15 +00006192 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi)
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006193 bnx2_enable_msix(bp, msix_vecs);
Michael Chanb4b36042007-12-20 19:59:30 -08006194
David S. Millerf86e82f2008-01-21 17:15:40 -08006195 if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
6196 !(bp->flags & BNX2_FLAG_USING_MSIX)) {
Michael Chan6d866ff2007-12-20 19:56:09 -08006197 if (pci_enable_msi(bp->pdev) == 0) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006198 bp->flags |= BNX2_FLAG_USING_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08006199 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006200 bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08006201 bp->irq_tbl[0].handler = bnx2_msi_1shot;
6202 } else
6203 bp->irq_tbl[0].handler = bnx2_msi;
Michael Chanb4b36042007-12-20 19:59:30 -08006204
6205 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08006206 }
6207 }
Benjamin Li706bf242008-07-18 17:55:11 -07006208
6209 bp->num_tx_rings = rounddown_pow_of_two(bp->irq_nvecs);
6210 bp->dev->real_num_tx_queues = bp->num_tx_rings;
6211
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006212 bp->num_rx_rings = bp->irq_nvecs;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006213}
6214
Michael Chanb6016b72005-05-26 13:03:09 -07006215/* Called with rtnl_lock */
6216static int
6217bnx2_open(struct net_device *dev)
6218{
Michael Chan972ec0d2006-01-23 16:12:43 -08006219 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006220 int rc;
6221
Michael Chan1b2f9222007-05-03 13:20:19 -07006222 netif_carrier_off(dev);
6223
Pavel Machek829ca9a2005-09-03 15:56:56 -07006224 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07006225 bnx2_disable_int(bp);
6226
Michael Chan6d866ff2007-12-20 19:56:09 -08006227 bnx2_setup_int_mode(bp, disable_msi);
Benjamin Li4327ba42010-03-23 13:13:11 +00006228 bnx2_init_napi(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08006229 bnx2_napi_enable(bp);
Michael Chan35e90102008-06-19 16:37:42 -07006230 rc = bnx2_alloc_mem(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006231 if (rc)
6232 goto open_err;
Michael Chan35e90102008-06-19 16:37:42 -07006233
Michael Chan8e6a72c2007-05-03 13:24:48 -07006234 rc = bnx2_request_irq(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006235 if (rc)
6236 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07006237
Michael Chan9a120bc2008-05-16 22:17:45 -07006238 rc = bnx2_init_nic(bp, 1);
Michael Chan2739a8b2008-06-19 16:44:10 -07006239 if (rc)
6240 goto open_err;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006241
Michael Chancd339a02005-08-25 15:35:24 -07006242 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006243
6244 atomic_set(&bp->intr_sem, 0);
6245
Michael Chan354fcd72010-01-17 07:30:44 +00006246 memset(bp->temp_stats_blk, 0, sizeof(struct statistics_block));
6247
Michael Chanb6016b72005-05-26 13:03:09 -07006248 bnx2_enable_int(bp);
6249
David S. Millerf86e82f2008-01-21 17:15:40 -08006250 if (bp->flags & BNX2_FLAG_USING_MSI) {
Michael Chanb6016b72005-05-26 13:03:09 -07006251 /* Test MSI to make sure it is working
6252 * If MSI test fails, go back to INTx mode
6253 */
6254 if (bnx2_test_intr(bp) != 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00006255 netdev_warn(bp->dev, "No interrupt was generated using MSI, switching to INTx mode. Please report this failure to the PCI maintainer and include system chipset information.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006256
6257 bnx2_disable_int(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006258 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006259
Michael Chan6d866ff2007-12-20 19:56:09 -08006260 bnx2_setup_int_mode(bp, 1);
6261
Michael Chan9a120bc2008-05-16 22:17:45 -07006262 rc = bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07006263
Michael Chan8e6a72c2007-05-03 13:24:48 -07006264 if (!rc)
6265 rc = bnx2_request_irq(bp);
6266
Michael Chanb6016b72005-05-26 13:03:09 -07006267 if (rc) {
Michael Chanb6016b72005-05-26 13:03:09 -07006268 del_timer_sync(&bp->timer);
Michael Chan2739a8b2008-06-19 16:44:10 -07006269 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07006270 }
6271 bnx2_enable_int(bp);
6272 }
6273 }
David S. Millerf86e82f2008-01-21 17:15:40 -08006274 if (bp->flags & BNX2_FLAG_USING_MSI)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006275 netdev_info(dev, "using MSI\n");
David S. Millerf86e82f2008-01-21 17:15:40 -08006276 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006277 netdev_info(dev, "using MSIX\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006278
Benjamin Li706bf242008-07-18 17:55:11 -07006279 netif_tx_start_all_queues(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006280
6281 return 0;
Michael Chan2739a8b2008-06-19 16:44:10 -07006282
6283open_err:
6284 bnx2_napi_disable(bp);
6285 bnx2_free_skbs(bp);
6286 bnx2_free_irq(bp);
6287 bnx2_free_mem(bp);
Michael Chanf048fa92010-06-01 15:05:36 +00006288 bnx2_del_napi(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006289 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07006290}
6291
6292static void
David Howellsc4028952006-11-22 14:57:56 +00006293bnx2_reset_task(struct work_struct *work)
Michael Chanb6016b72005-05-26 13:03:09 -07006294{
David Howellsc4028952006-11-22 14:57:56 +00006295 struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07006296
Michael Chan51bf6bb2009-12-03 09:46:31 +00006297 rtnl_lock();
6298 if (!netif_running(bp->dev)) {
6299 rtnl_unlock();
Michael Chanafdc08b2005-08-25 15:34:29 -07006300 return;
Michael Chan51bf6bb2009-12-03 09:46:31 +00006301 }
Michael Chanafdc08b2005-08-25 15:34:29 -07006302
Michael Chan212f9932010-04-27 11:28:10 +00006303 bnx2_netif_stop(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07006304
Michael Chan9a120bc2008-05-16 22:17:45 -07006305 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07006306
6307 atomic_set(&bp->intr_sem, 1);
Michael Chan212f9932010-04-27 11:28:10 +00006308 bnx2_netif_start(bp, true);
Michael Chan51bf6bb2009-12-03 09:46:31 +00006309 rtnl_unlock();
Michael Chanb6016b72005-05-26 13:03:09 -07006310}
6311
6312static void
Michael Chan20175c52009-12-03 09:46:32 +00006313bnx2_dump_state(struct bnx2 *bp)
6314{
6315 struct net_device *dev = bp->dev;
Eddie Waib98eba52010-05-17 17:32:56 -07006316 u32 mcp_p0, mcp_p1;
Michael Chan20175c52009-12-03 09:46:32 +00006317
Joe Perches3a9c6a42010-02-17 15:01:51 +00006318 netdev_err(dev, "DEBUG: intr_sem[%x]\n", atomic_read(&bp->intr_sem));
Eddie Waib98eba52010-05-17 17:32:56 -07006319 netdev_err(dev, "DEBUG: EMAC_TX_STATUS[%08x] EMAC_RX_STATUS[%08x]\n",
Joe Perches3a9c6a42010-02-17 15:01:51 +00006320 REG_RD(bp, BNX2_EMAC_TX_STATUS),
Eddie Waib98eba52010-05-17 17:32:56 -07006321 REG_RD(bp, BNX2_EMAC_RX_STATUS));
6322 netdev_err(dev, "DEBUG: RPM_MGMT_PKT_CTRL[%08x]\n",
Joe Perches3a9c6a42010-02-17 15:01:51 +00006323 REG_RD(bp, BNX2_RPM_MGMT_PKT_CTRL));
Eddie Waib98eba52010-05-17 17:32:56 -07006324 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
6325 mcp_p0 = BNX2_MCP_STATE_P0;
6326 mcp_p1 = BNX2_MCP_STATE_P1;
6327 } else {
6328 mcp_p0 = BNX2_MCP_STATE_P0_5708;
6329 mcp_p1 = BNX2_MCP_STATE_P1_5708;
6330 }
Joe Perches3a9c6a42010-02-17 15:01:51 +00006331 netdev_err(dev, "DEBUG: MCP_STATE_P0[%08x] MCP_STATE_P1[%08x]\n",
Eddie Waib98eba52010-05-17 17:32:56 -07006332 bnx2_reg_rd_ind(bp, mcp_p0), bnx2_reg_rd_ind(bp, mcp_p1));
Joe Perches3a9c6a42010-02-17 15:01:51 +00006333 netdev_err(dev, "DEBUG: HC_STATS_INTERRUPT_STATUS[%08x]\n",
6334 REG_RD(bp, BNX2_HC_STATS_INTERRUPT_STATUS));
Michael Chan20175c52009-12-03 09:46:32 +00006335 if (bp->flags & BNX2_FLAG_USING_MSIX)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006336 netdev_err(dev, "DEBUG: PBA[%08x]\n",
6337 REG_RD(bp, BNX2_PCI_GRC_WINDOW3_BASE));
Michael Chan20175c52009-12-03 09:46:32 +00006338}
6339
6340static void
Michael Chanb6016b72005-05-26 13:03:09 -07006341bnx2_tx_timeout(struct net_device *dev)
6342{
Michael Chan972ec0d2006-01-23 16:12:43 -08006343 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006344
Michael Chan20175c52009-12-03 09:46:32 +00006345 bnx2_dump_state(bp);
6346
Michael Chanb6016b72005-05-26 13:03:09 -07006347 /* This allows the netif to be shutdown gracefully before resetting */
6348 schedule_work(&bp->reset_task);
6349}
6350
6351#ifdef BCM_VLAN
6352/* Called with rtnl_lock */
6353static void
6354bnx2_vlan_rx_register(struct net_device *dev, struct vlan_group *vlgrp)
6355{
Michael Chan972ec0d2006-01-23 16:12:43 -08006356 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006357
Michael Chan37675462009-08-21 16:20:44 +00006358 if (netif_running(dev))
Michael Chan212f9932010-04-27 11:28:10 +00006359 bnx2_netif_stop(bp, false);
Michael Chanb6016b72005-05-26 13:03:09 -07006360
6361 bp->vlgrp = vlgrp;
Michael Chan37675462009-08-21 16:20:44 +00006362
6363 if (!netif_running(dev))
6364 return;
6365
Michael Chanb6016b72005-05-26 13:03:09 -07006366 bnx2_set_rx_mode(dev);
Michael Chan7c62e832008-07-14 22:39:03 -07006367 if (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN)
6368 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_KEEP_VLAN_UPDATE, 0, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07006369
Michael Chan212f9932010-04-27 11:28:10 +00006370 bnx2_netif_start(bp, false);
Michael Chanb6016b72005-05-26 13:03:09 -07006371}
Michael Chanb6016b72005-05-26 13:03:09 -07006372#endif
6373
Herbert Xu932ff272006-06-09 12:20:56 -07006374/* Called with netif_tx_lock.
Michael Chan2f8af122006-08-15 01:39:10 -07006375 * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
6376 * netif_wake_queue().
Michael Chanb6016b72005-05-26 13:03:09 -07006377 */
Stephen Hemminger613573252009-08-31 19:50:58 +00006378static netdev_tx_t
Michael Chanb6016b72005-05-26 13:03:09 -07006379bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
6380{
Michael Chan972ec0d2006-01-23 16:12:43 -08006381 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006382 dma_addr_t mapping;
6383 struct tx_bd *txbd;
Benjamin Li3d16af82008-10-09 12:26:41 -07006384 struct sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07006385 u32 len, vlan_tag_flags, last_frag, mss;
6386 u16 prod, ring_prod;
6387 int i;
Benjamin Li706bf242008-07-18 17:55:11 -07006388 struct bnx2_napi *bnapi;
6389 struct bnx2_tx_ring_info *txr;
6390 struct netdev_queue *txq;
6391
6392 /* Determine which tx ring we will be placed on */
6393 i = skb_get_queue_mapping(skb);
6394 bnapi = &bp->bnx2_napi[i];
6395 txr = &bnapi->tx_ring;
6396 txq = netdev_get_tx_queue(dev, i);
Michael Chanb6016b72005-05-26 13:03:09 -07006397
Michael Chan35e90102008-06-19 16:37:42 -07006398 if (unlikely(bnx2_tx_avail(bp, txr) <
Michael Chana550c992007-12-20 19:56:59 -08006399 (skb_shinfo(skb)->nr_frags + 1))) {
Benjamin Li706bf242008-07-18 17:55:11 -07006400 netif_tx_stop_queue(txq);
Joe Perches3a9c6a42010-02-17 15:01:51 +00006401 netdev_err(dev, "BUG! Tx ring full when queue awake!\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006402
6403 return NETDEV_TX_BUSY;
6404 }
6405 len = skb_headlen(skb);
Michael Chan35e90102008-06-19 16:37:42 -07006406 prod = txr->tx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07006407 ring_prod = TX_RING_IDX(prod);
6408
6409 vlan_tag_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07006410 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006411 vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
6412 }
6413
Michael Chan729b85c2008-08-14 15:29:39 -07006414#ifdef BCM_VLAN
Al Viro79ea13c2008-01-24 02:06:46 -08006415 if (bp->vlgrp && vlan_tx_tag_present(skb)) {
Michael Chanb6016b72005-05-26 13:03:09 -07006416 vlan_tag_flags |=
6417 (TX_BD_FLAGS_VLAN_TAG | (vlan_tx_tag_get(skb) << 16));
6418 }
Michael Chan729b85c2008-08-14 15:29:39 -07006419#endif
Michael Chanfde82052007-05-03 17:23:35 -07006420 if ((mss = skb_shinfo(skb)->gso_size)) {
Michael Chana1efb4b2008-10-09 12:24:39 -07006421 u32 tcp_opt_len;
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006422 struct iphdr *iph;
Michael Chanb6016b72005-05-26 13:03:09 -07006423
Michael Chanb6016b72005-05-26 13:03:09 -07006424 vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
6425
Michael Chan4666f872007-05-03 13:22:28 -07006426 tcp_opt_len = tcp_optlen(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07006427
Michael Chan4666f872007-05-03 13:22:28 -07006428 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
6429 u32 tcp_off = skb_transport_offset(skb) -
6430 sizeof(struct ipv6hdr) - ETH_HLEN;
Michael Chanb6016b72005-05-26 13:03:09 -07006431
Michael Chan4666f872007-05-03 13:22:28 -07006432 vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
6433 TX_BD_FLAGS_SW_FLAGS;
6434 if (likely(tcp_off == 0))
6435 vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
6436 else {
6437 tcp_off >>= 3;
6438 vlan_tag_flags |= ((tcp_off & 0x3) <<
6439 TX_BD_FLAGS_TCP6_OFF0_SHL) |
6440 ((tcp_off & 0x10) <<
6441 TX_BD_FLAGS_TCP6_OFF4_SHL);
6442 mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
6443 }
6444 } else {
Michael Chan4666f872007-05-03 13:22:28 -07006445 iph = ip_hdr(skb);
Michael Chan4666f872007-05-03 13:22:28 -07006446 if (tcp_opt_len || (iph->ihl > 5)) {
6447 vlan_tag_flags |= ((iph->ihl - 5) +
6448 (tcp_opt_len >> 2)) << 8;
6449 }
Michael Chanb6016b72005-05-26 13:03:09 -07006450 }
Michael Chan4666f872007-05-03 13:22:28 -07006451 } else
Michael Chanb6016b72005-05-26 13:03:09 -07006452 mss = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006453
Alexander Duycke95524a2009-12-02 16:47:57 +00006454 mapping = pci_map_single(bp->pdev, skb->data, len, PCI_DMA_TODEVICE);
6455 if (pci_dma_mapping_error(bp->pdev, mapping)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07006456 dev_kfree_skb(skb);
6457 return NETDEV_TX_OK;
6458 }
6459
Michael Chan35e90102008-06-19 16:37:42 -07006460 tx_buf = &txr->tx_buf_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006461 tx_buf->skb = skb;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00006462 dma_unmap_addr_set(tx_buf, mapping, mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07006463
Michael Chan35e90102008-06-19 16:37:42 -07006464 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006465
6466 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6467 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6468 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6469 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
6470
6471 last_frag = skb_shinfo(skb)->nr_frags;
Eric Dumazetd62fda02009-05-12 20:48:02 +00006472 tx_buf->nr_frags = last_frag;
6473 tx_buf->is_gso = skb_is_gso(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07006474
6475 for (i = 0; i < last_frag; i++) {
6476 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6477
6478 prod = NEXT_TX_BD(prod);
6479 ring_prod = TX_RING_IDX(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006480 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006481
6482 len = frag->size;
Alexander Duycke95524a2009-12-02 16:47:57 +00006483 mapping = pci_map_page(bp->pdev, frag->page, frag->page_offset,
6484 len, PCI_DMA_TODEVICE);
6485 if (pci_dma_mapping_error(bp->pdev, mapping))
6486 goto dma_error;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00006487 dma_unmap_addr_set(&txr->tx_buf_ring[ring_prod], mapping,
Alexander Duycke95524a2009-12-02 16:47:57 +00006488 mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07006489
6490 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6491 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6492 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6493 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
6494
6495 }
6496 txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
6497
6498 prod = NEXT_TX_BD(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006499 txr->tx_prod_bseq += skb->len;
Michael Chanb6016b72005-05-26 13:03:09 -07006500
Michael Chan35e90102008-06-19 16:37:42 -07006501 REG_WR16(bp, txr->tx_bidx_addr, prod);
6502 REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07006503
6504 mmiowb();
6505
Michael Chan35e90102008-06-19 16:37:42 -07006506 txr->tx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07006507
Michael Chan35e90102008-06-19 16:37:42 -07006508 if (unlikely(bnx2_tx_avail(bp, txr) <= MAX_SKB_FRAGS)) {
Benjamin Li706bf242008-07-18 17:55:11 -07006509 netif_tx_stop_queue(txq);
Michael Chan35e90102008-06-19 16:37:42 -07006510 if (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)
Benjamin Li706bf242008-07-18 17:55:11 -07006511 netif_tx_wake_queue(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07006512 }
6513
6514 return NETDEV_TX_OK;
Alexander Duycke95524a2009-12-02 16:47:57 +00006515dma_error:
6516 /* save value of frag that failed */
6517 last_frag = i;
6518
6519 /* start back at beginning and unmap skb */
6520 prod = txr->tx_prod;
6521 ring_prod = TX_RING_IDX(prod);
6522 tx_buf = &txr->tx_buf_ring[ring_prod];
6523 tx_buf->skb = NULL;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00006524 pci_unmap_single(bp->pdev, dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00006525 skb_headlen(skb), PCI_DMA_TODEVICE);
6526
6527 /* unmap remaining mapped pages */
6528 for (i = 0; i < last_frag; i++) {
6529 prod = NEXT_TX_BD(prod);
6530 ring_prod = TX_RING_IDX(prod);
6531 tx_buf = &txr->tx_buf_ring[ring_prod];
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00006532 pci_unmap_page(bp->pdev, dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00006533 skb_shinfo(skb)->frags[i].size,
6534 PCI_DMA_TODEVICE);
6535 }
6536
6537 dev_kfree_skb(skb);
6538 return NETDEV_TX_OK;
Michael Chanb6016b72005-05-26 13:03:09 -07006539}
6540
6541/* Called with rtnl_lock */
6542static int
6543bnx2_close(struct net_device *dev)
6544{
Michael Chan972ec0d2006-01-23 16:12:43 -08006545 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006546
David S. Miller4bb073c2008-06-12 02:22:02 -07006547 cancel_work_sync(&bp->reset_task);
Michael Chanafdc08b2005-08-25 15:34:29 -07006548
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006549 bnx2_disable_int_sync(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08006550 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006551 del_timer_sync(&bp->timer);
Michael Chan74bf4ba2008-10-09 12:21:08 -07006552 bnx2_shutdown_chip(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006553 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006554 bnx2_free_skbs(bp);
6555 bnx2_free_mem(bp);
Michael Chanf048fa92010-06-01 15:05:36 +00006556 bnx2_del_napi(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006557 bp->link_up = 0;
6558 netif_carrier_off(bp->dev);
Pavel Machek829ca9a2005-09-03 15:56:56 -07006559 bnx2_set_power_state(bp, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07006560 return 0;
6561}
6562
Michael Chan354fcd72010-01-17 07:30:44 +00006563static void
6564bnx2_save_stats(struct bnx2 *bp)
6565{
6566 u32 *hw_stats = (u32 *) bp->stats_blk;
6567 u32 *temp_stats = (u32 *) bp->temp_stats_blk;
6568 int i;
6569
6570 /* The 1st 10 counters are 64-bit counters */
6571 for (i = 0; i < 20; i += 2) {
6572 u32 hi;
6573 u64 lo;
6574
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006575 hi = temp_stats[i] + hw_stats[i];
6576 lo = (u64) temp_stats[i + 1] + (u64) hw_stats[i + 1];
Michael Chan354fcd72010-01-17 07:30:44 +00006577 if (lo > 0xffffffff)
6578 hi++;
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006579 temp_stats[i] = hi;
6580 temp_stats[i + 1] = lo & 0xffffffff;
Michael Chan354fcd72010-01-17 07:30:44 +00006581 }
6582
6583 for ( ; i < sizeof(struct statistics_block) / 4; i++)
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006584 temp_stats[i] += hw_stats[i];
Michael Chan354fcd72010-01-17 07:30:44 +00006585}
6586
Michael Chana4743052010-01-17 07:30:43 +00006587#define GET_64BIT_NET_STATS64(ctr) \
Michael Chanb6016b72005-05-26 13:03:09 -07006588 (unsigned long) ((unsigned long) (ctr##_hi) << 32) + \
6589 (unsigned long) (ctr##_lo)
6590
Michael Chana4743052010-01-17 07:30:43 +00006591#define GET_64BIT_NET_STATS32(ctr) \
Michael Chanb6016b72005-05-26 13:03:09 -07006592 (ctr##_lo)
6593
6594#if (BITS_PER_LONG == 64)
Michael Chana4743052010-01-17 07:30:43 +00006595#define GET_64BIT_NET_STATS(ctr) \
Michael Chan354fcd72010-01-17 07:30:44 +00006596 GET_64BIT_NET_STATS64(bp->stats_blk->ctr) + \
6597 GET_64BIT_NET_STATS64(bp->temp_stats_blk->ctr)
Michael Chanb6016b72005-05-26 13:03:09 -07006598#else
Michael Chana4743052010-01-17 07:30:43 +00006599#define GET_64BIT_NET_STATS(ctr) \
Michael Chan354fcd72010-01-17 07:30:44 +00006600 GET_64BIT_NET_STATS32(bp->stats_blk->ctr) + \
6601 GET_64BIT_NET_STATS32(bp->temp_stats_blk->ctr)
Michael Chanb6016b72005-05-26 13:03:09 -07006602#endif
6603
Michael Chana4743052010-01-17 07:30:43 +00006604#define GET_32BIT_NET_STATS(ctr) \
Michael Chan354fcd72010-01-17 07:30:44 +00006605 (unsigned long) (bp->stats_blk->ctr + \
6606 bp->temp_stats_blk->ctr)
Michael Chana4743052010-01-17 07:30:43 +00006607
Michael Chanb6016b72005-05-26 13:03:09 -07006608static struct net_device_stats *
6609bnx2_get_stats(struct net_device *dev)
6610{
Michael Chan972ec0d2006-01-23 16:12:43 -08006611 struct bnx2 *bp = netdev_priv(dev);
Ilpo Järvinend8e80342008-11-28 15:52:43 -08006612 struct net_device_stats *net_stats = &dev->stats;
Michael Chanb6016b72005-05-26 13:03:09 -07006613
6614 if (bp->stats_blk == NULL) {
6615 return net_stats;
6616 }
6617 net_stats->rx_packets =
Michael Chana4743052010-01-17 07:30:43 +00006618 GET_64BIT_NET_STATS(stat_IfHCInUcastPkts) +
6619 GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts) +
6620 GET_64BIT_NET_STATS(stat_IfHCInBroadcastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006621
6622 net_stats->tx_packets =
Michael Chana4743052010-01-17 07:30:43 +00006623 GET_64BIT_NET_STATS(stat_IfHCOutUcastPkts) +
6624 GET_64BIT_NET_STATS(stat_IfHCOutMulticastPkts) +
6625 GET_64BIT_NET_STATS(stat_IfHCOutBroadcastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006626
6627 net_stats->rx_bytes =
Michael Chana4743052010-01-17 07:30:43 +00006628 GET_64BIT_NET_STATS(stat_IfHCInOctets);
Michael Chanb6016b72005-05-26 13:03:09 -07006629
6630 net_stats->tx_bytes =
Michael Chana4743052010-01-17 07:30:43 +00006631 GET_64BIT_NET_STATS(stat_IfHCOutOctets);
Michael Chanb6016b72005-05-26 13:03:09 -07006632
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006633 net_stats->multicast =
Michael Chana4743052010-01-17 07:30:43 +00006634 GET_64BIT_NET_STATS(stat_IfHCOutMulticastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006635
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006636 net_stats->collisions =
Michael Chana4743052010-01-17 07:30:43 +00006637 GET_32BIT_NET_STATS(stat_EtherStatsCollisions);
Michael Chanb6016b72005-05-26 13:03:09 -07006638
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006639 net_stats->rx_length_errors =
Michael Chana4743052010-01-17 07:30:43 +00006640 GET_32BIT_NET_STATS(stat_EtherStatsUndersizePkts) +
6641 GET_32BIT_NET_STATS(stat_EtherStatsOverrsizePkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006642
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006643 net_stats->rx_over_errors =
Michael Chana4743052010-01-17 07:30:43 +00006644 GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
6645 GET_32BIT_NET_STATS(stat_IfInMBUFDiscards);
Michael Chanb6016b72005-05-26 13:03:09 -07006646
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006647 net_stats->rx_frame_errors =
Michael Chana4743052010-01-17 07:30:43 +00006648 GET_32BIT_NET_STATS(stat_Dot3StatsAlignmentErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006649
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006650 net_stats->rx_crc_errors =
Michael Chana4743052010-01-17 07:30:43 +00006651 GET_32BIT_NET_STATS(stat_Dot3StatsFCSErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006652
6653 net_stats->rx_errors = net_stats->rx_length_errors +
6654 net_stats->rx_over_errors + net_stats->rx_frame_errors +
6655 net_stats->rx_crc_errors;
6656
6657 net_stats->tx_aborted_errors =
Michael Chana4743052010-01-17 07:30:43 +00006658 GET_32BIT_NET_STATS(stat_Dot3StatsExcessiveCollisions) +
6659 GET_32BIT_NET_STATS(stat_Dot3StatsLateCollisions);
Michael Chanb6016b72005-05-26 13:03:09 -07006660
Michael Chan5b0c76a2005-11-04 08:45:49 -08006661 if ((CHIP_NUM(bp) == CHIP_NUM_5706) ||
6662 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07006663 net_stats->tx_carrier_errors = 0;
6664 else {
6665 net_stats->tx_carrier_errors =
Michael Chana4743052010-01-17 07:30:43 +00006666 GET_32BIT_NET_STATS(stat_Dot3StatsCarrierSenseErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006667 }
6668
6669 net_stats->tx_errors =
Michael Chana4743052010-01-17 07:30:43 +00006670 GET_32BIT_NET_STATS(stat_emac_tx_stat_dot3statsinternalmactransmiterrors) +
Michael Chanb6016b72005-05-26 13:03:09 -07006671 net_stats->tx_aborted_errors +
6672 net_stats->tx_carrier_errors;
6673
Michael Chancea94db2006-06-12 22:16:13 -07006674 net_stats->rx_missed_errors =
Michael Chana4743052010-01-17 07:30:43 +00006675 GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
6676 GET_32BIT_NET_STATS(stat_IfInMBUFDiscards) +
6677 GET_32BIT_NET_STATS(stat_FwRxDrop);
Michael Chancea94db2006-06-12 22:16:13 -07006678
Michael Chanb6016b72005-05-26 13:03:09 -07006679 return net_stats;
6680}
6681
6682/* All ethtool functions called with rtnl_lock */
6683
6684static int
6685bnx2_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6686{
Michael Chan972ec0d2006-01-23 16:12:43 -08006687 struct bnx2 *bp = netdev_priv(dev);
Michael Chan7b6b8342007-07-07 22:50:15 -07006688 int support_serdes = 0, support_copper = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006689
6690 cmd->supported = SUPPORTED_Autoneg;
Michael Chan583c28e2008-01-21 19:51:35 -08006691 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006692 support_serdes = 1;
6693 support_copper = 1;
6694 } else if (bp->phy_port == PORT_FIBRE)
6695 support_serdes = 1;
6696 else
6697 support_copper = 1;
6698
6699 if (support_serdes) {
Michael Chanb6016b72005-05-26 13:03:09 -07006700 cmd->supported |= SUPPORTED_1000baseT_Full |
6701 SUPPORTED_FIBRE;
Michael Chan583c28e2008-01-21 19:51:35 -08006702 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan605a9e22007-05-03 13:23:13 -07006703 cmd->supported |= SUPPORTED_2500baseX_Full;
Michael Chanb6016b72005-05-26 13:03:09 -07006704
Michael Chanb6016b72005-05-26 13:03:09 -07006705 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006706 if (support_copper) {
Michael Chanb6016b72005-05-26 13:03:09 -07006707 cmd->supported |= SUPPORTED_10baseT_Half |
6708 SUPPORTED_10baseT_Full |
6709 SUPPORTED_100baseT_Half |
6710 SUPPORTED_100baseT_Full |
6711 SUPPORTED_1000baseT_Full |
6712 SUPPORTED_TP;
6713
Michael Chanb6016b72005-05-26 13:03:09 -07006714 }
6715
Michael Chan7b6b8342007-07-07 22:50:15 -07006716 spin_lock_bh(&bp->phy_lock);
6717 cmd->port = bp->phy_port;
Michael Chanb6016b72005-05-26 13:03:09 -07006718 cmd->advertising = bp->advertising;
6719
6720 if (bp->autoneg & AUTONEG_SPEED) {
6721 cmd->autoneg = AUTONEG_ENABLE;
6722 }
6723 else {
6724 cmd->autoneg = AUTONEG_DISABLE;
6725 }
6726
6727 if (netif_carrier_ok(dev)) {
6728 cmd->speed = bp->line_speed;
6729 cmd->duplex = bp->duplex;
6730 }
6731 else {
6732 cmd->speed = -1;
6733 cmd->duplex = -1;
6734 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006735 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006736
6737 cmd->transceiver = XCVR_INTERNAL;
6738 cmd->phy_address = bp->phy_addr;
6739
6740 return 0;
6741}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006742
Michael Chanb6016b72005-05-26 13:03:09 -07006743static int
6744bnx2_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6745{
Michael Chan972ec0d2006-01-23 16:12:43 -08006746 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006747 u8 autoneg = bp->autoneg;
6748 u8 req_duplex = bp->req_duplex;
6749 u16 req_line_speed = bp->req_line_speed;
6750 u32 advertising = bp->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07006751 int err = -EINVAL;
6752
6753 spin_lock_bh(&bp->phy_lock);
6754
6755 if (cmd->port != PORT_TP && cmd->port != PORT_FIBRE)
6756 goto err_out_unlock;
6757
Michael Chan583c28e2008-01-21 19:51:35 -08006758 if (cmd->port != bp->phy_port &&
6759 !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
Michael Chan7b6b8342007-07-07 22:50:15 -07006760 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006761
Michael Chand6b14482008-07-14 22:37:21 -07006762 /* If device is down, we can store the settings only if the user
6763 * is setting the currently active port.
6764 */
6765 if (!netif_running(dev) && cmd->port != bp->phy_port)
6766 goto err_out_unlock;
6767
Michael Chanb6016b72005-05-26 13:03:09 -07006768 if (cmd->autoneg == AUTONEG_ENABLE) {
6769 autoneg |= AUTONEG_SPEED;
6770
Michael Chanbeb499a2010-02-15 19:42:10 +00006771 advertising = cmd->advertising;
6772 if (cmd->port == PORT_TP) {
6773 advertising &= ETHTOOL_ALL_COPPER_SPEED;
6774 if (!advertising)
Michael Chanb6016b72005-05-26 13:03:09 -07006775 advertising = ETHTOOL_ALL_COPPER_SPEED;
Michael Chanbeb499a2010-02-15 19:42:10 +00006776 } else {
6777 advertising &= ETHTOOL_ALL_FIBRE_SPEED;
6778 if (!advertising)
6779 advertising = ETHTOOL_ALL_FIBRE_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07006780 }
6781 advertising |= ADVERTISED_Autoneg;
6782 }
6783 else {
Michael Chan7b6b8342007-07-07 22:50:15 -07006784 if (cmd->port == PORT_FIBRE) {
Michael Chan80be4432006-11-19 14:07:28 -08006785 if ((cmd->speed != SPEED_1000 &&
6786 cmd->speed != SPEED_2500) ||
6787 (cmd->duplex != DUPLEX_FULL))
Michael Chan7b6b8342007-07-07 22:50:15 -07006788 goto err_out_unlock;
Michael Chan80be4432006-11-19 14:07:28 -08006789
6790 if (cmd->speed == SPEED_2500 &&
Michael Chan583c28e2008-01-21 19:51:35 -08006791 !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan7b6b8342007-07-07 22:50:15 -07006792 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006793 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006794 else if (cmd->speed == SPEED_1000 || cmd->speed == SPEED_2500)
6795 goto err_out_unlock;
6796
Michael Chanb6016b72005-05-26 13:03:09 -07006797 autoneg &= ~AUTONEG_SPEED;
6798 req_line_speed = cmd->speed;
6799 req_duplex = cmd->duplex;
6800 advertising = 0;
6801 }
6802
6803 bp->autoneg = autoneg;
6804 bp->advertising = advertising;
6805 bp->req_line_speed = req_line_speed;
6806 bp->req_duplex = req_duplex;
6807
Michael Chand6b14482008-07-14 22:37:21 -07006808 err = 0;
6809 /* If device is down, the new settings will be picked up when it is
6810 * brought up.
6811 */
6812 if (netif_running(dev))
6813 err = bnx2_setup_phy(bp, cmd->port);
Michael Chanb6016b72005-05-26 13:03:09 -07006814
Michael Chan7b6b8342007-07-07 22:50:15 -07006815err_out_unlock:
Michael Chanc770a652005-08-25 15:38:39 -07006816 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006817
Michael Chan7b6b8342007-07-07 22:50:15 -07006818 return err;
Michael Chanb6016b72005-05-26 13:03:09 -07006819}
6820
6821static void
6822bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
6823{
Michael Chan972ec0d2006-01-23 16:12:43 -08006824 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006825
6826 strcpy(info->driver, DRV_MODULE_NAME);
6827 strcpy(info->version, DRV_MODULE_VERSION);
6828 strcpy(info->bus_info, pci_name(bp->pdev));
Michael Chan58fc2ea2007-07-07 22:52:02 -07006829 strcpy(info->fw_version, bp->fw_version);
Michael Chanb6016b72005-05-26 13:03:09 -07006830}
6831
Michael Chan244ac4f2006-03-20 17:48:46 -08006832#define BNX2_REGDUMP_LEN (32 * 1024)
6833
6834static int
6835bnx2_get_regs_len(struct net_device *dev)
6836{
6837 return BNX2_REGDUMP_LEN;
6838}
6839
6840static void
6841bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
6842{
6843 u32 *p = _p, i, offset;
6844 u8 *orig_p = _p;
6845 struct bnx2 *bp = netdev_priv(dev);
6846 u32 reg_boundaries[] = { 0x0000, 0x0098, 0x0400, 0x045c,
6847 0x0800, 0x0880, 0x0c00, 0x0c10,
6848 0x0c30, 0x0d08, 0x1000, 0x101c,
6849 0x1040, 0x1048, 0x1080, 0x10a4,
6850 0x1400, 0x1490, 0x1498, 0x14f0,
6851 0x1500, 0x155c, 0x1580, 0x15dc,
6852 0x1600, 0x1658, 0x1680, 0x16d8,
6853 0x1800, 0x1820, 0x1840, 0x1854,
6854 0x1880, 0x1894, 0x1900, 0x1984,
6855 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
6856 0x1c80, 0x1c94, 0x1d00, 0x1d84,
6857 0x2000, 0x2030, 0x23c0, 0x2400,
6858 0x2800, 0x2820, 0x2830, 0x2850,
6859 0x2b40, 0x2c10, 0x2fc0, 0x3058,
6860 0x3c00, 0x3c94, 0x4000, 0x4010,
6861 0x4080, 0x4090, 0x43c0, 0x4458,
6862 0x4c00, 0x4c18, 0x4c40, 0x4c54,
6863 0x4fc0, 0x5010, 0x53c0, 0x5444,
6864 0x5c00, 0x5c18, 0x5c80, 0x5c90,
6865 0x5fc0, 0x6000, 0x6400, 0x6428,
6866 0x6800, 0x6848, 0x684c, 0x6860,
6867 0x6888, 0x6910, 0x8000 };
6868
6869 regs->version = 0;
6870
6871 memset(p, 0, BNX2_REGDUMP_LEN);
6872
6873 if (!netif_running(bp->dev))
6874 return;
6875
6876 i = 0;
6877 offset = reg_boundaries[0];
6878 p += offset;
6879 while (offset < BNX2_REGDUMP_LEN) {
6880 *p++ = REG_RD(bp, offset);
6881 offset += 4;
6882 if (offset == reg_boundaries[i + 1]) {
6883 offset = reg_boundaries[i + 2];
6884 p = (u32 *) (orig_p + offset);
6885 i += 2;
6886 }
6887 }
6888}
6889
Michael Chanb6016b72005-05-26 13:03:09 -07006890static void
6891bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6892{
Michael Chan972ec0d2006-01-23 16:12:43 -08006893 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006894
David S. Millerf86e82f2008-01-21 17:15:40 -08006895 if (bp->flags & BNX2_FLAG_NO_WOL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006896 wol->supported = 0;
6897 wol->wolopts = 0;
6898 }
6899 else {
6900 wol->supported = WAKE_MAGIC;
6901 if (bp->wol)
6902 wol->wolopts = WAKE_MAGIC;
6903 else
6904 wol->wolopts = 0;
6905 }
6906 memset(&wol->sopass, 0, sizeof(wol->sopass));
6907}
6908
6909static int
6910bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6911{
Michael Chan972ec0d2006-01-23 16:12:43 -08006912 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006913
6914 if (wol->wolopts & ~WAKE_MAGIC)
6915 return -EINVAL;
6916
6917 if (wol->wolopts & WAKE_MAGIC) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006918 if (bp->flags & BNX2_FLAG_NO_WOL)
Michael Chanb6016b72005-05-26 13:03:09 -07006919 return -EINVAL;
6920
6921 bp->wol = 1;
6922 }
6923 else {
6924 bp->wol = 0;
6925 }
6926 return 0;
6927}
6928
6929static int
6930bnx2_nway_reset(struct net_device *dev)
6931{
Michael Chan972ec0d2006-01-23 16:12:43 -08006932 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006933 u32 bmcr;
6934
Michael Chan9f52b562008-10-09 12:21:46 -07006935 if (!netif_running(dev))
6936 return -EAGAIN;
6937
Michael Chanb6016b72005-05-26 13:03:09 -07006938 if (!(bp->autoneg & AUTONEG_SPEED)) {
6939 return -EINVAL;
6940 }
6941
Michael Chanc770a652005-08-25 15:38:39 -07006942 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006943
Michael Chan583c28e2008-01-21 19:51:35 -08006944 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006945 int rc;
6946
6947 rc = bnx2_setup_remote_phy(bp, bp->phy_port);
6948 spin_unlock_bh(&bp->phy_lock);
6949 return rc;
6950 }
6951
Michael Chanb6016b72005-05-26 13:03:09 -07006952 /* Force a link down visible on the other side */
Michael Chan583c28e2008-01-21 19:51:35 -08006953 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanca58c3a2007-05-03 13:22:52 -07006954 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chanc770a652005-08-25 15:38:39 -07006955 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006956
6957 msleep(20);
6958
Michael Chanc770a652005-08-25 15:38:39 -07006959 spin_lock_bh(&bp->phy_lock);
Michael Chanf8dd0642006-11-19 14:08:29 -08006960
Michael Chan40105c02008-11-12 16:02:45 -08006961 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08006962 bp->serdes_an_pending = 1;
6963 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006964 }
6965
Michael Chanca58c3a2007-05-03 13:22:52 -07006966 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07006967 bmcr &= ~BMCR_LOOPBACK;
Michael Chanca58c3a2007-05-03 13:22:52 -07006968 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07006969
Michael Chanc770a652005-08-25 15:38:39 -07006970 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006971
6972 return 0;
6973}
6974
Ooiwa Naohiro7959ea22009-06-24 00:19:06 -07006975static u32
6976bnx2_get_link(struct net_device *dev)
6977{
6978 struct bnx2 *bp = netdev_priv(dev);
6979
6980 return bp->link_up;
6981}
6982
Michael Chanb6016b72005-05-26 13:03:09 -07006983static int
6984bnx2_get_eeprom_len(struct net_device *dev)
6985{
Michael Chan972ec0d2006-01-23 16:12:43 -08006986 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006987
Michael Chan1122db72006-01-23 16:11:42 -08006988 if (bp->flash_info == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07006989 return 0;
6990
Michael Chan1122db72006-01-23 16:11:42 -08006991 return (int) bp->flash_size;
Michael Chanb6016b72005-05-26 13:03:09 -07006992}
6993
6994static int
6995bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
6996 u8 *eebuf)
6997{
Michael Chan972ec0d2006-01-23 16:12:43 -08006998 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006999 int rc;
7000
Michael Chan9f52b562008-10-09 12:21:46 -07007001 if (!netif_running(dev))
7002 return -EAGAIN;
7003
John W. Linville1064e942005-11-10 12:58:24 -08007004 /* parameters already validated in ethtool_get_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07007005
7006 rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
7007
7008 return rc;
7009}
7010
7011static int
7012bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
7013 u8 *eebuf)
7014{
Michael Chan972ec0d2006-01-23 16:12:43 -08007015 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007016 int rc;
7017
Michael Chan9f52b562008-10-09 12:21:46 -07007018 if (!netif_running(dev))
7019 return -EAGAIN;
7020
John W. Linville1064e942005-11-10 12:58:24 -08007021 /* parameters already validated in ethtool_set_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07007022
7023 rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
7024
7025 return rc;
7026}
7027
7028static int
7029bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
7030{
Michael Chan972ec0d2006-01-23 16:12:43 -08007031 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007032
7033 memset(coal, 0, sizeof(struct ethtool_coalesce));
7034
7035 coal->rx_coalesce_usecs = bp->rx_ticks;
7036 coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
7037 coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
7038 coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
7039
7040 coal->tx_coalesce_usecs = bp->tx_ticks;
7041 coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
7042 coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
7043 coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
7044
7045 coal->stats_block_coalesce_usecs = bp->stats_ticks;
7046
7047 return 0;
7048}
7049
7050static int
7051bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
7052{
Michael Chan972ec0d2006-01-23 16:12:43 -08007053 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007054
7055 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
7056 if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
7057
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007058 bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
Michael Chanb6016b72005-05-26 13:03:09 -07007059 if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
7060
7061 bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
7062 if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
7063
7064 bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
7065 if (bp->rx_quick_cons_trip_int > 0xff)
7066 bp->rx_quick_cons_trip_int = 0xff;
7067
7068 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
7069 if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
7070
7071 bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
7072 if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
7073
7074 bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
7075 if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
7076
7077 bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
7078 if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
7079 0xff;
7080
7081 bp->stats_ticks = coal->stats_block_coalesce_usecs;
Michael Chan61d9e3f2009-08-21 16:20:46 +00007082 if (bp->flags & BNX2_FLAG_BROKEN_STATS) {
Michael Chan02537b062007-06-04 21:24:07 -07007083 if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
7084 bp->stats_ticks = USEC_PER_SEC;
7085 }
Michael Chan7ea69202007-07-16 18:27:10 -07007086 if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
7087 bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
7088 bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07007089
7090 if (netif_running(bp->dev)) {
Michael Chan212f9932010-04-27 11:28:10 +00007091 bnx2_netif_stop(bp, true);
Michael Chan9a120bc2008-05-16 22:17:45 -07007092 bnx2_init_nic(bp, 0);
Michael Chan212f9932010-04-27 11:28:10 +00007093 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007094 }
7095
7096 return 0;
7097}
7098
7099static void
7100bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
7101{
Michael Chan972ec0d2006-01-23 16:12:43 -08007102 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007103
Michael Chan13daffa2006-03-20 17:49:20 -08007104 ering->rx_max_pending = MAX_TOTAL_RX_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07007105 ering->rx_mini_max_pending = 0;
Michael Chan47bf4242007-12-12 11:19:12 -08007106 ering->rx_jumbo_max_pending = MAX_TOTAL_RX_PG_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07007107
7108 ering->rx_pending = bp->rx_ring_size;
7109 ering->rx_mini_pending = 0;
Michael Chan47bf4242007-12-12 11:19:12 -08007110 ering->rx_jumbo_pending = bp->rx_pg_ring_size;
Michael Chanb6016b72005-05-26 13:03:09 -07007111
7112 ering->tx_max_pending = MAX_TX_DESC_CNT;
7113 ering->tx_pending = bp->tx_ring_size;
7114}
7115
7116static int
Michael Chan5d5d0012007-12-12 11:17:43 -08007117bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx)
Michael Chanb6016b72005-05-26 13:03:09 -07007118{
Michael Chan13daffa2006-03-20 17:49:20 -08007119 if (netif_running(bp->dev)) {
Michael Chan354fcd72010-01-17 07:30:44 +00007120 /* Reset will erase chipset stats; save them */
7121 bnx2_save_stats(bp);
7122
Michael Chan212f9932010-04-27 11:28:10 +00007123 bnx2_netif_stop(bp, true);
Michael Chan13daffa2006-03-20 17:49:20 -08007124 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
7125 bnx2_free_skbs(bp);
7126 bnx2_free_mem(bp);
7127 }
7128
Michael Chan5d5d0012007-12-12 11:17:43 -08007129 bnx2_set_rx_ring_size(bp, rx);
7130 bp->tx_ring_size = tx;
Michael Chanb6016b72005-05-26 13:03:09 -07007131
7132 if (netif_running(bp->dev)) {
Michael Chan13daffa2006-03-20 17:49:20 -08007133 int rc;
7134
7135 rc = bnx2_alloc_mem(bp);
Michael Chan6fefb652009-08-21 16:20:45 +00007136 if (!rc)
7137 rc = bnx2_init_nic(bp, 0);
7138
7139 if (rc) {
7140 bnx2_napi_enable(bp);
7141 dev_close(bp->dev);
Michael Chan13daffa2006-03-20 17:49:20 -08007142 return rc;
Michael Chan6fefb652009-08-21 16:20:45 +00007143 }
Michael Chane9f26c42010-02-15 19:42:08 +00007144#ifdef BCM_CNIC
7145 mutex_lock(&bp->cnic_lock);
7146 /* Let cnic know about the new status block. */
7147 if (bp->cnic_eth_dev.drv_state & CNIC_DRV_STATE_REGD)
7148 bnx2_setup_cnic_irq_info(bp);
7149 mutex_unlock(&bp->cnic_lock);
7150#endif
Michael Chan212f9932010-04-27 11:28:10 +00007151 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007152 }
Michael Chanb6016b72005-05-26 13:03:09 -07007153 return 0;
7154}
7155
Michael Chan5d5d0012007-12-12 11:17:43 -08007156static int
7157bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
7158{
7159 struct bnx2 *bp = netdev_priv(dev);
7160 int rc;
7161
7162 if ((ering->rx_pending > MAX_TOTAL_RX_DESC_CNT) ||
7163 (ering->tx_pending > MAX_TX_DESC_CNT) ||
7164 (ering->tx_pending <= MAX_SKB_FRAGS)) {
7165
7166 return -EINVAL;
7167 }
7168 rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending);
7169 return rc;
7170}
7171
Michael Chanb6016b72005-05-26 13:03:09 -07007172static void
7173bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
7174{
Michael Chan972ec0d2006-01-23 16:12:43 -08007175 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007176
7177 epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
7178 epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
7179 epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
7180}
7181
7182static int
7183bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
7184{
Michael Chan972ec0d2006-01-23 16:12:43 -08007185 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007186
7187 bp->req_flow_ctrl = 0;
7188 if (epause->rx_pause)
7189 bp->req_flow_ctrl |= FLOW_CTRL_RX;
7190 if (epause->tx_pause)
7191 bp->req_flow_ctrl |= FLOW_CTRL_TX;
7192
7193 if (epause->autoneg) {
7194 bp->autoneg |= AUTONEG_FLOW_CTRL;
7195 }
7196 else {
7197 bp->autoneg &= ~AUTONEG_FLOW_CTRL;
7198 }
7199
Michael Chan9f52b562008-10-09 12:21:46 -07007200 if (netif_running(dev)) {
7201 spin_lock_bh(&bp->phy_lock);
7202 bnx2_setup_phy(bp, bp->phy_port);
7203 spin_unlock_bh(&bp->phy_lock);
7204 }
Michael Chanb6016b72005-05-26 13:03:09 -07007205
7206 return 0;
7207}
7208
7209static u32
7210bnx2_get_rx_csum(struct net_device *dev)
7211{
Michael Chan972ec0d2006-01-23 16:12:43 -08007212 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007213
7214 return bp->rx_csum;
7215}
7216
7217static int
7218bnx2_set_rx_csum(struct net_device *dev, u32 data)
7219{
Michael Chan972ec0d2006-01-23 16:12:43 -08007220 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007221
7222 bp->rx_csum = data;
7223 return 0;
7224}
7225
Michael Chanb11d6212006-06-29 12:31:21 -07007226static int
7227bnx2_set_tso(struct net_device *dev, u32 data)
7228{
Michael Chan4666f872007-05-03 13:22:28 -07007229 struct bnx2 *bp = netdev_priv(dev);
7230
7231 if (data) {
Michael Chanb11d6212006-06-29 12:31:21 -07007232 dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
Michael Chan4666f872007-05-03 13:22:28 -07007233 if (CHIP_NUM(bp) == CHIP_NUM_5709)
7234 dev->features |= NETIF_F_TSO6;
7235 } else
7236 dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6 |
7237 NETIF_F_TSO_ECN);
Michael Chanb11d6212006-06-29 12:31:21 -07007238 return 0;
7239}
7240
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007241static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07007242 char string[ETH_GSTRING_LEN];
Michael Chan790dab22009-08-21 16:20:47 +00007243} bnx2_stats_str_arr[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007244 { "rx_bytes" },
7245 { "rx_error_bytes" },
7246 { "tx_bytes" },
7247 { "tx_error_bytes" },
7248 { "rx_ucast_packets" },
7249 { "rx_mcast_packets" },
7250 { "rx_bcast_packets" },
7251 { "tx_ucast_packets" },
7252 { "tx_mcast_packets" },
7253 { "tx_bcast_packets" },
7254 { "tx_mac_errors" },
7255 { "tx_carrier_errors" },
7256 { "rx_crc_errors" },
7257 { "rx_align_errors" },
7258 { "tx_single_collisions" },
7259 { "tx_multi_collisions" },
7260 { "tx_deferred" },
7261 { "tx_excess_collisions" },
7262 { "tx_late_collisions" },
7263 { "tx_total_collisions" },
7264 { "rx_fragments" },
7265 { "rx_jabbers" },
7266 { "rx_undersize_packets" },
7267 { "rx_oversize_packets" },
7268 { "rx_64_byte_packets" },
7269 { "rx_65_to_127_byte_packets" },
7270 { "rx_128_to_255_byte_packets" },
7271 { "rx_256_to_511_byte_packets" },
7272 { "rx_512_to_1023_byte_packets" },
7273 { "rx_1024_to_1522_byte_packets" },
7274 { "rx_1523_to_9022_byte_packets" },
7275 { "tx_64_byte_packets" },
7276 { "tx_65_to_127_byte_packets" },
7277 { "tx_128_to_255_byte_packets" },
7278 { "tx_256_to_511_byte_packets" },
7279 { "tx_512_to_1023_byte_packets" },
7280 { "tx_1024_to_1522_byte_packets" },
7281 { "tx_1523_to_9022_byte_packets" },
7282 { "rx_xon_frames" },
7283 { "rx_xoff_frames" },
7284 { "tx_xon_frames" },
7285 { "tx_xoff_frames" },
7286 { "rx_mac_ctrl_frames" },
7287 { "rx_filtered_packets" },
Michael Chan790dab22009-08-21 16:20:47 +00007288 { "rx_ftq_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07007289 { "rx_discards" },
Michael Chancea94db2006-06-12 22:16:13 -07007290 { "rx_fw_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07007291};
7292
Michael Chan790dab22009-08-21 16:20:47 +00007293#define BNX2_NUM_STATS (sizeof(bnx2_stats_str_arr)/\
7294 sizeof(bnx2_stats_str_arr[0]))
7295
Michael Chanb6016b72005-05-26 13:03:09 -07007296#define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
7297
Arjan van de Venf71e1302006-03-03 21:33:57 -05007298static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007299 STATS_OFFSET32(stat_IfHCInOctets_hi),
7300 STATS_OFFSET32(stat_IfHCInBadOctets_hi),
7301 STATS_OFFSET32(stat_IfHCOutOctets_hi),
7302 STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
7303 STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
7304 STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
7305 STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
7306 STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
7307 STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
7308 STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
7309 STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007310 STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
7311 STATS_OFFSET32(stat_Dot3StatsFCSErrors),
7312 STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
7313 STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
7314 STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
7315 STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
7316 STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
7317 STATS_OFFSET32(stat_Dot3StatsLateCollisions),
7318 STATS_OFFSET32(stat_EtherStatsCollisions),
7319 STATS_OFFSET32(stat_EtherStatsFragments),
7320 STATS_OFFSET32(stat_EtherStatsJabbers),
7321 STATS_OFFSET32(stat_EtherStatsUndersizePkts),
7322 STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
7323 STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
7324 STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
7325 STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
7326 STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
7327 STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
7328 STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
7329 STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
7330 STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
7331 STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
7332 STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
7333 STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
7334 STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
7335 STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
7336 STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
7337 STATS_OFFSET32(stat_XonPauseFramesReceived),
7338 STATS_OFFSET32(stat_XoffPauseFramesReceived),
7339 STATS_OFFSET32(stat_OutXonSent),
7340 STATS_OFFSET32(stat_OutXoffSent),
7341 STATS_OFFSET32(stat_MacControlFramesReceived),
7342 STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
Michael Chan790dab22009-08-21 16:20:47 +00007343 STATS_OFFSET32(stat_IfInFTQDiscards),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007344 STATS_OFFSET32(stat_IfInMBUFDiscards),
Michael Chancea94db2006-06-12 22:16:13 -07007345 STATS_OFFSET32(stat_FwRxDrop),
Michael Chanb6016b72005-05-26 13:03:09 -07007346};
7347
7348/* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
7349 * skipped because of errata.
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007350 */
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007351static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007352 8,0,8,8,8,8,8,8,8,8,
7353 4,0,4,4,4,4,4,4,4,4,
7354 4,4,4,4,4,4,4,4,4,4,
7355 4,4,4,4,4,4,4,4,4,4,
Michael Chan790dab22009-08-21 16:20:47 +00007356 4,4,4,4,4,4,4,
Michael Chanb6016b72005-05-26 13:03:09 -07007357};
7358
Michael Chan5b0c76a2005-11-04 08:45:49 -08007359static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
7360 8,0,8,8,8,8,8,8,8,8,
7361 4,4,4,4,4,4,4,4,4,4,
7362 4,4,4,4,4,4,4,4,4,4,
7363 4,4,4,4,4,4,4,4,4,4,
Michael Chan790dab22009-08-21 16:20:47 +00007364 4,4,4,4,4,4,4,
Michael Chan5b0c76a2005-11-04 08:45:49 -08007365};
7366
Michael Chanb6016b72005-05-26 13:03:09 -07007367#define BNX2_NUM_TESTS 6
7368
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007369static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07007370 char string[ETH_GSTRING_LEN];
7371} bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
7372 { "register_test (offline)" },
7373 { "memory_test (offline)" },
7374 { "loopback_test (offline)" },
7375 { "nvram_test (online)" },
7376 { "interrupt_test (online)" },
7377 { "link_test (online)" },
7378};
7379
7380static int
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007381bnx2_get_sset_count(struct net_device *dev, int sset)
Michael Chanb6016b72005-05-26 13:03:09 -07007382{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007383 switch (sset) {
7384 case ETH_SS_TEST:
7385 return BNX2_NUM_TESTS;
7386 case ETH_SS_STATS:
7387 return BNX2_NUM_STATS;
7388 default:
7389 return -EOPNOTSUPP;
7390 }
Michael Chanb6016b72005-05-26 13:03:09 -07007391}
7392
7393static void
7394bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
7395{
Michael Chan972ec0d2006-01-23 16:12:43 -08007396 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007397
Michael Chan9f52b562008-10-09 12:21:46 -07007398 bnx2_set_power_state(bp, PCI_D0);
7399
Michael Chanb6016b72005-05-26 13:03:09 -07007400 memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
7401 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Michael Chan80be4432006-11-19 14:07:28 -08007402 int i;
7403
Michael Chan212f9932010-04-27 11:28:10 +00007404 bnx2_netif_stop(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007405 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
7406 bnx2_free_skbs(bp);
7407
7408 if (bnx2_test_registers(bp) != 0) {
7409 buf[0] = 1;
7410 etest->flags |= ETH_TEST_FL_FAILED;
7411 }
7412 if (bnx2_test_memory(bp) != 0) {
7413 buf[1] = 1;
7414 etest->flags |= ETH_TEST_FL_FAILED;
7415 }
Michael Chanbc5a0692006-01-23 16:13:22 -08007416 if ((buf[2] = bnx2_test_loopback(bp)) != 0)
Michael Chanb6016b72005-05-26 13:03:09 -07007417 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chanb6016b72005-05-26 13:03:09 -07007418
Michael Chan9f52b562008-10-09 12:21:46 -07007419 if (!netif_running(bp->dev))
7420 bnx2_shutdown_chip(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007421 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07007422 bnx2_init_nic(bp, 1);
Michael Chan212f9932010-04-27 11:28:10 +00007423 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007424 }
7425
7426 /* wait for link up */
Michael Chan80be4432006-11-19 14:07:28 -08007427 for (i = 0; i < 7; i++) {
7428 if (bp->link_up)
7429 break;
7430 msleep_interruptible(1000);
7431 }
Michael Chanb6016b72005-05-26 13:03:09 -07007432 }
7433
7434 if (bnx2_test_nvram(bp) != 0) {
7435 buf[3] = 1;
7436 etest->flags |= ETH_TEST_FL_FAILED;
7437 }
7438 if (bnx2_test_intr(bp) != 0) {
7439 buf[4] = 1;
7440 etest->flags |= ETH_TEST_FL_FAILED;
7441 }
7442
7443 if (bnx2_test_link(bp) != 0) {
7444 buf[5] = 1;
7445 etest->flags |= ETH_TEST_FL_FAILED;
7446
7447 }
Michael Chan9f52b562008-10-09 12:21:46 -07007448 if (!netif_running(bp->dev))
7449 bnx2_set_power_state(bp, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07007450}
7451
7452static void
7453bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
7454{
7455 switch (stringset) {
7456 case ETH_SS_STATS:
7457 memcpy(buf, bnx2_stats_str_arr,
7458 sizeof(bnx2_stats_str_arr));
7459 break;
7460 case ETH_SS_TEST:
7461 memcpy(buf, bnx2_tests_str_arr,
7462 sizeof(bnx2_tests_str_arr));
7463 break;
7464 }
7465}
7466
Michael Chanb6016b72005-05-26 13:03:09 -07007467static void
7468bnx2_get_ethtool_stats(struct net_device *dev,
7469 struct ethtool_stats *stats, u64 *buf)
7470{
Michael Chan972ec0d2006-01-23 16:12:43 -08007471 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007472 int i;
7473 u32 *hw_stats = (u32 *) bp->stats_blk;
Michael Chan354fcd72010-01-17 07:30:44 +00007474 u32 *temp_stats = (u32 *) bp->temp_stats_blk;
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007475 u8 *stats_len_arr = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07007476
7477 if (hw_stats == NULL) {
7478 memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
7479 return;
7480 }
7481
Michael Chan5b0c76a2005-11-04 08:45:49 -08007482 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
7483 (CHIP_ID(bp) == CHIP_ID_5706_A1) ||
7484 (CHIP_ID(bp) == CHIP_ID_5706_A2) ||
7485 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07007486 stats_len_arr = bnx2_5706_stats_len_arr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007487 else
7488 stats_len_arr = bnx2_5708_stats_len_arr;
Michael Chanb6016b72005-05-26 13:03:09 -07007489
7490 for (i = 0; i < BNX2_NUM_STATS; i++) {
Michael Chan354fcd72010-01-17 07:30:44 +00007491 unsigned long offset;
7492
Michael Chanb6016b72005-05-26 13:03:09 -07007493 if (stats_len_arr[i] == 0) {
7494 /* skip this counter */
7495 buf[i] = 0;
7496 continue;
7497 }
Michael Chan354fcd72010-01-17 07:30:44 +00007498
7499 offset = bnx2_stats_offset_arr[i];
Michael Chanb6016b72005-05-26 13:03:09 -07007500 if (stats_len_arr[i] == 4) {
7501 /* 4-byte counter */
Michael Chan354fcd72010-01-17 07:30:44 +00007502 buf[i] = (u64) *(hw_stats + offset) +
7503 *(temp_stats + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07007504 continue;
7505 }
7506 /* 8-byte counter */
Michael Chan354fcd72010-01-17 07:30:44 +00007507 buf[i] = (((u64) *(hw_stats + offset)) << 32) +
7508 *(hw_stats + offset + 1) +
7509 (((u64) *(temp_stats + offset)) << 32) +
7510 *(temp_stats + offset + 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007511 }
7512}
7513
7514static int
7515bnx2_phys_id(struct net_device *dev, u32 data)
7516{
Michael Chan972ec0d2006-01-23 16:12:43 -08007517 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007518 int i;
7519 u32 save;
7520
Michael Chan9f52b562008-10-09 12:21:46 -07007521 bnx2_set_power_state(bp, PCI_D0);
7522
Michael Chanb6016b72005-05-26 13:03:09 -07007523 if (data == 0)
7524 data = 2;
7525
7526 save = REG_RD(bp, BNX2_MISC_CFG);
7527 REG_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
7528
7529 for (i = 0; i < (data * 2); i++) {
7530 if ((i % 2) == 0) {
7531 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
7532 }
7533 else {
7534 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
7535 BNX2_EMAC_LED_1000MB_OVERRIDE |
7536 BNX2_EMAC_LED_100MB_OVERRIDE |
7537 BNX2_EMAC_LED_10MB_OVERRIDE |
7538 BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
7539 BNX2_EMAC_LED_TRAFFIC);
7540 }
7541 msleep_interruptible(500);
7542 if (signal_pending(current))
7543 break;
7544 }
7545 REG_WR(bp, BNX2_EMAC_LED, 0);
7546 REG_WR(bp, BNX2_MISC_CFG, save);
Michael Chan9f52b562008-10-09 12:21:46 -07007547
7548 if (!netif_running(dev))
7549 bnx2_set_power_state(bp, PCI_D3hot);
7550
Michael Chanb6016b72005-05-26 13:03:09 -07007551 return 0;
7552}
7553
Michael Chan4666f872007-05-03 13:22:28 -07007554static int
7555bnx2_set_tx_csum(struct net_device *dev, u32 data)
7556{
7557 struct bnx2 *bp = netdev_priv(dev);
7558
7559 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chan6460d942007-07-14 19:07:52 -07007560 return (ethtool_op_set_tx_ipv6_csum(dev, data));
Michael Chan4666f872007-05-03 13:22:28 -07007561 else
7562 return (ethtool_op_set_tx_csum(dev, data));
7563}
7564
Michael Chanfdc85412010-07-03 20:42:16 +00007565static int
7566bnx2_set_flags(struct net_device *dev, u32 data)
7567{
7568 return ethtool_op_set_flags(dev, data, ETH_FLAG_RXHASH);
7569}
7570
Jeff Garzik7282d492006-09-13 14:30:00 -04007571static const struct ethtool_ops bnx2_ethtool_ops = {
Michael Chanb6016b72005-05-26 13:03:09 -07007572 .get_settings = bnx2_get_settings,
7573 .set_settings = bnx2_set_settings,
7574 .get_drvinfo = bnx2_get_drvinfo,
Michael Chan244ac4f2006-03-20 17:48:46 -08007575 .get_regs_len = bnx2_get_regs_len,
7576 .get_regs = bnx2_get_regs,
Michael Chanb6016b72005-05-26 13:03:09 -07007577 .get_wol = bnx2_get_wol,
7578 .set_wol = bnx2_set_wol,
7579 .nway_reset = bnx2_nway_reset,
Ooiwa Naohiro7959ea22009-06-24 00:19:06 -07007580 .get_link = bnx2_get_link,
Michael Chanb6016b72005-05-26 13:03:09 -07007581 .get_eeprom_len = bnx2_get_eeprom_len,
7582 .get_eeprom = bnx2_get_eeprom,
7583 .set_eeprom = bnx2_set_eeprom,
7584 .get_coalesce = bnx2_get_coalesce,
7585 .set_coalesce = bnx2_set_coalesce,
7586 .get_ringparam = bnx2_get_ringparam,
7587 .set_ringparam = bnx2_set_ringparam,
7588 .get_pauseparam = bnx2_get_pauseparam,
7589 .set_pauseparam = bnx2_set_pauseparam,
7590 .get_rx_csum = bnx2_get_rx_csum,
7591 .set_rx_csum = bnx2_set_rx_csum,
Michael Chan4666f872007-05-03 13:22:28 -07007592 .set_tx_csum = bnx2_set_tx_csum,
Michael Chanb6016b72005-05-26 13:03:09 -07007593 .set_sg = ethtool_op_set_sg,
Michael Chanb11d6212006-06-29 12:31:21 -07007594 .set_tso = bnx2_set_tso,
Michael Chanb6016b72005-05-26 13:03:09 -07007595 .self_test = bnx2_self_test,
7596 .get_strings = bnx2_get_strings,
7597 .phys_id = bnx2_phys_id,
Michael Chanb6016b72005-05-26 13:03:09 -07007598 .get_ethtool_stats = bnx2_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007599 .get_sset_count = bnx2_get_sset_count,
Michael Chanfdc85412010-07-03 20:42:16 +00007600 .set_flags = bnx2_set_flags,
7601 .get_flags = ethtool_op_get_flags,
Michael Chanb6016b72005-05-26 13:03:09 -07007602};
7603
7604/* Called with rtnl_lock */
7605static int
7606bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7607{
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007608 struct mii_ioctl_data *data = if_mii(ifr);
Michael Chan972ec0d2006-01-23 16:12:43 -08007609 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007610 int err;
7611
7612 switch(cmd) {
7613 case SIOCGMIIPHY:
7614 data->phy_id = bp->phy_addr;
7615
7616 /* fallthru */
7617 case SIOCGMIIREG: {
7618 u32 mii_regval;
7619
Michael Chan583c28e2008-01-21 19:51:35 -08007620 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007621 return -EOPNOTSUPP;
7622
Michael Chandad3e452007-05-03 13:18:03 -07007623 if (!netif_running(dev))
7624 return -EAGAIN;
7625
Michael Chanc770a652005-08-25 15:38:39 -07007626 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007627 err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
Michael Chanc770a652005-08-25 15:38:39 -07007628 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007629
7630 data->val_out = mii_regval;
7631
7632 return err;
7633 }
7634
7635 case SIOCSMIIREG:
Michael Chan583c28e2008-01-21 19:51:35 -08007636 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007637 return -EOPNOTSUPP;
7638
Michael Chandad3e452007-05-03 13:18:03 -07007639 if (!netif_running(dev))
7640 return -EAGAIN;
7641
Michael Chanc770a652005-08-25 15:38:39 -07007642 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007643 err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
Michael Chanc770a652005-08-25 15:38:39 -07007644 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007645
7646 return err;
7647
7648 default:
7649 /* do nothing */
7650 break;
7651 }
7652 return -EOPNOTSUPP;
7653}
7654
7655/* Called with rtnl_lock */
7656static int
7657bnx2_change_mac_addr(struct net_device *dev, void *p)
7658{
7659 struct sockaddr *addr = p;
Michael Chan972ec0d2006-01-23 16:12:43 -08007660 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007661
Michael Chan73eef4c2005-08-25 15:39:15 -07007662 if (!is_valid_ether_addr(addr->sa_data))
7663 return -EINVAL;
7664
Michael Chanb6016b72005-05-26 13:03:09 -07007665 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7666 if (netif_running(dev))
Benjamin Li5fcaed02008-07-14 22:39:52 -07007667 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07007668
7669 return 0;
7670}
7671
7672/* Called with rtnl_lock */
7673static int
7674bnx2_change_mtu(struct net_device *dev, int new_mtu)
7675{
Michael Chan972ec0d2006-01-23 16:12:43 -08007676 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007677
7678 if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
7679 ((new_mtu + ETH_HLEN) < MIN_ETHERNET_PACKET_SIZE))
7680 return -EINVAL;
7681
7682 dev->mtu = new_mtu;
Michael Chan5d5d0012007-12-12 11:17:43 -08007683 return (bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size));
Michael Chanb6016b72005-05-26 13:03:09 -07007684}
7685
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00007686#ifdef CONFIG_NET_POLL_CONTROLLER
Michael Chanb6016b72005-05-26 13:03:09 -07007687static void
7688poll_bnx2(struct net_device *dev)
7689{
Michael Chan972ec0d2006-01-23 16:12:43 -08007690 struct bnx2 *bp = netdev_priv(dev);
Neil Hormanb2af2c12008-11-12 16:23:44 -08007691 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07007692
Neil Hormanb2af2c12008-11-12 16:23:44 -08007693 for (i = 0; i < bp->irq_nvecs; i++) {
Michael Chan1bf1e342010-03-23 13:13:12 +00007694 struct bnx2_irq *irq = &bp->irq_tbl[i];
7695
7696 disable_irq(irq->vector);
7697 irq->handler(irq->vector, &bp->bnx2_napi[i]);
7698 enable_irq(irq->vector);
Neil Hormanb2af2c12008-11-12 16:23:44 -08007699 }
Michael Chanb6016b72005-05-26 13:03:09 -07007700}
7701#endif
7702
Michael Chan253c8b72007-01-08 19:56:01 -08007703static void __devinit
7704bnx2_get_5709_media(struct bnx2 *bp)
7705{
7706 u32 val = REG_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
7707 u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
7708 u32 strap;
7709
7710 if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
7711 return;
7712 else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
Michael Chan583c28e2008-01-21 19:51:35 -08007713 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007714 return;
7715 }
7716
7717 if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
7718 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
7719 else
7720 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
7721
7722 if (PCI_FUNC(bp->pdev->devfn) == 0) {
7723 switch (strap) {
7724 case 0x4:
7725 case 0x5:
7726 case 0x6:
Michael Chan583c28e2008-01-21 19:51:35 -08007727 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007728 return;
7729 }
7730 } else {
7731 switch (strap) {
7732 case 0x1:
7733 case 0x2:
7734 case 0x4:
Michael Chan583c28e2008-01-21 19:51:35 -08007735 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007736 return;
7737 }
7738 }
7739}
7740
Michael Chan883e5152007-05-03 13:25:11 -07007741static void __devinit
7742bnx2_get_pci_speed(struct bnx2 *bp)
7743{
7744 u32 reg;
7745
7746 reg = REG_RD(bp, BNX2_PCICFG_MISC_STATUS);
7747 if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
7748 u32 clkreg;
7749
David S. Millerf86e82f2008-01-21 17:15:40 -08007750 bp->flags |= BNX2_FLAG_PCIX;
Michael Chan883e5152007-05-03 13:25:11 -07007751
7752 clkreg = REG_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
7753
7754 clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
7755 switch (clkreg) {
7756 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
7757 bp->bus_speed_mhz = 133;
7758 break;
7759
7760 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
7761 bp->bus_speed_mhz = 100;
7762 break;
7763
7764 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
7765 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
7766 bp->bus_speed_mhz = 66;
7767 break;
7768
7769 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
7770 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
7771 bp->bus_speed_mhz = 50;
7772 break;
7773
7774 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
7775 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
7776 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
7777 bp->bus_speed_mhz = 33;
7778 break;
7779 }
7780 }
7781 else {
7782 if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
7783 bp->bus_speed_mhz = 66;
7784 else
7785 bp->bus_speed_mhz = 33;
7786 }
7787
7788 if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
David S. Millerf86e82f2008-01-21 17:15:40 -08007789 bp->flags |= BNX2_FLAG_PCI_32BIT;
Michael Chan883e5152007-05-03 13:25:11 -07007790
7791}
7792
Michael Chan76d99062009-12-03 09:46:34 +00007793static void __devinit
7794bnx2_read_vpd_fw_ver(struct bnx2 *bp)
7795{
Matt Carlsondf25bc32010-02-26 14:04:44 +00007796 int rc, i, j;
Michael Chan76d99062009-12-03 09:46:34 +00007797 u8 *data;
Matt Carlsondf25bc32010-02-26 14:04:44 +00007798 unsigned int block_end, rosize, len;
Michael Chan76d99062009-12-03 09:46:34 +00007799
Michael Chan012093f2009-12-03 15:58:00 -08007800#define BNX2_VPD_NVRAM_OFFSET 0x300
7801#define BNX2_VPD_LEN 128
Michael Chan76d99062009-12-03 09:46:34 +00007802#define BNX2_MAX_VER_SLEN 30
7803
7804 data = kmalloc(256, GFP_KERNEL);
7805 if (!data)
7806 return;
7807
Michael Chan012093f2009-12-03 15:58:00 -08007808 rc = bnx2_nvram_read(bp, BNX2_VPD_NVRAM_OFFSET, data + BNX2_VPD_LEN,
7809 BNX2_VPD_LEN);
Michael Chan76d99062009-12-03 09:46:34 +00007810 if (rc)
7811 goto vpd_done;
7812
Michael Chan012093f2009-12-03 15:58:00 -08007813 for (i = 0; i < BNX2_VPD_LEN; i += 4) {
7814 data[i] = data[i + BNX2_VPD_LEN + 3];
7815 data[i + 1] = data[i + BNX2_VPD_LEN + 2];
7816 data[i + 2] = data[i + BNX2_VPD_LEN + 1];
7817 data[i + 3] = data[i + BNX2_VPD_LEN];
Michael Chan76d99062009-12-03 09:46:34 +00007818 }
7819
Matt Carlsondf25bc32010-02-26 14:04:44 +00007820 i = pci_vpd_find_tag(data, 0, BNX2_VPD_LEN, PCI_VPD_LRDT_RO_DATA);
7821 if (i < 0)
Michael Chan76d99062009-12-03 09:46:34 +00007822 goto vpd_done;
Matt Carlsondf25bc32010-02-26 14:04:44 +00007823
7824 rosize = pci_vpd_lrdt_size(&data[i]);
7825 i += PCI_VPD_LRDT_TAG_SIZE;
7826 block_end = i + rosize;
7827
7828 if (block_end > BNX2_VPD_LEN)
7829 goto vpd_done;
7830
7831 j = pci_vpd_find_info_keyword(data, i, rosize,
7832 PCI_VPD_RO_KEYWORD_MFR_ID);
7833 if (j < 0)
7834 goto vpd_done;
7835
7836 len = pci_vpd_info_field_size(&data[j]);
7837
7838 j += PCI_VPD_INFO_FLD_HDR_SIZE;
7839 if (j + len > block_end || len != 4 ||
7840 memcmp(&data[j], "1028", 4))
7841 goto vpd_done;
7842
7843 j = pci_vpd_find_info_keyword(data, i, rosize,
7844 PCI_VPD_RO_KEYWORD_VENDOR0);
7845 if (j < 0)
7846 goto vpd_done;
7847
7848 len = pci_vpd_info_field_size(&data[j]);
7849
7850 j += PCI_VPD_INFO_FLD_HDR_SIZE;
7851 if (j + len > block_end || len > BNX2_MAX_VER_SLEN)
7852 goto vpd_done;
7853
7854 memcpy(bp->fw_version, &data[j], len);
7855 bp->fw_version[len] = ' ';
Michael Chan76d99062009-12-03 09:46:34 +00007856
7857vpd_done:
7858 kfree(data);
7859}
7860
Michael Chanb6016b72005-05-26 13:03:09 -07007861static int __devinit
7862bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
7863{
7864 struct bnx2 *bp;
7865 unsigned long mem_len;
Michael Chan58fc2ea2007-07-07 22:52:02 -07007866 int rc, i, j;
Michael Chanb6016b72005-05-26 13:03:09 -07007867 u32 reg;
Michael Chan40453c82007-05-03 13:19:18 -07007868 u64 dma_mask, persist_dma_mask;
Michael Chanb6016b72005-05-26 13:03:09 -07007869
Michael Chanb6016b72005-05-26 13:03:09 -07007870 SET_NETDEV_DEV(dev, &pdev->dev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007871 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007872
7873 bp->flags = 0;
7874 bp->phy_flags = 0;
7875
Michael Chan354fcd72010-01-17 07:30:44 +00007876 bp->temp_stats_blk =
7877 kzalloc(sizeof(struct statistics_block), GFP_KERNEL);
7878
7879 if (bp->temp_stats_blk == NULL) {
7880 rc = -ENOMEM;
7881 goto err_out;
7882 }
7883
Michael Chanb6016b72005-05-26 13:03:09 -07007884 /* enable device (incl. PCI PM wakeup), and bus-mastering */
7885 rc = pci_enable_device(pdev);
7886 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00007887 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007888 goto err_out;
7889 }
7890
7891 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007892 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00007893 "Cannot find PCI device base address, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007894 rc = -ENODEV;
7895 goto err_out_disable;
7896 }
7897
7898 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
7899 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00007900 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007901 goto err_out_disable;
7902 }
7903
7904 pci_set_master(pdev);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07007905 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07007906
7907 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
7908 if (bp->pm_cap == 0) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007909 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00007910 "Cannot find power management capability, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007911 rc = -EIO;
7912 goto err_out_release;
7913 }
7914
Michael Chanb6016b72005-05-26 13:03:09 -07007915 bp->dev = dev;
7916 bp->pdev = pdev;
7917
7918 spin_lock_init(&bp->phy_lock);
Michael Chan1b8227c2007-05-03 13:24:05 -07007919 spin_lock_init(&bp->indirect_lock);
Michael Chanc5a88952009-08-14 15:49:45 +00007920#ifdef BCM_CNIC
7921 mutex_init(&bp->cnic_lock);
7922#endif
David Howellsc4028952006-11-22 14:57:56 +00007923 INIT_WORK(&bp->reset_task, bnx2_reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07007924
7925 dev->base_addr = dev->mem_start = pci_resource_start(pdev, 0);
Michael Chan4edd4732009-06-08 18:14:42 -07007926 mem_len = MB_GET_CID_ADDR(TX_TSS_CID + TX_MAX_TSS_RINGS + 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007927 dev->mem_end = dev->mem_start + mem_len;
7928 dev->irq = pdev->irq;
7929
7930 bp->regview = ioremap_nocache(dev->base_addr, mem_len);
7931
7932 if (!bp->regview) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00007933 dev_err(&pdev->dev, "Cannot map register space, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007934 rc = -ENOMEM;
7935 goto err_out_release;
7936 }
7937
7938 /* Configure byte swap and enable write to the reg_window registers.
7939 * Rely on CPU to do target byte swapping on big endian systems
7940 * The chip's target access swapping will not swap all accesses
7941 */
7942 pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG,
7943 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
7944 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
7945
Pavel Machek829ca9a2005-09-03 15:56:56 -07007946 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07007947
7948 bp->chip_id = REG_RD(bp, BNX2_MISC_ID);
7949
Michael Chan883e5152007-05-03 13:25:11 -07007950 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
7951 if (pci_find_capability(pdev, PCI_CAP_ID_EXP) == 0) {
7952 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00007953 "Cannot find PCIE capability, aborting\n");
Michael Chan883e5152007-05-03 13:25:11 -07007954 rc = -EIO;
7955 goto err_out_unmap;
7956 }
David S. Millerf86e82f2008-01-21 17:15:40 -08007957 bp->flags |= BNX2_FLAG_PCIE;
Michael Chan2dd201d2008-01-21 17:06:09 -08007958 if (CHIP_REV(bp) == CHIP_REV_Ax)
David S. Millerf86e82f2008-01-21 17:15:40 -08007959 bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
Michael Chan883e5152007-05-03 13:25:11 -07007960 } else {
Michael Chan59b47d82006-11-19 14:10:45 -08007961 bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
7962 if (bp->pcix_cap == 0) {
7963 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00007964 "Cannot find PCIX capability, aborting\n");
Michael Chan59b47d82006-11-19 14:10:45 -08007965 rc = -EIO;
7966 goto err_out_unmap;
7967 }
Michael Chan61d9e3f2009-08-21 16:20:46 +00007968 bp->flags |= BNX2_FLAG_BROKEN_STATS;
Michael Chan59b47d82006-11-19 14:10:45 -08007969 }
7970
Michael Chanb4b36042007-12-20 19:59:30 -08007971 if (CHIP_NUM(bp) == CHIP_NUM_5709 && CHIP_REV(bp) != CHIP_REV_Ax) {
7972 if (pci_find_capability(pdev, PCI_CAP_ID_MSIX))
David S. Millerf86e82f2008-01-21 17:15:40 -08007973 bp->flags |= BNX2_FLAG_MSIX_CAP;
Michael Chanb4b36042007-12-20 19:59:30 -08007974 }
7975
Michael Chan8e6a72c2007-05-03 13:24:48 -07007976 if (CHIP_ID(bp) != CHIP_ID_5706_A0 && CHIP_ID(bp) != CHIP_ID_5706_A1) {
7977 if (pci_find_capability(pdev, PCI_CAP_ID_MSI))
David S. Millerf86e82f2008-01-21 17:15:40 -08007978 bp->flags |= BNX2_FLAG_MSI_CAP;
Michael Chan8e6a72c2007-05-03 13:24:48 -07007979 }
7980
Michael Chan40453c82007-05-03 13:19:18 -07007981 /* 5708 cannot support DMA addresses > 40-bit. */
7982 if (CHIP_NUM(bp) == CHIP_NUM_5708)
Yang Hongyang50cf1562009-04-06 19:01:14 -07007983 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
Michael Chan40453c82007-05-03 13:19:18 -07007984 else
Yang Hongyang6a355282009-04-06 19:01:13 -07007985 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
Michael Chan40453c82007-05-03 13:19:18 -07007986
7987 /* Configure DMA attributes. */
7988 if (pci_set_dma_mask(pdev, dma_mask) == 0) {
7989 dev->features |= NETIF_F_HIGHDMA;
7990 rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
7991 if (rc) {
7992 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00007993 "pci_set_consistent_dma_mask failed, aborting\n");
Michael Chan40453c82007-05-03 13:19:18 -07007994 goto err_out_unmap;
7995 }
Yang Hongyang284901a2009-04-06 19:01:15 -07007996 } else if ((rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) != 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00007997 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
Michael Chan40453c82007-05-03 13:19:18 -07007998 goto err_out_unmap;
7999 }
8000
David S. Millerf86e82f2008-01-21 17:15:40 -08008001 if (!(bp->flags & BNX2_FLAG_PCIE))
Michael Chan883e5152007-05-03 13:25:11 -07008002 bnx2_get_pci_speed(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008003
8004 /* 5706A0 may falsely detect SERR and PERR. */
8005 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
8006 reg = REG_RD(bp, PCI_COMMAND);
8007 reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
8008 REG_WR(bp, PCI_COMMAND, reg);
8009 }
8010 else if ((CHIP_ID(bp) == CHIP_ID_5706_A1) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08008011 !(bp->flags & BNX2_FLAG_PCIX)) {
Michael Chanb6016b72005-05-26 13:03:09 -07008012
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008013 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008014 "5706 A1 can only be used in a PCIX bus, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008015 goto err_out_unmap;
8016 }
8017
8018 bnx2_init_nvram(bp);
8019
Michael Chan2726d6e2008-01-29 21:35:05 -08008020 reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
Michael Chane3648b32005-11-04 08:51:21 -08008021
8022 if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
Michael Chan24cb2302007-01-25 15:49:56 -08008023 BNX2_SHM_HDR_SIGNATURE_SIG) {
8024 u32 off = PCI_FUNC(pdev->devfn) << 2;
8025
Michael Chan2726d6e2008-01-29 21:35:05 -08008026 bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
Michael Chan24cb2302007-01-25 15:49:56 -08008027 } else
Michael Chane3648b32005-11-04 08:51:21 -08008028 bp->shmem_base = HOST_VIEW_SHMEM_BASE;
8029
Michael Chanb6016b72005-05-26 13:03:09 -07008030 /* Get the permanent MAC address. First we need to make sure the
8031 * firmware is actually running.
8032 */
Michael Chan2726d6e2008-01-29 21:35:05 -08008033 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
Michael Chanb6016b72005-05-26 13:03:09 -07008034
8035 if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
8036 BNX2_DEV_INFO_SIGNATURE_MAGIC) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008037 dev_err(&pdev->dev, "Firmware not running, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008038 rc = -ENODEV;
8039 goto err_out_unmap;
8040 }
8041
Michael Chan76d99062009-12-03 09:46:34 +00008042 bnx2_read_vpd_fw_ver(bp);
8043
8044 j = strlen(bp->fw_version);
Michael Chan2726d6e2008-01-29 21:35:05 -08008045 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
Michael Chan76d99062009-12-03 09:46:34 +00008046 for (i = 0; i < 3 && j < 24; i++) {
Michael Chan58fc2ea2007-07-07 22:52:02 -07008047 u8 num, k, skip0;
8048
Michael Chan76d99062009-12-03 09:46:34 +00008049 if (i == 0) {
8050 bp->fw_version[j++] = 'b';
8051 bp->fw_version[j++] = 'c';
8052 bp->fw_version[j++] = ' ';
8053 }
Michael Chan58fc2ea2007-07-07 22:52:02 -07008054 num = (u8) (reg >> (24 - (i * 8)));
8055 for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
8056 if (num >= k || !skip0 || k == 1) {
8057 bp->fw_version[j++] = (num / k) + '0';
8058 skip0 = 0;
8059 }
8060 }
8061 if (i != 2)
8062 bp->fw_version[j++] = '.';
8063 }
Michael Chan2726d6e2008-01-29 21:35:05 -08008064 reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
Michael Chan846f5c62007-10-10 16:16:51 -07008065 if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
8066 bp->wol = 1;
8067
8068 if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008069 bp->flags |= BNX2_FLAG_ASF_ENABLE;
Michael Chanc2d3db82007-07-16 18:26:43 -07008070
8071 for (i = 0; i < 30; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008072 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chanc2d3db82007-07-16 18:26:43 -07008073 if (reg & BNX2_CONDITION_MFW_RUN_MASK)
8074 break;
8075 msleep(10);
8076 }
8077 }
Michael Chan2726d6e2008-01-29 21:35:05 -08008078 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008079 reg &= BNX2_CONDITION_MFW_RUN_MASK;
8080 if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
8081 reg != BNX2_CONDITION_MFW_RUN_NONE) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008082 u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008083
Michael Chan76d99062009-12-03 09:46:34 +00008084 if (j < 32)
8085 bp->fw_version[j++] = ' ';
8086 for (i = 0; i < 3 && j < 28; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008087 reg = bnx2_reg_rd_ind(bp, addr + i * 4);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008088 reg = swab32(reg);
8089 memcpy(&bp->fw_version[j], &reg, 4);
8090 j += 4;
8091 }
8092 }
Michael Chanb6016b72005-05-26 13:03:09 -07008093
Michael Chan2726d6e2008-01-29 21:35:05 -08008094 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
Michael Chanb6016b72005-05-26 13:03:09 -07008095 bp->mac_addr[0] = (u8) (reg >> 8);
8096 bp->mac_addr[1] = (u8) reg;
8097
Michael Chan2726d6e2008-01-29 21:35:05 -08008098 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
Michael Chanb6016b72005-05-26 13:03:09 -07008099 bp->mac_addr[2] = (u8) (reg >> 24);
8100 bp->mac_addr[3] = (u8) (reg >> 16);
8101 bp->mac_addr[4] = (u8) (reg >> 8);
8102 bp->mac_addr[5] = (u8) reg;
8103
8104 bp->tx_ring_size = MAX_TX_DESC_CNT;
Michael Chan932f3772006-08-15 01:39:36 -07008105 bnx2_set_rx_ring_size(bp, 255);
Michael Chanb6016b72005-05-26 13:03:09 -07008106
8107 bp->rx_csum = 1;
8108
Michael Chancf7474a2009-08-21 16:20:48 +00008109 bp->tx_quick_cons_trip_int = 2;
Michael Chanb6016b72005-05-26 13:03:09 -07008110 bp->tx_quick_cons_trip = 20;
Michael Chancf7474a2009-08-21 16:20:48 +00008111 bp->tx_ticks_int = 18;
Michael Chanb6016b72005-05-26 13:03:09 -07008112 bp->tx_ticks = 80;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008113
Michael Chancf7474a2009-08-21 16:20:48 +00008114 bp->rx_quick_cons_trip_int = 2;
8115 bp->rx_quick_cons_trip = 12;
Michael Chanb6016b72005-05-26 13:03:09 -07008116 bp->rx_ticks_int = 18;
8117 bp->rx_ticks = 18;
8118
Michael Chan7ea69202007-07-16 18:27:10 -07008119 bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07008120
Benjamin Liac392ab2008-09-18 16:40:49 -07008121 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07008122
Michael Chan5b0c76a2005-11-04 08:45:49 -08008123 bp->phy_addr = 1;
8124
Michael Chanb6016b72005-05-26 13:03:09 -07008125 /* Disable WOL support if we are running on a SERDES chip. */
Michael Chan253c8b72007-01-08 19:56:01 -08008126 if (CHIP_NUM(bp) == CHIP_NUM_5709)
8127 bnx2_get_5709_media(bp);
8128 else if (CHIP_BOND_ID(bp) & CHIP_BOND_ID_SERDES_BIT)
Michael Chan583c28e2008-01-21 19:51:35 -08008129 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chanbac0dff2006-11-19 14:15:05 -08008130
Michael Chan0d8a65712007-07-07 22:49:43 -07008131 bp->phy_port = PORT_TP;
Michael Chan583c28e2008-01-21 19:51:35 -08008132 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a65712007-07-07 22:49:43 -07008133 bp->phy_port = PORT_FIBRE;
Michael Chan2726d6e2008-01-29 21:35:05 -08008134 reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan846f5c62007-10-10 16:16:51 -07008135 if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008136 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07008137 bp->wol = 0;
8138 }
Michael Chan38ea3682008-02-23 19:48:57 -08008139 if (CHIP_NUM(bp) == CHIP_NUM_5706) {
8140 /* Don't do parallel detect on this board because of
8141 * some board problems. The link will not go down
8142 * if we do parallel detect.
8143 */
8144 if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
8145 pdev->subsystem_device == 0x310c)
8146 bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
8147 } else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08008148 bp->phy_addr = 2;
Michael Chan5b0c76a2005-11-04 08:45:49 -08008149 if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
Michael Chan583c28e2008-01-21 19:51:35 -08008150 bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08008151 }
Michael Chan261dd5c2007-01-08 19:55:46 -08008152 } else if (CHIP_NUM(bp) == CHIP_NUM_5706 ||
8153 CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan583c28e2008-01-21 19:51:35 -08008154 bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
Michael Chanfb0c18b2007-12-10 17:18:23 -08008155 else if (CHIP_NUM(bp) == CHIP_NUM_5709 &&
8156 (CHIP_REV(bp) == CHIP_REV_Ax ||
8157 CHIP_REV(bp) == CHIP_REV_Bx))
Michael Chan583c28e2008-01-21 19:51:35 -08008158 bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
Michael Chanb6016b72005-05-26 13:03:09 -07008159
Michael Chan7c62e832008-07-14 22:39:03 -07008160 bnx2_init_fw_cap(bp);
8161
Michael Chan16088272006-06-12 22:16:43 -07008162 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
8163 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
Michael Chan5ec6d7b2008-11-12 16:01:41 -08008164 (CHIP_ID(bp) == CHIP_ID_5708_B1) ||
8165 !(REG_RD(bp, BNX2_PCI_CONFIG_3) & BNX2_PCI_CONFIG_3_VAUX_PRESET)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008166 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07008167 bp->wol = 0;
8168 }
Michael Chandda1e392006-01-23 16:08:14 -08008169
Michael Chanb6016b72005-05-26 13:03:09 -07008170 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
8171 bp->tx_quick_cons_trip_int =
8172 bp->tx_quick_cons_trip;
8173 bp->tx_ticks_int = bp->tx_ticks;
8174 bp->rx_quick_cons_trip_int =
8175 bp->rx_quick_cons_trip;
8176 bp->rx_ticks_int = bp->rx_ticks;
8177 bp->comp_prod_trip_int = bp->comp_prod_trip;
8178 bp->com_ticks_int = bp->com_ticks;
8179 bp->cmd_ticks_int = bp->cmd_ticks;
8180 }
8181
Michael Chanf9317a42006-09-29 17:06:23 -07008182 /* Disable MSI on 5706 if AMD 8132 bridge is found.
8183 *
8184 * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
8185 * with byte enables disabled on the unused 32-bit word. This is legal
8186 * but causes problems on the AMD 8132 which will eventually stop
8187 * responding after a while.
8188 *
8189 * AMD believes this incompatibility is unique to the 5706, and
Michael Ellerman88187df2007-01-25 19:34:07 +11008190 * prefers to locally disable MSI rather than globally disabling it.
Michael Chanf9317a42006-09-29 17:06:23 -07008191 */
8192 if (CHIP_NUM(bp) == CHIP_NUM_5706 && disable_msi == 0) {
8193 struct pci_dev *amd_8132 = NULL;
8194
8195 while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
8196 PCI_DEVICE_ID_AMD_8132_BRIDGE,
8197 amd_8132))) {
Michael Chanf9317a42006-09-29 17:06:23 -07008198
Auke Kok44c10132007-06-08 15:46:36 -07008199 if (amd_8132->revision >= 0x10 &&
8200 amd_8132->revision <= 0x13) {
Michael Chanf9317a42006-09-29 17:06:23 -07008201 disable_msi = 1;
8202 pci_dev_put(amd_8132);
8203 break;
8204 }
8205 }
8206 }
8207
Michael Chandeaf3912007-07-07 22:48:00 -07008208 bnx2_set_default_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008209 bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
8210
Michael Chancd339a02005-08-25 15:35:24 -07008211 init_timer(&bp->timer);
Benjamin Liac392ab2008-09-18 16:40:49 -07008212 bp->timer.expires = RUN_AT(BNX2_TIMER_INTERVAL);
Michael Chancd339a02005-08-25 15:35:24 -07008213 bp->timer.data = (unsigned long) bp;
8214 bp->timer.function = bnx2_timer;
8215
Michael Chanb6016b72005-05-26 13:03:09 -07008216 return 0;
8217
8218err_out_unmap:
8219 if (bp->regview) {
8220 iounmap(bp->regview);
Michael Chan73eef4c2005-08-25 15:39:15 -07008221 bp->regview = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07008222 }
8223
8224err_out_release:
8225 pci_release_regions(pdev);
8226
8227err_out_disable:
8228 pci_disable_device(pdev);
8229 pci_set_drvdata(pdev, NULL);
8230
8231err_out:
8232 return rc;
8233}
8234
Michael Chan883e5152007-05-03 13:25:11 -07008235static char * __devinit
8236bnx2_bus_string(struct bnx2 *bp, char *str)
8237{
8238 char *s = str;
8239
David S. Millerf86e82f2008-01-21 17:15:40 -08008240 if (bp->flags & BNX2_FLAG_PCIE) {
Michael Chan883e5152007-05-03 13:25:11 -07008241 s += sprintf(s, "PCI Express");
8242 } else {
8243 s += sprintf(s, "PCI");
David S. Millerf86e82f2008-01-21 17:15:40 -08008244 if (bp->flags & BNX2_FLAG_PCIX)
Michael Chan883e5152007-05-03 13:25:11 -07008245 s += sprintf(s, "-X");
David S. Millerf86e82f2008-01-21 17:15:40 -08008246 if (bp->flags & BNX2_FLAG_PCI_32BIT)
Michael Chan883e5152007-05-03 13:25:11 -07008247 s += sprintf(s, " 32-bit");
8248 else
8249 s += sprintf(s, " 64-bit");
8250 s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
8251 }
8252 return str;
8253}
8254
Michael Chanf048fa92010-06-01 15:05:36 +00008255static void
8256bnx2_del_napi(struct bnx2 *bp)
8257{
8258 int i;
8259
8260 for (i = 0; i < bp->irq_nvecs; i++)
8261 netif_napi_del(&bp->bnx2_napi[i].napi);
8262}
8263
8264static void
Michael Chan35efa7c2007-12-20 19:56:37 -08008265bnx2_init_napi(struct bnx2 *bp)
8266{
Michael Chanb4b36042007-12-20 19:59:30 -08008267 int i;
Michael Chan35efa7c2007-12-20 19:56:37 -08008268
Benjamin Li4327ba42010-03-23 13:13:11 +00008269 for (i = 0; i < bp->irq_nvecs; i++) {
Michael Chan35e90102008-06-19 16:37:42 -07008270 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
8271 int (*poll)(struct napi_struct *, int);
8272
8273 if (i == 0)
8274 poll = bnx2_poll;
8275 else
Michael Chanf0ea2e62008-06-19 16:41:57 -07008276 poll = bnx2_poll_msix;
Michael Chan35e90102008-06-19 16:37:42 -07008277
8278 netif_napi_add(bp->dev, &bp->bnx2_napi[i].napi, poll, 64);
Michael Chanb4b36042007-12-20 19:59:30 -08008279 bnapi->bp = bp;
8280 }
Michael Chan35efa7c2007-12-20 19:56:37 -08008281}
8282
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008283static const struct net_device_ops bnx2_netdev_ops = {
8284 .ndo_open = bnx2_open,
8285 .ndo_start_xmit = bnx2_start_xmit,
8286 .ndo_stop = bnx2_close,
8287 .ndo_get_stats = bnx2_get_stats,
8288 .ndo_set_rx_mode = bnx2_set_rx_mode,
8289 .ndo_do_ioctl = bnx2_ioctl,
8290 .ndo_validate_addr = eth_validate_addr,
8291 .ndo_set_mac_address = bnx2_change_mac_addr,
8292 .ndo_change_mtu = bnx2_change_mtu,
8293 .ndo_tx_timeout = bnx2_tx_timeout,
8294#ifdef BCM_VLAN
8295 .ndo_vlan_rx_register = bnx2_vlan_rx_register,
8296#endif
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00008297#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008298 .ndo_poll_controller = poll_bnx2,
8299#endif
8300};
8301
Eric Dumazet72dccb02009-07-23 02:01:38 +00008302static void inline vlan_features_add(struct net_device *dev, unsigned long flags)
8303{
8304#ifdef BCM_VLAN
8305 dev->vlan_features |= flags;
8306#endif
8307}
8308
Michael Chan35efa7c2007-12-20 19:56:37 -08008309static int __devinit
Michael Chanb6016b72005-05-26 13:03:09 -07008310bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
8311{
8312 static int version_printed = 0;
8313 struct net_device *dev = NULL;
8314 struct bnx2 *bp;
Joe Perches0795af52007-10-03 17:59:30 -07008315 int rc;
Michael Chan883e5152007-05-03 13:25:11 -07008316 char str[40];
Michael Chanb6016b72005-05-26 13:03:09 -07008317
8318 if (version_printed++ == 0)
Joe Perches3a9c6a42010-02-17 15:01:51 +00008319 pr_info("%s", version);
Michael Chanb6016b72005-05-26 13:03:09 -07008320
8321 /* dev zeroed in init_etherdev */
Benjamin Li706bf242008-07-18 17:55:11 -07008322 dev = alloc_etherdev_mq(sizeof(*bp), TX_MAX_RINGS);
Michael Chanb6016b72005-05-26 13:03:09 -07008323
8324 if (!dev)
8325 return -ENOMEM;
8326
8327 rc = bnx2_init_board(pdev, dev);
8328 if (rc < 0) {
8329 free_netdev(dev);
8330 return rc;
8331 }
8332
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008333 dev->netdev_ops = &bnx2_netdev_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07008334 dev->watchdog_timeo = TX_TIMEOUT;
Michael Chanb6016b72005-05-26 13:03:09 -07008335 dev->ethtool_ops = &bnx2_ethtool_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07008336
Michael Chan972ec0d2006-01-23 16:12:43 -08008337 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008338
Michael Chan1b2f9222007-05-03 13:20:19 -07008339 pci_set_drvdata(pdev, dev);
8340
Michael Chan57579f72009-04-04 16:51:14 -07008341 rc = bnx2_request_firmware(bp);
8342 if (rc)
8343 goto error;
8344
Michael Chan1b2f9222007-05-03 13:20:19 -07008345 memcpy(dev->dev_addr, bp->mac_addr, 6);
8346 memcpy(dev->perm_addr, bp->mac_addr, 6);
Michael Chan1b2f9222007-05-03 13:20:19 -07008347
Michael Chanfdc85412010-07-03 20:42:16 +00008348 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_GRO |
8349 NETIF_F_RXHASH;
Eric Dumazet72dccb02009-07-23 02:01:38 +00008350 vlan_features_add(dev, NETIF_F_IP_CSUM | NETIF_F_SG);
8351 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
Stephen Hemmingerd212f872007-06-27 00:47:37 -07008352 dev->features |= NETIF_F_IPV6_CSUM;
Eric Dumazet72dccb02009-07-23 02:01:38 +00008353 vlan_features_add(dev, NETIF_F_IPV6_CSUM);
8354 }
Michael Chan1b2f9222007-05-03 13:20:19 -07008355#ifdef BCM_VLAN
8356 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
8357#endif
8358 dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
Eric Dumazet72dccb02009-07-23 02:01:38 +00008359 vlan_features_add(dev, NETIF_F_TSO | NETIF_F_TSO_ECN);
8360 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
Michael Chan4666f872007-05-03 13:22:28 -07008361 dev->features |= NETIF_F_TSO6;
Eric Dumazet72dccb02009-07-23 02:01:38 +00008362 vlan_features_add(dev, NETIF_F_TSO6);
8363 }
Michael Chanb6016b72005-05-26 13:03:09 -07008364 if ((rc = register_netdev(dev))) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008365 dev_err(&pdev->dev, "Cannot register net device\n");
Michael Chan57579f72009-04-04 16:51:14 -07008366 goto error;
Michael Chanb6016b72005-05-26 13:03:09 -07008367 }
8368
Joe Perches3a9c6a42010-02-17 15:01:51 +00008369 netdev_info(dev, "%s (%c%d) %s found at mem %lx, IRQ %d, node addr %pM\n",
8370 board_info[ent->driver_data].name,
8371 ((CHIP_ID(bp) & 0xf000) >> 12) + 'A',
8372 ((CHIP_ID(bp) & 0x0ff0) >> 4),
8373 bnx2_bus_string(bp, str),
8374 dev->base_addr,
8375 bp->pdev->irq, dev->dev_addr);
Michael Chanb6016b72005-05-26 13:03:09 -07008376
Michael Chanb6016b72005-05-26 13:03:09 -07008377 return 0;
Michael Chan57579f72009-04-04 16:51:14 -07008378
8379error:
8380 if (bp->mips_firmware)
8381 release_firmware(bp->mips_firmware);
8382 if (bp->rv2p_firmware)
8383 release_firmware(bp->rv2p_firmware);
8384
8385 if (bp->regview)
8386 iounmap(bp->regview);
8387 pci_release_regions(pdev);
8388 pci_disable_device(pdev);
8389 pci_set_drvdata(pdev, NULL);
8390 free_netdev(dev);
8391 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07008392}
8393
8394static void __devexit
8395bnx2_remove_one(struct pci_dev *pdev)
8396{
8397 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008398 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008399
Michael Chanafdc08b2005-08-25 15:34:29 -07008400 flush_scheduled_work();
8401
Michael Chanb6016b72005-05-26 13:03:09 -07008402 unregister_netdev(dev);
8403
Michael Chan57579f72009-04-04 16:51:14 -07008404 if (bp->mips_firmware)
8405 release_firmware(bp->mips_firmware);
8406 if (bp->rv2p_firmware)
8407 release_firmware(bp->rv2p_firmware);
8408
Michael Chanb6016b72005-05-26 13:03:09 -07008409 if (bp->regview)
8410 iounmap(bp->regview);
8411
Michael Chan354fcd72010-01-17 07:30:44 +00008412 kfree(bp->temp_stats_blk);
8413
Michael Chanb6016b72005-05-26 13:03:09 -07008414 free_netdev(dev);
8415 pci_release_regions(pdev);
8416 pci_disable_device(pdev);
8417 pci_set_drvdata(pdev, NULL);
8418}
8419
8420static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07008421bnx2_suspend(struct pci_dev *pdev, pm_message_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07008422{
8423 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008424 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008425
Michael Chan6caebb02007-08-03 20:57:25 -07008426 /* PCI register 4 needs to be saved whether netif_running() or not.
8427 * MSI address and data need to be saved if using MSI and
8428 * netif_running().
8429 */
8430 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07008431 if (!netif_running(dev))
8432 return 0;
8433
Michael Chan1d602902006-03-20 17:50:08 -08008434 flush_scheduled_work();
Michael Chan212f9932010-04-27 11:28:10 +00008435 bnx2_netif_stop(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07008436 netif_device_detach(dev);
8437 del_timer_sync(&bp->timer);
Michael Chan74bf4ba2008-10-09 12:21:08 -07008438 bnx2_shutdown_chip(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008439 bnx2_free_skbs(bp);
Pavel Machek829ca9a2005-09-03 15:56:56 -07008440 bnx2_set_power_state(bp, pci_choose_state(pdev, state));
Michael Chanb6016b72005-05-26 13:03:09 -07008441 return 0;
8442}
8443
8444static int
8445bnx2_resume(struct pci_dev *pdev)
8446{
8447 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008448 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008449
Michael Chan6caebb02007-08-03 20:57:25 -07008450 pci_restore_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07008451 if (!netif_running(dev))
8452 return 0;
8453
Pavel Machek829ca9a2005-09-03 15:56:56 -07008454 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07008455 netif_device_attach(dev);
Michael Chan9a120bc2008-05-16 22:17:45 -07008456 bnx2_init_nic(bp, 1);
Michael Chan212f9932010-04-27 11:28:10 +00008457 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07008458 return 0;
8459}
8460
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008461/**
8462 * bnx2_io_error_detected - called when PCI error is detected
8463 * @pdev: Pointer to PCI device
8464 * @state: The current pci connection state
8465 *
8466 * This function is called after a PCI bus error affecting
8467 * this device has been detected.
8468 */
8469static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
8470 pci_channel_state_t state)
8471{
8472 struct net_device *dev = pci_get_drvdata(pdev);
8473 struct bnx2 *bp = netdev_priv(dev);
8474
8475 rtnl_lock();
8476 netif_device_detach(dev);
8477
Dean Nelson2ec3de22009-07-31 09:13:18 +00008478 if (state == pci_channel_io_perm_failure) {
8479 rtnl_unlock();
8480 return PCI_ERS_RESULT_DISCONNECT;
8481 }
8482
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008483 if (netif_running(dev)) {
Michael Chan212f9932010-04-27 11:28:10 +00008484 bnx2_netif_stop(bp, true);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008485 del_timer_sync(&bp->timer);
8486 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
8487 }
8488
8489 pci_disable_device(pdev);
8490 rtnl_unlock();
8491
8492 /* Request a slot slot reset. */
8493 return PCI_ERS_RESULT_NEED_RESET;
8494}
8495
8496/**
8497 * bnx2_io_slot_reset - called after the pci bus has been reset.
8498 * @pdev: Pointer to PCI device
8499 *
8500 * Restart the card from scratch, as if from a cold-boot.
8501 */
8502static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
8503{
8504 struct net_device *dev = pci_get_drvdata(pdev);
8505 struct bnx2 *bp = netdev_priv(dev);
8506
8507 rtnl_lock();
8508 if (pci_enable_device(pdev)) {
8509 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008510 "Cannot re-enable PCI device after reset\n");
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008511 rtnl_unlock();
8512 return PCI_ERS_RESULT_DISCONNECT;
8513 }
8514 pci_set_master(pdev);
8515 pci_restore_state(pdev);
Breno Leitao529fab62009-11-26 07:31:49 +00008516 pci_save_state(pdev);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008517
8518 if (netif_running(dev)) {
8519 bnx2_set_power_state(bp, PCI_D0);
8520 bnx2_init_nic(bp, 1);
8521 }
8522
8523 rtnl_unlock();
8524 return PCI_ERS_RESULT_RECOVERED;
8525}
8526
8527/**
8528 * bnx2_io_resume - called when traffic can start flowing again.
8529 * @pdev: Pointer to PCI device
8530 *
8531 * This callback is called when the error recovery driver tells us that
8532 * its OK to resume normal operation.
8533 */
8534static void bnx2_io_resume(struct pci_dev *pdev)
8535{
8536 struct net_device *dev = pci_get_drvdata(pdev);
8537 struct bnx2 *bp = netdev_priv(dev);
8538
8539 rtnl_lock();
8540 if (netif_running(dev))
Michael Chan212f9932010-04-27 11:28:10 +00008541 bnx2_netif_start(bp, true);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008542
8543 netif_device_attach(dev);
8544 rtnl_unlock();
8545}
8546
8547static struct pci_error_handlers bnx2_err_handler = {
8548 .error_detected = bnx2_io_error_detected,
8549 .slot_reset = bnx2_io_slot_reset,
8550 .resume = bnx2_io_resume,
8551};
8552
Michael Chanb6016b72005-05-26 13:03:09 -07008553static struct pci_driver bnx2_pci_driver = {
Peter Hagervall14ab9b82005-08-10 14:18:16 -07008554 .name = DRV_MODULE_NAME,
8555 .id_table = bnx2_pci_tbl,
8556 .probe = bnx2_init_one,
8557 .remove = __devexit_p(bnx2_remove_one),
8558 .suspend = bnx2_suspend,
8559 .resume = bnx2_resume,
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008560 .err_handler = &bnx2_err_handler,
Michael Chanb6016b72005-05-26 13:03:09 -07008561};
8562
8563static int __init bnx2_init(void)
8564{
Jeff Garzik29917622006-08-19 17:48:59 -04008565 return pci_register_driver(&bnx2_pci_driver);
Michael Chanb6016b72005-05-26 13:03:09 -07008566}
8567
8568static void __exit bnx2_cleanup(void)
8569{
8570 pci_unregister_driver(&bnx2_pci_driver);
8571}
8572
8573module_init(bnx2_init);
8574module_exit(bnx2_cleanup);
8575
8576
8577