| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2009 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
| 16 | |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 17 | /* |
| 18 | * This file contains codegen and support common to all supported |
| 19 | * ARM variants. It is included by: |
| 20 | * |
| 21 | * Codegen-$(TARGET_ARCH_VARIANT).c |
| 22 | * |
| 23 | * which combines this common code with specific support found in the |
| 24 | * applicable directory below this one. |
| 25 | */ |
| 26 | |
| buzbee | 919eb06 | 2010-07-12 12:59:22 -0700 | [diff] [blame] | 27 | /* |
| 28 | * Mark garbage collection card. Skip if the value we're storing is null. |
| 29 | */ |
| 30 | static void markCard(CompilationUnit *cUnit, int valReg, int tgtAddrReg) |
| 31 | { |
| 32 | int regCardBase = dvmCompilerAllocTemp(cUnit); |
| 33 | int regCardNo = dvmCompilerAllocTemp(cUnit); |
| buzbee | 8f8109a | 2010-08-31 10:16:35 -0700 | [diff] [blame] | 34 | ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondEq, valReg, 0); |
| buzbee | 919eb06 | 2010-07-12 12:59:22 -0700 | [diff] [blame] | 35 | loadWordDisp(cUnit, rGLUE, offsetof(InterpState, cardTable), |
| 36 | regCardBase); |
| 37 | opRegRegImm(cUnit, kOpLsr, regCardNo, tgtAddrReg, GC_CARD_SHIFT); |
| 38 | storeBaseIndexed(cUnit, regCardBase, regCardNo, regCardBase, 0, |
| 39 | kUnsignedByte); |
| 40 | ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel); |
| 41 | target->defMask = ENCODE_ALL; |
| 42 | branchOver->generic.target = (LIR *)target; |
| buzbee | baf196a | 2010-08-04 10:13:15 -0700 | [diff] [blame] | 43 | dvmCompilerFreeTemp(cUnit, regCardBase); |
| 44 | dvmCompilerFreeTemp(cUnit, regCardNo); |
| buzbee | 919eb06 | 2010-07-12 12:59:22 -0700 | [diff] [blame] | 45 | } |
| 46 | |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 47 | static bool genConversionCall(CompilationUnit *cUnit, MIR *mir, void *funct, |
| 48 | int srcSize, int tgtSize) |
| 49 | { |
| 50 | /* |
| 51 | * Don't optimize the register usage since it calls out to template |
| 52 | * functions |
| 53 | */ |
| 54 | RegLocation rlSrc; |
| 55 | RegLocation rlDest; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 56 | dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */ |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 57 | if (srcSize == 1) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 58 | rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 59 | loadValueDirectFixed(cUnit, rlSrc, r0); |
| 60 | } else { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 61 | rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1); |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 62 | loadValueDirectWideFixed(cUnit, rlSrc, r0, r1); |
| 63 | } |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 64 | LOAD_FUNC_ADDR(cUnit, r2, (int)funct); |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 65 | opReg(cUnit, kOpBlx, r2); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame] | 66 | dvmCompilerClobberCallRegs(cUnit); |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 67 | if (tgtSize == 1) { |
| 68 | RegLocation rlResult; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 69 | rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| 70 | rlResult = dvmCompilerGetReturn(cUnit); |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 71 | storeValue(cUnit, rlDest, rlResult); |
| 72 | } else { |
| 73 | RegLocation rlResult; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 74 | rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1); |
| 75 | rlResult = dvmCompilerGetReturnWide(cUnit); |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 76 | storeValueWide(cUnit, rlDest, rlResult); |
| 77 | } |
| 78 | return false; |
| 79 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 80 | |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 81 | static bool genArithOpFloatPortable(CompilationUnit *cUnit, MIR *mir, |
| 82 | RegLocation rlDest, RegLocation rlSrc1, |
| 83 | RegLocation rlSrc2) |
| 84 | { |
| 85 | RegLocation rlResult; |
| 86 | void* funct; |
| 87 | |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 88 | switch (mir->dalvikInsn.opCode) { |
| 89 | case OP_ADD_FLOAT_2ADDR: |
| 90 | case OP_ADD_FLOAT: |
| 91 | funct = (void*) __aeabi_fadd; |
| 92 | break; |
| 93 | case OP_SUB_FLOAT_2ADDR: |
| 94 | case OP_SUB_FLOAT: |
| 95 | funct = (void*) __aeabi_fsub; |
| 96 | break; |
| 97 | case OP_DIV_FLOAT_2ADDR: |
| 98 | case OP_DIV_FLOAT: |
| 99 | funct = (void*) __aeabi_fdiv; |
| 100 | break; |
| 101 | case OP_MUL_FLOAT_2ADDR: |
| 102 | case OP_MUL_FLOAT: |
| 103 | funct = (void*) __aeabi_fmul; |
| 104 | break; |
| 105 | case OP_REM_FLOAT_2ADDR: |
| 106 | case OP_REM_FLOAT: |
| 107 | funct = (void*) fmodf; |
| 108 | break; |
| 109 | case OP_NEG_FLOAT: { |
| 110 | genNegFloat(cUnit, rlDest, rlSrc1); |
| 111 | return false; |
| 112 | } |
| 113 | default: |
| 114 | return true; |
| 115 | } |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 116 | dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */ |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 117 | loadValueDirectFixed(cUnit, rlSrc1, r0); |
| 118 | loadValueDirectFixed(cUnit, rlSrc2, r1); |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 119 | LOAD_FUNC_ADDR(cUnit, r2, (int)funct); |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 120 | opReg(cUnit, kOpBlx, r2); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame] | 121 | dvmCompilerClobberCallRegs(cUnit); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 122 | rlResult = dvmCompilerGetReturn(cUnit); |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 123 | storeValue(cUnit, rlDest, rlResult); |
| 124 | return false; |
| 125 | } |
| 126 | |
| 127 | static bool genArithOpDoublePortable(CompilationUnit *cUnit, MIR *mir, |
| 128 | RegLocation rlDest, RegLocation rlSrc1, |
| 129 | RegLocation rlSrc2) |
| 130 | { |
| 131 | RegLocation rlResult; |
| 132 | void* funct; |
| 133 | |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 134 | switch (mir->dalvikInsn.opCode) { |
| 135 | case OP_ADD_DOUBLE_2ADDR: |
| 136 | case OP_ADD_DOUBLE: |
| 137 | funct = (void*) __aeabi_dadd; |
| 138 | break; |
| 139 | case OP_SUB_DOUBLE_2ADDR: |
| 140 | case OP_SUB_DOUBLE: |
| 141 | funct = (void*) __aeabi_dsub; |
| 142 | break; |
| 143 | case OP_DIV_DOUBLE_2ADDR: |
| 144 | case OP_DIV_DOUBLE: |
| 145 | funct = (void*) __aeabi_ddiv; |
| 146 | break; |
| 147 | case OP_MUL_DOUBLE_2ADDR: |
| 148 | case OP_MUL_DOUBLE: |
| 149 | funct = (void*) __aeabi_dmul; |
| 150 | break; |
| 151 | case OP_REM_DOUBLE_2ADDR: |
| 152 | case OP_REM_DOUBLE: |
| 153 | funct = (void*) fmod; |
| 154 | break; |
| 155 | case OP_NEG_DOUBLE: { |
| 156 | genNegDouble(cUnit, rlDest, rlSrc1); |
| 157 | return false; |
| 158 | } |
| 159 | default: |
| 160 | return true; |
| 161 | } |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 162 | dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */ |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 163 | LOAD_FUNC_ADDR(cUnit, rlr, (int)funct); |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 164 | loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1); |
| 165 | loadValueDirectWideFixed(cUnit, rlSrc2, r2, r3); |
| 166 | opReg(cUnit, kOpBlx, rlr); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame] | 167 | dvmCompilerClobberCallRegs(cUnit); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 168 | rlResult = dvmCompilerGetReturnWide(cUnit); |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 169 | storeValueWide(cUnit, rlDest, rlResult); |
| 170 | return false; |
| 171 | } |
| 172 | |
| 173 | static bool genConversionPortable(CompilationUnit *cUnit, MIR *mir) |
| 174 | { |
| 175 | OpCode opCode = mir->dalvikInsn.opCode; |
| 176 | |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 177 | switch (opCode) { |
| 178 | case OP_INT_TO_FLOAT: |
| 179 | return genConversionCall(cUnit, mir, (void*)__aeabi_i2f, 1, 1); |
| 180 | case OP_FLOAT_TO_INT: |
| 181 | return genConversionCall(cUnit, mir, (void*)__aeabi_f2iz, 1, 1); |
| 182 | case OP_DOUBLE_TO_FLOAT: |
| 183 | return genConversionCall(cUnit, mir, (void*)__aeabi_d2f, 2, 1); |
| 184 | case OP_FLOAT_TO_DOUBLE: |
| 185 | return genConversionCall(cUnit, mir, (void*)__aeabi_f2d, 1, 2); |
| 186 | case OP_INT_TO_DOUBLE: |
| 187 | return genConversionCall(cUnit, mir, (void*)__aeabi_i2d, 1, 2); |
| 188 | case OP_DOUBLE_TO_INT: |
| 189 | return genConversionCall(cUnit, mir, (void*)__aeabi_d2iz, 2, 1); |
| 190 | case OP_FLOAT_TO_LONG: |
| 191 | return genConversionCall(cUnit, mir, (void*)dvmJitf2l, 1, 2); |
| 192 | case OP_LONG_TO_FLOAT: |
| 193 | return genConversionCall(cUnit, mir, (void*)__aeabi_l2f, 2, 1); |
| 194 | case OP_DOUBLE_TO_LONG: |
| 195 | return genConversionCall(cUnit, mir, (void*)dvmJitd2l, 2, 2); |
| 196 | case OP_LONG_TO_DOUBLE: |
| 197 | return genConversionCall(cUnit, mir, (void*)__aeabi_l2d, 2, 2); |
| 198 | default: |
| 199 | return true; |
| 200 | } |
| 201 | return false; |
| 202 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 203 | |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 204 | #if defined(WITH_SELF_VERIFICATION) |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 205 | static void selfVerificationBranchInsert(LIR *currentLIR, ArmOpCode opCode, |
| 206 | int dest, int src1) |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 207 | { |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 208 | ArmLIR *insn = dvmCompilerNew(sizeof(ArmLIR), true); |
| 209 | insn->opCode = opCode; |
| 210 | insn->operands[0] = dest; |
| 211 | insn->operands[1] = src1; |
| 212 | setupResourceMasks(insn); |
| 213 | dvmCompilerInsertLIRBefore(currentLIR, (LIR *) insn); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 214 | } |
| 215 | |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 216 | static void selfVerificationBranchInsertPass(CompilationUnit *cUnit) |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 217 | { |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 218 | ArmLIR *thisLIR; |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 219 | TemplateOpCode opCode = TEMPLATE_MEM_OP_DECODE; |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 220 | |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 221 | for (thisLIR = (ArmLIR *) cUnit->firstLIRInsn; |
| 222 | thisLIR != (ArmLIR *) cUnit->lastLIRInsn; |
| 223 | thisLIR = NEXT_LIR(thisLIR)) { |
| 224 | if (thisLIR->branchInsertSV) { |
| 225 | /* Branch to mem op decode template */ |
| 226 | selfVerificationBranchInsert((LIR *) thisLIR, kThumbBlx1, |
| 227 | (int) gDvmJit.codeCache + templateEntryOffsets[opCode], |
| 228 | (int) gDvmJit.codeCache + templateEntryOffsets[opCode]); |
| 229 | selfVerificationBranchInsert((LIR *) thisLIR, kThumbBlx2, |
| 230 | (int) gDvmJit.codeCache + templateEntryOffsets[opCode], |
| 231 | (int) gDvmJit.codeCache + templateEntryOffsets[opCode]); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 232 | } |
| 233 | } |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 234 | } |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 235 | #endif |
| 236 | |
| Bill Buzbee | be6534f | 2010-03-12 16:01:35 -0800 | [diff] [blame] | 237 | /* Generate conditional branch instructions */ |
| 238 | static ArmLIR *genConditionalBranch(CompilationUnit *cUnit, |
| 239 | ArmConditionCode cond, |
| 240 | ArmLIR *target) |
| 241 | { |
| 242 | ArmLIR *branch = opCondBranch(cUnit, cond); |
| 243 | branch->generic.target = (LIR *) target; |
| 244 | return branch; |
| 245 | } |
| 246 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 247 | /* Generate a unconditional branch to go to the interpreter */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 248 | static inline ArmLIR *genTrap(CompilationUnit *cUnit, int dOffset, |
| 249 | ArmLIR *pcrLabel) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 250 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 251 | ArmLIR *branch = opNone(cUnit, kOpUncondBr); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 252 | return genCheckCommon(cUnit, dOffset, branch, pcrLabel); |
| 253 | } |
| 254 | |
| 255 | /* Load a wide field from an object instance */ |
| 256 | static void genIGetWide(CompilationUnit *cUnit, MIR *mir, int fieldOffset) |
| 257 | { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 258 | RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0); |
| 259 | RegLocation rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 260 | RegLocation rlResult; |
| 261 | rlObj = loadValue(cUnit, rlObj, kCoreReg); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 262 | int regPtr = dvmCompilerAllocTemp(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 263 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 264 | assert(rlDest.wide); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 265 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 266 | genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset, |
| 267 | NULL);/* null object? */ |
| 268 | opRegRegImm(cUnit, kOpAdd, regPtr, rlObj.lowReg, fieldOffset); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 269 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 270 | |
| 271 | HEAP_ACCESS_SHADOW(true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 272 | loadPair(cUnit, regPtr, rlResult.lowReg, rlResult.highReg); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 273 | HEAP_ACCESS_SHADOW(false); |
| 274 | |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 275 | dvmCompilerFreeTemp(cUnit, regPtr); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 276 | storeValueWide(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 277 | } |
| 278 | |
| 279 | /* Store a wide field to an object instance */ |
| 280 | static void genIPutWide(CompilationUnit *cUnit, MIR *mir, int fieldOffset) |
| 281 | { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 282 | RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1); |
| 283 | RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 2); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 284 | rlObj = loadValue(cUnit, rlObj, kCoreReg); |
| 285 | int regPtr; |
| 286 | rlSrc = loadValueWide(cUnit, rlSrc, kAnyReg); |
| 287 | genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset, |
| 288 | NULL);/* null object? */ |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 289 | regPtr = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 290 | opRegRegImm(cUnit, kOpAdd, regPtr, rlObj.lowReg, fieldOffset); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 291 | |
| 292 | HEAP_ACCESS_SHADOW(true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 293 | storePair(cUnit, regPtr, rlSrc.lowReg, rlSrc.highReg); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 294 | HEAP_ACCESS_SHADOW(false); |
| 295 | |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 296 | dvmCompilerFreeTemp(cUnit, regPtr); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 297 | } |
| 298 | |
| 299 | /* |
| 300 | * Load a field from an object instance |
| 301 | * |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 302 | */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 303 | static void genIGet(CompilationUnit *cUnit, MIR *mir, OpSize size, |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 304 | int fieldOffset, bool isVolatile) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 305 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 306 | RegLocation rlResult; |
| Bill Buzbee | 749e816 | 2010-07-07 06:55:56 -0700 | [diff] [blame] | 307 | RegisterClass regClass = dvmCompilerRegClassBySize(size); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 308 | RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0); |
| 309 | RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 310 | rlObj = loadValue(cUnit, rlObj, kCoreReg); |
| Bill Buzbee | 749e816 | 2010-07-07 06:55:56 -0700 | [diff] [blame] | 311 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, regClass, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 312 | genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset, |
| 313 | NULL);/* null object? */ |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 314 | |
| 315 | HEAP_ACCESS_SHADOW(true); |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 316 | loadBaseDisp(cUnit, mir, rlObj.lowReg, fieldOffset, rlResult.lowReg, |
| 317 | size, rlObj.sRegLow); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 318 | HEAP_ACCESS_SHADOW(false); |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 319 | if (isVolatile) { |
| 320 | dvmCompilerGenMemBarrier(cUnit); |
| 321 | } |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 322 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 323 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 324 | } |
| 325 | |
| 326 | /* |
| 327 | * Store a field to an object instance |
| 328 | * |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 329 | */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 330 | static void genIPut(CompilationUnit *cUnit, MIR *mir, OpSize size, |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 331 | int fieldOffset, bool isObject, bool isVolatile) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 332 | { |
| Bill Buzbee | 749e816 | 2010-07-07 06:55:56 -0700 | [diff] [blame] | 333 | RegisterClass regClass = dvmCompilerRegClassBySize(size); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 334 | RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| 335 | RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 336 | rlObj = loadValue(cUnit, rlObj, kCoreReg); |
| Bill Buzbee | 749e816 | 2010-07-07 06:55:56 -0700 | [diff] [blame] | 337 | rlSrc = loadValue(cUnit, rlSrc, regClass); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 338 | genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset, |
| 339 | NULL);/* null object? */ |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 340 | |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 341 | if (isVolatile) { |
| 342 | dvmCompilerGenMemBarrier(cUnit); |
| 343 | } |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 344 | HEAP_ACCESS_SHADOW(true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 345 | storeBaseDisp(cUnit, rlObj.lowReg, fieldOffset, rlSrc.lowReg, size); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 346 | HEAP_ACCESS_SHADOW(false); |
| buzbee | 919eb06 | 2010-07-12 12:59:22 -0700 | [diff] [blame] | 347 | if (isObject) { |
| 348 | /* NOTE: marking card based on object head */ |
| 349 | markCard(cUnit, rlSrc.lowReg, rlObj.lowReg); |
| 350 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 351 | } |
| 352 | |
| 353 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 354 | /* |
| 355 | * Generate array load |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 356 | */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 357 | static void genArrayGet(CompilationUnit *cUnit, MIR *mir, OpSize size, |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 358 | RegLocation rlArray, RegLocation rlIndex, |
| 359 | RegLocation rlDest, int scale) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 360 | { |
| Bill Buzbee | 749e816 | 2010-07-07 06:55:56 -0700 | [diff] [blame] | 361 | RegisterClass regClass = dvmCompilerRegClassBySize(size); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 362 | int lenOffset = offsetof(ArrayObject, length); |
| 363 | int dataOffset = offsetof(ArrayObject, contents); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 364 | RegLocation rlResult; |
| 365 | rlArray = loadValue(cUnit, rlArray, kCoreReg); |
| 366 | rlIndex = loadValue(cUnit, rlIndex, kCoreReg); |
| 367 | int regPtr; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 368 | |
| 369 | /* null object? */ |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 370 | ArmLIR * pcrLabel = NULL; |
| 371 | |
| 372 | if (!(mir->OptimizationFlags & MIR_IGNORE_NULL_CHECK)) { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 373 | pcrLabel = genNullCheck(cUnit, rlArray.sRegLow, |
| 374 | rlArray.lowReg, mir->offset, NULL); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 375 | } |
| 376 | |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 377 | regPtr = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 378 | |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 379 | if (!(mir->OptimizationFlags & MIR_IGNORE_RANGE_CHECK)) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 380 | int regLen = dvmCompilerAllocTemp(cUnit); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 381 | /* Get len */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 382 | loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLen); |
| 383 | /* regPtr -> array data */ |
| 384 | opRegRegImm(cUnit, kOpAdd, regPtr, rlArray.lowReg, dataOffset); |
| 385 | genBoundsCheck(cUnit, rlIndex.lowReg, regLen, mir->offset, |
| 386 | pcrLabel); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 387 | dvmCompilerFreeTemp(cUnit, regLen); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 388 | } else { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 389 | /* regPtr -> array data */ |
| 390 | opRegRegImm(cUnit, kOpAdd, regPtr, rlArray.lowReg, dataOffset); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 391 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 392 | if ((size == kLong) || (size == kDouble)) { |
| 393 | if (scale) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 394 | int rNewIndex = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 395 | opRegRegImm(cUnit, kOpLsl, rNewIndex, rlIndex.lowReg, scale); |
| 396 | opRegReg(cUnit, kOpAdd, regPtr, rNewIndex); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 397 | dvmCompilerFreeTemp(cUnit, rNewIndex); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 398 | } else { |
| 399 | opRegReg(cUnit, kOpAdd, regPtr, rlIndex.lowReg); |
| 400 | } |
| Bill Buzbee | 749e816 | 2010-07-07 06:55:56 -0700 | [diff] [blame] | 401 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, regClass, true); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 402 | |
| 403 | HEAP_ACCESS_SHADOW(true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 404 | loadPair(cUnit, regPtr, rlResult.lowReg, rlResult.highReg); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 405 | HEAP_ACCESS_SHADOW(false); |
| 406 | |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 407 | dvmCompilerFreeTemp(cUnit, regPtr); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 408 | storeValueWide(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 409 | } else { |
| Bill Buzbee | 749e816 | 2010-07-07 06:55:56 -0700 | [diff] [blame] | 410 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, regClass, true); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 411 | |
| 412 | HEAP_ACCESS_SHADOW(true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 413 | loadBaseIndexed(cUnit, regPtr, rlIndex.lowReg, rlResult.lowReg, |
| 414 | scale, size); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 415 | HEAP_ACCESS_SHADOW(false); |
| 416 | |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 417 | dvmCompilerFreeTemp(cUnit, regPtr); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 418 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 419 | } |
| 420 | } |
| 421 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 422 | /* |
| 423 | * Generate array store |
| 424 | * |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 425 | */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 426 | static void genArrayPut(CompilationUnit *cUnit, MIR *mir, OpSize size, |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 427 | RegLocation rlArray, RegLocation rlIndex, |
| 428 | RegLocation rlSrc, int scale) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 429 | { |
| Bill Buzbee | 749e816 | 2010-07-07 06:55:56 -0700 | [diff] [blame] | 430 | RegisterClass regClass = dvmCompilerRegClassBySize(size); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 431 | int lenOffset = offsetof(ArrayObject, length); |
| 432 | int dataOffset = offsetof(ArrayObject, contents); |
| 433 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 434 | int regPtr; |
| 435 | rlArray = loadValue(cUnit, rlArray, kCoreReg); |
| 436 | rlIndex = loadValue(cUnit, rlIndex, kCoreReg); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 437 | |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 438 | if (dvmCompilerIsTemp(cUnit, rlArray.lowReg)) { |
| 439 | dvmCompilerClobber(cUnit, rlArray.lowReg); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 440 | regPtr = rlArray.lowReg; |
| 441 | } else { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 442 | regPtr = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 443 | genRegCopy(cUnit, regPtr, rlArray.lowReg); |
| 444 | } |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 445 | |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 446 | /* null object? */ |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 447 | ArmLIR * pcrLabel = NULL; |
| 448 | |
| 449 | if (!(mir->OptimizationFlags & MIR_IGNORE_NULL_CHECK)) { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 450 | pcrLabel = genNullCheck(cUnit, rlArray.sRegLow, rlArray.lowReg, |
| 451 | mir->offset, NULL); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 452 | } |
| 453 | |
| 454 | if (!(mir->OptimizationFlags & MIR_IGNORE_RANGE_CHECK)) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 455 | int regLen = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 456 | //NOTE: max live temps(4) here. |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 457 | /* Get len */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 458 | loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLen); |
| 459 | /* regPtr -> array data */ |
| 460 | opRegImm(cUnit, kOpAdd, regPtr, dataOffset); |
| 461 | genBoundsCheck(cUnit, rlIndex.lowReg, regLen, mir->offset, |
| 462 | pcrLabel); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 463 | dvmCompilerFreeTemp(cUnit, regLen); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 464 | } else { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 465 | /* regPtr -> array data */ |
| 466 | opRegImm(cUnit, kOpAdd, regPtr, dataOffset); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 467 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 468 | /* at this point, regPtr points to array, 2 live temps */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 469 | if ((size == kLong) || (size == kDouble)) { |
| 470 | //TODO: need specific wide routine that can handle fp regs |
| 471 | if (scale) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 472 | int rNewIndex = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 473 | opRegRegImm(cUnit, kOpLsl, rNewIndex, rlIndex.lowReg, scale); |
| 474 | opRegReg(cUnit, kOpAdd, regPtr, rNewIndex); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 475 | dvmCompilerFreeTemp(cUnit, rNewIndex); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 476 | } else { |
| 477 | opRegReg(cUnit, kOpAdd, regPtr, rlIndex.lowReg); |
| 478 | } |
| Bill Buzbee | 749e816 | 2010-07-07 06:55:56 -0700 | [diff] [blame] | 479 | rlSrc = loadValueWide(cUnit, rlSrc, regClass); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 480 | |
| 481 | HEAP_ACCESS_SHADOW(true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 482 | storePair(cUnit, regPtr, rlSrc.lowReg, rlSrc.highReg); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 483 | HEAP_ACCESS_SHADOW(false); |
| 484 | |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 485 | dvmCompilerFreeTemp(cUnit, regPtr); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 486 | } else { |
| Bill Buzbee | 749e816 | 2010-07-07 06:55:56 -0700 | [diff] [blame] | 487 | rlSrc = loadValue(cUnit, rlSrc, regClass); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 488 | |
| 489 | HEAP_ACCESS_SHADOW(true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 490 | storeBaseIndexed(cUnit, regPtr, rlIndex.lowReg, rlSrc.lowReg, |
| 491 | scale, size); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 492 | HEAP_ACCESS_SHADOW(false); |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 493 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 494 | } |
| 495 | |
| Bill Buzbee | be6534f | 2010-03-12 16:01:35 -0800 | [diff] [blame] | 496 | /* |
| 497 | * Generate array object store |
| 498 | * Must use explicit register allocation here because of |
| 499 | * call-out to dvmCanPutArrayElement |
| 500 | */ |
| 501 | static void genArrayObjectPut(CompilationUnit *cUnit, MIR *mir, |
| 502 | RegLocation rlArray, RegLocation rlIndex, |
| 503 | RegLocation rlSrc, int scale) |
| 504 | { |
| 505 | int lenOffset = offsetof(ArrayObject, length); |
| 506 | int dataOffset = offsetof(ArrayObject, contents); |
| 507 | |
| 508 | dvmCompilerFlushAllRegs(cUnit); |
| 509 | |
| 510 | int regLen = r0; |
| 511 | int regPtr = r4PC; /* Preserved across call */ |
| 512 | int regArray = r1; |
| 513 | int regIndex = r7; /* Preserved across call */ |
| 514 | |
| 515 | loadValueDirectFixed(cUnit, rlArray, regArray); |
| 516 | loadValueDirectFixed(cUnit, rlIndex, regIndex); |
| 517 | |
| 518 | /* null object? */ |
| 519 | ArmLIR * pcrLabel = NULL; |
| 520 | |
| 521 | if (!(mir->OptimizationFlags & MIR_IGNORE_NULL_CHECK)) { |
| 522 | pcrLabel = genNullCheck(cUnit, rlArray.sRegLow, regArray, |
| 523 | mir->offset, NULL); |
| 524 | } |
| 525 | |
| 526 | if (!(mir->OptimizationFlags & MIR_IGNORE_RANGE_CHECK)) { |
| 527 | /* Get len */ |
| 528 | loadWordDisp(cUnit, regArray, lenOffset, regLen); |
| 529 | /* regPtr -> array data */ |
| 530 | opRegRegImm(cUnit, kOpAdd, regPtr, regArray, dataOffset); |
| 531 | genBoundsCheck(cUnit, regIndex, regLen, mir->offset, |
| 532 | pcrLabel); |
| 533 | } else { |
| 534 | /* regPtr -> array data */ |
| 535 | opRegRegImm(cUnit, kOpAdd, regPtr, regArray, dataOffset); |
| 536 | } |
| 537 | |
| 538 | /* Get object to store */ |
| 539 | loadValueDirectFixed(cUnit, rlSrc, r0); |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 540 | LOAD_FUNC_ADDR(cUnit, r2, (int)dvmCanPutArrayElement); |
| Bill Buzbee | be6534f | 2010-03-12 16:01:35 -0800 | [diff] [blame] | 541 | |
| 542 | /* Are we storing null? If so, avoid check */ |
| buzbee | 8f8109a | 2010-08-31 10:16:35 -0700 | [diff] [blame] | 543 | ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondEq, r0, 0); |
| Bill Buzbee | be6534f | 2010-03-12 16:01:35 -0800 | [diff] [blame] | 544 | |
| 545 | /* Make sure the types are compatible */ |
| 546 | loadWordDisp(cUnit, regArray, offsetof(Object, clazz), r1); |
| 547 | loadWordDisp(cUnit, r0, offsetof(Object, clazz), r0); |
| 548 | opReg(cUnit, kOpBlx, r2); |
| 549 | dvmCompilerClobberCallRegs(cUnit); |
| Bill Buzbee | 900a3af | 2010-03-16 12:41:43 -0700 | [diff] [blame] | 550 | |
| 551 | /* |
| 552 | * Using fixed registers here, and counting on r4 and r7 being |
| 553 | * preserved across the above call. Tell the register allocation |
| 554 | * utilities about the regs we are using directly |
| 555 | */ |
| 556 | dvmCompilerLockTemp(cUnit, regPtr); // r4PC |
| 557 | dvmCompilerLockTemp(cUnit, regIndex); // r7 |
| 558 | dvmCompilerLockTemp(cUnit, r0); |
| buzbee | 919eb06 | 2010-07-12 12:59:22 -0700 | [diff] [blame] | 559 | dvmCompilerLockTemp(cUnit, r1); |
| Bill Buzbee | 900a3af | 2010-03-16 12:41:43 -0700 | [diff] [blame] | 560 | |
| Bill Buzbee | be6534f | 2010-03-12 16:01:35 -0800 | [diff] [blame] | 561 | /* Bad? - roll back and re-execute if so */ |
| 562 | genRegImmCheck(cUnit, kArmCondEq, r0, 0, mir->offset, pcrLabel); |
| 563 | |
| buzbee | 919eb06 | 2010-07-12 12:59:22 -0700 | [diff] [blame] | 564 | /* Resume here - must reload element & array, regPtr & index preserved */ |
| Bill Buzbee | be6534f | 2010-03-12 16:01:35 -0800 | [diff] [blame] | 565 | loadValueDirectFixed(cUnit, rlSrc, r0); |
| buzbee | 919eb06 | 2010-07-12 12:59:22 -0700 | [diff] [blame] | 566 | loadValueDirectFixed(cUnit, rlArray, r1); |
| Bill Buzbee | be6534f | 2010-03-12 16:01:35 -0800 | [diff] [blame] | 567 | |
| 568 | ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel); |
| 569 | target->defMask = ENCODE_ALL; |
| 570 | branchOver->generic.target = (LIR *) target; |
| 571 | |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 572 | HEAP_ACCESS_SHADOW(true); |
| Bill Buzbee | be6534f | 2010-03-12 16:01:35 -0800 | [diff] [blame] | 573 | storeBaseIndexed(cUnit, regPtr, regIndex, r0, |
| 574 | scale, kWord); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 575 | HEAP_ACCESS_SHADOW(false); |
| buzbee | 919eb06 | 2010-07-12 12:59:22 -0700 | [diff] [blame] | 576 | |
| buzbee | baf196a | 2010-08-04 10:13:15 -0700 | [diff] [blame] | 577 | dvmCompilerFreeTemp(cUnit, regPtr); |
| 578 | dvmCompilerFreeTemp(cUnit, regIndex); |
| 579 | |
| buzbee | 919eb06 | 2010-07-12 12:59:22 -0700 | [diff] [blame] | 580 | /* NOTE: marking card here based on object head */ |
| 581 | markCard(cUnit, r0, r1); |
| Bill Buzbee | be6534f | 2010-03-12 16:01:35 -0800 | [diff] [blame] | 582 | } |
| 583 | |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 584 | static bool genShiftOpLong(CompilationUnit *cUnit, MIR *mir, |
| 585 | RegLocation rlDest, RegLocation rlSrc1, |
| 586 | RegLocation rlShift) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 587 | { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 588 | /* |
| 589 | * Don't mess with the regsiters here as there is a particular calling |
| 590 | * convention to the out-of-line handler. |
| 591 | */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 592 | RegLocation rlResult; |
| 593 | |
| 594 | loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1); |
| 595 | loadValueDirect(cUnit, rlShift, r2); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 596 | switch( mir->dalvikInsn.opCode) { |
| 597 | case OP_SHL_LONG: |
| 598 | case OP_SHL_LONG_2ADDR: |
| 599 | genDispatchToHandler(cUnit, TEMPLATE_SHL_LONG); |
| 600 | break; |
| 601 | case OP_SHR_LONG: |
| 602 | case OP_SHR_LONG_2ADDR: |
| 603 | genDispatchToHandler(cUnit, TEMPLATE_SHR_LONG); |
| 604 | break; |
| 605 | case OP_USHR_LONG: |
| 606 | case OP_USHR_LONG_2ADDR: |
| 607 | genDispatchToHandler(cUnit, TEMPLATE_USHR_LONG); |
| 608 | break; |
| 609 | default: |
| 610 | return true; |
| 611 | } |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 612 | rlResult = dvmCompilerGetReturnWide(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 613 | storeValueWide(cUnit, rlDest, rlResult); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 614 | return false; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 615 | } |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 616 | |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 617 | static bool genArithOpLong(CompilationUnit *cUnit, MIR *mir, |
| 618 | RegLocation rlDest, RegLocation rlSrc1, |
| 619 | RegLocation rlSrc2) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 620 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 621 | RegLocation rlResult; |
| 622 | OpKind firstOp = kOpBkpt; |
| 623 | OpKind secondOp = kOpBkpt; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 624 | bool callOut = false; |
| 625 | void *callTgt; |
| 626 | int retReg = r0; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 627 | |
| 628 | switch (mir->dalvikInsn.opCode) { |
| 629 | case OP_NOT_LONG: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 630 | rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 631 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 632 | opRegReg(cUnit, kOpMvn, rlResult.lowReg, rlSrc2.lowReg); |
| 633 | opRegReg(cUnit, kOpMvn, rlResult.highReg, rlSrc2.highReg); |
| 634 | storeValueWide(cUnit, rlDest, rlResult); |
| 635 | return false; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 636 | break; |
| 637 | case OP_ADD_LONG: |
| 638 | case OP_ADD_LONG_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 639 | firstOp = kOpAdd; |
| 640 | secondOp = kOpAdc; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 641 | break; |
| 642 | case OP_SUB_LONG: |
| 643 | case OP_SUB_LONG_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 644 | firstOp = kOpSub; |
| 645 | secondOp = kOpSbc; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 646 | break; |
| 647 | case OP_MUL_LONG: |
| 648 | case OP_MUL_LONG_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 649 | genMulLong(cUnit, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 650 | return false; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 651 | case OP_DIV_LONG: |
| 652 | case OP_DIV_LONG_2ADDR: |
| 653 | callOut = true; |
| 654 | retReg = r0; |
| 655 | callTgt = (void*)__aeabi_ldivmod; |
| 656 | break; |
| 657 | /* NOTE - result is in r2/r3 instead of r0/r1 */ |
| 658 | case OP_REM_LONG: |
| 659 | case OP_REM_LONG_2ADDR: |
| 660 | callOut = true; |
| 661 | callTgt = (void*)__aeabi_ldivmod; |
| 662 | retReg = r2; |
| 663 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 664 | case OP_AND_LONG_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 665 | case OP_AND_LONG: |
| 666 | firstOp = kOpAnd; |
| 667 | secondOp = kOpAnd; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 668 | break; |
| 669 | case OP_OR_LONG: |
| 670 | case OP_OR_LONG_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 671 | firstOp = kOpOr; |
| 672 | secondOp = kOpOr; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 673 | break; |
| 674 | case OP_XOR_LONG: |
| 675 | case OP_XOR_LONG_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 676 | firstOp = kOpXor; |
| 677 | secondOp = kOpXor; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 678 | break; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 679 | case OP_NEG_LONG: { |
| Bill Buzbee | 51ecf60 | 2010-01-14 14:27:52 -0800 | [diff] [blame] | 680 | //TUNING: can improve this using Thumb2 code |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 681 | int tReg = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 682 | rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 683 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 684 | loadConstantNoClobber(cUnit, tReg, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 685 | opRegRegReg(cUnit, kOpSub, rlResult.lowReg, |
| Bill Buzbee | 51ecf60 | 2010-01-14 14:27:52 -0800 | [diff] [blame] | 686 | tReg, rlSrc2.lowReg); |
| 687 | opRegReg(cUnit, kOpSbc, tReg, rlSrc2.highReg); |
| 688 | genRegCopy(cUnit, rlResult.highReg, tReg); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 689 | storeValueWide(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 690 | return false; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 691 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 692 | default: |
| 693 | LOGE("Invalid long arith op"); |
| Bill Buzbee | fc519dc | 2010-03-06 23:30:57 -0800 | [diff] [blame] | 694 | dvmCompilerAbort(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 695 | } |
| 696 | if (!callOut) { |
| Bill Buzbee | 80cef86 | 2010-03-25 10:38:34 -0700 | [diff] [blame] | 697 | genLong3Addr(cUnit, mir, firstOp, secondOp, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 698 | } else { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 699 | // Adjust return regs in to handle case of rem returning r2/r3 |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 700 | dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 701 | loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1); |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 702 | LOAD_FUNC_ADDR(cUnit, rlr, (int) callTgt); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 703 | loadValueDirectWideFixed(cUnit, rlSrc2, r2, r3); |
| 704 | opReg(cUnit, kOpBlx, rlr); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame] | 705 | dvmCompilerClobberCallRegs(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 706 | if (retReg == r0) |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 707 | rlResult = dvmCompilerGetReturnWide(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 708 | else |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 709 | rlResult = dvmCompilerGetReturnWideAlt(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 710 | storeValueWide(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 711 | } |
| 712 | return false; |
| 713 | } |
| 714 | |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 715 | static bool genArithOpInt(CompilationUnit *cUnit, MIR *mir, |
| 716 | RegLocation rlDest, RegLocation rlSrc1, |
| 717 | RegLocation rlSrc2) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 718 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 719 | OpKind op = kOpBkpt; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 720 | bool callOut = false; |
| 721 | bool checkZero = false; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 722 | bool unary = false; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 723 | int retReg = r0; |
| 724 | void *callTgt; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 725 | RegLocation rlResult; |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 726 | bool shiftOp = false; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 727 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 728 | switch (mir->dalvikInsn.opCode) { |
| 729 | case OP_NEG_INT: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 730 | op = kOpNeg; |
| 731 | unary = true; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 732 | break; |
| 733 | case OP_NOT_INT: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 734 | op = kOpMvn; |
| 735 | unary = true; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 736 | break; |
| 737 | case OP_ADD_INT: |
| 738 | case OP_ADD_INT_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 739 | op = kOpAdd; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 740 | break; |
| 741 | case OP_SUB_INT: |
| 742 | case OP_SUB_INT_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 743 | op = kOpSub; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 744 | break; |
| 745 | case OP_MUL_INT: |
| 746 | case OP_MUL_INT_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 747 | op = kOpMul; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 748 | break; |
| 749 | case OP_DIV_INT: |
| 750 | case OP_DIV_INT_2ADDR: |
| 751 | callOut = true; |
| 752 | checkZero = true; |
| 753 | callTgt = __aeabi_idiv; |
| 754 | retReg = r0; |
| 755 | break; |
| 756 | /* NOTE: returns in r1 */ |
| 757 | case OP_REM_INT: |
| 758 | case OP_REM_INT_2ADDR: |
| 759 | callOut = true; |
| 760 | checkZero = true; |
| 761 | callTgt = __aeabi_idivmod; |
| 762 | retReg = r1; |
| 763 | break; |
| 764 | case OP_AND_INT: |
| 765 | case OP_AND_INT_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 766 | op = kOpAnd; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 767 | break; |
| 768 | case OP_OR_INT: |
| 769 | case OP_OR_INT_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 770 | op = kOpOr; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 771 | break; |
| 772 | case OP_XOR_INT: |
| 773 | case OP_XOR_INT_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 774 | op = kOpXor; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 775 | break; |
| 776 | case OP_SHL_INT: |
| 777 | case OP_SHL_INT_2ADDR: |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 778 | shiftOp = true; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 779 | op = kOpLsl; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 780 | break; |
| 781 | case OP_SHR_INT: |
| 782 | case OP_SHR_INT_2ADDR: |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 783 | shiftOp = true; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 784 | op = kOpAsr; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 785 | break; |
| 786 | case OP_USHR_INT: |
| 787 | case OP_USHR_INT_2ADDR: |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 788 | shiftOp = true; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 789 | op = kOpLsr; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 790 | break; |
| 791 | default: |
| 792 | LOGE("Invalid word arith op: 0x%x(%d)", |
| 793 | mir->dalvikInsn.opCode, mir->dalvikInsn.opCode); |
| Bill Buzbee | fc519dc | 2010-03-06 23:30:57 -0800 | [diff] [blame] | 794 | dvmCompilerAbort(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 795 | } |
| 796 | if (!callOut) { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 797 | rlSrc1 = loadValue(cUnit, rlSrc1, kCoreReg); |
| 798 | if (unary) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 799 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 800 | opRegReg(cUnit, op, rlResult.lowReg, |
| 801 | rlSrc1.lowReg); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 802 | } else { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 803 | rlSrc2 = loadValue(cUnit, rlSrc2, kCoreReg); |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 804 | if (shiftOp) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 805 | int tReg = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 806 | opRegRegImm(cUnit, kOpAnd, tReg, rlSrc2.lowReg, 31); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 807 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 808 | opRegRegReg(cUnit, op, rlResult.lowReg, |
| 809 | rlSrc1.lowReg, tReg); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 810 | dvmCompilerFreeTemp(cUnit, tReg); |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 811 | } else { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 812 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 813 | opRegRegReg(cUnit, op, rlResult.lowReg, |
| 814 | rlSrc1.lowReg, rlSrc2.lowReg); |
| 815 | } |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 816 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 817 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 818 | } else { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 819 | RegLocation rlResult; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 820 | dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 821 | loadValueDirectFixed(cUnit, rlSrc2, r1); |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 822 | LOAD_FUNC_ADDR(cUnit, r2, (int) callTgt); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 823 | loadValueDirectFixed(cUnit, rlSrc1, r0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 824 | if (checkZero) { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 825 | genNullCheck(cUnit, rlSrc2.sRegLow, r1, mir->offset, NULL); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 826 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 827 | opReg(cUnit, kOpBlx, r2); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame] | 828 | dvmCompilerClobberCallRegs(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 829 | if (retReg == r0) |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 830 | rlResult = dvmCompilerGetReturn(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 831 | else |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 832 | rlResult = dvmCompilerGetReturnAlt(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 833 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 834 | } |
| 835 | return false; |
| 836 | } |
| 837 | |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 838 | static bool genArithOp(CompilationUnit *cUnit, MIR *mir) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 839 | { |
| 840 | OpCode opCode = mir->dalvikInsn.opCode; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 841 | RegLocation rlDest; |
| 842 | RegLocation rlSrc1; |
| 843 | RegLocation rlSrc2; |
| 844 | /* Deduce sizes of operands */ |
| 845 | if (mir->ssaRep->numUses == 2) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 846 | rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 0); |
| 847 | rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 848 | } else if (mir->ssaRep->numUses == 3) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 849 | rlSrc1 = dvmCompilerGetSrcWide(cUnit, mir, 0, 1); |
| 850 | rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 2); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 851 | } else { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 852 | rlSrc1 = dvmCompilerGetSrcWide(cUnit, mir, 0, 1); |
| 853 | rlSrc2 = dvmCompilerGetSrcWide(cUnit, mir, 2, 3); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 854 | assert(mir->ssaRep->numUses == 4); |
| 855 | } |
| 856 | if (mir->ssaRep->numDefs == 1) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 857 | rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 858 | } else { |
| 859 | assert(mir->ssaRep->numDefs == 2); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 860 | rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 861 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 862 | |
| 863 | if ((opCode >= OP_ADD_LONG_2ADDR) && (opCode <= OP_XOR_LONG_2ADDR)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 864 | return genArithOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 865 | } |
| 866 | if ((opCode >= OP_ADD_LONG) && (opCode <= OP_XOR_LONG)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 867 | return genArithOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 868 | } |
| 869 | if ((opCode >= OP_SHL_LONG_2ADDR) && (opCode <= OP_USHR_LONG_2ADDR)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 870 | return genShiftOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 871 | } |
| 872 | if ((opCode >= OP_SHL_LONG) && (opCode <= OP_USHR_LONG)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 873 | return genShiftOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 874 | } |
| 875 | if ((opCode >= OP_ADD_INT_2ADDR) && (opCode <= OP_USHR_INT_2ADDR)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 876 | return genArithOpInt(cUnit,mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 877 | } |
| 878 | if ((opCode >= OP_ADD_INT) && (opCode <= OP_USHR_INT)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 879 | return genArithOpInt(cUnit,mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 880 | } |
| 881 | if ((opCode >= OP_ADD_FLOAT_2ADDR) && (opCode <= OP_REM_FLOAT_2ADDR)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 882 | return genArithOpFloat(cUnit,mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 883 | } |
| 884 | if ((opCode >= OP_ADD_FLOAT) && (opCode <= OP_REM_FLOAT)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 885 | return genArithOpFloat(cUnit, mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 886 | } |
| 887 | if ((opCode >= OP_ADD_DOUBLE_2ADDR) && (opCode <= OP_REM_DOUBLE_2ADDR)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 888 | return genArithOpDouble(cUnit,mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 889 | } |
| 890 | if ((opCode >= OP_ADD_DOUBLE) && (opCode <= OP_REM_DOUBLE)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 891 | return genArithOpDouble(cUnit,mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 892 | } |
| 893 | return true; |
| 894 | } |
| 895 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 896 | /* Generate unconditional branch instructions */ |
| 897 | static ArmLIR *genUnconditionalBranch(CompilationUnit *cUnit, ArmLIR *target) |
| 898 | { |
| 899 | ArmLIR *branch = opNone(cUnit, kOpUncondBr); |
| 900 | branch->generic.target = (LIR *) target; |
| 901 | return branch; |
| 902 | } |
| 903 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 904 | /* Perform the actual operation for OP_RETURN_* */ |
| 905 | static void genReturnCommon(CompilationUnit *cUnit, MIR *mir) |
| 906 | { |
| 907 | genDispatchToHandler(cUnit, TEMPLATE_RETURN); |
| Ben Cheng | 978738d | 2010-05-13 13:45:57 -0700 | [diff] [blame] | 908 | #if defined(WITH_JIT_TUNING) |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 909 | gDvmJit.returnOp++; |
| 910 | #endif |
| 911 | int dPC = (int) (cUnit->method->insns + mir->offset); |
| 912 | /* Insert branch, but defer setting of target */ |
| 913 | ArmLIR *branch = genUnconditionalBranch(cUnit, NULL); |
| 914 | /* Set up the place holder to reconstruct this Dalvik PC */ |
| 915 | ArmLIR *pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true); |
| Ben Cheng | a497359 | 2010-03-31 11:59:18 -0700 | [diff] [blame] | 916 | pcrLabel->opCode = kArmPseudoPCReconstructionCell; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 917 | pcrLabel->operands[0] = dPC; |
| 918 | pcrLabel->operands[1] = mir->offset; |
| 919 | /* Insert the place holder to the growable list */ |
| 920 | dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel); |
| 921 | /* Branch to the PC reconstruction code */ |
| 922 | branch->generic.target = (LIR *) pcrLabel; |
| 923 | } |
| 924 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 925 | static void genProcessArgsNoRange(CompilationUnit *cUnit, MIR *mir, |
| 926 | DecodedInstruction *dInsn, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 927 | ArmLIR **pcrLabel) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 928 | { |
| 929 | unsigned int i; |
| 930 | unsigned int regMask = 0; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 931 | RegLocation rlArg; |
| 932 | int numDone = 0; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 933 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 934 | /* |
| 935 | * Load arguments to r0..r4. Note that these registers may contain |
| 936 | * live values, so we clobber them immediately after loading to prevent |
| 937 | * them from being used as sources for subsequent loads. |
| 938 | */ |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 939 | dvmCompilerLockAllTemps(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 940 | for (i = 0; i < dInsn->vA; i++) { |
| 941 | regMask |= 1 << i; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 942 | rlArg = dvmCompilerGetSrc(cUnit, mir, numDone++); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 943 | loadValueDirectFixed(cUnit, rlArg, i); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 944 | } |
| 945 | if (regMask) { |
| 946 | /* Up to 5 args are pushed on top of FP - sizeofStackSaveArea */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 947 | opRegRegImm(cUnit, kOpSub, r7, rFP, |
| 948 | sizeof(StackSaveArea) + (dInsn->vA << 2)); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 949 | /* generate null check */ |
| 950 | if (pcrLabel) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 951 | *pcrLabel = genNullCheck(cUnit, dvmCompilerSSASrc(mir, 0), r0, |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 952 | mir->offset, NULL); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 953 | } |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 954 | storeMultiple(cUnit, r7, regMask); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 955 | } |
| 956 | } |
| 957 | |
| 958 | static void genProcessArgsRange(CompilationUnit *cUnit, MIR *mir, |
| 959 | DecodedInstruction *dInsn, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 960 | ArmLIR **pcrLabel) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 961 | { |
| 962 | int srcOffset = dInsn->vC << 2; |
| 963 | int numArgs = dInsn->vA; |
| 964 | int regMask; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 965 | |
| 966 | /* |
| 967 | * Note: here, all promoted registers will have been flushed |
| 968 | * back to the Dalvik base locations, so register usage restrictins |
| 969 | * are lifted. All parms loaded from original Dalvik register |
| 970 | * region - even though some might conceivably have valid copies |
| 971 | * cached in a preserved register. |
| 972 | */ |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 973 | dvmCompilerLockAllTemps(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 974 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 975 | /* |
| 976 | * r4PC : &rFP[vC] |
| 977 | * r7: &newFP[0] |
| 978 | */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 979 | opRegRegImm(cUnit, kOpAdd, r4PC, rFP, srcOffset); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 980 | /* load [r0 .. min(numArgs,4)] */ |
| 981 | regMask = (1 << ((numArgs < 4) ? numArgs : 4)) - 1; |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 982 | /* |
| 983 | * Protect the loadMultiple instruction from being reordered with other |
| 984 | * Dalvik stack accesses. |
| 985 | */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 986 | loadMultiple(cUnit, r4PC, regMask); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 987 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 988 | opRegRegImm(cUnit, kOpSub, r7, rFP, |
| 989 | sizeof(StackSaveArea) + (numArgs << 2)); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 990 | /* generate null check */ |
| 991 | if (pcrLabel) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 992 | *pcrLabel = genNullCheck(cUnit, dvmCompilerSSASrc(mir, 0), r0, |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 993 | mir->offset, NULL); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 994 | } |
| 995 | |
| 996 | /* |
| 997 | * Handle remaining 4n arguments: |
| 998 | * store previously loaded 4 values and load the next 4 values |
| 999 | */ |
| 1000 | if (numArgs >= 8) { |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1001 | ArmLIR *loopLabel = NULL; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1002 | /* |
| 1003 | * r0 contains "this" and it will be used later, so push it to the stack |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1004 | * first. Pushing r5 (rFP) is just for stack alignment purposes. |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1005 | */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1006 | opImm(cUnit, kOpPush, (1 << r0 | 1 << rFP)); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1007 | /* No need to generate the loop structure if numArgs <= 11 */ |
| 1008 | if (numArgs > 11) { |
| 1009 | loadConstant(cUnit, 5, ((numArgs - 4) >> 2) << 2); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1010 | loopLabel = newLIR0(cUnit, kArmPseudoTargetLabel); |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 1011 | loopLabel->defMask = ENCODE_ALL; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1012 | } |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1013 | storeMultiple(cUnit, r7, regMask); |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 1014 | /* |
| 1015 | * Protect the loadMultiple instruction from being reordered with other |
| 1016 | * Dalvik stack accesses. |
| 1017 | */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1018 | loadMultiple(cUnit, r4PC, regMask); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1019 | /* No need to generate the loop structure if numArgs <= 11 */ |
| 1020 | if (numArgs > 11) { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1021 | opRegImm(cUnit, kOpSub, rFP, 4); |
| 1022 | genConditionalBranch(cUnit, kArmCondNe, loopLabel); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1023 | } |
| 1024 | } |
| 1025 | |
| 1026 | /* Save the last batch of loaded values */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1027 | storeMultiple(cUnit, r7, regMask); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1028 | |
| 1029 | /* Generate the loop epilogue - don't use r0 */ |
| 1030 | if ((numArgs > 4) && (numArgs % 4)) { |
| 1031 | regMask = ((1 << (numArgs & 0x3)) - 1) << 1; |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 1032 | /* |
| 1033 | * Protect the loadMultiple instruction from being reordered with other |
| 1034 | * Dalvik stack accesses. |
| 1035 | */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1036 | loadMultiple(cUnit, r4PC, regMask); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1037 | } |
| 1038 | if (numArgs >= 8) |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1039 | opImm(cUnit, kOpPop, (1 << r0 | 1 << rFP)); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1040 | |
| 1041 | /* Save the modulo 4 arguments */ |
| 1042 | if ((numArgs > 4) && (numArgs % 4)) { |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1043 | storeMultiple(cUnit, r7, regMask); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1044 | } |
| 1045 | } |
| 1046 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1047 | /* |
| 1048 | * Generate code to setup the call stack then jump to the chaining cell if it |
| 1049 | * is not a native method. |
| 1050 | */ |
| 1051 | static void genInvokeSingletonCommon(CompilationUnit *cUnit, MIR *mir, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1052 | BasicBlock *bb, ArmLIR *labelList, |
| 1053 | ArmLIR *pcrLabel, |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1054 | const Method *calleeMethod) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1055 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1056 | /* |
| 1057 | * Note: all Dalvik register state should be flushed to |
| 1058 | * memory by the point, so register usage restrictions no |
| 1059 | * longer apply. All temp & preserved registers may be used. |
| 1060 | */ |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1061 | dvmCompilerLockAllTemps(cUnit); |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1062 | ArmLIR *retChainingCell = &labelList[bb->fallThrough->id]; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1063 | |
| 1064 | /* r1 = &retChainingCell */ |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1065 | dvmCompilerLockTemp(cUnit, r1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1066 | ArmLIR *addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1067 | /* r4PC = dalvikCallsite */ |
| 1068 | loadConstant(cUnit, r4PC, |
| 1069 | (int) (cUnit->method->insns + mir->offset)); |
| 1070 | addrRetChain->generic.target = (LIR *) retChainingCell; |
| 1071 | /* |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1072 | * r0 = calleeMethod (loaded upon calling genInvokeSingletonCommon) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1073 | * r1 = &ChainingCell |
| 1074 | * r4PC = callsiteDPC |
| 1075 | */ |
| 1076 | if (dvmIsNativeMethod(calleeMethod)) { |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1077 | genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_NATIVE); |
| Ben Cheng | 978738d | 2010-05-13 13:45:57 -0700 | [diff] [blame] | 1078 | #if defined(WITH_JIT_TUNING) |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1079 | gDvmJit.invokeNative++; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1080 | #endif |
| 1081 | } else { |
| 1082 | genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_CHAIN); |
| Ben Cheng | 978738d | 2010-05-13 13:45:57 -0700 | [diff] [blame] | 1083 | #if defined(WITH_JIT_TUNING) |
| Ben Cheng | 86717f7 | 2010-03-05 15:27:21 -0800 | [diff] [blame] | 1084 | gDvmJit.invokeMonomorphic++; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1085 | #endif |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1086 | /* Branch to the chaining cell */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1087 | genUnconditionalBranch(cUnit, &labelList[bb->taken->id]); |
| 1088 | } |
| 1089 | /* Handle exceptions using the interpreter */ |
| 1090 | genTrap(cUnit, mir->offset, pcrLabel); |
| 1091 | } |
| 1092 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1093 | /* |
| 1094 | * Generate code to check the validity of a predicted chain and take actions |
| 1095 | * based on the result. |
| 1096 | * |
| 1097 | * 0x426a99aa : ldr r4, [pc, #72] --> r4 <- dalvikPC of this invoke |
| 1098 | * 0x426a99ac : add r1, pc, #32 --> r1 <- &retChainingCell |
| 1099 | * 0x426a99ae : add r2, pc, #40 --> r2 <- &predictedChainingCell |
| 1100 | * 0x426a99b0 : blx_1 0x426a918c --+ TEMPLATE_INVOKE_METHOD_PREDICTED_CHAIN |
| 1101 | * 0x426a99b2 : blx_2 see above --+ |
| 1102 | * 0x426a99b4 : b 0x426a99d8 --> off to the predicted chain |
| 1103 | * 0x426a99b6 : b 0x426a99c8 --> punt to the interpreter |
| 1104 | * 0x426a99b8 : ldr r0, [r7, #44] --> r0 <- this->class->vtable[methodIdx] |
| 1105 | * 0x426a99ba : cmp r1, #0 --> compare r1 (rechain count) against 0 |
| 1106 | * 0x426a99bc : bgt 0x426a99c2 --> >=0? don't rechain |
| 1107 | * 0x426a99be : ldr r7, [r6, #96] --+ dvmJitToPatchPredictedChain |
| 1108 | * 0x426a99c0 : blx r7 --+ |
| 1109 | * 0x426a99c2 : add r1, pc, #12 --> r1 <- &retChainingCell |
| 1110 | * 0x426a99c4 : blx_1 0x426a9098 --+ TEMPLATE_INVOKE_METHOD_NO_OPT |
| 1111 | * 0x426a99c6 : blx_2 see above --+ |
| 1112 | */ |
| 1113 | static void genInvokeVirtualCommon(CompilationUnit *cUnit, MIR *mir, |
| 1114 | int methodIndex, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1115 | ArmLIR *retChainingCell, |
| 1116 | ArmLIR *predChainingCell, |
| 1117 | ArmLIR *pcrLabel) |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1118 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1119 | /* |
| 1120 | * Note: all Dalvik register state should be flushed to |
| 1121 | * memory by the point, so register usage restrictions no |
| 1122 | * longer apply. Lock temps to prevent them from being |
| 1123 | * allocated by utility routines. |
| 1124 | */ |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1125 | dvmCompilerLockAllTemps(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1126 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1127 | /* "this" is already left in r0 by genProcessArgs* */ |
| 1128 | |
| 1129 | /* r4PC = dalvikCallsite */ |
| 1130 | loadConstant(cUnit, r4PC, |
| 1131 | (int) (cUnit->method->insns + mir->offset)); |
| 1132 | |
| 1133 | /* r1 = &retChainingCell */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1134 | ArmLIR *addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1135 | addrRetChain->generic.target = (LIR *) retChainingCell; |
| 1136 | |
| 1137 | /* r2 = &predictedChainingCell */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1138 | ArmLIR *predictedChainingCell = opRegRegImm(cUnit, kOpAdd, r2, rpc, 0); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1139 | predictedChainingCell->generic.target = (LIR *) predChainingCell; |
| 1140 | |
| 1141 | genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_PREDICTED_CHAIN); |
| 1142 | |
| 1143 | /* return through lr - jump to the chaining cell */ |
| 1144 | genUnconditionalBranch(cUnit, predChainingCell); |
| 1145 | |
| 1146 | /* |
| 1147 | * null-check on "this" may have been eliminated, but we still need a PC- |
| 1148 | * reconstruction label for stack overflow bailout. |
| 1149 | */ |
| 1150 | if (pcrLabel == NULL) { |
| 1151 | int dPC = (int) (cUnit->method->insns + mir->offset); |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1152 | pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true); |
| Ben Cheng | a497359 | 2010-03-31 11:59:18 -0700 | [diff] [blame] | 1153 | pcrLabel->opCode = kArmPseudoPCReconstructionCell; |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1154 | pcrLabel->operands[0] = dPC; |
| 1155 | pcrLabel->operands[1] = mir->offset; |
| 1156 | /* Insert the place holder to the growable list */ |
| 1157 | dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel); |
| 1158 | } |
| 1159 | |
| 1160 | /* return through lr+2 - punt to the interpreter */ |
| 1161 | genUnconditionalBranch(cUnit, pcrLabel); |
| 1162 | |
| 1163 | /* |
| 1164 | * return through lr+4 - fully resolve the callee method. |
| 1165 | * r1 <- count |
| 1166 | * r2 <- &predictedChainCell |
| 1167 | * r3 <- this->class |
| 1168 | * r4 <- dPC |
| 1169 | * r7 <- this->class->vtable |
| 1170 | */ |
| 1171 | |
| 1172 | /* r0 <- calleeMethod */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1173 | loadWordDisp(cUnit, r7, methodIndex * 4, r0); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1174 | |
| 1175 | /* Check if rechain limit is reached */ |
| buzbee | 8f8109a | 2010-08-31 10:16:35 -0700 | [diff] [blame] | 1176 | ArmLIR *bypassRechaining = genCmpImmBranch(cUnit, kArmCondGt, r1, 0); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1177 | |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1178 | loadWordDisp(cUnit, rGLUE, offsetof(InterpState, |
| 1179 | jitToInterpEntries.dvmJitToPatchPredictedChain), r7); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1180 | |
| Ben Cheng | b88ec3c | 2010-05-17 12:50:33 -0700 | [diff] [blame] | 1181 | genRegCopy(cUnit, r1, rGLUE); |
| 1182 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1183 | /* |
| 1184 | * r0 = calleeMethod |
| 1185 | * r2 = &predictedChainingCell |
| 1186 | * r3 = class |
| 1187 | * |
| 1188 | * &returnChainingCell has been loaded into r1 but is not needed |
| 1189 | * when patching the chaining cell and will be clobbered upon |
| 1190 | * returning so it will be reconstructed again. |
| 1191 | */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1192 | opReg(cUnit, kOpBlx, r7); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1193 | |
| 1194 | /* r1 = &retChainingCell */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1195 | addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1196 | addrRetChain->generic.target = (LIR *) retChainingCell; |
| 1197 | |
| 1198 | bypassRechaining->generic.target = (LIR *) addrRetChain; |
| 1199 | /* |
| 1200 | * r0 = calleeMethod, |
| 1201 | * r1 = &ChainingCell, |
| 1202 | * r4PC = callsiteDPC, |
| 1203 | */ |
| 1204 | genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_NO_OPT); |
| Ben Cheng | 978738d | 2010-05-13 13:45:57 -0700 | [diff] [blame] | 1205 | #if defined(WITH_JIT_TUNING) |
| Ben Cheng | 86717f7 | 2010-03-05 15:27:21 -0800 | [diff] [blame] | 1206 | gDvmJit.invokePolymorphic++; |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1207 | #endif |
| 1208 | /* Handle exceptions using the interpreter */ |
| 1209 | genTrap(cUnit, mir->offset, pcrLabel); |
| 1210 | } |
| 1211 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1212 | /* Geneate a branch to go back to the interpreter */ |
| 1213 | static void genPuntToInterp(CompilationUnit *cUnit, unsigned int offset) |
| 1214 | { |
| 1215 | /* r0 = dalvik pc */ |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1216 | dvmCompilerFlushAllRegs(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1217 | loadConstant(cUnit, r0, (int) (cUnit->method->insns + offset)); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1218 | loadWordDisp(cUnit, r0, offsetof(Object, clazz), r3); |
| 1219 | loadWordDisp(cUnit, rGLUE, offsetof(InterpState, |
| 1220 | jitToInterpEntries.dvmJitToInterpPunt), r1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1221 | opReg(cUnit, kOpBlx, r1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1222 | } |
| 1223 | |
| 1224 | /* |
| 1225 | * Attempt to single step one instruction using the interpreter and return |
| 1226 | * to the compiled code for the next Dalvik instruction |
| 1227 | */ |
| 1228 | static void genInterpSingleStep(CompilationUnit *cUnit, MIR *mir) |
| 1229 | { |
| 1230 | int flags = dexGetInstrFlags(gDvm.instrFlags, mir->dalvikInsn.opCode); |
| 1231 | int flagsToCheck = kInstrCanBranch | kInstrCanSwitch | kInstrCanReturn | |
| 1232 | kInstrCanThrow; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1233 | |
| Bill Buzbee | 4527387 | 2010-03-11 11:12:15 -0800 | [diff] [blame] | 1234 | //If already optimized out, just ignore |
| 1235 | if (mir->dalvikInsn.opCode == OP_NOP) |
| 1236 | return; |
| 1237 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1238 | //Ugly, but necessary. Flush all Dalvik regs so Interp can find them |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1239 | dvmCompilerFlushAllRegs(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1240 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1241 | if ((mir->next == NULL) || (flags & flagsToCheck)) { |
| 1242 | genPuntToInterp(cUnit, mir->offset); |
| 1243 | return; |
| 1244 | } |
| 1245 | int entryAddr = offsetof(InterpState, |
| 1246 | jitToInterpEntries.dvmJitToInterpSingleStep); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1247 | loadWordDisp(cUnit, rGLUE, entryAddr, r2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1248 | /* r0 = dalvik pc */ |
| 1249 | loadConstant(cUnit, r0, (int) (cUnit->method->insns + mir->offset)); |
| 1250 | /* r1 = dalvik pc of following instruction */ |
| 1251 | loadConstant(cUnit, r1, (int) (cUnit->method->insns + mir->next->offset)); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1252 | opReg(cUnit, kOpBlx, r2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1253 | } |
| 1254 | |
| Ben Cheng | fc075c2 | 2010-05-28 15:20:08 -0700 | [diff] [blame] | 1255 | #if defined(WITH_DEADLOCK_PREDICTION) || defined(WITH_MONITOR_TRACKING) || \ |
| 1256 | defined(_ARMV5TE) || defined(_ARMV5TE_VFP) |
| Bill Buzbee | c1d9ed4 | 2010-02-02 11:04:33 -0800 | [diff] [blame] | 1257 | /* |
| 1258 | * To prevent a thread in a monitor wait from blocking the Jit from |
| 1259 | * resetting the code cache, heavyweight monitor lock will not |
| 1260 | * be allowed to return to an existing translation. Instead, we will |
| 1261 | * handle them by branching to a handler, which will in turn call the |
| 1262 | * runtime lock routine and then branch directly back to the |
| 1263 | * interpreter main loop. Given the high cost of the heavyweight |
| 1264 | * lock operation, this additional cost should be slight (especially when |
| 1265 | * considering that we expect the vast majority of lock operations to |
| 1266 | * use the fast-path thin lock bypass). |
| 1267 | */ |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 1268 | static void genMonitorPortable(CompilationUnit *cUnit, MIR *mir) |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1269 | { |
| Bill Buzbee | efbd3c5 | 2009-11-04 22:18:40 -0800 | [diff] [blame] | 1270 | bool isEnter = (mir->dalvikInsn.opCode == OP_MONITOR_ENTER); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1271 | genExportPC(cUnit, mir); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1272 | dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */ |
| 1273 | RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1274 | loadValueDirectFixed(cUnit, rlSrc, r1); |
| 1275 | loadWordDisp(cUnit, rGLUE, offsetof(InterpState, self), r0); |
| Bill Buzbee | c1d9ed4 | 2010-02-02 11:04:33 -0800 | [diff] [blame] | 1276 | genNullCheck(cUnit, rlSrc.sRegLow, r1, mir->offset, NULL); |
| Bill Buzbee | efbd3c5 | 2009-11-04 22:18:40 -0800 | [diff] [blame] | 1277 | if (isEnter) { |
| Bill Buzbee | c1d9ed4 | 2010-02-02 11:04:33 -0800 | [diff] [blame] | 1278 | /* Get dPC of next insn */ |
| 1279 | loadConstant(cUnit, r4PC, (int)(cUnit->method->insns + mir->offset + |
| 1280 | dexGetInstrWidthAbs(gDvm.instrWidth, OP_MONITOR_ENTER))); |
| 1281 | #if defined(WITH_DEADLOCK_PREDICTION) |
| 1282 | genDispatchToHandler(cUnit, TEMPLATE_MONITOR_ENTER_DEBUG); |
| 1283 | #else |
| 1284 | genDispatchToHandler(cUnit, TEMPLATE_MONITOR_ENTER); |
| 1285 | #endif |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1286 | } else { |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 1287 | LOAD_FUNC_ADDR(cUnit, r2, (int)dvmUnlockObject); |
| Bill Buzbee | c1d9ed4 | 2010-02-02 11:04:33 -0800 | [diff] [blame] | 1288 | /* Do the call */ |
| 1289 | opReg(cUnit, kOpBlx, r2); |
| buzbee | 8f8109a | 2010-08-31 10:16:35 -0700 | [diff] [blame] | 1290 | /* Did we throw? */ |
| 1291 | ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0); |
| Bill Buzbee | 6bbdd6b | 2010-02-16 14:40:01 -0800 | [diff] [blame] | 1292 | loadConstant(cUnit, r0, |
| 1293 | (int) (cUnit->method->insns + mir->offset + |
| 1294 | dexGetInstrWidthAbs(gDvm.instrWidth, OP_MONITOR_EXIT))); |
| 1295 | genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON); |
| 1296 | ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel); |
| 1297 | target->defMask = ENCODE_ALL; |
| 1298 | branchOver->generic.target = (LIR *) target; |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame] | 1299 | dvmCompilerClobberCallRegs(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1300 | } |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1301 | } |
| Ben Cheng | fc075c2 | 2010-05-28 15:20:08 -0700 | [diff] [blame] | 1302 | #endif |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1303 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1304 | /* |
| 1305 | * The following are the first-level codegen routines that analyze the format |
| 1306 | * of each bytecode then either dispatch special purpose codegen routines |
| 1307 | * or produce corresponding Thumb instructions directly. |
| 1308 | */ |
| 1309 | |
| 1310 | static bool handleFmt10t_Fmt20t_Fmt30t(CompilationUnit *cUnit, MIR *mir, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1311 | BasicBlock *bb, ArmLIR *labelList) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1312 | { |
| 1313 | /* For OP_GOTO, OP_GOTO_16, and OP_GOTO_32 */ |
| 1314 | genUnconditionalBranch(cUnit, &labelList[bb->taken->id]); |
| 1315 | return false; |
| 1316 | } |
| 1317 | |
| 1318 | static bool handleFmt10x(CompilationUnit *cUnit, MIR *mir) |
| 1319 | { |
| 1320 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| Andy McFadden | c35a2ef | 2010-06-17 12:36:00 -0700 | [diff] [blame] | 1321 | if ((dalvikOpCode >= OP_UNUSED_3E) && (dalvikOpCode <= OP_UNUSED_43)) { |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1322 | LOGE("Codegen: got unused opcode 0x%x\n",dalvikOpCode); |
| 1323 | return true; |
| 1324 | } |
| 1325 | switch (dalvikOpCode) { |
| 1326 | case OP_RETURN_VOID: |
| Andy McFadden | 291758c | 2010-09-10 08:04:52 -0700 | [diff] [blame^] | 1327 | case OP_RETURN_VOID_BARRIER: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1328 | genReturnCommon(cUnit,mir); |
| 1329 | break; |
| 1330 | case OP_UNUSED_73: |
| 1331 | case OP_UNUSED_79: |
| 1332 | case OP_UNUSED_7A: |
| Andy McFadden | c35a2ef | 2010-06-17 12:36:00 -0700 | [diff] [blame] | 1333 | case OP_UNUSED_FF: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1334 | LOGE("Codegen: got unused opcode 0x%x\n",dalvikOpCode); |
| 1335 | return true; |
| 1336 | case OP_NOP: |
| 1337 | break; |
| 1338 | default: |
| 1339 | return true; |
| 1340 | } |
| 1341 | return false; |
| 1342 | } |
| 1343 | |
| 1344 | static bool handleFmt11n_Fmt31i(CompilationUnit *cUnit, MIR *mir) |
| 1345 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1346 | RegLocation rlDest; |
| 1347 | RegLocation rlResult; |
| 1348 | if (mir->ssaRep->numDefs == 2) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1349 | rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1350 | } else { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1351 | rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1352 | } |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1353 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1354 | switch (mir->dalvikInsn.opCode) { |
| 1355 | case OP_CONST: |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1356 | case OP_CONST_4: { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1357 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true); |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 1358 | loadConstantNoClobber(cUnit, rlResult.lowReg, mir->dalvikInsn.vB); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1359 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1360 | break; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1361 | } |
| 1362 | case OP_CONST_WIDE_32: { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1363 | //TUNING: single routine to load constant pair for support doubles |
| Bill Buzbee | 964a7b0 | 2010-01-28 12:54:19 -0800 | [diff] [blame] | 1364 | //TUNING: load 0/-1 separately to avoid load dependency |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1365 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 1366 | loadConstantNoClobber(cUnit, rlResult.lowReg, mir->dalvikInsn.vB); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1367 | opRegRegImm(cUnit, kOpAsr, rlResult.highReg, |
| 1368 | rlResult.lowReg, 31); |
| 1369 | storeValueWide(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1370 | break; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1371 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1372 | default: |
| 1373 | return true; |
| 1374 | } |
| 1375 | return false; |
| 1376 | } |
| 1377 | |
| 1378 | static bool handleFmt21h(CompilationUnit *cUnit, MIR *mir) |
| 1379 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1380 | RegLocation rlDest; |
| 1381 | RegLocation rlResult; |
| 1382 | if (mir->ssaRep->numDefs == 2) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1383 | rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1384 | } else { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1385 | rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1386 | } |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1387 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1388 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1389 | switch (mir->dalvikInsn.opCode) { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1390 | case OP_CONST_HIGH16: { |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 1391 | loadConstantNoClobber(cUnit, rlResult.lowReg, |
| 1392 | mir->dalvikInsn.vB << 16); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1393 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1394 | break; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1395 | } |
| 1396 | case OP_CONST_WIDE_HIGH16: { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1397 | loadConstantValueWide(cUnit, rlResult.lowReg, rlResult.highReg, |
| 1398 | 0, mir->dalvikInsn.vB << 16); |
| 1399 | storeValueWide(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1400 | break; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1401 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1402 | default: |
| 1403 | return true; |
| 1404 | } |
| 1405 | return false; |
| 1406 | } |
| 1407 | |
| 1408 | static bool handleFmt20bc(CompilationUnit *cUnit, MIR *mir) |
| 1409 | { |
| 1410 | /* For OP_THROW_VERIFICATION_ERROR */ |
| 1411 | genInterpSingleStep(cUnit, mir); |
| 1412 | return false; |
| 1413 | } |
| 1414 | |
| 1415 | static bool handleFmt21c_Fmt31c(CompilationUnit *cUnit, MIR *mir) |
| 1416 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1417 | RegLocation rlResult; |
| 1418 | RegLocation rlDest; |
| 1419 | RegLocation rlSrc; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1420 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1421 | switch (mir->dalvikInsn.opCode) { |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1422 | case OP_CONST_STRING_JUMBO: |
| 1423 | case OP_CONST_STRING: { |
| 1424 | void *strPtr = (void*) |
| 1425 | (cUnit->method->clazz->pDvmDex->pResStrings[mir->dalvikInsn.vB]); |
| Ben Cheng | dd6e870 | 2010-05-07 13:05:47 -0700 | [diff] [blame] | 1426 | |
| 1427 | if (strPtr == NULL) { |
| 1428 | LOGE("Unexpected null string"); |
| 1429 | dvmAbort(); |
| 1430 | } |
| 1431 | |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1432 | rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| 1433 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 1434 | loadConstantNoClobber(cUnit, rlResult.lowReg, (int) strPtr ); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1435 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1436 | break; |
| 1437 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1438 | case OP_CONST_CLASS: { |
| 1439 | void *classPtr = (void*) |
| 1440 | (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vB]); |
| Ben Cheng | dd6e870 | 2010-05-07 13:05:47 -0700 | [diff] [blame] | 1441 | |
| 1442 | if (classPtr == NULL) { |
| 1443 | LOGE("Unexpected null class"); |
| 1444 | dvmAbort(); |
| 1445 | } |
| 1446 | |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1447 | rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| 1448 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 1449 | loadConstantNoClobber(cUnit, rlResult.lowReg, (int) classPtr ); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1450 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1451 | break; |
| 1452 | } |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 1453 | case OP_SGET_VOLATILE: |
| 1454 | case OP_SGET_OBJECT_VOLATILE: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1455 | case OP_SGET_OBJECT: |
| 1456 | case OP_SGET_BOOLEAN: |
| 1457 | case OP_SGET_CHAR: |
| 1458 | case OP_SGET_BYTE: |
| 1459 | case OP_SGET_SHORT: |
| 1460 | case OP_SGET: { |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 1461 | int valOffset = offsetof(StaticField, value); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1462 | int tReg = dvmCompilerAllocTemp(cUnit); |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 1463 | bool isVolatile; |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 1464 | const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ? |
| 1465 | mir->meta.calleeMethod : cUnit->method; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1466 | void *fieldPtr = (void*) |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 1467 | (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]); |
| Ben Cheng | dd6e870 | 2010-05-07 13:05:47 -0700 | [diff] [blame] | 1468 | |
| 1469 | if (fieldPtr == NULL) { |
| 1470 | LOGE("Unexpected null static field"); |
| 1471 | dvmAbort(); |
| 1472 | } |
| 1473 | |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 1474 | isVolatile = (mir->dalvikInsn.opCode == OP_SGET_VOLATILE) || |
| 1475 | (mir->dalvikInsn.opCode == OP_SGET_OBJECT_VOLATILE) || |
| 1476 | dvmIsVolatileField(fieldPtr); |
| 1477 | |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1478 | rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| 1479 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1480 | loadConstant(cUnit, tReg, (int) fieldPtr + valOffset); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 1481 | |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 1482 | if (isVolatile) { |
| 1483 | dvmCompilerGenMemBarrier(cUnit); |
| 1484 | } |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 1485 | HEAP_ACCESS_SHADOW(true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1486 | loadWordDisp(cUnit, tReg, 0, rlResult.lowReg); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 1487 | HEAP_ACCESS_SHADOW(false); |
| 1488 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1489 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1490 | break; |
| 1491 | } |
| 1492 | case OP_SGET_WIDE: { |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 1493 | int valOffset = offsetof(StaticField, value); |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 1494 | const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ? |
| 1495 | mir->meta.calleeMethod : cUnit->method; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1496 | void *fieldPtr = (void*) |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 1497 | (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]); |
| Ben Cheng | dd6e870 | 2010-05-07 13:05:47 -0700 | [diff] [blame] | 1498 | |
| 1499 | if (fieldPtr == NULL) { |
| 1500 | LOGE("Unexpected null static field"); |
| 1501 | dvmAbort(); |
| 1502 | } |
| 1503 | |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1504 | int tReg = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1505 | rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1); |
| 1506 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1507 | loadConstant(cUnit, tReg, (int) fieldPtr + valOffset); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 1508 | |
| 1509 | HEAP_ACCESS_SHADOW(true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1510 | loadPair(cUnit, tReg, rlResult.lowReg, rlResult.highReg); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 1511 | HEAP_ACCESS_SHADOW(false); |
| 1512 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1513 | storeValueWide(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1514 | break; |
| 1515 | } |
| 1516 | case OP_SPUT_OBJECT: |
| buzbee | ddc7d29 | 2010-09-02 17:16:24 -0700 | [diff] [blame] | 1517 | case OP_SPUT_OBJECT_VOLATILE: |
| 1518 | case OP_SPUT_VOLATILE: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1519 | case OP_SPUT_BOOLEAN: |
| 1520 | case OP_SPUT_CHAR: |
| 1521 | case OP_SPUT_BYTE: |
| 1522 | case OP_SPUT_SHORT: |
| 1523 | case OP_SPUT: { |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 1524 | int valOffset = offsetof(StaticField, value); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1525 | int tReg = dvmCompilerAllocTemp(cUnit); |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 1526 | bool isVolatile; |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 1527 | const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ? |
| 1528 | mir->meta.calleeMethod : cUnit->method; |
| 1529 | void *fieldPtr = (void*) |
| 1530 | (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1531 | |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 1532 | isVolatile = (mir->dalvikInsn.opCode == OP_SPUT_VOLATILE) || |
| 1533 | (mir->dalvikInsn.opCode == OP_SPUT_OBJECT_VOLATILE) || |
| 1534 | dvmIsVolatileField(fieldPtr); |
| 1535 | |
| Ben Cheng | dd6e870 | 2010-05-07 13:05:47 -0700 | [diff] [blame] | 1536 | if (fieldPtr == NULL) { |
| 1537 | LOGE("Unexpected null static field"); |
| 1538 | dvmAbort(); |
| 1539 | } |
| 1540 | |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1541 | rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1542 | rlSrc = loadValue(cUnit, rlSrc, kAnyReg); |
| 1543 | loadConstant(cUnit, tReg, (int) fieldPtr + valOffset); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 1544 | |
| 1545 | HEAP_ACCESS_SHADOW(true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1546 | storeWordDisp(cUnit, tReg, 0 ,rlSrc.lowReg); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 1547 | HEAP_ACCESS_SHADOW(false); |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 1548 | if (isVolatile) { |
| 1549 | dvmCompilerGenMemBarrier(cUnit); |
| 1550 | } |
| buzbee | 919eb06 | 2010-07-12 12:59:22 -0700 | [diff] [blame] | 1551 | if (mir->dalvikInsn.opCode == OP_SPUT_OBJECT) { |
| 1552 | /* NOTE: marking card based on field address */ |
| 1553 | markCard(cUnit, rlSrc.lowReg, tReg); |
| 1554 | } |
| buzbee | baf196a | 2010-08-04 10:13:15 -0700 | [diff] [blame] | 1555 | dvmCompilerFreeTemp(cUnit, tReg); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 1556 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1557 | break; |
| 1558 | } |
| 1559 | case OP_SPUT_WIDE: { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1560 | int tReg = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 1561 | int valOffset = offsetof(StaticField, value); |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 1562 | const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ? |
| 1563 | mir->meta.calleeMethod : cUnit->method; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1564 | void *fieldPtr = (void*) |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 1565 | (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1566 | |
| Ben Cheng | dd6e870 | 2010-05-07 13:05:47 -0700 | [diff] [blame] | 1567 | if (fieldPtr == NULL) { |
| 1568 | LOGE("Unexpected null static field"); |
| 1569 | dvmAbort(); |
| 1570 | } |
| 1571 | |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1572 | rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1573 | rlSrc = loadValueWide(cUnit, rlSrc, kAnyReg); |
| 1574 | loadConstant(cUnit, tReg, (int) fieldPtr + valOffset); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 1575 | |
| 1576 | HEAP_ACCESS_SHADOW(true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1577 | storePair(cUnit, tReg, rlSrc.lowReg, rlSrc.highReg); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 1578 | HEAP_ACCESS_SHADOW(false); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1579 | break; |
| 1580 | } |
| 1581 | case OP_NEW_INSTANCE: { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1582 | /* |
| 1583 | * Obey the calling convention and don't mess with the register |
| 1584 | * usage. |
| 1585 | */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1586 | ClassObject *classPtr = (void*) |
| 1587 | (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vB]); |
| Ben Cheng | dd6e870 | 2010-05-07 13:05:47 -0700 | [diff] [blame] | 1588 | |
| 1589 | if (classPtr == NULL) { |
| 1590 | LOGE("Unexpected null class"); |
| 1591 | dvmAbort(); |
| 1592 | } |
| 1593 | |
| Ben Cheng | 79d173c | 2009-09-29 16:12:51 -0700 | [diff] [blame] | 1594 | /* |
| 1595 | * If it is going to throw, it should not make to the trace to begin |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1596 | * with. However, Alloc might throw, so we need to genExportPC() |
| Ben Cheng | 79d173c | 2009-09-29 16:12:51 -0700 | [diff] [blame] | 1597 | */ |
| 1598 | assert((classPtr->accessFlags & (ACC_INTERFACE|ACC_ABSTRACT)) == 0); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1599 | dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1600 | genExportPC(cUnit, mir); |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 1601 | LOAD_FUNC_ADDR(cUnit, r2, (int)dvmAllocObject); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1602 | loadConstant(cUnit, r0, (int) classPtr); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1603 | loadConstant(cUnit, r1, ALLOC_DONT_TRACK); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1604 | opReg(cUnit, kOpBlx, r2); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame] | 1605 | dvmCompilerClobberCallRegs(cUnit); |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 1606 | /* generate a branch over if allocation is successful */ |
| buzbee | 8f8109a | 2010-08-31 10:16:35 -0700 | [diff] [blame] | 1607 | ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0); |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 1608 | /* |
| 1609 | * OOM exception needs to be thrown here and cannot re-execute |
| 1610 | */ |
| 1611 | loadConstant(cUnit, r0, |
| 1612 | (int) (cUnit->method->insns + mir->offset)); |
| 1613 | genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON); |
| 1614 | /* noreturn */ |
| 1615 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1616 | ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel); |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 1617 | target->defMask = ENCODE_ALL; |
| 1618 | branchOver->generic.target = (LIR *) target; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1619 | rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| 1620 | rlResult = dvmCompilerGetReturn(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1621 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1622 | break; |
| 1623 | } |
| 1624 | case OP_CHECK_CAST: { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1625 | /* |
| 1626 | * Obey the calling convention and don't mess with the register |
| 1627 | * usage. |
| 1628 | */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1629 | ClassObject *classPtr = |
| 1630 | (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vB]); |
| Bill Buzbee | 4df41a5 | 2009-11-12 17:07:16 -0800 | [diff] [blame] | 1631 | /* |
| 1632 | * Note: It is possible that classPtr is NULL at this point, |
| 1633 | * even though this instruction has been successfully interpreted. |
| 1634 | * If the previous interpretation had a null source, the |
| 1635 | * interpreter would not have bothered to resolve the clazz. |
| 1636 | * Bail out to the interpreter in this case, and log it |
| 1637 | * so that we can tell if it happens frequently. |
| 1638 | */ |
| 1639 | if (classPtr == NULL) { |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 1640 | LOGVV("null clazz in OP_CHECK_CAST, single-stepping"); |
| Bill Buzbee | 4df41a5 | 2009-11-12 17:07:16 -0800 | [diff] [blame] | 1641 | genInterpSingleStep(cUnit, mir); |
| 1642 | return false; |
| 1643 | } |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1644 | dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1645 | loadConstant(cUnit, r1, (int) classPtr ); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1646 | rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1647 | rlSrc = loadValue(cUnit, rlSrc, kCoreReg); |
| buzbee | 8f8109a | 2010-08-31 10:16:35 -0700 | [diff] [blame] | 1648 | /* Null? */ |
| 1649 | ArmLIR *branch1 = genCmpImmBranch(cUnit, kArmCondEq, |
| 1650 | rlSrc.lowReg, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1651 | /* |
| 1652 | * rlSrc.lowReg now contains object->clazz. Note that |
| 1653 | * it could have been allocated r0, but we're okay so long |
| 1654 | * as we don't do anything desctructive until r0 is loaded |
| 1655 | * with clazz. |
| 1656 | */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1657 | /* r0 now contains object->clazz */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1658 | loadWordDisp(cUnit, rlSrc.lowReg, offsetof(Object, clazz), r0); |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 1659 | LOAD_FUNC_ADDR(cUnit, r2, (int)dvmInstanceofNonTrivial); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1660 | opRegReg(cUnit, kOpCmp, r0, r1); |
| 1661 | ArmLIR *branch2 = opCondBranch(cUnit, kArmCondEq); |
| 1662 | opReg(cUnit, kOpBlx, r2); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame] | 1663 | dvmCompilerClobberCallRegs(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1664 | /* |
| 1665 | * If null, check cast failed - punt to the interpreter. Because |
| 1666 | * interpreter will be the one throwing, we don't need to |
| 1667 | * genExportPC() here. |
| 1668 | */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1669 | genZeroCheck(cUnit, r0, mir->offset, NULL); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1670 | /* check cast passed - branch target here */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1671 | ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel); |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 1672 | target->defMask = ENCODE_ALL; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1673 | branch1->generic.target = (LIR *)target; |
| 1674 | branch2->generic.target = (LIR *)target; |
| 1675 | break; |
| 1676 | } |
| buzbee | 4d92e68 | 2010-07-29 15:24:14 -0700 | [diff] [blame] | 1677 | case OP_SGET_WIDE_VOLATILE: |
| 1678 | case OP_SPUT_WIDE_VOLATILE: |
| 1679 | genInterpSingleStep(cUnit, mir); |
| 1680 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1681 | default: |
| 1682 | return true; |
| 1683 | } |
| 1684 | return false; |
| 1685 | } |
| 1686 | |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 1687 | /* |
| 1688 | * A typical example of inlined getter/setter from a monomorphic callsite: |
| 1689 | * |
| 1690 | * D/dalvikvm( 289): -------- dalvik offset: 0x0000 @ invoke-static (I) |
| 1691 | * D/dalvikvm( 289): -------- dalvik offset: 0x0000 @ sget-object (C) v0, ... |
| 1692 | * D/dalvikvm( 289): 0x4427fc22 (0002): ldr r0, [pc, #56] |
| 1693 | * D/dalvikvm( 289): 0x4427fc24 (0004): ldr r1, [r0, #0] |
| 1694 | * D/dalvikvm( 289): 0x4427fc26 (0006): str r1, [r5, #0] |
| 1695 | * D/dalvikvm( 289): 0x4427fc28 (0008): .align4 |
| 1696 | * D/dalvikvm( 289): L0x0003: |
| 1697 | * D/dalvikvm( 289): -------- dalvik offset: 0x0003 @ move-result-object (I) v0 |
| 1698 | * |
| 1699 | * Note the invoke-static and move-result-object with the (I) notation are |
| 1700 | * turned into no-op. |
| 1701 | */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1702 | static bool handleFmt11x(CompilationUnit *cUnit, MIR *mir) |
| 1703 | { |
| 1704 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1705 | RegLocation rlResult; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1706 | switch (dalvikOpCode) { |
| 1707 | case OP_MOVE_EXCEPTION: { |
| 1708 | int offset = offsetof(InterpState, self); |
| 1709 | int exOffset = offsetof(Thread, exception); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1710 | int selfReg = dvmCompilerAllocTemp(cUnit); |
| 1711 | int resetReg = dvmCompilerAllocTemp(cUnit); |
| 1712 | RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| 1713 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1714 | loadWordDisp(cUnit, rGLUE, offset, selfReg); |
| Bill Buzbee | f9f3328 | 2009-11-22 12:45:30 -0800 | [diff] [blame] | 1715 | loadConstant(cUnit, resetReg, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1716 | loadWordDisp(cUnit, selfReg, exOffset, rlResult.lowReg); |
| Bill Buzbee | f9f3328 | 2009-11-22 12:45:30 -0800 | [diff] [blame] | 1717 | storeWordDisp(cUnit, selfReg, exOffset, resetReg); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1718 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1719 | break; |
| 1720 | } |
| 1721 | case OP_MOVE_RESULT: |
| 1722 | case OP_MOVE_RESULT_OBJECT: { |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 1723 | /* An inlined move result is effectively no-op */ |
| 1724 | if (mir->OptimizationFlags & MIR_INLINED) |
| 1725 | break; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1726 | RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1727 | RegLocation rlSrc = LOC_DALVIK_RETURN_VAL; |
| 1728 | rlSrc.fp = rlDest.fp; |
| 1729 | storeValue(cUnit, rlDest, rlSrc); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1730 | break; |
| 1731 | } |
| 1732 | case OP_MOVE_RESULT_WIDE: { |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 1733 | /* An inlined move result is effectively no-op */ |
| 1734 | if (mir->OptimizationFlags & MIR_INLINED) |
| 1735 | break; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1736 | RegLocation rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1737 | RegLocation rlSrc = LOC_DALVIK_RETURN_VAL_WIDE; |
| 1738 | rlSrc.fp = rlDest.fp; |
| 1739 | storeValueWide(cUnit, rlDest, rlSrc); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1740 | break; |
| 1741 | } |
| 1742 | case OP_RETURN_WIDE: { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1743 | RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1744 | RegLocation rlDest = LOC_DALVIK_RETURN_VAL_WIDE; |
| 1745 | rlDest.fp = rlSrc.fp; |
| 1746 | storeValueWide(cUnit, rlDest, rlSrc); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1747 | genReturnCommon(cUnit,mir); |
| 1748 | break; |
| 1749 | } |
| 1750 | case OP_RETURN: |
| 1751 | case OP_RETURN_OBJECT: { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1752 | RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1753 | RegLocation rlDest = LOC_DALVIK_RETURN_VAL; |
| 1754 | rlDest.fp = rlSrc.fp; |
| 1755 | storeValue(cUnit, rlDest, rlSrc); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1756 | genReturnCommon(cUnit,mir); |
| 1757 | break; |
| 1758 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1759 | case OP_MONITOR_EXIT: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1760 | case OP_MONITOR_ENTER: |
| Bill Buzbee | d0937ef | 2009-12-22 16:15:39 -0800 | [diff] [blame] | 1761 | #if defined(WITH_DEADLOCK_PREDICTION) || defined(WITH_MONITOR_TRACKING) |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 1762 | genMonitorPortable(cUnit, mir); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1763 | #else |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 1764 | genMonitor(cUnit, mir); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1765 | #endif |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1766 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1767 | case OP_THROW: { |
| 1768 | genInterpSingleStep(cUnit, mir); |
| 1769 | break; |
| 1770 | } |
| 1771 | default: |
| 1772 | return true; |
| 1773 | } |
| 1774 | return false; |
| 1775 | } |
| 1776 | |
| Bill Buzbee | d45ba37 | 2009-06-15 17:00:57 -0700 | [diff] [blame] | 1777 | static bool handleFmt12x(CompilationUnit *cUnit, MIR *mir) |
| 1778 | { |
| 1779 | OpCode opCode = mir->dalvikInsn.opCode; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1780 | RegLocation rlDest; |
| 1781 | RegLocation rlSrc; |
| 1782 | RegLocation rlResult; |
| Bill Buzbee | d45ba37 | 2009-06-15 17:00:57 -0700 | [diff] [blame] | 1783 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1784 | if ( (opCode >= OP_ADD_INT_2ADDR) && (opCode <= OP_REM_DOUBLE_2ADDR)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 1785 | return genArithOp( cUnit, mir ); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1786 | } |
| 1787 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1788 | if (mir->ssaRep->numUses == 2) |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1789 | rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1790 | else |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1791 | rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1792 | if (mir->ssaRep->numDefs == 2) |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1793 | rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1794 | else |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1795 | rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1796 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1797 | switch (opCode) { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1798 | case OP_DOUBLE_TO_INT: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1799 | case OP_INT_TO_FLOAT: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1800 | case OP_FLOAT_TO_INT: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1801 | case OP_DOUBLE_TO_FLOAT: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1802 | case OP_FLOAT_TO_DOUBLE: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1803 | case OP_INT_TO_DOUBLE: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1804 | case OP_FLOAT_TO_LONG: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1805 | case OP_LONG_TO_FLOAT: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1806 | case OP_DOUBLE_TO_LONG: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1807 | case OP_LONG_TO_DOUBLE: |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 1808 | return genConversion(cUnit, mir); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1809 | case OP_NEG_INT: |
| 1810 | case OP_NOT_INT: |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 1811 | return genArithOpInt(cUnit, mir, rlDest, rlSrc, rlSrc); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1812 | case OP_NEG_LONG: |
| 1813 | case OP_NOT_LONG: |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 1814 | return genArithOpLong(cUnit, mir, rlDest, rlSrc, rlSrc); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1815 | case OP_NEG_FLOAT: |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 1816 | return genArithOpFloat(cUnit, mir, rlDest, rlSrc, rlSrc); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1817 | case OP_NEG_DOUBLE: |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 1818 | return genArithOpDouble(cUnit, mir, rlDest, rlSrc, rlSrc); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1819 | case OP_MOVE_WIDE: |
| 1820 | storeValueWide(cUnit, rlDest, rlSrc); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1821 | break; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1822 | case OP_INT_TO_LONG: |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1823 | rlSrc = dvmCompilerUpdateLoc(cUnit, rlSrc); |
| 1824 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 964a7b0 | 2010-01-28 12:54:19 -0800 | [diff] [blame] | 1825 | //TUNING: shouldn't loadValueDirect already check for phys reg? |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1826 | if (rlSrc.location == kLocPhysReg) { |
| 1827 | genRegCopy(cUnit, rlResult.lowReg, rlSrc.lowReg); |
| 1828 | } else { |
| 1829 | loadValueDirect(cUnit, rlSrc, rlResult.lowReg); |
| 1830 | } |
| 1831 | opRegRegImm(cUnit, kOpAsr, rlResult.highReg, |
| 1832 | rlResult.lowReg, 31); |
| 1833 | storeValueWide(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1834 | break; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1835 | case OP_LONG_TO_INT: |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1836 | rlSrc = dvmCompilerUpdateLocWide(cUnit, rlSrc); |
| 1837 | rlSrc = dvmCompilerWideToNarrow(cUnit, rlSrc); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1838 | // Intentional fallthrough |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1839 | case OP_MOVE: |
| 1840 | case OP_MOVE_OBJECT: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1841 | storeValue(cUnit, rlDest, rlSrc); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1842 | break; |
| 1843 | case OP_INT_TO_BYTE: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1844 | rlSrc = loadValue(cUnit, rlSrc, kCoreReg); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1845 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1846 | opRegReg(cUnit, kOp2Byte, rlResult.lowReg, rlSrc.lowReg); |
| 1847 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1848 | break; |
| 1849 | case OP_INT_TO_SHORT: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1850 | rlSrc = loadValue(cUnit, rlSrc, kCoreReg); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1851 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1852 | opRegReg(cUnit, kOp2Short, rlResult.lowReg, rlSrc.lowReg); |
| 1853 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1854 | break; |
| 1855 | case OP_INT_TO_CHAR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1856 | rlSrc = loadValue(cUnit, rlSrc, kCoreReg); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1857 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1858 | opRegReg(cUnit, kOp2Char, rlResult.lowReg, rlSrc.lowReg); |
| 1859 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1860 | break; |
| 1861 | case OP_ARRAY_LENGTH: { |
| 1862 | int lenOffset = offsetof(ArrayObject, length); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1863 | rlSrc = loadValue(cUnit, rlSrc, kCoreReg); |
| 1864 | genNullCheck(cUnit, rlSrc.sRegLow, rlSrc.lowReg, |
| 1865 | mir->offset, NULL); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1866 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1867 | loadWordDisp(cUnit, rlSrc.lowReg, lenOffset, |
| 1868 | rlResult.lowReg); |
| 1869 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1870 | break; |
| 1871 | } |
| 1872 | default: |
| 1873 | return true; |
| 1874 | } |
| 1875 | return false; |
| 1876 | } |
| 1877 | |
| 1878 | static bool handleFmt21s(CompilationUnit *cUnit, MIR *mir) |
| 1879 | { |
| 1880 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1881 | RegLocation rlDest; |
| 1882 | RegLocation rlResult; |
| 1883 | int BBBB = mir->dalvikInsn.vB; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1884 | if (dalvikOpCode == OP_CONST_WIDE_16) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1885 | rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1); |
| 1886 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 1887 | loadConstantNoClobber(cUnit, rlResult.lowReg, BBBB); |
| Bill Buzbee | 964a7b0 | 2010-01-28 12:54:19 -0800 | [diff] [blame] | 1888 | //TUNING: do high separately to avoid load dependency |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1889 | opRegRegImm(cUnit, kOpAsr, rlResult.highReg, rlResult.lowReg, 31); |
| 1890 | storeValueWide(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1891 | } else if (dalvikOpCode == OP_CONST_16) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1892 | rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| 1893 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true); |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 1894 | loadConstantNoClobber(cUnit, rlResult.lowReg, BBBB); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1895 | storeValue(cUnit, rlDest, rlResult); |
| 1896 | } else |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1897 | return true; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1898 | return false; |
| 1899 | } |
| 1900 | |
| 1901 | /* Compare agaist zero */ |
| 1902 | static bool handleFmt21t(CompilationUnit *cUnit, MIR *mir, BasicBlock *bb, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1903 | ArmLIR *labelList) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1904 | { |
| 1905 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1906 | ArmConditionCode cond; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1907 | RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1908 | rlSrc = loadValue(cUnit, rlSrc, kCoreReg); |
| 1909 | opRegImm(cUnit, kOpCmp, rlSrc.lowReg, 0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1910 | |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1911 | //TUNING: break this out to allow use of Thumb2 CB[N]Z |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1912 | switch (dalvikOpCode) { |
| 1913 | case OP_IF_EQZ: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1914 | cond = kArmCondEq; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1915 | break; |
| 1916 | case OP_IF_NEZ: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1917 | cond = kArmCondNe; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1918 | break; |
| 1919 | case OP_IF_LTZ: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1920 | cond = kArmCondLt; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1921 | break; |
| 1922 | case OP_IF_GEZ: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1923 | cond = kArmCondGe; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1924 | break; |
| 1925 | case OP_IF_GTZ: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1926 | cond = kArmCondGt; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1927 | break; |
| 1928 | case OP_IF_LEZ: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1929 | cond = kArmCondLe; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1930 | break; |
| 1931 | default: |
| 1932 | cond = 0; |
| 1933 | LOGE("Unexpected opcode (%d) for Fmt21t\n", dalvikOpCode); |
| Bill Buzbee | fc519dc | 2010-03-06 23:30:57 -0800 | [diff] [blame] | 1934 | dvmCompilerAbort(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1935 | } |
| 1936 | genConditionalBranch(cUnit, cond, &labelList[bb->taken->id]); |
| 1937 | /* This mostly likely will be optimized away in a later phase */ |
| 1938 | genUnconditionalBranch(cUnit, &labelList[bb->fallThrough->id]); |
| 1939 | return false; |
| 1940 | } |
| 1941 | |
| Elliott Hughes | b4c0597 | 2010-02-24 16:36:18 -0800 | [diff] [blame] | 1942 | static bool isPowerOfTwo(int x) |
| 1943 | { |
| 1944 | return (x & (x - 1)) == 0; |
| 1945 | } |
| 1946 | |
| 1947 | // Returns true if no more than two bits are set in 'x'. |
| 1948 | static bool isPopCountLE2(unsigned int x) |
| 1949 | { |
| 1950 | x &= x - 1; |
| 1951 | return (x & (x - 1)) == 0; |
| 1952 | } |
| 1953 | |
| 1954 | // Returns the index of the lowest set bit in 'x'. |
| 1955 | static int lowestSetBit(unsigned int x) { |
| 1956 | int bit_posn = 0; |
| 1957 | while ((x & 0xf) == 0) { |
| 1958 | bit_posn += 4; |
| 1959 | x >>= 4; |
| Bill Buzbee | 78cb0e2 | 2010-02-11 14:04:53 -0800 | [diff] [blame] | 1960 | } |
| Elliott Hughes | b4c0597 | 2010-02-24 16:36:18 -0800 | [diff] [blame] | 1961 | while ((x & 1) == 0) { |
| 1962 | bit_posn++; |
| 1963 | x >>= 1; |
| 1964 | } |
| 1965 | return bit_posn; |
| 1966 | } |
| 1967 | |
| Elliott Hughes | 672511b | 2010-04-26 17:40:13 -0700 | [diff] [blame] | 1968 | // Returns true if it added instructions to 'cUnit' to divide 'rlSrc' by 'lit' |
| 1969 | // and store the result in 'rlDest'. |
| Elliott Hughes | c7ad9b2 | 2010-04-28 13:52:02 -0700 | [diff] [blame] | 1970 | static bool handleEasyDivide(CompilationUnit *cUnit, OpCode dalvikOpCode, |
| Elliott Hughes | 672511b | 2010-04-26 17:40:13 -0700 | [diff] [blame] | 1971 | RegLocation rlSrc, RegLocation rlDest, int lit) |
| 1972 | { |
| 1973 | if (lit < 2 || !isPowerOfTwo(lit)) { |
| 1974 | return false; |
| 1975 | } |
| 1976 | int k = lowestSetBit(lit); |
| 1977 | if (k >= 30) { |
| 1978 | // Avoid special cases. |
| 1979 | return false; |
| 1980 | } |
| Elliott Hughes | 9c45702 | 2010-04-28 16:15:38 -0700 | [diff] [blame] | 1981 | bool div = (dalvikOpCode == OP_DIV_INT_LIT8 || dalvikOpCode == OP_DIV_INT_LIT16); |
| Elliott Hughes | 672511b | 2010-04-26 17:40:13 -0700 | [diff] [blame] | 1982 | rlSrc = loadValue(cUnit, rlSrc, kCoreReg); |
| 1983 | RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Elliott Hughes | 9c45702 | 2010-04-28 16:15:38 -0700 | [diff] [blame] | 1984 | if (div) { |
| 1985 | int tReg = dvmCompilerAllocTemp(cUnit); |
| 1986 | if (lit == 2) { |
| 1987 | // Division by 2 is by far the most common division by constant. |
| 1988 | opRegRegImm(cUnit, kOpLsr, tReg, rlSrc.lowReg, 32 - k); |
| 1989 | opRegRegReg(cUnit, kOpAdd, tReg, tReg, rlSrc.lowReg); |
| 1990 | opRegRegImm(cUnit, kOpAsr, rlResult.lowReg, tReg, k); |
| 1991 | } else { |
| 1992 | opRegRegImm(cUnit, kOpAsr, tReg, rlSrc.lowReg, 31); |
| 1993 | opRegRegImm(cUnit, kOpLsr, tReg, tReg, 32 - k); |
| 1994 | opRegRegReg(cUnit, kOpAdd, tReg, tReg, rlSrc.lowReg); |
| 1995 | opRegRegImm(cUnit, kOpAsr, rlResult.lowReg, tReg, k); |
| 1996 | } |
| Elliott Hughes | 672511b | 2010-04-26 17:40:13 -0700 | [diff] [blame] | 1997 | } else { |
| Elliott Hughes | 9c45702 | 2010-04-28 16:15:38 -0700 | [diff] [blame] | 1998 | int cReg = dvmCompilerAllocTemp(cUnit); |
| 1999 | loadConstant(cUnit, cReg, lit - 1); |
| 2000 | int tReg1 = dvmCompilerAllocTemp(cUnit); |
| 2001 | int tReg2 = dvmCompilerAllocTemp(cUnit); |
| 2002 | if (lit == 2) { |
| 2003 | opRegRegImm(cUnit, kOpLsr, tReg1, rlSrc.lowReg, 32 - k); |
| 2004 | opRegRegReg(cUnit, kOpAdd, tReg2, tReg1, rlSrc.lowReg); |
| 2005 | opRegRegReg(cUnit, kOpAnd, tReg2, tReg2, cReg); |
| 2006 | opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg2, tReg1); |
| 2007 | } else { |
| 2008 | opRegRegImm(cUnit, kOpAsr, tReg1, rlSrc.lowReg, 31); |
| 2009 | opRegRegImm(cUnit, kOpLsr, tReg1, tReg1, 32 - k); |
| 2010 | opRegRegReg(cUnit, kOpAdd, tReg2, tReg1, rlSrc.lowReg); |
| 2011 | opRegRegReg(cUnit, kOpAnd, tReg2, tReg2, cReg); |
| 2012 | opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg2, tReg1); |
| 2013 | } |
| Elliott Hughes | 672511b | 2010-04-26 17:40:13 -0700 | [diff] [blame] | 2014 | } |
| 2015 | storeValue(cUnit, rlDest, rlResult); |
| 2016 | return true; |
| 2017 | } |
| 2018 | |
| Elliott Hughes | b4c0597 | 2010-02-24 16:36:18 -0800 | [diff] [blame] | 2019 | // Returns true if it added instructions to 'cUnit' to multiply 'rlSrc' by 'lit' |
| 2020 | // and store the result in 'rlDest'. |
| 2021 | static bool handleEasyMultiply(CompilationUnit *cUnit, |
| 2022 | RegLocation rlSrc, RegLocation rlDest, int lit) |
| 2023 | { |
| 2024 | // Can we simplify this multiplication? |
| 2025 | bool powerOfTwo = false; |
| 2026 | bool popCountLE2 = false; |
| 2027 | bool powerOfTwoMinusOne = false; |
| 2028 | if (lit < 2) { |
| 2029 | // Avoid special cases. |
| 2030 | return false; |
| 2031 | } else if (isPowerOfTwo(lit)) { |
| 2032 | powerOfTwo = true; |
| 2033 | } else if (isPopCountLE2(lit)) { |
| 2034 | popCountLE2 = true; |
| 2035 | } else if (isPowerOfTwo(lit + 1)) { |
| 2036 | powerOfTwoMinusOne = true; |
| 2037 | } else { |
| 2038 | return false; |
| 2039 | } |
| 2040 | rlSrc = loadValue(cUnit, rlSrc, kCoreReg); |
| 2041 | RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| 2042 | if (powerOfTwo) { |
| 2043 | // Shift. |
| 2044 | opRegRegImm(cUnit, kOpLsl, rlResult.lowReg, rlSrc.lowReg, |
| 2045 | lowestSetBit(lit)); |
| 2046 | } else if (popCountLE2) { |
| 2047 | // Shift and add and shift. |
| 2048 | int firstBit = lowestSetBit(lit); |
| 2049 | int secondBit = lowestSetBit(lit ^ (1 << firstBit)); |
| 2050 | genMultiplyByTwoBitMultiplier(cUnit, rlSrc, rlResult, lit, |
| 2051 | firstBit, secondBit); |
| 2052 | } else { |
| 2053 | // Reverse subtract: (src << (shift + 1)) - src. |
| 2054 | assert(powerOfTwoMinusOne); |
| 2055 | // TODO: rsb dst, src, src lsl#lowestSetBit(lit + 1) |
| 2056 | int tReg = dvmCompilerAllocTemp(cUnit); |
| 2057 | opRegRegImm(cUnit, kOpLsl, tReg, rlSrc.lowReg, lowestSetBit(lit + 1)); |
| 2058 | opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg, rlSrc.lowReg); |
| 2059 | } |
| 2060 | storeValue(cUnit, rlDest, rlResult); |
| 2061 | return true; |
| Bill Buzbee | 78cb0e2 | 2010-02-11 14:04:53 -0800 | [diff] [blame] | 2062 | } |
| 2063 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2064 | static bool handleFmt22b_Fmt22s(CompilationUnit *cUnit, MIR *mir) |
| 2065 | { |
| 2066 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2067 | RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| 2068 | RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2069 | RegLocation rlResult; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2070 | int lit = mir->dalvikInsn.vC; |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 2071 | OpKind op = 0; /* Make gcc happy */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2072 | int shiftOp = false; |
| 2073 | bool isDiv = false; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2074 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2075 | switch (dalvikOpCode) { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2076 | case OP_RSUB_INT_LIT8: |
| 2077 | case OP_RSUB_INT: { |
| 2078 | int tReg; |
| 2079 | //TUNING: add support for use of Arm rsub op |
| 2080 | rlSrc = loadValue(cUnit, rlSrc, kCoreReg); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2081 | tReg = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2082 | loadConstant(cUnit, tReg, lit); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2083 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2084 | opRegRegReg(cUnit, kOpSub, rlResult.lowReg, |
| 2085 | tReg, rlSrc.lowReg); |
| 2086 | storeValue(cUnit, rlDest, rlResult); |
| 2087 | return false; |
| 2088 | break; |
| 2089 | } |
| 2090 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2091 | case OP_ADD_INT_LIT8: |
| 2092 | case OP_ADD_INT_LIT16: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2093 | op = kOpAdd; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2094 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2095 | case OP_MUL_INT_LIT8: |
| Bill Buzbee | 78cb0e2 | 2010-02-11 14:04:53 -0800 | [diff] [blame] | 2096 | case OP_MUL_INT_LIT16: { |
| Elliott Hughes | b4c0597 | 2010-02-24 16:36:18 -0800 | [diff] [blame] | 2097 | if (handleEasyMultiply(cUnit, rlSrc, rlDest, lit)) { |
| 2098 | return false; |
| Bill Buzbee | 78cb0e2 | 2010-02-11 14:04:53 -0800 | [diff] [blame] | 2099 | } |
| Elliott Hughes | b4c0597 | 2010-02-24 16:36:18 -0800 | [diff] [blame] | 2100 | op = kOpMul; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2101 | break; |
| Bill Buzbee | 78cb0e2 | 2010-02-11 14:04:53 -0800 | [diff] [blame] | 2102 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2103 | case OP_AND_INT_LIT8: |
| 2104 | case OP_AND_INT_LIT16: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2105 | op = kOpAnd; |
| 2106 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2107 | case OP_OR_INT_LIT8: |
| 2108 | case OP_OR_INT_LIT16: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2109 | op = kOpOr; |
| 2110 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2111 | case OP_XOR_INT_LIT8: |
| 2112 | case OP_XOR_INT_LIT16: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2113 | op = kOpXor; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2114 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2115 | case OP_SHL_INT_LIT8: |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 2116 | lit &= 31; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2117 | shiftOp = true; |
| 2118 | op = kOpLsl; |
| 2119 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2120 | case OP_SHR_INT_LIT8: |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 2121 | lit &= 31; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2122 | shiftOp = true; |
| 2123 | op = kOpAsr; |
| 2124 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2125 | case OP_USHR_INT_LIT8: |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 2126 | lit &= 31; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2127 | shiftOp = true; |
| 2128 | op = kOpLsr; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2129 | break; |
| 2130 | |
| 2131 | case OP_DIV_INT_LIT8: |
| 2132 | case OP_DIV_INT_LIT16: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2133 | case OP_REM_INT_LIT8: |
| 2134 | case OP_REM_INT_LIT16: |
| 2135 | if (lit == 0) { |
| 2136 | /* Let the interpreter deal with div by 0 */ |
| 2137 | genInterpSingleStep(cUnit, mir); |
| 2138 | return false; |
| 2139 | } |
| Elliott Hughes | c7ad9b2 | 2010-04-28 13:52:02 -0700 | [diff] [blame] | 2140 | if (handleEasyDivide(cUnit, dalvikOpCode, rlSrc, rlDest, lit)) { |
| Elliott Hughes | 672511b | 2010-04-26 17:40:13 -0700 | [diff] [blame] | 2141 | return false; |
| 2142 | } |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2143 | dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2144 | loadValueDirectFixed(cUnit, rlSrc, r0); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2145 | dvmCompilerClobber(cUnit, r0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2146 | if ((dalvikOpCode == OP_DIV_INT_LIT8) || |
| 2147 | (dalvikOpCode == OP_DIV_INT_LIT16)) { |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 2148 | LOAD_FUNC_ADDR(cUnit, r2, (int)__aeabi_idiv); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2149 | isDiv = true; |
| 2150 | } else { |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 2151 | LOAD_FUNC_ADDR(cUnit, r2, (int)__aeabi_idivmod); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2152 | isDiv = false; |
| 2153 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2154 | loadConstant(cUnit, r1, lit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2155 | opReg(cUnit, kOpBlx, r2); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame] | 2156 | dvmCompilerClobberCallRegs(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2157 | if (isDiv) |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2158 | rlResult = dvmCompilerGetReturn(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2159 | else |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2160 | rlResult = dvmCompilerGetReturnAlt(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2161 | storeValue(cUnit, rlDest, rlResult); |
| 2162 | return false; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2163 | break; |
| 2164 | default: |
| 2165 | return true; |
| 2166 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2167 | rlSrc = loadValue(cUnit, rlSrc, kCoreReg); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2168 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2169 | // Avoid shifts by literal 0 - no support in Thumb. Change to copy |
| 2170 | if (shiftOp && (lit == 0)) { |
| 2171 | genRegCopy(cUnit, rlResult.lowReg, rlSrc.lowReg); |
| 2172 | } else { |
| 2173 | opRegRegImm(cUnit, op, rlResult.lowReg, rlSrc.lowReg, lit); |
| 2174 | } |
| 2175 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2176 | return false; |
| 2177 | } |
| 2178 | |
| 2179 | static bool handleFmt22c(CompilationUnit *cUnit, MIR *mir) |
| 2180 | { |
| 2181 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| buzbee | 4d92e68 | 2010-07-29 15:24:14 -0700 | [diff] [blame] | 2182 | int fieldOffset = -1; |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 2183 | bool isVolatile = false; |
| buzbee | 4d92e68 | 2010-07-29 15:24:14 -0700 | [diff] [blame] | 2184 | switch (dalvikOpCode) { |
| 2185 | /* |
| 2186 | * Wide volatiles currently handled via single step. |
| 2187 | * Add them here if generating in-line code. |
| 2188 | * case OP_IGET_WIDE_VOLATILE: |
| 2189 | * case OP_IPUT_WIDE_VOLATILE: |
| 2190 | */ |
| 2191 | case OP_IGET: |
| 2192 | case OP_IGET_VOLATILE: |
| 2193 | case OP_IGET_WIDE: |
| 2194 | case OP_IGET_OBJECT: |
| 2195 | case OP_IGET_OBJECT_VOLATILE: |
| 2196 | case OP_IGET_BOOLEAN: |
| 2197 | case OP_IGET_BYTE: |
| 2198 | case OP_IGET_CHAR: |
| 2199 | case OP_IGET_SHORT: |
| 2200 | case OP_IPUT: |
| 2201 | case OP_IPUT_VOLATILE: |
| 2202 | case OP_IPUT_WIDE: |
| 2203 | case OP_IPUT_OBJECT: |
| 2204 | case OP_IPUT_OBJECT_VOLATILE: |
| 2205 | case OP_IPUT_BOOLEAN: |
| 2206 | case OP_IPUT_BYTE: |
| 2207 | case OP_IPUT_CHAR: |
| 2208 | case OP_IPUT_SHORT: { |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 2209 | const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ? |
| 2210 | mir->meta.calleeMethod : cUnit->method; |
| buzbee | 4d92e68 | 2010-07-29 15:24:14 -0700 | [diff] [blame] | 2211 | Field *fieldPtr = |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 2212 | method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vC]; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2213 | |
| buzbee | 4d92e68 | 2010-07-29 15:24:14 -0700 | [diff] [blame] | 2214 | if (fieldPtr == NULL) { |
| 2215 | LOGE("Unexpected null instance field"); |
| 2216 | dvmAbort(); |
| 2217 | } |
| 2218 | isVolatile = dvmIsVolatileField(fieldPtr); |
| 2219 | fieldOffset = ((InstField *)fieldPtr)->byteOffset; |
| 2220 | break; |
| Ben Cheng | dd6e870 | 2010-05-07 13:05:47 -0700 | [diff] [blame] | 2221 | } |
| buzbee | 4d92e68 | 2010-07-29 15:24:14 -0700 | [diff] [blame] | 2222 | default: |
| 2223 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2224 | } |
| buzbee | 4d92e68 | 2010-07-29 15:24:14 -0700 | [diff] [blame] | 2225 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2226 | switch (dalvikOpCode) { |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2227 | case OP_NEW_ARRAY: { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2228 | // Generates a call - use explicit registers |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2229 | RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| 2230 | RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2231 | RegLocation rlResult; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2232 | void *classPtr = (void*) |
| 2233 | (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vC]); |
| Ben Cheng | dd6e870 | 2010-05-07 13:05:47 -0700 | [diff] [blame] | 2234 | |
| 2235 | if (classPtr == NULL) { |
| 2236 | LOGE("Unexpected null class"); |
| 2237 | dvmAbort(); |
| 2238 | } |
| 2239 | |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2240 | dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2241 | genExportPC(cUnit, mir); |
| 2242 | loadValueDirectFixed(cUnit, rlSrc, r1); /* Len */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2243 | loadConstant(cUnit, r0, (int) classPtr ); |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 2244 | LOAD_FUNC_ADDR(cUnit, r3, (int)dvmAllocArrayByClass); |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 2245 | /* |
| 2246 | * "len < 0": bail to the interpreter to re-execute the |
| 2247 | * instruction |
| 2248 | */ |
| Carl Shapiro | e3c01da | 2010-05-20 22:54:18 -0700 | [diff] [blame] | 2249 | genRegImmCheck(cUnit, kArmCondMi, r1, 0, mir->offset, NULL); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2250 | loadConstant(cUnit, r2, ALLOC_DONT_TRACK); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2251 | opReg(cUnit, kOpBlx, r3); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame] | 2252 | dvmCompilerClobberCallRegs(cUnit); |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 2253 | /* generate a branch over if allocation is successful */ |
| buzbee | 8f8109a | 2010-08-31 10:16:35 -0700 | [diff] [blame] | 2254 | ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0); |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 2255 | /* |
| 2256 | * OOM exception needs to be thrown here and cannot re-execute |
| 2257 | */ |
| 2258 | loadConstant(cUnit, r0, |
| 2259 | (int) (cUnit->method->insns + mir->offset)); |
| 2260 | genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON); |
| 2261 | /* noreturn */ |
| 2262 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2263 | ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel); |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 2264 | target->defMask = ENCODE_ALL; |
| 2265 | branchOver->generic.target = (LIR *) target; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2266 | rlResult = dvmCompilerGetReturn(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2267 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2268 | break; |
| 2269 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2270 | case OP_INSTANCE_OF: { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2271 | // May generate a call - use explicit registers |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2272 | RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| 2273 | RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2274 | RegLocation rlResult; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2275 | ClassObject *classPtr = |
| 2276 | (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vC]); |
| Bill Buzbee | 480e678 | 2010-01-27 15:43:08 -0800 | [diff] [blame] | 2277 | /* |
| 2278 | * Note: It is possible that classPtr is NULL at this point, |
| 2279 | * even though this instruction has been successfully interpreted. |
| 2280 | * If the previous interpretation had a null source, the |
| 2281 | * interpreter would not have bothered to resolve the clazz. |
| 2282 | * Bail out to the interpreter in this case, and log it |
| 2283 | * so that we can tell if it happens frequently. |
| 2284 | */ |
| 2285 | if (classPtr == NULL) { |
| 2286 | LOGD("null clazz in OP_INSTANCE_OF, single-stepping"); |
| 2287 | genInterpSingleStep(cUnit, mir); |
| 2288 | break; |
| 2289 | } |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2290 | dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2291 | loadValueDirectFixed(cUnit, rlSrc, r0); /* Ref */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2292 | loadConstant(cUnit, r2, (int) classPtr ); |
| Ben Cheng | 752c794 | 2009-06-22 10:50:07 -0700 | [diff] [blame] | 2293 | /* When taken r0 has NULL which can be used for store directly */ |
| buzbee | 8f8109a | 2010-08-31 10:16:35 -0700 | [diff] [blame] | 2294 | ArmLIR *branch1 = genCmpImmBranch(cUnit, kArmCondEq, r0, 0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2295 | /* r1 now contains object->clazz */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2296 | loadWordDisp(cUnit, r0, offsetof(Object, clazz), r1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2297 | /* r1 now contains object->clazz */ |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 2298 | LOAD_FUNC_ADDR(cUnit, r3, (int)dvmInstanceofNonTrivial); |
| Ben Cheng | 752c794 | 2009-06-22 10:50:07 -0700 | [diff] [blame] | 2299 | loadConstant(cUnit, r0, 1); /* Assume true */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2300 | opRegReg(cUnit, kOpCmp, r1, r2); |
| 2301 | ArmLIR *branch2 = opCondBranch(cUnit, kArmCondEq); |
| 2302 | genRegCopy(cUnit, r0, r1); |
| 2303 | genRegCopy(cUnit, r1, r2); |
| 2304 | opReg(cUnit, kOpBlx, r3); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame] | 2305 | dvmCompilerClobberCallRegs(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2306 | /* branch target here */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2307 | ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel); |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 2308 | target->defMask = ENCODE_ALL; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2309 | rlResult = dvmCompilerGetReturn(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2310 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2311 | branch1->generic.target = (LIR *)target; |
| 2312 | branch2->generic.target = (LIR *)target; |
| 2313 | break; |
| 2314 | } |
| 2315 | case OP_IGET_WIDE: |
| 2316 | genIGetWide(cUnit, mir, fieldOffset); |
| 2317 | break; |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 2318 | case OP_IGET_VOLATILE: |
| 2319 | case OP_IGET_OBJECT_VOLATILE: |
| 2320 | isVolatile = true; |
| 2321 | // NOTE: intentional fallthrough |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2322 | case OP_IGET: |
| 2323 | case OP_IGET_OBJECT: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2324 | case OP_IGET_BOOLEAN: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2325 | case OP_IGET_BYTE: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2326 | case OP_IGET_CHAR: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2327 | case OP_IGET_SHORT: |
| buzbee | 3272e2f | 2010-09-09 14:07:01 -0700 | [diff] [blame] | 2328 | genIGet(cUnit, mir, kWord, fieldOffset, isVolatile); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2329 | break; |
| 2330 | case OP_IPUT_WIDE: |
| 2331 | genIPutWide(cUnit, mir, fieldOffset); |
| 2332 | break; |
| 2333 | case OP_IPUT: |
| buzbee | 3272e2f | 2010-09-09 14:07:01 -0700 | [diff] [blame] | 2334 | case OP_IPUT_SHORT: |
| 2335 | case OP_IPUT_CHAR: |
| 2336 | case OP_IPUT_BYTE: |
| 2337 | case OP_IPUT_BOOLEAN: |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 2338 | genIPut(cUnit, mir, kWord, fieldOffset, false, isVolatile); |
| buzbee | 919eb06 | 2010-07-12 12:59:22 -0700 | [diff] [blame] | 2339 | break; |
| buzbee | 4d92e68 | 2010-07-29 15:24:14 -0700 | [diff] [blame] | 2340 | case OP_IPUT_VOLATILE: |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 2341 | case OP_IPUT_OBJECT_VOLATILE: |
| 2342 | isVolatile = true; |
| 2343 | // NOTE: intentional fallthrough |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2344 | case OP_IPUT_OBJECT: |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 2345 | genIPut(cUnit, mir, kWord, fieldOffset, true, isVolatile); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2346 | break; |
| Bill Buzbee | b16344a | 2010-03-15 17:19:12 -0700 | [diff] [blame] | 2347 | case OP_IGET_WIDE_VOLATILE: |
| 2348 | case OP_IPUT_WIDE_VOLATILE: |
| Bill Buzbee | b16344a | 2010-03-15 17:19:12 -0700 | [diff] [blame] | 2349 | genInterpSingleStep(cUnit, mir); |
| 2350 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2351 | default: |
| 2352 | return true; |
| 2353 | } |
| 2354 | return false; |
| 2355 | } |
| 2356 | |
| 2357 | static bool handleFmt22cs(CompilationUnit *cUnit, MIR *mir) |
| 2358 | { |
| 2359 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| 2360 | int fieldOffset = mir->dalvikInsn.vC; |
| 2361 | switch (dalvikOpCode) { |
| 2362 | case OP_IGET_QUICK: |
| 2363 | case OP_IGET_OBJECT_QUICK: |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 2364 | genIGet(cUnit, mir, kWord, fieldOffset, false); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2365 | break; |
| 2366 | case OP_IPUT_QUICK: |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 2367 | genIPut(cUnit, mir, kWord, fieldOffset, false, false); |
| buzbee | 919eb06 | 2010-07-12 12:59:22 -0700 | [diff] [blame] | 2368 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2369 | case OP_IPUT_OBJECT_QUICK: |
| buzbee | ecf8f6e | 2010-07-20 14:53:42 -0700 | [diff] [blame] | 2370 | genIPut(cUnit, mir, kWord, fieldOffset, true, false); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2371 | break; |
| 2372 | case OP_IGET_WIDE_QUICK: |
| 2373 | genIGetWide(cUnit, mir, fieldOffset); |
| 2374 | break; |
| 2375 | case OP_IPUT_WIDE_QUICK: |
| 2376 | genIPutWide(cUnit, mir, fieldOffset); |
| 2377 | break; |
| 2378 | default: |
| 2379 | return true; |
| 2380 | } |
| 2381 | return false; |
| 2382 | |
| 2383 | } |
| 2384 | |
| 2385 | /* Compare agaist zero */ |
| 2386 | static bool handleFmt22t(CompilationUnit *cUnit, MIR *mir, BasicBlock *bb, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 2387 | ArmLIR *labelList) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2388 | { |
| 2389 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 2390 | ArmConditionCode cond; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2391 | RegLocation rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 0); |
| 2392 | RegLocation rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2393 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2394 | rlSrc1 = loadValue(cUnit, rlSrc1, kCoreReg); |
| 2395 | rlSrc2 = loadValue(cUnit, rlSrc2, kCoreReg); |
| 2396 | opRegReg(cUnit, kOpCmp, rlSrc1.lowReg, rlSrc2.lowReg); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2397 | |
| 2398 | switch (dalvikOpCode) { |
| 2399 | case OP_IF_EQ: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2400 | cond = kArmCondEq; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2401 | break; |
| 2402 | case OP_IF_NE: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2403 | cond = kArmCondNe; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2404 | break; |
| 2405 | case OP_IF_LT: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2406 | cond = kArmCondLt; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2407 | break; |
| 2408 | case OP_IF_GE: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2409 | cond = kArmCondGe; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2410 | break; |
| 2411 | case OP_IF_GT: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2412 | cond = kArmCondGt; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2413 | break; |
| 2414 | case OP_IF_LE: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2415 | cond = kArmCondLe; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2416 | break; |
| 2417 | default: |
| 2418 | cond = 0; |
| 2419 | LOGE("Unexpected opcode (%d) for Fmt22t\n", dalvikOpCode); |
| Bill Buzbee | fc519dc | 2010-03-06 23:30:57 -0800 | [diff] [blame] | 2420 | dvmCompilerAbort(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2421 | } |
| 2422 | genConditionalBranch(cUnit, cond, &labelList[bb->taken->id]); |
| 2423 | /* This mostly likely will be optimized away in a later phase */ |
| 2424 | genUnconditionalBranch(cUnit, &labelList[bb->fallThrough->id]); |
| 2425 | return false; |
| 2426 | } |
| 2427 | |
| 2428 | static bool handleFmt22x_Fmt32x(CompilationUnit *cUnit, MIR *mir) |
| 2429 | { |
| 2430 | OpCode opCode = mir->dalvikInsn.opCode; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2431 | |
| 2432 | switch (opCode) { |
| 2433 | case OP_MOVE_16: |
| 2434 | case OP_MOVE_OBJECT_16: |
| 2435 | case OP_MOVE_FROM16: |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2436 | case OP_MOVE_OBJECT_FROM16: { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2437 | storeValue(cUnit, dvmCompilerGetDest(cUnit, mir, 0), |
| 2438 | dvmCompilerGetSrc(cUnit, mir, 0)); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2439 | break; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2440 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2441 | case OP_MOVE_WIDE_16: |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2442 | case OP_MOVE_WIDE_FROM16: { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2443 | storeValueWide(cUnit, dvmCompilerGetDestWide(cUnit, mir, 0, 1), |
| 2444 | dvmCompilerGetSrcWide(cUnit, mir, 0, 1)); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2445 | break; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2446 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2447 | default: |
| 2448 | return true; |
| 2449 | } |
| 2450 | return false; |
| 2451 | } |
| 2452 | |
| 2453 | static bool handleFmt23x(CompilationUnit *cUnit, MIR *mir) |
| 2454 | { |
| 2455 | OpCode opCode = mir->dalvikInsn.opCode; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2456 | RegLocation rlSrc1; |
| 2457 | RegLocation rlSrc2; |
| 2458 | RegLocation rlDest; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2459 | |
| 2460 | if ( (opCode >= OP_ADD_INT) && (opCode <= OP_REM_DOUBLE)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 2461 | return genArithOp( cUnit, mir ); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2462 | } |
| 2463 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2464 | /* APUTs have 3 sources and no targets */ |
| 2465 | if (mir->ssaRep->numDefs == 0) { |
| 2466 | if (mir->ssaRep->numUses == 3) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2467 | rlDest = dvmCompilerGetSrc(cUnit, mir, 0); |
| 2468 | rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 1); |
| 2469 | rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 2); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2470 | } else { |
| 2471 | assert(mir->ssaRep->numUses == 4); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2472 | rlDest = dvmCompilerGetSrcWide(cUnit, mir, 0, 1); |
| 2473 | rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 2); |
| 2474 | rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 3); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2475 | } |
| 2476 | } else { |
| 2477 | /* Two sources and 1 dest. Deduce the operand sizes */ |
| 2478 | if (mir->ssaRep->numUses == 4) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2479 | rlSrc1 = dvmCompilerGetSrcWide(cUnit, mir, 0, 1); |
| 2480 | rlSrc2 = dvmCompilerGetSrcWide(cUnit, mir, 2, 3); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2481 | } else { |
| 2482 | assert(mir->ssaRep->numUses == 2); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2483 | rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 0); |
| 2484 | rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2485 | } |
| 2486 | if (mir->ssaRep->numDefs == 2) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2487 | rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2488 | } else { |
| 2489 | assert(mir->ssaRep->numDefs == 1); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2490 | rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2491 | } |
| 2492 | } |
| 2493 | |
| 2494 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2495 | switch (opCode) { |
| Bill Buzbee | d45ba37 | 2009-06-15 17:00:57 -0700 | [diff] [blame] | 2496 | case OP_CMPL_FLOAT: |
| 2497 | case OP_CMPG_FLOAT: |
| 2498 | case OP_CMPL_DOUBLE: |
| 2499 | case OP_CMPG_DOUBLE: |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 2500 | return genCmpFP(cUnit, mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2501 | case OP_CMP_LONG: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2502 | genCmpLong(cUnit, mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2503 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2504 | case OP_AGET_WIDE: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2505 | genArrayGet(cUnit, mir, kLong, rlSrc1, rlSrc2, rlDest, 3); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2506 | break; |
| 2507 | case OP_AGET: |
| 2508 | case OP_AGET_OBJECT: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2509 | genArrayGet(cUnit, mir, kWord, rlSrc1, rlSrc2, rlDest, 2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2510 | break; |
| 2511 | case OP_AGET_BOOLEAN: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2512 | genArrayGet(cUnit, mir, kUnsignedByte, rlSrc1, rlSrc2, rlDest, 0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2513 | break; |
| 2514 | case OP_AGET_BYTE: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2515 | genArrayGet(cUnit, mir, kSignedByte, rlSrc1, rlSrc2, rlDest, 0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2516 | break; |
| 2517 | case OP_AGET_CHAR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2518 | genArrayGet(cUnit, mir, kUnsignedHalf, rlSrc1, rlSrc2, rlDest, 1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2519 | break; |
| 2520 | case OP_AGET_SHORT: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2521 | genArrayGet(cUnit, mir, kSignedHalf, rlSrc1, rlSrc2, rlDest, 1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2522 | break; |
| 2523 | case OP_APUT_WIDE: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2524 | genArrayPut(cUnit, mir, kLong, rlSrc1, rlSrc2, rlDest, 3); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2525 | break; |
| 2526 | case OP_APUT: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2527 | genArrayPut(cUnit, mir, kWord, rlSrc1, rlSrc2, rlDest, 2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2528 | break; |
| Bill Buzbee | be6534f | 2010-03-12 16:01:35 -0800 | [diff] [blame] | 2529 | case OP_APUT_OBJECT: |
| 2530 | genArrayObjectPut(cUnit, mir, rlSrc1, rlSrc2, rlDest, 2); |
| 2531 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2532 | case OP_APUT_SHORT: |
| 2533 | case OP_APUT_CHAR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2534 | genArrayPut(cUnit, mir, kUnsignedHalf, rlSrc1, rlSrc2, rlDest, 1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2535 | break; |
| 2536 | case OP_APUT_BYTE: |
| 2537 | case OP_APUT_BOOLEAN: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2538 | genArrayPut(cUnit, mir, kUnsignedByte, rlSrc1, rlSrc2, rlDest, 0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2539 | break; |
| 2540 | default: |
| 2541 | return true; |
| 2542 | } |
| 2543 | return false; |
| 2544 | } |
| 2545 | |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 2546 | /* |
| 2547 | * Find the matching case. |
| 2548 | * |
| 2549 | * return values: |
| 2550 | * r0 (low 32-bit): pc of the chaining cell corresponding to the resolved case, |
| 2551 | * including default which is placed at MIN(size, MAX_CHAINED_SWITCH_CASES). |
| 2552 | * r1 (high 32-bit): the branch offset of the matching case (only for indexes |
| 2553 | * above MAX_CHAINED_SWITCH_CASES). |
| 2554 | * |
| 2555 | * Instructions around the call are: |
| 2556 | * |
| 2557 | * mov r2, pc |
| 2558 | * blx &findPackedSwitchIndex |
| 2559 | * mov pc, r0 |
| 2560 | * .align4 |
| Bill Buzbee | bd04724 | 2010-05-13 13:02:53 -0700 | [diff] [blame] | 2561 | * chaining cell for case 0 [12 bytes] |
| 2562 | * chaining cell for case 1 [12 bytes] |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 2563 | * : |
| Bill Buzbee | bd04724 | 2010-05-13 13:02:53 -0700 | [diff] [blame] | 2564 | * chaining cell for case MIN(size, MAX_CHAINED_SWITCH_CASES)-1 [12 bytes] |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 2565 | * chaining cell for case default [8 bytes] |
| 2566 | * noChain exit |
| 2567 | */ |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 2568 | static s8 findPackedSwitchIndex(const u2* switchData, int testVal, int pc) |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 2569 | { |
| 2570 | int size; |
| 2571 | int firstKey; |
| 2572 | const int *entries; |
| 2573 | int index; |
| 2574 | int jumpIndex; |
| 2575 | int caseDPCOffset = 0; |
| 2576 | /* In Thumb mode pc is 4 ahead of the "mov r2, pc" instruction */ |
| 2577 | int chainingPC = (pc + 4) & ~3; |
| 2578 | |
| 2579 | /* |
| 2580 | * Packed switch data format: |
| 2581 | * ushort ident = 0x0100 magic value |
| 2582 | * ushort size number of entries in the table |
| 2583 | * int first_key first (and lowest) switch case value |
| 2584 | * int targets[size] branch targets, relative to switch opcode |
| 2585 | * |
| 2586 | * Total size is (4+size*2) 16-bit code units. |
| 2587 | */ |
| 2588 | size = switchData[1]; |
| 2589 | assert(size > 0); |
| 2590 | |
| 2591 | firstKey = switchData[2]; |
| 2592 | firstKey |= switchData[3] << 16; |
| 2593 | |
| 2594 | |
| 2595 | /* The entries are guaranteed to be aligned on a 32-bit boundary; |
| 2596 | * we can treat them as a native int array. |
| 2597 | */ |
| 2598 | entries = (const int*) &switchData[4]; |
| 2599 | assert(((u4)entries & 0x3) == 0); |
| 2600 | |
| 2601 | index = testVal - firstKey; |
| 2602 | |
| 2603 | /* Jump to the default cell */ |
| 2604 | if (index < 0 || index >= size) { |
| 2605 | jumpIndex = MIN(size, MAX_CHAINED_SWITCH_CASES); |
| 2606 | /* Jump to the non-chaining exit point */ |
| 2607 | } else if (index >= MAX_CHAINED_SWITCH_CASES) { |
| 2608 | jumpIndex = MAX_CHAINED_SWITCH_CASES + 1; |
| 2609 | caseDPCOffset = entries[index]; |
| 2610 | /* Jump to the inline chaining cell */ |
| 2611 | } else { |
| 2612 | jumpIndex = index; |
| 2613 | } |
| 2614 | |
| Bill Buzbee | bd04724 | 2010-05-13 13:02:53 -0700 | [diff] [blame] | 2615 | chainingPC += jumpIndex * CHAIN_CELL_NORMAL_SIZE; |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 2616 | return (((s8) caseDPCOffset) << 32) | (u8) chainingPC; |
| 2617 | } |
| 2618 | |
| 2619 | /* See comments for findPackedSwitchIndex */ |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 2620 | static s8 findSparseSwitchIndex(const u2* switchData, int testVal, int pc) |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 2621 | { |
| 2622 | int size; |
| 2623 | const int *keys; |
| 2624 | const int *entries; |
| 2625 | int chainingPC = (pc + 4) & ~3; |
| 2626 | int i; |
| 2627 | |
| 2628 | /* |
| 2629 | * Sparse switch data format: |
| 2630 | * ushort ident = 0x0200 magic value |
| 2631 | * ushort size number of entries in the table; > 0 |
| 2632 | * int keys[size] keys, sorted low-to-high; 32-bit aligned |
| 2633 | * int targets[size] branch targets, relative to switch opcode |
| 2634 | * |
| 2635 | * Total size is (2+size*4) 16-bit code units. |
| 2636 | */ |
| 2637 | |
| 2638 | size = switchData[1]; |
| 2639 | assert(size > 0); |
| 2640 | |
| 2641 | /* The keys are guaranteed to be aligned on a 32-bit boundary; |
| 2642 | * we can treat them as a native int array. |
| 2643 | */ |
| 2644 | keys = (const int*) &switchData[2]; |
| 2645 | assert(((u4)keys & 0x3) == 0); |
| 2646 | |
| 2647 | /* The entries are guaranteed to be aligned on a 32-bit boundary; |
| 2648 | * we can treat them as a native int array. |
| 2649 | */ |
| 2650 | entries = keys + size; |
| 2651 | assert(((u4)entries & 0x3) == 0); |
| 2652 | |
| 2653 | /* |
| 2654 | * Run through the list of keys, which are guaranteed to |
| 2655 | * be sorted low-to-high. |
| 2656 | * |
| 2657 | * Most tables have 3-4 entries. Few have more than 10. A binary |
| 2658 | * search here is probably not useful. |
| 2659 | */ |
| 2660 | for (i = 0; i < size; i++) { |
| 2661 | int k = keys[i]; |
| 2662 | if (k == testVal) { |
| 2663 | /* MAX_CHAINED_SWITCH_CASES + 1 is the start of the overflow case */ |
| 2664 | int jumpIndex = (i < MAX_CHAINED_SWITCH_CASES) ? |
| 2665 | i : MAX_CHAINED_SWITCH_CASES + 1; |
| Bill Buzbee | bd04724 | 2010-05-13 13:02:53 -0700 | [diff] [blame] | 2666 | chainingPC += jumpIndex * CHAIN_CELL_NORMAL_SIZE; |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 2667 | return (((s8) entries[i]) << 32) | (u8) chainingPC; |
| 2668 | } else if (k > testVal) { |
| 2669 | break; |
| 2670 | } |
| 2671 | } |
| Bill Buzbee | bd04724 | 2010-05-13 13:02:53 -0700 | [diff] [blame] | 2672 | return chainingPC + MIN(size, MAX_CHAINED_SWITCH_CASES) * |
| 2673 | CHAIN_CELL_NORMAL_SIZE; |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 2674 | } |
| 2675 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2676 | static bool handleFmt31t(CompilationUnit *cUnit, MIR *mir) |
| 2677 | { |
| 2678 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| 2679 | switch (dalvikOpCode) { |
| 2680 | case OP_FILL_ARRAY_DATA: { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2681 | RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2682 | // Making a call - use explicit registers |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2683 | dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2684 | genExportPC(cUnit, mir); |
| 2685 | loadValueDirectFixed(cUnit, rlSrc, r0); |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 2686 | LOAD_FUNC_ADDR(cUnit, r2, (int)dvmInterpHandleFillArrayData); |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 2687 | loadConstant(cUnit, r1, |
| 2688 | (int) (cUnit->method->insns + mir->offset + mir->dalvikInsn.vB)); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2689 | opReg(cUnit, kOpBlx, r2); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame] | 2690 | dvmCompilerClobberCallRegs(cUnit); |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 2691 | /* generate a branch over if successful */ |
| buzbee | 8f8109a | 2010-08-31 10:16:35 -0700 | [diff] [blame] | 2692 | ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0); |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 2693 | loadConstant(cUnit, r0, |
| 2694 | (int) (cUnit->method->insns + mir->offset)); |
| 2695 | genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON); |
| 2696 | ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel); |
| 2697 | target->defMask = ENCODE_ALL; |
| 2698 | branchOver->generic.target = (LIR *) target; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2699 | break; |
| 2700 | } |
| 2701 | /* |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 2702 | * Compute the goto target of up to |
| 2703 | * MIN(switchSize, MAX_CHAINED_SWITCH_CASES) + 1 chaining cells. |
| 2704 | * See the comment before findPackedSwitchIndex for the code layout. |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2705 | */ |
| 2706 | case OP_PACKED_SWITCH: |
| 2707 | case OP_SPARSE_SWITCH: { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2708 | RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| 2709 | dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2710 | loadValueDirectFixed(cUnit, rlSrc, r1); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2711 | dvmCompilerLockAllTemps(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2712 | if (dalvikOpCode == OP_PACKED_SWITCH) { |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 2713 | LOAD_FUNC_ADDR(cUnit, r4PC, (int)findPackedSwitchIndex); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2714 | } else { |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 2715 | LOAD_FUNC_ADDR(cUnit, r4PC, (int)findSparseSwitchIndex); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2716 | } |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 2717 | /* r0 <- Addr of the switch data */ |
| 2718 | loadConstant(cUnit, r0, |
| 2719 | (int) (cUnit->method->insns + mir->offset + mir->dalvikInsn.vB)); |
| 2720 | /* r2 <- pc of the instruction following the blx */ |
| 2721 | opRegReg(cUnit, kOpMov, r2, rpc); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2722 | opReg(cUnit, kOpBlx, r4PC); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame] | 2723 | dvmCompilerClobberCallRegs(cUnit); |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 2724 | /* pc <- computed goto target */ |
| 2725 | opRegReg(cUnit, kOpMov, rpc, r0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2726 | break; |
| 2727 | } |
| 2728 | default: |
| 2729 | return true; |
| 2730 | } |
| 2731 | return false; |
| 2732 | } |
| 2733 | |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 2734 | /* |
| 2735 | * See the example of predicted inlining listed before the |
| 2736 | * genValidationForPredictedInline function. The function here takes care the |
| 2737 | * branch over at 0x4858de78 and the misprediction target at 0x4858de7a. |
| 2738 | */ |
| 2739 | static void genLandingPadForMispredictedCallee(CompilationUnit *cUnit, MIR *mir, |
| 2740 | BasicBlock *bb, |
| 2741 | ArmLIR *labelList) |
| 2742 | { |
| 2743 | BasicBlock *fallThrough = bb->fallThrough; |
| 2744 | |
| 2745 | /* Bypass the move-result block if there is one */ |
| 2746 | if (fallThrough->firstMIRInsn) { |
| 2747 | assert(fallThrough->firstMIRInsn->OptimizationFlags & MIR_INLINED_PRED); |
| 2748 | fallThrough = fallThrough->fallThrough; |
| 2749 | } |
| 2750 | /* Generate a branch over if the predicted inlining is correct */ |
| 2751 | genUnconditionalBranch(cUnit, &labelList[fallThrough->id]); |
| 2752 | |
| 2753 | /* Reset the register state */ |
| 2754 | dvmCompilerResetRegPool(cUnit); |
| 2755 | dvmCompilerClobberAllRegs(cUnit); |
| 2756 | dvmCompilerResetNullCheck(cUnit); |
| 2757 | |
| 2758 | /* Target for the slow invoke path */ |
| 2759 | ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel); |
| 2760 | target->defMask = ENCODE_ALL; |
| 2761 | /* Hook up the target to the verification branch */ |
| 2762 | mir->meta.callsiteInfo->misPredBranchOver->target = (LIR *) target; |
| 2763 | } |
| 2764 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2765 | static bool handleFmt35c_3rc(CompilationUnit *cUnit, MIR *mir, BasicBlock *bb, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 2766 | ArmLIR *labelList) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2767 | { |
| Bill Buzbee | 9bc3df3 | 2009-07-30 10:52:29 -0700 | [diff] [blame] | 2768 | ArmLIR *retChainingCell = NULL; |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 2769 | ArmLIR *pcrLabel = NULL; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2770 | |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 2771 | /* An invoke with the MIR_INLINED is effectively a no-op */ |
| 2772 | if (mir->OptimizationFlags & MIR_INLINED) |
| 2773 | return false; |
| 2774 | |
| Bill Buzbee | f4ce16f | 2009-07-28 13:28:25 -0700 | [diff] [blame] | 2775 | if (bb->fallThrough != NULL) |
| 2776 | retChainingCell = &labelList[bb->fallThrough->id]; |
| 2777 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2778 | DecodedInstruction *dInsn = &mir->dalvikInsn; |
| 2779 | switch (mir->dalvikInsn.opCode) { |
| 2780 | /* |
| 2781 | * calleeMethod = this->clazz->vtable[ |
| 2782 | * method->clazz->pDvmDex->pResMethods[BBBB]->methodIndex |
| 2783 | * ] |
| 2784 | */ |
| 2785 | case OP_INVOKE_VIRTUAL: |
| 2786 | case OP_INVOKE_VIRTUAL_RANGE: { |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 2787 | ArmLIR *predChainingCell = &labelList[bb->taken->id]; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2788 | int methodIndex = |
| 2789 | cUnit->method->clazz->pDvmDex->pResMethods[dInsn->vB]-> |
| 2790 | methodIndex; |
| 2791 | |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 2792 | /* |
| 2793 | * If the invoke has non-null misPredBranchOver, we need to generate |
| 2794 | * the non-inlined version of the invoke here to handle the |
| 2795 | * mispredicted case. |
| 2796 | */ |
| 2797 | if (mir->meta.callsiteInfo->misPredBranchOver) { |
| 2798 | genLandingPadForMispredictedCallee(cUnit, mir, bb, labelList); |
| 2799 | } |
| 2800 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2801 | if (mir->dalvikInsn.opCode == OP_INVOKE_VIRTUAL) |
| 2802 | genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel); |
| 2803 | else |
| 2804 | genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel); |
| 2805 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2806 | genInvokeVirtualCommon(cUnit, mir, methodIndex, |
| 2807 | retChainingCell, |
| 2808 | predChainingCell, |
| 2809 | pcrLabel); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2810 | break; |
| 2811 | } |
| 2812 | /* |
| 2813 | * calleeMethod = method->clazz->super->vtable[method->clazz->pDvmDex |
| 2814 | * ->pResMethods[BBBB]->methodIndex] |
| 2815 | */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2816 | case OP_INVOKE_SUPER: |
| 2817 | case OP_INVOKE_SUPER_RANGE: { |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 2818 | /* Grab the method ptr directly from what the interpreter sees */ |
| 2819 | const Method *calleeMethod = mir->meta.callsiteInfo->method; |
| 2820 | assert(calleeMethod == cUnit->method->clazz->super->vtable[ |
| 2821 | cUnit->method->clazz->pDvmDex-> |
| 2822 | pResMethods[dInsn->vB]->methodIndex]); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2823 | |
| 2824 | if (mir->dalvikInsn.opCode == OP_INVOKE_SUPER) |
| 2825 | genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel); |
| 2826 | else |
| 2827 | genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel); |
| 2828 | |
| 2829 | /* r0 = calleeMethod */ |
| 2830 | loadConstant(cUnit, r0, (int) calleeMethod); |
| 2831 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2832 | genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel, |
| 2833 | calleeMethod); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2834 | break; |
| 2835 | } |
| 2836 | /* calleeMethod = method->clazz->pDvmDex->pResMethods[BBBB] */ |
| 2837 | case OP_INVOKE_DIRECT: |
| 2838 | case OP_INVOKE_DIRECT_RANGE: { |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 2839 | /* Grab the method ptr directly from what the interpreter sees */ |
| 2840 | const Method *calleeMethod = mir->meta.callsiteInfo->method; |
| 2841 | assert(calleeMethod == |
| 2842 | cUnit->method->clazz->pDvmDex->pResMethods[dInsn->vB]); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2843 | |
| 2844 | if (mir->dalvikInsn.opCode == OP_INVOKE_DIRECT) |
| 2845 | genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel); |
| 2846 | else |
| 2847 | genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel); |
| 2848 | |
| 2849 | /* r0 = calleeMethod */ |
| 2850 | loadConstant(cUnit, r0, (int) calleeMethod); |
| 2851 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2852 | genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel, |
| 2853 | calleeMethod); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2854 | break; |
| 2855 | } |
| 2856 | /* calleeMethod = method->clazz->pDvmDex->pResMethods[BBBB] */ |
| 2857 | case OP_INVOKE_STATIC: |
| 2858 | case OP_INVOKE_STATIC_RANGE: { |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 2859 | /* Grab the method ptr directly from what the interpreter sees */ |
| 2860 | const Method *calleeMethod = mir->meta.callsiteInfo->method; |
| 2861 | assert(calleeMethod == |
| 2862 | cUnit->method->clazz->pDvmDex->pResMethods[dInsn->vB]); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2863 | |
| 2864 | if (mir->dalvikInsn.opCode == OP_INVOKE_STATIC) |
| 2865 | genProcessArgsNoRange(cUnit, mir, dInsn, |
| 2866 | NULL /* no null check */); |
| 2867 | else |
| 2868 | genProcessArgsRange(cUnit, mir, dInsn, |
| 2869 | NULL /* no null check */); |
| 2870 | |
| 2871 | /* r0 = calleeMethod */ |
| 2872 | loadConstant(cUnit, r0, (int) calleeMethod); |
| 2873 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2874 | genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel, |
| 2875 | calleeMethod); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2876 | break; |
| 2877 | } |
| Ben Cheng | 09e50c9 | 2010-05-02 10:45:32 -0700 | [diff] [blame] | 2878 | /* |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2879 | * calleeMethod = dvmFindInterfaceMethodInCache(this->clazz, |
| 2880 | * BBBB, method, method->clazz->pDvmDex) |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2881 | * |
| Ben Cheng | 09e50c9 | 2010-05-02 10:45:32 -0700 | [diff] [blame] | 2882 | * The following is an example of generated code for |
| 2883 | * "invoke-interface v0" |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2884 | * |
| Ben Cheng | 09e50c9 | 2010-05-02 10:45:32 -0700 | [diff] [blame] | 2885 | * -------- dalvik offset: 0x0008 @ invoke-interface v0 |
| 2886 | * 0x47357e36 : ldr r0, [r5, #0] --+ |
| 2887 | * 0x47357e38 : sub r7,r5,#24 | |
| 2888 | * 0x47357e3c : cmp r0, #0 | genProcessArgsNoRange |
| 2889 | * 0x47357e3e : beq 0x47357e82 | |
| 2890 | * 0x47357e40 : stmia r7, <r0> --+ |
| 2891 | * 0x47357e42 : ldr r4, [pc, #120] --> r4 <- dalvikPC of this invoke |
| 2892 | * 0x47357e44 : add r1, pc, #64 --> r1 <- &retChainingCell |
| 2893 | * 0x47357e46 : add r2, pc, #72 --> r2 <- &predictedChainingCell |
| 2894 | * 0x47357e48 : blx_1 0x47348190 --+ TEMPLATE_INVOKE_METHOD_ |
| 2895 | * 0x47357e4a : blx_2 see above --+ PREDICTED_CHAIN |
| 2896 | * 0x47357e4c : b 0x47357e90 --> off to the predicted chain |
| 2897 | * 0x47357e4e : b 0x47357e82 --> punt to the interpreter |
| 2898 | * 0x47357e50 : mov r8, r1 --+ |
| 2899 | * 0x47357e52 : mov r9, r2 | |
| 2900 | * 0x47357e54 : ldr r2, [pc, #96] | |
| 2901 | * 0x47357e56 : mov r10, r3 | |
| 2902 | * 0x47357e58 : movs r0, r3 | dvmFindInterfaceMethodInCache |
| 2903 | * 0x47357e5a : ldr r3, [pc, #88] | |
| 2904 | * 0x47357e5c : ldr r7, [pc, #80] | |
| 2905 | * 0x47357e5e : mov r1, #1452 | |
| 2906 | * 0x47357e62 : blx r7 --+ |
| 2907 | * 0x47357e64 : cmp r0, #0 --> calleeMethod == NULL? |
| 2908 | * 0x47357e66 : bne 0x47357e6e --> branch over the throw if !r0 |
| 2909 | * 0x47357e68 : ldr r0, [pc, #80] --> load Dalvik PC of the invoke |
| 2910 | * 0x47357e6a : blx_1 0x47348494 --+ TEMPLATE_THROW_EXCEPTION_ |
| 2911 | * 0x47357e6c : blx_2 see above --+ COMMON |
| 2912 | * 0x47357e6e : mov r1, r8 --> r1 <- &retChainingCell |
| 2913 | * 0x47357e70 : cmp r1, #0 --> compare against 0 |
| 2914 | * 0x47357e72 : bgt 0x47357e7c --> >=0? don't rechain |
| 2915 | * 0x47357e74 : ldr r7, [r6, #108] --+ |
| 2916 | * 0x47357e76 : mov r2, r9 | dvmJitToPatchPredictedChain |
| 2917 | * 0x47357e78 : mov r3, r10 | |
| 2918 | * 0x47357e7a : blx r7 --+ |
| 2919 | * 0x47357e7c : add r1, pc, #8 --> r1 <- &retChainingCell |
| 2920 | * 0x47357e7e : blx_1 0x4734809c --+ TEMPLATE_INVOKE_METHOD_NO_OPT |
| 2921 | * 0x47357e80 : blx_2 see above --+ |
| 2922 | * -------- reconstruct dalvik PC : 0x425719dc @ +0x0008 |
| 2923 | * 0x47357e82 : ldr r0, [pc, #56] |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2924 | * Exception_Handling: |
| Ben Cheng | 09e50c9 | 2010-05-02 10:45:32 -0700 | [diff] [blame] | 2925 | * 0x47357e84 : ldr r1, [r6, #92] |
| 2926 | * 0x47357e86 : blx r1 |
| 2927 | * 0x47357e88 : .align4 |
| 2928 | * -------- chaining cell (hot): 0x000b |
| 2929 | * 0x47357e88 : ldr r0, [r6, #104] |
| 2930 | * 0x47357e8a : blx r0 |
| 2931 | * 0x47357e8c : data 0x19e2(6626) |
| 2932 | * 0x47357e8e : data 0x4257(16983) |
| 2933 | * 0x47357e90 : .align4 |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2934 | * -------- chaining cell (predicted) |
| Ben Cheng | 09e50c9 | 2010-05-02 10:45:32 -0700 | [diff] [blame] | 2935 | * 0x47357e90 : data 0xe7fe(59390) --> will be patched into bx |
| 2936 | * 0x47357e92 : data 0x0000(0) |
| 2937 | * 0x47357e94 : data 0x0000(0) --> class |
| 2938 | * 0x47357e96 : data 0x0000(0) |
| 2939 | * 0x47357e98 : data 0x0000(0) --> method |
| 2940 | * 0x47357e9a : data 0x0000(0) |
| 2941 | * 0x47357e9c : data 0x0000(0) --> rechain count |
| 2942 | * 0x47357e9e : data 0x0000(0) |
| 2943 | * -------- end of chaining cells (0x006c) |
| 2944 | * 0x47357eb0 : .word (0xad03e369) |
| 2945 | * 0x47357eb4 : .word (0x28a90) |
| 2946 | * 0x47357eb8 : .word (0x41a63394) |
| 2947 | * 0x47357ebc : .word (0x425719dc) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2948 | */ |
| 2949 | case OP_INVOKE_INTERFACE: |
| 2950 | case OP_INVOKE_INTERFACE_RANGE: { |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 2951 | ArmLIR *predChainingCell = &labelList[bb->taken->id]; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2952 | |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 2953 | /* |
| 2954 | * If the invoke has non-null misPredBranchOver, we need to generate |
| 2955 | * the non-inlined version of the invoke here to handle the |
| 2956 | * mispredicted case. |
| 2957 | */ |
| 2958 | if (mir->meta.callsiteInfo->misPredBranchOver) { |
| 2959 | genLandingPadForMispredictedCallee(cUnit, mir, bb, labelList); |
| 2960 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2961 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2962 | if (mir->dalvikInsn.opCode == OP_INVOKE_INTERFACE) |
| 2963 | genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel); |
| 2964 | else |
| 2965 | genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel); |
| 2966 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2967 | /* "this" is already left in r0 by genProcessArgs* */ |
| 2968 | |
| 2969 | /* r4PC = dalvikCallsite */ |
| 2970 | loadConstant(cUnit, r4PC, |
| 2971 | (int) (cUnit->method->insns + mir->offset)); |
| 2972 | |
| 2973 | /* r1 = &retChainingCell */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2974 | ArmLIR *addrRetChain = |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2975 | opRegRegImm(cUnit, kOpAdd, r1, rpc, 0); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2976 | addrRetChain->generic.target = (LIR *) retChainingCell; |
| 2977 | |
| 2978 | /* r2 = &predictedChainingCell */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 2979 | ArmLIR *predictedChainingCell = |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2980 | opRegRegImm(cUnit, kOpAdd, r2, rpc, 0); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2981 | predictedChainingCell->generic.target = (LIR *) predChainingCell; |
| 2982 | |
| 2983 | genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_PREDICTED_CHAIN); |
| 2984 | |
| 2985 | /* return through lr - jump to the chaining cell */ |
| 2986 | genUnconditionalBranch(cUnit, predChainingCell); |
| 2987 | |
| 2988 | /* |
| 2989 | * null-check on "this" may have been eliminated, but we still need |
| 2990 | * a PC-reconstruction label for stack overflow bailout. |
| 2991 | */ |
| 2992 | if (pcrLabel == NULL) { |
| 2993 | int dPC = (int) (cUnit->method->insns + mir->offset); |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 2994 | pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true); |
| Ben Cheng | a497359 | 2010-03-31 11:59:18 -0700 | [diff] [blame] | 2995 | pcrLabel->opCode = kArmPseudoPCReconstructionCell; |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2996 | pcrLabel->operands[0] = dPC; |
| 2997 | pcrLabel->operands[1] = mir->offset; |
| 2998 | /* Insert the place holder to the growable list */ |
| 2999 | dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel); |
| 3000 | } |
| 3001 | |
| 3002 | /* return through lr+2 - punt to the interpreter */ |
| 3003 | genUnconditionalBranch(cUnit, pcrLabel); |
| 3004 | |
| 3005 | /* |
| 3006 | * return through lr+4 - fully resolve the callee method. |
| 3007 | * r1 <- count |
| 3008 | * r2 <- &predictedChainCell |
| 3009 | * r3 <- this->class |
| 3010 | * r4 <- dPC |
| 3011 | * r7 <- this->class->vtable |
| 3012 | */ |
| 3013 | |
| 3014 | /* Save count, &predictedChainCell, and class to high regs first */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3015 | genRegCopy(cUnit, r8, r1); |
| 3016 | genRegCopy(cUnit, r9, r2); |
| 3017 | genRegCopy(cUnit, r10, r3); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3018 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3019 | /* r0 now contains this->clazz */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3020 | genRegCopy(cUnit, r0, r3); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3021 | |
| 3022 | /* r1 = BBBB */ |
| 3023 | loadConstant(cUnit, r1, dInsn->vB); |
| 3024 | |
| 3025 | /* r2 = method (caller) */ |
| 3026 | loadConstant(cUnit, r2, (int) cUnit->method); |
| 3027 | |
| 3028 | /* r3 = pDvmDex */ |
| 3029 | loadConstant(cUnit, r3, (int) cUnit->method->clazz->pDvmDex); |
| 3030 | |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 3031 | LOAD_FUNC_ADDR(cUnit, r7, |
| 3032 | (intptr_t) dvmFindInterfaceMethodInCache); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3033 | opReg(cUnit, kOpBlx, r7); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3034 | /* r0 = calleeMethod (returned from dvmFindInterfaceMethodInCache */ |
| 3035 | |
| Ben Cheng | 09e50c9 | 2010-05-02 10:45:32 -0700 | [diff] [blame] | 3036 | dvmCompilerClobberCallRegs(cUnit); |
| 3037 | /* generate a branch over if the interface method is resolved */ |
| buzbee | 8f8109a | 2010-08-31 10:16:35 -0700 | [diff] [blame] | 3038 | ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0); |
| Ben Cheng | 09e50c9 | 2010-05-02 10:45:32 -0700 | [diff] [blame] | 3039 | /* |
| 3040 | * calleeMethod == NULL -> throw |
| 3041 | */ |
| 3042 | loadConstant(cUnit, r0, |
| 3043 | (int) (cUnit->method->insns + mir->offset)); |
| 3044 | genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON); |
| 3045 | /* noreturn */ |
| 3046 | |
| 3047 | ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel); |
| 3048 | target->defMask = ENCODE_ALL; |
| 3049 | branchOver->generic.target = (LIR *) target; |
| 3050 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3051 | genRegCopy(cUnit, r1, r8); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3052 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3053 | /* Check if rechain limit is reached */ |
| buzbee | 8f8109a | 2010-08-31 10:16:35 -0700 | [diff] [blame] | 3054 | ArmLIR *bypassRechaining = genCmpImmBranch(cUnit, kArmCondGt, |
| 3055 | r1, 0); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3056 | |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3057 | loadWordDisp(cUnit, rGLUE, offsetof(InterpState, |
| 3058 | jitToInterpEntries.dvmJitToPatchPredictedChain), r7); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3059 | |
| Ben Cheng | b88ec3c | 2010-05-17 12:50:33 -0700 | [diff] [blame] | 3060 | genRegCopy(cUnit, r1, rGLUE); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3061 | genRegCopy(cUnit, r2, r9); |
| 3062 | genRegCopy(cUnit, r3, r10); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3063 | |
| 3064 | /* |
| 3065 | * r0 = calleeMethod |
| 3066 | * r2 = &predictedChainingCell |
| 3067 | * r3 = class |
| 3068 | * |
| 3069 | * &returnChainingCell has been loaded into r1 but is not needed |
| 3070 | * when patching the chaining cell and will be clobbered upon |
| 3071 | * returning so it will be reconstructed again. |
| 3072 | */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3073 | opReg(cUnit, kOpBlx, r7); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3074 | |
| 3075 | /* r1 = &retChainingCell */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3076 | addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3077 | addrRetChain->generic.target = (LIR *) retChainingCell; |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3078 | |
| 3079 | bypassRechaining->generic.target = (LIR *) addrRetChain; |
| 3080 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3081 | /* |
| 3082 | * r0 = this, r1 = calleeMethod, |
| 3083 | * r1 = &ChainingCell, |
| 3084 | * r4PC = callsiteDPC, |
| 3085 | */ |
| 3086 | genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_NO_OPT); |
| Ben Cheng | 978738d | 2010-05-13 13:45:57 -0700 | [diff] [blame] | 3087 | #if defined(WITH_JIT_TUNING) |
| Ben Cheng | 86717f7 | 2010-03-05 15:27:21 -0800 | [diff] [blame] | 3088 | gDvmJit.invokePolymorphic++; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3089 | #endif |
| 3090 | /* Handle exceptions using the interpreter */ |
| 3091 | genTrap(cUnit, mir->offset, pcrLabel); |
| 3092 | break; |
| 3093 | } |
| 3094 | /* NOP */ |
| 3095 | case OP_INVOKE_DIRECT_EMPTY: { |
| 3096 | return false; |
| 3097 | } |
| 3098 | case OP_FILLED_NEW_ARRAY: |
| 3099 | case OP_FILLED_NEW_ARRAY_RANGE: { |
| 3100 | /* Just let the interpreter deal with these */ |
| 3101 | genInterpSingleStep(cUnit, mir); |
| 3102 | break; |
| 3103 | } |
| 3104 | default: |
| 3105 | return true; |
| 3106 | } |
| 3107 | return false; |
| 3108 | } |
| 3109 | |
| 3110 | static bool handleFmt35ms_3rms(CompilationUnit *cUnit, MIR *mir, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3111 | BasicBlock *bb, ArmLIR *labelList) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3112 | { |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3113 | ArmLIR *retChainingCell = &labelList[bb->fallThrough->id]; |
| 3114 | ArmLIR *predChainingCell = &labelList[bb->taken->id]; |
| 3115 | ArmLIR *pcrLabel = NULL; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3116 | |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 3117 | /* An invoke with the MIR_INLINED is effectively a no-op */ |
| 3118 | if (mir->OptimizationFlags & MIR_INLINED) |
| 3119 | return false; |
| 3120 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3121 | DecodedInstruction *dInsn = &mir->dalvikInsn; |
| 3122 | switch (mir->dalvikInsn.opCode) { |
| 3123 | /* calleeMethod = this->clazz->vtable[BBBB] */ |
| 3124 | case OP_INVOKE_VIRTUAL_QUICK_RANGE: |
| 3125 | case OP_INVOKE_VIRTUAL_QUICK: { |
| 3126 | int methodIndex = dInsn->vB; |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 3127 | |
| 3128 | /* |
| 3129 | * If the invoke has non-null misPredBranchOver, we need to generate |
| 3130 | * the non-inlined version of the invoke here to handle the |
| 3131 | * mispredicted case. |
| 3132 | */ |
| 3133 | if (mir->meta.callsiteInfo->misPredBranchOver) { |
| 3134 | genLandingPadForMispredictedCallee(cUnit, mir, bb, labelList); |
| 3135 | } |
| 3136 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3137 | if (mir->dalvikInsn.opCode == OP_INVOKE_VIRTUAL_QUICK) |
| 3138 | genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel); |
| 3139 | else |
| 3140 | genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel); |
| 3141 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3142 | genInvokeVirtualCommon(cUnit, mir, methodIndex, |
| 3143 | retChainingCell, |
| 3144 | predChainingCell, |
| 3145 | pcrLabel); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3146 | break; |
| 3147 | } |
| 3148 | /* calleeMethod = method->clazz->super->vtable[BBBB] */ |
| 3149 | case OP_INVOKE_SUPER_QUICK: |
| 3150 | case OP_INVOKE_SUPER_QUICK_RANGE: { |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 3151 | /* Grab the method ptr directly from what the interpreter sees */ |
| 3152 | const Method *calleeMethod = mir->meta.callsiteInfo->method; |
| 3153 | assert(calleeMethod == |
| 3154 | cUnit->method->clazz->super->vtable[dInsn->vB]); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3155 | |
| 3156 | if (mir->dalvikInsn.opCode == OP_INVOKE_SUPER_QUICK) |
| 3157 | genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel); |
| 3158 | else |
| 3159 | genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel); |
| 3160 | |
| 3161 | /* r0 = calleeMethod */ |
| 3162 | loadConstant(cUnit, r0, (int) calleeMethod); |
| 3163 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3164 | genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel, |
| 3165 | calleeMethod); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3166 | break; |
| 3167 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3168 | default: |
| 3169 | return true; |
| 3170 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3171 | return false; |
| 3172 | } |
| 3173 | |
| 3174 | /* |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 3175 | * This operation is complex enough that we'll do it partly inline |
| 3176 | * and partly with a handler. NOTE: the handler uses hardcoded |
| 3177 | * values for string object offsets and must be revisitied if the |
| 3178 | * layout changes. |
| 3179 | */ |
| 3180 | static bool genInlinedCompareTo(CompilationUnit *cUnit, MIR *mir) |
| 3181 | { |
| 3182 | #if defined(USE_GLOBAL_STRING_DEFS) |
| 3183 | return false; |
| 3184 | #else |
| 3185 | ArmLIR *rollback; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3186 | RegLocation rlThis = dvmCompilerGetSrc(cUnit, mir, 0); |
| 3187 | RegLocation rlComp = dvmCompilerGetSrc(cUnit, mir, 1); |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 3188 | |
| 3189 | loadValueDirectFixed(cUnit, rlThis, r0); |
| 3190 | loadValueDirectFixed(cUnit, rlComp, r1); |
| 3191 | /* Test objects for NULL */ |
| 3192 | rollback = genNullCheck(cUnit, rlThis.sRegLow, r0, mir->offset, NULL); |
| 3193 | genNullCheck(cUnit, rlComp.sRegLow, r1, mir->offset, rollback); |
| 3194 | /* |
| 3195 | * TUNING: we could check for object pointer equality before invoking |
| 3196 | * handler. Unclear whether the gain would be worth the added code size |
| 3197 | * expansion. |
| 3198 | */ |
| 3199 | genDispatchToHandler(cUnit, TEMPLATE_STRING_COMPARETO); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3200 | storeValue(cUnit, inlinedTarget(cUnit, mir, false), |
| 3201 | dvmCompilerGetReturn(cUnit)); |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 3202 | return true; |
| 3203 | #endif |
| 3204 | } |
| 3205 | |
| Elliott Hughes | 2bdbcb6 | 2010-04-12 14:29:37 -0700 | [diff] [blame] | 3206 | static bool genInlinedFastIndexOf(CompilationUnit *cUnit, MIR *mir) |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 3207 | { |
| 3208 | #if defined(USE_GLOBAL_STRING_DEFS) |
| 3209 | return false; |
| 3210 | #else |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3211 | RegLocation rlThis = dvmCompilerGetSrc(cUnit, mir, 0); |
| 3212 | RegLocation rlChar = dvmCompilerGetSrc(cUnit, mir, 1); |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 3213 | |
| 3214 | loadValueDirectFixed(cUnit, rlThis, r0); |
| 3215 | loadValueDirectFixed(cUnit, rlChar, r1); |
| Elliott Hughes | 2bdbcb6 | 2010-04-12 14:29:37 -0700 | [diff] [blame] | 3216 | RegLocation rlStart = dvmCompilerGetSrc(cUnit, mir, 2); |
| 3217 | loadValueDirectFixed(cUnit, rlStart, r2); |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 3218 | /* Test objects for NULL */ |
| 3219 | genNullCheck(cUnit, rlThis.sRegLow, r0, mir->offset, NULL); |
| 3220 | genDispatchToHandler(cUnit, TEMPLATE_STRING_INDEXOF); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3221 | storeValue(cUnit, inlinedTarget(cUnit, mir, false), |
| 3222 | dvmCompilerGetReturn(cUnit)); |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 3223 | return true; |
| 3224 | #endif |
| 3225 | } |
| 3226 | |
| Elliott Hughes | ee34f59 | 2010-04-05 18:13:52 -0700 | [diff] [blame] | 3227 | // Generates an inlined String.isEmpty or String.length. |
| 3228 | static bool genInlinedStringIsEmptyOrLength(CompilationUnit *cUnit, MIR *mir, |
| 3229 | bool isEmpty) |
| Bill Buzbee | 1f74863 | 2010-03-02 16:14:41 -0800 | [diff] [blame] | 3230 | { |
| Elliott Hughes | ee34f59 | 2010-04-05 18:13:52 -0700 | [diff] [blame] | 3231 | // dst = src.length(); |
| Bill Buzbee | 1f74863 | 2010-03-02 16:14:41 -0800 | [diff] [blame] | 3232 | RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0); |
| 3233 | RegLocation rlDest = inlinedTarget(cUnit, mir, false); |
| 3234 | rlObj = loadValue(cUnit, rlObj, kCoreReg); |
| 3235 | RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| 3236 | genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset, NULL); |
| 3237 | loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_count, |
| 3238 | rlResult.lowReg); |
| Elliott Hughes | ee34f59 | 2010-04-05 18:13:52 -0700 | [diff] [blame] | 3239 | if (isEmpty) { |
| 3240 | // dst = (dst == 0); |
| 3241 | int tReg = dvmCompilerAllocTemp(cUnit); |
| 3242 | opRegReg(cUnit, kOpNeg, tReg, rlResult.lowReg); |
| 3243 | opRegRegReg(cUnit, kOpAdc, rlResult.lowReg, rlResult.lowReg, tReg); |
| 3244 | } |
| Bill Buzbee | 1f74863 | 2010-03-02 16:14:41 -0800 | [diff] [blame] | 3245 | storeValue(cUnit, rlDest, rlResult); |
| 3246 | return false; |
| 3247 | } |
| 3248 | |
| Elliott Hughes | ee34f59 | 2010-04-05 18:13:52 -0700 | [diff] [blame] | 3249 | static bool genInlinedStringLength(CompilationUnit *cUnit, MIR *mir) |
| 3250 | { |
| 3251 | return genInlinedStringIsEmptyOrLength(cUnit, mir, false); |
| 3252 | } |
| 3253 | |
| 3254 | static bool genInlinedStringIsEmpty(CompilationUnit *cUnit, MIR *mir) |
| 3255 | { |
| 3256 | return genInlinedStringIsEmptyOrLength(cUnit, mir, true); |
| 3257 | } |
| 3258 | |
| Bill Buzbee | 1f74863 | 2010-03-02 16:14:41 -0800 | [diff] [blame] | 3259 | static bool genInlinedStringCharAt(CompilationUnit *cUnit, MIR *mir) |
| 3260 | { |
| 3261 | int contents = offsetof(ArrayObject, contents); |
| 3262 | RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0); |
| 3263 | RegLocation rlIdx = dvmCompilerGetSrc(cUnit, mir, 1); |
| 3264 | RegLocation rlDest = inlinedTarget(cUnit, mir, false); |
| 3265 | RegLocation rlResult; |
| 3266 | rlObj = loadValue(cUnit, rlObj, kCoreReg); |
| 3267 | rlIdx = loadValue(cUnit, rlIdx, kCoreReg); |
| 3268 | int regMax = dvmCompilerAllocTemp(cUnit); |
| 3269 | int regOff = dvmCompilerAllocTemp(cUnit); |
| 3270 | int regPtr = dvmCompilerAllocTemp(cUnit); |
| 3271 | ArmLIR *pcrLabel = genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, |
| 3272 | mir->offset, NULL); |
| 3273 | loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_count, regMax); |
| 3274 | loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_offset, regOff); |
| 3275 | loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_value, regPtr); |
| 3276 | genBoundsCheck(cUnit, rlIdx.lowReg, regMax, mir->offset, pcrLabel); |
| 3277 | dvmCompilerFreeTemp(cUnit, regMax); |
| 3278 | opRegImm(cUnit, kOpAdd, regPtr, contents); |
| 3279 | opRegReg(cUnit, kOpAdd, regOff, rlIdx.lowReg); |
| 3280 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| 3281 | loadBaseIndexed(cUnit, regPtr, regOff, rlResult.lowReg, 1, kUnsignedHalf); |
| 3282 | storeValue(cUnit, rlDest, rlResult); |
| 3283 | return false; |
| 3284 | } |
| 3285 | |
| 3286 | static bool genInlinedAbsInt(CompilationUnit *cUnit, MIR *mir) |
| 3287 | { |
| 3288 | RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| 3289 | rlSrc = loadValue(cUnit, rlSrc, kCoreReg); |
| Elliott Hughes | e22bd84 | 2010-08-20 18:47:36 -0700 | [diff] [blame] | 3290 | RegLocation rlDest = inlinedTarget(cUnit, mir, false); |
| Bill Buzbee | 1f74863 | 2010-03-02 16:14:41 -0800 | [diff] [blame] | 3291 | RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| 3292 | int signReg = dvmCompilerAllocTemp(cUnit); |
| 3293 | /* |
| 3294 | * abs(x) = y<=x>>31, (x+y)^y. |
| 3295 | * Thumb2's IT block also yields 3 instructions, but imposes |
| 3296 | * scheduling constraints. |
| 3297 | */ |
| 3298 | opRegRegImm(cUnit, kOpAsr, signReg, rlSrc.lowReg, 31); |
| 3299 | opRegRegReg(cUnit, kOpAdd, rlResult.lowReg, rlSrc.lowReg, signReg); |
| 3300 | opRegReg(cUnit, kOpXor, rlResult.lowReg, signReg); |
| 3301 | storeValue(cUnit, rlDest, rlResult); |
| 3302 | return false; |
| 3303 | } |
| 3304 | |
| 3305 | static bool genInlinedAbsLong(CompilationUnit *cUnit, MIR *mir) |
| 3306 | { |
| 3307 | RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1); |
| 3308 | RegLocation rlDest = inlinedTargetWide(cUnit, mir, false); |
| 3309 | rlSrc = loadValueWide(cUnit, rlSrc, kCoreReg); |
| 3310 | RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| 3311 | int signReg = dvmCompilerAllocTemp(cUnit); |
| 3312 | /* |
| 3313 | * abs(x) = y<=x>>31, (x+y)^y. |
| 3314 | * Thumb2 IT block allows slightly shorter sequence, |
| 3315 | * but introduces a scheduling barrier. Stick with this |
| 3316 | * mechanism for now. |
| 3317 | */ |
| 3318 | opRegRegImm(cUnit, kOpAsr, signReg, rlSrc.highReg, 31); |
| 3319 | opRegRegReg(cUnit, kOpAdd, rlResult.lowReg, rlSrc.lowReg, signReg); |
| 3320 | opRegRegReg(cUnit, kOpAdc, rlResult.highReg, rlSrc.highReg, signReg); |
| 3321 | opRegReg(cUnit, kOpXor, rlResult.lowReg, signReg); |
| 3322 | opRegReg(cUnit, kOpXor, rlResult.highReg, signReg); |
| 3323 | storeValueWide(cUnit, rlDest, rlResult); |
| 3324 | return false; |
| 3325 | } |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 3326 | |
| Elliott Hughes | e22bd84 | 2010-08-20 18:47:36 -0700 | [diff] [blame] | 3327 | static bool genInlinedIntFloatConversion(CompilationUnit *cUnit, MIR *mir) |
| 3328 | { |
| 3329 | // Just move from source to destination... |
| 3330 | RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| 3331 | RegLocation rlDest = inlinedTarget(cUnit, mir, false); |
| 3332 | storeValue(cUnit, rlDest, rlSrc); |
| 3333 | return false; |
| 3334 | } |
| 3335 | |
| 3336 | static bool genInlinedLongDoubleConversion(CompilationUnit *cUnit, MIR *mir) |
| 3337 | { |
| 3338 | // Just move from source to destination... |
| 3339 | RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1); |
| 3340 | RegLocation rlDest = inlinedTargetWide(cUnit, mir, false); |
| 3341 | storeValueWide(cUnit, rlDest, rlSrc); |
| 3342 | return false; |
| 3343 | } |
| 3344 | |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 3345 | /* |
| Bill Buzbee | ce46c94 | 2009-11-20 15:41:34 -0800 | [diff] [blame] | 3346 | * NOTE: Handles both range and non-range versions (arguments |
| 3347 | * have already been normalized by this point). |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3348 | */ |
| Bill Buzbee | ce46c94 | 2009-11-20 15:41:34 -0800 | [diff] [blame] | 3349 | static bool handleExecuteInline(CompilationUnit *cUnit, MIR *mir) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3350 | { |
| 3351 | DecodedInstruction *dInsn = &mir->dalvikInsn; |
| 3352 | switch( mir->dalvikInsn.opCode) { |
| Bill Buzbee | ce46c94 | 2009-11-20 15:41:34 -0800 | [diff] [blame] | 3353 | case OP_EXECUTE_INLINE_RANGE: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3354 | case OP_EXECUTE_INLINE: { |
| 3355 | unsigned int i; |
| 3356 | const InlineOperation* inLineTable = dvmGetInlineOpsTable(); |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 3357 | int offset = offsetof(InterpState, retval); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3358 | int operation = dInsn->vB; |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 3359 | switch (operation) { |
| 3360 | case INLINE_EMPTYINLINEMETHOD: |
| 3361 | return false; /* Nop */ |
| 3362 | case INLINE_STRING_LENGTH: |
| 3363 | return genInlinedStringLength(cUnit, mir); |
| Elliott Hughes | ee34f59 | 2010-04-05 18:13:52 -0700 | [diff] [blame] | 3364 | case INLINE_STRING_IS_EMPTY: |
| 3365 | return genInlinedStringIsEmpty(cUnit, mir); |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 3366 | case INLINE_MATH_ABS_INT: |
| 3367 | return genInlinedAbsInt(cUnit, mir); |
| 3368 | case INLINE_MATH_ABS_LONG: |
| 3369 | return genInlinedAbsLong(cUnit, mir); |
| 3370 | case INLINE_MATH_MIN_INT: |
| 3371 | return genInlinedMinMaxInt(cUnit, mir, true); |
| 3372 | case INLINE_MATH_MAX_INT: |
| 3373 | return genInlinedMinMaxInt(cUnit, mir, false); |
| 3374 | case INLINE_STRING_CHARAT: |
| 3375 | return genInlinedStringCharAt(cUnit, mir); |
| 3376 | case INLINE_MATH_SQRT: |
| 3377 | if (genInlineSqrt(cUnit, mir)) |
| Bill Buzbee | 9727c3d | 2009-08-01 11:32:36 -0700 | [diff] [blame] | 3378 | return false; |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 3379 | else |
| 3380 | break; /* Handle with C routine */ |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 3381 | case INLINE_MATH_ABS_FLOAT: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3382 | if (genInlinedAbsFloat(cUnit, mir)) |
| 3383 | return false; |
| 3384 | else |
| 3385 | break; |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 3386 | case INLINE_MATH_ABS_DOUBLE: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3387 | if (genInlinedAbsDouble(cUnit, mir)) |
| 3388 | return false; |
| 3389 | else |
| 3390 | break; |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 3391 | case INLINE_STRING_COMPARETO: |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 3392 | if (genInlinedCompareTo(cUnit, mir)) |
| 3393 | return false; |
| 3394 | else |
| 3395 | break; |
| Elliott Hughes | 2bdbcb6 | 2010-04-12 14:29:37 -0700 | [diff] [blame] | 3396 | case INLINE_STRING_FASTINDEXOF_II: |
| 3397 | if (genInlinedFastIndexOf(cUnit, mir)) |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 3398 | return false; |
| 3399 | else |
| 3400 | break; |
| Elliott Hughes | e22bd84 | 2010-08-20 18:47:36 -0700 | [diff] [blame] | 3401 | case INLINE_FLOAT_TO_RAW_INT_BITS: |
| 3402 | case INLINE_INT_BITS_TO_FLOAT: |
| 3403 | return genInlinedIntFloatConversion(cUnit, mir); |
| 3404 | case INLINE_DOUBLE_TO_RAW_LONG_BITS: |
| 3405 | case INLINE_LONG_BITS_TO_DOUBLE: |
| 3406 | return genInlinedLongDoubleConversion(cUnit, mir); |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 3407 | case INLINE_STRING_EQUALS: |
| 3408 | case INLINE_MATH_COS: |
| 3409 | case INLINE_MATH_SIN: |
| Elliott Hughes | e22bd84 | 2010-08-20 18:47:36 -0700 | [diff] [blame] | 3410 | case INLINE_FLOAT_TO_INT_BITS: |
| 3411 | case INLINE_DOUBLE_TO_LONG_BITS: |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 3412 | break; /* Handle with C routine */ |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 3413 | default: |
| Bill Buzbee | fc519dc | 2010-03-06 23:30:57 -0800 | [diff] [blame] | 3414 | dvmCompilerAbort(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3415 | } |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3416 | dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */ |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame] | 3417 | dvmCompilerClobberCallRegs(cUnit); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3418 | dvmCompilerClobber(cUnit, r4PC); |
| 3419 | dvmCompilerClobber(cUnit, r7); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3420 | opRegRegImm(cUnit, kOpAdd, r4PC, rGLUE, offset); |
| 3421 | opImm(cUnit, kOpPush, (1<<r4PC) | (1<<r7)); |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 3422 | LOAD_FUNC_ADDR(cUnit, r4PC, (int)inLineTable[operation].func); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3423 | genExportPC(cUnit, mir); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3424 | for (i=0; i < dInsn->vA; i++) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3425 | loadValueDirect(cUnit, dvmCompilerGetSrc(cUnit, mir, i), i); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3426 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3427 | opReg(cUnit, kOpBlx, r4PC); |
| 3428 | opRegImm(cUnit, kOpAdd, r13, 8); |
| buzbee | 8f8109a | 2010-08-31 10:16:35 -0700 | [diff] [blame] | 3429 | /* NULL? */ |
| 3430 | ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0); |
| Bill Buzbee | ce46c94 | 2009-11-20 15:41:34 -0800 | [diff] [blame] | 3431 | loadConstant(cUnit, r0, |
| 3432 | (int) (cUnit->method->insns + mir->offset)); |
| 3433 | genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON); |
| 3434 | ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel); |
| 3435 | target->defMask = ENCODE_ALL; |
| 3436 | branchOver->generic.target = (LIR *) target; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3437 | break; |
| 3438 | } |
| 3439 | default: |
| 3440 | return true; |
| 3441 | } |
| 3442 | return false; |
| 3443 | } |
| 3444 | |
| 3445 | static bool handleFmt51l(CompilationUnit *cUnit, MIR *mir) |
| 3446 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3447 | //TUNING: We're using core regs here - not optimal when target is a double |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3448 | RegLocation rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1); |
| 3449 | RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Ben Cheng | bd1326d | 2010-04-02 15:04:53 -0700 | [diff] [blame] | 3450 | loadConstantNoClobber(cUnit, rlResult.lowReg, |
| 3451 | mir->dalvikInsn.vB_wide & 0xFFFFFFFFUL); |
| 3452 | loadConstantNoClobber(cUnit, rlResult.highReg, |
| 3453 | (mir->dalvikInsn.vB_wide>>32) & 0xFFFFFFFFUL); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3454 | storeValueWide(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3455 | return false; |
| 3456 | } |
| 3457 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3458 | /* |
| 3459 | * The following are special processing routines that handle transfer of |
| 3460 | * controls between compiled code and the interpreter. Certain VM states like |
| 3461 | * Dalvik PC and special-purpose registers are reconstructed here. |
| 3462 | */ |
| 3463 | |
| Bill Buzbee | bd04724 | 2010-05-13 13:02:53 -0700 | [diff] [blame] | 3464 | /* |
| 3465 | * Insert a |
| 3466 | * b .+4 |
| 3467 | * nop |
| 3468 | * pair at the beginning of a chaining cell. This serves as the |
| 3469 | * switch branch that selects between reverting to the interpreter or |
| 3470 | * not. Once the cell is chained to a translation, the cell will |
| 3471 | * contain a 32-bit branch. Subsequent chain/unchain operations will |
| 3472 | * then only alter that first 16-bits - the "b .+4" for unchaining, |
| 3473 | * and the restoration of the first half of the 32-bit branch for |
| 3474 | * rechaining. |
| 3475 | */ |
| 3476 | static void insertChainingSwitch(CompilationUnit *cUnit) |
| 3477 | { |
| 3478 | ArmLIR *branch = newLIR0(cUnit, kThumbBUncond); |
| 3479 | newLIR2(cUnit, kThumbOrr, r0, r0); |
| 3480 | ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel); |
| 3481 | target->defMask = ENCODE_ALL; |
| 3482 | branch->generic.target = (LIR *) target; |
| 3483 | } |
| 3484 | |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 3485 | /* Chaining cell for code that may need warmup. */ |
| 3486 | static void handleNormalChainingCell(CompilationUnit *cUnit, |
| 3487 | unsigned int offset) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3488 | { |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 3489 | /* |
| 3490 | * Use raw instruction constructors to guarantee that the generated |
| 3491 | * instructions fit the predefined cell size. |
| 3492 | */ |
| Bill Buzbee | bd04724 | 2010-05-13 13:02:53 -0700 | [diff] [blame] | 3493 | insertChainingSwitch(cUnit); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 3494 | newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE, |
| 3495 | offsetof(InterpState, |
| 3496 | jitToInterpEntries.dvmJitToInterpNormal) >> 2); |
| 3497 | newLIR1(cUnit, kThumbBlxR, r0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3498 | addWordData(cUnit, (int) (cUnit->method->insns + offset), true); |
| 3499 | } |
| 3500 | |
| 3501 | /* |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 3502 | * Chaining cell for instructions that immediately following already translated |
| 3503 | * code. |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3504 | */ |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 3505 | static void handleHotChainingCell(CompilationUnit *cUnit, |
| 3506 | unsigned int offset) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3507 | { |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 3508 | /* |
| 3509 | * Use raw instruction constructors to guarantee that the generated |
| 3510 | * instructions fit the predefined cell size. |
| 3511 | */ |
| Bill Buzbee | bd04724 | 2010-05-13 13:02:53 -0700 | [diff] [blame] | 3512 | insertChainingSwitch(cUnit); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 3513 | newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE, |
| 3514 | offsetof(InterpState, |
| 3515 | jitToInterpEntries.dvmJitToInterpTraceSelect) >> 2); |
| 3516 | newLIR1(cUnit, kThumbBlxR, r0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3517 | addWordData(cUnit, (int) (cUnit->method->insns + offset), true); |
| 3518 | } |
| 3519 | |
| Bill Buzbee | 9c4b7c8 | 2009-09-10 10:10:38 -0700 | [diff] [blame] | 3520 | #if defined(WITH_SELF_VERIFICATION) || defined(WITH_JIT_TUNING) |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 3521 | /* Chaining cell for branches that branch back into the same basic block */ |
| 3522 | static void handleBackwardBranchChainingCell(CompilationUnit *cUnit, |
| 3523 | unsigned int offset) |
| 3524 | { |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 3525 | /* |
| 3526 | * Use raw instruction constructors to guarantee that the generated |
| 3527 | * instructions fit the predefined cell size. |
| 3528 | */ |
| Bill Buzbee | bd04724 | 2010-05-13 13:02:53 -0700 | [diff] [blame] | 3529 | insertChainingSwitch(cUnit); |
| Bill Buzbee | 9c4b7c8 | 2009-09-10 10:10:38 -0700 | [diff] [blame] | 3530 | #if defined(WITH_SELF_VERIFICATION) |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3531 | newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE, |
| Ben Cheng | 40094c1 | 2010-02-24 20:58:44 -0800 | [diff] [blame] | 3532 | offsetof(InterpState, |
| 3533 | jitToInterpEntries.dvmJitToInterpBackwardBranch) >> 2); |
| Bill Buzbee | 9c4b7c8 | 2009-09-10 10:10:38 -0700 | [diff] [blame] | 3534 | #else |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3535 | newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE, |
| Bill Buzbee | 9c4b7c8 | 2009-09-10 10:10:38 -0700 | [diff] [blame] | 3536 | offsetof(InterpState, jitToInterpEntries.dvmJitToInterpNormal) >> 2); |
| 3537 | #endif |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3538 | newLIR1(cUnit, kThumbBlxR, r0); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 3539 | addWordData(cUnit, (int) (cUnit->method->insns + offset), true); |
| 3540 | } |
| 3541 | |
| 3542 | #endif |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3543 | /* Chaining cell for monomorphic method invocations. */ |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3544 | static void handleInvokeSingletonChainingCell(CompilationUnit *cUnit, |
| 3545 | const Method *callee) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3546 | { |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 3547 | /* |
| 3548 | * Use raw instruction constructors to guarantee that the generated |
| 3549 | * instructions fit the predefined cell size. |
| 3550 | */ |
| Bill Buzbee | bd04724 | 2010-05-13 13:02:53 -0700 | [diff] [blame] | 3551 | insertChainingSwitch(cUnit); |
| Ben Cheng | 11d8f14 | 2010-03-24 15:24:19 -0700 | [diff] [blame] | 3552 | newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE, |
| 3553 | offsetof(InterpState, |
| 3554 | jitToInterpEntries.dvmJitToInterpTraceSelect) >> 2); |
| 3555 | newLIR1(cUnit, kThumbBlxR, r0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3556 | addWordData(cUnit, (int) (callee->insns), true); |
| 3557 | } |
| 3558 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3559 | /* Chaining cell for monomorphic method invocations. */ |
| 3560 | static void handleInvokePredictedChainingCell(CompilationUnit *cUnit) |
| 3561 | { |
| 3562 | |
| 3563 | /* Should not be executed in the initial state */ |
| 3564 | addWordData(cUnit, PREDICTED_CHAIN_BX_PAIR_INIT, true); |
| 3565 | /* To be filled: class */ |
| 3566 | addWordData(cUnit, PREDICTED_CHAIN_CLAZZ_INIT, true); |
| 3567 | /* To be filled: method */ |
| 3568 | addWordData(cUnit, PREDICTED_CHAIN_METHOD_INIT, true); |
| 3569 | /* |
| 3570 | * Rechain count. The initial value of 0 here will trigger chaining upon |
| 3571 | * the first invocation of this callsite. |
| 3572 | */ |
| 3573 | addWordData(cUnit, PREDICTED_CHAIN_COUNTER_INIT, true); |
| 3574 | } |
| 3575 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3576 | /* Load the Dalvik PC into r0 and jump to the specified target */ |
| 3577 | static void handlePCReconstruction(CompilationUnit *cUnit, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3578 | ArmLIR *targetLabel) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3579 | { |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3580 | ArmLIR **pcrLabel = |
| 3581 | (ArmLIR **) cUnit->pcReconstructionList.elemList; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3582 | int numElems = cUnit->pcReconstructionList.numUsed; |
| 3583 | int i; |
| 3584 | for (i = 0; i < numElems; i++) { |
| 3585 | dvmCompilerAppendLIR(cUnit, (LIR *) pcrLabel[i]); |
| 3586 | /* r0 = dalvik PC */ |
| 3587 | loadConstant(cUnit, r0, pcrLabel[i]->operands[0]); |
| 3588 | genUnconditionalBranch(cUnit, targetLabel); |
| 3589 | } |
| 3590 | } |
| 3591 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3592 | static char *extendedMIROpNames[kMirOpLast - kMirOpFirst] = { |
| 3593 | "kMirOpPhi", |
| 3594 | "kMirOpNullNRangeUpCheck", |
| 3595 | "kMirOpNullNRangeDownCheck", |
| 3596 | "kMirOpLowerBound", |
| 3597 | "kMirOpPunt", |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 3598 | "kMirOpCheckInlinePrediction", |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3599 | }; |
| 3600 | |
| 3601 | /* |
| 3602 | * vA = arrayReg; |
| 3603 | * vB = idxReg; |
| 3604 | * vC = endConditionReg; |
| 3605 | * arg[0] = maxC |
| 3606 | * arg[1] = minC |
| 3607 | * arg[2] = loopBranchConditionCode |
| 3608 | */ |
| 3609 | static void genHoistedChecksForCountUpLoop(CompilationUnit *cUnit, MIR *mir) |
| 3610 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3611 | /* |
| 3612 | * NOTE: these synthesized blocks don't have ssa names assigned |
| 3613 | * for Dalvik registers. However, because they dominate the following |
| 3614 | * blocks we can simply use the Dalvik name w/ subscript 0 as the |
| 3615 | * ssa name. |
| 3616 | */ |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3617 | DecodedInstruction *dInsn = &mir->dalvikInsn; |
| 3618 | const int lenOffset = offsetof(ArrayObject, length); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3619 | const int maxC = dInsn->arg[0]; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3620 | int regLength; |
| 3621 | RegLocation rlArray = cUnit->regLocation[mir->dalvikInsn.vA]; |
| 3622 | RegLocation rlIdxEnd = cUnit->regLocation[mir->dalvikInsn.vC]; |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3623 | |
| 3624 | /* regArray <- arrayRef */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3625 | rlArray = loadValue(cUnit, rlArray, kCoreReg); |
| 3626 | rlIdxEnd = loadValue(cUnit, rlIdxEnd, kCoreReg); |
| 3627 | genRegImmCheck(cUnit, kArmCondEq, rlArray.lowReg, 0, 0, |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3628 | (ArmLIR *) cUnit->loopAnalysis->branchToPCR); |
| 3629 | |
| 3630 | /* regLength <- len(arrayRef) */ |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3631 | regLength = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3632 | loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLength); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3633 | |
| 3634 | int delta = maxC; |
| 3635 | /* |
| 3636 | * If the loop end condition is ">=" instead of ">", then the largest value |
| 3637 | * of the index is "endCondition - 1". |
| 3638 | */ |
| 3639 | if (dInsn->arg[2] == OP_IF_GE) { |
| 3640 | delta--; |
| 3641 | } |
| 3642 | |
| 3643 | if (delta) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3644 | int tReg = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3645 | opRegRegImm(cUnit, kOpAdd, tReg, rlIdxEnd.lowReg, delta); |
| 3646 | rlIdxEnd.lowReg = tReg; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3647 | dvmCompilerFreeTemp(cUnit, tReg); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3648 | } |
| 3649 | /* Punt if "regIdxEnd < len(Array)" is false */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3650 | genRegRegCheck(cUnit, kArmCondGe, rlIdxEnd.lowReg, regLength, 0, |
| Ben Cheng | 0fd31e4 | 2009-09-03 14:40:16 -0700 | [diff] [blame] | 3651 | (ArmLIR *) cUnit->loopAnalysis->branchToPCR); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3652 | } |
| 3653 | |
| 3654 | /* |
| 3655 | * vA = arrayReg; |
| 3656 | * vB = idxReg; |
| 3657 | * vC = endConditionReg; |
| 3658 | * arg[0] = maxC |
| 3659 | * arg[1] = minC |
| 3660 | * arg[2] = loopBranchConditionCode |
| 3661 | */ |
| 3662 | static void genHoistedChecksForCountDownLoop(CompilationUnit *cUnit, MIR *mir) |
| 3663 | { |
| 3664 | DecodedInstruction *dInsn = &mir->dalvikInsn; |
| 3665 | const int lenOffset = offsetof(ArrayObject, length); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3666 | const int regLength = dvmCompilerAllocTemp(cUnit); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3667 | const int maxC = dInsn->arg[0]; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3668 | RegLocation rlArray = cUnit->regLocation[mir->dalvikInsn.vA]; |
| 3669 | RegLocation rlIdxInit = cUnit->regLocation[mir->dalvikInsn.vB]; |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3670 | |
| 3671 | /* regArray <- arrayRef */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3672 | rlArray = loadValue(cUnit, rlArray, kCoreReg); |
| 3673 | rlIdxInit = loadValue(cUnit, rlIdxInit, kCoreReg); |
| 3674 | genRegImmCheck(cUnit, kArmCondEq, rlArray.lowReg, 0, 0, |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3675 | (ArmLIR *) cUnit->loopAnalysis->branchToPCR); |
| 3676 | |
| 3677 | /* regLength <- len(arrayRef) */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3678 | loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLength); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3679 | |
| 3680 | if (maxC) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3681 | int tReg = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3682 | opRegRegImm(cUnit, kOpAdd, tReg, rlIdxInit.lowReg, maxC); |
| 3683 | rlIdxInit.lowReg = tReg; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3684 | dvmCompilerFreeTemp(cUnit, tReg); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3685 | } |
| 3686 | |
| 3687 | /* Punt if "regIdxInit < len(Array)" is false */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3688 | genRegRegCheck(cUnit, kArmCondGe, rlIdxInit.lowReg, regLength, 0, |
| Ben Cheng | 0fd31e4 | 2009-09-03 14:40:16 -0700 | [diff] [blame] | 3689 | (ArmLIR *) cUnit->loopAnalysis->branchToPCR); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3690 | } |
| 3691 | |
| 3692 | /* |
| 3693 | * vA = idxReg; |
| 3694 | * vB = minC; |
| 3695 | */ |
| 3696 | static void genHoistedLowerBoundCheck(CompilationUnit *cUnit, MIR *mir) |
| 3697 | { |
| 3698 | DecodedInstruction *dInsn = &mir->dalvikInsn; |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3699 | const int minC = dInsn->vB; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3700 | RegLocation rlIdx = cUnit->regLocation[mir->dalvikInsn.vA]; |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3701 | |
| 3702 | /* regIdx <- initial index value */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3703 | rlIdx = loadValue(cUnit, rlIdx, kCoreReg); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3704 | |
| 3705 | /* Punt if "regIdxInit + minC >= 0" is false */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3706 | genRegImmCheck(cUnit, kArmCondLt, rlIdx.lowReg, -minC, 0, |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3707 | (ArmLIR *) cUnit->loopAnalysis->branchToPCR); |
| 3708 | } |
| 3709 | |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 3710 | /* |
| 3711 | * vC = this |
| 3712 | * |
| 3713 | * A predicted inlining target looks like the following, where instructions |
| 3714 | * between 0x4858de66 and 0x4858de72 are checking if the predicted class |
| 3715 | * matches "this", and the verificaion code is generated by this routine. |
| 3716 | * |
| 3717 | * (C) means the instruction is inlined from the callee, and (PI) means the |
| 3718 | * instruction is the predicted inlined invoke, whose corresponding |
| 3719 | * instructions are still generated to handle the mispredicted case. |
| 3720 | * |
| 3721 | * D/dalvikvm( 86): -------- kMirOpCheckInlinePrediction |
| 3722 | * D/dalvikvm( 86): 0x4858de66 (0002): ldr r0, [r5, #68] |
| 3723 | * D/dalvikvm( 86): 0x4858de68 (0004): ldr r1, [pc, #140] |
| 3724 | * D/dalvikvm( 86): 0x4858de6a (0006): cmp r0, #0 |
| 3725 | * D/dalvikvm( 86): 0x4858de6c (0008): beq 0x4858deb2 |
| 3726 | * D/dalvikvm( 86): 0x4858de6e (000a): ldr r2, [r0, #0] |
| 3727 | * D/dalvikvm( 86): 0x4858de70 (000c): cmp r1, r2 |
| 3728 | * D/dalvikvm( 86): 0x4858de72 (000e): bne 0x4858de7a |
| 3729 | * D/dalvikvm( 86): -------- dalvik offset: 0x004c @ +iget-object-quick (C) |
| 3730 | * v4, v17, (#8) |
| 3731 | * D/dalvikvm( 86): 0x4858de74 (0010): ldr r3, [r0, #8] |
| 3732 | * D/dalvikvm( 86): 0x4858de76 (0012): str r3, [r5, #16] |
| 3733 | * D/dalvikvm( 86): -------- dalvik offset: 0x004c @ |
| 3734 | * +invoke-virtual-quick/range (PI) v17..v17 |
| 3735 | * D/dalvikvm( 86): 0x4858de78 (0014): b 0x4858debc |
| 3736 | * D/dalvikvm( 86): 0x4858de7a (0016): add r4,r5,#68 |
| 3737 | * D/dalvikvm( 86): -------- BARRIER |
| 3738 | * D/dalvikvm( 86): 0x4858de7e (001a): ldmia r4, <r0> |
| 3739 | * D/dalvikvm( 86): -------- BARRIER |
| 3740 | * D/dalvikvm( 86): 0x4858de80 (001c): sub r7,r5,#24 |
| 3741 | * D/dalvikvm( 86): 0x4858de84 (0020): cmp r0, #0 |
| 3742 | * D/dalvikvm( 86): 0x4858de86 (0022): beq 0x4858deb6 |
| 3743 | * D/dalvikvm( 86): -------- BARRIER |
| 3744 | * D/dalvikvm( 86): 0x4858de88 (0024): stmia r7, <r0> |
| 3745 | * D/dalvikvm( 86): -------- BARRIER |
| 3746 | * D/dalvikvm( 86): 0x4858de8a (0026): ldr r4, [pc, #104] |
| 3747 | * D/dalvikvm( 86): 0x4858de8c (0028): add r1, pc, #28 |
| 3748 | * D/dalvikvm( 86): 0x4858de8e (002a): add r2, pc, #56 |
| 3749 | * D/dalvikvm( 86): 0x4858de90 (002c): blx_1 0x48589198 |
| 3750 | * D/dalvikvm( 86): 0x4858de92 (002e): blx_2 see above |
| 3751 | * D/dalvikvm( 86): 0x4858de94 (0030): b 0x4858dec8 |
| 3752 | * D/dalvikvm( 86): 0x4858de96 (0032): b 0x4858deb6 |
| 3753 | * D/dalvikvm( 86): 0x4858de98 (0034): ldr r0, [r7, #72] |
| 3754 | * D/dalvikvm( 86): 0x4858de9a (0036): cmp r1, #0 |
| 3755 | * D/dalvikvm( 86): 0x4858de9c (0038): bgt 0x4858dea4 |
| 3756 | * D/dalvikvm( 86): 0x4858de9e (003a): ldr r7, [r6, #116] |
| 3757 | * D/dalvikvm( 86): 0x4858dea0 (003c): movs r1, r6 |
| 3758 | * D/dalvikvm( 86): 0x4858dea2 (003e): blx r7 |
| 3759 | * D/dalvikvm( 86): 0x4858dea4 (0040): add r1, pc, #4 |
| 3760 | * D/dalvikvm( 86): 0x4858dea6 (0042): blx_1 0x485890a0 |
| 3761 | * D/dalvikvm( 86): 0x4858dea8 (0044): blx_2 see above |
| 3762 | * D/dalvikvm( 86): 0x4858deaa (0046): b 0x4858deb6 |
| 3763 | * D/dalvikvm( 86): 0x4858deac (0048): .align4 |
| 3764 | * D/dalvikvm( 86): L0x004f: |
| 3765 | * D/dalvikvm( 86): -------- dalvik offset: 0x004f @ move-result-object (PI) |
| 3766 | * v4, (#0), (#0) |
| 3767 | * D/dalvikvm( 86): 0x4858deac (0048): ldr r4, [r6, #8] |
| 3768 | * D/dalvikvm( 86): 0x4858deae (004a): str r4, [r5, #16] |
| 3769 | * D/dalvikvm( 86): 0x4858deb0 (004c): b 0x4858debc |
| 3770 | * D/dalvikvm( 86): -------- reconstruct dalvik PC : 0x42beefcc @ +0x004c |
| 3771 | * D/dalvikvm( 86): 0x4858deb2 (004e): ldr r0, [pc, #64] |
| 3772 | * D/dalvikvm( 86): 0x4858deb4 (0050): b 0x4858deb8 |
| 3773 | * D/dalvikvm( 86): -------- reconstruct dalvik PC : 0x42beefcc @ +0x004c |
| 3774 | * D/dalvikvm( 86): 0x4858deb6 (0052): ldr r0, [pc, #60] |
| 3775 | * D/dalvikvm( 86): Exception_Handling: |
| 3776 | * D/dalvikvm( 86): 0x4858deb8 (0054): ldr r1, [r6, #100] |
| 3777 | * D/dalvikvm( 86): 0x4858deba (0056): blx r1 |
| 3778 | * D/dalvikvm( 86): 0x4858debc (0058): .align4 |
| 3779 | * D/dalvikvm( 86): -------- chaining cell (hot): 0x0050 |
| 3780 | * D/dalvikvm( 86): 0x4858debc (0058): b 0x4858dec0 |
| 3781 | * D/dalvikvm( 86): 0x4858debe (005a): orrs r0, r0 |
| 3782 | * D/dalvikvm( 86): 0x4858dec0 (005c): ldr r0, [r6, #112] |
| 3783 | * D/dalvikvm( 86): 0x4858dec2 (005e): blx r0 |
| 3784 | * D/dalvikvm( 86): 0x4858dec4 (0060): data 0xefd4(61396) |
| 3785 | * D/dalvikvm( 86): 0x4858dec6 (0062): data 0x42be(17086) |
| 3786 | * D/dalvikvm( 86): 0x4858dec8 (0064): .align4 |
| 3787 | * D/dalvikvm( 86): -------- chaining cell (predicted) |
| 3788 | * D/dalvikvm( 86): 0x4858dec8 (0064): data 0xe7fe(59390) |
| 3789 | * D/dalvikvm( 86): 0x4858deca (0066): data 0x0000(0) |
| 3790 | * D/dalvikvm( 86): 0x4858decc (0068): data 0x0000(0) |
| 3791 | * D/dalvikvm( 86): 0x4858dece (006a): data 0x0000(0) |
| 3792 | * : |
| 3793 | */ |
| 3794 | static void genValidationForPredictedInline(CompilationUnit *cUnit, MIR *mir) |
| 3795 | { |
| 3796 | CallsiteInfo *callsiteInfo = mir->meta.callsiteInfo; |
| 3797 | RegLocation rlThis = cUnit->regLocation[mir->dalvikInsn.vC]; |
| 3798 | |
| 3799 | rlThis = loadValue(cUnit, rlThis, kCoreReg); |
| 3800 | int regPredictedClass = dvmCompilerAllocTemp(cUnit); |
| 3801 | loadConstant(cUnit, regPredictedClass, (int) callsiteInfo->clazz); |
| 3802 | genNullCheck(cUnit, rlThis.sRegLow, rlThis.lowReg, mir->offset, |
| 3803 | NULL);/* null object? */ |
| 3804 | int regActualClass = dvmCompilerAllocTemp(cUnit); |
| 3805 | loadWordDisp(cUnit, rlThis.lowReg, offsetof(Object, clazz), regActualClass); |
| 3806 | opRegReg(cUnit, kOpCmp, regPredictedClass, regActualClass); |
| 3807 | /* |
| 3808 | * Set the misPredBranchOver target so that it will be generated when the |
| 3809 | * code for the non-optimized invoke is generated. |
| 3810 | */ |
| 3811 | callsiteInfo->misPredBranchOver = (LIR *) opCondBranch(cUnit, kArmCondNe); |
| 3812 | } |
| 3813 | |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3814 | /* Extended MIR instructions like PHI */ |
| 3815 | static void handleExtendedMIR(CompilationUnit *cUnit, MIR *mir) |
| 3816 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3817 | int opOffset = mir->dalvikInsn.opCode - kMirOpFirst; |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3818 | char *msg = dvmCompilerNew(strlen(extendedMIROpNames[opOffset]) + 1, |
| 3819 | false); |
| 3820 | strcpy(msg, extendedMIROpNames[opOffset]); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3821 | newLIR1(cUnit, kArmPseudoExtended, (int) msg); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3822 | |
| 3823 | switch (mir->dalvikInsn.opCode) { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3824 | case kMirOpPhi: { |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3825 | char *ssaString = dvmCompilerGetSSAString(cUnit, mir->ssaRep); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3826 | newLIR1(cUnit, kArmPseudoSSARep, (int) ssaString); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3827 | break; |
| 3828 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3829 | case kMirOpNullNRangeUpCheck: { |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3830 | genHoistedChecksForCountUpLoop(cUnit, mir); |
| 3831 | break; |
| 3832 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3833 | case kMirOpNullNRangeDownCheck: { |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3834 | genHoistedChecksForCountDownLoop(cUnit, mir); |
| 3835 | break; |
| 3836 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3837 | case kMirOpLowerBound: { |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3838 | genHoistedLowerBoundCheck(cUnit, mir); |
| 3839 | break; |
| 3840 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3841 | case kMirOpPunt: { |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3842 | genUnconditionalBranch(cUnit, |
| 3843 | (ArmLIR *) cUnit->loopAnalysis->branchToPCR); |
| 3844 | break; |
| 3845 | } |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 3846 | case kMirOpCheckInlinePrediction: { |
| 3847 | genValidationForPredictedInline(cUnit, mir); |
| 3848 | break; |
| 3849 | } |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3850 | default: |
| 3851 | break; |
| 3852 | } |
| 3853 | } |
| 3854 | |
| 3855 | /* |
| 3856 | * Create a PC-reconstruction cell for the starting offset of this trace. |
| 3857 | * Since the PCR cell is placed near the end of the compiled code which is |
| 3858 | * usually out of range for a conditional branch, we put two branches (one |
| 3859 | * branch over to the loop body and one layover branch to the actual PCR) at the |
| 3860 | * end of the entry block. |
| 3861 | */ |
| 3862 | static void setupLoopEntryBlock(CompilationUnit *cUnit, BasicBlock *entry, |
| 3863 | ArmLIR *bodyLabel) |
| 3864 | { |
| 3865 | /* Set up the place holder to reconstruct this Dalvik PC */ |
| 3866 | ArmLIR *pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true); |
| Ben Cheng | a497359 | 2010-03-31 11:59:18 -0700 | [diff] [blame] | 3867 | pcrLabel->opCode = kArmPseudoPCReconstructionCell; |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3868 | pcrLabel->operands[0] = |
| 3869 | (int) (cUnit->method->insns + entry->startOffset); |
| 3870 | pcrLabel->operands[1] = entry->startOffset; |
| 3871 | /* Insert the place holder to the growable list */ |
| 3872 | dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel); |
| 3873 | |
| 3874 | /* |
| 3875 | * Next, create two branches - one branch over to the loop body and the |
| 3876 | * other branch to the PCR cell to punt. |
| 3877 | */ |
| 3878 | ArmLIR *branchToBody = dvmCompilerNew(sizeof(ArmLIR), true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3879 | branchToBody->opCode = kThumbBUncond; |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3880 | branchToBody->generic.target = (LIR *) bodyLabel; |
| Ben Cheng | dcf3e5d | 2009-09-11 13:42:05 -0700 | [diff] [blame] | 3881 | setupResourceMasks(branchToBody); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3882 | cUnit->loopAnalysis->branchToBody = (LIR *) branchToBody; |
| 3883 | |
| 3884 | ArmLIR *branchToPCR = dvmCompilerNew(sizeof(ArmLIR), true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3885 | branchToPCR->opCode = kThumbBUncond; |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3886 | branchToPCR->generic.target = (LIR *) pcrLabel; |
| Ben Cheng | dcf3e5d | 2009-09-11 13:42:05 -0700 | [diff] [blame] | 3887 | setupResourceMasks(branchToPCR); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3888 | cUnit->loopAnalysis->branchToPCR = (LIR *) branchToPCR; |
| 3889 | } |
| 3890 | |
| Ben Cheng | d5adae1 | 2010-03-26 17:45:28 -0700 | [diff] [blame] | 3891 | #if defined(WITH_SELF_VERIFICATION) |
| 3892 | static bool selfVerificationPuntOps(MIR *mir) |
| 3893 | { |
| 3894 | DecodedInstruction *decInsn = &mir->dalvikInsn; |
| 3895 | OpCode op = decInsn->opCode; |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 3896 | |
| Ben Cheng | d5adae1 | 2010-03-26 17:45:28 -0700 | [diff] [blame] | 3897 | /* |
| 3898 | * All opcodes that can throw exceptions and use the |
| 3899 | * TEMPLATE_THROW_EXCEPTION_COMMON template should be excluded in the trace |
| 3900 | * under self-verification mode. |
| 3901 | */ |
| 3902 | return (op == OP_MONITOR_ENTER || op == OP_MONITOR_EXIT || |
| 3903 | op == OP_NEW_INSTANCE || op == OP_NEW_ARRAY || |
| 3904 | op == OP_CHECK_CAST || op == OP_MOVE_EXCEPTION || |
| 3905 | op == OP_FILL_ARRAY_DATA || op == OP_EXECUTE_INLINE || |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 3906 | op == OP_EXECUTE_INLINE_RANGE); |
| Ben Cheng | d5adae1 | 2010-03-26 17:45:28 -0700 | [diff] [blame] | 3907 | } |
| 3908 | #endif |
| 3909 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3910 | void dvmCompilerMIR2LIR(CompilationUnit *cUnit) |
| 3911 | { |
| 3912 | /* Used to hold the labels of each block */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3913 | ArmLIR *labelList = |
| 3914 | dvmCompilerNew(sizeof(ArmLIR) * cUnit->numBlocks, true); |
| Ben Cheng | cec26f6 | 2010-01-15 15:29:33 -0800 | [diff] [blame] | 3915 | GrowableList chainingListByType[kChainingCellGap]; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3916 | int i; |
| 3917 | |
| 3918 | /* |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3919 | * Initialize various types chaining lists. |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3920 | */ |
| Ben Cheng | cec26f6 | 2010-01-15 15:29:33 -0800 | [diff] [blame] | 3921 | for (i = 0; i < kChainingCellGap; i++) { |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3922 | dvmInitGrowableList(&chainingListByType[i], 2); |
| 3923 | } |
| 3924 | |
| 3925 | BasicBlock **blockList = cUnit->blockList; |
| 3926 | |
| Bill Buzbee | 6e963e1 | 2009-06-17 16:56:19 -0700 | [diff] [blame] | 3927 | if (cUnit->executionCount) { |
| 3928 | /* |
| 3929 | * Reserve 6 bytes at the beginning of the trace |
| 3930 | * +----------------------------+ |
| 3931 | * | execution count (4 bytes) | |
| 3932 | * +----------------------------+ |
| 3933 | * | chain cell offset (2 bytes)| |
| 3934 | * +----------------------------+ |
| 3935 | * ...and then code to increment the execution |
| 3936 | * count: |
| 3937 | * mov r0, pc @ move adr of "mov r0,pc" + 4 to r0 |
| 3938 | * sub r0, #10 @ back up to addr of executionCount |
| 3939 | * ldr r1, [r0] |
| 3940 | * add r1, #1 |
| 3941 | * str r1, [r0] |
| 3942 | */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3943 | newLIR1(cUnit, kArm16BitData, 0); |
| 3944 | newLIR1(cUnit, kArm16BitData, 0); |
| Ben Cheng | cc6600c | 2009-06-22 14:45:16 -0700 | [diff] [blame] | 3945 | cUnit->chainCellOffsetLIR = |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3946 | (LIR *) newLIR1(cUnit, kArm16BitData, CHAIN_CELL_OFFSET_TAG); |
| Bill Buzbee | 6e963e1 | 2009-06-17 16:56:19 -0700 | [diff] [blame] | 3947 | cUnit->headerSize = 6; |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3948 | /* Thumb instruction used directly here to ensure correct size */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3949 | newLIR2(cUnit, kThumbMovRR_H2L, r0, rpc); |
| 3950 | newLIR2(cUnit, kThumbSubRI8, r0, 10); |
| 3951 | newLIR3(cUnit, kThumbLdrRRI5, r1, r0, 0); |
| 3952 | newLIR2(cUnit, kThumbAddRI8, r1, 1); |
| 3953 | newLIR3(cUnit, kThumbStrRRI5, r1, r0, 0); |
| Bill Buzbee | 6e963e1 | 2009-06-17 16:56:19 -0700 | [diff] [blame] | 3954 | } else { |
| 3955 | /* Just reserve 2 bytes for the chain cell offset */ |
| Ben Cheng | cc6600c | 2009-06-22 14:45:16 -0700 | [diff] [blame] | 3956 | cUnit->chainCellOffsetLIR = |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3957 | (LIR *) newLIR1(cUnit, kArm16BitData, CHAIN_CELL_OFFSET_TAG); |
| Bill Buzbee | 6e963e1 | 2009-06-17 16:56:19 -0700 | [diff] [blame] | 3958 | cUnit->headerSize = 2; |
| 3959 | } |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 3960 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3961 | /* Handle the content in each basic block */ |
| 3962 | for (i = 0; i < cUnit->numBlocks; i++) { |
| 3963 | blockList[i]->visited = true; |
| 3964 | MIR *mir; |
| 3965 | |
| 3966 | labelList[i].operands[0] = blockList[i]->startOffset; |
| 3967 | |
| Ben Cheng | cec26f6 | 2010-01-15 15:29:33 -0800 | [diff] [blame] | 3968 | if (blockList[i]->blockType >= kChainingCellGap) { |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 3969 | if (blockList[i]->isFallThroughFromInvoke == true) { |
| Ben Cheng | d44faf5 | 2010-06-02 15:33:51 -0700 | [diff] [blame] | 3970 | /* Align this block first since it is a return chaining cell */ |
| 3971 | newLIR0(cUnit, kArmPseudoPseudoAlign4); |
| 3972 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3973 | /* |
| 3974 | * Append the label pseudo LIR first. Chaining cells will be handled |
| 3975 | * separately afterwards. |
| 3976 | */ |
| 3977 | dvmCompilerAppendLIR(cUnit, (LIR *) &labelList[i]); |
| 3978 | } |
| 3979 | |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 3980 | if (blockList[i]->blockType == kTraceEntryBlock) { |
| Ben Cheng | a497359 | 2010-03-31 11:59:18 -0700 | [diff] [blame] | 3981 | labelList[i].opCode = kArmPseudoEntryBlock; |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3982 | if (blockList[i]->firstMIRInsn == NULL) { |
| 3983 | continue; |
| 3984 | } else { |
| 3985 | setupLoopEntryBlock(cUnit, blockList[i], |
| 3986 | &labelList[blockList[i]->fallThrough->id]); |
| 3987 | } |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 3988 | } else if (blockList[i]->blockType == kTraceExitBlock) { |
| Ben Cheng | a497359 | 2010-03-31 11:59:18 -0700 | [diff] [blame] | 3989 | labelList[i].opCode = kArmPseudoExitBlock; |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3990 | goto gen_fallthrough; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3991 | } else if (blockList[i]->blockType == kDalvikByteCode) { |
| 3992 | labelList[i].opCode = kArmPseudoNormalBlockLabel; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 3993 | /* Reset the register state */ |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3994 | dvmCompilerResetRegPool(cUnit); |
| 3995 | dvmCompilerClobberAllRegs(cUnit); |
| 3996 | dvmCompilerResetNullCheck(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3997 | } else { |
| 3998 | switch (blockList[i]->blockType) { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3999 | case kChainingCellNormal: |
| Ben Cheng | a497359 | 2010-03-31 11:59:18 -0700 | [diff] [blame] | 4000 | labelList[i].opCode = kArmPseudoChainingCellNormal; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4001 | /* handle the codegen later */ |
| 4002 | dvmInsertGrowableList( |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4003 | &chainingListByType[kChainingCellNormal], (void *) i); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4004 | break; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4005 | case kChainingCellInvokeSingleton: |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 4006 | labelList[i].opCode = |
| Ben Cheng | a497359 | 2010-03-31 11:59:18 -0700 | [diff] [blame] | 4007 | kArmPseudoChainingCellInvokeSingleton; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4008 | labelList[i].operands[0] = |
| 4009 | (int) blockList[i]->containingMethod; |
| 4010 | /* handle the codegen later */ |
| 4011 | dvmInsertGrowableList( |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4012 | &chainingListByType[kChainingCellInvokeSingleton], |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 4013 | (void *) i); |
| 4014 | break; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4015 | case kChainingCellInvokePredicted: |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 4016 | labelList[i].opCode = |
| Ben Cheng | a497359 | 2010-03-31 11:59:18 -0700 | [diff] [blame] | 4017 | kArmPseudoChainingCellInvokePredicted; |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 4018 | /* handle the codegen later */ |
| 4019 | dvmInsertGrowableList( |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4020 | &chainingListByType[kChainingCellInvokePredicted], |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 4021 | (void *) i); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4022 | break; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4023 | case kChainingCellHot: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4024 | labelList[i].opCode = |
| Ben Cheng | a497359 | 2010-03-31 11:59:18 -0700 | [diff] [blame] | 4025 | kArmPseudoChainingCellHot; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4026 | /* handle the codegen later */ |
| 4027 | dvmInsertGrowableList( |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4028 | &chainingListByType[kChainingCellHot], |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4029 | (void *) i); |
| 4030 | break; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4031 | case kPCReconstruction: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4032 | /* Make sure exception handling block is next */ |
| 4033 | labelList[i].opCode = |
| Ben Cheng | a497359 | 2010-03-31 11:59:18 -0700 | [diff] [blame] | 4034 | kArmPseudoPCReconstructionBlockLabel; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4035 | assert (i == cUnit->numBlocks - 2); |
| 4036 | handlePCReconstruction(cUnit, &labelList[i+1]); |
| 4037 | break; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4038 | case kExceptionHandling: |
| 4039 | labelList[i].opCode = kArmPseudoEHBlockLabel; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4040 | if (cUnit->pcReconstructionList.numUsed) { |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 4041 | loadWordDisp(cUnit, rGLUE, offsetof(InterpState, |
| 4042 | jitToInterpEntries.dvmJitToInterpPunt), |
| 4043 | r1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4044 | opReg(cUnit, kOpBlx, r1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4045 | } |
| 4046 | break; |
| Bill Buzbee | 9c4b7c8 | 2009-09-10 10:10:38 -0700 | [diff] [blame] | 4047 | #if defined(WITH_SELF_VERIFICATION) || defined(WITH_JIT_TUNING) |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4048 | case kChainingCellBackwardBranch: |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 4049 | labelList[i].opCode = |
| Ben Cheng | a497359 | 2010-03-31 11:59:18 -0700 | [diff] [blame] | 4050 | kArmPseudoChainingCellBackwardBranch; |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 4051 | /* handle the codegen later */ |
| 4052 | dvmInsertGrowableList( |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4053 | &chainingListByType[kChainingCellBackwardBranch], |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 4054 | (void *) i); |
| 4055 | break; |
| 4056 | #endif |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4057 | default: |
| 4058 | break; |
| 4059 | } |
| 4060 | continue; |
| 4061 | } |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 4062 | |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 4063 | ArmLIR *headLIR = NULL; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 4064 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4065 | for (mir = blockList[i]->firstMIRInsn; mir; mir = mir->next) { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4066 | |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 4067 | dvmCompilerResetRegPool(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4068 | if (gDvmJit.disableOpt & (1 << kTrackLiveTemps)) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 4069 | dvmCompilerClobberAllRegs(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4070 | } |
| 4071 | |
| 4072 | if (gDvmJit.disableOpt & (1 << kSuppressLoads)) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 4073 | dvmCompilerResetDefTracking(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4074 | } |
| 4075 | |
| 4076 | if (mir->dalvikInsn.opCode >= kMirOpFirst) { |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 4077 | handleExtendedMIR(cUnit, mir); |
| 4078 | continue; |
| 4079 | } |
| 4080 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4081 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4082 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| 4083 | InstructionFormat dalvikFormat = |
| 4084 | dexGetInstrFormat(gDvm.instrFormat, dalvikOpCode); |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 4085 | char *note; |
| 4086 | if (mir->OptimizationFlags & MIR_INLINED) { |
| 4087 | note = " (I)"; |
| 4088 | } else if (mir->OptimizationFlags & MIR_INLINED_PRED) { |
| 4089 | note = " (PI)"; |
| 4090 | } else if (mir->OptimizationFlags & MIR_CALLEE) { |
| 4091 | note = " (C)"; |
| 4092 | } else { |
| 4093 | note = NULL; |
| 4094 | } |
| 4095 | |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 4096 | ArmLIR *boundaryLIR = |
| Ben Cheng | a497359 | 2010-03-31 11:59:18 -0700 | [diff] [blame] | 4097 | newLIR2(cUnit, kArmPseudoDalvikByteCodeBoundary, |
| Ben Cheng | ccd6c01 | 2009-10-15 14:52:45 -0700 | [diff] [blame] | 4098 | mir->offset, |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 4099 | (int) dvmCompilerGetDalvikDisassembly(&mir->dalvikInsn, |
| 4100 | note)); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 4101 | if (mir->ssaRep) { |
| 4102 | char *ssaString = dvmCompilerGetSSAString(cUnit, mir->ssaRep); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4103 | newLIR1(cUnit, kArmPseudoSSARep, (int) ssaString); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 4104 | } |
| 4105 | |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 4106 | /* Remember the first LIR for this block */ |
| 4107 | if (headLIR == NULL) { |
| 4108 | headLIR = boundaryLIR; |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 4109 | /* Set the first boundaryLIR as a scheduling barrier */ |
| 4110 | headLIR->defMask = ENCODE_ALL; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 4111 | } |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 4112 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4113 | bool notHandled; |
| 4114 | /* |
| 4115 | * Debugging: screen the opcode first to see if it is in the |
| 4116 | * do[-not]-compile list |
| 4117 | */ |
| Ben Cheng | 34dc796 | 2010-08-26 14:56:31 -0700 | [diff] [blame] | 4118 | bool singleStepMe = SINGLE_STEP_OP(dalvikOpCode); |
| Ben Cheng | d5adae1 | 2010-03-26 17:45:28 -0700 | [diff] [blame] | 4119 | #if defined(WITH_SELF_VERIFICATION) |
| 4120 | if (singleStepMe == false) { |
| 4121 | singleStepMe = selfVerificationPuntOps(mir); |
| 4122 | } |
| 4123 | #endif |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4124 | if (singleStepMe || cUnit->allSingleStep) { |
| 4125 | notHandled = false; |
| 4126 | genInterpSingleStep(cUnit, mir); |
| 4127 | } else { |
| 4128 | opcodeCoverage[dalvikOpCode]++; |
| 4129 | switch (dalvikFormat) { |
| 4130 | case kFmt10t: |
| 4131 | case kFmt20t: |
| 4132 | case kFmt30t: |
| 4133 | notHandled = handleFmt10t_Fmt20t_Fmt30t(cUnit, |
| 4134 | mir, blockList[i], labelList); |
| 4135 | break; |
| 4136 | case kFmt10x: |
| 4137 | notHandled = handleFmt10x(cUnit, mir); |
| 4138 | break; |
| 4139 | case kFmt11n: |
| 4140 | case kFmt31i: |
| 4141 | notHandled = handleFmt11n_Fmt31i(cUnit, mir); |
| 4142 | break; |
| 4143 | case kFmt11x: |
| 4144 | notHandled = handleFmt11x(cUnit, mir); |
| 4145 | break; |
| 4146 | case kFmt12x: |
| 4147 | notHandled = handleFmt12x(cUnit, mir); |
| 4148 | break; |
| 4149 | case kFmt20bc: |
| 4150 | notHandled = handleFmt20bc(cUnit, mir); |
| 4151 | break; |
| 4152 | case kFmt21c: |
| 4153 | case kFmt31c: |
| 4154 | notHandled = handleFmt21c_Fmt31c(cUnit, mir); |
| 4155 | break; |
| 4156 | case kFmt21h: |
| 4157 | notHandled = handleFmt21h(cUnit, mir); |
| 4158 | break; |
| 4159 | case kFmt21s: |
| 4160 | notHandled = handleFmt21s(cUnit, mir); |
| 4161 | break; |
| 4162 | case kFmt21t: |
| 4163 | notHandled = handleFmt21t(cUnit, mir, blockList[i], |
| 4164 | labelList); |
| 4165 | break; |
| 4166 | case kFmt22b: |
| 4167 | case kFmt22s: |
| 4168 | notHandled = handleFmt22b_Fmt22s(cUnit, mir); |
| 4169 | break; |
| 4170 | case kFmt22c: |
| 4171 | notHandled = handleFmt22c(cUnit, mir); |
| 4172 | break; |
| 4173 | case kFmt22cs: |
| 4174 | notHandled = handleFmt22cs(cUnit, mir); |
| 4175 | break; |
| 4176 | case kFmt22t: |
| 4177 | notHandled = handleFmt22t(cUnit, mir, blockList[i], |
| 4178 | labelList); |
| 4179 | break; |
| 4180 | case kFmt22x: |
| 4181 | case kFmt32x: |
| 4182 | notHandled = handleFmt22x_Fmt32x(cUnit, mir); |
| 4183 | break; |
| 4184 | case kFmt23x: |
| 4185 | notHandled = handleFmt23x(cUnit, mir); |
| 4186 | break; |
| 4187 | case kFmt31t: |
| 4188 | notHandled = handleFmt31t(cUnit, mir); |
| 4189 | break; |
| 4190 | case kFmt3rc: |
| 4191 | case kFmt35c: |
| 4192 | notHandled = handleFmt35c_3rc(cUnit, mir, blockList[i], |
| 4193 | labelList); |
| 4194 | break; |
| 4195 | case kFmt3rms: |
| 4196 | case kFmt35ms: |
| 4197 | notHandled = handleFmt35ms_3rms(cUnit, mir,blockList[i], |
| 4198 | labelList); |
| 4199 | break; |
| 4200 | case kFmt3inline: |
| Andy McFadden | b0a0541 | 2009-11-19 10:23:41 -0800 | [diff] [blame] | 4201 | case kFmt3rinline: |
| Bill Buzbee | ce46c94 | 2009-11-20 15:41:34 -0800 | [diff] [blame] | 4202 | notHandled = handleExecuteInline(cUnit, mir); |
| Andy McFadden | b0a0541 | 2009-11-19 10:23:41 -0800 | [diff] [blame] | 4203 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4204 | case kFmt51l: |
| 4205 | notHandled = handleFmt51l(cUnit, mir); |
| 4206 | break; |
| 4207 | default: |
| 4208 | notHandled = true; |
| 4209 | break; |
| 4210 | } |
| 4211 | } |
| 4212 | if (notHandled) { |
| 4213 | LOGE("%#06x: Opcode 0x%x (%s) / Fmt %d not handled\n", |
| 4214 | mir->offset, |
| Andy McFadden | c6b25c7 | 2010-06-22 11:01:20 -0700 | [diff] [blame] | 4215 | dalvikOpCode, dexGetOpcodeName(dalvikOpCode), |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4216 | dalvikFormat); |
| Bill Buzbee | fc519dc | 2010-03-06 23:30:57 -0800 | [diff] [blame] | 4217 | dvmCompilerAbort(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4218 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4219 | } |
| 4220 | } |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 4221 | |
| Ben Cheng | 7a2697d | 2010-06-07 13:44:23 -0700 | [diff] [blame] | 4222 | if (blockList[i]->blockType == kTraceEntryBlock) { |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 4223 | dvmCompilerAppendLIR(cUnit, |
| 4224 | (LIR *) cUnit->loopAnalysis->branchToBody); |
| 4225 | dvmCompilerAppendLIR(cUnit, |
| 4226 | (LIR *) cUnit->loopAnalysis->branchToPCR); |
| 4227 | } |
| 4228 | |
| 4229 | if (headLIR) { |
| 4230 | /* |
| 4231 | * Eliminate redundant loads/stores and delay stores into later |
| 4232 | * slots |
| 4233 | */ |
| 4234 | dvmCompilerApplyLocalOptimizations(cUnit, (LIR *) headLIR, |
| 4235 | cUnit->lastLIRInsn); |
| 4236 | } |
| 4237 | |
| 4238 | gen_fallthrough: |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 4239 | /* |
| 4240 | * Check if the block is terminated due to trace length constraint - |
| 4241 | * insert an unconditional branch to the chaining cell. |
| 4242 | */ |
| 4243 | if (blockList[i]->needFallThroughBranch) { |
| 4244 | genUnconditionalBranch(cUnit, |
| 4245 | &labelList[blockList[i]->fallThrough->id]); |
| 4246 | } |
| 4247 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4248 | } |
| 4249 | |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 4250 | /* Handle the chaining cells in predefined order */ |
| Ben Cheng | cec26f6 | 2010-01-15 15:29:33 -0800 | [diff] [blame] | 4251 | for (i = 0; i < kChainingCellGap; i++) { |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4252 | size_t j; |
| 4253 | int *blockIdList = (int *) chainingListByType[i].elemList; |
| 4254 | |
| 4255 | cUnit->numChainingCells[i] = chainingListByType[i].numUsed; |
| 4256 | |
| 4257 | /* No chaining cells of this type */ |
| 4258 | if (cUnit->numChainingCells[i] == 0) |
| 4259 | continue; |
| 4260 | |
| 4261 | /* Record the first LIR for a new type of chaining cell */ |
| 4262 | cUnit->firstChainingLIR[i] = (LIR *) &labelList[blockIdList[0]]; |
| 4263 | |
| 4264 | for (j = 0; j < chainingListByType[i].numUsed; j++) { |
| 4265 | int blockId = blockIdList[j]; |
| 4266 | |
| 4267 | /* Align this chaining cell first */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4268 | newLIR0(cUnit, kArmPseudoPseudoAlign4); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4269 | |
| 4270 | /* Insert the pseudo chaining instruction */ |
| 4271 | dvmCompilerAppendLIR(cUnit, (LIR *) &labelList[blockId]); |
| 4272 | |
| 4273 | |
| 4274 | switch (blockList[blockId]->blockType) { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4275 | case kChainingCellNormal: |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 4276 | handleNormalChainingCell(cUnit, |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4277 | blockList[blockId]->startOffset); |
| 4278 | break; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4279 | case kChainingCellInvokeSingleton: |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 4280 | handleInvokeSingletonChainingCell(cUnit, |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4281 | blockList[blockId]->containingMethod); |
| 4282 | break; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4283 | case kChainingCellInvokePredicted: |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 4284 | handleInvokePredictedChainingCell(cUnit); |
| 4285 | break; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4286 | case kChainingCellHot: |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 4287 | handleHotChainingCell(cUnit, |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4288 | blockList[blockId]->startOffset); |
| 4289 | break; |
| Bill Buzbee | 9c4b7c8 | 2009-09-10 10:10:38 -0700 | [diff] [blame] | 4290 | #if defined(WITH_SELF_VERIFICATION) || defined(WITH_JIT_TUNING) |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4291 | case kChainingCellBackwardBranch: |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 4292 | handleBackwardBranchChainingCell(cUnit, |
| 4293 | blockList[blockId]->startOffset); |
| 4294 | break; |
| 4295 | #endif |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4296 | default: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4297 | LOGE("Bad blocktype %d", blockList[blockId]->blockType); |
| Bill Buzbee | fc519dc | 2010-03-06 23:30:57 -0800 | [diff] [blame] | 4298 | dvmCompilerAbort(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4299 | } |
| 4300 | } |
| 4301 | } |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 4302 | |
| Ben Cheng | cec26f6 | 2010-01-15 15:29:33 -0800 | [diff] [blame] | 4303 | /* Mark the bottom of chaining cells */ |
| 4304 | cUnit->chainingCellBottom = (LIR *) newLIR0(cUnit, kArmChainingCellBottom); |
| 4305 | |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 4306 | /* |
| 4307 | * Generate the branch to the dvmJitToInterpNoChain entry point at the end |
| 4308 | * of all chaining cells for the overflow cases. |
| 4309 | */ |
| 4310 | if (cUnit->switchOverflowPad) { |
| 4311 | loadConstant(cUnit, r0, (int) cUnit->switchOverflowPad); |
| 4312 | loadWordDisp(cUnit, rGLUE, offsetof(InterpState, |
| 4313 | jitToInterpEntries.dvmJitToInterpNoChain), r2); |
| 4314 | opRegReg(cUnit, kOpAdd, r1, r1); |
| 4315 | opRegRegReg(cUnit, kOpAdd, r4PC, r0, r1); |
| Ben Cheng | 978738d | 2010-05-13 13:45:57 -0700 | [diff] [blame] | 4316 | #if defined(WITH_JIT_TUNING) |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 4317 | loadConstant(cUnit, r0, kSwitchOverflow); |
| 4318 | #endif |
| 4319 | opReg(cUnit, kOpBlx, r2); |
| 4320 | } |
| 4321 | |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 4322 | dvmCompilerApplyGlobalOptimizations(cUnit); |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 4323 | |
| 4324 | #if defined(WITH_SELF_VERIFICATION) |
| 4325 | selfVerificationBranchInsertPass(cUnit); |
| 4326 | #endif |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4327 | } |
| 4328 | |
| 4329 | /* Accept the work and start compiling */ |
| Bill Buzbee | 716f120 | 2009-07-23 13:22:09 -0700 | [diff] [blame] | 4330 | bool dvmCompilerDoWork(CompilerWorkOrder *work) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4331 | { |
| Ben Cheng | ccd6c01 | 2009-10-15 14:52:45 -0700 | [diff] [blame] | 4332 | bool res; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4333 | |
| Ben Cheng | 6999d84 | 2010-01-26 16:46:15 -0800 | [diff] [blame] | 4334 | if (gDvmJit.codeCacheFull) { |
| Ben Cheng | ccd6c01 | 2009-10-15 14:52:45 -0700 | [diff] [blame] | 4335 | return false; |
| 4336 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4337 | |
| Ben Cheng | ccd6c01 | 2009-10-15 14:52:45 -0700 | [diff] [blame] | 4338 | switch (work->kind) { |
| Ben Cheng | ccd6c01 | 2009-10-15 14:52:45 -0700 | [diff] [blame] | 4339 | case kWorkOrderTrace: |
| 4340 | /* Start compilation with maximally allowed trace length */ |
| Bill Buzbee | fc519dc | 2010-03-06 23:30:57 -0800 | [diff] [blame] | 4341 | res = dvmCompileTrace(work->info, JIT_MAX_TRACE_LEN, &work->result, |
| Ben Cheng | 4a41958 | 2010-08-04 13:23:09 -0700 | [diff] [blame] | 4342 | work->bailPtr, 0 /* no hints */); |
| Ben Cheng | ccd6c01 | 2009-10-15 14:52:45 -0700 | [diff] [blame] | 4343 | break; |
| 4344 | case kWorkOrderTraceDebug: { |
| 4345 | bool oldPrintMe = gDvmJit.printMe; |
| 4346 | gDvmJit.printMe = true; |
| 4347 | /* Start compilation with maximally allowed trace length */ |
| Bill Buzbee | fc519dc | 2010-03-06 23:30:57 -0800 | [diff] [blame] | 4348 | res = dvmCompileTrace(work->info, JIT_MAX_TRACE_LEN, &work->result, |
| Ben Cheng | 4a41958 | 2010-08-04 13:23:09 -0700 | [diff] [blame] | 4349 | work->bailPtr, 0 /* no hints */); |
| Elliott Hughes | 672511b | 2010-04-26 17:40:13 -0700 | [diff] [blame] | 4350 | gDvmJit.printMe = oldPrintMe; |
| Ben Cheng | ccd6c01 | 2009-10-15 14:52:45 -0700 | [diff] [blame] | 4351 | break; |
| 4352 | } |
| 4353 | default: |
| 4354 | res = false; |
| Bill Buzbee | fc519dc | 2010-03-06 23:30:57 -0800 | [diff] [blame] | 4355 | LOGE("Jit: unknown work order type"); |
| Elliott Hughes | 672511b | 2010-04-26 17:40:13 -0700 | [diff] [blame] | 4356 | assert(0); // Bail if debug build, discard otherwise |
| Ben Cheng | ccd6c01 | 2009-10-15 14:52:45 -0700 | [diff] [blame] | 4357 | } |
| 4358 | return res; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4359 | } |
| 4360 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4361 | /* Architectural-specific debugging helpers go here */ |
| 4362 | void dvmCompilerArchDump(void) |
| 4363 | { |
| 4364 | /* Print compiled opcode in this VM instance */ |
| 4365 | int i, start, streak; |
| 4366 | char buf[1024]; |
| 4367 | |
| 4368 | streak = i = 0; |
| 4369 | buf[0] = 0; |
| 4370 | while (opcodeCoverage[i] == 0 && i < 256) { |
| 4371 | i++; |
| 4372 | } |
| 4373 | if (i == 256) { |
| 4374 | return; |
| 4375 | } |
| 4376 | for (start = i++, streak = 1; i < 256; i++) { |
| 4377 | if (opcodeCoverage[i]) { |
| 4378 | streak++; |
| 4379 | } else { |
| 4380 | if (streak == 1) { |
| 4381 | sprintf(buf+strlen(buf), "%x,", start); |
| 4382 | } else { |
| 4383 | sprintf(buf+strlen(buf), "%x-%x,", start, start + streak - 1); |
| 4384 | } |
| 4385 | streak = 0; |
| 4386 | while (opcodeCoverage[i] == 0 && i < 256) { |
| 4387 | i++; |
| 4388 | } |
| 4389 | if (i < 256) { |
| 4390 | streak = 1; |
| 4391 | start = i; |
| 4392 | } |
| 4393 | } |
| 4394 | } |
| 4395 | if (streak) { |
| 4396 | if (streak == 1) { |
| 4397 | sprintf(buf+strlen(buf), "%x", start); |
| 4398 | } else { |
| 4399 | sprintf(buf+strlen(buf), "%x-%x", start, start + streak - 1); |
| 4400 | } |
| 4401 | } |
| 4402 | if (strlen(buf)) { |
| Ben Cheng | 8b258bf | 2009-06-24 17:27:07 -0700 | [diff] [blame] | 4403 | LOGD("dalvik.vm.jit.op = %s", buf); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4404 | } |
| 4405 | } |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 4406 | |
| 4407 | /* Common initialization routine for an architecture family */ |
| 4408 | bool dvmCompilerArchInit() |
| 4409 | { |
| 4410 | int i; |
| 4411 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 4412 | for (i = 0; i < kArmLast; i++) { |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 4413 | if (EncodingMap[i].opCode != i) { |
| 4414 | LOGE("Encoding order for %s is wrong: expecting %d, seeing %d", |
| 4415 | EncodingMap[i].name, i, EncodingMap[i].opCode); |
| Bill Buzbee | fc519dc | 2010-03-06 23:30:57 -0800 | [diff] [blame] | 4416 | dvmAbort(); // OK to dvmAbort - build error |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 4417 | } |
| 4418 | } |
| 4419 | |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 4420 | return dvmCompilerArchVariantInit(); |
| 4421 | } |
| 4422 | |
| 4423 | void *dvmCompilerGetInterpretTemplate() |
| 4424 | { |
| 4425 | return (void*) ((int)gDvmJit.codeCache + |
| 4426 | templateEntryOffsets[TEMPLATE_INTERPRET]); |
| 4427 | } |
| 4428 | |
| buzbee | bff121a | 2010-08-04 15:25:06 -0700 | [diff] [blame] | 4429 | /* Needed by the Assembler */ |
| 4430 | void dvmCompilerSetupResourceMasks(ArmLIR *lir) |
| 4431 | { |
| 4432 | setupResourceMasks(lir); |
| 4433 | } |
| 4434 | |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 4435 | /* Needed by the ld/st optmizatons */ |
| 4436 | ArmLIR* dvmCompilerRegCopyNoInsert(CompilationUnit *cUnit, int rDest, int rSrc) |
| 4437 | { |
| 4438 | return genRegCopyNoInsert(cUnit, rDest, rSrc); |
| 4439 | } |
| 4440 | |
| 4441 | /* Needed by the register allocator */ |
| 4442 | ArmLIR* dvmCompilerRegCopy(CompilationUnit *cUnit, int rDest, int rSrc) |
| 4443 | { |
| 4444 | return genRegCopy(cUnit, rDest, rSrc); |
| 4445 | } |
| 4446 | |
| 4447 | /* Needed by the register allocator */ |
| 4448 | void dvmCompilerRegCopyWide(CompilationUnit *cUnit, int destLo, int destHi, |
| 4449 | int srcLo, int srcHi) |
| 4450 | { |
| 4451 | genRegCopyWide(cUnit, destLo, destHi, srcLo, srcHi); |
| 4452 | } |
| 4453 | |
| 4454 | void dvmCompilerFlushRegImpl(CompilationUnit *cUnit, int rBase, |
| 4455 | int displacement, int rSrc, OpSize size) |
| 4456 | { |
| 4457 | storeBaseDisp(cUnit, rBase, displacement, rSrc, size); |
| 4458 | } |
| 4459 | |
| 4460 | void dvmCompilerFlushRegWideImpl(CompilationUnit *cUnit, int rBase, |
| 4461 | int displacement, int rSrcLo, int rSrcHi) |
| 4462 | { |
| 4463 | storeBaseDispWide(cUnit, rBase, displacement, rSrcLo, rSrcHi); |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 4464 | } |