blob: 177b1c6ae88a70bfa94533babd799b8e63d51790 [file] [log] [blame]
Ben Chengba4fc8b2009-06-01 13:00:29 -07001/*
2 * Copyright (C) 2009 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Bill Buzbee50a6bf22009-07-08 13:08:04 -070017/*
18 * This file contains codegen and support common to all supported
19 * ARM variants. It is included by:
20 *
21 * Codegen-$(TARGET_ARCH_VARIANT).c
22 *
23 * which combines this common code with specific support found in the
24 * applicable directory below this one.
25 */
26
buzbee919eb062010-07-12 12:59:22 -070027/*
28 * Mark garbage collection card. Skip if the value we're storing is null.
29 */
30static void markCard(CompilationUnit *cUnit, int valReg, int tgtAddrReg)
31{
32 int regCardBase = dvmCompilerAllocTemp(cUnit);
33 int regCardNo = dvmCompilerAllocTemp(cUnit);
buzbee8f8109a2010-08-31 10:16:35 -070034 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondEq, valReg, 0);
buzbee919eb062010-07-12 12:59:22 -070035 loadWordDisp(cUnit, rGLUE, offsetof(InterpState, cardTable),
36 regCardBase);
37 opRegRegImm(cUnit, kOpLsr, regCardNo, tgtAddrReg, GC_CARD_SHIFT);
38 storeBaseIndexed(cUnit, regCardBase, regCardNo, regCardBase, 0,
39 kUnsignedByte);
40 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
41 target->defMask = ENCODE_ALL;
42 branchOver->generic.target = (LIR *)target;
buzbeebaf196a2010-08-04 10:13:15 -070043 dvmCompilerFreeTemp(cUnit, regCardBase);
44 dvmCompilerFreeTemp(cUnit, regCardNo);
buzbee919eb062010-07-12 12:59:22 -070045}
46
Ben Cheng5d90c202009-11-22 23:31:11 -080047static bool genConversionCall(CompilationUnit *cUnit, MIR *mir, void *funct,
48 int srcSize, int tgtSize)
49{
50 /*
51 * Don't optimize the register usage since it calls out to template
52 * functions
53 */
54 RegLocation rlSrc;
55 RegLocation rlDest;
Bill Buzbeec6f10662010-02-09 11:16:15 -080056 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Ben Cheng5d90c202009-11-22 23:31:11 -080057 if (srcSize == 1) {
Bill Buzbeec6f10662010-02-09 11:16:15 -080058 rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Ben Cheng5d90c202009-11-22 23:31:11 -080059 loadValueDirectFixed(cUnit, rlSrc, r0);
60 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -080061 rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
Ben Cheng5d90c202009-11-22 23:31:11 -080062 loadValueDirectWideFixed(cUnit, rlSrc, r0, r1);
63 }
Ben Chengbd1326d2010-04-02 15:04:53 -070064 LOAD_FUNC_ADDR(cUnit, r2, (int)funct);
Ben Cheng5d90c202009-11-22 23:31:11 -080065 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -080066 dvmCompilerClobberCallRegs(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -080067 if (tgtSize == 1) {
68 RegLocation rlResult;
Bill Buzbeec6f10662010-02-09 11:16:15 -080069 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
70 rlResult = dvmCompilerGetReturn(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -080071 storeValue(cUnit, rlDest, rlResult);
72 } else {
73 RegLocation rlResult;
Bill Buzbeec6f10662010-02-09 11:16:15 -080074 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
75 rlResult = dvmCompilerGetReturnWide(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -080076 storeValueWide(cUnit, rlDest, rlResult);
77 }
78 return false;
79}
Ben Chengba4fc8b2009-06-01 13:00:29 -070080
Ben Cheng5d90c202009-11-22 23:31:11 -080081static bool genArithOpFloatPortable(CompilationUnit *cUnit, MIR *mir,
82 RegLocation rlDest, RegLocation rlSrc1,
83 RegLocation rlSrc2)
84{
85 RegLocation rlResult;
86 void* funct;
87
Ben Cheng5d90c202009-11-22 23:31:11 -080088 switch (mir->dalvikInsn.opCode) {
89 case OP_ADD_FLOAT_2ADDR:
90 case OP_ADD_FLOAT:
91 funct = (void*) __aeabi_fadd;
92 break;
93 case OP_SUB_FLOAT_2ADDR:
94 case OP_SUB_FLOAT:
95 funct = (void*) __aeabi_fsub;
96 break;
97 case OP_DIV_FLOAT_2ADDR:
98 case OP_DIV_FLOAT:
99 funct = (void*) __aeabi_fdiv;
100 break;
101 case OP_MUL_FLOAT_2ADDR:
102 case OP_MUL_FLOAT:
103 funct = (void*) __aeabi_fmul;
104 break;
105 case OP_REM_FLOAT_2ADDR:
106 case OP_REM_FLOAT:
107 funct = (void*) fmodf;
108 break;
109 case OP_NEG_FLOAT: {
110 genNegFloat(cUnit, rlDest, rlSrc1);
111 return false;
112 }
113 default:
114 return true;
115 }
Bill Buzbeec6f10662010-02-09 11:16:15 -0800116 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Ben Cheng5d90c202009-11-22 23:31:11 -0800117 loadValueDirectFixed(cUnit, rlSrc1, r0);
118 loadValueDirectFixed(cUnit, rlSrc2, r1);
Ben Chengbd1326d2010-04-02 15:04:53 -0700119 LOAD_FUNC_ADDR(cUnit, r2, (int)funct);
Ben Cheng5d90c202009-11-22 23:31:11 -0800120 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -0800121 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800122 rlResult = dvmCompilerGetReturn(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -0800123 storeValue(cUnit, rlDest, rlResult);
124 return false;
125}
126
127static bool genArithOpDoublePortable(CompilationUnit *cUnit, MIR *mir,
128 RegLocation rlDest, RegLocation rlSrc1,
129 RegLocation rlSrc2)
130{
131 RegLocation rlResult;
132 void* funct;
133
Ben Cheng5d90c202009-11-22 23:31:11 -0800134 switch (mir->dalvikInsn.opCode) {
135 case OP_ADD_DOUBLE_2ADDR:
136 case OP_ADD_DOUBLE:
137 funct = (void*) __aeabi_dadd;
138 break;
139 case OP_SUB_DOUBLE_2ADDR:
140 case OP_SUB_DOUBLE:
141 funct = (void*) __aeabi_dsub;
142 break;
143 case OP_DIV_DOUBLE_2ADDR:
144 case OP_DIV_DOUBLE:
145 funct = (void*) __aeabi_ddiv;
146 break;
147 case OP_MUL_DOUBLE_2ADDR:
148 case OP_MUL_DOUBLE:
149 funct = (void*) __aeabi_dmul;
150 break;
151 case OP_REM_DOUBLE_2ADDR:
152 case OP_REM_DOUBLE:
153 funct = (void*) fmod;
154 break;
155 case OP_NEG_DOUBLE: {
156 genNegDouble(cUnit, rlDest, rlSrc1);
157 return false;
158 }
159 default:
160 return true;
161 }
Bill Buzbeec6f10662010-02-09 11:16:15 -0800162 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Ben Chengbd1326d2010-04-02 15:04:53 -0700163 LOAD_FUNC_ADDR(cUnit, rlr, (int)funct);
Ben Cheng5d90c202009-11-22 23:31:11 -0800164 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
165 loadValueDirectWideFixed(cUnit, rlSrc2, r2, r3);
166 opReg(cUnit, kOpBlx, rlr);
Elliott Hughes6a555132010-02-25 15:41:42 -0800167 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800168 rlResult = dvmCompilerGetReturnWide(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -0800169 storeValueWide(cUnit, rlDest, rlResult);
170 return false;
171}
172
173static bool genConversionPortable(CompilationUnit *cUnit, MIR *mir)
174{
175 OpCode opCode = mir->dalvikInsn.opCode;
176
Ben Cheng5d90c202009-11-22 23:31:11 -0800177 switch (opCode) {
178 case OP_INT_TO_FLOAT:
179 return genConversionCall(cUnit, mir, (void*)__aeabi_i2f, 1, 1);
180 case OP_FLOAT_TO_INT:
181 return genConversionCall(cUnit, mir, (void*)__aeabi_f2iz, 1, 1);
182 case OP_DOUBLE_TO_FLOAT:
183 return genConversionCall(cUnit, mir, (void*)__aeabi_d2f, 2, 1);
184 case OP_FLOAT_TO_DOUBLE:
185 return genConversionCall(cUnit, mir, (void*)__aeabi_f2d, 1, 2);
186 case OP_INT_TO_DOUBLE:
187 return genConversionCall(cUnit, mir, (void*)__aeabi_i2d, 1, 2);
188 case OP_DOUBLE_TO_INT:
189 return genConversionCall(cUnit, mir, (void*)__aeabi_d2iz, 2, 1);
190 case OP_FLOAT_TO_LONG:
191 return genConversionCall(cUnit, mir, (void*)dvmJitf2l, 1, 2);
192 case OP_LONG_TO_FLOAT:
193 return genConversionCall(cUnit, mir, (void*)__aeabi_l2f, 2, 1);
194 case OP_DOUBLE_TO_LONG:
195 return genConversionCall(cUnit, mir, (void*)dvmJitd2l, 2, 2);
196 case OP_LONG_TO_DOUBLE:
197 return genConversionCall(cUnit, mir, (void*)__aeabi_l2d, 2, 2);
198 default:
199 return true;
200 }
201 return false;
202}
Ben Chengba4fc8b2009-06-01 13:00:29 -0700203
Jeff Hao97319a82009-08-12 16:57:15 -0700204#if defined(WITH_SELF_VERIFICATION)
jeffhao9e45c0b2010-02-03 10:24:05 -0800205static void selfVerificationBranchInsert(LIR *currentLIR, ArmOpCode opCode,
206 int dest, int src1)
Jeff Hao97319a82009-08-12 16:57:15 -0700207{
jeffhao9e45c0b2010-02-03 10:24:05 -0800208 ArmLIR *insn = dvmCompilerNew(sizeof(ArmLIR), true);
209 insn->opCode = opCode;
210 insn->operands[0] = dest;
211 insn->operands[1] = src1;
212 setupResourceMasks(insn);
213 dvmCompilerInsertLIRBefore(currentLIR, (LIR *) insn);
Jeff Hao97319a82009-08-12 16:57:15 -0700214}
215
jeffhao9e45c0b2010-02-03 10:24:05 -0800216static void selfVerificationBranchInsertPass(CompilationUnit *cUnit)
Jeff Hao97319a82009-08-12 16:57:15 -0700217{
jeffhao9e45c0b2010-02-03 10:24:05 -0800218 ArmLIR *thisLIR;
jeffhao9e45c0b2010-02-03 10:24:05 -0800219 TemplateOpCode opCode = TEMPLATE_MEM_OP_DECODE;
Jeff Hao97319a82009-08-12 16:57:15 -0700220
jeffhao9e45c0b2010-02-03 10:24:05 -0800221 for (thisLIR = (ArmLIR *) cUnit->firstLIRInsn;
222 thisLIR != (ArmLIR *) cUnit->lastLIRInsn;
223 thisLIR = NEXT_LIR(thisLIR)) {
224 if (thisLIR->branchInsertSV) {
225 /* Branch to mem op decode template */
226 selfVerificationBranchInsert((LIR *) thisLIR, kThumbBlx1,
227 (int) gDvmJit.codeCache + templateEntryOffsets[opCode],
228 (int) gDvmJit.codeCache + templateEntryOffsets[opCode]);
229 selfVerificationBranchInsert((LIR *) thisLIR, kThumbBlx2,
230 (int) gDvmJit.codeCache + templateEntryOffsets[opCode],
231 (int) gDvmJit.codeCache + templateEntryOffsets[opCode]);
Jeff Hao97319a82009-08-12 16:57:15 -0700232 }
233 }
Jeff Hao97319a82009-08-12 16:57:15 -0700234}
Jeff Hao97319a82009-08-12 16:57:15 -0700235#endif
236
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800237/* Generate conditional branch instructions */
238static ArmLIR *genConditionalBranch(CompilationUnit *cUnit,
239 ArmConditionCode cond,
240 ArmLIR *target)
241{
242 ArmLIR *branch = opCondBranch(cUnit, cond);
243 branch->generic.target = (LIR *) target;
244 return branch;
245}
246
Ben Chengba4fc8b2009-06-01 13:00:29 -0700247/* Generate a unconditional branch to go to the interpreter */
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700248static inline ArmLIR *genTrap(CompilationUnit *cUnit, int dOffset,
249 ArmLIR *pcrLabel)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700250{
Bill Buzbee1465db52009-09-23 17:17:35 -0700251 ArmLIR *branch = opNone(cUnit, kOpUncondBr);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700252 return genCheckCommon(cUnit, dOffset, branch, pcrLabel);
253}
254
255/* Load a wide field from an object instance */
256static void genIGetWide(CompilationUnit *cUnit, MIR *mir, int fieldOffset)
257{
Bill Buzbeec6f10662010-02-09 11:16:15 -0800258 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0);
259 RegLocation rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -0700260 RegLocation rlResult;
261 rlObj = loadValue(cUnit, rlObj, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800262 int regPtr = dvmCompilerAllocTemp(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700263
Bill Buzbee1465db52009-09-23 17:17:35 -0700264 assert(rlDest.wide);
Ben Chenge9695e52009-06-16 16:11:47 -0700265
Bill Buzbee1465db52009-09-23 17:17:35 -0700266 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset,
267 NULL);/* null object? */
268 opRegRegImm(cUnit, kOpAdd, regPtr, rlObj.lowReg, fieldOffset);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800269 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Ben Cheng11d8f142010-03-24 15:24:19 -0700270
271 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700272 loadPair(cUnit, regPtr, rlResult.lowReg, rlResult.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -0700273 HEAP_ACCESS_SHADOW(false);
274
Bill Buzbeec6f10662010-02-09 11:16:15 -0800275 dvmCompilerFreeTemp(cUnit, regPtr);
Bill Buzbee1465db52009-09-23 17:17:35 -0700276 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700277}
278
279/* Store a wide field to an object instance */
280static void genIPutWide(CompilationUnit *cUnit, MIR *mir, int fieldOffset)
281{
Bill Buzbeec6f10662010-02-09 11:16:15 -0800282 RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
283 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 2);
Bill Buzbee1465db52009-09-23 17:17:35 -0700284 rlObj = loadValue(cUnit, rlObj, kCoreReg);
285 int regPtr;
286 rlSrc = loadValueWide(cUnit, rlSrc, kAnyReg);
287 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset,
288 NULL);/* null object? */
Bill Buzbeec6f10662010-02-09 11:16:15 -0800289 regPtr = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700290 opRegRegImm(cUnit, kOpAdd, regPtr, rlObj.lowReg, fieldOffset);
Ben Cheng11d8f142010-03-24 15:24:19 -0700291
292 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700293 storePair(cUnit, regPtr, rlSrc.lowReg, rlSrc.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -0700294 HEAP_ACCESS_SHADOW(false);
295
Bill Buzbeec6f10662010-02-09 11:16:15 -0800296 dvmCompilerFreeTemp(cUnit, regPtr);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700297}
298
299/*
300 * Load a field from an object instance
301 *
Ben Chengba4fc8b2009-06-01 13:00:29 -0700302 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700303static void genIGet(CompilationUnit *cUnit, MIR *mir, OpSize size,
buzbeeecf8f6e2010-07-20 14:53:42 -0700304 int fieldOffset, bool isVolatile)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700305{
Bill Buzbee1465db52009-09-23 17:17:35 -0700306 RegLocation rlResult;
Bill Buzbee749e8162010-07-07 06:55:56 -0700307 RegisterClass regClass = dvmCompilerRegClassBySize(size);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800308 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0);
309 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -0700310 rlObj = loadValue(cUnit, rlObj, kCoreReg);
Bill Buzbee749e8162010-07-07 06:55:56 -0700311 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, regClass, true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700312 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset,
313 NULL);/* null object? */
Ben Cheng11d8f142010-03-24 15:24:19 -0700314
315 HEAP_ACCESS_SHADOW(true);
Ben Cheng5d90c202009-11-22 23:31:11 -0800316 loadBaseDisp(cUnit, mir, rlObj.lowReg, fieldOffset, rlResult.lowReg,
317 size, rlObj.sRegLow);
Ben Cheng11d8f142010-03-24 15:24:19 -0700318 HEAP_ACCESS_SHADOW(false);
buzbeeecf8f6e2010-07-20 14:53:42 -0700319 if (isVolatile) {
320 dvmCompilerGenMemBarrier(cUnit);
321 }
Ben Cheng11d8f142010-03-24 15:24:19 -0700322
Bill Buzbee1465db52009-09-23 17:17:35 -0700323 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700324}
325
326/*
327 * Store a field to an object instance
328 *
Ben Chengba4fc8b2009-06-01 13:00:29 -0700329 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700330static void genIPut(CompilationUnit *cUnit, MIR *mir, OpSize size,
buzbeeecf8f6e2010-07-20 14:53:42 -0700331 int fieldOffset, bool isObject, bool isVolatile)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700332{
Bill Buzbee749e8162010-07-07 06:55:56 -0700333 RegisterClass regClass = dvmCompilerRegClassBySize(size);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800334 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
335 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -0700336 rlObj = loadValue(cUnit, rlObj, kCoreReg);
Bill Buzbee749e8162010-07-07 06:55:56 -0700337 rlSrc = loadValue(cUnit, rlSrc, regClass);
Bill Buzbee1465db52009-09-23 17:17:35 -0700338 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset,
339 NULL);/* null object? */
Ben Cheng11d8f142010-03-24 15:24:19 -0700340
buzbeeecf8f6e2010-07-20 14:53:42 -0700341 if (isVolatile) {
342 dvmCompilerGenMemBarrier(cUnit);
343 }
Ben Cheng11d8f142010-03-24 15:24:19 -0700344 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700345 storeBaseDisp(cUnit, rlObj.lowReg, fieldOffset, rlSrc.lowReg, size);
Ben Cheng11d8f142010-03-24 15:24:19 -0700346 HEAP_ACCESS_SHADOW(false);
buzbee919eb062010-07-12 12:59:22 -0700347 if (isObject) {
348 /* NOTE: marking card based on object head */
349 markCard(cUnit, rlSrc.lowReg, rlObj.lowReg);
350 }
Ben Chengba4fc8b2009-06-01 13:00:29 -0700351}
352
353
Ben Chengba4fc8b2009-06-01 13:00:29 -0700354/*
355 * Generate array load
Ben Chengba4fc8b2009-06-01 13:00:29 -0700356 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700357static void genArrayGet(CompilationUnit *cUnit, MIR *mir, OpSize size,
Bill Buzbee1465db52009-09-23 17:17:35 -0700358 RegLocation rlArray, RegLocation rlIndex,
359 RegLocation rlDest, int scale)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700360{
Bill Buzbee749e8162010-07-07 06:55:56 -0700361 RegisterClass regClass = dvmCompilerRegClassBySize(size);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700362 int lenOffset = offsetof(ArrayObject, length);
363 int dataOffset = offsetof(ArrayObject, contents);
Bill Buzbee1465db52009-09-23 17:17:35 -0700364 RegLocation rlResult;
365 rlArray = loadValue(cUnit, rlArray, kCoreReg);
366 rlIndex = loadValue(cUnit, rlIndex, kCoreReg);
367 int regPtr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700368
369 /* null object? */
Ben Cheng4238ec22009-08-24 16:32:22 -0700370 ArmLIR * pcrLabel = NULL;
371
372 if (!(mir->OptimizationFlags & MIR_IGNORE_NULL_CHECK)) {
Bill Buzbee1465db52009-09-23 17:17:35 -0700373 pcrLabel = genNullCheck(cUnit, rlArray.sRegLow,
374 rlArray.lowReg, mir->offset, NULL);
Ben Cheng4238ec22009-08-24 16:32:22 -0700375 }
376
Bill Buzbeec6f10662010-02-09 11:16:15 -0800377 regPtr = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700378
Ben Cheng4238ec22009-08-24 16:32:22 -0700379 if (!(mir->OptimizationFlags & MIR_IGNORE_RANGE_CHECK)) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800380 int regLen = dvmCompilerAllocTemp(cUnit);
Ben Cheng4238ec22009-08-24 16:32:22 -0700381 /* Get len */
Bill Buzbee1465db52009-09-23 17:17:35 -0700382 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLen);
383 /* regPtr -> array data */
384 opRegRegImm(cUnit, kOpAdd, regPtr, rlArray.lowReg, dataOffset);
385 genBoundsCheck(cUnit, rlIndex.lowReg, regLen, mir->offset,
386 pcrLabel);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800387 dvmCompilerFreeTemp(cUnit, regLen);
Ben Cheng4238ec22009-08-24 16:32:22 -0700388 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700389 /* regPtr -> array data */
390 opRegRegImm(cUnit, kOpAdd, regPtr, rlArray.lowReg, dataOffset);
Ben Cheng4238ec22009-08-24 16:32:22 -0700391 }
Bill Buzbee1465db52009-09-23 17:17:35 -0700392 if ((size == kLong) || (size == kDouble)) {
393 if (scale) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800394 int rNewIndex = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700395 opRegRegImm(cUnit, kOpLsl, rNewIndex, rlIndex.lowReg, scale);
396 opRegReg(cUnit, kOpAdd, regPtr, rNewIndex);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800397 dvmCompilerFreeTemp(cUnit, rNewIndex);
Bill Buzbee1465db52009-09-23 17:17:35 -0700398 } else {
399 opRegReg(cUnit, kOpAdd, regPtr, rlIndex.lowReg);
400 }
Bill Buzbee749e8162010-07-07 06:55:56 -0700401 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, regClass, true);
Ben Cheng11d8f142010-03-24 15:24:19 -0700402
403 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700404 loadPair(cUnit, regPtr, rlResult.lowReg, rlResult.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -0700405 HEAP_ACCESS_SHADOW(false);
406
Bill Buzbeec6f10662010-02-09 11:16:15 -0800407 dvmCompilerFreeTemp(cUnit, regPtr);
Bill Buzbee1465db52009-09-23 17:17:35 -0700408 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700409 } else {
Bill Buzbee749e8162010-07-07 06:55:56 -0700410 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, regClass, true);
Ben Cheng11d8f142010-03-24 15:24:19 -0700411
412 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700413 loadBaseIndexed(cUnit, regPtr, rlIndex.lowReg, rlResult.lowReg,
414 scale, size);
Ben Cheng11d8f142010-03-24 15:24:19 -0700415 HEAP_ACCESS_SHADOW(false);
416
Bill Buzbeec6f10662010-02-09 11:16:15 -0800417 dvmCompilerFreeTemp(cUnit, regPtr);
Bill Buzbee1465db52009-09-23 17:17:35 -0700418 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700419 }
420}
421
Ben Chengba4fc8b2009-06-01 13:00:29 -0700422/*
423 * Generate array store
424 *
Ben Chengba4fc8b2009-06-01 13:00:29 -0700425 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700426static void genArrayPut(CompilationUnit *cUnit, MIR *mir, OpSize size,
Bill Buzbee1465db52009-09-23 17:17:35 -0700427 RegLocation rlArray, RegLocation rlIndex,
428 RegLocation rlSrc, int scale)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700429{
Bill Buzbee749e8162010-07-07 06:55:56 -0700430 RegisterClass regClass = dvmCompilerRegClassBySize(size);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700431 int lenOffset = offsetof(ArrayObject, length);
432 int dataOffset = offsetof(ArrayObject, contents);
433
Bill Buzbee1465db52009-09-23 17:17:35 -0700434 int regPtr;
435 rlArray = loadValue(cUnit, rlArray, kCoreReg);
436 rlIndex = loadValue(cUnit, rlIndex, kCoreReg);
Ben Chenge9695e52009-06-16 16:11:47 -0700437
Bill Buzbeec6f10662010-02-09 11:16:15 -0800438 if (dvmCompilerIsTemp(cUnit, rlArray.lowReg)) {
439 dvmCompilerClobber(cUnit, rlArray.lowReg);
Bill Buzbee1465db52009-09-23 17:17:35 -0700440 regPtr = rlArray.lowReg;
441 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800442 regPtr = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700443 genRegCopy(cUnit, regPtr, rlArray.lowReg);
444 }
Ben Chenge9695e52009-06-16 16:11:47 -0700445
Ben Cheng1efc9c52009-06-08 18:25:27 -0700446 /* null object? */
Ben Cheng4238ec22009-08-24 16:32:22 -0700447 ArmLIR * pcrLabel = NULL;
448
449 if (!(mir->OptimizationFlags & MIR_IGNORE_NULL_CHECK)) {
Bill Buzbee1465db52009-09-23 17:17:35 -0700450 pcrLabel = genNullCheck(cUnit, rlArray.sRegLow, rlArray.lowReg,
451 mir->offset, NULL);
Ben Cheng4238ec22009-08-24 16:32:22 -0700452 }
453
454 if (!(mir->OptimizationFlags & MIR_IGNORE_RANGE_CHECK)) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800455 int regLen = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700456 //NOTE: max live temps(4) here.
Ben Cheng4238ec22009-08-24 16:32:22 -0700457 /* Get len */
Bill Buzbee1465db52009-09-23 17:17:35 -0700458 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLen);
459 /* regPtr -> array data */
460 opRegImm(cUnit, kOpAdd, regPtr, dataOffset);
461 genBoundsCheck(cUnit, rlIndex.lowReg, regLen, mir->offset,
462 pcrLabel);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800463 dvmCompilerFreeTemp(cUnit, regLen);
Ben Cheng4238ec22009-08-24 16:32:22 -0700464 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700465 /* regPtr -> array data */
466 opRegImm(cUnit, kOpAdd, regPtr, dataOffset);
Ben Cheng4238ec22009-08-24 16:32:22 -0700467 }
Bill Buzbee1465db52009-09-23 17:17:35 -0700468 /* at this point, regPtr points to array, 2 live temps */
Bill Buzbee1465db52009-09-23 17:17:35 -0700469 if ((size == kLong) || (size == kDouble)) {
470 //TODO: need specific wide routine that can handle fp regs
471 if (scale) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800472 int rNewIndex = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700473 opRegRegImm(cUnit, kOpLsl, rNewIndex, rlIndex.lowReg, scale);
474 opRegReg(cUnit, kOpAdd, regPtr, rNewIndex);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800475 dvmCompilerFreeTemp(cUnit, rNewIndex);
Bill Buzbee1465db52009-09-23 17:17:35 -0700476 } else {
477 opRegReg(cUnit, kOpAdd, regPtr, rlIndex.lowReg);
478 }
Bill Buzbee749e8162010-07-07 06:55:56 -0700479 rlSrc = loadValueWide(cUnit, rlSrc, regClass);
Ben Cheng11d8f142010-03-24 15:24:19 -0700480
481 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700482 storePair(cUnit, regPtr, rlSrc.lowReg, rlSrc.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -0700483 HEAP_ACCESS_SHADOW(false);
484
Bill Buzbeec6f10662010-02-09 11:16:15 -0800485 dvmCompilerFreeTemp(cUnit, regPtr);
Bill Buzbee270c1d62009-08-13 16:58:07 -0700486 } else {
Bill Buzbee749e8162010-07-07 06:55:56 -0700487 rlSrc = loadValue(cUnit, rlSrc, regClass);
Ben Cheng11d8f142010-03-24 15:24:19 -0700488
489 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700490 storeBaseIndexed(cUnit, regPtr, rlIndex.lowReg, rlSrc.lowReg,
491 scale, size);
Ben Cheng11d8f142010-03-24 15:24:19 -0700492 HEAP_ACCESS_SHADOW(false);
jeffhao9e45c0b2010-02-03 10:24:05 -0800493 }
Ben Chengba4fc8b2009-06-01 13:00:29 -0700494}
495
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800496/*
497 * Generate array object store
498 * Must use explicit register allocation here because of
499 * call-out to dvmCanPutArrayElement
500 */
501static void genArrayObjectPut(CompilationUnit *cUnit, MIR *mir,
502 RegLocation rlArray, RegLocation rlIndex,
503 RegLocation rlSrc, int scale)
504{
505 int lenOffset = offsetof(ArrayObject, length);
506 int dataOffset = offsetof(ArrayObject, contents);
507
508 dvmCompilerFlushAllRegs(cUnit);
509
510 int regLen = r0;
511 int regPtr = r4PC; /* Preserved across call */
512 int regArray = r1;
513 int regIndex = r7; /* Preserved across call */
514
515 loadValueDirectFixed(cUnit, rlArray, regArray);
516 loadValueDirectFixed(cUnit, rlIndex, regIndex);
517
518 /* null object? */
519 ArmLIR * pcrLabel = NULL;
520
521 if (!(mir->OptimizationFlags & MIR_IGNORE_NULL_CHECK)) {
522 pcrLabel = genNullCheck(cUnit, rlArray.sRegLow, regArray,
523 mir->offset, NULL);
524 }
525
526 if (!(mir->OptimizationFlags & MIR_IGNORE_RANGE_CHECK)) {
527 /* Get len */
528 loadWordDisp(cUnit, regArray, lenOffset, regLen);
529 /* regPtr -> array data */
530 opRegRegImm(cUnit, kOpAdd, regPtr, regArray, dataOffset);
531 genBoundsCheck(cUnit, regIndex, regLen, mir->offset,
532 pcrLabel);
533 } else {
534 /* regPtr -> array data */
535 opRegRegImm(cUnit, kOpAdd, regPtr, regArray, dataOffset);
536 }
537
538 /* Get object to store */
539 loadValueDirectFixed(cUnit, rlSrc, r0);
Ben Chengbd1326d2010-04-02 15:04:53 -0700540 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmCanPutArrayElement);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800541
542 /* Are we storing null? If so, avoid check */
buzbee8f8109a2010-08-31 10:16:35 -0700543 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondEq, r0, 0);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800544
545 /* Make sure the types are compatible */
546 loadWordDisp(cUnit, regArray, offsetof(Object, clazz), r1);
547 loadWordDisp(cUnit, r0, offsetof(Object, clazz), r0);
548 opReg(cUnit, kOpBlx, r2);
549 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee900a3af2010-03-16 12:41:43 -0700550
551 /*
552 * Using fixed registers here, and counting on r4 and r7 being
553 * preserved across the above call. Tell the register allocation
554 * utilities about the regs we are using directly
555 */
556 dvmCompilerLockTemp(cUnit, regPtr); // r4PC
557 dvmCompilerLockTemp(cUnit, regIndex); // r7
558 dvmCompilerLockTemp(cUnit, r0);
buzbee919eb062010-07-12 12:59:22 -0700559 dvmCompilerLockTemp(cUnit, r1);
Bill Buzbee900a3af2010-03-16 12:41:43 -0700560
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800561 /* Bad? - roll back and re-execute if so */
562 genRegImmCheck(cUnit, kArmCondEq, r0, 0, mir->offset, pcrLabel);
563
buzbee919eb062010-07-12 12:59:22 -0700564 /* Resume here - must reload element & array, regPtr & index preserved */
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800565 loadValueDirectFixed(cUnit, rlSrc, r0);
buzbee919eb062010-07-12 12:59:22 -0700566 loadValueDirectFixed(cUnit, rlArray, r1);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800567
568 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
569 target->defMask = ENCODE_ALL;
570 branchOver->generic.target = (LIR *) target;
571
Ben Cheng11d8f142010-03-24 15:24:19 -0700572 HEAP_ACCESS_SHADOW(true);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800573 storeBaseIndexed(cUnit, regPtr, regIndex, r0,
574 scale, kWord);
Ben Cheng11d8f142010-03-24 15:24:19 -0700575 HEAP_ACCESS_SHADOW(false);
buzbee919eb062010-07-12 12:59:22 -0700576
buzbeebaf196a2010-08-04 10:13:15 -0700577 dvmCompilerFreeTemp(cUnit, regPtr);
578 dvmCompilerFreeTemp(cUnit, regIndex);
579
buzbee919eb062010-07-12 12:59:22 -0700580 /* NOTE: marking card here based on object head */
581 markCard(cUnit, r0, r1);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800582}
583
Ben Cheng5d90c202009-11-22 23:31:11 -0800584static bool genShiftOpLong(CompilationUnit *cUnit, MIR *mir,
585 RegLocation rlDest, RegLocation rlSrc1,
586 RegLocation rlShift)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700587{
Ben Chenge9695e52009-06-16 16:11:47 -0700588 /*
589 * Don't mess with the regsiters here as there is a particular calling
590 * convention to the out-of-line handler.
591 */
Bill Buzbee1465db52009-09-23 17:17:35 -0700592 RegLocation rlResult;
593
594 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
595 loadValueDirect(cUnit, rlShift, r2);
Ben Chenge9695e52009-06-16 16:11:47 -0700596 switch( mir->dalvikInsn.opCode) {
597 case OP_SHL_LONG:
598 case OP_SHL_LONG_2ADDR:
599 genDispatchToHandler(cUnit, TEMPLATE_SHL_LONG);
600 break;
601 case OP_SHR_LONG:
602 case OP_SHR_LONG_2ADDR:
603 genDispatchToHandler(cUnit, TEMPLATE_SHR_LONG);
604 break;
605 case OP_USHR_LONG:
606 case OP_USHR_LONG_2ADDR:
607 genDispatchToHandler(cUnit, TEMPLATE_USHR_LONG);
608 break;
609 default:
610 return true;
611 }
Bill Buzbeec6f10662010-02-09 11:16:15 -0800612 rlResult = dvmCompilerGetReturnWide(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700613 storeValueWide(cUnit, rlDest, rlResult);
Ben Chenge9695e52009-06-16 16:11:47 -0700614 return false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700615}
Ben Chenge9695e52009-06-16 16:11:47 -0700616
Ben Cheng5d90c202009-11-22 23:31:11 -0800617static bool genArithOpLong(CompilationUnit *cUnit, MIR *mir,
618 RegLocation rlDest, RegLocation rlSrc1,
619 RegLocation rlSrc2)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700620{
Bill Buzbee1465db52009-09-23 17:17:35 -0700621 RegLocation rlResult;
622 OpKind firstOp = kOpBkpt;
623 OpKind secondOp = kOpBkpt;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700624 bool callOut = false;
625 void *callTgt;
626 int retReg = r0;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700627
628 switch (mir->dalvikInsn.opCode) {
629 case OP_NOT_LONG:
Bill Buzbee1465db52009-09-23 17:17:35 -0700630 rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800631 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700632 opRegReg(cUnit, kOpMvn, rlResult.lowReg, rlSrc2.lowReg);
633 opRegReg(cUnit, kOpMvn, rlResult.highReg, rlSrc2.highReg);
634 storeValueWide(cUnit, rlDest, rlResult);
635 return false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700636 break;
637 case OP_ADD_LONG:
638 case OP_ADD_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700639 firstOp = kOpAdd;
640 secondOp = kOpAdc;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700641 break;
642 case OP_SUB_LONG:
643 case OP_SUB_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700644 firstOp = kOpSub;
645 secondOp = kOpSbc;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700646 break;
647 case OP_MUL_LONG:
648 case OP_MUL_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700649 genMulLong(cUnit, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700650 return false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700651 case OP_DIV_LONG:
652 case OP_DIV_LONG_2ADDR:
653 callOut = true;
654 retReg = r0;
655 callTgt = (void*)__aeabi_ldivmod;
656 break;
657 /* NOTE - result is in r2/r3 instead of r0/r1 */
658 case OP_REM_LONG:
659 case OP_REM_LONG_2ADDR:
660 callOut = true;
661 callTgt = (void*)__aeabi_ldivmod;
662 retReg = r2;
663 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700664 case OP_AND_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700665 case OP_AND_LONG:
666 firstOp = kOpAnd;
667 secondOp = kOpAnd;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700668 break;
669 case OP_OR_LONG:
670 case OP_OR_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700671 firstOp = kOpOr;
672 secondOp = kOpOr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700673 break;
674 case OP_XOR_LONG:
675 case OP_XOR_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700676 firstOp = kOpXor;
677 secondOp = kOpXor;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700678 break;
Ben Chenge9695e52009-06-16 16:11:47 -0700679 case OP_NEG_LONG: {
Bill Buzbee51ecf602010-01-14 14:27:52 -0800680 //TUNING: can improve this using Thumb2 code
Bill Buzbeec6f10662010-02-09 11:16:15 -0800681 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700682 rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800683 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -0700684 loadConstantNoClobber(cUnit, tReg, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -0700685 opRegRegReg(cUnit, kOpSub, rlResult.lowReg,
Bill Buzbee51ecf602010-01-14 14:27:52 -0800686 tReg, rlSrc2.lowReg);
687 opRegReg(cUnit, kOpSbc, tReg, rlSrc2.highReg);
688 genRegCopy(cUnit, rlResult.highReg, tReg);
Bill Buzbee1465db52009-09-23 17:17:35 -0700689 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700690 return false;
Ben Chenge9695e52009-06-16 16:11:47 -0700691 }
Ben Chengba4fc8b2009-06-01 13:00:29 -0700692 default:
693 LOGE("Invalid long arith op");
Bill Buzbeefc519dc2010-03-06 23:30:57 -0800694 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700695 }
696 if (!callOut) {
Bill Buzbee80cef862010-03-25 10:38:34 -0700697 genLong3Addr(cUnit, mir, firstOp, secondOp, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700698 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700699 // Adjust return regs in to handle case of rem returning r2/r3
Bill Buzbeec6f10662010-02-09 11:16:15 -0800700 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -0700701 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
Ben Chengbd1326d2010-04-02 15:04:53 -0700702 LOAD_FUNC_ADDR(cUnit, rlr, (int) callTgt);
Bill Buzbee1465db52009-09-23 17:17:35 -0700703 loadValueDirectWideFixed(cUnit, rlSrc2, r2, r3);
704 opReg(cUnit, kOpBlx, rlr);
Elliott Hughes6a555132010-02-25 15:41:42 -0800705 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700706 if (retReg == r0)
Bill Buzbeec6f10662010-02-09 11:16:15 -0800707 rlResult = dvmCompilerGetReturnWide(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700708 else
Bill Buzbeec6f10662010-02-09 11:16:15 -0800709 rlResult = dvmCompilerGetReturnWideAlt(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700710 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700711 }
712 return false;
713}
714
Ben Cheng5d90c202009-11-22 23:31:11 -0800715static bool genArithOpInt(CompilationUnit *cUnit, MIR *mir,
716 RegLocation rlDest, RegLocation rlSrc1,
717 RegLocation rlSrc2)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700718{
Bill Buzbee1465db52009-09-23 17:17:35 -0700719 OpKind op = kOpBkpt;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700720 bool callOut = false;
721 bool checkZero = false;
Bill Buzbee1465db52009-09-23 17:17:35 -0700722 bool unary = false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700723 int retReg = r0;
724 void *callTgt;
Bill Buzbee1465db52009-09-23 17:17:35 -0700725 RegLocation rlResult;
Bill Buzbee0e605272009-12-01 14:28:05 -0800726 bool shiftOp = false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700727
Ben Chengba4fc8b2009-06-01 13:00:29 -0700728 switch (mir->dalvikInsn.opCode) {
729 case OP_NEG_INT:
Bill Buzbee1465db52009-09-23 17:17:35 -0700730 op = kOpNeg;
731 unary = true;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700732 break;
733 case OP_NOT_INT:
Bill Buzbee1465db52009-09-23 17:17:35 -0700734 op = kOpMvn;
735 unary = true;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700736 break;
737 case OP_ADD_INT:
738 case OP_ADD_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700739 op = kOpAdd;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700740 break;
741 case OP_SUB_INT:
742 case OP_SUB_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700743 op = kOpSub;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700744 break;
745 case OP_MUL_INT:
746 case OP_MUL_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700747 op = kOpMul;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700748 break;
749 case OP_DIV_INT:
750 case OP_DIV_INT_2ADDR:
751 callOut = true;
752 checkZero = true;
753 callTgt = __aeabi_idiv;
754 retReg = r0;
755 break;
756 /* NOTE: returns in r1 */
757 case OP_REM_INT:
758 case OP_REM_INT_2ADDR:
759 callOut = true;
760 checkZero = true;
761 callTgt = __aeabi_idivmod;
762 retReg = r1;
763 break;
764 case OP_AND_INT:
765 case OP_AND_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700766 op = kOpAnd;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700767 break;
768 case OP_OR_INT:
769 case OP_OR_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700770 op = kOpOr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700771 break;
772 case OP_XOR_INT:
773 case OP_XOR_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700774 op = kOpXor;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700775 break;
776 case OP_SHL_INT:
777 case OP_SHL_INT_2ADDR:
Bill Buzbee0e605272009-12-01 14:28:05 -0800778 shiftOp = true;
Bill Buzbee1465db52009-09-23 17:17:35 -0700779 op = kOpLsl;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700780 break;
781 case OP_SHR_INT:
782 case OP_SHR_INT_2ADDR:
Bill Buzbee0e605272009-12-01 14:28:05 -0800783 shiftOp = true;
Bill Buzbee1465db52009-09-23 17:17:35 -0700784 op = kOpAsr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700785 break;
786 case OP_USHR_INT:
787 case OP_USHR_INT_2ADDR:
Bill Buzbee0e605272009-12-01 14:28:05 -0800788 shiftOp = true;
Bill Buzbee1465db52009-09-23 17:17:35 -0700789 op = kOpLsr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700790 break;
791 default:
792 LOGE("Invalid word arith op: 0x%x(%d)",
793 mir->dalvikInsn.opCode, mir->dalvikInsn.opCode);
Bill Buzbeefc519dc2010-03-06 23:30:57 -0800794 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700795 }
796 if (!callOut) {
Bill Buzbee1465db52009-09-23 17:17:35 -0700797 rlSrc1 = loadValue(cUnit, rlSrc1, kCoreReg);
798 if (unary) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800799 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700800 opRegReg(cUnit, op, rlResult.lowReg,
801 rlSrc1.lowReg);
Ben Chenge9695e52009-06-16 16:11:47 -0700802 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700803 rlSrc2 = loadValue(cUnit, rlSrc2, kCoreReg);
Bill Buzbee0e605272009-12-01 14:28:05 -0800804 if (shiftOp) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800805 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee0e605272009-12-01 14:28:05 -0800806 opRegRegImm(cUnit, kOpAnd, tReg, rlSrc2.lowReg, 31);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800807 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee0e605272009-12-01 14:28:05 -0800808 opRegRegReg(cUnit, op, rlResult.lowReg,
809 rlSrc1.lowReg, tReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800810 dvmCompilerFreeTemp(cUnit, tReg);
Bill Buzbee0e605272009-12-01 14:28:05 -0800811 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800812 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee0e605272009-12-01 14:28:05 -0800813 opRegRegReg(cUnit, op, rlResult.lowReg,
814 rlSrc1.lowReg, rlSrc2.lowReg);
815 }
Ben Chenge9695e52009-06-16 16:11:47 -0700816 }
Bill Buzbee1465db52009-09-23 17:17:35 -0700817 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700818 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700819 RegLocation rlResult;
Bill Buzbeec6f10662010-02-09 11:16:15 -0800820 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -0700821 loadValueDirectFixed(cUnit, rlSrc2, r1);
Ben Chengbd1326d2010-04-02 15:04:53 -0700822 LOAD_FUNC_ADDR(cUnit, r2, (int) callTgt);
Bill Buzbee1465db52009-09-23 17:17:35 -0700823 loadValueDirectFixed(cUnit, rlSrc1, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700824 if (checkZero) {
Bill Buzbee1465db52009-09-23 17:17:35 -0700825 genNullCheck(cUnit, rlSrc2.sRegLow, r1, mir->offset, NULL);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700826 }
Bill Buzbee1465db52009-09-23 17:17:35 -0700827 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -0800828 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700829 if (retReg == r0)
Bill Buzbeec6f10662010-02-09 11:16:15 -0800830 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700831 else
Bill Buzbeec6f10662010-02-09 11:16:15 -0800832 rlResult = dvmCompilerGetReturnAlt(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700833 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700834 }
835 return false;
836}
837
Ben Cheng5d90c202009-11-22 23:31:11 -0800838static bool genArithOp(CompilationUnit *cUnit, MIR *mir)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700839{
840 OpCode opCode = mir->dalvikInsn.opCode;
Bill Buzbee1465db52009-09-23 17:17:35 -0700841 RegLocation rlDest;
842 RegLocation rlSrc1;
843 RegLocation rlSrc2;
844 /* Deduce sizes of operands */
845 if (mir->ssaRep->numUses == 2) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800846 rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 0);
847 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -0700848 } else if (mir->ssaRep->numUses == 3) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800849 rlSrc1 = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
850 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 2);
Bill Buzbee1465db52009-09-23 17:17:35 -0700851 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800852 rlSrc1 = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
853 rlSrc2 = dvmCompilerGetSrcWide(cUnit, mir, 2, 3);
Bill Buzbee1465db52009-09-23 17:17:35 -0700854 assert(mir->ssaRep->numUses == 4);
855 }
856 if (mir->ssaRep->numDefs == 1) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800857 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -0700858 } else {
859 assert(mir->ssaRep->numDefs == 2);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800860 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -0700861 }
Ben Chengba4fc8b2009-06-01 13:00:29 -0700862
863 if ((opCode >= OP_ADD_LONG_2ADDR) && (opCode <= OP_XOR_LONG_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800864 return genArithOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700865 }
866 if ((opCode >= OP_ADD_LONG) && (opCode <= OP_XOR_LONG)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800867 return genArithOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700868 }
869 if ((opCode >= OP_SHL_LONG_2ADDR) && (opCode <= OP_USHR_LONG_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800870 return genShiftOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700871 }
872 if ((opCode >= OP_SHL_LONG) && (opCode <= OP_USHR_LONG)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800873 return genShiftOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700874 }
875 if ((opCode >= OP_ADD_INT_2ADDR) && (opCode <= OP_USHR_INT_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800876 return genArithOpInt(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700877 }
878 if ((opCode >= OP_ADD_INT) && (opCode <= OP_USHR_INT)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800879 return genArithOpInt(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700880 }
881 if ((opCode >= OP_ADD_FLOAT_2ADDR) && (opCode <= OP_REM_FLOAT_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800882 return genArithOpFloat(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700883 }
884 if ((opCode >= OP_ADD_FLOAT) && (opCode <= OP_REM_FLOAT)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800885 return genArithOpFloat(cUnit, mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700886 }
887 if ((opCode >= OP_ADD_DOUBLE_2ADDR) && (opCode <= OP_REM_DOUBLE_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800888 return genArithOpDouble(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700889 }
890 if ((opCode >= OP_ADD_DOUBLE) && (opCode <= OP_REM_DOUBLE)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800891 return genArithOpDouble(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700892 }
893 return true;
894}
895
Bill Buzbee1465db52009-09-23 17:17:35 -0700896/* Generate unconditional branch instructions */
897static ArmLIR *genUnconditionalBranch(CompilationUnit *cUnit, ArmLIR *target)
898{
899 ArmLIR *branch = opNone(cUnit, kOpUncondBr);
900 branch->generic.target = (LIR *) target;
901 return branch;
902}
903
Bill Buzbee1465db52009-09-23 17:17:35 -0700904/* Perform the actual operation for OP_RETURN_* */
905static void genReturnCommon(CompilationUnit *cUnit, MIR *mir)
906{
907 genDispatchToHandler(cUnit, TEMPLATE_RETURN);
Ben Cheng978738d2010-05-13 13:45:57 -0700908#if defined(WITH_JIT_TUNING)
Bill Buzbee1465db52009-09-23 17:17:35 -0700909 gDvmJit.returnOp++;
910#endif
911 int dPC = (int) (cUnit->method->insns + mir->offset);
912 /* Insert branch, but defer setting of target */
913 ArmLIR *branch = genUnconditionalBranch(cUnit, NULL);
914 /* Set up the place holder to reconstruct this Dalvik PC */
915 ArmLIR *pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true);
Ben Chenga4973592010-03-31 11:59:18 -0700916 pcrLabel->opCode = kArmPseudoPCReconstructionCell;
Bill Buzbee1465db52009-09-23 17:17:35 -0700917 pcrLabel->operands[0] = dPC;
918 pcrLabel->operands[1] = mir->offset;
919 /* Insert the place holder to the growable list */
920 dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel);
921 /* Branch to the PC reconstruction code */
922 branch->generic.target = (LIR *) pcrLabel;
923}
924
Ben Chengba4fc8b2009-06-01 13:00:29 -0700925static void genProcessArgsNoRange(CompilationUnit *cUnit, MIR *mir,
926 DecodedInstruction *dInsn,
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700927 ArmLIR **pcrLabel)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700928{
929 unsigned int i;
930 unsigned int regMask = 0;
Bill Buzbee1465db52009-09-23 17:17:35 -0700931 RegLocation rlArg;
932 int numDone = 0;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700933
Bill Buzbee1465db52009-09-23 17:17:35 -0700934 /*
935 * Load arguments to r0..r4. Note that these registers may contain
936 * live values, so we clobber them immediately after loading to prevent
937 * them from being used as sources for subsequent loads.
938 */
Bill Buzbeec6f10662010-02-09 11:16:15 -0800939 dvmCompilerLockAllTemps(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700940 for (i = 0; i < dInsn->vA; i++) {
941 regMask |= 1 << i;
Bill Buzbeec6f10662010-02-09 11:16:15 -0800942 rlArg = dvmCompilerGetSrc(cUnit, mir, numDone++);
Bill Buzbee1465db52009-09-23 17:17:35 -0700943 loadValueDirectFixed(cUnit, rlArg, i);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700944 }
945 if (regMask) {
946 /* Up to 5 args are pushed on top of FP - sizeofStackSaveArea */
Bill Buzbee1465db52009-09-23 17:17:35 -0700947 opRegRegImm(cUnit, kOpSub, r7, rFP,
948 sizeof(StackSaveArea) + (dInsn->vA << 2));
Ben Chengba4fc8b2009-06-01 13:00:29 -0700949 /* generate null check */
950 if (pcrLabel) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800951 *pcrLabel = genNullCheck(cUnit, dvmCompilerSSASrc(mir, 0), r0,
Bill Buzbee1465db52009-09-23 17:17:35 -0700952 mir->offset, NULL);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700953 }
Bill Buzbee270c1d62009-08-13 16:58:07 -0700954 storeMultiple(cUnit, r7, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700955 }
956}
957
958static void genProcessArgsRange(CompilationUnit *cUnit, MIR *mir,
959 DecodedInstruction *dInsn,
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700960 ArmLIR **pcrLabel)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700961{
962 int srcOffset = dInsn->vC << 2;
963 int numArgs = dInsn->vA;
964 int regMask;
Bill Buzbee1465db52009-09-23 17:17:35 -0700965
966 /*
967 * Note: here, all promoted registers will have been flushed
968 * back to the Dalvik base locations, so register usage restrictins
969 * are lifted. All parms loaded from original Dalvik register
970 * region - even though some might conceivably have valid copies
971 * cached in a preserved register.
972 */
Bill Buzbeec6f10662010-02-09 11:16:15 -0800973 dvmCompilerLockAllTemps(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700974
Ben Chengba4fc8b2009-06-01 13:00:29 -0700975 /*
976 * r4PC : &rFP[vC]
977 * r7: &newFP[0]
978 */
Bill Buzbee1465db52009-09-23 17:17:35 -0700979 opRegRegImm(cUnit, kOpAdd, r4PC, rFP, srcOffset);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700980 /* load [r0 .. min(numArgs,4)] */
981 regMask = (1 << ((numArgs < 4) ? numArgs : 4)) - 1;
Ben Chengd7d426a2009-09-22 11:23:36 -0700982 /*
983 * Protect the loadMultiple instruction from being reordered with other
984 * Dalvik stack accesses.
985 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700986 loadMultiple(cUnit, r4PC, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700987
Bill Buzbee1465db52009-09-23 17:17:35 -0700988 opRegRegImm(cUnit, kOpSub, r7, rFP,
989 sizeof(StackSaveArea) + (numArgs << 2));
Ben Chengba4fc8b2009-06-01 13:00:29 -0700990 /* generate null check */
991 if (pcrLabel) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800992 *pcrLabel = genNullCheck(cUnit, dvmCompilerSSASrc(mir, 0), r0,
Bill Buzbee1465db52009-09-23 17:17:35 -0700993 mir->offset, NULL);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700994 }
995
996 /*
997 * Handle remaining 4n arguments:
998 * store previously loaded 4 values and load the next 4 values
999 */
1000 if (numArgs >= 8) {
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001001 ArmLIR *loopLabel = NULL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001002 /*
1003 * r0 contains "this" and it will be used later, so push it to the stack
Bill Buzbee270c1d62009-08-13 16:58:07 -07001004 * first. Pushing r5 (rFP) is just for stack alignment purposes.
Ben Chengba4fc8b2009-06-01 13:00:29 -07001005 */
Bill Buzbee1465db52009-09-23 17:17:35 -07001006 opImm(cUnit, kOpPush, (1 << r0 | 1 << rFP));
Ben Chengba4fc8b2009-06-01 13:00:29 -07001007 /* No need to generate the loop structure if numArgs <= 11 */
1008 if (numArgs > 11) {
1009 loadConstant(cUnit, 5, ((numArgs - 4) >> 2) << 2);
Bill Buzbee1465db52009-09-23 17:17:35 -07001010 loopLabel = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Chengd7d426a2009-09-22 11:23:36 -07001011 loopLabel->defMask = ENCODE_ALL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001012 }
Bill Buzbee270c1d62009-08-13 16:58:07 -07001013 storeMultiple(cUnit, r7, regMask);
Ben Chengd7d426a2009-09-22 11:23:36 -07001014 /*
1015 * Protect the loadMultiple instruction from being reordered with other
1016 * Dalvik stack accesses.
1017 */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001018 loadMultiple(cUnit, r4PC, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001019 /* No need to generate the loop structure if numArgs <= 11 */
1020 if (numArgs > 11) {
Bill Buzbee1465db52009-09-23 17:17:35 -07001021 opRegImm(cUnit, kOpSub, rFP, 4);
1022 genConditionalBranch(cUnit, kArmCondNe, loopLabel);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001023 }
1024 }
1025
1026 /* Save the last batch of loaded values */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001027 storeMultiple(cUnit, r7, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001028
1029 /* Generate the loop epilogue - don't use r0 */
1030 if ((numArgs > 4) && (numArgs % 4)) {
1031 regMask = ((1 << (numArgs & 0x3)) - 1) << 1;
Ben Chengd7d426a2009-09-22 11:23:36 -07001032 /*
1033 * Protect the loadMultiple instruction from being reordered with other
1034 * Dalvik stack accesses.
1035 */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001036 loadMultiple(cUnit, r4PC, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001037 }
1038 if (numArgs >= 8)
Bill Buzbee1465db52009-09-23 17:17:35 -07001039 opImm(cUnit, kOpPop, (1 << r0 | 1 << rFP));
Ben Chengba4fc8b2009-06-01 13:00:29 -07001040
1041 /* Save the modulo 4 arguments */
1042 if ((numArgs > 4) && (numArgs % 4)) {
Bill Buzbee270c1d62009-08-13 16:58:07 -07001043 storeMultiple(cUnit, r7, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001044 }
1045}
1046
Ben Cheng38329f52009-07-07 14:19:20 -07001047/*
1048 * Generate code to setup the call stack then jump to the chaining cell if it
1049 * is not a native method.
1050 */
1051static void genInvokeSingletonCommon(CompilationUnit *cUnit, MIR *mir,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001052 BasicBlock *bb, ArmLIR *labelList,
1053 ArmLIR *pcrLabel,
Ben Cheng38329f52009-07-07 14:19:20 -07001054 const Method *calleeMethod)
Ben Chengba4fc8b2009-06-01 13:00:29 -07001055{
Bill Buzbee1465db52009-09-23 17:17:35 -07001056 /*
1057 * Note: all Dalvik register state should be flushed to
1058 * memory by the point, so register usage restrictions no
1059 * longer apply. All temp & preserved registers may be used.
1060 */
Bill Buzbeec6f10662010-02-09 11:16:15 -08001061 dvmCompilerLockAllTemps(cUnit);
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001062 ArmLIR *retChainingCell = &labelList[bb->fallThrough->id];
Ben Chengba4fc8b2009-06-01 13:00:29 -07001063
1064 /* r1 = &retChainingCell */
Bill Buzbeec6f10662010-02-09 11:16:15 -08001065 dvmCompilerLockTemp(cUnit, r1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001066 ArmLIR *addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001067 /* r4PC = dalvikCallsite */
1068 loadConstant(cUnit, r4PC,
1069 (int) (cUnit->method->insns + mir->offset));
1070 addrRetChain->generic.target = (LIR *) retChainingCell;
1071 /*
Ben Cheng38329f52009-07-07 14:19:20 -07001072 * r0 = calleeMethod (loaded upon calling genInvokeSingletonCommon)
Ben Chengba4fc8b2009-06-01 13:00:29 -07001073 * r1 = &ChainingCell
1074 * r4PC = callsiteDPC
1075 */
1076 if (dvmIsNativeMethod(calleeMethod)) {
Ben Cheng38329f52009-07-07 14:19:20 -07001077 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_NATIVE);
Ben Cheng978738d2010-05-13 13:45:57 -07001078#if defined(WITH_JIT_TUNING)
Ben Cheng38329f52009-07-07 14:19:20 -07001079 gDvmJit.invokeNative++;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001080#endif
1081 } else {
1082 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_CHAIN);
Ben Cheng978738d2010-05-13 13:45:57 -07001083#if defined(WITH_JIT_TUNING)
Ben Cheng86717f72010-03-05 15:27:21 -08001084 gDvmJit.invokeMonomorphic++;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001085#endif
Ben Cheng38329f52009-07-07 14:19:20 -07001086 /* Branch to the chaining cell */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001087 genUnconditionalBranch(cUnit, &labelList[bb->taken->id]);
1088 }
1089 /* Handle exceptions using the interpreter */
1090 genTrap(cUnit, mir->offset, pcrLabel);
1091}
1092
Ben Cheng38329f52009-07-07 14:19:20 -07001093/*
1094 * Generate code to check the validity of a predicted chain and take actions
1095 * based on the result.
1096 *
1097 * 0x426a99aa : ldr r4, [pc, #72] --> r4 <- dalvikPC of this invoke
1098 * 0x426a99ac : add r1, pc, #32 --> r1 <- &retChainingCell
1099 * 0x426a99ae : add r2, pc, #40 --> r2 <- &predictedChainingCell
1100 * 0x426a99b0 : blx_1 0x426a918c --+ TEMPLATE_INVOKE_METHOD_PREDICTED_CHAIN
1101 * 0x426a99b2 : blx_2 see above --+
1102 * 0x426a99b4 : b 0x426a99d8 --> off to the predicted chain
1103 * 0x426a99b6 : b 0x426a99c8 --> punt to the interpreter
1104 * 0x426a99b8 : ldr r0, [r7, #44] --> r0 <- this->class->vtable[methodIdx]
1105 * 0x426a99ba : cmp r1, #0 --> compare r1 (rechain count) against 0
1106 * 0x426a99bc : bgt 0x426a99c2 --> >=0? don't rechain
1107 * 0x426a99be : ldr r7, [r6, #96] --+ dvmJitToPatchPredictedChain
1108 * 0x426a99c0 : blx r7 --+
1109 * 0x426a99c2 : add r1, pc, #12 --> r1 <- &retChainingCell
1110 * 0x426a99c4 : blx_1 0x426a9098 --+ TEMPLATE_INVOKE_METHOD_NO_OPT
1111 * 0x426a99c6 : blx_2 see above --+
1112 */
1113static void genInvokeVirtualCommon(CompilationUnit *cUnit, MIR *mir,
1114 int methodIndex,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001115 ArmLIR *retChainingCell,
1116 ArmLIR *predChainingCell,
1117 ArmLIR *pcrLabel)
Ben Cheng38329f52009-07-07 14:19:20 -07001118{
Bill Buzbee1465db52009-09-23 17:17:35 -07001119 /*
1120 * Note: all Dalvik register state should be flushed to
1121 * memory by the point, so register usage restrictions no
1122 * longer apply. Lock temps to prevent them from being
1123 * allocated by utility routines.
1124 */
Bill Buzbeec6f10662010-02-09 11:16:15 -08001125 dvmCompilerLockAllTemps(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001126
Ben Cheng38329f52009-07-07 14:19:20 -07001127 /* "this" is already left in r0 by genProcessArgs* */
1128
1129 /* r4PC = dalvikCallsite */
1130 loadConstant(cUnit, r4PC,
1131 (int) (cUnit->method->insns + mir->offset));
1132
1133 /* r1 = &retChainingCell */
Bill Buzbee1465db52009-09-23 17:17:35 -07001134 ArmLIR *addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07001135 addrRetChain->generic.target = (LIR *) retChainingCell;
1136
1137 /* r2 = &predictedChainingCell */
Bill Buzbee1465db52009-09-23 17:17:35 -07001138 ArmLIR *predictedChainingCell = opRegRegImm(cUnit, kOpAdd, r2, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07001139 predictedChainingCell->generic.target = (LIR *) predChainingCell;
1140
1141 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_PREDICTED_CHAIN);
1142
1143 /* return through lr - jump to the chaining cell */
1144 genUnconditionalBranch(cUnit, predChainingCell);
1145
1146 /*
1147 * null-check on "this" may have been eliminated, but we still need a PC-
1148 * reconstruction label for stack overflow bailout.
1149 */
1150 if (pcrLabel == NULL) {
1151 int dPC = (int) (cUnit->method->insns + mir->offset);
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001152 pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true);
Ben Chenga4973592010-03-31 11:59:18 -07001153 pcrLabel->opCode = kArmPseudoPCReconstructionCell;
Ben Cheng38329f52009-07-07 14:19:20 -07001154 pcrLabel->operands[0] = dPC;
1155 pcrLabel->operands[1] = mir->offset;
1156 /* Insert the place holder to the growable list */
1157 dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel);
1158 }
1159
1160 /* return through lr+2 - punt to the interpreter */
1161 genUnconditionalBranch(cUnit, pcrLabel);
1162
1163 /*
1164 * return through lr+4 - fully resolve the callee method.
1165 * r1 <- count
1166 * r2 <- &predictedChainCell
1167 * r3 <- this->class
1168 * r4 <- dPC
1169 * r7 <- this->class->vtable
1170 */
1171
1172 /* r0 <- calleeMethod */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001173 loadWordDisp(cUnit, r7, methodIndex * 4, r0);
Ben Cheng38329f52009-07-07 14:19:20 -07001174
1175 /* Check if rechain limit is reached */
buzbee8f8109a2010-08-31 10:16:35 -07001176 ArmLIR *bypassRechaining = genCmpImmBranch(cUnit, kArmCondGt, r1, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07001177
Bill Buzbee270c1d62009-08-13 16:58:07 -07001178 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
1179 jitToInterpEntries.dvmJitToPatchPredictedChain), r7);
Ben Cheng38329f52009-07-07 14:19:20 -07001180
Ben Chengb88ec3c2010-05-17 12:50:33 -07001181 genRegCopy(cUnit, r1, rGLUE);
1182
Ben Cheng38329f52009-07-07 14:19:20 -07001183 /*
1184 * r0 = calleeMethod
1185 * r2 = &predictedChainingCell
1186 * r3 = class
1187 *
1188 * &returnChainingCell has been loaded into r1 but is not needed
1189 * when patching the chaining cell and will be clobbered upon
1190 * returning so it will be reconstructed again.
1191 */
Bill Buzbee1465db52009-09-23 17:17:35 -07001192 opReg(cUnit, kOpBlx, r7);
Ben Cheng38329f52009-07-07 14:19:20 -07001193
1194 /* r1 = &retChainingCell */
Bill Buzbee1465db52009-09-23 17:17:35 -07001195 addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07001196 addrRetChain->generic.target = (LIR *) retChainingCell;
1197
1198 bypassRechaining->generic.target = (LIR *) addrRetChain;
1199 /*
1200 * r0 = calleeMethod,
1201 * r1 = &ChainingCell,
1202 * r4PC = callsiteDPC,
1203 */
1204 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_NO_OPT);
Ben Cheng978738d2010-05-13 13:45:57 -07001205#if defined(WITH_JIT_TUNING)
Ben Cheng86717f72010-03-05 15:27:21 -08001206 gDvmJit.invokePolymorphic++;
Ben Cheng38329f52009-07-07 14:19:20 -07001207#endif
1208 /* Handle exceptions using the interpreter */
1209 genTrap(cUnit, mir->offset, pcrLabel);
1210}
1211
Ben Chengba4fc8b2009-06-01 13:00:29 -07001212/* Geneate a branch to go back to the interpreter */
1213static void genPuntToInterp(CompilationUnit *cUnit, unsigned int offset)
1214{
1215 /* r0 = dalvik pc */
Bill Buzbeec6f10662010-02-09 11:16:15 -08001216 dvmCompilerFlushAllRegs(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001217 loadConstant(cUnit, r0, (int) (cUnit->method->insns + offset));
Bill Buzbee270c1d62009-08-13 16:58:07 -07001218 loadWordDisp(cUnit, r0, offsetof(Object, clazz), r3);
1219 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
1220 jitToInterpEntries.dvmJitToInterpPunt), r1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001221 opReg(cUnit, kOpBlx, r1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001222}
1223
1224/*
1225 * Attempt to single step one instruction using the interpreter and return
1226 * to the compiled code for the next Dalvik instruction
1227 */
1228static void genInterpSingleStep(CompilationUnit *cUnit, MIR *mir)
1229{
1230 int flags = dexGetInstrFlags(gDvm.instrFlags, mir->dalvikInsn.opCode);
1231 int flagsToCheck = kInstrCanBranch | kInstrCanSwitch | kInstrCanReturn |
1232 kInstrCanThrow;
Bill Buzbee1465db52009-09-23 17:17:35 -07001233
Bill Buzbee45273872010-03-11 11:12:15 -08001234 //If already optimized out, just ignore
1235 if (mir->dalvikInsn.opCode == OP_NOP)
1236 return;
1237
Bill Buzbee1465db52009-09-23 17:17:35 -07001238 //Ugly, but necessary. Flush all Dalvik regs so Interp can find them
Bill Buzbeec6f10662010-02-09 11:16:15 -08001239 dvmCompilerFlushAllRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001240
Ben Chengba4fc8b2009-06-01 13:00:29 -07001241 if ((mir->next == NULL) || (flags & flagsToCheck)) {
1242 genPuntToInterp(cUnit, mir->offset);
1243 return;
1244 }
1245 int entryAddr = offsetof(InterpState,
1246 jitToInterpEntries.dvmJitToInterpSingleStep);
Bill Buzbee270c1d62009-08-13 16:58:07 -07001247 loadWordDisp(cUnit, rGLUE, entryAddr, r2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001248 /* r0 = dalvik pc */
1249 loadConstant(cUnit, r0, (int) (cUnit->method->insns + mir->offset));
1250 /* r1 = dalvik pc of following instruction */
1251 loadConstant(cUnit, r1, (int) (cUnit->method->insns + mir->next->offset));
Bill Buzbee1465db52009-09-23 17:17:35 -07001252 opReg(cUnit, kOpBlx, r2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001253}
1254
Ben Chengfc075c22010-05-28 15:20:08 -07001255#if defined(WITH_DEADLOCK_PREDICTION) || defined(WITH_MONITOR_TRACKING) || \
1256 defined(_ARMV5TE) || defined(_ARMV5TE_VFP)
Bill Buzbeec1d9ed42010-02-02 11:04:33 -08001257/*
1258 * To prevent a thread in a monitor wait from blocking the Jit from
1259 * resetting the code cache, heavyweight monitor lock will not
1260 * be allowed to return to an existing translation. Instead, we will
1261 * handle them by branching to a handler, which will in turn call the
1262 * runtime lock routine and then branch directly back to the
1263 * interpreter main loop. Given the high cost of the heavyweight
1264 * lock operation, this additional cost should be slight (especially when
1265 * considering that we expect the vast majority of lock operations to
1266 * use the fast-path thin lock bypass).
1267 */
Ben Cheng5d90c202009-11-22 23:31:11 -08001268static void genMonitorPortable(CompilationUnit *cUnit, MIR *mir)
Bill Buzbee270c1d62009-08-13 16:58:07 -07001269{
Bill Buzbeeefbd3c52009-11-04 22:18:40 -08001270 bool isEnter = (mir->dalvikInsn.opCode == OP_MONITOR_ENTER);
Bill Buzbee1465db52009-09-23 17:17:35 -07001271 genExportPC(cUnit, mir);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001272 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
1273 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001274 loadValueDirectFixed(cUnit, rlSrc, r1);
1275 loadWordDisp(cUnit, rGLUE, offsetof(InterpState, self), r0);
Bill Buzbeec1d9ed42010-02-02 11:04:33 -08001276 genNullCheck(cUnit, rlSrc.sRegLow, r1, mir->offset, NULL);
Bill Buzbeeefbd3c52009-11-04 22:18:40 -08001277 if (isEnter) {
Bill Buzbeec1d9ed42010-02-02 11:04:33 -08001278 /* Get dPC of next insn */
1279 loadConstant(cUnit, r4PC, (int)(cUnit->method->insns + mir->offset +
1280 dexGetInstrWidthAbs(gDvm.instrWidth, OP_MONITOR_ENTER)));
1281#if defined(WITH_DEADLOCK_PREDICTION)
1282 genDispatchToHandler(cUnit, TEMPLATE_MONITOR_ENTER_DEBUG);
1283#else
1284 genDispatchToHandler(cUnit, TEMPLATE_MONITOR_ENTER);
1285#endif
Bill Buzbee1465db52009-09-23 17:17:35 -07001286 } else {
Ben Chengbd1326d2010-04-02 15:04:53 -07001287 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmUnlockObject);
Bill Buzbeec1d9ed42010-02-02 11:04:33 -08001288 /* Do the call */
1289 opReg(cUnit, kOpBlx, r2);
buzbee8f8109a2010-08-31 10:16:35 -07001290 /* Did we throw? */
1291 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Bill Buzbee6bbdd6b2010-02-16 14:40:01 -08001292 loadConstant(cUnit, r0,
1293 (int) (cUnit->method->insns + mir->offset +
1294 dexGetInstrWidthAbs(gDvm.instrWidth, OP_MONITOR_EXIT)));
1295 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
1296 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
1297 target->defMask = ENCODE_ALL;
1298 branchOver->generic.target = (LIR *) target;
Elliott Hughes6a555132010-02-25 15:41:42 -08001299 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001300 }
Bill Buzbee270c1d62009-08-13 16:58:07 -07001301}
Ben Chengfc075c22010-05-28 15:20:08 -07001302#endif
Bill Buzbee270c1d62009-08-13 16:58:07 -07001303
Ben Chengba4fc8b2009-06-01 13:00:29 -07001304/*
1305 * The following are the first-level codegen routines that analyze the format
1306 * of each bytecode then either dispatch special purpose codegen routines
1307 * or produce corresponding Thumb instructions directly.
1308 */
1309
1310static bool handleFmt10t_Fmt20t_Fmt30t(CompilationUnit *cUnit, MIR *mir,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001311 BasicBlock *bb, ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07001312{
1313 /* For OP_GOTO, OP_GOTO_16, and OP_GOTO_32 */
1314 genUnconditionalBranch(cUnit, &labelList[bb->taken->id]);
1315 return false;
1316}
1317
1318static bool handleFmt10x(CompilationUnit *cUnit, MIR *mir)
1319{
1320 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
Andy McFaddenc35a2ef2010-06-17 12:36:00 -07001321 if ((dalvikOpCode >= OP_UNUSED_3E) && (dalvikOpCode <= OP_UNUSED_43)) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07001322 LOGE("Codegen: got unused opcode 0x%x\n",dalvikOpCode);
1323 return true;
1324 }
1325 switch (dalvikOpCode) {
1326 case OP_RETURN_VOID:
Andy McFadden291758c2010-09-10 08:04:52 -07001327 case OP_RETURN_VOID_BARRIER:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001328 genReturnCommon(cUnit,mir);
1329 break;
1330 case OP_UNUSED_73:
1331 case OP_UNUSED_79:
1332 case OP_UNUSED_7A:
Andy McFaddenc35a2ef2010-06-17 12:36:00 -07001333 case OP_UNUSED_FF:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001334 LOGE("Codegen: got unused opcode 0x%x\n",dalvikOpCode);
1335 return true;
1336 case OP_NOP:
1337 break;
1338 default:
1339 return true;
1340 }
1341 return false;
1342}
1343
1344static bool handleFmt11n_Fmt31i(CompilationUnit *cUnit, MIR *mir)
1345{
Bill Buzbee1465db52009-09-23 17:17:35 -07001346 RegLocation rlDest;
1347 RegLocation rlResult;
1348 if (mir->ssaRep->numDefs == 2) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001349 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001350 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001351 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001352 }
Ben Chenge9695e52009-06-16 16:11:47 -07001353
Ben Chengba4fc8b2009-06-01 13:00:29 -07001354 switch (mir->dalvikInsn.opCode) {
1355 case OP_CONST:
Ben Chenge9695e52009-06-16 16:11:47 -07001356 case OP_CONST_4: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001357 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001358 loadConstantNoClobber(cUnit, rlResult.lowReg, mir->dalvikInsn.vB);
Bill Buzbee1465db52009-09-23 17:17:35 -07001359 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001360 break;
Ben Chenge9695e52009-06-16 16:11:47 -07001361 }
1362 case OP_CONST_WIDE_32: {
Bill Buzbee1465db52009-09-23 17:17:35 -07001363 //TUNING: single routine to load constant pair for support doubles
Bill Buzbee964a7b02010-01-28 12:54:19 -08001364 //TUNING: load 0/-1 separately to avoid load dependency
Bill Buzbeec6f10662010-02-09 11:16:15 -08001365 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001366 loadConstantNoClobber(cUnit, rlResult.lowReg, mir->dalvikInsn.vB);
Bill Buzbee1465db52009-09-23 17:17:35 -07001367 opRegRegImm(cUnit, kOpAsr, rlResult.highReg,
1368 rlResult.lowReg, 31);
1369 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001370 break;
Ben Chenge9695e52009-06-16 16:11:47 -07001371 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07001372 default:
1373 return true;
1374 }
1375 return false;
1376}
1377
1378static bool handleFmt21h(CompilationUnit *cUnit, MIR *mir)
1379{
Bill Buzbee1465db52009-09-23 17:17:35 -07001380 RegLocation rlDest;
1381 RegLocation rlResult;
1382 if (mir->ssaRep->numDefs == 2) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001383 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001384 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001385 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001386 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08001387 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Ben Chenge9695e52009-06-16 16:11:47 -07001388
Ben Chengba4fc8b2009-06-01 13:00:29 -07001389 switch (mir->dalvikInsn.opCode) {
Ben Chenge9695e52009-06-16 16:11:47 -07001390 case OP_CONST_HIGH16: {
Ben Chengbd1326d2010-04-02 15:04:53 -07001391 loadConstantNoClobber(cUnit, rlResult.lowReg,
1392 mir->dalvikInsn.vB << 16);
Bill Buzbee1465db52009-09-23 17:17:35 -07001393 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001394 break;
Ben Chenge9695e52009-06-16 16:11:47 -07001395 }
1396 case OP_CONST_WIDE_HIGH16: {
Bill Buzbee1465db52009-09-23 17:17:35 -07001397 loadConstantValueWide(cUnit, rlResult.lowReg, rlResult.highReg,
1398 0, mir->dalvikInsn.vB << 16);
1399 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001400 break;
Ben Chenge9695e52009-06-16 16:11:47 -07001401 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07001402 default:
1403 return true;
1404 }
1405 return false;
1406}
1407
1408static bool handleFmt20bc(CompilationUnit *cUnit, MIR *mir)
1409{
1410 /* For OP_THROW_VERIFICATION_ERROR */
1411 genInterpSingleStep(cUnit, mir);
1412 return false;
1413}
1414
1415static bool handleFmt21c_Fmt31c(CompilationUnit *cUnit, MIR *mir)
1416{
Bill Buzbee1465db52009-09-23 17:17:35 -07001417 RegLocation rlResult;
1418 RegLocation rlDest;
1419 RegLocation rlSrc;
Ben Chenge9695e52009-06-16 16:11:47 -07001420
Ben Chengba4fc8b2009-06-01 13:00:29 -07001421 switch (mir->dalvikInsn.opCode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07001422 case OP_CONST_STRING_JUMBO:
1423 case OP_CONST_STRING: {
1424 void *strPtr = (void*)
1425 (cUnit->method->clazz->pDvmDex->pResStrings[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001426
1427 if (strPtr == NULL) {
1428 LOGE("Unexpected null string");
1429 dvmAbort();
1430 }
1431
Bill Buzbeec6f10662010-02-09 11:16:15 -08001432 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1433 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001434 loadConstantNoClobber(cUnit, rlResult.lowReg, (int) strPtr );
Bill Buzbee1465db52009-09-23 17:17:35 -07001435 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001436 break;
1437 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07001438 case OP_CONST_CLASS: {
1439 void *classPtr = (void*)
1440 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001441
1442 if (classPtr == NULL) {
1443 LOGE("Unexpected null class");
1444 dvmAbort();
1445 }
1446
Bill Buzbeec6f10662010-02-09 11:16:15 -08001447 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1448 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001449 loadConstantNoClobber(cUnit, rlResult.lowReg, (int) classPtr );
Bill Buzbee1465db52009-09-23 17:17:35 -07001450 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001451 break;
1452 }
buzbeeecf8f6e2010-07-20 14:53:42 -07001453 case OP_SGET_VOLATILE:
1454 case OP_SGET_OBJECT_VOLATILE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001455 case OP_SGET_OBJECT:
1456 case OP_SGET_BOOLEAN:
1457 case OP_SGET_CHAR:
1458 case OP_SGET_BYTE:
1459 case OP_SGET_SHORT:
1460 case OP_SGET: {
Bill Buzbee50a6bf22009-07-08 13:08:04 -07001461 int valOffset = offsetof(StaticField, value);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001462 int tReg = dvmCompilerAllocTemp(cUnit);
buzbeeecf8f6e2010-07-20 14:53:42 -07001463 bool isVolatile;
Ben Cheng7a2697d2010-06-07 13:44:23 -07001464 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
1465 mir->meta.calleeMethod : cUnit->method;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001466 void *fieldPtr = (void*)
Ben Cheng7a2697d2010-06-07 13:44:23 -07001467 (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001468
1469 if (fieldPtr == NULL) {
1470 LOGE("Unexpected null static field");
1471 dvmAbort();
1472 }
1473
buzbeeecf8f6e2010-07-20 14:53:42 -07001474 isVolatile = (mir->dalvikInsn.opCode == OP_SGET_VOLATILE) ||
1475 (mir->dalvikInsn.opCode == OP_SGET_OBJECT_VOLATILE) ||
1476 dvmIsVolatileField(fieldPtr);
1477
Bill Buzbeec6f10662010-02-09 11:16:15 -08001478 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1479 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001480 loadConstant(cUnit, tReg, (int) fieldPtr + valOffset);
Ben Cheng11d8f142010-03-24 15:24:19 -07001481
buzbeeecf8f6e2010-07-20 14:53:42 -07001482 if (isVolatile) {
1483 dvmCompilerGenMemBarrier(cUnit);
1484 }
Ben Cheng11d8f142010-03-24 15:24:19 -07001485 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001486 loadWordDisp(cUnit, tReg, 0, rlResult.lowReg);
Ben Cheng11d8f142010-03-24 15:24:19 -07001487 HEAP_ACCESS_SHADOW(false);
1488
Bill Buzbee1465db52009-09-23 17:17:35 -07001489 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001490 break;
1491 }
1492 case OP_SGET_WIDE: {
Bill Buzbee50a6bf22009-07-08 13:08:04 -07001493 int valOffset = offsetof(StaticField, value);
Ben Cheng7a2697d2010-06-07 13:44:23 -07001494 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
1495 mir->meta.calleeMethod : cUnit->method;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001496 void *fieldPtr = (void*)
Ben Cheng7a2697d2010-06-07 13:44:23 -07001497 (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001498
1499 if (fieldPtr == NULL) {
1500 LOGE("Unexpected null static field");
1501 dvmAbort();
1502 }
1503
Bill Buzbeec6f10662010-02-09 11:16:15 -08001504 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001505 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
1506 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001507 loadConstant(cUnit, tReg, (int) fieldPtr + valOffset);
Ben Cheng11d8f142010-03-24 15:24:19 -07001508
1509 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001510 loadPair(cUnit, tReg, rlResult.lowReg, rlResult.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -07001511 HEAP_ACCESS_SHADOW(false);
1512
Bill Buzbee1465db52009-09-23 17:17:35 -07001513 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001514 break;
1515 }
1516 case OP_SPUT_OBJECT:
buzbeeddc7d292010-09-02 17:16:24 -07001517 case OP_SPUT_OBJECT_VOLATILE:
1518 case OP_SPUT_VOLATILE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001519 case OP_SPUT_BOOLEAN:
1520 case OP_SPUT_CHAR:
1521 case OP_SPUT_BYTE:
1522 case OP_SPUT_SHORT:
1523 case OP_SPUT: {
Bill Buzbee50a6bf22009-07-08 13:08:04 -07001524 int valOffset = offsetof(StaticField, value);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001525 int tReg = dvmCompilerAllocTemp(cUnit);
buzbeeecf8f6e2010-07-20 14:53:42 -07001526 bool isVolatile;
Ben Cheng7a2697d2010-06-07 13:44:23 -07001527 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
1528 mir->meta.calleeMethod : cUnit->method;
1529 void *fieldPtr = (void*)
1530 (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]);
Ben Chenge9695e52009-06-16 16:11:47 -07001531
buzbeeecf8f6e2010-07-20 14:53:42 -07001532 isVolatile = (mir->dalvikInsn.opCode == OP_SPUT_VOLATILE) ||
1533 (mir->dalvikInsn.opCode == OP_SPUT_OBJECT_VOLATILE) ||
1534 dvmIsVolatileField(fieldPtr);
1535
Ben Chengdd6e8702010-05-07 13:05:47 -07001536 if (fieldPtr == NULL) {
1537 LOGE("Unexpected null static field");
1538 dvmAbort();
1539 }
1540
Bill Buzbeec6f10662010-02-09 11:16:15 -08001541 rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001542 rlSrc = loadValue(cUnit, rlSrc, kAnyReg);
1543 loadConstant(cUnit, tReg, (int) fieldPtr + valOffset);
Ben Cheng11d8f142010-03-24 15:24:19 -07001544
1545 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001546 storeWordDisp(cUnit, tReg, 0 ,rlSrc.lowReg);
Ben Cheng11d8f142010-03-24 15:24:19 -07001547 HEAP_ACCESS_SHADOW(false);
buzbeeecf8f6e2010-07-20 14:53:42 -07001548 if (isVolatile) {
1549 dvmCompilerGenMemBarrier(cUnit);
1550 }
buzbee919eb062010-07-12 12:59:22 -07001551 if (mir->dalvikInsn.opCode == OP_SPUT_OBJECT) {
1552 /* NOTE: marking card based on field address */
1553 markCard(cUnit, rlSrc.lowReg, tReg);
1554 }
buzbeebaf196a2010-08-04 10:13:15 -07001555 dvmCompilerFreeTemp(cUnit, tReg);
Ben Cheng11d8f142010-03-24 15:24:19 -07001556
Ben Chengba4fc8b2009-06-01 13:00:29 -07001557 break;
1558 }
1559 case OP_SPUT_WIDE: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001560 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee50a6bf22009-07-08 13:08:04 -07001561 int valOffset = offsetof(StaticField, value);
Ben Cheng7a2697d2010-06-07 13:44:23 -07001562 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
1563 mir->meta.calleeMethod : cUnit->method;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001564 void *fieldPtr = (void*)
Ben Cheng7a2697d2010-06-07 13:44:23 -07001565 (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]);
Ben Chenge9695e52009-06-16 16:11:47 -07001566
Ben Chengdd6e8702010-05-07 13:05:47 -07001567 if (fieldPtr == NULL) {
1568 LOGE("Unexpected null static field");
1569 dvmAbort();
1570 }
1571
Bill Buzbeec6f10662010-02-09 11:16:15 -08001572 rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001573 rlSrc = loadValueWide(cUnit, rlSrc, kAnyReg);
1574 loadConstant(cUnit, tReg, (int) fieldPtr + valOffset);
Ben Cheng11d8f142010-03-24 15:24:19 -07001575
1576 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001577 storePair(cUnit, tReg, rlSrc.lowReg, rlSrc.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -07001578 HEAP_ACCESS_SHADOW(false);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001579 break;
1580 }
1581 case OP_NEW_INSTANCE: {
Ben Chenge9695e52009-06-16 16:11:47 -07001582 /*
1583 * Obey the calling convention and don't mess with the register
1584 * usage.
1585 */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001586 ClassObject *classPtr = (void*)
1587 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001588
1589 if (classPtr == NULL) {
1590 LOGE("Unexpected null class");
1591 dvmAbort();
1592 }
1593
Ben Cheng79d173c2009-09-29 16:12:51 -07001594 /*
1595 * If it is going to throw, it should not make to the trace to begin
Bill Buzbee1465db52009-09-23 17:17:35 -07001596 * with. However, Alloc might throw, so we need to genExportPC()
Ben Cheng79d173c2009-09-29 16:12:51 -07001597 */
1598 assert((classPtr->accessFlags & (ACC_INTERFACE|ACC_ABSTRACT)) == 0);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001599 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07001600 genExportPC(cUnit, mir);
Ben Chengbd1326d2010-04-02 15:04:53 -07001601 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmAllocObject);
Ben Chenge9695e52009-06-16 16:11:47 -07001602 loadConstant(cUnit, r0, (int) classPtr);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001603 loadConstant(cUnit, r1, ALLOC_DONT_TRACK);
Bill Buzbee1465db52009-09-23 17:17:35 -07001604 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -08001605 dvmCompilerClobberCallRegs(cUnit);
Ben Cheng4f489172009-09-27 17:08:35 -07001606 /* generate a branch over if allocation is successful */
buzbee8f8109a2010-08-31 10:16:35 -07001607 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Ben Cheng4f489172009-09-27 17:08:35 -07001608 /*
1609 * OOM exception needs to be thrown here and cannot re-execute
1610 */
1611 loadConstant(cUnit, r0,
1612 (int) (cUnit->method->insns + mir->offset));
1613 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
1614 /* noreturn */
1615
Bill Buzbee1465db52009-09-23 17:17:35 -07001616 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Cheng4f489172009-09-27 17:08:35 -07001617 target->defMask = ENCODE_ALL;
1618 branchOver->generic.target = (LIR *) target;
Bill Buzbeec6f10662010-02-09 11:16:15 -08001619 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1620 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001621 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001622 break;
1623 }
1624 case OP_CHECK_CAST: {
Ben Chenge9695e52009-06-16 16:11:47 -07001625 /*
1626 * Obey the calling convention and don't mess with the register
1627 * usage.
1628 */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001629 ClassObject *classPtr =
1630 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vB]);
Bill Buzbee4df41a52009-11-12 17:07:16 -08001631 /*
1632 * Note: It is possible that classPtr is NULL at this point,
1633 * even though this instruction has been successfully interpreted.
1634 * If the previous interpretation had a null source, the
1635 * interpreter would not have bothered to resolve the clazz.
1636 * Bail out to the interpreter in this case, and log it
1637 * so that we can tell if it happens frequently.
1638 */
1639 if (classPtr == NULL) {
Ben Cheng11d8f142010-03-24 15:24:19 -07001640 LOGVV("null clazz in OP_CHECK_CAST, single-stepping");
Bill Buzbee4df41a52009-11-12 17:07:16 -08001641 genInterpSingleStep(cUnit, mir);
1642 return false;
1643 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08001644 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001645 loadConstant(cUnit, r1, (int) classPtr );
Bill Buzbeec6f10662010-02-09 11:16:15 -08001646 rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001647 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
buzbee8f8109a2010-08-31 10:16:35 -07001648 /* Null? */
1649 ArmLIR *branch1 = genCmpImmBranch(cUnit, kArmCondEq,
1650 rlSrc.lowReg, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001651 /*
1652 * rlSrc.lowReg now contains object->clazz. Note that
1653 * it could have been allocated r0, but we're okay so long
1654 * as we don't do anything desctructive until r0 is loaded
1655 * with clazz.
1656 */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001657 /* r0 now contains object->clazz */
Bill Buzbee1465db52009-09-23 17:17:35 -07001658 loadWordDisp(cUnit, rlSrc.lowReg, offsetof(Object, clazz), r0);
Ben Chengbd1326d2010-04-02 15:04:53 -07001659 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmInstanceofNonTrivial);
Bill Buzbee1465db52009-09-23 17:17:35 -07001660 opRegReg(cUnit, kOpCmp, r0, r1);
1661 ArmLIR *branch2 = opCondBranch(cUnit, kArmCondEq);
1662 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -08001663 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001664 /*
1665 * If null, check cast failed - punt to the interpreter. Because
1666 * interpreter will be the one throwing, we don't need to
1667 * genExportPC() here.
1668 */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001669 genZeroCheck(cUnit, r0, mir->offset, NULL);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001670 /* check cast passed - branch target here */
Bill Buzbee1465db52009-09-23 17:17:35 -07001671 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Chengd7d426a2009-09-22 11:23:36 -07001672 target->defMask = ENCODE_ALL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001673 branch1->generic.target = (LIR *)target;
1674 branch2->generic.target = (LIR *)target;
1675 break;
1676 }
buzbee4d92e682010-07-29 15:24:14 -07001677 case OP_SGET_WIDE_VOLATILE:
1678 case OP_SPUT_WIDE_VOLATILE:
1679 genInterpSingleStep(cUnit, mir);
1680 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001681 default:
1682 return true;
1683 }
1684 return false;
1685}
1686
Ben Cheng7a2697d2010-06-07 13:44:23 -07001687/*
1688 * A typical example of inlined getter/setter from a monomorphic callsite:
1689 *
1690 * D/dalvikvm( 289): -------- dalvik offset: 0x0000 @ invoke-static (I)
1691 * D/dalvikvm( 289): -------- dalvik offset: 0x0000 @ sget-object (C) v0, ...
1692 * D/dalvikvm( 289): 0x4427fc22 (0002): ldr r0, [pc, #56]
1693 * D/dalvikvm( 289): 0x4427fc24 (0004): ldr r1, [r0, #0]
1694 * D/dalvikvm( 289): 0x4427fc26 (0006): str r1, [r5, #0]
1695 * D/dalvikvm( 289): 0x4427fc28 (0008): .align4
1696 * D/dalvikvm( 289): L0x0003:
1697 * D/dalvikvm( 289): -------- dalvik offset: 0x0003 @ move-result-object (I) v0
1698 *
1699 * Note the invoke-static and move-result-object with the (I) notation are
1700 * turned into no-op.
1701 */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001702static bool handleFmt11x(CompilationUnit *cUnit, MIR *mir)
1703{
1704 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
Bill Buzbee1465db52009-09-23 17:17:35 -07001705 RegLocation rlResult;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001706 switch (dalvikOpCode) {
1707 case OP_MOVE_EXCEPTION: {
1708 int offset = offsetof(InterpState, self);
1709 int exOffset = offsetof(Thread, exception);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001710 int selfReg = dvmCompilerAllocTemp(cUnit);
1711 int resetReg = dvmCompilerAllocTemp(cUnit);
1712 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1713 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001714 loadWordDisp(cUnit, rGLUE, offset, selfReg);
Bill Buzbeef9f33282009-11-22 12:45:30 -08001715 loadConstant(cUnit, resetReg, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001716 loadWordDisp(cUnit, selfReg, exOffset, rlResult.lowReg);
Bill Buzbeef9f33282009-11-22 12:45:30 -08001717 storeWordDisp(cUnit, selfReg, exOffset, resetReg);
Bill Buzbee1465db52009-09-23 17:17:35 -07001718 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001719 break;
1720 }
1721 case OP_MOVE_RESULT:
1722 case OP_MOVE_RESULT_OBJECT: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07001723 /* An inlined move result is effectively no-op */
1724 if (mir->OptimizationFlags & MIR_INLINED)
1725 break;
Bill Buzbeec6f10662010-02-09 11:16:15 -08001726 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001727 RegLocation rlSrc = LOC_DALVIK_RETURN_VAL;
1728 rlSrc.fp = rlDest.fp;
1729 storeValue(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001730 break;
1731 }
1732 case OP_MOVE_RESULT_WIDE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07001733 /* An inlined move result is effectively no-op */
1734 if (mir->OptimizationFlags & MIR_INLINED)
1735 break;
Bill Buzbeec6f10662010-02-09 11:16:15 -08001736 RegLocation rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001737 RegLocation rlSrc = LOC_DALVIK_RETURN_VAL_WIDE;
1738 rlSrc.fp = rlDest.fp;
1739 storeValueWide(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001740 break;
1741 }
1742 case OP_RETURN_WIDE: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001743 RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001744 RegLocation rlDest = LOC_DALVIK_RETURN_VAL_WIDE;
1745 rlDest.fp = rlSrc.fp;
1746 storeValueWide(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001747 genReturnCommon(cUnit,mir);
1748 break;
1749 }
1750 case OP_RETURN:
1751 case OP_RETURN_OBJECT: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001752 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001753 RegLocation rlDest = LOC_DALVIK_RETURN_VAL;
1754 rlDest.fp = rlSrc.fp;
1755 storeValue(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001756 genReturnCommon(cUnit,mir);
1757 break;
1758 }
Bill Buzbee1465db52009-09-23 17:17:35 -07001759 case OP_MONITOR_EXIT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001760 case OP_MONITOR_ENTER:
Bill Buzbeed0937ef2009-12-22 16:15:39 -08001761#if defined(WITH_DEADLOCK_PREDICTION) || defined(WITH_MONITOR_TRACKING)
Ben Cheng5d90c202009-11-22 23:31:11 -08001762 genMonitorPortable(cUnit, mir);
Bill Buzbee1465db52009-09-23 17:17:35 -07001763#else
Ben Cheng5d90c202009-11-22 23:31:11 -08001764 genMonitor(cUnit, mir);
Bill Buzbee1465db52009-09-23 17:17:35 -07001765#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07001766 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001767 case OP_THROW: {
1768 genInterpSingleStep(cUnit, mir);
1769 break;
1770 }
1771 default:
1772 return true;
1773 }
1774 return false;
1775}
1776
Bill Buzbeed45ba372009-06-15 17:00:57 -07001777static bool handleFmt12x(CompilationUnit *cUnit, MIR *mir)
1778{
1779 OpCode opCode = mir->dalvikInsn.opCode;
Bill Buzbee1465db52009-09-23 17:17:35 -07001780 RegLocation rlDest;
1781 RegLocation rlSrc;
1782 RegLocation rlResult;
Bill Buzbeed45ba372009-06-15 17:00:57 -07001783
Ben Chengba4fc8b2009-06-01 13:00:29 -07001784 if ( (opCode >= OP_ADD_INT_2ADDR) && (opCode <= OP_REM_DOUBLE_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -08001785 return genArithOp( cUnit, mir );
Ben Chengba4fc8b2009-06-01 13:00:29 -07001786 }
1787
Bill Buzbee1465db52009-09-23 17:17:35 -07001788 if (mir->ssaRep->numUses == 2)
Bill Buzbeec6f10662010-02-09 11:16:15 -08001789 rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001790 else
Bill Buzbeec6f10662010-02-09 11:16:15 -08001791 rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001792 if (mir->ssaRep->numDefs == 2)
Bill Buzbeec6f10662010-02-09 11:16:15 -08001793 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001794 else
Bill Buzbeec6f10662010-02-09 11:16:15 -08001795 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Ben Chenge9695e52009-06-16 16:11:47 -07001796
Ben Chengba4fc8b2009-06-01 13:00:29 -07001797 switch (opCode) {
Bill Buzbee1465db52009-09-23 17:17:35 -07001798 case OP_DOUBLE_TO_INT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001799 case OP_INT_TO_FLOAT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001800 case OP_FLOAT_TO_INT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001801 case OP_DOUBLE_TO_FLOAT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001802 case OP_FLOAT_TO_DOUBLE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001803 case OP_INT_TO_DOUBLE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001804 case OP_FLOAT_TO_LONG:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001805 case OP_LONG_TO_FLOAT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001806 case OP_DOUBLE_TO_LONG:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001807 case OP_LONG_TO_DOUBLE:
Ben Cheng5d90c202009-11-22 23:31:11 -08001808 return genConversion(cUnit, mir);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001809 case OP_NEG_INT:
1810 case OP_NOT_INT:
Ben Cheng5d90c202009-11-22 23:31:11 -08001811 return genArithOpInt(cUnit, mir, rlDest, rlSrc, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001812 case OP_NEG_LONG:
1813 case OP_NOT_LONG:
Ben Cheng5d90c202009-11-22 23:31:11 -08001814 return genArithOpLong(cUnit, mir, rlDest, rlSrc, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001815 case OP_NEG_FLOAT:
Ben Cheng5d90c202009-11-22 23:31:11 -08001816 return genArithOpFloat(cUnit, mir, rlDest, rlSrc, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001817 case OP_NEG_DOUBLE:
Ben Cheng5d90c202009-11-22 23:31:11 -08001818 return genArithOpDouble(cUnit, mir, rlDest, rlSrc, rlSrc);
Bill Buzbee1465db52009-09-23 17:17:35 -07001819 case OP_MOVE_WIDE:
1820 storeValueWide(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001821 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07001822 case OP_INT_TO_LONG:
Bill Buzbeec6f10662010-02-09 11:16:15 -08001823 rlSrc = dvmCompilerUpdateLoc(cUnit, rlSrc);
1824 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee964a7b02010-01-28 12:54:19 -08001825 //TUNING: shouldn't loadValueDirect already check for phys reg?
Bill Buzbee1465db52009-09-23 17:17:35 -07001826 if (rlSrc.location == kLocPhysReg) {
1827 genRegCopy(cUnit, rlResult.lowReg, rlSrc.lowReg);
1828 } else {
1829 loadValueDirect(cUnit, rlSrc, rlResult.lowReg);
1830 }
1831 opRegRegImm(cUnit, kOpAsr, rlResult.highReg,
1832 rlResult.lowReg, 31);
1833 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001834 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07001835 case OP_LONG_TO_INT:
Bill Buzbeec6f10662010-02-09 11:16:15 -08001836 rlSrc = dvmCompilerUpdateLocWide(cUnit, rlSrc);
1837 rlSrc = dvmCompilerWideToNarrow(cUnit, rlSrc);
Bill Buzbee1465db52009-09-23 17:17:35 -07001838 // Intentional fallthrough
Ben Chengba4fc8b2009-06-01 13:00:29 -07001839 case OP_MOVE:
1840 case OP_MOVE_OBJECT:
Bill Buzbee1465db52009-09-23 17:17:35 -07001841 storeValue(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001842 break;
1843 case OP_INT_TO_BYTE:
Bill Buzbee1465db52009-09-23 17:17:35 -07001844 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001845 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001846 opRegReg(cUnit, kOp2Byte, rlResult.lowReg, rlSrc.lowReg);
1847 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001848 break;
1849 case OP_INT_TO_SHORT:
Bill Buzbee1465db52009-09-23 17:17:35 -07001850 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001851 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001852 opRegReg(cUnit, kOp2Short, rlResult.lowReg, rlSrc.lowReg);
1853 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001854 break;
1855 case OP_INT_TO_CHAR:
Bill Buzbee1465db52009-09-23 17:17:35 -07001856 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001857 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001858 opRegReg(cUnit, kOp2Char, rlResult.lowReg, rlSrc.lowReg);
1859 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001860 break;
1861 case OP_ARRAY_LENGTH: {
1862 int lenOffset = offsetof(ArrayObject, length);
Bill Buzbee1465db52009-09-23 17:17:35 -07001863 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
1864 genNullCheck(cUnit, rlSrc.sRegLow, rlSrc.lowReg,
1865 mir->offset, NULL);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001866 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001867 loadWordDisp(cUnit, rlSrc.lowReg, lenOffset,
1868 rlResult.lowReg);
1869 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001870 break;
1871 }
1872 default:
1873 return true;
1874 }
1875 return false;
1876}
1877
1878static bool handleFmt21s(CompilationUnit *cUnit, MIR *mir)
1879{
1880 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
Bill Buzbee1465db52009-09-23 17:17:35 -07001881 RegLocation rlDest;
1882 RegLocation rlResult;
1883 int BBBB = mir->dalvikInsn.vB;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001884 if (dalvikOpCode == OP_CONST_WIDE_16) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001885 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
1886 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001887 loadConstantNoClobber(cUnit, rlResult.lowReg, BBBB);
Bill Buzbee964a7b02010-01-28 12:54:19 -08001888 //TUNING: do high separately to avoid load dependency
Bill Buzbee1465db52009-09-23 17:17:35 -07001889 opRegRegImm(cUnit, kOpAsr, rlResult.highReg, rlResult.lowReg, 31);
1890 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001891 } else if (dalvikOpCode == OP_CONST_16) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001892 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1893 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001894 loadConstantNoClobber(cUnit, rlResult.lowReg, BBBB);
Bill Buzbee1465db52009-09-23 17:17:35 -07001895 storeValue(cUnit, rlDest, rlResult);
1896 } else
Ben Chengba4fc8b2009-06-01 13:00:29 -07001897 return true;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001898 return false;
1899}
1900
1901/* Compare agaist zero */
1902static bool handleFmt21t(CompilationUnit *cUnit, MIR *mir, BasicBlock *bb,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001903 ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07001904{
1905 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001906 ArmConditionCode cond;
Bill Buzbeec6f10662010-02-09 11:16:15 -08001907 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001908 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
1909 opRegImm(cUnit, kOpCmp, rlSrc.lowReg, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001910
Bill Buzbee270c1d62009-08-13 16:58:07 -07001911//TUNING: break this out to allow use of Thumb2 CB[N]Z
Ben Chengba4fc8b2009-06-01 13:00:29 -07001912 switch (dalvikOpCode) {
1913 case OP_IF_EQZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001914 cond = kArmCondEq;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001915 break;
1916 case OP_IF_NEZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001917 cond = kArmCondNe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001918 break;
1919 case OP_IF_LTZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001920 cond = kArmCondLt;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001921 break;
1922 case OP_IF_GEZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001923 cond = kArmCondGe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001924 break;
1925 case OP_IF_GTZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001926 cond = kArmCondGt;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001927 break;
1928 case OP_IF_LEZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001929 cond = kArmCondLe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001930 break;
1931 default:
1932 cond = 0;
1933 LOGE("Unexpected opcode (%d) for Fmt21t\n", dalvikOpCode);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08001934 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001935 }
1936 genConditionalBranch(cUnit, cond, &labelList[bb->taken->id]);
1937 /* This mostly likely will be optimized away in a later phase */
1938 genUnconditionalBranch(cUnit, &labelList[bb->fallThrough->id]);
1939 return false;
1940}
1941
Elliott Hughesb4c05972010-02-24 16:36:18 -08001942static bool isPowerOfTwo(int x)
1943{
1944 return (x & (x - 1)) == 0;
1945}
1946
1947// Returns true if no more than two bits are set in 'x'.
1948static bool isPopCountLE2(unsigned int x)
1949{
1950 x &= x - 1;
1951 return (x & (x - 1)) == 0;
1952}
1953
1954// Returns the index of the lowest set bit in 'x'.
1955static int lowestSetBit(unsigned int x) {
1956 int bit_posn = 0;
1957 while ((x & 0xf) == 0) {
1958 bit_posn += 4;
1959 x >>= 4;
Bill Buzbee78cb0e22010-02-11 14:04:53 -08001960 }
Elliott Hughesb4c05972010-02-24 16:36:18 -08001961 while ((x & 1) == 0) {
1962 bit_posn++;
1963 x >>= 1;
1964 }
1965 return bit_posn;
1966}
1967
Elliott Hughes672511b2010-04-26 17:40:13 -07001968// Returns true if it added instructions to 'cUnit' to divide 'rlSrc' by 'lit'
1969// and store the result in 'rlDest'.
Elliott Hughesc7ad9b22010-04-28 13:52:02 -07001970static bool handleEasyDivide(CompilationUnit *cUnit, OpCode dalvikOpCode,
Elliott Hughes672511b2010-04-26 17:40:13 -07001971 RegLocation rlSrc, RegLocation rlDest, int lit)
1972{
1973 if (lit < 2 || !isPowerOfTwo(lit)) {
1974 return false;
1975 }
1976 int k = lowestSetBit(lit);
1977 if (k >= 30) {
1978 // Avoid special cases.
1979 return false;
1980 }
Elliott Hughes9c457022010-04-28 16:15:38 -07001981 bool div = (dalvikOpCode == OP_DIV_INT_LIT8 || dalvikOpCode == OP_DIV_INT_LIT16);
Elliott Hughes672511b2010-04-26 17:40:13 -07001982 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
1983 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Elliott Hughes9c457022010-04-28 16:15:38 -07001984 if (div) {
1985 int tReg = dvmCompilerAllocTemp(cUnit);
1986 if (lit == 2) {
1987 // Division by 2 is by far the most common division by constant.
1988 opRegRegImm(cUnit, kOpLsr, tReg, rlSrc.lowReg, 32 - k);
1989 opRegRegReg(cUnit, kOpAdd, tReg, tReg, rlSrc.lowReg);
1990 opRegRegImm(cUnit, kOpAsr, rlResult.lowReg, tReg, k);
1991 } else {
1992 opRegRegImm(cUnit, kOpAsr, tReg, rlSrc.lowReg, 31);
1993 opRegRegImm(cUnit, kOpLsr, tReg, tReg, 32 - k);
1994 opRegRegReg(cUnit, kOpAdd, tReg, tReg, rlSrc.lowReg);
1995 opRegRegImm(cUnit, kOpAsr, rlResult.lowReg, tReg, k);
1996 }
Elliott Hughes672511b2010-04-26 17:40:13 -07001997 } else {
Elliott Hughes9c457022010-04-28 16:15:38 -07001998 int cReg = dvmCompilerAllocTemp(cUnit);
1999 loadConstant(cUnit, cReg, lit - 1);
2000 int tReg1 = dvmCompilerAllocTemp(cUnit);
2001 int tReg2 = dvmCompilerAllocTemp(cUnit);
2002 if (lit == 2) {
2003 opRegRegImm(cUnit, kOpLsr, tReg1, rlSrc.lowReg, 32 - k);
2004 opRegRegReg(cUnit, kOpAdd, tReg2, tReg1, rlSrc.lowReg);
2005 opRegRegReg(cUnit, kOpAnd, tReg2, tReg2, cReg);
2006 opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg2, tReg1);
2007 } else {
2008 opRegRegImm(cUnit, kOpAsr, tReg1, rlSrc.lowReg, 31);
2009 opRegRegImm(cUnit, kOpLsr, tReg1, tReg1, 32 - k);
2010 opRegRegReg(cUnit, kOpAdd, tReg2, tReg1, rlSrc.lowReg);
2011 opRegRegReg(cUnit, kOpAnd, tReg2, tReg2, cReg);
2012 opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg2, tReg1);
2013 }
Elliott Hughes672511b2010-04-26 17:40:13 -07002014 }
2015 storeValue(cUnit, rlDest, rlResult);
2016 return true;
2017}
2018
Elliott Hughesb4c05972010-02-24 16:36:18 -08002019// Returns true if it added instructions to 'cUnit' to multiply 'rlSrc' by 'lit'
2020// and store the result in 'rlDest'.
2021static bool handleEasyMultiply(CompilationUnit *cUnit,
2022 RegLocation rlSrc, RegLocation rlDest, int lit)
2023{
2024 // Can we simplify this multiplication?
2025 bool powerOfTwo = false;
2026 bool popCountLE2 = false;
2027 bool powerOfTwoMinusOne = false;
2028 if (lit < 2) {
2029 // Avoid special cases.
2030 return false;
2031 } else if (isPowerOfTwo(lit)) {
2032 powerOfTwo = true;
2033 } else if (isPopCountLE2(lit)) {
2034 popCountLE2 = true;
2035 } else if (isPowerOfTwo(lit + 1)) {
2036 powerOfTwoMinusOne = true;
2037 } else {
2038 return false;
2039 }
2040 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
2041 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
2042 if (powerOfTwo) {
2043 // Shift.
2044 opRegRegImm(cUnit, kOpLsl, rlResult.lowReg, rlSrc.lowReg,
2045 lowestSetBit(lit));
2046 } else if (popCountLE2) {
2047 // Shift and add and shift.
2048 int firstBit = lowestSetBit(lit);
2049 int secondBit = lowestSetBit(lit ^ (1 << firstBit));
2050 genMultiplyByTwoBitMultiplier(cUnit, rlSrc, rlResult, lit,
2051 firstBit, secondBit);
2052 } else {
2053 // Reverse subtract: (src << (shift + 1)) - src.
2054 assert(powerOfTwoMinusOne);
2055 // TODO: rsb dst, src, src lsl#lowestSetBit(lit + 1)
2056 int tReg = dvmCompilerAllocTemp(cUnit);
2057 opRegRegImm(cUnit, kOpLsl, tReg, rlSrc.lowReg, lowestSetBit(lit + 1));
2058 opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg, rlSrc.lowReg);
2059 }
2060 storeValue(cUnit, rlDest, rlResult);
2061 return true;
Bill Buzbee78cb0e22010-02-11 14:04:53 -08002062}
2063
Ben Chengba4fc8b2009-06-01 13:00:29 -07002064static bool handleFmt22b_Fmt22s(CompilationUnit *cUnit, MIR *mir)
2065{
2066 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
Bill Buzbeec6f10662010-02-09 11:16:15 -08002067 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
2068 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002069 RegLocation rlResult;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002070 int lit = mir->dalvikInsn.vC;
Ben Cheng4f489172009-09-27 17:08:35 -07002071 OpKind op = 0; /* Make gcc happy */
Bill Buzbee1465db52009-09-23 17:17:35 -07002072 int shiftOp = false;
2073 bool isDiv = false;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002074
Ben Chengba4fc8b2009-06-01 13:00:29 -07002075 switch (dalvikOpCode) {
Bill Buzbee1465db52009-09-23 17:17:35 -07002076 case OP_RSUB_INT_LIT8:
2077 case OP_RSUB_INT: {
2078 int tReg;
2079 //TUNING: add support for use of Arm rsub op
2080 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002081 tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002082 loadConstant(cUnit, tReg, lit);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002083 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07002084 opRegRegReg(cUnit, kOpSub, rlResult.lowReg,
2085 tReg, rlSrc.lowReg);
2086 storeValue(cUnit, rlDest, rlResult);
2087 return false;
2088 break;
2089 }
2090
Ben Chengba4fc8b2009-06-01 13:00:29 -07002091 case OP_ADD_INT_LIT8:
2092 case OP_ADD_INT_LIT16:
Bill Buzbee1465db52009-09-23 17:17:35 -07002093 op = kOpAdd;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002094 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002095 case OP_MUL_INT_LIT8:
Bill Buzbee78cb0e22010-02-11 14:04:53 -08002096 case OP_MUL_INT_LIT16: {
Elliott Hughesb4c05972010-02-24 16:36:18 -08002097 if (handleEasyMultiply(cUnit, rlSrc, rlDest, lit)) {
2098 return false;
Bill Buzbee78cb0e22010-02-11 14:04:53 -08002099 }
Elliott Hughesb4c05972010-02-24 16:36:18 -08002100 op = kOpMul;
Bill Buzbee1465db52009-09-23 17:17:35 -07002101 break;
Bill Buzbee78cb0e22010-02-11 14:04:53 -08002102 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002103 case OP_AND_INT_LIT8:
2104 case OP_AND_INT_LIT16:
Bill Buzbee1465db52009-09-23 17:17:35 -07002105 op = kOpAnd;
2106 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002107 case OP_OR_INT_LIT8:
2108 case OP_OR_INT_LIT16:
Bill Buzbee1465db52009-09-23 17:17:35 -07002109 op = kOpOr;
2110 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002111 case OP_XOR_INT_LIT8:
2112 case OP_XOR_INT_LIT16:
Bill Buzbee1465db52009-09-23 17:17:35 -07002113 op = kOpXor;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002114 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002115 case OP_SHL_INT_LIT8:
Bill Buzbee0e605272009-12-01 14:28:05 -08002116 lit &= 31;
Bill Buzbee1465db52009-09-23 17:17:35 -07002117 shiftOp = true;
2118 op = kOpLsl;
2119 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002120 case OP_SHR_INT_LIT8:
Bill Buzbee0e605272009-12-01 14:28:05 -08002121 lit &= 31;
Bill Buzbee1465db52009-09-23 17:17:35 -07002122 shiftOp = true;
2123 op = kOpAsr;
2124 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002125 case OP_USHR_INT_LIT8:
Bill Buzbee0e605272009-12-01 14:28:05 -08002126 lit &= 31;
Bill Buzbee1465db52009-09-23 17:17:35 -07002127 shiftOp = true;
2128 op = kOpLsr;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002129 break;
2130
2131 case OP_DIV_INT_LIT8:
2132 case OP_DIV_INT_LIT16:
Ben Chengba4fc8b2009-06-01 13:00:29 -07002133 case OP_REM_INT_LIT8:
2134 case OP_REM_INT_LIT16:
2135 if (lit == 0) {
2136 /* Let the interpreter deal with div by 0 */
2137 genInterpSingleStep(cUnit, mir);
2138 return false;
2139 }
Elliott Hughesc7ad9b22010-04-28 13:52:02 -07002140 if (handleEasyDivide(cUnit, dalvikOpCode, rlSrc, rlDest, lit)) {
Elliott Hughes672511b2010-04-26 17:40:13 -07002141 return false;
2142 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08002143 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002144 loadValueDirectFixed(cUnit, rlSrc, r0);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002145 dvmCompilerClobber(cUnit, r0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002146 if ((dalvikOpCode == OP_DIV_INT_LIT8) ||
2147 (dalvikOpCode == OP_DIV_INT_LIT16)) {
Ben Chengbd1326d2010-04-02 15:04:53 -07002148 LOAD_FUNC_ADDR(cUnit, r2, (int)__aeabi_idiv);
Bill Buzbee1465db52009-09-23 17:17:35 -07002149 isDiv = true;
2150 } else {
Ben Chengbd1326d2010-04-02 15:04:53 -07002151 LOAD_FUNC_ADDR(cUnit, r2, (int)__aeabi_idivmod);
Bill Buzbee1465db52009-09-23 17:17:35 -07002152 isDiv = false;
2153 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002154 loadConstant(cUnit, r1, lit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002155 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -08002156 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002157 if (isDiv)
Bill Buzbeec6f10662010-02-09 11:16:15 -08002158 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002159 else
Bill Buzbeec6f10662010-02-09 11:16:15 -08002160 rlResult = dvmCompilerGetReturnAlt(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002161 storeValue(cUnit, rlDest, rlResult);
2162 return false;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002163 break;
2164 default:
2165 return true;
2166 }
Bill Buzbee1465db52009-09-23 17:17:35 -07002167 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002168 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07002169 // Avoid shifts by literal 0 - no support in Thumb. Change to copy
2170 if (shiftOp && (lit == 0)) {
2171 genRegCopy(cUnit, rlResult.lowReg, rlSrc.lowReg);
2172 } else {
2173 opRegRegImm(cUnit, op, rlResult.lowReg, rlSrc.lowReg, lit);
2174 }
2175 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002176 return false;
2177}
2178
2179static bool handleFmt22c(CompilationUnit *cUnit, MIR *mir)
2180{
2181 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
buzbee4d92e682010-07-29 15:24:14 -07002182 int fieldOffset = -1;
buzbeeecf8f6e2010-07-20 14:53:42 -07002183 bool isVolatile = false;
buzbee4d92e682010-07-29 15:24:14 -07002184 switch (dalvikOpCode) {
2185 /*
2186 * Wide volatiles currently handled via single step.
2187 * Add them here if generating in-line code.
2188 * case OP_IGET_WIDE_VOLATILE:
2189 * case OP_IPUT_WIDE_VOLATILE:
2190 */
2191 case OP_IGET:
2192 case OP_IGET_VOLATILE:
2193 case OP_IGET_WIDE:
2194 case OP_IGET_OBJECT:
2195 case OP_IGET_OBJECT_VOLATILE:
2196 case OP_IGET_BOOLEAN:
2197 case OP_IGET_BYTE:
2198 case OP_IGET_CHAR:
2199 case OP_IGET_SHORT:
2200 case OP_IPUT:
2201 case OP_IPUT_VOLATILE:
2202 case OP_IPUT_WIDE:
2203 case OP_IPUT_OBJECT:
2204 case OP_IPUT_OBJECT_VOLATILE:
2205 case OP_IPUT_BOOLEAN:
2206 case OP_IPUT_BYTE:
2207 case OP_IPUT_CHAR:
2208 case OP_IPUT_SHORT: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07002209 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
2210 mir->meta.calleeMethod : cUnit->method;
buzbee4d92e682010-07-29 15:24:14 -07002211 Field *fieldPtr =
Ben Cheng7a2697d2010-06-07 13:44:23 -07002212 method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vC];
Ben Chengba4fc8b2009-06-01 13:00:29 -07002213
buzbee4d92e682010-07-29 15:24:14 -07002214 if (fieldPtr == NULL) {
2215 LOGE("Unexpected null instance field");
2216 dvmAbort();
2217 }
2218 isVolatile = dvmIsVolatileField(fieldPtr);
2219 fieldOffset = ((InstField *)fieldPtr)->byteOffset;
2220 break;
Ben Chengdd6e8702010-05-07 13:05:47 -07002221 }
buzbee4d92e682010-07-29 15:24:14 -07002222 default:
2223 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002224 }
buzbee4d92e682010-07-29 15:24:14 -07002225
Ben Chengba4fc8b2009-06-01 13:00:29 -07002226 switch (dalvikOpCode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07002227 case OP_NEW_ARRAY: {
Bill Buzbee1465db52009-09-23 17:17:35 -07002228 // Generates a call - use explicit registers
Bill Buzbeec6f10662010-02-09 11:16:15 -08002229 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
2230 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002231 RegLocation rlResult;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002232 void *classPtr = (void*)
2233 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vC]);
Ben Chengdd6e8702010-05-07 13:05:47 -07002234
2235 if (classPtr == NULL) {
2236 LOGE("Unexpected null class");
2237 dvmAbort();
2238 }
2239
Bill Buzbeec6f10662010-02-09 11:16:15 -08002240 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002241 genExportPC(cUnit, mir);
2242 loadValueDirectFixed(cUnit, rlSrc, r1); /* Len */
Ben Chengba4fc8b2009-06-01 13:00:29 -07002243 loadConstant(cUnit, r0, (int) classPtr );
Ben Chengbd1326d2010-04-02 15:04:53 -07002244 LOAD_FUNC_ADDR(cUnit, r3, (int)dvmAllocArrayByClass);
Ben Cheng4f489172009-09-27 17:08:35 -07002245 /*
2246 * "len < 0": bail to the interpreter to re-execute the
2247 * instruction
2248 */
Carl Shapiroe3c01da2010-05-20 22:54:18 -07002249 genRegImmCheck(cUnit, kArmCondMi, r1, 0, mir->offset, NULL);
Bill Buzbee270c1d62009-08-13 16:58:07 -07002250 loadConstant(cUnit, r2, ALLOC_DONT_TRACK);
Bill Buzbee1465db52009-09-23 17:17:35 -07002251 opReg(cUnit, kOpBlx, r3);
Elliott Hughes6a555132010-02-25 15:41:42 -08002252 dvmCompilerClobberCallRegs(cUnit);
Ben Cheng4f489172009-09-27 17:08:35 -07002253 /* generate a branch over if allocation is successful */
buzbee8f8109a2010-08-31 10:16:35 -07002254 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Ben Cheng4f489172009-09-27 17:08:35 -07002255 /*
2256 * OOM exception needs to be thrown here and cannot re-execute
2257 */
2258 loadConstant(cUnit, r0,
2259 (int) (cUnit->method->insns + mir->offset));
2260 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
2261 /* noreturn */
2262
Bill Buzbee1465db52009-09-23 17:17:35 -07002263 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Cheng4f489172009-09-27 17:08:35 -07002264 target->defMask = ENCODE_ALL;
2265 branchOver->generic.target = (LIR *) target;
Bill Buzbeec6f10662010-02-09 11:16:15 -08002266 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002267 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002268 break;
2269 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002270 case OP_INSTANCE_OF: {
Bill Buzbee1465db52009-09-23 17:17:35 -07002271 // May generate a call - use explicit registers
Bill Buzbeec6f10662010-02-09 11:16:15 -08002272 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
2273 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002274 RegLocation rlResult;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002275 ClassObject *classPtr =
2276 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vC]);
Bill Buzbee480e6782010-01-27 15:43:08 -08002277 /*
2278 * Note: It is possible that classPtr is NULL at this point,
2279 * even though this instruction has been successfully interpreted.
2280 * If the previous interpretation had a null source, the
2281 * interpreter would not have bothered to resolve the clazz.
2282 * Bail out to the interpreter in this case, and log it
2283 * so that we can tell if it happens frequently.
2284 */
2285 if (classPtr == NULL) {
2286 LOGD("null clazz in OP_INSTANCE_OF, single-stepping");
2287 genInterpSingleStep(cUnit, mir);
2288 break;
2289 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08002290 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002291 loadValueDirectFixed(cUnit, rlSrc, r0); /* Ref */
Ben Chengba4fc8b2009-06-01 13:00:29 -07002292 loadConstant(cUnit, r2, (int) classPtr );
Ben Cheng752c7942009-06-22 10:50:07 -07002293 /* When taken r0 has NULL which can be used for store directly */
buzbee8f8109a2010-08-31 10:16:35 -07002294 ArmLIR *branch1 = genCmpImmBranch(cUnit, kArmCondEq, r0, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002295 /* r1 now contains object->clazz */
Bill Buzbee270c1d62009-08-13 16:58:07 -07002296 loadWordDisp(cUnit, r0, offsetof(Object, clazz), r1);
Bill Buzbee1465db52009-09-23 17:17:35 -07002297 /* r1 now contains object->clazz */
Ben Chengbd1326d2010-04-02 15:04:53 -07002298 LOAD_FUNC_ADDR(cUnit, r3, (int)dvmInstanceofNonTrivial);
Ben Cheng752c7942009-06-22 10:50:07 -07002299 loadConstant(cUnit, r0, 1); /* Assume true */
Bill Buzbee1465db52009-09-23 17:17:35 -07002300 opRegReg(cUnit, kOpCmp, r1, r2);
2301 ArmLIR *branch2 = opCondBranch(cUnit, kArmCondEq);
2302 genRegCopy(cUnit, r0, r1);
2303 genRegCopy(cUnit, r1, r2);
2304 opReg(cUnit, kOpBlx, r3);
Elliott Hughes6a555132010-02-25 15:41:42 -08002305 dvmCompilerClobberCallRegs(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002306 /* branch target here */
Bill Buzbee1465db52009-09-23 17:17:35 -07002307 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Chengd7d426a2009-09-22 11:23:36 -07002308 target->defMask = ENCODE_ALL;
Bill Buzbeec6f10662010-02-09 11:16:15 -08002309 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002310 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002311 branch1->generic.target = (LIR *)target;
2312 branch2->generic.target = (LIR *)target;
2313 break;
2314 }
2315 case OP_IGET_WIDE:
2316 genIGetWide(cUnit, mir, fieldOffset);
2317 break;
buzbeeecf8f6e2010-07-20 14:53:42 -07002318 case OP_IGET_VOLATILE:
2319 case OP_IGET_OBJECT_VOLATILE:
2320 isVolatile = true;
2321 // NOTE: intentional fallthrough
Ben Chengba4fc8b2009-06-01 13:00:29 -07002322 case OP_IGET:
2323 case OP_IGET_OBJECT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07002324 case OP_IGET_BOOLEAN:
Ben Chengba4fc8b2009-06-01 13:00:29 -07002325 case OP_IGET_BYTE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07002326 case OP_IGET_CHAR:
Ben Chengba4fc8b2009-06-01 13:00:29 -07002327 case OP_IGET_SHORT:
buzbee3272e2f2010-09-09 14:07:01 -07002328 genIGet(cUnit, mir, kWord, fieldOffset, isVolatile);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002329 break;
2330 case OP_IPUT_WIDE:
2331 genIPutWide(cUnit, mir, fieldOffset);
2332 break;
2333 case OP_IPUT:
buzbee3272e2f2010-09-09 14:07:01 -07002334 case OP_IPUT_SHORT:
2335 case OP_IPUT_CHAR:
2336 case OP_IPUT_BYTE:
2337 case OP_IPUT_BOOLEAN:
buzbeeecf8f6e2010-07-20 14:53:42 -07002338 genIPut(cUnit, mir, kWord, fieldOffset, false, isVolatile);
buzbee919eb062010-07-12 12:59:22 -07002339 break;
buzbee4d92e682010-07-29 15:24:14 -07002340 case OP_IPUT_VOLATILE:
buzbeeecf8f6e2010-07-20 14:53:42 -07002341 case OP_IPUT_OBJECT_VOLATILE:
2342 isVolatile = true;
2343 // NOTE: intentional fallthrough
Ben Chengba4fc8b2009-06-01 13:00:29 -07002344 case OP_IPUT_OBJECT:
buzbeeecf8f6e2010-07-20 14:53:42 -07002345 genIPut(cUnit, mir, kWord, fieldOffset, true, isVolatile);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002346 break;
Bill Buzbeeb16344a2010-03-15 17:19:12 -07002347 case OP_IGET_WIDE_VOLATILE:
2348 case OP_IPUT_WIDE_VOLATILE:
Bill Buzbeeb16344a2010-03-15 17:19:12 -07002349 genInterpSingleStep(cUnit, mir);
2350 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002351 default:
2352 return true;
2353 }
2354 return false;
2355}
2356
2357static bool handleFmt22cs(CompilationUnit *cUnit, MIR *mir)
2358{
2359 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
2360 int fieldOffset = mir->dalvikInsn.vC;
2361 switch (dalvikOpCode) {
2362 case OP_IGET_QUICK:
2363 case OP_IGET_OBJECT_QUICK:
buzbeeecf8f6e2010-07-20 14:53:42 -07002364 genIGet(cUnit, mir, kWord, fieldOffset, false);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002365 break;
2366 case OP_IPUT_QUICK:
buzbeeecf8f6e2010-07-20 14:53:42 -07002367 genIPut(cUnit, mir, kWord, fieldOffset, false, false);
buzbee919eb062010-07-12 12:59:22 -07002368 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002369 case OP_IPUT_OBJECT_QUICK:
buzbeeecf8f6e2010-07-20 14:53:42 -07002370 genIPut(cUnit, mir, kWord, fieldOffset, true, false);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002371 break;
2372 case OP_IGET_WIDE_QUICK:
2373 genIGetWide(cUnit, mir, fieldOffset);
2374 break;
2375 case OP_IPUT_WIDE_QUICK:
2376 genIPutWide(cUnit, mir, fieldOffset);
2377 break;
2378 default:
2379 return true;
2380 }
2381 return false;
2382
2383}
2384
2385/* Compare agaist zero */
2386static bool handleFmt22t(CompilationUnit *cUnit, MIR *mir, BasicBlock *bb,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002387 ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07002388{
2389 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002390 ArmConditionCode cond;
Bill Buzbeec6f10662010-02-09 11:16:15 -08002391 RegLocation rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 0);
2392 RegLocation rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002393
Bill Buzbee1465db52009-09-23 17:17:35 -07002394 rlSrc1 = loadValue(cUnit, rlSrc1, kCoreReg);
2395 rlSrc2 = loadValue(cUnit, rlSrc2, kCoreReg);
2396 opRegReg(cUnit, kOpCmp, rlSrc1.lowReg, rlSrc2.lowReg);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002397
2398 switch (dalvikOpCode) {
2399 case OP_IF_EQ:
Bill Buzbee1465db52009-09-23 17:17:35 -07002400 cond = kArmCondEq;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002401 break;
2402 case OP_IF_NE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002403 cond = kArmCondNe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002404 break;
2405 case OP_IF_LT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002406 cond = kArmCondLt;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002407 break;
2408 case OP_IF_GE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002409 cond = kArmCondGe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002410 break;
2411 case OP_IF_GT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002412 cond = kArmCondGt;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002413 break;
2414 case OP_IF_LE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002415 cond = kArmCondLe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002416 break;
2417 default:
2418 cond = 0;
2419 LOGE("Unexpected opcode (%d) for Fmt22t\n", dalvikOpCode);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08002420 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002421 }
2422 genConditionalBranch(cUnit, cond, &labelList[bb->taken->id]);
2423 /* This mostly likely will be optimized away in a later phase */
2424 genUnconditionalBranch(cUnit, &labelList[bb->fallThrough->id]);
2425 return false;
2426}
2427
2428static bool handleFmt22x_Fmt32x(CompilationUnit *cUnit, MIR *mir)
2429{
2430 OpCode opCode = mir->dalvikInsn.opCode;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002431
2432 switch (opCode) {
2433 case OP_MOVE_16:
2434 case OP_MOVE_OBJECT_16:
2435 case OP_MOVE_FROM16:
Ben Chenge9695e52009-06-16 16:11:47 -07002436 case OP_MOVE_OBJECT_FROM16: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002437 storeValue(cUnit, dvmCompilerGetDest(cUnit, mir, 0),
2438 dvmCompilerGetSrc(cUnit, mir, 0));
Ben Chengba4fc8b2009-06-01 13:00:29 -07002439 break;
Ben Chenge9695e52009-06-16 16:11:47 -07002440 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002441 case OP_MOVE_WIDE_16:
Ben Chenge9695e52009-06-16 16:11:47 -07002442 case OP_MOVE_WIDE_FROM16: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002443 storeValueWide(cUnit, dvmCompilerGetDestWide(cUnit, mir, 0, 1),
2444 dvmCompilerGetSrcWide(cUnit, mir, 0, 1));
Ben Chengba4fc8b2009-06-01 13:00:29 -07002445 break;
Ben Chenge9695e52009-06-16 16:11:47 -07002446 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002447 default:
2448 return true;
2449 }
2450 return false;
2451}
2452
2453static bool handleFmt23x(CompilationUnit *cUnit, MIR *mir)
2454{
2455 OpCode opCode = mir->dalvikInsn.opCode;
Bill Buzbee1465db52009-09-23 17:17:35 -07002456 RegLocation rlSrc1;
2457 RegLocation rlSrc2;
2458 RegLocation rlDest;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002459
2460 if ( (opCode >= OP_ADD_INT) && (opCode <= OP_REM_DOUBLE)) {
Ben Cheng5d90c202009-11-22 23:31:11 -08002461 return genArithOp( cUnit, mir );
Ben Chengba4fc8b2009-06-01 13:00:29 -07002462 }
2463
Bill Buzbee1465db52009-09-23 17:17:35 -07002464 /* APUTs have 3 sources and no targets */
2465 if (mir->ssaRep->numDefs == 0) {
2466 if (mir->ssaRep->numUses == 3) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002467 rlDest = dvmCompilerGetSrc(cUnit, mir, 0);
2468 rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 1);
2469 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 2);
Bill Buzbee1465db52009-09-23 17:17:35 -07002470 } else {
2471 assert(mir->ssaRep->numUses == 4);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002472 rlDest = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
2473 rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 2);
2474 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 3);
Bill Buzbee1465db52009-09-23 17:17:35 -07002475 }
2476 } else {
2477 /* Two sources and 1 dest. Deduce the operand sizes */
2478 if (mir->ssaRep->numUses == 4) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002479 rlSrc1 = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
2480 rlSrc2 = dvmCompilerGetSrcWide(cUnit, mir, 2, 3);
Bill Buzbee1465db52009-09-23 17:17:35 -07002481 } else {
2482 assert(mir->ssaRep->numUses == 2);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002483 rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 0);
2484 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07002485 }
2486 if (mir->ssaRep->numDefs == 2) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002487 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07002488 } else {
2489 assert(mir->ssaRep->numDefs == 1);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002490 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002491 }
2492 }
2493
2494
Ben Chengba4fc8b2009-06-01 13:00:29 -07002495 switch (opCode) {
Bill Buzbeed45ba372009-06-15 17:00:57 -07002496 case OP_CMPL_FLOAT:
2497 case OP_CMPG_FLOAT:
2498 case OP_CMPL_DOUBLE:
2499 case OP_CMPG_DOUBLE:
Ben Cheng5d90c202009-11-22 23:31:11 -08002500 return genCmpFP(cUnit, mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002501 case OP_CMP_LONG:
Bill Buzbee1465db52009-09-23 17:17:35 -07002502 genCmpLong(cUnit, mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002503 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002504 case OP_AGET_WIDE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002505 genArrayGet(cUnit, mir, kLong, rlSrc1, rlSrc2, rlDest, 3);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002506 break;
2507 case OP_AGET:
2508 case OP_AGET_OBJECT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002509 genArrayGet(cUnit, mir, kWord, rlSrc1, rlSrc2, rlDest, 2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002510 break;
2511 case OP_AGET_BOOLEAN:
Bill Buzbee1465db52009-09-23 17:17:35 -07002512 genArrayGet(cUnit, mir, kUnsignedByte, rlSrc1, rlSrc2, rlDest, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002513 break;
2514 case OP_AGET_BYTE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002515 genArrayGet(cUnit, mir, kSignedByte, rlSrc1, rlSrc2, rlDest, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002516 break;
2517 case OP_AGET_CHAR:
Bill Buzbee1465db52009-09-23 17:17:35 -07002518 genArrayGet(cUnit, mir, kUnsignedHalf, rlSrc1, rlSrc2, rlDest, 1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002519 break;
2520 case OP_AGET_SHORT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002521 genArrayGet(cUnit, mir, kSignedHalf, rlSrc1, rlSrc2, rlDest, 1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002522 break;
2523 case OP_APUT_WIDE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002524 genArrayPut(cUnit, mir, kLong, rlSrc1, rlSrc2, rlDest, 3);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002525 break;
2526 case OP_APUT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002527 genArrayPut(cUnit, mir, kWord, rlSrc1, rlSrc2, rlDest, 2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002528 break;
Bill Buzbeebe6534f2010-03-12 16:01:35 -08002529 case OP_APUT_OBJECT:
2530 genArrayObjectPut(cUnit, mir, rlSrc1, rlSrc2, rlDest, 2);
2531 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002532 case OP_APUT_SHORT:
2533 case OP_APUT_CHAR:
Bill Buzbee1465db52009-09-23 17:17:35 -07002534 genArrayPut(cUnit, mir, kUnsignedHalf, rlSrc1, rlSrc2, rlDest, 1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002535 break;
2536 case OP_APUT_BYTE:
2537 case OP_APUT_BOOLEAN:
Bill Buzbee1465db52009-09-23 17:17:35 -07002538 genArrayPut(cUnit, mir, kUnsignedByte, rlSrc1, rlSrc2, rlDest, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002539 break;
2540 default:
2541 return true;
2542 }
2543 return false;
2544}
2545
Ben Cheng6c10a972009-10-29 14:39:18 -07002546/*
2547 * Find the matching case.
2548 *
2549 * return values:
2550 * r0 (low 32-bit): pc of the chaining cell corresponding to the resolved case,
2551 * including default which is placed at MIN(size, MAX_CHAINED_SWITCH_CASES).
2552 * r1 (high 32-bit): the branch offset of the matching case (only for indexes
2553 * above MAX_CHAINED_SWITCH_CASES).
2554 *
2555 * Instructions around the call are:
2556 *
2557 * mov r2, pc
2558 * blx &findPackedSwitchIndex
2559 * mov pc, r0
2560 * .align4
Bill Buzbeebd047242010-05-13 13:02:53 -07002561 * chaining cell for case 0 [12 bytes]
2562 * chaining cell for case 1 [12 bytes]
Ben Cheng6c10a972009-10-29 14:39:18 -07002563 * :
Bill Buzbeebd047242010-05-13 13:02:53 -07002564 * chaining cell for case MIN(size, MAX_CHAINED_SWITCH_CASES)-1 [12 bytes]
Ben Cheng6c10a972009-10-29 14:39:18 -07002565 * chaining cell for case default [8 bytes]
2566 * noChain exit
2567 */
Ben Chengbd1326d2010-04-02 15:04:53 -07002568static s8 findPackedSwitchIndex(const u2* switchData, int testVal, int pc)
Ben Cheng6c10a972009-10-29 14:39:18 -07002569{
2570 int size;
2571 int firstKey;
2572 const int *entries;
2573 int index;
2574 int jumpIndex;
2575 int caseDPCOffset = 0;
2576 /* In Thumb mode pc is 4 ahead of the "mov r2, pc" instruction */
2577 int chainingPC = (pc + 4) & ~3;
2578
2579 /*
2580 * Packed switch data format:
2581 * ushort ident = 0x0100 magic value
2582 * ushort size number of entries in the table
2583 * int first_key first (and lowest) switch case value
2584 * int targets[size] branch targets, relative to switch opcode
2585 *
2586 * Total size is (4+size*2) 16-bit code units.
2587 */
2588 size = switchData[1];
2589 assert(size > 0);
2590
2591 firstKey = switchData[2];
2592 firstKey |= switchData[3] << 16;
2593
2594
2595 /* The entries are guaranteed to be aligned on a 32-bit boundary;
2596 * we can treat them as a native int array.
2597 */
2598 entries = (const int*) &switchData[4];
2599 assert(((u4)entries & 0x3) == 0);
2600
2601 index = testVal - firstKey;
2602
2603 /* Jump to the default cell */
2604 if (index < 0 || index >= size) {
2605 jumpIndex = MIN(size, MAX_CHAINED_SWITCH_CASES);
2606 /* Jump to the non-chaining exit point */
2607 } else if (index >= MAX_CHAINED_SWITCH_CASES) {
2608 jumpIndex = MAX_CHAINED_SWITCH_CASES + 1;
2609 caseDPCOffset = entries[index];
2610 /* Jump to the inline chaining cell */
2611 } else {
2612 jumpIndex = index;
2613 }
2614
Bill Buzbeebd047242010-05-13 13:02:53 -07002615 chainingPC += jumpIndex * CHAIN_CELL_NORMAL_SIZE;
Ben Cheng6c10a972009-10-29 14:39:18 -07002616 return (((s8) caseDPCOffset) << 32) | (u8) chainingPC;
2617}
2618
2619/* See comments for findPackedSwitchIndex */
Ben Chengbd1326d2010-04-02 15:04:53 -07002620static s8 findSparseSwitchIndex(const u2* switchData, int testVal, int pc)
Ben Cheng6c10a972009-10-29 14:39:18 -07002621{
2622 int size;
2623 const int *keys;
2624 const int *entries;
2625 int chainingPC = (pc + 4) & ~3;
2626 int i;
2627
2628 /*
2629 * Sparse switch data format:
2630 * ushort ident = 0x0200 magic value
2631 * ushort size number of entries in the table; > 0
2632 * int keys[size] keys, sorted low-to-high; 32-bit aligned
2633 * int targets[size] branch targets, relative to switch opcode
2634 *
2635 * Total size is (2+size*4) 16-bit code units.
2636 */
2637
2638 size = switchData[1];
2639 assert(size > 0);
2640
2641 /* The keys are guaranteed to be aligned on a 32-bit boundary;
2642 * we can treat them as a native int array.
2643 */
2644 keys = (const int*) &switchData[2];
2645 assert(((u4)keys & 0x3) == 0);
2646
2647 /* The entries are guaranteed to be aligned on a 32-bit boundary;
2648 * we can treat them as a native int array.
2649 */
2650 entries = keys + size;
2651 assert(((u4)entries & 0x3) == 0);
2652
2653 /*
2654 * Run through the list of keys, which are guaranteed to
2655 * be sorted low-to-high.
2656 *
2657 * Most tables have 3-4 entries. Few have more than 10. A binary
2658 * search here is probably not useful.
2659 */
2660 for (i = 0; i < size; i++) {
2661 int k = keys[i];
2662 if (k == testVal) {
2663 /* MAX_CHAINED_SWITCH_CASES + 1 is the start of the overflow case */
2664 int jumpIndex = (i < MAX_CHAINED_SWITCH_CASES) ?
2665 i : MAX_CHAINED_SWITCH_CASES + 1;
Bill Buzbeebd047242010-05-13 13:02:53 -07002666 chainingPC += jumpIndex * CHAIN_CELL_NORMAL_SIZE;
Ben Cheng6c10a972009-10-29 14:39:18 -07002667 return (((s8) entries[i]) << 32) | (u8) chainingPC;
2668 } else if (k > testVal) {
2669 break;
2670 }
2671 }
Bill Buzbeebd047242010-05-13 13:02:53 -07002672 return chainingPC + MIN(size, MAX_CHAINED_SWITCH_CASES) *
2673 CHAIN_CELL_NORMAL_SIZE;
Ben Cheng6c10a972009-10-29 14:39:18 -07002674}
2675
Ben Chengba4fc8b2009-06-01 13:00:29 -07002676static bool handleFmt31t(CompilationUnit *cUnit, MIR *mir)
2677{
2678 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
2679 switch (dalvikOpCode) {
2680 case OP_FILL_ARRAY_DATA: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002681 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002682 // Making a call - use explicit registers
Bill Buzbeec6f10662010-02-09 11:16:15 -08002683 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002684 genExportPC(cUnit, mir);
2685 loadValueDirectFixed(cUnit, rlSrc, r0);
Ben Chengbd1326d2010-04-02 15:04:53 -07002686 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmInterpHandleFillArrayData);
Ben Cheng6c10a972009-10-29 14:39:18 -07002687 loadConstant(cUnit, r1,
2688 (int) (cUnit->method->insns + mir->offset + mir->dalvikInsn.vB));
Bill Buzbee1465db52009-09-23 17:17:35 -07002689 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -08002690 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08002691 /* generate a branch over if successful */
buzbee8f8109a2010-08-31 10:16:35 -07002692 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08002693 loadConstant(cUnit, r0,
2694 (int) (cUnit->method->insns + mir->offset));
2695 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
2696 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
2697 target->defMask = ENCODE_ALL;
2698 branchOver->generic.target = (LIR *) target;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002699 break;
2700 }
2701 /*
Ben Cheng6c10a972009-10-29 14:39:18 -07002702 * Compute the goto target of up to
2703 * MIN(switchSize, MAX_CHAINED_SWITCH_CASES) + 1 chaining cells.
2704 * See the comment before findPackedSwitchIndex for the code layout.
Ben Chengba4fc8b2009-06-01 13:00:29 -07002705 */
2706 case OP_PACKED_SWITCH:
2707 case OP_SPARSE_SWITCH: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002708 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
2709 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002710 loadValueDirectFixed(cUnit, rlSrc, r1);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002711 dvmCompilerLockAllTemps(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002712 if (dalvikOpCode == OP_PACKED_SWITCH) {
Ben Chengbd1326d2010-04-02 15:04:53 -07002713 LOAD_FUNC_ADDR(cUnit, r4PC, (int)findPackedSwitchIndex);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002714 } else {
Ben Chengbd1326d2010-04-02 15:04:53 -07002715 LOAD_FUNC_ADDR(cUnit, r4PC, (int)findSparseSwitchIndex);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002716 }
Ben Cheng6c10a972009-10-29 14:39:18 -07002717 /* r0 <- Addr of the switch data */
2718 loadConstant(cUnit, r0,
2719 (int) (cUnit->method->insns + mir->offset + mir->dalvikInsn.vB));
2720 /* r2 <- pc of the instruction following the blx */
2721 opRegReg(cUnit, kOpMov, r2, rpc);
Bill Buzbee1465db52009-09-23 17:17:35 -07002722 opReg(cUnit, kOpBlx, r4PC);
Elliott Hughes6a555132010-02-25 15:41:42 -08002723 dvmCompilerClobberCallRegs(cUnit);
Ben Cheng6c10a972009-10-29 14:39:18 -07002724 /* pc <- computed goto target */
2725 opRegReg(cUnit, kOpMov, rpc, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002726 break;
2727 }
2728 default:
2729 return true;
2730 }
2731 return false;
2732}
2733
Ben Cheng7a2697d2010-06-07 13:44:23 -07002734/*
2735 * See the example of predicted inlining listed before the
2736 * genValidationForPredictedInline function. The function here takes care the
2737 * branch over at 0x4858de78 and the misprediction target at 0x4858de7a.
2738 */
2739static void genLandingPadForMispredictedCallee(CompilationUnit *cUnit, MIR *mir,
2740 BasicBlock *bb,
2741 ArmLIR *labelList)
2742{
2743 BasicBlock *fallThrough = bb->fallThrough;
2744
2745 /* Bypass the move-result block if there is one */
2746 if (fallThrough->firstMIRInsn) {
2747 assert(fallThrough->firstMIRInsn->OptimizationFlags & MIR_INLINED_PRED);
2748 fallThrough = fallThrough->fallThrough;
2749 }
2750 /* Generate a branch over if the predicted inlining is correct */
2751 genUnconditionalBranch(cUnit, &labelList[fallThrough->id]);
2752
2753 /* Reset the register state */
2754 dvmCompilerResetRegPool(cUnit);
2755 dvmCompilerClobberAllRegs(cUnit);
2756 dvmCompilerResetNullCheck(cUnit);
2757
2758 /* Target for the slow invoke path */
2759 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
2760 target->defMask = ENCODE_ALL;
2761 /* Hook up the target to the verification branch */
2762 mir->meta.callsiteInfo->misPredBranchOver->target = (LIR *) target;
2763}
2764
Ben Chengba4fc8b2009-06-01 13:00:29 -07002765static bool handleFmt35c_3rc(CompilationUnit *cUnit, MIR *mir, BasicBlock *bb,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002766 ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07002767{
Bill Buzbee9bc3df32009-07-30 10:52:29 -07002768 ArmLIR *retChainingCell = NULL;
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002769 ArmLIR *pcrLabel = NULL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002770
Ben Cheng7a2697d2010-06-07 13:44:23 -07002771 /* An invoke with the MIR_INLINED is effectively a no-op */
2772 if (mir->OptimizationFlags & MIR_INLINED)
2773 return false;
2774
Bill Buzbeef4ce16f2009-07-28 13:28:25 -07002775 if (bb->fallThrough != NULL)
2776 retChainingCell = &labelList[bb->fallThrough->id];
2777
Ben Chengba4fc8b2009-06-01 13:00:29 -07002778 DecodedInstruction *dInsn = &mir->dalvikInsn;
2779 switch (mir->dalvikInsn.opCode) {
2780 /*
2781 * calleeMethod = this->clazz->vtable[
2782 * method->clazz->pDvmDex->pResMethods[BBBB]->methodIndex
2783 * ]
2784 */
2785 case OP_INVOKE_VIRTUAL:
2786 case OP_INVOKE_VIRTUAL_RANGE: {
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002787 ArmLIR *predChainingCell = &labelList[bb->taken->id];
Ben Chengba4fc8b2009-06-01 13:00:29 -07002788 int methodIndex =
2789 cUnit->method->clazz->pDvmDex->pResMethods[dInsn->vB]->
2790 methodIndex;
2791
Ben Cheng7a2697d2010-06-07 13:44:23 -07002792 /*
2793 * If the invoke has non-null misPredBranchOver, we need to generate
2794 * the non-inlined version of the invoke here to handle the
2795 * mispredicted case.
2796 */
2797 if (mir->meta.callsiteInfo->misPredBranchOver) {
2798 genLandingPadForMispredictedCallee(cUnit, mir, bb, labelList);
2799 }
2800
Ben Chengba4fc8b2009-06-01 13:00:29 -07002801 if (mir->dalvikInsn.opCode == OP_INVOKE_VIRTUAL)
2802 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
2803 else
2804 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
2805
Ben Cheng38329f52009-07-07 14:19:20 -07002806 genInvokeVirtualCommon(cUnit, mir, methodIndex,
2807 retChainingCell,
2808 predChainingCell,
2809 pcrLabel);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002810 break;
2811 }
2812 /*
2813 * calleeMethod = method->clazz->super->vtable[method->clazz->pDvmDex
2814 * ->pResMethods[BBBB]->methodIndex]
2815 */
Ben Chengba4fc8b2009-06-01 13:00:29 -07002816 case OP_INVOKE_SUPER:
2817 case OP_INVOKE_SUPER_RANGE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07002818 /* Grab the method ptr directly from what the interpreter sees */
2819 const Method *calleeMethod = mir->meta.callsiteInfo->method;
2820 assert(calleeMethod == cUnit->method->clazz->super->vtable[
2821 cUnit->method->clazz->pDvmDex->
2822 pResMethods[dInsn->vB]->methodIndex]);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002823
2824 if (mir->dalvikInsn.opCode == OP_INVOKE_SUPER)
2825 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
2826 else
2827 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
2828
2829 /* r0 = calleeMethod */
2830 loadConstant(cUnit, r0, (int) calleeMethod);
2831
Ben Cheng38329f52009-07-07 14:19:20 -07002832 genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel,
2833 calleeMethod);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002834 break;
2835 }
2836 /* calleeMethod = method->clazz->pDvmDex->pResMethods[BBBB] */
2837 case OP_INVOKE_DIRECT:
2838 case OP_INVOKE_DIRECT_RANGE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07002839 /* Grab the method ptr directly from what the interpreter sees */
2840 const Method *calleeMethod = mir->meta.callsiteInfo->method;
2841 assert(calleeMethod ==
2842 cUnit->method->clazz->pDvmDex->pResMethods[dInsn->vB]);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002843
2844 if (mir->dalvikInsn.opCode == OP_INVOKE_DIRECT)
2845 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
2846 else
2847 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
2848
2849 /* r0 = calleeMethod */
2850 loadConstant(cUnit, r0, (int) calleeMethod);
2851
Ben Cheng38329f52009-07-07 14:19:20 -07002852 genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel,
2853 calleeMethod);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002854 break;
2855 }
2856 /* calleeMethod = method->clazz->pDvmDex->pResMethods[BBBB] */
2857 case OP_INVOKE_STATIC:
2858 case OP_INVOKE_STATIC_RANGE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07002859 /* Grab the method ptr directly from what the interpreter sees */
2860 const Method *calleeMethod = mir->meta.callsiteInfo->method;
2861 assert(calleeMethod ==
2862 cUnit->method->clazz->pDvmDex->pResMethods[dInsn->vB]);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002863
2864 if (mir->dalvikInsn.opCode == OP_INVOKE_STATIC)
2865 genProcessArgsNoRange(cUnit, mir, dInsn,
2866 NULL /* no null check */);
2867 else
2868 genProcessArgsRange(cUnit, mir, dInsn,
2869 NULL /* no null check */);
2870
2871 /* r0 = calleeMethod */
2872 loadConstant(cUnit, r0, (int) calleeMethod);
2873
Ben Cheng38329f52009-07-07 14:19:20 -07002874 genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel,
2875 calleeMethod);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002876 break;
2877 }
Ben Cheng09e50c92010-05-02 10:45:32 -07002878 /*
Ben Chengba4fc8b2009-06-01 13:00:29 -07002879 * calleeMethod = dvmFindInterfaceMethodInCache(this->clazz,
2880 * BBBB, method, method->clazz->pDvmDex)
Ben Cheng38329f52009-07-07 14:19:20 -07002881 *
Ben Cheng09e50c92010-05-02 10:45:32 -07002882 * The following is an example of generated code for
2883 * "invoke-interface v0"
Ben Cheng38329f52009-07-07 14:19:20 -07002884 *
Ben Cheng09e50c92010-05-02 10:45:32 -07002885 * -------- dalvik offset: 0x0008 @ invoke-interface v0
2886 * 0x47357e36 : ldr r0, [r5, #0] --+
2887 * 0x47357e38 : sub r7,r5,#24 |
2888 * 0x47357e3c : cmp r0, #0 | genProcessArgsNoRange
2889 * 0x47357e3e : beq 0x47357e82 |
2890 * 0x47357e40 : stmia r7, <r0> --+
2891 * 0x47357e42 : ldr r4, [pc, #120] --> r4 <- dalvikPC of this invoke
2892 * 0x47357e44 : add r1, pc, #64 --> r1 <- &retChainingCell
2893 * 0x47357e46 : add r2, pc, #72 --> r2 <- &predictedChainingCell
2894 * 0x47357e48 : blx_1 0x47348190 --+ TEMPLATE_INVOKE_METHOD_
2895 * 0x47357e4a : blx_2 see above --+ PREDICTED_CHAIN
2896 * 0x47357e4c : b 0x47357e90 --> off to the predicted chain
2897 * 0x47357e4e : b 0x47357e82 --> punt to the interpreter
2898 * 0x47357e50 : mov r8, r1 --+
2899 * 0x47357e52 : mov r9, r2 |
2900 * 0x47357e54 : ldr r2, [pc, #96] |
2901 * 0x47357e56 : mov r10, r3 |
2902 * 0x47357e58 : movs r0, r3 | dvmFindInterfaceMethodInCache
2903 * 0x47357e5a : ldr r3, [pc, #88] |
2904 * 0x47357e5c : ldr r7, [pc, #80] |
2905 * 0x47357e5e : mov r1, #1452 |
2906 * 0x47357e62 : blx r7 --+
2907 * 0x47357e64 : cmp r0, #0 --> calleeMethod == NULL?
2908 * 0x47357e66 : bne 0x47357e6e --> branch over the throw if !r0
2909 * 0x47357e68 : ldr r0, [pc, #80] --> load Dalvik PC of the invoke
2910 * 0x47357e6a : blx_1 0x47348494 --+ TEMPLATE_THROW_EXCEPTION_
2911 * 0x47357e6c : blx_2 see above --+ COMMON
2912 * 0x47357e6e : mov r1, r8 --> r1 <- &retChainingCell
2913 * 0x47357e70 : cmp r1, #0 --> compare against 0
2914 * 0x47357e72 : bgt 0x47357e7c --> >=0? don't rechain
2915 * 0x47357e74 : ldr r7, [r6, #108] --+
2916 * 0x47357e76 : mov r2, r9 | dvmJitToPatchPredictedChain
2917 * 0x47357e78 : mov r3, r10 |
2918 * 0x47357e7a : blx r7 --+
2919 * 0x47357e7c : add r1, pc, #8 --> r1 <- &retChainingCell
2920 * 0x47357e7e : blx_1 0x4734809c --+ TEMPLATE_INVOKE_METHOD_NO_OPT
2921 * 0x47357e80 : blx_2 see above --+
2922 * -------- reconstruct dalvik PC : 0x425719dc @ +0x0008
2923 * 0x47357e82 : ldr r0, [pc, #56]
Ben Cheng38329f52009-07-07 14:19:20 -07002924 * Exception_Handling:
Ben Cheng09e50c92010-05-02 10:45:32 -07002925 * 0x47357e84 : ldr r1, [r6, #92]
2926 * 0x47357e86 : blx r1
2927 * 0x47357e88 : .align4
2928 * -------- chaining cell (hot): 0x000b
2929 * 0x47357e88 : ldr r0, [r6, #104]
2930 * 0x47357e8a : blx r0
2931 * 0x47357e8c : data 0x19e2(6626)
2932 * 0x47357e8e : data 0x4257(16983)
2933 * 0x47357e90 : .align4
Ben Cheng38329f52009-07-07 14:19:20 -07002934 * -------- chaining cell (predicted)
Ben Cheng09e50c92010-05-02 10:45:32 -07002935 * 0x47357e90 : data 0xe7fe(59390) --> will be patched into bx
2936 * 0x47357e92 : data 0x0000(0)
2937 * 0x47357e94 : data 0x0000(0) --> class
2938 * 0x47357e96 : data 0x0000(0)
2939 * 0x47357e98 : data 0x0000(0) --> method
2940 * 0x47357e9a : data 0x0000(0)
2941 * 0x47357e9c : data 0x0000(0) --> rechain count
2942 * 0x47357e9e : data 0x0000(0)
2943 * -------- end of chaining cells (0x006c)
2944 * 0x47357eb0 : .word (0xad03e369)
2945 * 0x47357eb4 : .word (0x28a90)
2946 * 0x47357eb8 : .word (0x41a63394)
2947 * 0x47357ebc : .word (0x425719dc)
Ben Chengba4fc8b2009-06-01 13:00:29 -07002948 */
2949 case OP_INVOKE_INTERFACE:
2950 case OP_INVOKE_INTERFACE_RANGE: {
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002951 ArmLIR *predChainingCell = &labelList[bb->taken->id];
Ben Chengba4fc8b2009-06-01 13:00:29 -07002952
Ben Cheng7a2697d2010-06-07 13:44:23 -07002953 /*
2954 * If the invoke has non-null misPredBranchOver, we need to generate
2955 * the non-inlined version of the invoke here to handle the
2956 * mispredicted case.
2957 */
2958 if (mir->meta.callsiteInfo->misPredBranchOver) {
2959 genLandingPadForMispredictedCallee(cUnit, mir, bb, labelList);
2960 }
Bill Buzbee1465db52009-09-23 17:17:35 -07002961
Ben Chengba4fc8b2009-06-01 13:00:29 -07002962 if (mir->dalvikInsn.opCode == OP_INVOKE_INTERFACE)
2963 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
2964 else
2965 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
2966
Ben Cheng38329f52009-07-07 14:19:20 -07002967 /* "this" is already left in r0 by genProcessArgs* */
2968
2969 /* r4PC = dalvikCallsite */
2970 loadConstant(cUnit, r4PC,
2971 (int) (cUnit->method->insns + mir->offset));
2972
2973 /* r1 = &retChainingCell */
Bill Buzbee270c1d62009-08-13 16:58:07 -07002974 ArmLIR *addrRetChain =
Bill Buzbee1465db52009-09-23 17:17:35 -07002975 opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07002976 addrRetChain->generic.target = (LIR *) retChainingCell;
2977
2978 /* r2 = &predictedChainingCell */
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002979 ArmLIR *predictedChainingCell =
Bill Buzbee1465db52009-09-23 17:17:35 -07002980 opRegRegImm(cUnit, kOpAdd, r2, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07002981 predictedChainingCell->generic.target = (LIR *) predChainingCell;
2982
2983 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_PREDICTED_CHAIN);
2984
2985 /* return through lr - jump to the chaining cell */
2986 genUnconditionalBranch(cUnit, predChainingCell);
2987
2988 /*
2989 * null-check on "this" may have been eliminated, but we still need
2990 * a PC-reconstruction label for stack overflow bailout.
2991 */
2992 if (pcrLabel == NULL) {
2993 int dPC = (int) (cUnit->method->insns + mir->offset);
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002994 pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true);
Ben Chenga4973592010-03-31 11:59:18 -07002995 pcrLabel->opCode = kArmPseudoPCReconstructionCell;
Ben Cheng38329f52009-07-07 14:19:20 -07002996 pcrLabel->operands[0] = dPC;
2997 pcrLabel->operands[1] = mir->offset;
2998 /* Insert the place holder to the growable list */
2999 dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel);
3000 }
3001
3002 /* return through lr+2 - punt to the interpreter */
3003 genUnconditionalBranch(cUnit, pcrLabel);
3004
3005 /*
3006 * return through lr+4 - fully resolve the callee method.
3007 * r1 <- count
3008 * r2 <- &predictedChainCell
3009 * r3 <- this->class
3010 * r4 <- dPC
3011 * r7 <- this->class->vtable
3012 */
3013
3014 /* Save count, &predictedChainCell, and class to high regs first */
Bill Buzbee1465db52009-09-23 17:17:35 -07003015 genRegCopy(cUnit, r8, r1);
3016 genRegCopy(cUnit, r9, r2);
3017 genRegCopy(cUnit, r10, r3);
Ben Cheng38329f52009-07-07 14:19:20 -07003018
Ben Chengba4fc8b2009-06-01 13:00:29 -07003019 /* r0 now contains this->clazz */
Bill Buzbee1465db52009-09-23 17:17:35 -07003020 genRegCopy(cUnit, r0, r3);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003021
3022 /* r1 = BBBB */
3023 loadConstant(cUnit, r1, dInsn->vB);
3024
3025 /* r2 = method (caller) */
3026 loadConstant(cUnit, r2, (int) cUnit->method);
3027
3028 /* r3 = pDvmDex */
3029 loadConstant(cUnit, r3, (int) cUnit->method->clazz->pDvmDex);
3030
Ben Chengbd1326d2010-04-02 15:04:53 -07003031 LOAD_FUNC_ADDR(cUnit, r7,
3032 (intptr_t) dvmFindInterfaceMethodInCache);
Bill Buzbee1465db52009-09-23 17:17:35 -07003033 opReg(cUnit, kOpBlx, r7);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003034 /* r0 = calleeMethod (returned from dvmFindInterfaceMethodInCache */
3035
Ben Cheng09e50c92010-05-02 10:45:32 -07003036 dvmCompilerClobberCallRegs(cUnit);
3037 /* generate a branch over if the interface method is resolved */
buzbee8f8109a2010-08-31 10:16:35 -07003038 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Ben Cheng09e50c92010-05-02 10:45:32 -07003039 /*
3040 * calleeMethod == NULL -> throw
3041 */
3042 loadConstant(cUnit, r0,
3043 (int) (cUnit->method->insns + mir->offset));
3044 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
3045 /* noreturn */
3046
3047 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
3048 target->defMask = ENCODE_ALL;
3049 branchOver->generic.target = (LIR *) target;
3050
Bill Buzbee1465db52009-09-23 17:17:35 -07003051 genRegCopy(cUnit, r1, r8);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003052
Ben Cheng38329f52009-07-07 14:19:20 -07003053 /* Check if rechain limit is reached */
buzbee8f8109a2010-08-31 10:16:35 -07003054 ArmLIR *bypassRechaining = genCmpImmBranch(cUnit, kArmCondGt,
3055 r1, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07003056
Bill Buzbee270c1d62009-08-13 16:58:07 -07003057 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
3058 jitToInterpEntries.dvmJitToPatchPredictedChain), r7);
Ben Cheng38329f52009-07-07 14:19:20 -07003059
Ben Chengb88ec3c2010-05-17 12:50:33 -07003060 genRegCopy(cUnit, r1, rGLUE);
Bill Buzbee1465db52009-09-23 17:17:35 -07003061 genRegCopy(cUnit, r2, r9);
3062 genRegCopy(cUnit, r3, r10);
Ben Cheng38329f52009-07-07 14:19:20 -07003063
3064 /*
3065 * r0 = calleeMethod
3066 * r2 = &predictedChainingCell
3067 * r3 = class
3068 *
3069 * &returnChainingCell has been loaded into r1 but is not needed
3070 * when patching the chaining cell and will be clobbered upon
3071 * returning so it will be reconstructed again.
3072 */
Bill Buzbee1465db52009-09-23 17:17:35 -07003073 opReg(cUnit, kOpBlx, r7);
Ben Cheng38329f52009-07-07 14:19:20 -07003074
3075 /* r1 = &retChainingCell */
Bill Buzbee1465db52009-09-23 17:17:35 -07003076 addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003077 addrRetChain->generic.target = (LIR *) retChainingCell;
Ben Cheng38329f52009-07-07 14:19:20 -07003078
3079 bypassRechaining->generic.target = (LIR *) addrRetChain;
3080
Ben Chengba4fc8b2009-06-01 13:00:29 -07003081 /*
3082 * r0 = this, r1 = calleeMethod,
3083 * r1 = &ChainingCell,
3084 * r4PC = callsiteDPC,
3085 */
3086 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_NO_OPT);
Ben Cheng978738d2010-05-13 13:45:57 -07003087#if defined(WITH_JIT_TUNING)
Ben Cheng86717f72010-03-05 15:27:21 -08003088 gDvmJit.invokePolymorphic++;
Ben Chengba4fc8b2009-06-01 13:00:29 -07003089#endif
3090 /* Handle exceptions using the interpreter */
3091 genTrap(cUnit, mir->offset, pcrLabel);
3092 break;
3093 }
3094 /* NOP */
3095 case OP_INVOKE_DIRECT_EMPTY: {
3096 return false;
3097 }
3098 case OP_FILLED_NEW_ARRAY:
3099 case OP_FILLED_NEW_ARRAY_RANGE: {
3100 /* Just let the interpreter deal with these */
3101 genInterpSingleStep(cUnit, mir);
3102 break;
3103 }
3104 default:
3105 return true;
3106 }
3107 return false;
3108}
3109
3110static bool handleFmt35ms_3rms(CompilationUnit *cUnit, MIR *mir,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003111 BasicBlock *bb, ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003112{
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003113 ArmLIR *retChainingCell = &labelList[bb->fallThrough->id];
3114 ArmLIR *predChainingCell = &labelList[bb->taken->id];
3115 ArmLIR *pcrLabel = NULL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07003116
Ben Cheng7a2697d2010-06-07 13:44:23 -07003117 /* An invoke with the MIR_INLINED is effectively a no-op */
3118 if (mir->OptimizationFlags & MIR_INLINED)
3119 return false;
3120
Ben Chengba4fc8b2009-06-01 13:00:29 -07003121 DecodedInstruction *dInsn = &mir->dalvikInsn;
3122 switch (mir->dalvikInsn.opCode) {
3123 /* calleeMethod = this->clazz->vtable[BBBB] */
3124 case OP_INVOKE_VIRTUAL_QUICK_RANGE:
3125 case OP_INVOKE_VIRTUAL_QUICK: {
3126 int methodIndex = dInsn->vB;
Ben Cheng7a2697d2010-06-07 13:44:23 -07003127
3128 /*
3129 * If the invoke has non-null misPredBranchOver, we need to generate
3130 * the non-inlined version of the invoke here to handle the
3131 * mispredicted case.
3132 */
3133 if (mir->meta.callsiteInfo->misPredBranchOver) {
3134 genLandingPadForMispredictedCallee(cUnit, mir, bb, labelList);
3135 }
3136
Ben Chengba4fc8b2009-06-01 13:00:29 -07003137 if (mir->dalvikInsn.opCode == OP_INVOKE_VIRTUAL_QUICK)
3138 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
3139 else
3140 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
3141
Ben Cheng38329f52009-07-07 14:19:20 -07003142 genInvokeVirtualCommon(cUnit, mir, methodIndex,
3143 retChainingCell,
3144 predChainingCell,
3145 pcrLabel);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003146 break;
3147 }
3148 /* calleeMethod = method->clazz->super->vtable[BBBB] */
3149 case OP_INVOKE_SUPER_QUICK:
3150 case OP_INVOKE_SUPER_QUICK_RANGE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07003151 /* Grab the method ptr directly from what the interpreter sees */
3152 const Method *calleeMethod = mir->meta.callsiteInfo->method;
3153 assert(calleeMethod ==
3154 cUnit->method->clazz->super->vtable[dInsn->vB]);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003155
3156 if (mir->dalvikInsn.opCode == OP_INVOKE_SUPER_QUICK)
3157 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
3158 else
3159 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
3160
3161 /* r0 = calleeMethod */
3162 loadConstant(cUnit, r0, (int) calleeMethod);
3163
Ben Cheng38329f52009-07-07 14:19:20 -07003164 genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel,
3165 calleeMethod);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003166 break;
3167 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07003168 default:
3169 return true;
3170 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07003171 return false;
3172}
3173
3174/*
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003175 * This operation is complex enough that we'll do it partly inline
3176 * and partly with a handler. NOTE: the handler uses hardcoded
3177 * values for string object offsets and must be revisitied if the
3178 * layout changes.
3179 */
3180static bool genInlinedCompareTo(CompilationUnit *cUnit, MIR *mir)
3181{
3182#if defined(USE_GLOBAL_STRING_DEFS)
3183 return false;
3184#else
3185 ArmLIR *rollback;
Bill Buzbeec6f10662010-02-09 11:16:15 -08003186 RegLocation rlThis = dvmCompilerGetSrc(cUnit, mir, 0);
3187 RegLocation rlComp = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003188
3189 loadValueDirectFixed(cUnit, rlThis, r0);
3190 loadValueDirectFixed(cUnit, rlComp, r1);
3191 /* Test objects for NULL */
3192 rollback = genNullCheck(cUnit, rlThis.sRegLow, r0, mir->offset, NULL);
3193 genNullCheck(cUnit, rlComp.sRegLow, r1, mir->offset, rollback);
3194 /*
3195 * TUNING: we could check for object pointer equality before invoking
3196 * handler. Unclear whether the gain would be worth the added code size
3197 * expansion.
3198 */
3199 genDispatchToHandler(cUnit, TEMPLATE_STRING_COMPARETO);
Bill Buzbeec6f10662010-02-09 11:16:15 -08003200 storeValue(cUnit, inlinedTarget(cUnit, mir, false),
3201 dvmCompilerGetReturn(cUnit));
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003202 return true;
3203#endif
3204}
3205
Elliott Hughes2bdbcb62010-04-12 14:29:37 -07003206static bool genInlinedFastIndexOf(CompilationUnit *cUnit, MIR *mir)
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003207{
3208#if defined(USE_GLOBAL_STRING_DEFS)
3209 return false;
3210#else
Bill Buzbeec6f10662010-02-09 11:16:15 -08003211 RegLocation rlThis = dvmCompilerGetSrc(cUnit, mir, 0);
3212 RegLocation rlChar = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003213
3214 loadValueDirectFixed(cUnit, rlThis, r0);
3215 loadValueDirectFixed(cUnit, rlChar, r1);
Elliott Hughes2bdbcb62010-04-12 14:29:37 -07003216 RegLocation rlStart = dvmCompilerGetSrc(cUnit, mir, 2);
3217 loadValueDirectFixed(cUnit, rlStart, r2);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003218 /* Test objects for NULL */
3219 genNullCheck(cUnit, rlThis.sRegLow, r0, mir->offset, NULL);
3220 genDispatchToHandler(cUnit, TEMPLATE_STRING_INDEXOF);
Bill Buzbeec6f10662010-02-09 11:16:15 -08003221 storeValue(cUnit, inlinedTarget(cUnit, mir, false),
3222 dvmCompilerGetReturn(cUnit));
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003223 return true;
3224#endif
3225}
3226
Elliott Hughesee34f592010-04-05 18:13:52 -07003227// Generates an inlined String.isEmpty or String.length.
3228static bool genInlinedStringIsEmptyOrLength(CompilationUnit *cUnit, MIR *mir,
3229 bool isEmpty)
Bill Buzbee1f748632010-03-02 16:14:41 -08003230{
Elliott Hughesee34f592010-04-05 18:13:52 -07003231 // dst = src.length();
Bill Buzbee1f748632010-03-02 16:14:41 -08003232 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0);
3233 RegLocation rlDest = inlinedTarget(cUnit, mir, false);
3234 rlObj = loadValue(cUnit, rlObj, kCoreReg);
3235 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
3236 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset, NULL);
3237 loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_count,
3238 rlResult.lowReg);
Elliott Hughesee34f592010-04-05 18:13:52 -07003239 if (isEmpty) {
3240 // dst = (dst == 0);
3241 int tReg = dvmCompilerAllocTemp(cUnit);
3242 opRegReg(cUnit, kOpNeg, tReg, rlResult.lowReg);
3243 opRegRegReg(cUnit, kOpAdc, rlResult.lowReg, rlResult.lowReg, tReg);
3244 }
Bill Buzbee1f748632010-03-02 16:14:41 -08003245 storeValue(cUnit, rlDest, rlResult);
3246 return false;
3247}
3248
Elliott Hughesee34f592010-04-05 18:13:52 -07003249static bool genInlinedStringLength(CompilationUnit *cUnit, MIR *mir)
3250{
3251 return genInlinedStringIsEmptyOrLength(cUnit, mir, false);
3252}
3253
3254static bool genInlinedStringIsEmpty(CompilationUnit *cUnit, MIR *mir)
3255{
3256 return genInlinedStringIsEmptyOrLength(cUnit, mir, true);
3257}
3258
Bill Buzbee1f748632010-03-02 16:14:41 -08003259static bool genInlinedStringCharAt(CompilationUnit *cUnit, MIR *mir)
3260{
3261 int contents = offsetof(ArrayObject, contents);
3262 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0);
3263 RegLocation rlIdx = dvmCompilerGetSrc(cUnit, mir, 1);
3264 RegLocation rlDest = inlinedTarget(cUnit, mir, false);
3265 RegLocation rlResult;
3266 rlObj = loadValue(cUnit, rlObj, kCoreReg);
3267 rlIdx = loadValue(cUnit, rlIdx, kCoreReg);
3268 int regMax = dvmCompilerAllocTemp(cUnit);
3269 int regOff = dvmCompilerAllocTemp(cUnit);
3270 int regPtr = dvmCompilerAllocTemp(cUnit);
3271 ArmLIR *pcrLabel = genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg,
3272 mir->offset, NULL);
3273 loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_count, regMax);
3274 loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_offset, regOff);
3275 loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_value, regPtr);
3276 genBoundsCheck(cUnit, rlIdx.lowReg, regMax, mir->offset, pcrLabel);
3277 dvmCompilerFreeTemp(cUnit, regMax);
3278 opRegImm(cUnit, kOpAdd, regPtr, contents);
3279 opRegReg(cUnit, kOpAdd, regOff, rlIdx.lowReg);
3280 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
3281 loadBaseIndexed(cUnit, regPtr, regOff, rlResult.lowReg, 1, kUnsignedHalf);
3282 storeValue(cUnit, rlDest, rlResult);
3283 return false;
3284}
3285
3286static bool genInlinedAbsInt(CompilationUnit *cUnit, MIR *mir)
3287{
3288 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
3289 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Elliott Hughese22bd842010-08-20 18:47:36 -07003290 RegLocation rlDest = inlinedTarget(cUnit, mir, false);
Bill Buzbee1f748632010-03-02 16:14:41 -08003291 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
3292 int signReg = dvmCompilerAllocTemp(cUnit);
3293 /*
3294 * abs(x) = y<=x>>31, (x+y)^y.
3295 * Thumb2's IT block also yields 3 instructions, but imposes
3296 * scheduling constraints.
3297 */
3298 opRegRegImm(cUnit, kOpAsr, signReg, rlSrc.lowReg, 31);
3299 opRegRegReg(cUnit, kOpAdd, rlResult.lowReg, rlSrc.lowReg, signReg);
3300 opRegReg(cUnit, kOpXor, rlResult.lowReg, signReg);
3301 storeValue(cUnit, rlDest, rlResult);
3302 return false;
3303}
3304
3305static bool genInlinedAbsLong(CompilationUnit *cUnit, MIR *mir)
3306{
3307 RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
3308 RegLocation rlDest = inlinedTargetWide(cUnit, mir, false);
3309 rlSrc = loadValueWide(cUnit, rlSrc, kCoreReg);
3310 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
3311 int signReg = dvmCompilerAllocTemp(cUnit);
3312 /*
3313 * abs(x) = y<=x>>31, (x+y)^y.
3314 * Thumb2 IT block allows slightly shorter sequence,
3315 * but introduces a scheduling barrier. Stick with this
3316 * mechanism for now.
3317 */
3318 opRegRegImm(cUnit, kOpAsr, signReg, rlSrc.highReg, 31);
3319 opRegRegReg(cUnit, kOpAdd, rlResult.lowReg, rlSrc.lowReg, signReg);
3320 opRegRegReg(cUnit, kOpAdc, rlResult.highReg, rlSrc.highReg, signReg);
3321 opRegReg(cUnit, kOpXor, rlResult.lowReg, signReg);
3322 opRegReg(cUnit, kOpXor, rlResult.highReg, signReg);
3323 storeValueWide(cUnit, rlDest, rlResult);
3324 return false;
3325}
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003326
Elliott Hughese22bd842010-08-20 18:47:36 -07003327static bool genInlinedIntFloatConversion(CompilationUnit *cUnit, MIR *mir)
3328{
3329 // Just move from source to destination...
3330 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
3331 RegLocation rlDest = inlinedTarget(cUnit, mir, false);
3332 storeValue(cUnit, rlDest, rlSrc);
3333 return false;
3334}
3335
3336static bool genInlinedLongDoubleConversion(CompilationUnit *cUnit, MIR *mir)
3337{
3338 // Just move from source to destination...
3339 RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
3340 RegLocation rlDest = inlinedTargetWide(cUnit, mir, false);
3341 storeValueWide(cUnit, rlDest, rlSrc);
3342 return false;
3343}
3344
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003345/*
Bill Buzbeece46c942009-11-20 15:41:34 -08003346 * NOTE: Handles both range and non-range versions (arguments
3347 * have already been normalized by this point).
Ben Chengba4fc8b2009-06-01 13:00:29 -07003348 */
Bill Buzbeece46c942009-11-20 15:41:34 -08003349static bool handleExecuteInline(CompilationUnit *cUnit, MIR *mir)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003350{
3351 DecodedInstruction *dInsn = &mir->dalvikInsn;
3352 switch( mir->dalvikInsn.opCode) {
Bill Buzbeece46c942009-11-20 15:41:34 -08003353 case OP_EXECUTE_INLINE_RANGE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07003354 case OP_EXECUTE_INLINE: {
3355 unsigned int i;
3356 const InlineOperation* inLineTable = dvmGetInlineOpsTable();
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003357 int offset = offsetof(InterpState, retval);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003358 int operation = dInsn->vB;
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003359 switch (operation) {
3360 case INLINE_EMPTYINLINEMETHOD:
3361 return false; /* Nop */
3362 case INLINE_STRING_LENGTH:
3363 return genInlinedStringLength(cUnit, mir);
Elliott Hughesee34f592010-04-05 18:13:52 -07003364 case INLINE_STRING_IS_EMPTY:
3365 return genInlinedStringIsEmpty(cUnit, mir);
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003366 case INLINE_MATH_ABS_INT:
3367 return genInlinedAbsInt(cUnit, mir);
3368 case INLINE_MATH_ABS_LONG:
3369 return genInlinedAbsLong(cUnit, mir);
3370 case INLINE_MATH_MIN_INT:
3371 return genInlinedMinMaxInt(cUnit, mir, true);
3372 case INLINE_MATH_MAX_INT:
3373 return genInlinedMinMaxInt(cUnit, mir, false);
3374 case INLINE_STRING_CHARAT:
3375 return genInlinedStringCharAt(cUnit, mir);
3376 case INLINE_MATH_SQRT:
3377 if (genInlineSqrt(cUnit, mir))
Bill Buzbee9727c3d2009-08-01 11:32:36 -07003378 return false;
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003379 else
3380 break; /* Handle with C routine */
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003381 case INLINE_MATH_ABS_FLOAT:
Bill Buzbee1465db52009-09-23 17:17:35 -07003382 if (genInlinedAbsFloat(cUnit, mir))
3383 return false;
3384 else
3385 break;
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003386 case INLINE_MATH_ABS_DOUBLE:
Bill Buzbee1465db52009-09-23 17:17:35 -07003387 if (genInlinedAbsDouble(cUnit, mir))
3388 return false;
3389 else
3390 break;
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003391 case INLINE_STRING_COMPARETO:
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003392 if (genInlinedCompareTo(cUnit, mir))
3393 return false;
3394 else
3395 break;
Elliott Hughes2bdbcb62010-04-12 14:29:37 -07003396 case INLINE_STRING_FASTINDEXOF_II:
3397 if (genInlinedFastIndexOf(cUnit, mir))
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003398 return false;
3399 else
3400 break;
Elliott Hughese22bd842010-08-20 18:47:36 -07003401 case INLINE_FLOAT_TO_RAW_INT_BITS:
3402 case INLINE_INT_BITS_TO_FLOAT:
3403 return genInlinedIntFloatConversion(cUnit, mir);
3404 case INLINE_DOUBLE_TO_RAW_LONG_BITS:
3405 case INLINE_LONG_BITS_TO_DOUBLE:
3406 return genInlinedLongDoubleConversion(cUnit, mir);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003407 case INLINE_STRING_EQUALS:
3408 case INLINE_MATH_COS:
3409 case INLINE_MATH_SIN:
Elliott Hughese22bd842010-08-20 18:47:36 -07003410 case INLINE_FLOAT_TO_INT_BITS:
3411 case INLINE_DOUBLE_TO_LONG_BITS:
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003412 break; /* Handle with C routine */
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003413 default:
Bill Buzbeefc519dc2010-03-06 23:30:57 -08003414 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003415 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08003416 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Elliott Hughes6a555132010-02-25 15:41:42 -08003417 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbeec6f10662010-02-09 11:16:15 -08003418 dvmCompilerClobber(cUnit, r4PC);
3419 dvmCompilerClobber(cUnit, r7);
Bill Buzbee1465db52009-09-23 17:17:35 -07003420 opRegRegImm(cUnit, kOpAdd, r4PC, rGLUE, offset);
3421 opImm(cUnit, kOpPush, (1<<r4PC) | (1<<r7));
Ben Chengbd1326d2010-04-02 15:04:53 -07003422 LOAD_FUNC_ADDR(cUnit, r4PC, (int)inLineTable[operation].func);
Bill Buzbee1465db52009-09-23 17:17:35 -07003423 genExportPC(cUnit, mir);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003424 for (i=0; i < dInsn->vA; i++) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08003425 loadValueDirect(cUnit, dvmCompilerGetSrc(cUnit, mir, i), i);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003426 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003427 opReg(cUnit, kOpBlx, r4PC);
3428 opRegImm(cUnit, kOpAdd, r13, 8);
buzbee8f8109a2010-08-31 10:16:35 -07003429 /* NULL? */
3430 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Bill Buzbeece46c942009-11-20 15:41:34 -08003431 loadConstant(cUnit, r0,
3432 (int) (cUnit->method->insns + mir->offset));
3433 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
3434 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
3435 target->defMask = ENCODE_ALL;
3436 branchOver->generic.target = (LIR *) target;
Ben Chengba4fc8b2009-06-01 13:00:29 -07003437 break;
3438 }
3439 default:
3440 return true;
3441 }
3442 return false;
3443}
3444
3445static bool handleFmt51l(CompilationUnit *cUnit, MIR *mir)
3446{
Bill Buzbee1465db52009-09-23 17:17:35 -07003447 //TUNING: We're using core regs here - not optimal when target is a double
Bill Buzbeec6f10662010-02-09 11:16:15 -08003448 RegLocation rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
3449 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07003450 loadConstantNoClobber(cUnit, rlResult.lowReg,
3451 mir->dalvikInsn.vB_wide & 0xFFFFFFFFUL);
3452 loadConstantNoClobber(cUnit, rlResult.highReg,
3453 (mir->dalvikInsn.vB_wide>>32) & 0xFFFFFFFFUL);
Bill Buzbee1465db52009-09-23 17:17:35 -07003454 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003455 return false;
3456}
3457
Ben Chengba4fc8b2009-06-01 13:00:29 -07003458/*
3459 * The following are special processing routines that handle transfer of
3460 * controls between compiled code and the interpreter. Certain VM states like
3461 * Dalvik PC and special-purpose registers are reconstructed here.
3462 */
3463
Bill Buzbeebd047242010-05-13 13:02:53 -07003464/*
3465 * Insert a
3466 * b .+4
3467 * nop
3468 * pair at the beginning of a chaining cell. This serves as the
3469 * switch branch that selects between reverting to the interpreter or
3470 * not. Once the cell is chained to a translation, the cell will
3471 * contain a 32-bit branch. Subsequent chain/unchain operations will
3472 * then only alter that first 16-bits - the "b .+4" for unchaining,
3473 * and the restoration of the first half of the 32-bit branch for
3474 * rechaining.
3475 */
3476static void insertChainingSwitch(CompilationUnit *cUnit)
3477{
3478 ArmLIR *branch = newLIR0(cUnit, kThumbBUncond);
3479 newLIR2(cUnit, kThumbOrr, r0, r0);
3480 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
3481 target->defMask = ENCODE_ALL;
3482 branch->generic.target = (LIR *) target;
3483}
3484
Ben Cheng1efc9c52009-06-08 18:25:27 -07003485/* Chaining cell for code that may need warmup. */
3486static void handleNormalChainingCell(CompilationUnit *cUnit,
3487 unsigned int offset)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003488{
Ben Cheng11d8f142010-03-24 15:24:19 -07003489 /*
3490 * Use raw instruction constructors to guarantee that the generated
3491 * instructions fit the predefined cell size.
3492 */
Bill Buzbeebd047242010-05-13 13:02:53 -07003493 insertChainingSwitch(cUnit);
Ben Cheng11d8f142010-03-24 15:24:19 -07003494 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
3495 offsetof(InterpState,
3496 jitToInterpEntries.dvmJitToInterpNormal) >> 2);
3497 newLIR1(cUnit, kThumbBlxR, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003498 addWordData(cUnit, (int) (cUnit->method->insns + offset), true);
3499}
3500
3501/*
Ben Cheng1efc9c52009-06-08 18:25:27 -07003502 * Chaining cell for instructions that immediately following already translated
3503 * code.
Ben Chengba4fc8b2009-06-01 13:00:29 -07003504 */
Ben Cheng1efc9c52009-06-08 18:25:27 -07003505static void handleHotChainingCell(CompilationUnit *cUnit,
3506 unsigned int offset)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003507{
Ben Cheng11d8f142010-03-24 15:24:19 -07003508 /*
3509 * Use raw instruction constructors to guarantee that the generated
3510 * instructions fit the predefined cell size.
3511 */
Bill Buzbeebd047242010-05-13 13:02:53 -07003512 insertChainingSwitch(cUnit);
Ben Cheng11d8f142010-03-24 15:24:19 -07003513 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
3514 offsetof(InterpState,
3515 jitToInterpEntries.dvmJitToInterpTraceSelect) >> 2);
3516 newLIR1(cUnit, kThumbBlxR, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003517 addWordData(cUnit, (int) (cUnit->method->insns + offset), true);
3518}
3519
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07003520#if defined(WITH_SELF_VERIFICATION) || defined(WITH_JIT_TUNING)
Jeff Hao97319a82009-08-12 16:57:15 -07003521/* Chaining cell for branches that branch back into the same basic block */
3522static void handleBackwardBranchChainingCell(CompilationUnit *cUnit,
3523 unsigned int offset)
3524{
Ben Cheng11d8f142010-03-24 15:24:19 -07003525 /*
3526 * Use raw instruction constructors to guarantee that the generated
3527 * instructions fit the predefined cell size.
3528 */
Bill Buzbeebd047242010-05-13 13:02:53 -07003529 insertChainingSwitch(cUnit);
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07003530#if defined(WITH_SELF_VERIFICATION)
Bill Buzbee1465db52009-09-23 17:17:35 -07003531 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
Ben Cheng40094c12010-02-24 20:58:44 -08003532 offsetof(InterpState,
3533 jitToInterpEntries.dvmJitToInterpBackwardBranch) >> 2);
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07003534#else
Bill Buzbee1465db52009-09-23 17:17:35 -07003535 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07003536 offsetof(InterpState, jitToInterpEntries.dvmJitToInterpNormal) >> 2);
3537#endif
Bill Buzbee1465db52009-09-23 17:17:35 -07003538 newLIR1(cUnit, kThumbBlxR, r0);
Jeff Hao97319a82009-08-12 16:57:15 -07003539 addWordData(cUnit, (int) (cUnit->method->insns + offset), true);
3540}
3541
3542#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07003543/* Chaining cell for monomorphic method invocations. */
Ben Cheng38329f52009-07-07 14:19:20 -07003544static void handleInvokeSingletonChainingCell(CompilationUnit *cUnit,
3545 const Method *callee)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003546{
Ben Cheng11d8f142010-03-24 15:24:19 -07003547 /*
3548 * Use raw instruction constructors to guarantee that the generated
3549 * instructions fit the predefined cell size.
3550 */
Bill Buzbeebd047242010-05-13 13:02:53 -07003551 insertChainingSwitch(cUnit);
Ben Cheng11d8f142010-03-24 15:24:19 -07003552 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
3553 offsetof(InterpState,
3554 jitToInterpEntries.dvmJitToInterpTraceSelect) >> 2);
3555 newLIR1(cUnit, kThumbBlxR, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003556 addWordData(cUnit, (int) (callee->insns), true);
3557}
3558
Ben Cheng38329f52009-07-07 14:19:20 -07003559/* Chaining cell for monomorphic method invocations. */
3560static void handleInvokePredictedChainingCell(CompilationUnit *cUnit)
3561{
3562
3563 /* Should not be executed in the initial state */
3564 addWordData(cUnit, PREDICTED_CHAIN_BX_PAIR_INIT, true);
3565 /* To be filled: class */
3566 addWordData(cUnit, PREDICTED_CHAIN_CLAZZ_INIT, true);
3567 /* To be filled: method */
3568 addWordData(cUnit, PREDICTED_CHAIN_METHOD_INIT, true);
3569 /*
3570 * Rechain count. The initial value of 0 here will trigger chaining upon
3571 * the first invocation of this callsite.
3572 */
3573 addWordData(cUnit, PREDICTED_CHAIN_COUNTER_INIT, true);
3574}
3575
Ben Chengba4fc8b2009-06-01 13:00:29 -07003576/* Load the Dalvik PC into r0 and jump to the specified target */
3577static void handlePCReconstruction(CompilationUnit *cUnit,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003578 ArmLIR *targetLabel)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003579{
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003580 ArmLIR **pcrLabel =
3581 (ArmLIR **) cUnit->pcReconstructionList.elemList;
Ben Chengba4fc8b2009-06-01 13:00:29 -07003582 int numElems = cUnit->pcReconstructionList.numUsed;
3583 int i;
3584 for (i = 0; i < numElems; i++) {
3585 dvmCompilerAppendLIR(cUnit, (LIR *) pcrLabel[i]);
3586 /* r0 = dalvik PC */
3587 loadConstant(cUnit, r0, pcrLabel[i]->operands[0]);
3588 genUnconditionalBranch(cUnit, targetLabel);
3589 }
3590}
3591
Bill Buzbee1465db52009-09-23 17:17:35 -07003592static char *extendedMIROpNames[kMirOpLast - kMirOpFirst] = {
3593 "kMirOpPhi",
3594 "kMirOpNullNRangeUpCheck",
3595 "kMirOpNullNRangeDownCheck",
3596 "kMirOpLowerBound",
3597 "kMirOpPunt",
Ben Cheng7a2697d2010-06-07 13:44:23 -07003598 "kMirOpCheckInlinePrediction",
Ben Cheng4238ec22009-08-24 16:32:22 -07003599};
3600
3601/*
3602 * vA = arrayReg;
3603 * vB = idxReg;
3604 * vC = endConditionReg;
3605 * arg[0] = maxC
3606 * arg[1] = minC
3607 * arg[2] = loopBranchConditionCode
3608 */
3609static void genHoistedChecksForCountUpLoop(CompilationUnit *cUnit, MIR *mir)
3610{
Bill Buzbee1465db52009-09-23 17:17:35 -07003611 /*
3612 * NOTE: these synthesized blocks don't have ssa names assigned
3613 * for Dalvik registers. However, because they dominate the following
3614 * blocks we can simply use the Dalvik name w/ subscript 0 as the
3615 * ssa name.
3616 */
Ben Cheng4238ec22009-08-24 16:32:22 -07003617 DecodedInstruction *dInsn = &mir->dalvikInsn;
3618 const int lenOffset = offsetof(ArrayObject, length);
Ben Cheng4238ec22009-08-24 16:32:22 -07003619 const int maxC = dInsn->arg[0];
Bill Buzbee1465db52009-09-23 17:17:35 -07003620 int regLength;
3621 RegLocation rlArray = cUnit->regLocation[mir->dalvikInsn.vA];
3622 RegLocation rlIdxEnd = cUnit->regLocation[mir->dalvikInsn.vC];
Ben Cheng4238ec22009-08-24 16:32:22 -07003623
3624 /* regArray <- arrayRef */
Bill Buzbee1465db52009-09-23 17:17:35 -07003625 rlArray = loadValue(cUnit, rlArray, kCoreReg);
3626 rlIdxEnd = loadValue(cUnit, rlIdxEnd, kCoreReg);
3627 genRegImmCheck(cUnit, kArmCondEq, rlArray.lowReg, 0, 0,
Ben Cheng4238ec22009-08-24 16:32:22 -07003628 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
3629
3630 /* regLength <- len(arrayRef) */
Bill Buzbeec6f10662010-02-09 11:16:15 -08003631 regLength = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07003632 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLength);
Ben Cheng4238ec22009-08-24 16:32:22 -07003633
3634 int delta = maxC;
3635 /*
3636 * If the loop end condition is ">=" instead of ">", then the largest value
3637 * of the index is "endCondition - 1".
3638 */
3639 if (dInsn->arg[2] == OP_IF_GE) {
3640 delta--;
3641 }
3642
3643 if (delta) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08003644 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07003645 opRegRegImm(cUnit, kOpAdd, tReg, rlIdxEnd.lowReg, delta);
3646 rlIdxEnd.lowReg = tReg;
Bill Buzbeec6f10662010-02-09 11:16:15 -08003647 dvmCompilerFreeTemp(cUnit, tReg);
Ben Cheng4238ec22009-08-24 16:32:22 -07003648 }
3649 /* Punt if "regIdxEnd < len(Array)" is false */
Bill Buzbee1465db52009-09-23 17:17:35 -07003650 genRegRegCheck(cUnit, kArmCondGe, rlIdxEnd.lowReg, regLength, 0,
Ben Cheng0fd31e42009-09-03 14:40:16 -07003651 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
Ben Cheng4238ec22009-08-24 16:32:22 -07003652}
3653
3654/*
3655 * vA = arrayReg;
3656 * vB = idxReg;
3657 * vC = endConditionReg;
3658 * arg[0] = maxC
3659 * arg[1] = minC
3660 * arg[2] = loopBranchConditionCode
3661 */
3662static void genHoistedChecksForCountDownLoop(CompilationUnit *cUnit, MIR *mir)
3663{
3664 DecodedInstruction *dInsn = &mir->dalvikInsn;
3665 const int lenOffset = offsetof(ArrayObject, length);
Bill Buzbeec6f10662010-02-09 11:16:15 -08003666 const int regLength = dvmCompilerAllocTemp(cUnit);
Ben Cheng4238ec22009-08-24 16:32:22 -07003667 const int maxC = dInsn->arg[0];
Bill Buzbee1465db52009-09-23 17:17:35 -07003668 RegLocation rlArray = cUnit->regLocation[mir->dalvikInsn.vA];
3669 RegLocation rlIdxInit = cUnit->regLocation[mir->dalvikInsn.vB];
Ben Cheng4238ec22009-08-24 16:32:22 -07003670
3671 /* regArray <- arrayRef */
Bill Buzbee1465db52009-09-23 17:17:35 -07003672 rlArray = loadValue(cUnit, rlArray, kCoreReg);
3673 rlIdxInit = loadValue(cUnit, rlIdxInit, kCoreReg);
3674 genRegImmCheck(cUnit, kArmCondEq, rlArray.lowReg, 0, 0,
Ben Cheng4238ec22009-08-24 16:32:22 -07003675 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
3676
3677 /* regLength <- len(arrayRef) */
Bill Buzbee1465db52009-09-23 17:17:35 -07003678 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLength);
Ben Cheng4238ec22009-08-24 16:32:22 -07003679
3680 if (maxC) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08003681 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07003682 opRegRegImm(cUnit, kOpAdd, tReg, rlIdxInit.lowReg, maxC);
3683 rlIdxInit.lowReg = tReg;
Bill Buzbeec6f10662010-02-09 11:16:15 -08003684 dvmCompilerFreeTemp(cUnit, tReg);
Ben Cheng4238ec22009-08-24 16:32:22 -07003685 }
3686
3687 /* Punt if "regIdxInit < len(Array)" is false */
Bill Buzbee1465db52009-09-23 17:17:35 -07003688 genRegRegCheck(cUnit, kArmCondGe, rlIdxInit.lowReg, regLength, 0,
Ben Cheng0fd31e42009-09-03 14:40:16 -07003689 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
Ben Cheng4238ec22009-08-24 16:32:22 -07003690}
3691
3692/*
3693 * vA = idxReg;
3694 * vB = minC;
3695 */
3696static void genHoistedLowerBoundCheck(CompilationUnit *cUnit, MIR *mir)
3697{
3698 DecodedInstruction *dInsn = &mir->dalvikInsn;
Ben Cheng4238ec22009-08-24 16:32:22 -07003699 const int minC = dInsn->vB;
Bill Buzbee1465db52009-09-23 17:17:35 -07003700 RegLocation rlIdx = cUnit->regLocation[mir->dalvikInsn.vA];
Ben Cheng4238ec22009-08-24 16:32:22 -07003701
3702 /* regIdx <- initial index value */
Bill Buzbee1465db52009-09-23 17:17:35 -07003703 rlIdx = loadValue(cUnit, rlIdx, kCoreReg);
Ben Cheng4238ec22009-08-24 16:32:22 -07003704
3705 /* Punt if "regIdxInit + minC >= 0" is false */
Bill Buzbee1465db52009-09-23 17:17:35 -07003706 genRegImmCheck(cUnit, kArmCondLt, rlIdx.lowReg, -minC, 0,
Ben Cheng4238ec22009-08-24 16:32:22 -07003707 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
3708}
3709
Ben Cheng7a2697d2010-06-07 13:44:23 -07003710/*
3711 * vC = this
3712 *
3713 * A predicted inlining target looks like the following, where instructions
3714 * between 0x4858de66 and 0x4858de72 are checking if the predicted class
3715 * matches "this", and the verificaion code is generated by this routine.
3716 *
3717 * (C) means the instruction is inlined from the callee, and (PI) means the
3718 * instruction is the predicted inlined invoke, whose corresponding
3719 * instructions are still generated to handle the mispredicted case.
3720 *
3721 * D/dalvikvm( 86): -------- kMirOpCheckInlinePrediction
3722 * D/dalvikvm( 86): 0x4858de66 (0002): ldr r0, [r5, #68]
3723 * D/dalvikvm( 86): 0x4858de68 (0004): ldr r1, [pc, #140]
3724 * D/dalvikvm( 86): 0x4858de6a (0006): cmp r0, #0
3725 * D/dalvikvm( 86): 0x4858de6c (0008): beq 0x4858deb2
3726 * D/dalvikvm( 86): 0x4858de6e (000a): ldr r2, [r0, #0]
3727 * D/dalvikvm( 86): 0x4858de70 (000c): cmp r1, r2
3728 * D/dalvikvm( 86): 0x4858de72 (000e): bne 0x4858de7a
3729 * D/dalvikvm( 86): -------- dalvik offset: 0x004c @ +iget-object-quick (C)
3730 * v4, v17, (#8)
3731 * D/dalvikvm( 86): 0x4858de74 (0010): ldr r3, [r0, #8]
3732 * D/dalvikvm( 86): 0x4858de76 (0012): str r3, [r5, #16]
3733 * D/dalvikvm( 86): -------- dalvik offset: 0x004c @
3734 * +invoke-virtual-quick/range (PI) v17..v17
3735 * D/dalvikvm( 86): 0x4858de78 (0014): b 0x4858debc
3736 * D/dalvikvm( 86): 0x4858de7a (0016): add r4,r5,#68
3737 * D/dalvikvm( 86): -------- BARRIER
3738 * D/dalvikvm( 86): 0x4858de7e (001a): ldmia r4, <r0>
3739 * D/dalvikvm( 86): -------- BARRIER
3740 * D/dalvikvm( 86): 0x4858de80 (001c): sub r7,r5,#24
3741 * D/dalvikvm( 86): 0x4858de84 (0020): cmp r0, #0
3742 * D/dalvikvm( 86): 0x4858de86 (0022): beq 0x4858deb6
3743 * D/dalvikvm( 86): -------- BARRIER
3744 * D/dalvikvm( 86): 0x4858de88 (0024): stmia r7, <r0>
3745 * D/dalvikvm( 86): -------- BARRIER
3746 * D/dalvikvm( 86): 0x4858de8a (0026): ldr r4, [pc, #104]
3747 * D/dalvikvm( 86): 0x4858de8c (0028): add r1, pc, #28
3748 * D/dalvikvm( 86): 0x4858de8e (002a): add r2, pc, #56
3749 * D/dalvikvm( 86): 0x4858de90 (002c): blx_1 0x48589198
3750 * D/dalvikvm( 86): 0x4858de92 (002e): blx_2 see above
3751 * D/dalvikvm( 86): 0x4858de94 (0030): b 0x4858dec8
3752 * D/dalvikvm( 86): 0x4858de96 (0032): b 0x4858deb6
3753 * D/dalvikvm( 86): 0x4858de98 (0034): ldr r0, [r7, #72]
3754 * D/dalvikvm( 86): 0x4858de9a (0036): cmp r1, #0
3755 * D/dalvikvm( 86): 0x4858de9c (0038): bgt 0x4858dea4
3756 * D/dalvikvm( 86): 0x4858de9e (003a): ldr r7, [r6, #116]
3757 * D/dalvikvm( 86): 0x4858dea0 (003c): movs r1, r6
3758 * D/dalvikvm( 86): 0x4858dea2 (003e): blx r7
3759 * D/dalvikvm( 86): 0x4858dea4 (0040): add r1, pc, #4
3760 * D/dalvikvm( 86): 0x4858dea6 (0042): blx_1 0x485890a0
3761 * D/dalvikvm( 86): 0x4858dea8 (0044): blx_2 see above
3762 * D/dalvikvm( 86): 0x4858deaa (0046): b 0x4858deb6
3763 * D/dalvikvm( 86): 0x4858deac (0048): .align4
3764 * D/dalvikvm( 86): L0x004f:
3765 * D/dalvikvm( 86): -------- dalvik offset: 0x004f @ move-result-object (PI)
3766 * v4, (#0), (#0)
3767 * D/dalvikvm( 86): 0x4858deac (0048): ldr r4, [r6, #8]
3768 * D/dalvikvm( 86): 0x4858deae (004a): str r4, [r5, #16]
3769 * D/dalvikvm( 86): 0x4858deb0 (004c): b 0x4858debc
3770 * D/dalvikvm( 86): -------- reconstruct dalvik PC : 0x42beefcc @ +0x004c
3771 * D/dalvikvm( 86): 0x4858deb2 (004e): ldr r0, [pc, #64]
3772 * D/dalvikvm( 86): 0x4858deb4 (0050): b 0x4858deb8
3773 * D/dalvikvm( 86): -------- reconstruct dalvik PC : 0x42beefcc @ +0x004c
3774 * D/dalvikvm( 86): 0x4858deb6 (0052): ldr r0, [pc, #60]
3775 * D/dalvikvm( 86): Exception_Handling:
3776 * D/dalvikvm( 86): 0x4858deb8 (0054): ldr r1, [r6, #100]
3777 * D/dalvikvm( 86): 0x4858deba (0056): blx r1
3778 * D/dalvikvm( 86): 0x4858debc (0058): .align4
3779 * D/dalvikvm( 86): -------- chaining cell (hot): 0x0050
3780 * D/dalvikvm( 86): 0x4858debc (0058): b 0x4858dec0
3781 * D/dalvikvm( 86): 0x4858debe (005a): orrs r0, r0
3782 * D/dalvikvm( 86): 0x4858dec0 (005c): ldr r0, [r6, #112]
3783 * D/dalvikvm( 86): 0x4858dec2 (005e): blx r0
3784 * D/dalvikvm( 86): 0x4858dec4 (0060): data 0xefd4(61396)
3785 * D/dalvikvm( 86): 0x4858dec6 (0062): data 0x42be(17086)
3786 * D/dalvikvm( 86): 0x4858dec8 (0064): .align4
3787 * D/dalvikvm( 86): -------- chaining cell (predicted)
3788 * D/dalvikvm( 86): 0x4858dec8 (0064): data 0xe7fe(59390)
3789 * D/dalvikvm( 86): 0x4858deca (0066): data 0x0000(0)
3790 * D/dalvikvm( 86): 0x4858decc (0068): data 0x0000(0)
3791 * D/dalvikvm( 86): 0x4858dece (006a): data 0x0000(0)
3792 * :
3793 */
3794static void genValidationForPredictedInline(CompilationUnit *cUnit, MIR *mir)
3795{
3796 CallsiteInfo *callsiteInfo = mir->meta.callsiteInfo;
3797 RegLocation rlThis = cUnit->regLocation[mir->dalvikInsn.vC];
3798
3799 rlThis = loadValue(cUnit, rlThis, kCoreReg);
3800 int regPredictedClass = dvmCompilerAllocTemp(cUnit);
3801 loadConstant(cUnit, regPredictedClass, (int) callsiteInfo->clazz);
3802 genNullCheck(cUnit, rlThis.sRegLow, rlThis.lowReg, mir->offset,
3803 NULL);/* null object? */
3804 int regActualClass = dvmCompilerAllocTemp(cUnit);
3805 loadWordDisp(cUnit, rlThis.lowReg, offsetof(Object, clazz), regActualClass);
3806 opRegReg(cUnit, kOpCmp, regPredictedClass, regActualClass);
3807 /*
3808 * Set the misPredBranchOver target so that it will be generated when the
3809 * code for the non-optimized invoke is generated.
3810 */
3811 callsiteInfo->misPredBranchOver = (LIR *) opCondBranch(cUnit, kArmCondNe);
3812}
3813
Ben Cheng4238ec22009-08-24 16:32:22 -07003814/* Extended MIR instructions like PHI */
3815static void handleExtendedMIR(CompilationUnit *cUnit, MIR *mir)
3816{
Bill Buzbee1465db52009-09-23 17:17:35 -07003817 int opOffset = mir->dalvikInsn.opCode - kMirOpFirst;
Ben Cheng4238ec22009-08-24 16:32:22 -07003818 char *msg = dvmCompilerNew(strlen(extendedMIROpNames[opOffset]) + 1,
3819 false);
3820 strcpy(msg, extendedMIROpNames[opOffset]);
Bill Buzbee1465db52009-09-23 17:17:35 -07003821 newLIR1(cUnit, kArmPseudoExtended, (int) msg);
Ben Cheng4238ec22009-08-24 16:32:22 -07003822
3823 switch (mir->dalvikInsn.opCode) {
Bill Buzbee1465db52009-09-23 17:17:35 -07003824 case kMirOpPhi: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003825 char *ssaString = dvmCompilerGetSSAString(cUnit, mir->ssaRep);
Bill Buzbee1465db52009-09-23 17:17:35 -07003826 newLIR1(cUnit, kArmPseudoSSARep, (int) ssaString);
Ben Cheng4238ec22009-08-24 16:32:22 -07003827 break;
3828 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003829 case kMirOpNullNRangeUpCheck: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003830 genHoistedChecksForCountUpLoop(cUnit, mir);
3831 break;
3832 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003833 case kMirOpNullNRangeDownCheck: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003834 genHoistedChecksForCountDownLoop(cUnit, mir);
3835 break;
3836 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003837 case kMirOpLowerBound: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003838 genHoistedLowerBoundCheck(cUnit, mir);
3839 break;
3840 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003841 case kMirOpPunt: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003842 genUnconditionalBranch(cUnit,
3843 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
3844 break;
3845 }
Ben Cheng7a2697d2010-06-07 13:44:23 -07003846 case kMirOpCheckInlinePrediction: {
3847 genValidationForPredictedInline(cUnit, mir);
3848 break;
3849 }
Ben Cheng4238ec22009-08-24 16:32:22 -07003850 default:
3851 break;
3852 }
3853}
3854
3855/*
3856 * Create a PC-reconstruction cell for the starting offset of this trace.
3857 * Since the PCR cell is placed near the end of the compiled code which is
3858 * usually out of range for a conditional branch, we put two branches (one
3859 * branch over to the loop body and one layover branch to the actual PCR) at the
3860 * end of the entry block.
3861 */
3862static void setupLoopEntryBlock(CompilationUnit *cUnit, BasicBlock *entry,
3863 ArmLIR *bodyLabel)
3864{
3865 /* Set up the place holder to reconstruct this Dalvik PC */
3866 ArmLIR *pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true);
Ben Chenga4973592010-03-31 11:59:18 -07003867 pcrLabel->opCode = kArmPseudoPCReconstructionCell;
Ben Cheng4238ec22009-08-24 16:32:22 -07003868 pcrLabel->operands[0] =
3869 (int) (cUnit->method->insns + entry->startOffset);
3870 pcrLabel->operands[1] = entry->startOffset;
3871 /* Insert the place holder to the growable list */
3872 dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel);
3873
3874 /*
3875 * Next, create two branches - one branch over to the loop body and the
3876 * other branch to the PCR cell to punt.
3877 */
3878 ArmLIR *branchToBody = dvmCompilerNew(sizeof(ArmLIR), true);
Bill Buzbee1465db52009-09-23 17:17:35 -07003879 branchToBody->opCode = kThumbBUncond;
Ben Cheng4238ec22009-08-24 16:32:22 -07003880 branchToBody->generic.target = (LIR *) bodyLabel;
Ben Chengdcf3e5d2009-09-11 13:42:05 -07003881 setupResourceMasks(branchToBody);
Ben Cheng4238ec22009-08-24 16:32:22 -07003882 cUnit->loopAnalysis->branchToBody = (LIR *) branchToBody;
3883
3884 ArmLIR *branchToPCR = dvmCompilerNew(sizeof(ArmLIR), true);
Bill Buzbee1465db52009-09-23 17:17:35 -07003885 branchToPCR->opCode = kThumbBUncond;
Ben Cheng4238ec22009-08-24 16:32:22 -07003886 branchToPCR->generic.target = (LIR *) pcrLabel;
Ben Chengdcf3e5d2009-09-11 13:42:05 -07003887 setupResourceMasks(branchToPCR);
Ben Cheng4238ec22009-08-24 16:32:22 -07003888 cUnit->loopAnalysis->branchToPCR = (LIR *) branchToPCR;
3889}
3890
Ben Chengd5adae12010-03-26 17:45:28 -07003891#if defined(WITH_SELF_VERIFICATION)
3892static bool selfVerificationPuntOps(MIR *mir)
3893{
3894 DecodedInstruction *decInsn = &mir->dalvikInsn;
3895 OpCode op = decInsn->opCode;
Ben Cheng7a2697d2010-06-07 13:44:23 -07003896
Ben Chengd5adae12010-03-26 17:45:28 -07003897 /*
3898 * All opcodes that can throw exceptions and use the
3899 * TEMPLATE_THROW_EXCEPTION_COMMON template should be excluded in the trace
3900 * under self-verification mode.
3901 */
3902 return (op == OP_MONITOR_ENTER || op == OP_MONITOR_EXIT ||
3903 op == OP_NEW_INSTANCE || op == OP_NEW_ARRAY ||
3904 op == OP_CHECK_CAST || op == OP_MOVE_EXCEPTION ||
3905 op == OP_FILL_ARRAY_DATA || op == OP_EXECUTE_INLINE ||
Ben Cheng7a2697d2010-06-07 13:44:23 -07003906 op == OP_EXECUTE_INLINE_RANGE);
Ben Chengd5adae12010-03-26 17:45:28 -07003907}
3908#endif
3909
Ben Chengba4fc8b2009-06-01 13:00:29 -07003910void dvmCompilerMIR2LIR(CompilationUnit *cUnit)
3911{
3912 /* Used to hold the labels of each block */
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003913 ArmLIR *labelList =
3914 dvmCompilerNew(sizeof(ArmLIR) * cUnit->numBlocks, true);
Ben Chengcec26f62010-01-15 15:29:33 -08003915 GrowableList chainingListByType[kChainingCellGap];
Ben Chengba4fc8b2009-06-01 13:00:29 -07003916 int i;
3917
3918 /*
Ben Cheng38329f52009-07-07 14:19:20 -07003919 * Initialize various types chaining lists.
Ben Chengba4fc8b2009-06-01 13:00:29 -07003920 */
Ben Chengcec26f62010-01-15 15:29:33 -08003921 for (i = 0; i < kChainingCellGap; i++) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07003922 dvmInitGrowableList(&chainingListByType[i], 2);
3923 }
3924
3925 BasicBlock **blockList = cUnit->blockList;
3926
Bill Buzbee6e963e12009-06-17 16:56:19 -07003927 if (cUnit->executionCount) {
3928 /*
3929 * Reserve 6 bytes at the beginning of the trace
3930 * +----------------------------+
3931 * | execution count (4 bytes) |
3932 * +----------------------------+
3933 * | chain cell offset (2 bytes)|
3934 * +----------------------------+
3935 * ...and then code to increment the execution
3936 * count:
3937 * mov r0, pc @ move adr of "mov r0,pc" + 4 to r0
3938 * sub r0, #10 @ back up to addr of executionCount
3939 * ldr r1, [r0]
3940 * add r1, #1
3941 * str r1, [r0]
3942 */
Bill Buzbee1465db52009-09-23 17:17:35 -07003943 newLIR1(cUnit, kArm16BitData, 0);
3944 newLIR1(cUnit, kArm16BitData, 0);
Ben Chengcc6600c2009-06-22 14:45:16 -07003945 cUnit->chainCellOffsetLIR =
Bill Buzbee1465db52009-09-23 17:17:35 -07003946 (LIR *) newLIR1(cUnit, kArm16BitData, CHAIN_CELL_OFFSET_TAG);
Bill Buzbee6e963e12009-06-17 16:56:19 -07003947 cUnit->headerSize = 6;
Bill Buzbee270c1d62009-08-13 16:58:07 -07003948 /* Thumb instruction used directly here to ensure correct size */
Bill Buzbee1465db52009-09-23 17:17:35 -07003949 newLIR2(cUnit, kThumbMovRR_H2L, r0, rpc);
3950 newLIR2(cUnit, kThumbSubRI8, r0, 10);
3951 newLIR3(cUnit, kThumbLdrRRI5, r1, r0, 0);
3952 newLIR2(cUnit, kThumbAddRI8, r1, 1);
3953 newLIR3(cUnit, kThumbStrRRI5, r1, r0, 0);
Bill Buzbee6e963e12009-06-17 16:56:19 -07003954 } else {
3955 /* Just reserve 2 bytes for the chain cell offset */
Ben Chengcc6600c2009-06-22 14:45:16 -07003956 cUnit->chainCellOffsetLIR =
Bill Buzbee1465db52009-09-23 17:17:35 -07003957 (LIR *) newLIR1(cUnit, kArm16BitData, CHAIN_CELL_OFFSET_TAG);
Bill Buzbee6e963e12009-06-17 16:56:19 -07003958 cUnit->headerSize = 2;
3959 }
Ben Cheng1efc9c52009-06-08 18:25:27 -07003960
Ben Chengba4fc8b2009-06-01 13:00:29 -07003961 /* Handle the content in each basic block */
3962 for (i = 0; i < cUnit->numBlocks; i++) {
3963 blockList[i]->visited = true;
3964 MIR *mir;
3965
3966 labelList[i].operands[0] = blockList[i]->startOffset;
3967
Ben Chengcec26f62010-01-15 15:29:33 -08003968 if (blockList[i]->blockType >= kChainingCellGap) {
Ben Cheng7a2697d2010-06-07 13:44:23 -07003969 if (blockList[i]->isFallThroughFromInvoke == true) {
Ben Chengd44faf52010-06-02 15:33:51 -07003970 /* Align this block first since it is a return chaining cell */
3971 newLIR0(cUnit, kArmPseudoPseudoAlign4);
3972 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07003973 /*
3974 * Append the label pseudo LIR first. Chaining cells will be handled
3975 * separately afterwards.
3976 */
3977 dvmCompilerAppendLIR(cUnit, (LIR *) &labelList[i]);
3978 }
3979
Ben Cheng7a2697d2010-06-07 13:44:23 -07003980 if (blockList[i]->blockType == kTraceEntryBlock) {
Ben Chenga4973592010-03-31 11:59:18 -07003981 labelList[i].opCode = kArmPseudoEntryBlock;
Ben Cheng4238ec22009-08-24 16:32:22 -07003982 if (blockList[i]->firstMIRInsn == NULL) {
3983 continue;
3984 } else {
3985 setupLoopEntryBlock(cUnit, blockList[i],
3986 &labelList[blockList[i]->fallThrough->id]);
3987 }
Ben Cheng7a2697d2010-06-07 13:44:23 -07003988 } else if (blockList[i]->blockType == kTraceExitBlock) {
Ben Chenga4973592010-03-31 11:59:18 -07003989 labelList[i].opCode = kArmPseudoExitBlock;
Ben Cheng4238ec22009-08-24 16:32:22 -07003990 goto gen_fallthrough;
Bill Buzbee1465db52009-09-23 17:17:35 -07003991 } else if (blockList[i]->blockType == kDalvikByteCode) {
3992 labelList[i].opCode = kArmPseudoNormalBlockLabel;
Ben Chenge9695e52009-06-16 16:11:47 -07003993 /* Reset the register state */
Bill Buzbeec6f10662010-02-09 11:16:15 -08003994 dvmCompilerResetRegPool(cUnit);
3995 dvmCompilerClobberAllRegs(cUnit);
3996 dvmCompilerResetNullCheck(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003997 } else {
3998 switch (blockList[i]->blockType) {
Bill Buzbee1465db52009-09-23 17:17:35 -07003999 case kChainingCellNormal:
Ben Chenga4973592010-03-31 11:59:18 -07004000 labelList[i].opCode = kArmPseudoChainingCellNormal;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004001 /* handle the codegen later */
4002 dvmInsertGrowableList(
Bill Buzbee1465db52009-09-23 17:17:35 -07004003 &chainingListByType[kChainingCellNormal], (void *) i);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004004 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004005 case kChainingCellInvokeSingleton:
Ben Cheng38329f52009-07-07 14:19:20 -07004006 labelList[i].opCode =
Ben Chenga4973592010-03-31 11:59:18 -07004007 kArmPseudoChainingCellInvokeSingleton;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004008 labelList[i].operands[0] =
4009 (int) blockList[i]->containingMethod;
4010 /* handle the codegen later */
4011 dvmInsertGrowableList(
Bill Buzbee1465db52009-09-23 17:17:35 -07004012 &chainingListByType[kChainingCellInvokeSingleton],
Ben Cheng38329f52009-07-07 14:19:20 -07004013 (void *) i);
4014 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004015 case kChainingCellInvokePredicted:
Ben Cheng38329f52009-07-07 14:19:20 -07004016 labelList[i].opCode =
Ben Chenga4973592010-03-31 11:59:18 -07004017 kArmPseudoChainingCellInvokePredicted;
Ben Cheng38329f52009-07-07 14:19:20 -07004018 /* handle the codegen later */
4019 dvmInsertGrowableList(
Bill Buzbee1465db52009-09-23 17:17:35 -07004020 &chainingListByType[kChainingCellInvokePredicted],
Ben Cheng38329f52009-07-07 14:19:20 -07004021 (void *) i);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004022 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004023 case kChainingCellHot:
Ben Chengba4fc8b2009-06-01 13:00:29 -07004024 labelList[i].opCode =
Ben Chenga4973592010-03-31 11:59:18 -07004025 kArmPseudoChainingCellHot;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004026 /* handle the codegen later */
4027 dvmInsertGrowableList(
Bill Buzbee1465db52009-09-23 17:17:35 -07004028 &chainingListByType[kChainingCellHot],
Ben Chengba4fc8b2009-06-01 13:00:29 -07004029 (void *) i);
4030 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004031 case kPCReconstruction:
Ben Chengba4fc8b2009-06-01 13:00:29 -07004032 /* Make sure exception handling block is next */
4033 labelList[i].opCode =
Ben Chenga4973592010-03-31 11:59:18 -07004034 kArmPseudoPCReconstructionBlockLabel;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004035 assert (i == cUnit->numBlocks - 2);
4036 handlePCReconstruction(cUnit, &labelList[i+1]);
4037 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004038 case kExceptionHandling:
4039 labelList[i].opCode = kArmPseudoEHBlockLabel;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004040 if (cUnit->pcReconstructionList.numUsed) {
Bill Buzbee270c1d62009-08-13 16:58:07 -07004041 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
4042 jitToInterpEntries.dvmJitToInterpPunt),
4043 r1);
Bill Buzbee1465db52009-09-23 17:17:35 -07004044 opReg(cUnit, kOpBlx, r1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004045 }
4046 break;
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07004047#if defined(WITH_SELF_VERIFICATION) || defined(WITH_JIT_TUNING)
Bill Buzbee1465db52009-09-23 17:17:35 -07004048 case kChainingCellBackwardBranch:
Jeff Hao97319a82009-08-12 16:57:15 -07004049 labelList[i].opCode =
Ben Chenga4973592010-03-31 11:59:18 -07004050 kArmPseudoChainingCellBackwardBranch;
Jeff Hao97319a82009-08-12 16:57:15 -07004051 /* handle the codegen later */
4052 dvmInsertGrowableList(
Bill Buzbee1465db52009-09-23 17:17:35 -07004053 &chainingListByType[kChainingCellBackwardBranch],
Jeff Hao97319a82009-08-12 16:57:15 -07004054 (void *) i);
4055 break;
4056#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07004057 default:
4058 break;
4059 }
4060 continue;
4061 }
Ben Chenge9695e52009-06-16 16:11:47 -07004062
Bill Buzbee89efc3d2009-07-28 11:22:22 -07004063 ArmLIR *headLIR = NULL;
Ben Chenge9695e52009-06-16 16:11:47 -07004064
Ben Chengba4fc8b2009-06-01 13:00:29 -07004065 for (mir = blockList[i]->firstMIRInsn; mir; mir = mir->next) {
Bill Buzbee1465db52009-09-23 17:17:35 -07004066
Bill Buzbeec6f10662010-02-09 11:16:15 -08004067 dvmCompilerResetRegPool(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07004068 if (gDvmJit.disableOpt & (1 << kTrackLiveTemps)) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08004069 dvmCompilerClobberAllRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07004070 }
4071
4072 if (gDvmJit.disableOpt & (1 << kSuppressLoads)) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08004073 dvmCompilerResetDefTracking(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07004074 }
4075
4076 if (mir->dalvikInsn.opCode >= kMirOpFirst) {
Ben Cheng4238ec22009-08-24 16:32:22 -07004077 handleExtendedMIR(cUnit, mir);
4078 continue;
4079 }
4080
Bill Buzbee1465db52009-09-23 17:17:35 -07004081
Ben Chengba4fc8b2009-06-01 13:00:29 -07004082 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
4083 InstructionFormat dalvikFormat =
4084 dexGetInstrFormat(gDvm.instrFormat, dalvikOpCode);
Ben Cheng7a2697d2010-06-07 13:44:23 -07004085 char *note;
4086 if (mir->OptimizationFlags & MIR_INLINED) {
4087 note = " (I)";
4088 } else if (mir->OptimizationFlags & MIR_INLINED_PRED) {
4089 note = " (PI)";
4090 } else if (mir->OptimizationFlags & MIR_CALLEE) {
4091 note = " (C)";
4092 } else {
4093 note = NULL;
4094 }
4095
Bill Buzbee89efc3d2009-07-28 11:22:22 -07004096 ArmLIR *boundaryLIR =
Ben Chenga4973592010-03-31 11:59:18 -07004097 newLIR2(cUnit, kArmPseudoDalvikByteCodeBoundary,
Ben Chengccd6c012009-10-15 14:52:45 -07004098 mir->offset,
Ben Cheng7a2697d2010-06-07 13:44:23 -07004099 (int) dvmCompilerGetDalvikDisassembly(&mir->dalvikInsn,
4100 note));
Ben Cheng4238ec22009-08-24 16:32:22 -07004101 if (mir->ssaRep) {
4102 char *ssaString = dvmCompilerGetSSAString(cUnit, mir->ssaRep);
Bill Buzbee1465db52009-09-23 17:17:35 -07004103 newLIR1(cUnit, kArmPseudoSSARep, (int) ssaString);
Ben Cheng4238ec22009-08-24 16:32:22 -07004104 }
4105
Ben Chenge9695e52009-06-16 16:11:47 -07004106 /* Remember the first LIR for this block */
4107 if (headLIR == NULL) {
4108 headLIR = boundaryLIR;
Ben Chengd7d426a2009-09-22 11:23:36 -07004109 /* Set the first boundaryLIR as a scheduling barrier */
4110 headLIR->defMask = ENCODE_ALL;
Ben Chenge9695e52009-06-16 16:11:47 -07004111 }
Ben Cheng4238ec22009-08-24 16:32:22 -07004112
Ben Chengba4fc8b2009-06-01 13:00:29 -07004113 bool notHandled;
4114 /*
4115 * Debugging: screen the opcode first to see if it is in the
4116 * do[-not]-compile list
4117 */
Ben Cheng34dc7962010-08-26 14:56:31 -07004118 bool singleStepMe = SINGLE_STEP_OP(dalvikOpCode);
Ben Chengd5adae12010-03-26 17:45:28 -07004119#if defined(WITH_SELF_VERIFICATION)
4120 if (singleStepMe == false) {
4121 singleStepMe = selfVerificationPuntOps(mir);
4122 }
4123#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07004124 if (singleStepMe || cUnit->allSingleStep) {
4125 notHandled = false;
4126 genInterpSingleStep(cUnit, mir);
4127 } else {
4128 opcodeCoverage[dalvikOpCode]++;
4129 switch (dalvikFormat) {
4130 case kFmt10t:
4131 case kFmt20t:
4132 case kFmt30t:
4133 notHandled = handleFmt10t_Fmt20t_Fmt30t(cUnit,
4134 mir, blockList[i], labelList);
4135 break;
4136 case kFmt10x:
4137 notHandled = handleFmt10x(cUnit, mir);
4138 break;
4139 case kFmt11n:
4140 case kFmt31i:
4141 notHandled = handleFmt11n_Fmt31i(cUnit, mir);
4142 break;
4143 case kFmt11x:
4144 notHandled = handleFmt11x(cUnit, mir);
4145 break;
4146 case kFmt12x:
4147 notHandled = handleFmt12x(cUnit, mir);
4148 break;
4149 case kFmt20bc:
4150 notHandled = handleFmt20bc(cUnit, mir);
4151 break;
4152 case kFmt21c:
4153 case kFmt31c:
4154 notHandled = handleFmt21c_Fmt31c(cUnit, mir);
4155 break;
4156 case kFmt21h:
4157 notHandled = handleFmt21h(cUnit, mir);
4158 break;
4159 case kFmt21s:
4160 notHandled = handleFmt21s(cUnit, mir);
4161 break;
4162 case kFmt21t:
4163 notHandled = handleFmt21t(cUnit, mir, blockList[i],
4164 labelList);
4165 break;
4166 case kFmt22b:
4167 case kFmt22s:
4168 notHandled = handleFmt22b_Fmt22s(cUnit, mir);
4169 break;
4170 case kFmt22c:
4171 notHandled = handleFmt22c(cUnit, mir);
4172 break;
4173 case kFmt22cs:
4174 notHandled = handleFmt22cs(cUnit, mir);
4175 break;
4176 case kFmt22t:
4177 notHandled = handleFmt22t(cUnit, mir, blockList[i],
4178 labelList);
4179 break;
4180 case kFmt22x:
4181 case kFmt32x:
4182 notHandled = handleFmt22x_Fmt32x(cUnit, mir);
4183 break;
4184 case kFmt23x:
4185 notHandled = handleFmt23x(cUnit, mir);
4186 break;
4187 case kFmt31t:
4188 notHandled = handleFmt31t(cUnit, mir);
4189 break;
4190 case kFmt3rc:
4191 case kFmt35c:
4192 notHandled = handleFmt35c_3rc(cUnit, mir, blockList[i],
4193 labelList);
4194 break;
4195 case kFmt3rms:
4196 case kFmt35ms:
4197 notHandled = handleFmt35ms_3rms(cUnit, mir,blockList[i],
4198 labelList);
4199 break;
4200 case kFmt3inline:
Andy McFaddenb0a05412009-11-19 10:23:41 -08004201 case kFmt3rinline:
Bill Buzbeece46c942009-11-20 15:41:34 -08004202 notHandled = handleExecuteInline(cUnit, mir);
Andy McFaddenb0a05412009-11-19 10:23:41 -08004203 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004204 case kFmt51l:
4205 notHandled = handleFmt51l(cUnit, mir);
4206 break;
4207 default:
4208 notHandled = true;
4209 break;
4210 }
4211 }
4212 if (notHandled) {
4213 LOGE("%#06x: Opcode 0x%x (%s) / Fmt %d not handled\n",
4214 mir->offset,
Andy McFaddenc6b25c72010-06-22 11:01:20 -07004215 dalvikOpCode, dexGetOpcodeName(dalvikOpCode),
Ben Chengba4fc8b2009-06-01 13:00:29 -07004216 dalvikFormat);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004217 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004218 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004219 }
4220 }
Ben Cheng4238ec22009-08-24 16:32:22 -07004221
Ben Cheng7a2697d2010-06-07 13:44:23 -07004222 if (blockList[i]->blockType == kTraceEntryBlock) {
Ben Cheng4238ec22009-08-24 16:32:22 -07004223 dvmCompilerAppendLIR(cUnit,
4224 (LIR *) cUnit->loopAnalysis->branchToBody);
4225 dvmCompilerAppendLIR(cUnit,
4226 (LIR *) cUnit->loopAnalysis->branchToPCR);
4227 }
4228
4229 if (headLIR) {
4230 /*
4231 * Eliminate redundant loads/stores and delay stores into later
4232 * slots
4233 */
4234 dvmCompilerApplyLocalOptimizations(cUnit, (LIR *) headLIR,
4235 cUnit->lastLIRInsn);
4236 }
4237
4238gen_fallthrough:
Ben Cheng1efc9c52009-06-08 18:25:27 -07004239 /*
4240 * Check if the block is terminated due to trace length constraint -
4241 * insert an unconditional branch to the chaining cell.
4242 */
4243 if (blockList[i]->needFallThroughBranch) {
4244 genUnconditionalBranch(cUnit,
4245 &labelList[blockList[i]->fallThrough->id]);
4246 }
4247
Ben Chengba4fc8b2009-06-01 13:00:29 -07004248 }
4249
Ben Chenge9695e52009-06-16 16:11:47 -07004250 /* Handle the chaining cells in predefined order */
Ben Chengcec26f62010-01-15 15:29:33 -08004251 for (i = 0; i < kChainingCellGap; i++) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07004252 size_t j;
4253 int *blockIdList = (int *) chainingListByType[i].elemList;
4254
4255 cUnit->numChainingCells[i] = chainingListByType[i].numUsed;
4256
4257 /* No chaining cells of this type */
4258 if (cUnit->numChainingCells[i] == 0)
4259 continue;
4260
4261 /* Record the first LIR for a new type of chaining cell */
4262 cUnit->firstChainingLIR[i] = (LIR *) &labelList[blockIdList[0]];
4263
4264 for (j = 0; j < chainingListByType[i].numUsed; j++) {
4265 int blockId = blockIdList[j];
4266
4267 /* Align this chaining cell first */
Bill Buzbee1465db52009-09-23 17:17:35 -07004268 newLIR0(cUnit, kArmPseudoPseudoAlign4);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004269
4270 /* Insert the pseudo chaining instruction */
4271 dvmCompilerAppendLIR(cUnit, (LIR *) &labelList[blockId]);
4272
4273
4274 switch (blockList[blockId]->blockType) {
Bill Buzbee1465db52009-09-23 17:17:35 -07004275 case kChainingCellNormal:
Ben Cheng1efc9c52009-06-08 18:25:27 -07004276 handleNormalChainingCell(cUnit,
Ben Chengba4fc8b2009-06-01 13:00:29 -07004277 blockList[blockId]->startOffset);
4278 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004279 case kChainingCellInvokeSingleton:
Ben Cheng38329f52009-07-07 14:19:20 -07004280 handleInvokeSingletonChainingCell(cUnit,
Ben Chengba4fc8b2009-06-01 13:00:29 -07004281 blockList[blockId]->containingMethod);
4282 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004283 case kChainingCellInvokePredicted:
Ben Cheng38329f52009-07-07 14:19:20 -07004284 handleInvokePredictedChainingCell(cUnit);
4285 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004286 case kChainingCellHot:
Ben Cheng1efc9c52009-06-08 18:25:27 -07004287 handleHotChainingCell(cUnit,
Ben Chengba4fc8b2009-06-01 13:00:29 -07004288 blockList[blockId]->startOffset);
4289 break;
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07004290#if defined(WITH_SELF_VERIFICATION) || defined(WITH_JIT_TUNING)
Bill Buzbee1465db52009-09-23 17:17:35 -07004291 case kChainingCellBackwardBranch:
Jeff Hao97319a82009-08-12 16:57:15 -07004292 handleBackwardBranchChainingCell(cUnit,
4293 blockList[blockId]->startOffset);
4294 break;
4295#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07004296 default:
Bill Buzbee1465db52009-09-23 17:17:35 -07004297 LOGE("Bad blocktype %d", blockList[blockId]->blockType);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004298 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004299 }
4300 }
4301 }
Ben Chenge9695e52009-06-16 16:11:47 -07004302
Ben Chengcec26f62010-01-15 15:29:33 -08004303 /* Mark the bottom of chaining cells */
4304 cUnit->chainingCellBottom = (LIR *) newLIR0(cUnit, kArmChainingCellBottom);
4305
Ben Cheng6c10a972009-10-29 14:39:18 -07004306 /*
4307 * Generate the branch to the dvmJitToInterpNoChain entry point at the end
4308 * of all chaining cells for the overflow cases.
4309 */
4310 if (cUnit->switchOverflowPad) {
4311 loadConstant(cUnit, r0, (int) cUnit->switchOverflowPad);
4312 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
4313 jitToInterpEntries.dvmJitToInterpNoChain), r2);
4314 opRegReg(cUnit, kOpAdd, r1, r1);
4315 opRegRegReg(cUnit, kOpAdd, r4PC, r0, r1);
Ben Cheng978738d2010-05-13 13:45:57 -07004316#if defined(WITH_JIT_TUNING)
Ben Cheng6c10a972009-10-29 14:39:18 -07004317 loadConstant(cUnit, r0, kSwitchOverflow);
4318#endif
4319 opReg(cUnit, kOpBlx, r2);
4320 }
4321
Ben Chenge9695e52009-06-16 16:11:47 -07004322 dvmCompilerApplyGlobalOptimizations(cUnit);
jeffhao9e45c0b2010-02-03 10:24:05 -08004323
4324#if defined(WITH_SELF_VERIFICATION)
4325 selfVerificationBranchInsertPass(cUnit);
4326#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07004327}
4328
4329/* Accept the work and start compiling */
Bill Buzbee716f1202009-07-23 13:22:09 -07004330bool dvmCompilerDoWork(CompilerWorkOrder *work)
Ben Chengba4fc8b2009-06-01 13:00:29 -07004331{
Ben Chengccd6c012009-10-15 14:52:45 -07004332 bool res;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004333
Ben Cheng6999d842010-01-26 16:46:15 -08004334 if (gDvmJit.codeCacheFull) {
Ben Chengccd6c012009-10-15 14:52:45 -07004335 return false;
4336 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07004337
Ben Chengccd6c012009-10-15 14:52:45 -07004338 switch (work->kind) {
Ben Chengccd6c012009-10-15 14:52:45 -07004339 case kWorkOrderTrace:
4340 /* Start compilation with maximally allowed trace length */
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004341 res = dvmCompileTrace(work->info, JIT_MAX_TRACE_LEN, &work->result,
Ben Cheng4a419582010-08-04 13:23:09 -07004342 work->bailPtr, 0 /* no hints */);
Ben Chengccd6c012009-10-15 14:52:45 -07004343 break;
4344 case kWorkOrderTraceDebug: {
4345 bool oldPrintMe = gDvmJit.printMe;
4346 gDvmJit.printMe = true;
4347 /* Start compilation with maximally allowed trace length */
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004348 res = dvmCompileTrace(work->info, JIT_MAX_TRACE_LEN, &work->result,
Ben Cheng4a419582010-08-04 13:23:09 -07004349 work->bailPtr, 0 /* no hints */);
Elliott Hughes672511b2010-04-26 17:40:13 -07004350 gDvmJit.printMe = oldPrintMe;
Ben Chengccd6c012009-10-15 14:52:45 -07004351 break;
4352 }
4353 default:
4354 res = false;
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004355 LOGE("Jit: unknown work order type");
Elliott Hughes672511b2010-04-26 17:40:13 -07004356 assert(0); // Bail if debug build, discard otherwise
Ben Chengccd6c012009-10-15 14:52:45 -07004357 }
4358 return res;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004359}
4360
Ben Chengba4fc8b2009-06-01 13:00:29 -07004361/* Architectural-specific debugging helpers go here */
4362void dvmCompilerArchDump(void)
4363{
4364 /* Print compiled opcode in this VM instance */
4365 int i, start, streak;
4366 char buf[1024];
4367
4368 streak = i = 0;
4369 buf[0] = 0;
4370 while (opcodeCoverage[i] == 0 && i < 256) {
4371 i++;
4372 }
4373 if (i == 256) {
4374 return;
4375 }
4376 for (start = i++, streak = 1; i < 256; i++) {
4377 if (opcodeCoverage[i]) {
4378 streak++;
4379 } else {
4380 if (streak == 1) {
4381 sprintf(buf+strlen(buf), "%x,", start);
4382 } else {
4383 sprintf(buf+strlen(buf), "%x-%x,", start, start + streak - 1);
4384 }
4385 streak = 0;
4386 while (opcodeCoverage[i] == 0 && i < 256) {
4387 i++;
4388 }
4389 if (i < 256) {
4390 streak = 1;
4391 start = i;
4392 }
4393 }
4394 }
4395 if (streak) {
4396 if (streak == 1) {
4397 sprintf(buf+strlen(buf), "%x", start);
4398 } else {
4399 sprintf(buf+strlen(buf), "%x-%x", start, start + streak - 1);
4400 }
4401 }
4402 if (strlen(buf)) {
Ben Cheng8b258bf2009-06-24 17:27:07 -07004403 LOGD("dalvik.vm.jit.op = %s", buf);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004404 }
4405}
Ben Chengd7d426a2009-09-22 11:23:36 -07004406
4407/* Common initialization routine for an architecture family */
4408bool dvmCompilerArchInit()
4409{
4410 int i;
4411
Bill Buzbee1465db52009-09-23 17:17:35 -07004412 for (i = 0; i < kArmLast; i++) {
Ben Chengd7d426a2009-09-22 11:23:36 -07004413 if (EncodingMap[i].opCode != i) {
4414 LOGE("Encoding order for %s is wrong: expecting %d, seeing %d",
4415 EncodingMap[i].name, i, EncodingMap[i].opCode);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004416 dvmAbort(); // OK to dvmAbort - build error
Ben Chengd7d426a2009-09-22 11:23:36 -07004417 }
4418 }
4419
Ben Cheng5d90c202009-11-22 23:31:11 -08004420 return dvmCompilerArchVariantInit();
4421}
4422
4423void *dvmCompilerGetInterpretTemplate()
4424{
4425 return (void*) ((int)gDvmJit.codeCache +
4426 templateEntryOffsets[TEMPLATE_INTERPRET]);
4427}
4428
buzbeebff121a2010-08-04 15:25:06 -07004429/* Needed by the Assembler */
4430void dvmCompilerSetupResourceMasks(ArmLIR *lir)
4431{
4432 setupResourceMasks(lir);
4433}
4434
Ben Cheng5d90c202009-11-22 23:31:11 -08004435/* Needed by the ld/st optmizatons */
4436ArmLIR* dvmCompilerRegCopyNoInsert(CompilationUnit *cUnit, int rDest, int rSrc)
4437{
4438 return genRegCopyNoInsert(cUnit, rDest, rSrc);
4439}
4440
4441/* Needed by the register allocator */
4442ArmLIR* dvmCompilerRegCopy(CompilationUnit *cUnit, int rDest, int rSrc)
4443{
4444 return genRegCopy(cUnit, rDest, rSrc);
4445}
4446
4447/* Needed by the register allocator */
4448void dvmCompilerRegCopyWide(CompilationUnit *cUnit, int destLo, int destHi,
4449 int srcLo, int srcHi)
4450{
4451 genRegCopyWide(cUnit, destLo, destHi, srcLo, srcHi);
4452}
4453
4454void dvmCompilerFlushRegImpl(CompilationUnit *cUnit, int rBase,
4455 int displacement, int rSrc, OpSize size)
4456{
4457 storeBaseDisp(cUnit, rBase, displacement, rSrc, size);
4458}
4459
4460void dvmCompilerFlushRegWideImpl(CompilationUnit *cUnit, int rBase,
4461 int displacement, int rSrcLo, int rSrcHi)
4462{
4463 storeBaseDispWide(cUnit, rBase, displacement, rSrcLo, rSrcHi);
Ben Chengd7d426a2009-09-22 11:23:36 -07004464}