blob: d0ef80847b67aaed57a66f6a2bb1bd0cf8ba5ad2 [file] [log] [blame]
Ben Chengba4fc8b2009-06-01 13:00:29 -07001/*
2 * Copyright (C) 2009 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Bill Buzbee50a6bf22009-07-08 13:08:04 -070017/*
18 * This file contains codegen and support common to all supported
19 * ARM variants. It is included by:
20 *
21 * Codegen-$(TARGET_ARCH_VARIANT).c
22 *
23 * which combines this common code with specific support found in the
24 * applicable directory below this one.
25 */
26
buzbee919eb062010-07-12 12:59:22 -070027/*
28 * Mark garbage collection card. Skip if the value we're storing is null.
29 */
30static void markCard(CompilationUnit *cUnit, int valReg, int tgtAddrReg)
31{
32 int regCardBase = dvmCompilerAllocTemp(cUnit);
33 int regCardNo = dvmCompilerAllocTemp(cUnit);
buzbee8f8109a2010-08-31 10:16:35 -070034 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondEq, valReg, 0);
buzbee919eb062010-07-12 12:59:22 -070035 loadWordDisp(cUnit, rGLUE, offsetof(InterpState, cardTable),
36 regCardBase);
37 opRegRegImm(cUnit, kOpLsr, regCardNo, tgtAddrReg, GC_CARD_SHIFT);
38 storeBaseIndexed(cUnit, regCardBase, regCardNo, regCardBase, 0,
39 kUnsignedByte);
40 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
41 target->defMask = ENCODE_ALL;
42 branchOver->generic.target = (LIR *)target;
buzbeebaf196a2010-08-04 10:13:15 -070043 dvmCompilerFreeTemp(cUnit, regCardBase);
44 dvmCompilerFreeTemp(cUnit, regCardNo);
buzbee919eb062010-07-12 12:59:22 -070045}
46
Ben Cheng5d90c202009-11-22 23:31:11 -080047static bool genConversionCall(CompilationUnit *cUnit, MIR *mir, void *funct,
48 int srcSize, int tgtSize)
49{
50 /*
51 * Don't optimize the register usage since it calls out to template
52 * functions
53 */
54 RegLocation rlSrc;
55 RegLocation rlDest;
Bill Buzbeec6f10662010-02-09 11:16:15 -080056 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Ben Cheng5d90c202009-11-22 23:31:11 -080057 if (srcSize == 1) {
Bill Buzbeec6f10662010-02-09 11:16:15 -080058 rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Ben Cheng5d90c202009-11-22 23:31:11 -080059 loadValueDirectFixed(cUnit, rlSrc, r0);
60 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -080061 rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
Ben Cheng5d90c202009-11-22 23:31:11 -080062 loadValueDirectWideFixed(cUnit, rlSrc, r0, r1);
63 }
Ben Chengbd1326d2010-04-02 15:04:53 -070064 LOAD_FUNC_ADDR(cUnit, r2, (int)funct);
Ben Cheng5d90c202009-11-22 23:31:11 -080065 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -080066 dvmCompilerClobberCallRegs(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -080067 if (tgtSize == 1) {
68 RegLocation rlResult;
Bill Buzbeec6f10662010-02-09 11:16:15 -080069 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
70 rlResult = dvmCompilerGetReturn(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -080071 storeValue(cUnit, rlDest, rlResult);
72 } else {
73 RegLocation rlResult;
Bill Buzbeec6f10662010-02-09 11:16:15 -080074 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
75 rlResult = dvmCompilerGetReturnWide(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -080076 storeValueWide(cUnit, rlDest, rlResult);
77 }
78 return false;
79}
Ben Chengba4fc8b2009-06-01 13:00:29 -070080
Ben Cheng5d90c202009-11-22 23:31:11 -080081static bool genArithOpFloatPortable(CompilationUnit *cUnit, MIR *mir,
82 RegLocation rlDest, RegLocation rlSrc1,
83 RegLocation rlSrc2)
84{
85 RegLocation rlResult;
86 void* funct;
87
Ben Cheng5d90c202009-11-22 23:31:11 -080088 switch (mir->dalvikInsn.opCode) {
89 case OP_ADD_FLOAT_2ADDR:
90 case OP_ADD_FLOAT:
91 funct = (void*) __aeabi_fadd;
92 break;
93 case OP_SUB_FLOAT_2ADDR:
94 case OP_SUB_FLOAT:
95 funct = (void*) __aeabi_fsub;
96 break;
97 case OP_DIV_FLOAT_2ADDR:
98 case OP_DIV_FLOAT:
99 funct = (void*) __aeabi_fdiv;
100 break;
101 case OP_MUL_FLOAT_2ADDR:
102 case OP_MUL_FLOAT:
103 funct = (void*) __aeabi_fmul;
104 break;
105 case OP_REM_FLOAT_2ADDR:
106 case OP_REM_FLOAT:
107 funct = (void*) fmodf;
108 break;
109 case OP_NEG_FLOAT: {
110 genNegFloat(cUnit, rlDest, rlSrc1);
111 return false;
112 }
113 default:
114 return true;
115 }
Bill Buzbeec6f10662010-02-09 11:16:15 -0800116 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Ben Cheng5d90c202009-11-22 23:31:11 -0800117 loadValueDirectFixed(cUnit, rlSrc1, r0);
118 loadValueDirectFixed(cUnit, rlSrc2, r1);
Ben Chengbd1326d2010-04-02 15:04:53 -0700119 LOAD_FUNC_ADDR(cUnit, r2, (int)funct);
Ben Cheng5d90c202009-11-22 23:31:11 -0800120 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -0800121 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800122 rlResult = dvmCompilerGetReturn(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -0800123 storeValue(cUnit, rlDest, rlResult);
124 return false;
125}
126
127static bool genArithOpDoublePortable(CompilationUnit *cUnit, MIR *mir,
128 RegLocation rlDest, RegLocation rlSrc1,
129 RegLocation rlSrc2)
130{
131 RegLocation rlResult;
132 void* funct;
133
Ben Cheng5d90c202009-11-22 23:31:11 -0800134 switch (mir->dalvikInsn.opCode) {
135 case OP_ADD_DOUBLE_2ADDR:
136 case OP_ADD_DOUBLE:
137 funct = (void*) __aeabi_dadd;
138 break;
139 case OP_SUB_DOUBLE_2ADDR:
140 case OP_SUB_DOUBLE:
141 funct = (void*) __aeabi_dsub;
142 break;
143 case OP_DIV_DOUBLE_2ADDR:
144 case OP_DIV_DOUBLE:
145 funct = (void*) __aeabi_ddiv;
146 break;
147 case OP_MUL_DOUBLE_2ADDR:
148 case OP_MUL_DOUBLE:
149 funct = (void*) __aeabi_dmul;
150 break;
151 case OP_REM_DOUBLE_2ADDR:
152 case OP_REM_DOUBLE:
153 funct = (void*) fmod;
154 break;
155 case OP_NEG_DOUBLE: {
156 genNegDouble(cUnit, rlDest, rlSrc1);
157 return false;
158 }
159 default:
160 return true;
161 }
Bill Buzbeec6f10662010-02-09 11:16:15 -0800162 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Ben Chengbd1326d2010-04-02 15:04:53 -0700163 LOAD_FUNC_ADDR(cUnit, rlr, (int)funct);
Ben Cheng5d90c202009-11-22 23:31:11 -0800164 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
165 loadValueDirectWideFixed(cUnit, rlSrc2, r2, r3);
166 opReg(cUnit, kOpBlx, rlr);
Elliott Hughes6a555132010-02-25 15:41:42 -0800167 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800168 rlResult = dvmCompilerGetReturnWide(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -0800169 storeValueWide(cUnit, rlDest, rlResult);
170 return false;
171}
172
173static bool genConversionPortable(CompilationUnit *cUnit, MIR *mir)
174{
175 OpCode opCode = mir->dalvikInsn.opCode;
176
Ben Cheng5d90c202009-11-22 23:31:11 -0800177 switch (opCode) {
178 case OP_INT_TO_FLOAT:
179 return genConversionCall(cUnit, mir, (void*)__aeabi_i2f, 1, 1);
180 case OP_FLOAT_TO_INT:
181 return genConversionCall(cUnit, mir, (void*)__aeabi_f2iz, 1, 1);
182 case OP_DOUBLE_TO_FLOAT:
183 return genConversionCall(cUnit, mir, (void*)__aeabi_d2f, 2, 1);
184 case OP_FLOAT_TO_DOUBLE:
185 return genConversionCall(cUnit, mir, (void*)__aeabi_f2d, 1, 2);
186 case OP_INT_TO_DOUBLE:
187 return genConversionCall(cUnit, mir, (void*)__aeabi_i2d, 1, 2);
188 case OP_DOUBLE_TO_INT:
189 return genConversionCall(cUnit, mir, (void*)__aeabi_d2iz, 2, 1);
190 case OP_FLOAT_TO_LONG:
191 return genConversionCall(cUnit, mir, (void*)dvmJitf2l, 1, 2);
192 case OP_LONG_TO_FLOAT:
193 return genConversionCall(cUnit, mir, (void*)__aeabi_l2f, 2, 1);
194 case OP_DOUBLE_TO_LONG:
195 return genConversionCall(cUnit, mir, (void*)dvmJitd2l, 2, 2);
196 case OP_LONG_TO_DOUBLE:
197 return genConversionCall(cUnit, mir, (void*)__aeabi_l2d, 2, 2);
198 default:
199 return true;
200 }
201 return false;
202}
Ben Chengba4fc8b2009-06-01 13:00:29 -0700203
Jeff Hao97319a82009-08-12 16:57:15 -0700204#if defined(WITH_SELF_VERIFICATION)
jeffhao9e45c0b2010-02-03 10:24:05 -0800205static void selfVerificationBranchInsert(LIR *currentLIR, ArmOpCode opCode,
206 int dest, int src1)
Jeff Hao97319a82009-08-12 16:57:15 -0700207{
jeffhao9e45c0b2010-02-03 10:24:05 -0800208 ArmLIR *insn = dvmCompilerNew(sizeof(ArmLIR), true);
209 insn->opCode = opCode;
210 insn->operands[0] = dest;
211 insn->operands[1] = src1;
212 setupResourceMasks(insn);
213 dvmCompilerInsertLIRBefore(currentLIR, (LIR *) insn);
Jeff Hao97319a82009-08-12 16:57:15 -0700214}
215
jeffhao9e45c0b2010-02-03 10:24:05 -0800216static void selfVerificationBranchInsertPass(CompilationUnit *cUnit)
Jeff Hao97319a82009-08-12 16:57:15 -0700217{
jeffhao9e45c0b2010-02-03 10:24:05 -0800218 ArmLIR *thisLIR;
jeffhao9e45c0b2010-02-03 10:24:05 -0800219 TemplateOpCode opCode = TEMPLATE_MEM_OP_DECODE;
Jeff Hao97319a82009-08-12 16:57:15 -0700220
jeffhao9e45c0b2010-02-03 10:24:05 -0800221 for (thisLIR = (ArmLIR *) cUnit->firstLIRInsn;
222 thisLIR != (ArmLIR *) cUnit->lastLIRInsn;
223 thisLIR = NEXT_LIR(thisLIR)) {
224 if (thisLIR->branchInsertSV) {
225 /* Branch to mem op decode template */
226 selfVerificationBranchInsert((LIR *) thisLIR, kThumbBlx1,
227 (int) gDvmJit.codeCache + templateEntryOffsets[opCode],
228 (int) gDvmJit.codeCache + templateEntryOffsets[opCode]);
229 selfVerificationBranchInsert((LIR *) thisLIR, kThumbBlx2,
230 (int) gDvmJit.codeCache + templateEntryOffsets[opCode],
231 (int) gDvmJit.codeCache + templateEntryOffsets[opCode]);
Jeff Hao97319a82009-08-12 16:57:15 -0700232 }
233 }
Jeff Hao97319a82009-08-12 16:57:15 -0700234}
Jeff Hao97319a82009-08-12 16:57:15 -0700235#endif
236
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800237/* Generate conditional branch instructions */
238static ArmLIR *genConditionalBranch(CompilationUnit *cUnit,
239 ArmConditionCode cond,
240 ArmLIR *target)
241{
242 ArmLIR *branch = opCondBranch(cUnit, cond);
243 branch->generic.target = (LIR *) target;
244 return branch;
245}
246
Ben Chengba4fc8b2009-06-01 13:00:29 -0700247/* Generate a unconditional branch to go to the interpreter */
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700248static inline ArmLIR *genTrap(CompilationUnit *cUnit, int dOffset,
249 ArmLIR *pcrLabel)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700250{
Bill Buzbee1465db52009-09-23 17:17:35 -0700251 ArmLIR *branch = opNone(cUnit, kOpUncondBr);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700252 return genCheckCommon(cUnit, dOffset, branch, pcrLabel);
253}
254
255/* Load a wide field from an object instance */
256static void genIGetWide(CompilationUnit *cUnit, MIR *mir, int fieldOffset)
257{
Bill Buzbeec6f10662010-02-09 11:16:15 -0800258 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0);
259 RegLocation rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -0700260 RegLocation rlResult;
261 rlObj = loadValue(cUnit, rlObj, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800262 int regPtr = dvmCompilerAllocTemp(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700263
Bill Buzbee1465db52009-09-23 17:17:35 -0700264 assert(rlDest.wide);
Ben Chenge9695e52009-06-16 16:11:47 -0700265
Bill Buzbee1465db52009-09-23 17:17:35 -0700266 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset,
267 NULL);/* null object? */
268 opRegRegImm(cUnit, kOpAdd, regPtr, rlObj.lowReg, fieldOffset);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800269 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Ben Cheng11d8f142010-03-24 15:24:19 -0700270
271 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700272 loadPair(cUnit, regPtr, rlResult.lowReg, rlResult.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -0700273 HEAP_ACCESS_SHADOW(false);
274
Bill Buzbeec6f10662010-02-09 11:16:15 -0800275 dvmCompilerFreeTemp(cUnit, regPtr);
Bill Buzbee1465db52009-09-23 17:17:35 -0700276 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700277}
278
279/* Store a wide field to an object instance */
280static void genIPutWide(CompilationUnit *cUnit, MIR *mir, int fieldOffset)
281{
Bill Buzbeec6f10662010-02-09 11:16:15 -0800282 RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
283 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 2);
Bill Buzbee1465db52009-09-23 17:17:35 -0700284 rlObj = loadValue(cUnit, rlObj, kCoreReg);
285 int regPtr;
286 rlSrc = loadValueWide(cUnit, rlSrc, kAnyReg);
287 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset,
288 NULL);/* null object? */
Bill Buzbeec6f10662010-02-09 11:16:15 -0800289 regPtr = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700290 opRegRegImm(cUnit, kOpAdd, regPtr, rlObj.lowReg, fieldOffset);
Ben Cheng11d8f142010-03-24 15:24:19 -0700291
292 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700293 storePair(cUnit, regPtr, rlSrc.lowReg, rlSrc.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -0700294 HEAP_ACCESS_SHADOW(false);
295
Bill Buzbeec6f10662010-02-09 11:16:15 -0800296 dvmCompilerFreeTemp(cUnit, regPtr);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700297}
298
299/*
300 * Load a field from an object instance
301 *
Ben Chengba4fc8b2009-06-01 13:00:29 -0700302 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700303static void genIGet(CompilationUnit *cUnit, MIR *mir, OpSize size,
buzbeeecf8f6e2010-07-20 14:53:42 -0700304 int fieldOffset, bool isVolatile)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700305{
Bill Buzbee1465db52009-09-23 17:17:35 -0700306 RegLocation rlResult;
Bill Buzbee749e8162010-07-07 06:55:56 -0700307 RegisterClass regClass = dvmCompilerRegClassBySize(size);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800308 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0);
309 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -0700310 rlObj = loadValue(cUnit, rlObj, kCoreReg);
Bill Buzbee749e8162010-07-07 06:55:56 -0700311 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, regClass, true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700312 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset,
313 NULL);/* null object? */
Ben Cheng11d8f142010-03-24 15:24:19 -0700314
315 HEAP_ACCESS_SHADOW(true);
Ben Cheng5d90c202009-11-22 23:31:11 -0800316 loadBaseDisp(cUnit, mir, rlObj.lowReg, fieldOffset, rlResult.lowReg,
317 size, rlObj.sRegLow);
Ben Cheng11d8f142010-03-24 15:24:19 -0700318 HEAP_ACCESS_SHADOW(false);
buzbeeecf8f6e2010-07-20 14:53:42 -0700319 if (isVolatile) {
320 dvmCompilerGenMemBarrier(cUnit);
321 }
Ben Cheng11d8f142010-03-24 15:24:19 -0700322
Bill Buzbee1465db52009-09-23 17:17:35 -0700323 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700324}
325
326/*
327 * Store a field to an object instance
328 *
Ben Chengba4fc8b2009-06-01 13:00:29 -0700329 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700330static void genIPut(CompilationUnit *cUnit, MIR *mir, OpSize size,
buzbeeecf8f6e2010-07-20 14:53:42 -0700331 int fieldOffset, bool isObject, bool isVolatile)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700332{
Bill Buzbee749e8162010-07-07 06:55:56 -0700333 RegisterClass regClass = dvmCompilerRegClassBySize(size);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800334 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
335 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -0700336 rlObj = loadValue(cUnit, rlObj, kCoreReg);
Bill Buzbee749e8162010-07-07 06:55:56 -0700337 rlSrc = loadValue(cUnit, rlSrc, regClass);
Bill Buzbee1465db52009-09-23 17:17:35 -0700338 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset,
339 NULL);/* null object? */
Ben Cheng11d8f142010-03-24 15:24:19 -0700340
buzbeeecf8f6e2010-07-20 14:53:42 -0700341 if (isVolatile) {
342 dvmCompilerGenMemBarrier(cUnit);
343 }
Ben Cheng11d8f142010-03-24 15:24:19 -0700344 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700345 storeBaseDisp(cUnit, rlObj.lowReg, fieldOffset, rlSrc.lowReg, size);
Ben Cheng11d8f142010-03-24 15:24:19 -0700346 HEAP_ACCESS_SHADOW(false);
buzbee919eb062010-07-12 12:59:22 -0700347 if (isObject) {
348 /* NOTE: marking card based on object head */
349 markCard(cUnit, rlSrc.lowReg, rlObj.lowReg);
350 }
Ben Chengba4fc8b2009-06-01 13:00:29 -0700351}
352
353
Ben Chengba4fc8b2009-06-01 13:00:29 -0700354/*
355 * Generate array load
Ben Chengba4fc8b2009-06-01 13:00:29 -0700356 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700357static void genArrayGet(CompilationUnit *cUnit, MIR *mir, OpSize size,
Bill Buzbee1465db52009-09-23 17:17:35 -0700358 RegLocation rlArray, RegLocation rlIndex,
359 RegLocation rlDest, int scale)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700360{
Bill Buzbee749e8162010-07-07 06:55:56 -0700361 RegisterClass regClass = dvmCompilerRegClassBySize(size);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700362 int lenOffset = offsetof(ArrayObject, length);
363 int dataOffset = offsetof(ArrayObject, contents);
Bill Buzbee1465db52009-09-23 17:17:35 -0700364 RegLocation rlResult;
365 rlArray = loadValue(cUnit, rlArray, kCoreReg);
366 rlIndex = loadValue(cUnit, rlIndex, kCoreReg);
367 int regPtr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700368
369 /* null object? */
Ben Cheng4238ec22009-08-24 16:32:22 -0700370 ArmLIR * pcrLabel = NULL;
371
372 if (!(mir->OptimizationFlags & MIR_IGNORE_NULL_CHECK)) {
Bill Buzbee1465db52009-09-23 17:17:35 -0700373 pcrLabel = genNullCheck(cUnit, rlArray.sRegLow,
374 rlArray.lowReg, mir->offset, NULL);
Ben Cheng4238ec22009-08-24 16:32:22 -0700375 }
376
Bill Buzbeec6f10662010-02-09 11:16:15 -0800377 regPtr = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700378
Ben Cheng4238ec22009-08-24 16:32:22 -0700379 if (!(mir->OptimizationFlags & MIR_IGNORE_RANGE_CHECK)) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800380 int regLen = dvmCompilerAllocTemp(cUnit);
Ben Cheng4238ec22009-08-24 16:32:22 -0700381 /* Get len */
Bill Buzbee1465db52009-09-23 17:17:35 -0700382 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLen);
383 /* regPtr -> array data */
384 opRegRegImm(cUnit, kOpAdd, regPtr, rlArray.lowReg, dataOffset);
385 genBoundsCheck(cUnit, rlIndex.lowReg, regLen, mir->offset,
386 pcrLabel);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800387 dvmCompilerFreeTemp(cUnit, regLen);
Ben Cheng4238ec22009-08-24 16:32:22 -0700388 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700389 /* regPtr -> array data */
390 opRegRegImm(cUnit, kOpAdd, regPtr, rlArray.lowReg, dataOffset);
Ben Cheng4238ec22009-08-24 16:32:22 -0700391 }
Bill Buzbee1465db52009-09-23 17:17:35 -0700392 if ((size == kLong) || (size == kDouble)) {
393 if (scale) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800394 int rNewIndex = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700395 opRegRegImm(cUnit, kOpLsl, rNewIndex, rlIndex.lowReg, scale);
396 opRegReg(cUnit, kOpAdd, regPtr, rNewIndex);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800397 dvmCompilerFreeTemp(cUnit, rNewIndex);
Bill Buzbee1465db52009-09-23 17:17:35 -0700398 } else {
399 opRegReg(cUnit, kOpAdd, regPtr, rlIndex.lowReg);
400 }
Bill Buzbee749e8162010-07-07 06:55:56 -0700401 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, regClass, true);
Ben Cheng11d8f142010-03-24 15:24:19 -0700402
403 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700404 loadPair(cUnit, regPtr, rlResult.lowReg, rlResult.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -0700405 HEAP_ACCESS_SHADOW(false);
406
Bill Buzbeec6f10662010-02-09 11:16:15 -0800407 dvmCompilerFreeTemp(cUnit, regPtr);
Bill Buzbee1465db52009-09-23 17:17:35 -0700408 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700409 } else {
Bill Buzbee749e8162010-07-07 06:55:56 -0700410 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, regClass, true);
Ben Cheng11d8f142010-03-24 15:24:19 -0700411
412 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700413 loadBaseIndexed(cUnit, regPtr, rlIndex.lowReg, rlResult.lowReg,
414 scale, size);
Ben Cheng11d8f142010-03-24 15:24:19 -0700415 HEAP_ACCESS_SHADOW(false);
416
Bill Buzbeec6f10662010-02-09 11:16:15 -0800417 dvmCompilerFreeTemp(cUnit, regPtr);
Bill Buzbee1465db52009-09-23 17:17:35 -0700418 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700419 }
420}
421
Ben Chengba4fc8b2009-06-01 13:00:29 -0700422/*
423 * Generate array store
424 *
Ben Chengba4fc8b2009-06-01 13:00:29 -0700425 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700426static void genArrayPut(CompilationUnit *cUnit, MIR *mir, OpSize size,
Bill Buzbee1465db52009-09-23 17:17:35 -0700427 RegLocation rlArray, RegLocation rlIndex,
428 RegLocation rlSrc, int scale)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700429{
Bill Buzbee749e8162010-07-07 06:55:56 -0700430 RegisterClass regClass = dvmCompilerRegClassBySize(size);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700431 int lenOffset = offsetof(ArrayObject, length);
432 int dataOffset = offsetof(ArrayObject, contents);
433
Bill Buzbee1465db52009-09-23 17:17:35 -0700434 int regPtr;
435 rlArray = loadValue(cUnit, rlArray, kCoreReg);
436 rlIndex = loadValue(cUnit, rlIndex, kCoreReg);
Ben Chenge9695e52009-06-16 16:11:47 -0700437
Bill Buzbeec6f10662010-02-09 11:16:15 -0800438 if (dvmCompilerIsTemp(cUnit, rlArray.lowReg)) {
439 dvmCompilerClobber(cUnit, rlArray.lowReg);
Bill Buzbee1465db52009-09-23 17:17:35 -0700440 regPtr = rlArray.lowReg;
441 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800442 regPtr = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700443 genRegCopy(cUnit, regPtr, rlArray.lowReg);
444 }
Ben Chenge9695e52009-06-16 16:11:47 -0700445
Ben Cheng1efc9c52009-06-08 18:25:27 -0700446 /* null object? */
Ben Cheng4238ec22009-08-24 16:32:22 -0700447 ArmLIR * pcrLabel = NULL;
448
449 if (!(mir->OptimizationFlags & MIR_IGNORE_NULL_CHECK)) {
Bill Buzbee1465db52009-09-23 17:17:35 -0700450 pcrLabel = genNullCheck(cUnit, rlArray.sRegLow, rlArray.lowReg,
451 mir->offset, NULL);
Ben Cheng4238ec22009-08-24 16:32:22 -0700452 }
453
454 if (!(mir->OptimizationFlags & MIR_IGNORE_RANGE_CHECK)) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800455 int regLen = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700456 //NOTE: max live temps(4) here.
Ben Cheng4238ec22009-08-24 16:32:22 -0700457 /* Get len */
Bill Buzbee1465db52009-09-23 17:17:35 -0700458 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLen);
459 /* regPtr -> array data */
460 opRegImm(cUnit, kOpAdd, regPtr, dataOffset);
461 genBoundsCheck(cUnit, rlIndex.lowReg, regLen, mir->offset,
462 pcrLabel);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800463 dvmCompilerFreeTemp(cUnit, regLen);
Ben Cheng4238ec22009-08-24 16:32:22 -0700464 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700465 /* regPtr -> array data */
466 opRegImm(cUnit, kOpAdd, regPtr, dataOffset);
Ben Cheng4238ec22009-08-24 16:32:22 -0700467 }
Bill Buzbee1465db52009-09-23 17:17:35 -0700468 /* at this point, regPtr points to array, 2 live temps */
Bill Buzbee1465db52009-09-23 17:17:35 -0700469 if ((size == kLong) || (size == kDouble)) {
470 //TODO: need specific wide routine that can handle fp regs
471 if (scale) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800472 int rNewIndex = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700473 opRegRegImm(cUnit, kOpLsl, rNewIndex, rlIndex.lowReg, scale);
474 opRegReg(cUnit, kOpAdd, regPtr, rNewIndex);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800475 dvmCompilerFreeTemp(cUnit, rNewIndex);
Bill Buzbee1465db52009-09-23 17:17:35 -0700476 } else {
477 opRegReg(cUnit, kOpAdd, regPtr, rlIndex.lowReg);
478 }
Bill Buzbee749e8162010-07-07 06:55:56 -0700479 rlSrc = loadValueWide(cUnit, rlSrc, regClass);
Ben Cheng11d8f142010-03-24 15:24:19 -0700480
481 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700482 storePair(cUnit, regPtr, rlSrc.lowReg, rlSrc.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -0700483 HEAP_ACCESS_SHADOW(false);
484
Bill Buzbeec6f10662010-02-09 11:16:15 -0800485 dvmCompilerFreeTemp(cUnit, regPtr);
Bill Buzbee270c1d62009-08-13 16:58:07 -0700486 } else {
Bill Buzbee749e8162010-07-07 06:55:56 -0700487 rlSrc = loadValue(cUnit, rlSrc, regClass);
Ben Cheng11d8f142010-03-24 15:24:19 -0700488
489 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700490 storeBaseIndexed(cUnit, regPtr, rlIndex.lowReg, rlSrc.lowReg,
491 scale, size);
Ben Cheng11d8f142010-03-24 15:24:19 -0700492 HEAP_ACCESS_SHADOW(false);
jeffhao9e45c0b2010-02-03 10:24:05 -0800493 }
Ben Chengba4fc8b2009-06-01 13:00:29 -0700494}
495
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800496/*
497 * Generate array object store
498 * Must use explicit register allocation here because of
499 * call-out to dvmCanPutArrayElement
500 */
501static void genArrayObjectPut(CompilationUnit *cUnit, MIR *mir,
502 RegLocation rlArray, RegLocation rlIndex,
503 RegLocation rlSrc, int scale)
504{
505 int lenOffset = offsetof(ArrayObject, length);
506 int dataOffset = offsetof(ArrayObject, contents);
507
508 dvmCompilerFlushAllRegs(cUnit);
509
510 int regLen = r0;
511 int regPtr = r4PC; /* Preserved across call */
512 int regArray = r1;
513 int regIndex = r7; /* Preserved across call */
514
515 loadValueDirectFixed(cUnit, rlArray, regArray);
516 loadValueDirectFixed(cUnit, rlIndex, regIndex);
517
518 /* null object? */
519 ArmLIR * pcrLabel = NULL;
520
521 if (!(mir->OptimizationFlags & MIR_IGNORE_NULL_CHECK)) {
522 pcrLabel = genNullCheck(cUnit, rlArray.sRegLow, regArray,
523 mir->offset, NULL);
524 }
525
526 if (!(mir->OptimizationFlags & MIR_IGNORE_RANGE_CHECK)) {
527 /* Get len */
528 loadWordDisp(cUnit, regArray, lenOffset, regLen);
529 /* regPtr -> array data */
530 opRegRegImm(cUnit, kOpAdd, regPtr, regArray, dataOffset);
531 genBoundsCheck(cUnit, regIndex, regLen, mir->offset,
532 pcrLabel);
533 } else {
534 /* regPtr -> array data */
535 opRegRegImm(cUnit, kOpAdd, regPtr, regArray, dataOffset);
536 }
537
538 /* Get object to store */
539 loadValueDirectFixed(cUnit, rlSrc, r0);
Ben Chengbd1326d2010-04-02 15:04:53 -0700540 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmCanPutArrayElement);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800541
542 /* Are we storing null? If so, avoid check */
buzbee8f8109a2010-08-31 10:16:35 -0700543 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondEq, r0, 0);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800544
545 /* Make sure the types are compatible */
546 loadWordDisp(cUnit, regArray, offsetof(Object, clazz), r1);
547 loadWordDisp(cUnit, r0, offsetof(Object, clazz), r0);
548 opReg(cUnit, kOpBlx, r2);
549 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee900a3af2010-03-16 12:41:43 -0700550
551 /*
552 * Using fixed registers here, and counting on r4 and r7 being
553 * preserved across the above call. Tell the register allocation
554 * utilities about the regs we are using directly
555 */
556 dvmCompilerLockTemp(cUnit, regPtr); // r4PC
557 dvmCompilerLockTemp(cUnit, regIndex); // r7
558 dvmCompilerLockTemp(cUnit, r0);
buzbee919eb062010-07-12 12:59:22 -0700559 dvmCompilerLockTemp(cUnit, r1);
Bill Buzbee900a3af2010-03-16 12:41:43 -0700560
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800561 /* Bad? - roll back and re-execute if so */
562 genRegImmCheck(cUnit, kArmCondEq, r0, 0, mir->offset, pcrLabel);
563
buzbee919eb062010-07-12 12:59:22 -0700564 /* Resume here - must reload element & array, regPtr & index preserved */
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800565 loadValueDirectFixed(cUnit, rlSrc, r0);
buzbee919eb062010-07-12 12:59:22 -0700566 loadValueDirectFixed(cUnit, rlArray, r1);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800567
568 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
569 target->defMask = ENCODE_ALL;
570 branchOver->generic.target = (LIR *) target;
571
Ben Cheng11d8f142010-03-24 15:24:19 -0700572 HEAP_ACCESS_SHADOW(true);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800573 storeBaseIndexed(cUnit, regPtr, regIndex, r0,
574 scale, kWord);
Ben Cheng11d8f142010-03-24 15:24:19 -0700575 HEAP_ACCESS_SHADOW(false);
buzbee919eb062010-07-12 12:59:22 -0700576
buzbeebaf196a2010-08-04 10:13:15 -0700577 dvmCompilerFreeTemp(cUnit, regPtr);
578 dvmCompilerFreeTemp(cUnit, regIndex);
579
buzbee919eb062010-07-12 12:59:22 -0700580 /* NOTE: marking card here based on object head */
581 markCard(cUnit, r0, r1);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800582}
583
Ben Cheng5d90c202009-11-22 23:31:11 -0800584static bool genShiftOpLong(CompilationUnit *cUnit, MIR *mir,
585 RegLocation rlDest, RegLocation rlSrc1,
586 RegLocation rlShift)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700587{
Ben Chenge9695e52009-06-16 16:11:47 -0700588 /*
589 * Don't mess with the regsiters here as there is a particular calling
590 * convention to the out-of-line handler.
591 */
Bill Buzbee1465db52009-09-23 17:17:35 -0700592 RegLocation rlResult;
593
594 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
595 loadValueDirect(cUnit, rlShift, r2);
Ben Chenge9695e52009-06-16 16:11:47 -0700596 switch( mir->dalvikInsn.opCode) {
597 case OP_SHL_LONG:
598 case OP_SHL_LONG_2ADDR:
599 genDispatchToHandler(cUnit, TEMPLATE_SHL_LONG);
600 break;
601 case OP_SHR_LONG:
602 case OP_SHR_LONG_2ADDR:
603 genDispatchToHandler(cUnit, TEMPLATE_SHR_LONG);
604 break;
605 case OP_USHR_LONG:
606 case OP_USHR_LONG_2ADDR:
607 genDispatchToHandler(cUnit, TEMPLATE_USHR_LONG);
608 break;
609 default:
610 return true;
611 }
Bill Buzbeec6f10662010-02-09 11:16:15 -0800612 rlResult = dvmCompilerGetReturnWide(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700613 storeValueWide(cUnit, rlDest, rlResult);
Ben Chenge9695e52009-06-16 16:11:47 -0700614 return false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700615}
Ben Chenge9695e52009-06-16 16:11:47 -0700616
Ben Cheng5d90c202009-11-22 23:31:11 -0800617static bool genArithOpLong(CompilationUnit *cUnit, MIR *mir,
618 RegLocation rlDest, RegLocation rlSrc1,
619 RegLocation rlSrc2)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700620{
Bill Buzbee1465db52009-09-23 17:17:35 -0700621 RegLocation rlResult;
622 OpKind firstOp = kOpBkpt;
623 OpKind secondOp = kOpBkpt;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700624 bool callOut = false;
625 void *callTgt;
626 int retReg = r0;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700627
628 switch (mir->dalvikInsn.opCode) {
629 case OP_NOT_LONG:
Bill Buzbee1465db52009-09-23 17:17:35 -0700630 rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800631 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700632 opRegReg(cUnit, kOpMvn, rlResult.lowReg, rlSrc2.lowReg);
633 opRegReg(cUnit, kOpMvn, rlResult.highReg, rlSrc2.highReg);
634 storeValueWide(cUnit, rlDest, rlResult);
635 return false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700636 break;
637 case OP_ADD_LONG:
638 case OP_ADD_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700639 firstOp = kOpAdd;
640 secondOp = kOpAdc;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700641 break;
642 case OP_SUB_LONG:
643 case OP_SUB_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700644 firstOp = kOpSub;
645 secondOp = kOpSbc;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700646 break;
647 case OP_MUL_LONG:
648 case OP_MUL_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700649 genMulLong(cUnit, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700650 return false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700651 case OP_DIV_LONG:
652 case OP_DIV_LONG_2ADDR:
653 callOut = true;
654 retReg = r0;
655 callTgt = (void*)__aeabi_ldivmod;
656 break;
657 /* NOTE - result is in r2/r3 instead of r0/r1 */
658 case OP_REM_LONG:
659 case OP_REM_LONG_2ADDR:
660 callOut = true;
661 callTgt = (void*)__aeabi_ldivmod;
662 retReg = r2;
663 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700664 case OP_AND_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700665 case OP_AND_LONG:
666 firstOp = kOpAnd;
667 secondOp = kOpAnd;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700668 break;
669 case OP_OR_LONG:
670 case OP_OR_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700671 firstOp = kOpOr;
672 secondOp = kOpOr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700673 break;
674 case OP_XOR_LONG:
675 case OP_XOR_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700676 firstOp = kOpXor;
677 secondOp = kOpXor;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700678 break;
Ben Chenge9695e52009-06-16 16:11:47 -0700679 case OP_NEG_LONG: {
Bill Buzbee51ecf602010-01-14 14:27:52 -0800680 //TUNING: can improve this using Thumb2 code
Bill Buzbeec6f10662010-02-09 11:16:15 -0800681 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700682 rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800683 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -0700684 loadConstantNoClobber(cUnit, tReg, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -0700685 opRegRegReg(cUnit, kOpSub, rlResult.lowReg,
Bill Buzbee51ecf602010-01-14 14:27:52 -0800686 tReg, rlSrc2.lowReg);
687 opRegReg(cUnit, kOpSbc, tReg, rlSrc2.highReg);
688 genRegCopy(cUnit, rlResult.highReg, tReg);
Bill Buzbee1465db52009-09-23 17:17:35 -0700689 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700690 return false;
Ben Chenge9695e52009-06-16 16:11:47 -0700691 }
Ben Chengba4fc8b2009-06-01 13:00:29 -0700692 default:
693 LOGE("Invalid long arith op");
Bill Buzbeefc519dc2010-03-06 23:30:57 -0800694 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700695 }
696 if (!callOut) {
Bill Buzbee80cef862010-03-25 10:38:34 -0700697 genLong3Addr(cUnit, mir, firstOp, secondOp, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700698 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700699 // Adjust return regs in to handle case of rem returning r2/r3
Bill Buzbeec6f10662010-02-09 11:16:15 -0800700 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -0700701 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
Ben Chengbd1326d2010-04-02 15:04:53 -0700702 LOAD_FUNC_ADDR(cUnit, rlr, (int) callTgt);
Bill Buzbee1465db52009-09-23 17:17:35 -0700703 loadValueDirectWideFixed(cUnit, rlSrc2, r2, r3);
704 opReg(cUnit, kOpBlx, rlr);
Elliott Hughes6a555132010-02-25 15:41:42 -0800705 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700706 if (retReg == r0)
Bill Buzbeec6f10662010-02-09 11:16:15 -0800707 rlResult = dvmCompilerGetReturnWide(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700708 else
Bill Buzbeec6f10662010-02-09 11:16:15 -0800709 rlResult = dvmCompilerGetReturnWideAlt(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700710 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700711 }
712 return false;
713}
714
Ben Cheng5d90c202009-11-22 23:31:11 -0800715static bool genArithOpInt(CompilationUnit *cUnit, MIR *mir,
716 RegLocation rlDest, RegLocation rlSrc1,
717 RegLocation rlSrc2)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700718{
Bill Buzbee1465db52009-09-23 17:17:35 -0700719 OpKind op = kOpBkpt;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700720 bool callOut = false;
721 bool checkZero = false;
Bill Buzbee1465db52009-09-23 17:17:35 -0700722 bool unary = false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700723 int retReg = r0;
724 void *callTgt;
Bill Buzbee1465db52009-09-23 17:17:35 -0700725 RegLocation rlResult;
Bill Buzbee0e605272009-12-01 14:28:05 -0800726 bool shiftOp = false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700727
Ben Chengba4fc8b2009-06-01 13:00:29 -0700728 switch (mir->dalvikInsn.opCode) {
729 case OP_NEG_INT:
Bill Buzbee1465db52009-09-23 17:17:35 -0700730 op = kOpNeg;
731 unary = true;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700732 break;
733 case OP_NOT_INT:
Bill Buzbee1465db52009-09-23 17:17:35 -0700734 op = kOpMvn;
735 unary = true;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700736 break;
737 case OP_ADD_INT:
738 case OP_ADD_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700739 op = kOpAdd;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700740 break;
741 case OP_SUB_INT:
742 case OP_SUB_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700743 op = kOpSub;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700744 break;
745 case OP_MUL_INT:
746 case OP_MUL_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700747 op = kOpMul;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700748 break;
749 case OP_DIV_INT:
750 case OP_DIV_INT_2ADDR:
751 callOut = true;
752 checkZero = true;
753 callTgt = __aeabi_idiv;
754 retReg = r0;
755 break;
756 /* NOTE: returns in r1 */
757 case OP_REM_INT:
758 case OP_REM_INT_2ADDR:
759 callOut = true;
760 checkZero = true;
761 callTgt = __aeabi_idivmod;
762 retReg = r1;
763 break;
764 case OP_AND_INT:
765 case OP_AND_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700766 op = kOpAnd;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700767 break;
768 case OP_OR_INT:
769 case OP_OR_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700770 op = kOpOr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700771 break;
772 case OP_XOR_INT:
773 case OP_XOR_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700774 op = kOpXor;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700775 break;
776 case OP_SHL_INT:
777 case OP_SHL_INT_2ADDR:
Bill Buzbee0e605272009-12-01 14:28:05 -0800778 shiftOp = true;
Bill Buzbee1465db52009-09-23 17:17:35 -0700779 op = kOpLsl;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700780 break;
781 case OP_SHR_INT:
782 case OP_SHR_INT_2ADDR:
Bill Buzbee0e605272009-12-01 14:28:05 -0800783 shiftOp = true;
Bill Buzbee1465db52009-09-23 17:17:35 -0700784 op = kOpAsr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700785 break;
786 case OP_USHR_INT:
787 case OP_USHR_INT_2ADDR:
Bill Buzbee0e605272009-12-01 14:28:05 -0800788 shiftOp = true;
Bill Buzbee1465db52009-09-23 17:17:35 -0700789 op = kOpLsr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700790 break;
791 default:
792 LOGE("Invalid word arith op: 0x%x(%d)",
793 mir->dalvikInsn.opCode, mir->dalvikInsn.opCode);
Bill Buzbeefc519dc2010-03-06 23:30:57 -0800794 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700795 }
796 if (!callOut) {
Bill Buzbee1465db52009-09-23 17:17:35 -0700797 rlSrc1 = loadValue(cUnit, rlSrc1, kCoreReg);
798 if (unary) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800799 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700800 opRegReg(cUnit, op, rlResult.lowReg,
801 rlSrc1.lowReg);
Ben Chenge9695e52009-06-16 16:11:47 -0700802 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700803 rlSrc2 = loadValue(cUnit, rlSrc2, kCoreReg);
Bill Buzbee0e605272009-12-01 14:28:05 -0800804 if (shiftOp) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800805 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee0e605272009-12-01 14:28:05 -0800806 opRegRegImm(cUnit, kOpAnd, tReg, rlSrc2.lowReg, 31);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800807 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee0e605272009-12-01 14:28:05 -0800808 opRegRegReg(cUnit, op, rlResult.lowReg,
809 rlSrc1.lowReg, tReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800810 dvmCompilerFreeTemp(cUnit, tReg);
Bill Buzbee0e605272009-12-01 14:28:05 -0800811 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800812 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee0e605272009-12-01 14:28:05 -0800813 opRegRegReg(cUnit, op, rlResult.lowReg,
814 rlSrc1.lowReg, rlSrc2.lowReg);
815 }
Ben Chenge9695e52009-06-16 16:11:47 -0700816 }
Bill Buzbee1465db52009-09-23 17:17:35 -0700817 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700818 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700819 RegLocation rlResult;
Bill Buzbeec6f10662010-02-09 11:16:15 -0800820 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -0700821 loadValueDirectFixed(cUnit, rlSrc2, r1);
Ben Chengbd1326d2010-04-02 15:04:53 -0700822 LOAD_FUNC_ADDR(cUnit, r2, (int) callTgt);
Bill Buzbee1465db52009-09-23 17:17:35 -0700823 loadValueDirectFixed(cUnit, rlSrc1, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700824 if (checkZero) {
Bill Buzbee1465db52009-09-23 17:17:35 -0700825 genNullCheck(cUnit, rlSrc2.sRegLow, r1, mir->offset, NULL);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700826 }
Bill Buzbee1465db52009-09-23 17:17:35 -0700827 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -0800828 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700829 if (retReg == r0)
Bill Buzbeec6f10662010-02-09 11:16:15 -0800830 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700831 else
Bill Buzbeec6f10662010-02-09 11:16:15 -0800832 rlResult = dvmCompilerGetReturnAlt(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700833 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700834 }
835 return false;
836}
837
Ben Cheng5d90c202009-11-22 23:31:11 -0800838static bool genArithOp(CompilationUnit *cUnit, MIR *mir)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700839{
840 OpCode opCode = mir->dalvikInsn.opCode;
Bill Buzbee1465db52009-09-23 17:17:35 -0700841 RegLocation rlDest;
842 RegLocation rlSrc1;
843 RegLocation rlSrc2;
844 /* Deduce sizes of operands */
845 if (mir->ssaRep->numUses == 2) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800846 rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 0);
847 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -0700848 } else if (mir->ssaRep->numUses == 3) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800849 rlSrc1 = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
850 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 2);
Bill Buzbee1465db52009-09-23 17:17:35 -0700851 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800852 rlSrc1 = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
853 rlSrc2 = dvmCompilerGetSrcWide(cUnit, mir, 2, 3);
Bill Buzbee1465db52009-09-23 17:17:35 -0700854 assert(mir->ssaRep->numUses == 4);
855 }
856 if (mir->ssaRep->numDefs == 1) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800857 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -0700858 } else {
859 assert(mir->ssaRep->numDefs == 2);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800860 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -0700861 }
Ben Chengba4fc8b2009-06-01 13:00:29 -0700862
863 if ((opCode >= OP_ADD_LONG_2ADDR) && (opCode <= OP_XOR_LONG_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800864 return genArithOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700865 }
866 if ((opCode >= OP_ADD_LONG) && (opCode <= OP_XOR_LONG)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800867 return genArithOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700868 }
869 if ((opCode >= OP_SHL_LONG_2ADDR) && (opCode <= OP_USHR_LONG_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800870 return genShiftOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700871 }
872 if ((opCode >= OP_SHL_LONG) && (opCode <= OP_USHR_LONG)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800873 return genShiftOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700874 }
875 if ((opCode >= OP_ADD_INT_2ADDR) && (opCode <= OP_USHR_INT_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800876 return genArithOpInt(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700877 }
878 if ((opCode >= OP_ADD_INT) && (opCode <= OP_USHR_INT)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800879 return genArithOpInt(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700880 }
881 if ((opCode >= OP_ADD_FLOAT_2ADDR) && (opCode <= OP_REM_FLOAT_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800882 return genArithOpFloat(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700883 }
884 if ((opCode >= OP_ADD_FLOAT) && (opCode <= OP_REM_FLOAT)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800885 return genArithOpFloat(cUnit, mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700886 }
887 if ((opCode >= OP_ADD_DOUBLE_2ADDR) && (opCode <= OP_REM_DOUBLE_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800888 return genArithOpDouble(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700889 }
890 if ((opCode >= OP_ADD_DOUBLE) && (opCode <= OP_REM_DOUBLE)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800891 return genArithOpDouble(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700892 }
893 return true;
894}
895
Bill Buzbee1465db52009-09-23 17:17:35 -0700896/* Generate unconditional branch instructions */
897static ArmLIR *genUnconditionalBranch(CompilationUnit *cUnit, ArmLIR *target)
898{
899 ArmLIR *branch = opNone(cUnit, kOpUncondBr);
900 branch->generic.target = (LIR *) target;
901 return branch;
902}
903
Bill Buzbee1465db52009-09-23 17:17:35 -0700904/* Perform the actual operation for OP_RETURN_* */
905static void genReturnCommon(CompilationUnit *cUnit, MIR *mir)
906{
907 genDispatchToHandler(cUnit, TEMPLATE_RETURN);
Ben Cheng978738d2010-05-13 13:45:57 -0700908#if defined(WITH_JIT_TUNING)
Bill Buzbee1465db52009-09-23 17:17:35 -0700909 gDvmJit.returnOp++;
910#endif
911 int dPC = (int) (cUnit->method->insns + mir->offset);
912 /* Insert branch, but defer setting of target */
913 ArmLIR *branch = genUnconditionalBranch(cUnit, NULL);
914 /* Set up the place holder to reconstruct this Dalvik PC */
915 ArmLIR *pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true);
Ben Chenga4973592010-03-31 11:59:18 -0700916 pcrLabel->opCode = kArmPseudoPCReconstructionCell;
Bill Buzbee1465db52009-09-23 17:17:35 -0700917 pcrLabel->operands[0] = dPC;
918 pcrLabel->operands[1] = mir->offset;
919 /* Insert the place holder to the growable list */
920 dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel);
921 /* Branch to the PC reconstruction code */
922 branch->generic.target = (LIR *) pcrLabel;
923}
924
Ben Chengba4fc8b2009-06-01 13:00:29 -0700925static void genProcessArgsNoRange(CompilationUnit *cUnit, MIR *mir,
926 DecodedInstruction *dInsn,
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700927 ArmLIR **pcrLabel)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700928{
929 unsigned int i;
930 unsigned int regMask = 0;
Bill Buzbee1465db52009-09-23 17:17:35 -0700931 RegLocation rlArg;
932 int numDone = 0;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700933
Bill Buzbee1465db52009-09-23 17:17:35 -0700934 /*
935 * Load arguments to r0..r4. Note that these registers may contain
936 * live values, so we clobber them immediately after loading to prevent
937 * them from being used as sources for subsequent loads.
938 */
Bill Buzbeec6f10662010-02-09 11:16:15 -0800939 dvmCompilerLockAllTemps(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700940 for (i = 0; i < dInsn->vA; i++) {
941 regMask |= 1 << i;
Bill Buzbeec6f10662010-02-09 11:16:15 -0800942 rlArg = dvmCompilerGetSrc(cUnit, mir, numDone++);
Bill Buzbee1465db52009-09-23 17:17:35 -0700943 loadValueDirectFixed(cUnit, rlArg, i);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700944 }
945 if (regMask) {
946 /* Up to 5 args are pushed on top of FP - sizeofStackSaveArea */
Bill Buzbee1465db52009-09-23 17:17:35 -0700947 opRegRegImm(cUnit, kOpSub, r7, rFP,
948 sizeof(StackSaveArea) + (dInsn->vA << 2));
Ben Chengba4fc8b2009-06-01 13:00:29 -0700949 /* generate null check */
950 if (pcrLabel) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800951 *pcrLabel = genNullCheck(cUnit, dvmCompilerSSASrc(mir, 0), r0,
Bill Buzbee1465db52009-09-23 17:17:35 -0700952 mir->offset, NULL);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700953 }
Bill Buzbee270c1d62009-08-13 16:58:07 -0700954 storeMultiple(cUnit, r7, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700955 }
956}
957
958static void genProcessArgsRange(CompilationUnit *cUnit, MIR *mir,
959 DecodedInstruction *dInsn,
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700960 ArmLIR **pcrLabel)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700961{
962 int srcOffset = dInsn->vC << 2;
963 int numArgs = dInsn->vA;
964 int regMask;
Bill Buzbee1465db52009-09-23 17:17:35 -0700965
966 /*
967 * Note: here, all promoted registers will have been flushed
968 * back to the Dalvik base locations, so register usage restrictins
969 * are lifted. All parms loaded from original Dalvik register
970 * region - even though some might conceivably have valid copies
971 * cached in a preserved register.
972 */
Bill Buzbeec6f10662010-02-09 11:16:15 -0800973 dvmCompilerLockAllTemps(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700974
Ben Chengba4fc8b2009-06-01 13:00:29 -0700975 /*
976 * r4PC : &rFP[vC]
977 * r7: &newFP[0]
978 */
Bill Buzbee1465db52009-09-23 17:17:35 -0700979 opRegRegImm(cUnit, kOpAdd, r4PC, rFP, srcOffset);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700980 /* load [r0 .. min(numArgs,4)] */
981 regMask = (1 << ((numArgs < 4) ? numArgs : 4)) - 1;
Ben Chengd7d426a2009-09-22 11:23:36 -0700982 /*
983 * Protect the loadMultiple instruction from being reordered with other
984 * Dalvik stack accesses.
985 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700986 loadMultiple(cUnit, r4PC, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700987
Bill Buzbee1465db52009-09-23 17:17:35 -0700988 opRegRegImm(cUnit, kOpSub, r7, rFP,
989 sizeof(StackSaveArea) + (numArgs << 2));
Ben Chengba4fc8b2009-06-01 13:00:29 -0700990 /* generate null check */
991 if (pcrLabel) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800992 *pcrLabel = genNullCheck(cUnit, dvmCompilerSSASrc(mir, 0), r0,
Bill Buzbee1465db52009-09-23 17:17:35 -0700993 mir->offset, NULL);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700994 }
995
996 /*
997 * Handle remaining 4n arguments:
998 * store previously loaded 4 values and load the next 4 values
999 */
1000 if (numArgs >= 8) {
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001001 ArmLIR *loopLabel = NULL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001002 /*
1003 * r0 contains "this" and it will be used later, so push it to the stack
Bill Buzbee270c1d62009-08-13 16:58:07 -07001004 * first. Pushing r5 (rFP) is just for stack alignment purposes.
Ben Chengba4fc8b2009-06-01 13:00:29 -07001005 */
Bill Buzbee1465db52009-09-23 17:17:35 -07001006 opImm(cUnit, kOpPush, (1 << r0 | 1 << rFP));
Ben Chengba4fc8b2009-06-01 13:00:29 -07001007 /* No need to generate the loop structure if numArgs <= 11 */
1008 if (numArgs > 11) {
1009 loadConstant(cUnit, 5, ((numArgs - 4) >> 2) << 2);
Bill Buzbee1465db52009-09-23 17:17:35 -07001010 loopLabel = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Chengd7d426a2009-09-22 11:23:36 -07001011 loopLabel->defMask = ENCODE_ALL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001012 }
Bill Buzbee270c1d62009-08-13 16:58:07 -07001013 storeMultiple(cUnit, r7, regMask);
Ben Chengd7d426a2009-09-22 11:23:36 -07001014 /*
1015 * Protect the loadMultiple instruction from being reordered with other
1016 * Dalvik stack accesses.
1017 */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001018 loadMultiple(cUnit, r4PC, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001019 /* No need to generate the loop structure if numArgs <= 11 */
1020 if (numArgs > 11) {
Bill Buzbee1465db52009-09-23 17:17:35 -07001021 opRegImm(cUnit, kOpSub, rFP, 4);
1022 genConditionalBranch(cUnit, kArmCondNe, loopLabel);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001023 }
1024 }
1025
1026 /* Save the last batch of loaded values */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001027 storeMultiple(cUnit, r7, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001028
1029 /* Generate the loop epilogue - don't use r0 */
1030 if ((numArgs > 4) && (numArgs % 4)) {
1031 regMask = ((1 << (numArgs & 0x3)) - 1) << 1;
Ben Chengd7d426a2009-09-22 11:23:36 -07001032 /*
1033 * Protect the loadMultiple instruction from being reordered with other
1034 * Dalvik stack accesses.
1035 */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001036 loadMultiple(cUnit, r4PC, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001037 }
1038 if (numArgs >= 8)
Bill Buzbee1465db52009-09-23 17:17:35 -07001039 opImm(cUnit, kOpPop, (1 << r0 | 1 << rFP));
Ben Chengba4fc8b2009-06-01 13:00:29 -07001040
1041 /* Save the modulo 4 arguments */
1042 if ((numArgs > 4) && (numArgs % 4)) {
Bill Buzbee270c1d62009-08-13 16:58:07 -07001043 storeMultiple(cUnit, r7, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001044 }
1045}
1046
Ben Cheng38329f52009-07-07 14:19:20 -07001047/*
1048 * Generate code to setup the call stack then jump to the chaining cell if it
1049 * is not a native method.
1050 */
1051static void genInvokeSingletonCommon(CompilationUnit *cUnit, MIR *mir,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001052 BasicBlock *bb, ArmLIR *labelList,
1053 ArmLIR *pcrLabel,
Ben Cheng38329f52009-07-07 14:19:20 -07001054 const Method *calleeMethod)
Ben Chengba4fc8b2009-06-01 13:00:29 -07001055{
Bill Buzbee1465db52009-09-23 17:17:35 -07001056 /*
1057 * Note: all Dalvik register state should be flushed to
1058 * memory by the point, so register usage restrictions no
1059 * longer apply. All temp & preserved registers may be used.
1060 */
Bill Buzbeec6f10662010-02-09 11:16:15 -08001061 dvmCompilerLockAllTemps(cUnit);
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001062 ArmLIR *retChainingCell = &labelList[bb->fallThrough->id];
Ben Chengba4fc8b2009-06-01 13:00:29 -07001063
1064 /* r1 = &retChainingCell */
Bill Buzbeec6f10662010-02-09 11:16:15 -08001065 dvmCompilerLockTemp(cUnit, r1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001066 ArmLIR *addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001067 /* r4PC = dalvikCallsite */
1068 loadConstant(cUnit, r4PC,
1069 (int) (cUnit->method->insns + mir->offset));
1070 addrRetChain->generic.target = (LIR *) retChainingCell;
1071 /*
Ben Cheng38329f52009-07-07 14:19:20 -07001072 * r0 = calleeMethod (loaded upon calling genInvokeSingletonCommon)
Ben Chengba4fc8b2009-06-01 13:00:29 -07001073 * r1 = &ChainingCell
1074 * r4PC = callsiteDPC
1075 */
1076 if (dvmIsNativeMethod(calleeMethod)) {
Ben Cheng38329f52009-07-07 14:19:20 -07001077 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_NATIVE);
Ben Cheng978738d2010-05-13 13:45:57 -07001078#if defined(WITH_JIT_TUNING)
Ben Cheng38329f52009-07-07 14:19:20 -07001079 gDvmJit.invokeNative++;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001080#endif
1081 } else {
1082 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_CHAIN);
Ben Cheng978738d2010-05-13 13:45:57 -07001083#if defined(WITH_JIT_TUNING)
Ben Cheng86717f72010-03-05 15:27:21 -08001084 gDvmJit.invokeMonomorphic++;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001085#endif
Ben Cheng38329f52009-07-07 14:19:20 -07001086 /* Branch to the chaining cell */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001087 genUnconditionalBranch(cUnit, &labelList[bb->taken->id]);
1088 }
1089 /* Handle exceptions using the interpreter */
1090 genTrap(cUnit, mir->offset, pcrLabel);
1091}
1092
Ben Cheng38329f52009-07-07 14:19:20 -07001093/*
1094 * Generate code to check the validity of a predicted chain and take actions
1095 * based on the result.
1096 *
1097 * 0x426a99aa : ldr r4, [pc, #72] --> r4 <- dalvikPC of this invoke
1098 * 0x426a99ac : add r1, pc, #32 --> r1 <- &retChainingCell
1099 * 0x426a99ae : add r2, pc, #40 --> r2 <- &predictedChainingCell
1100 * 0x426a99b0 : blx_1 0x426a918c --+ TEMPLATE_INVOKE_METHOD_PREDICTED_CHAIN
1101 * 0x426a99b2 : blx_2 see above --+
1102 * 0x426a99b4 : b 0x426a99d8 --> off to the predicted chain
1103 * 0x426a99b6 : b 0x426a99c8 --> punt to the interpreter
1104 * 0x426a99b8 : ldr r0, [r7, #44] --> r0 <- this->class->vtable[methodIdx]
1105 * 0x426a99ba : cmp r1, #0 --> compare r1 (rechain count) against 0
1106 * 0x426a99bc : bgt 0x426a99c2 --> >=0? don't rechain
1107 * 0x426a99be : ldr r7, [r6, #96] --+ dvmJitToPatchPredictedChain
1108 * 0x426a99c0 : blx r7 --+
1109 * 0x426a99c2 : add r1, pc, #12 --> r1 <- &retChainingCell
1110 * 0x426a99c4 : blx_1 0x426a9098 --+ TEMPLATE_INVOKE_METHOD_NO_OPT
1111 * 0x426a99c6 : blx_2 see above --+
1112 */
1113static void genInvokeVirtualCommon(CompilationUnit *cUnit, MIR *mir,
1114 int methodIndex,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001115 ArmLIR *retChainingCell,
1116 ArmLIR *predChainingCell,
1117 ArmLIR *pcrLabel)
Ben Cheng38329f52009-07-07 14:19:20 -07001118{
Bill Buzbee1465db52009-09-23 17:17:35 -07001119 /*
1120 * Note: all Dalvik register state should be flushed to
1121 * memory by the point, so register usage restrictions no
1122 * longer apply. Lock temps to prevent them from being
1123 * allocated by utility routines.
1124 */
Bill Buzbeec6f10662010-02-09 11:16:15 -08001125 dvmCompilerLockAllTemps(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001126
Ben Cheng38329f52009-07-07 14:19:20 -07001127 /* "this" is already left in r0 by genProcessArgs* */
1128
1129 /* r4PC = dalvikCallsite */
1130 loadConstant(cUnit, r4PC,
1131 (int) (cUnit->method->insns + mir->offset));
1132
1133 /* r1 = &retChainingCell */
Bill Buzbee1465db52009-09-23 17:17:35 -07001134 ArmLIR *addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07001135 addrRetChain->generic.target = (LIR *) retChainingCell;
1136
1137 /* r2 = &predictedChainingCell */
Bill Buzbee1465db52009-09-23 17:17:35 -07001138 ArmLIR *predictedChainingCell = opRegRegImm(cUnit, kOpAdd, r2, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07001139 predictedChainingCell->generic.target = (LIR *) predChainingCell;
1140
1141 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_PREDICTED_CHAIN);
1142
1143 /* return through lr - jump to the chaining cell */
1144 genUnconditionalBranch(cUnit, predChainingCell);
1145
1146 /*
1147 * null-check on "this" may have been eliminated, but we still need a PC-
1148 * reconstruction label for stack overflow bailout.
1149 */
1150 if (pcrLabel == NULL) {
1151 int dPC = (int) (cUnit->method->insns + mir->offset);
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001152 pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true);
Ben Chenga4973592010-03-31 11:59:18 -07001153 pcrLabel->opCode = kArmPseudoPCReconstructionCell;
Ben Cheng38329f52009-07-07 14:19:20 -07001154 pcrLabel->operands[0] = dPC;
1155 pcrLabel->operands[1] = mir->offset;
1156 /* Insert the place holder to the growable list */
1157 dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel);
1158 }
1159
1160 /* return through lr+2 - punt to the interpreter */
1161 genUnconditionalBranch(cUnit, pcrLabel);
1162
1163 /*
1164 * return through lr+4 - fully resolve the callee method.
1165 * r1 <- count
1166 * r2 <- &predictedChainCell
1167 * r3 <- this->class
1168 * r4 <- dPC
1169 * r7 <- this->class->vtable
1170 */
1171
1172 /* r0 <- calleeMethod */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001173 loadWordDisp(cUnit, r7, methodIndex * 4, r0);
Ben Cheng38329f52009-07-07 14:19:20 -07001174
1175 /* Check if rechain limit is reached */
buzbee8f8109a2010-08-31 10:16:35 -07001176 ArmLIR *bypassRechaining = genCmpImmBranch(cUnit, kArmCondGt, r1, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07001177
Bill Buzbee270c1d62009-08-13 16:58:07 -07001178 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
1179 jitToInterpEntries.dvmJitToPatchPredictedChain), r7);
Ben Cheng38329f52009-07-07 14:19:20 -07001180
Ben Chengb88ec3c2010-05-17 12:50:33 -07001181 genRegCopy(cUnit, r1, rGLUE);
1182
Ben Cheng38329f52009-07-07 14:19:20 -07001183 /*
1184 * r0 = calleeMethod
1185 * r2 = &predictedChainingCell
1186 * r3 = class
1187 *
1188 * &returnChainingCell has been loaded into r1 but is not needed
1189 * when patching the chaining cell and will be clobbered upon
1190 * returning so it will be reconstructed again.
1191 */
Bill Buzbee1465db52009-09-23 17:17:35 -07001192 opReg(cUnit, kOpBlx, r7);
Ben Cheng38329f52009-07-07 14:19:20 -07001193
1194 /* r1 = &retChainingCell */
Bill Buzbee1465db52009-09-23 17:17:35 -07001195 addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07001196 addrRetChain->generic.target = (LIR *) retChainingCell;
1197
1198 bypassRechaining->generic.target = (LIR *) addrRetChain;
1199 /*
1200 * r0 = calleeMethod,
1201 * r1 = &ChainingCell,
1202 * r4PC = callsiteDPC,
1203 */
1204 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_NO_OPT);
Ben Cheng978738d2010-05-13 13:45:57 -07001205#if defined(WITH_JIT_TUNING)
Ben Cheng86717f72010-03-05 15:27:21 -08001206 gDvmJit.invokePolymorphic++;
Ben Cheng38329f52009-07-07 14:19:20 -07001207#endif
1208 /* Handle exceptions using the interpreter */
1209 genTrap(cUnit, mir->offset, pcrLabel);
1210}
1211
Ben Chengba4fc8b2009-06-01 13:00:29 -07001212/* Geneate a branch to go back to the interpreter */
1213static void genPuntToInterp(CompilationUnit *cUnit, unsigned int offset)
1214{
1215 /* r0 = dalvik pc */
Bill Buzbeec6f10662010-02-09 11:16:15 -08001216 dvmCompilerFlushAllRegs(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001217 loadConstant(cUnit, r0, (int) (cUnit->method->insns + offset));
Bill Buzbee270c1d62009-08-13 16:58:07 -07001218 loadWordDisp(cUnit, r0, offsetof(Object, clazz), r3);
1219 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
1220 jitToInterpEntries.dvmJitToInterpPunt), r1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001221 opReg(cUnit, kOpBlx, r1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001222}
1223
1224/*
1225 * Attempt to single step one instruction using the interpreter and return
1226 * to the compiled code for the next Dalvik instruction
1227 */
1228static void genInterpSingleStep(CompilationUnit *cUnit, MIR *mir)
1229{
1230 int flags = dexGetInstrFlags(gDvm.instrFlags, mir->dalvikInsn.opCode);
1231 int flagsToCheck = kInstrCanBranch | kInstrCanSwitch | kInstrCanReturn |
1232 kInstrCanThrow;
Bill Buzbee1465db52009-09-23 17:17:35 -07001233
Bill Buzbee45273872010-03-11 11:12:15 -08001234 //If already optimized out, just ignore
1235 if (mir->dalvikInsn.opCode == OP_NOP)
1236 return;
1237
Bill Buzbee1465db52009-09-23 17:17:35 -07001238 //Ugly, but necessary. Flush all Dalvik regs so Interp can find them
Bill Buzbeec6f10662010-02-09 11:16:15 -08001239 dvmCompilerFlushAllRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001240
Ben Chengba4fc8b2009-06-01 13:00:29 -07001241 if ((mir->next == NULL) || (flags & flagsToCheck)) {
1242 genPuntToInterp(cUnit, mir->offset);
1243 return;
1244 }
1245 int entryAddr = offsetof(InterpState,
1246 jitToInterpEntries.dvmJitToInterpSingleStep);
Bill Buzbee270c1d62009-08-13 16:58:07 -07001247 loadWordDisp(cUnit, rGLUE, entryAddr, r2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001248 /* r0 = dalvik pc */
1249 loadConstant(cUnit, r0, (int) (cUnit->method->insns + mir->offset));
1250 /* r1 = dalvik pc of following instruction */
1251 loadConstant(cUnit, r1, (int) (cUnit->method->insns + mir->next->offset));
Bill Buzbee1465db52009-09-23 17:17:35 -07001252 opReg(cUnit, kOpBlx, r2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001253}
1254
Ben Chengfc075c22010-05-28 15:20:08 -07001255#if defined(WITH_DEADLOCK_PREDICTION) || defined(WITH_MONITOR_TRACKING) || \
1256 defined(_ARMV5TE) || defined(_ARMV5TE_VFP)
Bill Buzbeec1d9ed42010-02-02 11:04:33 -08001257/*
1258 * To prevent a thread in a monitor wait from blocking the Jit from
1259 * resetting the code cache, heavyweight monitor lock will not
1260 * be allowed to return to an existing translation. Instead, we will
1261 * handle them by branching to a handler, which will in turn call the
1262 * runtime lock routine and then branch directly back to the
1263 * interpreter main loop. Given the high cost of the heavyweight
1264 * lock operation, this additional cost should be slight (especially when
1265 * considering that we expect the vast majority of lock operations to
1266 * use the fast-path thin lock bypass).
1267 */
Ben Cheng5d90c202009-11-22 23:31:11 -08001268static void genMonitorPortable(CompilationUnit *cUnit, MIR *mir)
Bill Buzbee270c1d62009-08-13 16:58:07 -07001269{
Bill Buzbeeefbd3c52009-11-04 22:18:40 -08001270 bool isEnter = (mir->dalvikInsn.opCode == OP_MONITOR_ENTER);
Bill Buzbee1465db52009-09-23 17:17:35 -07001271 genExportPC(cUnit, mir);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001272 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
1273 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001274 loadValueDirectFixed(cUnit, rlSrc, r1);
1275 loadWordDisp(cUnit, rGLUE, offsetof(InterpState, self), r0);
Bill Buzbeec1d9ed42010-02-02 11:04:33 -08001276 genNullCheck(cUnit, rlSrc.sRegLow, r1, mir->offset, NULL);
Bill Buzbeeefbd3c52009-11-04 22:18:40 -08001277 if (isEnter) {
Bill Buzbeec1d9ed42010-02-02 11:04:33 -08001278 /* Get dPC of next insn */
1279 loadConstant(cUnit, r4PC, (int)(cUnit->method->insns + mir->offset +
1280 dexGetInstrWidthAbs(gDvm.instrWidth, OP_MONITOR_ENTER)));
1281#if defined(WITH_DEADLOCK_PREDICTION)
1282 genDispatchToHandler(cUnit, TEMPLATE_MONITOR_ENTER_DEBUG);
1283#else
1284 genDispatchToHandler(cUnit, TEMPLATE_MONITOR_ENTER);
1285#endif
Bill Buzbee1465db52009-09-23 17:17:35 -07001286 } else {
Ben Chengbd1326d2010-04-02 15:04:53 -07001287 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmUnlockObject);
Bill Buzbeec1d9ed42010-02-02 11:04:33 -08001288 /* Do the call */
1289 opReg(cUnit, kOpBlx, r2);
buzbee8f8109a2010-08-31 10:16:35 -07001290 /* Did we throw? */
1291 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Bill Buzbee6bbdd6b2010-02-16 14:40:01 -08001292 loadConstant(cUnit, r0,
1293 (int) (cUnit->method->insns + mir->offset +
1294 dexGetInstrWidthAbs(gDvm.instrWidth, OP_MONITOR_EXIT)));
1295 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
1296 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
1297 target->defMask = ENCODE_ALL;
1298 branchOver->generic.target = (LIR *) target;
Elliott Hughes6a555132010-02-25 15:41:42 -08001299 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001300 }
Bill Buzbee270c1d62009-08-13 16:58:07 -07001301}
Ben Chengfc075c22010-05-28 15:20:08 -07001302#endif
Bill Buzbee270c1d62009-08-13 16:58:07 -07001303
Ben Chengba4fc8b2009-06-01 13:00:29 -07001304/*
1305 * The following are the first-level codegen routines that analyze the format
1306 * of each bytecode then either dispatch special purpose codegen routines
1307 * or produce corresponding Thumb instructions directly.
1308 */
1309
1310static bool handleFmt10t_Fmt20t_Fmt30t(CompilationUnit *cUnit, MIR *mir,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001311 BasicBlock *bb, ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07001312{
1313 /* For OP_GOTO, OP_GOTO_16, and OP_GOTO_32 */
1314 genUnconditionalBranch(cUnit, &labelList[bb->taken->id]);
1315 return false;
1316}
1317
1318static bool handleFmt10x(CompilationUnit *cUnit, MIR *mir)
1319{
1320 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
Andy McFaddenc35a2ef2010-06-17 12:36:00 -07001321 if ((dalvikOpCode >= OP_UNUSED_3E) && (dalvikOpCode <= OP_UNUSED_43)) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07001322 LOGE("Codegen: got unused opcode 0x%x\n",dalvikOpCode);
1323 return true;
1324 }
1325 switch (dalvikOpCode) {
1326 case OP_RETURN_VOID:
1327 genReturnCommon(cUnit,mir);
1328 break;
1329 case OP_UNUSED_73:
1330 case OP_UNUSED_79:
1331 case OP_UNUSED_7A:
Andy McFaddenc35a2ef2010-06-17 12:36:00 -07001332 case OP_UNUSED_F1:
1333 case OP_UNUSED_FF:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001334 LOGE("Codegen: got unused opcode 0x%x\n",dalvikOpCode);
1335 return true;
1336 case OP_NOP:
1337 break;
1338 default:
1339 return true;
1340 }
1341 return false;
1342}
1343
1344static bool handleFmt11n_Fmt31i(CompilationUnit *cUnit, MIR *mir)
1345{
Bill Buzbee1465db52009-09-23 17:17:35 -07001346 RegLocation rlDest;
1347 RegLocation rlResult;
1348 if (mir->ssaRep->numDefs == 2) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001349 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001350 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001351 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001352 }
Ben Chenge9695e52009-06-16 16:11:47 -07001353
Ben Chengba4fc8b2009-06-01 13:00:29 -07001354 switch (mir->dalvikInsn.opCode) {
1355 case OP_CONST:
Ben Chenge9695e52009-06-16 16:11:47 -07001356 case OP_CONST_4: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001357 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001358 loadConstantNoClobber(cUnit, rlResult.lowReg, mir->dalvikInsn.vB);
Bill Buzbee1465db52009-09-23 17:17:35 -07001359 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001360 break;
Ben Chenge9695e52009-06-16 16:11:47 -07001361 }
1362 case OP_CONST_WIDE_32: {
Bill Buzbee1465db52009-09-23 17:17:35 -07001363 //TUNING: single routine to load constant pair for support doubles
Bill Buzbee964a7b02010-01-28 12:54:19 -08001364 //TUNING: load 0/-1 separately to avoid load dependency
Bill Buzbeec6f10662010-02-09 11:16:15 -08001365 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001366 loadConstantNoClobber(cUnit, rlResult.lowReg, mir->dalvikInsn.vB);
Bill Buzbee1465db52009-09-23 17:17:35 -07001367 opRegRegImm(cUnit, kOpAsr, rlResult.highReg,
1368 rlResult.lowReg, 31);
1369 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001370 break;
Ben Chenge9695e52009-06-16 16:11:47 -07001371 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07001372 default:
1373 return true;
1374 }
1375 return false;
1376}
1377
1378static bool handleFmt21h(CompilationUnit *cUnit, MIR *mir)
1379{
Bill Buzbee1465db52009-09-23 17:17:35 -07001380 RegLocation rlDest;
1381 RegLocation rlResult;
1382 if (mir->ssaRep->numDefs == 2) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001383 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001384 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001385 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001386 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08001387 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Ben Chenge9695e52009-06-16 16:11:47 -07001388
Ben Chengba4fc8b2009-06-01 13:00:29 -07001389 switch (mir->dalvikInsn.opCode) {
Ben Chenge9695e52009-06-16 16:11:47 -07001390 case OP_CONST_HIGH16: {
Ben Chengbd1326d2010-04-02 15:04:53 -07001391 loadConstantNoClobber(cUnit, rlResult.lowReg,
1392 mir->dalvikInsn.vB << 16);
Bill Buzbee1465db52009-09-23 17:17:35 -07001393 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001394 break;
Ben Chenge9695e52009-06-16 16:11:47 -07001395 }
1396 case OP_CONST_WIDE_HIGH16: {
Bill Buzbee1465db52009-09-23 17:17:35 -07001397 loadConstantValueWide(cUnit, rlResult.lowReg, rlResult.highReg,
1398 0, mir->dalvikInsn.vB << 16);
1399 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001400 break;
Ben Chenge9695e52009-06-16 16:11:47 -07001401 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07001402 default:
1403 return true;
1404 }
1405 return false;
1406}
1407
1408static bool handleFmt20bc(CompilationUnit *cUnit, MIR *mir)
1409{
1410 /* For OP_THROW_VERIFICATION_ERROR */
1411 genInterpSingleStep(cUnit, mir);
1412 return false;
1413}
1414
1415static bool handleFmt21c_Fmt31c(CompilationUnit *cUnit, MIR *mir)
1416{
Bill Buzbee1465db52009-09-23 17:17:35 -07001417 RegLocation rlResult;
1418 RegLocation rlDest;
1419 RegLocation rlSrc;
Ben Chenge9695e52009-06-16 16:11:47 -07001420
Ben Chengba4fc8b2009-06-01 13:00:29 -07001421 switch (mir->dalvikInsn.opCode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07001422 case OP_CONST_STRING_JUMBO:
1423 case OP_CONST_STRING: {
1424 void *strPtr = (void*)
1425 (cUnit->method->clazz->pDvmDex->pResStrings[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001426
1427 if (strPtr == NULL) {
1428 LOGE("Unexpected null string");
1429 dvmAbort();
1430 }
1431
Bill Buzbeec6f10662010-02-09 11:16:15 -08001432 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1433 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001434 loadConstantNoClobber(cUnit, rlResult.lowReg, (int) strPtr );
Bill Buzbee1465db52009-09-23 17:17:35 -07001435 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001436 break;
1437 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07001438 case OP_CONST_CLASS: {
1439 void *classPtr = (void*)
1440 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001441
1442 if (classPtr == NULL) {
1443 LOGE("Unexpected null class");
1444 dvmAbort();
1445 }
1446
Bill Buzbeec6f10662010-02-09 11:16:15 -08001447 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1448 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001449 loadConstantNoClobber(cUnit, rlResult.lowReg, (int) classPtr );
Bill Buzbee1465db52009-09-23 17:17:35 -07001450 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001451 break;
1452 }
buzbeeecf8f6e2010-07-20 14:53:42 -07001453 case OP_SGET_VOLATILE:
1454 case OP_SGET_OBJECT_VOLATILE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001455 case OP_SGET_OBJECT:
1456 case OP_SGET_BOOLEAN:
1457 case OP_SGET_CHAR:
1458 case OP_SGET_BYTE:
1459 case OP_SGET_SHORT:
1460 case OP_SGET: {
Bill Buzbee50a6bf22009-07-08 13:08:04 -07001461 int valOffset = offsetof(StaticField, value);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001462 int tReg = dvmCompilerAllocTemp(cUnit);
buzbeeecf8f6e2010-07-20 14:53:42 -07001463 bool isVolatile;
Ben Cheng7a2697d2010-06-07 13:44:23 -07001464 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
1465 mir->meta.calleeMethod : cUnit->method;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001466 void *fieldPtr = (void*)
Ben Cheng7a2697d2010-06-07 13:44:23 -07001467 (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001468
1469 if (fieldPtr == NULL) {
1470 LOGE("Unexpected null static field");
1471 dvmAbort();
1472 }
1473
buzbeeecf8f6e2010-07-20 14:53:42 -07001474 isVolatile = (mir->dalvikInsn.opCode == OP_SGET_VOLATILE) ||
1475 (mir->dalvikInsn.opCode == OP_SGET_OBJECT_VOLATILE) ||
1476 dvmIsVolatileField(fieldPtr);
1477
Bill Buzbeec6f10662010-02-09 11:16:15 -08001478 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1479 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001480 loadConstant(cUnit, tReg, (int) fieldPtr + valOffset);
Ben Cheng11d8f142010-03-24 15:24:19 -07001481
buzbeeecf8f6e2010-07-20 14:53:42 -07001482 if (isVolatile) {
1483 dvmCompilerGenMemBarrier(cUnit);
1484 }
Ben Cheng11d8f142010-03-24 15:24:19 -07001485 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001486 loadWordDisp(cUnit, tReg, 0, rlResult.lowReg);
Ben Cheng11d8f142010-03-24 15:24:19 -07001487 HEAP_ACCESS_SHADOW(false);
1488
Bill Buzbee1465db52009-09-23 17:17:35 -07001489 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001490 break;
1491 }
1492 case OP_SGET_WIDE: {
Bill Buzbee50a6bf22009-07-08 13:08:04 -07001493 int valOffset = offsetof(StaticField, value);
Ben Cheng7a2697d2010-06-07 13:44:23 -07001494 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
1495 mir->meta.calleeMethod : cUnit->method;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001496 void *fieldPtr = (void*)
Ben Cheng7a2697d2010-06-07 13:44:23 -07001497 (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001498
1499 if (fieldPtr == NULL) {
1500 LOGE("Unexpected null static field");
1501 dvmAbort();
1502 }
1503
Bill Buzbeec6f10662010-02-09 11:16:15 -08001504 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001505 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
1506 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001507 loadConstant(cUnit, tReg, (int) fieldPtr + valOffset);
Ben Cheng11d8f142010-03-24 15:24:19 -07001508
1509 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001510 loadPair(cUnit, tReg, rlResult.lowReg, rlResult.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -07001511 HEAP_ACCESS_SHADOW(false);
1512
Bill Buzbee1465db52009-09-23 17:17:35 -07001513 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001514 break;
1515 }
1516 case OP_SPUT_OBJECT:
buzbeeddc7d292010-09-02 17:16:24 -07001517 case OP_SPUT_OBJECT_VOLATILE:
1518 case OP_SPUT_VOLATILE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001519 case OP_SPUT_BOOLEAN:
1520 case OP_SPUT_CHAR:
1521 case OP_SPUT_BYTE:
1522 case OP_SPUT_SHORT:
1523 case OP_SPUT: {
Bill Buzbee50a6bf22009-07-08 13:08:04 -07001524 int valOffset = offsetof(StaticField, value);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001525 int tReg = dvmCompilerAllocTemp(cUnit);
buzbeeecf8f6e2010-07-20 14:53:42 -07001526 bool isVolatile;
Ben Cheng7a2697d2010-06-07 13:44:23 -07001527 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
1528 mir->meta.calleeMethod : cUnit->method;
1529 void *fieldPtr = (void*)
1530 (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]);
Ben Chenge9695e52009-06-16 16:11:47 -07001531
buzbeeecf8f6e2010-07-20 14:53:42 -07001532 isVolatile = (mir->dalvikInsn.opCode == OP_SPUT_VOLATILE) ||
1533 (mir->dalvikInsn.opCode == OP_SPUT_OBJECT_VOLATILE) ||
1534 dvmIsVolatileField(fieldPtr);
1535
Ben Chengdd6e8702010-05-07 13:05:47 -07001536 if (fieldPtr == NULL) {
1537 LOGE("Unexpected null static field");
1538 dvmAbort();
1539 }
1540
Bill Buzbeec6f10662010-02-09 11:16:15 -08001541 rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001542 rlSrc = loadValue(cUnit, rlSrc, kAnyReg);
1543 loadConstant(cUnit, tReg, (int) fieldPtr + valOffset);
Ben Cheng11d8f142010-03-24 15:24:19 -07001544
1545 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001546 storeWordDisp(cUnit, tReg, 0 ,rlSrc.lowReg);
Ben Cheng11d8f142010-03-24 15:24:19 -07001547 HEAP_ACCESS_SHADOW(false);
buzbeeecf8f6e2010-07-20 14:53:42 -07001548 if (isVolatile) {
1549 dvmCompilerGenMemBarrier(cUnit);
1550 }
buzbee919eb062010-07-12 12:59:22 -07001551 if (mir->dalvikInsn.opCode == OP_SPUT_OBJECT) {
1552 /* NOTE: marking card based on field address */
1553 markCard(cUnit, rlSrc.lowReg, tReg);
1554 }
buzbeebaf196a2010-08-04 10:13:15 -07001555 dvmCompilerFreeTemp(cUnit, tReg);
Ben Cheng11d8f142010-03-24 15:24:19 -07001556
Ben Chengba4fc8b2009-06-01 13:00:29 -07001557 break;
1558 }
1559 case OP_SPUT_WIDE: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001560 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee50a6bf22009-07-08 13:08:04 -07001561 int valOffset = offsetof(StaticField, value);
Ben Cheng7a2697d2010-06-07 13:44:23 -07001562 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
1563 mir->meta.calleeMethod : cUnit->method;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001564 void *fieldPtr = (void*)
Ben Cheng7a2697d2010-06-07 13:44:23 -07001565 (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]);
Ben Chenge9695e52009-06-16 16:11:47 -07001566
Ben Chengdd6e8702010-05-07 13:05:47 -07001567 if (fieldPtr == NULL) {
1568 LOGE("Unexpected null static field");
1569 dvmAbort();
1570 }
1571
Bill Buzbeec6f10662010-02-09 11:16:15 -08001572 rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001573 rlSrc = loadValueWide(cUnit, rlSrc, kAnyReg);
1574 loadConstant(cUnit, tReg, (int) fieldPtr + valOffset);
Ben Cheng11d8f142010-03-24 15:24:19 -07001575
1576 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001577 storePair(cUnit, tReg, rlSrc.lowReg, rlSrc.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -07001578 HEAP_ACCESS_SHADOW(false);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001579 break;
1580 }
1581 case OP_NEW_INSTANCE: {
Ben Chenge9695e52009-06-16 16:11:47 -07001582 /*
1583 * Obey the calling convention and don't mess with the register
1584 * usage.
1585 */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001586 ClassObject *classPtr = (void*)
1587 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001588
1589 if (classPtr == NULL) {
1590 LOGE("Unexpected null class");
1591 dvmAbort();
1592 }
1593
Ben Cheng79d173c2009-09-29 16:12:51 -07001594 /*
1595 * If it is going to throw, it should not make to the trace to begin
Bill Buzbee1465db52009-09-23 17:17:35 -07001596 * with. However, Alloc might throw, so we need to genExportPC()
Ben Cheng79d173c2009-09-29 16:12:51 -07001597 */
1598 assert((classPtr->accessFlags & (ACC_INTERFACE|ACC_ABSTRACT)) == 0);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001599 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07001600 genExportPC(cUnit, mir);
Ben Chengbd1326d2010-04-02 15:04:53 -07001601 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmAllocObject);
Ben Chenge9695e52009-06-16 16:11:47 -07001602 loadConstant(cUnit, r0, (int) classPtr);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001603 loadConstant(cUnit, r1, ALLOC_DONT_TRACK);
Bill Buzbee1465db52009-09-23 17:17:35 -07001604 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -08001605 dvmCompilerClobberCallRegs(cUnit);
Ben Cheng4f489172009-09-27 17:08:35 -07001606 /* generate a branch over if allocation is successful */
buzbee8f8109a2010-08-31 10:16:35 -07001607 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Ben Cheng4f489172009-09-27 17:08:35 -07001608 /*
1609 * OOM exception needs to be thrown here and cannot re-execute
1610 */
1611 loadConstant(cUnit, r0,
1612 (int) (cUnit->method->insns + mir->offset));
1613 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
1614 /* noreturn */
1615
Bill Buzbee1465db52009-09-23 17:17:35 -07001616 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Cheng4f489172009-09-27 17:08:35 -07001617 target->defMask = ENCODE_ALL;
1618 branchOver->generic.target = (LIR *) target;
Bill Buzbeec6f10662010-02-09 11:16:15 -08001619 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1620 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001621 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001622 break;
1623 }
1624 case OP_CHECK_CAST: {
Ben Chenge9695e52009-06-16 16:11:47 -07001625 /*
1626 * Obey the calling convention and don't mess with the register
1627 * usage.
1628 */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001629 ClassObject *classPtr =
1630 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vB]);
Bill Buzbee4df41a52009-11-12 17:07:16 -08001631 /*
1632 * Note: It is possible that classPtr is NULL at this point,
1633 * even though this instruction has been successfully interpreted.
1634 * If the previous interpretation had a null source, the
1635 * interpreter would not have bothered to resolve the clazz.
1636 * Bail out to the interpreter in this case, and log it
1637 * so that we can tell if it happens frequently.
1638 */
1639 if (classPtr == NULL) {
Ben Cheng11d8f142010-03-24 15:24:19 -07001640 LOGVV("null clazz in OP_CHECK_CAST, single-stepping");
Bill Buzbee4df41a52009-11-12 17:07:16 -08001641 genInterpSingleStep(cUnit, mir);
1642 return false;
1643 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08001644 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001645 loadConstant(cUnit, r1, (int) classPtr );
Bill Buzbeec6f10662010-02-09 11:16:15 -08001646 rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001647 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
buzbee8f8109a2010-08-31 10:16:35 -07001648 /* Null? */
1649 ArmLIR *branch1 = genCmpImmBranch(cUnit, kArmCondEq,
1650 rlSrc.lowReg, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001651 /*
1652 * rlSrc.lowReg now contains object->clazz. Note that
1653 * it could have been allocated r0, but we're okay so long
1654 * as we don't do anything desctructive until r0 is loaded
1655 * with clazz.
1656 */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001657 /* r0 now contains object->clazz */
Bill Buzbee1465db52009-09-23 17:17:35 -07001658 loadWordDisp(cUnit, rlSrc.lowReg, offsetof(Object, clazz), r0);
Ben Chengbd1326d2010-04-02 15:04:53 -07001659 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmInstanceofNonTrivial);
Bill Buzbee1465db52009-09-23 17:17:35 -07001660 opRegReg(cUnit, kOpCmp, r0, r1);
1661 ArmLIR *branch2 = opCondBranch(cUnit, kArmCondEq);
1662 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -08001663 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001664 /*
1665 * If null, check cast failed - punt to the interpreter. Because
1666 * interpreter will be the one throwing, we don't need to
1667 * genExportPC() here.
1668 */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001669 genZeroCheck(cUnit, r0, mir->offset, NULL);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001670 /* check cast passed - branch target here */
Bill Buzbee1465db52009-09-23 17:17:35 -07001671 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Chengd7d426a2009-09-22 11:23:36 -07001672 target->defMask = ENCODE_ALL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001673 branch1->generic.target = (LIR *)target;
1674 branch2->generic.target = (LIR *)target;
1675 break;
1676 }
buzbee4d92e682010-07-29 15:24:14 -07001677 case OP_SGET_WIDE_VOLATILE:
1678 case OP_SPUT_WIDE_VOLATILE:
1679 genInterpSingleStep(cUnit, mir);
1680 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001681 default:
1682 return true;
1683 }
1684 return false;
1685}
1686
Ben Cheng7a2697d2010-06-07 13:44:23 -07001687/*
1688 * A typical example of inlined getter/setter from a monomorphic callsite:
1689 *
1690 * D/dalvikvm( 289): -------- dalvik offset: 0x0000 @ invoke-static (I)
1691 * D/dalvikvm( 289): -------- dalvik offset: 0x0000 @ sget-object (C) v0, ...
1692 * D/dalvikvm( 289): 0x4427fc22 (0002): ldr r0, [pc, #56]
1693 * D/dalvikvm( 289): 0x4427fc24 (0004): ldr r1, [r0, #0]
1694 * D/dalvikvm( 289): 0x4427fc26 (0006): str r1, [r5, #0]
1695 * D/dalvikvm( 289): 0x4427fc28 (0008): .align4
1696 * D/dalvikvm( 289): L0x0003:
1697 * D/dalvikvm( 289): -------- dalvik offset: 0x0003 @ move-result-object (I) v0
1698 *
1699 * Note the invoke-static and move-result-object with the (I) notation are
1700 * turned into no-op.
1701 */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001702static bool handleFmt11x(CompilationUnit *cUnit, MIR *mir)
1703{
1704 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
Bill Buzbee1465db52009-09-23 17:17:35 -07001705 RegLocation rlResult;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001706 switch (dalvikOpCode) {
1707 case OP_MOVE_EXCEPTION: {
1708 int offset = offsetof(InterpState, self);
1709 int exOffset = offsetof(Thread, exception);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001710 int selfReg = dvmCompilerAllocTemp(cUnit);
1711 int resetReg = dvmCompilerAllocTemp(cUnit);
1712 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1713 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001714 loadWordDisp(cUnit, rGLUE, offset, selfReg);
Bill Buzbeef9f33282009-11-22 12:45:30 -08001715 loadConstant(cUnit, resetReg, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001716 loadWordDisp(cUnit, selfReg, exOffset, rlResult.lowReg);
Bill Buzbeef9f33282009-11-22 12:45:30 -08001717 storeWordDisp(cUnit, selfReg, exOffset, resetReg);
Bill Buzbee1465db52009-09-23 17:17:35 -07001718 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001719 break;
1720 }
1721 case OP_MOVE_RESULT:
1722 case OP_MOVE_RESULT_OBJECT: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07001723 /* An inlined move result is effectively no-op */
1724 if (mir->OptimizationFlags & MIR_INLINED)
1725 break;
Bill Buzbeec6f10662010-02-09 11:16:15 -08001726 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001727 RegLocation rlSrc = LOC_DALVIK_RETURN_VAL;
1728 rlSrc.fp = rlDest.fp;
1729 storeValue(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001730 break;
1731 }
1732 case OP_MOVE_RESULT_WIDE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07001733 /* An inlined move result is effectively no-op */
1734 if (mir->OptimizationFlags & MIR_INLINED)
1735 break;
Bill Buzbeec6f10662010-02-09 11:16:15 -08001736 RegLocation rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001737 RegLocation rlSrc = LOC_DALVIK_RETURN_VAL_WIDE;
1738 rlSrc.fp = rlDest.fp;
1739 storeValueWide(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001740 break;
1741 }
1742 case OP_RETURN_WIDE: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001743 RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001744 RegLocation rlDest = LOC_DALVIK_RETURN_VAL_WIDE;
1745 rlDest.fp = rlSrc.fp;
1746 storeValueWide(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001747 genReturnCommon(cUnit,mir);
1748 break;
1749 }
1750 case OP_RETURN:
1751 case OP_RETURN_OBJECT: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001752 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001753 RegLocation rlDest = LOC_DALVIK_RETURN_VAL;
1754 rlDest.fp = rlSrc.fp;
1755 storeValue(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001756 genReturnCommon(cUnit,mir);
1757 break;
1758 }
Bill Buzbee1465db52009-09-23 17:17:35 -07001759 case OP_MONITOR_EXIT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001760 case OP_MONITOR_ENTER:
Bill Buzbeed0937ef2009-12-22 16:15:39 -08001761#if defined(WITH_DEADLOCK_PREDICTION) || defined(WITH_MONITOR_TRACKING)
Ben Cheng5d90c202009-11-22 23:31:11 -08001762 genMonitorPortable(cUnit, mir);
Bill Buzbee1465db52009-09-23 17:17:35 -07001763#else
Ben Cheng5d90c202009-11-22 23:31:11 -08001764 genMonitor(cUnit, mir);
Bill Buzbee1465db52009-09-23 17:17:35 -07001765#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07001766 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001767 case OP_THROW: {
1768 genInterpSingleStep(cUnit, mir);
1769 break;
1770 }
1771 default:
1772 return true;
1773 }
1774 return false;
1775}
1776
Bill Buzbeed45ba372009-06-15 17:00:57 -07001777static bool handleFmt12x(CompilationUnit *cUnit, MIR *mir)
1778{
1779 OpCode opCode = mir->dalvikInsn.opCode;
Bill Buzbee1465db52009-09-23 17:17:35 -07001780 RegLocation rlDest;
1781 RegLocation rlSrc;
1782 RegLocation rlResult;
Bill Buzbeed45ba372009-06-15 17:00:57 -07001783
Ben Chengba4fc8b2009-06-01 13:00:29 -07001784 if ( (opCode >= OP_ADD_INT_2ADDR) && (opCode <= OP_REM_DOUBLE_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -08001785 return genArithOp( cUnit, mir );
Ben Chengba4fc8b2009-06-01 13:00:29 -07001786 }
1787
Bill Buzbee1465db52009-09-23 17:17:35 -07001788 if (mir->ssaRep->numUses == 2)
Bill Buzbeec6f10662010-02-09 11:16:15 -08001789 rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001790 else
Bill Buzbeec6f10662010-02-09 11:16:15 -08001791 rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001792 if (mir->ssaRep->numDefs == 2)
Bill Buzbeec6f10662010-02-09 11:16:15 -08001793 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001794 else
Bill Buzbeec6f10662010-02-09 11:16:15 -08001795 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Ben Chenge9695e52009-06-16 16:11:47 -07001796
Ben Chengba4fc8b2009-06-01 13:00:29 -07001797 switch (opCode) {
Bill Buzbee1465db52009-09-23 17:17:35 -07001798 case OP_DOUBLE_TO_INT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001799 case OP_INT_TO_FLOAT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001800 case OP_FLOAT_TO_INT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001801 case OP_DOUBLE_TO_FLOAT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001802 case OP_FLOAT_TO_DOUBLE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001803 case OP_INT_TO_DOUBLE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001804 case OP_FLOAT_TO_LONG:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001805 case OP_LONG_TO_FLOAT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001806 case OP_DOUBLE_TO_LONG:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001807 case OP_LONG_TO_DOUBLE:
Ben Cheng5d90c202009-11-22 23:31:11 -08001808 return genConversion(cUnit, mir);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001809 case OP_NEG_INT:
1810 case OP_NOT_INT:
Ben Cheng5d90c202009-11-22 23:31:11 -08001811 return genArithOpInt(cUnit, mir, rlDest, rlSrc, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001812 case OP_NEG_LONG:
1813 case OP_NOT_LONG:
Ben Cheng5d90c202009-11-22 23:31:11 -08001814 return genArithOpLong(cUnit, mir, rlDest, rlSrc, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001815 case OP_NEG_FLOAT:
Ben Cheng5d90c202009-11-22 23:31:11 -08001816 return genArithOpFloat(cUnit, mir, rlDest, rlSrc, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001817 case OP_NEG_DOUBLE:
Ben Cheng5d90c202009-11-22 23:31:11 -08001818 return genArithOpDouble(cUnit, mir, rlDest, rlSrc, rlSrc);
Bill Buzbee1465db52009-09-23 17:17:35 -07001819 case OP_MOVE_WIDE:
1820 storeValueWide(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001821 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07001822 case OP_INT_TO_LONG:
Bill Buzbeec6f10662010-02-09 11:16:15 -08001823 rlSrc = dvmCompilerUpdateLoc(cUnit, rlSrc);
1824 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee964a7b02010-01-28 12:54:19 -08001825 //TUNING: shouldn't loadValueDirect already check for phys reg?
Bill Buzbee1465db52009-09-23 17:17:35 -07001826 if (rlSrc.location == kLocPhysReg) {
1827 genRegCopy(cUnit, rlResult.lowReg, rlSrc.lowReg);
1828 } else {
1829 loadValueDirect(cUnit, rlSrc, rlResult.lowReg);
1830 }
1831 opRegRegImm(cUnit, kOpAsr, rlResult.highReg,
1832 rlResult.lowReg, 31);
1833 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001834 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07001835 case OP_LONG_TO_INT:
Bill Buzbeec6f10662010-02-09 11:16:15 -08001836 rlSrc = dvmCompilerUpdateLocWide(cUnit, rlSrc);
1837 rlSrc = dvmCompilerWideToNarrow(cUnit, rlSrc);
Bill Buzbee1465db52009-09-23 17:17:35 -07001838 // Intentional fallthrough
Ben Chengba4fc8b2009-06-01 13:00:29 -07001839 case OP_MOVE:
1840 case OP_MOVE_OBJECT:
Bill Buzbee1465db52009-09-23 17:17:35 -07001841 storeValue(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001842 break;
1843 case OP_INT_TO_BYTE:
Bill Buzbee1465db52009-09-23 17:17:35 -07001844 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001845 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001846 opRegReg(cUnit, kOp2Byte, rlResult.lowReg, rlSrc.lowReg);
1847 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001848 break;
1849 case OP_INT_TO_SHORT:
Bill Buzbee1465db52009-09-23 17:17:35 -07001850 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001851 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001852 opRegReg(cUnit, kOp2Short, rlResult.lowReg, rlSrc.lowReg);
1853 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001854 break;
1855 case OP_INT_TO_CHAR:
Bill Buzbee1465db52009-09-23 17:17:35 -07001856 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001857 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001858 opRegReg(cUnit, kOp2Char, rlResult.lowReg, rlSrc.lowReg);
1859 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001860 break;
1861 case OP_ARRAY_LENGTH: {
1862 int lenOffset = offsetof(ArrayObject, length);
Bill Buzbee1465db52009-09-23 17:17:35 -07001863 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
1864 genNullCheck(cUnit, rlSrc.sRegLow, rlSrc.lowReg,
1865 mir->offset, NULL);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001866 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001867 loadWordDisp(cUnit, rlSrc.lowReg, lenOffset,
1868 rlResult.lowReg);
1869 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001870 break;
1871 }
1872 default:
1873 return true;
1874 }
1875 return false;
1876}
1877
1878static bool handleFmt21s(CompilationUnit *cUnit, MIR *mir)
1879{
1880 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
Bill Buzbee1465db52009-09-23 17:17:35 -07001881 RegLocation rlDest;
1882 RegLocation rlResult;
1883 int BBBB = mir->dalvikInsn.vB;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001884 if (dalvikOpCode == OP_CONST_WIDE_16) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001885 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
1886 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001887 loadConstantNoClobber(cUnit, rlResult.lowReg, BBBB);
Bill Buzbee964a7b02010-01-28 12:54:19 -08001888 //TUNING: do high separately to avoid load dependency
Bill Buzbee1465db52009-09-23 17:17:35 -07001889 opRegRegImm(cUnit, kOpAsr, rlResult.highReg, rlResult.lowReg, 31);
1890 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001891 } else if (dalvikOpCode == OP_CONST_16) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001892 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1893 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001894 loadConstantNoClobber(cUnit, rlResult.lowReg, BBBB);
Bill Buzbee1465db52009-09-23 17:17:35 -07001895 storeValue(cUnit, rlDest, rlResult);
1896 } else
Ben Chengba4fc8b2009-06-01 13:00:29 -07001897 return true;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001898 return false;
1899}
1900
1901/* Compare agaist zero */
1902static bool handleFmt21t(CompilationUnit *cUnit, MIR *mir, BasicBlock *bb,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001903 ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07001904{
1905 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001906 ArmConditionCode cond;
Bill Buzbeec6f10662010-02-09 11:16:15 -08001907 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001908 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
1909 opRegImm(cUnit, kOpCmp, rlSrc.lowReg, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001910
Bill Buzbee270c1d62009-08-13 16:58:07 -07001911//TUNING: break this out to allow use of Thumb2 CB[N]Z
Ben Chengba4fc8b2009-06-01 13:00:29 -07001912 switch (dalvikOpCode) {
1913 case OP_IF_EQZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001914 cond = kArmCondEq;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001915 break;
1916 case OP_IF_NEZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001917 cond = kArmCondNe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001918 break;
1919 case OP_IF_LTZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001920 cond = kArmCondLt;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001921 break;
1922 case OP_IF_GEZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001923 cond = kArmCondGe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001924 break;
1925 case OP_IF_GTZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001926 cond = kArmCondGt;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001927 break;
1928 case OP_IF_LEZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001929 cond = kArmCondLe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001930 break;
1931 default:
1932 cond = 0;
1933 LOGE("Unexpected opcode (%d) for Fmt21t\n", dalvikOpCode);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08001934 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001935 }
1936 genConditionalBranch(cUnit, cond, &labelList[bb->taken->id]);
1937 /* This mostly likely will be optimized away in a later phase */
1938 genUnconditionalBranch(cUnit, &labelList[bb->fallThrough->id]);
1939 return false;
1940}
1941
Elliott Hughesb4c05972010-02-24 16:36:18 -08001942static bool isPowerOfTwo(int x)
1943{
1944 return (x & (x - 1)) == 0;
1945}
1946
1947// Returns true if no more than two bits are set in 'x'.
1948static bool isPopCountLE2(unsigned int x)
1949{
1950 x &= x - 1;
1951 return (x & (x - 1)) == 0;
1952}
1953
1954// Returns the index of the lowest set bit in 'x'.
1955static int lowestSetBit(unsigned int x) {
1956 int bit_posn = 0;
1957 while ((x & 0xf) == 0) {
1958 bit_posn += 4;
1959 x >>= 4;
Bill Buzbee78cb0e22010-02-11 14:04:53 -08001960 }
Elliott Hughesb4c05972010-02-24 16:36:18 -08001961 while ((x & 1) == 0) {
1962 bit_posn++;
1963 x >>= 1;
1964 }
1965 return bit_posn;
1966}
1967
Elliott Hughes672511b2010-04-26 17:40:13 -07001968// Returns true if it added instructions to 'cUnit' to divide 'rlSrc' by 'lit'
1969// and store the result in 'rlDest'.
Elliott Hughesc7ad9b22010-04-28 13:52:02 -07001970static bool handleEasyDivide(CompilationUnit *cUnit, OpCode dalvikOpCode,
Elliott Hughes672511b2010-04-26 17:40:13 -07001971 RegLocation rlSrc, RegLocation rlDest, int lit)
1972{
1973 if (lit < 2 || !isPowerOfTwo(lit)) {
1974 return false;
1975 }
1976 int k = lowestSetBit(lit);
1977 if (k >= 30) {
1978 // Avoid special cases.
1979 return false;
1980 }
Elliott Hughes9c457022010-04-28 16:15:38 -07001981 bool div = (dalvikOpCode == OP_DIV_INT_LIT8 || dalvikOpCode == OP_DIV_INT_LIT16);
Elliott Hughes672511b2010-04-26 17:40:13 -07001982 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
1983 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Elliott Hughes9c457022010-04-28 16:15:38 -07001984 if (div) {
1985 int tReg = dvmCompilerAllocTemp(cUnit);
1986 if (lit == 2) {
1987 // Division by 2 is by far the most common division by constant.
1988 opRegRegImm(cUnit, kOpLsr, tReg, rlSrc.lowReg, 32 - k);
1989 opRegRegReg(cUnit, kOpAdd, tReg, tReg, rlSrc.lowReg);
1990 opRegRegImm(cUnit, kOpAsr, rlResult.lowReg, tReg, k);
1991 } else {
1992 opRegRegImm(cUnit, kOpAsr, tReg, rlSrc.lowReg, 31);
1993 opRegRegImm(cUnit, kOpLsr, tReg, tReg, 32 - k);
1994 opRegRegReg(cUnit, kOpAdd, tReg, tReg, rlSrc.lowReg);
1995 opRegRegImm(cUnit, kOpAsr, rlResult.lowReg, tReg, k);
1996 }
Elliott Hughes672511b2010-04-26 17:40:13 -07001997 } else {
Elliott Hughes9c457022010-04-28 16:15:38 -07001998 int cReg = dvmCompilerAllocTemp(cUnit);
1999 loadConstant(cUnit, cReg, lit - 1);
2000 int tReg1 = dvmCompilerAllocTemp(cUnit);
2001 int tReg2 = dvmCompilerAllocTemp(cUnit);
2002 if (lit == 2) {
2003 opRegRegImm(cUnit, kOpLsr, tReg1, rlSrc.lowReg, 32 - k);
2004 opRegRegReg(cUnit, kOpAdd, tReg2, tReg1, rlSrc.lowReg);
2005 opRegRegReg(cUnit, kOpAnd, tReg2, tReg2, cReg);
2006 opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg2, tReg1);
2007 } else {
2008 opRegRegImm(cUnit, kOpAsr, tReg1, rlSrc.lowReg, 31);
2009 opRegRegImm(cUnit, kOpLsr, tReg1, tReg1, 32 - k);
2010 opRegRegReg(cUnit, kOpAdd, tReg2, tReg1, rlSrc.lowReg);
2011 opRegRegReg(cUnit, kOpAnd, tReg2, tReg2, cReg);
2012 opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg2, tReg1);
2013 }
Elliott Hughes672511b2010-04-26 17:40:13 -07002014 }
2015 storeValue(cUnit, rlDest, rlResult);
2016 return true;
2017}
2018
Elliott Hughesb4c05972010-02-24 16:36:18 -08002019// Returns true if it added instructions to 'cUnit' to multiply 'rlSrc' by 'lit'
2020// and store the result in 'rlDest'.
2021static bool handleEasyMultiply(CompilationUnit *cUnit,
2022 RegLocation rlSrc, RegLocation rlDest, int lit)
2023{
2024 // Can we simplify this multiplication?
2025 bool powerOfTwo = false;
2026 bool popCountLE2 = false;
2027 bool powerOfTwoMinusOne = false;
2028 if (lit < 2) {
2029 // Avoid special cases.
2030 return false;
2031 } else if (isPowerOfTwo(lit)) {
2032 powerOfTwo = true;
2033 } else if (isPopCountLE2(lit)) {
2034 popCountLE2 = true;
2035 } else if (isPowerOfTwo(lit + 1)) {
2036 powerOfTwoMinusOne = true;
2037 } else {
2038 return false;
2039 }
2040 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
2041 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
2042 if (powerOfTwo) {
2043 // Shift.
2044 opRegRegImm(cUnit, kOpLsl, rlResult.lowReg, rlSrc.lowReg,
2045 lowestSetBit(lit));
2046 } else if (popCountLE2) {
2047 // Shift and add and shift.
2048 int firstBit = lowestSetBit(lit);
2049 int secondBit = lowestSetBit(lit ^ (1 << firstBit));
2050 genMultiplyByTwoBitMultiplier(cUnit, rlSrc, rlResult, lit,
2051 firstBit, secondBit);
2052 } else {
2053 // Reverse subtract: (src << (shift + 1)) - src.
2054 assert(powerOfTwoMinusOne);
2055 // TODO: rsb dst, src, src lsl#lowestSetBit(lit + 1)
2056 int tReg = dvmCompilerAllocTemp(cUnit);
2057 opRegRegImm(cUnit, kOpLsl, tReg, rlSrc.lowReg, lowestSetBit(lit + 1));
2058 opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg, rlSrc.lowReg);
2059 }
2060 storeValue(cUnit, rlDest, rlResult);
2061 return true;
Bill Buzbee78cb0e22010-02-11 14:04:53 -08002062}
2063
Ben Chengba4fc8b2009-06-01 13:00:29 -07002064static bool handleFmt22b_Fmt22s(CompilationUnit *cUnit, MIR *mir)
2065{
2066 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
Bill Buzbeec6f10662010-02-09 11:16:15 -08002067 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
2068 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002069 RegLocation rlResult;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002070 int lit = mir->dalvikInsn.vC;
Ben Cheng4f489172009-09-27 17:08:35 -07002071 OpKind op = 0; /* Make gcc happy */
Bill Buzbee1465db52009-09-23 17:17:35 -07002072 int shiftOp = false;
2073 bool isDiv = false;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002074
Ben Chengba4fc8b2009-06-01 13:00:29 -07002075 switch (dalvikOpCode) {
Bill Buzbee1465db52009-09-23 17:17:35 -07002076 case OP_RSUB_INT_LIT8:
2077 case OP_RSUB_INT: {
2078 int tReg;
2079 //TUNING: add support for use of Arm rsub op
2080 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002081 tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002082 loadConstant(cUnit, tReg, lit);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002083 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07002084 opRegRegReg(cUnit, kOpSub, rlResult.lowReg,
2085 tReg, rlSrc.lowReg);
2086 storeValue(cUnit, rlDest, rlResult);
2087 return false;
2088 break;
2089 }
2090
Ben Chengba4fc8b2009-06-01 13:00:29 -07002091 case OP_ADD_INT_LIT8:
2092 case OP_ADD_INT_LIT16:
Bill Buzbee1465db52009-09-23 17:17:35 -07002093 op = kOpAdd;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002094 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002095 case OP_MUL_INT_LIT8:
Bill Buzbee78cb0e22010-02-11 14:04:53 -08002096 case OP_MUL_INT_LIT16: {
Elliott Hughesb4c05972010-02-24 16:36:18 -08002097 if (handleEasyMultiply(cUnit, rlSrc, rlDest, lit)) {
2098 return false;
Bill Buzbee78cb0e22010-02-11 14:04:53 -08002099 }
Elliott Hughesb4c05972010-02-24 16:36:18 -08002100 op = kOpMul;
Bill Buzbee1465db52009-09-23 17:17:35 -07002101 break;
Bill Buzbee78cb0e22010-02-11 14:04:53 -08002102 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002103 case OP_AND_INT_LIT8:
2104 case OP_AND_INT_LIT16:
Bill Buzbee1465db52009-09-23 17:17:35 -07002105 op = kOpAnd;
2106 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002107 case OP_OR_INT_LIT8:
2108 case OP_OR_INT_LIT16:
Bill Buzbee1465db52009-09-23 17:17:35 -07002109 op = kOpOr;
2110 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002111 case OP_XOR_INT_LIT8:
2112 case OP_XOR_INT_LIT16:
Bill Buzbee1465db52009-09-23 17:17:35 -07002113 op = kOpXor;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002114 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002115 case OP_SHL_INT_LIT8:
Bill Buzbee0e605272009-12-01 14:28:05 -08002116 lit &= 31;
Bill Buzbee1465db52009-09-23 17:17:35 -07002117 shiftOp = true;
2118 op = kOpLsl;
2119 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002120 case OP_SHR_INT_LIT8:
Bill Buzbee0e605272009-12-01 14:28:05 -08002121 lit &= 31;
Bill Buzbee1465db52009-09-23 17:17:35 -07002122 shiftOp = true;
2123 op = kOpAsr;
2124 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002125 case OP_USHR_INT_LIT8:
Bill Buzbee0e605272009-12-01 14:28:05 -08002126 lit &= 31;
Bill Buzbee1465db52009-09-23 17:17:35 -07002127 shiftOp = true;
2128 op = kOpLsr;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002129 break;
2130
2131 case OP_DIV_INT_LIT8:
2132 case OP_DIV_INT_LIT16:
Ben Chengba4fc8b2009-06-01 13:00:29 -07002133 case OP_REM_INT_LIT8:
2134 case OP_REM_INT_LIT16:
2135 if (lit == 0) {
2136 /* Let the interpreter deal with div by 0 */
2137 genInterpSingleStep(cUnit, mir);
2138 return false;
2139 }
Elliott Hughesc7ad9b22010-04-28 13:52:02 -07002140 if (handleEasyDivide(cUnit, dalvikOpCode, rlSrc, rlDest, lit)) {
Elliott Hughes672511b2010-04-26 17:40:13 -07002141 return false;
2142 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08002143 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002144 loadValueDirectFixed(cUnit, rlSrc, r0);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002145 dvmCompilerClobber(cUnit, r0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002146 if ((dalvikOpCode == OP_DIV_INT_LIT8) ||
2147 (dalvikOpCode == OP_DIV_INT_LIT16)) {
Ben Chengbd1326d2010-04-02 15:04:53 -07002148 LOAD_FUNC_ADDR(cUnit, r2, (int)__aeabi_idiv);
Bill Buzbee1465db52009-09-23 17:17:35 -07002149 isDiv = true;
2150 } else {
Ben Chengbd1326d2010-04-02 15:04:53 -07002151 LOAD_FUNC_ADDR(cUnit, r2, (int)__aeabi_idivmod);
Bill Buzbee1465db52009-09-23 17:17:35 -07002152 isDiv = false;
2153 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002154 loadConstant(cUnit, r1, lit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002155 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -08002156 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002157 if (isDiv)
Bill Buzbeec6f10662010-02-09 11:16:15 -08002158 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002159 else
Bill Buzbeec6f10662010-02-09 11:16:15 -08002160 rlResult = dvmCompilerGetReturnAlt(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002161 storeValue(cUnit, rlDest, rlResult);
2162 return false;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002163 break;
2164 default:
2165 return true;
2166 }
Bill Buzbee1465db52009-09-23 17:17:35 -07002167 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002168 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07002169 // Avoid shifts by literal 0 - no support in Thumb. Change to copy
2170 if (shiftOp && (lit == 0)) {
2171 genRegCopy(cUnit, rlResult.lowReg, rlSrc.lowReg);
2172 } else {
2173 opRegRegImm(cUnit, op, rlResult.lowReg, rlSrc.lowReg, lit);
2174 }
2175 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002176 return false;
2177}
2178
2179static bool handleFmt22c(CompilationUnit *cUnit, MIR *mir)
2180{
2181 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
buzbee4d92e682010-07-29 15:24:14 -07002182 int fieldOffset = -1;
buzbeeecf8f6e2010-07-20 14:53:42 -07002183 bool isVolatile = false;
buzbee4d92e682010-07-29 15:24:14 -07002184 switch (dalvikOpCode) {
2185 /*
2186 * Wide volatiles currently handled via single step.
2187 * Add them here if generating in-line code.
2188 * case OP_IGET_WIDE_VOLATILE:
2189 * case OP_IPUT_WIDE_VOLATILE:
2190 */
2191 case OP_IGET:
2192 case OP_IGET_VOLATILE:
2193 case OP_IGET_WIDE:
2194 case OP_IGET_OBJECT:
2195 case OP_IGET_OBJECT_VOLATILE:
2196 case OP_IGET_BOOLEAN:
2197 case OP_IGET_BYTE:
2198 case OP_IGET_CHAR:
2199 case OP_IGET_SHORT:
2200 case OP_IPUT:
2201 case OP_IPUT_VOLATILE:
2202 case OP_IPUT_WIDE:
2203 case OP_IPUT_OBJECT:
2204 case OP_IPUT_OBJECT_VOLATILE:
2205 case OP_IPUT_BOOLEAN:
2206 case OP_IPUT_BYTE:
2207 case OP_IPUT_CHAR:
2208 case OP_IPUT_SHORT: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07002209 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
2210 mir->meta.calleeMethod : cUnit->method;
buzbee4d92e682010-07-29 15:24:14 -07002211 Field *fieldPtr =
Ben Cheng7a2697d2010-06-07 13:44:23 -07002212 method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vC];
Ben Chengba4fc8b2009-06-01 13:00:29 -07002213
buzbee4d92e682010-07-29 15:24:14 -07002214 if (fieldPtr == NULL) {
2215 LOGE("Unexpected null instance field");
2216 dvmAbort();
2217 }
2218 isVolatile = dvmIsVolatileField(fieldPtr);
2219 fieldOffset = ((InstField *)fieldPtr)->byteOffset;
2220 break;
Ben Chengdd6e8702010-05-07 13:05:47 -07002221 }
buzbee4d92e682010-07-29 15:24:14 -07002222 default:
2223 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002224 }
buzbee4d92e682010-07-29 15:24:14 -07002225
Ben Chengba4fc8b2009-06-01 13:00:29 -07002226 switch (dalvikOpCode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07002227 case OP_NEW_ARRAY: {
Bill Buzbee1465db52009-09-23 17:17:35 -07002228 // Generates a call - use explicit registers
Bill Buzbeec6f10662010-02-09 11:16:15 -08002229 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
2230 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002231 RegLocation rlResult;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002232 void *classPtr = (void*)
2233 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vC]);
Ben Chengdd6e8702010-05-07 13:05:47 -07002234
2235 if (classPtr == NULL) {
2236 LOGE("Unexpected null class");
2237 dvmAbort();
2238 }
2239
Bill Buzbeec6f10662010-02-09 11:16:15 -08002240 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002241 genExportPC(cUnit, mir);
2242 loadValueDirectFixed(cUnit, rlSrc, r1); /* Len */
Ben Chengba4fc8b2009-06-01 13:00:29 -07002243 loadConstant(cUnit, r0, (int) classPtr );
Ben Chengbd1326d2010-04-02 15:04:53 -07002244 LOAD_FUNC_ADDR(cUnit, r3, (int)dvmAllocArrayByClass);
Ben Cheng4f489172009-09-27 17:08:35 -07002245 /*
2246 * "len < 0": bail to the interpreter to re-execute the
2247 * instruction
2248 */
Carl Shapiroe3c01da2010-05-20 22:54:18 -07002249 genRegImmCheck(cUnit, kArmCondMi, r1, 0, mir->offset, NULL);
Bill Buzbee270c1d62009-08-13 16:58:07 -07002250 loadConstant(cUnit, r2, ALLOC_DONT_TRACK);
Bill Buzbee1465db52009-09-23 17:17:35 -07002251 opReg(cUnit, kOpBlx, r3);
Elliott Hughes6a555132010-02-25 15:41:42 -08002252 dvmCompilerClobberCallRegs(cUnit);
Ben Cheng4f489172009-09-27 17:08:35 -07002253 /* generate a branch over if allocation is successful */
buzbee8f8109a2010-08-31 10:16:35 -07002254 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Ben Cheng4f489172009-09-27 17:08:35 -07002255 /*
2256 * OOM exception needs to be thrown here and cannot re-execute
2257 */
2258 loadConstant(cUnit, r0,
2259 (int) (cUnit->method->insns + mir->offset));
2260 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
2261 /* noreturn */
2262
Bill Buzbee1465db52009-09-23 17:17:35 -07002263 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Cheng4f489172009-09-27 17:08:35 -07002264 target->defMask = ENCODE_ALL;
2265 branchOver->generic.target = (LIR *) target;
Bill Buzbeec6f10662010-02-09 11:16:15 -08002266 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002267 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002268 break;
2269 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002270 case OP_INSTANCE_OF: {
Bill Buzbee1465db52009-09-23 17:17:35 -07002271 // May generate a call - use explicit registers
Bill Buzbeec6f10662010-02-09 11:16:15 -08002272 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
2273 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002274 RegLocation rlResult;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002275 ClassObject *classPtr =
2276 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vC]);
Bill Buzbee480e6782010-01-27 15:43:08 -08002277 /*
2278 * Note: It is possible that classPtr is NULL at this point,
2279 * even though this instruction has been successfully interpreted.
2280 * If the previous interpretation had a null source, the
2281 * interpreter would not have bothered to resolve the clazz.
2282 * Bail out to the interpreter in this case, and log it
2283 * so that we can tell if it happens frequently.
2284 */
2285 if (classPtr == NULL) {
2286 LOGD("null clazz in OP_INSTANCE_OF, single-stepping");
2287 genInterpSingleStep(cUnit, mir);
2288 break;
2289 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08002290 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002291 loadValueDirectFixed(cUnit, rlSrc, r0); /* Ref */
Ben Chengba4fc8b2009-06-01 13:00:29 -07002292 loadConstant(cUnit, r2, (int) classPtr );
Ben Cheng752c7942009-06-22 10:50:07 -07002293 /* When taken r0 has NULL which can be used for store directly */
buzbee8f8109a2010-08-31 10:16:35 -07002294 ArmLIR *branch1 = genCmpImmBranch(cUnit, kArmCondEq, r0, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002295 /* r1 now contains object->clazz */
Bill Buzbee270c1d62009-08-13 16:58:07 -07002296 loadWordDisp(cUnit, r0, offsetof(Object, clazz), r1);
Bill Buzbee1465db52009-09-23 17:17:35 -07002297 /* r1 now contains object->clazz */
Ben Chengbd1326d2010-04-02 15:04:53 -07002298 LOAD_FUNC_ADDR(cUnit, r3, (int)dvmInstanceofNonTrivial);
Ben Cheng752c7942009-06-22 10:50:07 -07002299 loadConstant(cUnit, r0, 1); /* Assume true */
Bill Buzbee1465db52009-09-23 17:17:35 -07002300 opRegReg(cUnit, kOpCmp, r1, r2);
2301 ArmLIR *branch2 = opCondBranch(cUnit, kArmCondEq);
2302 genRegCopy(cUnit, r0, r1);
2303 genRegCopy(cUnit, r1, r2);
2304 opReg(cUnit, kOpBlx, r3);
Elliott Hughes6a555132010-02-25 15:41:42 -08002305 dvmCompilerClobberCallRegs(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002306 /* branch target here */
Bill Buzbee1465db52009-09-23 17:17:35 -07002307 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Chengd7d426a2009-09-22 11:23:36 -07002308 target->defMask = ENCODE_ALL;
Bill Buzbeec6f10662010-02-09 11:16:15 -08002309 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002310 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002311 branch1->generic.target = (LIR *)target;
2312 branch2->generic.target = (LIR *)target;
2313 break;
2314 }
2315 case OP_IGET_WIDE:
2316 genIGetWide(cUnit, mir, fieldOffset);
2317 break;
buzbeeecf8f6e2010-07-20 14:53:42 -07002318 case OP_IGET_VOLATILE:
2319 case OP_IGET_OBJECT_VOLATILE:
2320 isVolatile = true;
2321 // NOTE: intentional fallthrough
Ben Chengba4fc8b2009-06-01 13:00:29 -07002322 case OP_IGET:
2323 case OP_IGET_OBJECT:
buzbeeecf8f6e2010-07-20 14:53:42 -07002324 genIGet(cUnit, mir, kWord, fieldOffset, isVolatile);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002325 break;
2326 case OP_IGET_BOOLEAN:
buzbeeecf8f6e2010-07-20 14:53:42 -07002327 genIGet(cUnit, mir, kUnsignedByte, fieldOffset, isVolatile);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002328 break;
2329 case OP_IGET_BYTE:
buzbeeecf8f6e2010-07-20 14:53:42 -07002330 genIGet(cUnit, mir, kSignedByte, fieldOffset, isVolatile);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002331 break;
2332 case OP_IGET_CHAR:
buzbeeecf8f6e2010-07-20 14:53:42 -07002333 genIGet(cUnit, mir, kUnsignedHalf, fieldOffset, isVolatile);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002334 break;
2335 case OP_IGET_SHORT:
buzbeeecf8f6e2010-07-20 14:53:42 -07002336 genIGet(cUnit, mir, kSignedHalf, fieldOffset, isVolatile);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002337 break;
2338 case OP_IPUT_WIDE:
2339 genIPutWide(cUnit, mir, fieldOffset);
2340 break;
2341 case OP_IPUT:
buzbeeecf8f6e2010-07-20 14:53:42 -07002342 genIPut(cUnit, mir, kWord, fieldOffset, false, isVolatile);
buzbee919eb062010-07-12 12:59:22 -07002343 break;
buzbee4d92e682010-07-29 15:24:14 -07002344 case OP_IPUT_VOLATILE:
buzbeeecf8f6e2010-07-20 14:53:42 -07002345 case OP_IPUT_OBJECT_VOLATILE:
2346 isVolatile = true;
2347 // NOTE: intentional fallthrough
Ben Chengba4fc8b2009-06-01 13:00:29 -07002348 case OP_IPUT_OBJECT:
buzbeeecf8f6e2010-07-20 14:53:42 -07002349 genIPut(cUnit, mir, kWord, fieldOffset, true, isVolatile);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002350 break;
2351 case OP_IPUT_SHORT:
2352 case OP_IPUT_CHAR:
buzbeeecf8f6e2010-07-20 14:53:42 -07002353 genIPut(cUnit, mir, kUnsignedHalf, fieldOffset, false, isVolatile);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002354 break;
2355 case OP_IPUT_BYTE:
buzbeeecf8f6e2010-07-20 14:53:42 -07002356 genIPut(cUnit, mir, kSignedByte, fieldOffset, false, isVolatile);
2357 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002358 case OP_IPUT_BOOLEAN:
buzbeeecf8f6e2010-07-20 14:53:42 -07002359 genIPut(cUnit, mir, kUnsignedByte, fieldOffset, false, isVolatile);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002360 break;
Bill Buzbeeb16344a2010-03-15 17:19:12 -07002361 case OP_IGET_WIDE_VOLATILE:
2362 case OP_IPUT_WIDE_VOLATILE:
Bill Buzbeeb16344a2010-03-15 17:19:12 -07002363 genInterpSingleStep(cUnit, mir);
2364 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002365 default:
2366 return true;
2367 }
2368 return false;
2369}
2370
2371static bool handleFmt22cs(CompilationUnit *cUnit, MIR *mir)
2372{
2373 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
2374 int fieldOffset = mir->dalvikInsn.vC;
2375 switch (dalvikOpCode) {
2376 case OP_IGET_QUICK:
2377 case OP_IGET_OBJECT_QUICK:
buzbeeecf8f6e2010-07-20 14:53:42 -07002378 genIGet(cUnit, mir, kWord, fieldOffset, false);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002379 break;
2380 case OP_IPUT_QUICK:
buzbeeecf8f6e2010-07-20 14:53:42 -07002381 genIPut(cUnit, mir, kWord, fieldOffset, false, false);
buzbee919eb062010-07-12 12:59:22 -07002382 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002383 case OP_IPUT_OBJECT_QUICK:
buzbeeecf8f6e2010-07-20 14:53:42 -07002384 genIPut(cUnit, mir, kWord, fieldOffset, true, false);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002385 break;
2386 case OP_IGET_WIDE_QUICK:
2387 genIGetWide(cUnit, mir, fieldOffset);
2388 break;
2389 case OP_IPUT_WIDE_QUICK:
2390 genIPutWide(cUnit, mir, fieldOffset);
2391 break;
2392 default:
2393 return true;
2394 }
2395 return false;
2396
2397}
2398
2399/* Compare agaist zero */
2400static bool handleFmt22t(CompilationUnit *cUnit, MIR *mir, BasicBlock *bb,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002401 ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07002402{
2403 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002404 ArmConditionCode cond;
Bill Buzbeec6f10662010-02-09 11:16:15 -08002405 RegLocation rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 0);
2406 RegLocation rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002407
Bill Buzbee1465db52009-09-23 17:17:35 -07002408 rlSrc1 = loadValue(cUnit, rlSrc1, kCoreReg);
2409 rlSrc2 = loadValue(cUnit, rlSrc2, kCoreReg);
2410 opRegReg(cUnit, kOpCmp, rlSrc1.lowReg, rlSrc2.lowReg);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002411
2412 switch (dalvikOpCode) {
2413 case OP_IF_EQ:
Bill Buzbee1465db52009-09-23 17:17:35 -07002414 cond = kArmCondEq;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002415 break;
2416 case OP_IF_NE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002417 cond = kArmCondNe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002418 break;
2419 case OP_IF_LT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002420 cond = kArmCondLt;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002421 break;
2422 case OP_IF_GE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002423 cond = kArmCondGe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002424 break;
2425 case OP_IF_GT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002426 cond = kArmCondGt;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002427 break;
2428 case OP_IF_LE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002429 cond = kArmCondLe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002430 break;
2431 default:
2432 cond = 0;
2433 LOGE("Unexpected opcode (%d) for Fmt22t\n", dalvikOpCode);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08002434 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002435 }
2436 genConditionalBranch(cUnit, cond, &labelList[bb->taken->id]);
2437 /* This mostly likely will be optimized away in a later phase */
2438 genUnconditionalBranch(cUnit, &labelList[bb->fallThrough->id]);
2439 return false;
2440}
2441
2442static bool handleFmt22x_Fmt32x(CompilationUnit *cUnit, MIR *mir)
2443{
2444 OpCode opCode = mir->dalvikInsn.opCode;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002445
2446 switch (opCode) {
2447 case OP_MOVE_16:
2448 case OP_MOVE_OBJECT_16:
2449 case OP_MOVE_FROM16:
Ben Chenge9695e52009-06-16 16:11:47 -07002450 case OP_MOVE_OBJECT_FROM16: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002451 storeValue(cUnit, dvmCompilerGetDest(cUnit, mir, 0),
2452 dvmCompilerGetSrc(cUnit, mir, 0));
Ben Chengba4fc8b2009-06-01 13:00:29 -07002453 break;
Ben Chenge9695e52009-06-16 16:11:47 -07002454 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002455 case OP_MOVE_WIDE_16:
Ben Chenge9695e52009-06-16 16:11:47 -07002456 case OP_MOVE_WIDE_FROM16: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002457 storeValueWide(cUnit, dvmCompilerGetDestWide(cUnit, mir, 0, 1),
2458 dvmCompilerGetSrcWide(cUnit, mir, 0, 1));
Ben Chengba4fc8b2009-06-01 13:00:29 -07002459 break;
Ben Chenge9695e52009-06-16 16:11:47 -07002460 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002461 default:
2462 return true;
2463 }
2464 return false;
2465}
2466
2467static bool handleFmt23x(CompilationUnit *cUnit, MIR *mir)
2468{
2469 OpCode opCode = mir->dalvikInsn.opCode;
Bill Buzbee1465db52009-09-23 17:17:35 -07002470 RegLocation rlSrc1;
2471 RegLocation rlSrc2;
2472 RegLocation rlDest;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002473
2474 if ( (opCode >= OP_ADD_INT) && (opCode <= OP_REM_DOUBLE)) {
Ben Cheng5d90c202009-11-22 23:31:11 -08002475 return genArithOp( cUnit, mir );
Ben Chengba4fc8b2009-06-01 13:00:29 -07002476 }
2477
Bill Buzbee1465db52009-09-23 17:17:35 -07002478 /* APUTs have 3 sources and no targets */
2479 if (mir->ssaRep->numDefs == 0) {
2480 if (mir->ssaRep->numUses == 3) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002481 rlDest = dvmCompilerGetSrc(cUnit, mir, 0);
2482 rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 1);
2483 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 2);
Bill Buzbee1465db52009-09-23 17:17:35 -07002484 } else {
2485 assert(mir->ssaRep->numUses == 4);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002486 rlDest = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
2487 rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 2);
2488 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 3);
Bill Buzbee1465db52009-09-23 17:17:35 -07002489 }
2490 } else {
2491 /* Two sources and 1 dest. Deduce the operand sizes */
2492 if (mir->ssaRep->numUses == 4) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002493 rlSrc1 = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
2494 rlSrc2 = dvmCompilerGetSrcWide(cUnit, mir, 2, 3);
Bill Buzbee1465db52009-09-23 17:17:35 -07002495 } else {
2496 assert(mir->ssaRep->numUses == 2);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002497 rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 0);
2498 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07002499 }
2500 if (mir->ssaRep->numDefs == 2) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002501 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07002502 } else {
2503 assert(mir->ssaRep->numDefs == 1);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002504 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002505 }
2506 }
2507
2508
Ben Chengba4fc8b2009-06-01 13:00:29 -07002509 switch (opCode) {
Bill Buzbeed45ba372009-06-15 17:00:57 -07002510 case OP_CMPL_FLOAT:
2511 case OP_CMPG_FLOAT:
2512 case OP_CMPL_DOUBLE:
2513 case OP_CMPG_DOUBLE:
Ben Cheng5d90c202009-11-22 23:31:11 -08002514 return genCmpFP(cUnit, mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002515 case OP_CMP_LONG:
Bill Buzbee1465db52009-09-23 17:17:35 -07002516 genCmpLong(cUnit, mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002517 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002518 case OP_AGET_WIDE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002519 genArrayGet(cUnit, mir, kLong, rlSrc1, rlSrc2, rlDest, 3);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002520 break;
2521 case OP_AGET:
2522 case OP_AGET_OBJECT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002523 genArrayGet(cUnit, mir, kWord, rlSrc1, rlSrc2, rlDest, 2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002524 break;
2525 case OP_AGET_BOOLEAN:
Bill Buzbee1465db52009-09-23 17:17:35 -07002526 genArrayGet(cUnit, mir, kUnsignedByte, rlSrc1, rlSrc2, rlDest, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002527 break;
2528 case OP_AGET_BYTE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002529 genArrayGet(cUnit, mir, kSignedByte, rlSrc1, rlSrc2, rlDest, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002530 break;
2531 case OP_AGET_CHAR:
Bill Buzbee1465db52009-09-23 17:17:35 -07002532 genArrayGet(cUnit, mir, kUnsignedHalf, rlSrc1, rlSrc2, rlDest, 1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002533 break;
2534 case OP_AGET_SHORT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002535 genArrayGet(cUnit, mir, kSignedHalf, rlSrc1, rlSrc2, rlDest, 1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002536 break;
2537 case OP_APUT_WIDE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002538 genArrayPut(cUnit, mir, kLong, rlSrc1, rlSrc2, rlDest, 3);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002539 break;
2540 case OP_APUT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002541 genArrayPut(cUnit, mir, kWord, rlSrc1, rlSrc2, rlDest, 2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002542 break;
Bill Buzbeebe6534f2010-03-12 16:01:35 -08002543 case OP_APUT_OBJECT:
2544 genArrayObjectPut(cUnit, mir, rlSrc1, rlSrc2, rlDest, 2);
2545 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002546 case OP_APUT_SHORT:
2547 case OP_APUT_CHAR:
Bill Buzbee1465db52009-09-23 17:17:35 -07002548 genArrayPut(cUnit, mir, kUnsignedHalf, rlSrc1, rlSrc2, rlDest, 1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002549 break;
2550 case OP_APUT_BYTE:
2551 case OP_APUT_BOOLEAN:
Bill Buzbee1465db52009-09-23 17:17:35 -07002552 genArrayPut(cUnit, mir, kUnsignedByte, rlSrc1, rlSrc2, rlDest, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002553 break;
2554 default:
2555 return true;
2556 }
2557 return false;
2558}
2559
Ben Cheng6c10a972009-10-29 14:39:18 -07002560/*
2561 * Find the matching case.
2562 *
2563 * return values:
2564 * r0 (low 32-bit): pc of the chaining cell corresponding to the resolved case,
2565 * including default which is placed at MIN(size, MAX_CHAINED_SWITCH_CASES).
2566 * r1 (high 32-bit): the branch offset of the matching case (only for indexes
2567 * above MAX_CHAINED_SWITCH_CASES).
2568 *
2569 * Instructions around the call are:
2570 *
2571 * mov r2, pc
2572 * blx &findPackedSwitchIndex
2573 * mov pc, r0
2574 * .align4
Bill Buzbeebd047242010-05-13 13:02:53 -07002575 * chaining cell for case 0 [12 bytes]
2576 * chaining cell for case 1 [12 bytes]
Ben Cheng6c10a972009-10-29 14:39:18 -07002577 * :
Bill Buzbeebd047242010-05-13 13:02:53 -07002578 * chaining cell for case MIN(size, MAX_CHAINED_SWITCH_CASES)-1 [12 bytes]
Ben Cheng6c10a972009-10-29 14:39:18 -07002579 * chaining cell for case default [8 bytes]
2580 * noChain exit
2581 */
Ben Chengbd1326d2010-04-02 15:04:53 -07002582static s8 findPackedSwitchIndex(const u2* switchData, int testVal, int pc)
Ben Cheng6c10a972009-10-29 14:39:18 -07002583{
2584 int size;
2585 int firstKey;
2586 const int *entries;
2587 int index;
2588 int jumpIndex;
2589 int caseDPCOffset = 0;
2590 /* In Thumb mode pc is 4 ahead of the "mov r2, pc" instruction */
2591 int chainingPC = (pc + 4) & ~3;
2592
2593 /*
2594 * Packed switch data format:
2595 * ushort ident = 0x0100 magic value
2596 * ushort size number of entries in the table
2597 * int first_key first (and lowest) switch case value
2598 * int targets[size] branch targets, relative to switch opcode
2599 *
2600 * Total size is (4+size*2) 16-bit code units.
2601 */
2602 size = switchData[1];
2603 assert(size > 0);
2604
2605 firstKey = switchData[2];
2606 firstKey |= switchData[3] << 16;
2607
2608
2609 /* The entries are guaranteed to be aligned on a 32-bit boundary;
2610 * we can treat them as a native int array.
2611 */
2612 entries = (const int*) &switchData[4];
2613 assert(((u4)entries & 0x3) == 0);
2614
2615 index = testVal - firstKey;
2616
2617 /* Jump to the default cell */
2618 if (index < 0 || index >= size) {
2619 jumpIndex = MIN(size, MAX_CHAINED_SWITCH_CASES);
2620 /* Jump to the non-chaining exit point */
2621 } else if (index >= MAX_CHAINED_SWITCH_CASES) {
2622 jumpIndex = MAX_CHAINED_SWITCH_CASES + 1;
2623 caseDPCOffset = entries[index];
2624 /* Jump to the inline chaining cell */
2625 } else {
2626 jumpIndex = index;
2627 }
2628
Bill Buzbeebd047242010-05-13 13:02:53 -07002629 chainingPC += jumpIndex * CHAIN_CELL_NORMAL_SIZE;
Ben Cheng6c10a972009-10-29 14:39:18 -07002630 return (((s8) caseDPCOffset) << 32) | (u8) chainingPC;
2631}
2632
2633/* See comments for findPackedSwitchIndex */
Ben Chengbd1326d2010-04-02 15:04:53 -07002634static s8 findSparseSwitchIndex(const u2* switchData, int testVal, int pc)
Ben Cheng6c10a972009-10-29 14:39:18 -07002635{
2636 int size;
2637 const int *keys;
2638 const int *entries;
2639 int chainingPC = (pc + 4) & ~3;
2640 int i;
2641
2642 /*
2643 * Sparse switch data format:
2644 * ushort ident = 0x0200 magic value
2645 * ushort size number of entries in the table; > 0
2646 * int keys[size] keys, sorted low-to-high; 32-bit aligned
2647 * int targets[size] branch targets, relative to switch opcode
2648 *
2649 * Total size is (2+size*4) 16-bit code units.
2650 */
2651
2652 size = switchData[1];
2653 assert(size > 0);
2654
2655 /* The keys are guaranteed to be aligned on a 32-bit boundary;
2656 * we can treat them as a native int array.
2657 */
2658 keys = (const int*) &switchData[2];
2659 assert(((u4)keys & 0x3) == 0);
2660
2661 /* The entries are guaranteed to be aligned on a 32-bit boundary;
2662 * we can treat them as a native int array.
2663 */
2664 entries = keys + size;
2665 assert(((u4)entries & 0x3) == 0);
2666
2667 /*
2668 * Run through the list of keys, which are guaranteed to
2669 * be sorted low-to-high.
2670 *
2671 * Most tables have 3-4 entries. Few have more than 10. A binary
2672 * search here is probably not useful.
2673 */
2674 for (i = 0; i < size; i++) {
2675 int k = keys[i];
2676 if (k == testVal) {
2677 /* MAX_CHAINED_SWITCH_CASES + 1 is the start of the overflow case */
2678 int jumpIndex = (i < MAX_CHAINED_SWITCH_CASES) ?
2679 i : MAX_CHAINED_SWITCH_CASES + 1;
Bill Buzbeebd047242010-05-13 13:02:53 -07002680 chainingPC += jumpIndex * CHAIN_CELL_NORMAL_SIZE;
Ben Cheng6c10a972009-10-29 14:39:18 -07002681 return (((s8) entries[i]) << 32) | (u8) chainingPC;
2682 } else if (k > testVal) {
2683 break;
2684 }
2685 }
Bill Buzbeebd047242010-05-13 13:02:53 -07002686 return chainingPC + MIN(size, MAX_CHAINED_SWITCH_CASES) *
2687 CHAIN_CELL_NORMAL_SIZE;
Ben Cheng6c10a972009-10-29 14:39:18 -07002688}
2689
Ben Chengba4fc8b2009-06-01 13:00:29 -07002690static bool handleFmt31t(CompilationUnit *cUnit, MIR *mir)
2691{
2692 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
2693 switch (dalvikOpCode) {
2694 case OP_FILL_ARRAY_DATA: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002695 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002696 // Making a call - use explicit registers
Bill Buzbeec6f10662010-02-09 11:16:15 -08002697 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002698 genExportPC(cUnit, mir);
2699 loadValueDirectFixed(cUnit, rlSrc, r0);
Ben Chengbd1326d2010-04-02 15:04:53 -07002700 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmInterpHandleFillArrayData);
Ben Cheng6c10a972009-10-29 14:39:18 -07002701 loadConstant(cUnit, r1,
2702 (int) (cUnit->method->insns + mir->offset + mir->dalvikInsn.vB));
Bill Buzbee1465db52009-09-23 17:17:35 -07002703 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -08002704 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08002705 /* generate a branch over if successful */
buzbee8f8109a2010-08-31 10:16:35 -07002706 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08002707 loadConstant(cUnit, r0,
2708 (int) (cUnit->method->insns + mir->offset));
2709 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
2710 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
2711 target->defMask = ENCODE_ALL;
2712 branchOver->generic.target = (LIR *) target;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002713 break;
2714 }
2715 /*
Ben Cheng6c10a972009-10-29 14:39:18 -07002716 * Compute the goto target of up to
2717 * MIN(switchSize, MAX_CHAINED_SWITCH_CASES) + 1 chaining cells.
2718 * See the comment before findPackedSwitchIndex for the code layout.
Ben Chengba4fc8b2009-06-01 13:00:29 -07002719 */
2720 case OP_PACKED_SWITCH:
2721 case OP_SPARSE_SWITCH: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002722 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
2723 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002724 loadValueDirectFixed(cUnit, rlSrc, r1);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002725 dvmCompilerLockAllTemps(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002726 if (dalvikOpCode == OP_PACKED_SWITCH) {
Ben Chengbd1326d2010-04-02 15:04:53 -07002727 LOAD_FUNC_ADDR(cUnit, r4PC, (int)findPackedSwitchIndex);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002728 } else {
Ben Chengbd1326d2010-04-02 15:04:53 -07002729 LOAD_FUNC_ADDR(cUnit, r4PC, (int)findSparseSwitchIndex);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002730 }
Ben Cheng6c10a972009-10-29 14:39:18 -07002731 /* r0 <- Addr of the switch data */
2732 loadConstant(cUnit, r0,
2733 (int) (cUnit->method->insns + mir->offset + mir->dalvikInsn.vB));
2734 /* r2 <- pc of the instruction following the blx */
2735 opRegReg(cUnit, kOpMov, r2, rpc);
Bill Buzbee1465db52009-09-23 17:17:35 -07002736 opReg(cUnit, kOpBlx, r4PC);
Elliott Hughes6a555132010-02-25 15:41:42 -08002737 dvmCompilerClobberCallRegs(cUnit);
Ben Cheng6c10a972009-10-29 14:39:18 -07002738 /* pc <- computed goto target */
2739 opRegReg(cUnit, kOpMov, rpc, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002740 break;
2741 }
2742 default:
2743 return true;
2744 }
2745 return false;
2746}
2747
Ben Cheng7a2697d2010-06-07 13:44:23 -07002748/*
2749 * See the example of predicted inlining listed before the
2750 * genValidationForPredictedInline function. The function here takes care the
2751 * branch over at 0x4858de78 and the misprediction target at 0x4858de7a.
2752 */
2753static void genLandingPadForMispredictedCallee(CompilationUnit *cUnit, MIR *mir,
2754 BasicBlock *bb,
2755 ArmLIR *labelList)
2756{
2757 BasicBlock *fallThrough = bb->fallThrough;
2758
2759 /* Bypass the move-result block if there is one */
2760 if (fallThrough->firstMIRInsn) {
2761 assert(fallThrough->firstMIRInsn->OptimizationFlags & MIR_INLINED_PRED);
2762 fallThrough = fallThrough->fallThrough;
2763 }
2764 /* Generate a branch over if the predicted inlining is correct */
2765 genUnconditionalBranch(cUnit, &labelList[fallThrough->id]);
2766
2767 /* Reset the register state */
2768 dvmCompilerResetRegPool(cUnit);
2769 dvmCompilerClobberAllRegs(cUnit);
2770 dvmCompilerResetNullCheck(cUnit);
2771
2772 /* Target for the slow invoke path */
2773 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
2774 target->defMask = ENCODE_ALL;
2775 /* Hook up the target to the verification branch */
2776 mir->meta.callsiteInfo->misPredBranchOver->target = (LIR *) target;
2777}
2778
Ben Chengba4fc8b2009-06-01 13:00:29 -07002779static bool handleFmt35c_3rc(CompilationUnit *cUnit, MIR *mir, BasicBlock *bb,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002780 ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07002781{
Bill Buzbee9bc3df32009-07-30 10:52:29 -07002782 ArmLIR *retChainingCell = NULL;
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002783 ArmLIR *pcrLabel = NULL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002784
Ben Cheng7a2697d2010-06-07 13:44:23 -07002785 /* An invoke with the MIR_INLINED is effectively a no-op */
2786 if (mir->OptimizationFlags & MIR_INLINED)
2787 return false;
2788
Bill Buzbeef4ce16f2009-07-28 13:28:25 -07002789 if (bb->fallThrough != NULL)
2790 retChainingCell = &labelList[bb->fallThrough->id];
2791
Ben Chengba4fc8b2009-06-01 13:00:29 -07002792 DecodedInstruction *dInsn = &mir->dalvikInsn;
2793 switch (mir->dalvikInsn.opCode) {
2794 /*
2795 * calleeMethod = this->clazz->vtable[
2796 * method->clazz->pDvmDex->pResMethods[BBBB]->methodIndex
2797 * ]
2798 */
2799 case OP_INVOKE_VIRTUAL:
2800 case OP_INVOKE_VIRTUAL_RANGE: {
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002801 ArmLIR *predChainingCell = &labelList[bb->taken->id];
Ben Chengba4fc8b2009-06-01 13:00:29 -07002802 int methodIndex =
2803 cUnit->method->clazz->pDvmDex->pResMethods[dInsn->vB]->
2804 methodIndex;
2805
Ben Cheng7a2697d2010-06-07 13:44:23 -07002806 /*
2807 * If the invoke has non-null misPredBranchOver, we need to generate
2808 * the non-inlined version of the invoke here to handle the
2809 * mispredicted case.
2810 */
2811 if (mir->meta.callsiteInfo->misPredBranchOver) {
2812 genLandingPadForMispredictedCallee(cUnit, mir, bb, labelList);
2813 }
2814
Ben Chengba4fc8b2009-06-01 13:00:29 -07002815 if (mir->dalvikInsn.opCode == OP_INVOKE_VIRTUAL)
2816 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
2817 else
2818 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
2819
Ben Cheng38329f52009-07-07 14:19:20 -07002820 genInvokeVirtualCommon(cUnit, mir, methodIndex,
2821 retChainingCell,
2822 predChainingCell,
2823 pcrLabel);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002824 break;
2825 }
2826 /*
2827 * calleeMethod = method->clazz->super->vtable[method->clazz->pDvmDex
2828 * ->pResMethods[BBBB]->methodIndex]
2829 */
Ben Chengba4fc8b2009-06-01 13:00:29 -07002830 case OP_INVOKE_SUPER:
2831 case OP_INVOKE_SUPER_RANGE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07002832 /* Grab the method ptr directly from what the interpreter sees */
2833 const Method *calleeMethod = mir->meta.callsiteInfo->method;
2834 assert(calleeMethod == cUnit->method->clazz->super->vtable[
2835 cUnit->method->clazz->pDvmDex->
2836 pResMethods[dInsn->vB]->methodIndex]);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002837
2838 if (mir->dalvikInsn.opCode == OP_INVOKE_SUPER)
2839 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
2840 else
2841 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
2842
2843 /* r0 = calleeMethod */
2844 loadConstant(cUnit, r0, (int) calleeMethod);
2845
Ben Cheng38329f52009-07-07 14:19:20 -07002846 genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel,
2847 calleeMethod);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002848 break;
2849 }
2850 /* calleeMethod = method->clazz->pDvmDex->pResMethods[BBBB] */
2851 case OP_INVOKE_DIRECT:
2852 case OP_INVOKE_DIRECT_RANGE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07002853 /* Grab the method ptr directly from what the interpreter sees */
2854 const Method *calleeMethod = mir->meta.callsiteInfo->method;
2855 assert(calleeMethod ==
2856 cUnit->method->clazz->pDvmDex->pResMethods[dInsn->vB]);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002857
2858 if (mir->dalvikInsn.opCode == OP_INVOKE_DIRECT)
2859 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
2860 else
2861 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
2862
2863 /* r0 = calleeMethod */
2864 loadConstant(cUnit, r0, (int) calleeMethod);
2865
Ben Cheng38329f52009-07-07 14:19:20 -07002866 genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel,
2867 calleeMethod);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002868 break;
2869 }
2870 /* calleeMethod = method->clazz->pDvmDex->pResMethods[BBBB] */
2871 case OP_INVOKE_STATIC:
2872 case OP_INVOKE_STATIC_RANGE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07002873 /* Grab the method ptr directly from what the interpreter sees */
2874 const Method *calleeMethod = mir->meta.callsiteInfo->method;
2875 assert(calleeMethod ==
2876 cUnit->method->clazz->pDvmDex->pResMethods[dInsn->vB]);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002877
2878 if (mir->dalvikInsn.opCode == OP_INVOKE_STATIC)
2879 genProcessArgsNoRange(cUnit, mir, dInsn,
2880 NULL /* no null check */);
2881 else
2882 genProcessArgsRange(cUnit, mir, dInsn,
2883 NULL /* no null check */);
2884
2885 /* r0 = calleeMethod */
2886 loadConstant(cUnit, r0, (int) calleeMethod);
2887
Ben Cheng38329f52009-07-07 14:19:20 -07002888 genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel,
2889 calleeMethod);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002890 break;
2891 }
Ben Cheng09e50c92010-05-02 10:45:32 -07002892 /*
Ben Chengba4fc8b2009-06-01 13:00:29 -07002893 * calleeMethod = dvmFindInterfaceMethodInCache(this->clazz,
2894 * BBBB, method, method->clazz->pDvmDex)
Ben Cheng38329f52009-07-07 14:19:20 -07002895 *
Ben Cheng09e50c92010-05-02 10:45:32 -07002896 * The following is an example of generated code for
2897 * "invoke-interface v0"
Ben Cheng38329f52009-07-07 14:19:20 -07002898 *
Ben Cheng09e50c92010-05-02 10:45:32 -07002899 * -------- dalvik offset: 0x0008 @ invoke-interface v0
2900 * 0x47357e36 : ldr r0, [r5, #0] --+
2901 * 0x47357e38 : sub r7,r5,#24 |
2902 * 0x47357e3c : cmp r0, #0 | genProcessArgsNoRange
2903 * 0x47357e3e : beq 0x47357e82 |
2904 * 0x47357e40 : stmia r7, <r0> --+
2905 * 0x47357e42 : ldr r4, [pc, #120] --> r4 <- dalvikPC of this invoke
2906 * 0x47357e44 : add r1, pc, #64 --> r1 <- &retChainingCell
2907 * 0x47357e46 : add r2, pc, #72 --> r2 <- &predictedChainingCell
2908 * 0x47357e48 : blx_1 0x47348190 --+ TEMPLATE_INVOKE_METHOD_
2909 * 0x47357e4a : blx_2 see above --+ PREDICTED_CHAIN
2910 * 0x47357e4c : b 0x47357e90 --> off to the predicted chain
2911 * 0x47357e4e : b 0x47357e82 --> punt to the interpreter
2912 * 0x47357e50 : mov r8, r1 --+
2913 * 0x47357e52 : mov r9, r2 |
2914 * 0x47357e54 : ldr r2, [pc, #96] |
2915 * 0x47357e56 : mov r10, r3 |
2916 * 0x47357e58 : movs r0, r3 | dvmFindInterfaceMethodInCache
2917 * 0x47357e5a : ldr r3, [pc, #88] |
2918 * 0x47357e5c : ldr r7, [pc, #80] |
2919 * 0x47357e5e : mov r1, #1452 |
2920 * 0x47357e62 : blx r7 --+
2921 * 0x47357e64 : cmp r0, #0 --> calleeMethod == NULL?
2922 * 0x47357e66 : bne 0x47357e6e --> branch over the throw if !r0
2923 * 0x47357e68 : ldr r0, [pc, #80] --> load Dalvik PC of the invoke
2924 * 0x47357e6a : blx_1 0x47348494 --+ TEMPLATE_THROW_EXCEPTION_
2925 * 0x47357e6c : blx_2 see above --+ COMMON
2926 * 0x47357e6e : mov r1, r8 --> r1 <- &retChainingCell
2927 * 0x47357e70 : cmp r1, #0 --> compare against 0
2928 * 0x47357e72 : bgt 0x47357e7c --> >=0? don't rechain
2929 * 0x47357e74 : ldr r7, [r6, #108] --+
2930 * 0x47357e76 : mov r2, r9 | dvmJitToPatchPredictedChain
2931 * 0x47357e78 : mov r3, r10 |
2932 * 0x47357e7a : blx r7 --+
2933 * 0x47357e7c : add r1, pc, #8 --> r1 <- &retChainingCell
2934 * 0x47357e7e : blx_1 0x4734809c --+ TEMPLATE_INVOKE_METHOD_NO_OPT
2935 * 0x47357e80 : blx_2 see above --+
2936 * -------- reconstruct dalvik PC : 0x425719dc @ +0x0008
2937 * 0x47357e82 : ldr r0, [pc, #56]
Ben Cheng38329f52009-07-07 14:19:20 -07002938 * Exception_Handling:
Ben Cheng09e50c92010-05-02 10:45:32 -07002939 * 0x47357e84 : ldr r1, [r6, #92]
2940 * 0x47357e86 : blx r1
2941 * 0x47357e88 : .align4
2942 * -------- chaining cell (hot): 0x000b
2943 * 0x47357e88 : ldr r0, [r6, #104]
2944 * 0x47357e8a : blx r0
2945 * 0x47357e8c : data 0x19e2(6626)
2946 * 0x47357e8e : data 0x4257(16983)
2947 * 0x47357e90 : .align4
Ben Cheng38329f52009-07-07 14:19:20 -07002948 * -------- chaining cell (predicted)
Ben Cheng09e50c92010-05-02 10:45:32 -07002949 * 0x47357e90 : data 0xe7fe(59390) --> will be patched into bx
2950 * 0x47357e92 : data 0x0000(0)
2951 * 0x47357e94 : data 0x0000(0) --> class
2952 * 0x47357e96 : data 0x0000(0)
2953 * 0x47357e98 : data 0x0000(0) --> method
2954 * 0x47357e9a : data 0x0000(0)
2955 * 0x47357e9c : data 0x0000(0) --> rechain count
2956 * 0x47357e9e : data 0x0000(0)
2957 * -------- end of chaining cells (0x006c)
2958 * 0x47357eb0 : .word (0xad03e369)
2959 * 0x47357eb4 : .word (0x28a90)
2960 * 0x47357eb8 : .word (0x41a63394)
2961 * 0x47357ebc : .word (0x425719dc)
Ben Chengba4fc8b2009-06-01 13:00:29 -07002962 */
2963 case OP_INVOKE_INTERFACE:
2964 case OP_INVOKE_INTERFACE_RANGE: {
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002965 ArmLIR *predChainingCell = &labelList[bb->taken->id];
Ben Chengba4fc8b2009-06-01 13:00:29 -07002966
Ben Cheng7a2697d2010-06-07 13:44:23 -07002967 /*
2968 * If the invoke has non-null misPredBranchOver, we need to generate
2969 * the non-inlined version of the invoke here to handle the
2970 * mispredicted case.
2971 */
2972 if (mir->meta.callsiteInfo->misPredBranchOver) {
2973 genLandingPadForMispredictedCallee(cUnit, mir, bb, labelList);
2974 }
Bill Buzbee1465db52009-09-23 17:17:35 -07002975
Ben Chengba4fc8b2009-06-01 13:00:29 -07002976 if (mir->dalvikInsn.opCode == OP_INVOKE_INTERFACE)
2977 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
2978 else
2979 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
2980
Ben Cheng38329f52009-07-07 14:19:20 -07002981 /* "this" is already left in r0 by genProcessArgs* */
2982
2983 /* r4PC = dalvikCallsite */
2984 loadConstant(cUnit, r4PC,
2985 (int) (cUnit->method->insns + mir->offset));
2986
2987 /* r1 = &retChainingCell */
Bill Buzbee270c1d62009-08-13 16:58:07 -07002988 ArmLIR *addrRetChain =
Bill Buzbee1465db52009-09-23 17:17:35 -07002989 opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07002990 addrRetChain->generic.target = (LIR *) retChainingCell;
2991
2992 /* r2 = &predictedChainingCell */
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002993 ArmLIR *predictedChainingCell =
Bill Buzbee1465db52009-09-23 17:17:35 -07002994 opRegRegImm(cUnit, kOpAdd, r2, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07002995 predictedChainingCell->generic.target = (LIR *) predChainingCell;
2996
2997 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_PREDICTED_CHAIN);
2998
2999 /* return through lr - jump to the chaining cell */
3000 genUnconditionalBranch(cUnit, predChainingCell);
3001
3002 /*
3003 * null-check on "this" may have been eliminated, but we still need
3004 * a PC-reconstruction label for stack overflow bailout.
3005 */
3006 if (pcrLabel == NULL) {
3007 int dPC = (int) (cUnit->method->insns + mir->offset);
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003008 pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true);
Ben Chenga4973592010-03-31 11:59:18 -07003009 pcrLabel->opCode = kArmPseudoPCReconstructionCell;
Ben Cheng38329f52009-07-07 14:19:20 -07003010 pcrLabel->operands[0] = dPC;
3011 pcrLabel->operands[1] = mir->offset;
3012 /* Insert the place holder to the growable list */
3013 dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel);
3014 }
3015
3016 /* return through lr+2 - punt to the interpreter */
3017 genUnconditionalBranch(cUnit, pcrLabel);
3018
3019 /*
3020 * return through lr+4 - fully resolve the callee method.
3021 * r1 <- count
3022 * r2 <- &predictedChainCell
3023 * r3 <- this->class
3024 * r4 <- dPC
3025 * r7 <- this->class->vtable
3026 */
3027
3028 /* Save count, &predictedChainCell, and class to high regs first */
Bill Buzbee1465db52009-09-23 17:17:35 -07003029 genRegCopy(cUnit, r8, r1);
3030 genRegCopy(cUnit, r9, r2);
3031 genRegCopy(cUnit, r10, r3);
Ben Cheng38329f52009-07-07 14:19:20 -07003032
Ben Chengba4fc8b2009-06-01 13:00:29 -07003033 /* r0 now contains this->clazz */
Bill Buzbee1465db52009-09-23 17:17:35 -07003034 genRegCopy(cUnit, r0, r3);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003035
3036 /* r1 = BBBB */
3037 loadConstant(cUnit, r1, dInsn->vB);
3038
3039 /* r2 = method (caller) */
3040 loadConstant(cUnit, r2, (int) cUnit->method);
3041
3042 /* r3 = pDvmDex */
3043 loadConstant(cUnit, r3, (int) cUnit->method->clazz->pDvmDex);
3044
Ben Chengbd1326d2010-04-02 15:04:53 -07003045 LOAD_FUNC_ADDR(cUnit, r7,
3046 (intptr_t) dvmFindInterfaceMethodInCache);
Bill Buzbee1465db52009-09-23 17:17:35 -07003047 opReg(cUnit, kOpBlx, r7);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003048 /* r0 = calleeMethod (returned from dvmFindInterfaceMethodInCache */
3049
Ben Cheng09e50c92010-05-02 10:45:32 -07003050 dvmCompilerClobberCallRegs(cUnit);
3051 /* generate a branch over if the interface method is resolved */
buzbee8f8109a2010-08-31 10:16:35 -07003052 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Ben Cheng09e50c92010-05-02 10:45:32 -07003053 /*
3054 * calleeMethod == NULL -> throw
3055 */
3056 loadConstant(cUnit, r0,
3057 (int) (cUnit->method->insns + mir->offset));
3058 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
3059 /* noreturn */
3060
3061 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
3062 target->defMask = ENCODE_ALL;
3063 branchOver->generic.target = (LIR *) target;
3064
Bill Buzbee1465db52009-09-23 17:17:35 -07003065 genRegCopy(cUnit, r1, r8);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003066
Ben Cheng38329f52009-07-07 14:19:20 -07003067 /* Check if rechain limit is reached */
buzbee8f8109a2010-08-31 10:16:35 -07003068 ArmLIR *bypassRechaining = genCmpImmBranch(cUnit, kArmCondGt,
3069 r1, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07003070
Bill Buzbee270c1d62009-08-13 16:58:07 -07003071 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
3072 jitToInterpEntries.dvmJitToPatchPredictedChain), r7);
Ben Cheng38329f52009-07-07 14:19:20 -07003073
Ben Chengb88ec3c2010-05-17 12:50:33 -07003074 genRegCopy(cUnit, r1, rGLUE);
Bill Buzbee1465db52009-09-23 17:17:35 -07003075 genRegCopy(cUnit, r2, r9);
3076 genRegCopy(cUnit, r3, r10);
Ben Cheng38329f52009-07-07 14:19:20 -07003077
3078 /*
3079 * r0 = calleeMethod
3080 * r2 = &predictedChainingCell
3081 * r3 = class
3082 *
3083 * &returnChainingCell has been loaded into r1 but is not needed
3084 * when patching the chaining cell and will be clobbered upon
3085 * returning so it will be reconstructed again.
3086 */
Bill Buzbee1465db52009-09-23 17:17:35 -07003087 opReg(cUnit, kOpBlx, r7);
Ben Cheng38329f52009-07-07 14:19:20 -07003088
3089 /* r1 = &retChainingCell */
Bill Buzbee1465db52009-09-23 17:17:35 -07003090 addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003091 addrRetChain->generic.target = (LIR *) retChainingCell;
Ben Cheng38329f52009-07-07 14:19:20 -07003092
3093 bypassRechaining->generic.target = (LIR *) addrRetChain;
3094
Ben Chengba4fc8b2009-06-01 13:00:29 -07003095 /*
3096 * r0 = this, r1 = calleeMethod,
3097 * r1 = &ChainingCell,
3098 * r4PC = callsiteDPC,
3099 */
3100 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_NO_OPT);
Ben Cheng978738d2010-05-13 13:45:57 -07003101#if defined(WITH_JIT_TUNING)
Ben Cheng86717f72010-03-05 15:27:21 -08003102 gDvmJit.invokePolymorphic++;
Ben Chengba4fc8b2009-06-01 13:00:29 -07003103#endif
3104 /* Handle exceptions using the interpreter */
3105 genTrap(cUnit, mir->offset, pcrLabel);
3106 break;
3107 }
3108 /* NOP */
3109 case OP_INVOKE_DIRECT_EMPTY: {
3110 return false;
3111 }
3112 case OP_FILLED_NEW_ARRAY:
3113 case OP_FILLED_NEW_ARRAY_RANGE: {
3114 /* Just let the interpreter deal with these */
3115 genInterpSingleStep(cUnit, mir);
3116 break;
3117 }
3118 default:
3119 return true;
3120 }
3121 return false;
3122}
3123
3124static bool handleFmt35ms_3rms(CompilationUnit *cUnit, MIR *mir,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003125 BasicBlock *bb, ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003126{
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003127 ArmLIR *retChainingCell = &labelList[bb->fallThrough->id];
3128 ArmLIR *predChainingCell = &labelList[bb->taken->id];
3129 ArmLIR *pcrLabel = NULL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07003130
Ben Cheng7a2697d2010-06-07 13:44:23 -07003131 /* An invoke with the MIR_INLINED is effectively a no-op */
3132 if (mir->OptimizationFlags & MIR_INLINED)
3133 return false;
3134
Ben Chengba4fc8b2009-06-01 13:00:29 -07003135 DecodedInstruction *dInsn = &mir->dalvikInsn;
3136 switch (mir->dalvikInsn.opCode) {
3137 /* calleeMethod = this->clazz->vtable[BBBB] */
3138 case OP_INVOKE_VIRTUAL_QUICK_RANGE:
3139 case OP_INVOKE_VIRTUAL_QUICK: {
3140 int methodIndex = dInsn->vB;
Ben Cheng7a2697d2010-06-07 13:44:23 -07003141
3142 /*
3143 * If the invoke has non-null misPredBranchOver, we need to generate
3144 * the non-inlined version of the invoke here to handle the
3145 * mispredicted case.
3146 */
3147 if (mir->meta.callsiteInfo->misPredBranchOver) {
3148 genLandingPadForMispredictedCallee(cUnit, mir, bb, labelList);
3149 }
3150
Ben Chengba4fc8b2009-06-01 13:00:29 -07003151 if (mir->dalvikInsn.opCode == OP_INVOKE_VIRTUAL_QUICK)
3152 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
3153 else
3154 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
3155
Ben Cheng38329f52009-07-07 14:19:20 -07003156 genInvokeVirtualCommon(cUnit, mir, methodIndex,
3157 retChainingCell,
3158 predChainingCell,
3159 pcrLabel);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003160 break;
3161 }
3162 /* calleeMethod = method->clazz->super->vtable[BBBB] */
3163 case OP_INVOKE_SUPER_QUICK:
3164 case OP_INVOKE_SUPER_QUICK_RANGE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07003165 /* Grab the method ptr directly from what the interpreter sees */
3166 const Method *calleeMethod = mir->meta.callsiteInfo->method;
3167 assert(calleeMethod ==
3168 cUnit->method->clazz->super->vtable[dInsn->vB]);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003169
3170 if (mir->dalvikInsn.opCode == OP_INVOKE_SUPER_QUICK)
3171 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
3172 else
3173 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
3174
3175 /* r0 = calleeMethod */
3176 loadConstant(cUnit, r0, (int) calleeMethod);
3177
Ben Cheng38329f52009-07-07 14:19:20 -07003178 genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel,
3179 calleeMethod);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003180 break;
3181 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07003182 default:
3183 return true;
3184 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07003185 return false;
3186}
3187
3188/*
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003189 * This operation is complex enough that we'll do it partly inline
3190 * and partly with a handler. NOTE: the handler uses hardcoded
3191 * values for string object offsets and must be revisitied if the
3192 * layout changes.
3193 */
3194static bool genInlinedCompareTo(CompilationUnit *cUnit, MIR *mir)
3195{
3196#if defined(USE_GLOBAL_STRING_DEFS)
3197 return false;
3198#else
3199 ArmLIR *rollback;
Bill Buzbeec6f10662010-02-09 11:16:15 -08003200 RegLocation rlThis = dvmCompilerGetSrc(cUnit, mir, 0);
3201 RegLocation rlComp = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003202
3203 loadValueDirectFixed(cUnit, rlThis, r0);
3204 loadValueDirectFixed(cUnit, rlComp, r1);
3205 /* Test objects for NULL */
3206 rollback = genNullCheck(cUnit, rlThis.sRegLow, r0, mir->offset, NULL);
3207 genNullCheck(cUnit, rlComp.sRegLow, r1, mir->offset, rollback);
3208 /*
3209 * TUNING: we could check for object pointer equality before invoking
3210 * handler. Unclear whether the gain would be worth the added code size
3211 * expansion.
3212 */
3213 genDispatchToHandler(cUnit, TEMPLATE_STRING_COMPARETO);
Bill Buzbeec6f10662010-02-09 11:16:15 -08003214 storeValue(cUnit, inlinedTarget(cUnit, mir, false),
3215 dvmCompilerGetReturn(cUnit));
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003216 return true;
3217#endif
3218}
3219
Elliott Hughes2bdbcb62010-04-12 14:29:37 -07003220static bool genInlinedFastIndexOf(CompilationUnit *cUnit, MIR *mir)
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003221{
3222#if defined(USE_GLOBAL_STRING_DEFS)
3223 return false;
3224#else
Bill Buzbeec6f10662010-02-09 11:16:15 -08003225 RegLocation rlThis = dvmCompilerGetSrc(cUnit, mir, 0);
3226 RegLocation rlChar = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003227
3228 loadValueDirectFixed(cUnit, rlThis, r0);
3229 loadValueDirectFixed(cUnit, rlChar, r1);
Elliott Hughes2bdbcb62010-04-12 14:29:37 -07003230 RegLocation rlStart = dvmCompilerGetSrc(cUnit, mir, 2);
3231 loadValueDirectFixed(cUnit, rlStart, r2);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003232 /* Test objects for NULL */
3233 genNullCheck(cUnit, rlThis.sRegLow, r0, mir->offset, NULL);
3234 genDispatchToHandler(cUnit, TEMPLATE_STRING_INDEXOF);
Bill Buzbeec6f10662010-02-09 11:16:15 -08003235 storeValue(cUnit, inlinedTarget(cUnit, mir, false),
3236 dvmCompilerGetReturn(cUnit));
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003237 return true;
3238#endif
3239}
3240
Elliott Hughesee34f592010-04-05 18:13:52 -07003241// Generates an inlined String.isEmpty or String.length.
3242static bool genInlinedStringIsEmptyOrLength(CompilationUnit *cUnit, MIR *mir,
3243 bool isEmpty)
Bill Buzbee1f748632010-03-02 16:14:41 -08003244{
Elliott Hughesee34f592010-04-05 18:13:52 -07003245 // dst = src.length();
Bill Buzbee1f748632010-03-02 16:14:41 -08003246 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0);
3247 RegLocation rlDest = inlinedTarget(cUnit, mir, false);
3248 rlObj = loadValue(cUnit, rlObj, kCoreReg);
3249 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
3250 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset, NULL);
3251 loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_count,
3252 rlResult.lowReg);
Elliott Hughesee34f592010-04-05 18:13:52 -07003253 if (isEmpty) {
3254 // dst = (dst == 0);
3255 int tReg = dvmCompilerAllocTemp(cUnit);
3256 opRegReg(cUnit, kOpNeg, tReg, rlResult.lowReg);
3257 opRegRegReg(cUnit, kOpAdc, rlResult.lowReg, rlResult.lowReg, tReg);
3258 }
Bill Buzbee1f748632010-03-02 16:14:41 -08003259 storeValue(cUnit, rlDest, rlResult);
3260 return false;
3261}
3262
Elliott Hughesee34f592010-04-05 18:13:52 -07003263static bool genInlinedStringLength(CompilationUnit *cUnit, MIR *mir)
3264{
3265 return genInlinedStringIsEmptyOrLength(cUnit, mir, false);
3266}
3267
3268static bool genInlinedStringIsEmpty(CompilationUnit *cUnit, MIR *mir)
3269{
3270 return genInlinedStringIsEmptyOrLength(cUnit, mir, true);
3271}
3272
Bill Buzbee1f748632010-03-02 16:14:41 -08003273static bool genInlinedStringCharAt(CompilationUnit *cUnit, MIR *mir)
3274{
3275 int contents = offsetof(ArrayObject, contents);
3276 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0);
3277 RegLocation rlIdx = dvmCompilerGetSrc(cUnit, mir, 1);
3278 RegLocation rlDest = inlinedTarget(cUnit, mir, false);
3279 RegLocation rlResult;
3280 rlObj = loadValue(cUnit, rlObj, kCoreReg);
3281 rlIdx = loadValue(cUnit, rlIdx, kCoreReg);
3282 int regMax = dvmCompilerAllocTemp(cUnit);
3283 int regOff = dvmCompilerAllocTemp(cUnit);
3284 int regPtr = dvmCompilerAllocTemp(cUnit);
3285 ArmLIR *pcrLabel = genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg,
3286 mir->offset, NULL);
3287 loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_count, regMax);
3288 loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_offset, regOff);
3289 loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_value, regPtr);
3290 genBoundsCheck(cUnit, rlIdx.lowReg, regMax, mir->offset, pcrLabel);
3291 dvmCompilerFreeTemp(cUnit, regMax);
3292 opRegImm(cUnit, kOpAdd, regPtr, contents);
3293 opRegReg(cUnit, kOpAdd, regOff, rlIdx.lowReg);
3294 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
3295 loadBaseIndexed(cUnit, regPtr, regOff, rlResult.lowReg, 1, kUnsignedHalf);
3296 storeValue(cUnit, rlDest, rlResult);
3297 return false;
3298}
3299
3300static bool genInlinedAbsInt(CompilationUnit *cUnit, MIR *mir)
3301{
3302 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
3303 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Elliott Hughese22bd842010-08-20 18:47:36 -07003304 RegLocation rlDest = inlinedTarget(cUnit, mir, false);
Bill Buzbee1f748632010-03-02 16:14:41 -08003305 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
3306 int signReg = dvmCompilerAllocTemp(cUnit);
3307 /*
3308 * abs(x) = y<=x>>31, (x+y)^y.
3309 * Thumb2's IT block also yields 3 instructions, but imposes
3310 * scheduling constraints.
3311 */
3312 opRegRegImm(cUnit, kOpAsr, signReg, rlSrc.lowReg, 31);
3313 opRegRegReg(cUnit, kOpAdd, rlResult.lowReg, rlSrc.lowReg, signReg);
3314 opRegReg(cUnit, kOpXor, rlResult.lowReg, signReg);
3315 storeValue(cUnit, rlDest, rlResult);
3316 return false;
3317}
3318
3319static bool genInlinedAbsLong(CompilationUnit *cUnit, MIR *mir)
3320{
3321 RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
3322 RegLocation rlDest = inlinedTargetWide(cUnit, mir, false);
3323 rlSrc = loadValueWide(cUnit, rlSrc, kCoreReg);
3324 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
3325 int signReg = dvmCompilerAllocTemp(cUnit);
3326 /*
3327 * abs(x) = y<=x>>31, (x+y)^y.
3328 * Thumb2 IT block allows slightly shorter sequence,
3329 * but introduces a scheduling barrier. Stick with this
3330 * mechanism for now.
3331 */
3332 opRegRegImm(cUnit, kOpAsr, signReg, rlSrc.highReg, 31);
3333 opRegRegReg(cUnit, kOpAdd, rlResult.lowReg, rlSrc.lowReg, signReg);
3334 opRegRegReg(cUnit, kOpAdc, rlResult.highReg, rlSrc.highReg, signReg);
3335 opRegReg(cUnit, kOpXor, rlResult.lowReg, signReg);
3336 opRegReg(cUnit, kOpXor, rlResult.highReg, signReg);
3337 storeValueWide(cUnit, rlDest, rlResult);
3338 return false;
3339}
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003340
Elliott Hughese22bd842010-08-20 18:47:36 -07003341static bool genInlinedIntFloatConversion(CompilationUnit *cUnit, MIR *mir)
3342{
3343 // Just move from source to destination...
3344 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
3345 RegLocation rlDest = inlinedTarget(cUnit, mir, false);
3346 storeValue(cUnit, rlDest, rlSrc);
3347 return false;
3348}
3349
3350static bool genInlinedLongDoubleConversion(CompilationUnit *cUnit, MIR *mir)
3351{
3352 // Just move from source to destination...
3353 RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
3354 RegLocation rlDest = inlinedTargetWide(cUnit, mir, false);
3355 storeValueWide(cUnit, rlDest, rlSrc);
3356 return false;
3357}
3358
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003359/*
Bill Buzbeece46c942009-11-20 15:41:34 -08003360 * NOTE: Handles both range and non-range versions (arguments
3361 * have already been normalized by this point).
Ben Chengba4fc8b2009-06-01 13:00:29 -07003362 */
Bill Buzbeece46c942009-11-20 15:41:34 -08003363static bool handleExecuteInline(CompilationUnit *cUnit, MIR *mir)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003364{
3365 DecodedInstruction *dInsn = &mir->dalvikInsn;
3366 switch( mir->dalvikInsn.opCode) {
Bill Buzbeece46c942009-11-20 15:41:34 -08003367 case OP_EXECUTE_INLINE_RANGE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07003368 case OP_EXECUTE_INLINE: {
3369 unsigned int i;
3370 const InlineOperation* inLineTable = dvmGetInlineOpsTable();
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003371 int offset = offsetof(InterpState, retval);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003372 int operation = dInsn->vB;
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003373 switch (operation) {
3374 case INLINE_EMPTYINLINEMETHOD:
3375 return false; /* Nop */
3376 case INLINE_STRING_LENGTH:
3377 return genInlinedStringLength(cUnit, mir);
Elliott Hughesee34f592010-04-05 18:13:52 -07003378 case INLINE_STRING_IS_EMPTY:
3379 return genInlinedStringIsEmpty(cUnit, mir);
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003380 case INLINE_MATH_ABS_INT:
3381 return genInlinedAbsInt(cUnit, mir);
3382 case INLINE_MATH_ABS_LONG:
3383 return genInlinedAbsLong(cUnit, mir);
3384 case INLINE_MATH_MIN_INT:
3385 return genInlinedMinMaxInt(cUnit, mir, true);
3386 case INLINE_MATH_MAX_INT:
3387 return genInlinedMinMaxInt(cUnit, mir, false);
3388 case INLINE_STRING_CHARAT:
3389 return genInlinedStringCharAt(cUnit, mir);
3390 case INLINE_MATH_SQRT:
3391 if (genInlineSqrt(cUnit, mir))
Bill Buzbee9727c3d2009-08-01 11:32:36 -07003392 return false;
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003393 else
3394 break; /* Handle with C routine */
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003395 case INLINE_MATH_ABS_FLOAT:
Bill Buzbee1465db52009-09-23 17:17:35 -07003396 if (genInlinedAbsFloat(cUnit, mir))
3397 return false;
3398 else
3399 break;
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003400 case INLINE_MATH_ABS_DOUBLE:
Bill Buzbee1465db52009-09-23 17:17:35 -07003401 if (genInlinedAbsDouble(cUnit, mir))
3402 return false;
3403 else
3404 break;
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003405 case INLINE_STRING_COMPARETO:
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003406 if (genInlinedCompareTo(cUnit, mir))
3407 return false;
3408 else
3409 break;
Elliott Hughes2bdbcb62010-04-12 14:29:37 -07003410 case INLINE_STRING_FASTINDEXOF_II:
3411 if (genInlinedFastIndexOf(cUnit, mir))
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003412 return false;
3413 else
3414 break;
Elliott Hughese22bd842010-08-20 18:47:36 -07003415 case INLINE_FLOAT_TO_RAW_INT_BITS:
3416 case INLINE_INT_BITS_TO_FLOAT:
3417 return genInlinedIntFloatConversion(cUnit, mir);
3418 case INLINE_DOUBLE_TO_RAW_LONG_BITS:
3419 case INLINE_LONG_BITS_TO_DOUBLE:
3420 return genInlinedLongDoubleConversion(cUnit, mir);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003421 case INLINE_STRING_EQUALS:
3422 case INLINE_MATH_COS:
3423 case INLINE_MATH_SIN:
Elliott Hughese22bd842010-08-20 18:47:36 -07003424 case INLINE_FLOAT_TO_INT_BITS:
3425 case INLINE_DOUBLE_TO_LONG_BITS:
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003426 break; /* Handle with C routine */
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003427 default:
Bill Buzbeefc519dc2010-03-06 23:30:57 -08003428 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003429 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08003430 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Elliott Hughes6a555132010-02-25 15:41:42 -08003431 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbeec6f10662010-02-09 11:16:15 -08003432 dvmCompilerClobber(cUnit, r4PC);
3433 dvmCompilerClobber(cUnit, r7);
Bill Buzbee1465db52009-09-23 17:17:35 -07003434 opRegRegImm(cUnit, kOpAdd, r4PC, rGLUE, offset);
3435 opImm(cUnit, kOpPush, (1<<r4PC) | (1<<r7));
Ben Chengbd1326d2010-04-02 15:04:53 -07003436 LOAD_FUNC_ADDR(cUnit, r4PC, (int)inLineTable[operation].func);
Bill Buzbee1465db52009-09-23 17:17:35 -07003437 genExportPC(cUnit, mir);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003438 for (i=0; i < dInsn->vA; i++) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08003439 loadValueDirect(cUnit, dvmCompilerGetSrc(cUnit, mir, i), i);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003440 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003441 opReg(cUnit, kOpBlx, r4PC);
3442 opRegImm(cUnit, kOpAdd, r13, 8);
buzbee8f8109a2010-08-31 10:16:35 -07003443 /* NULL? */
3444 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Bill Buzbeece46c942009-11-20 15:41:34 -08003445 loadConstant(cUnit, r0,
3446 (int) (cUnit->method->insns + mir->offset));
3447 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
3448 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
3449 target->defMask = ENCODE_ALL;
3450 branchOver->generic.target = (LIR *) target;
Ben Chengba4fc8b2009-06-01 13:00:29 -07003451 break;
3452 }
3453 default:
3454 return true;
3455 }
3456 return false;
3457}
3458
3459static bool handleFmt51l(CompilationUnit *cUnit, MIR *mir)
3460{
Bill Buzbee1465db52009-09-23 17:17:35 -07003461 //TUNING: We're using core regs here - not optimal when target is a double
Bill Buzbeec6f10662010-02-09 11:16:15 -08003462 RegLocation rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
3463 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07003464 loadConstantNoClobber(cUnit, rlResult.lowReg,
3465 mir->dalvikInsn.vB_wide & 0xFFFFFFFFUL);
3466 loadConstantNoClobber(cUnit, rlResult.highReg,
3467 (mir->dalvikInsn.vB_wide>>32) & 0xFFFFFFFFUL);
Bill Buzbee1465db52009-09-23 17:17:35 -07003468 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003469 return false;
3470}
3471
Ben Chengba4fc8b2009-06-01 13:00:29 -07003472/*
3473 * The following are special processing routines that handle transfer of
3474 * controls between compiled code and the interpreter. Certain VM states like
3475 * Dalvik PC and special-purpose registers are reconstructed here.
3476 */
3477
Bill Buzbeebd047242010-05-13 13:02:53 -07003478/*
3479 * Insert a
3480 * b .+4
3481 * nop
3482 * pair at the beginning of a chaining cell. This serves as the
3483 * switch branch that selects between reverting to the interpreter or
3484 * not. Once the cell is chained to a translation, the cell will
3485 * contain a 32-bit branch. Subsequent chain/unchain operations will
3486 * then only alter that first 16-bits - the "b .+4" for unchaining,
3487 * and the restoration of the first half of the 32-bit branch for
3488 * rechaining.
3489 */
3490static void insertChainingSwitch(CompilationUnit *cUnit)
3491{
3492 ArmLIR *branch = newLIR0(cUnit, kThumbBUncond);
3493 newLIR2(cUnit, kThumbOrr, r0, r0);
3494 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
3495 target->defMask = ENCODE_ALL;
3496 branch->generic.target = (LIR *) target;
3497}
3498
Ben Cheng1efc9c52009-06-08 18:25:27 -07003499/* Chaining cell for code that may need warmup. */
3500static void handleNormalChainingCell(CompilationUnit *cUnit,
3501 unsigned int offset)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003502{
Ben Cheng11d8f142010-03-24 15:24:19 -07003503 /*
3504 * Use raw instruction constructors to guarantee that the generated
3505 * instructions fit the predefined cell size.
3506 */
Bill Buzbeebd047242010-05-13 13:02:53 -07003507 insertChainingSwitch(cUnit);
Ben Cheng11d8f142010-03-24 15:24:19 -07003508 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
3509 offsetof(InterpState,
3510 jitToInterpEntries.dvmJitToInterpNormal) >> 2);
3511 newLIR1(cUnit, kThumbBlxR, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003512 addWordData(cUnit, (int) (cUnit->method->insns + offset), true);
3513}
3514
3515/*
Ben Cheng1efc9c52009-06-08 18:25:27 -07003516 * Chaining cell for instructions that immediately following already translated
3517 * code.
Ben Chengba4fc8b2009-06-01 13:00:29 -07003518 */
Ben Cheng1efc9c52009-06-08 18:25:27 -07003519static void handleHotChainingCell(CompilationUnit *cUnit,
3520 unsigned int offset)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003521{
Ben Cheng11d8f142010-03-24 15:24:19 -07003522 /*
3523 * Use raw instruction constructors to guarantee that the generated
3524 * instructions fit the predefined cell size.
3525 */
Bill Buzbeebd047242010-05-13 13:02:53 -07003526 insertChainingSwitch(cUnit);
Ben Cheng11d8f142010-03-24 15:24:19 -07003527 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
3528 offsetof(InterpState,
3529 jitToInterpEntries.dvmJitToInterpTraceSelect) >> 2);
3530 newLIR1(cUnit, kThumbBlxR, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003531 addWordData(cUnit, (int) (cUnit->method->insns + offset), true);
3532}
3533
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07003534#if defined(WITH_SELF_VERIFICATION) || defined(WITH_JIT_TUNING)
Jeff Hao97319a82009-08-12 16:57:15 -07003535/* Chaining cell for branches that branch back into the same basic block */
3536static void handleBackwardBranchChainingCell(CompilationUnit *cUnit,
3537 unsigned int offset)
3538{
Ben Cheng11d8f142010-03-24 15:24:19 -07003539 /*
3540 * Use raw instruction constructors to guarantee that the generated
3541 * instructions fit the predefined cell size.
3542 */
Bill Buzbeebd047242010-05-13 13:02:53 -07003543 insertChainingSwitch(cUnit);
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07003544#if defined(WITH_SELF_VERIFICATION)
Bill Buzbee1465db52009-09-23 17:17:35 -07003545 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
Ben Cheng40094c12010-02-24 20:58:44 -08003546 offsetof(InterpState,
3547 jitToInterpEntries.dvmJitToInterpBackwardBranch) >> 2);
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07003548#else
Bill Buzbee1465db52009-09-23 17:17:35 -07003549 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07003550 offsetof(InterpState, jitToInterpEntries.dvmJitToInterpNormal) >> 2);
3551#endif
Bill Buzbee1465db52009-09-23 17:17:35 -07003552 newLIR1(cUnit, kThumbBlxR, r0);
Jeff Hao97319a82009-08-12 16:57:15 -07003553 addWordData(cUnit, (int) (cUnit->method->insns + offset), true);
3554}
3555
3556#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07003557/* Chaining cell for monomorphic method invocations. */
Ben Cheng38329f52009-07-07 14:19:20 -07003558static void handleInvokeSingletonChainingCell(CompilationUnit *cUnit,
3559 const Method *callee)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003560{
Ben Cheng11d8f142010-03-24 15:24:19 -07003561 /*
3562 * Use raw instruction constructors to guarantee that the generated
3563 * instructions fit the predefined cell size.
3564 */
Bill Buzbeebd047242010-05-13 13:02:53 -07003565 insertChainingSwitch(cUnit);
Ben Cheng11d8f142010-03-24 15:24:19 -07003566 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
3567 offsetof(InterpState,
3568 jitToInterpEntries.dvmJitToInterpTraceSelect) >> 2);
3569 newLIR1(cUnit, kThumbBlxR, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003570 addWordData(cUnit, (int) (callee->insns), true);
3571}
3572
Ben Cheng38329f52009-07-07 14:19:20 -07003573/* Chaining cell for monomorphic method invocations. */
3574static void handleInvokePredictedChainingCell(CompilationUnit *cUnit)
3575{
3576
3577 /* Should not be executed in the initial state */
3578 addWordData(cUnit, PREDICTED_CHAIN_BX_PAIR_INIT, true);
3579 /* To be filled: class */
3580 addWordData(cUnit, PREDICTED_CHAIN_CLAZZ_INIT, true);
3581 /* To be filled: method */
3582 addWordData(cUnit, PREDICTED_CHAIN_METHOD_INIT, true);
3583 /*
3584 * Rechain count. The initial value of 0 here will trigger chaining upon
3585 * the first invocation of this callsite.
3586 */
3587 addWordData(cUnit, PREDICTED_CHAIN_COUNTER_INIT, true);
3588}
3589
Ben Chengba4fc8b2009-06-01 13:00:29 -07003590/* Load the Dalvik PC into r0 and jump to the specified target */
3591static void handlePCReconstruction(CompilationUnit *cUnit,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003592 ArmLIR *targetLabel)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003593{
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003594 ArmLIR **pcrLabel =
3595 (ArmLIR **) cUnit->pcReconstructionList.elemList;
Ben Chengba4fc8b2009-06-01 13:00:29 -07003596 int numElems = cUnit->pcReconstructionList.numUsed;
3597 int i;
3598 for (i = 0; i < numElems; i++) {
3599 dvmCompilerAppendLIR(cUnit, (LIR *) pcrLabel[i]);
3600 /* r0 = dalvik PC */
3601 loadConstant(cUnit, r0, pcrLabel[i]->operands[0]);
3602 genUnconditionalBranch(cUnit, targetLabel);
3603 }
3604}
3605
Bill Buzbee1465db52009-09-23 17:17:35 -07003606static char *extendedMIROpNames[kMirOpLast - kMirOpFirst] = {
3607 "kMirOpPhi",
3608 "kMirOpNullNRangeUpCheck",
3609 "kMirOpNullNRangeDownCheck",
3610 "kMirOpLowerBound",
3611 "kMirOpPunt",
Ben Cheng7a2697d2010-06-07 13:44:23 -07003612 "kMirOpCheckInlinePrediction",
Ben Cheng4238ec22009-08-24 16:32:22 -07003613};
3614
3615/*
3616 * vA = arrayReg;
3617 * vB = idxReg;
3618 * vC = endConditionReg;
3619 * arg[0] = maxC
3620 * arg[1] = minC
3621 * arg[2] = loopBranchConditionCode
3622 */
3623static void genHoistedChecksForCountUpLoop(CompilationUnit *cUnit, MIR *mir)
3624{
Bill Buzbee1465db52009-09-23 17:17:35 -07003625 /*
3626 * NOTE: these synthesized blocks don't have ssa names assigned
3627 * for Dalvik registers. However, because they dominate the following
3628 * blocks we can simply use the Dalvik name w/ subscript 0 as the
3629 * ssa name.
3630 */
Ben Cheng4238ec22009-08-24 16:32:22 -07003631 DecodedInstruction *dInsn = &mir->dalvikInsn;
3632 const int lenOffset = offsetof(ArrayObject, length);
Ben Cheng4238ec22009-08-24 16:32:22 -07003633 const int maxC = dInsn->arg[0];
Bill Buzbee1465db52009-09-23 17:17:35 -07003634 int regLength;
3635 RegLocation rlArray = cUnit->regLocation[mir->dalvikInsn.vA];
3636 RegLocation rlIdxEnd = cUnit->regLocation[mir->dalvikInsn.vC];
Ben Cheng4238ec22009-08-24 16:32:22 -07003637
3638 /* regArray <- arrayRef */
Bill Buzbee1465db52009-09-23 17:17:35 -07003639 rlArray = loadValue(cUnit, rlArray, kCoreReg);
3640 rlIdxEnd = loadValue(cUnit, rlIdxEnd, kCoreReg);
3641 genRegImmCheck(cUnit, kArmCondEq, rlArray.lowReg, 0, 0,
Ben Cheng4238ec22009-08-24 16:32:22 -07003642 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
3643
3644 /* regLength <- len(arrayRef) */
Bill Buzbeec6f10662010-02-09 11:16:15 -08003645 regLength = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07003646 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLength);
Ben Cheng4238ec22009-08-24 16:32:22 -07003647
3648 int delta = maxC;
3649 /*
3650 * If the loop end condition is ">=" instead of ">", then the largest value
3651 * of the index is "endCondition - 1".
3652 */
3653 if (dInsn->arg[2] == OP_IF_GE) {
3654 delta--;
3655 }
3656
3657 if (delta) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08003658 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07003659 opRegRegImm(cUnit, kOpAdd, tReg, rlIdxEnd.lowReg, delta);
3660 rlIdxEnd.lowReg = tReg;
Bill Buzbeec6f10662010-02-09 11:16:15 -08003661 dvmCompilerFreeTemp(cUnit, tReg);
Ben Cheng4238ec22009-08-24 16:32:22 -07003662 }
3663 /* Punt if "regIdxEnd < len(Array)" is false */
Bill Buzbee1465db52009-09-23 17:17:35 -07003664 genRegRegCheck(cUnit, kArmCondGe, rlIdxEnd.lowReg, regLength, 0,
Ben Cheng0fd31e42009-09-03 14:40:16 -07003665 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
Ben Cheng4238ec22009-08-24 16:32:22 -07003666}
3667
3668/*
3669 * vA = arrayReg;
3670 * vB = idxReg;
3671 * vC = endConditionReg;
3672 * arg[0] = maxC
3673 * arg[1] = minC
3674 * arg[2] = loopBranchConditionCode
3675 */
3676static void genHoistedChecksForCountDownLoop(CompilationUnit *cUnit, MIR *mir)
3677{
3678 DecodedInstruction *dInsn = &mir->dalvikInsn;
3679 const int lenOffset = offsetof(ArrayObject, length);
Bill Buzbeec6f10662010-02-09 11:16:15 -08003680 const int regLength = dvmCompilerAllocTemp(cUnit);
Ben Cheng4238ec22009-08-24 16:32:22 -07003681 const int maxC = dInsn->arg[0];
Bill Buzbee1465db52009-09-23 17:17:35 -07003682 RegLocation rlArray = cUnit->regLocation[mir->dalvikInsn.vA];
3683 RegLocation rlIdxInit = cUnit->regLocation[mir->dalvikInsn.vB];
Ben Cheng4238ec22009-08-24 16:32:22 -07003684
3685 /* regArray <- arrayRef */
Bill Buzbee1465db52009-09-23 17:17:35 -07003686 rlArray = loadValue(cUnit, rlArray, kCoreReg);
3687 rlIdxInit = loadValue(cUnit, rlIdxInit, kCoreReg);
3688 genRegImmCheck(cUnit, kArmCondEq, rlArray.lowReg, 0, 0,
Ben Cheng4238ec22009-08-24 16:32:22 -07003689 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
3690
3691 /* regLength <- len(arrayRef) */
Bill Buzbee1465db52009-09-23 17:17:35 -07003692 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLength);
Ben Cheng4238ec22009-08-24 16:32:22 -07003693
3694 if (maxC) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08003695 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07003696 opRegRegImm(cUnit, kOpAdd, tReg, rlIdxInit.lowReg, maxC);
3697 rlIdxInit.lowReg = tReg;
Bill Buzbeec6f10662010-02-09 11:16:15 -08003698 dvmCompilerFreeTemp(cUnit, tReg);
Ben Cheng4238ec22009-08-24 16:32:22 -07003699 }
3700
3701 /* Punt if "regIdxInit < len(Array)" is false */
Bill Buzbee1465db52009-09-23 17:17:35 -07003702 genRegRegCheck(cUnit, kArmCondGe, rlIdxInit.lowReg, regLength, 0,
Ben Cheng0fd31e42009-09-03 14:40:16 -07003703 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
Ben Cheng4238ec22009-08-24 16:32:22 -07003704}
3705
3706/*
3707 * vA = idxReg;
3708 * vB = minC;
3709 */
3710static void genHoistedLowerBoundCheck(CompilationUnit *cUnit, MIR *mir)
3711{
3712 DecodedInstruction *dInsn = &mir->dalvikInsn;
Ben Cheng4238ec22009-08-24 16:32:22 -07003713 const int minC = dInsn->vB;
Bill Buzbee1465db52009-09-23 17:17:35 -07003714 RegLocation rlIdx = cUnit->regLocation[mir->dalvikInsn.vA];
Ben Cheng4238ec22009-08-24 16:32:22 -07003715
3716 /* regIdx <- initial index value */
Bill Buzbee1465db52009-09-23 17:17:35 -07003717 rlIdx = loadValue(cUnit, rlIdx, kCoreReg);
Ben Cheng4238ec22009-08-24 16:32:22 -07003718
3719 /* Punt if "regIdxInit + minC >= 0" is false */
Bill Buzbee1465db52009-09-23 17:17:35 -07003720 genRegImmCheck(cUnit, kArmCondLt, rlIdx.lowReg, -minC, 0,
Ben Cheng4238ec22009-08-24 16:32:22 -07003721 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
3722}
3723
Ben Cheng7a2697d2010-06-07 13:44:23 -07003724/*
3725 * vC = this
3726 *
3727 * A predicted inlining target looks like the following, where instructions
3728 * between 0x4858de66 and 0x4858de72 are checking if the predicted class
3729 * matches "this", and the verificaion code is generated by this routine.
3730 *
3731 * (C) means the instruction is inlined from the callee, and (PI) means the
3732 * instruction is the predicted inlined invoke, whose corresponding
3733 * instructions are still generated to handle the mispredicted case.
3734 *
3735 * D/dalvikvm( 86): -------- kMirOpCheckInlinePrediction
3736 * D/dalvikvm( 86): 0x4858de66 (0002): ldr r0, [r5, #68]
3737 * D/dalvikvm( 86): 0x4858de68 (0004): ldr r1, [pc, #140]
3738 * D/dalvikvm( 86): 0x4858de6a (0006): cmp r0, #0
3739 * D/dalvikvm( 86): 0x4858de6c (0008): beq 0x4858deb2
3740 * D/dalvikvm( 86): 0x4858de6e (000a): ldr r2, [r0, #0]
3741 * D/dalvikvm( 86): 0x4858de70 (000c): cmp r1, r2
3742 * D/dalvikvm( 86): 0x4858de72 (000e): bne 0x4858de7a
3743 * D/dalvikvm( 86): -------- dalvik offset: 0x004c @ +iget-object-quick (C)
3744 * v4, v17, (#8)
3745 * D/dalvikvm( 86): 0x4858de74 (0010): ldr r3, [r0, #8]
3746 * D/dalvikvm( 86): 0x4858de76 (0012): str r3, [r5, #16]
3747 * D/dalvikvm( 86): -------- dalvik offset: 0x004c @
3748 * +invoke-virtual-quick/range (PI) v17..v17
3749 * D/dalvikvm( 86): 0x4858de78 (0014): b 0x4858debc
3750 * D/dalvikvm( 86): 0x4858de7a (0016): add r4,r5,#68
3751 * D/dalvikvm( 86): -------- BARRIER
3752 * D/dalvikvm( 86): 0x4858de7e (001a): ldmia r4, <r0>
3753 * D/dalvikvm( 86): -------- BARRIER
3754 * D/dalvikvm( 86): 0x4858de80 (001c): sub r7,r5,#24
3755 * D/dalvikvm( 86): 0x4858de84 (0020): cmp r0, #0
3756 * D/dalvikvm( 86): 0x4858de86 (0022): beq 0x4858deb6
3757 * D/dalvikvm( 86): -------- BARRIER
3758 * D/dalvikvm( 86): 0x4858de88 (0024): stmia r7, <r0>
3759 * D/dalvikvm( 86): -------- BARRIER
3760 * D/dalvikvm( 86): 0x4858de8a (0026): ldr r4, [pc, #104]
3761 * D/dalvikvm( 86): 0x4858de8c (0028): add r1, pc, #28
3762 * D/dalvikvm( 86): 0x4858de8e (002a): add r2, pc, #56
3763 * D/dalvikvm( 86): 0x4858de90 (002c): blx_1 0x48589198
3764 * D/dalvikvm( 86): 0x4858de92 (002e): blx_2 see above
3765 * D/dalvikvm( 86): 0x4858de94 (0030): b 0x4858dec8
3766 * D/dalvikvm( 86): 0x4858de96 (0032): b 0x4858deb6
3767 * D/dalvikvm( 86): 0x4858de98 (0034): ldr r0, [r7, #72]
3768 * D/dalvikvm( 86): 0x4858de9a (0036): cmp r1, #0
3769 * D/dalvikvm( 86): 0x4858de9c (0038): bgt 0x4858dea4
3770 * D/dalvikvm( 86): 0x4858de9e (003a): ldr r7, [r6, #116]
3771 * D/dalvikvm( 86): 0x4858dea0 (003c): movs r1, r6
3772 * D/dalvikvm( 86): 0x4858dea2 (003e): blx r7
3773 * D/dalvikvm( 86): 0x4858dea4 (0040): add r1, pc, #4
3774 * D/dalvikvm( 86): 0x4858dea6 (0042): blx_1 0x485890a0
3775 * D/dalvikvm( 86): 0x4858dea8 (0044): blx_2 see above
3776 * D/dalvikvm( 86): 0x4858deaa (0046): b 0x4858deb6
3777 * D/dalvikvm( 86): 0x4858deac (0048): .align4
3778 * D/dalvikvm( 86): L0x004f:
3779 * D/dalvikvm( 86): -------- dalvik offset: 0x004f @ move-result-object (PI)
3780 * v4, (#0), (#0)
3781 * D/dalvikvm( 86): 0x4858deac (0048): ldr r4, [r6, #8]
3782 * D/dalvikvm( 86): 0x4858deae (004a): str r4, [r5, #16]
3783 * D/dalvikvm( 86): 0x4858deb0 (004c): b 0x4858debc
3784 * D/dalvikvm( 86): -------- reconstruct dalvik PC : 0x42beefcc @ +0x004c
3785 * D/dalvikvm( 86): 0x4858deb2 (004e): ldr r0, [pc, #64]
3786 * D/dalvikvm( 86): 0x4858deb4 (0050): b 0x4858deb8
3787 * D/dalvikvm( 86): -------- reconstruct dalvik PC : 0x42beefcc @ +0x004c
3788 * D/dalvikvm( 86): 0x4858deb6 (0052): ldr r0, [pc, #60]
3789 * D/dalvikvm( 86): Exception_Handling:
3790 * D/dalvikvm( 86): 0x4858deb8 (0054): ldr r1, [r6, #100]
3791 * D/dalvikvm( 86): 0x4858deba (0056): blx r1
3792 * D/dalvikvm( 86): 0x4858debc (0058): .align4
3793 * D/dalvikvm( 86): -------- chaining cell (hot): 0x0050
3794 * D/dalvikvm( 86): 0x4858debc (0058): b 0x4858dec0
3795 * D/dalvikvm( 86): 0x4858debe (005a): orrs r0, r0
3796 * D/dalvikvm( 86): 0x4858dec0 (005c): ldr r0, [r6, #112]
3797 * D/dalvikvm( 86): 0x4858dec2 (005e): blx r0
3798 * D/dalvikvm( 86): 0x4858dec4 (0060): data 0xefd4(61396)
3799 * D/dalvikvm( 86): 0x4858dec6 (0062): data 0x42be(17086)
3800 * D/dalvikvm( 86): 0x4858dec8 (0064): .align4
3801 * D/dalvikvm( 86): -------- chaining cell (predicted)
3802 * D/dalvikvm( 86): 0x4858dec8 (0064): data 0xe7fe(59390)
3803 * D/dalvikvm( 86): 0x4858deca (0066): data 0x0000(0)
3804 * D/dalvikvm( 86): 0x4858decc (0068): data 0x0000(0)
3805 * D/dalvikvm( 86): 0x4858dece (006a): data 0x0000(0)
3806 * :
3807 */
3808static void genValidationForPredictedInline(CompilationUnit *cUnit, MIR *mir)
3809{
3810 CallsiteInfo *callsiteInfo = mir->meta.callsiteInfo;
3811 RegLocation rlThis = cUnit->regLocation[mir->dalvikInsn.vC];
3812
3813 rlThis = loadValue(cUnit, rlThis, kCoreReg);
3814 int regPredictedClass = dvmCompilerAllocTemp(cUnit);
3815 loadConstant(cUnit, regPredictedClass, (int) callsiteInfo->clazz);
3816 genNullCheck(cUnit, rlThis.sRegLow, rlThis.lowReg, mir->offset,
3817 NULL);/* null object? */
3818 int regActualClass = dvmCompilerAllocTemp(cUnit);
3819 loadWordDisp(cUnit, rlThis.lowReg, offsetof(Object, clazz), regActualClass);
3820 opRegReg(cUnit, kOpCmp, regPredictedClass, regActualClass);
3821 /*
3822 * Set the misPredBranchOver target so that it will be generated when the
3823 * code for the non-optimized invoke is generated.
3824 */
3825 callsiteInfo->misPredBranchOver = (LIR *) opCondBranch(cUnit, kArmCondNe);
3826}
3827
Ben Cheng4238ec22009-08-24 16:32:22 -07003828/* Extended MIR instructions like PHI */
3829static void handleExtendedMIR(CompilationUnit *cUnit, MIR *mir)
3830{
Bill Buzbee1465db52009-09-23 17:17:35 -07003831 int opOffset = mir->dalvikInsn.opCode - kMirOpFirst;
Ben Cheng4238ec22009-08-24 16:32:22 -07003832 char *msg = dvmCompilerNew(strlen(extendedMIROpNames[opOffset]) + 1,
3833 false);
3834 strcpy(msg, extendedMIROpNames[opOffset]);
Bill Buzbee1465db52009-09-23 17:17:35 -07003835 newLIR1(cUnit, kArmPseudoExtended, (int) msg);
Ben Cheng4238ec22009-08-24 16:32:22 -07003836
3837 switch (mir->dalvikInsn.opCode) {
Bill Buzbee1465db52009-09-23 17:17:35 -07003838 case kMirOpPhi: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003839 char *ssaString = dvmCompilerGetSSAString(cUnit, mir->ssaRep);
Bill Buzbee1465db52009-09-23 17:17:35 -07003840 newLIR1(cUnit, kArmPseudoSSARep, (int) ssaString);
Ben Cheng4238ec22009-08-24 16:32:22 -07003841 break;
3842 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003843 case kMirOpNullNRangeUpCheck: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003844 genHoistedChecksForCountUpLoop(cUnit, mir);
3845 break;
3846 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003847 case kMirOpNullNRangeDownCheck: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003848 genHoistedChecksForCountDownLoop(cUnit, mir);
3849 break;
3850 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003851 case kMirOpLowerBound: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003852 genHoistedLowerBoundCheck(cUnit, mir);
3853 break;
3854 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003855 case kMirOpPunt: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003856 genUnconditionalBranch(cUnit,
3857 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
3858 break;
3859 }
Ben Cheng7a2697d2010-06-07 13:44:23 -07003860 case kMirOpCheckInlinePrediction: {
3861 genValidationForPredictedInline(cUnit, mir);
3862 break;
3863 }
Ben Cheng4238ec22009-08-24 16:32:22 -07003864 default:
3865 break;
3866 }
3867}
3868
3869/*
3870 * Create a PC-reconstruction cell for the starting offset of this trace.
3871 * Since the PCR cell is placed near the end of the compiled code which is
3872 * usually out of range for a conditional branch, we put two branches (one
3873 * branch over to the loop body and one layover branch to the actual PCR) at the
3874 * end of the entry block.
3875 */
3876static void setupLoopEntryBlock(CompilationUnit *cUnit, BasicBlock *entry,
3877 ArmLIR *bodyLabel)
3878{
3879 /* Set up the place holder to reconstruct this Dalvik PC */
3880 ArmLIR *pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true);
Ben Chenga4973592010-03-31 11:59:18 -07003881 pcrLabel->opCode = kArmPseudoPCReconstructionCell;
Ben Cheng4238ec22009-08-24 16:32:22 -07003882 pcrLabel->operands[0] =
3883 (int) (cUnit->method->insns + entry->startOffset);
3884 pcrLabel->operands[1] = entry->startOffset;
3885 /* Insert the place holder to the growable list */
3886 dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel);
3887
3888 /*
3889 * Next, create two branches - one branch over to the loop body and the
3890 * other branch to the PCR cell to punt.
3891 */
3892 ArmLIR *branchToBody = dvmCompilerNew(sizeof(ArmLIR), true);
Bill Buzbee1465db52009-09-23 17:17:35 -07003893 branchToBody->opCode = kThumbBUncond;
Ben Cheng4238ec22009-08-24 16:32:22 -07003894 branchToBody->generic.target = (LIR *) bodyLabel;
Ben Chengdcf3e5d2009-09-11 13:42:05 -07003895 setupResourceMasks(branchToBody);
Ben Cheng4238ec22009-08-24 16:32:22 -07003896 cUnit->loopAnalysis->branchToBody = (LIR *) branchToBody;
3897
3898 ArmLIR *branchToPCR = dvmCompilerNew(sizeof(ArmLIR), true);
Bill Buzbee1465db52009-09-23 17:17:35 -07003899 branchToPCR->opCode = kThumbBUncond;
Ben Cheng4238ec22009-08-24 16:32:22 -07003900 branchToPCR->generic.target = (LIR *) pcrLabel;
Ben Chengdcf3e5d2009-09-11 13:42:05 -07003901 setupResourceMasks(branchToPCR);
Ben Cheng4238ec22009-08-24 16:32:22 -07003902 cUnit->loopAnalysis->branchToPCR = (LIR *) branchToPCR;
3903}
3904
Ben Chengd5adae12010-03-26 17:45:28 -07003905#if defined(WITH_SELF_VERIFICATION)
3906static bool selfVerificationPuntOps(MIR *mir)
3907{
3908 DecodedInstruction *decInsn = &mir->dalvikInsn;
3909 OpCode op = decInsn->opCode;
Ben Cheng7a2697d2010-06-07 13:44:23 -07003910
Ben Chengd5adae12010-03-26 17:45:28 -07003911 /*
3912 * All opcodes that can throw exceptions and use the
3913 * TEMPLATE_THROW_EXCEPTION_COMMON template should be excluded in the trace
3914 * under self-verification mode.
3915 */
3916 return (op == OP_MONITOR_ENTER || op == OP_MONITOR_EXIT ||
3917 op == OP_NEW_INSTANCE || op == OP_NEW_ARRAY ||
3918 op == OP_CHECK_CAST || op == OP_MOVE_EXCEPTION ||
3919 op == OP_FILL_ARRAY_DATA || op == OP_EXECUTE_INLINE ||
Ben Cheng7a2697d2010-06-07 13:44:23 -07003920 op == OP_EXECUTE_INLINE_RANGE);
Ben Chengd5adae12010-03-26 17:45:28 -07003921}
3922#endif
3923
Ben Chengba4fc8b2009-06-01 13:00:29 -07003924void dvmCompilerMIR2LIR(CompilationUnit *cUnit)
3925{
3926 /* Used to hold the labels of each block */
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003927 ArmLIR *labelList =
3928 dvmCompilerNew(sizeof(ArmLIR) * cUnit->numBlocks, true);
Ben Chengcec26f62010-01-15 15:29:33 -08003929 GrowableList chainingListByType[kChainingCellGap];
Ben Chengba4fc8b2009-06-01 13:00:29 -07003930 int i;
3931
3932 /*
Ben Cheng38329f52009-07-07 14:19:20 -07003933 * Initialize various types chaining lists.
Ben Chengba4fc8b2009-06-01 13:00:29 -07003934 */
Ben Chengcec26f62010-01-15 15:29:33 -08003935 for (i = 0; i < kChainingCellGap; i++) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07003936 dvmInitGrowableList(&chainingListByType[i], 2);
3937 }
3938
3939 BasicBlock **blockList = cUnit->blockList;
3940
Bill Buzbee6e963e12009-06-17 16:56:19 -07003941 if (cUnit->executionCount) {
3942 /*
3943 * Reserve 6 bytes at the beginning of the trace
3944 * +----------------------------+
3945 * | execution count (4 bytes) |
3946 * +----------------------------+
3947 * | chain cell offset (2 bytes)|
3948 * +----------------------------+
3949 * ...and then code to increment the execution
3950 * count:
3951 * mov r0, pc @ move adr of "mov r0,pc" + 4 to r0
3952 * sub r0, #10 @ back up to addr of executionCount
3953 * ldr r1, [r0]
3954 * add r1, #1
3955 * str r1, [r0]
3956 */
Bill Buzbee1465db52009-09-23 17:17:35 -07003957 newLIR1(cUnit, kArm16BitData, 0);
3958 newLIR1(cUnit, kArm16BitData, 0);
Ben Chengcc6600c2009-06-22 14:45:16 -07003959 cUnit->chainCellOffsetLIR =
Bill Buzbee1465db52009-09-23 17:17:35 -07003960 (LIR *) newLIR1(cUnit, kArm16BitData, CHAIN_CELL_OFFSET_TAG);
Bill Buzbee6e963e12009-06-17 16:56:19 -07003961 cUnit->headerSize = 6;
Bill Buzbee270c1d62009-08-13 16:58:07 -07003962 /* Thumb instruction used directly here to ensure correct size */
Bill Buzbee1465db52009-09-23 17:17:35 -07003963 newLIR2(cUnit, kThumbMovRR_H2L, r0, rpc);
3964 newLIR2(cUnit, kThumbSubRI8, r0, 10);
3965 newLIR3(cUnit, kThumbLdrRRI5, r1, r0, 0);
3966 newLIR2(cUnit, kThumbAddRI8, r1, 1);
3967 newLIR3(cUnit, kThumbStrRRI5, r1, r0, 0);
Bill Buzbee6e963e12009-06-17 16:56:19 -07003968 } else {
3969 /* Just reserve 2 bytes for the chain cell offset */
Ben Chengcc6600c2009-06-22 14:45:16 -07003970 cUnit->chainCellOffsetLIR =
Bill Buzbee1465db52009-09-23 17:17:35 -07003971 (LIR *) newLIR1(cUnit, kArm16BitData, CHAIN_CELL_OFFSET_TAG);
Bill Buzbee6e963e12009-06-17 16:56:19 -07003972 cUnit->headerSize = 2;
3973 }
Ben Cheng1efc9c52009-06-08 18:25:27 -07003974
Ben Chengba4fc8b2009-06-01 13:00:29 -07003975 /* Handle the content in each basic block */
3976 for (i = 0; i < cUnit->numBlocks; i++) {
3977 blockList[i]->visited = true;
3978 MIR *mir;
3979
3980 labelList[i].operands[0] = blockList[i]->startOffset;
3981
Ben Chengcec26f62010-01-15 15:29:33 -08003982 if (blockList[i]->blockType >= kChainingCellGap) {
Ben Cheng7a2697d2010-06-07 13:44:23 -07003983 if (blockList[i]->isFallThroughFromInvoke == true) {
Ben Chengd44faf52010-06-02 15:33:51 -07003984 /* Align this block first since it is a return chaining cell */
3985 newLIR0(cUnit, kArmPseudoPseudoAlign4);
3986 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07003987 /*
3988 * Append the label pseudo LIR first. Chaining cells will be handled
3989 * separately afterwards.
3990 */
3991 dvmCompilerAppendLIR(cUnit, (LIR *) &labelList[i]);
3992 }
3993
Ben Cheng7a2697d2010-06-07 13:44:23 -07003994 if (blockList[i]->blockType == kTraceEntryBlock) {
Ben Chenga4973592010-03-31 11:59:18 -07003995 labelList[i].opCode = kArmPseudoEntryBlock;
Ben Cheng4238ec22009-08-24 16:32:22 -07003996 if (blockList[i]->firstMIRInsn == NULL) {
3997 continue;
3998 } else {
3999 setupLoopEntryBlock(cUnit, blockList[i],
4000 &labelList[blockList[i]->fallThrough->id]);
4001 }
Ben Cheng7a2697d2010-06-07 13:44:23 -07004002 } else if (blockList[i]->blockType == kTraceExitBlock) {
Ben Chenga4973592010-03-31 11:59:18 -07004003 labelList[i].opCode = kArmPseudoExitBlock;
Ben Cheng4238ec22009-08-24 16:32:22 -07004004 goto gen_fallthrough;
Bill Buzbee1465db52009-09-23 17:17:35 -07004005 } else if (blockList[i]->blockType == kDalvikByteCode) {
4006 labelList[i].opCode = kArmPseudoNormalBlockLabel;
Ben Chenge9695e52009-06-16 16:11:47 -07004007 /* Reset the register state */
Bill Buzbeec6f10662010-02-09 11:16:15 -08004008 dvmCompilerResetRegPool(cUnit);
4009 dvmCompilerClobberAllRegs(cUnit);
4010 dvmCompilerResetNullCheck(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004011 } else {
4012 switch (blockList[i]->blockType) {
Bill Buzbee1465db52009-09-23 17:17:35 -07004013 case kChainingCellNormal:
Ben Chenga4973592010-03-31 11:59:18 -07004014 labelList[i].opCode = kArmPseudoChainingCellNormal;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004015 /* handle the codegen later */
4016 dvmInsertGrowableList(
Bill Buzbee1465db52009-09-23 17:17:35 -07004017 &chainingListByType[kChainingCellNormal], (void *) i);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004018 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004019 case kChainingCellInvokeSingleton:
Ben Cheng38329f52009-07-07 14:19:20 -07004020 labelList[i].opCode =
Ben Chenga4973592010-03-31 11:59:18 -07004021 kArmPseudoChainingCellInvokeSingleton;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004022 labelList[i].operands[0] =
4023 (int) blockList[i]->containingMethod;
4024 /* handle the codegen later */
4025 dvmInsertGrowableList(
Bill Buzbee1465db52009-09-23 17:17:35 -07004026 &chainingListByType[kChainingCellInvokeSingleton],
Ben Cheng38329f52009-07-07 14:19:20 -07004027 (void *) i);
4028 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004029 case kChainingCellInvokePredicted:
Ben Cheng38329f52009-07-07 14:19:20 -07004030 labelList[i].opCode =
Ben Chenga4973592010-03-31 11:59:18 -07004031 kArmPseudoChainingCellInvokePredicted;
Ben Cheng38329f52009-07-07 14:19:20 -07004032 /* handle the codegen later */
4033 dvmInsertGrowableList(
Bill Buzbee1465db52009-09-23 17:17:35 -07004034 &chainingListByType[kChainingCellInvokePredicted],
Ben Cheng38329f52009-07-07 14:19:20 -07004035 (void *) i);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004036 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004037 case kChainingCellHot:
Ben Chengba4fc8b2009-06-01 13:00:29 -07004038 labelList[i].opCode =
Ben Chenga4973592010-03-31 11:59:18 -07004039 kArmPseudoChainingCellHot;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004040 /* handle the codegen later */
4041 dvmInsertGrowableList(
Bill Buzbee1465db52009-09-23 17:17:35 -07004042 &chainingListByType[kChainingCellHot],
Ben Chengba4fc8b2009-06-01 13:00:29 -07004043 (void *) i);
4044 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004045 case kPCReconstruction:
Ben Chengba4fc8b2009-06-01 13:00:29 -07004046 /* Make sure exception handling block is next */
4047 labelList[i].opCode =
Ben Chenga4973592010-03-31 11:59:18 -07004048 kArmPseudoPCReconstructionBlockLabel;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004049 assert (i == cUnit->numBlocks - 2);
4050 handlePCReconstruction(cUnit, &labelList[i+1]);
4051 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004052 case kExceptionHandling:
4053 labelList[i].opCode = kArmPseudoEHBlockLabel;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004054 if (cUnit->pcReconstructionList.numUsed) {
Bill Buzbee270c1d62009-08-13 16:58:07 -07004055 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
4056 jitToInterpEntries.dvmJitToInterpPunt),
4057 r1);
Bill Buzbee1465db52009-09-23 17:17:35 -07004058 opReg(cUnit, kOpBlx, r1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004059 }
4060 break;
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07004061#if defined(WITH_SELF_VERIFICATION) || defined(WITH_JIT_TUNING)
Bill Buzbee1465db52009-09-23 17:17:35 -07004062 case kChainingCellBackwardBranch:
Jeff Hao97319a82009-08-12 16:57:15 -07004063 labelList[i].opCode =
Ben Chenga4973592010-03-31 11:59:18 -07004064 kArmPseudoChainingCellBackwardBranch;
Jeff Hao97319a82009-08-12 16:57:15 -07004065 /* handle the codegen later */
4066 dvmInsertGrowableList(
Bill Buzbee1465db52009-09-23 17:17:35 -07004067 &chainingListByType[kChainingCellBackwardBranch],
Jeff Hao97319a82009-08-12 16:57:15 -07004068 (void *) i);
4069 break;
4070#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07004071 default:
4072 break;
4073 }
4074 continue;
4075 }
Ben Chenge9695e52009-06-16 16:11:47 -07004076
Bill Buzbee89efc3d2009-07-28 11:22:22 -07004077 ArmLIR *headLIR = NULL;
Ben Chenge9695e52009-06-16 16:11:47 -07004078
Ben Chengba4fc8b2009-06-01 13:00:29 -07004079 for (mir = blockList[i]->firstMIRInsn; mir; mir = mir->next) {
Bill Buzbee1465db52009-09-23 17:17:35 -07004080
Bill Buzbeec6f10662010-02-09 11:16:15 -08004081 dvmCompilerResetRegPool(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07004082 if (gDvmJit.disableOpt & (1 << kTrackLiveTemps)) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08004083 dvmCompilerClobberAllRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07004084 }
4085
4086 if (gDvmJit.disableOpt & (1 << kSuppressLoads)) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08004087 dvmCompilerResetDefTracking(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07004088 }
4089
4090 if (mir->dalvikInsn.opCode >= kMirOpFirst) {
Ben Cheng4238ec22009-08-24 16:32:22 -07004091 handleExtendedMIR(cUnit, mir);
4092 continue;
4093 }
4094
Bill Buzbee1465db52009-09-23 17:17:35 -07004095
Ben Chengba4fc8b2009-06-01 13:00:29 -07004096 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
4097 InstructionFormat dalvikFormat =
4098 dexGetInstrFormat(gDvm.instrFormat, dalvikOpCode);
Ben Cheng7a2697d2010-06-07 13:44:23 -07004099 char *note;
4100 if (mir->OptimizationFlags & MIR_INLINED) {
4101 note = " (I)";
4102 } else if (mir->OptimizationFlags & MIR_INLINED_PRED) {
4103 note = " (PI)";
4104 } else if (mir->OptimizationFlags & MIR_CALLEE) {
4105 note = " (C)";
4106 } else {
4107 note = NULL;
4108 }
4109
Bill Buzbee89efc3d2009-07-28 11:22:22 -07004110 ArmLIR *boundaryLIR =
Ben Chenga4973592010-03-31 11:59:18 -07004111 newLIR2(cUnit, kArmPseudoDalvikByteCodeBoundary,
Ben Chengccd6c012009-10-15 14:52:45 -07004112 mir->offset,
Ben Cheng7a2697d2010-06-07 13:44:23 -07004113 (int) dvmCompilerGetDalvikDisassembly(&mir->dalvikInsn,
4114 note));
Ben Cheng4238ec22009-08-24 16:32:22 -07004115 if (mir->ssaRep) {
4116 char *ssaString = dvmCompilerGetSSAString(cUnit, mir->ssaRep);
Bill Buzbee1465db52009-09-23 17:17:35 -07004117 newLIR1(cUnit, kArmPseudoSSARep, (int) ssaString);
Ben Cheng4238ec22009-08-24 16:32:22 -07004118 }
4119
Ben Chenge9695e52009-06-16 16:11:47 -07004120 /* Remember the first LIR for this block */
4121 if (headLIR == NULL) {
4122 headLIR = boundaryLIR;
Ben Chengd7d426a2009-09-22 11:23:36 -07004123 /* Set the first boundaryLIR as a scheduling barrier */
4124 headLIR->defMask = ENCODE_ALL;
Ben Chenge9695e52009-06-16 16:11:47 -07004125 }
Ben Cheng4238ec22009-08-24 16:32:22 -07004126
Ben Chengba4fc8b2009-06-01 13:00:29 -07004127 bool notHandled;
4128 /*
4129 * Debugging: screen the opcode first to see if it is in the
4130 * do[-not]-compile list
4131 */
Ben Cheng34dc7962010-08-26 14:56:31 -07004132 bool singleStepMe = SINGLE_STEP_OP(dalvikOpCode);
Ben Chengd5adae12010-03-26 17:45:28 -07004133#if defined(WITH_SELF_VERIFICATION)
4134 if (singleStepMe == false) {
4135 singleStepMe = selfVerificationPuntOps(mir);
4136 }
4137#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07004138 if (singleStepMe || cUnit->allSingleStep) {
4139 notHandled = false;
4140 genInterpSingleStep(cUnit, mir);
4141 } else {
4142 opcodeCoverage[dalvikOpCode]++;
4143 switch (dalvikFormat) {
4144 case kFmt10t:
4145 case kFmt20t:
4146 case kFmt30t:
4147 notHandled = handleFmt10t_Fmt20t_Fmt30t(cUnit,
4148 mir, blockList[i], labelList);
4149 break;
4150 case kFmt10x:
4151 notHandled = handleFmt10x(cUnit, mir);
4152 break;
4153 case kFmt11n:
4154 case kFmt31i:
4155 notHandled = handleFmt11n_Fmt31i(cUnit, mir);
4156 break;
4157 case kFmt11x:
4158 notHandled = handleFmt11x(cUnit, mir);
4159 break;
4160 case kFmt12x:
4161 notHandled = handleFmt12x(cUnit, mir);
4162 break;
4163 case kFmt20bc:
4164 notHandled = handleFmt20bc(cUnit, mir);
4165 break;
4166 case kFmt21c:
4167 case kFmt31c:
4168 notHandled = handleFmt21c_Fmt31c(cUnit, mir);
4169 break;
4170 case kFmt21h:
4171 notHandled = handleFmt21h(cUnit, mir);
4172 break;
4173 case kFmt21s:
4174 notHandled = handleFmt21s(cUnit, mir);
4175 break;
4176 case kFmt21t:
4177 notHandled = handleFmt21t(cUnit, mir, blockList[i],
4178 labelList);
4179 break;
4180 case kFmt22b:
4181 case kFmt22s:
4182 notHandled = handleFmt22b_Fmt22s(cUnit, mir);
4183 break;
4184 case kFmt22c:
4185 notHandled = handleFmt22c(cUnit, mir);
4186 break;
4187 case kFmt22cs:
4188 notHandled = handleFmt22cs(cUnit, mir);
4189 break;
4190 case kFmt22t:
4191 notHandled = handleFmt22t(cUnit, mir, blockList[i],
4192 labelList);
4193 break;
4194 case kFmt22x:
4195 case kFmt32x:
4196 notHandled = handleFmt22x_Fmt32x(cUnit, mir);
4197 break;
4198 case kFmt23x:
4199 notHandled = handleFmt23x(cUnit, mir);
4200 break;
4201 case kFmt31t:
4202 notHandled = handleFmt31t(cUnit, mir);
4203 break;
4204 case kFmt3rc:
4205 case kFmt35c:
4206 notHandled = handleFmt35c_3rc(cUnit, mir, blockList[i],
4207 labelList);
4208 break;
4209 case kFmt3rms:
4210 case kFmt35ms:
4211 notHandled = handleFmt35ms_3rms(cUnit, mir,blockList[i],
4212 labelList);
4213 break;
4214 case kFmt3inline:
Andy McFaddenb0a05412009-11-19 10:23:41 -08004215 case kFmt3rinline:
Bill Buzbeece46c942009-11-20 15:41:34 -08004216 notHandled = handleExecuteInline(cUnit, mir);
Andy McFaddenb0a05412009-11-19 10:23:41 -08004217 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004218 case kFmt51l:
4219 notHandled = handleFmt51l(cUnit, mir);
4220 break;
4221 default:
4222 notHandled = true;
4223 break;
4224 }
4225 }
4226 if (notHandled) {
4227 LOGE("%#06x: Opcode 0x%x (%s) / Fmt %d not handled\n",
4228 mir->offset,
Andy McFaddenc6b25c72010-06-22 11:01:20 -07004229 dalvikOpCode, dexGetOpcodeName(dalvikOpCode),
Ben Chengba4fc8b2009-06-01 13:00:29 -07004230 dalvikFormat);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004231 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004232 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004233 }
4234 }
Ben Cheng4238ec22009-08-24 16:32:22 -07004235
Ben Cheng7a2697d2010-06-07 13:44:23 -07004236 if (blockList[i]->blockType == kTraceEntryBlock) {
Ben Cheng4238ec22009-08-24 16:32:22 -07004237 dvmCompilerAppendLIR(cUnit,
4238 (LIR *) cUnit->loopAnalysis->branchToBody);
4239 dvmCompilerAppendLIR(cUnit,
4240 (LIR *) cUnit->loopAnalysis->branchToPCR);
4241 }
4242
4243 if (headLIR) {
4244 /*
4245 * Eliminate redundant loads/stores and delay stores into later
4246 * slots
4247 */
4248 dvmCompilerApplyLocalOptimizations(cUnit, (LIR *) headLIR,
4249 cUnit->lastLIRInsn);
4250 }
4251
4252gen_fallthrough:
Ben Cheng1efc9c52009-06-08 18:25:27 -07004253 /*
4254 * Check if the block is terminated due to trace length constraint -
4255 * insert an unconditional branch to the chaining cell.
4256 */
4257 if (blockList[i]->needFallThroughBranch) {
4258 genUnconditionalBranch(cUnit,
4259 &labelList[blockList[i]->fallThrough->id]);
4260 }
4261
Ben Chengba4fc8b2009-06-01 13:00:29 -07004262 }
4263
Ben Chenge9695e52009-06-16 16:11:47 -07004264 /* Handle the chaining cells in predefined order */
Ben Chengcec26f62010-01-15 15:29:33 -08004265 for (i = 0; i < kChainingCellGap; i++) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07004266 size_t j;
4267 int *blockIdList = (int *) chainingListByType[i].elemList;
4268
4269 cUnit->numChainingCells[i] = chainingListByType[i].numUsed;
4270
4271 /* No chaining cells of this type */
4272 if (cUnit->numChainingCells[i] == 0)
4273 continue;
4274
4275 /* Record the first LIR for a new type of chaining cell */
4276 cUnit->firstChainingLIR[i] = (LIR *) &labelList[blockIdList[0]];
4277
4278 for (j = 0; j < chainingListByType[i].numUsed; j++) {
4279 int blockId = blockIdList[j];
4280
4281 /* Align this chaining cell first */
Bill Buzbee1465db52009-09-23 17:17:35 -07004282 newLIR0(cUnit, kArmPseudoPseudoAlign4);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004283
4284 /* Insert the pseudo chaining instruction */
4285 dvmCompilerAppendLIR(cUnit, (LIR *) &labelList[blockId]);
4286
4287
4288 switch (blockList[blockId]->blockType) {
Bill Buzbee1465db52009-09-23 17:17:35 -07004289 case kChainingCellNormal:
Ben Cheng1efc9c52009-06-08 18:25:27 -07004290 handleNormalChainingCell(cUnit,
Ben Chengba4fc8b2009-06-01 13:00:29 -07004291 blockList[blockId]->startOffset);
4292 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004293 case kChainingCellInvokeSingleton:
Ben Cheng38329f52009-07-07 14:19:20 -07004294 handleInvokeSingletonChainingCell(cUnit,
Ben Chengba4fc8b2009-06-01 13:00:29 -07004295 blockList[blockId]->containingMethod);
4296 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004297 case kChainingCellInvokePredicted:
Ben Cheng38329f52009-07-07 14:19:20 -07004298 handleInvokePredictedChainingCell(cUnit);
4299 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004300 case kChainingCellHot:
Ben Cheng1efc9c52009-06-08 18:25:27 -07004301 handleHotChainingCell(cUnit,
Ben Chengba4fc8b2009-06-01 13:00:29 -07004302 blockList[blockId]->startOffset);
4303 break;
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07004304#if defined(WITH_SELF_VERIFICATION) || defined(WITH_JIT_TUNING)
Bill Buzbee1465db52009-09-23 17:17:35 -07004305 case kChainingCellBackwardBranch:
Jeff Hao97319a82009-08-12 16:57:15 -07004306 handleBackwardBranchChainingCell(cUnit,
4307 blockList[blockId]->startOffset);
4308 break;
4309#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07004310 default:
Bill Buzbee1465db52009-09-23 17:17:35 -07004311 LOGE("Bad blocktype %d", blockList[blockId]->blockType);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004312 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004313 }
4314 }
4315 }
Ben Chenge9695e52009-06-16 16:11:47 -07004316
Ben Chengcec26f62010-01-15 15:29:33 -08004317 /* Mark the bottom of chaining cells */
4318 cUnit->chainingCellBottom = (LIR *) newLIR0(cUnit, kArmChainingCellBottom);
4319
Ben Cheng6c10a972009-10-29 14:39:18 -07004320 /*
4321 * Generate the branch to the dvmJitToInterpNoChain entry point at the end
4322 * of all chaining cells for the overflow cases.
4323 */
4324 if (cUnit->switchOverflowPad) {
4325 loadConstant(cUnit, r0, (int) cUnit->switchOverflowPad);
4326 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
4327 jitToInterpEntries.dvmJitToInterpNoChain), r2);
4328 opRegReg(cUnit, kOpAdd, r1, r1);
4329 opRegRegReg(cUnit, kOpAdd, r4PC, r0, r1);
Ben Cheng978738d2010-05-13 13:45:57 -07004330#if defined(WITH_JIT_TUNING)
Ben Cheng6c10a972009-10-29 14:39:18 -07004331 loadConstant(cUnit, r0, kSwitchOverflow);
4332#endif
4333 opReg(cUnit, kOpBlx, r2);
4334 }
4335
Ben Chenge9695e52009-06-16 16:11:47 -07004336 dvmCompilerApplyGlobalOptimizations(cUnit);
jeffhao9e45c0b2010-02-03 10:24:05 -08004337
4338#if defined(WITH_SELF_VERIFICATION)
4339 selfVerificationBranchInsertPass(cUnit);
4340#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07004341}
4342
4343/* Accept the work and start compiling */
Bill Buzbee716f1202009-07-23 13:22:09 -07004344bool dvmCompilerDoWork(CompilerWorkOrder *work)
Ben Chengba4fc8b2009-06-01 13:00:29 -07004345{
Ben Chengccd6c012009-10-15 14:52:45 -07004346 bool res;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004347
Ben Cheng6999d842010-01-26 16:46:15 -08004348 if (gDvmJit.codeCacheFull) {
Ben Chengccd6c012009-10-15 14:52:45 -07004349 return false;
4350 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07004351
Ben Chengccd6c012009-10-15 14:52:45 -07004352 switch (work->kind) {
Ben Chengccd6c012009-10-15 14:52:45 -07004353 case kWorkOrderTrace:
4354 /* Start compilation with maximally allowed trace length */
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004355 res = dvmCompileTrace(work->info, JIT_MAX_TRACE_LEN, &work->result,
Ben Cheng4a419582010-08-04 13:23:09 -07004356 work->bailPtr, 0 /* no hints */);
Ben Chengccd6c012009-10-15 14:52:45 -07004357 break;
4358 case kWorkOrderTraceDebug: {
4359 bool oldPrintMe = gDvmJit.printMe;
4360 gDvmJit.printMe = true;
4361 /* Start compilation with maximally allowed trace length */
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004362 res = dvmCompileTrace(work->info, JIT_MAX_TRACE_LEN, &work->result,
Ben Cheng4a419582010-08-04 13:23:09 -07004363 work->bailPtr, 0 /* no hints */);
Elliott Hughes672511b2010-04-26 17:40:13 -07004364 gDvmJit.printMe = oldPrintMe;
Ben Chengccd6c012009-10-15 14:52:45 -07004365 break;
4366 }
4367 default:
4368 res = false;
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004369 LOGE("Jit: unknown work order type");
Elliott Hughes672511b2010-04-26 17:40:13 -07004370 assert(0); // Bail if debug build, discard otherwise
Ben Chengccd6c012009-10-15 14:52:45 -07004371 }
4372 return res;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004373}
4374
Ben Chengba4fc8b2009-06-01 13:00:29 -07004375/* Architectural-specific debugging helpers go here */
4376void dvmCompilerArchDump(void)
4377{
4378 /* Print compiled opcode in this VM instance */
4379 int i, start, streak;
4380 char buf[1024];
4381
4382 streak = i = 0;
4383 buf[0] = 0;
4384 while (opcodeCoverage[i] == 0 && i < 256) {
4385 i++;
4386 }
4387 if (i == 256) {
4388 return;
4389 }
4390 for (start = i++, streak = 1; i < 256; i++) {
4391 if (opcodeCoverage[i]) {
4392 streak++;
4393 } else {
4394 if (streak == 1) {
4395 sprintf(buf+strlen(buf), "%x,", start);
4396 } else {
4397 sprintf(buf+strlen(buf), "%x-%x,", start, start + streak - 1);
4398 }
4399 streak = 0;
4400 while (opcodeCoverage[i] == 0 && i < 256) {
4401 i++;
4402 }
4403 if (i < 256) {
4404 streak = 1;
4405 start = i;
4406 }
4407 }
4408 }
4409 if (streak) {
4410 if (streak == 1) {
4411 sprintf(buf+strlen(buf), "%x", start);
4412 } else {
4413 sprintf(buf+strlen(buf), "%x-%x", start, start + streak - 1);
4414 }
4415 }
4416 if (strlen(buf)) {
Ben Cheng8b258bf2009-06-24 17:27:07 -07004417 LOGD("dalvik.vm.jit.op = %s", buf);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004418 }
4419}
Ben Chengd7d426a2009-09-22 11:23:36 -07004420
4421/* Common initialization routine for an architecture family */
4422bool dvmCompilerArchInit()
4423{
4424 int i;
4425
Bill Buzbee1465db52009-09-23 17:17:35 -07004426 for (i = 0; i < kArmLast; i++) {
Ben Chengd7d426a2009-09-22 11:23:36 -07004427 if (EncodingMap[i].opCode != i) {
4428 LOGE("Encoding order for %s is wrong: expecting %d, seeing %d",
4429 EncodingMap[i].name, i, EncodingMap[i].opCode);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004430 dvmAbort(); // OK to dvmAbort - build error
Ben Chengd7d426a2009-09-22 11:23:36 -07004431 }
4432 }
4433
Ben Cheng5d90c202009-11-22 23:31:11 -08004434 return dvmCompilerArchVariantInit();
4435}
4436
4437void *dvmCompilerGetInterpretTemplate()
4438{
4439 return (void*) ((int)gDvmJit.codeCache +
4440 templateEntryOffsets[TEMPLATE_INTERPRET]);
4441}
4442
buzbeebff121a2010-08-04 15:25:06 -07004443/* Needed by the Assembler */
4444void dvmCompilerSetupResourceMasks(ArmLIR *lir)
4445{
4446 setupResourceMasks(lir);
4447}
4448
Ben Cheng5d90c202009-11-22 23:31:11 -08004449/* Needed by the ld/st optmizatons */
4450ArmLIR* dvmCompilerRegCopyNoInsert(CompilationUnit *cUnit, int rDest, int rSrc)
4451{
4452 return genRegCopyNoInsert(cUnit, rDest, rSrc);
4453}
4454
4455/* Needed by the register allocator */
4456ArmLIR* dvmCompilerRegCopy(CompilationUnit *cUnit, int rDest, int rSrc)
4457{
4458 return genRegCopy(cUnit, rDest, rSrc);
4459}
4460
4461/* Needed by the register allocator */
4462void dvmCompilerRegCopyWide(CompilationUnit *cUnit, int destLo, int destHi,
4463 int srcLo, int srcHi)
4464{
4465 genRegCopyWide(cUnit, destLo, destHi, srcLo, srcHi);
4466}
4467
4468void dvmCompilerFlushRegImpl(CompilationUnit *cUnit, int rBase,
4469 int displacement, int rSrc, OpSize size)
4470{
4471 storeBaseDisp(cUnit, rBase, displacement, rSrc, size);
4472}
4473
4474void dvmCompilerFlushRegWideImpl(CompilationUnit *cUnit, int rBase,
4475 int displacement, int rSrcLo, int rSrcHi)
4476{
4477 storeBaseDispWide(cUnit, rBase, displacement, rSrcLo, rSrcHi);
Ben Chengd7d426a2009-09-22 11:23:36 -07004478}