blob: f6f2ad9d44ac26c805f88673c0f77f7f20ec3f24 [file] [log] [blame]
Ben Chengba4fc8b2009-06-01 13:00:29 -07001/*
2 * Copyright (C) 2009 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Bill Buzbee50a6bf22009-07-08 13:08:04 -070017/*
18 * This file contains codegen and support common to all supported
19 * ARM variants. It is included by:
20 *
21 * Codegen-$(TARGET_ARCH_VARIANT).c
22 *
23 * which combines this common code with specific support found in the
24 * applicable directory below this one.
25 */
26
buzbee919eb062010-07-12 12:59:22 -070027/*
28 * Mark garbage collection card. Skip if the value we're storing is null.
29 */
30static void markCard(CompilationUnit *cUnit, int valReg, int tgtAddrReg)
31{
32 int regCardBase = dvmCompilerAllocTemp(cUnit);
33 int regCardNo = dvmCompilerAllocTemp(cUnit);
buzbee8f8109a2010-08-31 10:16:35 -070034 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondEq, valReg, 0);
buzbee919eb062010-07-12 12:59:22 -070035 loadWordDisp(cUnit, rGLUE, offsetof(InterpState, cardTable),
36 regCardBase);
37 opRegRegImm(cUnit, kOpLsr, regCardNo, tgtAddrReg, GC_CARD_SHIFT);
38 storeBaseIndexed(cUnit, regCardBase, regCardNo, regCardBase, 0,
39 kUnsignedByte);
40 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
41 target->defMask = ENCODE_ALL;
42 branchOver->generic.target = (LIR *)target;
buzbeebaf196a2010-08-04 10:13:15 -070043 dvmCompilerFreeTemp(cUnit, regCardBase);
44 dvmCompilerFreeTemp(cUnit, regCardNo);
buzbee919eb062010-07-12 12:59:22 -070045}
46
Ben Cheng5d90c202009-11-22 23:31:11 -080047static bool genConversionCall(CompilationUnit *cUnit, MIR *mir, void *funct,
48 int srcSize, int tgtSize)
49{
50 /*
51 * Don't optimize the register usage since it calls out to template
52 * functions
53 */
54 RegLocation rlSrc;
55 RegLocation rlDest;
Bill Buzbeec6f10662010-02-09 11:16:15 -080056 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Ben Cheng5d90c202009-11-22 23:31:11 -080057 if (srcSize == 1) {
Bill Buzbeec6f10662010-02-09 11:16:15 -080058 rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Ben Cheng5d90c202009-11-22 23:31:11 -080059 loadValueDirectFixed(cUnit, rlSrc, r0);
60 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -080061 rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
Ben Cheng5d90c202009-11-22 23:31:11 -080062 loadValueDirectWideFixed(cUnit, rlSrc, r0, r1);
63 }
Ben Chengbd1326d2010-04-02 15:04:53 -070064 LOAD_FUNC_ADDR(cUnit, r2, (int)funct);
Ben Cheng5d90c202009-11-22 23:31:11 -080065 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -080066 dvmCompilerClobberCallRegs(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -080067 if (tgtSize == 1) {
68 RegLocation rlResult;
Bill Buzbeec6f10662010-02-09 11:16:15 -080069 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
70 rlResult = dvmCompilerGetReturn(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -080071 storeValue(cUnit, rlDest, rlResult);
72 } else {
73 RegLocation rlResult;
Bill Buzbeec6f10662010-02-09 11:16:15 -080074 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
75 rlResult = dvmCompilerGetReturnWide(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -080076 storeValueWide(cUnit, rlDest, rlResult);
77 }
78 return false;
79}
Ben Chengba4fc8b2009-06-01 13:00:29 -070080
Ben Cheng5d90c202009-11-22 23:31:11 -080081static bool genArithOpFloatPortable(CompilationUnit *cUnit, MIR *mir,
82 RegLocation rlDest, RegLocation rlSrc1,
83 RegLocation rlSrc2)
84{
85 RegLocation rlResult;
86 void* funct;
87
Ben Cheng5d90c202009-11-22 23:31:11 -080088 switch (mir->dalvikInsn.opCode) {
89 case OP_ADD_FLOAT_2ADDR:
90 case OP_ADD_FLOAT:
91 funct = (void*) __aeabi_fadd;
92 break;
93 case OP_SUB_FLOAT_2ADDR:
94 case OP_SUB_FLOAT:
95 funct = (void*) __aeabi_fsub;
96 break;
97 case OP_DIV_FLOAT_2ADDR:
98 case OP_DIV_FLOAT:
99 funct = (void*) __aeabi_fdiv;
100 break;
101 case OP_MUL_FLOAT_2ADDR:
102 case OP_MUL_FLOAT:
103 funct = (void*) __aeabi_fmul;
104 break;
105 case OP_REM_FLOAT_2ADDR:
106 case OP_REM_FLOAT:
107 funct = (void*) fmodf;
108 break;
109 case OP_NEG_FLOAT: {
110 genNegFloat(cUnit, rlDest, rlSrc1);
111 return false;
112 }
113 default:
114 return true;
115 }
Bill Buzbeec6f10662010-02-09 11:16:15 -0800116 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Ben Cheng5d90c202009-11-22 23:31:11 -0800117 loadValueDirectFixed(cUnit, rlSrc1, r0);
118 loadValueDirectFixed(cUnit, rlSrc2, r1);
Ben Chengbd1326d2010-04-02 15:04:53 -0700119 LOAD_FUNC_ADDR(cUnit, r2, (int)funct);
Ben Cheng5d90c202009-11-22 23:31:11 -0800120 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -0800121 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800122 rlResult = dvmCompilerGetReturn(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -0800123 storeValue(cUnit, rlDest, rlResult);
124 return false;
125}
126
127static bool genArithOpDoublePortable(CompilationUnit *cUnit, MIR *mir,
128 RegLocation rlDest, RegLocation rlSrc1,
129 RegLocation rlSrc2)
130{
131 RegLocation rlResult;
132 void* funct;
133
Ben Cheng5d90c202009-11-22 23:31:11 -0800134 switch (mir->dalvikInsn.opCode) {
135 case OP_ADD_DOUBLE_2ADDR:
136 case OP_ADD_DOUBLE:
137 funct = (void*) __aeabi_dadd;
138 break;
139 case OP_SUB_DOUBLE_2ADDR:
140 case OP_SUB_DOUBLE:
141 funct = (void*) __aeabi_dsub;
142 break;
143 case OP_DIV_DOUBLE_2ADDR:
144 case OP_DIV_DOUBLE:
145 funct = (void*) __aeabi_ddiv;
146 break;
147 case OP_MUL_DOUBLE_2ADDR:
148 case OP_MUL_DOUBLE:
149 funct = (void*) __aeabi_dmul;
150 break;
151 case OP_REM_DOUBLE_2ADDR:
152 case OP_REM_DOUBLE:
153 funct = (void*) fmod;
154 break;
155 case OP_NEG_DOUBLE: {
156 genNegDouble(cUnit, rlDest, rlSrc1);
157 return false;
158 }
159 default:
160 return true;
161 }
Bill Buzbeec6f10662010-02-09 11:16:15 -0800162 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Ben Chengbd1326d2010-04-02 15:04:53 -0700163 LOAD_FUNC_ADDR(cUnit, rlr, (int)funct);
Ben Cheng5d90c202009-11-22 23:31:11 -0800164 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
165 loadValueDirectWideFixed(cUnit, rlSrc2, r2, r3);
166 opReg(cUnit, kOpBlx, rlr);
Elliott Hughes6a555132010-02-25 15:41:42 -0800167 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800168 rlResult = dvmCompilerGetReturnWide(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -0800169 storeValueWide(cUnit, rlDest, rlResult);
170 return false;
171}
172
173static bool genConversionPortable(CompilationUnit *cUnit, MIR *mir)
174{
175 OpCode opCode = mir->dalvikInsn.opCode;
176
Ben Cheng5d90c202009-11-22 23:31:11 -0800177 switch (opCode) {
178 case OP_INT_TO_FLOAT:
179 return genConversionCall(cUnit, mir, (void*)__aeabi_i2f, 1, 1);
180 case OP_FLOAT_TO_INT:
181 return genConversionCall(cUnit, mir, (void*)__aeabi_f2iz, 1, 1);
182 case OP_DOUBLE_TO_FLOAT:
183 return genConversionCall(cUnit, mir, (void*)__aeabi_d2f, 2, 1);
184 case OP_FLOAT_TO_DOUBLE:
185 return genConversionCall(cUnit, mir, (void*)__aeabi_f2d, 1, 2);
186 case OP_INT_TO_DOUBLE:
187 return genConversionCall(cUnit, mir, (void*)__aeabi_i2d, 1, 2);
188 case OP_DOUBLE_TO_INT:
189 return genConversionCall(cUnit, mir, (void*)__aeabi_d2iz, 2, 1);
190 case OP_FLOAT_TO_LONG:
191 return genConversionCall(cUnit, mir, (void*)dvmJitf2l, 1, 2);
192 case OP_LONG_TO_FLOAT:
193 return genConversionCall(cUnit, mir, (void*)__aeabi_l2f, 2, 1);
194 case OP_DOUBLE_TO_LONG:
195 return genConversionCall(cUnit, mir, (void*)dvmJitd2l, 2, 2);
196 case OP_LONG_TO_DOUBLE:
197 return genConversionCall(cUnit, mir, (void*)__aeabi_l2d, 2, 2);
198 default:
199 return true;
200 }
201 return false;
202}
Ben Chengba4fc8b2009-06-01 13:00:29 -0700203
Jeff Hao97319a82009-08-12 16:57:15 -0700204#if defined(WITH_SELF_VERIFICATION)
jeffhao9e45c0b2010-02-03 10:24:05 -0800205static void selfVerificationBranchInsert(LIR *currentLIR, ArmOpCode opCode,
206 int dest, int src1)
Jeff Hao97319a82009-08-12 16:57:15 -0700207{
jeffhao9e45c0b2010-02-03 10:24:05 -0800208 ArmLIR *insn = dvmCompilerNew(sizeof(ArmLIR), true);
209 insn->opCode = opCode;
210 insn->operands[0] = dest;
211 insn->operands[1] = src1;
212 setupResourceMasks(insn);
213 dvmCompilerInsertLIRBefore(currentLIR, (LIR *) insn);
Jeff Hao97319a82009-08-12 16:57:15 -0700214}
215
jeffhao9e45c0b2010-02-03 10:24:05 -0800216static void selfVerificationBranchInsertPass(CompilationUnit *cUnit)
Jeff Hao97319a82009-08-12 16:57:15 -0700217{
jeffhao9e45c0b2010-02-03 10:24:05 -0800218 ArmLIR *thisLIR;
jeffhao9e45c0b2010-02-03 10:24:05 -0800219 TemplateOpCode opCode = TEMPLATE_MEM_OP_DECODE;
Jeff Hao97319a82009-08-12 16:57:15 -0700220
jeffhao9e45c0b2010-02-03 10:24:05 -0800221 for (thisLIR = (ArmLIR *) cUnit->firstLIRInsn;
222 thisLIR != (ArmLIR *) cUnit->lastLIRInsn;
223 thisLIR = NEXT_LIR(thisLIR)) {
224 if (thisLIR->branchInsertSV) {
225 /* Branch to mem op decode template */
226 selfVerificationBranchInsert((LIR *) thisLIR, kThumbBlx1,
227 (int) gDvmJit.codeCache + templateEntryOffsets[opCode],
228 (int) gDvmJit.codeCache + templateEntryOffsets[opCode]);
229 selfVerificationBranchInsert((LIR *) thisLIR, kThumbBlx2,
230 (int) gDvmJit.codeCache + templateEntryOffsets[opCode],
231 (int) gDvmJit.codeCache + templateEntryOffsets[opCode]);
Jeff Hao97319a82009-08-12 16:57:15 -0700232 }
233 }
Jeff Hao97319a82009-08-12 16:57:15 -0700234}
Jeff Hao97319a82009-08-12 16:57:15 -0700235#endif
236
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800237/* Generate conditional branch instructions */
238static ArmLIR *genConditionalBranch(CompilationUnit *cUnit,
239 ArmConditionCode cond,
240 ArmLIR *target)
241{
242 ArmLIR *branch = opCondBranch(cUnit, cond);
243 branch->generic.target = (LIR *) target;
244 return branch;
245}
246
Ben Chengba4fc8b2009-06-01 13:00:29 -0700247/* Generate a unconditional branch to go to the interpreter */
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700248static inline ArmLIR *genTrap(CompilationUnit *cUnit, int dOffset,
249 ArmLIR *pcrLabel)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700250{
Bill Buzbee1465db52009-09-23 17:17:35 -0700251 ArmLIR *branch = opNone(cUnit, kOpUncondBr);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700252 return genCheckCommon(cUnit, dOffset, branch, pcrLabel);
253}
254
255/* Load a wide field from an object instance */
256static void genIGetWide(CompilationUnit *cUnit, MIR *mir, int fieldOffset)
257{
Bill Buzbeec6f10662010-02-09 11:16:15 -0800258 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0);
259 RegLocation rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -0700260 RegLocation rlResult;
261 rlObj = loadValue(cUnit, rlObj, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800262 int regPtr = dvmCompilerAllocTemp(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700263
Bill Buzbee1465db52009-09-23 17:17:35 -0700264 assert(rlDest.wide);
Ben Chenge9695e52009-06-16 16:11:47 -0700265
Bill Buzbee1465db52009-09-23 17:17:35 -0700266 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset,
267 NULL);/* null object? */
268 opRegRegImm(cUnit, kOpAdd, regPtr, rlObj.lowReg, fieldOffset);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800269 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Ben Cheng11d8f142010-03-24 15:24:19 -0700270
271 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700272 loadPair(cUnit, regPtr, rlResult.lowReg, rlResult.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -0700273 HEAP_ACCESS_SHADOW(false);
274
Bill Buzbeec6f10662010-02-09 11:16:15 -0800275 dvmCompilerFreeTemp(cUnit, regPtr);
Bill Buzbee1465db52009-09-23 17:17:35 -0700276 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700277}
278
279/* Store a wide field to an object instance */
280static void genIPutWide(CompilationUnit *cUnit, MIR *mir, int fieldOffset)
281{
Bill Buzbeec6f10662010-02-09 11:16:15 -0800282 RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
283 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 2);
Bill Buzbee1465db52009-09-23 17:17:35 -0700284 rlObj = loadValue(cUnit, rlObj, kCoreReg);
285 int regPtr;
286 rlSrc = loadValueWide(cUnit, rlSrc, kAnyReg);
287 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset,
288 NULL);/* null object? */
Bill Buzbeec6f10662010-02-09 11:16:15 -0800289 regPtr = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700290 opRegRegImm(cUnit, kOpAdd, regPtr, rlObj.lowReg, fieldOffset);
Ben Cheng11d8f142010-03-24 15:24:19 -0700291
292 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700293 storePair(cUnit, regPtr, rlSrc.lowReg, rlSrc.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -0700294 HEAP_ACCESS_SHADOW(false);
295
Bill Buzbeec6f10662010-02-09 11:16:15 -0800296 dvmCompilerFreeTemp(cUnit, regPtr);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700297}
298
299/*
300 * Load a field from an object instance
301 *
Ben Chengba4fc8b2009-06-01 13:00:29 -0700302 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700303static void genIGet(CompilationUnit *cUnit, MIR *mir, OpSize size,
buzbeeecf8f6e2010-07-20 14:53:42 -0700304 int fieldOffset, bool isVolatile)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700305{
Bill Buzbee1465db52009-09-23 17:17:35 -0700306 RegLocation rlResult;
Bill Buzbee749e8162010-07-07 06:55:56 -0700307 RegisterClass regClass = dvmCompilerRegClassBySize(size);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800308 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0);
309 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -0700310 rlObj = loadValue(cUnit, rlObj, kCoreReg);
Bill Buzbee749e8162010-07-07 06:55:56 -0700311 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, regClass, true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700312 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset,
313 NULL);/* null object? */
Ben Cheng11d8f142010-03-24 15:24:19 -0700314
315 HEAP_ACCESS_SHADOW(true);
Ben Cheng5d90c202009-11-22 23:31:11 -0800316 loadBaseDisp(cUnit, mir, rlObj.lowReg, fieldOffset, rlResult.lowReg,
317 size, rlObj.sRegLow);
Ben Cheng11d8f142010-03-24 15:24:19 -0700318 HEAP_ACCESS_SHADOW(false);
buzbeeecf8f6e2010-07-20 14:53:42 -0700319 if (isVolatile) {
320 dvmCompilerGenMemBarrier(cUnit);
321 }
Ben Cheng11d8f142010-03-24 15:24:19 -0700322
Bill Buzbee1465db52009-09-23 17:17:35 -0700323 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700324}
325
326/*
327 * Store a field to an object instance
328 *
Ben Chengba4fc8b2009-06-01 13:00:29 -0700329 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700330static void genIPut(CompilationUnit *cUnit, MIR *mir, OpSize size,
buzbeeecf8f6e2010-07-20 14:53:42 -0700331 int fieldOffset, bool isObject, bool isVolatile)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700332{
Bill Buzbee749e8162010-07-07 06:55:56 -0700333 RegisterClass regClass = dvmCompilerRegClassBySize(size);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800334 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
335 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -0700336 rlObj = loadValue(cUnit, rlObj, kCoreReg);
Bill Buzbee749e8162010-07-07 06:55:56 -0700337 rlSrc = loadValue(cUnit, rlSrc, regClass);
Bill Buzbee1465db52009-09-23 17:17:35 -0700338 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset,
339 NULL);/* null object? */
Ben Cheng11d8f142010-03-24 15:24:19 -0700340
buzbeeecf8f6e2010-07-20 14:53:42 -0700341 if (isVolatile) {
342 dvmCompilerGenMemBarrier(cUnit);
343 }
Ben Cheng11d8f142010-03-24 15:24:19 -0700344 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700345 storeBaseDisp(cUnit, rlObj.lowReg, fieldOffset, rlSrc.lowReg, size);
Ben Cheng11d8f142010-03-24 15:24:19 -0700346 HEAP_ACCESS_SHADOW(false);
buzbee919eb062010-07-12 12:59:22 -0700347 if (isObject) {
348 /* NOTE: marking card based on object head */
349 markCard(cUnit, rlSrc.lowReg, rlObj.lowReg);
350 }
Ben Chengba4fc8b2009-06-01 13:00:29 -0700351}
352
353
Ben Chengba4fc8b2009-06-01 13:00:29 -0700354/*
355 * Generate array load
Ben Chengba4fc8b2009-06-01 13:00:29 -0700356 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700357static void genArrayGet(CompilationUnit *cUnit, MIR *mir, OpSize size,
Bill Buzbee1465db52009-09-23 17:17:35 -0700358 RegLocation rlArray, RegLocation rlIndex,
359 RegLocation rlDest, int scale)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700360{
Bill Buzbee749e8162010-07-07 06:55:56 -0700361 RegisterClass regClass = dvmCompilerRegClassBySize(size);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700362 int lenOffset = offsetof(ArrayObject, length);
363 int dataOffset = offsetof(ArrayObject, contents);
Bill Buzbee1465db52009-09-23 17:17:35 -0700364 RegLocation rlResult;
365 rlArray = loadValue(cUnit, rlArray, kCoreReg);
366 rlIndex = loadValue(cUnit, rlIndex, kCoreReg);
367 int regPtr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700368
369 /* null object? */
Ben Cheng4238ec22009-08-24 16:32:22 -0700370 ArmLIR * pcrLabel = NULL;
371
372 if (!(mir->OptimizationFlags & MIR_IGNORE_NULL_CHECK)) {
Bill Buzbee1465db52009-09-23 17:17:35 -0700373 pcrLabel = genNullCheck(cUnit, rlArray.sRegLow,
374 rlArray.lowReg, mir->offset, NULL);
Ben Cheng4238ec22009-08-24 16:32:22 -0700375 }
376
Bill Buzbeec6f10662010-02-09 11:16:15 -0800377 regPtr = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700378
Ben Cheng4238ec22009-08-24 16:32:22 -0700379 if (!(mir->OptimizationFlags & MIR_IGNORE_RANGE_CHECK)) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800380 int regLen = dvmCompilerAllocTemp(cUnit);
Ben Cheng4238ec22009-08-24 16:32:22 -0700381 /* Get len */
Bill Buzbee1465db52009-09-23 17:17:35 -0700382 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLen);
383 /* regPtr -> array data */
384 opRegRegImm(cUnit, kOpAdd, regPtr, rlArray.lowReg, dataOffset);
385 genBoundsCheck(cUnit, rlIndex.lowReg, regLen, mir->offset,
386 pcrLabel);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800387 dvmCompilerFreeTemp(cUnit, regLen);
Ben Cheng4238ec22009-08-24 16:32:22 -0700388 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700389 /* regPtr -> array data */
390 opRegRegImm(cUnit, kOpAdd, regPtr, rlArray.lowReg, dataOffset);
Ben Cheng4238ec22009-08-24 16:32:22 -0700391 }
Bill Buzbee1465db52009-09-23 17:17:35 -0700392 if ((size == kLong) || (size == kDouble)) {
393 if (scale) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800394 int rNewIndex = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700395 opRegRegImm(cUnit, kOpLsl, rNewIndex, rlIndex.lowReg, scale);
396 opRegReg(cUnit, kOpAdd, regPtr, rNewIndex);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800397 dvmCompilerFreeTemp(cUnit, rNewIndex);
Bill Buzbee1465db52009-09-23 17:17:35 -0700398 } else {
399 opRegReg(cUnit, kOpAdd, regPtr, rlIndex.lowReg);
400 }
Bill Buzbee749e8162010-07-07 06:55:56 -0700401 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, regClass, true);
Ben Cheng11d8f142010-03-24 15:24:19 -0700402
403 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700404 loadPair(cUnit, regPtr, rlResult.lowReg, rlResult.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -0700405 HEAP_ACCESS_SHADOW(false);
406
Bill Buzbeec6f10662010-02-09 11:16:15 -0800407 dvmCompilerFreeTemp(cUnit, regPtr);
Bill Buzbee1465db52009-09-23 17:17:35 -0700408 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700409 } else {
Bill Buzbee749e8162010-07-07 06:55:56 -0700410 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, regClass, true);
Ben Cheng11d8f142010-03-24 15:24:19 -0700411
412 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700413 loadBaseIndexed(cUnit, regPtr, rlIndex.lowReg, rlResult.lowReg,
414 scale, size);
Ben Cheng11d8f142010-03-24 15:24:19 -0700415 HEAP_ACCESS_SHADOW(false);
416
Bill Buzbeec6f10662010-02-09 11:16:15 -0800417 dvmCompilerFreeTemp(cUnit, regPtr);
Bill Buzbee1465db52009-09-23 17:17:35 -0700418 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700419 }
420}
421
Ben Chengba4fc8b2009-06-01 13:00:29 -0700422/*
423 * Generate array store
424 *
Ben Chengba4fc8b2009-06-01 13:00:29 -0700425 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700426static void genArrayPut(CompilationUnit *cUnit, MIR *mir, OpSize size,
Bill Buzbee1465db52009-09-23 17:17:35 -0700427 RegLocation rlArray, RegLocation rlIndex,
428 RegLocation rlSrc, int scale)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700429{
Bill Buzbee749e8162010-07-07 06:55:56 -0700430 RegisterClass regClass = dvmCompilerRegClassBySize(size);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700431 int lenOffset = offsetof(ArrayObject, length);
432 int dataOffset = offsetof(ArrayObject, contents);
433
Bill Buzbee1465db52009-09-23 17:17:35 -0700434 int regPtr;
435 rlArray = loadValue(cUnit, rlArray, kCoreReg);
436 rlIndex = loadValue(cUnit, rlIndex, kCoreReg);
Ben Chenge9695e52009-06-16 16:11:47 -0700437
Bill Buzbeec6f10662010-02-09 11:16:15 -0800438 if (dvmCompilerIsTemp(cUnit, rlArray.lowReg)) {
439 dvmCompilerClobber(cUnit, rlArray.lowReg);
Bill Buzbee1465db52009-09-23 17:17:35 -0700440 regPtr = rlArray.lowReg;
441 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800442 regPtr = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700443 genRegCopy(cUnit, regPtr, rlArray.lowReg);
444 }
Ben Chenge9695e52009-06-16 16:11:47 -0700445
Ben Cheng1efc9c52009-06-08 18:25:27 -0700446 /* null object? */
Ben Cheng4238ec22009-08-24 16:32:22 -0700447 ArmLIR * pcrLabel = NULL;
448
449 if (!(mir->OptimizationFlags & MIR_IGNORE_NULL_CHECK)) {
Bill Buzbee1465db52009-09-23 17:17:35 -0700450 pcrLabel = genNullCheck(cUnit, rlArray.sRegLow, rlArray.lowReg,
451 mir->offset, NULL);
Ben Cheng4238ec22009-08-24 16:32:22 -0700452 }
453
454 if (!(mir->OptimizationFlags & MIR_IGNORE_RANGE_CHECK)) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800455 int regLen = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700456 //NOTE: max live temps(4) here.
Ben Cheng4238ec22009-08-24 16:32:22 -0700457 /* Get len */
Bill Buzbee1465db52009-09-23 17:17:35 -0700458 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLen);
459 /* regPtr -> array data */
460 opRegImm(cUnit, kOpAdd, regPtr, dataOffset);
461 genBoundsCheck(cUnit, rlIndex.lowReg, regLen, mir->offset,
462 pcrLabel);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800463 dvmCompilerFreeTemp(cUnit, regLen);
Ben Cheng4238ec22009-08-24 16:32:22 -0700464 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700465 /* regPtr -> array data */
466 opRegImm(cUnit, kOpAdd, regPtr, dataOffset);
Ben Cheng4238ec22009-08-24 16:32:22 -0700467 }
Bill Buzbee1465db52009-09-23 17:17:35 -0700468 /* at this point, regPtr points to array, 2 live temps */
Bill Buzbee1465db52009-09-23 17:17:35 -0700469 if ((size == kLong) || (size == kDouble)) {
470 //TODO: need specific wide routine that can handle fp regs
471 if (scale) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800472 int rNewIndex = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700473 opRegRegImm(cUnit, kOpLsl, rNewIndex, rlIndex.lowReg, scale);
474 opRegReg(cUnit, kOpAdd, regPtr, rNewIndex);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800475 dvmCompilerFreeTemp(cUnit, rNewIndex);
Bill Buzbee1465db52009-09-23 17:17:35 -0700476 } else {
477 opRegReg(cUnit, kOpAdd, regPtr, rlIndex.lowReg);
478 }
Bill Buzbee749e8162010-07-07 06:55:56 -0700479 rlSrc = loadValueWide(cUnit, rlSrc, regClass);
Ben Cheng11d8f142010-03-24 15:24:19 -0700480
481 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700482 storePair(cUnit, regPtr, rlSrc.lowReg, rlSrc.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -0700483 HEAP_ACCESS_SHADOW(false);
484
Bill Buzbeec6f10662010-02-09 11:16:15 -0800485 dvmCompilerFreeTemp(cUnit, regPtr);
Bill Buzbee270c1d62009-08-13 16:58:07 -0700486 } else {
Bill Buzbee749e8162010-07-07 06:55:56 -0700487 rlSrc = loadValue(cUnit, rlSrc, regClass);
Ben Cheng11d8f142010-03-24 15:24:19 -0700488
489 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700490 storeBaseIndexed(cUnit, regPtr, rlIndex.lowReg, rlSrc.lowReg,
491 scale, size);
Ben Cheng11d8f142010-03-24 15:24:19 -0700492 HEAP_ACCESS_SHADOW(false);
jeffhao9e45c0b2010-02-03 10:24:05 -0800493 }
Ben Chengba4fc8b2009-06-01 13:00:29 -0700494}
495
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800496/*
497 * Generate array object store
498 * Must use explicit register allocation here because of
499 * call-out to dvmCanPutArrayElement
500 */
501static void genArrayObjectPut(CompilationUnit *cUnit, MIR *mir,
502 RegLocation rlArray, RegLocation rlIndex,
503 RegLocation rlSrc, int scale)
504{
505 int lenOffset = offsetof(ArrayObject, length);
506 int dataOffset = offsetof(ArrayObject, contents);
507
508 dvmCompilerFlushAllRegs(cUnit);
509
510 int regLen = r0;
511 int regPtr = r4PC; /* Preserved across call */
512 int regArray = r1;
513 int regIndex = r7; /* Preserved across call */
514
515 loadValueDirectFixed(cUnit, rlArray, regArray);
516 loadValueDirectFixed(cUnit, rlIndex, regIndex);
517
518 /* null object? */
519 ArmLIR * pcrLabel = NULL;
520
521 if (!(mir->OptimizationFlags & MIR_IGNORE_NULL_CHECK)) {
522 pcrLabel = genNullCheck(cUnit, rlArray.sRegLow, regArray,
523 mir->offset, NULL);
524 }
525
526 if (!(mir->OptimizationFlags & MIR_IGNORE_RANGE_CHECK)) {
527 /* Get len */
528 loadWordDisp(cUnit, regArray, lenOffset, regLen);
529 /* regPtr -> array data */
530 opRegRegImm(cUnit, kOpAdd, regPtr, regArray, dataOffset);
531 genBoundsCheck(cUnit, regIndex, regLen, mir->offset,
532 pcrLabel);
533 } else {
534 /* regPtr -> array data */
535 opRegRegImm(cUnit, kOpAdd, regPtr, regArray, dataOffset);
536 }
537
538 /* Get object to store */
539 loadValueDirectFixed(cUnit, rlSrc, r0);
Ben Chengbd1326d2010-04-02 15:04:53 -0700540 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmCanPutArrayElement);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800541
542 /* Are we storing null? If so, avoid check */
buzbee8f8109a2010-08-31 10:16:35 -0700543 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondEq, r0, 0);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800544
545 /* Make sure the types are compatible */
546 loadWordDisp(cUnit, regArray, offsetof(Object, clazz), r1);
547 loadWordDisp(cUnit, r0, offsetof(Object, clazz), r0);
548 opReg(cUnit, kOpBlx, r2);
549 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee900a3af2010-03-16 12:41:43 -0700550
551 /*
552 * Using fixed registers here, and counting on r4 and r7 being
553 * preserved across the above call. Tell the register allocation
554 * utilities about the regs we are using directly
555 */
556 dvmCompilerLockTemp(cUnit, regPtr); // r4PC
557 dvmCompilerLockTemp(cUnit, regIndex); // r7
558 dvmCompilerLockTemp(cUnit, r0);
buzbee919eb062010-07-12 12:59:22 -0700559 dvmCompilerLockTemp(cUnit, r1);
Bill Buzbee900a3af2010-03-16 12:41:43 -0700560
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800561 /* Bad? - roll back and re-execute if so */
562 genRegImmCheck(cUnit, kArmCondEq, r0, 0, mir->offset, pcrLabel);
563
buzbee919eb062010-07-12 12:59:22 -0700564 /* Resume here - must reload element & array, regPtr & index preserved */
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800565 loadValueDirectFixed(cUnit, rlSrc, r0);
buzbee919eb062010-07-12 12:59:22 -0700566 loadValueDirectFixed(cUnit, rlArray, r1);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800567
568 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
569 target->defMask = ENCODE_ALL;
570 branchOver->generic.target = (LIR *) target;
571
Ben Cheng11d8f142010-03-24 15:24:19 -0700572 HEAP_ACCESS_SHADOW(true);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800573 storeBaseIndexed(cUnit, regPtr, regIndex, r0,
574 scale, kWord);
Ben Cheng11d8f142010-03-24 15:24:19 -0700575 HEAP_ACCESS_SHADOW(false);
buzbee919eb062010-07-12 12:59:22 -0700576
buzbeebaf196a2010-08-04 10:13:15 -0700577 dvmCompilerFreeTemp(cUnit, regPtr);
578 dvmCompilerFreeTemp(cUnit, regIndex);
579
buzbee919eb062010-07-12 12:59:22 -0700580 /* NOTE: marking card here based on object head */
581 markCard(cUnit, r0, r1);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800582}
583
Ben Cheng5d90c202009-11-22 23:31:11 -0800584static bool genShiftOpLong(CompilationUnit *cUnit, MIR *mir,
585 RegLocation rlDest, RegLocation rlSrc1,
586 RegLocation rlShift)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700587{
Ben Chenge9695e52009-06-16 16:11:47 -0700588 /*
589 * Don't mess with the regsiters here as there is a particular calling
590 * convention to the out-of-line handler.
591 */
Bill Buzbee1465db52009-09-23 17:17:35 -0700592 RegLocation rlResult;
593
594 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
595 loadValueDirect(cUnit, rlShift, r2);
Ben Chenge9695e52009-06-16 16:11:47 -0700596 switch( mir->dalvikInsn.opCode) {
597 case OP_SHL_LONG:
598 case OP_SHL_LONG_2ADDR:
599 genDispatchToHandler(cUnit, TEMPLATE_SHL_LONG);
600 break;
601 case OP_SHR_LONG:
602 case OP_SHR_LONG_2ADDR:
603 genDispatchToHandler(cUnit, TEMPLATE_SHR_LONG);
604 break;
605 case OP_USHR_LONG:
606 case OP_USHR_LONG_2ADDR:
607 genDispatchToHandler(cUnit, TEMPLATE_USHR_LONG);
608 break;
609 default:
610 return true;
611 }
Bill Buzbeec6f10662010-02-09 11:16:15 -0800612 rlResult = dvmCompilerGetReturnWide(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700613 storeValueWide(cUnit, rlDest, rlResult);
Ben Chenge9695e52009-06-16 16:11:47 -0700614 return false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700615}
Ben Chenge9695e52009-06-16 16:11:47 -0700616
Ben Cheng5d90c202009-11-22 23:31:11 -0800617static bool genArithOpLong(CompilationUnit *cUnit, MIR *mir,
618 RegLocation rlDest, RegLocation rlSrc1,
619 RegLocation rlSrc2)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700620{
Bill Buzbee1465db52009-09-23 17:17:35 -0700621 RegLocation rlResult;
622 OpKind firstOp = kOpBkpt;
623 OpKind secondOp = kOpBkpt;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700624 bool callOut = false;
625 void *callTgt;
626 int retReg = r0;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700627
628 switch (mir->dalvikInsn.opCode) {
629 case OP_NOT_LONG:
Bill Buzbee1465db52009-09-23 17:17:35 -0700630 rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800631 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700632 opRegReg(cUnit, kOpMvn, rlResult.lowReg, rlSrc2.lowReg);
633 opRegReg(cUnit, kOpMvn, rlResult.highReg, rlSrc2.highReg);
634 storeValueWide(cUnit, rlDest, rlResult);
635 return false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700636 break;
637 case OP_ADD_LONG:
638 case OP_ADD_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700639 firstOp = kOpAdd;
640 secondOp = kOpAdc;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700641 break;
642 case OP_SUB_LONG:
643 case OP_SUB_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700644 firstOp = kOpSub;
645 secondOp = kOpSbc;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700646 break;
647 case OP_MUL_LONG:
648 case OP_MUL_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700649 genMulLong(cUnit, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700650 return false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700651 case OP_DIV_LONG:
652 case OP_DIV_LONG_2ADDR:
653 callOut = true;
654 retReg = r0;
655 callTgt = (void*)__aeabi_ldivmod;
656 break;
657 /* NOTE - result is in r2/r3 instead of r0/r1 */
658 case OP_REM_LONG:
659 case OP_REM_LONG_2ADDR:
660 callOut = true;
661 callTgt = (void*)__aeabi_ldivmod;
662 retReg = r2;
663 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700664 case OP_AND_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700665 case OP_AND_LONG:
666 firstOp = kOpAnd;
667 secondOp = kOpAnd;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700668 break;
669 case OP_OR_LONG:
670 case OP_OR_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700671 firstOp = kOpOr;
672 secondOp = kOpOr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700673 break;
674 case OP_XOR_LONG:
675 case OP_XOR_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700676 firstOp = kOpXor;
677 secondOp = kOpXor;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700678 break;
Ben Chenge9695e52009-06-16 16:11:47 -0700679 case OP_NEG_LONG: {
Bill Buzbee51ecf602010-01-14 14:27:52 -0800680 //TUNING: can improve this using Thumb2 code
Bill Buzbeec6f10662010-02-09 11:16:15 -0800681 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700682 rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800683 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -0700684 loadConstantNoClobber(cUnit, tReg, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -0700685 opRegRegReg(cUnit, kOpSub, rlResult.lowReg,
Bill Buzbee51ecf602010-01-14 14:27:52 -0800686 tReg, rlSrc2.lowReg);
687 opRegReg(cUnit, kOpSbc, tReg, rlSrc2.highReg);
688 genRegCopy(cUnit, rlResult.highReg, tReg);
Bill Buzbee1465db52009-09-23 17:17:35 -0700689 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700690 return false;
Ben Chenge9695e52009-06-16 16:11:47 -0700691 }
Ben Chengba4fc8b2009-06-01 13:00:29 -0700692 default:
693 LOGE("Invalid long arith op");
Bill Buzbeefc519dc2010-03-06 23:30:57 -0800694 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700695 }
696 if (!callOut) {
Bill Buzbee80cef862010-03-25 10:38:34 -0700697 genLong3Addr(cUnit, mir, firstOp, secondOp, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700698 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700699 // Adjust return regs in to handle case of rem returning r2/r3
Bill Buzbeec6f10662010-02-09 11:16:15 -0800700 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -0700701 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
Ben Chengbd1326d2010-04-02 15:04:53 -0700702 LOAD_FUNC_ADDR(cUnit, rlr, (int) callTgt);
Bill Buzbee1465db52009-09-23 17:17:35 -0700703 loadValueDirectWideFixed(cUnit, rlSrc2, r2, r3);
704 opReg(cUnit, kOpBlx, rlr);
Elliott Hughes6a555132010-02-25 15:41:42 -0800705 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700706 if (retReg == r0)
Bill Buzbeec6f10662010-02-09 11:16:15 -0800707 rlResult = dvmCompilerGetReturnWide(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700708 else
Bill Buzbeec6f10662010-02-09 11:16:15 -0800709 rlResult = dvmCompilerGetReturnWideAlt(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700710 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700711 }
712 return false;
713}
714
Ben Cheng5d90c202009-11-22 23:31:11 -0800715static bool genArithOpInt(CompilationUnit *cUnit, MIR *mir,
716 RegLocation rlDest, RegLocation rlSrc1,
717 RegLocation rlSrc2)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700718{
Bill Buzbee1465db52009-09-23 17:17:35 -0700719 OpKind op = kOpBkpt;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700720 bool callOut = false;
721 bool checkZero = false;
Bill Buzbee1465db52009-09-23 17:17:35 -0700722 bool unary = false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700723 int retReg = r0;
724 void *callTgt;
Bill Buzbee1465db52009-09-23 17:17:35 -0700725 RegLocation rlResult;
Bill Buzbee0e605272009-12-01 14:28:05 -0800726 bool shiftOp = false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700727
Ben Chengba4fc8b2009-06-01 13:00:29 -0700728 switch (mir->dalvikInsn.opCode) {
729 case OP_NEG_INT:
Bill Buzbee1465db52009-09-23 17:17:35 -0700730 op = kOpNeg;
731 unary = true;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700732 break;
733 case OP_NOT_INT:
Bill Buzbee1465db52009-09-23 17:17:35 -0700734 op = kOpMvn;
735 unary = true;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700736 break;
737 case OP_ADD_INT:
738 case OP_ADD_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700739 op = kOpAdd;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700740 break;
741 case OP_SUB_INT:
742 case OP_SUB_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700743 op = kOpSub;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700744 break;
745 case OP_MUL_INT:
746 case OP_MUL_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700747 op = kOpMul;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700748 break;
749 case OP_DIV_INT:
750 case OP_DIV_INT_2ADDR:
751 callOut = true;
752 checkZero = true;
753 callTgt = __aeabi_idiv;
754 retReg = r0;
755 break;
756 /* NOTE: returns in r1 */
757 case OP_REM_INT:
758 case OP_REM_INT_2ADDR:
759 callOut = true;
760 checkZero = true;
761 callTgt = __aeabi_idivmod;
762 retReg = r1;
763 break;
764 case OP_AND_INT:
765 case OP_AND_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700766 op = kOpAnd;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700767 break;
768 case OP_OR_INT:
769 case OP_OR_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700770 op = kOpOr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700771 break;
772 case OP_XOR_INT:
773 case OP_XOR_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700774 op = kOpXor;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700775 break;
776 case OP_SHL_INT:
777 case OP_SHL_INT_2ADDR:
Bill Buzbee0e605272009-12-01 14:28:05 -0800778 shiftOp = true;
Bill Buzbee1465db52009-09-23 17:17:35 -0700779 op = kOpLsl;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700780 break;
781 case OP_SHR_INT:
782 case OP_SHR_INT_2ADDR:
Bill Buzbee0e605272009-12-01 14:28:05 -0800783 shiftOp = true;
Bill Buzbee1465db52009-09-23 17:17:35 -0700784 op = kOpAsr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700785 break;
786 case OP_USHR_INT:
787 case OP_USHR_INT_2ADDR:
Bill Buzbee0e605272009-12-01 14:28:05 -0800788 shiftOp = true;
Bill Buzbee1465db52009-09-23 17:17:35 -0700789 op = kOpLsr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700790 break;
791 default:
792 LOGE("Invalid word arith op: 0x%x(%d)",
793 mir->dalvikInsn.opCode, mir->dalvikInsn.opCode);
Bill Buzbeefc519dc2010-03-06 23:30:57 -0800794 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700795 }
796 if (!callOut) {
Bill Buzbee1465db52009-09-23 17:17:35 -0700797 rlSrc1 = loadValue(cUnit, rlSrc1, kCoreReg);
798 if (unary) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800799 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700800 opRegReg(cUnit, op, rlResult.lowReg,
801 rlSrc1.lowReg);
Ben Chenge9695e52009-06-16 16:11:47 -0700802 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700803 rlSrc2 = loadValue(cUnit, rlSrc2, kCoreReg);
Bill Buzbee0e605272009-12-01 14:28:05 -0800804 if (shiftOp) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800805 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee0e605272009-12-01 14:28:05 -0800806 opRegRegImm(cUnit, kOpAnd, tReg, rlSrc2.lowReg, 31);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800807 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee0e605272009-12-01 14:28:05 -0800808 opRegRegReg(cUnit, op, rlResult.lowReg,
809 rlSrc1.lowReg, tReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800810 dvmCompilerFreeTemp(cUnit, tReg);
Bill Buzbee0e605272009-12-01 14:28:05 -0800811 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800812 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee0e605272009-12-01 14:28:05 -0800813 opRegRegReg(cUnit, op, rlResult.lowReg,
814 rlSrc1.lowReg, rlSrc2.lowReg);
815 }
Ben Chenge9695e52009-06-16 16:11:47 -0700816 }
Bill Buzbee1465db52009-09-23 17:17:35 -0700817 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700818 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700819 RegLocation rlResult;
Bill Buzbeec6f10662010-02-09 11:16:15 -0800820 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -0700821 loadValueDirectFixed(cUnit, rlSrc2, r1);
Ben Chengbd1326d2010-04-02 15:04:53 -0700822 LOAD_FUNC_ADDR(cUnit, r2, (int) callTgt);
Bill Buzbee1465db52009-09-23 17:17:35 -0700823 loadValueDirectFixed(cUnit, rlSrc1, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700824 if (checkZero) {
Bill Buzbee1465db52009-09-23 17:17:35 -0700825 genNullCheck(cUnit, rlSrc2.sRegLow, r1, mir->offset, NULL);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700826 }
Bill Buzbee1465db52009-09-23 17:17:35 -0700827 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -0800828 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700829 if (retReg == r0)
Bill Buzbeec6f10662010-02-09 11:16:15 -0800830 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700831 else
Bill Buzbeec6f10662010-02-09 11:16:15 -0800832 rlResult = dvmCompilerGetReturnAlt(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700833 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700834 }
835 return false;
836}
837
Ben Cheng5d90c202009-11-22 23:31:11 -0800838static bool genArithOp(CompilationUnit *cUnit, MIR *mir)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700839{
840 OpCode opCode = mir->dalvikInsn.opCode;
Bill Buzbee1465db52009-09-23 17:17:35 -0700841 RegLocation rlDest;
842 RegLocation rlSrc1;
843 RegLocation rlSrc2;
844 /* Deduce sizes of operands */
845 if (mir->ssaRep->numUses == 2) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800846 rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 0);
847 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -0700848 } else if (mir->ssaRep->numUses == 3) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800849 rlSrc1 = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
850 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 2);
Bill Buzbee1465db52009-09-23 17:17:35 -0700851 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800852 rlSrc1 = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
853 rlSrc2 = dvmCompilerGetSrcWide(cUnit, mir, 2, 3);
Bill Buzbee1465db52009-09-23 17:17:35 -0700854 assert(mir->ssaRep->numUses == 4);
855 }
856 if (mir->ssaRep->numDefs == 1) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800857 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -0700858 } else {
859 assert(mir->ssaRep->numDefs == 2);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800860 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -0700861 }
Ben Chengba4fc8b2009-06-01 13:00:29 -0700862
863 if ((opCode >= OP_ADD_LONG_2ADDR) && (opCode <= OP_XOR_LONG_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800864 return genArithOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700865 }
866 if ((opCode >= OP_ADD_LONG) && (opCode <= OP_XOR_LONG)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800867 return genArithOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700868 }
869 if ((opCode >= OP_SHL_LONG_2ADDR) && (opCode <= OP_USHR_LONG_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800870 return genShiftOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700871 }
872 if ((opCode >= OP_SHL_LONG) && (opCode <= OP_USHR_LONG)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800873 return genShiftOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700874 }
875 if ((opCode >= OP_ADD_INT_2ADDR) && (opCode <= OP_USHR_INT_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800876 return genArithOpInt(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700877 }
878 if ((opCode >= OP_ADD_INT) && (opCode <= OP_USHR_INT)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800879 return genArithOpInt(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700880 }
881 if ((opCode >= OP_ADD_FLOAT_2ADDR) && (opCode <= OP_REM_FLOAT_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800882 return genArithOpFloat(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700883 }
884 if ((opCode >= OP_ADD_FLOAT) && (opCode <= OP_REM_FLOAT)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800885 return genArithOpFloat(cUnit, mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700886 }
887 if ((opCode >= OP_ADD_DOUBLE_2ADDR) && (opCode <= OP_REM_DOUBLE_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800888 return genArithOpDouble(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700889 }
890 if ((opCode >= OP_ADD_DOUBLE) && (opCode <= OP_REM_DOUBLE)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800891 return genArithOpDouble(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700892 }
893 return true;
894}
895
Bill Buzbee1465db52009-09-23 17:17:35 -0700896/* Generate unconditional branch instructions */
897static ArmLIR *genUnconditionalBranch(CompilationUnit *cUnit, ArmLIR *target)
898{
899 ArmLIR *branch = opNone(cUnit, kOpUncondBr);
900 branch->generic.target = (LIR *) target;
901 return branch;
902}
903
Bill Buzbee1465db52009-09-23 17:17:35 -0700904/* Perform the actual operation for OP_RETURN_* */
905static void genReturnCommon(CompilationUnit *cUnit, MIR *mir)
906{
907 genDispatchToHandler(cUnit, TEMPLATE_RETURN);
Ben Cheng978738d2010-05-13 13:45:57 -0700908#if defined(WITH_JIT_TUNING)
Bill Buzbee1465db52009-09-23 17:17:35 -0700909 gDvmJit.returnOp++;
910#endif
911 int dPC = (int) (cUnit->method->insns + mir->offset);
912 /* Insert branch, but defer setting of target */
913 ArmLIR *branch = genUnconditionalBranch(cUnit, NULL);
914 /* Set up the place holder to reconstruct this Dalvik PC */
915 ArmLIR *pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true);
Ben Chenga4973592010-03-31 11:59:18 -0700916 pcrLabel->opCode = kArmPseudoPCReconstructionCell;
Bill Buzbee1465db52009-09-23 17:17:35 -0700917 pcrLabel->operands[0] = dPC;
918 pcrLabel->operands[1] = mir->offset;
919 /* Insert the place holder to the growable list */
920 dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel);
921 /* Branch to the PC reconstruction code */
922 branch->generic.target = (LIR *) pcrLabel;
923}
924
Ben Chengba4fc8b2009-06-01 13:00:29 -0700925static void genProcessArgsNoRange(CompilationUnit *cUnit, MIR *mir,
926 DecodedInstruction *dInsn,
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700927 ArmLIR **pcrLabel)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700928{
929 unsigned int i;
930 unsigned int regMask = 0;
Bill Buzbee1465db52009-09-23 17:17:35 -0700931 RegLocation rlArg;
932 int numDone = 0;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700933
Bill Buzbee1465db52009-09-23 17:17:35 -0700934 /*
935 * Load arguments to r0..r4. Note that these registers may contain
936 * live values, so we clobber them immediately after loading to prevent
937 * them from being used as sources for subsequent loads.
938 */
Bill Buzbeec6f10662010-02-09 11:16:15 -0800939 dvmCompilerLockAllTemps(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700940 for (i = 0; i < dInsn->vA; i++) {
941 regMask |= 1 << i;
Bill Buzbeec6f10662010-02-09 11:16:15 -0800942 rlArg = dvmCompilerGetSrc(cUnit, mir, numDone++);
Bill Buzbee1465db52009-09-23 17:17:35 -0700943 loadValueDirectFixed(cUnit, rlArg, i);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700944 }
945 if (regMask) {
946 /* Up to 5 args are pushed on top of FP - sizeofStackSaveArea */
Bill Buzbee1465db52009-09-23 17:17:35 -0700947 opRegRegImm(cUnit, kOpSub, r7, rFP,
948 sizeof(StackSaveArea) + (dInsn->vA << 2));
Ben Chengba4fc8b2009-06-01 13:00:29 -0700949 /* generate null check */
950 if (pcrLabel) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800951 *pcrLabel = genNullCheck(cUnit, dvmCompilerSSASrc(mir, 0), r0,
Bill Buzbee1465db52009-09-23 17:17:35 -0700952 mir->offset, NULL);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700953 }
Bill Buzbee270c1d62009-08-13 16:58:07 -0700954 storeMultiple(cUnit, r7, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700955 }
956}
957
958static void genProcessArgsRange(CompilationUnit *cUnit, MIR *mir,
959 DecodedInstruction *dInsn,
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700960 ArmLIR **pcrLabel)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700961{
962 int srcOffset = dInsn->vC << 2;
963 int numArgs = dInsn->vA;
964 int regMask;
Bill Buzbee1465db52009-09-23 17:17:35 -0700965
966 /*
967 * Note: here, all promoted registers will have been flushed
968 * back to the Dalvik base locations, so register usage restrictins
969 * are lifted. All parms loaded from original Dalvik register
970 * region - even though some might conceivably have valid copies
971 * cached in a preserved register.
972 */
Bill Buzbeec6f10662010-02-09 11:16:15 -0800973 dvmCompilerLockAllTemps(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700974
Ben Chengba4fc8b2009-06-01 13:00:29 -0700975 /*
976 * r4PC : &rFP[vC]
977 * r7: &newFP[0]
978 */
Bill Buzbee1465db52009-09-23 17:17:35 -0700979 opRegRegImm(cUnit, kOpAdd, r4PC, rFP, srcOffset);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700980 /* load [r0 .. min(numArgs,4)] */
981 regMask = (1 << ((numArgs < 4) ? numArgs : 4)) - 1;
Ben Chengd7d426a2009-09-22 11:23:36 -0700982 /*
983 * Protect the loadMultiple instruction from being reordered with other
984 * Dalvik stack accesses.
985 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700986 loadMultiple(cUnit, r4PC, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700987
Bill Buzbee1465db52009-09-23 17:17:35 -0700988 opRegRegImm(cUnit, kOpSub, r7, rFP,
989 sizeof(StackSaveArea) + (numArgs << 2));
Ben Chengba4fc8b2009-06-01 13:00:29 -0700990 /* generate null check */
991 if (pcrLabel) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800992 *pcrLabel = genNullCheck(cUnit, dvmCompilerSSASrc(mir, 0), r0,
Bill Buzbee1465db52009-09-23 17:17:35 -0700993 mir->offset, NULL);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700994 }
995
996 /*
997 * Handle remaining 4n arguments:
998 * store previously loaded 4 values and load the next 4 values
999 */
1000 if (numArgs >= 8) {
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001001 ArmLIR *loopLabel = NULL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001002 /*
1003 * r0 contains "this" and it will be used later, so push it to the stack
Bill Buzbee270c1d62009-08-13 16:58:07 -07001004 * first. Pushing r5 (rFP) is just for stack alignment purposes.
Ben Chengba4fc8b2009-06-01 13:00:29 -07001005 */
Bill Buzbee1465db52009-09-23 17:17:35 -07001006 opImm(cUnit, kOpPush, (1 << r0 | 1 << rFP));
Ben Chengba4fc8b2009-06-01 13:00:29 -07001007 /* No need to generate the loop structure if numArgs <= 11 */
1008 if (numArgs > 11) {
1009 loadConstant(cUnit, 5, ((numArgs - 4) >> 2) << 2);
Bill Buzbee1465db52009-09-23 17:17:35 -07001010 loopLabel = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Chengd7d426a2009-09-22 11:23:36 -07001011 loopLabel->defMask = ENCODE_ALL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001012 }
Bill Buzbee270c1d62009-08-13 16:58:07 -07001013 storeMultiple(cUnit, r7, regMask);
Ben Chengd7d426a2009-09-22 11:23:36 -07001014 /*
1015 * Protect the loadMultiple instruction from being reordered with other
1016 * Dalvik stack accesses.
1017 */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001018 loadMultiple(cUnit, r4PC, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001019 /* No need to generate the loop structure if numArgs <= 11 */
1020 if (numArgs > 11) {
Bill Buzbee1465db52009-09-23 17:17:35 -07001021 opRegImm(cUnit, kOpSub, rFP, 4);
1022 genConditionalBranch(cUnit, kArmCondNe, loopLabel);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001023 }
1024 }
1025
1026 /* Save the last batch of loaded values */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001027 storeMultiple(cUnit, r7, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001028
1029 /* Generate the loop epilogue - don't use r0 */
1030 if ((numArgs > 4) && (numArgs % 4)) {
1031 regMask = ((1 << (numArgs & 0x3)) - 1) << 1;
Ben Chengd7d426a2009-09-22 11:23:36 -07001032 /*
1033 * Protect the loadMultiple instruction from being reordered with other
1034 * Dalvik stack accesses.
1035 */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001036 loadMultiple(cUnit, r4PC, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001037 }
1038 if (numArgs >= 8)
Bill Buzbee1465db52009-09-23 17:17:35 -07001039 opImm(cUnit, kOpPop, (1 << r0 | 1 << rFP));
Ben Chengba4fc8b2009-06-01 13:00:29 -07001040
1041 /* Save the modulo 4 arguments */
1042 if ((numArgs > 4) && (numArgs % 4)) {
Bill Buzbee270c1d62009-08-13 16:58:07 -07001043 storeMultiple(cUnit, r7, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001044 }
1045}
1046
Ben Cheng38329f52009-07-07 14:19:20 -07001047/*
1048 * Generate code to setup the call stack then jump to the chaining cell if it
1049 * is not a native method.
1050 */
1051static void genInvokeSingletonCommon(CompilationUnit *cUnit, MIR *mir,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001052 BasicBlock *bb, ArmLIR *labelList,
1053 ArmLIR *pcrLabel,
Ben Cheng38329f52009-07-07 14:19:20 -07001054 const Method *calleeMethod)
Ben Chengba4fc8b2009-06-01 13:00:29 -07001055{
Bill Buzbee1465db52009-09-23 17:17:35 -07001056 /*
1057 * Note: all Dalvik register state should be flushed to
1058 * memory by the point, so register usage restrictions no
1059 * longer apply. All temp & preserved registers may be used.
1060 */
Bill Buzbeec6f10662010-02-09 11:16:15 -08001061 dvmCompilerLockAllTemps(cUnit);
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001062 ArmLIR *retChainingCell = &labelList[bb->fallThrough->id];
Ben Chengba4fc8b2009-06-01 13:00:29 -07001063
1064 /* r1 = &retChainingCell */
Bill Buzbeec6f10662010-02-09 11:16:15 -08001065 dvmCompilerLockTemp(cUnit, r1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001066 ArmLIR *addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001067 /* r4PC = dalvikCallsite */
1068 loadConstant(cUnit, r4PC,
1069 (int) (cUnit->method->insns + mir->offset));
1070 addrRetChain->generic.target = (LIR *) retChainingCell;
1071 /*
Ben Cheng38329f52009-07-07 14:19:20 -07001072 * r0 = calleeMethod (loaded upon calling genInvokeSingletonCommon)
Ben Chengba4fc8b2009-06-01 13:00:29 -07001073 * r1 = &ChainingCell
1074 * r4PC = callsiteDPC
1075 */
1076 if (dvmIsNativeMethod(calleeMethod)) {
Ben Cheng38329f52009-07-07 14:19:20 -07001077 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_NATIVE);
Ben Cheng978738d2010-05-13 13:45:57 -07001078#if defined(WITH_JIT_TUNING)
Ben Cheng38329f52009-07-07 14:19:20 -07001079 gDvmJit.invokeNative++;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001080#endif
1081 } else {
1082 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_CHAIN);
Ben Cheng978738d2010-05-13 13:45:57 -07001083#if defined(WITH_JIT_TUNING)
Ben Cheng86717f72010-03-05 15:27:21 -08001084 gDvmJit.invokeMonomorphic++;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001085#endif
Ben Cheng38329f52009-07-07 14:19:20 -07001086 /* Branch to the chaining cell */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001087 genUnconditionalBranch(cUnit, &labelList[bb->taken->id]);
1088 }
1089 /* Handle exceptions using the interpreter */
1090 genTrap(cUnit, mir->offset, pcrLabel);
1091}
1092
Ben Cheng38329f52009-07-07 14:19:20 -07001093/*
1094 * Generate code to check the validity of a predicted chain and take actions
1095 * based on the result.
1096 *
1097 * 0x426a99aa : ldr r4, [pc, #72] --> r4 <- dalvikPC of this invoke
1098 * 0x426a99ac : add r1, pc, #32 --> r1 <- &retChainingCell
1099 * 0x426a99ae : add r2, pc, #40 --> r2 <- &predictedChainingCell
1100 * 0x426a99b0 : blx_1 0x426a918c --+ TEMPLATE_INVOKE_METHOD_PREDICTED_CHAIN
1101 * 0x426a99b2 : blx_2 see above --+
1102 * 0x426a99b4 : b 0x426a99d8 --> off to the predicted chain
1103 * 0x426a99b6 : b 0x426a99c8 --> punt to the interpreter
1104 * 0x426a99b8 : ldr r0, [r7, #44] --> r0 <- this->class->vtable[methodIdx]
1105 * 0x426a99ba : cmp r1, #0 --> compare r1 (rechain count) against 0
1106 * 0x426a99bc : bgt 0x426a99c2 --> >=0? don't rechain
1107 * 0x426a99be : ldr r7, [r6, #96] --+ dvmJitToPatchPredictedChain
1108 * 0x426a99c0 : blx r7 --+
1109 * 0x426a99c2 : add r1, pc, #12 --> r1 <- &retChainingCell
1110 * 0x426a99c4 : blx_1 0x426a9098 --+ TEMPLATE_INVOKE_METHOD_NO_OPT
1111 * 0x426a99c6 : blx_2 see above --+
1112 */
1113static void genInvokeVirtualCommon(CompilationUnit *cUnit, MIR *mir,
1114 int methodIndex,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001115 ArmLIR *retChainingCell,
1116 ArmLIR *predChainingCell,
1117 ArmLIR *pcrLabel)
Ben Cheng38329f52009-07-07 14:19:20 -07001118{
Bill Buzbee1465db52009-09-23 17:17:35 -07001119 /*
1120 * Note: all Dalvik register state should be flushed to
1121 * memory by the point, so register usage restrictions no
1122 * longer apply. Lock temps to prevent them from being
1123 * allocated by utility routines.
1124 */
Bill Buzbeec6f10662010-02-09 11:16:15 -08001125 dvmCompilerLockAllTemps(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001126
Ben Cheng38329f52009-07-07 14:19:20 -07001127 /* "this" is already left in r0 by genProcessArgs* */
1128
1129 /* r4PC = dalvikCallsite */
1130 loadConstant(cUnit, r4PC,
1131 (int) (cUnit->method->insns + mir->offset));
1132
1133 /* r1 = &retChainingCell */
Bill Buzbee1465db52009-09-23 17:17:35 -07001134 ArmLIR *addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07001135 addrRetChain->generic.target = (LIR *) retChainingCell;
1136
1137 /* r2 = &predictedChainingCell */
Bill Buzbee1465db52009-09-23 17:17:35 -07001138 ArmLIR *predictedChainingCell = opRegRegImm(cUnit, kOpAdd, r2, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07001139 predictedChainingCell->generic.target = (LIR *) predChainingCell;
1140
1141 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_PREDICTED_CHAIN);
1142
1143 /* return through lr - jump to the chaining cell */
1144 genUnconditionalBranch(cUnit, predChainingCell);
1145
1146 /*
1147 * null-check on "this" may have been eliminated, but we still need a PC-
1148 * reconstruction label for stack overflow bailout.
1149 */
1150 if (pcrLabel == NULL) {
1151 int dPC = (int) (cUnit->method->insns + mir->offset);
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001152 pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true);
Ben Chenga4973592010-03-31 11:59:18 -07001153 pcrLabel->opCode = kArmPseudoPCReconstructionCell;
Ben Cheng38329f52009-07-07 14:19:20 -07001154 pcrLabel->operands[0] = dPC;
1155 pcrLabel->operands[1] = mir->offset;
1156 /* Insert the place holder to the growable list */
1157 dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel);
1158 }
1159
1160 /* return through lr+2 - punt to the interpreter */
1161 genUnconditionalBranch(cUnit, pcrLabel);
1162
1163 /*
1164 * return through lr+4 - fully resolve the callee method.
1165 * r1 <- count
1166 * r2 <- &predictedChainCell
1167 * r3 <- this->class
1168 * r4 <- dPC
1169 * r7 <- this->class->vtable
1170 */
1171
1172 /* r0 <- calleeMethod */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001173 loadWordDisp(cUnit, r7, methodIndex * 4, r0);
Ben Cheng38329f52009-07-07 14:19:20 -07001174
1175 /* Check if rechain limit is reached */
buzbee8f8109a2010-08-31 10:16:35 -07001176 ArmLIR *bypassRechaining = genCmpImmBranch(cUnit, kArmCondGt, r1, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07001177
Bill Buzbee270c1d62009-08-13 16:58:07 -07001178 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
1179 jitToInterpEntries.dvmJitToPatchPredictedChain), r7);
Ben Cheng38329f52009-07-07 14:19:20 -07001180
Ben Chengb88ec3c2010-05-17 12:50:33 -07001181 genRegCopy(cUnit, r1, rGLUE);
1182
Ben Cheng38329f52009-07-07 14:19:20 -07001183 /*
1184 * r0 = calleeMethod
1185 * r2 = &predictedChainingCell
1186 * r3 = class
1187 *
1188 * &returnChainingCell has been loaded into r1 but is not needed
1189 * when patching the chaining cell and will be clobbered upon
1190 * returning so it will be reconstructed again.
1191 */
Bill Buzbee1465db52009-09-23 17:17:35 -07001192 opReg(cUnit, kOpBlx, r7);
Ben Cheng38329f52009-07-07 14:19:20 -07001193
1194 /* r1 = &retChainingCell */
Bill Buzbee1465db52009-09-23 17:17:35 -07001195 addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07001196 addrRetChain->generic.target = (LIR *) retChainingCell;
1197
1198 bypassRechaining->generic.target = (LIR *) addrRetChain;
1199 /*
1200 * r0 = calleeMethod,
1201 * r1 = &ChainingCell,
1202 * r4PC = callsiteDPC,
1203 */
1204 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_NO_OPT);
Ben Cheng978738d2010-05-13 13:45:57 -07001205#if defined(WITH_JIT_TUNING)
Ben Cheng86717f72010-03-05 15:27:21 -08001206 gDvmJit.invokePolymorphic++;
Ben Cheng38329f52009-07-07 14:19:20 -07001207#endif
1208 /* Handle exceptions using the interpreter */
1209 genTrap(cUnit, mir->offset, pcrLabel);
1210}
1211
Ben Chengba4fc8b2009-06-01 13:00:29 -07001212/* Geneate a branch to go back to the interpreter */
1213static void genPuntToInterp(CompilationUnit *cUnit, unsigned int offset)
1214{
1215 /* r0 = dalvik pc */
Bill Buzbeec6f10662010-02-09 11:16:15 -08001216 dvmCompilerFlushAllRegs(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001217 loadConstant(cUnit, r0, (int) (cUnit->method->insns + offset));
Bill Buzbee270c1d62009-08-13 16:58:07 -07001218 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
1219 jitToInterpEntries.dvmJitToInterpPunt), r1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001220 opReg(cUnit, kOpBlx, r1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001221}
1222
1223/*
1224 * Attempt to single step one instruction using the interpreter and return
1225 * to the compiled code for the next Dalvik instruction
1226 */
1227static void genInterpSingleStep(CompilationUnit *cUnit, MIR *mir)
1228{
1229 int flags = dexGetInstrFlags(gDvm.instrFlags, mir->dalvikInsn.opCode);
1230 int flagsToCheck = kInstrCanBranch | kInstrCanSwitch | kInstrCanReturn |
1231 kInstrCanThrow;
Bill Buzbee1465db52009-09-23 17:17:35 -07001232
Bill Buzbee45273872010-03-11 11:12:15 -08001233 //If already optimized out, just ignore
1234 if (mir->dalvikInsn.opCode == OP_NOP)
1235 return;
1236
Bill Buzbee1465db52009-09-23 17:17:35 -07001237 //Ugly, but necessary. Flush all Dalvik regs so Interp can find them
Bill Buzbeec6f10662010-02-09 11:16:15 -08001238 dvmCompilerFlushAllRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001239
Ben Chengba4fc8b2009-06-01 13:00:29 -07001240 if ((mir->next == NULL) || (flags & flagsToCheck)) {
1241 genPuntToInterp(cUnit, mir->offset);
1242 return;
1243 }
1244 int entryAddr = offsetof(InterpState,
1245 jitToInterpEntries.dvmJitToInterpSingleStep);
Bill Buzbee270c1d62009-08-13 16:58:07 -07001246 loadWordDisp(cUnit, rGLUE, entryAddr, r2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001247 /* r0 = dalvik pc */
1248 loadConstant(cUnit, r0, (int) (cUnit->method->insns + mir->offset));
1249 /* r1 = dalvik pc of following instruction */
1250 loadConstant(cUnit, r1, (int) (cUnit->method->insns + mir->next->offset));
Bill Buzbee1465db52009-09-23 17:17:35 -07001251 opReg(cUnit, kOpBlx, r2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001252}
1253
Ben Chengfc075c22010-05-28 15:20:08 -07001254#if defined(WITH_DEADLOCK_PREDICTION) || defined(WITH_MONITOR_TRACKING) || \
1255 defined(_ARMV5TE) || defined(_ARMV5TE_VFP)
Bill Buzbeec1d9ed42010-02-02 11:04:33 -08001256/*
1257 * To prevent a thread in a monitor wait from blocking the Jit from
1258 * resetting the code cache, heavyweight monitor lock will not
1259 * be allowed to return to an existing translation. Instead, we will
1260 * handle them by branching to a handler, which will in turn call the
1261 * runtime lock routine and then branch directly back to the
1262 * interpreter main loop. Given the high cost of the heavyweight
1263 * lock operation, this additional cost should be slight (especially when
1264 * considering that we expect the vast majority of lock operations to
1265 * use the fast-path thin lock bypass).
1266 */
Ben Cheng5d90c202009-11-22 23:31:11 -08001267static void genMonitorPortable(CompilationUnit *cUnit, MIR *mir)
Bill Buzbee270c1d62009-08-13 16:58:07 -07001268{
Bill Buzbeeefbd3c52009-11-04 22:18:40 -08001269 bool isEnter = (mir->dalvikInsn.opCode == OP_MONITOR_ENTER);
Bill Buzbee1465db52009-09-23 17:17:35 -07001270 genExportPC(cUnit, mir);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001271 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
1272 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001273 loadValueDirectFixed(cUnit, rlSrc, r1);
1274 loadWordDisp(cUnit, rGLUE, offsetof(InterpState, self), r0);
Bill Buzbeec1d9ed42010-02-02 11:04:33 -08001275 genNullCheck(cUnit, rlSrc.sRegLow, r1, mir->offset, NULL);
Bill Buzbeeefbd3c52009-11-04 22:18:40 -08001276 if (isEnter) {
Bill Buzbeec1d9ed42010-02-02 11:04:33 -08001277 /* Get dPC of next insn */
1278 loadConstant(cUnit, r4PC, (int)(cUnit->method->insns + mir->offset +
1279 dexGetInstrWidthAbs(gDvm.instrWidth, OP_MONITOR_ENTER)));
1280#if defined(WITH_DEADLOCK_PREDICTION)
1281 genDispatchToHandler(cUnit, TEMPLATE_MONITOR_ENTER_DEBUG);
1282#else
1283 genDispatchToHandler(cUnit, TEMPLATE_MONITOR_ENTER);
1284#endif
Bill Buzbee1465db52009-09-23 17:17:35 -07001285 } else {
Ben Chengbd1326d2010-04-02 15:04:53 -07001286 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmUnlockObject);
Bill Buzbeec1d9ed42010-02-02 11:04:33 -08001287 /* Do the call */
1288 opReg(cUnit, kOpBlx, r2);
buzbee8f8109a2010-08-31 10:16:35 -07001289 /* Did we throw? */
1290 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Bill Buzbee6bbdd6b2010-02-16 14:40:01 -08001291 loadConstant(cUnit, r0,
1292 (int) (cUnit->method->insns + mir->offset +
1293 dexGetInstrWidthAbs(gDvm.instrWidth, OP_MONITOR_EXIT)));
1294 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
1295 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
1296 target->defMask = ENCODE_ALL;
1297 branchOver->generic.target = (LIR *) target;
Elliott Hughes6a555132010-02-25 15:41:42 -08001298 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001299 }
Bill Buzbee270c1d62009-08-13 16:58:07 -07001300}
Ben Chengfc075c22010-05-28 15:20:08 -07001301#endif
Bill Buzbee270c1d62009-08-13 16:58:07 -07001302
Ben Chengba4fc8b2009-06-01 13:00:29 -07001303/*
1304 * The following are the first-level codegen routines that analyze the format
1305 * of each bytecode then either dispatch special purpose codegen routines
1306 * or produce corresponding Thumb instructions directly.
1307 */
1308
1309static bool handleFmt10t_Fmt20t_Fmt30t(CompilationUnit *cUnit, MIR *mir,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001310 BasicBlock *bb, ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07001311{
1312 /* For OP_GOTO, OP_GOTO_16, and OP_GOTO_32 */
1313 genUnconditionalBranch(cUnit, &labelList[bb->taken->id]);
1314 return false;
1315}
1316
1317static bool handleFmt10x(CompilationUnit *cUnit, MIR *mir)
1318{
1319 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
Andy McFaddenc35a2ef2010-06-17 12:36:00 -07001320 if ((dalvikOpCode >= OP_UNUSED_3E) && (dalvikOpCode <= OP_UNUSED_43)) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07001321 LOGE("Codegen: got unused opcode 0x%x\n",dalvikOpCode);
1322 return true;
1323 }
1324 switch (dalvikOpCode) {
1325 case OP_RETURN_VOID:
Andy McFadden291758c2010-09-10 08:04:52 -07001326 case OP_RETURN_VOID_BARRIER:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001327 genReturnCommon(cUnit,mir);
1328 break;
1329 case OP_UNUSED_73:
1330 case OP_UNUSED_79:
1331 case OP_UNUSED_7A:
Andy McFaddenc35a2ef2010-06-17 12:36:00 -07001332 case OP_UNUSED_FF:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001333 LOGE("Codegen: got unused opcode 0x%x\n",dalvikOpCode);
1334 return true;
1335 case OP_NOP:
1336 break;
1337 default:
1338 return true;
1339 }
1340 return false;
1341}
1342
1343static bool handleFmt11n_Fmt31i(CompilationUnit *cUnit, MIR *mir)
1344{
Bill Buzbee1465db52009-09-23 17:17:35 -07001345 RegLocation rlDest;
1346 RegLocation rlResult;
1347 if (mir->ssaRep->numDefs == 2) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001348 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001349 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001350 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001351 }
Ben Chenge9695e52009-06-16 16:11:47 -07001352
Ben Chengba4fc8b2009-06-01 13:00:29 -07001353 switch (mir->dalvikInsn.opCode) {
1354 case OP_CONST:
Ben Chenge9695e52009-06-16 16:11:47 -07001355 case OP_CONST_4: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001356 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001357 loadConstantNoClobber(cUnit, rlResult.lowReg, mir->dalvikInsn.vB);
Bill Buzbee1465db52009-09-23 17:17:35 -07001358 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001359 break;
Ben Chenge9695e52009-06-16 16:11:47 -07001360 }
1361 case OP_CONST_WIDE_32: {
Bill Buzbee1465db52009-09-23 17:17:35 -07001362 //TUNING: single routine to load constant pair for support doubles
Bill Buzbee964a7b02010-01-28 12:54:19 -08001363 //TUNING: load 0/-1 separately to avoid load dependency
Bill Buzbeec6f10662010-02-09 11:16:15 -08001364 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001365 loadConstantNoClobber(cUnit, rlResult.lowReg, mir->dalvikInsn.vB);
Bill Buzbee1465db52009-09-23 17:17:35 -07001366 opRegRegImm(cUnit, kOpAsr, rlResult.highReg,
1367 rlResult.lowReg, 31);
1368 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001369 break;
Ben Chenge9695e52009-06-16 16:11:47 -07001370 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07001371 default:
1372 return true;
1373 }
1374 return false;
1375}
1376
1377static bool handleFmt21h(CompilationUnit *cUnit, MIR *mir)
1378{
Bill Buzbee1465db52009-09-23 17:17:35 -07001379 RegLocation rlDest;
1380 RegLocation rlResult;
1381 if (mir->ssaRep->numDefs == 2) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001382 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001383 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001384 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001385 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08001386 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Ben Chenge9695e52009-06-16 16:11:47 -07001387
Ben Chengba4fc8b2009-06-01 13:00:29 -07001388 switch (mir->dalvikInsn.opCode) {
Ben Chenge9695e52009-06-16 16:11:47 -07001389 case OP_CONST_HIGH16: {
Ben Chengbd1326d2010-04-02 15:04:53 -07001390 loadConstantNoClobber(cUnit, rlResult.lowReg,
1391 mir->dalvikInsn.vB << 16);
Bill Buzbee1465db52009-09-23 17:17:35 -07001392 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001393 break;
Ben Chenge9695e52009-06-16 16:11:47 -07001394 }
1395 case OP_CONST_WIDE_HIGH16: {
Bill Buzbee1465db52009-09-23 17:17:35 -07001396 loadConstantValueWide(cUnit, rlResult.lowReg, rlResult.highReg,
1397 0, mir->dalvikInsn.vB << 16);
1398 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001399 break;
Ben Chenge9695e52009-06-16 16:11:47 -07001400 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07001401 default:
1402 return true;
1403 }
1404 return false;
1405}
1406
1407static bool handleFmt20bc(CompilationUnit *cUnit, MIR *mir)
1408{
1409 /* For OP_THROW_VERIFICATION_ERROR */
1410 genInterpSingleStep(cUnit, mir);
1411 return false;
1412}
1413
1414static bool handleFmt21c_Fmt31c(CompilationUnit *cUnit, MIR *mir)
1415{
Bill Buzbee1465db52009-09-23 17:17:35 -07001416 RegLocation rlResult;
1417 RegLocation rlDest;
1418 RegLocation rlSrc;
Ben Chenge9695e52009-06-16 16:11:47 -07001419
Ben Chengba4fc8b2009-06-01 13:00:29 -07001420 switch (mir->dalvikInsn.opCode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07001421 case OP_CONST_STRING_JUMBO:
1422 case OP_CONST_STRING: {
1423 void *strPtr = (void*)
1424 (cUnit->method->clazz->pDvmDex->pResStrings[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001425
1426 if (strPtr == NULL) {
1427 LOGE("Unexpected null string");
1428 dvmAbort();
1429 }
1430
Bill Buzbeec6f10662010-02-09 11:16:15 -08001431 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1432 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001433 loadConstantNoClobber(cUnit, rlResult.lowReg, (int) strPtr );
Bill Buzbee1465db52009-09-23 17:17:35 -07001434 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001435 break;
1436 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07001437 case OP_CONST_CLASS: {
1438 void *classPtr = (void*)
1439 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001440
1441 if (classPtr == NULL) {
1442 LOGE("Unexpected null class");
1443 dvmAbort();
1444 }
1445
Bill Buzbeec6f10662010-02-09 11:16:15 -08001446 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1447 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001448 loadConstantNoClobber(cUnit, rlResult.lowReg, (int) classPtr );
Bill Buzbee1465db52009-09-23 17:17:35 -07001449 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001450 break;
1451 }
buzbeeecf8f6e2010-07-20 14:53:42 -07001452 case OP_SGET_VOLATILE:
1453 case OP_SGET_OBJECT_VOLATILE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001454 case OP_SGET_OBJECT:
1455 case OP_SGET_BOOLEAN:
1456 case OP_SGET_CHAR:
1457 case OP_SGET_BYTE:
1458 case OP_SGET_SHORT:
1459 case OP_SGET: {
Bill Buzbee50a6bf22009-07-08 13:08:04 -07001460 int valOffset = offsetof(StaticField, value);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001461 int tReg = dvmCompilerAllocTemp(cUnit);
buzbeeecf8f6e2010-07-20 14:53:42 -07001462 bool isVolatile;
Ben Cheng7a2697d2010-06-07 13:44:23 -07001463 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
1464 mir->meta.calleeMethod : cUnit->method;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001465 void *fieldPtr = (void*)
Ben Cheng7a2697d2010-06-07 13:44:23 -07001466 (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001467
1468 if (fieldPtr == NULL) {
1469 LOGE("Unexpected null static field");
1470 dvmAbort();
1471 }
1472
buzbeeecf8f6e2010-07-20 14:53:42 -07001473 isVolatile = (mir->dalvikInsn.opCode == OP_SGET_VOLATILE) ||
1474 (mir->dalvikInsn.opCode == OP_SGET_OBJECT_VOLATILE) ||
1475 dvmIsVolatileField(fieldPtr);
1476
Bill Buzbeec6f10662010-02-09 11:16:15 -08001477 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1478 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001479 loadConstant(cUnit, tReg, (int) fieldPtr + valOffset);
Ben Cheng11d8f142010-03-24 15:24:19 -07001480
buzbeeecf8f6e2010-07-20 14:53:42 -07001481 if (isVolatile) {
1482 dvmCompilerGenMemBarrier(cUnit);
1483 }
Ben Cheng11d8f142010-03-24 15:24:19 -07001484 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001485 loadWordDisp(cUnit, tReg, 0, rlResult.lowReg);
Ben Cheng11d8f142010-03-24 15:24:19 -07001486 HEAP_ACCESS_SHADOW(false);
1487
Bill Buzbee1465db52009-09-23 17:17:35 -07001488 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001489 break;
1490 }
1491 case OP_SGET_WIDE: {
Bill Buzbee50a6bf22009-07-08 13:08:04 -07001492 int valOffset = offsetof(StaticField, value);
Ben Cheng7a2697d2010-06-07 13:44:23 -07001493 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
1494 mir->meta.calleeMethod : cUnit->method;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001495 void *fieldPtr = (void*)
Ben Cheng7a2697d2010-06-07 13:44:23 -07001496 (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001497
1498 if (fieldPtr == NULL) {
1499 LOGE("Unexpected null static field");
1500 dvmAbort();
1501 }
1502
Bill Buzbeec6f10662010-02-09 11:16:15 -08001503 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001504 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
1505 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001506 loadConstant(cUnit, tReg, (int) fieldPtr + valOffset);
Ben Cheng11d8f142010-03-24 15:24:19 -07001507
1508 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001509 loadPair(cUnit, tReg, rlResult.lowReg, rlResult.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -07001510 HEAP_ACCESS_SHADOW(false);
1511
Bill Buzbee1465db52009-09-23 17:17:35 -07001512 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001513 break;
1514 }
1515 case OP_SPUT_OBJECT:
buzbeeddc7d292010-09-02 17:16:24 -07001516 case OP_SPUT_OBJECT_VOLATILE:
1517 case OP_SPUT_VOLATILE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001518 case OP_SPUT_BOOLEAN:
1519 case OP_SPUT_CHAR:
1520 case OP_SPUT_BYTE:
1521 case OP_SPUT_SHORT:
1522 case OP_SPUT: {
Bill Buzbee50a6bf22009-07-08 13:08:04 -07001523 int valOffset = offsetof(StaticField, value);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001524 int tReg = dvmCompilerAllocTemp(cUnit);
buzbeeecf8f6e2010-07-20 14:53:42 -07001525 bool isVolatile;
Ben Cheng7a2697d2010-06-07 13:44:23 -07001526 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
1527 mir->meta.calleeMethod : cUnit->method;
1528 void *fieldPtr = (void*)
1529 (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]);
Ben Chenge9695e52009-06-16 16:11:47 -07001530
buzbeeecf8f6e2010-07-20 14:53:42 -07001531 isVolatile = (mir->dalvikInsn.opCode == OP_SPUT_VOLATILE) ||
1532 (mir->dalvikInsn.opCode == OP_SPUT_OBJECT_VOLATILE) ||
1533 dvmIsVolatileField(fieldPtr);
1534
Ben Chengdd6e8702010-05-07 13:05:47 -07001535 if (fieldPtr == NULL) {
1536 LOGE("Unexpected null static field");
1537 dvmAbort();
1538 }
1539
Bill Buzbeec6f10662010-02-09 11:16:15 -08001540 rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001541 rlSrc = loadValue(cUnit, rlSrc, kAnyReg);
1542 loadConstant(cUnit, tReg, (int) fieldPtr + valOffset);
Ben Cheng11d8f142010-03-24 15:24:19 -07001543
1544 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001545 storeWordDisp(cUnit, tReg, 0 ,rlSrc.lowReg);
Ben Cheng11d8f142010-03-24 15:24:19 -07001546 HEAP_ACCESS_SHADOW(false);
buzbeeecf8f6e2010-07-20 14:53:42 -07001547 if (isVolatile) {
1548 dvmCompilerGenMemBarrier(cUnit);
1549 }
buzbee919eb062010-07-12 12:59:22 -07001550 if (mir->dalvikInsn.opCode == OP_SPUT_OBJECT) {
1551 /* NOTE: marking card based on field address */
1552 markCard(cUnit, rlSrc.lowReg, tReg);
1553 }
buzbeebaf196a2010-08-04 10:13:15 -07001554 dvmCompilerFreeTemp(cUnit, tReg);
Ben Cheng11d8f142010-03-24 15:24:19 -07001555
Ben Chengba4fc8b2009-06-01 13:00:29 -07001556 break;
1557 }
1558 case OP_SPUT_WIDE: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001559 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee50a6bf22009-07-08 13:08:04 -07001560 int valOffset = offsetof(StaticField, value);
Ben Cheng7a2697d2010-06-07 13:44:23 -07001561 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
1562 mir->meta.calleeMethod : cUnit->method;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001563 void *fieldPtr = (void*)
Ben Cheng7a2697d2010-06-07 13:44:23 -07001564 (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]);
Ben Chenge9695e52009-06-16 16:11:47 -07001565
Ben Chengdd6e8702010-05-07 13:05:47 -07001566 if (fieldPtr == NULL) {
1567 LOGE("Unexpected null static field");
1568 dvmAbort();
1569 }
1570
Bill Buzbeec6f10662010-02-09 11:16:15 -08001571 rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001572 rlSrc = loadValueWide(cUnit, rlSrc, kAnyReg);
1573 loadConstant(cUnit, tReg, (int) fieldPtr + valOffset);
Ben Cheng11d8f142010-03-24 15:24:19 -07001574
1575 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001576 storePair(cUnit, tReg, rlSrc.lowReg, rlSrc.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -07001577 HEAP_ACCESS_SHADOW(false);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001578 break;
1579 }
1580 case OP_NEW_INSTANCE: {
Ben Chenge9695e52009-06-16 16:11:47 -07001581 /*
1582 * Obey the calling convention and don't mess with the register
1583 * usage.
1584 */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001585 ClassObject *classPtr = (void*)
1586 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001587
1588 if (classPtr == NULL) {
1589 LOGE("Unexpected null class");
1590 dvmAbort();
1591 }
1592
Ben Cheng79d173c2009-09-29 16:12:51 -07001593 /*
1594 * If it is going to throw, it should not make to the trace to begin
Bill Buzbee1465db52009-09-23 17:17:35 -07001595 * with. However, Alloc might throw, so we need to genExportPC()
Ben Cheng79d173c2009-09-29 16:12:51 -07001596 */
1597 assert((classPtr->accessFlags & (ACC_INTERFACE|ACC_ABSTRACT)) == 0);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001598 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07001599 genExportPC(cUnit, mir);
Ben Chengbd1326d2010-04-02 15:04:53 -07001600 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmAllocObject);
Ben Chenge9695e52009-06-16 16:11:47 -07001601 loadConstant(cUnit, r0, (int) classPtr);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001602 loadConstant(cUnit, r1, ALLOC_DONT_TRACK);
Bill Buzbee1465db52009-09-23 17:17:35 -07001603 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -08001604 dvmCompilerClobberCallRegs(cUnit);
Ben Cheng4f489172009-09-27 17:08:35 -07001605 /* generate a branch over if allocation is successful */
buzbee8f8109a2010-08-31 10:16:35 -07001606 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Ben Cheng4f489172009-09-27 17:08:35 -07001607 /*
1608 * OOM exception needs to be thrown here and cannot re-execute
1609 */
1610 loadConstant(cUnit, r0,
1611 (int) (cUnit->method->insns + mir->offset));
1612 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
1613 /* noreturn */
1614
Bill Buzbee1465db52009-09-23 17:17:35 -07001615 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Cheng4f489172009-09-27 17:08:35 -07001616 target->defMask = ENCODE_ALL;
1617 branchOver->generic.target = (LIR *) target;
Bill Buzbeec6f10662010-02-09 11:16:15 -08001618 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1619 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001620 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001621 break;
1622 }
1623 case OP_CHECK_CAST: {
Ben Chenge9695e52009-06-16 16:11:47 -07001624 /*
1625 * Obey the calling convention and don't mess with the register
1626 * usage.
1627 */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001628 ClassObject *classPtr =
1629 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vB]);
Bill Buzbee4df41a52009-11-12 17:07:16 -08001630 /*
1631 * Note: It is possible that classPtr is NULL at this point,
1632 * even though this instruction has been successfully interpreted.
1633 * If the previous interpretation had a null source, the
1634 * interpreter would not have bothered to resolve the clazz.
1635 * Bail out to the interpreter in this case, and log it
1636 * so that we can tell if it happens frequently.
1637 */
1638 if (classPtr == NULL) {
Ben Cheng11d8f142010-03-24 15:24:19 -07001639 LOGVV("null clazz in OP_CHECK_CAST, single-stepping");
Bill Buzbee4df41a52009-11-12 17:07:16 -08001640 genInterpSingleStep(cUnit, mir);
1641 return false;
1642 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08001643 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001644 loadConstant(cUnit, r1, (int) classPtr );
Bill Buzbeec6f10662010-02-09 11:16:15 -08001645 rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001646 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
buzbee8f8109a2010-08-31 10:16:35 -07001647 /* Null? */
1648 ArmLIR *branch1 = genCmpImmBranch(cUnit, kArmCondEq,
1649 rlSrc.lowReg, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001650 /*
1651 * rlSrc.lowReg now contains object->clazz. Note that
1652 * it could have been allocated r0, but we're okay so long
1653 * as we don't do anything desctructive until r0 is loaded
1654 * with clazz.
1655 */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001656 /* r0 now contains object->clazz */
Bill Buzbee1465db52009-09-23 17:17:35 -07001657 loadWordDisp(cUnit, rlSrc.lowReg, offsetof(Object, clazz), r0);
Ben Chengbd1326d2010-04-02 15:04:53 -07001658 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmInstanceofNonTrivial);
Bill Buzbee1465db52009-09-23 17:17:35 -07001659 opRegReg(cUnit, kOpCmp, r0, r1);
1660 ArmLIR *branch2 = opCondBranch(cUnit, kArmCondEq);
1661 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -08001662 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001663 /*
1664 * If null, check cast failed - punt to the interpreter. Because
1665 * interpreter will be the one throwing, we don't need to
1666 * genExportPC() here.
1667 */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001668 genZeroCheck(cUnit, r0, mir->offset, NULL);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001669 /* check cast passed - branch target here */
Bill Buzbee1465db52009-09-23 17:17:35 -07001670 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Chengd7d426a2009-09-22 11:23:36 -07001671 target->defMask = ENCODE_ALL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001672 branch1->generic.target = (LIR *)target;
1673 branch2->generic.target = (LIR *)target;
1674 break;
1675 }
buzbee4d92e682010-07-29 15:24:14 -07001676 case OP_SGET_WIDE_VOLATILE:
1677 case OP_SPUT_WIDE_VOLATILE:
1678 genInterpSingleStep(cUnit, mir);
1679 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001680 default:
1681 return true;
1682 }
1683 return false;
1684}
1685
Ben Cheng7a2697d2010-06-07 13:44:23 -07001686/*
1687 * A typical example of inlined getter/setter from a monomorphic callsite:
1688 *
1689 * D/dalvikvm( 289): -------- dalvik offset: 0x0000 @ invoke-static (I)
1690 * D/dalvikvm( 289): -------- dalvik offset: 0x0000 @ sget-object (C) v0, ...
1691 * D/dalvikvm( 289): 0x4427fc22 (0002): ldr r0, [pc, #56]
1692 * D/dalvikvm( 289): 0x4427fc24 (0004): ldr r1, [r0, #0]
1693 * D/dalvikvm( 289): 0x4427fc26 (0006): str r1, [r5, #0]
1694 * D/dalvikvm( 289): 0x4427fc28 (0008): .align4
1695 * D/dalvikvm( 289): L0x0003:
1696 * D/dalvikvm( 289): -------- dalvik offset: 0x0003 @ move-result-object (I) v0
1697 *
1698 * Note the invoke-static and move-result-object with the (I) notation are
1699 * turned into no-op.
1700 */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001701static bool handleFmt11x(CompilationUnit *cUnit, MIR *mir)
1702{
1703 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
Bill Buzbee1465db52009-09-23 17:17:35 -07001704 RegLocation rlResult;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001705 switch (dalvikOpCode) {
1706 case OP_MOVE_EXCEPTION: {
1707 int offset = offsetof(InterpState, self);
1708 int exOffset = offsetof(Thread, exception);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001709 int selfReg = dvmCompilerAllocTemp(cUnit);
1710 int resetReg = dvmCompilerAllocTemp(cUnit);
1711 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1712 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001713 loadWordDisp(cUnit, rGLUE, offset, selfReg);
Bill Buzbeef9f33282009-11-22 12:45:30 -08001714 loadConstant(cUnit, resetReg, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001715 loadWordDisp(cUnit, selfReg, exOffset, rlResult.lowReg);
Bill Buzbeef9f33282009-11-22 12:45:30 -08001716 storeWordDisp(cUnit, selfReg, exOffset, resetReg);
Bill Buzbee1465db52009-09-23 17:17:35 -07001717 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001718 break;
1719 }
1720 case OP_MOVE_RESULT:
1721 case OP_MOVE_RESULT_OBJECT: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07001722 /* An inlined move result is effectively no-op */
1723 if (mir->OptimizationFlags & MIR_INLINED)
1724 break;
Bill Buzbeec6f10662010-02-09 11:16:15 -08001725 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001726 RegLocation rlSrc = LOC_DALVIK_RETURN_VAL;
1727 rlSrc.fp = rlDest.fp;
1728 storeValue(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001729 break;
1730 }
1731 case OP_MOVE_RESULT_WIDE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07001732 /* An inlined move result is effectively no-op */
1733 if (mir->OptimizationFlags & MIR_INLINED)
1734 break;
Bill Buzbeec6f10662010-02-09 11:16:15 -08001735 RegLocation rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001736 RegLocation rlSrc = LOC_DALVIK_RETURN_VAL_WIDE;
1737 rlSrc.fp = rlDest.fp;
1738 storeValueWide(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001739 break;
1740 }
1741 case OP_RETURN_WIDE: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001742 RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001743 RegLocation rlDest = LOC_DALVIK_RETURN_VAL_WIDE;
1744 rlDest.fp = rlSrc.fp;
1745 storeValueWide(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001746 genReturnCommon(cUnit,mir);
1747 break;
1748 }
1749 case OP_RETURN:
1750 case OP_RETURN_OBJECT: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001751 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001752 RegLocation rlDest = LOC_DALVIK_RETURN_VAL;
1753 rlDest.fp = rlSrc.fp;
1754 storeValue(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001755 genReturnCommon(cUnit,mir);
1756 break;
1757 }
Bill Buzbee1465db52009-09-23 17:17:35 -07001758 case OP_MONITOR_EXIT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001759 case OP_MONITOR_ENTER:
Bill Buzbeed0937ef2009-12-22 16:15:39 -08001760#if defined(WITH_DEADLOCK_PREDICTION) || defined(WITH_MONITOR_TRACKING)
Ben Cheng5d90c202009-11-22 23:31:11 -08001761 genMonitorPortable(cUnit, mir);
Bill Buzbee1465db52009-09-23 17:17:35 -07001762#else
Ben Cheng5d90c202009-11-22 23:31:11 -08001763 genMonitor(cUnit, mir);
Bill Buzbee1465db52009-09-23 17:17:35 -07001764#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07001765 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001766 case OP_THROW: {
1767 genInterpSingleStep(cUnit, mir);
1768 break;
1769 }
1770 default:
1771 return true;
1772 }
1773 return false;
1774}
1775
Bill Buzbeed45ba372009-06-15 17:00:57 -07001776static bool handleFmt12x(CompilationUnit *cUnit, MIR *mir)
1777{
1778 OpCode opCode = mir->dalvikInsn.opCode;
Bill Buzbee1465db52009-09-23 17:17:35 -07001779 RegLocation rlDest;
1780 RegLocation rlSrc;
1781 RegLocation rlResult;
Bill Buzbeed45ba372009-06-15 17:00:57 -07001782
Ben Chengba4fc8b2009-06-01 13:00:29 -07001783 if ( (opCode >= OP_ADD_INT_2ADDR) && (opCode <= OP_REM_DOUBLE_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -08001784 return genArithOp( cUnit, mir );
Ben Chengba4fc8b2009-06-01 13:00:29 -07001785 }
1786
Bill Buzbee1465db52009-09-23 17:17:35 -07001787 if (mir->ssaRep->numUses == 2)
Bill Buzbeec6f10662010-02-09 11:16:15 -08001788 rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001789 else
Bill Buzbeec6f10662010-02-09 11:16:15 -08001790 rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001791 if (mir->ssaRep->numDefs == 2)
Bill Buzbeec6f10662010-02-09 11:16:15 -08001792 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001793 else
Bill Buzbeec6f10662010-02-09 11:16:15 -08001794 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Ben Chenge9695e52009-06-16 16:11:47 -07001795
Ben Chengba4fc8b2009-06-01 13:00:29 -07001796 switch (opCode) {
Bill Buzbee1465db52009-09-23 17:17:35 -07001797 case OP_DOUBLE_TO_INT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001798 case OP_INT_TO_FLOAT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001799 case OP_FLOAT_TO_INT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001800 case OP_DOUBLE_TO_FLOAT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001801 case OP_FLOAT_TO_DOUBLE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001802 case OP_INT_TO_DOUBLE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001803 case OP_FLOAT_TO_LONG:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001804 case OP_LONG_TO_FLOAT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001805 case OP_DOUBLE_TO_LONG:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001806 case OP_LONG_TO_DOUBLE:
Ben Cheng5d90c202009-11-22 23:31:11 -08001807 return genConversion(cUnit, mir);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001808 case OP_NEG_INT:
1809 case OP_NOT_INT:
Ben Cheng5d90c202009-11-22 23:31:11 -08001810 return genArithOpInt(cUnit, mir, rlDest, rlSrc, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001811 case OP_NEG_LONG:
1812 case OP_NOT_LONG:
Ben Cheng5d90c202009-11-22 23:31:11 -08001813 return genArithOpLong(cUnit, mir, rlDest, rlSrc, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001814 case OP_NEG_FLOAT:
Ben Cheng5d90c202009-11-22 23:31:11 -08001815 return genArithOpFloat(cUnit, mir, rlDest, rlSrc, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001816 case OP_NEG_DOUBLE:
Ben Cheng5d90c202009-11-22 23:31:11 -08001817 return genArithOpDouble(cUnit, mir, rlDest, rlSrc, rlSrc);
Bill Buzbee1465db52009-09-23 17:17:35 -07001818 case OP_MOVE_WIDE:
1819 storeValueWide(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001820 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07001821 case OP_INT_TO_LONG:
Bill Buzbeec6f10662010-02-09 11:16:15 -08001822 rlSrc = dvmCompilerUpdateLoc(cUnit, rlSrc);
1823 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee964a7b02010-01-28 12:54:19 -08001824 //TUNING: shouldn't loadValueDirect already check for phys reg?
Bill Buzbee1465db52009-09-23 17:17:35 -07001825 if (rlSrc.location == kLocPhysReg) {
1826 genRegCopy(cUnit, rlResult.lowReg, rlSrc.lowReg);
1827 } else {
1828 loadValueDirect(cUnit, rlSrc, rlResult.lowReg);
1829 }
1830 opRegRegImm(cUnit, kOpAsr, rlResult.highReg,
1831 rlResult.lowReg, 31);
1832 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001833 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07001834 case OP_LONG_TO_INT:
Bill Buzbeec6f10662010-02-09 11:16:15 -08001835 rlSrc = dvmCompilerUpdateLocWide(cUnit, rlSrc);
1836 rlSrc = dvmCompilerWideToNarrow(cUnit, rlSrc);
Bill Buzbee1465db52009-09-23 17:17:35 -07001837 // Intentional fallthrough
Ben Chengba4fc8b2009-06-01 13:00:29 -07001838 case OP_MOVE:
1839 case OP_MOVE_OBJECT:
Bill Buzbee1465db52009-09-23 17:17:35 -07001840 storeValue(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001841 break;
1842 case OP_INT_TO_BYTE:
Bill Buzbee1465db52009-09-23 17:17:35 -07001843 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001844 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001845 opRegReg(cUnit, kOp2Byte, rlResult.lowReg, rlSrc.lowReg);
1846 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001847 break;
1848 case OP_INT_TO_SHORT:
Bill Buzbee1465db52009-09-23 17:17:35 -07001849 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001850 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001851 opRegReg(cUnit, kOp2Short, rlResult.lowReg, rlSrc.lowReg);
1852 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001853 break;
1854 case OP_INT_TO_CHAR:
Bill Buzbee1465db52009-09-23 17:17:35 -07001855 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001856 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001857 opRegReg(cUnit, kOp2Char, rlResult.lowReg, rlSrc.lowReg);
1858 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001859 break;
1860 case OP_ARRAY_LENGTH: {
1861 int lenOffset = offsetof(ArrayObject, length);
Bill Buzbee1465db52009-09-23 17:17:35 -07001862 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
1863 genNullCheck(cUnit, rlSrc.sRegLow, rlSrc.lowReg,
1864 mir->offset, NULL);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001865 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001866 loadWordDisp(cUnit, rlSrc.lowReg, lenOffset,
1867 rlResult.lowReg);
1868 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001869 break;
1870 }
1871 default:
1872 return true;
1873 }
1874 return false;
1875}
1876
1877static bool handleFmt21s(CompilationUnit *cUnit, MIR *mir)
1878{
1879 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
Bill Buzbee1465db52009-09-23 17:17:35 -07001880 RegLocation rlDest;
1881 RegLocation rlResult;
1882 int BBBB = mir->dalvikInsn.vB;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001883 if (dalvikOpCode == OP_CONST_WIDE_16) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001884 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
1885 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001886 loadConstantNoClobber(cUnit, rlResult.lowReg, BBBB);
Bill Buzbee964a7b02010-01-28 12:54:19 -08001887 //TUNING: do high separately to avoid load dependency
Bill Buzbee1465db52009-09-23 17:17:35 -07001888 opRegRegImm(cUnit, kOpAsr, rlResult.highReg, rlResult.lowReg, 31);
1889 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001890 } else if (dalvikOpCode == OP_CONST_16) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001891 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1892 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001893 loadConstantNoClobber(cUnit, rlResult.lowReg, BBBB);
Bill Buzbee1465db52009-09-23 17:17:35 -07001894 storeValue(cUnit, rlDest, rlResult);
1895 } else
Ben Chengba4fc8b2009-06-01 13:00:29 -07001896 return true;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001897 return false;
1898}
1899
1900/* Compare agaist zero */
1901static bool handleFmt21t(CompilationUnit *cUnit, MIR *mir, BasicBlock *bb,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001902 ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07001903{
1904 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001905 ArmConditionCode cond;
Bill Buzbeec6f10662010-02-09 11:16:15 -08001906 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001907 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
1908 opRegImm(cUnit, kOpCmp, rlSrc.lowReg, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001909
Bill Buzbee270c1d62009-08-13 16:58:07 -07001910//TUNING: break this out to allow use of Thumb2 CB[N]Z
Ben Chengba4fc8b2009-06-01 13:00:29 -07001911 switch (dalvikOpCode) {
1912 case OP_IF_EQZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001913 cond = kArmCondEq;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001914 break;
1915 case OP_IF_NEZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001916 cond = kArmCondNe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001917 break;
1918 case OP_IF_LTZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001919 cond = kArmCondLt;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001920 break;
1921 case OP_IF_GEZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001922 cond = kArmCondGe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001923 break;
1924 case OP_IF_GTZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001925 cond = kArmCondGt;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001926 break;
1927 case OP_IF_LEZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001928 cond = kArmCondLe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001929 break;
1930 default:
1931 cond = 0;
1932 LOGE("Unexpected opcode (%d) for Fmt21t\n", dalvikOpCode);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08001933 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001934 }
1935 genConditionalBranch(cUnit, cond, &labelList[bb->taken->id]);
1936 /* This mostly likely will be optimized away in a later phase */
1937 genUnconditionalBranch(cUnit, &labelList[bb->fallThrough->id]);
1938 return false;
1939}
1940
Elliott Hughesb4c05972010-02-24 16:36:18 -08001941static bool isPowerOfTwo(int x)
1942{
1943 return (x & (x - 1)) == 0;
1944}
1945
1946// Returns true if no more than two bits are set in 'x'.
1947static bool isPopCountLE2(unsigned int x)
1948{
1949 x &= x - 1;
1950 return (x & (x - 1)) == 0;
1951}
1952
1953// Returns the index of the lowest set bit in 'x'.
1954static int lowestSetBit(unsigned int x) {
1955 int bit_posn = 0;
1956 while ((x & 0xf) == 0) {
1957 bit_posn += 4;
1958 x >>= 4;
Bill Buzbee78cb0e22010-02-11 14:04:53 -08001959 }
Elliott Hughesb4c05972010-02-24 16:36:18 -08001960 while ((x & 1) == 0) {
1961 bit_posn++;
1962 x >>= 1;
1963 }
1964 return bit_posn;
1965}
1966
Elliott Hughes672511b2010-04-26 17:40:13 -07001967// Returns true if it added instructions to 'cUnit' to divide 'rlSrc' by 'lit'
1968// and store the result in 'rlDest'.
Elliott Hughesc7ad9b22010-04-28 13:52:02 -07001969static bool handleEasyDivide(CompilationUnit *cUnit, OpCode dalvikOpCode,
Elliott Hughes672511b2010-04-26 17:40:13 -07001970 RegLocation rlSrc, RegLocation rlDest, int lit)
1971{
1972 if (lit < 2 || !isPowerOfTwo(lit)) {
1973 return false;
1974 }
1975 int k = lowestSetBit(lit);
1976 if (k >= 30) {
1977 // Avoid special cases.
1978 return false;
1979 }
Elliott Hughes9c457022010-04-28 16:15:38 -07001980 bool div = (dalvikOpCode == OP_DIV_INT_LIT8 || dalvikOpCode == OP_DIV_INT_LIT16);
Elliott Hughes672511b2010-04-26 17:40:13 -07001981 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
1982 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Elliott Hughes9c457022010-04-28 16:15:38 -07001983 if (div) {
1984 int tReg = dvmCompilerAllocTemp(cUnit);
1985 if (lit == 2) {
1986 // Division by 2 is by far the most common division by constant.
1987 opRegRegImm(cUnit, kOpLsr, tReg, rlSrc.lowReg, 32 - k);
1988 opRegRegReg(cUnit, kOpAdd, tReg, tReg, rlSrc.lowReg);
1989 opRegRegImm(cUnit, kOpAsr, rlResult.lowReg, tReg, k);
1990 } else {
1991 opRegRegImm(cUnit, kOpAsr, tReg, rlSrc.lowReg, 31);
1992 opRegRegImm(cUnit, kOpLsr, tReg, tReg, 32 - k);
1993 opRegRegReg(cUnit, kOpAdd, tReg, tReg, rlSrc.lowReg);
1994 opRegRegImm(cUnit, kOpAsr, rlResult.lowReg, tReg, k);
1995 }
Elliott Hughes672511b2010-04-26 17:40:13 -07001996 } else {
Elliott Hughes9c457022010-04-28 16:15:38 -07001997 int cReg = dvmCompilerAllocTemp(cUnit);
1998 loadConstant(cUnit, cReg, lit - 1);
1999 int tReg1 = dvmCompilerAllocTemp(cUnit);
2000 int tReg2 = dvmCompilerAllocTemp(cUnit);
2001 if (lit == 2) {
2002 opRegRegImm(cUnit, kOpLsr, tReg1, rlSrc.lowReg, 32 - k);
2003 opRegRegReg(cUnit, kOpAdd, tReg2, tReg1, rlSrc.lowReg);
2004 opRegRegReg(cUnit, kOpAnd, tReg2, tReg2, cReg);
2005 opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg2, tReg1);
2006 } else {
2007 opRegRegImm(cUnit, kOpAsr, tReg1, rlSrc.lowReg, 31);
2008 opRegRegImm(cUnit, kOpLsr, tReg1, tReg1, 32 - k);
2009 opRegRegReg(cUnit, kOpAdd, tReg2, tReg1, rlSrc.lowReg);
2010 opRegRegReg(cUnit, kOpAnd, tReg2, tReg2, cReg);
2011 opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg2, tReg1);
2012 }
Elliott Hughes672511b2010-04-26 17:40:13 -07002013 }
2014 storeValue(cUnit, rlDest, rlResult);
2015 return true;
2016}
2017
Elliott Hughesb4c05972010-02-24 16:36:18 -08002018// Returns true if it added instructions to 'cUnit' to multiply 'rlSrc' by 'lit'
2019// and store the result in 'rlDest'.
2020static bool handleEasyMultiply(CompilationUnit *cUnit,
2021 RegLocation rlSrc, RegLocation rlDest, int lit)
2022{
2023 // Can we simplify this multiplication?
2024 bool powerOfTwo = false;
2025 bool popCountLE2 = false;
2026 bool powerOfTwoMinusOne = false;
2027 if (lit < 2) {
2028 // Avoid special cases.
2029 return false;
2030 } else if (isPowerOfTwo(lit)) {
2031 powerOfTwo = true;
2032 } else if (isPopCountLE2(lit)) {
2033 popCountLE2 = true;
2034 } else if (isPowerOfTwo(lit + 1)) {
2035 powerOfTwoMinusOne = true;
2036 } else {
2037 return false;
2038 }
2039 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
2040 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
2041 if (powerOfTwo) {
2042 // Shift.
2043 opRegRegImm(cUnit, kOpLsl, rlResult.lowReg, rlSrc.lowReg,
2044 lowestSetBit(lit));
2045 } else if (popCountLE2) {
2046 // Shift and add and shift.
2047 int firstBit = lowestSetBit(lit);
2048 int secondBit = lowestSetBit(lit ^ (1 << firstBit));
2049 genMultiplyByTwoBitMultiplier(cUnit, rlSrc, rlResult, lit,
2050 firstBit, secondBit);
2051 } else {
2052 // Reverse subtract: (src << (shift + 1)) - src.
2053 assert(powerOfTwoMinusOne);
2054 // TODO: rsb dst, src, src lsl#lowestSetBit(lit + 1)
2055 int tReg = dvmCompilerAllocTemp(cUnit);
2056 opRegRegImm(cUnit, kOpLsl, tReg, rlSrc.lowReg, lowestSetBit(lit + 1));
2057 opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg, rlSrc.lowReg);
2058 }
2059 storeValue(cUnit, rlDest, rlResult);
2060 return true;
Bill Buzbee78cb0e22010-02-11 14:04:53 -08002061}
2062
Ben Chengba4fc8b2009-06-01 13:00:29 -07002063static bool handleFmt22b_Fmt22s(CompilationUnit *cUnit, MIR *mir)
2064{
2065 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
Bill Buzbeec6f10662010-02-09 11:16:15 -08002066 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
2067 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002068 RegLocation rlResult;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002069 int lit = mir->dalvikInsn.vC;
Ben Cheng4f489172009-09-27 17:08:35 -07002070 OpKind op = 0; /* Make gcc happy */
Bill Buzbee1465db52009-09-23 17:17:35 -07002071 int shiftOp = false;
2072 bool isDiv = false;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002073
Ben Chengba4fc8b2009-06-01 13:00:29 -07002074 switch (dalvikOpCode) {
Bill Buzbee1465db52009-09-23 17:17:35 -07002075 case OP_RSUB_INT_LIT8:
2076 case OP_RSUB_INT: {
2077 int tReg;
2078 //TUNING: add support for use of Arm rsub op
2079 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002080 tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002081 loadConstant(cUnit, tReg, lit);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002082 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07002083 opRegRegReg(cUnit, kOpSub, rlResult.lowReg,
2084 tReg, rlSrc.lowReg);
2085 storeValue(cUnit, rlDest, rlResult);
2086 return false;
2087 break;
2088 }
2089
Ben Chengba4fc8b2009-06-01 13:00:29 -07002090 case OP_ADD_INT_LIT8:
2091 case OP_ADD_INT_LIT16:
Bill Buzbee1465db52009-09-23 17:17:35 -07002092 op = kOpAdd;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002093 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002094 case OP_MUL_INT_LIT8:
Bill Buzbee78cb0e22010-02-11 14:04:53 -08002095 case OP_MUL_INT_LIT16: {
Elliott Hughesb4c05972010-02-24 16:36:18 -08002096 if (handleEasyMultiply(cUnit, rlSrc, rlDest, lit)) {
2097 return false;
Bill Buzbee78cb0e22010-02-11 14:04:53 -08002098 }
Elliott Hughesb4c05972010-02-24 16:36:18 -08002099 op = kOpMul;
Bill Buzbee1465db52009-09-23 17:17:35 -07002100 break;
Bill Buzbee78cb0e22010-02-11 14:04:53 -08002101 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002102 case OP_AND_INT_LIT8:
2103 case OP_AND_INT_LIT16:
Bill Buzbee1465db52009-09-23 17:17:35 -07002104 op = kOpAnd;
2105 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002106 case OP_OR_INT_LIT8:
2107 case OP_OR_INT_LIT16:
Bill Buzbee1465db52009-09-23 17:17:35 -07002108 op = kOpOr;
2109 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002110 case OP_XOR_INT_LIT8:
2111 case OP_XOR_INT_LIT16:
Bill Buzbee1465db52009-09-23 17:17:35 -07002112 op = kOpXor;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002113 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002114 case OP_SHL_INT_LIT8:
Bill Buzbee0e605272009-12-01 14:28:05 -08002115 lit &= 31;
Bill Buzbee1465db52009-09-23 17:17:35 -07002116 shiftOp = true;
2117 op = kOpLsl;
2118 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002119 case OP_SHR_INT_LIT8:
Bill Buzbee0e605272009-12-01 14:28:05 -08002120 lit &= 31;
Bill Buzbee1465db52009-09-23 17:17:35 -07002121 shiftOp = true;
2122 op = kOpAsr;
2123 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002124 case OP_USHR_INT_LIT8:
Bill Buzbee0e605272009-12-01 14:28:05 -08002125 lit &= 31;
Bill Buzbee1465db52009-09-23 17:17:35 -07002126 shiftOp = true;
2127 op = kOpLsr;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002128 break;
2129
2130 case OP_DIV_INT_LIT8:
2131 case OP_DIV_INT_LIT16:
Ben Chengba4fc8b2009-06-01 13:00:29 -07002132 case OP_REM_INT_LIT8:
2133 case OP_REM_INT_LIT16:
2134 if (lit == 0) {
2135 /* Let the interpreter deal with div by 0 */
2136 genInterpSingleStep(cUnit, mir);
2137 return false;
2138 }
Elliott Hughesc7ad9b22010-04-28 13:52:02 -07002139 if (handleEasyDivide(cUnit, dalvikOpCode, rlSrc, rlDest, lit)) {
Elliott Hughes672511b2010-04-26 17:40:13 -07002140 return false;
2141 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08002142 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002143 loadValueDirectFixed(cUnit, rlSrc, r0);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002144 dvmCompilerClobber(cUnit, r0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002145 if ((dalvikOpCode == OP_DIV_INT_LIT8) ||
2146 (dalvikOpCode == OP_DIV_INT_LIT16)) {
Ben Chengbd1326d2010-04-02 15:04:53 -07002147 LOAD_FUNC_ADDR(cUnit, r2, (int)__aeabi_idiv);
Bill Buzbee1465db52009-09-23 17:17:35 -07002148 isDiv = true;
2149 } else {
Ben Chengbd1326d2010-04-02 15:04:53 -07002150 LOAD_FUNC_ADDR(cUnit, r2, (int)__aeabi_idivmod);
Bill Buzbee1465db52009-09-23 17:17:35 -07002151 isDiv = false;
2152 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002153 loadConstant(cUnit, r1, lit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002154 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -08002155 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002156 if (isDiv)
Bill Buzbeec6f10662010-02-09 11:16:15 -08002157 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002158 else
Bill Buzbeec6f10662010-02-09 11:16:15 -08002159 rlResult = dvmCompilerGetReturnAlt(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002160 storeValue(cUnit, rlDest, rlResult);
2161 return false;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002162 break;
2163 default:
2164 return true;
2165 }
Bill Buzbee1465db52009-09-23 17:17:35 -07002166 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002167 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07002168 // Avoid shifts by literal 0 - no support in Thumb. Change to copy
2169 if (shiftOp && (lit == 0)) {
2170 genRegCopy(cUnit, rlResult.lowReg, rlSrc.lowReg);
2171 } else {
2172 opRegRegImm(cUnit, op, rlResult.lowReg, rlSrc.lowReg, lit);
2173 }
2174 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002175 return false;
2176}
2177
2178static bool handleFmt22c(CompilationUnit *cUnit, MIR *mir)
2179{
2180 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
buzbee4d92e682010-07-29 15:24:14 -07002181 int fieldOffset = -1;
buzbeeecf8f6e2010-07-20 14:53:42 -07002182 bool isVolatile = false;
buzbee4d92e682010-07-29 15:24:14 -07002183 switch (dalvikOpCode) {
2184 /*
2185 * Wide volatiles currently handled via single step.
2186 * Add them here if generating in-line code.
2187 * case OP_IGET_WIDE_VOLATILE:
2188 * case OP_IPUT_WIDE_VOLATILE:
2189 */
2190 case OP_IGET:
2191 case OP_IGET_VOLATILE:
2192 case OP_IGET_WIDE:
2193 case OP_IGET_OBJECT:
2194 case OP_IGET_OBJECT_VOLATILE:
2195 case OP_IGET_BOOLEAN:
2196 case OP_IGET_BYTE:
2197 case OP_IGET_CHAR:
2198 case OP_IGET_SHORT:
2199 case OP_IPUT:
2200 case OP_IPUT_VOLATILE:
2201 case OP_IPUT_WIDE:
2202 case OP_IPUT_OBJECT:
2203 case OP_IPUT_OBJECT_VOLATILE:
2204 case OP_IPUT_BOOLEAN:
2205 case OP_IPUT_BYTE:
2206 case OP_IPUT_CHAR:
2207 case OP_IPUT_SHORT: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07002208 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
2209 mir->meta.calleeMethod : cUnit->method;
buzbee4d92e682010-07-29 15:24:14 -07002210 Field *fieldPtr =
Ben Cheng7a2697d2010-06-07 13:44:23 -07002211 method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vC];
Ben Chengba4fc8b2009-06-01 13:00:29 -07002212
buzbee4d92e682010-07-29 15:24:14 -07002213 if (fieldPtr == NULL) {
2214 LOGE("Unexpected null instance field");
2215 dvmAbort();
2216 }
2217 isVolatile = dvmIsVolatileField(fieldPtr);
2218 fieldOffset = ((InstField *)fieldPtr)->byteOffset;
2219 break;
Ben Chengdd6e8702010-05-07 13:05:47 -07002220 }
buzbee4d92e682010-07-29 15:24:14 -07002221 default:
2222 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002223 }
buzbee4d92e682010-07-29 15:24:14 -07002224
Ben Chengba4fc8b2009-06-01 13:00:29 -07002225 switch (dalvikOpCode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07002226 case OP_NEW_ARRAY: {
Bill Buzbee1465db52009-09-23 17:17:35 -07002227 // Generates a call - use explicit registers
Bill Buzbeec6f10662010-02-09 11:16:15 -08002228 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
2229 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002230 RegLocation rlResult;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002231 void *classPtr = (void*)
2232 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vC]);
Ben Chengdd6e8702010-05-07 13:05:47 -07002233
2234 if (classPtr == NULL) {
2235 LOGE("Unexpected null class");
2236 dvmAbort();
2237 }
2238
Bill Buzbeec6f10662010-02-09 11:16:15 -08002239 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002240 genExportPC(cUnit, mir);
2241 loadValueDirectFixed(cUnit, rlSrc, r1); /* Len */
Ben Chengba4fc8b2009-06-01 13:00:29 -07002242 loadConstant(cUnit, r0, (int) classPtr );
Ben Chengbd1326d2010-04-02 15:04:53 -07002243 LOAD_FUNC_ADDR(cUnit, r3, (int)dvmAllocArrayByClass);
Ben Cheng4f489172009-09-27 17:08:35 -07002244 /*
2245 * "len < 0": bail to the interpreter to re-execute the
2246 * instruction
2247 */
Carl Shapiroe3c01da2010-05-20 22:54:18 -07002248 genRegImmCheck(cUnit, kArmCondMi, r1, 0, mir->offset, NULL);
Bill Buzbee270c1d62009-08-13 16:58:07 -07002249 loadConstant(cUnit, r2, ALLOC_DONT_TRACK);
Bill Buzbee1465db52009-09-23 17:17:35 -07002250 opReg(cUnit, kOpBlx, r3);
Elliott Hughes6a555132010-02-25 15:41:42 -08002251 dvmCompilerClobberCallRegs(cUnit);
Ben Cheng4f489172009-09-27 17:08:35 -07002252 /* generate a branch over if allocation is successful */
buzbee8f8109a2010-08-31 10:16:35 -07002253 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Ben Cheng4f489172009-09-27 17:08:35 -07002254 /*
2255 * OOM exception needs to be thrown here and cannot re-execute
2256 */
2257 loadConstant(cUnit, r0,
2258 (int) (cUnit->method->insns + mir->offset));
2259 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
2260 /* noreturn */
2261
Bill Buzbee1465db52009-09-23 17:17:35 -07002262 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Cheng4f489172009-09-27 17:08:35 -07002263 target->defMask = ENCODE_ALL;
2264 branchOver->generic.target = (LIR *) target;
Bill Buzbeec6f10662010-02-09 11:16:15 -08002265 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002266 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002267 break;
2268 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002269 case OP_INSTANCE_OF: {
Bill Buzbee1465db52009-09-23 17:17:35 -07002270 // May generate a call - use explicit registers
Bill Buzbeec6f10662010-02-09 11:16:15 -08002271 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
2272 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002273 RegLocation rlResult;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002274 ClassObject *classPtr =
2275 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vC]);
Bill Buzbee480e6782010-01-27 15:43:08 -08002276 /*
2277 * Note: It is possible that classPtr is NULL at this point,
2278 * even though this instruction has been successfully interpreted.
2279 * If the previous interpretation had a null source, the
2280 * interpreter would not have bothered to resolve the clazz.
2281 * Bail out to the interpreter in this case, and log it
2282 * so that we can tell if it happens frequently.
2283 */
2284 if (classPtr == NULL) {
2285 LOGD("null clazz in OP_INSTANCE_OF, single-stepping");
2286 genInterpSingleStep(cUnit, mir);
2287 break;
2288 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08002289 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002290 loadValueDirectFixed(cUnit, rlSrc, r0); /* Ref */
Ben Chengba4fc8b2009-06-01 13:00:29 -07002291 loadConstant(cUnit, r2, (int) classPtr );
Ben Cheng752c7942009-06-22 10:50:07 -07002292 /* When taken r0 has NULL which can be used for store directly */
buzbee8f8109a2010-08-31 10:16:35 -07002293 ArmLIR *branch1 = genCmpImmBranch(cUnit, kArmCondEq, r0, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002294 /* r1 now contains object->clazz */
Bill Buzbee270c1d62009-08-13 16:58:07 -07002295 loadWordDisp(cUnit, r0, offsetof(Object, clazz), r1);
Bill Buzbee1465db52009-09-23 17:17:35 -07002296 /* r1 now contains object->clazz */
Ben Chengbd1326d2010-04-02 15:04:53 -07002297 LOAD_FUNC_ADDR(cUnit, r3, (int)dvmInstanceofNonTrivial);
Ben Cheng752c7942009-06-22 10:50:07 -07002298 loadConstant(cUnit, r0, 1); /* Assume true */
Bill Buzbee1465db52009-09-23 17:17:35 -07002299 opRegReg(cUnit, kOpCmp, r1, r2);
2300 ArmLIR *branch2 = opCondBranch(cUnit, kArmCondEq);
2301 genRegCopy(cUnit, r0, r1);
2302 genRegCopy(cUnit, r1, r2);
2303 opReg(cUnit, kOpBlx, r3);
Elliott Hughes6a555132010-02-25 15:41:42 -08002304 dvmCompilerClobberCallRegs(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002305 /* branch target here */
Bill Buzbee1465db52009-09-23 17:17:35 -07002306 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Chengd7d426a2009-09-22 11:23:36 -07002307 target->defMask = ENCODE_ALL;
Bill Buzbeec6f10662010-02-09 11:16:15 -08002308 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002309 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002310 branch1->generic.target = (LIR *)target;
2311 branch2->generic.target = (LIR *)target;
2312 break;
2313 }
2314 case OP_IGET_WIDE:
2315 genIGetWide(cUnit, mir, fieldOffset);
2316 break;
buzbeeecf8f6e2010-07-20 14:53:42 -07002317 case OP_IGET_VOLATILE:
2318 case OP_IGET_OBJECT_VOLATILE:
2319 isVolatile = true;
2320 // NOTE: intentional fallthrough
Ben Chengba4fc8b2009-06-01 13:00:29 -07002321 case OP_IGET:
2322 case OP_IGET_OBJECT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07002323 case OP_IGET_BOOLEAN:
Ben Chengba4fc8b2009-06-01 13:00:29 -07002324 case OP_IGET_BYTE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07002325 case OP_IGET_CHAR:
Ben Chengba4fc8b2009-06-01 13:00:29 -07002326 case OP_IGET_SHORT:
buzbee3272e2f2010-09-09 14:07:01 -07002327 genIGet(cUnit, mir, kWord, fieldOffset, isVolatile);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002328 break;
2329 case OP_IPUT_WIDE:
2330 genIPutWide(cUnit, mir, fieldOffset);
2331 break;
2332 case OP_IPUT:
buzbee3272e2f2010-09-09 14:07:01 -07002333 case OP_IPUT_SHORT:
2334 case OP_IPUT_CHAR:
2335 case OP_IPUT_BYTE:
2336 case OP_IPUT_BOOLEAN:
buzbeeecf8f6e2010-07-20 14:53:42 -07002337 genIPut(cUnit, mir, kWord, fieldOffset, false, isVolatile);
buzbee919eb062010-07-12 12:59:22 -07002338 break;
buzbee4d92e682010-07-29 15:24:14 -07002339 case OP_IPUT_VOLATILE:
buzbeeecf8f6e2010-07-20 14:53:42 -07002340 case OP_IPUT_OBJECT_VOLATILE:
2341 isVolatile = true;
2342 // NOTE: intentional fallthrough
Ben Chengba4fc8b2009-06-01 13:00:29 -07002343 case OP_IPUT_OBJECT:
buzbeeecf8f6e2010-07-20 14:53:42 -07002344 genIPut(cUnit, mir, kWord, fieldOffset, true, isVolatile);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002345 break;
Bill Buzbeeb16344a2010-03-15 17:19:12 -07002346 case OP_IGET_WIDE_VOLATILE:
2347 case OP_IPUT_WIDE_VOLATILE:
Bill Buzbeeb16344a2010-03-15 17:19:12 -07002348 genInterpSingleStep(cUnit, mir);
2349 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002350 default:
2351 return true;
2352 }
2353 return false;
2354}
2355
2356static bool handleFmt22cs(CompilationUnit *cUnit, MIR *mir)
2357{
2358 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
2359 int fieldOffset = mir->dalvikInsn.vC;
2360 switch (dalvikOpCode) {
2361 case OP_IGET_QUICK:
2362 case OP_IGET_OBJECT_QUICK:
buzbeeecf8f6e2010-07-20 14:53:42 -07002363 genIGet(cUnit, mir, kWord, fieldOffset, false);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002364 break;
2365 case OP_IPUT_QUICK:
buzbeeecf8f6e2010-07-20 14:53:42 -07002366 genIPut(cUnit, mir, kWord, fieldOffset, false, false);
buzbee919eb062010-07-12 12:59:22 -07002367 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002368 case OP_IPUT_OBJECT_QUICK:
buzbeeecf8f6e2010-07-20 14:53:42 -07002369 genIPut(cUnit, mir, kWord, fieldOffset, true, false);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002370 break;
2371 case OP_IGET_WIDE_QUICK:
2372 genIGetWide(cUnit, mir, fieldOffset);
2373 break;
2374 case OP_IPUT_WIDE_QUICK:
2375 genIPutWide(cUnit, mir, fieldOffset);
2376 break;
2377 default:
2378 return true;
2379 }
2380 return false;
2381
2382}
2383
2384/* Compare agaist zero */
2385static bool handleFmt22t(CompilationUnit *cUnit, MIR *mir, BasicBlock *bb,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002386 ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07002387{
2388 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002389 ArmConditionCode cond;
Bill Buzbeec6f10662010-02-09 11:16:15 -08002390 RegLocation rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 0);
2391 RegLocation rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002392
Bill Buzbee1465db52009-09-23 17:17:35 -07002393 rlSrc1 = loadValue(cUnit, rlSrc1, kCoreReg);
2394 rlSrc2 = loadValue(cUnit, rlSrc2, kCoreReg);
2395 opRegReg(cUnit, kOpCmp, rlSrc1.lowReg, rlSrc2.lowReg);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002396
2397 switch (dalvikOpCode) {
2398 case OP_IF_EQ:
Bill Buzbee1465db52009-09-23 17:17:35 -07002399 cond = kArmCondEq;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002400 break;
2401 case OP_IF_NE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002402 cond = kArmCondNe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002403 break;
2404 case OP_IF_LT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002405 cond = kArmCondLt;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002406 break;
2407 case OP_IF_GE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002408 cond = kArmCondGe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002409 break;
2410 case OP_IF_GT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002411 cond = kArmCondGt;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002412 break;
2413 case OP_IF_LE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002414 cond = kArmCondLe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002415 break;
2416 default:
2417 cond = 0;
2418 LOGE("Unexpected opcode (%d) for Fmt22t\n", dalvikOpCode);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08002419 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002420 }
2421 genConditionalBranch(cUnit, cond, &labelList[bb->taken->id]);
2422 /* This mostly likely will be optimized away in a later phase */
2423 genUnconditionalBranch(cUnit, &labelList[bb->fallThrough->id]);
2424 return false;
2425}
2426
2427static bool handleFmt22x_Fmt32x(CompilationUnit *cUnit, MIR *mir)
2428{
2429 OpCode opCode = mir->dalvikInsn.opCode;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002430
2431 switch (opCode) {
2432 case OP_MOVE_16:
2433 case OP_MOVE_OBJECT_16:
2434 case OP_MOVE_FROM16:
Ben Chenge9695e52009-06-16 16:11:47 -07002435 case OP_MOVE_OBJECT_FROM16: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002436 storeValue(cUnit, dvmCompilerGetDest(cUnit, mir, 0),
2437 dvmCompilerGetSrc(cUnit, mir, 0));
Ben Chengba4fc8b2009-06-01 13:00:29 -07002438 break;
Ben Chenge9695e52009-06-16 16:11:47 -07002439 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002440 case OP_MOVE_WIDE_16:
Ben Chenge9695e52009-06-16 16:11:47 -07002441 case OP_MOVE_WIDE_FROM16: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002442 storeValueWide(cUnit, dvmCompilerGetDestWide(cUnit, mir, 0, 1),
2443 dvmCompilerGetSrcWide(cUnit, mir, 0, 1));
Ben Chengba4fc8b2009-06-01 13:00:29 -07002444 break;
Ben Chenge9695e52009-06-16 16:11:47 -07002445 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002446 default:
2447 return true;
2448 }
2449 return false;
2450}
2451
2452static bool handleFmt23x(CompilationUnit *cUnit, MIR *mir)
2453{
2454 OpCode opCode = mir->dalvikInsn.opCode;
Bill Buzbee1465db52009-09-23 17:17:35 -07002455 RegLocation rlSrc1;
2456 RegLocation rlSrc2;
2457 RegLocation rlDest;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002458
2459 if ( (opCode >= OP_ADD_INT) && (opCode <= OP_REM_DOUBLE)) {
Ben Cheng5d90c202009-11-22 23:31:11 -08002460 return genArithOp( cUnit, mir );
Ben Chengba4fc8b2009-06-01 13:00:29 -07002461 }
2462
Bill Buzbee1465db52009-09-23 17:17:35 -07002463 /* APUTs have 3 sources and no targets */
2464 if (mir->ssaRep->numDefs == 0) {
2465 if (mir->ssaRep->numUses == 3) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002466 rlDest = dvmCompilerGetSrc(cUnit, mir, 0);
2467 rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 1);
2468 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 2);
Bill Buzbee1465db52009-09-23 17:17:35 -07002469 } else {
2470 assert(mir->ssaRep->numUses == 4);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002471 rlDest = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
2472 rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 2);
2473 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 3);
Bill Buzbee1465db52009-09-23 17:17:35 -07002474 }
2475 } else {
2476 /* Two sources and 1 dest. Deduce the operand sizes */
2477 if (mir->ssaRep->numUses == 4) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002478 rlSrc1 = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
2479 rlSrc2 = dvmCompilerGetSrcWide(cUnit, mir, 2, 3);
Bill Buzbee1465db52009-09-23 17:17:35 -07002480 } else {
2481 assert(mir->ssaRep->numUses == 2);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002482 rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 0);
2483 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07002484 }
2485 if (mir->ssaRep->numDefs == 2) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002486 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07002487 } else {
2488 assert(mir->ssaRep->numDefs == 1);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002489 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002490 }
2491 }
2492
2493
Ben Chengba4fc8b2009-06-01 13:00:29 -07002494 switch (opCode) {
Bill Buzbeed45ba372009-06-15 17:00:57 -07002495 case OP_CMPL_FLOAT:
2496 case OP_CMPG_FLOAT:
2497 case OP_CMPL_DOUBLE:
2498 case OP_CMPG_DOUBLE:
Ben Cheng5d90c202009-11-22 23:31:11 -08002499 return genCmpFP(cUnit, mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002500 case OP_CMP_LONG:
Bill Buzbee1465db52009-09-23 17:17:35 -07002501 genCmpLong(cUnit, mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002502 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002503 case OP_AGET_WIDE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002504 genArrayGet(cUnit, mir, kLong, rlSrc1, rlSrc2, rlDest, 3);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002505 break;
2506 case OP_AGET:
2507 case OP_AGET_OBJECT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002508 genArrayGet(cUnit, mir, kWord, rlSrc1, rlSrc2, rlDest, 2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002509 break;
2510 case OP_AGET_BOOLEAN:
Bill Buzbee1465db52009-09-23 17:17:35 -07002511 genArrayGet(cUnit, mir, kUnsignedByte, rlSrc1, rlSrc2, rlDest, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002512 break;
2513 case OP_AGET_BYTE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002514 genArrayGet(cUnit, mir, kSignedByte, rlSrc1, rlSrc2, rlDest, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002515 break;
2516 case OP_AGET_CHAR:
Bill Buzbee1465db52009-09-23 17:17:35 -07002517 genArrayGet(cUnit, mir, kUnsignedHalf, rlSrc1, rlSrc2, rlDest, 1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002518 break;
2519 case OP_AGET_SHORT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002520 genArrayGet(cUnit, mir, kSignedHalf, rlSrc1, rlSrc2, rlDest, 1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002521 break;
2522 case OP_APUT_WIDE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002523 genArrayPut(cUnit, mir, kLong, rlSrc1, rlSrc2, rlDest, 3);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002524 break;
2525 case OP_APUT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002526 genArrayPut(cUnit, mir, kWord, rlSrc1, rlSrc2, rlDest, 2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002527 break;
Bill Buzbeebe6534f2010-03-12 16:01:35 -08002528 case OP_APUT_OBJECT:
2529 genArrayObjectPut(cUnit, mir, rlSrc1, rlSrc2, rlDest, 2);
2530 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002531 case OP_APUT_SHORT:
2532 case OP_APUT_CHAR:
Bill Buzbee1465db52009-09-23 17:17:35 -07002533 genArrayPut(cUnit, mir, kUnsignedHalf, rlSrc1, rlSrc2, rlDest, 1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002534 break;
2535 case OP_APUT_BYTE:
2536 case OP_APUT_BOOLEAN:
Bill Buzbee1465db52009-09-23 17:17:35 -07002537 genArrayPut(cUnit, mir, kUnsignedByte, rlSrc1, rlSrc2, rlDest, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002538 break;
2539 default:
2540 return true;
2541 }
2542 return false;
2543}
2544
Ben Cheng6c10a972009-10-29 14:39:18 -07002545/*
2546 * Find the matching case.
2547 *
2548 * return values:
2549 * r0 (low 32-bit): pc of the chaining cell corresponding to the resolved case,
2550 * including default which is placed at MIN(size, MAX_CHAINED_SWITCH_CASES).
2551 * r1 (high 32-bit): the branch offset of the matching case (only for indexes
2552 * above MAX_CHAINED_SWITCH_CASES).
2553 *
2554 * Instructions around the call are:
2555 *
2556 * mov r2, pc
2557 * blx &findPackedSwitchIndex
2558 * mov pc, r0
2559 * .align4
Bill Buzbeebd047242010-05-13 13:02:53 -07002560 * chaining cell for case 0 [12 bytes]
2561 * chaining cell for case 1 [12 bytes]
Ben Cheng6c10a972009-10-29 14:39:18 -07002562 * :
Bill Buzbeebd047242010-05-13 13:02:53 -07002563 * chaining cell for case MIN(size, MAX_CHAINED_SWITCH_CASES)-1 [12 bytes]
Ben Cheng6c10a972009-10-29 14:39:18 -07002564 * chaining cell for case default [8 bytes]
2565 * noChain exit
2566 */
Ben Chengbd1326d2010-04-02 15:04:53 -07002567static s8 findPackedSwitchIndex(const u2* switchData, int testVal, int pc)
Ben Cheng6c10a972009-10-29 14:39:18 -07002568{
2569 int size;
2570 int firstKey;
2571 const int *entries;
2572 int index;
2573 int jumpIndex;
2574 int caseDPCOffset = 0;
2575 /* In Thumb mode pc is 4 ahead of the "mov r2, pc" instruction */
2576 int chainingPC = (pc + 4) & ~3;
2577
2578 /*
2579 * Packed switch data format:
2580 * ushort ident = 0x0100 magic value
2581 * ushort size number of entries in the table
2582 * int first_key first (and lowest) switch case value
2583 * int targets[size] branch targets, relative to switch opcode
2584 *
2585 * Total size is (4+size*2) 16-bit code units.
2586 */
2587 size = switchData[1];
2588 assert(size > 0);
2589
2590 firstKey = switchData[2];
2591 firstKey |= switchData[3] << 16;
2592
2593
2594 /* The entries are guaranteed to be aligned on a 32-bit boundary;
2595 * we can treat them as a native int array.
2596 */
2597 entries = (const int*) &switchData[4];
2598 assert(((u4)entries & 0x3) == 0);
2599
2600 index = testVal - firstKey;
2601
2602 /* Jump to the default cell */
2603 if (index < 0 || index >= size) {
2604 jumpIndex = MIN(size, MAX_CHAINED_SWITCH_CASES);
2605 /* Jump to the non-chaining exit point */
2606 } else if (index >= MAX_CHAINED_SWITCH_CASES) {
2607 jumpIndex = MAX_CHAINED_SWITCH_CASES + 1;
2608 caseDPCOffset = entries[index];
2609 /* Jump to the inline chaining cell */
2610 } else {
2611 jumpIndex = index;
2612 }
2613
Bill Buzbeebd047242010-05-13 13:02:53 -07002614 chainingPC += jumpIndex * CHAIN_CELL_NORMAL_SIZE;
Ben Cheng6c10a972009-10-29 14:39:18 -07002615 return (((s8) caseDPCOffset) << 32) | (u8) chainingPC;
2616}
2617
2618/* See comments for findPackedSwitchIndex */
Ben Chengbd1326d2010-04-02 15:04:53 -07002619static s8 findSparseSwitchIndex(const u2* switchData, int testVal, int pc)
Ben Cheng6c10a972009-10-29 14:39:18 -07002620{
2621 int size;
2622 const int *keys;
2623 const int *entries;
2624 int chainingPC = (pc + 4) & ~3;
2625 int i;
2626
2627 /*
2628 * Sparse switch data format:
2629 * ushort ident = 0x0200 magic value
2630 * ushort size number of entries in the table; > 0
2631 * int keys[size] keys, sorted low-to-high; 32-bit aligned
2632 * int targets[size] branch targets, relative to switch opcode
2633 *
2634 * Total size is (2+size*4) 16-bit code units.
2635 */
2636
2637 size = switchData[1];
2638 assert(size > 0);
2639
2640 /* The keys are guaranteed to be aligned on a 32-bit boundary;
2641 * we can treat them as a native int array.
2642 */
2643 keys = (const int*) &switchData[2];
2644 assert(((u4)keys & 0x3) == 0);
2645
2646 /* The entries are guaranteed to be aligned on a 32-bit boundary;
2647 * we can treat them as a native int array.
2648 */
2649 entries = keys + size;
2650 assert(((u4)entries & 0x3) == 0);
2651
2652 /*
2653 * Run through the list of keys, which are guaranteed to
2654 * be sorted low-to-high.
2655 *
2656 * Most tables have 3-4 entries. Few have more than 10. A binary
2657 * search here is probably not useful.
2658 */
2659 for (i = 0; i < size; i++) {
2660 int k = keys[i];
2661 if (k == testVal) {
2662 /* MAX_CHAINED_SWITCH_CASES + 1 is the start of the overflow case */
2663 int jumpIndex = (i < MAX_CHAINED_SWITCH_CASES) ?
2664 i : MAX_CHAINED_SWITCH_CASES + 1;
Bill Buzbeebd047242010-05-13 13:02:53 -07002665 chainingPC += jumpIndex * CHAIN_CELL_NORMAL_SIZE;
Ben Cheng6c10a972009-10-29 14:39:18 -07002666 return (((s8) entries[i]) << 32) | (u8) chainingPC;
2667 } else if (k > testVal) {
2668 break;
2669 }
2670 }
Bill Buzbeebd047242010-05-13 13:02:53 -07002671 return chainingPC + MIN(size, MAX_CHAINED_SWITCH_CASES) *
2672 CHAIN_CELL_NORMAL_SIZE;
Ben Cheng6c10a972009-10-29 14:39:18 -07002673}
2674
Ben Chengba4fc8b2009-06-01 13:00:29 -07002675static bool handleFmt31t(CompilationUnit *cUnit, MIR *mir)
2676{
2677 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
2678 switch (dalvikOpCode) {
2679 case OP_FILL_ARRAY_DATA: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002680 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002681 // Making a call - use explicit registers
Bill Buzbeec6f10662010-02-09 11:16:15 -08002682 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002683 genExportPC(cUnit, mir);
2684 loadValueDirectFixed(cUnit, rlSrc, r0);
Ben Chengbd1326d2010-04-02 15:04:53 -07002685 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmInterpHandleFillArrayData);
Ben Cheng6c10a972009-10-29 14:39:18 -07002686 loadConstant(cUnit, r1,
2687 (int) (cUnit->method->insns + mir->offset + mir->dalvikInsn.vB));
Bill Buzbee1465db52009-09-23 17:17:35 -07002688 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -08002689 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08002690 /* generate a branch over if successful */
buzbee8f8109a2010-08-31 10:16:35 -07002691 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08002692 loadConstant(cUnit, r0,
2693 (int) (cUnit->method->insns + mir->offset));
2694 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
2695 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
2696 target->defMask = ENCODE_ALL;
2697 branchOver->generic.target = (LIR *) target;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002698 break;
2699 }
2700 /*
Ben Cheng6c10a972009-10-29 14:39:18 -07002701 * Compute the goto target of up to
2702 * MIN(switchSize, MAX_CHAINED_SWITCH_CASES) + 1 chaining cells.
2703 * See the comment before findPackedSwitchIndex for the code layout.
Ben Chengba4fc8b2009-06-01 13:00:29 -07002704 */
2705 case OP_PACKED_SWITCH:
2706 case OP_SPARSE_SWITCH: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002707 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
2708 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002709 loadValueDirectFixed(cUnit, rlSrc, r1);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002710 dvmCompilerLockAllTemps(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002711 if (dalvikOpCode == OP_PACKED_SWITCH) {
Ben Chengbd1326d2010-04-02 15:04:53 -07002712 LOAD_FUNC_ADDR(cUnit, r4PC, (int)findPackedSwitchIndex);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002713 } else {
Ben Chengbd1326d2010-04-02 15:04:53 -07002714 LOAD_FUNC_ADDR(cUnit, r4PC, (int)findSparseSwitchIndex);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002715 }
Ben Cheng6c10a972009-10-29 14:39:18 -07002716 /* r0 <- Addr of the switch data */
2717 loadConstant(cUnit, r0,
2718 (int) (cUnit->method->insns + mir->offset + mir->dalvikInsn.vB));
2719 /* r2 <- pc of the instruction following the blx */
2720 opRegReg(cUnit, kOpMov, r2, rpc);
Bill Buzbee1465db52009-09-23 17:17:35 -07002721 opReg(cUnit, kOpBlx, r4PC);
Elliott Hughes6a555132010-02-25 15:41:42 -08002722 dvmCompilerClobberCallRegs(cUnit);
Ben Cheng6c10a972009-10-29 14:39:18 -07002723 /* pc <- computed goto target */
2724 opRegReg(cUnit, kOpMov, rpc, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002725 break;
2726 }
2727 default:
2728 return true;
2729 }
2730 return false;
2731}
2732
Ben Cheng7a2697d2010-06-07 13:44:23 -07002733/*
2734 * See the example of predicted inlining listed before the
2735 * genValidationForPredictedInline function. The function here takes care the
2736 * branch over at 0x4858de78 and the misprediction target at 0x4858de7a.
2737 */
2738static void genLandingPadForMispredictedCallee(CompilationUnit *cUnit, MIR *mir,
2739 BasicBlock *bb,
2740 ArmLIR *labelList)
2741{
2742 BasicBlock *fallThrough = bb->fallThrough;
2743
2744 /* Bypass the move-result block if there is one */
2745 if (fallThrough->firstMIRInsn) {
2746 assert(fallThrough->firstMIRInsn->OptimizationFlags & MIR_INLINED_PRED);
2747 fallThrough = fallThrough->fallThrough;
2748 }
2749 /* Generate a branch over if the predicted inlining is correct */
2750 genUnconditionalBranch(cUnit, &labelList[fallThrough->id]);
2751
2752 /* Reset the register state */
2753 dvmCompilerResetRegPool(cUnit);
2754 dvmCompilerClobberAllRegs(cUnit);
2755 dvmCompilerResetNullCheck(cUnit);
2756
2757 /* Target for the slow invoke path */
2758 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
2759 target->defMask = ENCODE_ALL;
2760 /* Hook up the target to the verification branch */
2761 mir->meta.callsiteInfo->misPredBranchOver->target = (LIR *) target;
2762}
2763
Ben Chengba4fc8b2009-06-01 13:00:29 -07002764static bool handleFmt35c_3rc(CompilationUnit *cUnit, MIR *mir, BasicBlock *bb,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002765 ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07002766{
Bill Buzbee9bc3df32009-07-30 10:52:29 -07002767 ArmLIR *retChainingCell = NULL;
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002768 ArmLIR *pcrLabel = NULL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002769
Ben Cheng7a2697d2010-06-07 13:44:23 -07002770 /* An invoke with the MIR_INLINED is effectively a no-op */
2771 if (mir->OptimizationFlags & MIR_INLINED)
2772 return false;
2773
Bill Buzbeef4ce16f2009-07-28 13:28:25 -07002774 if (bb->fallThrough != NULL)
2775 retChainingCell = &labelList[bb->fallThrough->id];
2776
Ben Chengba4fc8b2009-06-01 13:00:29 -07002777 DecodedInstruction *dInsn = &mir->dalvikInsn;
2778 switch (mir->dalvikInsn.opCode) {
2779 /*
2780 * calleeMethod = this->clazz->vtable[
2781 * method->clazz->pDvmDex->pResMethods[BBBB]->methodIndex
2782 * ]
2783 */
2784 case OP_INVOKE_VIRTUAL:
2785 case OP_INVOKE_VIRTUAL_RANGE: {
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002786 ArmLIR *predChainingCell = &labelList[bb->taken->id];
Ben Chengba4fc8b2009-06-01 13:00:29 -07002787 int methodIndex =
2788 cUnit->method->clazz->pDvmDex->pResMethods[dInsn->vB]->
2789 methodIndex;
2790
Ben Cheng7a2697d2010-06-07 13:44:23 -07002791 /*
2792 * If the invoke has non-null misPredBranchOver, we need to generate
2793 * the non-inlined version of the invoke here to handle the
2794 * mispredicted case.
2795 */
2796 if (mir->meta.callsiteInfo->misPredBranchOver) {
2797 genLandingPadForMispredictedCallee(cUnit, mir, bb, labelList);
2798 }
2799
Ben Chengba4fc8b2009-06-01 13:00:29 -07002800 if (mir->dalvikInsn.opCode == OP_INVOKE_VIRTUAL)
2801 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
2802 else
2803 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
2804
Ben Cheng38329f52009-07-07 14:19:20 -07002805 genInvokeVirtualCommon(cUnit, mir, methodIndex,
2806 retChainingCell,
2807 predChainingCell,
2808 pcrLabel);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002809 break;
2810 }
2811 /*
2812 * calleeMethod = method->clazz->super->vtable[method->clazz->pDvmDex
2813 * ->pResMethods[BBBB]->methodIndex]
2814 */
Ben Chengba4fc8b2009-06-01 13:00:29 -07002815 case OP_INVOKE_SUPER:
2816 case OP_INVOKE_SUPER_RANGE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07002817 /* Grab the method ptr directly from what the interpreter sees */
2818 const Method *calleeMethod = mir->meta.callsiteInfo->method;
2819 assert(calleeMethod == cUnit->method->clazz->super->vtable[
2820 cUnit->method->clazz->pDvmDex->
2821 pResMethods[dInsn->vB]->methodIndex]);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002822
2823 if (mir->dalvikInsn.opCode == OP_INVOKE_SUPER)
2824 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
2825 else
2826 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
2827
2828 /* r0 = calleeMethod */
2829 loadConstant(cUnit, r0, (int) calleeMethod);
2830
Ben Cheng38329f52009-07-07 14:19:20 -07002831 genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel,
2832 calleeMethod);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002833 break;
2834 }
2835 /* calleeMethod = method->clazz->pDvmDex->pResMethods[BBBB] */
2836 case OP_INVOKE_DIRECT:
2837 case OP_INVOKE_DIRECT_RANGE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07002838 /* Grab the method ptr directly from what the interpreter sees */
2839 const Method *calleeMethod = mir->meta.callsiteInfo->method;
2840 assert(calleeMethod ==
2841 cUnit->method->clazz->pDvmDex->pResMethods[dInsn->vB]);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002842
2843 if (mir->dalvikInsn.opCode == OP_INVOKE_DIRECT)
2844 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
2845 else
2846 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
2847
2848 /* r0 = calleeMethod */
2849 loadConstant(cUnit, r0, (int) calleeMethod);
2850
Ben Cheng38329f52009-07-07 14:19:20 -07002851 genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel,
2852 calleeMethod);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002853 break;
2854 }
2855 /* calleeMethod = method->clazz->pDvmDex->pResMethods[BBBB] */
2856 case OP_INVOKE_STATIC:
2857 case OP_INVOKE_STATIC_RANGE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07002858 /* Grab the method ptr directly from what the interpreter sees */
2859 const Method *calleeMethod = mir->meta.callsiteInfo->method;
2860 assert(calleeMethod ==
2861 cUnit->method->clazz->pDvmDex->pResMethods[dInsn->vB]);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002862
2863 if (mir->dalvikInsn.opCode == OP_INVOKE_STATIC)
2864 genProcessArgsNoRange(cUnit, mir, dInsn,
2865 NULL /* no null check */);
2866 else
2867 genProcessArgsRange(cUnit, mir, dInsn,
2868 NULL /* no null check */);
2869
2870 /* r0 = calleeMethod */
2871 loadConstant(cUnit, r0, (int) calleeMethod);
2872
Ben Cheng38329f52009-07-07 14:19:20 -07002873 genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel,
2874 calleeMethod);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002875 break;
2876 }
Ben Cheng09e50c92010-05-02 10:45:32 -07002877 /*
Ben Chengba4fc8b2009-06-01 13:00:29 -07002878 * calleeMethod = dvmFindInterfaceMethodInCache(this->clazz,
2879 * BBBB, method, method->clazz->pDvmDex)
Ben Cheng38329f52009-07-07 14:19:20 -07002880 *
Ben Cheng09e50c92010-05-02 10:45:32 -07002881 * The following is an example of generated code for
2882 * "invoke-interface v0"
Ben Cheng38329f52009-07-07 14:19:20 -07002883 *
Ben Cheng09e50c92010-05-02 10:45:32 -07002884 * -------- dalvik offset: 0x0008 @ invoke-interface v0
2885 * 0x47357e36 : ldr r0, [r5, #0] --+
2886 * 0x47357e38 : sub r7,r5,#24 |
2887 * 0x47357e3c : cmp r0, #0 | genProcessArgsNoRange
2888 * 0x47357e3e : beq 0x47357e82 |
2889 * 0x47357e40 : stmia r7, <r0> --+
2890 * 0x47357e42 : ldr r4, [pc, #120] --> r4 <- dalvikPC of this invoke
2891 * 0x47357e44 : add r1, pc, #64 --> r1 <- &retChainingCell
2892 * 0x47357e46 : add r2, pc, #72 --> r2 <- &predictedChainingCell
2893 * 0x47357e48 : blx_1 0x47348190 --+ TEMPLATE_INVOKE_METHOD_
2894 * 0x47357e4a : blx_2 see above --+ PREDICTED_CHAIN
2895 * 0x47357e4c : b 0x47357e90 --> off to the predicted chain
2896 * 0x47357e4e : b 0x47357e82 --> punt to the interpreter
2897 * 0x47357e50 : mov r8, r1 --+
2898 * 0x47357e52 : mov r9, r2 |
2899 * 0x47357e54 : ldr r2, [pc, #96] |
2900 * 0x47357e56 : mov r10, r3 |
2901 * 0x47357e58 : movs r0, r3 | dvmFindInterfaceMethodInCache
2902 * 0x47357e5a : ldr r3, [pc, #88] |
2903 * 0x47357e5c : ldr r7, [pc, #80] |
2904 * 0x47357e5e : mov r1, #1452 |
2905 * 0x47357e62 : blx r7 --+
2906 * 0x47357e64 : cmp r0, #0 --> calleeMethod == NULL?
2907 * 0x47357e66 : bne 0x47357e6e --> branch over the throw if !r0
2908 * 0x47357e68 : ldr r0, [pc, #80] --> load Dalvik PC of the invoke
2909 * 0x47357e6a : blx_1 0x47348494 --+ TEMPLATE_THROW_EXCEPTION_
2910 * 0x47357e6c : blx_2 see above --+ COMMON
2911 * 0x47357e6e : mov r1, r8 --> r1 <- &retChainingCell
2912 * 0x47357e70 : cmp r1, #0 --> compare against 0
2913 * 0x47357e72 : bgt 0x47357e7c --> >=0? don't rechain
2914 * 0x47357e74 : ldr r7, [r6, #108] --+
2915 * 0x47357e76 : mov r2, r9 | dvmJitToPatchPredictedChain
2916 * 0x47357e78 : mov r3, r10 |
2917 * 0x47357e7a : blx r7 --+
2918 * 0x47357e7c : add r1, pc, #8 --> r1 <- &retChainingCell
2919 * 0x47357e7e : blx_1 0x4734809c --+ TEMPLATE_INVOKE_METHOD_NO_OPT
2920 * 0x47357e80 : blx_2 see above --+
2921 * -------- reconstruct dalvik PC : 0x425719dc @ +0x0008
2922 * 0x47357e82 : ldr r0, [pc, #56]
Ben Cheng38329f52009-07-07 14:19:20 -07002923 * Exception_Handling:
Ben Cheng09e50c92010-05-02 10:45:32 -07002924 * 0x47357e84 : ldr r1, [r6, #92]
2925 * 0x47357e86 : blx r1
2926 * 0x47357e88 : .align4
2927 * -------- chaining cell (hot): 0x000b
2928 * 0x47357e88 : ldr r0, [r6, #104]
2929 * 0x47357e8a : blx r0
2930 * 0x47357e8c : data 0x19e2(6626)
2931 * 0x47357e8e : data 0x4257(16983)
2932 * 0x47357e90 : .align4
Ben Cheng38329f52009-07-07 14:19:20 -07002933 * -------- chaining cell (predicted)
Ben Cheng09e50c92010-05-02 10:45:32 -07002934 * 0x47357e90 : data 0xe7fe(59390) --> will be patched into bx
2935 * 0x47357e92 : data 0x0000(0)
2936 * 0x47357e94 : data 0x0000(0) --> class
2937 * 0x47357e96 : data 0x0000(0)
2938 * 0x47357e98 : data 0x0000(0) --> method
2939 * 0x47357e9a : data 0x0000(0)
2940 * 0x47357e9c : data 0x0000(0) --> rechain count
2941 * 0x47357e9e : data 0x0000(0)
2942 * -------- end of chaining cells (0x006c)
2943 * 0x47357eb0 : .word (0xad03e369)
2944 * 0x47357eb4 : .word (0x28a90)
2945 * 0x47357eb8 : .word (0x41a63394)
2946 * 0x47357ebc : .word (0x425719dc)
Ben Chengba4fc8b2009-06-01 13:00:29 -07002947 */
2948 case OP_INVOKE_INTERFACE:
2949 case OP_INVOKE_INTERFACE_RANGE: {
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002950 ArmLIR *predChainingCell = &labelList[bb->taken->id];
Ben Chengba4fc8b2009-06-01 13:00:29 -07002951
Ben Cheng7a2697d2010-06-07 13:44:23 -07002952 /*
2953 * If the invoke has non-null misPredBranchOver, we need to generate
2954 * the non-inlined version of the invoke here to handle the
2955 * mispredicted case.
2956 */
2957 if (mir->meta.callsiteInfo->misPredBranchOver) {
2958 genLandingPadForMispredictedCallee(cUnit, mir, bb, labelList);
2959 }
Bill Buzbee1465db52009-09-23 17:17:35 -07002960
Ben Chengba4fc8b2009-06-01 13:00:29 -07002961 if (mir->dalvikInsn.opCode == OP_INVOKE_INTERFACE)
2962 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
2963 else
2964 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
2965
Ben Cheng38329f52009-07-07 14:19:20 -07002966 /* "this" is already left in r0 by genProcessArgs* */
2967
2968 /* r4PC = dalvikCallsite */
2969 loadConstant(cUnit, r4PC,
2970 (int) (cUnit->method->insns + mir->offset));
2971
2972 /* r1 = &retChainingCell */
Bill Buzbee270c1d62009-08-13 16:58:07 -07002973 ArmLIR *addrRetChain =
Bill Buzbee1465db52009-09-23 17:17:35 -07002974 opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07002975 addrRetChain->generic.target = (LIR *) retChainingCell;
2976
2977 /* r2 = &predictedChainingCell */
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002978 ArmLIR *predictedChainingCell =
Bill Buzbee1465db52009-09-23 17:17:35 -07002979 opRegRegImm(cUnit, kOpAdd, r2, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07002980 predictedChainingCell->generic.target = (LIR *) predChainingCell;
2981
2982 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_PREDICTED_CHAIN);
2983
2984 /* return through lr - jump to the chaining cell */
2985 genUnconditionalBranch(cUnit, predChainingCell);
2986
2987 /*
2988 * null-check on "this" may have been eliminated, but we still need
2989 * a PC-reconstruction label for stack overflow bailout.
2990 */
2991 if (pcrLabel == NULL) {
2992 int dPC = (int) (cUnit->method->insns + mir->offset);
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002993 pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true);
Ben Chenga4973592010-03-31 11:59:18 -07002994 pcrLabel->opCode = kArmPseudoPCReconstructionCell;
Ben Cheng38329f52009-07-07 14:19:20 -07002995 pcrLabel->operands[0] = dPC;
2996 pcrLabel->operands[1] = mir->offset;
2997 /* Insert the place holder to the growable list */
2998 dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel);
2999 }
3000
3001 /* return through lr+2 - punt to the interpreter */
3002 genUnconditionalBranch(cUnit, pcrLabel);
3003
3004 /*
3005 * return through lr+4 - fully resolve the callee method.
3006 * r1 <- count
3007 * r2 <- &predictedChainCell
3008 * r3 <- this->class
3009 * r4 <- dPC
3010 * r7 <- this->class->vtable
3011 */
3012
3013 /* Save count, &predictedChainCell, and class to high regs first */
Bill Buzbee1465db52009-09-23 17:17:35 -07003014 genRegCopy(cUnit, r8, r1);
3015 genRegCopy(cUnit, r9, r2);
3016 genRegCopy(cUnit, r10, r3);
Ben Cheng38329f52009-07-07 14:19:20 -07003017
Ben Chengba4fc8b2009-06-01 13:00:29 -07003018 /* r0 now contains this->clazz */
Bill Buzbee1465db52009-09-23 17:17:35 -07003019 genRegCopy(cUnit, r0, r3);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003020
3021 /* r1 = BBBB */
3022 loadConstant(cUnit, r1, dInsn->vB);
3023
3024 /* r2 = method (caller) */
3025 loadConstant(cUnit, r2, (int) cUnit->method);
3026
3027 /* r3 = pDvmDex */
3028 loadConstant(cUnit, r3, (int) cUnit->method->clazz->pDvmDex);
3029
Ben Chengbd1326d2010-04-02 15:04:53 -07003030 LOAD_FUNC_ADDR(cUnit, r7,
3031 (intptr_t) dvmFindInterfaceMethodInCache);
Bill Buzbee1465db52009-09-23 17:17:35 -07003032 opReg(cUnit, kOpBlx, r7);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003033 /* r0 = calleeMethod (returned from dvmFindInterfaceMethodInCache */
3034
Ben Cheng09e50c92010-05-02 10:45:32 -07003035 dvmCompilerClobberCallRegs(cUnit);
3036 /* generate a branch over if the interface method is resolved */
buzbee8f8109a2010-08-31 10:16:35 -07003037 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Ben Cheng09e50c92010-05-02 10:45:32 -07003038 /*
3039 * calleeMethod == NULL -> throw
3040 */
3041 loadConstant(cUnit, r0,
3042 (int) (cUnit->method->insns + mir->offset));
3043 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
3044 /* noreturn */
3045
3046 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
3047 target->defMask = ENCODE_ALL;
3048 branchOver->generic.target = (LIR *) target;
3049
Bill Buzbee1465db52009-09-23 17:17:35 -07003050 genRegCopy(cUnit, r1, r8);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003051
Ben Cheng38329f52009-07-07 14:19:20 -07003052 /* Check if rechain limit is reached */
buzbee8f8109a2010-08-31 10:16:35 -07003053 ArmLIR *bypassRechaining = genCmpImmBranch(cUnit, kArmCondGt,
3054 r1, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07003055
Bill Buzbee270c1d62009-08-13 16:58:07 -07003056 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
3057 jitToInterpEntries.dvmJitToPatchPredictedChain), r7);
Ben Cheng38329f52009-07-07 14:19:20 -07003058
Ben Chengb88ec3c2010-05-17 12:50:33 -07003059 genRegCopy(cUnit, r1, rGLUE);
Bill Buzbee1465db52009-09-23 17:17:35 -07003060 genRegCopy(cUnit, r2, r9);
3061 genRegCopy(cUnit, r3, r10);
Ben Cheng38329f52009-07-07 14:19:20 -07003062
3063 /*
3064 * r0 = calleeMethod
3065 * r2 = &predictedChainingCell
3066 * r3 = class
3067 *
3068 * &returnChainingCell has been loaded into r1 but is not needed
3069 * when patching the chaining cell and will be clobbered upon
3070 * returning so it will be reconstructed again.
3071 */
Bill Buzbee1465db52009-09-23 17:17:35 -07003072 opReg(cUnit, kOpBlx, r7);
Ben Cheng38329f52009-07-07 14:19:20 -07003073
3074 /* r1 = &retChainingCell */
Bill Buzbee1465db52009-09-23 17:17:35 -07003075 addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003076 addrRetChain->generic.target = (LIR *) retChainingCell;
Ben Cheng38329f52009-07-07 14:19:20 -07003077
3078 bypassRechaining->generic.target = (LIR *) addrRetChain;
3079
Ben Chengba4fc8b2009-06-01 13:00:29 -07003080 /*
3081 * r0 = this, r1 = calleeMethod,
3082 * r1 = &ChainingCell,
3083 * r4PC = callsiteDPC,
3084 */
3085 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_NO_OPT);
Ben Cheng978738d2010-05-13 13:45:57 -07003086#if defined(WITH_JIT_TUNING)
Ben Cheng86717f72010-03-05 15:27:21 -08003087 gDvmJit.invokePolymorphic++;
Ben Chengba4fc8b2009-06-01 13:00:29 -07003088#endif
3089 /* Handle exceptions using the interpreter */
3090 genTrap(cUnit, mir->offset, pcrLabel);
3091 break;
3092 }
3093 /* NOP */
3094 case OP_INVOKE_DIRECT_EMPTY: {
3095 return false;
3096 }
3097 case OP_FILLED_NEW_ARRAY:
3098 case OP_FILLED_NEW_ARRAY_RANGE: {
3099 /* Just let the interpreter deal with these */
3100 genInterpSingleStep(cUnit, mir);
3101 break;
3102 }
3103 default:
3104 return true;
3105 }
3106 return false;
3107}
3108
3109static bool handleFmt35ms_3rms(CompilationUnit *cUnit, MIR *mir,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003110 BasicBlock *bb, ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003111{
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003112 ArmLIR *retChainingCell = &labelList[bb->fallThrough->id];
3113 ArmLIR *predChainingCell = &labelList[bb->taken->id];
3114 ArmLIR *pcrLabel = NULL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07003115
Ben Cheng7a2697d2010-06-07 13:44:23 -07003116 /* An invoke with the MIR_INLINED is effectively a no-op */
3117 if (mir->OptimizationFlags & MIR_INLINED)
3118 return false;
3119
Ben Chengba4fc8b2009-06-01 13:00:29 -07003120 DecodedInstruction *dInsn = &mir->dalvikInsn;
3121 switch (mir->dalvikInsn.opCode) {
3122 /* calleeMethod = this->clazz->vtable[BBBB] */
3123 case OP_INVOKE_VIRTUAL_QUICK_RANGE:
3124 case OP_INVOKE_VIRTUAL_QUICK: {
3125 int methodIndex = dInsn->vB;
Ben Cheng7a2697d2010-06-07 13:44:23 -07003126
3127 /*
3128 * If the invoke has non-null misPredBranchOver, we need to generate
3129 * the non-inlined version of the invoke here to handle the
3130 * mispredicted case.
3131 */
3132 if (mir->meta.callsiteInfo->misPredBranchOver) {
3133 genLandingPadForMispredictedCallee(cUnit, mir, bb, labelList);
3134 }
3135
Ben Chengba4fc8b2009-06-01 13:00:29 -07003136 if (mir->dalvikInsn.opCode == OP_INVOKE_VIRTUAL_QUICK)
3137 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
3138 else
3139 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
3140
Ben Cheng38329f52009-07-07 14:19:20 -07003141 genInvokeVirtualCommon(cUnit, mir, methodIndex,
3142 retChainingCell,
3143 predChainingCell,
3144 pcrLabel);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003145 break;
3146 }
3147 /* calleeMethod = method->clazz->super->vtable[BBBB] */
3148 case OP_INVOKE_SUPER_QUICK:
3149 case OP_INVOKE_SUPER_QUICK_RANGE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07003150 /* Grab the method ptr directly from what the interpreter sees */
3151 const Method *calleeMethod = mir->meta.callsiteInfo->method;
3152 assert(calleeMethod ==
3153 cUnit->method->clazz->super->vtable[dInsn->vB]);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003154
3155 if (mir->dalvikInsn.opCode == OP_INVOKE_SUPER_QUICK)
3156 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
3157 else
3158 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
3159
3160 /* r0 = calleeMethod */
3161 loadConstant(cUnit, r0, (int) calleeMethod);
3162
Ben Cheng38329f52009-07-07 14:19:20 -07003163 genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel,
3164 calleeMethod);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003165 break;
3166 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07003167 default:
3168 return true;
3169 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07003170 return false;
3171}
3172
3173/*
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003174 * This operation is complex enough that we'll do it partly inline
3175 * and partly with a handler. NOTE: the handler uses hardcoded
3176 * values for string object offsets and must be revisitied if the
3177 * layout changes.
3178 */
3179static bool genInlinedCompareTo(CompilationUnit *cUnit, MIR *mir)
3180{
3181#if defined(USE_GLOBAL_STRING_DEFS)
3182 return false;
3183#else
3184 ArmLIR *rollback;
Bill Buzbeec6f10662010-02-09 11:16:15 -08003185 RegLocation rlThis = dvmCompilerGetSrc(cUnit, mir, 0);
3186 RegLocation rlComp = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003187
3188 loadValueDirectFixed(cUnit, rlThis, r0);
3189 loadValueDirectFixed(cUnit, rlComp, r1);
3190 /* Test objects for NULL */
3191 rollback = genNullCheck(cUnit, rlThis.sRegLow, r0, mir->offset, NULL);
3192 genNullCheck(cUnit, rlComp.sRegLow, r1, mir->offset, rollback);
3193 /*
3194 * TUNING: we could check for object pointer equality before invoking
3195 * handler. Unclear whether the gain would be worth the added code size
3196 * expansion.
3197 */
3198 genDispatchToHandler(cUnit, TEMPLATE_STRING_COMPARETO);
Bill Buzbeec6f10662010-02-09 11:16:15 -08003199 storeValue(cUnit, inlinedTarget(cUnit, mir, false),
3200 dvmCompilerGetReturn(cUnit));
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003201 return true;
3202#endif
3203}
3204
Elliott Hughes2bdbcb62010-04-12 14:29:37 -07003205static bool genInlinedFastIndexOf(CompilationUnit *cUnit, MIR *mir)
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003206{
3207#if defined(USE_GLOBAL_STRING_DEFS)
3208 return false;
3209#else
Bill Buzbeec6f10662010-02-09 11:16:15 -08003210 RegLocation rlThis = dvmCompilerGetSrc(cUnit, mir, 0);
3211 RegLocation rlChar = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003212
3213 loadValueDirectFixed(cUnit, rlThis, r0);
3214 loadValueDirectFixed(cUnit, rlChar, r1);
Elliott Hughes2bdbcb62010-04-12 14:29:37 -07003215 RegLocation rlStart = dvmCompilerGetSrc(cUnit, mir, 2);
3216 loadValueDirectFixed(cUnit, rlStart, r2);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003217 /* Test objects for NULL */
3218 genNullCheck(cUnit, rlThis.sRegLow, r0, mir->offset, NULL);
3219 genDispatchToHandler(cUnit, TEMPLATE_STRING_INDEXOF);
Bill Buzbeec6f10662010-02-09 11:16:15 -08003220 storeValue(cUnit, inlinedTarget(cUnit, mir, false),
3221 dvmCompilerGetReturn(cUnit));
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003222 return true;
3223#endif
3224}
3225
Elliott Hughesee34f592010-04-05 18:13:52 -07003226// Generates an inlined String.isEmpty or String.length.
3227static bool genInlinedStringIsEmptyOrLength(CompilationUnit *cUnit, MIR *mir,
3228 bool isEmpty)
Bill Buzbee1f748632010-03-02 16:14:41 -08003229{
Elliott Hughesee34f592010-04-05 18:13:52 -07003230 // dst = src.length();
Bill Buzbee1f748632010-03-02 16:14:41 -08003231 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0);
3232 RegLocation rlDest = inlinedTarget(cUnit, mir, false);
3233 rlObj = loadValue(cUnit, rlObj, kCoreReg);
3234 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
3235 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset, NULL);
3236 loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_count,
3237 rlResult.lowReg);
Elliott Hughesee34f592010-04-05 18:13:52 -07003238 if (isEmpty) {
3239 // dst = (dst == 0);
3240 int tReg = dvmCompilerAllocTemp(cUnit);
3241 opRegReg(cUnit, kOpNeg, tReg, rlResult.lowReg);
3242 opRegRegReg(cUnit, kOpAdc, rlResult.lowReg, rlResult.lowReg, tReg);
3243 }
Bill Buzbee1f748632010-03-02 16:14:41 -08003244 storeValue(cUnit, rlDest, rlResult);
3245 return false;
3246}
3247
Elliott Hughesee34f592010-04-05 18:13:52 -07003248static bool genInlinedStringLength(CompilationUnit *cUnit, MIR *mir)
3249{
3250 return genInlinedStringIsEmptyOrLength(cUnit, mir, false);
3251}
3252
3253static bool genInlinedStringIsEmpty(CompilationUnit *cUnit, MIR *mir)
3254{
3255 return genInlinedStringIsEmptyOrLength(cUnit, mir, true);
3256}
3257
Bill Buzbee1f748632010-03-02 16:14:41 -08003258static bool genInlinedStringCharAt(CompilationUnit *cUnit, MIR *mir)
3259{
3260 int contents = offsetof(ArrayObject, contents);
3261 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0);
3262 RegLocation rlIdx = dvmCompilerGetSrc(cUnit, mir, 1);
3263 RegLocation rlDest = inlinedTarget(cUnit, mir, false);
3264 RegLocation rlResult;
3265 rlObj = loadValue(cUnit, rlObj, kCoreReg);
3266 rlIdx = loadValue(cUnit, rlIdx, kCoreReg);
3267 int regMax = dvmCompilerAllocTemp(cUnit);
3268 int regOff = dvmCompilerAllocTemp(cUnit);
3269 int regPtr = dvmCompilerAllocTemp(cUnit);
3270 ArmLIR *pcrLabel = genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg,
3271 mir->offset, NULL);
3272 loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_count, regMax);
3273 loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_offset, regOff);
3274 loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_value, regPtr);
3275 genBoundsCheck(cUnit, rlIdx.lowReg, regMax, mir->offset, pcrLabel);
3276 dvmCompilerFreeTemp(cUnit, regMax);
3277 opRegImm(cUnit, kOpAdd, regPtr, contents);
3278 opRegReg(cUnit, kOpAdd, regOff, rlIdx.lowReg);
3279 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
3280 loadBaseIndexed(cUnit, regPtr, regOff, rlResult.lowReg, 1, kUnsignedHalf);
3281 storeValue(cUnit, rlDest, rlResult);
3282 return false;
3283}
3284
3285static bool genInlinedAbsInt(CompilationUnit *cUnit, MIR *mir)
3286{
3287 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
3288 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Elliott Hughese22bd842010-08-20 18:47:36 -07003289 RegLocation rlDest = inlinedTarget(cUnit, mir, false);
Bill Buzbee1f748632010-03-02 16:14:41 -08003290 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
3291 int signReg = dvmCompilerAllocTemp(cUnit);
3292 /*
3293 * abs(x) = y<=x>>31, (x+y)^y.
3294 * Thumb2's IT block also yields 3 instructions, but imposes
3295 * scheduling constraints.
3296 */
3297 opRegRegImm(cUnit, kOpAsr, signReg, rlSrc.lowReg, 31);
3298 opRegRegReg(cUnit, kOpAdd, rlResult.lowReg, rlSrc.lowReg, signReg);
3299 opRegReg(cUnit, kOpXor, rlResult.lowReg, signReg);
3300 storeValue(cUnit, rlDest, rlResult);
3301 return false;
3302}
3303
3304static bool genInlinedAbsLong(CompilationUnit *cUnit, MIR *mir)
3305{
3306 RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
3307 RegLocation rlDest = inlinedTargetWide(cUnit, mir, false);
3308 rlSrc = loadValueWide(cUnit, rlSrc, kCoreReg);
3309 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
3310 int signReg = dvmCompilerAllocTemp(cUnit);
3311 /*
3312 * abs(x) = y<=x>>31, (x+y)^y.
3313 * Thumb2 IT block allows slightly shorter sequence,
3314 * but introduces a scheduling barrier. Stick with this
3315 * mechanism for now.
3316 */
3317 opRegRegImm(cUnit, kOpAsr, signReg, rlSrc.highReg, 31);
3318 opRegRegReg(cUnit, kOpAdd, rlResult.lowReg, rlSrc.lowReg, signReg);
3319 opRegRegReg(cUnit, kOpAdc, rlResult.highReg, rlSrc.highReg, signReg);
3320 opRegReg(cUnit, kOpXor, rlResult.lowReg, signReg);
3321 opRegReg(cUnit, kOpXor, rlResult.highReg, signReg);
3322 storeValueWide(cUnit, rlDest, rlResult);
3323 return false;
3324}
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003325
Elliott Hughese22bd842010-08-20 18:47:36 -07003326static bool genInlinedIntFloatConversion(CompilationUnit *cUnit, MIR *mir)
3327{
3328 // Just move from source to destination...
3329 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
3330 RegLocation rlDest = inlinedTarget(cUnit, mir, false);
3331 storeValue(cUnit, rlDest, rlSrc);
3332 return false;
3333}
3334
3335static bool genInlinedLongDoubleConversion(CompilationUnit *cUnit, MIR *mir)
3336{
3337 // Just move from source to destination...
3338 RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
3339 RegLocation rlDest = inlinedTargetWide(cUnit, mir, false);
3340 storeValueWide(cUnit, rlDest, rlSrc);
3341 return false;
3342}
3343
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003344/*
Bill Buzbeece46c942009-11-20 15:41:34 -08003345 * NOTE: Handles both range and non-range versions (arguments
3346 * have already been normalized by this point).
Ben Chengba4fc8b2009-06-01 13:00:29 -07003347 */
Bill Buzbeece46c942009-11-20 15:41:34 -08003348static bool handleExecuteInline(CompilationUnit *cUnit, MIR *mir)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003349{
3350 DecodedInstruction *dInsn = &mir->dalvikInsn;
3351 switch( mir->dalvikInsn.opCode) {
Bill Buzbeece46c942009-11-20 15:41:34 -08003352 case OP_EXECUTE_INLINE_RANGE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07003353 case OP_EXECUTE_INLINE: {
3354 unsigned int i;
3355 const InlineOperation* inLineTable = dvmGetInlineOpsTable();
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003356 int offset = offsetof(InterpState, retval);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003357 int operation = dInsn->vB;
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003358 switch (operation) {
3359 case INLINE_EMPTYINLINEMETHOD:
3360 return false; /* Nop */
3361 case INLINE_STRING_LENGTH:
3362 return genInlinedStringLength(cUnit, mir);
Elliott Hughesee34f592010-04-05 18:13:52 -07003363 case INLINE_STRING_IS_EMPTY:
3364 return genInlinedStringIsEmpty(cUnit, mir);
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003365 case INLINE_MATH_ABS_INT:
3366 return genInlinedAbsInt(cUnit, mir);
3367 case INLINE_MATH_ABS_LONG:
3368 return genInlinedAbsLong(cUnit, mir);
3369 case INLINE_MATH_MIN_INT:
3370 return genInlinedMinMaxInt(cUnit, mir, true);
3371 case INLINE_MATH_MAX_INT:
3372 return genInlinedMinMaxInt(cUnit, mir, false);
3373 case INLINE_STRING_CHARAT:
3374 return genInlinedStringCharAt(cUnit, mir);
3375 case INLINE_MATH_SQRT:
3376 if (genInlineSqrt(cUnit, mir))
Bill Buzbee9727c3d2009-08-01 11:32:36 -07003377 return false;
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003378 else
3379 break; /* Handle with C routine */
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003380 case INLINE_MATH_ABS_FLOAT:
Bill Buzbee1465db52009-09-23 17:17:35 -07003381 if (genInlinedAbsFloat(cUnit, mir))
3382 return false;
3383 else
3384 break;
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003385 case INLINE_MATH_ABS_DOUBLE:
Bill Buzbee1465db52009-09-23 17:17:35 -07003386 if (genInlinedAbsDouble(cUnit, mir))
3387 return false;
3388 else
3389 break;
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003390 case INLINE_STRING_COMPARETO:
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003391 if (genInlinedCompareTo(cUnit, mir))
3392 return false;
3393 else
3394 break;
Elliott Hughes2bdbcb62010-04-12 14:29:37 -07003395 case INLINE_STRING_FASTINDEXOF_II:
3396 if (genInlinedFastIndexOf(cUnit, mir))
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003397 return false;
3398 else
3399 break;
Elliott Hughese22bd842010-08-20 18:47:36 -07003400 case INLINE_FLOAT_TO_RAW_INT_BITS:
3401 case INLINE_INT_BITS_TO_FLOAT:
3402 return genInlinedIntFloatConversion(cUnit, mir);
3403 case INLINE_DOUBLE_TO_RAW_LONG_BITS:
3404 case INLINE_LONG_BITS_TO_DOUBLE:
3405 return genInlinedLongDoubleConversion(cUnit, mir);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003406 case INLINE_STRING_EQUALS:
3407 case INLINE_MATH_COS:
3408 case INLINE_MATH_SIN:
Elliott Hughese22bd842010-08-20 18:47:36 -07003409 case INLINE_FLOAT_TO_INT_BITS:
3410 case INLINE_DOUBLE_TO_LONG_BITS:
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003411 break; /* Handle with C routine */
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003412 default:
Bill Buzbeefc519dc2010-03-06 23:30:57 -08003413 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003414 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08003415 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Elliott Hughes6a555132010-02-25 15:41:42 -08003416 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbeec6f10662010-02-09 11:16:15 -08003417 dvmCompilerClobber(cUnit, r4PC);
3418 dvmCompilerClobber(cUnit, r7);
Bill Buzbee1465db52009-09-23 17:17:35 -07003419 opRegRegImm(cUnit, kOpAdd, r4PC, rGLUE, offset);
3420 opImm(cUnit, kOpPush, (1<<r4PC) | (1<<r7));
Ben Chengbd1326d2010-04-02 15:04:53 -07003421 LOAD_FUNC_ADDR(cUnit, r4PC, (int)inLineTable[operation].func);
Bill Buzbee1465db52009-09-23 17:17:35 -07003422 genExportPC(cUnit, mir);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003423 for (i=0; i < dInsn->vA; i++) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08003424 loadValueDirect(cUnit, dvmCompilerGetSrc(cUnit, mir, i), i);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003425 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003426 opReg(cUnit, kOpBlx, r4PC);
3427 opRegImm(cUnit, kOpAdd, r13, 8);
buzbee8f8109a2010-08-31 10:16:35 -07003428 /* NULL? */
3429 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Bill Buzbeece46c942009-11-20 15:41:34 -08003430 loadConstant(cUnit, r0,
3431 (int) (cUnit->method->insns + mir->offset));
3432 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
3433 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
3434 target->defMask = ENCODE_ALL;
3435 branchOver->generic.target = (LIR *) target;
Ben Chengba4fc8b2009-06-01 13:00:29 -07003436 break;
3437 }
3438 default:
3439 return true;
3440 }
3441 return false;
3442}
3443
3444static bool handleFmt51l(CompilationUnit *cUnit, MIR *mir)
3445{
Bill Buzbee1465db52009-09-23 17:17:35 -07003446 //TUNING: We're using core regs here - not optimal when target is a double
Bill Buzbeec6f10662010-02-09 11:16:15 -08003447 RegLocation rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
3448 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07003449 loadConstantNoClobber(cUnit, rlResult.lowReg,
3450 mir->dalvikInsn.vB_wide & 0xFFFFFFFFUL);
3451 loadConstantNoClobber(cUnit, rlResult.highReg,
3452 (mir->dalvikInsn.vB_wide>>32) & 0xFFFFFFFFUL);
Bill Buzbee1465db52009-09-23 17:17:35 -07003453 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003454 return false;
3455}
3456
Ben Chengba4fc8b2009-06-01 13:00:29 -07003457/*
3458 * The following are special processing routines that handle transfer of
3459 * controls between compiled code and the interpreter. Certain VM states like
3460 * Dalvik PC and special-purpose registers are reconstructed here.
3461 */
3462
Bill Buzbeebd047242010-05-13 13:02:53 -07003463/*
3464 * Insert a
3465 * b .+4
3466 * nop
3467 * pair at the beginning of a chaining cell. This serves as the
3468 * switch branch that selects between reverting to the interpreter or
3469 * not. Once the cell is chained to a translation, the cell will
3470 * contain a 32-bit branch. Subsequent chain/unchain operations will
3471 * then only alter that first 16-bits - the "b .+4" for unchaining,
3472 * and the restoration of the first half of the 32-bit branch for
3473 * rechaining.
3474 */
3475static void insertChainingSwitch(CompilationUnit *cUnit)
3476{
3477 ArmLIR *branch = newLIR0(cUnit, kThumbBUncond);
3478 newLIR2(cUnit, kThumbOrr, r0, r0);
3479 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
3480 target->defMask = ENCODE_ALL;
3481 branch->generic.target = (LIR *) target;
3482}
3483
Ben Cheng1efc9c52009-06-08 18:25:27 -07003484/* Chaining cell for code that may need warmup. */
3485static void handleNormalChainingCell(CompilationUnit *cUnit,
3486 unsigned int offset)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003487{
Ben Cheng11d8f142010-03-24 15:24:19 -07003488 /*
3489 * Use raw instruction constructors to guarantee that the generated
3490 * instructions fit the predefined cell size.
3491 */
Bill Buzbeebd047242010-05-13 13:02:53 -07003492 insertChainingSwitch(cUnit);
Ben Cheng11d8f142010-03-24 15:24:19 -07003493 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
3494 offsetof(InterpState,
3495 jitToInterpEntries.dvmJitToInterpNormal) >> 2);
3496 newLIR1(cUnit, kThumbBlxR, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003497 addWordData(cUnit, (int) (cUnit->method->insns + offset), true);
3498}
3499
3500/*
Ben Cheng1efc9c52009-06-08 18:25:27 -07003501 * Chaining cell for instructions that immediately following already translated
3502 * code.
Ben Chengba4fc8b2009-06-01 13:00:29 -07003503 */
Ben Cheng1efc9c52009-06-08 18:25:27 -07003504static void handleHotChainingCell(CompilationUnit *cUnit,
3505 unsigned int offset)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003506{
Ben Cheng11d8f142010-03-24 15:24:19 -07003507 /*
3508 * Use raw instruction constructors to guarantee that the generated
3509 * instructions fit the predefined cell size.
3510 */
Bill Buzbeebd047242010-05-13 13:02:53 -07003511 insertChainingSwitch(cUnit);
Ben Cheng11d8f142010-03-24 15:24:19 -07003512 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
3513 offsetof(InterpState,
3514 jitToInterpEntries.dvmJitToInterpTraceSelect) >> 2);
3515 newLIR1(cUnit, kThumbBlxR, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003516 addWordData(cUnit, (int) (cUnit->method->insns + offset), true);
3517}
3518
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07003519#if defined(WITH_SELF_VERIFICATION) || defined(WITH_JIT_TUNING)
Jeff Hao97319a82009-08-12 16:57:15 -07003520/* Chaining cell for branches that branch back into the same basic block */
3521static void handleBackwardBranchChainingCell(CompilationUnit *cUnit,
3522 unsigned int offset)
3523{
Ben Cheng11d8f142010-03-24 15:24:19 -07003524 /*
3525 * Use raw instruction constructors to guarantee that the generated
3526 * instructions fit the predefined cell size.
3527 */
Bill Buzbeebd047242010-05-13 13:02:53 -07003528 insertChainingSwitch(cUnit);
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07003529#if defined(WITH_SELF_VERIFICATION)
Bill Buzbee1465db52009-09-23 17:17:35 -07003530 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
Ben Cheng40094c12010-02-24 20:58:44 -08003531 offsetof(InterpState,
3532 jitToInterpEntries.dvmJitToInterpBackwardBranch) >> 2);
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07003533#else
Bill Buzbee1465db52009-09-23 17:17:35 -07003534 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07003535 offsetof(InterpState, jitToInterpEntries.dvmJitToInterpNormal) >> 2);
3536#endif
Bill Buzbee1465db52009-09-23 17:17:35 -07003537 newLIR1(cUnit, kThumbBlxR, r0);
Jeff Hao97319a82009-08-12 16:57:15 -07003538 addWordData(cUnit, (int) (cUnit->method->insns + offset), true);
3539}
3540
3541#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07003542/* Chaining cell for monomorphic method invocations. */
Ben Cheng38329f52009-07-07 14:19:20 -07003543static void handleInvokeSingletonChainingCell(CompilationUnit *cUnit,
3544 const Method *callee)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003545{
Ben Cheng11d8f142010-03-24 15:24:19 -07003546 /*
3547 * Use raw instruction constructors to guarantee that the generated
3548 * instructions fit the predefined cell size.
3549 */
Bill Buzbeebd047242010-05-13 13:02:53 -07003550 insertChainingSwitch(cUnit);
Ben Cheng11d8f142010-03-24 15:24:19 -07003551 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
3552 offsetof(InterpState,
3553 jitToInterpEntries.dvmJitToInterpTraceSelect) >> 2);
3554 newLIR1(cUnit, kThumbBlxR, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003555 addWordData(cUnit, (int) (callee->insns), true);
3556}
3557
Ben Cheng38329f52009-07-07 14:19:20 -07003558/* Chaining cell for monomorphic method invocations. */
3559static void handleInvokePredictedChainingCell(CompilationUnit *cUnit)
3560{
3561
3562 /* Should not be executed in the initial state */
3563 addWordData(cUnit, PREDICTED_CHAIN_BX_PAIR_INIT, true);
3564 /* To be filled: class */
3565 addWordData(cUnit, PREDICTED_CHAIN_CLAZZ_INIT, true);
3566 /* To be filled: method */
3567 addWordData(cUnit, PREDICTED_CHAIN_METHOD_INIT, true);
3568 /*
3569 * Rechain count. The initial value of 0 here will trigger chaining upon
3570 * the first invocation of this callsite.
3571 */
3572 addWordData(cUnit, PREDICTED_CHAIN_COUNTER_INIT, true);
3573}
3574
Ben Chengba4fc8b2009-06-01 13:00:29 -07003575/* Load the Dalvik PC into r0 and jump to the specified target */
3576static void handlePCReconstruction(CompilationUnit *cUnit,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003577 ArmLIR *targetLabel)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003578{
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003579 ArmLIR **pcrLabel =
3580 (ArmLIR **) cUnit->pcReconstructionList.elemList;
Ben Chengba4fc8b2009-06-01 13:00:29 -07003581 int numElems = cUnit->pcReconstructionList.numUsed;
3582 int i;
3583 for (i = 0; i < numElems; i++) {
3584 dvmCompilerAppendLIR(cUnit, (LIR *) pcrLabel[i]);
3585 /* r0 = dalvik PC */
3586 loadConstant(cUnit, r0, pcrLabel[i]->operands[0]);
3587 genUnconditionalBranch(cUnit, targetLabel);
3588 }
3589}
3590
Bill Buzbee1465db52009-09-23 17:17:35 -07003591static char *extendedMIROpNames[kMirOpLast - kMirOpFirst] = {
3592 "kMirOpPhi",
3593 "kMirOpNullNRangeUpCheck",
3594 "kMirOpNullNRangeDownCheck",
3595 "kMirOpLowerBound",
3596 "kMirOpPunt",
Ben Cheng7a2697d2010-06-07 13:44:23 -07003597 "kMirOpCheckInlinePrediction",
Ben Cheng4238ec22009-08-24 16:32:22 -07003598};
3599
3600/*
3601 * vA = arrayReg;
3602 * vB = idxReg;
3603 * vC = endConditionReg;
3604 * arg[0] = maxC
3605 * arg[1] = minC
3606 * arg[2] = loopBranchConditionCode
3607 */
3608static void genHoistedChecksForCountUpLoop(CompilationUnit *cUnit, MIR *mir)
3609{
Bill Buzbee1465db52009-09-23 17:17:35 -07003610 /*
3611 * NOTE: these synthesized blocks don't have ssa names assigned
3612 * for Dalvik registers. However, because they dominate the following
3613 * blocks we can simply use the Dalvik name w/ subscript 0 as the
3614 * ssa name.
3615 */
Ben Cheng4238ec22009-08-24 16:32:22 -07003616 DecodedInstruction *dInsn = &mir->dalvikInsn;
3617 const int lenOffset = offsetof(ArrayObject, length);
Ben Cheng4238ec22009-08-24 16:32:22 -07003618 const int maxC = dInsn->arg[0];
Bill Buzbee1465db52009-09-23 17:17:35 -07003619 int regLength;
3620 RegLocation rlArray = cUnit->regLocation[mir->dalvikInsn.vA];
3621 RegLocation rlIdxEnd = cUnit->regLocation[mir->dalvikInsn.vC];
Ben Cheng4238ec22009-08-24 16:32:22 -07003622
3623 /* regArray <- arrayRef */
Bill Buzbee1465db52009-09-23 17:17:35 -07003624 rlArray = loadValue(cUnit, rlArray, kCoreReg);
3625 rlIdxEnd = loadValue(cUnit, rlIdxEnd, kCoreReg);
3626 genRegImmCheck(cUnit, kArmCondEq, rlArray.lowReg, 0, 0,
Ben Cheng4238ec22009-08-24 16:32:22 -07003627 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
3628
3629 /* regLength <- len(arrayRef) */
Bill Buzbeec6f10662010-02-09 11:16:15 -08003630 regLength = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07003631 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLength);
Ben Cheng4238ec22009-08-24 16:32:22 -07003632
3633 int delta = maxC;
3634 /*
3635 * If the loop end condition is ">=" instead of ">", then the largest value
3636 * of the index is "endCondition - 1".
3637 */
3638 if (dInsn->arg[2] == OP_IF_GE) {
3639 delta--;
3640 }
3641
3642 if (delta) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08003643 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07003644 opRegRegImm(cUnit, kOpAdd, tReg, rlIdxEnd.lowReg, delta);
3645 rlIdxEnd.lowReg = tReg;
Bill Buzbeec6f10662010-02-09 11:16:15 -08003646 dvmCompilerFreeTemp(cUnit, tReg);
Ben Cheng4238ec22009-08-24 16:32:22 -07003647 }
3648 /* Punt if "regIdxEnd < len(Array)" is false */
Bill Buzbee1465db52009-09-23 17:17:35 -07003649 genRegRegCheck(cUnit, kArmCondGe, rlIdxEnd.lowReg, regLength, 0,
Ben Cheng0fd31e42009-09-03 14:40:16 -07003650 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
Ben Cheng4238ec22009-08-24 16:32:22 -07003651}
3652
3653/*
3654 * vA = arrayReg;
3655 * vB = idxReg;
3656 * vC = endConditionReg;
3657 * arg[0] = maxC
3658 * arg[1] = minC
3659 * arg[2] = loopBranchConditionCode
3660 */
3661static void genHoistedChecksForCountDownLoop(CompilationUnit *cUnit, MIR *mir)
3662{
3663 DecodedInstruction *dInsn = &mir->dalvikInsn;
3664 const int lenOffset = offsetof(ArrayObject, length);
Bill Buzbeec6f10662010-02-09 11:16:15 -08003665 const int regLength = dvmCompilerAllocTemp(cUnit);
Ben Cheng4238ec22009-08-24 16:32:22 -07003666 const int maxC = dInsn->arg[0];
Bill Buzbee1465db52009-09-23 17:17:35 -07003667 RegLocation rlArray = cUnit->regLocation[mir->dalvikInsn.vA];
3668 RegLocation rlIdxInit = cUnit->regLocation[mir->dalvikInsn.vB];
Ben Cheng4238ec22009-08-24 16:32:22 -07003669
3670 /* regArray <- arrayRef */
Bill Buzbee1465db52009-09-23 17:17:35 -07003671 rlArray = loadValue(cUnit, rlArray, kCoreReg);
3672 rlIdxInit = loadValue(cUnit, rlIdxInit, kCoreReg);
3673 genRegImmCheck(cUnit, kArmCondEq, rlArray.lowReg, 0, 0,
Ben Cheng4238ec22009-08-24 16:32:22 -07003674 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
3675
3676 /* regLength <- len(arrayRef) */
Bill Buzbee1465db52009-09-23 17:17:35 -07003677 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLength);
Ben Cheng4238ec22009-08-24 16:32:22 -07003678
3679 if (maxC) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08003680 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07003681 opRegRegImm(cUnit, kOpAdd, tReg, rlIdxInit.lowReg, maxC);
3682 rlIdxInit.lowReg = tReg;
Bill Buzbeec6f10662010-02-09 11:16:15 -08003683 dvmCompilerFreeTemp(cUnit, tReg);
Ben Cheng4238ec22009-08-24 16:32:22 -07003684 }
3685
3686 /* Punt if "regIdxInit < len(Array)" is false */
Bill Buzbee1465db52009-09-23 17:17:35 -07003687 genRegRegCheck(cUnit, kArmCondGe, rlIdxInit.lowReg, regLength, 0,
Ben Cheng0fd31e42009-09-03 14:40:16 -07003688 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
Ben Cheng4238ec22009-08-24 16:32:22 -07003689}
3690
3691/*
3692 * vA = idxReg;
3693 * vB = minC;
3694 */
3695static void genHoistedLowerBoundCheck(CompilationUnit *cUnit, MIR *mir)
3696{
3697 DecodedInstruction *dInsn = &mir->dalvikInsn;
Ben Cheng4238ec22009-08-24 16:32:22 -07003698 const int minC = dInsn->vB;
Bill Buzbee1465db52009-09-23 17:17:35 -07003699 RegLocation rlIdx = cUnit->regLocation[mir->dalvikInsn.vA];
Ben Cheng4238ec22009-08-24 16:32:22 -07003700
3701 /* regIdx <- initial index value */
Bill Buzbee1465db52009-09-23 17:17:35 -07003702 rlIdx = loadValue(cUnit, rlIdx, kCoreReg);
Ben Cheng4238ec22009-08-24 16:32:22 -07003703
3704 /* Punt if "regIdxInit + minC >= 0" is false */
Bill Buzbee1465db52009-09-23 17:17:35 -07003705 genRegImmCheck(cUnit, kArmCondLt, rlIdx.lowReg, -minC, 0,
Ben Cheng4238ec22009-08-24 16:32:22 -07003706 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
3707}
3708
Ben Cheng7a2697d2010-06-07 13:44:23 -07003709/*
3710 * vC = this
3711 *
3712 * A predicted inlining target looks like the following, where instructions
3713 * between 0x4858de66 and 0x4858de72 are checking if the predicted class
3714 * matches "this", and the verificaion code is generated by this routine.
3715 *
3716 * (C) means the instruction is inlined from the callee, and (PI) means the
3717 * instruction is the predicted inlined invoke, whose corresponding
3718 * instructions are still generated to handle the mispredicted case.
3719 *
3720 * D/dalvikvm( 86): -------- kMirOpCheckInlinePrediction
3721 * D/dalvikvm( 86): 0x4858de66 (0002): ldr r0, [r5, #68]
3722 * D/dalvikvm( 86): 0x4858de68 (0004): ldr r1, [pc, #140]
3723 * D/dalvikvm( 86): 0x4858de6a (0006): cmp r0, #0
3724 * D/dalvikvm( 86): 0x4858de6c (0008): beq 0x4858deb2
3725 * D/dalvikvm( 86): 0x4858de6e (000a): ldr r2, [r0, #0]
3726 * D/dalvikvm( 86): 0x4858de70 (000c): cmp r1, r2
3727 * D/dalvikvm( 86): 0x4858de72 (000e): bne 0x4858de7a
3728 * D/dalvikvm( 86): -------- dalvik offset: 0x004c @ +iget-object-quick (C)
3729 * v4, v17, (#8)
3730 * D/dalvikvm( 86): 0x4858de74 (0010): ldr r3, [r0, #8]
3731 * D/dalvikvm( 86): 0x4858de76 (0012): str r3, [r5, #16]
3732 * D/dalvikvm( 86): -------- dalvik offset: 0x004c @
3733 * +invoke-virtual-quick/range (PI) v17..v17
3734 * D/dalvikvm( 86): 0x4858de78 (0014): b 0x4858debc
3735 * D/dalvikvm( 86): 0x4858de7a (0016): add r4,r5,#68
3736 * D/dalvikvm( 86): -------- BARRIER
3737 * D/dalvikvm( 86): 0x4858de7e (001a): ldmia r4, <r0>
3738 * D/dalvikvm( 86): -------- BARRIER
3739 * D/dalvikvm( 86): 0x4858de80 (001c): sub r7,r5,#24
3740 * D/dalvikvm( 86): 0x4858de84 (0020): cmp r0, #0
3741 * D/dalvikvm( 86): 0x4858de86 (0022): beq 0x4858deb6
3742 * D/dalvikvm( 86): -------- BARRIER
3743 * D/dalvikvm( 86): 0x4858de88 (0024): stmia r7, <r0>
3744 * D/dalvikvm( 86): -------- BARRIER
3745 * D/dalvikvm( 86): 0x4858de8a (0026): ldr r4, [pc, #104]
3746 * D/dalvikvm( 86): 0x4858de8c (0028): add r1, pc, #28
3747 * D/dalvikvm( 86): 0x4858de8e (002a): add r2, pc, #56
3748 * D/dalvikvm( 86): 0x4858de90 (002c): blx_1 0x48589198
3749 * D/dalvikvm( 86): 0x4858de92 (002e): blx_2 see above
3750 * D/dalvikvm( 86): 0x4858de94 (0030): b 0x4858dec8
3751 * D/dalvikvm( 86): 0x4858de96 (0032): b 0x4858deb6
3752 * D/dalvikvm( 86): 0x4858de98 (0034): ldr r0, [r7, #72]
3753 * D/dalvikvm( 86): 0x4858de9a (0036): cmp r1, #0
3754 * D/dalvikvm( 86): 0x4858de9c (0038): bgt 0x4858dea4
3755 * D/dalvikvm( 86): 0x4858de9e (003a): ldr r7, [r6, #116]
3756 * D/dalvikvm( 86): 0x4858dea0 (003c): movs r1, r6
3757 * D/dalvikvm( 86): 0x4858dea2 (003e): blx r7
3758 * D/dalvikvm( 86): 0x4858dea4 (0040): add r1, pc, #4
3759 * D/dalvikvm( 86): 0x4858dea6 (0042): blx_1 0x485890a0
3760 * D/dalvikvm( 86): 0x4858dea8 (0044): blx_2 see above
3761 * D/dalvikvm( 86): 0x4858deaa (0046): b 0x4858deb6
3762 * D/dalvikvm( 86): 0x4858deac (0048): .align4
3763 * D/dalvikvm( 86): L0x004f:
3764 * D/dalvikvm( 86): -------- dalvik offset: 0x004f @ move-result-object (PI)
3765 * v4, (#0), (#0)
3766 * D/dalvikvm( 86): 0x4858deac (0048): ldr r4, [r6, #8]
3767 * D/dalvikvm( 86): 0x4858deae (004a): str r4, [r5, #16]
3768 * D/dalvikvm( 86): 0x4858deb0 (004c): b 0x4858debc
3769 * D/dalvikvm( 86): -------- reconstruct dalvik PC : 0x42beefcc @ +0x004c
3770 * D/dalvikvm( 86): 0x4858deb2 (004e): ldr r0, [pc, #64]
3771 * D/dalvikvm( 86): 0x4858deb4 (0050): b 0x4858deb8
3772 * D/dalvikvm( 86): -------- reconstruct dalvik PC : 0x42beefcc @ +0x004c
3773 * D/dalvikvm( 86): 0x4858deb6 (0052): ldr r0, [pc, #60]
3774 * D/dalvikvm( 86): Exception_Handling:
3775 * D/dalvikvm( 86): 0x4858deb8 (0054): ldr r1, [r6, #100]
3776 * D/dalvikvm( 86): 0x4858deba (0056): blx r1
3777 * D/dalvikvm( 86): 0x4858debc (0058): .align4
3778 * D/dalvikvm( 86): -------- chaining cell (hot): 0x0050
3779 * D/dalvikvm( 86): 0x4858debc (0058): b 0x4858dec0
3780 * D/dalvikvm( 86): 0x4858debe (005a): orrs r0, r0
3781 * D/dalvikvm( 86): 0x4858dec0 (005c): ldr r0, [r6, #112]
3782 * D/dalvikvm( 86): 0x4858dec2 (005e): blx r0
3783 * D/dalvikvm( 86): 0x4858dec4 (0060): data 0xefd4(61396)
3784 * D/dalvikvm( 86): 0x4858dec6 (0062): data 0x42be(17086)
3785 * D/dalvikvm( 86): 0x4858dec8 (0064): .align4
3786 * D/dalvikvm( 86): -------- chaining cell (predicted)
3787 * D/dalvikvm( 86): 0x4858dec8 (0064): data 0xe7fe(59390)
3788 * D/dalvikvm( 86): 0x4858deca (0066): data 0x0000(0)
3789 * D/dalvikvm( 86): 0x4858decc (0068): data 0x0000(0)
3790 * D/dalvikvm( 86): 0x4858dece (006a): data 0x0000(0)
3791 * :
3792 */
3793static void genValidationForPredictedInline(CompilationUnit *cUnit, MIR *mir)
3794{
3795 CallsiteInfo *callsiteInfo = mir->meta.callsiteInfo;
3796 RegLocation rlThis = cUnit->regLocation[mir->dalvikInsn.vC];
3797
3798 rlThis = loadValue(cUnit, rlThis, kCoreReg);
3799 int regPredictedClass = dvmCompilerAllocTemp(cUnit);
3800 loadConstant(cUnit, regPredictedClass, (int) callsiteInfo->clazz);
3801 genNullCheck(cUnit, rlThis.sRegLow, rlThis.lowReg, mir->offset,
3802 NULL);/* null object? */
3803 int regActualClass = dvmCompilerAllocTemp(cUnit);
3804 loadWordDisp(cUnit, rlThis.lowReg, offsetof(Object, clazz), regActualClass);
3805 opRegReg(cUnit, kOpCmp, regPredictedClass, regActualClass);
3806 /*
3807 * Set the misPredBranchOver target so that it will be generated when the
3808 * code for the non-optimized invoke is generated.
3809 */
3810 callsiteInfo->misPredBranchOver = (LIR *) opCondBranch(cUnit, kArmCondNe);
3811}
3812
Ben Cheng4238ec22009-08-24 16:32:22 -07003813/* Extended MIR instructions like PHI */
3814static void handleExtendedMIR(CompilationUnit *cUnit, MIR *mir)
3815{
Bill Buzbee1465db52009-09-23 17:17:35 -07003816 int opOffset = mir->dalvikInsn.opCode - kMirOpFirst;
Ben Cheng4238ec22009-08-24 16:32:22 -07003817 char *msg = dvmCompilerNew(strlen(extendedMIROpNames[opOffset]) + 1,
3818 false);
3819 strcpy(msg, extendedMIROpNames[opOffset]);
Bill Buzbee1465db52009-09-23 17:17:35 -07003820 newLIR1(cUnit, kArmPseudoExtended, (int) msg);
Ben Cheng4238ec22009-08-24 16:32:22 -07003821
3822 switch (mir->dalvikInsn.opCode) {
Bill Buzbee1465db52009-09-23 17:17:35 -07003823 case kMirOpPhi: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003824 char *ssaString = dvmCompilerGetSSAString(cUnit, mir->ssaRep);
Bill Buzbee1465db52009-09-23 17:17:35 -07003825 newLIR1(cUnit, kArmPseudoSSARep, (int) ssaString);
Ben Cheng4238ec22009-08-24 16:32:22 -07003826 break;
3827 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003828 case kMirOpNullNRangeUpCheck: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003829 genHoistedChecksForCountUpLoop(cUnit, mir);
3830 break;
3831 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003832 case kMirOpNullNRangeDownCheck: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003833 genHoistedChecksForCountDownLoop(cUnit, mir);
3834 break;
3835 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003836 case kMirOpLowerBound: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003837 genHoistedLowerBoundCheck(cUnit, mir);
3838 break;
3839 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003840 case kMirOpPunt: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003841 genUnconditionalBranch(cUnit,
3842 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
3843 break;
3844 }
Ben Cheng7a2697d2010-06-07 13:44:23 -07003845 case kMirOpCheckInlinePrediction: {
3846 genValidationForPredictedInline(cUnit, mir);
3847 break;
3848 }
Ben Cheng4238ec22009-08-24 16:32:22 -07003849 default:
3850 break;
3851 }
3852}
3853
3854/*
3855 * Create a PC-reconstruction cell for the starting offset of this trace.
3856 * Since the PCR cell is placed near the end of the compiled code which is
3857 * usually out of range for a conditional branch, we put two branches (one
3858 * branch over to the loop body and one layover branch to the actual PCR) at the
3859 * end of the entry block.
3860 */
3861static void setupLoopEntryBlock(CompilationUnit *cUnit, BasicBlock *entry,
3862 ArmLIR *bodyLabel)
3863{
3864 /* Set up the place holder to reconstruct this Dalvik PC */
3865 ArmLIR *pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true);
Ben Chenga4973592010-03-31 11:59:18 -07003866 pcrLabel->opCode = kArmPseudoPCReconstructionCell;
Ben Cheng4238ec22009-08-24 16:32:22 -07003867 pcrLabel->operands[0] =
3868 (int) (cUnit->method->insns + entry->startOffset);
3869 pcrLabel->operands[1] = entry->startOffset;
3870 /* Insert the place holder to the growable list */
3871 dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel);
3872
3873 /*
3874 * Next, create two branches - one branch over to the loop body and the
3875 * other branch to the PCR cell to punt.
3876 */
3877 ArmLIR *branchToBody = dvmCompilerNew(sizeof(ArmLIR), true);
Bill Buzbee1465db52009-09-23 17:17:35 -07003878 branchToBody->opCode = kThumbBUncond;
Ben Cheng4238ec22009-08-24 16:32:22 -07003879 branchToBody->generic.target = (LIR *) bodyLabel;
Ben Chengdcf3e5d2009-09-11 13:42:05 -07003880 setupResourceMasks(branchToBody);
Ben Cheng4238ec22009-08-24 16:32:22 -07003881 cUnit->loopAnalysis->branchToBody = (LIR *) branchToBody;
3882
3883 ArmLIR *branchToPCR = dvmCompilerNew(sizeof(ArmLIR), true);
Bill Buzbee1465db52009-09-23 17:17:35 -07003884 branchToPCR->opCode = kThumbBUncond;
Ben Cheng4238ec22009-08-24 16:32:22 -07003885 branchToPCR->generic.target = (LIR *) pcrLabel;
Ben Chengdcf3e5d2009-09-11 13:42:05 -07003886 setupResourceMasks(branchToPCR);
Ben Cheng4238ec22009-08-24 16:32:22 -07003887 cUnit->loopAnalysis->branchToPCR = (LIR *) branchToPCR;
3888}
3889
Ben Chengd5adae12010-03-26 17:45:28 -07003890#if defined(WITH_SELF_VERIFICATION)
3891static bool selfVerificationPuntOps(MIR *mir)
3892{
3893 DecodedInstruction *decInsn = &mir->dalvikInsn;
3894 OpCode op = decInsn->opCode;
Ben Cheng7a2697d2010-06-07 13:44:23 -07003895
Ben Chengd5adae12010-03-26 17:45:28 -07003896 /*
3897 * All opcodes that can throw exceptions and use the
3898 * TEMPLATE_THROW_EXCEPTION_COMMON template should be excluded in the trace
3899 * under self-verification mode.
3900 */
3901 return (op == OP_MONITOR_ENTER || op == OP_MONITOR_EXIT ||
3902 op == OP_NEW_INSTANCE || op == OP_NEW_ARRAY ||
3903 op == OP_CHECK_CAST || op == OP_MOVE_EXCEPTION ||
3904 op == OP_FILL_ARRAY_DATA || op == OP_EXECUTE_INLINE ||
Ben Cheng7a2697d2010-06-07 13:44:23 -07003905 op == OP_EXECUTE_INLINE_RANGE);
Ben Chengd5adae12010-03-26 17:45:28 -07003906}
3907#endif
3908
Ben Chengba4fc8b2009-06-01 13:00:29 -07003909void dvmCompilerMIR2LIR(CompilationUnit *cUnit)
3910{
3911 /* Used to hold the labels of each block */
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003912 ArmLIR *labelList =
3913 dvmCompilerNew(sizeof(ArmLIR) * cUnit->numBlocks, true);
Ben Chengcec26f62010-01-15 15:29:33 -08003914 GrowableList chainingListByType[kChainingCellGap];
Ben Chengba4fc8b2009-06-01 13:00:29 -07003915 int i;
3916
3917 /*
Ben Cheng38329f52009-07-07 14:19:20 -07003918 * Initialize various types chaining lists.
Ben Chengba4fc8b2009-06-01 13:00:29 -07003919 */
Ben Chengcec26f62010-01-15 15:29:33 -08003920 for (i = 0; i < kChainingCellGap; i++) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07003921 dvmInitGrowableList(&chainingListByType[i], 2);
3922 }
3923
3924 BasicBlock **blockList = cUnit->blockList;
3925
Bill Buzbee6e963e12009-06-17 16:56:19 -07003926 if (cUnit->executionCount) {
3927 /*
3928 * Reserve 6 bytes at the beginning of the trace
3929 * +----------------------------+
3930 * | execution count (4 bytes) |
3931 * +----------------------------+
3932 * | chain cell offset (2 bytes)|
3933 * +----------------------------+
3934 * ...and then code to increment the execution
3935 * count:
3936 * mov r0, pc @ move adr of "mov r0,pc" + 4 to r0
3937 * sub r0, #10 @ back up to addr of executionCount
3938 * ldr r1, [r0]
3939 * add r1, #1
3940 * str r1, [r0]
3941 */
Bill Buzbee1465db52009-09-23 17:17:35 -07003942 newLIR1(cUnit, kArm16BitData, 0);
3943 newLIR1(cUnit, kArm16BitData, 0);
Ben Chengcc6600c2009-06-22 14:45:16 -07003944 cUnit->chainCellOffsetLIR =
Bill Buzbee1465db52009-09-23 17:17:35 -07003945 (LIR *) newLIR1(cUnit, kArm16BitData, CHAIN_CELL_OFFSET_TAG);
Bill Buzbee6e963e12009-06-17 16:56:19 -07003946 cUnit->headerSize = 6;
Bill Buzbee270c1d62009-08-13 16:58:07 -07003947 /* Thumb instruction used directly here to ensure correct size */
Bill Buzbee1465db52009-09-23 17:17:35 -07003948 newLIR2(cUnit, kThumbMovRR_H2L, r0, rpc);
3949 newLIR2(cUnit, kThumbSubRI8, r0, 10);
3950 newLIR3(cUnit, kThumbLdrRRI5, r1, r0, 0);
3951 newLIR2(cUnit, kThumbAddRI8, r1, 1);
3952 newLIR3(cUnit, kThumbStrRRI5, r1, r0, 0);
Bill Buzbee6e963e12009-06-17 16:56:19 -07003953 } else {
3954 /* Just reserve 2 bytes for the chain cell offset */
Ben Chengcc6600c2009-06-22 14:45:16 -07003955 cUnit->chainCellOffsetLIR =
Bill Buzbee1465db52009-09-23 17:17:35 -07003956 (LIR *) newLIR1(cUnit, kArm16BitData, CHAIN_CELL_OFFSET_TAG);
Bill Buzbee6e963e12009-06-17 16:56:19 -07003957 cUnit->headerSize = 2;
3958 }
Ben Cheng1efc9c52009-06-08 18:25:27 -07003959
Ben Chengba4fc8b2009-06-01 13:00:29 -07003960 /* Handle the content in each basic block */
3961 for (i = 0; i < cUnit->numBlocks; i++) {
3962 blockList[i]->visited = true;
3963 MIR *mir;
3964
3965 labelList[i].operands[0] = blockList[i]->startOffset;
3966
Ben Chengcec26f62010-01-15 15:29:33 -08003967 if (blockList[i]->blockType >= kChainingCellGap) {
Ben Cheng7a2697d2010-06-07 13:44:23 -07003968 if (blockList[i]->isFallThroughFromInvoke == true) {
Ben Chengd44faf52010-06-02 15:33:51 -07003969 /* Align this block first since it is a return chaining cell */
3970 newLIR0(cUnit, kArmPseudoPseudoAlign4);
3971 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07003972 /*
3973 * Append the label pseudo LIR first. Chaining cells will be handled
3974 * separately afterwards.
3975 */
3976 dvmCompilerAppendLIR(cUnit, (LIR *) &labelList[i]);
3977 }
3978
Ben Cheng7a2697d2010-06-07 13:44:23 -07003979 if (blockList[i]->blockType == kTraceEntryBlock) {
Ben Chenga4973592010-03-31 11:59:18 -07003980 labelList[i].opCode = kArmPseudoEntryBlock;
Ben Cheng4238ec22009-08-24 16:32:22 -07003981 if (blockList[i]->firstMIRInsn == NULL) {
3982 continue;
3983 } else {
3984 setupLoopEntryBlock(cUnit, blockList[i],
3985 &labelList[blockList[i]->fallThrough->id]);
3986 }
Ben Cheng7a2697d2010-06-07 13:44:23 -07003987 } else if (blockList[i]->blockType == kTraceExitBlock) {
Ben Chenga4973592010-03-31 11:59:18 -07003988 labelList[i].opCode = kArmPseudoExitBlock;
Ben Cheng4238ec22009-08-24 16:32:22 -07003989 goto gen_fallthrough;
Bill Buzbee1465db52009-09-23 17:17:35 -07003990 } else if (blockList[i]->blockType == kDalvikByteCode) {
3991 labelList[i].opCode = kArmPseudoNormalBlockLabel;
Ben Chenge9695e52009-06-16 16:11:47 -07003992 /* Reset the register state */
Bill Buzbeec6f10662010-02-09 11:16:15 -08003993 dvmCompilerResetRegPool(cUnit);
3994 dvmCompilerClobberAllRegs(cUnit);
3995 dvmCompilerResetNullCheck(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003996 } else {
3997 switch (blockList[i]->blockType) {
Bill Buzbee1465db52009-09-23 17:17:35 -07003998 case kChainingCellNormal:
Ben Chenga4973592010-03-31 11:59:18 -07003999 labelList[i].opCode = kArmPseudoChainingCellNormal;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004000 /* handle the codegen later */
4001 dvmInsertGrowableList(
Bill Buzbee1465db52009-09-23 17:17:35 -07004002 &chainingListByType[kChainingCellNormal], (void *) i);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004003 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004004 case kChainingCellInvokeSingleton:
Ben Cheng38329f52009-07-07 14:19:20 -07004005 labelList[i].opCode =
Ben Chenga4973592010-03-31 11:59:18 -07004006 kArmPseudoChainingCellInvokeSingleton;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004007 labelList[i].operands[0] =
4008 (int) blockList[i]->containingMethod;
4009 /* handle the codegen later */
4010 dvmInsertGrowableList(
Bill Buzbee1465db52009-09-23 17:17:35 -07004011 &chainingListByType[kChainingCellInvokeSingleton],
Ben Cheng38329f52009-07-07 14:19:20 -07004012 (void *) i);
4013 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004014 case kChainingCellInvokePredicted:
Ben Cheng38329f52009-07-07 14:19:20 -07004015 labelList[i].opCode =
Ben Chenga4973592010-03-31 11:59:18 -07004016 kArmPseudoChainingCellInvokePredicted;
Ben Cheng38329f52009-07-07 14:19:20 -07004017 /* handle the codegen later */
4018 dvmInsertGrowableList(
Bill Buzbee1465db52009-09-23 17:17:35 -07004019 &chainingListByType[kChainingCellInvokePredicted],
Ben Cheng38329f52009-07-07 14:19:20 -07004020 (void *) i);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004021 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004022 case kChainingCellHot:
Ben Chengba4fc8b2009-06-01 13:00:29 -07004023 labelList[i].opCode =
Ben Chenga4973592010-03-31 11:59:18 -07004024 kArmPseudoChainingCellHot;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004025 /* handle the codegen later */
4026 dvmInsertGrowableList(
Bill Buzbee1465db52009-09-23 17:17:35 -07004027 &chainingListByType[kChainingCellHot],
Ben Chengba4fc8b2009-06-01 13:00:29 -07004028 (void *) i);
4029 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004030 case kPCReconstruction:
Ben Chengba4fc8b2009-06-01 13:00:29 -07004031 /* Make sure exception handling block is next */
4032 labelList[i].opCode =
Ben Chenga4973592010-03-31 11:59:18 -07004033 kArmPseudoPCReconstructionBlockLabel;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004034 assert (i == cUnit->numBlocks - 2);
4035 handlePCReconstruction(cUnit, &labelList[i+1]);
4036 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004037 case kExceptionHandling:
4038 labelList[i].opCode = kArmPseudoEHBlockLabel;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004039 if (cUnit->pcReconstructionList.numUsed) {
Bill Buzbee270c1d62009-08-13 16:58:07 -07004040 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
4041 jitToInterpEntries.dvmJitToInterpPunt),
4042 r1);
Bill Buzbee1465db52009-09-23 17:17:35 -07004043 opReg(cUnit, kOpBlx, r1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004044 }
4045 break;
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07004046#if defined(WITH_SELF_VERIFICATION) || defined(WITH_JIT_TUNING)
Bill Buzbee1465db52009-09-23 17:17:35 -07004047 case kChainingCellBackwardBranch:
Jeff Hao97319a82009-08-12 16:57:15 -07004048 labelList[i].opCode =
Ben Chenga4973592010-03-31 11:59:18 -07004049 kArmPseudoChainingCellBackwardBranch;
Jeff Hao97319a82009-08-12 16:57:15 -07004050 /* handle the codegen later */
4051 dvmInsertGrowableList(
Bill Buzbee1465db52009-09-23 17:17:35 -07004052 &chainingListByType[kChainingCellBackwardBranch],
Jeff Hao97319a82009-08-12 16:57:15 -07004053 (void *) i);
4054 break;
4055#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07004056 default:
4057 break;
4058 }
4059 continue;
4060 }
Ben Chenge9695e52009-06-16 16:11:47 -07004061
Bill Buzbee89efc3d2009-07-28 11:22:22 -07004062 ArmLIR *headLIR = NULL;
Ben Chenge9695e52009-06-16 16:11:47 -07004063
Ben Chengba4fc8b2009-06-01 13:00:29 -07004064 for (mir = blockList[i]->firstMIRInsn; mir; mir = mir->next) {
Bill Buzbee1465db52009-09-23 17:17:35 -07004065
Bill Buzbeec6f10662010-02-09 11:16:15 -08004066 dvmCompilerResetRegPool(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07004067 if (gDvmJit.disableOpt & (1 << kTrackLiveTemps)) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08004068 dvmCompilerClobberAllRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07004069 }
4070
4071 if (gDvmJit.disableOpt & (1 << kSuppressLoads)) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08004072 dvmCompilerResetDefTracking(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07004073 }
4074
4075 if (mir->dalvikInsn.opCode >= kMirOpFirst) {
Ben Cheng4238ec22009-08-24 16:32:22 -07004076 handleExtendedMIR(cUnit, mir);
4077 continue;
4078 }
4079
Bill Buzbee1465db52009-09-23 17:17:35 -07004080
Ben Chengba4fc8b2009-06-01 13:00:29 -07004081 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
4082 InstructionFormat dalvikFormat =
4083 dexGetInstrFormat(gDvm.instrFormat, dalvikOpCode);
Ben Cheng7a2697d2010-06-07 13:44:23 -07004084 char *note;
4085 if (mir->OptimizationFlags & MIR_INLINED) {
4086 note = " (I)";
4087 } else if (mir->OptimizationFlags & MIR_INLINED_PRED) {
4088 note = " (PI)";
4089 } else if (mir->OptimizationFlags & MIR_CALLEE) {
4090 note = " (C)";
4091 } else {
4092 note = NULL;
4093 }
4094
Bill Buzbee89efc3d2009-07-28 11:22:22 -07004095 ArmLIR *boundaryLIR =
Ben Chenga4973592010-03-31 11:59:18 -07004096 newLIR2(cUnit, kArmPseudoDalvikByteCodeBoundary,
Ben Chengccd6c012009-10-15 14:52:45 -07004097 mir->offset,
Ben Cheng7a2697d2010-06-07 13:44:23 -07004098 (int) dvmCompilerGetDalvikDisassembly(&mir->dalvikInsn,
4099 note));
Ben Cheng4238ec22009-08-24 16:32:22 -07004100 if (mir->ssaRep) {
4101 char *ssaString = dvmCompilerGetSSAString(cUnit, mir->ssaRep);
Bill Buzbee1465db52009-09-23 17:17:35 -07004102 newLIR1(cUnit, kArmPseudoSSARep, (int) ssaString);
Ben Cheng4238ec22009-08-24 16:32:22 -07004103 }
4104
Ben Chenge9695e52009-06-16 16:11:47 -07004105 /* Remember the first LIR for this block */
4106 if (headLIR == NULL) {
4107 headLIR = boundaryLIR;
Ben Chengd7d426a2009-09-22 11:23:36 -07004108 /* Set the first boundaryLIR as a scheduling barrier */
4109 headLIR->defMask = ENCODE_ALL;
Ben Chenge9695e52009-06-16 16:11:47 -07004110 }
Ben Cheng4238ec22009-08-24 16:32:22 -07004111
Ben Chengba4fc8b2009-06-01 13:00:29 -07004112 bool notHandled;
4113 /*
4114 * Debugging: screen the opcode first to see if it is in the
4115 * do[-not]-compile list
4116 */
Ben Cheng34dc7962010-08-26 14:56:31 -07004117 bool singleStepMe = SINGLE_STEP_OP(dalvikOpCode);
Ben Chengd5adae12010-03-26 17:45:28 -07004118#if defined(WITH_SELF_VERIFICATION)
4119 if (singleStepMe == false) {
4120 singleStepMe = selfVerificationPuntOps(mir);
4121 }
4122#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07004123 if (singleStepMe || cUnit->allSingleStep) {
4124 notHandled = false;
4125 genInterpSingleStep(cUnit, mir);
4126 } else {
4127 opcodeCoverage[dalvikOpCode]++;
4128 switch (dalvikFormat) {
4129 case kFmt10t:
4130 case kFmt20t:
4131 case kFmt30t:
4132 notHandled = handleFmt10t_Fmt20t_Fmt30t(cUnit,
4133 mir, blockList[i], labelList);
4134 break;
4135 case kFmt10x:
4136 notHandled = handleFmt10x(cUnit, mir);
4137 break;
4138 case kFmt11n:
4139 case kFmt31i:
4140 notHandled = handleFmt11n_Fmt31i(cUnit, mir);
4141 break;
4142 case kFmt11x:
4143 notHandled = handleFmt11x(cUnit, mir);
4144 break;
4145 case kFmt12x:
4146 notHandled = handleFmt12x(cUnit, mir);
4147 break;
4148 case kFmt20bc:
4149 notHandled = handleFmt20bc(cUnit, mir);
4150 break;
4151 case kFmt21c:
4152 case kFmt31c:
4153 notHandled = handleFmt21c_Fmt31c(cUnit, mir);
4154 break;
4155 case kFmt21h:
4156 notHandled = handleFmt21h(cUnit, mir);
4157 break;
4158 case kFmt21s:
4159 notHandled = handleFmt21s(cUnit, mir);
4160 break;
4161 case kFmt21t:
4162 notHandled = handleFmt21t(cUnit, mir, blockList[i],
4163 labelList);
4164 break;
4165 case kFmt22b:
4166 case kFmt22s:
4167 notHandled = handleFmt22b_Fmt22s(cUnit, mir);
4168 break;
4169 case kFmt22c:
4170 notHandled = handleFmt22c(cUnit, mir);
4171 break;
4172 case kFmt22cs:
4173 notHandled = handleFmt22cs(cUnit, mir);
4174 break;
4175 case kFmt22t:
4176 notHandled = handleFmt22t(cUnit, mir, blockList[i],
4177 labelList);
4178 break;
4179 case kFmt22x:
4180 case kFmt32x:
4181 notHandled = handleFmt22x_Fmt32x(cUnit, mir);
4182 break;
4183 case kFmt23x:
4184 notHandled = handleFmt23x(cUnit, mir);
4185 break;
4186 case kFmt31t:
4187 notHandled = handleFmt31t(cUnit, mir);
4188 break;
4189 case kFmt3rc:
4190 case kFmt35c:
4191 notHandled = handleFmt35c_3rc(cUnit, mir, blockList[i],
4192 labelList);
4193 break;
4194 case kFmt3rms:
4195 case kFmt35ms:
4196 notHandled = handleFmt35ms_3rms(cUnit, mir,blockList[i],
4197 labelList);
4198 break;
4199 case kFmt3inline:
Andy McFaddenb0a05412009-11-19 10:23:41 -08004200 case kFmt3rinline:
Bill Buzbeece46c942009-11-20 15:41:34 -08004201 notHandled = handleExecuteInline(cUnit, mir);
Andy McFaddenb0a05412009-11-19 10:23:41 -08004202 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004203 case kFmt51l:
4204 notHandled = handleFmt51l(cUnit, mir);
4205 break;
4206 default:
4207 notHandled = true;
4208 break;
4209 }
4210 }
4211 if (notHandled) {
4212 LOGE("%#06x: Opcode 0x%x (%s) / Fmt %d not handled\n",
4213 mir->offset,
Andy McFaddenc6b25c72010-06-22 11:01:20 -07004214 dalvikOpCode, dexGetOpcodeName(dalvikOpCode),
Ben Chengba4fc8b2009-06-01 13:00:29 -07004215 dalvikFormat);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004216 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004217 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004218 }
4219 }
Ben Cheng4238ec22009-08-24 16:32:22 -07004220
Ben Cheng7a2697d2010-06-07 13:44:23 -07004221 if (blockList[i]->blockType == kTraceEntryBlock) {
Ben Cheng4238ec22009-08-24 16:32:22 -07004222 dvmCompilerAppendLIR(cUnit,
4223 (LIR *) cUnit->loopAnalysis->branchToBody);
4224 dvmCompilerAppendLIR(cUnit,
4225 (LIR *) cUnit->loopAnalysis->branchToPCR);
4226 }
4227
4228 if (headLIR) {
4229 /*
4230 * Eliminate redundant loads/stores and delay stores into later
4231 * slots
4232 */
4233 dvmCompilerApplyLocalOptimizations(cUnit, (LIR *) headLIR,
4234 cUnit->lastLIRInsn);
4235 }
4236
4237gen_fallthrough:
Ben Cheng1efc9c52009-06-08 18:25:27 -07004238 /*
4239 * Check if the block is terminated due to trace length constraint -
4240 * insert an unconditional branch to the chaining cell.
4241 */
4242 if (blockList[i]->needFallThroughBranch) {
4243 genUnconditionalBranch(cUnit,
4244 &labelList[blockList[i]->fallThrough->id]);
4245 }
4246
Ben Chengba4fc8b2009-06-01 13:00:29 -07004247 }
4248
Ben Chenge9695e52009-06-16 16:11:47 -07004249 /* Handle the chaining cells in predefined order */
Ben Chengcec26f62010-01-15 15:29:33 -08004250 for (i = 0; i < kChainingCellGap; i++) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07004251 size_t j;
4252 int *blockIdList = (int *) chainingListByType[i].elemList;
4253
4254 cUnit->numChainingCells[i] = chainingListByType[i].numUsed;
4255
4256 /* No chaining cells of this type */
4257 if (cUnit->numChainingCells[i] == 0)
4258 continue;
4259
4260 /* Record the first LIR for a new type of chaining cell */
4261 cUnit->firstChainingLIR[i] = (LIR *) &labelList[blockIdList[0]];
4262
4263 for (j = 0; j < chainingListByType[i].numUsed; j++) {
4264 int blockId = blockIdList[j];
4265
4266 /* Align this chaining cell first */
Bill Buzbee1465db52009-09-23 17:17:35 -07004267 newLIR0(cUnit, kArmPseudoPseudoAlign4);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004268
4269 /* Insert the pseudo chaining instruction */
4270 dvmCompilerAppendLIR(cUnit, (LIR *) &labelList[blockId]);
4271
4272
4273 switch (blockList[blockId]->blockType) {
Bill Buzbee1465db52009-09-23 17:17:35 -07004274 case kChainingCellNormal:
Ben Cheng1efc9c52009-06-08 18:25:27 -07004275 handleNormalChainingCell(cUnit,
Ben Chengba4fc8b2009-06-01 13:00:29 -07004276 blockList[blockId]->startOffset);
4277 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004278 case kChainingCellInvokeSingleton:
Ben Cheng38329f52009-07-07 14:19:20 -07004279 handleInvokeSingletonChainingCell(cUnit,
Ben Chengba4fc8b2009-06-01 13:00:29 -07004280 blockList[blockId]->containingMethod);
4281 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004282 case kChainingCellInvokePredicted:
Ben Cheng38329f52009-07-07 14:19:20 -07004283 handleInvokePredictedChainingCell(cUnit);
4284 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004285 case kChainingCellHot:
Ben Cheng1efc9c52009-06-08 18:25:27 -07004286 handleHotChainingCell(cUnit,
Ben Chengba4fc8b2009-06-01 13:00:29 -07004287 blockList[blockId]->startOffset);
4288 break;
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07004289#if defined(WITH_SELF_VERIFICATION) || defined(WITH_JIT_TUNING)
Bill Buzbee1465db52009-09-23 17:17:35 -07004290 case kChainingCellBackwardBranch:
Jeff Hao97319a82009-08-12 16:57:15 -07004291 handleBackwardBranchChainingCell(cUnit,
4292 blockList[blockId]->startOffset);
4293 break;
4294#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07004295 default:
Bill Buzbee1465db52009-09-23 17:17:35 -07004296 LOGE("Bad blocktype %d", blockList[blockId]->blockType);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004297 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004298 }
4299 }
4300 }
Ben Chenge9695e52009-06-16 16:11:47 -07004301
Ben Chengcec26f62010-01-15 15:29:33 -08004302 /* Mark the bottom of chaining cells */
4303 cUnit->chainingCellBottom = (LIR *) newLIR0(cUnit, kArmChainingCellBottom);
4304
Ben Cheng6c10a972009-10-29 14:39:18 -07004305 /*
4306 * Generate the branch to the dvmJitToInterpNoChain entry point at the end
4307 * of all chaining cells for the overflow cases.
4308 */
4309 if (cUnit->switchOverflowPad) {
4310 loadConstant(cUnit, r0, (int) cUnit->switchOverflowPad);
4311 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
4312 jitToInterpEntries.dvmJitToInterpNoChain), r2);
4313 opRegReg(cUnit, kOpAdd, r1, r1);
4314 opRegRegReg(cUnit, kOpAdd, r4PC, r0, r1);
Ben Cheng978738d2010-05-13 13:45:57 -07004315#if defined(WITH_JIT_TUNING)
Ben Cheng6c10a972009-10-29 14:39:18 -07004316 loadConstant(cUnit, r0, kSwitchOverflow);
4317#endif
4318 opReg(cUnit, kOpBlx, r2);
4319 }
4320
Ben Chenge9695e52009-06-16 16:11:47 -07004321 dvmCompilerApplyGlobalOptimizations(cUnit);
jeffhao9e45c0b2010-02-03 10:24:05 -08004322
4323#if defined(WITH_SELF_VERIFICATION)
4324 selfVerificationBranchInsertPass(cUnit);
4325#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07004326}
4327
4328/* Accept the work and start compiling */
Bill Buzbee716f1202009-07-23 13:22:09 -07004329bool dvmCompilerDoWork(CompilerWorkOrder *work)
Ben Chengba4fc8b2009-06-01 13:00:29 -07004330{
Ben Chengccd6c012009-10-15 14:52:45 -07004331 bool res;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004332
Ben Cheng6999d842010-01-26 16:46:15 -08004333 if (gDvmJit.codeCacheFull) {
Ben Chengccd6c012009-10-15 14:52:45 -07004334 return false;
4335 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07004336
Ben Chengccd6c012009-10-15 14:52:45 -07004337 switch (work->kind) {
Ben Chengccd6c012009-10-15 14:52:45 -07004338 case kWorkOrderTrace:
4339 /* Start compilation with maximally allowed trace length */
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004340 res = dvmCompileTrace(work->info, JIT_MAX_TRACE_LEN, &work->result,
Ben Cheng4a419582010-08-04 13:23:09 -07004341 work->bailPtr, 0 /* no hints */);
Ben Chengccd6c012009-10-15 14:52:45 -07004342 break;
4343 case kWorkOrderTraceDebug: {
4344 bool oldPrintMe = gDvmJit.printMe;
4345 gDvmJit.printMe = true;
4346 /* Start compilation with maximally allowed trace length */
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004347 res = dvmCompileTrace(work->info, JIT_MAX_TRACE_LEN, &work->result,
Ben Cheng4a419582010-08-04 13:23:09 -07004348 work->bailPtr, 0 /* no hints */);
Elliott Hughes672511b2010-04-26 17:40:13 -07004349 gDvmJit.printMe = oldPrintMe;
Ben Chengccd6c012009-10-15 14:52:45 -07004350 break;
4351 }
4352 default:
4353 res = false;
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004354 LOGE("Jit: unknown work order type");
Elliott Hughes672511b2010-04-26 17:40:13 -07004355 assert(0); // Bail if debug build, discard otherwise
Ben Chengccd6c012009-10-15 14:52:45 -07004356 }
4357 return res;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004358}
4359
Ben Chengba4fc8b2009-06-01 13:00:29 -07004360/* Architectural-specific debugging helpers go here */
4361void dvmCompilerArchDump(void)
4362{
4363 /* Print compiled opcode in this VM instance */
4364 int i, start, streak;
4365 char buf[1024];
4366
4367 streak = i = 0;
4368 buf[0] = 0;
4369 while (opcodeCoverage[i] == 0 && i < 256) {
4370 i++;
4371 }
4372 if (i == 256) {
4373 return;
4374 }
4375 for (start = i++, streak = 1; i < 256; i++) {
4376 if (opcodeCoverage[i]) {
4377 streak++;
4378 } else {
4379 if (streak == 1) {
4380 sprintf(buf+strlen(buf), "%x,", start);
4381 } else {
4382 sprintf(buf+strlen(buf), "%x-%x,", start, start + streak - 1);
4383 }
4384 streak = 0;
4385 while (opcodeCoverage[i] == 0 && i < 256) {
4386 i++;
4387 }
4388 if (i < 256) {
4389 streak = 1;
4390 start = i;
4391 }
4392 }
4393 }
4394 if (streak) {
4395 if (streak == 1) {
4396 sprintf(buf+strlen(buf), "%x", start);
4397 } else {
4398 sprintf(buf+strlen(buf), "%x-%x", start, start + streak - 1);
4399 }
4400 }
4401 if (strlen(buf)) {
Ben Cheng8b258bf2009-06-24 17:27:07 -07004402 LOGD("dalvik.vm.jit.op = %s", buf);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004403 }
4404}
Ben Chengd7d426a2009-09-22 11:23:36 -07004405
4406/* Common initialization routine for an architecture family */
4407bool dvmCompilerArchInit()
4408{
4409 int i;
4410
Bill Buzbee1465db52009-09-23 17:17:35 -07004411 for (i = 0; i < kArmLast; i++) {
Ben Chengd7d426a2009-09-22 11:23:36 -07004412 if (EncodingMap[i].opCode != i) {
4413 LOGE("Encoding order for %s is wrong: expecting %d, seeing %d",
4414 EncodingMap[i].name, i, EncodingMap[i].opCode);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004415 dvmAbort(); // OK to dvmAbort - build error
Ben Chengd7d426a2009-09-22 11:23:36 -07004416 }
4417 }
4418
Ben Cheng5d90c202009-11-22 23:31:11 -08004419 return dvmCompilerArchVariantInit();
4420}
4421
4422void *dvmCompilerGetInterpretTemplate()
4423{
4424 return (void*) ((int)gDvmJit.codeCache +
4425 templateEntryOffsets[TEMPLATE_INTERPRET]);
4426}
4427
buzbeebff121a2010-08-04 15:25:06 -07004428/* Needed by the Assembler */
4429void dvmCompilerSetupResourceMasks(ArmLIR *lir)
4430{
4431 setupResourceMasks(lir);
4432}
4433
Ben Cheng5d90c202009-11-22 23:31:11 -08004434/* Needed by the ld/st optmizatons */
4435ArmLIR* dvmCompilerRegCopyNoInsert(CompilationUnit *cUnit, int rDest, int rSrc)
4436{
4437 return genRegCopyNoInsert(cUnit, rDest, rSrc);
4438}
4439
4440/* Needed by the register allocator */
4441ArmLIR* dvmCompilerRegCopy(CompilationUnit *cUnit, int rDest, int rSrc)
4442{
4443 return genRegCopy(cUnit, rDest, rSrc);
4444}
4445
4446/* Needed by the register allocator */
4447void dvmCompilerRegCopyWide(CompilationUnit *cUnit, int destLo, int destHi,
4448 int srcLo, int srcHi)
4449{
4450 genRegCopyWide(cUnit, destLo, destHi, srcLo, srcHi);
4451}
4452
4453void dvmCompilerFlushRegImpl(CompilationUnit *cUnit, int rBase,
4454 int displacement, int rSrc, OpSize size)
4455{
4456 storeBaseDisp(cUnit, rBase, displacement, rSrc, size);
4457}
4458
4459void dvmCompilerFlushRegWideImpl(CompilationUnit *cUnit, int rBase,
4460 int displacement, int rSrcLo, int rSrcHi)
4461{
4462 storeBaseDispWide(cUnit, rBase, displacement, rSrcLo, rSrcHi);
Ben Chengd7d426a2009-09-22 11:23:36 -07004463}