| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2009 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
| 16 | |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 17 | /* |
| 18 | * This file contains codegen and support common to all supported |
| 19 | * ARM variants. It is included by: |
| 20 | * |
| 21 | * Codegen-$(TARGET_ARCH_VARIANT).c |
| 22 | * |
| 23 | * which combines this common code with specific support found in the |
| 24 | * applicable directory below this one. |
| 25 | */ |
| 26 | |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 27 | static bool genConversionCall(CompilationUnit *cUnit, MIR *mir, void *funct, |
| 28 | int srcSize, int tgtSize) |
| 29 | { |
| 30 | /* |
| 31 | * Don't optimize the register usage since it calls out to template |
| 32 | * functions |
| 33 | */ |
| 34 | RegLocation rlSrc; |
| 35 | RegLocation rlDest; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 36 | dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */ |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 37 | if (srcSize == 1) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 38 | rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 39 | loadValueDirectFixed(cUnit, rlSrc, r0); |
| 40 | } else { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 41 | rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1); |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 42 | loadValueDirectWideFixed(cUnit, rlSrc, r0, r1); |
| 43 | } |
| 44 | loadConstant(cUnit, r2, (int)funct); |
| 45 | opReg(cUnit, kOpBlx, r2); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame^] | 46 | dvmCompilerClobberCallRegs(cUnit); |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 47 | if (tgtSize == 1) { |
| 48 | RegLocation rlResult; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 49 | rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| 50 | rlResult = dvmCompilerGetReturn(cUnit); |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 51 | storeValue(cUnit, rlDest, rlResult); |
| 52 | } else { |
| 53 | RegLocation rlResult; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 54 | rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1); |
| 55 | rlResult = dvmCompilerGetReturnWide(cUnit); |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 56 | storeValueWide(cUnit, rlDest, rlResult); |
| 57 | } |
| 58 | return false; |
| 59 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 60 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 61 | |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 62 | static bool genArithOpFloatPortable(CompilationUnit *cUnit, MIR *mir, |
| 63 | RegLocation rlDest, RegLocation rlSrc1, |
| 64 | RegLocation rlSrc2) |
| 65 | { |
| 66 | RegLocation rlResult; |
| 67 | void* funct; |
| 68 | |
| 69 | /* TODO: use a proper include file to define these */ |
| 70 | float __aeabi_fadd(float a, float b); |
| 71 | float __aeabi_fsub(float a, float b); |
| 72 | float __aeabi_fdiv(float a, float b); |
| 73 | float __aeabi_fmul(float a, float b); |
| 74 | float fmodf(float a, float b); |
| 75 | |
| 76 | switch (mir->dalvikInsn.opCode) { |
| 77 | case OP_ADD_FLOAT_2ADDR: |
| 78 | case OP_ADD_FLOAT: |
| 79 | funct = (void*) __aeabi_fadd; |
| 80 | break; |
| 81 | case OP_SUB_FLOAT_2ADDR: |
| 82 | case OP_SUB_FLOAT: |
| 83 | funct = (void*) __aeabi_fsub; |
| 84 | break; |
| 85 | case OP_DIV_FLOAT_2ADDR: |
| 86 | case OP_DIV_FLOAT: |
| 87 | funct = (void*) __aeabi_fdiv; |
| 88 | break; |
| 89 | case OP_MUL_FLOAT_2ADDR: |
| 90 | case OP_MUL_FLOAT: |
| 91 | funct = (void*) __aeabi_fmul; |
| 92 | break; |
| 93 | case OP_REM_FLOAT_2ADDR: |
| 94 | case OP_REM_FLOAT: |
| 95 | funct = (void*) fmodf; |
| 96 | break; |
| 97 | case OP_NEG_FLOAT: { |
| 98 | genNegFloat(cUnit, rlDest, rlSrc1); |
| 99 | return false; |
| 100 | } |
| 101 | default: |
| 102 | return true; |
| 103 | } |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 104 | dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */ |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 105 | loadValueDirectFixed(cUnit, rlSrc1, r0); |
| 106 | loadValueDirectFixed(cUnit, rlSrc2, r1); |
| 107 | loadConstant(cUnit, r2, (int)funct); |
| 108 | opReg(cUnit, kOpBlx, r2); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame^] | 109 | dvmCompilerClobberCallRegs(cUnit); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 110 | rlResult = dvmCompilerGetReturn(cUnit); |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 111 | storeValue(cUnit, rlDest, rlResult); |
| 112 | return false; |
| 113 | } |
| 114 | |
| 115 | static bool genArithOpDoublePortable(CompilationUnit *cUnit, MIR *mir, |
| 116 | RegLocation rlDest, RegLocation rlSrc1, |
| 117 | RegLocation rlSrc2) |
| 118 | { |
| 119 | RegLocation rlResult; |
| 120 | void* funct; |
| 121 | |
| 122 | /* TODO: use a proper include file to define these */ |
| 123 | double __aeabi_dadd(double a, double b); |
| 124 | double __aeabi_dsub(double a, double b); |
| 125 | double __aeabi_ddiv(double a, double b); |
| 126 | double __aeabi_dmul(double a, double b); |
| 127 | double fmod(double a, double b); |
| 128 | |
| 129 | switch (mir->dalvikInsn.opCode) { |
| 130 | case OP_ADD_DOUBLE_2ADDR: |
| 131 | case OP_ADD_DOUBLE: |
| 132 | funct = (void*) __aeabi_dadd; |
| 133 | break; |
| 134 | case OP_SUB_DOUBLE_2ADDR: |
| 135 | case OP_SUB_DOUBLE: |
| 136 | funct = (void*) __aeabi_dsub; |
| 137 | break; |
| 138 | case OP_DIV_DOUBLE_2ADDR: |
| 139 | case OP_DIV_DOUBLE: |
| 140 | funct = (void*) __aeabi_ddiv; |
| 141 | break; |
| 142 | case OP_MUL_DOUBLE_2ADDR: |
| 143 | case OP_MUL_DOUBLE: |
| 144 | funct = (void*) __aeabi_dmul; |
| 145 | break; |
| 146 | case OP_REM_DOUBLE_2ADDR: |
| 147 | case OP_REM_DOUBLE: |
| 148 | funct = (void*) fmod; |
| 149 | break; |
| 150 | case OP_NEG_DOUBLE: { |
| 151 | genNegDouble(cUnit, rlDest, rlSrc1); |
| 152 | return false; |
| 153 | } |
| 154 | default: |
| 155 | return true; |
| 156 | } |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 157 | dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */ |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 158 | loadConstant(cUnit, rlr, (int)funct); |
| 159 | loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1); |
| 160 | loadValueDirectWideFixed(cUnit, rlSrc2, r2, r3); |
| 161 | opReg(cUnit, kOpBlx, rlr); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame^] | 162 | dvmCompilerClobberCallRegs(cUnit); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 163 | rlResult = dvmCompilerGetReturnWide(cUnit); |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 164 | storeValueWide(cUnit, rlDest, rlResult); |
| 165 | return false; |
| 166 | } |
| 167 | |
| 168 | static bool genConversionPortable(CompilationUnit *cUnit, MIR *mir) |
| 169 | { |
| 170 | OpCode opCode = mir->dalvikInsn.opCode; |
| 171 | |
| 172 | float __aeabi_i2f( int op1 ); |
| 173 | int __aeabi_f2iz( float op1 ); |
| 174 | float __aeabi_d2f( double op1 ); |
| 175 | double __aeabi_f2d( float op1 ); |
| 176 | double __aeabi_i2d( int op1 ); |
| 177 | int __aeabi_d2iz( double op1 ); |
| 178 | float __aeabi_l2f( long op1 ); |
| 179 | double __aeabi_l2d( long op1 ); |
| 180 | s8 dvmJitf2l( float op1 ); |
| 181 | s8 dvmJitd2l( double op1 ); |
| 182 | |
| 183 | switch (opCode) { |
| 184 | case OP_INT_TO_FLOAT: |
| 185 | return genConversionCall(cUnit, mir, (void*)__aeabi_i2f, 1, 1); |
| 186 | case OP_FLOAT_TO_INT: |
| 187 | return genConversionCall(cUnit, mir, (void*)__aeabi_f2iz, 1, 1); |
| 188 | case OP_DOUBLE_TO_FLOAT: |
| 189 | return genConversionCall(cUnit, mir, (void*)__aeabi_d2f, 2, 1); |
| 190 | case OP_FLOAT_TO_DOUBLE: |
| 191 | return genConversionCall(cUnit, mir, (void*)__aeabi_f2d, 1, 2); |
| 192 | case OP_INT_TO_DOUBLE: |
| 193 | return genConversionCall(cUnit, mir, (void*)__aeabi_i2d, 1, 2); |
| 194 | case OP_DOUBLE_TO_INT: |
| 195 | return genConversionCall(cUnit, mir, (void*)__aeabi_d2iz, 2, 1); |
| 196 | case OP_FLOAT_TO_LONG: |
| 197 | return genConversionCall(cUnit, mir, (void*)dvmJitf2l, 1, 2); |
| 198 | case OP_LONG_TO_FLOAT: |
| 199 | return genConversionCall(cUnit, mir, (void*)__aeabi_l2f, 2, 1); |
| 200 | case OP_DOUBLE_TO_LONG: |
| 201 | return genConversionCall(cUnit, mir, (void*)dvmJitd2l, 2, 2); |
| 202 | case OP_LONG_TO_DOUBLE: |
| 203 | return genConversionCall(cUnit, mir, (void*)__aeabi_l2d, 2, 2); |
| 204 | default: |
| 205 | return true; |
| 206 | } |
| 207 | return false; |
| 208 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 209 | |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 210 | #if defined(WITH_SELF_VERIFICATION) |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 211 | static void selfVerificationBranchInsert(LIR *currentLIR, ArmOpCode opCode, |
| 212 | int dest, int src1) |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 213 | { |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 214 | ArmLIR *insn = dvmCompilerNew(sizeof(ArmLIR), true); |
| 215 | insn->opCode = opCode; |
| 216 | insn->operands[0] = dest; |
| 217 | insn->operands[1] = src1; |
| 218 | setupResourceMasks(insn); |
| 219 | dvmCompilerInsertLIRBefore(currentLIR, (LIR *) insn); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 220 | } |
| 221 | |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 222 | static void selfVerificationBranchInsertPass(CompilationUnit *cUnit) |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 223 | { |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 224 | ArmLIR *thisLIR; |
| 225 | ArmLIR *branchLIR = dvmCompilerNew(sizeof(ArmLIR), true); |
| 226 | TemplateOpCode opCode = TEMPLATE_MEM_OP_DECODE; |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 227 | |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 228 | for (thisLIR = (ArmLIR *) cUnit->firstLIRInsn; |
| 229 | thisLIR != (ArmLIR *) cUnit->lastLIRInsn; |
| 230 | thisLIR = NEXT_LIR(thisLIR)) { |
| 231 | if (thisLIR->branchInsertSV) { |
| 232 | /* Branch to mem op decode template */ |
| 233 | selfVerificationBranchInsert((LIR *) thisLIR, kThumbBlx1, |
| 234 | (int) gDvmJit.codeCache + templateEntryOffsets[opCode], |
| 235 | (int) gDvmJit.codeCache + templateEntryOffsets[opCode]); |
| 236 | selfVerificationBranchInsert((LIR *) thisLIR, kThumbBlx2, |
| 237 | (int) gDvmJit.codeCache + templateEntryOffsets[opCode], |
| 238 | (int) gDvmJit.codeCache + templateEntryOffsets[opCode]); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 239 | } |
| 240 | } |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 241 | } |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 242 | #endif |
| 243 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 244 | /* Generate a unconditional branch to go to the interpreter */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 245 | static inline ArmLIR *genTrap(CompilationUnit *cUnit, int dOffset, |
| 246 | ArmLIR *pcrLabel) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 247 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 248 | ArmLIR *branch = opNone(cUnit, kOpUncondBr); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 249 | return genCheckCommon(cUnit, dOffset, branch, pcrLabel); |
| 250 | } |
| 251 | |
| 252 | /* Load a wide field from an object instance */ |
| 253 | static void genIGetWide(CompilationUnit *cUnit, MIR *mir, int fieldOffset) |
| 254 | { |
| 255 | DecodedInstruction *dInsn = &mir->dalvikInsn; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 256 | RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0); |
| 257 | RegLocation rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 258 | RegLocation rlResult; |
| 259 | rlObj = loadValue(cUnit, rlObj, kCoreReg); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 260 | int regPtr = dvmCompilerAllocTemp(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 261 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 262 | assert(rlDest.wide); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 263 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 264 | genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset, |
| 265 | NULL);/* null object? */ |
| 266 | opRegRegImm(cUnit, kOpAdd, regPtr, rlObj.lowReg, fieldOffset); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 267 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true); |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 268 | #if defined(WITH_SELF_VERIFICATION) |
| 269 | cUnit->heapMemOp = true; |
| 270 | #endif |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 271 | loadPair(cUnit, regPtr, rlResult.lowReg, rlResult.highReg); |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 272 | #if defined(WITH_SELF_VERIFICATION) |
| 273 | cUnit->heapMemOp = false; |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 274 | #endif |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 275 | dvmCompilerFreeTemp(cUnit, regPtr); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 276 | storeValueWide(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 277 | } |
| 278 | |
| 279 | /* Store a wide field to an object instance */ |
| 280 | static void genIPutWide(CompilationUnit *cUnit, MIR *mir, int fieldOffset) |
| 281 | { |
| 282 | DecodedInstruction *dInsn = &mir->dalvikInsn; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 283 | RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1); |
| 284 | RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 2); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 285 | rlObj = loadValue(cUnit, rlObj, kCoreReg); |
| 286 | int regPtr; |
| 287 | rlSrc = loadValueWide(cUnit, rlSrc, kAnyReg); |
| 288 | genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset, |
| 289 | NULL);/* null object? */ |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 290 | regPtr = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 291 | opRegRegImm(cUnit, kOpAdd, regPtr, rlObj.lowReg, fieldOffset); |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 292 | #if defined(WITH_SELF_VERIFICATION) |
| 293 | cUnit->heapMemOp = true; |
| 294 | #endif |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 295 | storePair(cUnit, regPtr, rlSrc.lowReg, rlSrc.highReg); |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 296 | #if defined(WITH_SELF_VERIFICATION) |
| 297 | cUnit->heapMemOp = false; |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 298 | #endif |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 299 | dvmCompilerFreeTemp(cUnit, regPtr); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 300 | } |
| 301 | |
| 302 | /* |
| 303 | * Load a field from an object instance |
| 304 | * |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 305 | */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 306 | static void genIGet(CompilationUnit *cUnit, MIR *mir, OpSize size, |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 307 | int fieldOffset) |
| 308 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 309 | int regPtr; |
| 310 | RegLocation rlResult; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 311 | DecodedInstruction *dInsn = &mir->dalvikInsn; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 312 | RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0); |
| 313 | RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 314 | rlObj = loadValue(cUnit, rlObj, kCoreReg); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 315 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 316 | genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset, |
| 317 | NULL);/* null object? */ |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 318 | #if defined(WITH_SELF_VERIFICATION) |
| 319 | cUnit->heapMemOp = true; |
| 320 | #endif |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 321 | loadBaseDisp(cUnit, mir, rlObj.lowReg, fieldOffset, rlResult.lowReg, |
| 322 | size, rlObj.sRegLow); |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 323 | #if defined(WITH_SELF_VERIFICATION) |
| 324 | cUnit->heapMemOp = false; |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 325 | #endif |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 326 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 327 | } |
| 328 | |
| 329 | /* |
| 330 | * Store a field to an object instance |
| 331 | * |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 332 | */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 333 | static void genIPut(CompilationUnit *cUnit, MIR *mir, OpSize size, |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 334 | int fieldOffset) |
| 335 | { |
| 336 | DecodedInstruction *dInsn = &mir->dalvikInsn; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 337 | RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| 338 | RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 339 | rlObj = loadValue(cUnit, rlObj, kCoreReg); |
| 340 | rlSrc = loadValue(cUnit, rlSrc, kAnyReg); |
| 341 | int regPtr; |
| 342 | genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset, |
| 343 | NULL);/* null object? */ |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 344 | #if defined(WITH_SELF_VERIFICATION) |
| 345 | cUnit->heapMemOp = true; |
| 346 | #endif |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 347 | storeBaseDisp(cUnit, rlObj.lowReg, fieldOffset, rlSrc.lowReg, size); |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 348 | #if defined(WITH_SELF_VERIFICATION) |
| 349 | cUnit->heapMemOp = false; |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 350 | #endif |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 351 | } |
| 352 | |
| 353 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 354 | /* |
| 355 | * Generate array load |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 356 | */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 357 | static void genArrayGet(CompilationUnit *cUnit, MIR *mir, OpSize size, |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 358 | RegLocation rlArray, RegLocation rlIndex, |
| 359 | RegLocation rlDest, int scale) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 360 | { |
| 361 | int lenOffset = offsetof(ArrayObject, length); |
| 362 | int dataOffset = offsetof(ArrayObject, contents); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 363 | RegLocation rlResult; |
| 364 | rlArray = loadValue(cUnit, rlArray, kCoreReg); |
| 365 | rlIndex = loadValue(cUnit, rlIndex, kCoreReg); |
| 366 | int regPtr; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 367 | |
| 368 | /* null object? */ |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 369 | ArmLIR * pcrLabel = NULL; |
| 370 | |
| 371 | if (!(mir->OptimizationFlags & MIR_IGNORE_NULL_CHECK)) { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 372 | pcrLabel = genNullCheck(cUnit, rlArray.sRegLow, |
| 373 | rlArray.lowReg, mir->offset, NULL); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 374 | } |
| 375 | |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 376 | regPtr = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 377 | |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 378 | if (!(mir->OptimizationFlags & MIR_IGNORE_RANGE_CHECK)) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 379 | int regLen = dvmCompilerAllocTemp(cUnit); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 380 | /* Get len */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 381 | loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLen); |
| 382 | /* regPtr -> array data */ |
| 383 | opRegRegImm(cUnit, kOpAdd, regPtr, rlArray.lowReg, dataOffset); |
| 384 | genBoundsCheck(cUnit, rlIndex.lowReg, regLen, mir->offset, |
| 385 | pcrLabel); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 386 | dvmCompilerFreeTemp(cUnit, regLen); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 387 | } else { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 388 | /* regPtr -> array data */ |
| 389 | opRegRegImm(cUnit, kOpAdd, regPtr, rlArray.lowReg, dataOffset); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 390 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 391 | if ((size == kLong) || (size == kDouble)) { |
| 392 | if (scale) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 393 | int rNewIndex = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 394 | opRegRegImm(cUnit, kOpLsl, rNewIndex, rlIndex.lowReg, scale); |
| 395 | opRegReg(cUnit, kOpAdd, regPtr, rNewIndex); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 396 | dvmCompilerFreeTemp(cUnit, rNewIndex); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 397 | } else { |
| 398 | opRegReg(cUnit, kOpAdd, regPtr, rlIndex.lowReg); |
| 399 | } |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 400 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true); |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 401 | #if defined(WITH_SELF_VERIFICATION) |
| 402 | cUnit->heapMemOp = true; |
| 403 | #endif |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 404 | loadPair(cUnit, regPtr, rlResult.lowReg, rlResult.highReg); |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 405 | #if defined(WITH_SELF_VERIFICATION) |
| 406 | cUnit->heapMemOp = false; |
| 407 | #endif |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 408 | dvmCompilerFreeTemp(cUnit, regPtr); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 409 | storeValueWide(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 410 | } else { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 411 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true); |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 412 | #if defined(WITH_SELF_VERIFICATION) |
| 413 | cUnit->heapMemOp = true; |
| 414 | #endif |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 415 | loadBaseIndexed(cUnit, regPtr, rlIndex.lowReg, rlResult.lowReg, |
| 416 | scale, size); |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 417 | #if defined(WITH_SELF_VERIFICATION) |
| 418 | cUnit->heapMemOp = false; |
| 419 | #endif |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 420 | dvmCompilerFreeTemp(cUnit, regPtr); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 421 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 422 | } |
| 423 | } |
| 424 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 425 | /* |
| 426 | * Generate array store |
| 427 | * |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 428 | */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 429 | static void genArrayPut(CompilationUnit *cUnit, MIR *mir, OpSize size, |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 430 | RegLocation rlArray, RegLocation rlIndex, |
| 431 | RegLocation rlSrc, int scale) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 432 | { |
| 433 | int lenOffset = offsetof(ArrayObject, length); |
| 434 | int dataOffset = offsetof(ArrayObject, contents); |
| 435 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 436 | int regPtr; |
| 437 | rlArray = loadValue(cUnit, rlArray, kCoreReg); |
| 438 | rlIndex = loadValue(cUnit, rlIndex, kCoreReg); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 439 | |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 440 | if (dvmCompilerIsTemp(cUnit, rlArray.lowReg)) { |
| 441 | dvmCompilerClobber(cUnit, rlArray.lowReg); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 442 | regPtr = rlArray.lowReg; |
| 443 | } else { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 444 | regPtr = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 445 | genRegCopy(cUnit, regPtr, rlArray.lowReg); |
| 446 | } |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 447 | |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 448 | /* null object? */ |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 449 | ArmLIR * pcrLabel = NULL; |
| 450 | |
| 451 | if (!(mir->OptimizationFlags & MIR_IGNORE_NULL_CHECK)) { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 452 | pcrLabel = genNullCheck(cUnit, rlArray.sRegLow, rlArray.lowReg, |
| 453 | mir->offset, NULL); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 454 | } |
| 455 | |
| 456 | if (!(mir->OptimizationFlags & MIR_IGNORE_RANGE_CHECK)) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 457 | int regLen = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 458 | //NOTE: max live temps(4) here. |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 459 | /* Get len */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 460 | loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLen); |
| 461 | /* regPtr -> array data */ |
| 462 | opRegImm(cUnit, kOpAdd, regPtr, dataOffset); |
| 463 | genBoundsCheck(cUnit, rlIndex.lowReg, regLen, mir->offset, |
| 464 | pcrLabel); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 465 | dvmCompilerFreeTemp(cUnit, regLen); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 466 | } else { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 467 | /* regPtr -> array data */ |
| 468 | opRegImm(cUnit, kOpAdd, regPtr, dataOffset); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 469 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 470 | /* at this point, regPtr points to array, 2 live temps */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 471 | if ((size == kLong) || (size == kDouble)) { |
| 472 | //TODO: need specific wide routine that can handle fp regs |
| 473 | if (scale) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 474 | int rNewIndex = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 475 | opRegRegImm(cUnit, kOpLsl, rNewIndex, rlIndex.lowReg, scale); |
| 476 | opRegReg(cUnit, kOpAdd, regPtr, rNewIndex); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 477 | dvmCompilerFreeTemp(cUnit, rNewIndex); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 478 | } else { |
| 479 | opRegReg(cUnit, kOpAdd, regPtr, rlIndex.lowReg); |
| 480 | } |
| 481 | rlSrc = loadValueWide(cUnit, rlSrc, kAnyReg); |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 482 | #if defined(WITH_SELF_VERIFICATION) |
| 483 | cUnit->heapMemOp = true; |
| 484 | #endif |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 485 | storePair(cUnit, regPtr, rlSrc.lowReg, rlSrc.highReg); |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 486 | #if defined(WITH_SELF_VERIFICATION) |
| 487 | cUnit->heapMemOp = false; |
| 488 | #endif |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 489 | dvmCompilerFreeTemp(cUnit, regPtr); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 490 | } else { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 491 | rlSrc = loadValue(cUnit, rlSrc, kAnyReg); |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 492 | #if defined(WITH_SELF_VERIFICATION) |
| 493 | cUnit->heapMemOp = true; |
| 494 | #endif |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 495 | storeBaseIndexed(cUnit, regPtr, rlIndex.lowReg, rlSrc.lowReg, |
| 496 | scale, size); |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 497 | #if defined(WITH_SELF_VERIFICATION) |
| 498 | cUnit->heapMemOp = false; |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 499 | #endif |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 500 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 501 | } |
| 502 | |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 503 | static bool genShiftOpLong(CompilationUnit *cUnit, MIR *mir, |
| 504 | RegLocation rlDest, RegLocation rlSrc1, |
| 505 | RegLocation rlShift) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 506 | { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 507 | /* |
| 508 | * Don't mess with the regsiters here as there is a particular calling |
| 509 | * convention to the out-of-line handler. |
| 510 | */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 511 | RegLocation rlResult; |
| 512 | |
| 513 | loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1); |
| 514 | loadValueDirect(cUnit, rlShift, r2); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 515 | switch( mir->dalvikInsn.opCode) { |
| 516 | case OP_SHL_LONG: |
| 517 | case OP_SHL_LONG_2ADDR: |
| 518 | genDispatchToHandler(cUnit, TEMPLATE_SHL_LONG); |
| 519 | break; |
| 520 | case OP_SHR_LONG: |
| 521 | case OP_SHR_LONG_2ADDR: |
| 522 | genDispatchToHandler(cUnit, TEMPLATE_SHR_LONG); |
| 523 | break; |
| 524 | case OP_USHR_LONG: |
| 525 | case OP_USHR_LONG_2ADDR: |
| 526 | genDispatchToHandler(cUnit, TEMPLATE_USHR_LONG); |
| 527 | break; |
| 528 | default: |
| 529 | return true; |
| 530 | } |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 531 | rlResult = dvmCompilerGetReturnWide(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 532 | storeValueWide(cUnit, rlDest, rlResult); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 533 | return false; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 534 | } |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 535 | |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 536 | static bool genArithOpLong(CompilationUnit *cUnit, MIR *mir, |
| 537 | RegLocation rlDest, RegLocation rlSrc1, |
| 538 | RegLocation rlSrc2) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 539 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 540 | RegLocation rlResult; |
| 541 | OpKind firstOp = kOpBkpt; |
| 542 | OpKind secondOp = kOpBkpt; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 543 | bool callOut = false; |
| 544 | void *callTgt; |
| 545 | int retReg = r0; |
| 546 | /* TODO - find proper .h file to declare these */ |
| 547 | long long __aeabi_ldivmod(long long op1, long long op2); |
| 548 | |
| 549 | switch (mir->dalvikInsn.opCode) { |
| 550 | case OP_NOT_LONG: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 551 | rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 552 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 553 | opRegReg(cUnit, kOpMvn, rlResult.lowReg, rlSrc2.lowReg); |
| 554 | opRegReg(cUnit, kOpMvn, rlResult.highReg, rlSrc2.highReg); |
| 555 | storeValueWide(cUnit, rlDest, rlResult); |
| 556 | return false; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 557 | break; |
| 558 | case OP_ADD_LONG: |
| 559 | case OP_ADD_LONG_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 560 | firstOp = kOpAdd; |
| 561 | secondOp = kOpAdc; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 562 | break; |
| 563 | case OP_SUB_LONG: |
| 564 | case OP_SUB_LONG_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 565 | firstOp = kOpSub; |
| 566 | secondOp = kOpSbc; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 567 | break; |
| 568 | case OP_MUL_LONG: |
| 569 | case OP_MUL_LONG_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 570 | genMulLong(cUnit, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 571 | return false; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 572 | case OP_DIV_LONG: |
| 573 | case OP_DIV_LONG_2ADDR: |
| 574 | callOut = true; |
| 575 | retReg = r0; |
| 576 | callTgt = (void*)__aeabi_ldivmod; |
| 577 | break; |
| 578 | /* NOTE - result is in r2/r3 instead of r0/r1 */ |
| 579 | case OP_REM_LONG: |
| 580 | case OP_REM_LONG_2ADDR: |
| 581 | callOut = true; |
| 582 | callTgt = (void*)__aeabi_ldivmod; |
| 583 | retReg = r2; |
| 584 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 585 | case OP_AND_LONG_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 586 | case OP_AND_LONG: |
| 587 | firstOp = kOpAnd; |
| 588 | secondOp = kOpAnd; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 589 | break; |
| 590 | case OP_OR_LONG: |
| 591 | case OP_OR_LONG_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 592 | firstOp = kOpOr; |
| 593 | secondOp = kOpOr; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 594 | break; |
| 595 | case OP_XOR_LONG: |
| 596 | case OP_XOR_LONG_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 597 | firstOp = kOpXor; |
| 598 | secondOp = kOpXor; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 599 | break; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 600 | case OP_NEG_LONG: { |
| Bill Buzbee | 51ecf60 | 2010-01-14 14:27:52 -0800 | [diff] [blame] | 601 | //TUNING: can improve this using Thumb2 code |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 602 | int tReg = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 603 | rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 604 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 51ecf60 | 2010-01-14 14:27:52 -0800 | [diff] [blame] | 605 | loadConstantValue(cUnit, tReg, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 606 | opRegRegReg(cUnit, kOpSub, rlResult.lowReg, |
| Bill Buzbee | 51ecf60 | 2010-01-14 14:27:52 -0800 | [diff] [blame] | 607 | tReg, rlSrc2.lowReg); |
| 608 | opRegReg(cUnit, kOpSbc, tReg, rlSrc2.highReg); |
| 609 | genRegCopy(cUnit, rlResult.highReg, tReg); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 610 | storeValueWide(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 611 | return false; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 612 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 613 | default: |
| 614 | LOGE("Invalid long arith op"); |
| 615 | dvmAbort(); |
| 616 | } |
| 617 | if (!callOut) { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 618 | genLong3Addr(cUnit, firstOp, secondOp, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 619 | } else { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 620 | // Adjust return regs in to handle case of rem returning r2/r3 |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 621 | dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 622 | loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1); |
| 623 | loadConstant(cUnit, rlr, (int) callTgt); |
| 624 | loadValueDirectWideFixed(cUnit, rlSrc2, r2, r3); |
| 625 | opReg(cUnit, kOpBlx, rlr); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame^] | 626 | dvmCompilerClobberCallRegs(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 627 | if (retReg == r0) |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 628 | rlResult = dvmCompilerGetReturnWide(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 629 | else |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 630 | rlResult = dvmCompilerGetReturnWideAlt(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 631 | storeValueWide(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 632 | } |
| 633 | return false; |
| 634 | } |
| 635 | |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 636 | static bool genArithOpInt(CompilationUnit *cUnit, MIR *mir, |
| 637 | RegLocation rlDest, RegLocation rlSrc1, |
| 638 | RegLocation rlSrc2) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 639 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 640 | OpKind op = kOpBkpt; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 641 | bool callOut = false; |
| 642 | bool checkZero = false; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 643 | bool unary = false; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 644 | int retReg = r0; |
| 645 | void *callTgt; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 646 | RegLocation rlResult; |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 647 | bool shiftOp = false; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 648 | |
| 649 | /* TODO - find proper .h file to declare these */ |
| 650 | int __aeabi_idivmod(int op1, int op2); |
| 651 | int __aeabi_idiv(int op1, int op2); |
| 652 | |
| 653 | switch (mir->dalvikInsn.opCode) { |
| 654 | case OP_NEG_INT: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 655 | op = kOpNeg; |
| 656 | unary = true; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 657 | break; |
| 658 | case OP_NOT_INT: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 659 | op = kOpMvn; |
| 660 | unary = true; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 661 | break; |
| 662 | case OP_ADD_INT: |
| 663 | case OP_ADD_INT_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 664 | op = kOpAdd; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 665 | break; |
| 666 | case OP_SUB_INT: |
| 667 | case OP_SUB_INT_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 668 | op = kOpSub; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 669 | break; |
| 670 | case OP_MUL_INT: |
| 671 | case OP_MUL_INT_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 672 | op = kOpMul; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 673 | break; |
| 674 | case OP_DIV_INT: |
| 675 | case OP_DIV_INT_2ADDR: |
| 676 | callOut = true; |
| 677 | checkZero = true; |
| 678 | callTgt = __aeabi_idiv; |
| 679 | retReg = r0; |
| 680 | break; |
| 681 | /* NOTE: returns in r1 */ |
| 682 | case OP_REM_INT: |
| 683 | case OP_REM_INT_2ADDR: |
| 684 | callOut = true; |
| 685 | checkZero = true; |
| 686 | callTgt = __aeabi_idivmod; |
| 687 | retReg = r1; |
| 688 | break; |
| 689 | case OP_AND_INT: |
| 690 | case OP_AND_INT_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 691 | op = kOpAnd; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 692 | break; |
| 693 | case OP_OR_INT: |
| 694 | case OP_OR_INT_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 695 | op = kOpOr; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 696 | break; |
| 697 | case OP_XOR_INT: |
| 698 | case OP_XOR_INT_2ADDR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 699 | op = kOpXor; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 700 | break; |
| 701 | case OP_SHL_INT: |
| 702 | case OP_SHL_INT_2ADDR: |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 703 | shiftOp = true; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 704 | op = kOpLsl; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 705 | break; |
| 706 | case OP_SHR_INT: |
| 707 | case OP_SHR_INT_2ADDR: |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 708 | shiftOp = true; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 709 | op = kOpAsr; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 710 | break; |
| 711 | case OP_USHR_INT: |
| 712 | case OP_USHR_INT_2ADDR: |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 713 | shiftOp = true; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 714 | op = kOpLsr; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 715 | break; |
| 716 | default: |
| 717 | LOGE("Invalid word arith op: 0x%x(%d)", |
| 718 | mir->dalvikInsn.opCode, mir->dalvikInsn.opCode); |
| 719 | dvmAbort(); |
| 720 | } |
| 721 | if (!callOut) { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 722 | rlSrc1 = loadValue(cUnit, rlSrc1, kCoreReg); |
| 723 | if (unary) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 724 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 725 | opRegReg(cUnit, op, rlResult.lowReg, |
| 726 | rlSrc1.lowReg); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 727 | } else { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 728 | rlSrc2 = loadValue(cUnit, rlSrc2, kCoreReg); |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 729 | if (shiftOp) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 730 | int tReg = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 731 | opRegRegImm(cUnit, kOpAnd, tReg, rlSrc2.lowReg, 31); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 732 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 733 | opRegRegReg(cUnit, op, rlResult.lowReg, |
| 734 | rlSrc1.lowReg, tReg); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 735 | dvmCompilerFreeTemp(cUnit, tReg); |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 736 | } else { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 737 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 738 | opRegRegReg(cUnit, op, rlResult.lowReg, |
| 739 | rlSrc1.lowReg, rlSrc2.lowReg); |
| 740 | } |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 741 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 742 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 743 | } else { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 744 | RegLocation rlResult; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 745 | dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 746 | loadValueDirectFixed(cUnit, rlSrc2, r1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 747 | loadConstant(cUnit, r2, (int) callTgt); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 748 | loadValueDirectFixed(cUnit, rlSrc1, r0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 749 | if (checkZero) { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 750 | genNullCheck(cUnit, rlSrc2.sRegLow, r1, mir->offset, NULL); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 751 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 752 | opReg(cUnit, kOpBlx, r2); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame^] | 753 | dvmCompilerClobberCallRegs(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 754 | if (retReg == r0) |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 755 | rlResult = dvmCompilerGetReturn(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 756 | else |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 757 | rlResult = dvmCompilerGetReturnAlt(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 758 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 759 | } |
| 760 | return false; |
| 761 | } |
| 762 | |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 763 | static bool genArithOp(CompilationUnit *cUnit, MIR *mir) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 764 | { |
| 765 | OpCode opCode = mir->dalvikInsn.opCode; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 766 | RegLocation rlDest; |
| 767 | RegLocation rlSrc1; |
| 768 | RegLocation rlSrc2; |
| 769 | /* Deduce sizes of operands */ |
| 770 | if (mir->ssaRep->numUses == 2) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 771 | rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 0); |
| 772 | rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 773 | } else if (mir->ssaRep->numUses == 3) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 774 | rlSrc1 = dvmCompilerGetSrcWide(cUnit, mir, 0, 1); |
| 775 | rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 2); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 776 | } else { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 777 | rlSrc1 = dvmCompilerGetSrcWide(cUnit, mir, 0, 1); |
| 778 | rlSrc2 = dvmCompilerGetSrcWide(cUnit, mir, 2, 3); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 779 | assert(mir->ssaRep->numUses == 4); |
| 780 | } |
| 781 | if (mir->ssaRep->numDefs == 1) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 782 | rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 783 | } else { |
| 784 | assert(mir->ssaRep->numDefs == 2); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 785 | rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 786 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 787 | |
| 788 | if ((opCode >= OP_ADD_LONG_2ADDR) && (opCode <= OP_XOR_LONG_2ADDR)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 789 | return genArithOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 790 | } |
| 791 | if ((opCode >= OP_ADD_LONG) && (opCode <= OP_XOR_LONG)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 792 | return genArithOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 793 | } |
| 794 | if ((opCode >= OP_SHL_LONG_2ADDR) && (opCode <= OP_USHR_LONG_2ADDR)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 795 | return genShiftOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 796 | } |
| 797 | if ((opCode >= OP_SHL_LONG) && (opCode <= OP_USHR_LONG)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 798 | return genShiftOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 799 | } |
| 800 | if ((opCode >= OP_ADD_INT_2ADDR) && (opCode <= OP_USHR_INT_2ADDR)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 801 | return genArithOpInt(cUnit,mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 802 | } |
| 803 | if ((opCode >= OP_ADD_INT) && (opCode <= OP_USHR_INT)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 804 | return genArithOpInt(cUnit,mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 805 | } |
| 806 | if ((opCode >= OP_ADD_FLOAT_2ADDR) && (opCode <= OP_REM_FLOAT_2ADDR)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 807 | return genArithOpFloat(cUnit,mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 808 | } |
| 809 | if ((opCode >= OP_ADD_FLOAT) && (opCode <= OP_REM_FLOAT)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 810 | return genArithOpFloat(cUnit, mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 811 | } |
| 812 | if ((opCode >= OP_ADD_DOUBLE_2ADDR) && (opCode <= OP_REM_DOUBLE_2ADDR)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 813 | return genArithOpDouble(cUnit,mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 814 | } |
| 815 | if ((opCode >= OP_ADD_DOUBLE) && (opCode <= OP_REM_DOUBLE)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 816 | return genArithOpDouble(cUnit,mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 817 | } |
| 818 | return true; |
| 819 | } |
| 820 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 821 | /* Generate conditional branch instructions */ |
| 822 | static ArmLIR *genConditionalBranch(CompilationUnit *cUnit, |
| 823 | ArmConditionCode cond, |
| 824 | ArmLIR *target) |
| 825 | { |
| 826 | ArmLIR *branch = opCondBranch(cUnit, cond); |
| 827 | branch->generic.target = (LIR *) target; |
| 828 | return branch; |
| 829 | } |
| 830 | |
| 831 | /* Generate unconditional branch instructions */ |
| 832 | static ArmLIR *genUnconditionalBranch(CompilationUnit *cUnit, ArmLIR *target) |
| 833 | { |
| 834 | ArmLIR *branch = opNone(cUnit, kOpUncondBr); |
| 835 | branch->generic.target = (LIR *) target; |
| 836 | return branch; |
| 837 | } |
| 838 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 839 | /* Perform the actual operation for OP_RETURN_* */ |
| 840 | static void genReturnCommon(CompilationUnit *cUnit, MIR *mir) |
| 841 | { |
| 842 | genDispatchToHandler(cUnit, TEMPLATE_RETURN); |
| 843 | #if defined(INVOKE_STATS) |
| 844 | gDvmJit.returnOp++; |
| 845 | #endif |
| 846 | int dPC = (int) (cUnit->method->insns + mir->offset); |
| 847 | /* Insert branch, but defer setting of target */ |
| 848 | ArmLIR *branch = genUnconditionalBranch(cUnit, NULL); |
| 849 | /* Set up the place holder to reconstruct this Dalvik PC */ |
| 850 | ArmLIR *pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true); |
| 851 | pcrLabel->opCode = ARM_PSEUDO_kPCReconstruction_CELL; |
| 852 | pcrLabel->operands[0] = dPC; |
| 853 | pcrLabel->operands[1] = mir->offset; |
| 854 | /* Insert the place holder to the growable list */ |
| 855 | dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel); |
| 856 | /* Branch to the PC reconstruction code */ |
| 857 | branch->generic.target = (LIR *) pcrLabel; |
| 858 | } |
| 859 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 860 | static void genProcessArgsNoRange(CompilationUnit *cUnit, MIR *mir, |
| 861 | DecodedInstruction *dInsn, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 862 | ArmLIR **pcrLabel) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 863 | { |
| 864 | unsigned int i; |
| 865 | unsigned int regMask = 0; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 866 | RegLocation rlArg; |
| 867 | int numDone = 0; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 868 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 869 | /* |
| 870 | * Load arguments to r0..r4. Note that these registers may contain |
| 871 | * live values, so we clobber them immediately after loading to prevent |
| 872 | * them from being used as sources for subsequent loads. |
| 873 | */ |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 874 | dvmCompilerLockAllTemps(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 875 | for (i = 0; i < dInsn->vA; i++) { |
| 876 | regMask |= 1 << i; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 877 | rlArg = dvmCompilerGetSrc(cUnit, mir, numDone++); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 878 | loadValueDirectFixed(cUnit, rlArg, i); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 879 | } |
| 880 | if (regMask) { |
| 881 | /* Up to 5 args are pushed on top of FP - sizeofStackSaveArea */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 882 | opRegRegImm(cUnit, kOpSub, r7, rFP, |
| 883 | sizeof(StackSaveArea) + (dInsn->vA << 2)); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 884 | /* generate null check */ |
| 885 | if (pcrLabel) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 886 | *pcrLabel = genNullCheck(cUnit, dvmCompilerSSASrc(mir, 0), r0, |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 887 | mir->offset, NULL); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 888 | } |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 889 | storeMultiple(cUnit, r7, regMask); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 890 | } |
| 891 | } |
| 892 | |
| 893 | static void genProcessArgsRange(CompilationUnit *cUnit, MIR *mir, |
| 894 | DecodedInstruction *dInsn, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 895 | ArmLIR **pcrLabel) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 896 | { |
| 897 | int srcOffset = dInsn->vC << 2; |
| 898 | int numArgs = dInsn->vA; |
| 899 | int regMask; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 900 | |
| 901 | /* |
| 902 | * Note: here, all promoted registers will have been flushed |
| 903 | * back to the Dalvik base locations, so register usage restrictins |
| 904 | * are lifted. All parms loaded from original Dalvik register |
| 905 | * region - even though some might conceivably have valid copies |
| 906 | * cached in a preserved register. |
| 907 | */ |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 908 | dvmCompilerLockAllTemps(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 909 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 910 | /* |
| 911 | * r4PC : &rFP[vC] |
| 912 | * r7: &newFP[0] |
| 913 | */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 914 | opRegRegImm(cUnit, kOpAdd, r4PC, rFP, srcOffset); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 915 | /* load [r0 .. min(numArgs,4)] */ |
| 916 | regMask = (1 << ((numArgs < 4) ? numArgs : 4)) - 1; |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 917 | /* |
| 918 | * Protect the loadMultiple instruction from being reordered with other |
| 919 | * Dalvik stack accesses. |
| 920 | */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 921 | loadMultiple(cUnit, r4PC, regMask); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 922 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 923 | opRegRegImm(cUnit, kOpSub, r7, rFP, |
| 924 | sizeof(StackSaveArea) + (numArgs << 2)); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 925 | /* generate null check */ |
| 926 | if (pcrLabel) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 927 | *pcrLabel = genNullCheck(cUnit, dvmCompilerSSASrc(mir, 0), r0, |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 928 | mir->offset, NULL); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 929 | } |
| 930 | |
| 931 | /* |
| 932 | * Handle remaining 4n arguments: |
| 933 | * store previously loaded 4 values and load the next 4 values |
| 934 | */ |
| 935 | if (numArgs >= 8) { |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 936 | ArmLIR *loopLabel = NULL; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 937 | /* |
| 938 | * r0 contains "this" and it will be used later, so push it to the stack |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 939 | * first. Pushing r5 (rFP) is just for stack alignment purposes. |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 940 | */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 941 | opImm(cUnit, kOpPush, (1 << r0 | 1 << rFP)); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 942 | /* No need to generate the loop structure if numArgs <= 11 */ |
| 943 | if (numArgs > 11) { |
| 944 | loadConstant(cUnit, 5, ((numArgs - 4) >> 2) << 2); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 945 | loopLabel = newLIR0(cUnit, kArmPseudoTargetLabel); |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 946 | loopLabel->defMask = ENCODE_ALL; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 947 | } |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 948 | storeMultiple(cUnit, r7, regMask); |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 949 | /* |
| 950 | * Protect the loadMultiple instruction from being reordered with other |
| 951 | * Dalvik stack accesses. |
| 952 | */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 953 | loadMultiple(cUnit, r4PC, regMask); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 954 | /* No need to generate the loop structure if numArgs <= 11 */ |
| 955 | if (numArgs > 11) { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 956 | opRegImm(cUnit, kOpSub, rFP, 4); |
| 957 | genConditionalBranch(cUnit, kArmCondNe, loopLabel); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 958 | } |
| 959 | } |
| 960 | |
| 961 | /* Save the last batch of loaded values */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 962 | storeMultiple(cUnit, r7, regMask); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 963 | |
| 964 | /* Generate the loop epilogue - don't use r0 */ |
| 965 | if ((numArgs > 4) && (numArgs % 4)) { |
| 966 | regMask = ((1 << (numArgs & 0x3)) - 1) << 1; |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 967 | /* |
| 968 | * Protect the loadMultiple instruction from being reordered with other |
| 969 | * Dalvik stack accesses. |
| 970 | */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 971 | loadMultiple(cUnit, r4PC, regMask); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 972 | } |
| 973 | if (numArgs >= 8) |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 974 | opImm(cUnit, kOpPop, (1 << r0 | 1 << rFP)); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 975 | |
| 976 | /* Save the modulo 4 arguments */ |
| 977 | if ((numArgs > 4) && (numArgs % 4)) { |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 978 | storeMultiple(cUnit, r7, regMask); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 979 | } |
| 980 | } |
| 981 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 982 | /* |
| 983 | * Generate code to setup the call stack then jump to the chaining cell if it |
| 984 | * is not a native method. |
| 985 | */ |
| 986 | static void genInvokeSingletonCommon(CompilationUnit *cUnit, MIR *mir, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 987 | BasicBlock *bb, ArmLIR *labelList, |
| 988 | ArmLIR *pcrLabel, |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 989 | const Method *calleeMethod) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 990 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 991 | /* |
| 992 | * Note: all Dalvik register state should be flushed to |
| 993 | * memory by the point, so register usage restrictions no |
| 994 | * longer apply. All temp & preserved registers may be used. |
| 995 | */ |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 996 | dvmCompilerLockAllTemps(cUnit); |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 997 | ArmLIR *retChainingCell = &labelList[bb->fallThrough->id]; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 998 | |
| 999 | /* r1 = &retChainingCell */ |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1000 | dvmCompilerLockTemp(cUnit, r1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1001 | ArmLIR *addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1002 | /* r4PC = dalvikCallsite */ |
| 1003 | loadConstant(cUnit, r4PC, |
| 1004 | (int) (cUnit->method->insns + mir->offset)); |
| 1005 | addrRetChain->generic.target = (LIR *) retChainingCell; |
| 1006 | /* |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1007 | * r0 = calleeMethod (loaded upon calling genInvokeSingletonCommon) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1008 | * r1 = &ChainingCell |
| 1009 | * r4PC = callsiteDPC |
| 1010 | */ |
| 1011 | if (dvmIsNativeMethod(calleeMethod)) { |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1012 | genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_NATIVE); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1013 | #if defined(INVOKE_STATS) |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1014 | gDvmJit.invokeNative++; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1015 | #endif |
| 1016 | } else { |
| 1017 | genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_CHAIN); |
| 1018 | #if defined(INVOKE_STATS) |
| 1019 | gDvmJit.invokeChain++; |
| 1020 | #endif |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1021 | /* Branch to the chaining cell */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1022 | genUnconditionalBranch(cUnit, &labelList[bb->taken->id]); |
| 1023 | } |
| 1024 | /* Handle exceptions using the interpreter */ |
| 1025 | genTrap(cUnit, mir->offset, pcrLabel); |
| 1026 | } |
| 1027 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1028 | /* |
| 1029 | * Generate code to check the validity of a predicted chain and take actions |
| 1030 | * based on the result. |
| 1031 | * |
| 1032 | * 0x426a99aa : ldr r4, [pc, #72] --> r4 <- dalvikPC of this invoke |
| 1033 | * 0x426a99ac : add r1, pc, #32 --> r1 <- &retChainingCell |
| 1034 | * 0x426a99ae : add r2, pc, #40 --> r2 <- &predictedChainingCell |
| 1035 | * 0x426a99b0 : blx_1 0x426a918c --+ TEMPLATE_INVOKE_METHOD_PREDICTED_CHAIN |
| 1036 | * 0x426a99b2 : blx_2 see above --+ |
| 1037 | * 0x426a99b4 : b 0x426a99d8 --> off to the predicted chain |
| 1038 | * 0x426a99b6 : b 0x426a99c8 --> punt to the interpreter |
| 1039 | * 0x426a99b8 : ldr r0, [r7, #44] --> r0 <- this->class->vtable[methodIdx] |
| 1040 | * 0x426a99ba : cmp r1, #0 --> compare r1 (rechain count) against 0 |
| 1041 | * 0x426a99bc : bgt 0x426a99c2 --> >=0? don't rechain |
| 1042 | * 0x426a99be : ldr r7, [r6, #96] --+ dvmJitToPatchPredictedChain |
| 1043 | * 0x426a99c0 : blx r7 --+ |
| 1044 | * 0x426a99c2 : add r1, pc, #12 --> r1 <- &retChainingCell |
| 1045 | * 0x426a99c4 : blx_1 0x426a9098 --+ TEMPLATE_INVOKE_METHOD_NO_OPT |
| 1046 | * 0x426a99c6 : blx_2 see above --+ |
| 1047 | */ |
| 1048 | static void genInvokeVirtualCommon(CompilationUnit *cUnit, MIR *mir, |
| 1049 | int methodIndex, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1050 | ArmLIR *retChainingCell, |
| 1051 | ArmLIR *predChainingCell, |
| 1052 | ArmLIR *pcrLabel) |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1053 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1054 | /* |
| 1055 | * Note: all Dalvik register state should be flushed to |
| 1056 | * memory by the point, so register usage restrictions no |
| 1057 | * longer apply. Lock temps to prevent them from being |
| 1058 | * allocated by utility routines. |
| 1059 | */ |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1060 | dvmCompilerLockAllTemps(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1061 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1062 | /* "this" is already left in r0 by genProcessArgs* */ |
| 1063 | |
| 1064 | /* r4PC = dalvikCallsite */ |
| 1065 | loadConstant(cUnit, r4PC, |
| 1066 | (int) (cUnit->method->insns + mir->offset)); |
| 1067 | |
| 1068 | /* r1 = &retChainingCell */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1069 | ArmLIR *addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1070 | addrRetChain->generic.target = (LIR *) retChainingCell; |
| 1071 | |
| 1072 | /* r2 = &predictedChainingCell */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1073 | ArmLIR *predictedChainingCell = opRegRegImm(cUnit, kOpAdd, r2, rpc, 0); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1074 | predictedChainingCell->generic.target = (LIR *) predChainingCell; |
| 1075 | |
| 1076 | genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_PREDICTED_CHAIN); |
| 1077 | |
| 1078 | /* return through lr - jump to the chaining cell */ |
| 1079 | genUnconditionalBranch(cUnit, predChainingCell); |
| 1080 | |
| 1081 | /* |
| 1082 | * null-check on "this" may have been eliminated, but we still need a PC- |
| 1083 | * reconstruction label for stack overflow bailout. |
| 1084 | */ |
| 1085 | if (pcrLabel == NULL) { |
| 1086 | int dPC = (int) (cUnit->method->insns + mir->offset); |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1087 | pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1088 | pcrLabel->opCode = ARM_PSEUDO_kPCReconstruction_CELL; |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1089 | pcrLabel->operands[0] = dPC; |
| 1090 | pcrLabel->operands[1] = mir->offset; |
| 1091 | /* Insert the place holder to the growable list */ |
| 1092 | dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel); |
| 1093 | } |
| 1094 | |
| 1095 | /* return through lr+2 - punt to the interpreter */ |
| 1096 | genUnconditionalBranch(cUnit, pcrLabel); |
| 1097 | |
| 1098 | /* |
| 1099 | * return through lr+4 - fully resolve the callee method. |
| 1100 | * r1 <- count |
| 1101 | * r2 <- &predictedChainCell |
| 1102 | * r3 <- this->class |
| 1103 | * r4 <- dPC |
| 1104 | * r7 <- this->class->vtable |
| 1105 | */ |
| 1106 | |
| 1107 | /* r0 <- calleeMethod */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1108 | loadWordDisp(cUnit, r7, methodIndex * 4, r0); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1109 | |
| 1110 | /* Check if rechain limit is reached */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1111 | opRegImm(cUnit, kOpCmp, r1, 0); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1112 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1113 | ArmLIR *bypassRechaining = opCondBranch(cUnit, kArmCondGt); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1114 | |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1115 | loadWordDisp(cUnit, rGLUE, offsetof(InterpState, |
| 1116 | jitToInterpEntries.dvmJitToPatchPredictedChain), r7); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1117 | |
| 1118 | /* |
| 1119 | * r0 = calleeMethod |
| 1120 | * r2 = &predictedChainingCell |
| 1121 | * r3 = class |
| 1122 | * |
| 1123 | * &returnChainingCell has been loaded into r1 but is not needed |
| 1124 | * when patching the chaining cell and will be clobbered upon |
| 1125 | * returning so it will be reconstructed again. |
| 1126 | */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1127 | opReg(cUnit, kOpBlx, r7); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1128 | |
| 1129 | /* r1 = &retChainingCell */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1130 | addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1131 | addrRetChain->generic.target = (LIR *) retChainingCell; |
| 1132 | |
| 1133 | bypassRechaining->generic.target = (LIR *) addrRetChain; |
| 1134 | /* |
| 1135 | * r0 = calleeMethod, |
| 1136 | * r1 = &ChainingCell, |
| 1137 | * r4PC = callsiteDPC, |
| 1138 | */ |
| 1139 | genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_NO_OPT); |
| 1140 | #if defined(INVOKE_STATS) |
| 1141 | gDvmJit.invokePredictedChain++; |
| 1142 | #endif |
| 1143 | /* Handle exceptions using the interpreter */ |
| 1144 | genTrap(cUnit, mir->offset, pcrLabel); |
| 1145 | } |
| 1146 | |
| 1147 | /* |
| 1148 | * Up calling this function, "this" is stored in r0. The actual class will be |
| 1149 | * chased down off r0 and the predicted one will be retrieved through |
| 1150 | * predictedChainingCell then a comparison is performed to see whether the |
| 1151 | * previously established chaining is still valid. |
| 1152 | * |
| 1153 | * The return LIR is a branch based on the comparison result. The actual branch |
| 1154 | * target will be setup in the caller. |
| 1155 | */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1156 | static ArmLIR *genCheckPredictedChain(CompilationUnit *cUnit, |
| 1157 | ArmLIR *predChainingCell, |
| 1158 | ArmLIR *retChainingCell, |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1159 | MIR *mir) |
| 1160 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1161 | /* |
| 1162 | * Note: all Dalvik register state should be flushed to |
| 1163 | * memory by the point, so register usage restrictions no |
| 1164 | * longer apply. All temp & preserved registers may be used. |
| 1165 | */ |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1166 | dvmCompilerLockAllTemps(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1167 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1168 | /* r3 now contains this->clazz */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1169 | loadWordDisp(cUnit, r0, offsetof(Object, clazz), r3); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1170 | |
| 1171 | /* |
| 1172 | * r2 now contains predicted class. The starting offset of the |
| 1173 | * cached value is 4 bytes into the chaining cell. |
| 1174 | */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1175 | ArmLIR *getPredictedClass = |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1176 | loadWordDisp(cUnit, rpc, offsetof(PredictedChainingCell, clazz), r2); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1177 | getPredictedClass->generic.target = (LIR *) predChainingCell; |
| 1178 | |
| 1179 | /* |
| 1180 | * r0 now contains predicted method. The starting offset of the |
| 1181 | * cached value is 8 bytes into the chaining cell. |
| 1182 | */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1183 | ArmLIR *getPredictedMethod = |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1184 | loadWordDisp(cUnit, rpc, offsetof(PredictedChainingCell, method), r0); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1185 | getPredictedMethod->generic.target = (LIR *) predChainingCell; |
| 1186 | |
| 1187 | /* Load the stats counter to see if it is time to unchain and refresh */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1188 | ArmLIR *getRechainingRequestCount = |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1189 | loadWordDisp(cUnit, rpc, offsetof(PredictedChainingCell, counter), r7); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1190 | getRechainingRequestCount->generic.target = |
| 1191 | (LIR *) predChainingCell; |
| 1192 | |
| 1193 | /* r4PC = dalvikCallsite */ |
| 1194 | loadConstant(cUnit, r4PC, |
| 1195 | (int) (cUnit->method->insns + mir->offset)); |
| 1196 | |
| 1197 | /* r1 = &retChainingCell */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1198 | ArmLIR *addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1199 | addrRetChain->generic.target = (LIR *) retChainingCell; |
| 1200 | |
| 1201 | /* Check if r2 (predicted class) == r3 (actual class) */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1202 | opRegReg(cUnit, kOpCmp, r2, r3); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1203 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1204 | return opCondBranch(cUnit, kArmCondEq); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1205 | } |
| 1206 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1207 | /* Geneate a branch to go back to the interpreter */ |
| 1208 | static void genPuntToInterp(CompilationUnit *cUnit, unsigned int offset) |
| 1209 | { |
| 1210 | /* r0 = dalvik pc */ |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1211 | dvmCompilerFlushAllRegs(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1212 | loadConstant(cUnit, r0, (int) (cUnit->method->insns + offset)); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1213 | loadWordDisp(cUnit, r0, offsetof(Object, clazz), r3); |
| 1214 | loadWordDisp(cUnit, rGLUE, offsetof(InterpState, |
| 1215 | jitToInterpEntries.dvmJitToInterpPunt), r1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1216 | opReg(cUnit, kOpBlx, r1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1217 | } |
| 1218 | |
| 1219 | /* |
| 1220 | * Attempt to single step one instruction using the interpreter and return |
| 1221 | * to the compiled code for the next Dalvik instruction |
| 1222 | */ |
| 1223 | static void genInterpSingleStep(CompilationUnit *cUnit, MIR *mir) |
| 1224 | { |
| 1225 | int flags = dexGetInstrFlags(gDvm.instrFlags, mir->dalvikInsn.opCode); |
| 1226 | int flagsToCheck = kInstrCanBranch | kInstrCanSwitch | kInstrCanReturn | |
| 1227 | kInstrCanThrow; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1228 | |
| 1229 | //Ugly, but necessary. Flush all Dalvik regs so Interp can find them |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1230 | dvmCompilerFlushAllRegs(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1231 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1232 | if ((mir->next == NULL) || (flags & flagsToCheck)) { |
| 1233 | genPuntToInterp(cUnit, mir->offset); |
| 1234 | return; |
| 1235 | } |
| 1236 | int entryAddr = offsetof(InterpState, |
| 1237 | jitToInterpEntries.dvmJitToInterpSingleStep); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1238 | loadWordDisp(cUnit, rGLUE, entryAddr, r2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1239 | /* r0 = dalvik pc */ |
| 1240 | loadConstant(cUnit, r0, (int) (cUnit->method->insns + mir->offset)); |
| 1241 | /* r1 = dalvik pc of following instruction */ |
| 1242 | loadConstant(cUnit, r1, (int) (cUnit->method->insns + mir->next->offset)); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1243 | opReg(cUnit, kOpBlx, r2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1244 | } |
| 1245 | |
| Bill Buzbee | c1d9ed4 | 2010-02-02 11:04:33 -0800 | [diff] [blame] | 1246 | /* |
| 1247 | * To prevent a thread in a monitor wait from blocking the Jit from |
| 1248 | * resetting the code cache, heavyweight monitor lock will not |
| 1249 | * be allowed to return to an existing translation. Instead, we will |
| 1250 | * handle them by branching to a handler, which will in turn call the |
| 1251 | * runtime lock routine and then branch directly back to the |
| 1252 | * interpreter main loop. Given the high cost of the heavyweight |
| 1253 | * lock operation, this additional cost should be slight (especially when |
| 1254 | * considering that we expect the vast majority of lock operations to |
| 1255 | * use the fast-path thin lock bypass). |
| 1256 | */ |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 1257 | static void genMonitorPortable(CompilationUnit *cUnit, MIR *mir) |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1258 | { |
| Bill Buzbee | efbd3c5 | 2009-11-04 22:18:40 -0800 | [diff] [blame] | 1259 | bool isEnter = (mir->dalvikInsn.opCode == OP_MONITOR_ENTER); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1260 | genExportPC(cUnit, mir); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1261 | dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */ |
| 1262 | RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1263 | loadValueDirectFixed(cUnit, rlSrc, r1); |
| 1264 | loadWordDisp(cUnit, rGLUE, offsetof(InterpState, self), r0); |
| Bill Buzbee | c1d9ed4 | 2010-02-02 11:04:33 -0800 | [diff] [blame] | 1265 | genNullCheck(cUnit, rlSrc.sRegLow, r1, mir->offset, NULL); |
| Bill Buzbee | efbd3c5 | 2009-11-04 22:18:40 -0800 | [diff] [blame] | 1266 | if (isEnter) { |
| Bill Buzbee | c1d9ed4 | 2010-02-02 11:04:33 -0800 | [diff] [blame] | 1267 | /* Get dPC of next insn */ |
| 1268 | loadConstant(cUnit, r4PC, (int)(cUnit->method->insns + mir->offset + |
| 1269 | dexGetInstrWidthAbs(gDvm.instrWidth, OP_MONITOR_ENTER))); |
| 1270 | #if defined(WITH_DEADLOCK_PREDICTION) |
| 1271 | genDispatchToHandler(cUnit, TEMPLATE_MONITOR_ENTER_DEBUG); |
| 1272 | #else |
| 1273 | genDispatchToHandler(cUnit, TEMPLATE_MONITOR_ENTER); |
| 1274 | #endif |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1275 | } else { |
| 1276 | loadConstant(cUnit, r2, (int)dvmUnlockObject); |
| Bill Buzbee | c1d9ed4 | 2010-02-02 11:04:33 -0800 | [diff] [blame] | 1277 | /* Do the call */ |
| 1278 | opReg(cUnit, kOpBlx, r2); |
| Bill Buzbee | 6bbdd6b | 2010-02-16 14:40:01 -0800 | [diff] [blame] | 1279 | opRegImm(cUnit, kOpCmp, r0, 0); /* Did we throw? */ |
| 1280 | ArmLIR *branchOver = opCondBranch(cUnit, kArmCondNe); |
| 1281 | loadConstant(cUnit, r0, |
| 1282 | (int) (cUnit->method->insns + mir->offset + |
| 1283 | dexGetInstrWidthAbs(gDvm.instrWidth, OP_MONITOR_EXIT))); |
| 1284 | genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON); |
| 1285 | ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel); |
| 1286 | target->defMask = ENCODE_ALL; |
| 1287 | branchOver->generic.target = (LIR *) target; |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame^] | 1288 | dvmCompilerClobberCallRegs(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1289 | } |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1290 | } |
| 1291 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1292 | /* |
| 1293 | * The following are the first-level codegen routines that analyze the format |
| 1294 | * of each bytecode then either dispatch special purpose codegen routines |
| 1295 | * or produce corresponding Thumb instructions directly. |
| 1296 | */ |
| 1297 | |
| 1298 | static bool handleFmt10t_Fmt20t_Fmt30t(CompilationUnit *cUnit, MIR *mir, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1299 | BasicBlock *bb, ArmLIR *labelList) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1300 | { |
| 1301 | /* For OP_GOTO, OP_GOTO_16, and OP_GOTO_32 */ |
| 1302 | genUnconditionalBranch(cUnit, &labelList[bb->taken->id]); |
| 1303 | return false; |
| 1304 | } |
| 1305 | |
| 1306 | static bool handleFmt10x(CompilationUnit *cUnit, MIR *mir) |
| 1307 | { |
| 1308 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| 1309 | if (((dalvikOpCode >= OP_UNUSED_3E) && (dalvikOpCode <= OP_UNUSED_43)) || |
| Andy McFadden | 9651693 | 2009-10-28 17:39:02 -0700 | [diff] [blame] | 1310 | ((dalvikOpCode >= OP_UNUSED_E3) && (dalvikOpCode <= OP_UNUSED_EB))) { |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1311 | LOGE("Codegen: got unused opcode 0x%x\n",dalvikOpCode); |
| 1312 | return true; |
| 1313 | } |
| 1314 | switch (dalvikOpCode) { |
| 1315 | case OP_RETURN_VOID: |
| 1316 | genReturnCommon(cUnit,mir); |
| 1317 | break; |
| 1318 | case OP_UNUSED_73: |
| 1319 | case OP_UNUSED_79: |
| 1320 | case OP_UNUSED_7A: |
| 1321 | LOGE("Codegen: got unused opcode 0x%x\n",dalvikOpCode); |
| 1322 | return true; |
| 1323 | case OP_NOP: |
| 1324 | break; |
| 1325 | default: |
| 1326 | return true; |
| 1327 | } |
| 1328 | return false; |
| 1329 | } |
| 1330 | |
| 1331 | static bool handleFmt11n_Fmt31i(CompilationUnit *cUnit, MIR *mir) |
| 1332 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1333 | RegLocation rlDest; |
| 1334 | RegLocation rlResult; |
| 1335 | if (mir->ssaRep->numDefs == 2) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1336 | rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1337 | } else { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1338 | rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1339 | } |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1340 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1341 | switch (mir->dalvikInsn.opCode) { |
| 1342 | case OP_CONST: |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1343 | case OP_CONST_4: { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1344 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1345 | loadConstantValue(cUnit, rlResult.lowReg, mir->dalvikInsn.vB); |
| 1346 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1347 | break; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1348 | } |
| 1349 | case OP_CONST_WIDE_32: { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1350 | //TUNING: single routine to load constant pair for support doubles |
| Bill Buzbee | 964a7b0 | 2010-01-28 12:54:19 -0800 | [diff] [blame] | 1351 | //TUNING: load 0/-1 separately to avoid load dependency |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1352 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1353 | loadConstantValue(cUnit, rlResult.lowReg, mir->dalvikInsn.vB); |
| 1354 | opRegRegImm(cUnit, kOpAsr, rlResult.highReg, |
| 1355 | rlResult.lowReg, 31); |
| 1356 | storeValueWide(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1357 | break; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1358 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1359 | default: |
| 1360 | return true; |
| 1361 | } |
| 1362 | return false; |
| 1363 | } |
| 1364 | |
| 1365 | static bool handleFmt21h(CompilationUnit *cUnit, MIR *mir) |
| 1366 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1367 | RegLocation rlDest; |
| 1368 | RegLocation rlResult; |
| 1369 | if (mir->ssaRep->numDefs == 2) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1370 | rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1371 | } else { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1372 | rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1373 | } |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1374 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1375 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1376 | switch (mir->dalvikInsn.opCode) { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1377 | case OP_CONST_HIGH16: { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1378 | loadConstantValue(cUnit, rlResult.lowReg, mir->dalvikInsn.vB << 16); |
| 1379 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1380 | break; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1381 | } |
| 1382 | case OP_CONST_WIDE_HIGH16: { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1383 | loadConstantValueWide(cUnit, rlResult.lowReg, rlResult.highReg, |
| 1384 | 0, mir->dalvikInsn.vB << 16); |
| 1385 | storeValueWide(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1386 | break; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1387 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1388 | default: |
| 1389 | return true; |
| 1390 | } |
| 1391 | return false; |
| 1392 | } |
| 1393 | |
| 1394 | static bool handleFmt20bc(CompilationUnit *cUnit, MIR *mir) |
| 1395 | { |
| 1396 | /* For OP_THROW_VERIFICATION_ERROR */ |
| 1397 | genInterpSingleStep(cUnit, mir); |
| 1398 | return false; |
| 1399 | } |
| 1400 | |
| 1401 | static bool handleFmt21c_Fmt31c(CompilationUnit *cUnit, MIR *mir) |
| 1402 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1403 | RegLocation rlResult; |
| 1404 | RegLocation rlDest; |
| 1405 | RegLocation rlSrc; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1406 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1407 | switch (mir->dalvikInsn.opCode) { |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1408 | case OP_CONST_STRING_JUMBO: |
| 1409 | case OP_CONST_STRING: { |
| 1410 | void *strPtr = (void*) |
| 1411 | (cUnit->method->clazz->pDvmDex->pResStrings[mir->dalvikInsn.vB]); |
| 1412 | assert(strPtr != NULL); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1413 | rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| 1414 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1415 | loadConstantValue(cUnit, rlResult.lowReg, (int) strPtr ); |
| 1416 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1417 | break; |
| 1418 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1419 | case OP_CONST_CLASS: { |
| 1420 | void *classPtr = (void*) |
| 1421 | (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vB]); |
| 1422 | assert(classPtr != NULL); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1423 | rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| 1424 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1425 | loadConstantValue(cUnit, rlResult.lowReg, (int) classPtr ); |
| 1426 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1427 | break; |
| 1428 | } |
| 1429 | case OP_SGET_OBJECT: |
| 1430 | case OP_SGET_BOOLEAN: |
| 1431 | case OP_SGET_CHAR: |
| 1432 | case OP_SGET_BYTE: |
| 1433 | case OP_SGET_SHORT: |
| 1434 | case OP_SGET: { |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 1435 | int valOffset = offsetof(StaticField, value); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1436 | int tReg = dvmCompilerAllocTemp(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1437 | void *fieldPtr = (void*) |
| 1438 | (cUnit->method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]); |
| 1439 | assert(fieldPtr != NULL); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1440 | rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| 1441 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1442 | loadConstant(cUnit, tReg, (int) fieldPtr + valOffset); |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 1443 | #if defined(WITH_SELF_VERIFICATION) |
| 1444 | cUnit->heapMemOp = true; |
| 1445 | #endif |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1446 | loadWordDisp(cUnit, tReg, 0, rlResult.lowReg); |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 1447 | #if defined(WITH_SELF_VERIFICATION) |
| 1448 | cUnit->heapMemOp = false; |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 1449 | #endif |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1450 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1451 | break; |
| 1452 | } |
| 1453 | case OP_SGET_WIDE: { |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 1454 | int valOffset = offsetof(StaticField, value); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1455 | void *fieldPtr = (void*) |
| 1456 | (cUnit->method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1457 | int tReg = dvmCompilerAllocTemp(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1458 | assert(fieldPtr != NULL); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1459 | rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1); |
| 1460 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1461 | loadConstant(cUnit, tReg, (int) fieldPtr + valOffset); |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 1462 | #if defined(WITH_SELF_VERIFICATION) |
| 1463 | cUnit->heapMemOp = true; |
| 1464 | #endif |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1465 | loadPair(cUnit, tReg, rlResult.lowReg, rlResult.highReg); |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 1466 | #if defined(WITH_SELF_VERIFICATION) |
| 1467 | cUnit->heapMemOp = false; |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 1468 | #endif |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1469 | storeValueWide(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1470 | break; |
| 1471 | } |
| 1472 | case OP_SPUT_OBJECT: |
| 1473 | case OP_SPUT_BOOLEAN: |
| 1474 | case OP_SPUT_CHAR: |
| 1475 | case OP_SPUT_BYTE: |
| 1476 | case OP_SPUT_SHORT: |
| 1477 | case OP_SPUT: { |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 1478 | int valOffset = offsetof(StaticField, value); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1479 | int tReg = dvmCompilerAllocTemp(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1480 | void *fieldPtr = (void*) |
| 1481 | (cUnit->method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1482 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1483 | assert(fieldPtr != NULL); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1484 | rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1485 | rlSrc = loadValue(cUnit, rlSrc, kAnyReg); |
| 1486 | loadConstant(cUnit, tReg, (int) fieldPtr + valOffset); |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 1487 | #if defined(WITH_SELF_VERIFICATION) |
| 1488 | cUnit->heapMemOp = true; |
| 1489 | #endif |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1490 | storeWordDisp(cUnit, tReg, 0 ,rlSrc.lowReg); |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 1491 | #if defined(WITH_SELF_VERIFICATION) |
| 1492 | cUnit->heapMemOp = false; |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 1493 | #endif |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1494 | break; |
| 1495 | } |
| 1496 | case OP_SPUT_WIDE: { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1497 | int tReg = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 1498 | int valOffset = offsetof(StaticField, value); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1499 | void *fieldPtr = (void*) |
| 1500 | (cUnit->method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1501 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1502 | assert(fieldPtr != NULL); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1503 | rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1504 | rlSrc = loadValueWide(cUnit, rlSrc, kAnyReg); |
| 1505 | loadConstant(cUnit, tReg, (int) fieldPtr + valOffset); |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 1506 | #if defined(WITH_SELF_VERIFICATION) |
| 1507 | cUnit->heapMemOp = true; |
| 1508 | #endif |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1509 | storePair(cUnit, tReg, rlSrc.lowReg, rlSrc.highReg); |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 1510 | #if defined(WITH_SELF_VERIFICATION) |
| 1511 | cUnit->heapMemOp = false; |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 1512 | #endif |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1513 | break; |
| 1514 | } |
| 1515 | case OP_NEW_INSTANCE: { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1516 | /* |
| 1517 | * Obey the calling convention and don't mess with the register |
| 1518 | * usage. |
| 1519 | */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1520 | ClassObject *classPtr = (void*) |
| 1521 | (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vB]); |
| 1522 | assert(classPtr != NULL); |
| 1523 | assert(classPtr->status & CLASS_INITIALIZED); |
| Ben Cheng | 79d173c | 2009-09-29 16:12:51 -0700 | [diff] [blame] | 1524 | /* |
| 1525 | * If it is going to throw, it should not make to the trace to begin |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1526 | * with. However, Alloc might throw, so we need to genExportPC() |
| Ben Cheng | 79d173c | 2009-09-29 16:12:51 -0700 | [diff] [blame] | 1527 | */ |
| 1528 | assert((classPtr->accessFlags & (ACC_INTERFACE|ACC_ABSTRACT)) == 0); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1529 | dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1530 | genExportPC(cUnit, mir); |
| 1531 | loadConstant(cUnit, r2, (int)dvmAllocObject); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1532 | loadConstant(cUnit, r0, (int) classPtr); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1533 | loadConstant(cUnit, r1, ALLOC_DONT_TRACK); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1534 | opReg(cUnit, kOpBlx, r2); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame^] | 1535 | dvmCompilerClobberCallRegs(cUnit); |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 1536 | /* generate a branch over if allocation is successful */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1537 | opRegImm(cUnit, kOpCmp, r0, 0); /* NULL? */ |
| 1538 | ArmLIR *branchOver = opCondBranch(cUnit, kArmCondNe); |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 1539 | /* |
| 1540 | * OOM exception needs to be thrown here and cannot re-execute |
| 1541 | */ |
| 1542 | loadConstant(cUnit, r0, |
| 1543 | (int) (cUnit->method->insns + mir->offset)); |
| 1544 | genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON); |
| 1545 | /* noreturn */ |
| 1546 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1547 | ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel); |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 1548 | target->defMask = ENCODE_ALL; |
| 1549 | branchOver->generic.target = (LIR *) target; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1550 | rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| 1551 | rlResult = dvmCompilerGetReturn(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1552 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1553 | break; |
| 1554 | } |
| 1555 | case OP_CHECK_CAST: { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1556 | /* |
| 1557 | * Obey the calling convention and don't mess with the register |
| 1558 | * usage. |
| 1559 | */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1560 | ClassObject *classPtr = |
| 1561 | (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vB]); |
| Bill Buzbee | 4df41a5 | 2009-11-12 17:07:16 -0800 | [diff] [blame] | 1562 | /* |
| 1563 | * Note: It is possible that classPtr is NULL at this point, |
| 1564 | * even though this instruction has been successfully interpreted. |
| 1565 | * If the previous interpretation had a null source, the |
| 1566 | * interpreter would not have bothered to resolve the clazz. |
| 1567 | * Bail out to the interpreter in this case, and log it |
| 1568 | * so that we can tell if it happens frequently. |
| 1569 | */ |
| 1570 | if (classPtr == NULL) { |
| 1571 | LOGD("null clazz in OP_CHECK_CAST, single-stepping"); |
| 1572 | genInterpSingleStep(cUnit, mir); |
| 1573 | return false; |
| 1574 | } |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1575 | dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1576 | loadConstant(cUnit, r1, (int) classPtr ); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1577 | rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1578 | rlSrc = loadValue(cUnit, rlSrc, kCoreReg); |
| 1579 | opRegImm(cUnit, kOpCmp, rlSrc.lowReg, 0); /* Null? */ |
| 1580 | ArmLIR *branch1 = opCondBranch(cUnit, kArmCondEq); |
| 1581 | /* |
| 1582 | * rlSrc.lowReg now contains object->clazz. Note that |
| 1583 | * it could have been allocated r0, but we're okay so long |
| 1584 | * as we don't do anything desctructive until r0 is loaded |
| 1585 | * with clazz. |
| 1586 | */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1587 | /* r0 now contains object->clazz */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1588 | loadWordDisp(cUnit, rlSrc.lowReg, offsetof(Object, clazz), r0); |
| 1589 | loadConstant(cUnit, r2, (int)dvmInstanceofNonTrivial); |
| 1590 | opRegReg(cUnit, kOpCmp, r0, r1); |
| 1591 | ArmLIR *branch2 = opCondBranch(cUnit, kArmCondEq); |
| 1592 | opReg(cUnit, kOpBlx, r2); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame^] | 1593 | dvmCompilerClobberCallRegs(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1594 | /* |
| 1595 | * If null, check cast failed - punt to the interpreter. Because |
| 1596 | * interpreter will be the one throwing, we don't need to |
| 1597 | * genExportPC() here. |
| 1598 | */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1599 | genZeroCheck(cUnit, r0, mir->offset, NULL); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1600 | /* check cast passed - branch target here */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1601 | ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel); |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 1602 | target->defMask = ENCODE_ALL; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1603 | branch1->generic.target = (LIR *)target; |
| 1604 | branch2->generic.target = (LIR *)target; |
| 1605 | break; |
| 1606 | } |
| 1607 | default: |
| 1608 | return true; |
| 1609 | } |
| 1610 | return false; |
| 1611 | } |
| 1612 | |
| 1613 | static bool handleFmt11x(CompilationUnit *cUnit, MIR *mir) |
| 1614 | { |
| 1615 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1616 | RegLocation rlResult; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1617 | switch (dalvikOpCode) { |
| 1618 | case OP_MOVE_EXCEPTION: { |
| 1619 | int offset = offsetof(InterpState, self); |
| 1620 | int exOffset = offsetof(Thread, exception); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1621 | int selfReg = dvmCompilerAllocTemp(cUnit); |
| 1622 | int resetReg = dvmCompilerAllocTemp(cUnit); |
| 1623 | RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| 1624 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1625 | loadWordDisp(cUnit, rGLUE, offset, selfReg); |
| Bill Buzbee | f9f3328 | 2009-11-22 12:45:30 -0800 | [diff] [blame] | 1626 | loadConstant(cUnit, resetReg, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1627 | loadWordDisp(cUnit, selfReg, exOffset, rlResult.lowReg); |
| Bill Buzbee | f9f3328 | 2009-11-22 12:45:30 -0800 | [diff] [blame] | 1628 | storeWordDisp(cUnit, selfReg, exOffset, resetReg); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1629 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1630 | break; |
| 1631 | } |
| 1632 | case OP_MOVE_RESULT: |
| 1633 | case OP_MOVE_RESULT_OBJECT: { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1634 | RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1635 | RegLocation rlSrc = LOC_DALVIK_RETURN_VAL; |
| 1636 | rlSrc.fp = rlDest.fp; |
| 1637 | storeValue(cUnit, rlDest, rlSrc); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1638 | break; |
| 1639 | } |
| 1640 | case OP_MOVE_RESULT_WIDE: { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1641 | RegLocation rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1642 | RegLocation rlSrc = LOC_DALVIK_RETURN_VAL_WIDE; |
| 1643 | rlSrc.fp = rlDest.fp; |
| 1644 | storeValueWide(cUnit, rlDest, rlSrc); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1645 | break; |
| 1646 | } |
| 1647 | case OP_RETURN_WIDE: { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1648 | RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1649 | RegLocation rlDest = LOC_DALVIK_RETURN_VAL_WIDE; |
| 1650 | rlDest.fp = rlSrc.fp; |
| 1651 | storeValueWide(cUnit, rlDest, rlSrc); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1652 | genReturnCommon(cUnit,mir); |
| 1653 | break; |
| 1654 | } |
| 1655 | case OP_RETURN: |
| 1656 | case OP_RETURN_OBJECT: { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1657 | RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1658 | RegLocation rlDest = LOC_DALVIK_RETURN_VAL; |
| 1659 | rlDest.fp = rlSrc.fp; |
| 1660 | storeValue(cUnit, rlDest, rlSrc); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1661 | genReturnCommon(cUnit,mir); |
| 1662 | break; |
| 1663 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1664 | case OP_MONITOR_EXIT: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1665 | case OP_MONITOR_ENTER: |
| Bill Buzbee | d0937ef | 2009-12-22 16:15:39 -0800 | [diff] [blame] | 1666 | #if defined(WITH_DEADLOCK_PREDICTION) || defined(WITH_MONITOR_TRACKING) |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 1667 | genMonitorPortable(cUnit, mir); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1668 | #else |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 1669 | genMonitor(cUnit, mir); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1670 | #endif |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1671 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1672 | case OP_THROW: { |
| 1673 | genInterpSingleStep(cUnit, mir); |
| 1674 | break; |
| 1675 | } |
| 1676 | default: |
| 1677 | return true; |
| 1678 | } |
| 1679 | return false; |
| 1680 | } |
| 1681 | |
| Bill Buzbee | d45ba37 | 2009-06-15 17:00:57 -0700 | [diff] [blame] | 1682 | static bool handleFmt12x(CompilationUnit *cUnit, MIR *mir) |
| 1683 | { |
| 1684 | OpCode opCode = mir->dalvikInsn.opCode; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1685 | RegLocation rlDest; |
| 1686 | RegLocation rlSrc; |
| 1687 | RegLocation rlResult; |
| Bill Buzbee | d45ba37 | 2009-06-15 17:00:57 -0700 | [diff] [blame] | 1688 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1689 | if ( (opCode >= OP_ADD_INT_2ADDR) && (opCode <= OP_REM_DOUBLE_2ADDR)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 1690 | return genArithOp( cUnit, mir ); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1691 | } |
| 1692 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1693 | if (mir->ssaRep->numUses == 2) |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1694 | rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1695 | else |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1696 | rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1697 | if (mir->ssaRep->numDefs == 2) |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1698 | rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1699 | else |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1700 | rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1701 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1702 | switch (opCode) { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1703 | case OP_DOUBLE_TO_INT: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1704 | case OP_INT_TO_FLOAT: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1705 | case OP_FLOAT_TO_INT: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1706 | case OP_DOUBLE_TO_FLOAT: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1707 | case OP_FLOAT_TO_DOUBLE: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1708 | case OP_INT_TO_DOUBLE: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1709 | case OP_FLOAT_TO_LONG: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1710 | case OP_LONG_TO_FLOAT: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1711 | case OP_DOUBLE_TO_LONG: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1712 | case OP_LONG_TO_DOUBLE: |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 1713 | return genConversion(cUnit, mir); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1714 | case OP_NEG_INT: |
| 1715 | case OP_NOT_INT: |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 1716 | return genArithOpInt(cUnit, mir, rlDest, rlSrc, rlSrc); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1717 | case OP_NEG_LONG: |
| 1718 | case OP_NOT_LONG: |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 1719 | return genArithOpLong(cUnit, mir, rlDest, rlSrc, rlSrc); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1720 | case OP_NEG_FLOAT: |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 1721 | return genArithOpFloat(cUnit, mir, rlDest, rlSrc, rlSrc); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1722 | case OP_NEG_DOUBLE: |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 1723 | return genArithOpDouble(cUnit, mir, rlDest, rlSrc, rlSrc); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1724 | case OP_MOVE_WIDE: |
| 1725 | storeValueWide(cUnit, rlDest, rlSrc); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1726 | break; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1727 | case OP_INT_TO_LONG: |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1728 | rlSrc = dvmCompilerUpdateLoc(cUnit, rlSrc); |
| 1729 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 964a7b0 | 2010-01-28 12:54:19 -0800 | [diff] [blame] | 1730 | //TUNING: shouldn't loadValueDirect already check for phys reg? |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1731 | if (rlSrc.location == kLocPhysReg) { |
| 1732 | genRegCopy(cUnit, rlResult.lowReg, rlSrc.lowReg); |
| 1733 | } else { |
| 1734 | loadValueDirect(cUnit, rlSrc, rlResult.lowReg); |
| 1735 | } |
| 1736 | opRegRegImm(cUnit, kOpAsr, rlResult.highReg, |
| 1737 | rlResult.lowReg, 31); |
| 1738 | storeValueWide(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1739 | break; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1740 | case OP_LONG_TO_INT: |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1741 | rlSrc = dvmCompilerUpdateLocWide(cUnit, rlSrc); |
| 1742 | rlSrc = dvmCompilerWideToNarrow(cUnit, rlSrc); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1743 | // Intentional fallthrough |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1744 | case OP_MOVE: |
| 1745 | case OP_MOVE_OBJECT: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1746 | storeValue(cUnit, rlDest, rlSrc); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1747 | break; |
| 1748 | case OP_INT_TO_BYTE: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1749 | rlSrc = loadValue(cUnit, rlSrc, kCoreReg); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1750 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1751 | opRegReg(cUnit, kOp2Byte, rlResult.lowReg, rlSrc.lowReg); |
| 1752 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1753 | break; |
| 1754 | case OP_INT_TO_SHORT: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1755 | rlSrc = loadValue(cUnit, rlSrc, kCoreReg); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1756 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1757 | opRegReg(cUnit, kOp2Short, rlResult.lowReg, rlSrc.lowReg); |
| 1758 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1759 | break; |
| 1760 | case OP_INT_TO_CHAR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1761 | rlSrc = loadValue(cUnit, rlSrc, kCoreReg); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1762 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1763 | opRegReg(cUnit, kOp2Char, rlResult.lowReg, rlSrc.lowReg); |
| 1764 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1765 | break; |
| 1766 | case OP_ARRAY_LENGTH: { |
| 1767 | int lenOffset = offsetof(ArrayObject, length); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1768 | rlSrc = loadValue(cUnit, rlSrc, kCoreReg); |
| 1769 | genNullCheck(cUnit, rlSrc.sRegLow, rlSrc.lowReg, |
| 1770 | mir->offset, NULL); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1771 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1772 | loadWordDisp(cUnit, rlSrc.lowReg, lenOffset, |
| 1773 | rlResult.lowReg); |
| 1774 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1775 | break; |
| 1776 | } |
| 1777 | default: |
| 1778 | return true; |
| 1779 | } |
| 1780 | return false; |
| 1781 | } |
| 1782 | |
| 1783 | static bool handleFmt21s(CompilationUnit *cUnit, MIR *mir) |
| 1784 | { |
| 1785 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1786 | RegLocation rlDest; |
| 1787 | RegLocation rlResult; |
| 1788 | int BBBB = mir->dalvikInsn.vB; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1789 | if (dalvikOpCode == OP_CONST_WIDE_16) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1790 | rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1); |
| 1791 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1792 | loadConstantValue(cUnit, rlResult.lowReg, BBBB); |
| Bill Buzbee | 964a7b0 | 2010-01-28 12:54:19 -0800 | [diff] [blame] | 1793 | //TUNING: do high separately to avoid load dependency |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1794 | opRegRegImm(cUnit, kOpAsr, rlResult.highReg, rlResult.lowReg, 31); |
| 1795 | storeValueWide(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1796 | } else if (dalvikOpCode == OP_CONST_16) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1797 | rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| 1798 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1799 | loadConstantValue(cUnit, rlResult.lowReg, BBBB); |
| 1800 | storeValue(cUnit, rlDest, rlResult); |
| 1801 | } else |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1802 | return true; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1803 | return false; |
| 1804 | } |
| 1805 | |
| 1806 | /* Compare agaist zero */ |
| 1807 | static bool handleFmt21t(CompilationUnit *cUnit, MIR *mir, BasicBlock *bb, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1808 | ArmLIR *labelList) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1809 | { |
| 1810 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1811 | ArmConditionCode cond; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1812 | RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1813 | rlSrc = loadValue(cUnit, rlSrc, kCoreReg); |
| 1814 | opRegImm(cUnit, kOpCmp, rlSrc.lowReg, 0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1815 | |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1816 | //TUNING: break this out to allow use of Thumb2 CB[N]Z |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1817 | switch (dalvikOpCode) { |
| 1818 | case OP_IF_EQZ: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1819 | cond = kArmCondEq; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1820 | break; |
| 1821 | case OP_IF_NEZ: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1822 | cond = kArmCondNe; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1823 | break; |
| 1824 | case OP_IF_LTZ: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1825 | cond = kArmCondLt; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1826 | break; |
| 1827 | case OP_IF_GEZ: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1828 | cond = kArmCondGe; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1829 | break; |
| 1830 | case OP_IF_GTZ: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1831 | cond = kArmCondGt; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1832 | break; |
| 1833 | case OP_IF_LEZ: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1834 | cond = kArmCondLe; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1835 | break; |
| 1836 | default: |
| 1837 | cond = 0; |
| 1838 | LOGE("Unexpected opcode (%d) for Fmt21t\n", dalvikOpCode); |
| 1839 | dvmAbort(); |
| 1840 | } |
| 1841 | genConditionalBranch(cUnit, cond, &labelList[bb->taken->id]); |
| 1842 | /* This mostly likely will be optimized away in a later phase */ |
| 1843 | genUnconditionalBranch(cUnit, &labelList[bb->fallThrough->id]); |
| 1844 | return false; |
| 1845 | } |
| 1846 | |
| Elliott Hughes | b4c0597 | 2010-02-24 16:36:18 -0800 | [diff] [blame] | 1847 | static bool isPowerOfTwo(int x) |
| 1848 | { |
| 1849 | return (x & (x - 1)) == 0; |
| 1850 | } |
| 1851 | |
| 1852 | // Returns true if no more than two bits are set in 'x'. |
| 1853 | static bool isPopCountLE2(unsigned int x) |
| 1854 | { |
| 1855 | x &= x - 1; |
| 1856 | return (x & (x - 1)) == 0; |
| 1857 | } |
| 1858 | |
| 1859 | // Returns the index of the lowest set bit in 'x'. |
| 1860 | static int lowestSetBit(unsigned int x) { |
| 1861 | int bit_posn = 0; |
| 1862 | while ((x & 0xf) == 0) { |
| 1863 | bit_posn += 4; |
| 1864 | x >>= 4; |
| Bill Buzbee | 78cb0e2 | 2010-02-11 14:04:53 -0800 | [diff] [blame] | 1865 | } |
| Elliott Hughes | b4c0597 | 2010-02-24 16:36:18 -0800 | [diff] [blame] | 1866 | while ((x & 1) == 0) { |
| 1867 | bit_posn++; |
| 1868 | x >>= 1; |
| 1869 | } |
| 1870 | return bit_posn; |
| 1871 | } |
| 1872 | |
| 1873 | // Returns true if it added instructions to 'cUnit' to multiply 'rlSrc' by 'lit' |
| 1874 | // and store the result in 'rlDest'. |
| 1875 | static bool handleEasyMultiply(CompilationUnit *cUnit, |
| 1876 | RegLocation rlSrc, RegLocation rlDest, int lit) |
| 1877 | { |
| 1878 | // Can we simplify this multiplication? |
| 1879 | bool powerOfTwo = false; |
| 1880 | bool popCountLE2 = false; |
| 1881 | bool powerOfTwoMinusOne = false; |
| 1882 | if (lit < 2) { |
| 1883 | // Avoid special cases. |
| 1884 | return false; |
| 1885 | } else if (isPowerOfTwo(lit)) { |
| 1886 | powerOfTwo = true; |
| 1887 | } else if (isPopCountLE2(lit)) { |
| 1888 | popCountLE2 = true; |
| 1889 | } else if (isPowerOfTwo(lit + 1)) { |
| 1890 | powerOfTwoMinusOne = true; |
| 1891 | } else { |
| 1892 | return false; |
| 1893 | } |
| 1894 | rlSrc = loadValue(cUnit, rlSrc, kCoreReg); |
| 1895 | RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| 1896 | if (powerOfTwo) { |
| 1897 | // Shift. |
| 1898 | opRegRegImm(cUnit, kOpLsl, rlResult.lowReg, rlSrc.lowReg, |
| 1899 | lowestSetBit(lit)); |
| 1900 | } else if (popCountLE2) { |
| 1901 | // Shift and add and shift. |
| 1902 | int firstBit = lowestSetBit(lit); |
| 1903 | int secondBit = lowestSetBit(lit ^ (1 << firstBit)); |
| 1904 | genMultiplyByTwoBitMultiplier(cUnit, rlSrc, rlResult, lit, |
| 1905 | firstBit, secondBit); |
| 1906 | } else { |
| 1907 | // Reverse subtract: (src << (shift + 1)) - src. |
| 1908 | assert(powerOfTwoMinusOne); |
| 1909 | // TODO: rsb dst, src, src lsl#lowestSetBit(lit + 1) |
| 1910 | int tReg = dvmCompilerAllocTemp(cUnit); |
| 1911 | opRegRegImm(cUnit, kOpLsl, tReg, rlSrc.lowReg, lowestSetBit(lit + 1)); |
| 1912 | opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg, rlSrc.lowReg); |
| 1913 | } |
| 1914 | storeValue(cUnit, rlDest, rlResult); |
| 1915 | return true; |
| Bill Buzbee | 78cb0e2 | 2010-02-11 14:04:53 -0800 | [diff] [blame] | 1916 | } |
| 1917 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1918 | static bool handleFmt22b_Fmt22s(CompilationUnit *cUnit, MIR *mir) |
| 1919 | { |
| 1920 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1921 | RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| 1922 | RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1923 | RegLocation rlResult; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1924 | int lit = mir->dalvikInsn.vC; |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 1925 | OpKind op = 0; /* Make gcc happy */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1926 | int shiftOp = false; |
| 1927 | bool isDiv = false; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1928 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1929 | int __aeabi_idivmod(int op1, int op2); |
| 1930 | int __aeabi_idiv(int op1, int op2); |
| 1931 | |
| 1932 | switch (dalvikOpCode) { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1933 | case OP_RSUB_INT_LIT8: |
| 1934 | case OP_RSUB_INT: { |
| 1935 | int tReg; |
| 1936 | //TUNING: add support for use of Arm rsub op |
| 1937 | rlSrc = loadValue(cUnit, rlSrc, kCoreReg); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1938 | tReg = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1939 | loadConstant(cUnit, tReg, lit); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1940 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1941 | opRegRegReg(cUnit, kOpSub, rlResult.lowReg, |
| 1942 | tReg, rlSrc.lowReg); |
| 1943 | storeValue(cUnit, rlDest, rlResult); |
| 1944 | return false; |
| 1945 | break; |
| 1946 | } |
| 1947 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1948 | case OP_ADD_INT_LIT8: |
| 1949 | case OP_ADD_INT_LIT16: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1950 | op = kOpAdd; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1951 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1952 | case OP_MUL_INT_LIT8: |
| Bill Buzbee | 78cb0e2 | 2010-02-11 14:04:53 -0800 | [diff] [blame] | 1953 | case OP_MUL_INT_LIT16: { |
| Elliott Hughes | b4c0597 | 2010-02-24 16:36:18 -0800 | [diff] [blame] | 1954 | if (handleEasyMultiply(cUnit, rlSrc, rlDest, lit)) { |
| 1955 | return false; |
| Bill Buzbee | 78cb0e2 | 2010-02-11 14:04:53 -0800 | [diff] [blame] | 1956 | } |
| Elliott Hughes | b4c0597 | 2010-02-24 16:36:18 -0800 | [diff] [blame] | 1957 | op = kOpMul; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1958 | break; |
| Bill Buzbee | 78cb0e2 | 2010-02-11 14:04:53 -0800 | [diff] [blame] | 1959 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1960 | case OP_AND_INT_LIT8: |
| 1961 | case OP_AND_INT_LIT16: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1962 | op = kOpAnd; |
| 1963 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1964 | case OP_OR_INT_LIT8: |
| 1965 | case OP_OR_INT_LIT16: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1966 | op = kOpOr; |
| 1967 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1968 | case OP_XOR_INT_LIT8: |
| 1969 | case OP_XOR_INT_LIT16: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1970 | op = kOpXor; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1971 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1972 | case OP_SHL_INT_LIT8: |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 1973 | lit &= 31; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1974 | shiftOp = true; |
| 1975 | op = kOpLsl; |
| 1976 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1977 | case OP_SHR_INT_LIT8: |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 1978 | lit &= 31; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1979 | shiftOp = true; |
| 1980 | op = kOpAsr; |
| 1981 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1982 | case OP_USHR_INT_LIT8: |
| Bill Buzbee | 0e60527 | 2009-12-01 14:28:05 -0800 | [diff] [blame] | 1983 | lit &= 31; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1984 | shiftOp = true; |
| 1985 | op = kOpLsr; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1986 | break; |
| 1987 | |
| 1988 | case OP_DIV_INT_LIT8: |
| 1989 | case OP_DIV_INT_LIT16: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1990 | case OP_REM_INT_LIT8: |
| 1991 | case OP_REM_INT_LIT16: |
| 1992 | if (lit == 0) { |
| 1993 | /* Let the interpreter deal with div by 0 */ |
| 1994 | genInterpSingleStep(cUnit, mir); |
| 1995 | return false; |
| 1996 | } |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1997 | dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 1998 | loadValueDirectFixed(cUnit, rlSrc, r0); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 1999 | dvmCompilerClobber(cUnit, r0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2000 | if ((dalvikOpCode == OP_DIV_INT_LIT8) || |
| 2001 | (dalvikOpCode == OP_DIV_INT_LIT16)) { |
| 2002 | loadConstant(cUnit, r2, (int)__aeabi_idiv); |
| 2003 | isDiv = true; |
| 2004 | } else { |
| 2005 | loadConstant(cUnit, r2, (int)__aeabi_idivmod); |
| 2006 | isDiv = false; |
| 2007 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2008 | loadConstant(cUnit, r1, lit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2009 | opReg(cUnit, kOpBlx, r2); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame^] | 2010 | dvmCompilerClobberCallRegs(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2011 | if (isDiv) |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2012 | rlResult = dvmCompilerGetReturn(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2013 | else |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2014 | rlResult = dvmCompilerGetReturnAlt(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2015 | storeValue(cUnit, rlDest, rlResult); |
| 2016 | return false; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2017 | break; |
| 2018 | default: |
| 2019 | return true; |
| 2020 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2021 | rlSrc = loadValue(cUnit, rlSrc, kCoreReg); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2022 | rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2023 | // Avoid shifts by literal 0 - no support in Thumb. Change to copy |
| 2024 | if (shiftOp && (lit == 0)) { |
| 2025 | genRegCopy(cUnit, rlResult.lowReg, rlSrc.lowReg); |
| 2026 | } else { |
| 2027 | opRegRegImm(cUnit, op, rlResult.lowReg, rlSrc.lowReg, lit); |
| 2028 | } |
| 2029 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2030 | return false; |
| 2031 | } |
| 2032 | |
| 2033 | static bool handleFmt22c(CompilationUnit *cUnit, MIR *mir) |
| 2034 | { |
| 2035 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| 2036 | int fieldOffset; |
| 2037 | |
| 2038 | if (dalvikOpCode >= OP_IGET && dalvikOpCode <= OP_IPUT_SHORT) { |
| 2039 | InstField *pInstField = (InstField *) |
| 2040 | cUnit->method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vC]; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2041 | |
| 2042 | assert(pInstField != NULL); |
| 2043 | fieldOffset = pInstField->byteOffset; |
| 2044 | } else { |
| Ben Cheng | a0e7b60 | 2009-10-13 23:09:01 -0700 | [diff] [blame] | 2045 | /* Deliberately break the code while make the compiler happy */ |
| 2046 | fieldOffset = -1; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2047 | } |
| 2048 | switch (dalvikOpCode) { |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2049 | case OP_NEW_ARRAY: { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2050 | // Generates a call - use explicit registers |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2051 | RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| 2052 | RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2053 | RegLocation rlResult; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2054 | void *classPtr = (void*) |
| 2055 | (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vC]); |
| 2056 | assert(classPtr != NULL); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2057 | dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2058 | genExportPC(cUnit, mir); |
| 2059 | loadValueDirectFixed(cUnit, rlSrc, r1); /* Len */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2060 | loadConstant(cUnit, r0, (int) classPtr ); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2061 | loadConstant(cUnit, r3, (int)dvmAllocArrayByClass); |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 2062 | /* |
| 2063 | * "len < 0": bail to the interpreter to re-execute the |
| 2064 | * instruction |
| 2065 | */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 2066 | ArmLIR *pcrLabel = |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2067 | genRegImmCheck(cUnit, kArmCondMi, r1, 0, mir->offset, NULL); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2068 | loadConstant(cUnit, r2, ALLOC_DONT_TRACK); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2069 | opReg(cUnit, kOpBlx, r3); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame^] | 2070 | dvmCompilerClobberCallRegs(cUnit); |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 2071 | /* generate a branch over if allocation is successful */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2072 | opRegImm(cUnit, kOpCmp, r0, 0); /* NULL? */ |
| 2073 | ArmLIR *branchOver = opCondBranch(cUnit, kArmCondNe); |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 2074 | /* |
| 2075 | * OOM exception needs to be thrown here and cannot re-execute |
| 2076 | */ |
| 2077 | loadConstant(cUnit, r0, |
| 2078 | (int) (cUnit->method->insns + mir->offset)); |
| 2079 | genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON); |
| 2080 | /* noreturn */ |
| 2081 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2082 | ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel); |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 2083 | target->defMask = ENCODE_ALL; |
| 2084 | branchOver->generic.target = (LIR *) target; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2085 | rlResult = dvmCompilerGetReturn(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2086 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2087 | break; |
| 2088 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2089 | case OP_INSTANCE_OF: { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2090 | // May generate a call - use explicit registers |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2091 | RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| 2092 | RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2093 | RegLocation rlResult; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2094 | ClassObject *classPtr = |
| 2095 | (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vC]); |
| Bill Buzbee | 480e678 | 2010-01-27 15:43:08 -0800 | [diff] [blame] | 2096 | /* |
| 2097 | * Note: It is possible that classPtr is NULL at this point, |
| 2098 | * even though this instruction has been successfully interpreted. |
| 2099 | * If the previous interpretation had a null source, the |
| 2100 | * interpreter would not have bothered to resolve the clazz. |
| 2101 | * Bail out to the interpreter in this case, and log it |
| 2102 | * so that we can tell if it happens frequently. |
| 2103 | */ |
| 2104 | if (classPtr == NULL) { |
| 2105 | LOGD("null clazz in OP_INSTANCE_OF, single-stepping"); |
| 2106 | genInterpSingleStep(cUnit, mir); |
| 2107 | break; |
| 2108 | } |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2109 | dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2110 | loadValueDirectFixed(cUnit, rlSrc, r0); /* Ref */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2111 | loadConstant(cUnit, r2, (int) classPtr ); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2112 | //TUNING: compare to 0 primative to allow use of CB[N]Z |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2113 | opRegImm(cUnit, kOpCmp, r0, 0); /* NULL? */ |
| Ben Cheng | 752c794 | 2009-06-22 10:50:07 -0700 | [diff] [blame] | 2114 | /* When taken r0 has NULL which can be used for store directly */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2115 | ArmLIR *branch1 = opCondBranch(cUnit, kArmCondEq); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2116 | /* r1 now contains object->clazz */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2117 | loadWordDisp(cUnit, r0, offsetof(Object, clazz), r1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2118 | /* r1 now contains object->clazz */ |
| 2119 | loadConstant(cUnit, r3, (int)dvmInstanceofNonTrivial); |
| Ben Cheng | 752c794 | 2009-06-22 10:50:07 -0700 | [diff] [blame] | 2120 | loadConstant(cUnit, r0, 1); /* Assume true */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2121 | opRegReg(cUnit, kOpCmp, r1, r2); |
| 2122 | ArmLIR *branch2 = opCondBranch(cUnit, kArmCondEq); |
| 2123 | genRegCopy(cUnit, r0, r1); |
| 2124 | genRegCopy(cUnit, r1, r2); |
| 2125 | opReg(cUnit, kOpBlx, r3); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame^] | 2126 | dvmCompilerClobberCallRegs(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2127 | /* branch target here */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2128 | ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel); |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 2129 | target->defMask = ENCODE_ALL; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2130 | rlResult = dvmCompilerGetReturn(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2131 | storeValue(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2132 | branch1->generic.target = (LIR *)target; |
| 2133 | branch2->generic.target = (LIR *)target; |
| 2134 | break; |
| 2135 | } |
| 2136 | case OP_IGET_WIDE: |
| 2137 | genIGetWide(cUnit, mir, fieldOffset); |
| 2138 | break; |
| 2139 | case OP_IGET: |
| 2140 | case OP_IGET_OBJECT: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2141 | genIGet(cUnit, mir, kWord, fieldOffset); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2142 | break; |
| 2143 | case OP_IGET_BOOLEAN: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2144 | genIGet(cUnit, mir, kUnsignedByte, fieldOffset); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2145 | break; |
| 2146 | case OP_IGET_BYTE: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2147 | genIGet(cUnit, mir, kSignedByte, fieldOffset); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2148 | break; |
| 2149 | case OP_IGET_CHAR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2150 | genIGet(cUnit, mir, kUnsignedHalf, fieldOffset); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2151 | break; |
| 2152 | case OP_IGET_SHORT: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2153 | genIGet(cUnit, mir, kSignedHalf, fieldOffset); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2154 | break; |
| 2155 | case OP_IPUT_WIDE: |
| 2156 | genIPutWide(cUnit, mir, fieldOffset); |
| 2157 | break; |
| 2158 | case OP_IPUT: |
| 2159 | case OP_IPUT_OBJECT: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2160 | genIPut(cUnit, mir, kWord, fieldOffset); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2161 | break; |
| 2162 | case OP_IPUT_SHORT: |
| 2163 | case OP_IPUT_CHAR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2164 | genIPut(cUnit, mir, kUnsignedHalf, fieldOffset); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2165 | break; |
| 2166 | case OP_IPUT_BYTE: |
| 2167 | case OP_IPUT_BOOLEAN: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2168 | genIPut(cUnit, mir, kUnsignedByte, fieldOffset); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2169 | break; |
| 2170 | default: |
| 2171 | return true; |
| 2172 | } |
| 2173 | return false; |
| 2174 | } |
| 2175 | |
| 2176 | static bool handleFmt22cs(CompilationUnit *cUnit, MIR *mir) |
| 2177 | { |
| 2178 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| 2179 | int fieldOffset = mir->dalvikInsn.vC; |
| 2180 | switch (dalvikOpCode) { |
| 2181 | case OP_IGET_QUICK: |
| 2182 | case OP_IGET_OBJECT_QUICK: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2183 | genIGet(cUnit, mir, kWord, fieldOffset); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2184 | break; |
| 2185 | case OP_IPUT_QUICK: |
| 2186 | case OP_IPUT_OBJECT_QUICK: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2187 | genIPut(cUnit, mir, kWord, fieldOffset); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2188 | break; |
| 2189 | case OP_IGET_WIDE_QUICK: |
| 2190 | genIGetWide(cUnit, mir, fieldOffset); |
| 2191 | break; |
| 2192 | case OP_IPUT_WIDE_QUICK: |
| 2193 | genIPutWide(cUnit, mir, fieldOffset); |
| 2194 | break; |
| 2195 | default: |
| 2196 | return true; |
| 2197 | } |
| 2198 | return false; |
| 2199 | |
| 2200 | } |
| 2201 | |
| 2202 | /* Compare agaist zero */ |
| 2203 | static bool handleFmt22t(CompilationUnit *cUnit, MIR *mir, BasicBlock *bb, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 2204 | ArmLIR *labelList) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2205 | { |
| 2206 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 2207 | ArmConditionCode cond; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2208 | RegLocation rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 0); |
| 2209 | RegLocation rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2210 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2211 | rlSrc1 = loadValue(cUnit, rlSrc1, kCoreReg); |
| 2212 | rlSrc2 = loadValue(cUnit, rlSrc2, kCoreReg); |
| 2213 | opRegReg(cUnit, kOpCmp, rlSrc1.lowReg, rlSrc2.lowReg); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2214 | |
| 2215 | switch (dalvikOpCode) { |
| 2216 | case OP_IF_EQ: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2217 | cond = kArmCondEq; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2218 | break; |
| 2219 | case OP_IF_NE: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2220 | cond = kArmCondNe; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2221 | break; |
| 2222 | case OP_IF_LT: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2223 | cond = kArmCondLt; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2224 | break; |
| 2225 | case OP_IF_GE: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2226 | cond = kArmCondGe; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2227 | break; |
| 2228 | case OP_IF_GT: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2229 | cond = kArmCondGt; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2230 | break; |
| 2231 | case OP_IF_LE: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2232 | cond = kArmCondLe; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2233 | break; |
| 2234 | default: |
| 2235 | cond = 0; |
| 2236 | LOGE("Unexpected opcode (%d) for Fmt22t\n", dalvikOpCode); |
| 2237 | dvmAbort(); |
| 2238 | } |
| 2239 | genConditionalBranch(cUnit, cond, &labelList[bb->taken->id]); |
| 2240 | /* This mostly likely will be optimized away in a later phase */ |
| 2241 | genUnconditionalBranch(cUnit, &labelList[bb->fallThrough->id]); |
| 2242 | return false; |
| 2243 | } |
| 2244 | |
| 2245 | static bool handleFmt22x_Fmt32x(CompilationUnit *cUnit, MIR *mir) |
| 2246 | { |
| 2247 | OpCode opCode = mir->dalvikInsn.opCode; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2248 | |
| 2249 | switch (opCode) { |
| 2250 | case OP_MOVE_16: |
| 2251 | case OP_MOVE_OBJECT_16: |
| 2252 | case OP_MOVE_FROM16: |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2253 | case OP_MOVE_OBJECT_FROM16: { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2254 | storeValue(cUnit, dvmCompilerGetDest(cUnit, mir, 0), |
| 2255 | dvmCompilerGetSrc(cUnit, mir, 0)); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2256 | break; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2257 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2258 | case OP_MOVE_WIDE_16: |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2259 | case OP_MOVE_WIDE_FROM16: { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2260 | storeValueWide(cUnit, dvmCompilerGetDestWide(cUnit, mir, 0, 1), |
| 2261 | dvmCompilerGetSrcWide(cUnit, mir, 0, 1)); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2262 | break; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2263 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2264 | default: |
| 2265 | return true; |
| 2266 | } |
| 2267 | return false; |
| 2268 | } |
| 2269 | |
| 2270 | static bool handleFmt23x(CompilationUnit *cUnit, MIR *mir) |
| 2271 | { |
| 2272 | OpCode opCode = mir->dalvikInsn.opCode; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2273 | RegLocation rlSrc1; |
| 2274 | RegLocation rlSrc2; |
| 2275 | RegLocation rlDest; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2276 | |
| 2277 | if ( (opCode >= OP_ADD_INT) && (opCode <= OP_REM_DOUBLE)) { |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 2278 | return genArithOp( cUnit, mir ); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2279 | } |
| 2280 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2281 | /* APUTs have 3 sources and no targets */ |
| 2282 | if (mir->ssaRep->numDefs == 0) { |
| 2283 | if (mir->ssaRep->numUses == 3) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2284 | rlDest = dvmCompilerGetSrc(cUnit, mir, 0); |
| 2285 | rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 1); |
| 2286 | rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 2); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2287 | } else { |
| 2288 | assert(mir->ssaRep->numUses == 4); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2289 | rlDest = dvmCompilerGetSrcWide(cUnit, mir, 0, 1); |
| 2290 | rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 2); |
| 2291 | rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 3); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2292 | } |
| 2293 | } else { |
| 2294 | /* Two sources and 1 dest. Deduce the operand sizes */ |
| 2295 | if (mir->ssaRep->numUses == 4) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2296 | rlSrc1 = dvmCompilerGetSrcWide(cUnit, mir, 0, 1); |
| 2297 | rlSrc2 = dvmCompilerGetSrcWide(cUnit, mir, 2, 3); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2298 | } else { |
| 2299 | assert(mir->ssaRep->numUses == 2); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2300 | rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 0); |
| 2301 | rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2302 | } |
| 2303 | if (mir->ssaRep->numDefs == 2) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2304 | rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2305 | } else { |
| 2306 | assert(mir->ssaRep->numDefs == 1); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2307 | rlDest = dvmCompilerGetDest(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2308 | } |
| 2309 | } |
| 2310 | |
| 2311 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2312 | switch (opCode) { |
| Bill Buzbee | d45ba37 | 2009-06-15 17:00:57 -0700 | [diff] [blame] | 2313 | case OP_CMPL_FLOAT: |
| 2314 | case OP_CMPG_FLOAT: |
| 2315 | case OP_CMPL_DOUBLE: |
| 2316 | case OP_CMPG_DOUBLE: |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 2317 | return genCmpFP(cUnit, mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2318 | case OP_CMP_LONG: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2319 | genCmpLong(cUnit, mir, rlDest, rlSrc1, rlSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2320 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2321 | case OP_AGET_WIDE: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2322 | genArrayGet(cUnit, mir, kLong, rlSrc1, rlSrc2, rlDest, 3); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2323 | break; |
| 2324 | case OP_AGET: |
| 2325 | case OP_AGET_OBJECT: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2326 | genArrayGet(cUnit, mir, kWord, rlSrc1, rlSrc2, rlDest, 2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2327 | break; |
| 2328 | case OP_AGET_BOOLEAN: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2329 | genArrayGet(cUnit, mir, kUnsignedByte, rlSrc1, rlSrc2, rlDest, 0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2330 | break; |
| 2331 | case OP_AGET_BYTE: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2332 | genArrayGet(cUnit, mir, kSignedByte, rlSrc1, rlSrc2, rlDest, 0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2333 | break; |
| 2334 | case OP_AGET_CHAR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2335 | genArrayGet(cUnit, mir, kUnsignedHalf, rlSrc1, rlSrc2, rlDest, 1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2336 | break; |
| 2337 | case OP_AGET_SHORT: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2338 | genArrayGet(cUnit, mir, kSignedHalf, rlSrc1, rlSrc2, rlDest, 1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2339 | break; |
| 2340 | case OP_APUT_WIDE: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2341 | genArrayPut(cUnit, mir, kLong, rlSrc1, rlSrc2, rlDest, 3); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2342 | break; |
| 2343 | case OP_APUT: |
| 2344 | case OP_APUT_OBJECT: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2345 | genArrayPut(cUnit, mir, kWord, rlSrc1, rlSrc2, rlDest, 2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2346 | break; |
| 2347 | case OP_APUT_SHORT: |
| 2348 | case OP_APUT_CHAR: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2349 | genArrayPut(cUnit, mir, kUnsignedHalf, rlSrc1, rlSrc2, rlDest, 1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2350 | break; |
| 2351 | case OP_APUT_BYTE: |
| 2352 | case OP_APUT_BOOLEAN: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2353 | genArrayPut(cUnit, mir, kUnsignedByte, rlSrc1, rlSrc2, rlDest, 0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2354 | break; |
| 2355 | default: |
| 2356 | return true; |
| 2357 | } |
| 2358 | return false; |
| 2359 | } |
| 2360 | |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 2361 | /* |
| 2362 | * Find the matching case. |
| 2363 | * |
| 2364 | * return values: |
| 2365 | * r0 (low 32-bit): pc of the chaining cell corresponding to the resolved case, |
| 2366 | * including default which is placed at MIN(size, MAX_CHAINED_SWITCH_CASES). |
| 2367 | * r1 (high 32-bit): the branch offset of the matching case (only for indexes |
| 2368 | * above MAX_CHAINED_SWITCH_CASES). |
| 2369 | * |
| 2370 | * Instructions around the call are: |
| 2371 | * |
| 2372 | * mov r2, pc |
| 2373 | * blx &findPackedSwitchIndex |
| 2374 | * mov pc, r0 |
| 2375 | * .align4 |
| 2376 | * chaining cell for case 0 [8 bytes] |
| 2377 | * chaining cell for case 1 [8 bytes] |
| 2378 | * : |
| 2379 | * chaining cell for case MIN(size, MAX_CHAINED_SWITCH_CASES)-1 [8 bytes] |
| 2380 | * chaining cell for case default [8 bytes] |
| 2381 | * noChain exit |
| 2382 | */ |
| 2383 | s8 findPackedSwitchIndex(const u2* switchData, int testVal, int pc) |
| 2384 | { |
| 2385 | int size; |
| 2386 | int firstKey; |
| 2387 | const int *entries; |
| 2388 | int index; |
| 2389 | int jumpIndex; |
| 2390 | int caseDPCOffset = 0; |
| 2391 | /* In Thumb mode pc is 4 ahead of the "mov r2, pc" instruction */ |
| 2392 | int chainingPC = (pc + 4) & ~3; |
| 2393 | |
| 2394 | /* |
| 2395 | * Packed switch data format: |
| 2396 | * ushort ident = 0x0100 magic value |
| 2397 | * ushort size number of entries in the table |
| 2398 | * int first_key first (and lowest) switch case value |
| 2399 | * int targets[size] branch targets, relative to switch opcode |
| 2400 | * |
| 2401 | * Total size is (4+size*2) 16-bit code units. |
| 2402 | */ |
| 2403 | size = switchData[1]; |
| 2404 | assert(size > 0); |
| 2405 | |
| 2406 | firstKey = switchData[2]; |
| 2407 | firstKey |= switchData[3] << 16; |
| 2408 | |
| 2409 | |
| 2410 | /* The entries are guaranteed to be aligned on a 32-bit boundary; |
| 2411 | * we can treat them as a native int array. |
| 2412 | */ |
| 2413 | entries = (const int*) &switchData[4]; |
| 2414 | assert(((u4)entries & 0x3) == 0); |
| 2415 | |
| 2416 | index = testVal - firstKey; |
| 2417 | |
| 2418 | /* Jump to the default cell */ |
| 2419 | if (index < 0 || index >= size) { |
| 2420 | jumpIndex = MIN(size, MAX_CHAINED_SWITCH_CASES); |
| 2421 | /* Jump to the non-chaining exit point */ |
| 2422 | } else if (index >= MAX_CHAINED_SWITCH_CASES) { |
| 2423 | jumpIndex = MAX_CHAINED_SWITCH_CASES + 1; |
| 2424 | caseDPCOffset = entries[index]; |
| 2425 | /* Jump to the inline chaining cell */ |
| 2426 | } else { |
| 2427 | jumpIndex = index; |
| 2428 | } |
| 2429 | |
| 2430 | chainingPC += jumpIndex * 8; |
| 2431 | return (((s8) caseDPCOffset) << 32) | (u8) chainingPC; |
| 2432 | } |
| 2433 | |
| 2434 | /* See comments for findPackedSwitchIndex */ |
| 2435 | s8 findSparseSwitchIndex(const u2* switchData, int testVal, int pc) |
| 2436 | { |
| 2437 | int size; |
| 2438 | const int *keys; |
| 2439 | const int *entries; |
| 2440 | int chainingPC = (pc + 4) & ~3; |
| 2441 | int i; |
| 2442 | |
| 2443 | /* |
| 2444 | * Sparse switch data format: |
| 2445 | * ushort ident = 0x0200 magic value |
| 2446 | * ushort size number of entries in the table; > 0 |
| 2447 | * int keys[size] keys, sorted low-to-high; 32-bit aligned |
| 2448 | * int targets[size] branch targets, relative to switch opcode |
| 2449 | * |
| 2450 | * Total size is (2+size*4) 16-bit code units. |
| 2451 | */ |
| 2452 | |
| 2453 | size = switchData[1]; |
| 2454 | assert(size > 0); |
| 2455 | |
| 2456 | /* The keys are guaranteed to be aligned on a 32-bit boundary; |
| 2457 | * we can treat them as a native int array. |
| 2458 | */ |
| 2459 | keys = (const int*) &switchData[2]; |
| 2460 | assert(((u4)keys & 0x3) == 0); |
| 2461 | |
| 2462 | /* The entries are guaranteed to be aligned on a 32-bit boundary; |
| 2463 | * we can treat them as a native int array. |
| 2464 | */ |
| 2465 | entries = keys + size; |
| 2466 | assert(((u4)entries & 0x3) == 0); |
| 2467 | |
| 2468 | /* |
| 2469 | * Run through the list of keys, which are guaranteed to |
| 2470 | * be sorted low-to-high. |
| 2471 | * |
| 2472 | * Most tables have 3-4 entries. Few have more than 10. A binary |
| 2473 | * search here is probably not useful. |
| 2474 | */ |
| 2475 | for (i = 0; i < size; i++) { |
| 2476 | int k = keys[i]; |
| 2477 | if (k == testVal) { |
| 2478 | /* MAX_CHAINED_SWITCH_CASES + 1 is the start of the overflow case */ |
| 2479 | int jumpIndex = (i < MAX_CHAINED_SWITCH_CASES) ? |
| 2480 | i : MAX_CHAINED_SWITCH_CASES + 1; |
| 2481 | chainingPC += jumpIndex * 8; |
| 2482 | return (((s8) entries[i]) << 32) | (u8) chainingPC; |
| 2483 | } else if (k > testVal) { |
| 2484 | break; |
| 2485 | } |
| 2486 | } |
| 2487 | return chainingPC + MIN(size, MAX_CHAINED_SWITCH_CASES) * 8; |
| 2488 | } |
| 2489 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2490 | static bool handleFmt31t(CompilationUnit *cUnit, MIR *mir) |
| 2491 | { |
| 2492 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| 2493 | switch (dalvikOpCode) { |
| 2494 | case OP_FILL_ARRAY_DATA: { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2495 | RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2496 | // Making a call - use explicit registers |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2497 | dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2498 | genExportPC(cUnit, mir); |
| 2499 | loadValueDirectFixed(cUnit, rlSrc, r0); |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 2500 | loadConstant(cUnit, r2, (int)dvmInterpHandleFillArrayData); |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 2501 | loadConstant(cUnit, r1, |
| 2502 | (int) (cUnit->method->insns + mir->offset + mir->dalvikInsn.vB)); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2503 | opReg(cUnit, kOpBlx, r2); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame^] | 2504 | dvmCompilerClobberCallRegs(cUnit); |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 2505 | /* generate a branch over if successful */ |
| 2506 | opRegImm(cUnit, kOpCmp, r0, 0); /* NULL? */ |
| 2507 | ArmLIR *branchOver = opCondBranch(cUnit, kArmCondNe); |
| 2508 | loadConstant(cUnit, r0, |
| 2509 | (int) (cUnit->method->insns + mir->offset)); |
| 2510 | genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON); |
| 2511 | ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel); |
| 2512 | target->defMask = ENCODE_ALL; |
| 2513 | branchOver->generic.target = (LIR *) target; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2514 | break; |
| 2515 | } |
| 2516 | /* |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 2517 | * Compute the goto target of up to |
| 2518 | * MIN(switchSize, MAX_CHAINED_SWITCH_CASES) + 1 chaining cells. |
| 2519 | * See the comment before findPackedSwitchIndex for the code layout. |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2520 | */ |
| 2521 | case OP_PACKED_SWITCH: |
| 2522 | case OP_SPARSE_SWITCH: { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2523 | RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0); |
| 2524 | dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2525 | loadValueDirectFixed(cUnit, rlSrc, r1); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2526 | dvmCompilerLockAllTemps(cUnit); |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 2527 | const u2 *switchData = |
| 2528 | cUnit->method->insns + mir->offset + mir->dalvikInsn.vB; |
| 2529 | u2 size = switchData[1]; |
| 2530 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2531 | if (dalvikOpCode == OP_PACKED_SWITCH) { |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 2532 | loadConstant(cUnit, r4PC, (int)findPackedSwitchIndex); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2533 | } else { |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 2534 | loadConstant(cUnit, r4PC, (int)findSparseSwitchIndex); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2535 | } |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 2536 | /* r0 <- Addr of the switch data */ |
| 2537 | loadConstant(cUnit, r0, |
| 2538 | (int) (cUnit->method->insns + mir->offset + mir->dalvikInsn.vB)); |
| 2539 | /* r2 <- pc of the instruction following the blx */ |
| 2540 | opRegReg(cUnit, kOpMov, r2, rpc); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2541 | opReg(cUnit, kOpBlx, r4PC); |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame^] | 2542 | dvmCompilerClobberCallRegs(cUnit); |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 2543 | /* pc <- computed goto target */ |
| 2544 | opRegReg(cUnit, kOpMov, rpc, r0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2545 | break; |
| 2546 | } |
| 2547 | default: |
| 2548 | return true; |
| 2549 | } |
| 2550 | return false; |
| 2551 | } |
| 2552 | |
| 2553 | static bool handleFmt35c_3rc(CompilationUnit *cUnit, MIR *mir, BasicBlock *bb, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 2554 | ArmLIR *labelList) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2555 | { |
| Bill Buzbee | 9bc3df3 | 2009-07-30 10:52:29 -0700 | [diff] [blame] | 2556 | ArmLIR *retChainingCell = NULL; |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 2557 | ArmLIR *pcrLabel = NULL; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2558 | |
| Bill Buzbee | f4ce16f | 2009-07-28 13:28:25 -0700 | [diff] [blame] | 2559 | if (bb->fallThrough != NULL) |
| 2560 | retChainingCell = &labelList[bb->fallThrough->id]; |
| 2561 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2562 | DecodedInstruction *dInsn = &mir->dalvikInsn; |
| 2563 | switch (mir->dalvikInsn.opCode) { |
| 2564 | /* |
| 2565 | * calleeMethod = this->clazz->vtable[ |
| 2566 | * method->clazz->pDvmDex->pResMethods[BBBB]->methodIndex |
| 2567 | * ] |
| 2568 | */ |
| 2569 | case OP_INVOKE_VIRTUAL: |
| 2570 | case OP_INVOKE_VIRTUAL_RANGE: { |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 2571 | ArmLIR *predChainingCell = &labelList[bb->taken->id]; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2572 | int methodIndex = |
| 2573 | cUnit->method->clazz->pDvmDex->pResMethods[dInsn->vB]-> |
| 2574 | methodIndex; |
| 2575 | |
| 2576 | if (mir->dalvikInsn.opCode == OP_INVOKE_VIRTUAL) |
| 2577 | genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel); |
| 2578 | else |
| 2579 | genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel); |
| 2580 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2581 | genInvokeVirtualCommon(cUnit, mir, methodIndex, |
| 2582 | retChainingCell, |
| 2583 | predChainingCell, |
| 2584 | pcrLabel); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2585 | break; |
| 2586 | } |
| 2587 | /* |
| 2588 | * calleeMethod = method->clazz->super->vtable[method->clazz->pDvmDex |
| 2589 | * ->pResMethods[BBBB]->methodIndex] |
| 2590 | */ |
| 2591 | /* TODO - not excersized in RunPerf.jar */ |
| 2592 | case OP_INVOKE_SUPER: |
| 2593 | case OP_INVOKE_SUPER_RANGE: { |
| 2594 | int mIndex = cUnit->method->clazz->pDvmDex-> |
| 2595 | pResMethods[dInsn->vB]->methodIndex; |
| 2596 | const Method *calleeMethod = |
| 2597 | cUnit->method->clazz->super->vtable[mIndex]; |
| 2598 | |
| 2599 | if (mir->dalvikInsn.opCode == OP_INVOKE_SUPER) |
| 2600 | genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel); |
| 2601 | else |
| 2602 | genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel); |
| 2603 | |
| 2604 | /* r0 = calleeMethod */ |
| 2605 | loadConstant(cUnit, r0, (int) calleeMethod); |
| 2606 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2607 | genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel, |
| 2608 | calleeMethod); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2609 | break; |
| 2610 | } |
| 2611 | /* calleeMethod = method->clazz->pDvmDex->pResMethods[BBBB] */ |
| 2612 | case OP_INVOKE_DIRECT: |
| 2613 | case OP_INVOKE_DIRECT_RANGE: { |
| 2614 | const Method *calleeMethod = |
| 2615 | cUnit->method->clazz->pDvmDex->pResMethods[dInsn->vB]; |
| 2616 | |
| 2617 | if (mir->dalvikInsn.opCode == OP_INVOKE_DIRECT) |
| 2618 | genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel); |
| 2619 | else |
| 2620 | genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel); |
| 2621 | |
| 2622 | /* r0 = calleeMethod */ |
| 2623 | loadConstant(cUnit, r0, (int) calleeMethod); |
| 2624 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2625 | genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel, |
| 2626 | calleeMethod); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2627 | break; |
| 2628 | } |
| 2629 | /* calleeMethod = method->clazz->pDvmDex->pResMethods[BBBB] */ |
| 2630 | case OP_INVOKE_STATIC: |
| 2631 | case OP_INVOKE_STATIC_RANGE: { |
| 2632 | const Method *calleeMethod = |
| 2633 | cUnit->method->clazz->pDvmDex->pResMethods[dInsn->vB]; |
| 2634 | |
| 2635 | if (mir->dalvikInsn.opCode == OP_INVOKE_STATIC) |
| 2636 | genProcessArgsNoRange(cUnit, mir, dInsn, |
| 2637 | NULL /* no null check */); |
| 2638 | else |
| 2639 | genProcessArgsRange(cUnit, mir, dInsn, |
| 2640 | NULL /* no null check */); |
| 2641 | |
| 2642 | /* r0 = calleeMethod */ |
| 2643 | loadConstant(cUnit, r0, (int) calleeMethod); |
| 2644 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2645 | genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel, |
| 2646 | calleeMethod); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2647 | break; |
| 2648 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2649 | /* |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2650 | * calleeMethod = dvmFindInterfaceMethodInCache(this->clazz, |
| 2651 | * BBBB, method, method->clazz->pDvmDex) |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2652 | * |
| 2653 | * Given "invoke-interface {v0}", the following is the generated code: |
| 2654 | * |
| 2655 | * 0x426a9abe : ldr r0, [r5, #0] --+ |
| 2656 | * 0x426a9ac0 : mov r7, r5 | |
| 2657 | * 0x426a9ac2 : sub r7, #24 | |
| 2658 | * 0x426a9ac4 : cmp r0, #0 | genProcessArgsNoRange |
| 2659 | * 0x426a9ac6 : beq 0x426a9afe | |
| 2660 | * 0x426a9ac8 : stmia r7, <r0> --+ |
| 2661 | * 0x426a9aca : ldr r4, [pc, #104] --> r4 <- dalvikPC of this invoke |
| 2662 | * 0x426a9acc : add r1, pc, #52 --> r1 <- &retChainingCell |
| 2663 | * 0x426a9ace : add r2, pc, #60 --> r2 <- &predictedChainingCell |
| 2664 | * 0x426a9ad0 : blx_1 0x426a918c --+ TEMPLATE_INVOKE_METHOD_ |
| 2665 | * 0x426a9ad2 : blx_2 see above --+ PREDICTED_CHAIN |
| 2666 | * 0x426a9ad4 : b 0x426a9b0c --> off to the predicted chain |
| 2667 | * 0x426a9ad6 : b 0x426a9afe --> punt to the interpreter |
| Ben Cheng | a8e64a7 | 2009-10-20 13:01:36 -0700 | [diff] [blame] | 2668 | * 0x426a9ad8 : mov r8, r1 --+ |
| 2669 | * 0x426a9ada : mov r9, r2 | |
| 2670 | * 0x426a9adc : mov r10, r3 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2671 | * 0x426a9ade : mov r0, r3 | |
| 2672 | * 0x426a9ae0 : mov r1, #74 | dvmFindInterfaceMethodInCache |
| 2673 | * 0x426a9ae2 : ldr r2, [pc, #76] | |
| 2674 | * 0x426a9ae4 : ldr r3, [pc, #68] | |
| 2675 | * 0x426a9ae6 : ldr r7, [pc, #64] | |
| 2676 | * 0x426a9ae8 : blx r7 --+ |
| Ben Cheng | a8e64a7 | 2009-10-20 13:01:36 -0700 | [diff] [blame] | 2677 | * 0x426a9aea : mov r1, r8 --> r1 <- rechain count |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2678 | * 0x426a9aec : cmp r1, #0 --> compare against 0 |
| 2679 | * 0x426a9aee : bgt 0x426a9af8 --> >=0? don't rechain |
| 2680 | * 0x426a9af0 : ldr r7, [r6, #96] --+ |
| Ben Cheng | a8e64a7 | 2009-10-20 13:01:36 -0700 | [diff] [blame] | 2681 | * 0x426a9af2 : mov r2, r9 | dvmJitToPatchPredictedChain |
| 2682 | * 0x426a9af4 : mov r3, r10 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2683 | * 0x426a9af6 : blx r7 --+ |
| 2684 | * 0x426a9af8 : add r1, pc, #8 --> r1 <- &retChainingCell |
| 2685 | * 0x426a9afa : blx_1 0x426a9098 --+ TEMPLATE_INVOKE_METHOD_NO_OPT |
| 2686 | * 0x426a9afc : blx_2 see above --+ |
| 2687 | * -------- reconstruct dalvik PC : 0x428b786c @ +0x001e |
| 2688 | * 0x426a9afe (0042): ldr r0, [pc, #52] |
| 2689 | * Exception_Handling: |
| 2690 | * 0x426a9b00 (0044): ldr r1, [r6, #84] |
| 2691 | * 0x426a9b02 (0046): blx r1 |
| 2692 | * 0x426a9b04 (0048): .align4 |
| 2693 | * -------- chaining cell (hot): 0x0021 |
| 2694 | * 0x426a9b04 (0048): ldr r0, [r6, #92] |
| 2695 | * 0x426a9b06 (004a): blx r0 |
| 2696 | * 0x426a9b08 (004c): data 0x7872(30834) |
| 2697 | * 0x426a9b0a (004e): data 0x428b(17035) |
| 2698 | * 0x426a9b0c (0050): .align4 |
| 2699 | * -------- chaining cell (predicted) |
| 2700 | * 0x426a9b0c (0050): data 0x0000(0) --> will be patched into bx |
| 2701 | * 0x426a9b0e (0052): data 0x0000(0) |
| 2702 | * 0x426a9b10 (0054): data 0x0000(0) --> class |
| 2703 | * 0x426a9b12 (0056): data 0x0000(0) |
| 2704 | * 0x426a9b14 (0058): data 0x0000(0) --> method |
| 2705 | * 0x426a9b16 (005a): data 0x0000(0) |
| 2706 | * 0x426a9b18 (005c): data 0x0000(0) --> reset count |
| 2707 | * 0x426a9b1a (005e): data 0x0000(0) |
| 2708 | * 0x426a9b28 (006c): .word (0xad0392a5) |
| 2709 | * 0x426a9b2c (0070): .word (0x6e750) |
| 2710 | * 0x426a9b30 (0074): .word (0x4109a618) |
| 2711 | * 0x426a9b34 (0078): .word (0x428b786c) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2712 | */ |
| 2713 | case OP_INVOKE_INTERFACE: |
| 2714 | case OP_INVOKE_INTERFACE_RANGE: { |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 2715 | ArmLIR *predChainingCell = &labelList[bb->taken->id]; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2716 | int methodIndex = dInsn->vB; |
| 2717 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2718 | /* Ensure that nothing is both live and dirty */ |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2719 | dvmCompilerFlushAllRegs(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2720 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2721 | if (mir->dalvikInsn.opCode == OP_INVOKE_INTERFACE) |
| 2722 | genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel); |
| 2723 | else |
| 2724 | genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel); |
| 2725 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2726 | /* "this" is already left in r0 by genProcessArgs* */ |
| 2727 | |
| 2728 | /* r4PC = dalvikCallsite */ |
| 2729 | loadConstant(cUnit, r4PC, |
| 2730 | (int) (cUnit->method->insns + mir->offset)); |
| 2731 | |
| 2732 | /* r1 = &retChainingCell */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2733 | ArmLIR *addrRetChain = |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2734 | opRegRegImm(cUnit, kOpAdd, r1, rpc, 0); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2735 | addrRetChain->generic.target = (LIR *) retChainingCell; |
| 2736 | |
| 2737 | /* r2 = &predictedChainingCell */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 2738 | ArmLIR *predictedChainingCell = |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2739 | opRegRegImm(cUnit, kOpAdd, r2, rpc, 0); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2740 | predictedChainingCell->generic.target = (LIR *) predChainingCell; |
| 2741 | |
| 2742 | genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_PREDICTED_CHAIN); |
| 2743 | |
| 2744 | /* return through lr - jump to the chaining cell */ |
| 2745 | genUnconditionalBranch(cUnit, predChainingCell); |
| 2746 | |
| 2747 | /* |
| 2748 | * null-check on "this" may have been eliminated, but we still need |
| 2749 | * a PC-reconstruction label for stack overflow bailout. |
| 2750 | */ |
| 2751 | if (pcrLabel == NULL) { |
| 2752 | int dPC = (int) (cUnit->method->insns + mir->offset); |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 2753 | pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2754 | pcrLabel->opCode = ARM_PSEUDO_kPCReconstruction_CELL; |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2755 | pcrLabel->operands[0] = dPC; |
| 2756 | pcrLabel->operands[1] = mir->offset; |
| 2757 | /* Insert the place holder to the growable list */ |
| 2758 | dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel); |
| 2759 | } |
| 2760 | |
| 2761 | /* return through lr+2 - punt to the interpreter */ |
| 2762 | genUnconditionalBranch(cUnit, pcrLabel); |
| 2763 | |
| 2764 | /* |
| 2765 | * return through lr+4 - fully resolve the callee method. |
| 2766 | * r1 <- count |
| 2767 | * r2 <- &predictedChainCell |
| 2768 | * r3 <- this->class |
| 2769 | * r4 <- dPC |
| 2770 | * r7 <- this->class->vtable |
| 2771 | */ |
| 2772 | |
| 2773 | /* Save count, &predictedChainCell, and class to high regs first */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2774 | genRegCopy(cUnit, r8, r1); |
| 2775 | genRegCopy(cUnit, r9, r2); |
| 2776 | genRegCopy(cUnit, r10, r3); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2777 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2778 | /* r0 now contains this->clazz */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2779 | genRegCopy(cUnit, r0, r3); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2780 | |
| 2781 | /* r1 = BBBB */ |
| 2782 | loadConstant(cUnit, r1, dInsn->vB); |
| 2783 | |
| 2784 | /* r2 = method (caller) */ |
| 2785 | loadConstant(cUnit, r2, (int) cUnit->method); |
| 2786 | |
| 2787 | /* r3 = pDvmDex */ |
| 2788 | loadConstant(cUnit, r3, (int) cUnit->method->clazz->pDvmDex); |
| 2789 | |
| 2790 | loadConstant(cUnit, r7, |
| 2791 | (intptr_t) dvmFindInterfaceMethodInCache); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2792 | opReg(cUnit, kOpBlx, r7); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2793 | |
| 2794 | /* r0 = calleeMethod (returned from dvmFindInterfaceMethodInCache */ |
| 2795 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2796 | genRegCopy(cUnit, r1, r8); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2797 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2798 | /* Check if rechain limit is reached */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2799 | opRegImm(cUnit, kOpCmp, r1, 0); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2800 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2801 | ArmLIR *bypassRechaining = opCondBranch(cUnit, kArmCondGt); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2802 | |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2803 | loadWordDisp(cUnit, rGLUE, offsetof(InterpState, |
| 2804 | jitToInterpEntries.dvmJitToPatchPredictedChain), r7); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2805 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2806 | genRegCopy(cUnit, r2, r9); |
| 2807 | genRegCopy(cUnit, r3, r10); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2808 | |
| 2809 | /* |
| 2810 | * r0 = calleeMethod |
| 2811 | * r2 = &predictedChainingCell |
| 2812 | * r3 = class |
| 2813 | * |
| 2814 | * &returnChainingCell has been loaded into r1 but is not needed |
| 2815 | * when patching the chaining cell and will be clobbered upon |
| 2816 | * returning so it will be reconstructed again. |
| 2817 | */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2818 | opReg(cUnit, kOpBlx, r7); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2819 | |
| 2820 | /* r1 = &retChainingCell */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2821 | addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2822 | addrRetChain->generic.target = (LIR *) retChainingCell; |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2823 | |
| 2824 | bypassRechaining->generic.target = (LIR *) addrRetChain; |
| 2825 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2826 | /* |
| 2827 | * r0 = this, r1 = calleeMethod, |
| 2828 | * r1 = &ChainingCell, |
| 2829 | * r4PC = callsiteDPC, |
| 2830 | */ |
| 2831 | genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_NO_OPT); |
| 2832 | #if defined(INVOKE_STATS) |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2833 | gDvmJit.invokePredictedChain++; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2834 | #endif |
| 2835 | /* Handle exceptions using the interpreter */ |
| 2836 | genTrap(cUnit, mir->offset, pcrLabel); |
| 2837 | break; |
| 2838 | } |
| 2839 | /* NOP */ |
| 2840 | case OP_INVOKE_DIRECT_EMPTY: { |
| 2841 | return false; |
| 2842 | } |
| 2843 | case OP_FILLED_NEW_ARRAY: |
| 2844 | case OP_FILLED_NEW_ARRAY_RANGE: { |
| 2845 | /* Just let the interpreter deal with these */ |
| 2846 | genInterpSingleStep(cUnit, mir); |
| 2847 | break; |
| 2848 | } |
| 2849 | default: |
| 2850 | return true; |
| 2851 | } |
| 2852 | return false; |
| 2853 | } |
| 2854 | |
| 2855 | static bool handleFmt35ms_3rms(CompilationUnit *cUnit, MIR *mir, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 2856 | BasicBlock *bb, ArmLIR *labelList) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2857 | { |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 2858 | ArmLIR *retChainingCell = &labelList[bb->fallThrough->id]; |
| 2859 | ArmLIR *predChainingCell = &labelList[bb->taken->id]; |
| 2860 | ArmLIR *pcrLabel = NULL; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2861 | |
| 2862 | DecodedInstruction *dInsn = &mir->dalvikInsn; |
| 2863 | switch (mir->dalvikInsn.opCode) { |
| 2864 | /* calleeMethod = this->clazz->vtable[BBBB] */ |
| 2865 | case OP_INVOKE_VIRTUAL_QUICK_RANGE: |
| 2866 | case OP_INVOKE_VIRTUAL_QUICK: { |
| 2867 | int methodIndex = dInsn->vB; |
| 2868 | if (mir->dalvikInsn.opCode == OP_INVOKE_VIRTUAL_QUICK) |
| 2869 | genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel); |
| 2870 | else |
| 2871 | genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel); |
| 2872 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2873 | genInvokeVirtualCommon(cUnit, mir, methodIndex, |
| 2874 | retChainingCell, |
| 2875 | predChainingCell, |
| 2876 | pcrLabel); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2877 | break; |
| 2878 | } |
| 2879 | /* calleeMethod = method->clazz->super->vtable[BBBB] */ |
| 2880 | case OP_INVOKE_SUPER_QUICK: |
| 2881 | case OP_INVOKE_SUPER_QUICK_RANGE: { |
| 2882 | const Method *calleeMethod = |
| 2883 | cUnit->method->clazz->super->vtable[dInsn->vB]; |
| 2884 | |
| 2885 | if (mir->dalvikInsn.opCode == OP_INVOKE_SUPER_QUICK) |
| 2886 | genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel); |
| 2887 | else |
| 2888 | genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel); |
| 2889 | |
| 2890 | /* r0 = calleeMethod */ |
| 2891 | loadConstant(cUnit, r0, (int) calleeMethod); |
| 2892 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 2893 | genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel, |
| 2894 | calleeMethod); |
| 2895 | /* Handle exceptions using the interpreter */ |
| 2896 | genTrap(cUnit, mir->offset, pcrLabel); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2897 | break; |
| 2898 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2899 | default: |
| 2900 | return true; |
| 2901 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2902 | return false; |
| 2903 | } |
| 2904 | |
| 2905 | /* |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 2906 | * This operation is complex enough that we'll do it partly inline |
| 2907 | * and partly with a handler. NOTE: the handler uses hardcoded |
| 2908 | * values for string object offsets and must be revisitied if the |
| 2909 | * layout changes. |
| 2910 | */ |
| 2911 | static bool genInlinedCompareTo(CompilationUnit *cUnit, MIR *mir) |
| 2912 | { |
| 2913 | #if defined(USE_GLOBAL_STRING_DEFS) |
| 2914 | return false; |
| 2915 | #else |
| 2916 | ArmLIR *rollback; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2917 | RegLocation rlThis = dvmCompilerGetSrc(cUnit, mir, 0); |
| 2918 | RegLocation rlComp = dvmCompilerGetSrc(cUnit, mir, 1); |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 2919 | |
| 2920 | loadValueDirectFixed(cUnit, rlThis, r0); |
| 2921 | loadValueDirectFixed(cUnit, rlComp, r1); |
| 2922 | /* Test objects for NULL */ |
| 2923 | rollback = genNullCheck(cUnit, rlThis.sRegLow, r0, mir->offset, NULL); |
| 2924 | genNullCheck(cUnit, rlComp.sRegLow, r1, mir->offset, rollback); |
| 2925 | /* |
| 2926 | * TUNING: we could check for object pointer equality before invoking |
| 2927 | * handler. Unclear whether the gain would be worth the added code size |
| 2928 | * expansion. |
| 2929 | */ |
| 2930 | genDispatchToHandler(cUnit, TEMPLATE_STRING_COMPARETO); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2931 | storeValue(cUnit, inlinedTarget(cUnit, mir, false), |
| 2932 | dvmCompilerGetReturn(cUnit)); |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 2933 | return true; |
| 2934 | #endif |
| 2935 | } |
| 2936 | |
| 2937 | static bool genInlinedIndexOf(CompilationUnit *cUnit, MIR *mir, bool singleI) |
| 2938 | { |
| 2939 | #if defined(USE_GLOBAL_STRING_DEFS) |
| 2940 | return false; |
| 2941 | #else |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2942 | RegLocation rlThis = dvmCompilerGetSrc(cUnit, mir, 0); |
| 2943 | RegLocation rlChar = dvmCompilerGetSrc(cUnit, mir, 1); |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 2944 | |
| 2945 | loadValueDirectFixed(cUnit, rlThis, r0); |
| 2946 | loadValueDirectFixed(cUnit, rlChar, r1); |
| 2947 | if (!singleI) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2948 | RegLocation rlStart = dvmCompilerGetSrc(cUnit, mir, 2); |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 2949 | loadValueDirectFixed(cUnit, rlStart, r2); |
| 2950 | } else { |
| 2951 | loadConstant(cUnit, r2, 0); |
| 2952 | } |
| 2953 | /* Test objects for NULL */ |
| 2954 | genNullCheck(cUnit, rlThis.sRegLow, r0, mir->offset, NULL); |
| 2955 | genDispatchToHandler(cUnit, TEMPLATE_STRING_INDEXOF); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 2956 | storeValue(cUnit, inlinedTarget(cUnit, mir, false), |
| 2957 | dvmCompilerGetReturn(cUnit)); |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 2958 | return true; |
| 2959 | #endif |
| 2960 | } |
| 2961 | |
| 2962 | |
| 2963 | /* |
| Bill Buzbee | ce46c94 | 2009-11-20 15:41:34 -0800 | [diff] [blame] | 2964 | * NOTE: Handles both range and non-range versions (arguments |
| 2965 | * have already been normalized by this point). |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2966 | */ |
| Bill Buzbee | ce46c94 | 2009-11-20 15:41:34 -0800 | [diff] [blame] | 2967 | static bool handleExecuteInline(CompilationUnit *cUnit, MIR *mir) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2968 | { |
| 2969 | DecodedInstruction *dInsn = &mir->dalvikInsn; |
| 2970 | switch( mir->dalvikInsn.opCode) { |
| Bill Buzbee | ce46c94 | 2009-11-20 15:41:34 -0800 | [diff] [blame] | 2971 | case OP_EXECUTE_INLINE_RANGE: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2972 | case OP_EXECUTE_INLINE: { |
| 2973 | unsigned int i; |
| 2974 | const InlineOperation* inLineTable = dvmGetInlineOpsTable(); |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 2975 | int offset = offsetof(InterpState, retval); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2976 | int operation = dInsn->vB; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 2977 | int tReg1; |
| 2978 | int tReg2; |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 2979 | switch (operation) { |
| 2980 | case INLINE_EMPTYINLINEMETHOD: |
| 2981 | return false; /* Nop */ |
| 2982 | case INLINE_STRING_LENGTH: |
| 2983 | return genInlinedStringLength(cUnit, mir); |
| 2984 | case INLINE_MATH_ABS_INT: |
| 2985 | return genInlinedAbsInt(cUnit, mir); |
| 2986 | case INLINE_MATH_ABS_LONG: |
| 2987 | return genInlinedAbsLong(cUnit, mir); |
| 2988 | case INLINE_MATH_MIN_INT: |
| 2989 | return genInlinedMinMaxInt(cUnit, mir, true); |
| 2990 | case INLINE_MATH_MAX_INT: |
| 2991 | return genInlinedMinMaxInt(cUnit, mir, false); |
| 2992 | case INLINE_STRING_CHARAT: |
| 2993 | return genInlinedStringCharAt(cUnit, mir); |
| 2994 | case INLINE_MATH_SQRT: |
| 2995 | if (genInlineSqrt(cUnit, mir)) |
| Bill Buzbee | 9727c3d | 2009-08-01 11:32:36 -0700 | [diff] [blame] | 2996 | return false; |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 2997 | else |
| 2998 | break; /* Handle with C routine */ |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 2999 | case INLINE_MATH_ABS_FLOAT: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3000 | if (genInlinedAbsFloat(cUnit, mir)) |
| 3001 | return false; |
| 3002 | else |
| 3003 | break; |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 3004 | case INLINE_MATH_ABS_DOUBLE: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3005 | if (genInlinedAbsDouble(cUnit, mir)) |
| 3006 | return false; |
| 3007 | else |
| 3008 | break; |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 3009 | case INLINE_STRING_COMPARETO: |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 3010 | if (genInlinedCompareTo(cUnit, mir)) |
| 3011 | return false; |
| 3012 | else |
| 3013 | break; |
| Bill Buzbee | 12ba015 | 2009-09-03 14:03:09 -0700 | [diff] [blame] | 3014 | case INLINE_STRING_INDEXOF_I: |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 3015 | if (genInlinedIndexOf(cUnit, mir, true /* I */)) |
| 3016 | return false; |
| 3017 | else |
| 3018 | break; |
| Bill Buzbee | 12ba015 | 2009-09-03 14:03:09 -0700 | [diff] [blame] | 3019 | case INLINE_STRING_INDEXOF_II: |
| Bill Buzbee | fd023aa | 2009-11-02 09:23:49 -0800 | [diff] [blame] | 3020 | if (genInlinedIndexOf(cUnit, mir, false /* I */)) |
| 3021 | return false; |
| 3022 | else |
| 3023 | break; |
| 3024 | case INLINE_STRING_EQUALS: |
| 3025 | case INLINE_MATH_COS: |
| 3026 | case INLINE_MATH_SIN: |
| 3027 | break; /* Handle with C routine */ |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 3028 | default: |
| 3029 | dvmAbort(); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3030 | } |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3031 | dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */ |
| Elliott Hughes | 6a55513 | 2010-02-25 15:41:42 -0800 | [diff] [blame^] | 3032 | dvmCompilerClobberCallRegs(cUnit); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3033 | dvmCompilerClobber(cUnit, r4PC); |
| 3034 | dvmCompilerClobber(cUnit, r7); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3035 | opRegRegImm(cUnit, kOpAdd, r4PC, rGLUE, offset); |
| 3036 | opImm(cUnit, kOpPush, (1<<r4PC) | (1<<r7)); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3037 | loadConstant(cUnit, r4PC, (int)inLineTable[operation].func); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3038 | genExportPC(cUnit, mir); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3039 | for (i=0; i < dInsn->vA; i++) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3040 | loadValueDirect(cUnit, dvmCompilerGetSrc(cUnit, mir, i), i); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3041 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3042 | opReg(cUnit, kOpBlx, r4PC); |
| 3043 | opRegImm(cUnit, kOpAdd, r13, 8); |
| Bill Buzbee | ce46c94 | 2009-11-20 15:41:34 -0800 | [diff] [blame] | 3044 | opRegImm(cUnit, kOpCmp, r0, 0); /* NULL? */ |
| 3045 | ArmLIR *branchOver = opCondBranch(cUnit, kArmCondNe); |
| 3046 | loadConstant(cUnit, r0, |
| 3047 | (int) (cUnit->method->insns + mir->offset)); |
| 3048 | genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON); |
| 3049 | ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel); |
| 3050 | target->defMask = ENCODE_ALL; |
| 3051 | branchOver->generic.target = (LIR *) target; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3052 | break; |
| 3053 | } |
| 3054 | default: |
| 3055 | return true; |
| 3056 | } |
| 3057 | return false; |
| 3058 | } |
| 3059 | |
| 3060 | static bool handleFmt51l(CompilationUnit *cUnit, MIR *mir) |
| 3061 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3062 | //TUNING: We're using core regs here - not optimal when target is a double |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3063 | RegLocation rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1); |
| 3064 | RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3065 | loadConstantValue(cUnit, rlResult.lowReg, |
| 3066 | mir->dalvikInsn.vB_wide & 0xFFFFFFFFUL); |
| 3067 | loadConstantValue(cUnit, rlResult.highReg, |
| 3068 | (mir->dalvikInsn.vB_wide>>32) & 0xFFFFFFFFUL); |
| 3069 | storeValueWide(cUnit, rlDest, rlResult); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3070 | return false; |
| 3071 | } |
| 3072 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3073 | /* |
| 3074 | * The following are special processing routines that handle transfer of |
| 3075 | * controls between compiled code and the interpreter. Certain VM states like |
| 3076 | * Dalvik PC and special-purpose registers are reconstructed here. |
| 3077 | */ |
| 3078 | |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 3079 | /* Chaining cell for code that may need warmup. */ |
| 3080 | static void handleNormalChainingCell(CompilationUnit *cUnit, |
| 3081 | unsigned int offset) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3082 | { |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3083 | loadWordDisp(cUnit, rGLUE, offsetof(InterpState, |
| 3084 | jitToInterpEntries.dvmJitToInterpNormal), r0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3085 | opReg(cUnit, kOpBlx, r0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3086 | addWordData(cUnit, (int) (cUnit->method->insns + offset), true); |
| 3087 | } |
| 3088 | |
| 3089 | /* |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 3090 | * Chaining cell for instructions that immediately following already translated |
| 3091 | * code. |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3092 | */ |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 3093 | static void handleHotChainingCell(CompilationUnit *cUnit, |
| 3094 | unsigned int offset) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3095 | { |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3096 | loadWordDisp(cUnit, rGLUE, offsetof(InterpState, |
| 3097 | jitToInterpEntries.dvmJitToTraceSelect), r0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3098 | opReg(cUnit, kOpBlx, r0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3099 | addWordData(cUnit, (int) (cUnit->method->insns + offset), true); |
| 3100 | } |
| 3101 | |
| Bill Buzbee | 9c4b7c8 | 2009-09-10 10:10:38 -0700 | [diff] [blame] | 3102 | #if defined(WITH_SELF_VERIFICATION) || defined(WITH_JIT_TUNING) |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 3103 | /* Chaining cell for branches that branch back into the same basic block */ |
| 3104 | static void handleBackwardBranchChainingCell(CompilationUnit *cUnit, |
| 3105 | unsigned int offset) |
| 3106 | { |
| Bill Buzbee | 9c4b7c8 | 2009-09-10 10:10:38 -0700 | [diff] [blame] | 3107 | #if defined(WITH_SELF_VERIFICATION) |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3108 | newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE, |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 3109 | offsetof(InterpState, jitToInterpEntries.dvmJitToBackwardBranch) >> 2); |
| Bill Buzbee | 9c4b7c8 | 2009-09-10 10:10:38 -0700 | [diff] [blame] | 3110 | #else |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3111 | newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE, |
| Bill Buzbee | 9c4b7c8 | 2009-09-10 10:10:38 -0700 | [diff] [blame] | 3112 | offsetof(InterpState, jitToInterpEntries.dvmJitToInterpNormal) >> 2); |
| 3113 | #endif |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3114 | newLIR1(cUnit, kThumbBlxR, r0); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 3115 | addWordData(cUnit, (int) (cUnit->method->insns + offset), true); |
| 3116 | } |
| 3117 | |
| 3118 | #endif |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3119 | /* Chaining cell for monomorphic method invocations. */ |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3120 | static void handleInvokeSingletonChainingCell(CompilationUnit *cUnit, |
| 3121 | const Method *callee) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3122 | { |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3123 | loadWordDisp(cUnit, rGLUE, offsetof(InterpState, |
| 3124 | jitToInterpEntries.dvmJitToTraceSelect), r0); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3125 | opReg(cUnit, kOpBlx, r0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3126 | addWordData(cUnit, (int) (callee->insns), true); |
| 3127 | } |
| 3128 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3129 | /* Chaining cell for monomorphic method invocations. */ |
| 3130 | static void handleInvokePredictedChainingCell(CompilationUnit *cUnit) |
| 3131 | { |
| 3132 | |
| 3133 | /* Should not be executed in the initial state */ |
| 3134 | addWordData(cUnit, PREDICTED_CHAIN_BX_PAIR_INIT, true); |
| 3135 | /* To be filled: class */ |
| 3136 | addWordData(cUnit, PREDICTED_CHAIN_CLAZZ_INIT, true); |
| 3137 | /* To be filled: method */ |
| 3138 | addWordData(cUnit, PREDICTED_CHAIN_METHOD_INIT, true); |
| 3139 | /* |
| 3140 | * Rechain count. The initial value of 0 here will trigger chaining upon |
| 3141 | * the first invocation of this callsite. |
| 3142 | */ |
| 3143 | addWordData(cUnit, PREDICTED_CHAIN_COUNTER_INIT, true); |
| 3144 | } |
| 3145 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3146 | /* Load the Dalvik PC into r0 and jump to the specified target */ |
| 3147 | static void handlePCReconstruction(CompilationUnit *cUnit, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3148 | ArmLIR *targetLabel) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3149 | { |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3150 | ArmLIR **pcrLabel = |
| 3151 | (ArmLIR **) cUnit->pcReconstructionList.elemList; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3152 | int numElems = cUnit->pcReconstructionList.numUsed; |
| 3153 | int i; |
| 3154 | for (i = 0; i < numElems; i++) { |
| 3155 | dvmCompilerAppendLIR(cUnit, (LIR *) pcrLabel[i]); |
| 3156 | /* r0 = dalvik PC */ |
| 3157 | loadConstant(cUnit, r0, pcrLabel[i]->operands[0]); |
| 3158 | genUnconditionalBranch(cUnit, targetLabel); |
| 3159 | } |
| 3160 | } |
| 3161 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3162 | static char *extendedMIROpNames[kMirOpLast - kMirOpFirst] = { |
| 3163 | "kMirOpPhi", |
| 3164 | "kMirOpNullNRangeUpCheck", |
| 3165 | "kMirOpNullNRangeDownCheck", |
| 3166 | "kMirOpLowerBound", |
| 3167 | "kMirOpPunt", |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3168 | }; |
| 3169 | |
| 3170 | /* |
| 3171 | * vA = arrayReg; |
| 3172 | * vB = idxReg; |
| 3173 | * vC = endConditionReg; |
| 3174 | * arg[0] = maxC |
| 3175 | * arg[1] = minC |
| 3176 | * arg[2] = loopBranchConditionCode |
| 3177 | */ |
| 3178 | static void genHoistedChecksForCountUpLoop(CompilationUnit *cUnit, MIR *mir) |
| 3179 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3180 | /* |
| 3181 | * NOTE: these synthesized blocks don't have ssa names assigned |
| 3182 | * for Dalvik registers. However, because they dominate the following |
| 3183 | * blocks we can simply use the Dalvik name w/ subscript 0 as the |
| 3184 | * ssa name. |
| 3185 | */ |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3186 | DecodedInstruction *dInsn = &mir->dalvikInsn; |
| 3187 | const int lenOffset = offsetof(ArrayObject, length); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3188 | const int maxC = dInsn->arg[0]; |
| 3189 | const int minC = dInsn->arg[1]; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3190 | int regLength; |
| 3191 | RegLocation rlArray = cUnit->regLocation[mir->dalvikInsn.vA]; |
| 3192 | RegLocation rlIdxEnd = cUnit->regLocation[mir->dalvikInsn.vC]; |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3193 | |
| 3194 | /* regArray <- arrayRef */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3195 | rlArray = loadValue(cUnit, rlArray, kCoreReg); |
| 3196 | rlIdxEnd = loadValue(cUnit, rlIdxEnd, kCoreReg); |
| 3197 | genRegImmCheck(cUnit, kArmCondEq, rlArray.lowReg, 0, 0, |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3198 | (ArmLIR *) cUnit->loopAnalysis->branchToPCR); |
| 3199 | |
| 3200 | /* regLength <- len(arrayRef) */ |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3201 | regLength = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3202 | loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLength); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3203 | |
| 3204 | int delta = maxC; |
| 3205 | /* |
| 3206 | * If the loop end condition is ">=" instead of ">", then the largest value |
| 3207 | * of the index is "endCondition - 1". |
| 3208 | */ |
| 3209 | if (dInsn->arg[2] == OP_IF_GE) { |
| 3210 | delta--; |
| 3211 | } |
| 3212 | |
| 3213 | if (delta) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3214 | int tReg = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3215 | opRegRegImm(cUnit, kOpAdd, tReg, rlIdxEnd.lowReg, delta); |
| 3216 | rlIdxEnd.lowReg = tReg; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3217 | dvmCompilerFreeTemp(cUnit, tReg); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3218 | } |
| 3219 | /* Punt if "regIdxEnd < len(Array)" is false */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3220 | genRegRegCheck(cUnit, kArmCondGe, rlIdxEnd.lowReg, regLength, 0, |
| Ben Cheng | 0fd31e4 | 2009-09-03 14:40:16 -0700 | [diff] [blame] | 3221 | (ArmLIR *) cUnit->loopAnalysis->branchToPCR); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3222 | } |
| 3223 | |
| 3224 | /* |
| 3225 | * vA = arrayReg; |
| 3226 | * vB = idxReg; |
| 3227 | * vC = endConditionReg; |
| 3228 | * arg[0] = maxC |
| 3229 | * arg[1] = minC |
| 3230 | * arg[2] = loopBranchConditionCode |
| 3231 | */ |
| 3232 | static void genHoistedChecksForCountDownLoop(CompilationUnit *cUnit, MIR *mir) |
| 3233 | { |
| 3234 | DecodedInstruction *dInsn = &mir->dalvikInsn; |
| 3235 | const int lenOffset = offsetof(ArrayObject, length); |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3236 | const int regLength = dvmCompilerAllocTemp(cUnit); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3237 | const int maxC = dInsn->arg[0]; |
| 3238 | const int minC = dInsn->arg[1]; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3239 | RegLocation rlArray = cUnit->regLocation[mir->dalvikInsn.vA]; |
| 3240 | RegLocation rlIdxInit = cUnit->regLocation[mir->dalvikInsn.vB]; |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3241 | |
| 3242 | /* regArray <- arrayRef */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3243 | rlArray = loadValue(cUnit, rlArray, kCoreReg); |
| 3244 | rlIdxInit = loadValue(cUnit, rlIdxInit, kCoreReg); |
| 3245 | genRegImmCheck(cUnit, kArmCondEq, rlArray.lowReg, 0, 0, |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3246 | (ArmLIR *) cUnit->loopAnalysis->branchToPCR); |
| 3247 | |
| 3248 | /* regLength <- len(arrayRef) */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3249 | loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLength); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3250 | |
| 3251 | if (maxC) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3252 | int tReg = dvmCompilerAllocTemp(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3253 | opRegRegImm(cUnit, kOpAdd, tReg, rlIdxInit.lowReg, maxC); |
| 3254 | rlIdxInit.lowReg = tReg; |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3255 | dvmCompilerFreeTemp(cUnit, tReg); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3256 | } |
| 3257 | |
| 3258 | /* Punt if "regIdxInit < len(Array)" is false */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3259 | genRegRegCheck(cUnit, kArmCondGe, rlIdxInit.lowReg, regLength, 0, |
| Ben Cheng | 0fd31e4 | 2009-09-03 14:40:16 -0700 | [diff] [blame] | 3260 | (ArmLIR *) cUnit->loopAnalysis->branchToPCR); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3261 | } |
| 3262 | |
| 3263 | /* |
| 3264 | * vA = idxReg; |
| 3265 | * vB = minC; |
| 3266 | */ |
| 3267 | static void genHoistedLowerBoundCheck(CompilationUnit *cUnit, MIR *mir) |
| 3268 | { |
| 3269 | DecodedInstruction *dInsn = &mir->dalvikInsn; |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3270 | const int minC = dInsn->vB; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3271 | RegLocation rlIdx = cUnit->regLocation[mir->dalvikInsn.vA]; |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3272 | |
| 3273 | /* regIdx <- initial index value */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3274 | rlIdx = loadValue(cUnit, rlIdx, kCoreReg); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3275 | |
| 3276 | /* Punt if "regIdxInit + minC >= 0" is false */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3277 | genRegImmCheck(cUnit, kArmCondLt, rlIdx.lowReg, -minC, 0, |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3278 | (ArmLIR *) cUnit->loopAnalysis->branchToPCR); |
| 3279 | } |
| 3280 | |
| 3281 | /* Extended MIR instructions like PHI */ |
| 3282 | static void handleExtendedMIR(CompilationUnit *cUnit, MIR *mir) |
| 3283 | { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3284 | int opOffset = mir->dalvikInsn.opCode - kMirOpFirst; |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3285 | char *msg = dvmCompilerNew(strlen(extendedMIROpNames[opOffset]) + 1, |
| 3286 | false); |
| 3287 | strcpy(msg, extendedMIROpNames[opOffset]); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3288 | newLIR1(cUnit, kArmPseudoExtended, (int) msg); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3289 | |
| 3290 | switch (mir->dalvikInsn.opCode) { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3291 | case kMirOpPhi: { |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3292 | char *ssaString = dvmCompilerGetSSAString(cUnit, mir->ssaRep); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3293 | newLIR1(cUnit, kArmPseudoSSARep, (int) ssaString); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3294 | break; |
| 3295 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3296 | case kMirOpNullNRangeUpCheck: { |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3297 | genHoistedChecksForCountUpLoop(cUnit, mir); |
| 3298 | break; |
| 3299 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3300 | case kMirOpNullNRangeDownCheck: { |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3301 | genHoistedChecksForCountDownLoop(cUnit, mir); |
| 3302 | break; |
| 3303 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3304 | case kMirOpLowerBound: { |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3305 | genHoistedLowerBoundCheck(cUnit, mir); |
| 3306 | break; |
| 3307 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3308 | case kMirOpPunt: { |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3309 | genUnconditionalBranch(cUnit, |
| 3310 | (ArmLIR *) cUnit->loopAnalysis->branchToPCR); |
| 3311 | break; |
| 3312 | } |
| 3313 | default: |
| 3314 | break; |
| 3315 | } |
| 3316 | } |
| 3317 | |
| 3318 | /* |
| 3319 | * Create a PC-reconstruction cell for the starting offset of this trace. |
| 3320 | * Since the PCR cell is placed near the end of the compiled code which is |
| 3321 | * usually out of range for a conditional branch, we put two branches (one |
| 3322 | * branch over to the loop body and one layover branch to the actual PCR) at the |
| 3323 | * end of the entry block. |
| 3324 | */ |
| 3325 | static void setupLoopEntryBlock(CompilationUnit *cUnit, BasicBlock *entry, |
| 3326 | ArmLIR *bodyLabel) |
| 3327 | { |
| 3328 | /* Set up the place holder to reconstruct this Dalvik PC */ |
| 3329 | ArmLIR *pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3330 | pcrLabel->opCode = ARM_PSEUDO_kPCReconstruction_CELL; |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3331 | pcrLabel->operands[0] = |
| 3332 | (int) (cUnit->method->insns + entry->startOffset); |
| 3333 | pcrLabel->operands[1] = entry->startOffset; |
| 3334 | /* Insert the place holder to the growable list */ |
| 3335 | dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel); |
| 3336 | |
| 3337 | /* |
| 3338 | * Next, create two branches - one branch over to the loop body and the |
| 3339 | * other branch to the PCR cell to punt. |
| 3340 | */ |
| 3341 | ArmLIR *branchToBody = dvmCompilerNew(sizeof(ArmLIR), true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3342 | branchToBody->opCode = kThumbBUncond; |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3343 | branchToBody->generic.target = (LIR *) bodyLabel; |
| Ben Cheng | dcf3e5d | 2009-09-11 13:42:05 -0700 | [diff] [blame] | 3344 | setupResourceMasks(branchToBody); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3345 | cUnit->loopAnalysis->branchToBody = (LIR *) branchToBody; |
| 3346 | |
| 3347 | ArmLIR *branchToPCR = dvmCompilerNew(sizeof(ArmLIR), true); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3348 | branchToPCR->opCode = kThumbBUncond; |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3349 | branchToPCR->generic.target = (LIR *) pcrLabel; |
| Ben Cheng | dcf3e5d | 2009-09-11 13:42:05 -0700 | [diff] [blame] | 3350 | setupResourceMasks(branchToPCR); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3351 | cUnit->loopAnalysis->branchToPCR = (LIR *) branchToPCR; |
| 3352 | } |
| 3353 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3354 | void dvmCompilerMIR2LIR(CompilationUnit *cUnit) |
| 3355 | { |
| 3356 | /* Used to hold the labels of each block */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3357 | ArmLIR *labelList = |
| 3358 | dvmCompilerNew(sizeof(ArmLIR) * cUnit->numBlocks, true); |
| Ben Cheng | cec26f6 | 2010-01-15 15:29:33 -0800 | [diff] [blame] | 3359 | GrowableList chainingListByType[kChainingCellGap]; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3360 | int i; |
| 3361 | |
| 3362 | /* |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3363 | * Initialize various types chaining lists. |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3364 | */ |
| Ben Cheng | cec26f6 | 2010-01-15 15:29:33 -0800 | [diff] [blame] | 3365 | for (i = 0; i < kChainingCellGap; i++) { |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3366 | dvmInitGrowableList(&chainingListByType[i], 2); |
| 3367 | } |
| 3368 | |
| 3369 | BasicBlock **blockList = cUnit->blockList; |
| 3370 | |
| Bill Buzbee | 6e963e1 | 2009-06-17 16:56:19 -0700 | [diff] [blame] | 3371 | if (cUnit->executionCount) { |
| 3372 | /* |
| 3373 | * Reserve 6 bytes at the beginning of the trace |
| 3374 | * +----------------------------+ |
| 3375 | * | execution count (4 bytes) | |
| 3376 | * +----------------------------+ |
| 3377 | * | chain cell offset (2 bytes)| |
| 3378 | * +----------------------------+ |
| 3379 | * ...and then code to increment the execution |
| 3380 | * count: |
| 3381 | * mov r0, pc @ move adr of "mov r0,pc" + 4 to r0 |
| 3382 | * sub r0, #10 @ back up to addr of executionCount |
| 3383 | * ldr r1, [r0] |
| 3384 | * add r1, #1 |
| 3385 | * str r1, [r0] |
| 3386 | */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3387 | newLIR1(cUnit, kArm16BitData, 0); |
| 3388 | newLIR1(cUnit, kArm16BitData, 0); |
| Ben Cheng | cc6600c | 2009-06-22 14:45:16 -0700 | [diff] [blame] | 3389 | cUnit->chainCellOffsetLIR = |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3390 | (LIR *) newLIR1(cUnit, kArm16BitData, CHAIN_CELL_OFFSET_TAG); |
| Bill Buzbee | 6e963e1 | 2009-06-17 16:56:19 -0700 | [diff] [blame] | 3391 | cUnit->headerSize = 6; |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3392 | /* Thumb instruction used directly here to ensure correct size */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3393 | newLIR2(cUnit, kThumbMovRR_H2L, r0, rpc); |
| 3394 | newLIR2(cUnit, kThumbSubRI8, r0, 10); |
| 3395 | newLIR3(cUnit, kThumbLdrRRI5, r1, r0, 0); |
| 3396 | newLIR2(cUnit, kThumbAddRI8, r1, 1); |
| 3397 | newLIR3(cUnit, kThumbStrRRI5, r1, r0, 0); |
| Bill Buzbee | 6e963e1 | 2009-06-17 16:56:19 -0700 | [diff] [blame] | 3398 | } else { |
| 3399 | /* Just reserve 2 bytes for the chain cell offset */ |
| Ben Cheng | cc6600c | 2009-06-22 14:45:16 -0700 | [diff] [blame] | 3400 | cUnit->chainCellOffsetLIR = |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3401 | (LIR *) newLIR1(cUnit, kArm16BitData, CHAIN_CELL_OFFSET_TAG); |
| Bill Buzbee | 6e963e1 | 2009-06-17 16:56:19 -0700 | [diff] [blame] | 3402 | cUnit->headerSize = 2; |
| 3403 | } |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 3404 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3405 | /* Handle the content in each basic block */ |
| 3406 | for (i = 0; i < cUnit->numBlocks; i++) { |
| 3407 | blockList[i]->visited = true; |
| 3408 | MIR *mir; |
| 3409 | |
| 3410 | labelList[i].operands[0] = blockList[i]->startOffset; |
| 3411 | |
| Ben Cheng | cec26f6 | 2010-01-15 15:29:33 -0800 | [diff] [blame] | 3412 | if (blockList[i]->blockType >= kChainingCellGap) { |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3413 | /* |
| 3414 | * Append the label pseudo LIR first. Chaining cells will be handled |
| 3415 | * separately afterwards. |
| 3416 | */ |
| 3417 | dvmCompilerAppendLIR(cUnit, (LIR *) &labelList[i]); |
| 3418 | } |
| 3419 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3420 | if (blockList[i]->blockType == kEntryBlock) { |
| 3421 | labelList[i].opCode = ARM_PSEUDO_kEntryBlock; |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3422 | if (blockList[i]->firstMIRInsn == NULL) { |
| 3423 | continue; |
| 3424 | } else { |
| 3425 | setupLoopEntryBlock(cUnit, blockList[i], |
| 3426 | &labelList[blockList[i]->fallThrough->id]); |
| 3427 | } |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3428 | } else if (blockList[i]->blockType == kExitBlock) { |
| 3429 | labelList[i].opCode = ARM_PSEUDO_kExitBlock; |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3430 | goto gen_fallthrough; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3431 | } else if (blockList[i]->blockType == kDalvikByteCode) { |
| 3432 | labelList[i].opCode = kArmPseudoNormalBlockLabel; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 3433 | /* Reset the register state */ |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3434 | dvmCompilerResetRegPool(cUnit); |
| 3435 | dvmCompilerClobberAllRegs(cUnit); |
| 3436 | dvmCompilerResetNullCheck(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3437 | } else { |
| 3438 | switch (blockList[i]->blockType) { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3439 | case kChainingCellNormal: |
| 3440 | labelList[i].opCode = ARM_PSEUDO_kChainingCellNormal; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3441 | /* handle the codegen later */ |
| 3442 | dvmInsertGrowableList( |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3443 | &chainingListByType[kChainingCellNormal], (void *) i); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3444 | break; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3445 | case kChainingCellInvokeSingleton: |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3446 | labelList[i].opCode = |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3447 | ARM_PSEUDO_kChainingCellInvokeSingleton; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3448 | labelList[i].operands[0] = |
| 3449 | (int) blockList[i]->containingMethod; |
| 3450 | /* handle the codegen later */ |
| 3451 | dvmInsertGrowableList( |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3452 | &chainingListByType[kChainingCellInvokeSingleton], |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3453 | (void *) i); |
| 3454 | break; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3455 | case kChainingCellInvokePredicted: |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3456 | labelList[i].opCode = |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3457 | ARM_PSEUDO_kChainingCellInvokePredicted; |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3458 | /* handle the codegen later */ |
| 3459 | dvmInsertGrowableList( |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3460 | &chainingListByType[kChainingCellInvokePredicted], |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3461 | (void *) i); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3462 | break; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3463 | case kChainingCellHot: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3464 | labelList[i].opCode = |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3465 | ARM_PSEUDO_kChainingCellHot; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3466 | /* handle the codegen later */ |
| 3467 | dvmInsertGrowableList( |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3468 | &chainingListByType[kChainingCellHot], |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3469 | (void *) i); |
| 3470 | break; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3471 | case kPCReconstruction: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3472 | /* Make sure exception handling block is next */ |
| 3473 | labelList[i].opCode = |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3474 | ARM_PSEUDO_kPCReconstruction_BLOCK_LABEL; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3475 | assert (i == cUnit->numBlocks - 2); |
| 3476 | handlePCReconstruction(cUnit, &labelList[i+1]); |
| 3477 | break; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3478 | case kExceptionHandling: |
| 3479 | labelList[i].opCode = kArmPseudoEHBlockLabel; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3480 | if (cUnit->pcReconstructionList.numUsed) { |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3481 | loadWordDisp(cUnit, rGLUE, offsetof(InterpState, |
| 3482 | jitToInterpEntries.dvmJitToInterpPunt), |
| 3483 | r1); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3484 | opReg(cUnit, kOpBlx, r1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3485 | } |
| 3486 | break; |
| Bill Buzbee | 9c4b7c8 | 2009-09-10 10:10:38 -0700 | [diff] [blame] | 3487 | #if defined(WITH_SELF_VERIFICATION) || defined(WITH_JIT_TUNING) |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3488 | case kChainingCellBackwardBranch: |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 3489 | labelList[i].opCode = |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3490 | ARM_PSEUDO_kChainingCellBackwardBranch; |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 3491 | /* handle the codegen later */ |
| 3492 | dvmInsertGrowableList( |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3493 | &chainingListByType[kChainingCellBackwardBranch], |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 3494 | (void *) i); |
| 3495 | break; |
| 3496 | #endif |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3497 | default: |
| 3498 | break; |
| 3499 | } |
| 3500 | continue; |
| 3501 | } |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 3502 | |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3503 | ArmLIR *headLIR = NULL; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 3504 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3505 | for (mir = blockList[i]->firstMIRInsn; mir; mir = mir->next) { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3506 | |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3507 | dvmCompilerResetRegPool(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3508 | if (gDvmJit.disableOpt & (1 << kTrackLiveTemps)) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3509 | dvmCompilerClobberAllRegs(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3510 | } |
| 3511 | |
| 3512 | if (gDvmJit.disableOpt & (1 << kSuppressLoads)) { |
| Bill Buzbee | c6f1066 | 2010-02-09 11:16:15 -0800 | [diff] [blame] | 3513 | dvmCompilerResetDefTracking(cUnit); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3514 | } |
| 3515 | |
| 3516 | if (mir->dalvikInsn.opCode >= kMirOpFirst) { |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3517 | handleExtendedMIR(cUnit, mir); |
| 3518 | continue; |
| 3519 | } |
| 3520 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3521 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3522 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| 3523 | InstructionFormat dalvikFormat = |
| 3524 | dexGetInstrFormat(gDvm.instrFormat, dalvikOpCode); |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3525 | ArmLIR *boundaryLIR = |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3526 | newLIR2(cUnit, ARM_PSEUDO_kDalvikByteCode_BOUNDARY, |
| Ben Cheng | ccd6c01 | 2009-10-15 14:52:45 -0700 | [diff] [blame] | 3527 | mir->offset, |
| 3528 | (int) dvmCompilerGetDalvikDisassembly(&mir->dalvikInsn) |
| 3529 | ); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3530 | if (mir->ssaRep) { |
| 3531 | char *ssaString = dvmCompilerGetSSAString(cUnit, mir->ssaRep); |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3532 | newLIR1(cUnit, kArmPseudoSSARep, (int) ssaString); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3533 | } |
| 3534 | |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 3535 | /* Remember the first LIR for this block */ |
| 3536 | if (headLIR == NULL) { |
| 3537 | headLIR = boundaryLIR; |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 3538 | /* Set the first boundaryLIR as a scheduling barrier */ |
| 3539 | headLIR->defMask = ENCODE_ALL; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 3540 | } |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3541 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3542 | bool notHandled; |
| 3543 | /* |
| 3544 | * Debugging: screen the opcode first to see if it is in the |
| 3545 | * do[-not]-compile list |
| 3546 | */ |
| 3547 | bool singleStepMe = |
| 3548 | gDvmJit.includeSelectedOp != |
| 3549 | ((gDvmJit.opList[dalvikOpCode >> 3] & |
| 3550 | (1 << (dalvikOpCode & 0x7))) != |
| 3551 | 0); |
| 3552 | if (singleStepMe || cUnit->allSingleStep) { |
| 3553 | notHandled = false; |
| 3554 | genInterpSingleStep(cUnit, mir); |
| 3555 | } else { |
| 3556 | opcodeCoverage[dalvikOpCode]++; |
| 3557 | switch (dalvikFormat) { |
| 3558 | case kFmt10t: |
| 3559 | case kFmt20t: |
| 3560 | case kFmt30t: |
| 3561 | notHandled = handleFmt10t_Fmt20t_Fmt30t(cUnit, |
| 3562 | mir, blockList[i], labelList); |
| 3563 | break; |
| 3564 | case kFmt10x: |
| 3565 | notHandled = handleFmt10x(cUnit, mir); |
| 3566 | break; |
| 3567 | case kFmt11n: |
| 3568 | case kFmt31i: |
| 3569 | notHandled = handleFmt11n_Fmt31i(cUnit, mir); |
| 3570 | break; |
| 3571 | case kFmt11x: |
| 3572 | notHandled = handleFmt11x(cUnit, mir); |
| 3573 | break; |
| 3574 | case kFmt12x: |
| 3575 | notHandled = handleFmt12x(cUnit, mir); |
| 3576 | break; |
| 3577 | case kFmt20bc: |
| 3578 | notHandled = handleFmt20bc(cUnit, mir); |
| 3579 | break; |
| 3580 | case kFmt21c: |
| 3581 | case kFmt31c: |
| 3582 | notHandled = handleFmt21c_Fmt31c(cUnit, mir); |
| 3583 | break; |
| 3584 | case kFmt21h: |
| 3585 | notHandled = handleFmt21h(cUnit, mir); |
| 3586 | break; |
| 3587 | case kFmt21s: |
| 3588 | notHandled = handleFmt21s(cUnit, mir); |
| 3589 | break; |
| 3590 | case kFmt21t: |
| 3591 | notHandled = handleFmt21t(cUnit, mir, blockList[i], |
| 3592 | labelList); |
| 3593 | break; |
| 3594 | case kFmt22b: |
| 3595 | case kFmt22s: |
| 3596 | notHandled = handleFmt22b_Fmt22s(cUnit, mir); |
| 3597 | break; |
| 3598 | case kFmt22c: |
| 3599 | notHandled = handleFmt22c(cUnit, mir); |
| 3600 | break; |
| 3601 | case kFmt22cs: |
| 3602 | notHandled = handleFmt22cs(cUnit, mir); |
| 3603 | break; |
| 3604 | case kFmt22t: |
| 3605 | notHandled = handleFmt22t(cUnit, mir, blockList[i], |
| 3606 | labelList); |
| 3607 | break; |
| 3608 | case kFmt22x: |
| 3609 | case kFmt32x: |
| 3610 | notHandled = handleFmt22x_Fmt32x(cUnit, mir); |
| 3611 | break; |
| 3612 | case kFmt23x: |
| 3613 | notHandled = handleFmt23x(cUnit, mir); |
| 3614 | break; |
| 3615 | case kFmt31t: |
| 3616 | notHandled = handleFmt31t(cUnit, mir); |
| 3617 | break; |
| 3618 | case kFmt3rc: |
| 3619 | case kFmt35c: |
| 3620 | notHandled = handleFmt35c_3rc(cUnit, mir, blockList[i], |
| 3621 | labelList); |
| 3622 | break; |
| 3623 | case kFmt3rms: |
| 3624 | case kFmt35ms: |
| 3625 | notHandled = handleFmt35ms_3rms(cUnit, mir,blockList[i], |
| 3626 | labelList); |
| 3627 | break; |
| 3628 | case kFmt3inline: |
| Andy McFadden | b0a0541 | 2009-11-19 10:23:41 -0800 | [diff] [blame] | 3629 | case kFmt3rinline: |
| Bill Buzbee | ce46c94 | 2009-11-20 15:41:34 -0800 | [diff] [blame] | 3630 | notHandled = handleExecuteInline(cUnit, mir); |
| Andy McFadden | b0a0541 | 2009-11-19 10:23:41 -0800 | [diff] [blame] | 3631 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3632 | case kFmt51l: |
| 3633 | notHandled = handleFmt51l(cUnit, mir); |
| 3634 | break; |
| 3635 | default: |
| 3636 | notHandled = true; |
| 3637 | break; |
| 3638 | } |
| 3639 | } |
| 3640 | if (notHandled) { |
| 3641 | LOGE("%#06x: Opcode 0x%x (%s) / Fmt %d not handled\n", |
| 3642 | mir->offset, |
| 3643 | dalvikOpCode, getOpcodeName(dalvikOpCode), |
| 3644 | dalvikFormat); |
| 3645 | dvmAbort(); |
| 3646 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3647 | } |
| 3648 | } |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3649 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3650 | if (blockList[i]->blockType == kEntryBlock) { |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3651 | dvmCompilerAppendLIR(cUnit, |
| 3652 | (LIR *) cUnit->loopAnalysis->branchToBody); |
| 3653 | dvmCompilerAppendLIR(cUnit, |
| 3654 | (LIR *) cUnit->loopAnalysis->branchToPCR); |
| 3655 | } |
| 3656 | |
| 3657 | if (headLIR) { |
| 3658 | /* |
| 3659 | * Eliminate redundant loads/stores and delay stores into later |
| 3660 | * slots |
| 3661 | */ |
| 3662 | dvmCompilerApplyLocalOptimizations(cUnit, (LIR *) headLIR, |
| 3663 | cUnit->lastLIRInsn); |
| 3664 | } |
| 3665 | |
| 3666 | gen_fallthrough: |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 3667 | /* |
| 3668 | * Check if the block is terminated due to trace length constraint - |
| 3669 | * insert an unconditional branch to the chaining cell. |
| 3670 | */ |
| 3671 | if (blockList[i]->needFallThroughBranch) { |
| 3672 | genUnconditionalBranch(cUnit, |
| 3673 | &labelList[blockList[i]->fallThrough->id]); |
| 3674 | } |
| 3675 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3676 | } |
| 3677 | |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 3678 | /* Handle the chaining cells in predefined order */ |
| Ben Cheng | cec26f6 | 2010-01-15 15:29:33 -0800 | [diff] [blame] | 3679 | for (i = 0; i < kChainingCellGap; i++) { |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3680 | size_t j; |
| 3681 | int *blockIdList = (int *) chainingListByType[i].elemList; |
| 3682 | |
| 3683 | cUnit->numChainingCells[i] = chainingListByType[i].numUsed; |
| 3684 | |
| 3685 | /* No chaining cells of this type */ |
| 3686 | if (cUnit->numChainingCells[i] == 0) |
| 3687 | continue; |
| 3688 | |
| 3689 | /* Record the first LIR for a new type of chaining cell */ |
| 3690 | cUnit->firstChainingLIR[i] = (LIR *) &labelList[blockIdList[0]]; |
| 3691 | |
| 3692 | for (j = 0; j < chainingListByType[i].numUsed; j++) { |
| 3693 | int blockId = blockIdList[j]; |
| 3694 | |
| 3695 | /* Align this chaining cell first */ |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3696 | newLIR0(cUnit, kArmPseudoPseudoAlign4); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3697 | |
| 3698 | /* Insert the pseudo chaining instruction */ |
| 3699 | dvmCompilerAppendLIR(cUnit, (LIR *) &labelList[blockId]); |
| 3700 | |
| 3701 | |
| 3702 | switch (blockList[blockId]->blockType) { |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3703 | case kChainingCellNormal: |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 3704 | handleNormalChainingCell(cUnit, |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3705 | blockList[blockId]->startOffset); |
| 3706 | break; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3707 | case kChainingCellInvokeSingleton: |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3708 | handleInvokeSingletonChainingCell(cUnit, |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3709 | blockList[blockId]->containingMethod); |
| 3710 | break; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3711 | case kChainingCellInvokePredicted: |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3712 | handleInvokePredictedChainingCell(cUnit); |
| 3713 | break; |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3714 | case kChainingCellHot: |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 3715 | handleHotChainingCell(cUnit, |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3716 | blockList[blockId]->startOffset); |
| 3717 | break; |
| Bill Buzbee | 9c4b7c8 | 2009-09-10 10:10:38 -0700 | [diff] [blame] | 3718 | #if defined(WITH_SELF_VERIFICATION) || defined(WITH_JIT_TUNING) |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3719 | case kChainingCellBackwardBranch: |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 3720 | handleBackwardBranchChainingCell(cUnit, |
| 3721 | blockList[blockId]->startOffset); |
| 3722 | break; |
| 3723 | #endif |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3724 | default: |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3725 | LOGE("Bad blocktype %d", blockList[blockId]->blockType); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3726 | dvmAbort(); |
| 3727 | break; |
| 3728 | } |
| 3729 | } |
| 3730 | } |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 3731 | |
| Ben Cheng | cec26f6 | 2010-01-15 15:29:33 -0800 | [diff] [blame] | 3732 | /* Mark the bottom of chaining cells */ |
| 3733 | cUnit->chainingCellBottom = (LIR *) newLIR0(cUnit, kArmChainingCellBottom); |
| 3734 | |
| Ben Cheng | 6c10a97 | 2009-10-29 14:39:18 -0700 | [diff] [blame] | 3735 | /* |
| 3736 | * Generate the branch to the dvmJitToInterpNoChain entry point at the end |
| 3737 | * of all chaining cells for the overflow cases. |
| 3738 | */ |
| 3739 | if (cUnit->switchOverflowPad) { |
| 3740 | loadConstant(cUnit, r0, (int) cUnit->switchOverflowPad); |
| 3741 | loadWordDisp(cUnit, rGLUE, offsetof(InterpState, |
| 3742 | jitToInterpEntries.dvmJitToInterpNoChain), r2); |
| 3743 | opRegReg(cUnit, kOpAdd, r1, r1); |
| 3744 | opRegRegReg(cUnit, kOpAdd, r4PC, r0, r1); |
| 3745 | #if defined(EXIT_STATS) |
| 3746 | loadConstant(cUnit, r0, kSwitchOverflow); |
| 3747 | #endif |
| 3748 | opReg(cUnit, kOpBlx, r2); |
| 3749 | } |
| 3750 | |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 3751 | dvmCompilerApplyGlobalOptimizations(cUnit); |
| jeffhao | 9e45c0b | 2010-02-03 10:24:05 -0800 | [diff] [blame] | 3752 | |
| 3753 | #if defined(WITH_SELF_VERIFICATION) |
| 3754 | selfVerificationBranchInsertPass(cUnit); |
| 3755 | #endif |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3756 | } |
| 3757 | |
| 3758 | /* Accept the work and start compiling */ |
| Bill Buzbee | 716f120 | 2009-07-23 13:22:09 -0700 | [diff] [blame] | 3759 | bool dvmCompilerDoWork(CompilerWorkOrder *work) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3760 | { |
| Ben Cheng | ccd6c01 | 2009-10-15 14:52:45 -0700 | [diff] [blame] | 3761 | bool res; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3762 | |
| Ben Cheng | 6999d84 | 2010-01-26 16:46:15 -0800 | [diff] [blame] | 3763 | if (gDvmJit.codeCacheFull) { |
| Ben Cheng | ccd6c01 | 2009-10-15 14:52:45 -0700 | [diff] [blame] | 3764 | return false; |
| 3765 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3766 | |
| Ben Cheng | ccd6c01 | 2009-10-15 14:52:45 -0700 | [diff] [blame] | 3767 | switch (work->kind) { |
| 3768 | case kWorkOrderMethod: |
| 3769 | res = dvmCompileMethod(work->info, &work->result); |
| 3770 | break; |
| 3771 | case kWorkOrderTrace: |
| 3772 | /* Start compilation with maximally allowed trace length */ |
| 3773 | res = dvmCompileTrace(work->info, JIT_MAX_TRACE_LEN, &work->result); |
| 3774 | break; |
| 3775 | case kWorkOrderTraceDebug: { |
| 3776 | bool oldPrintMe = gDvmJit.printMe; |
| 3777 | gDvmJit.printMe = true; |
| 3778 | /* Start compilation with maximally allowed trace length */ |
| 3779 | res = dvmCompileTrace(work->info, JIT_MAX_TRACE_LEN, &work->result); |
| 3780 | gDvmJit.printMe = oldPrintMe;; |
| 3781 | break; |
| 3782 | } |
| 3783 | default: |
| 3784 | res = false; |
| 3785 | dvmAbort(); |
| 3786 | } |
| 3787 | return res; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3788 | } |
| 3789 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3790 | /* Architectural-specific debugging helpers go here */ |
| 3791 | void dvmCompilerArchDump(void) |
| 3792 | { |
| 3793 | /* Print compiled opcode in this VM instance */ |
| 3794 | int i, start, streak; |
| 3795 | char buf[1024]; |
| 3796 | |
| 3797 | streak = i = 0; |
| 3798 | buf[0] = 0; |
| 3799 | while (opcodeCoverage[i] == 0 && i < 256) { |
| 3800 | i++; |
| 3801 | } |
| 3802 | if (i == 256) { |
| 3803 | return; |
| 3804 | } |
| 3805 | for (start = i++, streak = 1; i < 256; i++) { |
| 3806 | if (opcodeCoverage[i]) { |
| 3807 | streak++; |
| 3808 | } else { |
| 3809 | if (streak == 1) { |
| 3810 | sprintf(buf+strlen(buf), "%x,", start); |
| 3811 | } else { |
| 3812 | sprintf(buf+strlen(buf), "%x-%x,", start, start + streak - 1); |
| 3813 | } |
| 3814 | streak = 0; |
| 3815 | while (opcodeCoverage[i] == 0 && i < 256) { |
| 3816 | i++; |
| 3817 | } |
| 3818 | if (i < 256) { |
| 3819 | streak = 1; |
| 3820 | start = i; |
| 3821 | } |
| 3822 | } |
| 3823 | } |
| 3824 | if (streak) { |
| 3825 | if (streak == 1) { |
| 3826 | sprintf(buf+strlen(buf), "%x", start); |
| 3827 | } else { |
| 3828 | sprintf(buf+strlen(buf), "%x-%x", start, start + streak - 1); |
| 3829 | } |
| 3830 | } |
| 3831 | if (strlen(buf)) { |
| Ben Cheng | 8b258bf | 2009-06-24 17:27:07 -0700 | [diff] [blame] | 3832 | LOGD("dalvik.vm.jit.op = %s", buf); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3833 | } |
| 3834 | } |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 3835 | |
| 3836 | /* Common initialization routine for an architecture family */ |
| 3837 | bool dvmCompilerArchInit() |
| 3838 | { |
| 3839 | int i; |
| 3840 | |
| Bill Buzbee | 1465db5 | 2009-09-23 17:17:35 -0700 | [diff] [blame] | 3841 | for (i = 0; i < kArmLast; i++) { |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 3842 | if (EncodingMap[i].opCode != i) { |
| 3843 | LOGE("Encoding order for %s is wrong: expecting %d, seeing %d", |
| 3844 | EncodingMap[i].name, i, EncodingMap[i].opCode); |
| 3845 | dvmAbort(); |
| 3846 | } |
| 3847 | } |
| 3848 | |
| Ben Cheng | 5d90c20 | 2009-11-22 23:31:11 -0800 | [diff] [blame] | 3849 | return dvmCompilerArchVariantInit(); |
| 3850 | } |
| 3851 | |
| 3852 | void *dvmCompilerGetInterpretTemplate() |
| 3853 | { |
| 3854 | return (void*) ((int)gDvmJit.codeCache + |
| 3855 | templateEntryOffsets[TEMPLATE_INTERPRET]); |
| 3856 | } |
| 3857 | |
| 3858 | /* Needed by the ld/st optmizatons */ |
| 3859 | ArmLIR* dvmCompilerRegCopyNoInsert(CompilationUnit *cUnit, int rDest, int rSrc) |
| 3860 | { |
| 3861 | return genRegCopyNoInsert(cUnit, rDest, rSrc); |
| 3862 | } |
| 3863 | |
| 3864 | /* Needed by the register allocator */ |
| 3865 | ArmLIR* dvmCompilerRegCopy(CompilationUnit *cUnit, int rDest, int rSrc) |
| 3866 | { |
| 3867 | return genRegCopy(cUnit, rDest, rSrc); |
| 3868 | } |
| 3869 | |
| 3870 | /* Needed by the register allocator */ |
| 3871 | void dvmCompilerRegCopyWide(CompilationUnit *cUnit, int destLo, int destHi, |
| 3872 | int srcLo, int srcHi) |
| 3873 | { |
| 3874 | genRegCopyWide(cUnit, destLo, destHi, srcLo, srcHi); |
| 3875 | } |
| 3876 | |
| 3877 | void dvmCompilerFlushRegImpl(CompilationUnit *cUnit, int rBase, |
| 3878 | int displacement, int rSrc, OpSize size) |
| 3879 | { |
| 3880 | storeBaseDisp(cUnit, rBase, displacement, rSrc, size); |
| 3881 | } |
| 3882 | |
| 3883 | void dvmCompilerFlushRegWideImpl(CompilationUnit *cUnit, int rBase, |
| 3884 | int displacement, int rSrcLo, int rSrcHi) |
| 3885 | { |
| 3886 | storeBaseDispWide(cUnit, rBase, displacement, rSrcLo, rSrcHi); |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 3887 | } |