blob: 5adc1ed8e956e46435fdf2592c327f96f3d04d2e [file] [log] [blame]
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001/*
2 * Copyright (C) 2009 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "Dalvik.h"
18#include "compiler/CompilerInternals.h"
19
20#ifndef _DALVIK_VM_COMPILER_CODEGEN_ARM_ARMLIR_H
21#define _DALVIK_VM_COMPILER_CODEGEN_ARM_ARMLIR_H
22
23/*
Bill Buzbee9bc3df32009-07-30 10:52:29 -070024 * r0, r1, r2, r3 are always scratch
25 * r4 (rPC) is scratch for Jit, but most be restored when resuming interp
26 * r5 (rFP) is reserved [holds Dalvik frame pointer]
27 * r6 (rGLUE) is reserved [holds current &interpState]
28 * r7 (rINST) is scratch for Jit
29 * r8 (rIBASE) is scratch for Jit, but must be restored when resuming interp
Bill Buzbee270c1d62009-08-13 16:58:07 -070030 * r9 is reserved
Bill Buzbee9bc3df32009-07-30 10:52:29 -070031 * r10 is always scratch
32 * r11 (fp) used by gcc unless -fomit-frame-pointer set [available for jit?]
33 * r12 is always scratch
34 * r13 (sp) is reserved
35 * r14 (lr) is scratch for Jit
36 * r15 (pc) is reserved
37 *
Bill Buzbee270c1d62009-08-13 16:58:07 -070038 * Preserved across C calls: r4, r5, r6, r7, r8, r10, r11
39 * Trashed across C calls: r0, r1, r2, r3, r12, r14
40 *
41 * Floating pointer registers
42 * s0-s31
43 * d0-d15, where d0={s0,s1}, d1={s2,s3}, ... , d15={s30,s31}
44 *
45 * s16-s31 (d8-d15) preserved across C calls
46 * s0-s15 (d0-d7) trashed across C calls
47 *
Bill Buzbee9bc3df32009-07-30 10:52:29 -070048 * For Thumb code use:
Bill Buzbee270c1d62009-08-13 16:58:07 -070049 * r0, r1, r2, r3 to hold operands/results
Bill Buzbee9bc3df32009-07-30 10:52:29 -070050 * r4, r7 for temps
51 *
52 * For Thumb2 code use:
Bill Buzbee270c1d62009-08-13 16:58:07 -070053 * r0, r1, r2, r3, r8, r9, r10, r11, r12, r14 for operands/results
54 * r4, r7 for temps
55 * s16-s31/d8-d15 for operands/results
56 * s0-s15/d0-d7 for temps
Bill Buzbee9bc3df32009-07-30 10:52:29 -070057 *
58 * When transitioning from code cache to interp:
59 * restore rIBASE
60 * restore rPC
Bill Buzbee270c1d62009-08-13 16:58:07 -070061 * restore r11?
Bill Buzbee89efc3d2009-07-28 11:22:22 -070062 */
Bill Buzbee9bc3df32009-07-30 10:52:29 -070063
64/* Offset to distingish FP regs */
65#define FP_REG_OFFSET 32
Bill Buzbee7ea0f642009-08-10 17:06:51 -070066/* Offset to distinguish DP FP regs */
67#define FP_DOUBLE 64
68/* Reg types */
Ben Chengd7d426a2009-09-22 11:23:36 -070069#define REGTYPE(x) (x & (FP_REG_OFFSET | FP_DOUBLE))
Bill Buzbee7ea0f642009-08-10 17:06:51 -070070#define FPREG(x) ((x & FP_REG_OFFSET) == FP_REG_OFFSET)
71#define LOWREG(x) ((x & 0x7) == x)
72#define DOUBLEREG(x) ((x & FP_DOUBLE) == FP_DOUBLE)
73#define SINGLEREG(x) (FPREG(x) && !DOUBLEREG(x))
Bill Buzbee1465db52009-09-23 17:17:35 -070074/*
75 * Note: the low register of a floating point pair is sufficient to
76 * create the name of a double, but require both names to be passed to
77 * allow for asserts to verify that the pair is consecutive if significant
78 * rework is done in this area. Also, it is a good reminder in the calling
79 * code that reg locations always describe doubles as a pair of singles.
80 */
81#define S2D(x,y) ((x) | FP_DOUBLE)
Bill Buzbee9bc3df32009-07-30 10:52:29 -070082/* Mask to strip off fp flags */
83#define FP_REG_MASK (FP_REG_OFFSET-1)
Bill Buzbee270c1d62009-08-13 16:58:07 -070084/* non-existent Dalvik register */
85#define vNone (-1)
86/* non-existant physical register */
87#define rNone (-1)
Bill Buzbee9bc3df32009-07-30 10:52:29 -070088
Bill Buzbee1465db52009-09-23 17:17:35 -070089/* RegisterLocation templates return values (r0, or r0/r1) */
90#define LOC_C_RETURN {kLocPhysReg, 0, 0, r0, 0, -1}
91#define LOC_C_RETURN_WIDE {kLocPhysReg, 1, 0, r0, r1, -1}
92/* RegisterLocation templates for interpState->retVal; */
93#define LOC_DALVIK_RETURN_VAL {kLocRetval, 0, 0, 0, 0, -1}
94#define LOC_DALVIK_RETURN_VAL_WIDE {kLocRetval, 1, 0, 0, 0, -1}
95
96 /*
97 * Data structure tracking the mapping between a Dalvik register (pair) and a
98 * native register (pair). The idea is to reuse the previously loaded value
99 * if possible, otherwise to keep the value in a native register as long as
100 * possible.
101 */
102typedef struct RegisterInfo {
103 int reg; // Reg number
104 bool inUse; // Has it been allocated?
105 bool pair; // Part of a register pair?
106 int partner; // If pair, other reg of pair
107 bool live; // Is there an associated SSA name?
108 bool dirty; // If live, is it dirty?
109 int sReg; // Name of live value
110 struct LIR *defStart; // Starting inst in last def sequence
111 struct LIR *defEnd; // Ending inst in last def sequence
112} RegisterInfo;
113
114typedef struct RegisterPool {
115 BitVector *nullCheckedRegs; // Track which registers have been null-checked
116 int numCoreTemps;
117 RegisterInfo *coreTemps;
Bill Buzbee1f748632010-03-02 16:14:41 -0800118 int nextCoreTemp;
Bill Buzbee1465db52009-09-23 17:17:35 -0700119 int numFPTemps;
120 RegisterInfo *FPTemps;
Bill Buzbee1f748632010-03-02 16:14:41 -0800121 int nextFPTemp;
Bill Buzbee1465db52009-09-23 17:17:35 -0700122} RegisterPool;
123
Ben Chengdcf3e5d2009-09-11 13:42:05 -0700124typedef enum ResourceEncodingPos {
125 kGPReg0 = 0,
126 kRegSP = 13,
127 kRegLR = 14,
128 kRegPC = 15,
129 kFPReg0 = 16,
Ben Chengd7d426a2009-09-22 11:23:36 -0700130 kRegEnd = 48,
131 kCCode = kRegEnd,
Ben Cheng7ab74e12011-02-03 14:02:06 -0800132 kFPStatus, // FP status word
133 // The following four bits are for memory disambiguation
134 kDalvikReg, // 1 Dalvik Frame (can be fully disambiguated)
135 kLiteral, // 2 Literal pool (can be fully disambiguated)
136 kHeapRef, // 3 Somewhere on the heap (alias with any other heap)
137 kMustNotAlias, // 4 Guaranteed to be non-alias (eg *(r6+x))
Ben Chengdcf3e5d2009-09-11 13:42:05 -0700138} ResourceEncodingPos;
139
Ben Chengdcf3e5d2009-09-11 13:42:05 -0700140#define ENCODE_REG_LIST(N) ((u8) N)
141#define ENCODE_REG_SP (1ULL << kRegSP)
142#define ENCODE_REG_LR (1ULL << kRegLR)
143#define ENCODE_REG_PC (1ULL << kRegPC)
Ben Chengdcf3e5d2009-09-11 13:42:05 -0700144#define ENCODE_CCODE (1ULL << kCCode)
145#define ENCODE_FP_STATUS (1ULL << kFPStatus)
Bill Buzbee1f748632010-03-02 16:14:41 -0800146
Ben Cheng7ab74e12011-02-03 14:02:06 -0800147/* Abstract memory locations */
Ben Chengd7d426a2009-09-22 11:23:36 -0700148#define ENCODE_DALVIK_REG (1ULL << kDalvikReg)
Bill Buzbee1f748632010-03-02 16:14:41 -0800149#define ENCODE_LITERAL (1ULL << kLiteral)
Bill Buzbee1f748632010-03-02 16:14:41 -0800150#define ENCODE_HEAP_REF (1ULL << kHeapRef)
Ben Cheng7ab74e12011-02-03 14:02:06 -0800151#define ENCODE_MUST_NOT_ALIAS (1ULL << kMustNotAlias)
Bill Buzbee1f748632010-03-02 16:14:41 -0800152
Ben Chengd7d426a2009-09-22 11:23:36 -0700153#define ENCODE_ALL (~0ULL)
Ben Cheng7ab74e12011-02-03 14:02:06 -0800154#define ENCODE_MEM (ENCODE_DALVIK_REG | ENCODE_LITERAL | \
155 ENCODE_HEAP_REF | ENCODE_MUST_NOT_ALIAS)
Ben Chengd7d426a2009-09-22 11:23:36 -0700156
157#define DECODE_ALIAS_INFO_REG(X) (X & 0xffff)
158#define DECODE_ALIAS_INFO_WIDE(X) ((X & 0x80000000) ? 1 : 0)
Ben Chengdcf3e5d2009-09-11 13:42:05 -0700159
Bill Buzbee270c1d62009-08-13 16:58:07 -0700160typedef enum OpSize {
Bill Buzbee1465db52009-09-23 17:17:35 -0700161 kWord,
162 kLong,
163 kSingle,
164 kDouble,
165 kUnsignedHalf,
166 kSignedHalf,
167 kUnsignedByte,
168 kSignedByte,
Bill Buzbee270c1d62009-08-13 16:58:07 -0700169} OpSize;
170
171typedef enum OpKind {
Bill Buzbee1465db52009-09-23 17:17:35 -0700172 kOpMov,
173 kOpMvn,
174 kOpCmp,
175 kOpLsl,
176 kOpLsr,
177 kOpAsr,
178 kOpRor,
179 kOpNot,
180 kOpAnd,
181 kOpOr,
182 kOpXor,
183 kOpNeg,
184 kOpAdd,
185 kOpAdc,
186 kOpSub,
187 kOpSbc,
188 kOpRsub,
189 kOpMul,
190 kOpDiv,
191 kOpRem,
192 kOpBic,
193 kOpCmn,
194 kOpTst,
195 kOpBkpt,
196 kOpBlx,
197 kOpPush,
198 kOpPop,
199 kOp2Char,
200 kOp2Short,
201 kOp2Byte,
202 kOpCondBr,
203 kOpUncondBr,
Bill Buzbee270c1d62009-08-13 16:58:07 -0700204} OpKind;
Bill Buzbee7ea0f642009-08-10 17:06:51 -0700205
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700206typedef enum NativeRegisterPool {
207 r0 = 0,
208 r1 = 1,
209 r2 = 2,
210 r3 = 3,
211 r4PC = 4,
212 rFP = 5,
213 rGLUE = 6,
214 r7 = 7,
215 r8 = 8,
216 r9 = 9,
217 r10 = 10,
218 r11 = 11,
219 r12 = 12,
220 r13 = 13,
221 rlr = 14,
Bill Buzbee9bc3df32009-07-30 10:52:29 -0700222 rpc = 15,
223 fr0 = 0 + FP_REG_OFFSET,
224 fr1 = 1 + FP_REG_OFFSET,
225 fr2 = 2 + FP_REG_OFFSET,
226 fr3 = 3 + FP_REG_OFFSET,
227 fr4 = 4 + FP_REG_OFFSET,
228 fr5 = 5 + FP_REG_OFFSET,
229 fr6 = 6 + FP_REG_OFFSET,
230 fr7 = 7 + FP_REG_OFFSET,
231 fr8 = 8 + FP_REG_OFFSET,
232 fr9 = 9 + FP_REG_OFFSET,
233 fr10 = 10 + FP_REG_OFFSET,
234 fr11 = 11 + FP_REG_OFFSET,
235 fr12 = 12 + FP_REG_OFFSET,
236 fr13 = 13 + FP_REG_OFFSET,
237 fr14 = 14 + FP_REG_OFFSET,
238 fr15 = 15 + FP_REG_OFFSET,
239 fr16 = 16 + FP_REG_OFFSET,
240 fr17 = 17 + FP_REG_OFFSET,
241 fr18 = 18 + FP_REG_OFFSET,
242 fr19 = 19 + FP_REG_OFFSET,
243 fr20 = 20 + FP_REG_OFFSET,
244 fr21 = 21 + FP_REG_OFFSET,
245 fr22 = 22 + FP_REG_OFFSET,
246 fr23 = 23 + FP_REG_OFFSET,
247 fr24 = 24 + FP_REG_OFFSET,
248 fr25 = 25 + FP_REG_OFFSET,
249 fr26 = 26 + FP_REG_OFFSET,
250 fr27 = 27 + FP_REG_OFFSET,
251 fr28 = 28 + FP_REG_OFFSET,
252 fr29 = 29 + FP_REG_OFFSET,
253 fr30 = 30 + FP_REG_OFFSET,
254 fr31 = 31 + FP_REG_OFFSET,
Bill Buzbee7ea0f642009-08-10 17:06:51 -0700255 dr0 = fr0 + FP_DOUBLE,
256 dr1 = fr2 + FP_DOUBLE,
257 dr2 = fr4 + FP_DOUBLE,
258 dr3 = fr6 + FP_DOUBLE,
259 dr4 = fr8 + FP_DOUBLE,
260 dr5 = fr10 + FP_DOUBLE,
261 dr6 = fr12 + FP_DOUBLE,
262 dr7 = fr14 + FP_DOUBLE,
263 dr8 = fr16 + FP_DOUBLE,
264 dr9 = fr18 + FP_DOUBLE,
265 dr10 = fr20 + FP_DOUBLE,
266 dr11 = fr22 + FP_DOUBLE,
267 dr12 = fr24 + FP_DOUBLE,
268 dr13 = fr26 + FP_DOUBLE,
269 dr14 = fr28 + FP_DOUBLE,
270 dr15 = fr30 + FP_DOUBLE,
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700271} NativeRegisterPool;
272
Bill Buzbee1465db52009-09-23 17:17:35 -0700273/* Shift encodings */
274typedef enum ArmShiftEncodings {
275 kArmLsl = 0x0,
276 kArmLsr = 0x1,
277 kArmAsr = 0x2,
278 kArmRor = 0x3
279} ArmShiftEncodings;
280
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700281/* Thumb condition encodings */
282typedef enum ArmConditionCode {
Bill Buzbee1465db52009-09-23 17:17:35 -0700283 kArmCondEq = 0x0, /* 0000 */
284 kArmCondNe = 0x1, /* 0001 */
285 kArmCondCs = 0x2, /* 0010 */
286 kArmCondCc = 0x3, /* 0011 */
287 kArmCondMi = 0x4, /* 0100 */
288 kArmCondPl = 0x5, /* 0101 */
289 kArmCondVs = 0x6, /* 0110 */
290 kArmCondVc = 0x7, /* 0111 */
291 kArmCondHi = 0x8, /* 1000 */
292 kArmCondLs = 0x9, /* 1001 */
293 kArmCondGe = 0xa, /* 1010 */
294 kArmCondLt = 0xb, /* 1011 */
295 kArmCondGt = 0xc, /* 1100 */
296 kArmCondLe = 0xd, /* 1101 */
297 kArmCondAl = 0xe, /* 1110 */
298 kArmCondNv = 0xf, /* 1111 */
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700299} ArmConditionCode;
300
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800301#define isPseudoOpcode(opcode) ((int)(opcode) < 0)
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700302
303/*
304 * The following enum defines the list of supported Thumb instructions by the
305 * assembler. Their corresponding snippet positions will be defined in
306 * Assemble.c.
307 */
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800308typedef enum ArmOpcode {
Ben Chengcec26f62010-01-15 15:29:33 -0800309 kArmChainingCellBottom = -18,
Bill Buzbee1465db52009-09-23 17:17:35 -0700310 kArmPseudoBarrier = -17,
311 kArmPseudoExtended = -16,
312 kArmPseudoSSARep = -15,
Ben Chenga4973592010-03-31 11:59:18 -0700313 kArmPseudoEntryBlock = -14,
314 kArmPseudoExitBlock = -13,
Bill Buzbee1465db52009-09-23 17:17:35 -0700315 kArmPseudoTargetLabel = -12,
Ben Chenga4973592010-03-31 11:59:18 -0700316 kArmPseudoChainingCellBackwardBranch = -11,
317 kArmPseudoChainingCellHot = -10,
318 kArmPseudoChainingCellInvokePredicted = -9,
319 kArmPseudoChainingCellInvokeSingleton = -8,
320 kArmPseudoChainingCellNormal = -7,
321 kArmPseudoDalvikByteCodeBoundary = -6,
Bill Buzbee1465db52009-09-23 17:17:35 -0700322 kArmPseudoPseudoAlign4 = -5,
Ben Chenga4973592010-03-31 11:59:18 -0700323 kArmPseudoPCReconstructionCell = -4,
324 kArmPseudoPCReconstructionBlockLabel = -3,
Bill Buzbee1465db52009-09-23 17:17:35 -0700325 kArmPseudoEHBlockLabel = -2,
326 kArmPseudoNormalBlockLabel = -1,
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700327 /************************************************************************/
Bill Buzbee1465db52009-09-23 17:17:35 -0700328 kArm16BitData, /* DATA [0] rd[15..0] */
329 kThumbAdcRR, /* adc [0100000101] rm[5..3] rd[2..0] */
330 kThumbAddRRI3, /* add(1) [0001110] imm_3[8..6] rn[5..3] rd[2..0]*/
331 kThumbAddRI8, /* add(2) [00110] rd[10..8] imm_8[7..0] */
332 kThumbAddRRR, /* add(3) [0001100] rm[8..6] rn[5..3] rd[2..0] */
333 kThumbAddRRLH, /* add(4) [01000100] H12[01] rm[5..3] rd[2..0] */
334 kThumbAddRRHL, /* add(4) [01001000] H12[10] rm[5..3] rd[2..0] */
335 kThumbAddRRHH, /* add(4) [01001100] H12[11] rm[5..3] rd[2..0] */
336 kThumbAddPcRel, /* add(5) [10100] rd[10..8] imm_8[7..0] */
337 kThumbAddSpRel, /* add(6) [10101] rd[10..8] imm_8[7..0] */
338 kThumbAddSpI7, /* add(7) [101100000] imm_7[6..0] */
339 kThumbAndRR, /* and [0100000000] rm[5..3] rd[2..0] */
340 kThumbAsrRRI5, /* asr(1) [00010] imm_5[10..6] rm[5..3] rd[2..0] */
341 kThumbAsrRR, /* asr(2) [0100000100] rs[5..3] rd[2..0] */
342 kThumbBCond, /* b(1) [1101] cond[11..8] offset_8[7..0] */
343 kThumbBUncond, /* b(2) [11100] offset_11[10..0] */
344 kThumbBicRR, /* bic [0100001110] rm[5..3] rd[2..0] */
345 kThumbBkpt, /* bkpt [10111110] imm_8[7..0] */
346 kThumbBlx1, /* blx(1) [111] H[10] offset_11[10..0] */
347 kThumbBlx2, /* blx(1) [111] H[01] offset_11[10..0] */
348 kThumbBl1, /* blx(1) [111] H[10] offset_11[10..0] */
349 kThumbBl2, /* blx(1) [111] H[11] offset_11[10..0] */
350 kThumbBlxR, /* blx(2) [010001111] rm[6..3] [000] */
351 kThumbBx, /* bx [010001110] H2[6..6] rm[5..3] SBZ[000] */
352 kThumbCmnRR, /* cmn [0100001011] rm[5..3] rd[2..0] */
353 kThumbCmpRI8, /* cmp(1) [00101] rn[10..8] imm_8[7..0] */
354 kThumbCmpRR, /* cmp(2) [0100001010] rm[5..3] rd[2..0] */
355 kThumbCmpLH, /* cmp(3) [01000101] H12[01] rm[5..3] rd[2..0] */
356 kThumbCmpHL, /* cmp(3) [01000110] H12[10] rm[5..3] rd[2..0] */
357 kThumbCmpHH, /* cmp(3) [01000111] H12[11] rm[5..3] rd[2..0] */
358 kThumbEorRR, /* eor [0100000001] rm[5..3] rd[2..0] */
359 kThumbLdmia, /* ldmia [11001] rn[10..8] reglist [7..0] */
360 kThumbLdrRRI5, /* ldr(1) [01101] imm_5[10..6] rn[5..3] rd[2..0] */
361 kThumbLdrRRR, /* ldr(2) [0101100] rm[8..6] rn[5..3] rd[2..0] */
362 kThumbLdrPcRel, /* ldr(3) [01001] rd[10..8] imm_8[7..0] */
363 kThumbLdrSpRel, /* ldr(4) [10011] rd[10..8] imm_8[7..0] */
364 kThumbLdrbRRI5, /* ldrb(1) [01111] imm_5[10..6] rn[5..3] rd[2..0] */
365 kThumbLdrbRRR, /* ldrb(2) [0101110] rm[8..6] rn[5..3] rd[2..0] */
366 kThumbLdrhRRI5, /* ldrh(1) [10001] imm_5[10..6] rn[5..3] rd[2..0] */
367 kThumbLdrhRRR, /* ldrh(2) [0101101] rm[8..6] rn[5..3] rd[2..0] */
368 kThumbLdrsbRRR, /* ldrsb [0101011] rm[8..6] rn[5..3] rd[2..0] */
369 kThumbLdrshRRR, /* ldrsh [0101111] rm[8..6] rn[5..3] rd[2..0] */
370 kThumbLslRRI5, /* lsl(1) [00000] imm_5[10..6] rm[5..3] rd[2..0] */
371 kThumbLslRR, /* lsl(2) [0100000010] rs[5..3] rd[2..0] */
372 kThumbLsrRRI5, /* lsr(1) [00001] imm_5[10..6] rm[5..3] rd[2..0] */
373 kThumbLsrRR, /* lsr(2) [0100000011] rs[5..3] rd[2..0] */
374 kThumbMovImm, /* mov(1) [00100] rd[10..8] imm_8[7..0] */
375 kThumbMovRR, /* mov(2) [0001110000] rn[5..3] rd[2..0] */
376 kThumbMovRR_H2H, /* mov(3) [01000111] H12[11] rm[5..3] rd[2..0] */
377 kThumbMovRR_H2L, /* mov(3) [01000110] H12[01] rm[5..3] rd[2..0] */
378 kThumbMovRR_L2H, /* mov(3) [01000101] H12[10] rm[5..3] rd[2..0] */
379 kThumbMul, /* mul [0100001101] rm[5..3] rd[2..0] */
380 kThumbMvn, /* mvn [0100001111] rm[5..3] rd[2..0] */
381 kThumbNeg, /* neg [0100001001] rm[5..3] rd[2..0] */
382 kThumbOrr, /* orr [0100001100] rm[5..3] rd[2..0] */
383 kThumbPop, /* pop [1011110] r[8..8] rl[7..0] */
384 kThumbPush, /* push [1011010] r[8..8] rl[7..0] */
Bill Buzbee799cdf92009-10-30 15:00:52 -0700385 kThumbRorRR, /* ror [0100000111] rs[5..3] rd[2..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700386 kThumbSbc, /* sbc [0100000110] rm[5..3] rd[2..0] */
387 kThumbStmia, /* stmia [11000] rn[10..8] reglist [7.. 0] */
388 kThumbStrRRI5, /* str(1) [01100] imm_5[10..6] rn[5..3] rd[2..0] */
389 kThumbStrRRR, /* str(2) [0101000] rm[8..6] rn[5..3] rd[2..0] */
390 kThumbStrSpRel, /* str(3) [10010] rd[10..8] imm_8[7..0] */
391 kThumbStrbRRI5, /* strb(1) [01110] imm_5[10..6] rn[5..3] rd[2..0] */
392 kThumbStrbRRR, /* strb(2) [0101010] rm[8..6] rn[5..3] rd[2..0] */
393 kThumbStrhRRI5, /* strh(1) [10000] imm_5[10..6] rn[5..3] rd[2..0] */
394 kThumbStrhRRR, /* strh(2) [0101001] rm[8..6] rn[5..3] rd[2..0] */
395 kThumbSubRRI3, /* sub(1) [0001111] imm_3[8..6] rn[5..3] rd[2..0]*/
396 kThumbSubRI8, /* sub(2) [00111] rd[10..8] imm_8[7..0] */
397 kThumbSubRRR, /* sub(3) [0001101] rm[8..6] rn[5..3] rd[2..0] */
398 kThumbSubSpI7, /* sub(4) [101100001] imm_7[6..0] */
399 kThumbSwi, /* swi [11011111] imm_8[7..0] */
400 kThumbTst, /* tst [0100001000] rm[5..3] rn[2..0] */
401 kThumb2Vldrs, /* vldr low sx [111011011001] rn[19..16] rd[15-12]
402 [1010] imm_8[7..0] */
403 kThumb2Vldrd, /* vldr low dx [111011011001] rn[19..16] rd[15-12]
404 [1011] imm_8[7..0] */
405 kThumb2Vmuls, /* vmul vd, vn, vm [111011100010] rn[19..16]
406 rd[15-12] [10100000] rm[3..0] */
407 kThumb2Vmuld, /* vmul vd, vn, vm [111011100010] rn[19..16]
408 rd[15-12] [10110000] rm[3..0] */
409 kThumb2Vstrs, /* vstr low sx [111011011000] rn[19..16] rd[15-12]
410 [1010] imm_8[7..0] */
411 kThumb2Vstrd, /* vstr low dx [111011011000] rn[19..16] rd[15-12]
412 [1011] imm_8[7..0] */
413 kThumb2Vsubs, /* vsub vd, vn, vm [111011100011] rn[19..16]
414 rd[15-12] [10100040] rm[3..0] */
415 kThumb2Vsubd, /* vsub vd, vn, vm [111011100011] rn[19..16]
416 rd[15-12] [10110040] rm[3..0] */
417 kThumb2Vadds, /* vadd vd, vn, vm [111011100011] rn[19..16]
418 rd[15-12] [10100000] rm[3..0] */
419 kThumb2Vaddd, /* vadd vd, vn, vm [111011100011] rn[19..16]
420 rd[15-12] [10110000] rm[3..0] */
421 kThumb2Vdivs, /* vdiv vd, vn, vm [111011101000] rn[19..16]
422 rd[15-12] [10100000] rm[3..0] */
423 kThumb2Vdivd, /* vdiv vd, vn, vm [111011101000] rn[19..16]
424 rd[15-12] [10110000] rm[3..0] */
425 kThumb2VcvtIF, /* vcvt.F32 vd, vm [1110111010111000] vd[15..12]
426 [10101100] vm[3..0] */
427 kThumb2VcvtID, /* vcvt.F64 vd, vm [1110111010111000] vd[15..12]
Bill Buzbee9bc3df32009-07-30 10:52:29 -0700428 [10111100] vm[3..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700429 kThumb2VcvtFI, /* vcvt.S32.F32 vd, vm [1110111010111101] vd[15..12]
Bill Buzbee9bc3df32009-07-30 10:52:29 -0700430 [10101100] vm[3..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700431 kThumb2VcvtDI, /* vcvt.S32.F32 vd, vm [1110111010111101] vd[15..12]
Bill Buzbee9bc3df32009-07-30 10:52:29 -0700432 [10111100] vm[3..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700433 kThumb2VcvtFd, /* vcvt.F64.F32 vd, vm [1110111010110111] vd[15..12]
Bill Buzbee9bc3df32009-07-30 10:52:29 -0700434 [10101100] vm[3..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700435 kThumb2VcvtDF, /* vcvt.F32.F64 vd, vm [1110111010110111] vd[15..12]
Bill Buzbee9bc3df32009-07-30 10:52:29 -0700436 [10111100] vm[3..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700437 kThumb2Vsqrts, /* vsqrt.f32 vd, vm [1110111010110001] vd[15..12]
Bill Buzbee9727c3d2009-08-01 11:32:36 -0700438 [10101100] vm[3..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700439 kThumb2Vsqrtd, /* vsqrt.f64 vd, vm [1110111010110001] vd[15..12]
Bill Buzbee9727c3d2009-08-01 11:32:36 -0700440 [10111100] vm[3..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700441 kThumb2MovImmShift, /* mov(T2) rd, #<const> [11110] i [00001001111]
Bill Buzbee7ea0f642009-08-10 17:06:51 -0700442 imm3 rd[11..8] imm8 */
Bill Buzbee1465db52009-09-23 17:17:35 -0700443 kThumb2MovImm16, /* mov(T3) rd, #<const> [11110] i [0010100] imm4 [0]
Bill Buzbee7ea0f642009-08-10 17:06:51 -0700444 imm3 rd[11..8] imm8 */
Bill Buzbee1465db52009-09-23 17:17:35 -0700445 kThumb2StrRRI12, /* str(Imm,T3) rd,[rn,#imm12] [111110001100]
Bill Buzbee7ea0f642009-08-10 17:06:51 -0700446 rn[19..16] rt[15..12] imm12[11..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700447 kThumb2LdrRRI12, /* str(Imm,T3) rd,[rn,#imm12] [111110001100]
Bill Buzbee7ea0f642009-08-10 17:06:51 -0700448 rn[19..16] rt[15..12] imm12[11..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700449 kThumb2StrRRI8Predec, /* str(Imm,T4) rd,[rn,#-imm8] [111110000100]
Bill Buzbee7ea0f642009-08-10 17:06:51 -0700450 rn[19..16] rt[15..12] [1100] imm[7..0]*/
Bill Buzbee1465db52009-09-23 17:17:35 -0700451 kThumb2LdrRRI8Predec, /* ldr(Imm,T4) rd,[rn,#-imm8] [111110000101]
Bill Buzbee7ea0f642009-08-10 17:06:51 -0700452 rn[19..16] rt[15..12] [1100] imm[7..0]*/
Bill Buzbee1465db52009-09-23 17:17:35 -0700453 kThumb2Cbnz, /* cbnz rd,<label> [101110] i [1] imm5[7..3]
Bill Buzbee7ea0f642009-08-10 17:06:51 -0700454 rn[2..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700455 kThumb2Cbz, /* cbn rd,<label> [101100] i [1] imm5[7..3]
Bill Buzbee7ea0f642009-08-10 17:06:51 -0700456 rn[2..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700457 kThumb2AddRRI12, /* add rd, rn, #imm12 [11110] i [100000] rn[19..16]
Bill Buzbee7ea0f642009-08-10 17:06:51 -0700458 [0] imm3[14..12] rd[11..8] imm8[7..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700459 kThumb2MovRR, /* mov rd, rm [11101010010011110000] rd[11..8]
Bill Buzbee7ea0f642009-08-10 17:06:51 -0700460 [0000] rm[3..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700461 kThumb2Vmovs, /* vmov.f32 vd, vm [111011101] D [110000]
Bill Buzbee7ea0f642009-08-10 17:06:51 -0700462 vd[15..12] 101001] M [0] vm[3..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700463 kThumb2Vmovd, /* vmov.f64 vd, vm [111011101] D [110000]
Bill Buzbee7ea0f642009-08-10 17:06:51 -0700464 vd[15..12] 101101] M [0] vm[3..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700465 kThumb2Ldmia, /* ldmia [111010001001[ rn[19..16] mask[15..0] */
466 kThumb2Stmia, /* stmia [111010001000[ rn[19..16] mask[15..0] */
467 kThumb2AddRRR, /* add [111010110000] rn[19..16] [0000] rd[11..8]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700468 [0000] rm[3..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700469 kThumb2SubRRR, /* sub [111010111010] rn[19..16] [0000] rd[11..8]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700470 [0000] rm[3..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700471 kThumb2SbcRRR, /* sbc [111010110110] rn[19..16] [0000] rd[11..8]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700472 [0000] rm[3..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700473 kThumb2CmpRR, /* cmp [111010111011] rn[19..16] [0000] [1111]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700474 [0000] rm[3..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700475 kThumb2SubRRI12, /* sub rd, rn, #imm12 [11110] i [01010] rn[19..16]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700476 [0] imm3[14..12] rd[11..8] imm8[7..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700477 kThumb2MvnImmShift, /* mov(T2) rd, #<const> [11110] i [00011011110]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700478 imm3 rd[11..8] imm8 */
Bill Buzbee1465db52009-09-23 17:17:35 -0700479 kThumb2Sel, /* sel rd, rn, rm [111110101010] rn[19-16] rd[11-8]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700480 rm[3-0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700481 kThumb2Ubfx, /* ubfx rd,rn,#lsb,#width [111100111100] rn[19..16]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700482 [0] imm3[14-12] rd[11-8] w[4-0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700483 kThumb2Sbfx, /* ubfx rd,rn,#lsb,#width [111100110100] rn[19..16]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700484 [0] imm3[14-12] rd[11-8] w[4-0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700485 kThumb2LdrRRR, /* ldr rt,[rn,rm,LSL #imm] [111110000101] rn[19-16]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700486 rt[15-12] [000000] imm[5-4] rm[3-0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700487 kThumb2LdrhRRR, /* ldrh rt,[rn,rm,LSL #imm] [111110000101] rn[19-16]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700488 rt[15-12] [000000] imm[5-4] rm[3-0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700489 kThumb2LdrshRRR, /* ldrsh rt,[rn,rm,LSL #imm] [111110000101] rn[19-16]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700490 rt[15-12] [000000] imm[5-4] rm[3-0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700491 kThumb2LdrbRRR, /* ldrb rt,[rn,rm,LSL #imm] [111110000101] rn[19-16]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700492 rt[15-12] [000000] imm[5-4] rm[3-0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700493 kThumb2LdrsbRRR, /* ldrsb rt,[rn,rm,LSL #imm] [111110000101] rn[19-16]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700494 rt[15-12] [000000] imm[5-4] rm[3-0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700495 kThumb2StrRRR, /* str rt,[rn,rm,LSL #imm] [111110000100] rn[19-16]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700496 rt[15-12] [000000] imm[5-4] rm[3-0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700497 kThumb2StrhRRR, /* str rt,[rn,rm,LSL #imm] [111110000010] rn[19-16]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700498 rt[15-12] [000000] imm[5-4] rm[3-0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700499 kThumb2StrbRRR, /* str rt,[rn,rm,LSL #imm] [111110000000] rn[19-16]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700500 rt[15-12] [000000] imm[5-4] rm[3-0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700501 kThumb2LdrhRRI12, /* ldrh rt,[rn,#imm12] [111110001011]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700502 rt[15..12] rn[19..16] imm12[11..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700503 kThumb2LdrshRRI12, /* ldrsh rt,[rn,#imm12] [111110011011]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700504 rt[15..12] rn[19..16] imm12[11..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700505 kThumb2LdrbRRI12, /* ldrb rt,[rn,#imm12] [111110001001]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700506 rt[15..12] rn[19..16] imm12[11..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700507 kThumb2LdrsbRRI12, /* ldrsb rt,[rn,#imm12] [111110011001]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700508 rt[15..12] rn[19..16] imm12[11..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700509 kThumb2StrhRRI12, /* strh rt,[rn,#imm12] [111110001010]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700510 rt[15..12] rn[19..16] imm12[11..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700511 kThumb2StrbRRI12, /* strb rt,[rn,#imm12] [111110001000]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700512 rt[15..12] rn[19..16] imm12[11..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700513 kThumb2Pop, /* pop [1110100010111101] list[15-0]*/
Ben Cheng18c990e2011-01-24 10:14:29 -0800514 kThumb2Push, /* push [1110100100101101] list[15-0]*/
Bill Buzbee1465db52009-09-23 17:17:35 -0700515 kThumb2CmpRI8, /* cmp rn, #<const> [11110] i [011011] rn[19-16] [0]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700516 imm3 [1111] imm8[7..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700517 kThumb2AdcRRR, /* adc [111010110101] rn[19..16] [0000] rd[11..8]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700518 [0000] rm[3..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700519 kThumb2AndRRR, /* and [111010100000] rn[19..16] [0000] rd[11..8]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700520 [0000] rm[3..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700521 kThumb2BicRRR, /* bic [111010100010] rn[19..16] [0000] rd[11..8]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700522 [0000] rm[3..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700523 kThumb2CmnRR, /* cmn [111010110001] rn[19..16] [0000] [1111]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700524 [0000] rm[3..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700525 kThumb2EorRRR, /* eor [111010101000] rn[19..16] [0000] rd[11..8]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700526 [0000] rm[3..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700527 kThumb2MulRRR, /* mul [111110110000] rn[19..16] [1111] rd[11..8]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700528 [0000] rm[3..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700529 kThumb2MnvRR, /* mvn [11101010011011110] rd[11-8] [0000]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700530 rm[3..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700531 kThumb2RsubRRI8, /* rsub [111100011100] rn[19..16] [0000] rd[11..8]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700532 imm8[7..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700533 kThumb2NegRR, /* actually rsub rd, rn, #0 */
534 kThumb2OrrRRR, /* orr [111010100100] rn[19..16] [0000] rd[11..8]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700535 [0000] rm[3..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700536 kThumb2TstRR, /* tst [111010100001] rn[19..16] [0000] [1111]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700537 [0000] rm[3..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700538 kThumb2LslRRR, /* lsl [111110100000] rn[19..16] [1111] rd[11..8]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700539 [0000] rm[3..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700540 kThumb2LsrRRR, /* lsr [111110100010] rn[19..16] [1111] rd[11..8]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700541 [0000] rm[3..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700542 kThumb2AsrRRR, /* asr [111110100100] rn[19..16] [1111] rd[11..8]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700543 [0000] rm[3..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700544 kThumb2RorRRR, /* ror [111110100110] rn[19..16] [1111] rd[11..8]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700545 [0000] rm[3..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700546 kThumb2LslRRI5, /* lsl [11101010010011110] imm[14.12] rd[11..8]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700547 [00] rm[3..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700548 kThumb2LsrRRI5, /* lsr [11101010010011110] imm[14.12] rd[11..8]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700549 [01] rm[3..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700550 kThumb2AsrRRI5, /* asr [11101010010011110] imm[14.12] rd[11..8]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700551 [10] rm[3..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700552 kThumb2RorRRI5, /* ror [11101010010011110] imm[14.12] rd[11..8]
Bill Buzbee270c1d62009-08-13 16:58:07 -0700553 [11] rm[3..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700554 kThumb2BicRRI8, /* bic [111100000010] rn[19..16] [0] imm3
Bill Buzbee270c1d62009-08-13 16:58:07 -0700555 rd[11..8] imm8 */
Bill Buzbee1465db52009-09-23 17:17:35 -0700556 kThumb2AndRRI8, /* bic [111100000000] rn[19..16] [0] imm3
Bill Buzbee270c1d62009-08-13 16:58:07 -0700557 rd[11..8] imm8 */
Bill Buzbee1465db52009-09-23 17:17:35 -0700558 kThumb2OrrRRI8, /* orr [111100000100] rn[19..16] [0] imm3
Bill Buzbee270c1d62009-08-13 16:58:07 -0700559 rd[11..8] imm8 */
Bill Buzbee1465db52009-09-23 17:17:35 -0700560 kThumb2EorRRI8, /* eor [111100001000] rn[19..16] [0] imm3
Bill Buzbee270c1d62009-08-13 16:58:07 -0700561 rd[11..8] imm8 */
Bill Buzbee1465db52009-09-23 17:17:35 -0700562 kThumb2AddRRI8, /* add [111100001000] rn[19..16] [0] imm3
Bill Buzbee270c1d62009-08-13 16:58:07 -0700563 rd[11..8] imm8 */
Bill Buzbee1465db52009-09-23 17:17:35 -0700564 kThumb2AdcRRI8, /* adc [111100010101] rn[19..16] [0] imm3
Bill Buzbee270c1d62009-08-13 16:58:07 -0700565 rd[11..8] imm8 */
Bill Buzbee1465db52009-09-23 17:17:35 -0700566 kThumb2SubRRI8, /* sub [111100011011] rn[19..16] [0] imm3
Bill Buzbee270c1d62009-08-13 16:58:07 -0700567 rd[11..8] imm8 */
Bill Buzbee1465db52009-09-23 17:17:35 -0700568 kThumb2SbcRRI8, /* sbc [111100010111] rn[19..16] [0] imm3
Bill Buzbee270c1d62009-08-13 16:58:07 -0700569 rd[11..8] imm8 */
Bill Buzbee1465db52009-09-23 17:17:35 -0700570 kThumb2It, /* it [10111111] firstcond[7-4] mask[3-0] */
571 kThumb2Fmstat, /* fmstat [11101110111100011111101000010000] */
572 kThumb2Vcmpd, /* vcmp [111011101] D [11011] rd[15-12] [1011]
Bill Buzbeea4a7f072009-08-27 13:58:09 -0700573 E [1] M [0] rm[3-0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700574 kThumb2Vcmps, /* vcmp [111011101] D [11010] rd[15-12] [1011]
Bill Buzbeea4a7f072009-08-27 13:58:09 -0700575 E [1] M [0] rm[3-0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700576 kThumb2LdrPcRel12, /* ldr rd,[pc,#imm12] [1111100011011111] rt[15-12]
577 imm12[11-0] */
578 kThumb2BCond, /* b<c> [1110] S cond[25-22] imm6[21-16] [10]
Bill Buzbeea4a7f072009-08-27 13:58:09 -0700579 J1 [0] J2 imm11[10..0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700580 kThumb2Vmovd_RR, /* vmov [111011101] D [110000] vd[15-12 [101101]
Bill Buzbee7fb2edd2009-08-31 10:25:55 -0700581 M [0] vm[3-0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700582 kThumb2Vmovs_RR, /* vmov [111011101] D [110000] vd[15-12 [101001]
Bill Buzbee7fb2edd2009-08-31 10:25:55 -0700583 M [0] vm[3-0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700584 kThumb2Fmrs, /* vmov [111011100000] vn[19-16] rt[15-12] [1010]
Bill Buzbee7fb2edd2009-08-31 10:25:55 -0700585 N [0010000] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700586 kThumb2Fmsr, /* vmov [111011100001] vn[19-16] rt[15-12] [1010]
Bill Buzbee7fb2edd2009-08-31 10:25:55 -0700587 N [0010000] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700588 kThumb2Fmrrd, /* vmov [111011000100] rt2[19-16] rt[15-12]
Bill Buzbee7fb2edd2009-08-31 10:25:55 -0700589 [101100] M [1] vm[3-0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700590 kThumb2Fmdrr, /* vmov [111011000101] rt2[19-16] rt[15-12]
Bill Buzbee7fb2edd2009-08-31 10:25:55 -0700591 [101100] M [1] vm[3-0] */
Bill Buzbee1465db52009-09-23 17:17:35 -0700592 kThumb2Vabsd, /* vabs.f64 [111011101] D [110000] rd[15-12]
593 [1011110] M [0] vm[3-0] */
594 kThumb2Vabss, /* vabs.f32 [111011101] D [110000] rd[15-12]
595 [1010110] M [0] vm[3-0] */
596 kThumb2Vnegd, /* vneg.f64 [111011101] D [110000] rd[15-12]
597 [1011110] M [0] vm[3-0] */
598 kThumb2Vnegs, /* vneg.f32 [111011101] D [110000] rd[15-12]
599 [1010110] M [0] vm[3-0] */
600 kThumb2Vmovs_IMM8, /* vmov.f32 [111011101] D [11] imm4h[19-16] vd[15-12]
601 [10100000] imm4l[3-0] */
602 kThumb2Vmovd_IMM8, /* vmov.f64 [111011101] D [11] imm4h[19-16] vd[15-12]
603 [10110000] imm4l[3-0] */
604 kThumb2Mla, /* mla [111110110000] rn[19-16] ra[15-12] rd[7-4]
605 [0000] rm[3-0] */
606 kThumb2Umull, /* umull [111110111010] rn[19-16], rdlo[15-12]
607 rdhi[11-8] [0000] rm[3-0] */
608 kThumb2Ldrex, /* ldrex [111010000101] rn[19-16] rt[11-8] [1111]
609 imm8[7-0] */
610 kThumb2Strex, /* strex [111010000100] rn[19-16] rt[11-8] rd[11-8]
611 imm8[7-0] */
Bill Buzbeed0937ef2009-12-22 16:15:39 -0800612 kThumb2Clrex, /* clrex [111100111011111110000111100101111] */
613 kThumb2Bfi, /* bfi [111100110110] rn[19-16] [0] imm3[14-12]
614 rd[11-8] imm2[7-6] [0] msb[4-0] */
615 kThumb2Bfc, /* bfc [11110011011011110] [0] imm3[14-12]
616 rd[11-8] imm2[7-6] [0] msb[4-0] */
buzbeeecf8f6e2010-07-20 14:53:42 -0700617 kThumb2Dmb, /* dmb [1111001110111111100011110101] option[3-0] */
buzbee2e152ba2010-12-15 16:32:35 -0800618 kThumb2LdrPcReln12, /* ldr rd,[pc,-#imm12] [1111100011011111] rt[15-12]
619 imm12[11-0] */
Bill Buzbee7fb2edd2009-08-31 10:25:55 -0700620
Bill Buzbee1465db52009-09-23 17:17:35 -0700621 kArmLast,
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800622} ArmOpcode;
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700623
buzbeeecf8f6e2010-07-20 14:53:42 -0700624/* DMB option encodings */
625typedef enum ArmOpDmbOptions {
626 kSY = 0xf,
627 kST = 0xe,
628 kISH = 0xb,
629 kISHST = 0xa,
630 kNSH = 0x7,
631 kNSHST = 0x6
632} ArmOpDmbOptions;
633
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700634/* Bit flags describing the behavior of each native opcode */
635typedef enum ArmOpFeatureFlags {
Ben Chengdcf3e5d2009-09-11 13:42:05 -0700636 kIsBranch = 0,
637 kRegDef0,
638 kRegDef1,
639 kRegDefSP,
Ben Chengd7d426a2009-09-22 11:23:36 -0700640 kRegDefLR,
Ben Chengdcf3e5d2009-09-11 13:42:05 -0700641 kRegDefList0,
642 kRegDefList1,
643 kRegUse0,
644 kRegUse1,
645 kRegUse2,
Bill Buzbee1465db52009-09-23 17:17:35 -0700646 kRegUse3,
Ben Chengdcf3e5d2009-09-11 13:42:05 -0700647 kRegUseSP,
648 kRegUsePC,
649 kRegUseList0,
650 kRegUseList1,
651 kNoOperand,
652 kIsUnaryOp,
653 kIsBinaryOp,
654 kIsTertiaryOp,
655 kIsQuadOp,
656 kIsIT,
657 kSetsCCodes,
658 kUsesCCodes,
Bill Buzbee1f748632010-03-02 16:14:41 -0800659 kMemLoad,
660 kMemStore,
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700661} ArmOpFeatureFlags;
662
Bill Buzbee1f748632010-03-02 16:14:41 -0800663#define IS_LOAD (1 << kMemLoad)
664#define IS_STORE (1 << kMemStore)
Ben Chengdcf3e5d2009-09-11 13:42:05 -0700665#define IS_BRANCH (1 << kIsBranch)
666#define REG_DEF0 (1 << kRegDef0)
667#define REG_DEF1 (1 << kRegDef1)
668#define REG_DEF_SP (1 << kRegDefSP)
Ben Chengd7d426a2009-09-22 11:23:36 -0700669#define REG_DEF_LR (1 << kRegDefLR)
Ben Chengdcf3e5d2009-09-11 13:42:05 -0700670#define REG_DEF_LIST0 (1 << kRegDefList0)
671#define REG_DEF_LIST1 (1 << kRegDefList1)
672#define REG_USE0 (1 << kRegUse0)
673#define REG_USE1 (1 << kRegUse1)
674#define REG_USE2 (1 << kRegUse2)
Bill Buzbee1465db52009-09-23 17:17:35 -0700675#define REG_USE3 (1 << kRegUse3)
Ben Chengdcf3e5d2009-09-11 13:42:05 -0700676#define REG_USE_SP (1 << kRegUseSP)
Ben Chengd7d426a2009-09-22 11:23:36 -0700677#define REG_USE_PC (1 << kRegUsePC)
Ben Chengdcf3e5d2009-09-11 13:42:05 -0700678#define REG_USE_LIST0 (1 << kRegUseList0)
679#define REG_USE_LIST1 (1 << kRegUseList1)
680#define NO_OPERAND (1 << kNoOperand)
681#define IS_UNARY_OP (1 << kIsUnaryOp)
682#define IS_BINARY_OP (1 << kIsBinaryOp)
683#define IS_TERTIARY_OP (1 << kIsTertiaryOp)
684#define IS_QUAD_OP (1 << kIsQuadOp)
685#define IS_IT (1 << kIsIT)
686#define SETS_CCODES (1 << kSetsCCodes)
687#define USES_CCODES (1 << kUsesCCodes)
688
689/* Common combo register usage patterns */
Ben Chengdcf3e5d2009-09-11 13:42:05 -0700690#define REG_USE01 (REG_USE0 | REG_USE1)
Ben Chengd7d426a2009-09-22 11:23:36 -0700691#define REG_USE012 (REG_USE01 | REG_USE2)
692#define REG_USE12 (REG_USE1 | REG_USE2)
693#define REG_DEF0_USE0 (REG_DEF0 | REG_USE0)
694#define REG_DEF0_USE1 (REG_DEF0 | REG_USE1)
695#define REG_DEF0_USE01 (REG_DEF0 | REG_USE01)
696#define REG_DEF0_USE12 (REG_DEF0 | REG_USE12)
697#define REG_DEF01_USE2 (REG_DEF0 | REG_DEF1 | REG_USE2)
Ben Chengdcf3e5d2009-09-11 13:42:05 -0700698
Bill Buzbee9bc3df32009-07-30 10:52:29 -0700699/* Instruction assembly fieldLoc kind */
700typedef enum ArmEncodingKind {
Bill Buzbee1465db52009-09-23 17:17:35 -0700701 kFmtUnused,
702 kFmtBitBlt, /* Bit string using end/start */
703 kFmtDfp, /* Double FP reg */
704 kFmtSfp, /* Single FP reg */
705 kFmtModImm, /* Shifted 8-bit immed using [26,14..12,7..0] */
706 kFmtImm16, /* Zero-extended immed using [26,19..16,14..12,7..0] */
707 kFmtImm6, /* Encoded branch target using [9,7..3]0 */
708 kFmtImm12, /* Zero-extended immediate using [26,14..12,7..0] */
709 kFmtShift, /* Shift descriptor, [14..12,7..4] */
710 kFmtLsb, /* least significant bit using [14..12][7..6] */
711 kFmtBWidth, /* bit-field width, encoded as width-1 */
712 kFmtShift5, /* Shift count, [14..12,7..6] */
713 kFmtBrOffset, /* Signed extended [26,11,13,21-16,10-0]:0 */
714 kFmtFPImm, /* Encoded floating point immediate */
Bill Buzbee9bc3df32009-07-30 10:52:29 -0700715} ArmEncodingKind;
716
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700717/* Struct used to define the snippet positions for each Thumb opcode */
718typedef struct ArmEncodingMap {
Bill Buzbee9bc3df32009-07-30 10:52:29 -0700719 u4 skeleton;
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700720 struct {
Bill Buzbee9bc3df32009-07-30 10:52:29 -0700721 ArmEncodingKind kind;
Bill Buzbee1465db52009-09-23 17:17:35 -0700722 int end; /* end for kFmtBitBlt, 1-bit slice end for FP regs */
723 int start; /* start for kFmtBitBlt, 4-bit slice end for FP regs */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700724 } fieldLoc[4];
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800725 ArmOpcode opcode;
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700726 int flags;
727 char *name;
728 char* fmt;
729 int size;
730} ArmEncodingMap;
731
Bill Buzbee1f748632010-03-02 16:14:41 -0800732/* Keys for target-specific scheduling and other optimization hints */
733typedef enum ArmTargetOptHints {
734 kMaxHoistDistance,
735} ArmTargetOptHints;
736
Bill Buzbee1465db52009-09-23 17:17:35 -0700737extern ArmEncodingMap EncodingMap[kArmLast];
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700738
739/*
740 * Each instance of this struct holds a pseudo or real LIR instruction:
Elliott Hughesb4c05972010-02-24 16:36:18 -0800741 * - pseudo ones (eg labels and marks) and will be discarded by the assembler.
Ben Chengdcf3e5d2009-09-11 13:42:05 -0700742 * - real ones will be assembled into Thumb instructions.
743 *
744 * Machine resources are encoded into a 64-bit vector, where the encodings are
745 * as following:
746 * - [ 0..15]: general purpose registers including PC, SP, and LR
747 * - [16..47]: floating-point registers where d0 is expanded to s[01] and s0
748 * starts at bit 16
749 * - [48]: IT block
750 * - [49]: integer condition code
751 * - [50]: floatint-point status word
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700752 */
753typedef struct ArmLIR {
754 LIR generic;
Dan Bornstein9a1f8162010-12-01 17:02:26 -0800755 ArmOpcode opcode;
Ben Chengd72564c2011-02-08 17:09:25 -0800756 int operands[4]; // [0..3] = [dest, src1, src2, extra]
757 struct {
758 bool isNop:1; // LIR is optimized away
759 bool insertWrapper:1; // insert branch to emulate memory accesses
760 unsigned int age:4; // default is 0, set lazily by the optimizer
761 unsigned int size:3; // bytes (2 for thumb, 2/4 for thumb2)
762 unsigned int unused:23;
763 } flags;
764 int aliasInfo; // For Dalvik register & litpool disambiguation
765 u8 useMask; // Resource mask for use
766 u8 defMask; // Resource mask for def
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700767} ArmLIR;
768
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700769/* Init values when a predicted chain is initially assembled */
Ben Cheng6999d842010-01-26 16:46:15 -0800770/* E7FE is branch to self */
771#define PREDICTED_CHAIN_BX_PAIR_INIT 0xe7fe
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700772
773/* Utility macros to traverse the LIR/ArmLIR list */
774#define NEXT_LIR(lir) ((ArmLIR *) lir->generic.next)
775#define PREV_LIR(lir) ((ArmLIR *) lir->generic.prev)
776
777#define NEXT_LIR_LVALUE(lir) (lir)->generic.next
778#define PREV_LIR_LVALUE(lir) (lir)->generic.prev
779
780#define CHAIN_CELL_OFFSET_TAG 0xcdab
781
Bill Buzbeebd047242010-05-13 13:02:53 -0700782#define CHAIN_CELL_NORMAL_SIZE 12
783#define CHAIN_CELL_PREDICTED_SIZE 16
784
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700785#endif /* _DALVIK_VM_COMPILER_CODEGEN_ARM_ARMLIR_H */