blob: 54d3b8e7f90a4dab5a5b781f4f80ded67a76b52a [file] [log] [blame]
Ben Chengba4fc8b2009-06-01 13:00:29 -07001/*
2 * Copyright (C) 2009 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Bill Buzbee50a6bf22009-07-08 13:08:04 -070017/*
18 * This file contains codegen and support common to all supported
19 * ARM variants. It is included by:
20 *
21 * Codegen-$(TARGET_ARCH_VARIANT).c
22 *
23 * which combines this common code with specific support found in the
24 * applicable directory below this one.
25 */
26
buzbee919eb062010-07-12 12:59:22 -070027/*
28 * Mark garbage collection card. Skip if the value we're storing is null.
29 */
30static void markCard(CompilationUnit *cUnit, int valReg, int tgtAddrReg)
31{
32 int regCardBase = dvmCompilerAllocTemp(cUnit);
33 int regCardNo = dvmCompilerAllocTemp(cUnit);
buzbee8f8109a2010-08-31 10:16:35 -070034 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondEq, valReg, 0);
buzbee919eb062010-07-12 12:59:22 -070035 loadWordDisp(cUnit, rGLUE, offsetof(InterpState, cardTable),
36 regCardBase);
37 opRegRegImm(cUnit, kOpLsr, regCardNo, tgtAddrReg, GC_CARD_SHIFT);
38 storeBaseIndexed(cUnit, regCardBase, regCardNo, regCardBase, 0,
39 kUnsignedByte);
40 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
41 target->defMask = ENCODE_ALL;
42 branchOver->generic.target = (LIR *)target;
buzbeebaf196a2010-08-04 10:13:15 -070043 dvmCompilerFreeTemp(cUnit, regCardBase);
44 dvmCompilerFreeTemp(cUnit, regCardNo);
buzbee919eb062010-07-12 12:59:22 -070045}
46
Ben Cheng5d90c202009-11-22 23:31:11 -080047static bool genConversionCall(CompilationUnit *cUnit, MIR *mir, void *funct,
48 int srcSize, int tgtSize)
49{
50 /*
51 * Don't optimize the register usage since it calls out to template
52 * functions
53 */
54 RegLocation rlSrc;
55 RegLocation rlDest;
Bill Buzbeec6f10662010-02-09 11:16:15 -080056 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Ben Cheng5d90c202009-11-22 23:31:11 -080057 if (srcSize == 1) {
Bill Buzbeec6f10662010-02-09 11:16:15 -080058 rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Ben Cheng5d90c202009-11-22 23:31:11 -080059 loadValueDirectFixed(cUnit, rlSrc, r0);
60 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -080061 rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
Ben Cheng5d90c202009-11-22 23:31:11 -080062 loadValueDirectWideFixed(cUnit, rlSrc, r0, r1);
63 }
Ben Chengbd1326d2010-04-02 15:04:53 -070064 LOAD_FUNC_ADDR(cUnit, r2, (int)funct);
Ben Cheng5d90c202009-11-22 23:31:11 -080065 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -080066 dvmCompilerClobberCallRegs(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -080067 if (tgtSize == 1) {
68 RegLocation rlResult;
Bill Buzbeec6f10662010-02-09 11:16:15 -080069 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
70 rlResult = dvmCompilerGetReturn(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -080071 storeValue(cUnit, rlDest, rlResult);
72 } else {
73 RegLocation rlResult;
Bill Buzbeec6f10662010-02-09 11:16:15 -080074 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
75 rlResult = dvmCompilerGetReturnWide(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -080076 storeValueWide(cUnit, rlDest, rlResult);
77 }
78 return false;
79}
Ben Chengba4fc8b2009-06-01 13:00:29 -070080
Ben Cheng5d90c202009-11-22 23:31:11 -080081static bool genArithOpFloatPortable(CompilationUnit *cUnit, MIR *mir,
82 RegLocation rlDest, RegLocation rlSrc1,
83 RegLocation rlSrc2)
84{
85 RegLocation rlResult;
86 void* funct;
87
Ben Cheng5d90c202009-11-22 23:31:11 -080088 switch (mir->dalvikInsn.opCode) {
89 case OP_ADD_FLOAT_2ADDR:
90 case OP_ADD_FLOAT:
91 funct = (void*) __aeabi_fadd;
92 break;
93 case OP_SUB_FLOAT_2ADDR:
94 case OP_SUB_FLOAT:
95 funct = (void*) __aeabi_fsub;
96 break;
97 case OP_DIV_FLOAT_2ADDR:
98 case OP_DIV_FLOAT:
99 funct = (void*) __aeabi_fdiv;
100 break;
101 case OP_MUL_FLOAT_2ADDR:
102 case OP_MUL_FLOAT:
103 funct = (void*) __aeabi_fmul;
104 break;
105 case OP_REM_FLOAT_2ADDR:
106 case OP_REM_FLOAT:
107 funct = (void*) fmodf;
108 break;
109 case OP_NEG_FLOAT: {
110 genNegFloat(cUnit, rlDest, rlSrc1);
111 return false;
112 }
113 default:
114 return true;
115 }
Bill Buzbeec6f10662010-02-09 11:16:15 -0800116 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Ben Cheng5d90c202009-11-22 23:31:11 -0800117 loadValueDirectFixed(cUnit, rlSrc1, r0);
118 loadValueDirectFixed(cUnit, rlSrc2, r1);
Ben Chengbd1326d2010-04-02 15:04:53 -0700119 LOAD_FUNC_ADDR(cUnit, r2, (int)funct);
Ben Cheng5d90c202009-11-22 23:31:11 -0800120 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -0800121 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800122 rlResult = dvmCompilerGetReturn(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -0800123 storeValue(cUnit, rlDest, rlResult);
124 return false;
125}
126
127static bool genArithOpDoublePortable(CompilationUnit *cUnit, MIR *mir,
128 RegLocation rlDest, RegLocation rlSrc1,
129 RegLocation rlSrc2)
130{
131 RegLocation rlResult;
132 void* funct;
133
Ben Cheng5d90c202009-11-22 23:31:11 -0800134 switch (mir->dalvikInsn.opCode) {
135 case OP_ADD_DOUBLE_2ADDR:
136 case OP_ADD_DOUBLE:
137 funct = (void*) __aeabi_dadd;
138 break;
139 case OP_SUB_DOUBLE_2ADDR:
140 case OP_SUB_DOUBLE:
141 funct = (void*) __aeabi_dsub;
142 break;
143 case OP_DIV_DOUBLE_2ADDR:
144 case OP_DIV_DOUBLE:
145 funct = (void*) __aeabi_ddiv;
146 break;
147 case OP_MUL_DOUBLE_2ADDR:
148 case OP_MUL_DOUBLE:
149 funct = (void*) __aeabi_dmul;
150 break;
151 case OP_REM_DOUBLE_2ADDR:
152 case OP_REM_DOUBLE:
153 funct = (void*) fmod;
154 break;
155 case OP_NEG_DOUBLE: {
156 genNegDouble(cUnit, rlDest, rlSrc1);
157 return false;
158 }
159 default:
160 return true;
161 }
Bill Buzbeec6f10662010-02-09 11:16:15 -0800162 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Ben Chengbd1326d2010-04-02 15:04:53 -0700163 LOAD_FUNC_ADDR(cUnit, rlr, (int)funct);
Ben Cheng5d90c202009-11-22 23:31:11 -0800164 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
165 loadValueDirectWideFixed(cUnit, rlSrc2, r2, r3);
166 opReg(cUnit, kOpBlx, rlr);
Elliott Hughes6a555132010-02-25 15:41:42 -0800167 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800168 rlResult = dvmCompilerGetReturnWide(cUnit);
Ben Cheng5d90c202009-11-22 23:31:11 -0800169 storeValueWide(cUnit, rlDest, rlResult);
170 return false;
171}
172
173static bool genConversionPortable(CompilationUnit *cUnit, MIR *mir)
174{
175 OpCode opCode = mir->dalvikInsn.opCode;
176
Ben Cheng5d90c202009-11-22 23:31:11 -0800177 switch (opCode) {
178 case OP_INT_TO_FLOAT:
179 return genConversionCall(cUnit, mir, (void*)__aeabi_i2f, 1, 1);
180 case OP_FLOAT_TO_INT:
181 return genConversionCall(cUnit, mir, (void*)__aeabi_f2iz, 1, 1);
182 case OP_DOUBLE_TO_FLOAT:
183 return genConversionCall(cUnit, mir, (void*)__aeabi_d2f, 2, 1);
184 case OP_FLOAT_TO_DOUBLE:
185 return genConversionCall(cUnit, mir, (void*)__aeabi_f2d, 1, 2);
186 case OP_INT_TO_DOUBLE:
187 return genConversionCall(cUnit, mir, (void*)__aeabi_i2d, 1, 2);
188 case OP_DOUBLE_TO_INT:
189 return genConversionCall(cUnit, mir, (void*)__aeabi_d2iz, 2, 1);
190 case OP_FLOAT_TO_LONG:
191 return genConversionCall(cUnit, mir, (void*)dvmJitf2l, 1, 2);
192 case OP_LONG_TO_FLOAT:
193 return genConversionCall(cUnit, mir, (void*)__aeabi_l2f, 2, 1);
194 case OP_DOUBLE_TO_LONG:
195 return genConversionCall(cUnit, mir, (void*)dvmJitd2l, 2, 2);
196 case OP_LONG_TO_DOUBLE:
197 return genConversionCall(cUnit, mir, (void*)__aeabi_l2d, 2, 2);
198 default:
199 return true;
200 }
201 return false;
202}
Ben Chengba4fc8b2009-06-01 13:00:29 -0700203
Jeff Hao97319a82009-08-12 16:57:15 -0700204#if defined(WITH_SELF_VERIFICATION)
jeffhao9e45c0b2010-02-03 10:24:05 -0800205static void selfVerificationBranchInsert(LIR *currentLIR, ArmOpCode opCode,
206 int dest, int src1)
Jeff Hao97319a82009-08-12 16:57:15 -0700207{
jeffhao9e45c0b2010-02-03 10:24:05 -0800208 ArmLIR *insn = dvmCompilerNew(sizeof(ArmLIR), true);
209 insn->opCode = opCode;
210 insn->operands[0] = dest;
211 insn->operands[1] = src1;
212 setupResourceMasks(insn);
213 dvmCompilerInsertLIRBefore(currentLIR, (LIR *) insn);
Jeff Hao97319a82009-08-12 16:57:15 -0700214}
215
jeffhao9e45c0b2010-02-03 10:24:05 -0800216static void selfVerificationBranchInsertPass(CompilationUnit *cUnit)
Jeff Hao97319a82009-08-12 16:57:15 -0700217{
jeffhao9e45c0b2010-02-03 10:24:05 -0800218 ArmLIR *thisLIR;
jeffhao9e45c0b2010-02-03 10:24:05 -0800219 TemplateOpCode opCode = TEMPLATE_MEM_OP_DECODE;
Jeff Hao97319a82009-08-12 16:57:15 -0700220
jeffhao9e45c0b2010-02-03 10:24:05 -0800221 for (thisLIR = (ArmLIR *) cUnit->firstLIRInsn;
222 thisLIR != (ArmLIR *) cUnit->lastLIRInsn;
223 thisLIR = NEXT_LIR(thisLIR)) {
224 if (thisLIR->branchInsertSV) {
225 /* Branch to mem op decode template */
226 selfVerificationBranchInsert((LIR *) thisLIR, kThumbBlx1,
227 (int) gDvmJit.codeCache + templateEntryOffsets[opCode],
228 (int) gDvmJit.codeCache + templateEntryOffsets[opCode]);
229 selfVerificationBranchInsert((LIR *) thisLIR, kThumbBlx2,
230 (int) gDvmJit.codeCache + templateEntryOffsets[opCode],
231 (int) gDvmJit.codeCache + templateEntryOffsets[opCode]);
Jeff Hao97319a82009-08-12 16:57:15 -0700232 }
233 }
Jeff Hao97319a82009-08-12 16:57:15 -0700234}
Jeff Hao97319a82009-08-12 16:57:15 -0700235#endif
236
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800237/* Generate conditional branch instructions */
238static ArmLIR *genConditionalBranch(CompilationUnit *cUnit,
239 ArmConditionCode cond,
240 ArmLIR *target)
241{
242 ArmLIR *branch = opCondBranch(cUnit, cond);
243 branch->generic.target = (LIR *) target;
244 return branch;
245}
246
Ben Chengba4fc8b2009-06-01 13:00:29 -0700247/* Generate a unconditional branch to go to the interpreter */
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700248static inline ArmLIR *genTrap(CompilationUnit *cUnit, int dOffset,
249 ArmLIR *pcrLabel)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700250{
Bill Buzbee1465db52009-09-23 17:17:35 -0700251 ArmLIR *branch = opNone(cUnit, kOpUncondBr);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700252 return genCheckCommon(cUnit, dOffset, branch, pcrLabel);
253}
254
255/* Load a wide field from an object instance */
256static void genIGetWide(CompilationUnit *cUnit, MIR *mir, int fieldOffset)
257{
Bill Buzbeec6f10662010-02-09 11:16:15 -0800258 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0);
259 RegLocation rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -0700260 RegLocation rlResult;
261 rlObj = loadValue(cUnit, rlObj, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800262 int regPtr = dvmCompilerAllocTemp(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700263
Bill Buzbee1465db52009-09-23 17:17:35 -0700264 assert(rlDest.wide);
Ben Chenge9695e52009-06-16 16:11:47 -0700265
Bill Buzbee1465db52009-09-23 17:17:35 -0700266 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset,
267 NULL);/* null object? */
268 opRegRegImm(cUnit, kOpAdd, regPtr, rlObj.lowReg, fieldOffset);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800269 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Ben Cheng11d8f142010-03-24 15:24:19 -0700270
271 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700272 loadPair(cUnit, regPtr, rlResult.lowReg, rlResult.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -0700273 HEAP_ACCESS_SHADOW(false);
274
Bill Buzbeec6f10662010-02-09 11:16:15 -0800275 dvmCompilerFreeTemp(cUnit, regPtr);
Bill Buzbee1465db52009-09-23 17:17:35 -0700276 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700277}
278
279/* Store a wide field to an object instance */
280static void genIPutWide(CompilationUnit *cUnit, MIR *mir, int fieldOffset)
281{
Bill Buzbeec6f10662010-02-09 11:16:15 -0800282 RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
283 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 2);
Bill Buzbee1465db52009-09-23 17:17:35 -0700284 rlObj = loadValue(cUnit, rlObj, kCoreReg);
285 int regPtr;
286 rlSrc = loadValueWide(cUnit, rlSrc, kAnyReg);
287 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset,
288 NULL);/* null object? */
Bill Buzbeec6f10662010-02-09 11:16:15 -0800289 regPtr = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700290 opRegRegImm(cUnit, kOpAdd, regPtr, rlObj.lowReg, fieldOffset);
Ben Cheng11d8f142010-03-24 15:24:19 -0700291
292 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700293 storePair(cUnit, regPtr, rlSrc.lowReg, rlSrc.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -0700294 HEAP_ACCESS_SHADOW(false);
295
Bill Buzbeec6f10662010-02-09 11:16:15 -0800296 dvmCompilerFreeTemp(cUnit, regPtr);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700297}
298
299/*
300 * Load a field from an object instance
301 *
Ben Chengba4fc8b2009-06-01 13:00:29 -0700302 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700303static void genIGet(CompilationUnit *cUnit, MIR *mir, OpSize size,
buzbeeecf8f6e2010-07-20 14:53:42 -0700304 int fieldOffset, bool isVolatile)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700305{
Bill Buzbee1465db52009-09-23 17:17:35 -0700306 RegLocation rlResult;
Bill Buzbee749e8162010-07-07 06:55:56 -0700307 RegisterClass regClass = dvmCompilerRegClassBySize(size);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800308 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0);
309 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -0700310 rlObj = loadValue(cUnit, rlObj, kCoreReg);
Bill Buzbee749e8162010-07-07 06:55:56 -0700311 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, regClass, true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700312 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset,
313 NULL);/* null object? */
Ben Cheng11d8f142010-03-24 15:24:19 -0700314
315 HEAP_ACCESS_SHADOW(true);
Ben Cheng5d90c202009-11-22 23:31:11 -0800316 loadBaseDisp(cUnit, mir, rlObj.lowReg, fieldOffset, rlResult.lowReg,
317 size, rlObj.sRegLow);
Ben Cheng11d8f142010-03-24 15:24:19 -0700318 HEAP_ACCESS_SHADOW(false);
buzbeeecf8f6e2010-07-20 14:53:42 -0700319 if (isVolatile) {
320 dvmCompilerGenMemBarrier(cUnit);
321 }
Ben Cheng11d8f142010-03-24 15:24:19 -0700322
Bill Buzbee1465db52009-09-23 17:17:35 -0700323 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700324}
325
326/*
327 * Store a field to an object instance
328 *
Ben Chengba4fc8b2009-06-01 13:00:29 -0700329 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700330static void genIPut(CompilationUnit *cUnit, MIR *mir, OpSize size,
buzbeeecf8f6e2010-07-20 14:53:42 -0700331 int fieldOffset, bool isObject, bool isVolatile)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700332{
Bill Buzbee749e8162010-07-07 06:55:56 -0700333 RegisterClass regClass = dvmCompilerRegClassBySize(size);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800334 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
335 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -0700336 rlObj = loadValue(cUnit, rlObj, kCoreReg);
Bill Buzbee749e8162010-07-07 06:55:56 -0700337 rlSrc = loadValue(cUnit, rlSrc, regClass);
Bill Buzbee1465db52009-09-23 17:17:35 -0700338 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset,
339 NULL);/* null object? */
Ben Cheng11d8f142010-03-24 15:24:19 -0700340
buzbeeecf8f6e2010-07-20 14:53:42 -0700341 if (isVolatile) {
342 dvmCompilerGenMemBarrier(cUnit);
343 }
Ben Cheng11d8f142010-03-24 15:24:19 -0700344 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700345 storeBaseDisp(cUnit, rlObj.lowReg, fieldOffset, rlSrc.lowReg, size);
Ben Cheng11d8f142010-03-24 15:24:19 -0700346 HEAP_ACCESS_SHADOW(false);
buzbee919eb062010-07-12 12:59:22 -0700347 if (isObject) {
348 /* NOTE: marking card based on object head */
349 markCard(cUnit, rlSrc.lowReg, rlObj.lowReg);
350 }
Ben Chengba4fc8b2009-06-01 13:00:29 -0700351}
352
353
Ben Chengba4fc8b2009-06-01 13:00:29 -0700354/*
355 * Generate array load
Ben Chengba4fc8b2009-06-01 13:00:29 -0700356 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700357static void genArrayGet(CompilationUnit *cUnit, MIR *mir, OpSize size,
Bill Buzbee1465db52009-09-23 17:17:35 -0700358 RegLocation rlArray, RegLocation rlIndex,
359 RegLocation rlDest, int scale)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700360{
Bill Buzbee749e8162010-07-07 06:55:56 -0700361 RegisterClass regClass = dvmCompilerRegClassBySize(size);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700362 int lenOffset = offsetof(ArrayObject, length);
363 int dataOffset = offsetof(ArrayObject, contents);
Bill Buzbee1465db52009-09-23 17:17:35 -0700364 RegLocation rlResult;
365 rlArray = loadValue(cUnit, rlArray, kCoreReg);
366 rlIndex = loadValue(cUnit, rlIndex, kCoreReg);
367 int regPtr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700368
369 /* null object? */
Ben Cheng4238ec22009-08-24 16:32:22 -0700370 ArmLIR * pcrLabel = NULL;
371
372 if (!(mir->OptimizationFlags & MIR_IGNORE_NULL_CHECK)) {
Bill Buzbee1465db52009-09-23 17:17:35 -0700373 pcrLabel = genNullCheck(cUnit, rlArray.sRegLow,
374 rlArray.lowReg, mir->offset, NULL);
Ben Cheng4238ec22009-08-24 16:32:22 -0700375 }
376
Bill Buzbeec6f10662010-02-09 11:16:15 -0800377 regPtr = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700378
Ben Cheng4238ec22009-08-24 16:32:22 -0700379 if (!(mir->OptimizationFlags & MIR_IGNORE_RANGE_CHECK)) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800380 int regLen = dvmCompilerAllocTemp(cUnit);
Ben Cheng4238ec22009-08-24 16:32:22 -0700381 /* Get len */
Bill Buzbee1465db52009-09-23 17:17:35 -0700382 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLen);
383 /* regPtr -> array data */
384 opRegRegImm(cUnit, kOpAdd, regPtr, rlArray.lowReg, dataOffset);
385 genBoundsCheck(cUnit, rlIndex.lowReg, regLen, mir->offset,
386 pcrLabel);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800387 dvmCompilerFreeTemp(cUnit, regLen);
Ben Cheng4238ec22009-08-24 16:32:22 -0700388 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700389 /* regPtr -> array data */
390 opRegRegImm(cUnit, kOpAdd, regPtr, rlArray.lowReg, dataOffset);
Ben Cheng4238ec22009-08-24 16:32:22 -0700391 }
Bill Buzbee1465db52009-09-23 17:17:35 -0700392 if ((size == kLong) || (size == kDouble)) {
393 if (scale) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800394 int rNewIndex = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700395 opRegRegImm(cUnit, kOpLsl, rNewIndex, rlIndex.lowReg, scale);
396 opRegReg(cUnit, kOpAdd, regPtr, rNewIndex);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800397 dvmCompilerFreeTemp(cUnit, rNewIndex);
Bill Buzbee1465db52009-09-23 17:17:35 -0700398 } else {
399 opRegReg(cUnit, kOpAdd, regPtr, rlIndex.lowReg);
400 }
Bill Buzbee749e8162010-07-07 06:55:56 -0700401 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, regClass, true);
Ben Cheng11d8f142010-03-24 15:24:19 -0700402
403 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700404 loadPair(cUnit, regPtr, rlResult.lowReg, rlResult.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -0700405 HEAP_ACCESS_SHADOW(false);
406
Bill Buzbeec6f10662010-02-09 11:16:15 -0800407 dvmCompilerFreeTemp(cUnit, regPtr);
Bill Buzbee1465db52009-09-23 17:17:35 -0700408 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700409 } else {
Bill Buzbee749e8162010-07-07 06:55:56 -0700410 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, regClass, true);
Ben Cheng11d8f142010-03-24 15:24:19 -0700411
412 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700413 loadBaseIndexed(cUnit, regPtr, rlIndex.lowReg, rlResult.lowReg,
414 scale, size);
Ben Cheng11d8f142010-03-24 15:24:19 -0700415 HEAP_ACCESS_SHADOW(false);
416
Bill Buzbeec6f10662010-02-09 11:16:15 -0800417 dvmCompilerFreeTemp(cUnit, regPtr);
Bill Buzbee1465db52009-09-23 17:17:35 -0700418 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700419 }
420}
421
Ben Chengba4fc8b2009-06-01 13:00:29 -0700422/*
423 * Generate array store
424 *
Ben Chengba4fc8b2009-06-01 13:00:29 -0700425 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700426static void genArrayPut(CompilationUnit *cUnit, MIR *mir, OpSize size,
Bill Buzbee1465db52009-09-23 17:17:35 -0700427 RegLocation rlArray, RegLocation rlIndex,
428 RegLocation rlSrc, int scale)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700429{
Bill Buzbee749e8162010-07-07 06:55:56 -0700430 RegisterClass regClass = dvmCompilerRegClassBySize(size);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700431 int lenOffset = offsetof(ArrayObject, length);
432 int dataOffset = offsetof(ArrayObject, contents);
433
Bill Buzbee1465db52009-09-23 17:17:35 -0700434 int regPtr;
435 rlArray = loadValue(cUnit, rlArray, kCoreReg);
436 rlIndex = loadValue(cUnit, rlIndex, kCoreReg);
Ben Chenge9695e52009-06-16 16:11:47 -0700437
Bill Buzbeec6f10662010-02-09 11:16:15 -0800438 if (dvmCompilerIsTemp(cUnit, rlArray.lowReg)) {
439 dvmCompilerClobber(cUnit, rlArray.lowReg);
Bill Buzbee1465db52009-09-23 17:17:35 -0700440 regPtr = rlArray.lowReg;
441 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800442 regPtr = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700443 genRegCopy(cUnit, regPtr, rlArray.lowReg);
444 }
Ben Chenge9695e52009-06-16 16:11:47 -0700445
Ben Cheng1efc9c52009-06-08 18:25:27 -0700446 /* null object? */
Ben Cheng4238ec22009-08-24 16:32:22 -0700447 ArmLIR * pcrLabel = NULL;
448
449 if (!(mir->OptimizationFlags & MIR_IGNORE_NULL_CHECK)) {
Bill Buzbee1465db52009-09-23 17:17:35 -0700450 pcrLabel = genNullCheck(cUnit, rlArray.sRegLow, rlArray.lowReg,
451 mir->offset, NULL);
Ben Cheng4238ec22009-08-24 16:32:22 -0700452 }
453
454 if (!(mir->OptimizationFlags & MIR_IGNORE_RANGE_CHECK)) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800455 int regLen = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700456 //NOTE: max live temps(4) here.
Ben Cheng4238ec22009-08-24 16:32:22 -0700457 /* Get len */
Bill Buzbee1465db52009-09-23 17:17:35 -0700458 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLen);
459 /* regPtr -> array data */
460 opRegImm(cUnit, kOpAdd, regPtr, dataOffset);
461 genBoundsCheck(cUnit, rlIndex.lowReg, regLen, mir->offset,
462 pcrLabel);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800463 dvmCompilerFreeTemp(cUnit, regLen);
Ben Cheng4238ec22009-08-24 16:32:22 -0700464 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700465 /* regPtr -> array data */
466 opRegImm(cUnit, kOpAdd, regPtr, dataOffset);
Ben Cheng4238ec22009-08-24 16:32:22 -0700467 }
Bill Buzbee1465db52009-09-23 17:17:35 -0700468 /* at this point, regPtr points to array, 2 live temps */
Bill Buzbee1465db52009-09-23 17:17:35 -0700469 if ((size == kLong) || (size == kDouble)) {
470 //TODO: need specific wide routine that can handle fp regs
471 if (scale) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800472 int rNewIndex = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700473 opRegRegImm(cUnit, kOpLsl, rNewIndex, rlIndex.lowReg, scale);
474 opRegReg(cUnit, kOpAdd, regPtr, rNewIndex);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800475 dvmCompilerFreeTemp(cUnit, rNewIndex);
Bill Buzbee1465db52009-09-23 17:17:35 -0700476 } else {
477 opRegReg(cUnit, kOpAdd, regPtr, rlIndex.lowReg);
478 }
Bill Buzbee749e8162010-07-07 06:55:56 -0700479 rlSrc = loadValueWide(cUnit, rlSrc, regClass);
Ben Cheng11d8f142010-03-24 15:24:19 -0700480
481 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700482 storePair(cUnit, regPtr, rlSrc.lowReg, rlSrc.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -0700483 HEAP_ACCESS_SHADOW(false);
484
Bill Buzbeec6f10662010-02-09 11:16:15 -0800485 dvmCompilerFreeTemp(cUnit, regPtr);
Bill Buzbee270c1d62009-08-13 16:58:07 -0700486 } else {
Bill Buzbee749e8162010-07-07 06:55:56 -0700487 rlSrc = loadValue(cUnit, rlSrc, regClass);
Ben Cheng11d8f142010-03-24 15:24:19 -0700488
489 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700490 storeBaseIndexed(cUnit, regPtr, rlIndex.lowReg, rlSrc.lowReg,
491 scale, size);
Ben Cheng11d8f142010-03-24 15:24:19 -0700492 HEAP_ACCESS_SHADOW(false);
jeffhao9e45c0b2010-02-03 10:24:05 -0800493 }
Ben Chengba4fc8b2009-06-01 13:00:29 -0700494}
495
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800496/*
497 * Generate array object store
498 * Must use explicit register allocation here because of
499 * call-out to dvmCanPutArrayElement
500 */
501static void genArrayObjectPut(CompilationUnit *cUnit, MIR *mir,
502 RegLocation rlArray, RegLocation rlIndex,
503 RegLocation rlSrc, int scale)
504{
505 int lenOffset = offsetof(ArrayObject, length);
506 int dataOffset = offsetof(ArrayObject, contents);
507
508 dvmCompilerFlushAllRegs(cUnit);
509
510 int regLen = r0;
511 int regPtr = r4PC; /* Preserved across call */
512 int regArray = r1;
513 int regIndex = r7; /* Preserved across call */
514
515 loadValueDirectFixed(cUnit, rlArray, regArray);
516 loadValueDirectFixed(cUnit, rlIndex, regIndex);
517
518 /* null object? */
519 ArmLIR * pcrLabel = NULL;
520
521 if (!(mir->OptimizationFlags & MIR_IGNORE_NULL_CHECK)) {
522 pcrLabel = genNullCheck(cUnit, rlArray.sRegLow, regArray,
523 mir->offset, NULL);
524 }
525
526 if (!(mir->OptimizationFlags & MIR_IGNORE_RANGE_CHECK)) {
527 /* Get len */
528 loadWordDisp(cUnit, regArray, lenOffset, regLen);
529 /* regPtr -> array data */
530 opRegRegImm(cUnit, kOpAdd, regPtr, regArray, dataOffset);
531 genBoundsCheck(cUnit, regIndex, regLen, mir->offset,
532 pcrLabel);
533 } else {
534 /* regPtr -> array data */
535 opRegRegImm(cUnit, kOpAdd, regPtr, regArray, dataOffset);
536 }
537
538 /* Get object to store */
539 loadValueDirectFixed(cUnit, rlSrc, r0);
Ben Chengbd1326d2010-04-02 15:04:53 -0700540 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmCanPutArrayElement);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800541
542 /* Are we storing null? If so, avoid check */
buzbee8f8109a2010-08-31 10:16:35 -0700543 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondEq, r0, 0);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800544
545 /* Make sure the types are compatible */
546 loadWordDisp(cUnit, regArray, offsetof(Object, clazz), r1);
547 loadWordDisp(cUnit, r0, offsetof(Object, clazz), r0);
548 opReg(cUnit, kOpBlx, r2);
549 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee900a3af2010-03-16 12:41:43 -0700550
551 /*
552 * Using fixed registers here, and counting on r4 and r7 being
553 * preserved across the above call. Tell the register allocation
554 * utilities about the regs we are using directly
555 */
556 dvmCompilerLockTemp(cUnit, regPtr); // r4PC
557 dvmCompilerLockTemp(cUnit, regIndex); // r7
558 dvmCompilerLockTemp(cUnit, r0);
buzbee919eb062010-07-12 12:59:22 -0700559 dvmCompilerLockTemp(cUnit, r1);
Bill Buzbee900a3af2010-03-16 12:41:43 -0700560
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800561 /* Bad? - roll back and re-execute if so */
562 genRegImmCheck(cUnit, kArmCondEq, r0, 0, mir->offset, pcrLabel);
563
buzbee919eb062010-07-12 12:59:22 -0700564 /* Resume here - must reload element & array, regPtr & index preserved */
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800565 loadValueDirectFixed(cUnit, rlSrc, r0);
buzbee919eb062010-07-12 12:59:22 -0700566 loadValueDirectFixed(cUnit, rlArray, r1);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800567
568 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
569 target->defMask = ENCODE_ALL;
570 branchOver->generic.target = (LIR *) target;
571
Ben Cheng11d8f142010-03-24 15:24:19 -0700572 HEAP_ACCESS_SHADOW(true);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800573 storeBaseIndexed(cUnit, regPtr, regIndex, r0,
574 scale, kWord);
Ben Cheng11d8f142010-03-24 15:24:19 -0700575 HEAP_ACCESS_SHADOW(false);
buzbee919eb062010-07-12 12:59:22 -0700576
buzbeebaf196a2010-08-04 10:13:15 -0700577 dvmCompilerFreeTemp(cUnit, regPtr);
578 dvmCompilerFreeTemp(cUnit, regIndex);
579
buzbee919eb062010-07-12 12:59:22 -0700580 /* NOTE: marking card here based on object head */
581 markCard(cUnit, r0, r1);
Bill Buzbeebe6534f2010-03-12 16:01:35 -0800582}
583
Ben Cheng5d90c202009-11-22 23:31:11 -0800584static bool genShiftOpLong(CompilationUnit *cUnit, MIR *mir,
585 RegLocation rlDest, RegLocation rlSrc1,
586 RegLocation rlShift)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700587{
Ben Chenge9695e52009-06-16 16:11:47 -0700588 /*
589 * Don't mess with the regsiters here as there is a particular calling
590 * convention to the out-of-line handler.
591 */
Bill Buzbee1465db52009-09-23 17:17:35 -0700592 RegLocation rlResult;
593
594 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
595 loadValueDirect(cUnit, rlShift, r2);
Ben Chenge9695e52009-06-16 16:11:47 -0700596 switch( mir->dalvikInsn.opCode) {
597 case OP_SHL_LONG:
598 case OP_SHL_LONG_2ADDR:
599 genDispatchToHandler(cUnit, TEMPLATE_SHL_LONG);
600 break;
601 case OP_SHR_LONG:
602 case OP_SHR_LONG_2ADDR:
603 genDispatchToHandler(cUnit, TEMPLATE_SHR_LONG);
604 break;
605 case OP_USHR_LONG:
606 case OP_USHR_LONG_2ADDR:
607 genDispatchToHandler(cUnit, TEMPLATE_USHR_LONG);
608 break;
609 default:
610 return true;
611 }
Bill Buzbeec6f10662010-02-09 11:16:15 -0800612 rlResult = dvmCompilerGetReturnWide(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700613 storeValueWide(cUnit, rlDest, rlResult);
Ben Chenge9695e52009-06-16 16:11:47 -0700614 return false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700615}
Ben Chenge9695e52009-06-16 16:11:47 -0700616
Ben Cheng5d90c202009-11-22 23:31:11 -0800617static bool genArithOpLong(CompilationUnit *cUnit, MIR *mir,
618 RegLocation rlDest, RegLocation rlSrc1,
619 RegLocation rlSrc2)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700620{
Bill Buzbee1465db52009-09-23 17:17:35 -0700621 RegLocation rlResult;
622 OpKind firstOp = kOpBkpt;
623 OpKind secondOp = kOpBkpt;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700624 bool callOut = false;
625 void *callTgt;
626 int retReg = r0;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700627
628 switch (mir->dalvikInsn.opCode) {
629 case OP_NOT_LONG:
Bill Buzbee1465db52009-09-23 17:17:35 -0700630 rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800631 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700632 opRegReg(cUnit, kOpMvn, rlResult.lowReg, rlSrc2.lowReg);
633 opRegReg(cUnit, kOpMvn, rlResult.highReg, rlSrc2.highReg);
634 storeValueWide(cUnit, rlDest, rlResult);
635 return false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700636 break;
637 case OP_ADD_LONG:
638 case OP_ADD_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700639 firstOp = kOpAdd;
640 secondOp = kOpAdc;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700641 break;
642 case OP_SUB_LONG:
643 case OP_SUB_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700644 firstOp = kOpSub;
645 secondOp = kOpSbc;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700646 break;
647 case OP_MUL_LONG:
648 case OP_MUL_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700649 genMulLong(cUnit, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700650 return false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700651 case OP_DIV_LONG:
652 case OP_DIV_LONG_2ADDR:
653 callOut = true;
654 retReg = r0;
655 callTgt = (void*)__aeabi_ldivmod;
656 break;
657 /* NOTE - result is in r2/r3 instead of r0/r1 */
658 case OP_REM_LONG:
659 case OP_REM_LONG_2ADDR:
660 callOut = true;
661 callTgt = (void*)__aeabi_ldivmod;
662 retReg = r2;
663 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700664 case OP_AND_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700665 case OP_AND_LONG:
666 firstOp = kOpAnd;
667 secondOp = kOpAnd;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700668 break;
669 case OP_OR_LONG:
670 case OP_OR_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700671 firstOp = kOpOr;
672 secondOp = kOpOr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700673 break;
674 case OP_XOR_LONG:
675 case OP_XOR_LONG_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700676 firstOp = kOpXor;
677 secondOp = kOpXor;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700678 break;
Ben Chenge9695e52009-06-16 16:11:47 -0700679 case OP_NEG_LONG: {
Bill Buzbee51ecf602010-01-14 14:27:52 -0800680 //TUNING: can improve this using Thumb2 code
Bill Buzbeec6f10662010-02-09 11:16:15 -0800681 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700682 rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800683 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -0700684 loadConstantNoClobber(cUnit, tReg, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -0700685 opRegRegReg(cUnit, kOpSub, rlResult.lowReg,
Bill Buzbee51ecf602010-01-14 14:27:52 -0800686 tReg, rlSrc2.lowReg);
687 opRegReg(cUnit, kOpSbc, tReg, rlSrc2.highReg);
688 genRegCopy(cUnit, rlResult.highReg, tReg);
Bill Buzbee1465db52009-09-23 17:17:35 -0700689 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700690 return false;
Ben Chenge9695e52009-06-16 16:11:47 -0700691 }
Ben Chengba4fc8b2009-06-01 13:00:29 -0700692 default:
693 LOGE("Invalid long arith op");
Bill Buzbeefc519dc2010-03-06 23:30:57 -0800694 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700695 }
696 if (!callOut) {
Bill Buzbee80cef862010-03-25 10:38:34 -0700697 genLong3Addr(cUnit, mir, firstOp, secondOp, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700698 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700699 // Adjust return regs in to handle case of rem returning r2/r3
Bill Buzbeec6f10662010-02-09 11:16:15 -0800700 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -0700701 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
Ben Chengbd1326d2010-04-02 15:04:53 -0700702 LOAD_FUNC_ADDR(cUnit, rlr, (int) callTgt);
Bill Buzbee1465db52009-09-23 17:17:35 -0700703 loadValueDirectWideFixed(cUnit, rlSrc2, r2, r3);
704 opReg(cUnit, kOpBlx, rlr);
Elliott Hughes6a555132010-02-25 15:41:42 -0800705 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700706 if (retReg == r0)
Bill Buzbeec6f10662010-02-09 11:16:15 -0800707 rlResult = dvmCompilerGetReturnWide(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700708 else
Bill Buzbeec6f10662010-02-09 11:16:15 -0800709 rlResult = dvmCompilerGetReturnWideAlt(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700710 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700711 }
712 return false;
713}
714
Ben Cheng5d90c202009-11-22 23:31:11 -0800715static bool genArithOpInt(CompilationUnit *cUnit, MIR *mir,
716 RegLocation rlDest, RegLocation rlSrc1,
717 RegLocation rlSrc2)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700718{
Bill Buzbee1465db52009-09-23 17:17:35 -0700719 OpKind op = kOpBkpt;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700720 bool callOut = false;
721 bool checkZero = false;
Bill Buzbee1465db52009-09-23 17:17:35 -0700722 bool unary = false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700723 int retReg = r0;
724 void *callTgt;
Bill Buzbee1465db52009-09-23 17:17:35 -0700725 RegLocation rlResult;
Bill Buzbee0e605272009-12-01 14:28:05 -0800726 bool shiftOp = false;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700727
Ben Chengba4fc8b2009-06-01 13:00:29 -0700728 switch (mir->dalvikInsn.opCode) {
729 case OP_NEG_INT:
Bill Buzbee1465db52009-09-23 17:17:35 -0700730 op = kOpNeg;
731 unary = true;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700732 break;
733 case OP_NOT_INT:
Bill Buzbee1465db52009-09-23 17:17:35 -0700734 op = kOpMvn;
735 unary = true;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700736 break;
737 case OP_ADD_INT:
738 case OP_ADD_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700739 op = kOpAdd;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700740 break;
741 case OP_SUB_INT:
742 case OP_SUB_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700743 op = kOpSub;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700744 break;
745 case OP_MUL_INT:
746 case OP_MUL_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700747 op = kOpMul;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700748 break;
749 case OP_DIV_INT:
750 case OP_DIV_INT_2ADDR:
751 callOut = true;
752 checkZero = true;
753 callTgt = __aeabi_idiv;
754 retReg = r0;
755 break;
756 /* NOTE: returns in r1 */
757 case OP_REM_INT:
758 case OP_REM_INT_2ADDR:
759 callOut = true;
760 checkZero = true;
761 callTgt = __aeabi_idivmod;
762 retReg = r1;
763 break;
764 case OP_AND_INT:
765 case OP_AND_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700766 op = kOpAnd;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700767 break;
768 case OP_OR_INT:
769 case OP_OR_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700770 op = kOpOr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700771 break;
772 case OP_XOR_INT:
773 case OP_XOR_INT_2ADDR:
Bill Buzbee1465db52009-09-23 17:17:35 -0700774 op = kOpXor;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700775 break;
776 case OP_SHL_INT:
777 case OP_SHL_INT_2ADDR:
Bill Buzbee0e605272009-12-01 14:28:05 -0800778 shiftOp = true;
Bill Buzbee1465db52009-09-23 17:17:35 -0700779 op = kOpLsl;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700780 break;
781 case OP_SHR_INT:
782 case OP_SHR_INT_2ADDR:
Bill Buzbee0e605272009-12-01 14:28:05 -0800783 shiftOp = true;
Bill Buzbee1465db52009-09-23 17:17:35 -0700784 op = kOpAsr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700785 break;
786 case OP_USHR_INT:
787 case OP_USHR_INT_2ADDR:
Bill Buzbee0e605272009-12-01 14:28:05 -0800788 shiftOp = true;
Bill Buzbee1465db52009-09-23 17:17:35 -0700789 op = kOpLsr;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700790 break;
791 default:
792 LOGE("Invalid word arith op: 0x%x(%d)",
793 mir->dalvikInsn.opCode, mir->dalvikInsn.opCode);
Bill Buzbeefc519dc2010-03-06 23:30:57 -0800794 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700795 }
796 if (!callOut) {
Bill Buzbee1465db52009-09-23 17:17:35 -0700797 rlSrc1 = loadValue(cUnit, rlSrc1, kCoreReg);
798 if (unary) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800799 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -0700800 opRegReg(cUnit, op, rlResult.lowReg,
801 rlSrc1.lowReg);
Ben Chenge9695e52009-06-16 16:11:47 -0700802 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700803 rlSrc2 = loadValue(cUnit, rlSrc2, kCoreReg);
Bill Buzbee0e605272009-12-01 14:28:05 -0800804 if (shiftOp) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800805 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee0e605272009-12-01 14:28:05 -0800806 opRegRegImm(cUnit, kOpAnd, tReg, rlSrc2.lowReg, 31);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800807 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee0e605272009-12-01 14:28:05 -0800808 opRegRegReg(cUnit, op, rlResult.lowReg,
809 rlSrc1.lowReg, tReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800810 dvmCompilerFreeTemp(cUnit, tReg);
Bill Buzbee0e605272009-12-01 14:28:05 -0800811 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800812 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee0e605272009-12-01 14:28:05 -0800813 opRegRegReg(cUnit, op, rlResult.lowReg,
814 rlSrc1.lowReg, rlSrc2.lowReg);
815 }
Ben Chenge9695e52009-06-16 16:11:47 -0700816 }
Bill Buzbee1465db52009-09-23 17:17:35 -0700817 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700818 } else {
Bill Buzbee1465db52009-09-23 17:17:35 -0700819 RegLocation rlResult;
Bill Buzbeec6f10662010-02-09 11:16:15 -0800820 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -0700821 loadValueDirectFixed(cUnit, rlSrc2, r1);
Ben Chengbd1326d2010-04-02 15:04:53 -0700822 LOAD_FUNC_ADDR(cUnit, r2, (int) callTgt);
Bill Buzbee1465db52009-09-23 17:17:35 -0700823 loadValueDirectFixed(cUnit, rlSrc1, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700824 if (checkZero) {
Bill Buzbee1465db52009-09-23 17:17:35 -0700825 genNullCheck(cUnit, rlSrc2.sRegLow, r1, mir->offset, NULL);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700826 }
Bill Buzbee1465db52009-09-23 17:17:35 -0700827 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -0800828 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700829 if (retReg == r0)
Bill Buzbeec6f10662010-02-09 11:16:15 -0800830 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700831 else
Bill Buzbeec6f10662010-02-09 11:16:15 -0800832 rlResult = dvmCompilerGetReturnAlt(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700833 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700834 }
835 return false;
836}
837
Ben Cheng5d90c202009-11-22 23:31:11 -0800838static bool genArithOp(CompilationUnit *cUnit, MIR *mir)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700839{
840 OpCode opCode = mir->dalvikInsn.opCode;
Bill Buzbee1465db52009-09-23 17:17:35 -0700841 RegLocation rlDest;
842 RegLocation rlSrc1;
843 RegLocation rlSrc2;
844 /* Deduce sizes of operands */
845 if (mir->ssaRep->numUses == 2) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800846 rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 0);
847 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -0700848 } else if (mir->ssaRep->numUses == 3) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800849 rlSrc1 = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
850 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 2);
Bill Buzbee1465db52009-09-23 17:17:35 -0700851 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800852 rlSrc1 = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
853 rlSrc2 = dvmCompilerGetSrcWide(cUnit, mir, 2, 3);
Bill Buzbee1465db52009-09-23 17:17:35 -0700854 assert(mir->ssaRep->numUses == 4);
855 }
856 if (mir->ssaRep->numDefs == 1) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800857 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -0700858 } else {
859 assert(mir->ssaRep->numDefs == 2);
Bill Buzbeec6f10662010-02-09 11:16:15 -0800860 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -0700861 }
Ben Chengba4fc8b2009-06-01 13:00:29 -0700862
863 if ((opCode >= OP_ADD_LONG_2ADDR) && (opCode <= OP_XOR_LONG_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800864 return genArithOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700865 }
866 if ((opCode >= OP_ADD_LONG) && (opCode <= OP_XOR_LONG)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800867 return genArithOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700868 }
869 if ((opCode >= OP_SHL_LONG_2ADDR) && (opCode <= OP_USHR_LONG_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800870 return genShiftOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700871 }
872 if ((opCode >= OP_SHL_LONG) && (opCode <= OP_USHR_LONG)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800873 return genShiftOpLong(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700874 }
875 if ((opCode >= OP_ADD_INT_2ADDR) && (opCode <= OP_USHR_INT_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800876 return genArithOpInt(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700877 }
878 if ((opCode >= OP_ADD_INT) && (opCode <= OP_USHR_INT)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800879 return genArithOpInt(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700880 }
881 if ((opCode >= OP_ADD_FLOAT_2ADDR) && (opCode <= OP_REM_FLOAT_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800882 return genArithOpFloat(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700883 }
884 if ((opCode >= OP_ADD_FLOAT) && (opCode <= OP_REM_FLOAT)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800885 return genArithOpFloat(cUnit, mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700886 }
887 if ((opCode >= OP_ADD_DOUBLE_2ADDR) && (opCode <= OP_REM_DOUBLE_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800888 return genArithOpDouble(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700889 }
890 if ((opCode >= OP_ADD_DOUBLE) && (opCode <= OP_REM_DOUBLE)) {
Ben Cheng5d90c202009-11-22 23:31:11 -0800891 return genArithOpDouble(cUnit,mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700892 }
893 return true;
894}
895
Bill Buzbee1465db52009-09-23 17:17:35 -0700896/* Generate unconditional branch instructions */
897static ArmLIR *genUnconditionalBranch(CompilationUnit *cUnit, ArmLIR *target)
898{
899 ArmLIR *branch = opNone(cUnit, kOpUncondBr);
900 branch->generic.target = (LIR *) target;
901 return branch;
902}
903
Bill Buzbee1465db52009-09-23 17:17:35 -0700904/* Perform the actual operation for OP_RETURN_* */
905static void genReturnCommon(CompilationUnit *cUnit, MIR *mir)
906{
907 genDispatchToHandler(cUnit, TEMPLATE_RETURN);
Ben Cheng978738d2010-05-13 13:45:57 -0700908#if defined(WITH_JIT_TUNING)
Bill Buzbee1465db52009-09-23 17:17:35 -0700909 gDvmJit.returnOp++;
910#endif
911 int dPC = (int) (cUnit->method->insns + mir->offset);
912 /* Insert branch, but defer setting of target */
913 ArmLIR *branch = genUnconditionalBranch(cUnit, NULL);
914 /* Set up the place holder to reconstruct this Dalvik PC */
915 ArmLIR *pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true);
Ben Chenga4973592010-03-31 11:59:18 -0700916 pcrLabel->opCode = kArmPseudoPCReconstructionCell;
Bill Buzbee1465db52009-09-23 17:17:35 -0700917 pcrLabel->operands[0] = dPC;
918 pcrLabel->operands[1] = mir->offset;
919 /* Insert the place holder to the growable list */
920 dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel);
921 /* Branch to the PC reconstruction code */
922 branch->generic.target = (LIR *) pcrLabel;
923}
924
Ben Chengba4fc8b2009-06-01 13:00:29 -0700925static void genProcessArgsNoRange(CompilationUnit *cUnit, MIR *mir,
926 DecodedInstruction *dInsn,
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700927 ArmLIR **pcrLabel)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700928{
929 unsigned int i;
930 unsigned int regMask = 0;
Bill Buzbee1465db52009-09-23 17:17:35 -0700931 RegLocation rlArg;
932 int numDone = 0;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700933
Bill Buzbee1465db52009-09-23 17:17:35 -0700934 /*
935 * Load arguments to r0..r4. Note that these registers may contain
936 * live values, so we clobber them immediately after loading to prevent
937 * them from being used as sources for subsequent loads.
938 */
Bill Buzbeec6f10662010-02-09 11:16:15 -0800939 dvmCompilerLockAllTemps(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700940 for (i = 0; i < dInsn->vA; i++) {
941 regMask |= 1 << i;
Bill Buzbeec6f10662010-02-09 11:16:15 -0800942 rlArg = dvmCompilerGetSrc(cUnit, mir, numDone++);
Bill Buzbee1465db52009-09-23 17:17:35 -0700943 loadValueDirectFixed(cUnit, rlArg, i);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700944 }
945 if (regMask) {
946 /* Up to 5 args are pushed on top of FP - sizeofStackSaveArea */
Bill Buzbee1465db52009-09-23 17:17:35 -0700947 opRegRegImm(cUnit, kOpSub, r7, rFP,
948 sizeof(StackSaveArea) + (dInsn->vA << 2));
Ben Chengba4fc8b2009-06-01 13:00:29 -0700949 /* generate null check */
950 if (pcrLabel) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800951 *pcrLabel = genNullCheck(cUnit, dvmCompilerSSASrc(mir, 0), r0,
Bill Buzbee1465db52009-09-23 17:17:35 -0700952 mir->offset, NULL);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700953 }
Bill Buzbee270c1d62009-08-13 16:58:07 -0700954 storeMultiple(cUnit, r7, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700955 }
956}
957
958static void genProcessArgsRange(CompilationUnit *cUnit, MIR *mir,
959 DecodedInstruction *dInsn,
Bill Buzbee89efc3d2009-07-28 11:22:22 -0700960 ArmLIR **pcrLabel)
Ben Chengba4fc8b2009-06-01 13:00:29 -0700961{
962 int srcOffset = dInsn->vC << 2;
963 int numArgs = dInsn->vA;
964 int regMask;
Bill Buzbee1465db52009-09-23 17:17:35 -0700965
966 /*
967 * Note: here, all promoted registers will have been flushed
968 * back to the Dalvik base locations, so register usage restrictins
969 * are lifted. All parms loaded from original Dalvik register
970 * region - even though some might conceivably have valid copies
971 * cached in a preserved register.
972 */
Bill Buzbeec6f10662010-02-09 11:16:15 -0800973 dvmCompilerLockAllTemps(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -0700974
Ben Chengba4fc8b2009-06-01 13:00:29 -0700975 /*
976 * r4PC : &rFP[vC]
977 * r7: &newFP[0]
978 */
Bill Buzbee1465db52009-09-23 17:17:35 -0700979 opRegRegImm(cUnit, kOpAdd, r4PC, rFP, srcOffset);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700980 /* load [r0 .. min(numArgs,4)] */
981 regMask = (1 << ((numArgs < 4) ? numArgs : 4)) - 1;
Ben Chengd7d426a2009-09-22 11:23:36 -0700982 /*
983 * Protect the loadMultiple instruction from being reordered with other
984 * Dalvik stack accesses.
985 */
Bill Buzbee270c1d62009-08-13 16:58:07 -0700986 loadMultiple(cUnit, r4PC, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700987
Bill Buzbee1465db52009-09-23 17:17:35 -0700988 opRegRegImm(cUnit, kOpSub, r7, rFP,
989 sizeof(StackSaveArea) + (numArgs << 2));
Ben Chengba4fc8b2009-06-01 13:00:29 -0700990 /* generate null check */
991 if (pcrLabel) {
Bill Buzbeec6f10662010-02-09 11:16:15 -0800992 *pcrLabel = genNullCheck(cUnit, dvmCompilerSSASrc(mir, 0), r0,
Bill Buzbee1465db52009-09-23 17:17:35 -0700993 mir->offset, NULL);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700994 }
995
996 /*
997 * Handle remaining 4n arguments:
998 * store previously loaded 4 values and load the next 4 values
999 */
1000 if (numArgs >= 8) {
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001001 ArmLIR *loopLabel = NULL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001002 /*
1003 * r0 contains "this" and it will be used later, so push it to the stack
Bill Buzbee270c1d62009-08-13 16:58:07 -07001004 * first. Pushing r5 (rFP) is just for stack alignment purposes.
Ben Chengba4fc8b2009-06-01 13:00:29 -07001005 */
Bill Buzbee1465db52009-09-23 17:17:35 -07001006 opImm(cUnit, kOpPush, (1 << r0 | 1 << rFP));
Ben Chengba4fc8b2009-06-01 13:00:29 -07001007 /* No need to generate the loop structure if numArgs <= 11 */
1008 if (numArgs > 11) {
1009 loadConstant(cUnit, 5, ((numArgs - 4) >> 2) << 2);
Bill Buzbee1465db52009-09-23 17:17:35 -07001010 loopLabel = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Chengd7d426a2009-09-22 11:23:36 -07001011 loopLabel->defMask = ENCODE_ALL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001012 }
Bill Buzbee270c1d62009-08-13 16:58:07 -07001013 storeMultiple(cUnit, r7, regMask);
Ben Chengd7d426a2009-09-22 11:23:36 -07001014 /*
1015 * Protect the loadMultiple instruction from being reordered with other
1016 * Dalvik stack accesses.
1017 */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001018 loadMultiple(cUnit, r4PC, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001019 /* No need to generate the loop structure if numArgs <= 11 */
1020 if (numArgs > 11) {
Bill Buzbee1465db52009-09-23 17:17:35 -07001021 opRegImm(cUnit, kOpSub, rFP, 4);
1022 genConditionalBranch(cUnit, kArmCondNe, loopLabel);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001023 }
1024 }
1025
1026 /* Save the last batch of loaded values */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001027 storeMultiple(cUnit, r7, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001028
1029 /* Generate the loop epilogue - don't use r0 */
1030 if ((numArgs > 4) && (numArgs % 4)) {
1031 regMask = ((1 << (numArgs & 0x3)) - 1) << 1;
Ben Chengd7d426a2009-09-22 11:23:36 -07001032 /*
1033 * Protect the loadMultiple instruction from being reordered with other
1034 * Dalvik stack accesses.
1035 */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001036 loadMultiple(cUnit, r4PC, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001037 }
1038 if (numArgs >= 8)
Bill Buzbee1465db52009-09-23 17:17:35 -07001039 opImm(cUnit, kOpPop, (1 << r0 | 1 << rFP));
Ben Chengba4fc8b2009-06-01 13:00:29 -07001040
1041 /* Save the modulo 4 arguments */
1042 if ((numArgs > 4) && (numArgs % 4)) {
Bill Buzbee270c1d62009-08-13 16:58:07 -07001043 storeMultiple(cUnit, r7, regMask);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001044 }
1045}
1046
Ben Cheng38329f52009-07-07 14:19:20 -07001047/*
1048 * Generate code to setup the call stack then jump to the chaining cell if it
1049 * is not a native method.
1050 */
1051static void genInvokeSingletonCommon(CompilationUnit *cUnit, MIR *mir,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001052 BasicBlock *bb, ArmLIR *labelList,
1053 ArmLIR *pcrLabel,
Ben Cheng38329f52009-07-07 14:19:20 -07001054 const Method *calleeMethod)
Ben Chengba4fc8b2009-06-01 13:00:29 -07001055{
Bill Buzbee1465db52009-09-23 17:17:35 -07001056 /*
1057 * Note: all Dalvik register state should be flushed to
1058 * memory by the point, so register usage restrictions no
1059 * longer apply. All temp & preserved registers may be used.
1060 */
Bill Buzbeec6f10662010-02-09 11:16:15 -08001061 dvmCompilerLockAllTemps(cUnit);
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001062 ArmLIR *retChainingCell = &labelList[bb->fallThrough->id];
Ben Chengba4fc8b2009-06-01 13:00:29 -07001063
1064 /* r1 = &retChainingCell */
Bill Buzbeec6f10662010-02-09 11:16:15 -08001065 dvmCompilerLockTemp(cUnit, r1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001066 ArmLIR *addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001067 /* r4PC = dalvikCallsite */
1068 loadConstant(cUnit, r4PC,
1069 (int) (cUnit->method->insns + mir->offset));
1070 addrRetChain->generic.target = (LIR *) retChainingCell;
1071 /*
Ben Cheng38329f52009-07-07 14:19:20 -07001072 * r0 = calleeMethod (loaded upon calling genInvokeSingletonCommon)
Ben Chengba4fc8b2009-06-01 13:00:29 -07001073 * r1 = &ChainingCell
1074 * r4PC = callsiteDPC
1075 */
1076 if (dvmIsNativeMethod(calleeMethod)) {
Ben Cheng38329f52009-07-07 14:19:20 -07001077 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_NATIVE);
Ben Cheng978738d2010-05-13 13:45:57 -07001078#if defined(WITH_JIT_TUNING)
Ben Cheng38329f52009-07-07 14:19:20 -07001079 gDvmJit.invokeNative++;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001080#endif
1081 } else {
1082 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_CHAIN);
Ben Cheng978738d2010-05-13 13:45:57 -07001083#if defined(WITH_JIT_TUNING)
Ben Cheng86717f72010-03-05 15:27:21 -08001084 gDvmJit.invokeMonomorphic++;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001085#endif
Ben Cheng38329f52009-07-07 14:19:20 -07001086 /* Branch to the chaining cell */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001087 genUnconditionalBranch(cUnit, &labelList[bb->taken->id]);
1088 }
1089 /* Handle exceptions using the interpreter */
1090 genTrap(cUnit, mir->offset, pcrLabel);
1091}
1092
Ben Cheng38329f52009-07-07 14:19:20 -07001093/*
1094 * Generate code to check the validity of a predicted chain and take actions
1095 * based on the result.
1096 *
1097 * 0x426a99aa : ldr r4, [pc, #72] --> r4 <- dalvikPC of this invoke
1098 * 0x426a99ac : add r1, pc, #32 --> r1 <- &retChainingCell
1099 * 0x426a99ae : add r2, pc, #40 --> r2 <- &predictedChainingCell
1100 * 0x426a99b0 : blx_1 0x426a918c --+ TEMPLATE_INVOKE_METHOD_PREDICTED_CHAIN
1101 * 0x426a99b2 : blx_2 see above --+
1102 * 0x426a99b4 : b 0x426a99d8 --> off to the predicted chain
1103 * 0x426a99b6 : b 0x426a99c8 --> punt to the interpreter
1104 * 0x426a99b8 : ldr r0, [r7, #44] --> r0 <- this->class->vtable[methodIdx]
1105 * 0x426a99ba : cmp r1, #0 --> compare r1 (rechain count) against 0
1106 * 0x426a99bc : bgt 0x426a99c2 --> >=0? don't rechain
1107 * 0x426a99be : ldr r7, [r6, #96] --+ dvmJitToPatchPredictedChain
1108 * 0x426a99c0 : blx r7 --+
1109 * 0x426a99c2 : add r1, pc, #12 --> r1 <- &retChainingCell
1110 * 0x426a99c4 : blx_1 0x426a9098 --+ TEMPLATE_INVOKE_METHOD_NO_OPT
1111 * 0x426a99c6 : blx_2 see above --+
1112 */
1113static void genInvokeVirtualCommon(CompilationUnit *cUnit, MIR *mir,
1114 int methodIndex,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001115 ArmLIR *retChainingCell,
1116 ArmLIR *predChainingCell,
1117 ArmLIR *pcrLabel)
Ben Cheng38329f52009-07-07 14:19:20 -07001118{
Bill Buzbee1465db52009-09-23 17:17:35 -07001119 /*
1120 * Note: all Dalvik register state should be flushed to
1121 * memory by the point, so register usage restrictions no
1122 * longer apply. Lock temps to prevent them from being
1123 * allocated by utility routines.
1124 */
Bill Buzbeec6f10662010-02-09 11:16:15 -08001125 dvmCompilerLockAllTemps(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001126
Ben Cheng38329f52009-07-07 14:19:20 -07001127 /* "this" is already left in r0 by genProcessArgs* */
1128
1129 /* r4PC = dalvikCallsite */
1130 loadConstant(cUnit, r4PC,
1131 (int) (cUnit->method->insns + mir->offset));
1132
1133 /* r1 = &retChainingCell */
Bill Buzbee1465db52009-09-23 17:17:35 -07001134 ArmLIR *addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07001135 addrRetChain->generic.target = (LIR *) retChainingCell;
1136
1137 /* r2 = &predictedChainingCell */
Bill Buzbee1465db52009-09-23 17:17:35 -07001138 ArmLIR *predictedChainingCell = opRegRegImm(cUnit, kOpAdd, r2, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07001139 predictedChainingCell->generic.target = (LIR *) predChainingCell;
1140
1141 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_PREDICTED_CHAIN);
1142
1143 /* return through lr - jump to the chaining cell */
1144 genUnconditionalBranch(cUnit, predChainingCell);
1145
1146 /*
1147 * null-check on "this" may have been eliminated, but we still need a PC-
1148 * reconstruction label for stack overflow bailout.
1149 */
1150 if (pcrLabel == NULL) {
1151 int dPC = (int) (cUnit->method->insns + mir->offset);
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001152 pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true);
Ben Chenga4973592010-03-31 11:59:18 -07001153 pcrLabel->opCode = kArmPseudoPCReconstructionCell;
Ben Cheng38329f52009-07-07 14:19:20 -07001154 pcrLabel->operands[0] = dPC;
1155 pcrLabel->operands[1] = mir->offset;
1156 /* Insert the place holder to the growable list */
1157 dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel);
1158 }
1159
1160 /* return through lr+2 - punt to the interpreter */
1161 genUnconditionalBranch(cUnit, pcrLabel);
1162
1163 /*
1164 * return through lr+4 - fully resolve the callee method.
1165 * r1 <- count
1166 * r2 <- &predictedChainCell
1167 * r3 <- this->class
1168 * r4 <- dPC
1169 * r7 <- this->class->vtable
1170 */
1171
1172 /* r0 <- calleeMethod */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001173 loadWordDisp(cUnit, r7, methodIndex * 4, r0);
Ben Cheng38329f52009-07-07 14:19:20 -07001174
1175 /* Check if rechain limit is reached */
buzbee8f8109a2010-08-31 10:16:35 -07001176 ArmLIR *bypassRechaining = genCmpImmBranch(cUnit, kArmCondGt, r1, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07001177
Bill Buzbee270c1d62009-08-13 16:58:07 -07001178 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
1179 jitToInterpEntries.dvmJitToPatchPredictedChain), r7);
Ben Cheng38329f52009-07-07 14:19:20 -07001180
Ben Chengb88ec3c2010-05-17 12:50:33 -07001181 genRegCopy(cUnit, r1, rGLUE);
1182
Ben Cheng38329f52009-07-07 14:19:20 -07001183 /*
1184 * r0 = calleeMethod
1185 * r2 = &predictedChainingCell
1186 * r3 = class
1187 *
1188 * &returnChainingCell has been loaded into r1 but is not needed
1189 * when patching the chaining cell and will be clobbered upon
1190 * returning so it will be reconstructed again.
1191 */
Bill Buzbee1465db52009-09-23 17:17:35 -07001192 opReg(cUnit, kOpBlx, r7);
Ben Cheng38329f52009-07-07 14:19:20 -07001193
1194 /* r1 = &retChainingCell */
Bill Buzbee1465db52009-09-23 17:17:35 -07001195 addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07001196 addrRetChain->generic.target = (LIR *) retChainingCell;
1197
1198 bypassRechaining->generic.target = (LIR *) addrRetChain;
1199 /*
1200 * r0 = calleeMethod,
1201 * r1 = &ChainingCell,
1202 * r4PC = callsiteDPC,
1203 */
1204 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_NO_OPT);
Ben Cheng978738d2010-05-13 13:45:57 -07001205#if defined(WITH_JIT_TUNING)
Ben Cheng86717f72010-03-05 15:27:21 -08001206 gDvmJit.invokePolymorphic++;
Ben Cheng38329f52009-07-07 14:19:20 -07001207#endif
1208 /* Handle exceptions using the interpreter */
1209 genTrap(cUnit, mir->offset, pcrLabel);
1210}
1211
Ben Chengba4fc8b2009-06-01 13:00:29 -07001212/* Geneate a branch to go back to the interpreter */
1213static void genPuntToInterp(CompilationUnit *cUnit, unsigned int offset)
1214{
1215 /* r0 = dalvik pc */
Bill Buzbeec6f10662010-02-09 11:16:15 -08001216 dvmCompilerFlushAllRegs(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001217 loadConstant(cUnit, r0, (int) (cUnit->method->insns + offset));
Bill Buzbee270c1d62009-08-13 16:58:07 -07001218 loadWordDisp(cUnit, r0, offsetof(Object, clazz), r3);
1219 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
1220 jitToInterpEntries.dvmJitToInterpPunt), r1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001221 opReg(cUnit, kOpBlx, r1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001222}
1223
1224/*
1225 * Attempt to single step one instruction using the interpreter and return
1226 * to the compiled code for the next Dalvik instruction
1227 */
1228static void genInterpSingleStep(CompilationUnit *cUnit, MIR *mir)
1229{
1230 int flags = dexGetInstrFlags(gDvm.instrFlags, mir->dalvikInsn.opCode);
1231 int flagsToCheck = kInstrCanBranch | kInstrCanSwitch | kInstrCanReturn |
1232 kInstrCanThrow;
Bill Buzbee1465db52009-09-23 17:17:35 -07001233
Bill Buzbee45273872010-03-11 11:12:15 -08001234 //If already optimized out, just ignore
1235 if (mir->dalvikInsn.opCode == OP_NOP)
1236 return;
1237
Bill Buzbee1465db52009-09-23 17:17:35 -07001238 //Ugly, but necessary. Flush all Dalvik regs so Interp can find them
Bill Buzbeec6f10662010-02-09 11:16:15 -08001239 dvmCompilerFlushAllRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001240
Ben Chengba4fc8b2009-06-01 13:00:29 -07001241 if ((mir->next == NULL) || (flags & flagsToCheck)) {
1242 genPuntToInterp(cUnit, mir->offset);
1243 return;
1244 }
1245 int entryAddr = offsetof(InterpState,
1246 jitToInterpEntries.dvmJitToInterpSingleStep);
Bill Buzbee270c1d62009-08-13 16:58:07 -07001247 loadWordDisp(cUnit, rGLUE, entryAddr, r2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001248 /* r0 = dalvik pc */
1249 loadConstant(cUnit, r0, (int) (cUnit->method->insns + mir->offset));
1250 /* r1 = dalvik pc of following instruction */
1251 loadConstant(cUnit, r1, (int) (cUnit->method->insns + mir->next->offset));
Bill Buzbee1465db52009-09-23 17:17:35 -07001252 opReg(cUnit, kOpBlx, r2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001253}
1254
Ben Chengfc075c22010-05-28 15:20:08 -07001255#if defined(WITH_DEADLOCK_PREDICTION) || defined(WITH_MONITOR_TRACKING) || \
1256 defined(_ARMV5TE) || defined(_ARMV5TE_VFP)
Bill Buzbeec1d9ed42010-02-02 11:04:33 -08001257/*
1258 * To prevent a thread in a monitor wait from blocking the Jit from
1259 * resetting the code cache, heavyweight monitor lock will not
1260 * be allowed to return to an existing translation. Instead, we will
1261 * handle them by branching to a handler, which will in turn call the
1262 * runtime lock routine and then branch directly back to the
1263 * interpreter main loop. Given the high cost of the heavyweight
1264 * lock operation, this additional cost should be slight (especially when
1265 * considering that we expect the vast majority of lock operations to
1266 * use the fast-path thin lock bypass).
1267 */
Ben Cheng5d90c202009-11-22 23:31:11 -08001268static void genMonitorPortable(CompilationUnit *cUnit, MIR *mir)
Bill Buzbee270c1d62009-08-13 16:58:07 -07001269{
Bill Buzbeeefbd3c52009-11-04 22:18:40 -08001270 bool isEnter = (mir->dalvikInsn.opCode == OP_MONITOR_ENTER);
Bill Buzbee1465db52009-09-23 17:17:35 -07001271 genExportPC(cUnit, mir);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001272 dvmCompilerFlushAllRegs(cUnit); /* Send everything to home location */
1273 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001274 loadValueDirectFixed(cUnit, rlSrc, r1);
1275 loadWordDisp(cUnit, rGLUE, offsetof(InterpState, self), r0);
Bill Buzbeec1d9ed42010-02-02 11:04:33 -08001276 genNullCheck(cUnit, rlSrc.sRegLow, r1, mir->offset, NULL);
Bill Buzbeeefbd3c52009-11-04 22:18:40 -08001277 if (isEnter) {
Bill Buzbeec1d9ed42010-02-02 11:04:33 -08001278 /* Get dPC of next insn */
1279 loadConstant(cUnit, r4PC, (int)(cUnit->method->insns + mir->offset +
1280 dexGetInstrWidthAbs(gDvm.instrWidth, OP_MONITOR_ENTER)));
1281#if defined(WITH_DEADLOCK_PREDICTION)
1282 genDispatchToHandler(cUnit, TEMPLATE_MONITOR_ENTER_DEBUG);
1283#else
1284 genDispatchToHandler(cUnit, TEMPLATE_MONITOR_ENTER);
1285#endif
Bill Buzbee1465db52009-09-23 17:17:35 -07001286 } else {
Ben Chengbd1326d2010-04-02 15:04:53 -07001287 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmUnlockObject);
Bill Buzbeec1d9ed42010-02-02 11:04:33 -08001288 /* Do the call */
1289 opReg(cUnit, kOpBlx, r2);
buzbee8f8109a2010-08-31 10:16:35 -07001290 /* Did we throw? */
1291 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Bill Buzbee6bbdd6b2010-02-16 14:40:01 -08001292 loadConstant(cUnit, r0,
1293 (int) (cUnit->method->insns + mir->offset +
1294 dexGetInstrWidthAbs(gDvm.instrWidth, OP_MONITOR_EXIT)));
1295 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
1296 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
1297 target->defMask = ENCODE_ALL;
1298 branchOver->generic.target = (LIR *) target;
Elliott Hughes6a555132010-02-25 15:41:42 -08001299 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001300 }
Bill Buzbee270c1d62009-08-13 16:58:07 -07001301}
Ben Chengfc075c22010-05-28 15:20:08 -07001302#endif
Bill Buzbee270c1d62009-08-13 16:58:07 -07001303
Ben Chengba4fc8b2009-06-01 13:00:29 -07001304/*
1305 * The following are the first-level codegen routines that analyze the format
1306 * of each bytecode then either dispatch special purpose codegen routines
1307 * or produce corresponding Thumb instructions directly.
1308 */
1309
1310static bool handleFmt10t_Fmt20t_Fmt30t(CompilationUnit *cUnit, MIR *mir,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001311 BasicBlock *bb, ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07001312{
1313 /* For OP_GOTO, OP_GOTO_16, and OP_GOTO_32 */
1314 genUnconditionalBranch(cUnit, &labelList[bb->taken->id]);
1315 return false;
1316}
1317
1318static bool handleFmt10x(CompilationUnit *cUnit, MIR *mir)
1319{
1320 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
Andy McFaddenc35a2ef2010-06-17 12:36:00 -07001321 if ((dalvikOpCode >= OP_UNUSED_3E) && (dalvikOpCode <= OP_UNUSED_43)) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07001322 LOGE("Codegen: got unused opcode 0x%x\n",dalvikOpCode);
1323 return true;
1324 }
1325 switch (dalvikOpCode) {
1326 case OP_RETURN_VOID:
1327 genReturnCommon(cUnit,mir);
1328 break;
1329 case OP_UNUSED_73:
1330 case OP_UNUSED_79:
1331 case OP_UNUSED_7A:
Andy McFaddenc35a2ef2010-06-17 12:36:00 -07001332 case OP_UNUSED_F1:
1333 case OP_UNUSED_FF:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001334 LOGE("Codegen: got unused opcode 0x%x\n",dalvikOpCode);
1335 return true;
1336 case OP_NOP:
1337 break;
1338 default:
1339 return true;
1340 }
1341 return false;
1342}
1343
1344static bool handleFmt11n_Fmt31i(CompilationUnit *cUnit, MIR *mir)
1345{
Bill Buzbee1465db52009-09-23 17:17:35 -07001346 RegLocation rlDest;
1347 RegLocation rlResult;
1348 if (mir->ssaRep->numDefs == 2) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001349 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001350 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001351 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001352 }
Ben Chenge9695e52009-06-16 16:11:47 -07001353
Ben Chengba4fc8b2009-06-01 13:00:29 -07001354 switch (mir->dalvikInsn.opCode) {
1355 case OP_CONST:
Ben Chenge9695e52009-06-16 16:11:47 -07001356 case OP_CONST_4: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001357 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001358 loadConstantNoClobber(cUnit, rlResult.lowReg, mir->dalvikInsn.vB);
Bill Buzbee1465db52009-09-23 17:17:35 -07001359 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001360 break;
Ben Chenge9695e52009-06-16 16:11:47 -07001361 }
1362 case OP_CONST_WIDE_32: {
Bill Buzbee1465db52009-09-23 17:17:35 -07001363 //TUNING: single routine to load constant pair for support doubles
Bill Buzbee964a7b02010-01-28 12:54:19 -08001364 //TUNING: load 0/-1 separately to avoid load dependency
Bill Buzbeec6f10662010-02-09 11:16:15 -08001365 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001366 loadConstantNoClobber(cUnit, rlResult.lowReg, mir->dalvikInsn.vB);
Bill Buzbee1465db52009-09-23 17:17:35 -07001367 opRegRegImm(cUnit, kOpAsr, rlResult.highReg,
1368 rlResult.lowReg, 31);
1369 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001370 break;
Ben Chenge9695e52009-06-16 16:11:47 -07001371 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07001372 default:
1373 return true;
1374 }
1375 return false;
1376}
1377
1378static bool handleFmt21h(CompilationUnit *cUnit, MIR *mir)
1379{
Bill Buzbee1465db52009-09-23 17:17:35 -07001380 RegLocation rlDest;
1381 RegLocation rlResult;
1382 if (mir->ssaRep->numDefs == 2) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001383 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001384 } else {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001385 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001386 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08001387 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Ben Chenge9695e52009-06-16 16:11:47 -07001388
Ben Chengba4fc8b2009-06-01 13:00:29 -07001389 switch (mir->dalvikInsn.opCode) {
Ben Chenge9695e52009-06-16 16:11:47 -07001390 case OP_CONST_HIGH16: {
Ben Chengbd1326d2010-04-02 15:04:53 -07001391 loadConstantNoClobber(cUnit, rlResult.lowReg,
1392 mir->dalvikInsn.vB << 16);
Bill Buzbee1465db52009-09-23 17:17:35 -07001393 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001394 break;
Ben Chenge9695e52009-06-16 16:11:47 -07001395 }
1396 case OP_CONST_WIDE_HIGH16: {
Bill Buzbee1465db52009-09-23 17:17:35 -07001397 loadConstantValueWide(cUnit, rlResult.lowReg, rlResult.highReg,
1398 0, mir->dalvikInsn.vB << 16);
1399 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001400 break;
Ben Chenge9695e52009-06-16 16:11:47 -07001401 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07001402 default:
1403 return true;
1404 }
1405 return false;
1406}
1407
1408static bool handleFmt20bc(CompilationUnit *cUnit, MIR *mir)
1409{
1410 /* For OP_THROW_VERIFICATION_ERROR */
1411 genInterpSingleStep(cUnit, mir);
1412 return false;
1413}
1414
1415static bool handleFmt21c_Fmt31c(CompilationUnit *cUnit, MIR *mir)
1416{
Bill Buzbee1465db52009-09-23 17:17:35 -07001417 RegLocation rlResult;
1418 RegLocation rlDest;
1419 RegLocation rlSrc;
Ben Chenge9695e52009-06-16 16:11:47 -07001420
Ben Chengba4fc8b2009-06-01 13:00:29 -07001421 switch (mir->dalvikInsn.opCode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07001422 case OP_CONST_STRING_JUMBO:
1423 case OP_CONST_STRING: {
1424 void *strPtr = (void*)
1425 (cUnit->method->clazz->pDvmDex->pResStrings[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001426
1427 if (strPtr == NULL) {
1428 LOGE("Unexpected null string");
1429 dvmAbort();
1430 }
1431
Bill Buzbeec6f10662010-02-09 11:16:15 -08001432 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1433 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001434 loadConstantNoClobber(cUnit, rlResult.lowReg, (int) strPtr );
Bill Buzbee1465db52009-09-23 17:17:35 -07001435 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001436 break;
1437 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07001438 case OP_CONST_CLASS: {
1439 void *classPtr = (void*)
1440 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001441
1442 if (classPtr == NULL) {
1443 LOGE("Unexpected null class");
1444 dvmAbort();
1445 }
1446
Bill Buzbeec6f10662010-02-09 11:16:15 -08001447 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1448 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001449 loadConstantNoClobber(cUnit, rlResult.lowReg, (int) classPtr );
Bill Buzbee1465db52009-09-23 17:17:35 -07001450 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001451 break;
1452 }
buzbeeecf8f6e2010-07-20 14:53:42 -07001453 case OP_SGET_VOLATILE:
1454 case OP_SGET_OBJECT_VOLATILE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001455 case OP_SGET_OBJECT:
1456 case OP_SGET_BOOLEAN:
1457 case OP_SGET_CHAR:
1458 case OP_SGET_BYTE:
1459 case OP_SGET_SHORT:
1460 case OP_SGET: {
Bill Buzbee50a6bf22009-07-08 13:08:04 -07001461 int valOffset = offsetof(StaticField, value);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001462 int tReg = dvmCompilerAllocTemp(cUnit);
buzbeeecf8f6e2010-07-20 14:53:42 -07001463 bool isVolatile;
Ben Cheng7a2697d2010-06-07 13:44:23 -07001464 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
1465 mir->meta.calleeMethod : cUnit->method;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001466 void *fieldPtr = (void*)
Ben Cheng7a2697d2010-06-07 13:44:23 -07001467 (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001468
1469 if (fieldPtr == NULL) {
1470 LOGE("Unexpected null static field");
1471 dvmAbort();
1472 }
1473
buzbeeecf8f6e2010-07-20 14:53:42 -07001474 isVolatile = (mir->dalvikInsn.opCode == OP_SGET_VOLATILE) ||
1475 (mir->dalvikInsn.opCode == OP_SGET_OBJECT_VOLATILE) ||
1476 dvmIsVolatileField(fieldPtr);
1477
Bill Buzbeec6f10662010-02-09 11:16:15 -08001478 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1479 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001480 loadConstant(cUnit, tReg, (int) fieldPtr + valOffset);
Ben Cheng11d8f142010-03-24 15:24:19 -07001481
buzbeeecf8f6e2010-07-20 14:53:42 -07001482 if (isVolatile) {
1483 dvmCompilerGenMemBarrier(cUnit);
1484 }
Ben Cheng11d8f142010-03-24 15:24:19 -07001485 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001486 loadWordDisp(cUnit, tReg, 0, rlResult.lowReg);
Ben Cheng11d8f142010-03-24 15:24:19 -07001487 HEAP_ACCESS_SHADOW(false);
1488
Bill Buzbee1465db52009-09-23 17:17:35 -07001489 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001490 break;
1491 }
1492 case OP_SGET_WIDE: {
Bill Buzbee50a6bf22009-07-08 13:08:04 -07001493 int valOffset = offsetof(StaticField, value);
Ben Cheng7a2697d2010-06-07 13:44:23 -07001494 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
1495 mir->meta.calleeMethod : cUnit->method;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001496 void *fieldPtr = (void*)
Ben Cheng7a2697d2010-06-07 13:44:23 -07001497 (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001498
1499 if (fieldPtr == NULL) {
1500 LOGE("Unexpected null static field");
1501 dvmAbort();
1502 }
1503
Bill Buzbeec6f10662010-02-09 11:16:15 -08001504 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001505 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
1506 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001507 loadConstant(cUnit, tReg, (int) fieldPtr + valOffset);
Ben Cheng11d8f142010-03-24 15:24:19 -07001508
1509 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001510 loadPair(cUnit, tReg, rlResult.lowReg, rlResult.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -07001511 HEAP_ACCESS_SHADOW(false);
1512
Bill Buzbee1465db52009-09-23 17:17:35 -07001513 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001514 break;
1515 }
1516 case OP_SPUT_OBJECT:
1517 case OP_SPUT_BOOLEAN:
1518 case OP_SPUT_CHAR:
1519 case OP_SPUT_BYTE:
1520 case OP_SPUT_SHORT:
1521 case OP_SPUT: {
Bill Buzbee50a6bf22009-07-08 13:08:04 -07001522 int valOffset = offsetof(StaticField, value);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001523 int tReg = dvmCompilerAllocTemp(cUnit);
buzbeeecf8f6e2010-07-20 14:53:42 -07001524 bool isVolatile;
Ben Cheng7a2697d2010-06-07 13:44:23 -07001525 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
1526 mir->meta.calleeMethod : cUnit->method;
1527 void *fieldPtr = (void*)
1528 (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]);
Ben Chenge9695e52009-06-16 16:11:47 -07001529
buzbeeecf8f6e2010-07-20 14:53:42 -07001530 isVolatile = (mir->dalvikInsn.opCode == OP_SPUT_VOLATILE) ||
1531 (mir->dalvikInsn.opCode == OP_SPUT_OBJECT_VOLATILE) ||
1532 dvmIsVolatileField(fieldPtr);
1533
Ben Chengdd6e8702010-05-07 13:05:47 -07001534 if (fieldPtr == NULL) {
1535 LOGE("Unexpected null static field");
1536 dvmAbort();
1537 }
1538
Bill Buzbeec6f10662010-02-09 11:16:15 -08001539 rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001540 rlSrc = loadValue(cUnit, rlSrc, kAnyReg);
1541 loadConstant(cUnit, tReg, (int) fieldPtr + valOffset);
Ben Cheng11d8f142010-03-24 15:24:19 -07001542
1543 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001544 storeWordDisp(cUnit, tReg, 0 ,rlSrc.lowReg);
Ben Cheng11d8f142010-03-24 15:24:19 -07001545 HEAP_ACCESS_SHADOW(false);
buzbeeecf8f6e2010-07-20 14:53:42 -07001546 if (isVolatile) {
1547 dvmCompilerGenMemBarrier(cUnit);
1548 }
buzbee919eb062010-07-12 12:59:22 -07001549 if (mir->dalvikInsn.opCode == OP_SPUT_OBJECT) {
1550 /* NOTE: marking card based on field address */
1551 markCard(cUnit, rlSrc.lowReg, tReg);
1552 }
buzbeebaf196a2010-08-04 10:13:15 -07001553 dvmCompilerFreeTemp(cUnit, tReg);
Ben Cheng11d8f142010-03-24 15:24:19 -07001554
Ben Chengba4fc8b2009-06-01 13:00:29 -07001555 break;
1556 }
1557 case OP_SPUT_WIDE: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001558 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee50a6bf22009-07-08 13:08:04 -07001559 int valOffset = offsetof(StaticField, value);
Ben Cheng7a2697d2010-06-07 13:44:23 -07001560 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
1561 mir->meta.calleeMethod : cUnit->method;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001562 void *fieldPtr = (void*)
Ben Cheng7a2697d2010-06-07 13:44:23 -07001563 (method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]);
Ben Chenge9695e52009-06-16 16:11:47 -07001564
Ben Chengdd6e8702010-05-07 13:05:47 -07001565 if (fieldPtr == NULL) {
1566 LOGE("Unexpected null static field");
1567 dvmAbort();
1568 }
1569
Bill Buzbeec6f10662010-02-09 11:16:15 -08001570 rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001571 rlSrc = loadValueWide(cUnit, rlSrc, kAnyReg);
1572 loadConstant(cUnit, tReg, (int) fieldPtr + valOffset);
Ben Cheng11d8f142010-03-24 15:24:19 -07001573
1574 HEAP_ACCESS_SHADOW(true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001575 storePair(cUnit, tReg, rlSrc.lowReg, rlSrc.highReg);
Ben Cheng11d8f142010-03-24 15:24:19 -07001576 HEAP_ACCESS_SHADOW(false);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001577 break;
1578 }
1579 case OP_NEW_INSTANCE: {
Ben Chenge9695e52009-06-16 16:11:47 -07001580 /*
1581 * Obey the calling convention and don't mess with the register
1582 * usage.
1583 */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001584 ClassObject *classPtr = (void*)
1585 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vB]);
Ben Chengdd6e8702010-05-07 13:05:47 -07001586
1587 if (classPtr == NULL) {
1588 LOGE("Unexpected null class");
1589 dvmAbort();
1590 }
1591
Ben Cheng79d173c2009-09-29 16:12:51 -07001592 /*
1593 * If it is going to throw, it should not make to the trace to begin
Bill Buzbee1465db52009-09-23 17:17:35 -07001594 * with. However, Alloc might throw, so we need to genExportPC()
Ben Cheng79d173c2009-09-29 16:12:51 -07001595 */
1596 assert((classPtr->accessFlags & (ACC_INTERFACE|ACC_ABSTRACT)) == 0);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001597 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07001598 genExportPC(cUnit, mir);
Ben Chengbd1326d2010-04-02 15:04:53 -07001599 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmAllocObject);
Ben Chenge9695e52009-06-16 16:11:47 -07001600 loadConstant(cUnit, r0, (int) classPtr);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001601 loadConstant(cUnit, r1, ALLOC_DONT_TRACK);
Bill Buzbee1465db52009-09-23 17:17:35 -07001602 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -08001603 dvmCompilerClobberCallRegs(cUnit);
Ben Cheng4f489172009-09-27 17:08:35 -07001604 /* generate a branch over if allocation is successful */
buzbee8f8109a2010-08-31 10:16:35 -07001605 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Ben Cheng4f489172009-09-27 17:08:35 -07001606 /*
1607 * OOM exception needs to be thrown here and cannot re-execute
1608 */
1609 loadConstant(cUnit, r0,
1610 (int) (cUnit->method->insns + mir->offset));
1611 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
1612 /* noreturn */
1613
Bill Buzbee1465db52009-09-23 17:17:35 -07001614 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Cheng4f489172009-09-27 17:08:35 -07001615 target->defMask = ENCODE_ALL;
1616 branchOver->generic.target = (LIR *) target;
Bill Buzbeec6f10662010-02-09 11:16:15 -08001617 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1618 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001619 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001620 break;
1621 }
1622 case OP_CHECK_CAST: {
Ben Chenge9695e52009-06-16 16:11:47 -07001623 /*
1624 * Obey the calling convention and don't mess with the register
1625 * usage.
1626 */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001627 ClassObject *classPtr =
1628 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vB]);
Bill Buzbee4df41a52009-11-12 17:07:16 -08001629 /*
1630 * Note: It is possible that classPtr is NULL at this point,
1631 * even though this instruction has been successfully interpreted.
1632 * If the previous interpretation had a null source, the
1633 * interpreter would not have bothered to resolve the clazz.
1634 * Bail out to the interpreter in this case, and log it
1635 * so that we can tell if it happens frequently.
1636 */
1637 if (classPtr == NULL) {
Ben Cheng11d8f142010-03-24 15:24:19 -07001638 LOGVV("null clazz in OP_CHECK_CAST, single-stepping");
Bill Buzbee4df41a52009-11-12 17:07:16 -08001639 genInterpSingleStep(cUnit, mir);
1640 return false;
1641 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08001642 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001643 loadConstant(cUnit, r1, (int) classPtr );
Bill Buzbeec6f10662010-02-09 11:16:15 -08001644 rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001645 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
buzbee8f8109a2010-08-31 10:16:35 -07001646 /* Null? */
1647 ArmLIR *branch1 = genCmpImmBranch(cUnit, kArmCondEq,
1648 rlSrc.lowReg, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001649 /*
1650 * rlSrc.lowReg now contains object->clazz. Note that
1651 * it could have been allocated r0, but we're okay so long
1652 * as we don't do anything desctructive until r0 is loaded
1653 * with clazz.
1654 */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001655 /* r0 now contains object->clazz */
Bill Buzbee1465db52009-09-23 17:17:35 -07001656 loadWordDisp(cUnit, rlSrc.lowReg, offsetof(Object, clazz), r0);
Ben Chengbd1326d2010-04-02 15:04:53 -07001657 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmInstanceofNonTrivial);
Bill Buzbee1465db52009-09-23 17:17:35 -07001658 opRegReg(cUnit, kOpCmp, r0, r1);
1659 ArmLIR *branch2 = opCondBranch(cUnit, kArmCondEq);
1660 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -08001661 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07001662 /*
1663 * If null, check cast failed - punt to the interpreter. Because
1664 * interpreter will be the one throwing, we don't need to
1665 * genExportPC() here.
1666 */
Bill Buzbee270c1d62009-08-13 16:58:07 -07001667 genZeroCheck(cUnit, r0, mir->offset, NULL);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001668 /* check cast passed - branch target here */
Bill Buzbee1465db52009-09-23 17:17:35 -07001669 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Chengd7d426a2009-09-22 11:23:36 -07001670 target->defMask = ENCODE_ALL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001671 branch1->generic.target = (LIR *)target;
1672 branch2->generic.target = (LIR *)target;
1673 break;
1674 }
buzbee4d92e682010-07-29 15:24:14 -07001675 case OP_SGET_WIDE_VOLATILE:
1676 case OP_SPUT_WIDE_VOLATILE:
1677 genInterpSingleStep(cUnit, mir);
1678 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001679 default:
1680 return true;
1681 }
1682 return false;
1683}
1684
Ben Cheng7a2697d2010-06-07 13:44:23 -07001685/*
1686 * A typical example of inlined getter/setter from a monomorphic callsite:
1687 *
1688 * D/dalvikvm( 289): -------- dalvik offset: 0x0000 @ invoke-static (I)
1689 * D/dalvikvm( 289): -------- dalvik offset: 0x0000 @ sget-object (C) v0, ...
1690 * D/dalvikvm( 289): 0x4427fc22 (0002): ldr r0, [pc, #56]
1691 * D/dalvikvm( 289): 0x4427fc24 (0004): ldr r1, [r0, #0]
1692 * D/dalvikvm( 289): 0x4427fc26 (0006): str r1, [r5, #0]
1693 * D/dalvikvm( 289): 0x4427fc28 (0008): .align4
1694 * D/dalvikvm( 289): L0x0003:
1695 * D/dalvikvm( 289): -------- dalvik offset: 0x0003 @ move-result-object (I) v0
1696 *
1697 * Note the invoke-static and move-result-object with the (I) notation are
1698 * turned into no-op.
1699 */
Ben Chengba4fc8b2009-06-01 13:00:29 -07001700static bool handleFmt11x(CompilationUnit *cUnit, MIR *mir)
1701{
1702 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
Bill Buzbee1465db52009-09-23 17:17:35 -07001703 RegLocation rlResult;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001704 switch (dalvikOpCode) {
1705 case OP_MOVE_EXCEPTION: {
1706 int offset = offsetof(InterpState, self);
1707 int exOffset = offsetof(Thread, exception);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001708 int selfReg = dvmCompilerAllocTemp(cUnit);
1709 int resetReg = dvmCompilerAllocTemp(cUnit);
1710 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1711 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001712 loadWordDisp(cUnit, rGLUE, offset, selfReg);
Bill Buzbeef9f33282009-11-22 12:45:30 -08001713 loadConstant(cUnit, resetReg, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001714 loadWordDisp(cUnit, selfReg, exOffset, rlResult.lowReg);
Bill Buzbeef9f33282009-11-22 12:45:30 -08001715 storeWordDisp(cUnit, selfReg, exOffset, resetReg);
Bill Buzbee1465db52009-09-23 17:17:35 -07001716 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001717 break;
1718 }
1719 case OP_MOVE_RESULT:
1720 case OP_MOVE_RESULT_OBJECT: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07001721 /* An inlined move result is effectively no-op */
1722 if (mir->OptimizationFlags & MIR_INLINED)
1723 break;
Bill Buzbeec6f10662010-02-09 11:16:15 -08001724 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001725 RegLocation rlSrc = LOC_DALVIK_RETURN_VAL;
1726 rlSrc.fp = rlDest.fp;
1727 storeValue(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001728 break;
1729 }
1730 case OP_MOVE_RESULT_WIDE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07001731 /* An inlined move result is effectively no-op */
1732 if (mir->OptimizationFlags & MIR_INLINED)
1733 break;
Bill Buzbeec6f10662010-02-09 11:16:15 -08001734 RegLocation rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001735 RegLocation rlSrc = LOC_DALVIK_RETURN_VAL_WIDE;
1736 rlSrc.fp = rlDest.fp;
1737 storeValueWide(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001738 break;
1739 }
1740 case OP_RETURN_WIDE: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001741 RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001742 RegLocation rlDest = LOC_DALVIK_RETURN_VAL_WIDE;
1743 rlDest.fp = rlSrc.fp;
1744 storeValueWide(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001745 genReturnCommon(cUnit,mir);
1746 break;
1747 }
1748 case OP_RETURN:
1749 case OP_RETURN_OBJECT: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001750 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001751 RegLocation rlDest = LOC_DALVIK_RETURN_VAL;
1752 rlDest.fp = rlSrc.fp;
1753 storeValue(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001754 genReturnCommon(cUnit,mir);
1755 break;
1756 }
Bill Buzbee1465db52009-09-23 17:17:35 -07001757 case OP_MONITOR_EXIT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001758 case OP_MONITOR_ENTER:
Bill Buzbeed0937ef2009-12-22 16:15:39 -08001759#if defined(WITH_DEADLOCK_PREDICTION) || defined(WITH_MONITOR_TRACKING)
Ben Cheng5d90c202009-11-22 23:31:11 -08001760 genMonitorPortable(cUnit, mir);
Bill Buzbee1465db52009-09-23 17:17:35 -07001761#else
Ben Cheng5d90c202009-11-22 23:31:11 -08001762 genMonitor(cUnit, mir);
Bill Buzbee1465db52009-09-23 17:17:35 -07001763#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07001764 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001765 case OP_THROW: {
1766 genInterpSingleStep(cUnit, mir);
1767 break;
1768 }
1769 default:
1770 return true;
1771 }
1772 return false;
1773}
1774
Bill Buzbeed45ba372009-06-15 17:00:57 -07001775static bool handleFmt12x(CompilationUnit *cUnit, MIR *mir)
1776{
1777 OpCode opCode = mir->dalvikInsn.opCode;
Bill Buzbee1465db52009-09-23 17:17:35 -07001778 RegLocation rlDest;
1779 RegLocation rlSrc;
1780 RegLocation rlResult;
Bill Buzbeed45ba372009-06-15 17:00:57 -07001781
Ben Chengba4fc8b2009-06-01 13:00:29 -07001782 if ( (opCode >= OP_ADD_INT_2ADDR) && (opCode <= OP_REM_DOUBLE_2ADDR)) {
Ben Cheng5d90c202009-11-22 23:31:11 -08001783 return genArithOp( cUnit, mir );
Ben Chengba4fc8b2009-06-01 13:00:29 -07001784 }
1785
Bill Buzbee1465db52009-09-23 17:17:35 -07001786 if (mir->ssaRep->numUses == 2)
Bill Buzbeec6f10662010-02-09 11:16:15 -08001787 rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001788 else
Bill Buzbeec6f10662010-02-09 11:16:15 -08001789 rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001790 if (mir->ssaRep->numDefs == 2)
Bill Buzbeec6f10662010-02-09 11:16:15 -08001791 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07001792 else
Bill Buzbeec6f10662010-02-09 11:16:15 -08001793 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Ben Chenge9695e52009-06-16 16:11:47 -07001794
Ben Chengba4fc8b2009-06-01 13:00:29 -07001795 switch (opCode) {
Bill Buzbee1465db52009-09-23 17:17:35 -07001796 case OP_DOUBLE_TO_INT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001797 case OP_INT_TO_FLOAT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001798 case OP_FLOAT_TO_INT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001799 case OP_DOUBLE_TO_FLOAT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001800 case OP_FLOAT_TO_DOUBLE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001801 case OP_INT_TO_DOUBLE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001802 case OP_FLOAT_TO_LONG:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001803 case OP_LONG_TO_FLOAT:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001804 case OP_DOUBLE_TO_LONG:
Ben Chengba4fc8b2009-06-01 13:00:29 -07001805 case OP_LONG_TO_DOUBLE:
Ben Cheng5d90c202009-11-22 23:31:11 -08001806 return genConversion(cUnit, mir);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001807 case OP_NEG_INT:
1808 case OP_NOT_INT:
Ben Cheng5d90c202009-11-22 23:31:11 -08001809 return genArithOpInt(cUnit, mir, rlDest, rlSrc, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001810 case OP_NEG_LONG:
1811 case OP_NOT_LONG:
Ben Cheng5d90c202009-11-22 23:31:11 -08001812 return genArithOpLong(cUnit, mir, rlDest, rlSrc, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001813 case OP_NEG_FLOAT:
Ben Cheng5d90c202009-11-22 23:31:11 -08001814 return genArithOpFloat(cUnit, mir, rlDest, rlSrc, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001815 case OP_NEG_DOUBLE:
Ben Cheng5d90c202009-11-22 23:31:11 -08001816 return genArithOpDouble(cUnit, mir, rlDest, rlSrc, rlSrc);
Bill Buzbee1465db52009-09-23 17:17:35 -07001817 case OP_MOVE_WIDE:
1818 storeValueWide(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001819 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07001820 case OP_INT_TO_LONG:
Bill Buzbeec6f10662010-02-09 11:16:15 -08001821 rlSrc = dvmCompilerUpdateLoc(cUnit, rlSrc);
1822 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee964a7b02010-01-28 12:54:19 -08001823 //TUNING: shouldn't loadValueDirect already check for phys reg?
Bill Buzbee1465db52009-09-23 17:17:35 -07001824 if (rlSrc.location == kLocPhysReg) {
1825 genRegCopy(cUnit, rlResult.lowReg, rlSrc.lowReg);
1826 } else {
1827 loadValueDirect(cUnit, rlSrc, rlResult.lowReg);
1828 }
1829 opRegRegImm(cUnit, kOpAsr, rlResult.highReg,
1830 rlResult.lowReg, 31);
1831 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001832 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07001833 case OP_LONG_TO_INT:
Bill Buzbeec6f10662010-02-09 11:16:15 -08001834 rlSrc = dvmCompilerUpdateLocWide(cUnit, rlSrc);
1835 rlSrc = dvmCompilerWideToNarrow(cUnit, rlSrc);
Bill Buzbee1465db52009-09-23 17:17:35 -07001836 // Intentional fallthrough
Ben Chengba4fc8b2009-06-01 13:00:29 -07001837 case OP_MOVE:
1838 case OP_MOVE_OBJECT:
Bill Buzbee1465db52009-09-23 17:17:35 -07001839 storeValue(cUnit, rlDest, rlSrc);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001840 break;
1841 case OP_INT_TO_BYTE:
Bill Buzbee1465db52009-09-23 17:17:35 -07001842 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001843 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001844 opRegReg(cUnit, kOp2Byte, rlResult.lowReg, rlSrc.lowReg);
1845 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001846 break;
1847 case OP_INT_TO_SHORT:
Bill Buzbee1465db52009-09-23 17:17:35 -07001848 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001849 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001850 opRegReg(cUnit, kOp2Short, rlResult.lowReg, rlSrc.lowReg);
1851 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001852 break;
1853 case OP_INT_TO_CHAR:
Bill Buzbee1465db52009-09-23 17:17:35 -07001854 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001855 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001856 opRegReg(cUnit, kOp2Char, rlResult.lowReg, rlSrc.lowReg);
1857 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001858 break;
1859 case OP_ARRAY_LENGTH: {
1860 int lenOffset = offsetof(ArrayObject, length);
Bill Buzbee1465db52009-09-23 17:17:35 -07001861 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
1862 genNullCheck(cUnit, rlSrc.sRegLow, rlSrc.lowReg,
1863 mir->offset, NULL);
Bill Buzbeec6f10662010-02-09 11:16:15 -08001864 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07001865 loadWordDisp(cUnit, rlSrc.lowReg, lenOffset,
1866 rlResult.lowReg);
1867 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001868 break;
1869 }
1870 default:
1871 return true;
1872 }
1873 return false;
1874}
1875
1876static bool handleFmt21s(CompilationUnit *cUnit, MIR *mir)
1877{
1878 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
Bill Buzbee1465db52009-09-23 17:17:35 -07001879 RegLocation rlDest;
1880 RegLocation rlResult;
1881 int BBBB = mir->dalvikInsn.vB;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001882 if (dalvikOpCode == OP_CONST_WIDE_16) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001883 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
1884 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001885 loadConstantNoClobber(cUnit, rlResult.lowReg, BBBB);
Bill Buzbee964a7b02010-01-28 12:54:19 -08001886 //TUNING: do high separately to avoid load dependency
Bill Buzbee1465db52009-09-23 17:17:35 -07001887 opRegRegImm(cUnit, kOpAsr, rlResult.highReg, rlResult.lowReg, 31);
1888 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001889 } else if (dalvikOpCode == OP_CONST_16) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08001890 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
1891 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kAnyReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07001892 loadConstantNoClobber(cUnit, rlResult.lowReg, BBBB);
Bill Buzbee1465db52009-09-23 17:17:35 -07001893 storeValue(cUnit, rlDest, rlResult);
1894 } else
Ben Chengba4fc8b2009-06-01 13:00:29 -07001895 return true;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001896 return false;
1897}
1898
1899/* Compare agaist zero */
1900static bool handleFmt21t(CompilationUnit *cUnit, MIR *mir, BasicBlock *bb,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001901 ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07001902{
1903 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
Bill Buzbee89efc3d2009-07-28 11:22:22 -07001904 ArmConditionCode cond;
Bill Buzbeec6f10662010-02-09 11:16:15 -08001905 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07001906 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
1907 opRegImm(cUnit, kOpCmp, rlSrc.lowReg, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001908
Bill Buzbee270c1d62009-08-13 16:58:07 -07001909//TUNING: break this out to allow use of Thumb2 CB[N]Z
Ben Chengba4fc8b2009-06-01 13:00:29 -07001910 switch (dalvikOpCode) {
1911 case OP_IF_EQZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001912 cond = kArmCondEq;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001913 break;
1914 case OP_IF_NEZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001915 cond = kArmCondNe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001916 break;
1917 case OP_IF_LTZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001918 cond = kArmCondLt;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001919 break;
1920 case OP_IF_GEZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001921 cond = kArmCondGe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001922 break;
1923 case OP_IF_GTZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001924 cond = kArmCondGt;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001925 break;
1926 case OP_IF_LEZ:
Bill Buzbee1465db52009-09-23 17:17:35 -07001927 cond = kArmCondLe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07001928 break;
1929 default:
1930 cond = 0;
1931 LOGE("Unexpected opcode (%d) for Fmt21t\n", dalvikOpCode);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08001932 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07001933 }
1934 genConditionalBranch(cUnit, cond, &labelList[bb->taken->id]);
1935 /* This mostly likely will be optimized away in a later phase */
1936 genUnconditionalBranch(cUnit, &labelList[bb->fallThrough->id]);
1937 return false;
1938}
1939
Elliott Hughesb4c05972010-02-24 16:36:18 -08001940static bool isPowerOfTwo(int x)
1941{
1942 return (x & (x - 1)) == 0;
1943}
1944
1945// Returns true if no more than two bits are set in 'x'.
1946static bool isPopCountLE2(unsigned int x)
1947{
1948 x &= x - 1;
1949 return (x & (x - 1)) == 0;
1950}
1951
1952// Returns the index of the lowest set bit in 'x'.
1953static int lowestSetBit(unsigned int x) {
1954 int bit_posn = 0;
1955 while ((x & 0xf) == 0) {
1956 bit_posn += 4;
1957 x >>= 4;
Bill Buzbee78cb0e22010-02-11 14:04:53 -08001958 }
Elliott Hughesb4c05972010-02-24 16:36:18 -08001959 while ((x & 1) == 0) {
1960 bit_posn++;
1961 x >>= 1;
1962 }
1963 return bit_posn;
1964}
1965
Elliott Hughes672511b2010-04-26 17:40:13 -07001966// Returns true if it added instructions to 'cUnit' to divide 'rlSrc' by 'lit'
1967// and store the result in 'rlDest'.
Elliott Hughesc7ad9b22010-04-28 13:52:02 -07001968static bool handleEasyDivide(CompilationUnit *cUnit, OpCode dalvikOpCode,
Elliott Hughes672511b2010-04-26 17:40:13 -07001969 RegLocation rlSrc, RegLocation rlDest, int lit)
1970{
1971 if (lit < 2 || !isPowerOfTwo(lit)) {
1972 return false;
1973 }
1974 int k = lowestSetBit(lit);
1975 if (k >= 30) {
1976 // Avoid special cases.
1977 return false;
1978 }
Elliott Hughes9c457022010-04-28 16:15:38 -07001979 bool div = (dalvikOpCode == OP_DIV_INT_LIT8 || dalvikOpCode == OP_DIV_INT_LIT16);
Elliott Hughes672511b2010-04-26 17:40:13 -07001980 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
1981 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Elliott Hughes9c457022010-04-28 16:15:38 -07001982 if (div) {
1983 int tReg = dvmCompilerAllocTemp(cUnit);
1984 if (lit == 2) {
1985 // Division by 2 is by far the most common division by constant.
1986 opRegRegImm(cUnit, kOpLsr, tReg, rlSrc.lowReg, 32 - k);
1987 opRegRegReg(cUnit, kOpAdd, tReg, tReg, rlSrc.lowReg);
1988 opRegRegImm(cUnit, kOpAsr, rlResult.lowReg, tReg, k);
1989 } else {
1990 opRegRegImm(cUnit, kOpAsr, tReg, rlSrc.lowReg, 31);
1991 opRegRegImm(cUnit, kOpLsr, tReg, tReg, 32 - k);
1992 opRegRegReg(cUnit, kOpAdd, tReg, tReg, rlSrc.lowReg);
1993 opRegRegImm(cUnit, kOpAsr, rlResult.lowReg, tReg, k);
1994 }
Elliott Hughes672511b2010-04-26 17:40:13 -07001995 } else {
Elliott Hughes9c457022010-04-28 16:15:38 -07001996 int cReg = dvmCompilerAllocTemp(cUnit);
1997 loadConstant(cUnit, cReg, lit - 1);
1998 int tReg1 = dvmCompilerAllocTemp(cUnit);
1999 int tReg2 = dvmCompilerAllocTemp(cUnit);
2000 if (lit == 2) {
2001 opRegRegImm(cUnit, kOpLsr, tReg1, rlSrc.lowReg, 32 - k);
2002 opRegRegReg(cUnit, kOpAdd, tReg2, tReg1, rlSrc.lowReg);
2003 opRegRegReg(cUnit, kOpAnd, tReg2, tReg2, cReg);
2004 opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg2, tReg1);
2005 } else {
2006 opRegRegImm(cUnit, kOpAsr, tReg1, rlSrc.lowReg, 31);
2007 opRegRegImm(cUnit, kOpLsr, tReg1, tReg1, 32 - k);
2008 opRegRegReg(cUnit, kOpAdd, tReg2, tReg1, rlSrc.lowReg);
2009 opRegRegReg(cUnit, kOpAnd, tReg2, tReg2, cReg);
2010 opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg2, tReg1);
2011 }
Elliott Hughes672511b2010-04-26 17:40:13 -07002012 }
2013 storeValue(cUnit, rlDest, rlResult);
2014 return true;
2015}
2016
Elliott Hughesb4c05972010-02-24 16:36:18 -08002017// Returns true if it added instructions to 'cUnit' to multiply 'rlSrc' by 'lit'
2018// and store the result in 'rlDest'.
2019static bool handleEasyMultiply(CompilationUnit *cUnit,
2020 RegLocation rlSrc, RegLocation rlDest, int lit)
2021{
2022 // Can we simplify this multiplication?
2023 bool powerOfTwo = false;
2024 bool popCountLE2 = false;
2025 bool powerOfTwoMinusOne = false;
2026 if (lit < 2) {
2027 // Avoid special cases.
2028 return false;
2029 } else if (isPowerOfTwo(lit)) {
2030 powerOfTwo = true;
2031 } else if (isPopCountLE2(lit)) {
2032 popCountLE2 = true;
2033 } else if (isPowerOfTwo(lit + 1)) {
2034 powerOfTwoMinusOne = true;
2035 } else {
2036 return false;
2037 }
2038 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
2039 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
2040 if (powerOfTwo) {
2041 // Shift.
2042 opRegRegImm(cUnit, kOpLsl, rlResult.lowReg, rlSrc.lowReg,
2043 lowestSetBit(lit));
2044 } else if (popCountLE2) {
2045 // Shift and add and shift.
2046 int firstBit = lowestSetBit(lit);
2047 int secondBit = lowestSetBit(lit ^ (1 << firstBit));
2048 genMultiplyByTwoBitMultiplier(cUnit, rlSrc, rlResult, lit,
2049 firstBit, secondBit);
2050 } else {
2051 // Reverse subtract: (src << (shift + 1)) - src.
2052 assert(powerOfTwoMinusOne);
2053 // TODO: rsb dst, src, src lsl#lowestSetBit(lit + 1)
2054 int tReg = dvmCompilerAllocTemp(cUnit);
2055 opRegRegImm(cUnit, kOpLsl, tReg, rlSrc.lowReg, lowestSetBit(lit + 1));
2056 opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg, rlSrc.lowReg);
2057 }
2058 storeValue(cUnit, rlDest, rlResult);
2059 return true;
Bill Buzbee78cb0e22010-02-11 14:04:53 -08002060}
2061
Ben Chengba4fc8b2009-06-01 13:00:29 -07002062static bool handleFmt22b_Fmt22s(CompilationUnit *cUnit, MIR *mir)
2063{
2064 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
Bill Buzbeec6f10662010-02-09 11:16:15 -08002065 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
2066 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002067 RegLocation rlResult;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002068 int lit = mir->dalvikInsn.vC;
Ben Cheng4f489172009-09-27 17:08:35 -07002069 OpKind op = 0; /* Make gcc happy */
Bill Buzbee1465db52009-09-23 17:17:35 -07002070 int shiftOp = false;
2071 bool isDiv = false;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002072
Ben Chengba4fc8b2009-06-01 13:00:29 -07002073 switch (dalvikOpCode) {
Bill Buzbee1465db52009-09-23 17:17:35 -07002074 case OP_RSUB_INT_LIT8:
2075 case OP_RSUB_INT: {
2076 int tReg;
2077 //TUNING: add support for use of Arm rsub op
2078 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002079 tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002080 loadConstant(cUnit, tReg, lit);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002081 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07002082 opRegRegReg(cUnit, kOpSub, rlResult.lowReg,
2083 tReg, rlSrc.lowReg);
2084 storeValue(cUnit, rlDest, rlResult);
2085 return false;
2086 break;
2087 }
2088
Ben Chengba4fc8b2009-06-01 13:00:29 -07002089 case OP_ADD_INT_LIT8:
2090 case OP_ADD_INT_LIT16:
Bill Buzbee1465db52009-09-23 17:17:35 -07002091 op = kOpAdd;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002092 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002093 case OP_MUL_INT_LIT8:
Bill Buzbee78cb0e22010-02-11 14:04:53 -08002094 case OP_MUL_INT_LIT16: {
Elliott Hughesb4c05972010-02-24 16:36:18 -08002095 if (handleEasyMultiply(cUnit, rlSrc, rlDest, lit)) {
2096 return false;
Bill Buzbee78cb0e22010-02-11 14:04:53 -08002097 }
Elliott Hughesb4c05972010-02-24 16:36:18 -08002098 op = kOpMul;
Bill Buzbee1465db52009-09-23 17:17:35 -07002099 break;
Bill Buzbee78cb0e22010-02-11 14:04:53 -08002100 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002101 case OP_AND_INT_LIT8:
2102 case OP_AND_INT_LIT16:
Bill Buzbee1465db52009-09-23 17:17:35 -07002103 op = kOpAnd;
2104 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002105 case OP_OR_INT_LIT8:
2106 case OP_OR_INT_LIT16:
Bill Buzbee1465db52009-09-23 17:17:35 -07002107 op = kOpOr;
2108 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002109 case OP_XOR_INT_LIT8:
2110 case OP_XOR_INT_LIT16:
Bill Buzbee1465db52009-09-23 17:17:35 -07002111 op = kOpXor;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002112 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002113 case OP_SHL_INT_LIT8:
Bill Buzbee0e605272009-12-01 14:28:05 -08002114 lit &= 31;
Bill Buzbee1465db52009-09-23 17:17:35 -07002115 shiftOp = true;
2116 op = kOpLsl;
2117 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002118 case OP_SHR_INT_LIT8:
Bill Buzbee0e605272009-12-01 14:28:05 -08002119 lit &= 31;
Bill Buzbee1465db52009-09-23 17:17:35 -07002120 shiftOp = true;
2121 op = kOpAsr;
2122 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002123 case OP_USHR_INT_LIT8:
Bill Buzbee0e605272009-12-01 14:28:05 -08002124 lit &= 31;
Bill Buzbee1465db52009-09-23 17:17:35 -07002125 shiftOp = true;
2126 op = kOpLsr;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002127 break;
2128
2129 case OP_DIV_INT_LIT8:
2130 case OP_DIV_INT_LIT16:
Ben Chengba4fc8b2009-06-01 13:00:29 -07002131 case OP_REM_INT_LIT8:
2132 case OP_REM_INT_LIT16:
2133 if (lit == 0) {
2134 /* Let the interpreter deal with div by 0 */
2135 genInterpSingleStep(cUnit, mir);
2136 return false;
2137 }
Elliott Hughesc7ad9b22010-04-28 13:52:02 -07002138 if (handleEasyDivide(cUnit, dalvikOpCode, rlSrc, rlDest, lit)) {
Elliott Hughes672511b2010-04-26 17:40:13 -07002139 return false;
2140 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08002141 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002142 loadValueDirectFixed(cUnit, rlSrc, r0);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002143 dvmCompilerClobber(cUnit, r0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002144 if ((dalvikOpCode == OP_DIV_INT_LIT8) ||
2145 (dalvikOpCode == OP_DIV_INT_LIT16)) {
Ben Chengbd1326d2010-04-02 15:04:53 -07002146 LOAD_FUNC_ADDR(cUnit, r2, (int)__aeabi_idiv);
Bill Buzbee1465db52009-09-23 17:17:35 -07002147 isDiv = true;
2148 } else {
Ben Chengbd1326d2010-04-02 15:04:53 -07002149 LOAD_FUNC_ADDR(cUnit, r2, (int)__aeabi_idivmod);
Bill Buzbee1465db52009-09-23 17:17:35 -07002150 isDiv = false;
2151 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002152 loadConstant(cUnit, r1, lit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002153 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -08002154 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002155 if (isDiv)
Bill Buzbeec6f10662010-02-09 11:16:15 -08002156 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002157 else
Bill Buzbeec6f10662010-02-09 11:16:15 -08002158 rlResult = dvmCompilerGetReturnAlt(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002159 storeValue(cUnit, rlDest, rlResult);
2160 return false;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002161 break;
2162 default:
2163 return true;
2164 }
Bill Buzbee1465db52009-09-23 17:17:35 -07002165 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002166 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Bill Buzbee1465db52009-09-23 17:17:35 -07002167 // Avoid shifts by literal 0 - no support in Thumb. Change to copy
2168 if (shiftOp && (lit == 0)) {
2169 genRegCopy(cUnit, rlResult.lowReg, rlSrc.lowReg);
2170 } else {
2171 opRegRegImm(cUnit, op, rlResult.lowReg, rlSrc.lowReg, lit);
2172 }
2173 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002174 return false;
2175}
2176
2177static bool handleFmt22c(CompilationUnit *cUnit, MIR *mir)
2178{
2179 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
buzbee4d92e682010-07-29 15:24:14 -07002180 int fieldOffset = -1;
buzbeeecf8f6e2010-07-20 14:53:42 -07002181 bool isVolatile = false;
buzbee4d92e682010-07-29 15:24:14 -07002182 switch (dalvikOpCode) {
2183 /*
2184 * Wide volatiles currently handled via single step.
2185 * Add them here if generating in-line code.
2186 * case OP_IGET_WIDE_VOLATILE:
2187 * case OP_IPUT_WIDE_VOLATILE:
2188 */
2189 case OP_IGET:
2190 case OP_IGET_VOLATILE:
2191 case OP_IGET_WIDE:
2192 case OP_IGET_OBJECT:
2193 case OP_IGET_OBJECT_VOLATILE:
2194 case OP_IGET_BOOLEAN:
2195 case OP_IGET_BYTE:
2196 case OP_IGET_CHAR:
2197 case OP_IGET_SHORT:
2198 case OP_IPUT:
2199 case OP_IPUT_VOLATILE:
2200 case OP_IPUT_WIDE:
2201 case OP_IPUT_OBJECT:
2202 case OP_IPUT_OBJECT_VOLATILE:
2203 case OP_IPUT_BOOLEAN:
2204 case OP_IPUT_BYTE:
2205 case OP_IPUT_CHAR:
2206 case OP_IPUT_SHORT: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07002207 const Method *method = (mir->OptimizationFlags & MIR_CALLEE) ?
2208 mir->meta.calleeMethod : cUnit->method;
buzbee4d92e682010-07-29 15:24:14 -07002209 Field *fieldPtr =
Ben Cheng7a2697d2010-06-07 13:44:23 -07002210 method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vC];
Ben Chengba4fc8b2009-06-01 13:00:29 -07002211
buzbee4d92e682010-07-29 15:24:14 -07002212 if (fieldPtr == NULL) {
2213 LOGE("Unexpected null instance field");
2214 dvmAbort();
2215 }
2216 isVolatile = dvmIsVolatileField(fieldPtr);
2217 fieldOffset = ((InstField *)fieldPtr)->byteOffset;
2218 break;
Ben Chengdd6e8702010-05-07 13:05:47 -07002219 }
buzbee4d92e682010-07-29 15:24:14 -07002220 default:
2221 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002222 }
buzbee4d92e682010-07-29 15:24:14 -07002223
Ben Chengba4fc8b2009-06-01 13:00:29 -07002224 switch (dalvikOpCode) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07002225 case OP_NEW_ARRAY: {
Bill Buzbee1465db52009-09-23 17:17:35 -07002226 // Generates a call - use explicit registers
Bill Buzbeec6f10662010-02-09 11:16:15 -08002227 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
2228 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002229 RegLocation rlResult;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002230 void *classPtr = (void*)
2231 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vC]);
Ben Chengdd6e8702010-05-07 13:05:47 -07002232
2233 if (classPtr == NULL) {
2234 LOGE("Unexpected null class");
2235 dvmAbort();
2236 }
2237
Bill Buzbeec6f10662010-02-09 11:16:15 -08002238 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002239 genExportPC(cUnit, mir);
2240 loadValueDirectFixed(cUnit, rlSrc, r1); /* Len */
Ben Chengba4fc8b2009-06-01 13:00:29 -07002241 loadConstant(cUnit, r0, (int) classPtr );
Ben Chengbd1326d2010-04-02 15:04:53 -07002242 LOAD_FUNC_ADDR(cUnit, r3, (int)dvmAllocArrayByClass);
Ben Cheng4f489172009-09-27 17:08:35 -07002243 /*
2244 * "len < 0": bail to the interpreter to re-execute the
2245 * instruction
2246 */
Carl Shapiroe3c01da2010-05-20 22:54:18 -07002247 genRegImmCheck(cUnit, kArmCondMi, r1, 0, mir->offset, NULL);
Bill Buzbee270c1d62009-08-13 16:58:07 -07002248 loadConstant(cUnit, r2, ALLOC_DONT_TRACK);
Bill Buzbee1465db52009-09-23 17:17:35 -07002249 opReg(cUnit, kOpBlx, r3);
Elliott Hughes6a555132010-02-25 15:41:42 -08002250 dvmCompilerClobberCallRegs(cUnit);
Ben Cheng4f489172009-09-27 17:08:35 -07002251 /* generate a branch over if allocation is successful */
buzbee8f8109a2010-08-31 10:16:35 -07002252 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Ben Cheng4f489172009-09-27 17:08:35 -07002253 /*
2254 * OOM exception needs to be thrown here and cannot re-execute
2255 */
2256 loadConstant(cUnit, r0,
2257 (int) (cUnit->method->insns + mir->offset));
2258 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
2259 /* noreturn */
2260
Bill Buzbee1465db52009-09-23 17:17:35 -07002261 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Cheng4f489172009-09-27 17:08:35 -07002262 target->defMask = ENCODE_ALL;
2263 branchOver->generic.target = (LIR *) target;
Bill Buzbeec6f10662010-02-09 11:16:15 -08002264 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002265 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002266 break;
2267 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002268 case OP_INSTANCE_OF: {
Bill Buzbee1465db52009-09-23 17:17:35 -07002269 // May generate a call - use explicit registers
Bill Buzbeec6f10662010-02-09 11:16:15 -08002270 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
2271 RegLocation rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002272 RegLocation rlResult;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002273 ClassObject *classPtr =
2274 (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vC]);
Bill Buzbee480e6782010-01-27 15:43:08 -08002275 /*
2276 * Note: It is possible that classPtr is NULL at this point,
2277 * even though this instruction has been successfully interpreted.
2278 * If the previous interpretation had a null source, the
2279 * interpreter would not have bothered to resolve the clazz.
2280 * Bail out to the interpreter in this case, and log it
2281 * so that we can tell if it happens frequently.
2282 */
2283 if (classPtr == NULL) {
2284 LOGD("null clazz in OP_INSTANCE_OF, single-stepping");
2285 genInterpSingleStep(cUnit, mir);
2286 break;
2287 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08002288 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002289 loadValueDirectFixed(cUnit, rlSrc, r0); /* Ref */
Ben Chengba4fc8b2009-06-01 13:00:29 -07002290 loadConstant(cUnit, r2, (int) classPtr );
Ben Cheng752c7942009-06-22 10:50:07 -07002291 /* When taken r0 has NULL which can be used for store directly */
buzbee8f8109a2010-08-31 10:16:35 -07002292 ArmLIR *branch1 = genCmpImmBranch(cUnit, kArmCondEq, r0, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002293 /* r1 now contains object->clazz */
Bill Buzbee270c1d62009-08-13 16:58:07 -07002294 loadWordDisp(cUnit, r0, offsetof(Object, clazz), r1);
Bill Buzbee1465db52009-09-23 17:17:35 -07002295 /* r1 now contains object->clazz */
Ben Chengbd1326d2010-04-02 15:04:53 -07002296 LOAD_FUNC_ADDR(cUnit, r3, (int)dvmInstanceofNonTrivial);
Ben Cheng752c7942009-06-22 10:50:07 -07002297 loadConstant(cUnit, r0, 1); /* Assume true */
Bill Buzbee1465db52009-09-23 17:17:35 -07002298 opRegReg(cUnit, kOpCmp, r1, r2);
2299 ArmLIR *branch2 = opCondBranch(cUnit, kArmCondEq);
2300 genRegCopy(cUnit, r0, r1);
2301 genRegCopy(cUnit, r1, r2);
2302 opReg(cUnit, kOpBlx, r3);
Elliott Hughes6a555132010-02-25 15:41:42 -08002303 dvmCompilerClobberCallRegs(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002304 /* branch target here */
Bill Buzbee1465db52009-09-23 17:17:35 -07002305 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
Ben Chengd7d426a2009-09-22 11:23:36 -07002306 target->defMask = ENCODE_ALL;
Bill Buzbeec6f10662010-02-09 11:16:15 -08002307 rlResult = dvmCompilerGetReturn(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07002308 storeValue(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002309 branch1->generic.target = (LIR *)target;
2310 branch2->generic.target = (LIR *)target;
2311 break;
2312 }
2313 case OP_IGET_WIDE:
2314 genIGetWide(cUnit, mir, fieldOffset);
2315 break;
buzbeeecf8f6e2010-07-20 14:53:42 -07002316 case OP_IGET_VOLATILE:
2317 case OP_IGET_OBJECT_VOLATILE:
2318 isVolatile = true;
2319 // NOTE: intentional fallthrough
Ben Chengba4fc8b2009-06-01 13:00:29 -07002320 case OP_IGET:
2321 case OP_IGET_OBJECT:
buzbeeecf8f6e2010-07-20 14:53:42 -07002322 genIGet(cUnit, mir, kWord, fieldOffset, isVolatile);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002323 break;
2324 case OP_IGET_BOOLEAN:
buzbeeecf8f6e2010-07-20 14:53:42 -07002325 genIGet(cUnit, mir, kUnsignedByte, fieldOffset, isVolatile);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002326 break;
2327 case OP_IGET_BYTE:
buzbeeecf8f6e2010-07-20 14:53:42 -07002328 genIGet(cUnit, mir, kSignedByte, fieldOffset, isVolatile);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002329 break;
2330 case OP_IGET_CHAR:
buzbeeecf8f6e2010-07-20 14:53:42 -07002331 genIGet(cUnit, mir, kUnsignedHalf, fieldOffset, isVolatile);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002332 break;
2333 case OP_IGET_SHORT:
buzbeeecf8f6e2010-07-20 14:53:42 -07002334 genIGet(cUnit, mir, kSignedHalf, fieldOffset, isVolatile);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002335 break;
2336 case OP_IPUT_WIDE:
2337 genIPutWide(cUnit, mir, fieldOffset);
2338 break;
2339 case OP_IPUT:
buzbeeecf8f6e2010-07-20 14:53:42 -07002340 genIPut(cUnit, mir, kWord, fieldOffset, false, isVolatile);
buzbee919eb062010-07-12 12:59:22 -07002341 break;
buzbee4d92e682010-07-29 15:24:14 -07002342 case OP_IPUT_VOLATILE:
buzbeeecf8f6e2010-07-20 14:53:42 -07002343 case OP_IPUT_OBJECT_VOLATILE:
2344 isVolatile = true;
2345 // NOTE: intentional fallthrough
Ben Chengba4fc8b2009-06-01 13:00:29 -07002346 case OP_IPUT_OBJECT:
buzbeeecf8f6e2010-07-20 14:53:42 -07002347 genIPut(cUnit, mir, kWord, fieldOffset, true, isVolatile);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002348 break;
2349 case OP_IPUT_SHORT:
2350 case OP_IPUT_CHAR:
buzbeeecf8f6e2010-07-20 14:53:42 -07002351 genIPut(cUnit, mir, kUnsignedHalf, fieldOffset, false, isVolatile);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002352 break;
2353 case OP_IPUT_BYTE:
buzbeeecf8f6e2010-07-20 14:53:42 -07002354 genIPut(cUnit, mir, kSignedByte, fieldOffset, false, isVolatile);
2355 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002356 case OP_IPUT_BOOLEAN:
buzbeeecf8f6e2010-07-20 14:53:42 -07002357 genIPut(cUnit, mir, kUnsignedByte, fieldOffset, false, isVolatile);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002358 break;
Bill Buzbeeb16344a2010-03-15 17:19:12 -07002359 case OP_IGET_WIDE_VOLATILE:
2360 case OP_IPUT_WIDE_VOLATILE:
Bill Buzbeeb16344a2010-03-15 17:19:12 -07002361 genInterpSingleStep(cUnit, mir);
2362 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002363 default:
2364 return true;
2365 }
2366 return false;
2367}
2368
2369static bool handleFmt22cs(CompilationUnit *cUnit, MIR *mir)
2370{
2371 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
2372 int fieldOffset = mir->dalvikInsn.vC;
2373 switch (dalvikOpCode) {
2374 case OP_IGET_QUICK:
2375 case OP_IGET_OBJECT_QUICK:
buzbeeecf8f6e2010-07-20 14:53:42 -07002376 genIGet(cUnit, mir, kWord, fieldOffset, false);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002377 break;
2378 case OP_IPUT_QUICK:
buzbeeecf8f6e2010-07-20 14:53:42 -07002379 genIPut(cUnit, mir, kWord, fieldOffset, false, false);
buzbee919eb062010-07-12 12:59:22 -07002380 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002381 case OP_IPUT_OBJECT_QUICK:
buzbeeecf8f6e2010-07-20 14:53:42 -07002382 genIPut(cUnit, mir, kWord, fieldOffset, true, false);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002383 break;
2384 case OP_IGET_WIDE_QUICK:
2385 genIGetWide(cUnit, mir, fieldOffset);
2386 break;
2387 case OP_IPUT_WIDE_QUICK:
2388 genIPutWide(cUnit, mir, fieldOffset);
2389 break;
2390 default:
2391 return true;
2392 }
2393 return false;
2394
2395}
2396
2397/* Compare agaist zero */
2398static bool handleFmt22t(CompilationUnit *cUnit, MIR *mir, BasicBlock *bb,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002399 ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07002400{
2401 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002402 ArmConditionCode cond;
Bill Buzbeec6f10662010-02-09 11:16:15 -08002403 RegLocation rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 0);
2404 RegLocation rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002405
Bill Buzbee1465db52009-09-23 17:17:35 -07002406 rlSrc1 = loadValue(cUnit, rlSrc1, kCoreReg);
2407 rlSrc2 = loadValue(cUnit, rlSrc2, kCoreReg);
2408 opRegReg(cUnit, kOpCmp, rlSrc1.lowReg, rlSrc2.lowReg);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002409
2410 switch (dalvikOpCode) {
2411 case OP_IF_EQ:
Bill Buzbee1465db52009-09-23 17:17:35 -07002412 cond = kArmCondEq;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002413 break;
2414 case OP_IF_NE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002415 cond = kArmCondNe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002416 break;
2417 case OP_IF_LT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002418 cond = kArmCondLt;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002419 break;
2420 case OP_IF_GE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002421 cond = kArmCondGe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002422 break;
2423 case OP_IF_GT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002424 cond = kArmCondGt;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002425 break;
2426 case OP_IF_LE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002427 cond = kArmCondLe;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002428 break;
2429 default:
2430 cond = 0;
2431 LOGE("Unexpected opcode (%d) for Fmt22t\n", dalvikOpCode);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08002432 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002433 }
2434 genConditionalBranch(cUnit, cond, &labelList[bb->taken->id]);
2435 /* This mostly likely will be optimized away in a later phase */
2436 genUnconditionalBranch(cUnit, &labelList[bb->fallThrough->id]);
2437 return false;
2438}
2439
2440static bool handleFmt22x_Fmt32x(CompilationUnit *cUnit, MIR *mir)
2441{
2442 OpCode opCode = mir->dalvikInsn.opCode;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002443
2444 switch (opCode) {
2445 case OP_MOVE_16:
2446 case OP_MOVE_OBJECT_16:
2447 case OP_MOVE_FROM16:
Ben Chenge9695e52009-06-16 16:11:47 -07002448 case OP_MOVE_OBJECT_FROM16: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002449 storeValue(cUnit, dvmCompilerGetDest(cUnit, mir, 0),
2450 dvmCompilerGetSrc(cUnit, mir, 0));
Ben Chengba4fc8b2009-06-01 13:00:29 -07002451 break;
Ben Chenge9695e52009-06-16 16:11:47 -07002452 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002453 case OP_MOVE_WIDE_16:
Ben Chenge9695e52009-06-16 16:11:47 -07002454 case OP_MOVE_WIDE_FROM16: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002455 storeValueWide(cUnit, dvmCompilerGetDestWide(cUnit, mir, 0, 1),
2456 dvmCompilerGetSrcWide(cUnit, mir, 0, 1));
Ben Chengba4fc8b2009-06-01 13:00:29 -07002457 break;
Ben Chenge9695e52009-06-16 16:11:47 -07002458 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07002459 default:
2460 return true;
2461 }
2462 return false;
2463}
2464
2465static bool handleFmt23x(CompilationUnit *cUnit, MIR *mir)
2466{
2467 OpCode opCode = mir->dalvikInsn.opCode;
Bill Buzbee1465db52009-09-23 17:17:35 -07002468 RegLocation rlSrc1;
2469 RegLocation rlSrc2;
2470 RegLocation rlDest;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002471
2472 if ( (opCode >= OP_ADD_INT) && (opCode <= OP_REM_DOUBLE)) {
Ben Cheng5d90c202009-11-22 23:31:11 -08002473 return genArithOp( cUnit, mir );
Ben Chengba4fc8b2009-06-01 13:00:29 -07002474 }
2475
Bill Buzbee1465db52009-09-23 17:17:35 -07002476 /* APUTs have 3 sources and no targets */
2477 if (mir->ssaRep->numDefs == 0) {
2478 if (mir->ssaRep->numUses == 3) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002479 rlDest = dvmCompilerGetSrc(cUnit, mir, 0);
2480 rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 1);
2481 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 2);
Bill Buzbee1465db52009-09-23 17:17:35 -07002482 } else {
2483 assert(mir->ssaRep->numUses == 4);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002484 rlDest = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
2485 rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 2);
2486 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 3);
Bill Buzbee1465db52009-09-23 17:17:35 -07002487 }
2488 } else {
2489 /* Two sources and 1 dest. Deduce the operand sizes */
2490 if (mir->ssaRep->numUses == 4) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002491 rlSrc1 = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
2492 rlSrc2 = dvmCompilerGetSrcWide(cUnit, mir, 2, 3);
Bill Buzbee1465db52009-09-23 17:17:35 -07002493 } else {
2494 assert(mir->ssaRep->numUses == 2);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002495 rlSrc1 = dvmCompilerGetSrc(cUnit, mir, 0);
2496 rlSrc2 = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07002497 }
2498 if (mir->ssaRep->numDefs == 2) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002499 rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
Bill Buzbee1465db52009-09-23 17:17:35 -07002500 } else {
2501 assert(mir->ssaRep->numDefs == 1);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002502 rlDest = dvmCompilerGetDest(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002503 }
2504 }
2505
2506
Ben Chengba4fc8b2009-06-01 13:00:29 -07002507 switch (opCode) {
Bill Buzbeed45ba372009-06-15 17:00:57 -07002508 case OP_CMPL_FLOAT:
2509 case OP_CMPG_FLOAT:
2510 case OP_CMPL_DOUBLE:
2511 case OP_CMPG_DOUBLE:
Ben Cheng5d90c202009-11-22 23:31:11 -08002512 return genCmpFP(cUnit, mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002513 case OP_CMP_LONG:
Bill Buzbee1465db52009-09-23 17:17:35 -07002514 genCmpLong(cUnit, mir, rlDest, rlSrc1, rlSrc2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002515 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002516 case OP_AGET_WIDE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002517 genArrayGet(cUnit, mir, kLong, rlSrc1, rlSrc2, rlDest, 3);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002518 break;
2519 case OP_AGET:
2520 case OP_AGET_OBJECT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002521 genArrayGet(cUnit, mir, kWord, rlSrc1, rlSrc2, rlDest, 2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002522 break;
2523 case OP_AGET_BOOLEAN:
Bill Buzbee1465db52009-09-23 17:17:35 -07002524 genArrayGet(cUnit, mir, kUnsignedByte, rlSrc1, rlSrc2, rlDest, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002525 break;
2526 case OP_AGET_BYTE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002527 genArrayGet(cUnit, mir, kSignedByte, rlSrc1, rlSrc2, rlDest, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002528 break;
2529 case OP_AGET_CHAR:
Bill Buzbee1465db52009-09-23 17:17:35 -07002530 genArrayGet(cUnit, mir, kUnsignedHalf, rlSrc1, rlSrc2, rlDest, 1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002531 break;
2532 case OP_AGET_SHORT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002533 genArrayGet(cUnit, mir, kSignedHalf, rlSrc1, rlSrc2, rlDest, 1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002534 break;
2535 case OP_APUT_WIDE:
Bill Buzbee1465db52009-09-23 17:17:35 -07002536 genArrayPut(cUnit, mir, kLong, rlSrc1, rlSrc2, rlDest, 3);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002537 break;
2538 case OP_APUT:
Bill Buzbee1465db52009-09-23 17:17:35 -07002539 genArrayPut(cUnit, mir, kWord, rlSrc1, rlSrc2, rlDest, 2);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002540 break;
Bill Buzbeebe6534f2010-03-12 16:01:35 -08002541 case OP_APUT_OBJECT:
2542 genArrayObjectPut(cUnit, mir, rlSrc1, rlSrc2, rlDest, 2);
2543 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002544 case OP_APUT_SHORT:
2545 case OP_APUT_CHAR:
Bill Buzbee1465db52009-09-23 17:17:35 -07002546 genArrayPut(cUnit, mir, kUnsignedHalf, rlSrc1, rlSrc2, rlDest, 1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002547 break;
2548 case OP_APUT_BYTE:
2549 case OP_APUT_BOOLEAN:
Bill Buzbee1465db52009-09-23 17:17:35 -07002550 genArrayPut(cUnit, mir, kUnsignedByte, rlSrc1, rlSrc2, rlDest, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002551 break;
2552 default:
2553 return true;
2554 }
2555 return false;
2556}
2557
Ben Cheng6c10a972009-10-29 14:39:18 -07002558/*
2559 * Find the matching case.
2560 *
2561 * return values:
2562 * r0 (low 32-bit): pc of the chaining cell corresponding to the resolved case,
2563 * including default which is placed at MIN(size, MAX_CHAINED_SWITCH_CASES).
2564 * r1 (high 32-bit): the branch offset of the matching case (only for indexes
2565 * above MAX_CHAINED_SWITCH_CASES).
2566 *
2567 * Instructions around the call are:
2568 *
2569 * mov r2, pc
2570 * blx &findPackedSwitchIndex
2571 * mov pc, r0
2572 * .align4
Bill Buzbeebd047242010-05-13 13:02:53 -07002573 * chaining cell for case 0 [12 bytes]
2574 * chaining cell for case 1 [12 bytes]
Ben Cheng6c10a972009-10-29 14:39:18 -07002575 * :
Bill Buzbeebd047242010-05-13 13:02:53 -07002576 * chaining cell for case MIN(size, MAX_CHAINED_SWITCH_CASES)-1 [12 bytes]
Ben Cheng6c10a972009-10-29 14:39:18 -07002577 * chaining cell for case default [8 bytes]
2578 * noChain exit
2579 */
Ben Chengbd1326d2010-04-02 15:04:53 -07002580static s8 findPackedSwitchIndex(const u2* switchData, int testVal, int pc)
Ben Cheng6c10a972009-10-29 14:39:18 -07002581{
2582 int size;
2583 int firstKey;
2584 const int *entries;
2585 int index;
2586 int jumpIndex;
2587 int caseDPCOffset = 0;
2588 /* In Thumb mode pc is 4 ahead of the "mov r2, pc" instruction */
2589 int chainingPC = (pc + 4) & ~3;
2590
2591 /*
2592 * Packed switch data format:
2593 * ushort ident = 0x0100 magic value
2594 * ushort size number of entries in the table
2595 * int first_key first (and lowest) switch case value
2596 * int targets[size] branch targets, relative to switch opcode
2597 *
2598 * Total size is (4+size*2) 16-bit code units.
2599 */
2600 size = switchData[1];
2601 assert(size > 0);
2602
2603 firstKey = switchData[2];
2604 firstKey |= switchData[3] << 16;
2605
2606
2607 /* The entries are guaranteed to be aligned on a 32-bit boundary;
2608 * we can treat them as a native int array.
2609 */
2610 entries = (const int*) &switchData[4];
2611 assert(((u4)entries & 0x3) == 0);
2612
2613 index = testVal - firstKey;
2614
2615 /* Jump to the default cell */
2616 if (index < 0 || index >= size) {
2617 jumpIndex = MIN(size, MAX_CHAINED_SWITCH_CASES);
2618 /* Jump to the non-chaining exit point */
2619 } else if (index >= MAX_CHAINED_SWITCH_CASES) {
2620 jumpIndex = MAX_CHAINED_SWITCH_CASES + 1;
2621 caseDPCOffset = entries[index];
2622 /* Jump to the inline chaining cell */
2623 } else {
2624 jumpIndex = index;
2625 }
2626
Bill Buzbeebd047242010-05-13 13:02:53 -07002627 chainingPC += jumpIndex * CHAIN_CELL_NORMAL_SIZE;
Ben Cheng6c10a972009-10-29 14:39:18 -07002628 return (((s8) caseDPCOffset) << 32) | (u8) chainingPC;
2629}
2630
2631/* See comments for findPackedSwitchIndex */
Ben Chengbd1326d2010-04-02 15:04:53 -07002632static s8 findSparseSwitchIndex(const u2* switchData, int testVal, int pc)
Ben Cheng6c10a972009-10-29 14:39:18 -07002633{
2634 int size;
2635 const int *keys;
2636 const int *entries;
2637 int chainingPC = (pc + 4) & ~3;
2638 int i;
2639
2640 /*
2641 * Sparse switch data format:
2642 * ushort ident = 0x0200 magic value
2643 * ushort size number of entries in the table; > 0
2644 * int keys[size] keys, sorted low-to-high; 32-bit aligned
2645 * int targets[size] branch targets, relative to switch opcode
2646 *
2647 * Total size is (2+size*4) 16-bit code units.
2648 */
2649
2650 size = switchData[1];
2651 assert(size > 0);
2652
2653 /* The keys are guaranteed to be aligned on a 32-bit boundary;
2654 * we can treat them as a native int array.
2655 */
2656 keys = (const int*) &switchData[2];
2657 assert(((u4)keys & 0x3) == 0);
2658
2659 /* The entries are guaranteed to be aligned on a 32-bit boundary;
2660 * we can treat them as a native int array.
2661 */
2662 entries = keys + size;
2663 assert(((u4)entries & 0x3) == 0);
2664
2665 /*
2666 * Run through the list of keys, which are guaranteed to
2667 * be sorted low-to-high.
2668 *
2669 * Most tables have 3-4 entries. Few have more than 10. A binary
2670 * search here is probably not useful.
2671 */
2672 for (i = 0; i < size; i++) {
2673 int k = keys[i];
2674 if (k == testVal) {
2675 /* MAX_CHAINED_SWITCH_CASES + 1 is the start of the overflow case */
2676 int jumpIndex = (i < MAX_CHAINED_SWITCH_CASES) ?
2677 i : MAX_CHAINED_SWITCH_CASES + 1;
Bill Buzbeebd047242010-05-13 13:02:53 -07002678 chainingPC += jumpIndex * CHAIN_CELL_NORMAL_SIZE;
Ben Cheng6c10a972009-10-29 14:39:18 -07002679 return (((s8) entries[i]) << 32) | (u8) chainingPC;
2680 } else if (k > testVal) {
2681 break;
2682 }
2683 }
Bill Buzbeebd047242010-05-13 13:02:53 -07002684 return chainingPC + MIN(size, MAX_CHAINED_SWITCH_CASES) *
2685 CHAIN_CELL_NORMAL_SIZE;
Ben Cheng6c10a972009-10-29 14:39:18 -07002686}
2687
Ben Chengba4fc8b2009-06-01 13:00:29 -07002688static bool handleFmt31t(CompilationUnit *cUnit, MIR *mir)
2689{
2690 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
2691 switch (dalvikOpCode) {
2692 case OP_FILL_ARRAY_DATA: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002693 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
Bill Buzbee1465db52009-09-23 17:17:35 -07002694 // Making a call - use explicit registers
Bill Buzbeec6f10662010-02-09 11:16:15 -08002695 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002696 genExportPC(cUnit, mir);
2697 loadValueDirectFixed(cUnit, rlSrc, r0);
Ben Chengbd1326d2010-04-02 15:04:53 -07002698 LOAD_FUNC_ADDR(cUnit, r2, (int)dvmInterpHandleFillArrayData);
Ben Cheng6c10a972009-10-29 14:39:18 -07002699 loadConstant(cUnit, r1,
2700 (int) (cUnit->method->insns + mir->offset + mir->dalvikInsn.vB));
Bill Buzbee1465db52009-09-23 17:17:35 -07002701 opReg(cUnit, kOpBlx, r2);
Elliott Hughes6a555132010-02-25 15:41:42 -08002702 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08002703 /* generate a branch over if successful */
buzbee8f8109a2010-08-31 10:16:35 -07002704 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08002705 loadConstant(cUnit, r0,
2706 (int) (cUnit->method->insns + mir->offset));
2707 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
2708 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
2709 target->defMask = ENCODE_ALL;
2710 branchOver->generic.target = (LIR *) target;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002711 break;
2712 }
2713 /*
Ben Cheng6c10a972009-10-29 14:39:18 -07002714 * Compute the goto target of up to
2715 * MIN(switchSize, MAX_CHAINED_SWITCH_CASES) + 1 chaining cells.
2716 * See the comment before findPackedSwitchIndex for the code layout.
Ben Chengba4fc8b2009-06-01 13:00:29 -07002717 */
2718 case OP_PACKED_SWITCH:
2719 case OP_SPARSE_SWITCH: {
Bill Buzbeec6f10662010-02-09 11:16:15 -08002720 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
2721 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Bill Buzbee1465db52009-09-23 17:17:35 -07002722 loadValueDirectFixed(cUnit, rlSrc, r1);
Bill Buzbeec6f10662010-02-09 11:16:15 -08002723 dvmCompilerLockAllTemps(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002724 if (dalvikOpCode == OP_PACKED_SWITCH) {
Ben Chengbd1326d2010-04-02 15:04:53 -07002725 LOAD_FUNC_ADDR(cUnit, r4PC, (int)findPackedSwitchIndex);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002726 } else {
Ben Chengbd1326d2010-04-02 15:04:53 -07002727 LOAD_FUNC_ADDR(cUnit, r4PC, (int)findSparseSwitchIndex);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002728 }
Ben Cheng6c10a972009-10-29 14:39:18 -07002729 /* r0 <- Addr of the switch data */
2730 loadConstant(cUnit, r0,
2731 (int) (cUnit->method->insns + mir->offset + mir->dalvikInsn.vB));
2732 /* r2 <- pc of the instruction following the blx */
2733 opRegReg(cUnit, kOpMov, r2, rpc);
Bill Buzbee1465db52009-09-23 17:17:35 -07002734 opReg(cUnit, kOpBlx, r4PC);
Elliott Hughes6a555132010-02-25 15:41:42 -08002735 dvmCompilerClobberCallRegs(cUnit);
Ben Cheng6c10a972009-10-29 14:39:18 -07002736 /* pc <- computed goto target */
2737 opRegReg(cUnit, kOpMov, rpc, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002738 break;
2739 }
2740 default:
2741 return true;
2742 }
2743 return false;
2744}
2745
Ben Cheng7a2697d2010-06-07 13:44:23 -07002746/*
2747 * See the example of predicted inlining listed before the
2748 * genValidationForPredictedInline function. The function here takes care the
2749 * branch over at 0x4858de78 and the misprediction target at 0x4858de7a.
2750 */
2751static void genLandingPadForMispredictedCallee(CompilationUnit *cUnit, MIR *mir,
2752 BasicBlock *bb,
2753 ArmLIR *labelList)
2754{
2755 BasicBlock *fallThrough = bb->fallThrough;
2756
2757 /* Bypass the move-result block if there is one */
2758 if (fallThrough->firstMIRInsn) {
2759 assert(fallThrough->firstMIRInsn->OptimizationFlags & MIR_INLINED_PRED);
2760 fallThrough = fallThrough->fallThrough;
2761 }
2762 /* Generate a branch over if the predicted inlining is correct */
2763 genUnconditionalBranch(cUnit, &labelList[fallThrough->id]);
2764
2765 /* Reset the register state */
2766 dvmCompilerResetRegPool(cUnit);
2767 dvmCompilerClobberAllRegs(cUnit);
2768 dvmCompilerResetNullCheck(cUnit);
2769
2770 /* Target for the slow invoke path */
2771 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
2772 target->defMask = ENCODE_ALL;
2773 /* Hook up the target to the verification branch */
2774 mir->meta.callsiteInfo->misPredBranchOver->target = (LIR *) target;
2775}
2776
Ben Chengba4fc8b2009-06-01 13:00:29 -07002777static bool handleFmt35c_3rc(CompilationUnit *cUnit, MIR *mir, BasicBlock *bb,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002778 ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07002779{
Bill Buzbee9bc3df32009-07-30 10:52:29 -07002780 ArmLIR *retChainingCell = NULL;
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002781 ArmLIR *pcrLabel = NULL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07002782
Ben Cheng7a2697d2010-06-07 13:44:23 -07002783 /* An invoke with the MIR_INLINED is effectively a no-op */
2784 if (mir->OptimizationFlags & MIR_INLINED)
2785 return false;
2786
Bill Buzbeef4ce16f2009-07-28 13:28:25 -07002787 if (bb->fallThrough != NULL)
2788 retChainingCell = &labelList[bb->fallThrough->id];
2789
Ben Chengba4fc8b2009-06-01 13:00:29 -07002790 DecodedInstruction *dInsn = &mir->dalvikInsn;
2791 switch (mir->dalvikInsn.opCode) {
2792 /*
2793 * calleeMethod = this->clazz->vtable[
2794 * method->clazz->pDvmDex->pResMethods[BBBB]->methodIndex
2795 * ]
2796 */
2797 case OP_INVOKE_VIRTUAL:
2798 case OP_INVOKE_VIRTUAL_RANGE: {
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002799 ArmLIR *predChainingCell = &labelList[bb->taken->id];
Ben Chengba4fc8b2009-06-01 13:00:29 -07002800 int methodIndex =
2801 cUnit->method->clazz->pDvmDex->pResMethods[dInsn->vB]->
2802 methodIndex;
2803
Ben Cheng7a2697d2010-06-07 13:44:23 -07002804 /*
2805 * If the invoke has non-null misPredBranchOver, we need to generate
2806 * the non-inlined version of the invoke here to handle the
2807 * mispredicted case.
2808 */
2809 if (mir->meta.callsiteInfo->misPredBranchOver) {
2810 genLandingPadForMispredictedCallee(cUnit, mir, bb, labelList);
2811 }
2812
Ben Chengba4fc8b2009-06-01 13:00:29 -07002813 if (mir->dalvikInsn.opCode == OP_INVOKE_VIRTUAL)
2814 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
2815 else
2816 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
2817
Ben Cheng38329f52009-07-07 14:19:20 -07002818 genInvokeVirtualCommon(cUnit, mir, methodIndex,
2819 retChainingCell,
2820 predChainingCell,
2821 pcrLabel);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002822 break;
2823 }
2824 /*
2825 * calleeMethod = method->clazz->super->vtable[method->clazz->pDvmDex
2826 * ->pResMethods[BBBB]->methodIndex]
2827 */
Ben Chengba4fc8b2009-06-01 13:00:29 -07002828 case OP_INVOKE_SUPER:
2829 case OP_INVOKE_SUPER_RANGE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07002830 /* Grab the method ptr directly from what the interpreter sees */
2831 const Method *calleeMethod = mir->meta.callsiteInfo->method;
2832 assert(calleeMethod == cUnit->method->clazz->super->vtable[
2833 cUnit->method->clazz->pDvmDex->
2834 pResMethods[dInsn->vB]->methodIndex]);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002835
2836 if (mir->dalvikInsn.opCode == OP_INVOKE_SUPER)
2837 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
2838 else
2839 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
2840
2841 /* r0 = calleeMethod */
2842 loadConstant(cUnit, r0, (int) calleeMethod);
2843
Ben Cheng38329f52009-07-07 14:19:20 -07002844 genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel,
2845 calleeMethod);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002846 break;
2847 }
2848 /* calleeMethod = method->clazz->pDvmDex->pResMethods[BBBB] */
2849 case OP_INVOKE_DIRECT:
2850 case OP_INVOKE_DIRECT_RANGE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07002851 /* Grab the method ptr directly from what the interpreter sees */
2852 const Method *calleeMethod = mir->meta.callsiteInfo->method;
2853 assert(calleeMethod ==
2854 cUnit->method->clazz->pDvmDex->pResMethods[dInsn->vB]);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002855
2856 if (mir->dalvikInsn.opCode == OP_INVOKE_DIRECT)
2857 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
2858 else
2859 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
2860
2861 /* r0 = calleeMethod */
2862 loadConstant(cUnit, r0, (int) calleeMethod);
2863
Ben Cheng38329f52009-07-07 14:19:20 -07002864 genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel,
2865 calleeMethod);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002866 break;
2867 }
2868 /* calleeMethod = method->clazz->pDvmDex->pResMethods[BBBB] */
2869 case OP_INVOKE_STATIC:
2870 case OP_INVOKE_STATIC_RANGE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07002871 /* Grab the method ptr directly from what the interpreter sees */
2872 const Method *calleeMethod = mir->meta.callsiteInfo->method;
2873 assert(calleeMethod ==
2874 cUnit->method->clazz->pDvmDex->pResMethods[dInsn->vB]);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002875
2876 if (mir->dalvikInsn.opCode == OP_INVOKE_STATIC)
2877 genProcessArgsNoRange(cUnit, mir, dInsn,
2878 NULL /* no null check */);
2879 else
2880 genProcessArgsRange(cUnit, mir, dInsn,
2881 NULL /* no null check */);
2882
2883 /* r0 = calleeMethod */
2884 loadConstant(cUnit, r0, (int) calleeMethod);
2885
Ben Cheng38329f52009-07-07 14:19:20 -07002886 genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel,
2887 calleeMethod);
Ben Chengba4fc8b2009-06-01 13:00:29 -07002888 break;
2889 }
Ben Cheng09e50c92010-05-02 10:45:32 -07002890 /*
Ben Chengba4fc8b2009-06-01 13:00:29 -07002891 * calleeMethod = dvmFindInterfaceMethodInCache(this->clazz,
2892 * BBBB, method, method->clazz->pDvmDex)
Ben Cheng38329f52009-07-07 14:19:20 -07002893 *
Ben Cheng09e50c92010-05-02 10:45:32 -07002894 * The following is an example of generated code for
2895 * "invoke-interface v0"
Ben Cheng38329f52009-07-07 14:19:20 -07002896 *
Ben Cheng09e50c92010-05-02 10:45:32 -07002897 * -------- dalvik offset: 0x0008 @ invoke-interface v0
2898 * 0x47357e36 : ldr r0, [r5, #0] --+
2899 * 0x47357e38 : sub r7,r5,#24 |
2900 * 0x47357e3c : cmp r0, #0 | genProcessArgsNoRange
2901 * 0x47357e3e : beq 0x47357e82 |
2902 * 0x47357e40 : stmia r7, <r0> --+
2903 * 0x47357e42 : ldr r4, [pc, #120] --> r4 <- dalvikPC of this invoke
2904 * 0x47357e44 : add r1, pc, #64 --> r1 <- &retChainingCell
2905 * 0x47357e46 : add r2, pc, #72 --> r2 <- &predictedChainingCell
2906 * 0x47357e48 : blx_1 0x47348190 --+ TEMPLATE_INVOKE_METHOD_
2907 * 0x47357e4a : blx_2 see above --+ PREDICTED_CHAIN
2908 * 0x47357e4c : b 0x47357e90 --> off to the predicted chain
2909 * 0x47357e4e : b 0x47357e82 --> punt to the interpreter
2910 * 0x47357e50 : mov r8, r1 --+
2911 * 0x47357e52 : mov r9, r2 |
2912 * 0x47357e54 : ldr r2, [pc, #96] |
2913 * 0x47357e56 : mov r10, r3 |
2914 * 0x47357e58 : movs r0, r3 | dvmFindInterfaceMethodInCache
2915 * 0x47357e5a : ldr r3, [pc, #88] |
2916 * 0x47357e5c : ldr r7, [pc, #80] |
2917 * 0x47357e5e : mov r1, #1452 |
2918 * 0x47357e62 : blx r7 --+
2919 * 0x47357e64 : cmp r0, #0 --> calleeMethod == NULL?
2920 * 0x47357e66 : bne 0x47357e6e --> branch over the throw if !r0
2921 * 0x47357e68 : ldr r0, [pc, #80] --> load Dalvik PC of the invoke
2922 * 0x47357e6a : blx_1 0x47348494 --+ TEMPLATE_THROW_EXCEPTION_
2923 * 0x47357e6c : blx_2 see above --+ COMMON
2924 * 0x47357e6e : mov r1, r8 --> r1 <- &retChainingCell
2925 * 0x47357e70 : cmp r1, #0 --> compare against 0
2926 * 0x47357e72 : bgt 0x47357e7c --> >=0? don't rechain
2927 * 0x47357e74 : ldr r7, [r6, #108] --+
2928 * 0x47357e76 : mov r2, r9 | dvmJitToPatchPredictedChain
2929 * 0x47357e78 : mov r3, r10 |
2930 * 0x47357e7a : blx r7 --+
2931 * 0x47357e7c : add r1, pc, #8 --> r1 <- &retChainingCell
2932 * 0x47357e7e : blx_1 0x4734809c --+ TEMPLATE_INVOKE_METHOD_NO_OPT
2933 * 0x47357e80 : blx_2 see above --+
2934 * -------- reconstruct dalvik PC : 0x425719dc @ +0x0008
2935 * 0x47357e82 : ldr r0, [pc, #56]
Ben Cheng38329f52009-07-07 14:19:20 -07002936 * Exception_Handling:
Ben Cheng09e50c92010-05-02 10:45:32 -07002937 * 0x47357e84 : ldr r1, [r6, #92]
2938 * 0x47357e86 : blx r1
2939 * 0x47357e88 : .align4
2940 * -------- chaining cell (hot): 0x000b
2941 * 0x47357e88 : ldr r0, [r6, #104]
2942 * 0x47357e8a : blx r0
2943 * 0x47357e8c : data 0x19e2(6626)
2944 * 0x47357e8e : data 0x4257(16983)
2945 * 0x47357e90 : .align4
Ben Cheng38329f52009-07-07 14:19:20 -07002946 * -------- chaining cell (predicted)
Ben Cheng09e50c92010-05-02 10:45:32 -07002947 * 0x47357e90 : data 0xe7fe(59390) --> will be patched into bx
2948 * 0x47357e92 : data 0x0000(0)
2949 * 0x47357e94 : data 0x0000(0) --> class
2950 * 0x47357e96 : data 0x0000(0)
2951 * 0x47357e98 : data 0x0000(0) --> method
2952 * 0x47357e9a : data 0x0000(0)
2953 * 0x47357e9c : data 0x0000(0) --> rechain count
2954 * 0x47357e9e : data 0x0000(0)
2955 * -------- end of chaining cells (0x006c)
2956 * 0x47357eb0 : .word (0xad03e369)
2957 * 0x47357eb4 : .word (0x28a90)
2958 * 0x47357eb8 : .word (0x41a63394)
2959 * 0x47357ebc : .word (0x425719dc)
Ben Chengba4fc8b2009-06-01 13:00:29 -07002960 */
2961 case OP_INVOKE_INTERFACE:
2962 case OP_INVOKE_INTERFACE_RANGE: {
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002963 ArmLIR *predChainingCell = &labelList[bb->taken->id];
Ben Chengba4fc8b2009-06-01 13:00:29 -07002964
Ben Cheng7a2697d2010-06-07 13:44:23 -07002965 /*
2966 * If the invoke has non-null misPredBranchOver, we need to generate
2967 * the non-inlined version of the invoke here to handle the
2968 * mispredicted case.
2969 */
2970 if (mir->meta.callsiteInfo->misPredBranchOver) {
2971 genLandingPadForMispredictedCallee(cUnit, mir, bb, labelList);
2972 }
Bill Buzbee1465db52009-09-23 17:17:35 -07002973
Ben Chengba4fc8b2009-06-01 13:00:29 -07002974 if (mir->dalvikInsn.opCode == OP_INVOKE_INTERFACE)
2975 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
2976 else
2977 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
2978
Ben Cheng38329f52009-07-07 14:19:20 -07002979 /* "this" is already left in r0 by genProcessArgs* */
2980
2981 /* r4PC = dalvikCallsite */
2982 loadConstant(cUnit, r4PC,
2983 (int) (cUnit->method->insns + mir->offset));
2984
2985 /* r1 = &retChainingCell */
Bill Buzbee270c1d62009-08-13 16:58:07 -07002986 ArmLIR *addrRetChain =
Bill Buzbee1465db52009-09-23 17:17:35 -07002987 opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07002988 addrRetChain->generic.target = (LIR *) retChainingCell;
2989
2990 /* r2 = &predictedChainingCell */
Bill Buzbee89efc3d2009-07-28 11:22:22 -07002991 ArmLIR *predictedChainingCell =
Bill Buzbee1465db52009-09-23 17:17:35 -07002992 opRegRegImm(cUnit, kOpAdd, r2, rpc, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07002993 predictedChainingCell->generic.target = (LIR *) predChainingCell;
2994
2995 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_PREDICTED_CHAIN);
2996
2997 /* return through lr - jump to the chaining cell */
2998 genUnconditionalBranch(cUnit, predChainingCell);
2999
3000 /*
3001 * null-check on "this" may have been eliminated, but we still need
3002 * a PC-reconstruction label for stack overflow bailout.
3003 */
3004 if (pcrLabel == NULL) {
3005 int dPC = (int) (cUnit->method->insns + mir->offset);
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003006 pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true);
Ben Chenga4973592010-03-31 11:59:18 -07003007 pcrLabel->opCode = kArmPseudoPCReconstructionCell;
Ben Cheng38329f52009-07-07 14:19:20 -07003008 pcrLabel->operands[0] = dPC;
3009 pcrLabel->operands[1] = mir->offset;
3010 /* Insert the place holder to the growable list */
3011 dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel);
3012 }
3013
3014 /* return through lr+2 - punt to the interpreter */
3015 genUnconditionalBranch(cUnit, pcrLabel);
3016
3017 /*
3018 * return through lr+4 - fully resolve the callee method.
3019 * r1 <- count
3020 * r2 <- &predictedChainCell
3021 * r3 <- this->class
3022 * r4 <- dPC
3023 * r7 <- this->class->vtable
3024 */
3025
3026 /* Save count, &predictedChainCell, and class to high regs first */
Bill Buzbee1465db52009-09-23 17:17:35 -07003027 genRegCopy(cUnit, r8, r1);
3028 genRegCopy(cUnit, r9, r2);
3029 genRegCopy(cUnit, r10, r3);
Ben Cheng38329f52009-07-07 14:19:20 -07003030
Ben Chengba4fc8b2009-06-01 13:00:29 -07003031 /* r0 now contains this->clazz */
Bill Buzbee1465db52009-09-23 17:17:35 -07003032 genRegCopy(cUnit, r0, r3);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003033
3034 /* r1 = BBBB */
3035 loadConstant(cUnit, r1, dInsn->vB);
3036
3037 /* r2 = method (caller) */
3038 loadConstant(cUnit, r2, (int) cUnit->method);
3039
3040 /* r3 = pDvmDex */
3041 loadConstant(cUnit, r3, (int) cUnit->method->clazz->pDvmDex);
3042
Ben Chengbd1326d2010-04-02 15:04:53 -07003043 LOAD_FUNC_ADDR(cUnit, r7,
3044 (intptr_t) dvmFindInterfaceMethodInCache);
Bill Buzbee1465db52009-09-23 17:17:35 -07003045 opReg(cUnit, kOpBlx, r7);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003046 /* r0 = calleeMethod (returned from dvmFindInterfaceMethodInCache */
3047
Ben Cheng09e50c92010-05-02 10:45:32 -07003048 dvmCompilerClobberCallRegs(cUnit);
3049 /* generate a branch over if the interface method is resolved */
buzbee8f8109a2010-08-31 10:16:35 -07003050 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Ben Cheng09e50c92010-05-02 10:45:32 -07003051 /*
3052 * calleeMethod == NULL -> throw
3053 */
3054 loadConstant(cUnit, r0,
3055 (int) (cUnit->method->insns + mir->offset));
3056 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
3057 /* noreturn */
3058
3059 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
3060 target->defMask = ENCODE_ALL;
3061 branchOver->generic.target = (LIR *) target;
3062
Bill Buzbee1465db52009-09-23 17:17:35 -07003063 genRegCopy(cUnit, r1, r8);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003064
Ben Cheng38329f52009-07-07 14:19:20 -07003065 /* Check if rechain limit is reached */
buzbee8f8109a2010-08-31 10:16:35 -07003066 ArmLIR *bypassRechaining = genCmpImmBranch(cUnit, kArmCondGt,
3067 r1, 0);
Ben Cheng38329f52009-07-07 14:19:20 -07003068
Bill Buzbee270c1d62009-08-13 16:58:07 -07003069 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
3070 jitToInterpEntries.dvmJitToPatchPredictedChain), r7);
Ben Cheng38329f52009-07-07 14:19:20 -07003071
Ben Chengb88ec3c2010-05-17 12:50:33 -07003072 genRegCopy(cUnit, r1, rGLUE);
Bill Buzbee1465db52009-09-23 17:17:35 -07003073 genRegCopy(cUnit, r2, r9);
3074 genRegCopy(cUnit, r3, r10);
Ben Cheng38329f52009-07-07 14:19:20 -07003075
3076 /*
3077 * r0 = calleeMethod
3078 * r2 = &predictedChainingCell
3079 * r3 = class
3080 *
3081 * &returnChainingCell has been loaded into r1 but is not needed
3082 * when patching the chaining cell and will be clobbered upon
3083 * returning so it will be reconstructed again.
3084 */
Bill Buzbee1465db52009-09-23 17:17:35 -07003085 opReg(cUnit, kOpBlx, r7);
Ben Cheng38329f52009-07-07 14:19:20 -07003086
3087 /* r1 = &retChainingCell */
Bill Buzbee1465db52009-09-23 17:17:35 -07003088 addrRetChain = opRegRegImm(cUnit, kOpAdd, r1, rpc, 0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003089 addrRetChain->generic.target = (LIR *) retChainingCell;
Ben Cheng38329f52009-07-07 14:19:20 -07003090
3091 bypassRechaining->generic.target = (LIR *) addrRetChain;
3092
Ben Chengba4fc8b2009-06-01 13:00:29 -07003093 /*
3094 * r0 = this, r1 = calleeMethod,
3095 * r1 = &ChainingCell,
3096 * r4PC = callsiteDPC,
3097 */
3098 genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_NO_OPT);
Ben Cheng978738d2010-05-13 13:45:57 -07003099#if defined(WITH_JIT_TUNING)
Ben Cheng86717f72010-03-05 15:27:21 -08003100 gDvmJit.invokePolymorphic++;
Ben Chengba4fc8b2009-06-01 13:00:29 -07003101#endif
3102 /* Handle exceptions using the interpreter */
3103 genTrap(cUnit, mir->offset, pcrLabel);
3104 break;
3105 }
3106 /* NOP */
3107 case OP_INVOKE_DIRECT_EMPTY: {
3108 return false;
3109 }
3110 case OP_FILLED_NEW_ARRAY:
3111 case OP_FILLED_NEW_ARRAY_RANGE: {
3112 /* Just let the interpreter deal with these */
3113 genInterpSingleStep(cUnit, mir);
3114 break;
3115 }
3116 default:
3117 return true;
3118 }
3119 return false;
3120}
3121
3122static bool handleFmt35ms_3rms(CompilationUnit *cUnit, MIR *mir,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003123 BasicBlock *bb, ArmLIR *labelList)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003124{
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003125 ArmLIR *retChainingCell = &labelList[bb->fallThrough->id];
3126 ArmLIR *predChainingCell = &labelList[bb->taken->id];
3127 ArmLIR *pcrLabel = NULL;
Ben Chengba4fc8b2009-06-01 13:00:29 -07003128
Ben Cheng7a2697d2010-06-07 13:44:23 -07003129 /* An invoke with the MIR_INLINED is effectively a no-op */
3130 if (mir->OptimizationFlags & MIR_INLINED)
3131 return false;
3132
Ben Chengba4fc8b2009-06-01 13:00:29 -07003133 DecodedInstruction *dInsn = &mir->dalvikInsn;
3134 switch (mir->dalvikInsn.opCode) {
3135 /* calleeMethod = this->clazz->vtable[BBBB] */
3136 case OP_INVOKE_VIRTUAL_QUICK_RANGE:
3137 case OP_INVOKE_VIRTUAL_QUICK: {
3138 int methodIndex = dInsn->vB;
Ben Cheng7a2697d2010-06-07 13:44:23 -07003139
3140 /*
3141 * If the invoke has non-null misPredBranchOver, we need to generate
3142 * the non-inlined version of the invoke here to handle the
3143 * mispredicted case.
3144 */
3145 if (mir->meta.callsiteInfo->misPredBranchOver) {
3146 genLandingPadForMispredictedCallee(cUnit, mir, bb, labelList);
3147 }
3148
Ben Chengba4fc8b2009-06-01 13:00:29 -07003149 if (mir->dalvikInsn.opCode == OP_INVOKE_VIRTUAL_QUICK)
3150 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
3151 else
3152 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
3153
Ben Cheng38329f52009-07-07 14:19:20 -07003154 genInvokeVirtualCommon(cUnit, mir, methodIndex,
3155 retChainingCell,
3156 predChainingCell,
3157 pcrLabel);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003158 break;
3159 }
3160 /* calleeMethod = method->clazz->super->vtable[BBBB] */
3161 case OP_INVOKE_SUPER_QUICK:
3162 case OP_INVOKE_SUPER_QUICK_RANGE: {
Ben Cheng7a2697d2010-06-07 13:44:23 -07003163 /* Grab the method ptr directly from what the interpreter sees */
3164 const Method *calleeMethod = mir->meta.callsiteInfo->method;
3165 assert(calleeMethod ==
3166 cUnit->method->clazz->super->vtable[dInsn->vB]);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003167
3168 if (mir->dalvikInsn.opCode == OP_INVOKE_SUPER_QUICK)
3169 genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel);
3170 else
3171 genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel);
3172
3173 /* r0 = calleeMethod */
3174 loadConstant(cUnit, r0, (int) calleeMethod);
3175
Ben Cheng38329f52009-07-07 14:19:20 -07003176 genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel,
3177 calleeMethod);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003178 break;
3179 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07003180 default:
3181 return true;
3182 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07003183 return false;
3184}
3185
3186/*
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003187 * This operation is complex enough that we'll do it partly inline
3188 * and partly with a handler. NOTE: the handler uses hardcoded
3189 * values for string object offsets and must be revisitied if the
3190 * layout changes.
3191 */
3192static bool genInlinedCompareTo(CompilationUnit *cUnit, MIR *mir)
3193{
3194#if defined(USE_GLOBAL_STRING_DEFS)
3195 return false;
3196#else
3197 ArmLIR *rollback;
Bill Buzbeec6f10662010-02-09 11:16:15 -08003198 RegLocation rlThis = dvmCompilerGetSrc(cUnit, mir, 0);
3199 RegLocation rlComp = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003200
3201 loadValueDirectFixed(cUnit, rlThis, r0);
3202 loadValueDirectFixed(cUnit, rlComp, r1);
3203 /* Test objects for NULL */
3204 rollback = genNullCheck(cUnit, rlThis.sRegLow, r0, mir->offset, NULL);
3205 genNullCheck(cUnit, rlComp.sRegLow, r1, mir->offset, rollback);
3206 /*
3207 * TUNING: we could check for object pointer equality before invoking
3208 * handler. Unclear whether the gain would be worth the added code size
3209 * expansion.
3210 */
3211 genDispatchToHandler(cUnit, TEMPLATE_STRING_COMPARETO);
Bill Buzbeec6f10662010-02-09 11:16:15 -08003212 storeValue(cUnit, inlinedTarget(cUnit, mir, false),
3213 dvmCompilerGetReturn(cUnit));
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003214 return true;
3215#endif
3216}
3217
Elliott Hughes2bdbcb62010-04-12 14:29:37 -07003218static bool genInlinedFastIndexOf(CompilationUnit *cUnit, MIR *mir)
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003219{
3220#if defined(USE_GLOBAL_STRING_DEFS)
3221 return false;
3222#else
Bill Buzbeec6f10662010-02-09 11:16:15 -08003223 RegLocation rlThis = dvmCompilerGetSrc(cUnit, mir, 0);
3224 RegLocation rlChar = dvmCompilerGetSrc(cUnit, mir, 1);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003225
3226 loadValueDirectFixed(cUnit, rlThis, r0);
3227 loadValueDirectFixed(cUnit, rlChar, r1);
Elliott Hughes2bdbcb62010-04-12 14:29:37 -07003228 RegLocation rlStart = dvmCompilerGetSrc(cUnit, mir, 2);
3229 loadValueDirectFixed(cUnit, rlStart, r2);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003230 /* Test objects for NULL */
3231 genNullCheck(cUnit, rlThis.sRegLow, r0, mir->offset, NULL);
3232 genDispatchToHandler(cUnit, TEMPLATE_STRING_INDEXOF);
Bill Buzbeec6f10662010-02-09 11:16:15 -08003233 storeValue(cUnit, inlinedTarget(cUnit, mir, false),
3234 dvmCompilerGetReturn(cUnit));
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003235 return true;
3236#endif
3237}
3238
Elliott Hughesee34f592010-04-05 18:13:52 -07003239// Generates an inlined String.isEmpty or String.length.
3240static bool genInlinedStringIsEmptyOrLength(CompilationUnit *cUnit, MIR *mir,
3241 bool isEmpty)
Bill Buzbee1f748632010-03-02 16:14:41 -08003242{
Elliott Hughesee34f592010-04-05 18:13:52 -07003243 // dst = src.length();
Bill Buzbee1f748632010-03-02 16:14:41 -08003244 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0);
3245 RegLocation rlDest = inlinedTarget(cUnit, mir, false);
3246 rlObj = loadValue(cUnit, rlObj, kCoreReg);
3247 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
3248 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir->offset, NULL);
3249 loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_count,
3250 rlResult.lowReg);
Elliott Hughesee34f592010-04-05 18:13:52 -07003251 if (isEmpty) {
3252 // dst = (dst == 0);
3253 int tReg = dvmCompilerAllocTemp(cUnit);
3254 opRegReg(cUnit, kOpNeg, tReg, rlResult.lowReg);
3255 opRegRegReg(cUnit, kOpAdc, rlResult.lowReg, rlResult.lowReg, tReg);
3256 }
Bill Buzbee1f748632010-03-02 16:14:41 -08003257 storeValue(cUnit, rlDest, rlResult);
3258 return false;
3259}
3260
Elliott Hughesee34f592010-04-05 18:13:52 -07003261static bool genInlinedStringLength(CompilationUnit *cUnit, MIR *mir)
3262{
3263 return genInlinedStringIsEmptyOrLength(cUnit, mir, false);
3264}
3265
3266static bool genInlinedStringIsEmpty(CompilationUnit *cUnit, MIR *mir)
3267{
3268 return genInlinedStringIsEmptyOrLength(cUnit, mir, true);
3269}
3270
Bill Buzbee1f748632010-03-02 16:14:41 -08003271static bool genInlinedStringCharAt(CompilationUnit *cUnit, MIR *mir)
3272{
3273 int contents = offsetof(ArrayObject, contents);
3274 RegLocation rlObj = dvmCompilerGetSrc(cUnit, mir, 0);
3275 RegLocation rlIdx = dvmCompilerGetSrc(cUnit, mir, 1);
3276 RegLocation rlDest = inlinedTarget(cUnit, mir, false);
3277 RegLocation rlResult;
3278 rlObj = loadValue(cUnit, rlObj, kCoreReg);
3279 rlIdx = loadValue(cUnit, rlIdx, kCoreReg);
3280 int regMax = dvmCompilerAllocTemp(cUnit);
3281 int regOff = dvmCompilerAllocTemp(cUnit);
3282 int regPtr = dvmCompilerAllocTemp(cUnit);
3283 ArmLIR *pcrLabel = genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg,
3284 mir->offset, NULL);
3285 loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_count, regMax);
3286 loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_offset, regOff);
3287 loadWordDisp(cUnit, rlObj.lowReg, gDvm.offJavaLangString_value, regPtr);
3288 genBoundsCheck(cUnit, rlIdx.lowReg, regMax, mir->offset, pcrLabel);
3289 dvmCompilerFreeTemp(cUnit, regMax);
3290 opRegImm(cUnit, kOpAdd, regPtr, contents);
3291 opRegReg(cUnit, kOpAdd, regOff, rlIdx.lowReg);
3292 rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
3293 loadBaseIndexed(cUnit, regPtr, regOff, rlResult.lowReg, 1, kUnsignedHalf);
3294 storeValue(cUnit, rlDest, rlResult);
3295 return false;
3296}
3297
3298static bool genInlinedAbsInt(CompilationUnit *cUnit, MIR *mir)
3299{
3300 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
3301 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
Elliott Hughese22bd842010-08-20 18:47:36 -07003302 RegLocation rlDest = inlinedTarget(cUnit, mir, false);
Bill Buzbee1f748632010-03-02 16:14:41 -08003303 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
3304 int signReg = dvmCompilerAllocTemp(cUnit);
3305 /*
3306 * abs(x) = y<=x>>31, (x+y)^y.
3307 * Thumb2's IT block also yields 3 instructions, but imposes
3308 * scheduling constraints.
3309 */
3310 opRegRegImm(cUnit, kOpAsr, signReg, rlSrc.lowReg, 31);
3311 opRegRegReg(cUnit, kOpAdd, rlResult.lowReg, rlSrc.lowReg, signReg);
3312 opRegReg(cUnit, kOpXor, rlResult.lowReg, signReg);
3313 storeValue(cUnit, rlDest, rlResult);
3314 return false;
3315}
3316
3317static bool genInlinedAbsLong(CompilationUnit *cUnit, MIR *mir)
3318{
3319 RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
3320 RegLocation rlDest = inlinedTargetWide(cUnit, mir, false);
3321 rlSrc = loadValueWide(cUnit, rlSrc, kCoreReg);
3322 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
3323 int signReg = dvmCompilerAllocTemp(cUnit);
3324 /*
3325 * abs(x) = y<=x>>31, (x+y)^y.
3326 * Thumb2 IT block allows slightly shorter sequence,
3327 * but introduces a scheduling barrier. Stick with this
3328 * mechanism for now.
3329 */
3330 opRegRegImm(cUnit, kOpAsr, signReg, rlSrc.highReg, 31);
3331 opRegRegReg(cUnit, kOpAdd, rlResult.lowReg, rlSrc.lowReg, signReg);
3332 opRegRegReg(cUnit, kOpAdc, rlResult.highReg, rlSrc.highReg, signReg);
3333 opRegReg(cUnit, kOpXor, rlResult.lowReg, signReg);
3334 opRegReg(cUnit, kOpXor, rlResult.highReg, signReg);
3335 storeValueWide(cUnit, rlDest, rlResult);
3336 return false;
3337}
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003338
Elliott Hughese22bd842010-08-20 18:47:36 -07003339static bool genInlinedIntFloatConversion(CompilationUnit *cUnit, MIR *mir)
3340{
3341 // Just move from source to destination...
3342 RegLocation rlSrc = dvmCompilerGetSrc(cUnit, mir, 0);
3343 RegLocation rlDest = inlinedTarget(cUnit, mir, false);
3344 storeValue(cUnit, rlDest, rlSrc);
3345 return false;
3346}
3347
3348static bool genInlinedLongDoubleConversion(CompilationUnit *cUnit, MIR *mir)
3349{
3350 // Just move from source to destination...
3351 RegLocation rlSrc = dvmCompilerGetSrcWide(cUnit, mir, 0, 1);
3352 RegLocation rlDest = inlinedTargetWide(cUnit, mir, false);
3353 storeValueWide(cUnit, rlDest, rlSrc);
3354 return false;
3355}
3356
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003357/*
Bill Buzbeece46c942009-11-20 15:41:34 -08003358 * NOTE: Handles both range and non-range versions (arguments
3359 * have already been normalized by this point).
Ben Chengba4fc8b2009-06-01 13:00:29 -07003360 */
Bill Buzbeece46c942009-11-20 15:41:34 -08003361static bool handleExecuteInline(CompilationUnit *cUnit, MIR *mir)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003362{
3363 DecodedInstruction *dInsn = &mir->dalvikInsn;
3364 switch( mir->dalvikInsn.opCode) {
Bill Buzbeece46c942009-11-20 15:41:34 -08003365 case OP_EXECUTE_INLINE_RANGE:
Ben Chengba4fc8b2009-06-01 13:00:29 -07003366 case OP_EXECUTE_INLINE: {
3367 unsigned int i;
3368 const InlineOperation* inLineTable = dvmGetInlineOpsTable();
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003369 int offset = offsetof(InterpState, retval);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003370 int operation = dInsn->vB;
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003371 switch (operation) {
3372 case INLINE_EMPTYINLINEMETHOD:
3373 return false; /* Nop */
3374 case INLINE_STRING_LENGTH:
3375 return genInlinedStringLength(cUnit, mir);
Elliott Hughesee34f592010-04-05 18:13:52 -07003376 case INLINE_STRING_IS_EMPTY:
3377 return genInlinedStringIsEmpty(cUnit, mir);
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003378 case INLINE_MATH_ABS_INT:
3379 return genInlinedAbsInt(cUnit, mir);
3380 case INLINE_MATH_ABS_LONG:
3381 return genInlinedAbsLong(cUnit, mir);
3382 case INLINE_MATH_MIN_INT:
3383 return genInlinedMinMaxInt(cUnit, mir, true);
3384 case INLINE_MATH_MAX_INT:
3385 return genInlinedMinMaxInt(cUnit, mir, false);
3386 case INLINE_STRING_CHARAT:
3387 return genInlinedStringCharAt(cUnit, mir);
3388 case INLINE_MATH_SQRT:
3389 if (genInlineSqrt(cUnit, mir))
Bill Buzbee9727c3d2009-08-01 11:32:36 -07003390 return false;
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003391 else
3392 break; /* Handle with C routine */
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003393 case INLINE_MATH_ABS_FLOAT:
Bill Buzbee1465db52009-09-23 17:17:35 -07003394 if (genInlinedAbsFloat(cUnit, mir))
3395 return false;
3396 else
3397 break;
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003398 case INLINE_MATH_ABS_DOUBLE:
Bill Buzbee1465db52009-09-23 17:17:35 -07003399 if (genInlinedAbsDouble(cUnit, mir))
3400 return false;
3401 else
3402 break;
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003403 case INLINE_STRING_COMPARETO:
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003404 if (genInlinedCompareTo(cUnit, mir))
3405 return false;
3406 else
3407 break;
Elliott Hughes2bdbcb62010-04-12 14:29:37 -07003408 case INLINE_STRING_FASTINDEXOF_II:
3409 if (genInlinedFastIndexOf(cUnit, mir))
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003410 return false;
3411 else
3412 break;
Elliott Hughese22bd842010-08-20 18:47:36 -07003413 case INLINE_FLOAT_TO_RAW_INT_BITS:
3414 case INLINE_INT_BITS_TO_FLOAT:
3415 return genInlinedIntFloatConversion(cUnit, mir);
3416 case INLINE_DOUBLE_TO_RAW_LONG_BITS:
3417 case INLINE_LONG_BITS_TO_DOUBLE:
3418 return genInlinedLongDoubleConversion(cUnit, mir);
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003419 case INLINE_STRING_EQUALS:
3420 case INLINE_MATH_COS:
3421 case INLINE_MATH_SIN:
Elliott Hughese22bd842010-08-20 18:47:36 -07003422 case INLINE_FLOAT_TO_INT_BITS:
3423 case INLINE_DOUBLE_TO_LONG_BITS:
Bill Buzbeefd023aa2009-11-02 09:23:49 -08003424 break; /* Handle with C routine */
Bill Buzbee50a6bf22009-07-08 13:08:04 -07003425 default:
Bill Buzbeefc519dc2010-03-06 23:30:57 -08003426 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003427 }
Bill Buzbeec6f10662010-02-09 11:16:15 -08003428 dvmCompilerFlushAllRegs(cUnit); /* Everything to home location */
Elliott Hughes6a555132010-02-25 15:41:42 -08003429 dvmCompilerClobberCallRegs(cUnit);
Bill Buzbeec6f10662010-02-09 11:16:15 -08003430 dvmCompilerClobber(cUnit, r4PC);
3431 dvmCompilerClobber(cUnit, r7);
Bill Buzbee1465db52009-09-23 17:17:35 -07003432 opRegRegImm(cUnit, kOpAdd, r4PC, rGLUE, offset);
3433 opImm(cUnit, kOpPush, (1<<r4PC) | (1<<r7));
Ben Chengbd1326d2010-04-02 15:04:53 -07003434 LOAD_FUNC_ADDR(cUnit, r4PC, (int)inLineTable[operation].func);
Bill Buzbee1465db52009-09-23 17:17:35 -07003435 genExportPC(cUnit, mir);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003436 for (i=0; i < dInsn->vA; i++) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08003437 loadValueDirect(cUnit, dvmCompilerGetSrc(cUnit, mir, i), i);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003438 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003439 opReg(cUnit, kOpBlx, r4PC);
3440 opRegImm(cUnit, kOpAdd, r13, 8);
buzbee8f8109a2010-08-31 10:16:35 -07003441 /* NULL? */
3442 ArmLIR *branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
Bill Buzbeece46c942009-11-20 15:41:34 -08003443 loadConstant(cUnit, r0,
3444 (int) (cUnit->method->insns + mir->offset));
3445 genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON);
3446 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
3447 target->defMask = ENCODE_ALL;
3448 branchOver->generic.target = (LIR *) target;
Ben Chengba4fc8b2009-06-01 13:00:29 -07003449 break;
3450 }
3451 default:
3452 return true;
3453 }
3454 return false;
3455}
3456
3457static bool handleFmt51l(CompilationUnit *cUnit, MIR *mir)
3458{
Bill Buzbee1465db52009-09-23 17:17:35 -07003459 //TUNING: We're using core regs here - not optimal when target is a double
Bill Buzbeec6f10662010-02-09 11:16:15 -08003460 RegLocation rlDest = dvmCompilerGetDestWide(cUnit, mir, 0, 1);
3461 RegLocation rlResult = dvmCompilerEvalLoc(cUnit, rlDest, kCoreReg, true);
Ben Chengbd1326d2010-04-02 15:04:53 -07003462 loadConstantNoClobber(cUnit, rlResult.lowReg,
3463 mir->dalvikInsn.vB_wide & 0xFFFFFFFFUL);
3464 loadConstantNoClobber(cUnit, rlResult.highReg,
3465 (mir->dalvikInsn.vB_wide>>32) & 0xFFFFFFFFUL);
Bill Buzbee1465db52009-09-23 17:17:35 -07003466 storeValueWide(cUnit, rlDest, rlResult);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003467 return false;
3468}
3469
Ben Chengba4fc8b2009-06-01 13:00:29 -07003470/*
3471 * The following are special processing routines that handle transfer of
3472 * controls between compiled code and the interpreter. Certain VM states like
3473 * Dalvik PC and special-purpose registers are reconstructed here.
3474 */
3475
Bill Buzbeebd047242010-05-13 13:02:53 -07003476/*
3477 * Insert a
3478 * b .+4
3479 * nop
3480 * pair at the beginning of a chaining cell. This serves as the
3481 * switch branch that selects between reverting to the interpreter or
3482 * not. Once the cell is chained to a translation, the cell will
3483 * contain a 32-bit branch. Subsequent chain/unchain operations will
3484 * then only alter that first 16-bits - the "b .+4" for unchaining,
3485 * and the restoration of the first half of the 32-bit branch for
3486 * rechaining.
3487 */
3488static void insertChainingSwitch(CompilationUnit *cUnit)
3489{
3490 ArmLIR *branch = newLIR0(cUnit, kThumbBUncond);
3491 newLIR2(cUnit, kThumbOrr, r0, r0);
3492 ArmLIR *target = newLIR0(cUnit, kArmPseudoTargetLabel);
3493 target->defMask = ENCODE_ALL;
3494 branch->generic.target = (LIR *) target;
3495}
3496
Ben Cheng1efc9c52009-06-08 18:25:27 -07003497/* Chaining cell for code that may need warmup. */
3498static void handleNormalChainingCell(CompilationUnit *cUnit,
3499 unsigned int offset)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003500{
Ben Cheng11d8f142010-03-24 15:24:19 -07003501 /*
3502 * Use raw instruction constructors to guarantee that the generated
3503 * instructions fit the predefined cell size.
3504 */
Bill Buzbeebd047242010-05-13 13:02:53 -07003505 insertChainingSwitch(cUnit);
Ben Cheng11d8f142010-03-24 15:24:19 -07003506 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
3507 offsetof(InterpState,
3508 jitToInterpEntries.dvmJitToInterpNormal) >> 2);
3509 newLIR1(cUnit, kThumbBlxR, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003510 addWordData(cUnit, (int) (cUnit->method->insns + offset), true);
3511}
3512
3513/*
Ben Cheng1efc9c52009-06-08 18:25:27 -07003514 * Chaining cell for instructions that immediately following already translated
3515 * code.
Ben Chengba4fc8b2009-06-01 13:00:29 -07003516 */
Ben Cheng1efc9c52009-06-08 18:25:27 -07003517static void handleHotChainingCell(CompilationUnit *cUnit,
3518 unsigned int offset)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003519{
Ben Cheng11d8f142010-03-24 15:24:19 -07003520 /*
3521 * Use raw instruction constructors to guarantee that the generated
3522 * instructions fit the predefined cell size.
3523 */
Bill Buzbeebd047242010-05-13 13:02:53 -07003524 insertChainingSwitch(cUnit);
Ben Cheng11d8f142010-03-24 15:24:19 -07003525 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
3526 offsetof(InterpState,
3527 jitToInterpEntries.dvmJitToInterpTraceSelect) >> 2);
3528 newLIR1(cUnit, kThumbBlxR, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003529 addWordData(cUnit, (int) (cUnit->method->insns + offset), true);
3530}
3531
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07003532#if defined(WITH_SELF_VERIFICATION) || defined(WITH_JIT_TUNING)
Jeff Hao97319a82009-08-12 16:57:15 -07003533/* Chaining cell for branches that branch back into the same basic block */
3534static void handleBackwardBranchChainingCell(CompilationUnit *cUnit,
3535 unsigned int offset)
3536{
Ben Cheng11d8f142010-03-24 15:24:19 -07003537 /*
3538 * Use raw instruction constructors to guarantee that the generated
3539 * instructions fit the predefined cell size.
3540 */
Bill Buzbeebd047242010-05-13 13:02:53 -07003541 insertChainingSwitch(cUnit);
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07003542#if defined(WITH_SELF_VERIFICATION)
Bill Buzbee1465db52009-09-23 17:17:35 -07003543 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
Ben Cheng40094c12010-02-24 20:58:44 -08003544 offsetof(InterpState,
3545 jitToInterpEntries.dvmJitToInterpBackwardBranch) >> 2);
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07003546#else
Bill Buzbee1465db52009-09-23 17:17:35 -07003547 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07003548 offsetof(InterpState, jitToInterpEntries.dvmJitToInterpNormal) >> 2);
3549#endif
Bill Buzbee1465db52009-09-23 17:17:35 -07003550 newLIR1(cUnit, kThumbBlxR, r0);
Jeff Hao97319a82009-08-12 16:57:15 -07003551 addWordData(cUnit, (int) (cUnit->method->insns + offset), true);
3552}
3553
3554#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07003555/* Chaining cell for monomorphic method invocations. */
Ben Cheng38329f52009-07-07 14:19:20 -07003556static void handleInvokeSingletonChainingCell(CompilationUnit *cUnit,
3557 const Method *callee)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003558{
Ben Cheng11d8f142010-03-24 15:24:19 -07003559 /*
3560 * Use raw instruction constructors to guarantee that the generated
3561 * instructions fit the predefined cell size.
3562 */
Bill Buzbeebd047242010-05-13 13:02:53 -07003563 insertChainingSwitch(cUnit);
Ben Cheng11d8f142010-03-24 15:24:19 -07003564 newLIR3(cUnit, kThumbLdrRRI5, r0, rGLUE,
3565 offsetof(InterpState,
3566 jitToInterpEntries.dvmJitToInterpTraceSelect) >> 2);
3567 newLIR1(cUnit, kThumbBlxR, r0);
Ben Chengba4fc8b2009-06-01 13:00:29 -07003568 addWordData(cUnit, (int) (callee->insns), true);
3569}
3570
Ben Cheng38329f52009-07-07 14:19:20 -07003571/* Chaining cell for monomorphic method invocations. */
3572static void handleInvokePredictedChainingCell(CompilationUnit *cUnit)
3573{
3574
3575 /* Should not be executed in the initial state */
3576 addWordData(cUnit, PREDICTED_CHAIN_BX_PAIR_INIT, true);
3577 /* To be filled: class */
3578 addWordData(cUnit, PREDICTED_CHAIN_CLAZZ_INIT, true);
3579 /* To be filled: method */
3580 addWordData(cUnit, PREDICTED_CHAIN_METHOD_INIT, true);
3581 /*
3582 * Rechain count. The initial value of 0 here will trigger chaining upon
3583 * the first invocation of this callsite.
3584 */
3585 addWordData(cUnit, PREDICTED_CHAIN_COUNTER_INIT, true);
3586}
3587
Ben Chengba4fc8b2009-06-01 13:00:29 -07003588/* Load the Dalvik PC into r0 and jump to the specified target */
3589static void handlePCReconstruction(CompilationUnit *cUnit,
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003590 ArmLIR *targetLabel)
Ben Chengba4fc8b2009-06-01 13:00:29 -07003591{
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003592 ArmLIR **pcrLabel =
3593 (ArmLIR **) cUnit->pcReconstructionList.elemList;
Ben Chengba4fc8b2009-06-01 13:00:29 -07003594 int numElems = cUnit->pcReconstructionList.numUsed;
3595 int i;
3596 for (i = 0; i < numElems; i++) {
3597 dvmCompilerAppendLIR(cUnit, (LIR *) pcrLabel[i]);
3598 /* r0 = dalvik PC */
3599 loadConstant(cUnit, r0, pcrLabel[i]->operands[0]);
3600 genUnconditionalBranch(cUnit, targetLabel);
3601 }
3602}
3603
Bill Buzbee1465db52009-09-23 17:17:35 -07003604static char *extendedMIROpNames[kMirOpLast - kMirOpFirst] = {
3605 "kMirOpPhi",
3606 "kMirOpNullNRangeUpCheck",
3607 "kMirOpNullNRangeDownCheck",
3608 "kMirOpLowerBound",
3609 "kMirOpPunt",
Ben Cheng7a2697d2010-06-07 13:44:23 -07003610 "kMirOpCheckInlinePrediction",
Ben Cheng4238ec22009-08-24 16:32:22 -07003611};
3612
3613/*
3614 * vA = arrayReg;
3615 * vB = idxReg;
3616 * vC = endConditionReg;
3617 * arg[0] = maxC
3618 * arg[1] = minC
3619 * arg[2] = loopBranchConditionCode
3620 */
3621static void genHoistedChecksForCountUpLoop(CompilationUnit *cUnit, MIR *mir)
3622{
Bill Buzbee1465db52009-09-23 17:17:35 -07003623 /*
3624 * NOTE: these synthesized blocks don't have ssa names assigned
3625 * for Dalvik registers. However, because they dominate the following
3626 * blocks we can simply use the Dalvik name w/ subscript 0 as the
3627 * ssa name.
3628 */
Ben Cheng4238ec22009-08-24 16:32:22 -07003629 DecodedInstruction *dInsn = &mir->dalvikInsn;
3630 const int lenOffset = offsetof(ArrayObject, length);
Ben Cheng4238ec22009-08-24 16:32:22 -07003631 const int maxC = dInsn->arg[0];
Bill Buzbee1465db52009-09-23 17:17:35 -07003632 int regLength;
3633 RegLocation rlArray = cUnit->regLocation[mir->dalvikInsn.vA];
3634 RegLocation rlIdxEnd = cUnit->regLocation[mir->dalvikInsn.vC];
Ben Cheng4238ec22009-08-24 16:32:22 -07003635
3636 /* regArray <- arrayRef */
Bill Buzbee1465db52009-09-23 17:17:35 -07003637 rlArray = loadValue(cUnit, rlArray, kCoreReg);
3638 rlIdxEnd = loadValue(cUnit, rlIdxEnd, kCoreReg);
3639 genRegImmCheck(cUnit, kArmCondEq, rlArray.lowReg, 0, 0,
Ben Cheng4238ec22009-08-24 16:32:22 -07003640 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
3641
3642 /* regLength <- len(arrayRef) */
Bill Buzbeec6f10662010-02-09 11:16:15 -08003643 regLength = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07003644 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLength);
Ben Cheng4238ec22009-08-24 16:32:22 -07003645
3646 int delta = maxC;
3647 /*
3648 * If the loop end condition is ">=" instead of ">", then the largest value
3649 * of the index is "endCondition - 1".
3650 */
3651 if (dInsn->arg[2] == OP_IF_GE) {
3652 delta--;
3653 }
3654
3655 if (delta) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08003656 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07003657 opRegRegImm(cUnit, kOpAdd, tReg, rlIdxEnd.lowReg, delta);
3658 rlIdxEnd.lowReg = tReg;
Bill Buzbeec6f10662010-02-09 11:16:15 -08003659 dvmCompilerFreeTemp(cUnit, tReg);
Ben Cheng4238ec22009-08-24 16:32:22 -07003660 }
3661 /* Punt if "regIdxEnd < len(Array)" is false */
Bill Buzbee1465db52009-09-23 17:17:35 -07003662 genRegRegCheck(cUnit, kArmCondGe, rlIdxEnd.lowReg, regLength, 0,
Ben Cheng0fd31e42009-09-03 14:40:16 -07003663 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
Ben Cheng4238ec22009-08-24 16:32:22 -07003664}
3665
3666/*
3667 * vA = arrayReg;
3668 * vB = idxReg;
3669 * vC = endConditionReg;
3670 * arg[0] = maxC
3671 * arg[1] = minC
3672 * arg[2] = loopBranchConditionCode
3673 */
3674static void genHoistedChecksForCountDownLoop(CompilationUnit *cUnit, MIR *mir)
3675{
3676 DecodedInstruction *dInsn = &mir->dalvikInsn;
3677 const int lenOffset = offsetof(ArrayObject, length);
Bill Buzbeec6f10662010-02-09 11:16:15 -08003678 const int regLength = dvmCompilerAllocTemp(cUnit);
Ben Cheng4238ec22009-08-24 16:32:22 -07003679 const int maxC = dInsn->arg[0];
Bill Buzbee1465db52009-09-23 17:17:35 -07003680 RegLocation rlArray = cUnit->regLocation[mir->dalvikInsn.vA];
3681 RegLocation rlIdxInit = cUnit->regLocation[mir->dalvikInsn.vB];
Ben Cheng4238ec22009-08-24 16:32:22 -07003682
3683 /* regArray <- arrayRef */
Bill Buzbee1465db52009-09-23 17:17:35 -07003684 rlArray = loadValue(cUnit, rlArray, kCoreReg);
3685 rlIdxInit = loadValue(cUnit, rlIdxInit, kCoreReg);
3686 genRegImmCheck(cUnit, kArmCondEq, rlArray.lowReg, 0, 0,
Ben Cheng4238ec22009-08-24 16:32:22 -07003687 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
3688
3689 /* regLength <- len(arrayRef) */
Bill Buzbee1465db52009-09-23 17:17:35 -07003690 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLength);
Ben Cheng4238ec22009-08-24 16:32:22 -07003691
3692 if (maxC) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08003693 int tReg = dvmCompilerAllocTemp(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07003694 opRegRegImm(cUnit, kOpAdd, tReg, rlIdxInit.lowReg, maxC);
3695 rlIdxInit.lowReg = tReg;
Bill Buzbeec6f10662010-02-09 11:16:15 -08003696 dvmCompilerFreeTemp(cUnit, tReg);
Ben Cheng4238ec22009-08-24 16:32:22 -07003697 }
3698
3699 /* Punt if "regIdxInit < len(Array)" is false */
Bill Buzbee1465db52009-09-23 17:17:35 -07003700 genRegRegCheck(cUnit, kArmCondGe, rlIdxInit.lowReg, regLength, 0,
Ben Cheng0fd31e42009-09-03 14:40:16 -07003701 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
Ben Cheng4238ec22009-08-24 16:32:22 -07003702}
3703
3704/*
3705 * vA = idxReg;
3706 * vB = minC;
3707 */
3708static void genHoistedLowerBoundCheck(CompilationUnit *cUnit, MIR *mir)
3709{
3710 DecodedInstruction *dInsn = &mir->dalvikInsn;
Ben Cheng4238ec22009-08-24 16:32:22 -07003711 const int minC = dInsn->vB;
Bill Buzbee1465db52009-09-23 17:17:35 -07003712 RegLocation rlIdx = cUnit->regLocation[mir->dalvikInsn.vA];
Ben Cheng4238ec22009-08-24 16:32:22 -07003713
3714 /* regIdx <- initial index value */
Bill Buzbee1465db52009-09-23 17:17:35 -07003715 rlIdx = loadValue(cUnit, rlIdx, kCoreReg);
Ben Cheng4238ec22009-08-24 16:32:22 -07003716
3717 /* Punt if "regIdxInit + minC >= 0" is false */
Bill Buzbee1465db52009-09-23 17:17:35 -07003718 genRegImmCheck(cUnit, kArmCondLt, rlIdx.lowReg, -minC, 0,
Ben Cheng4238ec22009-08-24 16:32:22 -07003719 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
3720}
3721
Ben Cheng7a2697d2010-06-07 13:44:23 -07003722/*
3723 * vC = this
3724 *
3725 * A predicted inlining target looks like the following, where instructions
3726 * between 0x4858de66 and 0x4858de72 are checking if the predicted class
3727 * matches "this", and the verificaion code is generated by this routine.
3728 *
3729 * (C) means the instruction is inlined from the callee, and (PI) means the
3730 * instruction is the predicted inlined invoke, whose corresponding
3731 * instructions are still generated to handle the mispredicted case.
3732 *
3733 * D/dalvikvm( 86): -------- kMirOpCheckInlinePrediction
3734 * D/dalvikvm( 86): 0x4858de66 (0002): ldr r0, [r5, #68]
3735 * D/dalvikvm( 86): 0x4858de68 (0004): ldr r1, [pc, #140]
3736 * D/dalvikvm( 86): 0x4858de6a (0006): cmp r0, #0
3737 * D/dalvikvm( 86): 0x4858de6c (0008): beq 0x4858deb2
3738 * D/dalvikvm( 86): 0x4858de6e (000a): ldr r2, [r0, #0]
3739 * D/dalvikvm( 86): 0x4858de70 (000c): cmp r1, r2
3740 * D/dalvikvm( 86): 0x4858de72 (000e): bne 0x4858de7a
3741 * D/dalvikvm( 86): -------- dalvik offset: 0x004c @ +iget-object-quick (C)
3742 * v4, v17, (#8)
3743 * D/dalvikvm( 86): 0x4858de74 (0010): ldr r3, [r0, #8]
3744 * D/dalvikvm( 86): 0x4858de76 (0012): str r3, [r5, #16]
3745 * D/dalvikvm( 86): -------- dalvik offset: 0x004c @
3746 * +invoke-virtual-quick/range (PI) v17..v17
3747 * D/dalvikvm( 86): 0x4858de78 (0014): b 0x4858debc
3748 * D/dalvikvm( 86): 0x4858de7a (0016): add r4,r5,#68
3749 * D/dalvikvm( 86): -------- BARRIER
3750 * D/dalvikvm( 86): 0x4858de7e (001a): ldmia r4, <r0>
3751 * D/dalvikvm( 86): -------- BARRIER
3752 * D/dalvikvm( 86): 0x4858de80 (001c): sub r7,r5,#24
3753 * D/dalvikvm( 86): 0x4858de84 (0020): cmp r0, #0
3754 * D/dalvikvm( 86): 0x4858de86 (0022): beq 0x4858deb6
3755 * D/dalvikvm( 86): -------- BARRIER
3756 * D/dalvikvm( 86): 0x4858de88 (0024): stmia r7, <r0>
3757 * D/dalvikvm( 86): -------- BARRIER
3758 * D/dalvikvm( 86): 0x4858de8a (0026): ldr r4, [pc, #104]
3759 * D/dalvikvm( 86): 0x4858de8c (0028): add r1, pc, #28
3760 * D/dalvikvm( 86): 0x4858de8e (002a): add r2, pc, #56
3761 * D/dalvikvm( 86): 0x4858de90 (002c): blx_1 0x48589198
3762 * D/dalvikvm( 86): 0x4858de92 (002e): blx_2 see above
3763 * D/dalvikvm( 86): 0x4858de94 (0030): b 0x4858dec8
3764 * D/dalvikvm( 86): 0x4858de96 (0032): b 0x4858deb6
3765 * D/dalvikvm( 86): 0x4858de98 (0034): ldr r0, [r7, #72]
3766 * D/dalvikvm( 86): 0x4858de9a (0036): cmp r1, #0
3767 * D/dalvikvm( 86): 0x4858de9c (0038): bgt 0x4858dea4
3768 * D/dalvikvm( 86): 0x4858de9e (003a): ldr r7, [r6, #116]
3769 * D/dalvikvm( 86): 0x4858dea0 (003c): movs r1, r6
3770 * D/dalvikvm( 86): 0x4858dea2 (003e): blx r7
3771 * D/dalvikvm( 86): 0x4858dea4 (0040): add r1, pc, #4
3772 * D/dalvikvm( 86): 0x4858dea6 (0042): blx_1 0x485890a0
3773 * D/dalvikvm( 86): 0x4858dea8 (0044): blx_2 see above
3774 * D/dalvikvm( 86): 0x4858deaa (0046): b 0x4858deb6
3775 * D/dalvikvm( 86): 0x4858deac (0048): .align4
3776 * D/dalvikvm( 86): L0x004f:
3777 * D/dalvikvm( 86): -------- dalvik offset: 0x004f @ move-result-object (PI)
3778 * v4, (#0), (#0)
3779 * D/dalvikvm( 86): 0x4858deac (0048): ldr r4, [r6, #8]
3780 * D/dalvikvm( 86): 0x4858deae (004a): str r4, [r5, #16]
3781 * D/dalvikvm( 86): 0x4858deb0 (004c): b 0x4858debc
3782 * D/dalvikvm( 86): -------- reconstruct dalvik PC : 0x42beefcc @ +0x004c
3783 * D/dalvikvm( 86): 0x4858deb2 (004e): ldr r0, [pc, #64]
3784 * D/dalvikvm( 86): 0x4858deb4 (0050): b 0x4858deb8
3785 * D/dalvikvm( 86): -------- reconstruct dalvik PC : 0x42beefcc @ +0x004c
3786 * D/dalvikvm( 86): 0x4858deb6 (0052): ldr r0, [pc, #60]
3787 * D/dalvikvm( 86): Exception_Handling:
3788 * D/dalvikvm( 86): 0x4858deb8 (0054): ldr r1, [r6, #100]
3789 * D/dalvikvm( 86): 0x4858deba (0056): blx r1
3790 * D/dalvikvm( 86): 0x4858debc (0058): .align4
3791 * D/dalvikvm( 86): -------- chaining cell (hot): 0x0050
3792 * D/dalvikvm( 86): 0x4858debc (0058): b 0x4858dec0
3793 * D/dalvikvm( 86): 0x4858debe (005a): orrs r0, r0
3794 * D/dalvikvm( 86): 0x4858dec0 (005c): ldr r0, [r6, #112]
3795 * D/dalvikvm( 86): 0x4858dec2 (005e): blx r0
3796 * D/dalvikvm( 86): 0x4858dec4 (0060): data 0xefd4(61396)
3797 * D/dalvikvm( 86): 0x4858dec6 (0062): data 0x42be(17086)
3798 * D/dalvikvm( 86): 0x4858dec8 (0064): .align4
3799 * D/dalvikvm( 86): -------- chaining cell (predicted)
3800 * D/dalvikvm( 86): 0x4858dec8 (0064): data 0xe7fe(59390)
3801 * D/dalvikvm( 86): 0x4858deca (0066): data 0x0000(0)
3802 * D/dalvikvm( 86): 0x4858decc (0068): data 0x0000(0)
3803 * D/dalvikvm( 86): 0x4858dece (006a): data 0x0000(0)
3804 * :
3805 */
3806static void genValidationForPredictedInline(CompilationUnit *cUnit, MIR *mir)
3807{
3808 CallsiteInfo *callsiteInfo = mir->meta.callsiteInfo;
3809 RegLocation rlThis = cUnit->regLocation[mir->dalvikInsn.vC];
3810
3811 rlThis = loadValue(cUnit, rlThis, kCoreReg);
3812 int regPredictedClass = dvmCompilerAllocTemp(cUnit);
3813 loadConstant(cUnit, regPredictedClass, (int) callsiteInfo->clazz);
3814 genNullCheck(cUnit, rlThis.sRegLow, rlThis.lowReg, mir->offset,
3815 NULL);/* null object? */
3816 int regActualClass = dvmCompilerAllocTemp(cUnit);
3817 loadWordDisp(cUnit, rlThis.lowReg, offsetof(Object, clazz), regActualClass);
3818 opRegReg(cUnit, kOpCmp, regPredictedClass, regActualClass);
3819 /*
3820 * Set the misPredBranchOver target so that it will be generated when the
3821 * code for the non-optimized invoke is generated.
3822 */
3823 callsiteInfo->misPredBranchOver = (LIR *) opCondBranch(cUnit, kArmCondNe);
3824}
3825
Ben Cheng4238ec22009-08-24 16:32:22 -07003826/* Extended MIR instructions like PHI */
3827static void handleExtendedMIR(CompilationUnit *cUnit, MIR *mir)
3828{
Bill Buzbee1465db52009-09-23 17:17:35 -07003829 int opOffset = mir->dalvikInsn.opCode - kMirOpFirst;
Ben Cheng4238ec22009-08-24 16:32:22 -07003830 char *msg = dvmCompilerNew(strlen(extendedMIROpNames[opOffset]) + 1,
3831 false);
3832 strcpy(msg, extendedMIROpNames[opOffset]);
Bill Buzbee1465db52009-09-23 17:17:35 -07003833 newLIR1(cUnit, kArmPseudoExtended, (int) msg);
Ben Cheng4238ec22009-08-24 16:32:22 -07003834
3835 switch (mir->dalvikInsn.opCode) {
Bill Buzbee1465db52009-09-23 17:17:35 -07003836 case kMirOpPhi: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003837 char *ssaString = dvmCompilerGetSSAString(cUnit, mir->ssaRep);
Bill Buzbee1465db52009-09-23 17:17:35 -07003838 newLIR1(cUnit, kArmPseudoSSARep, (int) ssaString);
Ben Cheng4238ec22009-08-24 16:32:22 -07003839 break;
3840 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003841 case kMirOpNullNRangeUpCheck: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003842 genHoistedChecksForCountUpLoop(cUnit, mir);
3843 break;
3844 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003845 case kMirOpNullNRangeDownCheck: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003846 genHoistedChecksForCountDownLoop(cUnit, mir);
3847 break;
3848 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003849 case kMirOpLowerBound: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003850 genHoistedLowerBoundCheck(cUnit, mir);
3851 break;
3852 }
Bill Buzbee1465db52009-09-23 17:17:35 -07003853 case kMirOpPunt: {
Ben Cheng4238ec22009-08-24 16:32:22 -07003854 genUnconditionalBranch(cUnit,
3855 (ArmLIR *) cUnit->loopAnalysis->branchToPCR);
3856 break;
3857 }
Ben Cheng7a2697d2010-06-07 13:44:23 -07003858 case kMirOpCheckInlinePrediction: {
3859 genValidationForPredictedInline(cUnit, mir);
3860 break;
3861 }
Ben Cheng4238ec22009-08-24 16:32:22 -07003862 default:
3863 break;
3864 }
3865}
3866
3867/*
3868 * Create a PC-reconstruction cell for the starting offset of this trace.
3869 * Since the PCR cell is placed near the end of the compiled code which is
3870 * usually out of range for a conditional branch, we put two branches (one
3871 * branch over to the loop body and one layover branch to the actual PCR) at the
3872 * end of the entry block.
3873 */
3874static void setupLoopEntryBlock(CompilationUnit *cUnit, BasicBlock *entry,
3875 ArmLIR *bodyLabel)
3876{
3877 /* Set up the place holder to reconstruct this Dalvik PC */
3878 ArmLIR *pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true);
Ben Chenga4973592010-03-31 11:59:18 -07003879 pcrLabel->opCode = kArmPseudoPCReconstructionCell;
Ben Cheng4238ec22009-08-24 16:32:22 -07003880 pcrLabel->operands[0] =
3881 (int) (cUnit->method->insns + entry->startOffset);
3882 pcrLabel->operands[1] = entry->startOffset;
3883 /* Insert the place holder to the growable list */
3884 dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel);
3885
3886 /*
3887 * Next, create two branches - one branch over to the loop body and the
3888 * other branch to the PCR cell to punt.
3889 */
3890 ArmLIR *branchToBody = dvmCompilerNew(sizeof(ArmLIR), true);
Bill Buzbee1465db52009-09-23 17:17:35 -07003891 branchToBody->opCode = kThumbBUncond;
Ben Cheng4238ec22009-08-24 16:32:22 -07003892 branchToBody->generic.target = (LIR *) bodyLabel;
Ben Chengdcf3e5d2009-09-11 13:42:05 -07003893 setupResourceMasks(branchToBody);
Ben Cheng4238ec22009-08-24 16:32:22 -07003894 cUnit->loopAnalysis->branchToBody = (LIR *) branchToBody;
3895
3896 ArmLIR *branchToPCR = dvmCompilerNew(sizeof(ArmLIR), true);
Bill Buzbee1465db52009-09-23 17:17:35 -07003897 branchToPCR->opCode = kThumbBUncond;
Ben Cheng4238ec22009-08-24 16:32:22 -07003898 branchToPCR->generic.target = (LIR *) pcrLabel;
Ben Chengdcf3e5d2009-09-11 13:42:05 -07003899 setupResourceMasks(branchToPCR);
Ben Cheng4238ec22009-08-24 16:32:22 -07003900 cUnit->loopAnalysis->branchToPCR = (LIR *) branchToPCR;
3901}
3902
Ben Chengd5adae12010-03-26 17:45:28 -07003903#if defined(WITH_SELF_VERIFICATION)
3904static bool selfVerificationPuntOps(MIR *mir)
3905{
3906 DecodedInstruction *decInsn = &mir->dalvikInsn;
3907 OpCode op = decInsn->opCode;
Ben Cheng7a2697d2010-06-07 13:44:23 -07003908
Ben Chengd5adae12010-03-26 17:45:28 -07003909 /*
3910 * All opcodes that can throw exceptions and use the
3911 * TEMPLATE_THROW_EXCEPTION_COMMON template should be excluded in the trace
3912 * under self-verification mode.
3913 */
3914 return (op == OP_MONITOR_ENTER || op == OP_MONITOR_EXIT ||
3915 op == OP_NEW_INSTANCE || op == OP_NEW_ARRAY ||
3916 op == OP_CHECK_CAST || op == OP_MOVE_EXCEPTION ||
3917 op == OP_FILL_ARRAY_DATA || op == OP_EXECUTE_INLINE ||
Ben Cheng7a2697d2010-06-07 13:44:23 -07003918 op == OP_EXECUTE_INLINE_RANGE);
Ben Chengd5adae12010-03-26 17:45:28 -07003919}
3920#endif
3921
Ben Chengba4fc8b2009-06-01 13:00:29 -07003922void dvmCompilerMIR2LIR(CompilationUnit *cUnit)
3923{
3924 /* Used to hold the labels of each block */
Bill Buzbee89efc3d2009-07-28 11:22:22 -07003925 ArmLIR *labelList =
3926 dvmCompilerNew(sizeof(ArmLIR) * cUnit->numBlocks, true);
Ben Chengcec26f62010-01-15 15:29:33 -08003927 GrowableList chainingListByType[kChainingCellGap];
Ben Chengba4fc8b2009-06-01 13:00:29 -07003928 int i;
3929
3930 /*
Ben Cheng38329f52009-07-07 14:19:20 -07003931 * Initialize various types chaining lists.
Ben Chengba4fc8b2009-06-01 13:00:29 -07003932 */
Ben Chengcec26f62010-01-15 15:29:33 -08003933 for (i = 0; i < kChainingCellGap; i++) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07003934 dvmInitGrowableList(&chainingListByType[i], 2);
3935 }
3936
3937 BasicBlock **blockList = cUnit->blockList;
3938
Bill Buzbee6e963e12009-06-17 16:56:19 -07003939 if (cUnit->executionCount) {
3940 /*
3941 * Reserve 6 bytes at the beginning of the trace
3942 * +----------------------------+
3943 * | execution count (4 bytes) |
3944 * +----------------------------+
3945 * | chain cell offset (2 bytes)|
3946 * +----------------------------+
3947 * ...and then code to increment the execution
3948 * count:
3949 * mov r0, pc @ move adr of "mov r0,pc" + 4 to r0
3950 * sub r0, #10 @ back up to addr of executionCount
3951 * ldr r1, [r0]
3952 * add r1, #1
3953 * str r1, [r0]
3954 */
Bill Buzbee1465db52009-09-23 17:17:35 -07003955 newLIR1(cUnit, kArm16BitData, 0);
3956 newLIR1(cUnit, kArm16BitData, 0);
Ben Chengcc6600c2009-06-22 14:45:16 -07003957 cUnit->chainCellOffsetLIR =
Bill Buzbee1465db52009-09-23 17:17:35 -07003958 (LIR *) newLIR1(cUnit, kArm16BitData, CHAIN_CELL_OFFSET_TAG);
Bill Buzbee6e963e12009-06-17 16:56:19 -07003959 cUnit->headerSize = 6;
Bill Buzbee270c1d62009-08-13 16:58:07 -07003960 /* Thumb instruction used directly here to ensure correct size */
Bill Buzbee1465db52009-09-23 17:17:35 -07003961 newLIR2(cUnit, kThumbMovRR_H2L, r0, rpc);
3962 newLIR2(cUnit, kThumbSubRI8, r0, 10);
3963 newLIR3(cUnit, kThumbLdrRRI5, r1, r0, 0);
3964 newLIR2(cUnit, kThumbAddRI8, r1, 1);
3965 newLIR3(cUnit, kThumbStrRRI5, r1, r0, 0);
Bill Buzbee6e963e12009-06-17 16:56:19 -07003966 } else {
3967 /* Just reserve 2 bytes for the chain cell offset */
Ben Chengcc6600c2009-06-22 14:45:16 -07003968 cUnit->chainCellOffsetLIR =
Bill Buzbee1465db52009-09-23 17:17:35 -07003969 (LIR *) newLIR1(cUnit, kArm16BitData, CHAIN_CELL_OFFSET_TAG);
Bill Buzbee6e963e12009-06-17 16:56:19 -07003970 cUnit->headerSize = 2;
3971 }
Ben Cheng1efc9c52009-06-08 18:25:27 -07003972
Ben Chengba4fc8b2009-06-01 13:00:29 -07003973 /* Handle the content in each basic block */
3974 for (i = 0; i < cUnit->numBlocks; i++) {
3975 blockList[i]->visited = true;
3976 MIR *mir;
3977
3978 labelList[i].operands[0] = blockList[i]->startOffset;
3979
Ben Chengcec26f62010-01-15 15:29:33 -08003980 if (blockList[i]->blockType >= kChainingCellGap) {
Ben Cheng7a2697d2010-06-07 13:44:23 -07003981 if (blockList[i]->isFallThroughFromInvoke == true) {
Ben Chengd44faf52010-06-02 15:33:51 -07003982 /* Align this block first since it is a return chaining cell */
3983 newLIR0(cUnit, kArmPseudoPseudoAlign4);
3984 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07003985 /*
3986 * Append the label pseudo LIR first. Chaining cells will be handled
3987 * separately afterwards.
3988 */
3989 dvmCompilerAppendLIR(cUnit, (LIR *) &labelList[i]);
3990 }
3991
Ben Cheng7a2697d2010-06-07 13:44:23 -07003992 if (blockList[i]->blockType == kTraceEntryBlock) {
Ben Chenga4973592010-03-31 11:59:18 -07003993 labelList[i].opCode = kArmPseudoEntryBlock;
Ben Cheng4238ec22009-08-24 16:32:22 -07003994 if (blockList[i]->firstMIRInsn == NULL) {
3995 continue;
3996 } else {
3997 setupLoopEntryBlock(cUnit, blockList[i],
3998 &labelList[blockList[i]->fallThrough->id]);
3999 }
Ben Cheng7a2697d2010-06-07 13:44:23 -07004000 } else if (blockList[i]->blockType == kTraceExitBlock) {
Ben Chenga4973592010-03-31 11:59:18 -07004001 labelList[i].opCode = kArmPseudoExitBlock;
Ben Cheng4238ec22009-08-24 16:32:22 -07004002 goto gen_fallthrough;
Bill Buzbee1465db52009-09-23 17:17:35 -07004003 } else if (blockList[i]->blockType == kDalvikByteCode) {
4004 labelList[i].opCode = kArmPseudoNormalBlockLabel;
Ben Chenge9695e52009-06-16 16:11:47 -07004005 /* Reset the register state */
Bill Buzbeec6f10662010-02-09 11:16:15 -08004006 dvmCompilerResetRegPool(cUnit);
4007 dvmCompilerClobberAllRegs(cUnit);
4008 dvmCompilerResetNullCheck(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004009 } else {
4010 switch (blockList[i]->blockType) {
Bill Buzbee1465db52009-09-23 17:17:35 -07004011 case kChainingCellNormal:
Ben Chenga4973592010-03-31 11:59:18 -07004012 labelList[i].opCode = kArmPseudoChainingCellNormal;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004013 /* handle the codegen later */
4014 dvmInsertGrowableList(
Bill Buzbee1465db52009-09-23 17:17:35 -07004015 &chainingListByType[kChainingCellNormal], (void *) i);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004016 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004017 case kChainingCellInvokeSingleton:
Ben Cheng38329f52009-07-07 14:19:20 -07004018 labelList[i].opCode =
Ben Chenga4973592010-03-31 11:59:18 -07004019 kArmPseudoChainingCellInvokeSingleton;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004020 labelList[i].operands[0] =
4021 (int) blockList[i]->containingMethod;
4022 /* handle the codegen later */
4023 dvmInsertGrowableList(
Bill Buzbee1465db52009-09-23 17:17:35 -07004024 &chainingListByType[kChainingCellInvokeSingleton],
Ben Cheng38329f52009-07-07 14:19:20 -07004025 (void *) i);
4026 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004027 case kChainingCellInvokePredicted:
Ben Cheng38329f52009-07-07 14:19:20 -07004028 labelList[i].opCode =
Ben Chenga4973592010-03-31 11:59:18 -07004029 kArmPseudoChainingCellInvokePredicted;
Ben Cheng38329f52009-07-07 14:19:20 -07004030 /* handle the codegen later */
4031 dvmInsertGrowableList(
Bill Buzbee1465db52009-09-23 17:17:35 -07004032 &chainingListByType[kChainingCellInvokePredicted],
Ben Cheng38329f52009-07-07 14:19:20 -07004033 (void *) i);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004034 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004035 case kChainingCellHot:
Ben Chengba4fc8b2009-06-01 13:00:29 -07004036 labelList[i].opCode =
Ben Chenga4973592010-03-31 11:59:18 -07004037 kArmPseudoChainingCellHot;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004038 /* handle the codegen later */
4039 dvmInsertGrowableList(
Bill Buzbee1465db52009-09-23 17:17:35 -07004040 &chainingListByType[kChainingCellHot],
Ben Chengba4fc8b2009-06-01 13:00:29 -07004041 (void *) i);
4042 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004043 case kPCReconstruction:
Ben Chengba4fc8b2009-06-01 13:00:29 -07004044 /* Make sure exception handling block is next */
4045 labelList[i].opCode =
Ben Chenga4973592010-03-31 11:59:18 -07004046 kArmPseudoPCReconstructionBlockLabel;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004047 assert (i == cUnit->numBlocks - 2);
4048 handlePCReconstruction(cUnit, &labelList[i+1]);
4049 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004050 case kExceptionHandling:
4051 labelList[i].opCode = kArmPseudoEHBlockLabel;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004052 if (cUnit->pcReconstructionList.numUsed) {
Bill Buzbee270c1d62009-08-13 16:58:07 -07004053 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
4054 jitToInterpEntries.dvmJitToInterpPunt),
4055 r1);
Bill Buzbee1465db52009-09-23 17:17:35 -07004056 opReg(cUnit, kOpBlx, r1);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004057 }
4058 break;
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07004059#if defined(WITH_SELF_VERIFICATION) || defined(WITH_JIT_TUNING)
Bill Buzbee1465db52009-09-23 17:17:35 -07004060 case kChainingCellBackwardBranch:
Jeff Hao97319a82009-08-12 16:57:15 -07004061 labelList[i].opCode =
Ben Chenga4973592010-03-31 11:59:18 -07004062 kArmPseudoChainingCellBackwardBranch;
Jeff Hao97319a82009-08-12 16:57:15 -07004063 /* handle the codegen later */
4064 dvmInsertGrowableList(
Bill Buzbee1465db52009-09-23 17:17:35 -07004065 &chainingListByType[kChainingCellBackwardBranch],
Jeff Hao97319a82009-08-12 16:57:15 -07004066 (void *) i);
4067 break;
4068#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07004069 default:
4070 break;
4071 }
4072 continue;
4073 }
Ben Chenge9695e52009-06-16 16:11:47 -07004074
Bill Buzbee89efc3d2009-07-28 11:22:22 -07004075 ArmLIR *headLIR = NULL;
Ben Chenge9695e52009-06-16 16:11:47 -07004076
Ben Chengba4fc8b2009-06-01 13:00:29 -07004077 for (mir = blockList[i]->firstMIRInsn; mir; mir = mir->next) {
Bill Buzbee1465db52009-09-23 17:17:35 -07004078
Bill Buzbeec6f10662010-02-09 11:16:15 -08004079 dvmCompilerResetRegPool(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07004080 if (gDvmJit.disableOpt & (1 << kTrackLiveTemps)) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08004081 dvmCompilerClobberAllRegs(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07004082 }
4083
4084 if (gDvmJit.disableOpt & (1 << kSuppressLoads)) {
Bill Buzbeec6f10662010-02-09 11:16:15 -08004085 dvmCompilerResetDefTracking(cUnit);
Bill Buzbee1465db52009-09-23 17:17:35 -07004086 }
4087
4088 if (mir->dalvikInsn.opCode >= kMirOpFirst) {
Ben Cheng4238ec22009-08-24 16:32:22 -07004089 handleExtendedMIR(cUnit, mir);
4090 continue;
4091 }
4092
Bill Buzbee1465db52009-09-23 17:17:35 -07004093
Ben Chengba4fc8b2009-06-01 13:00:29 -07004094 OpCode dalvikOpCode = mir->dalvikInsn.opCode;
4095 InstructionFormat dalvikFormat =
4096 dexGetInstrFormat(gDvm.instrFormat, dalvikOpCode);
Ben Cheng7a2697d2010-06-07 13:44:23 -07004097 char *note;
4098 if (mir->OptimizationFlags & MIR_INLINED) {
4099 note = " (I)";
4100 } else if (mir->OptimizationFlags & MIR_INLINED_PRED) {
4101 note = " (PI)";
4102 } else if (mir->OptimizationFlags & MIR_CALLEE) {
4103 note = " (C)";
4104 } else {
4105 note = NULL;
4106 }
4107
Bill Buzbee89efc3d2009-07-28 11:22:22 -07004108 ArmLIR *boundaryLIR =
Ben Chenga4973592010-03-31 11:59:18 -07004109 newLIR2(cUnit, kArmPseudoDalvikByteCodeBoundary,
Ben Chengccd6c012009-10-15 14:52:45 -07004110 mir->offset,
Ben Cheng7a2697d2010-06-07 13:44:23 -07004111 (int) dvmCompilerGetDalvikDisassembly(&mir->dalvikInsn,
4112 note));
Ben Cheng4238ec22009-08-24 16:32:22 -07004113 if (mir->ssaRep) {
4114 char *ssaString = dvmCompilerGetSSAString(cUnit, mir->ssaRep);
Bill Buzbee1465db52009-09-23 17:17:35 -07004115 newLIR1(cUnit, kArmPseudoSSARep, (int) ssaString);
Ben Cheng4238ec22009-08-24 16:32:22 -07004116 }
4117
Ben Chenge9695e52009-06-16 16:11:47 -07004118 /* Remember the first LIR for this block */
4119 if (headLIR == NULL) {
4120 headLIR = boundaryLIR;
Ben Chengd7d426a2009-09-22 11:23:36 -07004121 /* Set the first boundaryLIR as a scheduling barrier */
4122 headLIR->defMask = ENCODE_ALL;
Ben Chenge9695e52009-06-16 16:11:47 -07004123 }
Ben Cheng4238ec22009-08-24 16:32:22 -07004124
Ben Chengba4fc8b2009-06-01 13:00:29 -07004125 bool notHandled;
4126 /*
4127 * Debugging: screen the opcode first to see if it is in the
4128 * do[-not]-compile list
4129 */
Ben Cheng34dc7962010-08-26 14:56:31 -07004130 bool singleStepMe = SINGLE_STEP_OP(dalvikOpCode);
Ben Chengd5adae12010-03-26 17:45:28 -07004131#if defined(WITH_SELF_VERIFICATION)
4132 if (singleStepMe == false) {
4133 singleStepMe = selfVerificationPuntOps(mir);
4134 }
4135#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07004136 if (singleStepMe || cUnit->allSingleStep) {
4137 notHandled = false;
4138 genInterpSingleStep(cUnit, mir);
4139 } else {
4140 opcodeCoverage[dalvikOpCode]++;
4141 switch (dalvikFormat) {
4142 case kFmt10t:
4143 case kFmt20t:
4144 case kFmt30t:
4145 notHandled = handleFmt10t_Fmt20t_Fmt30t(cUnit,
4146 mir, blockList[i], labelList);
4147 break;
4148 case kFmt10x:
4149 notHandled = handleFmt10x(cUnit, mir);
4150 break;
4151 case kFmt11n:
4152 case kFmt31i:
4153 notHandled = handleFmt11n_Fmt31i(cUnit, mir);
4154 break;
4155 case kFmt11x:
4156 notHandled = handleFmt11x(cUnit, mir);
4157 break;
4158 case kFmt12x:
4159 notHandled = handleFmt12x(cUnit, mir);
4160 break;
4161 case kFmt20bc:
4162 notHandled = handleFmt20bc(cUnit, mir);
4163 break;
4164 case kFmt21c:
4165 case kFmt31c:
4166 notHandled = handleFmt21c_Fmt31c(cUnit, mir);
4167 break;
4168 case kFmt21h:
4169 notHandled = handleFmt21h(cUnit, mir);
4170 break;
4171 case kFmt21s:
4172 notHandled = handleFmt21s(cUnit, mir);
4173 break;
4174 case kFmt21t:
4175 notHandled = handleFmt21t(cUnit, mir, blockList[i],
4176 labelList);
4177 break;
4178 case kFmt22b:
4179 case kFmt22s:
4180 notHandled = handleFmt22b_Fmt22s(cUnit, mir);
4181 break;
4182 case kFmt22c:
4183 notHandled = handleFmt22c(cUnit, mir);
4184 break;
4185 case kFmt22cs:
4186 notHandled = handleFmt22cs(cUnit, mir);
4187 break;
4188 case kFmt22t:
4189 notHandled = handleFmt22t(cUnit, mir, blockList[i],
4190 labelList);
4191 break;
4192 case kFmt22x:
4193 case kFmt32x:
4194 notHandled = handleFmt22x_Fmt32x(cUnit, mir);
4195 break;
4196 case kFmt23x:
4197 notHandled = handleFmt23x(cUnit, mir);
4198 break;
4199 case kFmt31t:
4200 notHandled = handleFmt31t(cUnit, mir);
4201 break;
4202 case kFmt3rc:
4203 case kFmt35c:
4204 notHandled = handleFmt35c_3rc(cUnit, mir, blockList[i],
4205 labelList);
4206 break;
4207 case kFmt3rms:
4208 case kFmt35ms:
4209 notHandled = handleFmt35ms_3rms(cUnit, mir,blockList[i],
4210 labelList);
4211 break;
4212 case kFmt3inline:
Andy McFaddenb0a05412009-11-19 10:23:41 -08004213 case kFmt3rinline:
Bill Buzbeece46c942009-11-20 15:41:34 -08004214 notHandled = handleExecuteInline(cUnit, mir);
Andy McFaddenb0a05412009-11-19 10:23:41 -08004215 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004216 case kFmt51l:
4217 notHandled = handleFmt51l(cUnit, mir);
4218 break;
4219 default:
4220 notHandled = true;
4221 break;
4222 }
4223 }
4224 if (notHandled) {
4225 LOGE("%#06x: Opcode 0x%x (%s) / Fmt %d not handled\n",
4226 mir->offset,
Andy McFaddenc6b25c72010-06-22 11:01:20 -07004227 dalvikOpCode, dexGetOpcodeName(dalvikOpCode),
Ben Chengba4fc8b2009-06-01 13:00:29 -07004228 dalvikFormat);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004229 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004230 break;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004231 }
4232 }
Ben Cheng4238ec22009-08-24 16:32:22 -07004233
Ben Cheng7a2697d2010-06-07 13:44:23 -07004234 if (blockList[i]->blockType == kTraceEntryBlock) {
Ben Cheng4238ec22009-08-24 16:32:22 -07004235 dvmCompilerAppendLIR(cUnit,
4236 (LIR *) cUnit->loopAnalysis->branchToBody);
4237 dvmCompilerAppendLIR(cUnit,
4238 (LIR *) cUnit->loopAnalysis->branchToPCR);
4239 }
4240
4241 if (headLIR) {
4242 /*
4243 * Eliminate redundant loads/stores and delay stores into later
4244 * slots
4245 */
4246 dvmCompilerApplyLocalOptimizations(cUnit, (LIR *) headLIR,
4247 cUnit->lastLIRInsn);
4248 }
4249
4250gen_fallthrough:
Ben Cheng1efc9c52009-06-08 18:25:27 -07004251 /*
4252 * Check if the block is terminated due to trace length constraint -
4253 * insert an unconditional branch to the chaining cell.
4254 */
4255 if (blockList[i]->needFallThroughBranch) {
4256 genUnconditionalBranch(cUnit,
4257 &labelList[blockList[i]->fallThrough->id]);
4258 }
4259
Ben Chengba4fc8b2009-06-01 13:00:29 -07004260 }
4261
Ben Chenge9695e52009-06-16 16:11:47 -07004262 /* Handle the chaining cells in predefined order */
Ben Chengcec26f62010-01-15 15:29:33 -08004263 for (i = 0; i < kChainingCellGap; i++) {
Ben Chengba4fc8b2009-06-01 13:00:29 -07004264 size_t j;
4265 int *blockIdList = (int *) chainingListByType[i].elemList;
4266
4267 cUnit->numChainingCells[i] = chainingListByType[i].numUsed;
4268
4269 /* No chaining cells of this type */
4270 if (cUnit->numChainingCells[i] == 0)
4271 continue;
4272
4273 /* Record the first LIR for a new type of chaining cell */
4274 cUnit->firstChainingLIR[i] = (LIR *) &labelList[blockIdList[0]];
4275
4276 for (j = 0; j < chainingListByType[i].numUsed; j++) {
4277 int blockId = blockIdList[j];
4278
4279 /* Align this chaining cell first */
Bill Buzbee1465db52009-09-23 17:17:35 -07004280 newLIR0(cUnit, kArmPseudoPseudoAlign4);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004281
4282 /* Insert the pseudo chaining instruction */
4283 dvmCompilerAppendLIR(cUnit, (LIR *) &labelList[blockId]);
4284
4285
4286 switch (blockList[blockId]->blockType) {
Bill Buzbee1465db52009-09-23 17:17:35 -07004287 case kChainingCellNormal:
Ben Cheng1efc9c52009-06-08 18:25:27 -07004288 handleNormalChainingCell(cUnit,
Ben Chengba4fc8b2009-06-01 13:00:29 -07004289 blockList[blockId]->startOffset);
4290 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004291 case kChainingCellInvokeSingleton:
Ben Cheng38329f52009-07-07 14:19:20 -07004292 handleInvokeSingletonChainingCell(cUnit,
Ben Chengba4fc8b2009-06-01 13:00:29 -07004293 blockList[blockId]->containingMethod);
4294 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004295 case kChainingCellInvokePredicted:
Ben Cheng38329f52009-07-07 14:19:20 -07004296 handleInvokePredictedChainingCell(cUnit);
4297 break;
Bill Buzbee1465db52009-09-23 17:17:35 -07004298 case kChainingCellHot:
Ben Cheng1efc9c52009-06-08 18:25:27 -07004299 handleHotChainingCell(cUnit,
Ben Chengba4fc8b2009-06-01 13:00:29 -07004300 blockList[blockId]->startOffset);
4301 break;
Bill Buzbee9c4b7c82009-09-10 10:10:38 -07004302#if defined(WITH_SELF_VERIFICATION) || defined(WITH_JIT_TUNING)
Bill Buzbee1465db52009-09-23 17:17:35 -07004303 case kChainingCellBackwardBranch:
Jeff Hao97319a82009-08-12 16:57:15 -07004304 handleBackwardBranchChainingCell(cUnit,
4305 blockList[blockId]->startOffset);
4306 break;
4307#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07004308 default:
Bill Buzbee1465db52009-09-23 17:17:35 -07004309 LOGE("Bad blocktype %d", blockList[blockId]->blockType);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004310 dvmCompilerAbort(cUnit);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004311 }
4312 }
4313 }
Ben Chenge9695e52009-06-16 16:11:47 -07004314
Ben Chengcec26f62010-01-15 15:29:33 -08004315 /* Mark the bottom of chaining cells */
4316 cUnit->chainingCellBottom = (LIR *) newLIR0(cUnit, kArmChainingCellBottom);
4317
Ben Cheng6c10a972009-10-29 14:39:18 -07004318 /*
4319 * Generate the branch to the dvmJitToInterpNoChain entry point at the end
4320 * of all chaining cells for the overflow cases.
4321 */
4322 if (cUnit->switchOverflowPad) {
4323 loadConstant(cUnit, r0, (int) cUnit->switchOverflowPad);
4324 loadWordDisp(cUnit, rGLUE, offsetof(InterpState,
4325 jitToInterpEntries.dvmJitToInterpNoChain), r2);
4326 opRegReg(cUnit, kOpAdd, r1, r1);
4327 opRegRegReg(cUnit, kOpAdd, r4PC, r0, r1);
Ben Cheng978738d2010-05-13 13:45:57 -07004328#if defined(WITH_JIT_TUNING)
Ben Cheng6c10a972009-10-29 14:39:18 -07004329 loadConstant(cUnit, r0, kSwitchOverflow);
4330#endif
4331 opReg(cUnit, kOpBlx, r2);
4332 }
4333
Ben Chenge9695e52009-06-16 16:11:47 -07004334 dvmCompilerApplyGlobalOptimizations(cUnit);
jeffhao9e45c0b2010-02-03 10:24:05 -08004335
4336#if defined(WITH_SELF_VERIFICATION)
4337 selfVerificationBranchInsertPass(cUnit);
4338#endif
Ben Chengba4fc8b2009-06-01 13:00:29 -07004339}
4340
4341/* Accept the work and start compiling */
Bill Buzbee716f1202009-07-23 13:22:09 -07004342bool dvmCompilerDoWork(CompilerWorkOrder *work)
Ben Chengba4fc8b2009-06-01 13:00:29 -07004343{
Ben Chengccd6c012009-10-15 14:52:45 -07004344 bool res;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004345
Ben Cheng6999d842010-01-26 16:46:15 -08004346 if (gDvmJit.codeCacheFull) {
Ben Chengccd6c012009-10-15 14:52:45 -07004347 return false;
4348 }
Ben Chengba4fc8b2009-06-01 13:00:29 -07004349
Ben Chengccd6c012009-10-15 14:52:45 -07004350 switch (work->kind) {
Ben Chengccd6c012009-10-15 14:52:45 -07004351 case kWorkOrderTrace:
4352 /* Start compilation with maximally allowed trace length */
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004353 res = dvmCompileTrace(work->info, JIT_MAX_TRACE_LEN, &work->result,
Ben Cheng4a419582010-08-04 13:23:09 -07004354 work->bailPtr, 0 /* no hints */);
Ben Chengccd6c012009-10-15 14:52:45 -07004355 break;
4356 case kWorkOrderTraceDebug: {
4357 bool oldPrintMe = gDvmJit.printMe;
4358 gDvmJit.printMe = true;
4359 /* Start compilation with maximally allowed trace length */
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004360 res = dvmCompileTrace(work->info, JIT_MAX_TRACE_LEN, &work->result,
Ben Cheng4a419582010-08-04 13:23:09 -07004361 work->bailPtr, 0 /* no hints */);
Elliott Hughes672511b2010-04-26 17:40:13 -07004362 gDvmJit.printMe = oldPrintMe;
Ben Chengccd6c012009-10-15 14:52:45 -07004363 break;
4364 }
4365 default:
4366 res = false;
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004367 LOGE("Jit: unknown work order type");
Elliott Hughes672511b2010-04-26 17:40:13 -07004368 assert(0); // Bail if debug build, discard otherwise
Ben Chengccd6c012009-10-15 14:52:45 -07004369 }
4370 return res;
Ben Chengba4fc8b2009-06-01 13:00:29 -07004371}
4372
Ben Chengba4fc8b2009-06-01 13:00:29 -07004373/* Architectural-specific debugging helpers go here */
4374void dvmCompilerArchDump(void)
4375{
4376 /* Print compiled opcode in this VM instance */
4377 int i, start, streak;
4378 char buf[1024];
4379
4380 streak = i = 0;
4381 buf[0] = 0;
4382 while (opcodeCoverage[i] == 0 && i < 256) {
4383 i++;
4384 }
4385 if (i == 256) {
4386 return;
4387 }
4388 for (start = i++, streak = 1; i < 256; i++) {
4389 if (opcodeCoverage[i]) {
4390 streak++;
4391 } else {
4392 if (streak == 1) {
4393 sprintf(buf+strlen(buf), "%x,", start);
4394 } else {
4395 sprintf(buf+strlen(buf), "%x-%x,", start, start + streak - 1);
4396 }
4397 streak = 0;
4398 while (opcodeCoverage[i] == 0 && i < 256) {
4399 i++;
4400 }
4401 if (i < 256) {
4402 streak = 1;
4403 start = i;
4404 }
4405 }
4406 }
4407 if (streak) {
4408 if (streak == 1) {
4409 sprintf(buf+strlen(buf), "%x", start);
4410 } else {
4411 sprintf(buf+strlen(buf), "%x-%x", start, start + streak - 1);
4412 }
4413 }
4414 if (strlen(buf)) {
Ben Cheng8b258bf2009-06-24 17:27:07 -07004415 LOGD("dalvik.vm.jit.op = %s", buf);
Ben Chengba4fc8b2009-06-01 13:00:29 -07004416 }
4417}
Ben Chengd7d426a2009-09-22 11:23:36 -07004418
4419/* Common initialization routine for an architecture family */
4420bool dvmCompilerArchInit()
4421{
4422 int i;
4423
Bill Buzbee1465db52009-09-23 17:17:35 -07004424 for (i = 0; i < kArmLast; i++) {
Ben Chengd7d426a2009-09-22 11:23:36 -07004425 if (EncodingMap[i].opCode != i) {
4426 LOGE("Encoding order for %s is wrong: expecting %d, seeing %d",
4427 EncodingMap[i].name, i, EncodingMap[i].opCode);
Bill Buzbeefc519dc2010-03-06 23:30:57 -08004428 dvmAbort(); // OK to dvmAbort - build error
Ben Chengd7d426a2009-09-22 11:23:36 -07004429 }
4430 }
4431
Ben Cheng5d90c202009-11-22 23:31:11 -08004432 return dvmCompilerArchVariantInit();
4433}
4434
4435void *dvmCompilerGetInterpretTemplate()
4436{
4437 return (void*) ((int)gDvmJit.codeCache +
4438 templateEntryOffsets[TEMPLATE_INTERPRET]);
4439}
4440
buzbeebff121a2010-08-04 15:25:06 -07004441/* Needed by the Assembler */
4442void dvmCompilerSetupResourceMasks(ArmLIR *lir)
4443{
4444 setupResourceMasks(lir);
4445}
4446
Ben Cheng5d90c202009-11-22 23:31:11 -08004447/* Needed by the ld/st optmizatons */
4448ArmLIR* dvmCompilerRegCopyNoInsert(CompilationUnit *cUnit, int rDest, int rSrc)
4449{
4450 return genRegCopyNoInsert(cUnit, rDest, rSrc);
4451}
4452
4453/* Needed by the register allocator */
4454ArmLIR* dvmCompilerRegCopy(CompilationUnit *cUnit, int rDest, int rSrc)
4455{
4456 return genRegCopy(cUnit, rDest, rSrc);
4457}
4458
4459/* Needed by the register allocator */
4460void dvmCompilerRegCopyWide(CompilationUnit *cUnit, int destLo, int destHi,
4461 int srcLo, int srcHi)
4462{
4463 genRegCopyWide(cUnit, destLo, destHi, srcLo, srcHi);
4464}
4465
4466void dvmCompilerFlushRegImpl(CompilationUnit *cUnit, int rBase,
4467 int displacement, int rSrc, OpSize size)
4468{
4469 storeBaseDisp(cUnit, rBase, displacement, rSrc, size);
4470}
4471
4472void dvmCompilerFlushRegWideImpl(CompilationUnit *cUnit, int rBase,
4473 int displacement, int rSrcLo, int rSrcHi)
4474{
4475 storeBaseDispWide(cUnit, rBase, displacement, rSrcLo, rSrcHi);
Ben Chengd7d426a2009-09-22 11:23:36 -07004476}