blob: 7592f31f1a1bb03f922c136c007707d88a223009 [file] [log] [blame]
Anders Carlsson022012e2007-08-20 18:05:56 +00001//===---- CGBuiltin.cpp - Emit LLVM Code for builtins ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner0bc735f2007-12-29 19:59:25 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Anders Carlsson022012e2007-08-20 18:05:56 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This contains code to emit Builtin calls as LLVM code.
11//
12//===----------------------------------------------------------------------===//
13
John McCalld0b76ca2010-03-02 03:50:12 +000014#include "TargetInfo.h"
Anders Carlsson022012e2007-08-20 18:05:56 +000015#include "CodeGenFunction.h"
16#include "CodeGenModule.h"
Fariborz Jahanian55bcace2010-06-15 22:44:06 +000017#include "CGObjCRuntime.h"
Anders Carlssonca6fcfa2007-12-09 21:20:04 +000018#include "clang/Basic/TargetInfo.h"
Chris Lattnerbef20ac2007-08-31 04:31:45 +000019#include "clang/AST/ASTContext.h"
Daniel Dunbarc4a1dea2008-08-11 05:35:13 +000020#include "clang/AST/Decl.h"
Chris Lattner6b15cdc2009-06-14 01:05:48 +000021#include "clang/Basic/TargetBuiltins.h"
Anders Carlsson793680e2007-10-12 23:56:29 +000022#include "llvm/Intrinsics.h"
John McCalld0b76ca2010-03-02 03:50:12 +000023#include "llvm/Target/TargetData.h"
Jakub Staszak558229f2011-07-08 22:45:14 +000024
Anders Carlsson022012e2007-08-20 18:05:56 +000025using namespace clang;
26using namespace CodeGen;
Anders Carlssonca6fcfa2007-12-09 21:20:04 +000027using namespace llvm;
28
John McCalla45680b2011-09-13 23:05:03 +000029/// getBuiltinLibFunction - Given a builtin id for a function like
30/// "__builtin_fabsf", return a Function* for "fabsf".
31llvm::Value *CodeGenModule::getBuiltinLibFunction(const FunctionDecl *FD,
32 unsigned BuiltinID) {
33 assert(Context.BuiltinInfo.isLibFunction(BuiltinID));
34
35 // Get the name, skip over the __builtin_ prefix (if necessary).
36 StringRef Name;
37 GlobalDecl D(FD);
38
39 // If the builtin has been declared explicitly with an assembler label,
40 // use the mangled name. This differs from the plain label on platforms
41 // that prefix labels.
42 if (FD->hasAttr<AsmLabelAttr>())
43 Name = getMangledName(D);
44 else
45 Name = Context.BuiltinInfo.GetName(BuiltinID) + 10;
46
47 llvm::FunctionType *Ty =
48 cast<llvm::FunctionType>(getTypes().ConvertType(FD->getType()));
49
50 return GetOrCreateLLVMFunction(Name, Ty, D, /*ForVTable=*/false);
51}
52
John McCall26815d92010-10-27 20:58:56 +000053/// Emit the conversions required to turn the given value into an
54/// integer of the given size.
55static Value *EmitToInt(CodeGenFunction &CGF, llvm::Value *V,
Chris Lattner2acc6e32011-07-18 04:24:23 +000056 QualType T, llvm::IntegerType *IntType) {
John McCall26815d92010-10-27 20:58:56 +000057 V = CGF.EmitToMemory(V, T);
Chris Lattnera1aa9e32010-10-01 23:43:16 +000058
John McCall26815d92010-10-27 20:58:56 +000059 if (V->getType()->isPointerTy())
60 return CGF.Builder.CreatePtrToInt(V, IntType);
61
62 assert(V->getType() == IntType);
63 return V;
Chandler Carruthdb4325b2010-07-18 07:23:17 +000064}
65
John McCall26815d92010-10-27 20:58:56 +000066static Value *EmitFromInt(CodeGenFunction &CGF, llvm::Value *V,
Chris Lattner2acc6e32011-07-18 04:24:23 +000067 QualType T, llvm::Type *ResultType) {
John McCall26815d92010-10-27 20:58:56 +000068 V = CGF.EmitFromMemory(V, T);
69
70 if (ResultType->isPointerTy())
71 return CGF.Builder.CreateIntToPtr(V, ResultType);
72
73 assert(V->getType() == ResultType);
74 return V;
Chandler Carruthdb4325b2010-07-18 07:23:17 +000075}
76
Daniel Dunbar0002d232009-04-07 00:55:51 +000077/// Utility to insert an atomic instruction based on Instrinsic::ID
78/// and the expression node.
Daniel Dunbarcb61a7b2010-03-20 07:04:11 +000079static RValue EmitBinaryAtomic(CodeGenFunction &CGF,
Eli Friedmanc83b9752011-09-07 01:41:24 +000080 llvm::AtomicRMWInst::BinOp Kind,
81 const CallExpr *E) {
John McCall26815d92010-10-27 20:58:56 +000082 QualType T = E->getType();
83 assert(E->getArg(0)->getType()->isPointerType());
84 assert(CGF.getContext().hasSameUnqualifiedType(T,
85 E->getArg(0)->getType()->getPointeeType()));
86 assert(CGF.getContext().hasSameUnqualifiedType(T, E->getArg(1)->getType()));
87
Chris Lattner4f209442010-09-21 23:40:48 +000088 llvm::Value *DestPtr = CGF.EmitScalarExpr(E->getArg(0));
89 unsigned AddrSpace =
90 cast<llvm::PointerType>(DestPtr->getType())->getAddressSpace();
John McCall789a1592010-10-26 22:09:15 +000091
Chris Lattner9cbe4f02011-07-09 17:41:47 +000092 llvm::IntegerType *IntType =
John McCall26815d92010-10-27 20:58:56 +000093 llvm::IntegerType::get(CGF.getLLVMContext(),
94 CGF.getContext().getTypeSize(T));
Chris Lattner9cbe4f02011-07-09 17:41:47 +000095 llvm::Type *IntPtrType = IntType->getPointerTo(AddrSpace);
John McCall26815d92010-10-27 20:58:56 +000096
John McCall26815d92010-10-27 20:58:56 +000097 llvm::Value *Args[2];
98 Args[0] = CGF.Builder.CreateBitCast(DestPtr, IntPtrType);
99 Args[1] = CGF.EmitScalarExpr(E->getArg(1));
Chris Lattner2acc6e32011-07-18 04:24:23 +0000100 llvm::Type *ValueType = Args[1]->getType();
John McCall26815d92010-10-27 20:58:56 +0000101 Args[1] = EmitToInt(CGF, Args[1], T, IntType);
102
Eli Friedmanc83b9752011-09-07 01:41:24 +0000103 llvm::Value *Result =
104 CGF.Builder.CreateAtomicRMW(Kind, Args[0], Args[1],
105 llvm::SequentiallyConsistent);
John McCall26815d92010-10-27 20:58:56 +0000106 Result = EmitFromInt(CGF, Result, T, ValueType);
107 return RValue::get(Result);
Daniel Dunbar0002d232009-04-07 00:55:51 +0000108}
109
110/// Utility to insert an atomic instruction based Instrinsic::ID and
John McCall26815d92010-10-27 20:58:56 +0000111/// the expression node, where the return value is the result of the
112/// operation.
Chris Lattner420b1182010-05-06 05:35:16 +0000113static RValue EmitBinaryAtomicPost(CodeGenFunction &CGF,
Eli Friedmanc83b9752011-09-07 01:41:24 +0000114 llvm::AtomicRMWInst::BinOp Kind,
115 const CallExpr *E,
Daniel Dunbar0002d232009-04-07 00:55:51 +0000116 Instruction::BinaryOps Op) {
John McCall26815d92010-10-27 20:58:56 +0000117 QualType T = E->getType();
118 assert(E->getArg(0)->getType()->isPointerType());
119 assert(CGF.getContext().hasSameUnqualifiedType(T,
120 E->getArg(0)->getType()->getPointeeType()));
121 assert(CGF.getContext().hasSameUnqualifiedType(T, E->getArg(1)->getType()));
122
Chris Lattner4f209442010-09-21 23:40:48 +0000123 llvm::Value *DestPtr = CGF.EmitScalarExpr(E->getArg(0));
124 unsigned AddrSpace =
125 cast<llvm::PointerType>(DestPtr->getType())->getAddressSpace();
John McCall789a1592010-10-26 22:09:15 +0000126
Chris Lattner9cbe4f02011-07-09 17:41:47 +0000127 llvm::IntegerType *IntType =
John McCall26815d92010-10-27 20:58:56 +0000128 llvm::IntegerType::get(CGF.getLLVMContext(),
129 CGF.getContext().getTypeSize(T));
Chris Lattner9cbe4f02011-07-09 17:41:47 +0000130 llvm::Type *IntPtrType = IntType->getPointerTo(AddrSpace);
John McCall26815d92010-10-27 20:58:56 +0000131
John McCall26815d92010-10-27 20:58:56 +0000132 llvm::Value *Args[2];
133 Args[1] = CGF.EmitScalarExpr(E->getArg(1));
Chris Lattner2acc6e32011-07-18 04:24:23 +0000134 llvm::Type *ValueType = Args[1]->getType();
John McCall26815d92010-10-27 20:58:56 +0000135 Args[1] = EmitToInt(CGF, Args[1], T, IntType);
136 Args[0] = CGF.Builder.CreateBitCast(DestPtr, IntPtrType);
137
Eli Friedmanc83b9752011-09-07 01:41:24 +0000138 llvm::Value *Result =
139 CGF.Builder.CreateAtomicRMW(Kind, Args[0], Args[1],
140 llvm::SequentiallyConsistent);
John McCall26815d92010-10-27 20:58:56 +0000141 Result = CGF.Builder.CreateBinOp(Op, Result, Args[1]);
142 Result = EmitFromInt(CGF, Result, T, ValueType);
143 return RValue::get(Result);
Mon P Wang1ffe2812008-05-09 22:40:52 +0000144}
145
Chris Lattner420b1182010-05-06 05:35:16 +0000146/// EmitFAbs - Emit a call to fabs/fabsf/fabsl, depending on the type of ValTy,
147/// which must be a scalar floating point type.
148static Value *EmitFAbs(CodeGenFunction &CGF, Value *V, QualType ValTy) {
149 const BuiltinType *ValTyP = ValTy->getAs<BuiltinType>();
150 assert(ValTyP && "isn't scalar fp type!");
151
152 StringRef FnName;
153 switch (ValTyP->getKind()) {
David Blaikieb219cfc2011-09-23 05:06:16 +0000154 default: llvm_unreachable("Isn't a scalar fp type!");
Chris Lattner420b1182010-05-06 05:35:16 +0000155 case BuiltinType::Float: FnName = "fabsf"; break;
156 case BuiltinType::Double: FnName = "fabs"; break;
157 case BuiltinType::LongDouble: FnName = "fabsl"; break;
158 }
159
160 // The prototype is something that takes and returns whatever V's type is.
Jay Foadda549e82011-07-29 13:56:53 +0000161 llvm::FunctionType *FT = llvm::FunctionType::get(V->getType(), V->getType(),
Benjamin Kramer95d318c2011-05-28 14:26:31 +0000162 false);
Chris Lattner420b1182010-05-06 05:35:16 +0000163 llvm::Value *Fn = CGF.CGM.CreateRuntimeFunction(FT, FnName);
164
165 return CGF.Builder.CreateCall(Fn, V, "abs");
166}
167
John McCalla45680b2011-09-13 23:05:03 +0000168static RValue emitLibraryCall(CodeGenFunction &CGF, const FunctionDecl *Fn,
169 const CallExpr *E, llvm::Value *calleeValue) {
170 return CGF.EmitCall(E->getCallee()->getType(), calleeValue,
171 ReturnValueSlot(), E->arg_begin(), E->arg_end(), Fn);
172}
173
Mike Stump1eb44332009-09-09 15:08:12 +0000174RValue CodeGenFunction::EmitBuiltinExpr(const FunctionDecl *FD,
Daniel Dunbaref2abfe2009-02-16 22:43:43 +0000175 unsigned BuiltinID, const CallExpr *E) {
Chris Lattner564ea2a2008-10-06 06:56:41 +0000176 // See if we can constant fold this builtin. If so, don't emit it at all.
Anders Carlssonf35d35a2008-12-01 02:31:41 +0000177 Expr::EvalResult Result;
Eli Friedman52a27f52012-01-06 20:03:09 +0000178 if (E->EvaluateAsRValue(Result, CGM.getContext()) &&
Fariborz Jahaniandd697bc2011-04-25 23:10:07 +0000179 !Result.hasSideEffects()) {
Anders Carlssonf35d35a2008-12-01 02:31:41 +0000180 if (Result.Val.isInt())
John McCalld16c2cf2011-02-08 08:22:06 +0000181 return RValue::get(llvm::ConstantInt::get(getLLVMContext(),
Owen Anderson4a28d5d2009-07-24 23:12:58 +0000182 Result.Val.getInt()));
Chris Lattnera1aa9e32010-10-01 23:43:16 +0000183 if (Result.Val.isFloat())
John McCalld16c2cf2011-02-08 08:22:06 +0000184 return RValue::get(llvm::ConstantFP::get(getLLVMContext(),
185 Result.Val.getFloat()));
Chris Lattner1f329992008-10-06 06:09:18 +0000186 }
Mike Stump1eb44332009-09-09 15:08:12 +0000187
Chris Lattner564ea2a2008-10-06 06:56:41 +0000188 switch (BuiltinID) {
189 default: break; // Handle intrinsics and libm functions below.
Chris Lattner506ff882008-10-06 07:26:43 +0000190 case Builtin::BI__builtin___CFStringMakeConstantString:
David Chisnall0d13f6f2010-01-23 02:40:42 +0000191 case Builtin::BI__builtin___NSStringMakeConstantString:
Anders Carlssone9352cc2009-04-08 04:48:15 +0000192 return RValue::get(CGM.EmitConstantExpr(E, E->getType(), 0));
Chris Lattner6a705f02008-07-09 17:28:44 +0000193 case Builtin::BI__builtin_stdarg_start:
Anders Carlsson793680e2007-10-12 23:56:29 +0000194 case Builtin::BI__builtin_va_start:
195 case Builtin::BI__builtin_va_end: {
Daniel Dunbar07855702009-02-11 22:25:55 +0000196 Value *ArgValue = EmitVAListRef(E->getArg(0));
Chris Lattner2acc6e32011-07-18 04:24:23 +0000197 llvm::Type *DestType = Int8PtrTy;
Anders Carlsson793680e2007-10-12 23:56:29 +0000198 if (ArgValue->getType() != DestType)
Mike Stump1eb44332009-09-09 15:08:12 +0000199 ArgValue = Builder.CreateBitCast(ArgValue, DestType,
Daniel Dunbarb27ffbe2009-07-26 09:28:40 +0000200 ArgValue->getName().data());
Anders Carlsson793680e2007-10-12 23:56:29 +0000201
Mike Stump1eb44332009-09-09 15:08:12 +0000202 Intrinsic::ID inst = (BuiltinID == Builtin::BI__builtin_va_end) ?
Chris Lattner6a705f02008-07-09 17:28:44 +0000203 Intrinsic::vaend : Intrinsic::vastart;
Chris Lattner7acda7c2007-12-18 00:25:38 +0000204 return RValue::get(Builder.CreateCall(CGM.getIntrinsic(inst), ArgValue));
Anders Carlsson793680e2007-10-12 23:56:29 +0000205 }
Anders Carlssona28ef8b2008-02-09 20:26:43 +0000206 case Builtin::BI__builtin_va_copy: {
Eli Friedman4fd0aa52009-01-20 17:46:04 +0000207 Value *DstPtr = EmitVAListRef(E->getArg(0));
208 Value *SrcPtr = EmitVAListRef(E->getArg(1));
Anders Carlssona28ef8b2008-02-09 20:26:43 +0000209
Chris Lattner2acc6e32011-07-18 04:24:23 +0000210 llvm::Type *Type = Int8PtrTy;
Anders Carlssona28ef8b2008-02-09 20:26:43 +0000211
212 DstPtr = Builder.CreateBitCast(DstPtr, Type);
213 SrcPtr = Builder.CreateBitCast(SrcPtr, Type);
Mike Stump1eb44332009-09-09 15:08:12 +0000214 return RValue::get(Builder.CreateCall2(CGM.getIntrinsic(Intrinsic::vacopy),
Chris Lattner3eae03e2008-05-06 00:56:42 +0000215 DstPtr, SrcPtr));
Anders Carlssona28ef8b2008-02-09 20:26:43 +0000216 }
Eli Friedmanf7b2d8b2012-01-17 22:11:30 +0000217 case Builtin::BI__builtin_abs:
218 case Builtin::BI__builtin_labs:
219 case Builtin::BI__builtin_llabs: {
Mike Stump1eb44332009-09-09 15:08:12 +0000220 Value *ArgValue = EmitScalarExpr(E->getArg(0));
221
Chris Lattner9a847f52008-07-23 06:53:34 +0000222 Value *NegOp = Builder.CreateNeg(ArgValue, "neg");
Mike Stump1eb44332009-09-09 15:08:12 +0000223 Value *CmpResult =
224 Builder.CreateICmpSGE(ArgValue,
Owen Andersonc9c88b42009-07-31 20:28:54 +0000225 llvm::Constant::getNullValue(ArgValue->getType()),
Chris Lattner9a847f52008-07-23 06:53:34 +0000226 "abscond");
Mike Stump1eb44332009-09-09 15:08:12 +0000227 Value *Result =
Anders Carlssonc2251dc2007-11-20 19:05:17 +0000228 Builder.CreateSelect(CmpResult, ArgValue, NegOp, "abs");
Mike Stump1eb44332009-09-09 15:08:12 +0000229
Anders Carlssonc2251dc2007-11-20 19:05:17 +0000230 return RValue::get(Result);
231 }
Benjamin Kramera49a2832012-01-28 18:42:57 +0000232 case Builtin::BI__builtin_ctzs:
Anders Carlsson3a31d602008-02-06 07:19:27 +0000233 case Builtin::BI__builtin_ctz:
234 case Builtin::BI__builtin_ctzl:
235 case Builtin::BI__builtin_ctzll: {
236 Value *ArgValue = EmitScalarExpr(E->getArg(0));
Mike Stump1eb44332009-09-09 15:08:12 +0000237
Chris Lattner9cbe4f02011-07-09 17:41:47 +0000238 llvm::Type *ArgType = ArgValue->getType();
Benjamin Kramer8dd55a32011-07-14 17:45:50 +0000239 Value *F = CGM.getIntrinsic(Intrinsic::cttz, ArgType);
Anders Carlsson3a31d602008-02-06 07:19:27 +0000240
Chris Lattner2acc6e32011-07-18 04:24:23 +0000241 llvm::Type *ResultType = ConvertType(E->getType());
Bob Wilson8b30a932012-01-26 22:14:27 +0000242 Value *ZeroUndef = Builder.getInt1(Target.isCLZForZeroUndef());
243 Value *Result = Builder.CreateCall2(F, ArgValue, ZeroUndef);
Anders Carlsson3a31d602008-02-06 07:19:27 +0000244 if (Result->getType() != ResultType)
Duncan Sandseac73e52009-11-16 13:11:21 +0000245 Result = Builder.CreateIntCast(Result, ResultType, /*isSigned*/true,
246 "cast");
Anders Carlsson3a31d602008-02-06 07:19:27 +0000247 return RValue::get(Result);
248 }
Benjamin Kramera49a2832012-01-28 18:42:57 +0000249 case Builtin::BI__builtin_clzs:
Eli Friedmanf4e85332008-05-27 15:32:46 +0000250 case Builtin::BI__builtin_clz:
251 case Builtin::BI__builtin_clzl:
252 case Builtin::BI__builtin_clzll: {
253 Value *ArgValue = EmitScalarExpr(E->getArg(0));
Mike Stump1eb44332009-09-09 15:08:12 +0000254
Chris Lattner9cbe4f02011-07-09 17:41:47 +0000255 llvm::Type *ArgType = ArgValue->getType();
Benjamin Kramer8dd55a32011-07-14 17:45:50 +0000256 Value *F = CGM.getIntrinsic(Intrinsic::ctlz, ArgType);
Eli Friedmanf4e85332008-05-27 15:32:46 +0000257
Chris Lattner2acc6e32011-07-18 04:24:23 +0000258 llvm::Type *ResultType = ConvertType(E->getType());
Bob Wilson8b30a932012-01-26 22:14:27 +0000259 Value *ZeroUndef = Builder.getInt1(Target.isCLZForZeroUndef());
260 Value *Result = Builder.CreateCall2(F, ArgValue, ZeroUndef);
Eli Friedmanf4e85332008-05-27 15:32:46 +0000261 if (Result->getType() != ResultType)
Duncan Sandseac73e52009-11-16 13:11:21 +0000262 Result = Builder.CreateIntCast(Result, ResultType, /*isSigned*/true,
263 "cast");
Eli Friedmanf4e85332008-05-27 15:32:46 +0000264 return RValue::get(Result);
265 }
Daniel Dunbar04b29002008-07-21 17:19:41 +0000266 case Builtin::BI__builtin_ffs:
267 case Builtin::BI__builtin_ffsl:
268 case Builtin::BI__builtin_ffsll: {
269 // ffs(x) -> x ? cttz(x) + 1 : 0
270 Value *ArgValue = EmitScalarExpr(E->getArg(0));
Mike Stump1eb44332009-09-09 15:08:12 +0000271
Chris Lattner9cbe4f02011-07-09 17:41:47 +0000272 llvm::Type *ArgType = ArgValue->getType();
Benjamin Kramer8dd55a32011-07-14 17:45:50 +0000273 Value *F = CGM.getIntrinsic(Intrinsic::cttz, ArgType);
Mike Stump1eb44332009-09-09 15:08:12 +0000274
Chris Lattner2acc6e32011-07-18 04:24:23 +0000275 llvm::Type *ResultType = ConvertType(E->getType());
Chandler Carruth50058ec2011-12-12 04:28:35 +0000276 Value *Tmp = Builder.CreateAdd(Builder.CreateCall2(F, ArgValue,
277 Builder.getTrue()),
Benjamin Kramer578faa82011-09-27 21:06:10 +0000278 llvm::ConstantInt::get(ArgType, 1));
Owen Andersonc9c88b42009-07-31 20:28:54 +0000279 Value *Zero = llvm::Constant::getNullValue(ArgType);
Daniel Dunbar04b29002008-07-21 17:19:41 +0000280 Value *IsZero = Builder.CreateICmpEQ(ArgValue, Zero, "iszero");
281 Value *Result = Builder.CreateSelect(IsZero, Zero, Tmp, "ffs");
282 if (Result->getType() != ResultType)
Duncan Sandseac73e52009-11-16 13:11:21 +0000283 Result = Builder.CreateIntCast(Result, ResultType, /*isSigned*/true,
284 "cast");
Daniel Dunbar04b29002008-07-21 17:19:41 +0000285 return RValue::get(Result);
286 }
287 case Builtin::BI__builtin_parity:
288 case Builtin::BI__builtin_parityl:
289 case Builtin::BI__builtin_parityll: {
290 // parity(x) -> ctpop(x) & 1
291 Value *ArgValue = EmitScalarExpr(E->getArg(0));
Mike Stump1eb44332009-09-09 15:08:12 +0000292
Chris Lattner9cbe4f02011-07-09 17:41:47 +0000293 llvm::Type *ArgType = ArgValue->getType();
Benjamin Kramer8dd55a32011-07-14 17:45:50 +0000294 Value *F = CGM.getIntrinsic(Intrinsic::ctpop, ArgType);
Mike Stump1eb44332009-09-09 15:08:12 +0000295
Chris Lattner2acc6e32011-07-18 04:24:23 +0000296 llvm::Type *ResultType = ConvertType(E->getType());
Benjamin Kramer578faa82011-09-27 21:06:10 +0000297 Value *Tmp = Builder.CreateCall(F, ArgValue);
298 Value *Result = Builder.CreateAnd(Tmp, llvm::ConstantInt::get(ArgType, 1));
Daniel Dunbar04b29002008-07-21 17:19:41 +0000299 if (Result->getType() != ResultType)
Duncan Sandseac73e52009-11-16 13:11:21 +0000300 Result = Builder.CreateIntCast(Result, ResultType, /*isSigned*/true,
301 "cast");
Daniel Dunbar04b29002008-07-21 17:19:41 +0000302 return RValue::get(Result);
303 }
304 case Builtin::BI__builtin_popcount:
305 case Builtin::BI__builtin_popcountl:
306 case Builtin::BI__builtin_popcountll: {
307 Value *ArgValue = EmitScalarExpr(E->getArg(0));
Mike Stump1eb44332009-09-09 15:08:12 +0000308
Chris Lattner9cbe4f02011-07-09 17:41:47 +0000309 llvm::Type *ArgType = ArgValue->getType();
Benjamin Kramer8dd55a32011-07-14 17:45:50 +0000310 Value *F = CGM.getIntrinsic(Intrinsic::ctpop, ArgType);
Mike Stump1eb44332009-09-09 15:08:12 +0000311
Chris Lattner2acc6e32011-07-18 04:24:23 +0000312 llvm::Type *ResultType = ConvertType(E->getType());
Benjamin Kramer578faa82011-09-27 21:06:10 +0000313 Value *Result = Builder.CreateCall(F, ArgValue);
Daniel Dunbar04b29002008-07-21 17:19:41 +0000314 if (Result->getType() != ResultType)
Duncan Sandseac73e52009-11-16 13:11:21 +0000315 Result = Builder.CreateIntCast(Result, ResultType, /*isSigned*/true,
316 "cast");
Daniel Dunbar04b29002008-07-21 17:19:41 +0000317 return RValue::get(Result);
318 }
Fariborz Jahaniane42b8a52010-07-26 23:11:03 +0000319 case Builtin::BI__builtin_expect: {
Fariborz Jahaniandd697bc2011-04-25 23:10:07 +0000320 Value *ArgValue = EmitScalarExpr(E->getArg(0));
Chris Lattner9cbe4f02011-07-09 17:41:47 +0000321 llvm::Type *ArgType = ArgValue->getType();
Jakub Staszak558229f2011-07-08 22:45:14 +0000322
Benjamin Kramer8dd55a32011-07-14 17:45:50 +0000323 Value *FnExpect = CGM.getIntrinsic(Intrinsic::expect, ArgType);
Jakub Staszak558229f2011-07-08 22:45:14 +0000324 Value *ExpectedValue = EmitScalarExpr(E->getArg(1));
325
326 Value *Result = Builder.CreateCall2(FnExpect, ArgValue, ExpectedValue,
327 "expval");
328 return RValue::get(Result);
Fariborz Jahaniane42b8a52010-07-26 23:11:03 +0000329 }
Anders Carlssondf4852a2007-12-02 21:58:10 +0000330 case Builtin::BI__builtin_bswap32:
331 case Builtin::BI__builtin_bswap64: {
Chris Lattner1feedd82007-12-13 07:34:23 +0000332 Value *ArgValue = EmitScalarExpr(E->getArg(0));
Chris Lattner9cbe4f02011-07-09 17:41:47 +0000333 llvm::Type *ArgType = ArgValue->getType();
Benjamin Kramer8dd55a32011-07-14 17:45:50 +0000334 Value *F = CGM.getIntrinsic(Intrinsic::bswap, ArgType);
Benjamin Kramer578faa82011-09-27 21:06:10 +0000335 return RValue::get(Builder.CreateCall(F, ArgValue));
Mike Stump1eb44332009-09-09 15:08:12 +0000336 }
Daniel Dunbard5f8a4f2008-09-03 21:13:56 +0000337 case Builtin::BI__builtin_object_size: {
Mike Stumpb16d32f2009-10-26 23:39:48 +0000338 // We pass this builtin onto the optimizer so that it can
339 // figure out the object size in more complex cases.
Benjamin Kramer8dd55a32011-07-14 17:45:50 +0000340 llvm::Type *ResType = ConvertType(E->getType());
Eric Christopherfee667f2009-12-23 03:49:37 +0000341
342 // LLVM only supports 0 and 2, make sure that we pass along that
343 // as a boolean.
344 Value *Ty = EmitScalarExpr(E->getArg(1));
345 ConstantInt *CI = dyn_cast<ConstantInt>(Ty);
346 assert(CI);
347 uint64_t val = CI->getZExtValue();
John McCalld16c2cf2011-02-08 08:22:06 +0000348 CI = ConstantInt::get(Builder.getInt1Ty(), (val & 0x2) >> 1);
Eric Christopherfee667f2009-12-23 03:49:37 +0000349
Benjamin Kramer8dd55a32011-07-14 17:45:50 +0000350 Value *F = CGM.getIntrinsic(Intrinsic::objectsize, ResType);
Mike Stumpc4c90452009-10-27 22:09:17 +0000351 return RValue::get(Builder.CreateCall2(F,
352 EmitScalarExpr(E->getArg(0)),
Eric Christopherfee667f2009-12-23 03:49:37 +0000353 CI));
Daniel Dunbard5f8a4f2008-09-03 21:13:56 +0000354 }
Daniel Dunbar4493f792008-07-21 22:59:13 +0000355 case Builtin::BI__builtin_prefetch: {
356 Value *Locality, *RW, *Address = EmitScalarExpr(E->getArg(0));
357 // FIXME: Technically these constants should of type 'int', yes?
Mike Stump1eb44332009-09-09 15:08:12 +0000358 RW = (E->getNumArgs() > 1) ? EmitScalarExpr(E->getArg(1)) :
Chris Lattner77b89b82010-06-27 07:15:29 +0000359 llvm::ConstantInt::get(Int32Ty, 0);
Mike Stump1eb44332009-09-09 15:08:12 +0000360 Locality = (E->getNumArgs() > 2) ? EmitScalarExpr(E->getArg(2)) :
Chris Lattner77b89b82010-06-27 07:15:29 +0000361 llvm::ConstantInt::get(Int32Ty, 3);
Bruno Cardoso Lopes2eccb672011-06-14 05:00:30 +0000362 Value *Data = llvm::ConstantInt::get(Int32Ty, 1);
Benjamin Kramer8dd55a32011-07-14 17:45:50 +0000363 Value *F = CGM.getIntrinsic(Intrinsic::prefetch);
Bruno Cardoso Lopes2eccb672011-06-14 05:00:30 +0000364 return RValue::get(Builder.CreateCall4(F, Address, RW, Locality, Data));
Anders Carlssondf4852a2007-12-02 21:58:10 +0000365 }
Daniel Dunbar4493f792008-07-21 22:59:13 +0000366 case Builtin::BI__builtin_trap: {
Benjamin Kramer8dd55a32011-07-14 17:45:50 +0000367 Value *F = CGM.getIntrinsic(Intrinsic::trap);
Daniel Dunbar4493f792008-07-21 22:59:13 +0000368 return RValue::get(Builder.CreateCall(F));
369 }
Chris Lattner21190d52009-09-21 03:09:59 +0000370 case Builtin::BI__builtin_unreachable: {
John McCallcd5b22e2011-01-12 03:41:02 +0000371 if (CatchUndefined)
Mike Stumpfba565d2009-12-16 03:07:12 +0000372 EmitBranch(getTrapBB());
John McCallcd5b22e2011-01-12 03:41:02 +0000373 else
374 Builder.CreateUnreachable();
375
376 // We do need to preserve an insertion point.
John McCalld16c2cf2011-02-08 08:22:06 +0000377 EmitBlock(createBasicBlock("unreachable.cont"));
John McCallcd5b22e2011-01-12 03:41:02 +0000378
379 return RValue::get(0);
Chris Lattner21190d52009-09-21 03:09:59 +0000380 }
381
Daniel Dunbara933c3c2008-07-21 18:44:41 +0000382 case Builtin::BI__builtin_powi:
383 case Builtin::BI__builtin_powif:
384 case Builtin::BI__builtin_powil: {
385 Value *Base = EmitScalarExpr(E->getArg(0));
386 Value *Exponent = EmitScalarExpr(E->getArg(1));
Chris Lattner9cbe4f02011-07-09 17:41:47 +0000387 llvm::Type *ArgType = Base->getType();
Benjamin Kramer8dd55a32011-07-14 17:45:50 +0000388 Value *F = CGM.getIntrinsic(Intrinsic::powi, ArgType);
Benjamin Kramer578faa82011-09-27 21:06:10 +0000389 return RValue::get(Builder.CreateCall2(F, Base, Exponent));
Daniel Dunbara933c3c2008-07-21 18:44:41 +0000390 }
391
Chris Lattnerfe23e212007-12-20 00:44:32 +0000392 case Builtin::BI__builtin_isgreater:
393 case Builtin::BI__builtin_isgreaterequal:
394 case Builtin::BI__builtin_isless:
395 case Builtin::BI__builtin_islessequal:
396 case Builtin::BI__builtin_islessgreater:
397 case Builtin::BI__builtin_isunordered: {
398 // Ordered comparisons: we know the arguments to these are matching scalar
399 // floating point values.
Mike Stump1eb44332009-09-09 15:08:12 +0000400 Value *LHS = EmitScalarExpr(E->getArg(0));
Chris Lattnerfe23e212007-12-20 00:44:32 +0000401 Value *RHS = EmitScalarExpr(E->getArg(1));
Mike Stump1eb44332009-09-09 15:08:12 +0000402
Chris Lattnerfe23e212007-12-20 00:44:32 +0000403 switch (BuiltinID) {
David Blaikieb219cfc2011-09-23 05:06:16 +0000404 default: llvm_unreachable("Unknown ordered comparison");
Chris Lattnerfe23e212007-12-20 00:44:32 +0000405 case Builtin::BI__builtin_isgreater:
406 LHS = Builder.CreateFCmpOGT(LHS, RHS, "cmp");
407 break;
408 case Builtin::BI__builtin_isgreaterequal:
409 LHS = Builder.CreateFCmpOGE(LHS, RHS, "cmp");
410 break;
411 case Builtin::BI__builtin_isless:
412 LHS = Builder.CreateFCmpOLT(LHS, RHS, "cmp");
413 break;
414 case Builtin::BI__builtin_islessequal:
415 LHS = Builder.CreateFCmpOLE(LHS, RHS, "cmp");
416 break;
417 case Builtin::BI__builtin_islessgreater:
418 LHS = Builder.CreateFCmpONE(LHS, RHS, "cmp");
419 break;
Mike Stump1eb44332009-09-09 15:08:12 +0000420 case Builtin::BI__builtin_isunordered:
Chris Lattnerfe23e212007-12-20 00:44:32 +0000421 LHS = Builder.CreateFCmpUNO(LHS, RHS, "cmp");
422 break;
423 }
424 // ZExt bool to int type.
Benjamin Kramer578faa82011-09-27 21:06:10 +0000425 return RValue::get(Builder.CreateZExt(LHS, ConvertType(E->getType())));
Chris Lattnerfe23e212007-12-20 00:44:32 +0000426 }
Eli Friedmand6139892009-09-01 04:19:44 +0000427 case Builtin::BI__builtin_isnan: {
428 Value *V = EmitScalarExpr(E->getArg(0));
429 V = Builder.CreateFCmpUNO(V, V, "cmp");
Benjamin Kramer578faa82011-09-27 21:06:10 +0000430 return RValue::get(Builder.CreateZExt(V, ConvertType(E->getType())));
Eli Friedmand6139892009-09-01 04:19:44 +0000431 }
Chris Lattner420b1182010-05-06 05:35:16 +0000432
433 case Builtin::BI__builtin_isinf: {
434 // isinf(x) --> fabs(x) == infinity
435 Value *V = EmitScalarExpr(E->getArg(0));
436 V = EmitFAbs(*this, V, E->getArg(0)->getType());
437
438 V = Builder.CreateFCmpOEQ(V, ConstantFP::getInfinity(V->getType()),"isinf");
Benjamin Kramer578faa82011-09-27 21:06:10 +0000439 return RValue::get(Builder.CreateZExt(V, ConvertType(E->getType())));
Chris Lattner420b1182010-05-06 05:35:16 +0000440 }
Chris Lattner58ae5b42010-05-06 06:13:53 +0000441
442 // TODO: BI__builtin_isinf_sign
443 // isinf_sign(x) -> isinf(x) ? (signbit(x) ? -1 : 1) : 0
Benjamin Kramer6349ce92010-05-19 11:24:26 +0000444
445 case Builtin::BI__builtin_isnormal: {
446 // isnormal(x) --> x == x && fabsf(x) < infinity && fabsf(x) >= float_min
447 Value *V = EmitScalarExpr(E->getArg(0));
448 Value *Eq = Builder.CreateFCmpOEQ(V, V, "iseq");
449
450 Value *Abs = EmitFAbs(*this, V, E->getArg(0)->getType());
451 Value *IsLessThanInf =
452 Builder.CreateFCmpULT(Abs, ConstantFP::getInfinity(V->getType()),"isinf");
453 APFloat Smallest = APFloat::getSmallestNormalized(
454 getContext().getFloatTypeSemantics(E->getArg(0)->getType()));
455 Value *IsNormal =
456 Builder.CreateFCmpUGE(Abs, ConstantFP::get(V->getContext(), Smallest),
457 "isnormal");
458 V = Builder.CreateAnd(Eq, IsLessThanInf, "and");
459 V = Builder.CreateAnd(V, IsNormal, "and");
460 return RValue::get(Builder.CreateZExt(V, ConvertType(E->getType())));
461 }
462
Chris Lattnered074152010-05-06 06:04:13 +0000463 case Builtin::BI__builtin_isfinite: {
Julien Lerougeef004ec2011-09-09 22:46:39 +0000464 // isfinite(x) --> x == x && fabs(x) != infinity;
Chris Lattnered074152010-05-06 06:04:13 +0000465 Value *V = EmitScalarExpr(E->getArg(0));
466 Value *Eq = Builder.CreateFCmpOEQ(V, V, "iseq");
467
468 Value *Abs = EmitFAbs(*this, V, E->getArg(0)->getType());
469 Value *IsNotInf =
470 Builder.CreateFCmpUNE(Abs, ConstantFP::getInfinity(V->getType()),"isinf");
471
472 V = Builder.CreateAnd(Eq, IsNotInf, "and");
473 return RValue::get(Builder.CreateZExt(V, ConvertType(E->getType())));
474 }
Benjamin Kramer7867f1a2010-06-14 10:30:41 +0000475
476 case Builtin::BI__builtin_fpclassify: {
477 Value *V = EmitScalarExpr(E->getArg(5));
Chris Lattner2acc6e32011-07-18 04:24:23 +0000478 llvm::Type *Ty = ConvertType(E->getArg(5)->getType());
Benjamin Kramer7867f1a2010-06-14 10:30:41 +0000479
480 // Create Result
481 BasicBlock *Begin = Builder.GetInsertBlock();
482 BasicBlock *End = createBasicBlock("fpclassify_end", this->CurFn);
483 Builder.SetInsertPoint(End);
484 PHINode *Result =
Jay Foadbbf3bac2011-03-30 11:28:58 +0000485 Builder.CreatePHI(ConvertType(E->getArg(0)->getType()), 4,
Benjamin Kramer7867f1a2010-06-14 10:30:41 +0000486 "fpclassify_result");
487
488 // if (V==0) return FP_ZERO
489 Builder.SetInsertPoint(Begin);
490 Value *IsZero = Builder.CreateFCmpOEQ(V, Constant::getNullValue(Ty),
491 "iszero");
492 Value *ZeroLiteral = EmitScalarExpr(E->getArg(4));
493 BasicBlock *NotZero = createBasicBlock("fpclassify_not_zero", this->CurFn);
494 Builder.CreateCondBr(IsZero, End, NotZero);
495 Result->addIncoming(ZeroLiteral, Begin);
496
497 // if (V != V) return FP_NAN
498 Builder.SetInsertPoint(NotZero);
499 Value *IsNan = Builder.CreateFCmpUNO(V, V, "cmp");
500 Value *NanLiteral = EmitScalarExpr(E->getArg(0));
501 BasicBlock *NotNan = createBasicBlock("fpclassify_not_nan", this->CurFn);
502 Builder.CreateCondBr(IsNan, End, NotNan);
503 Result->addIncoming(NanLiteral, NotZero);
504
505 // if (fabs(V) == infinity) return FP_INFINITY
506 Builder.SetInsertPoint(NotNan);
507 Value *VAbs = EmitFAbs(*this, V, E->getArg(5)->getType());
508 Value *IsInf =
509 Builder.CreateFCmpOEQ(VAbs, ConstantFP::getInfinity(V->getType()),
510 "isinf");
511 Value *InfLiteral = EmitScalarExpr(E->getArg(1));
512 BasicBlock *NotInf = createBasicBlock("fpclassify_not_inf", this->CurFn);
513 Builder.CreateCondBr(IsInf, End, NotInf);
514 Result->addIncoming(InfLiteral, NotNan);
515
516 // if (fabs(V) >= MIN_NORMAL) return FP_NORMAL else FP_SUBNORMAL
517 Builder.SetInsertPoint(NotInf);
518 APFloat Smallest = APFloat::getSmallestNormalized(
519 getContext().getFloatTypeSemantics(E->getArg(5)->getType()));
520 Value *IsNormal =
521 Builder.CreateFCmpUGE(VAbs, ConstantFP::get(V->getContext(), Smallest),
522 "isnormal");
523 Value *NormalResult =
524 Builder.CreateSelect(IsNormal, EmitScalarExpr(E->getArg(2)),
525 EmitScalarExpr(E->getArg(3)));
526 Builder.CreateBr(End);
527 Result->addIncoming(NormalResult, NotInf);
528
529 // return Result
530 Builder.SetInsertPoint(End);
531 return RValue::get(Result);
532 }
Chris Lattnered074152010-05-06 06:04:13 +0000533
Eli Friedmanb52fe9c2009-06-02 07:10:30 +0000534 case Builtin::BIalloca:
Chris Lattner9e800e32008-06-16 17:15:14 +0000535 case Builtin::BI__builtin_alloca: {
Chris Lattner9e800e32008-06-16 17:15:14 +0000536 Value *Size = EmitScalarExpr(E->getArg(0));
Benjamin Kramer578faa82011-09-27 21:06:10 +0000537 return RValue::get(Builder.CreateAlloca(Builder.getInt8Ty(), Size));
Daniel Dunbar1caae952008-07-22 00:26:45 +0000538 }
Eli Friedmane6dddfd2010-01-23 19:00:10 +0000539 case Builtin::BIbzero:
Daniel Dunbar1caae952008-07-22 00:26:45 +0000540 case Builtin::BI__builtin_bzero: {
541 Value *Address = EmitScalarExpr(E->getArg(0));
Mon P Wang3ecd7852010-04-04 03:10:52 +0000542 Value *SizeVal = EmitScalarExpr(E->getArg(1));
Jay Foadf4c3db12012-03-02 18:34:30 +0000543 unsigned Align = GetPointeeAlignment(E->getArg(0));
544 Builder.CreateMemSet(Address, Builder.getInt8(0), SizeVal, Align, false);
Daniel Dunbar1caae952008-07-22 00:26:45 +0000545 return RValue::get(Address);
Chris Lattner9e800e32008-06-16 17:15:14 +0000546 }
Eli Friedmane6ec2052009-12-17 00:14:28 +0000547 case Builtin::BImemcpy:
Eli Friedmand4b32e42008-05-19 23:27:48 +0000548 case Builtin::BI__builtin_memcpy: {
Daniel Dunbar1caae952008-07-22 00:26:45 +0000549 Value *Address = EmitScalarExpr(E->getArg(0));
Mon P Wang3ecd7852010-04-04 03:10:52 +0000550 Value *SrcAddr = EmitScalarExpr(E->getArg(1));
551 Value *SizeVal = EmitScalarExpr(E->getArg(2));
Jay Foadf4c3db12012-03-02 18:34:30 +0000552 unsigned Align = std::min(GetPointeeAlignment(E->getArg(0)),
553 GetPointeeAlignment(E->getArg(1)));
554 Builder.CreateMemCpy(Address, SrcAddr, SizeVal, Align, false);
Daniel Dunbar1caae952008-07-22 00:26:45 +0000555 return RValue::get(Address);
556 }
Fariborz Jahanian55bcace2010-06-15 22:44:06 +0000557
Chris Lattnera5e5e0f2011-04-17 00:40:24 +0000558 case Builtin::BI__builtin___memcpy_chk: {
559 // fold __builtin_memcpy_chk(x, y, cst1, cst2) to memset iff cst1<=cst2.
Richard Smitha6b8b2c2011-10-10 18:28:20 +0000560 llvm::APSInt Size, DstSize;
561 if (!E->getArg(2)->EvaluateAsInt(Size, CGM.getContext()) ||
562 !E->getArg(3)->EvaluateAsInt(DstSize, CGM.getContext()))
Chris Lattnera5e5e0f2011-04-17 00:40:24 +0000563 break;
Chris Lattnera5e5e0f2011-04-17 00:40:24 +0000564 if (Size.ugt(DstSize))
565 break;
566 Value *Dest = EmitScalarExpr(E->getArg(0));
567 Value *Src = EmitScalarExpr(E->getArg(1));
568 Value *SizeVal = llvm::ConstantInt::get(Builder.getContext(), Size);
Jay Foadf4c3db12012-03-02 18:34:30 +0000569 unsigned Align = std::min(GetPointeeAlignment(E->getArg(0)),
570 GetPointeeAlignment(E->getArg(1)));
571 Builder.CreateMemCpy(Dest, Src, SizeVal, Align, false);
Chris Lattner42f681b2011-04-20 23:14:50 +0000572 return RValue::get(Dest);
Chris Lattnera5e5e0f2011-04-17 00:40:24 +0000573 }
574
Fariborz Jahanian8e2eab22010-06-16 16:22:04 +0000575 case Builtin::BI__builtin_objc_memmove_collectable: {
Fariborz Jahanian55bcace2010-06-15 22:44:06 +0000576 Value *Address = EmitScalarExpr(E->getArg(0));
577 Value *SrcAddr = EmitScalarExpr(E->getArg(1));
578 Value *SizeVal = EmitScalarExpr(E->getArg(2));
579 CGM.getObjCRuntime().EmitGCMemmoveCollectable(*this,
580 Address, SrcAddr, SizeVal);
581 return RValue::get(Address);
582 }
Chris Lattnera5e5e0f2011-04-17 00:40:24 +0000583
584 case Builtin::BI__builtin___memmove_chk: {
585 // fold __builtin_memmove_chk(x, y, cst1, cst2) to memset iff cst1<=cst2.
Richard Smitha6b8b2c2011-10-10 18:28:20 +0000586 llvm::APSInt Size, DstSize;
587 if (!E->getArg(2)->EvaluateAsInt(Size, CGM.getContext()) ||
588 !E->getArg(3)->EvaluateAsInt(DstSize, CGM.getContext()))
Chris Lattnera5e5e0f2011-04-17 00:40:24 +0000589 break;
Chris Lattnera5e5e0f2011-04-17 00:40:24 +0000590 if (Size.ugt(DstSize))
591 break;
592 Value *Dest = EmitScalarExpr(E->getArg(0));
593 Value *Src = EmitScalarExpr(E->getArg(1));
594 Value *SizeVal = llvm::ConstantInt::get(Builder.getContext(), Size);
Jay Foadf4c3db12012-03-02 18:34:30 +0000595 unsigned Align = std::min(GetPointeeAlignment(E->getArg(0)),
596 GetPointeeAlignment(E->getArg(1)));
597 Builder.CreateMemMove(Dest, Src, SizeVal, Align, false);
Chris Lattner42f681b2011-04-20 23:14:50 +0000598 return RValue::get(Dest);
Chris Lattnera5e5e0f2011-04-17 00:40:24 +0000599 }
600
Eli Friedmane6ec2052009-12-17 00:14:28 +0000601 case Builtin::BImemmove:
Daniel Dunbar1caae952008-07-22 00:26:45 +0000602 case Builtin::BI__builtin_memmove: {
603 Value *Address = EmitScalarExpr(E->getArg(0));
Mon P Wang3ecd7852010-04-04 03:10:52 +0000604 Value *SrcAddr = EmitScalarExpr(E->getArg(1));
605 Value *SizeVal = EmitScalarExpr(E->getArg(2));
Jay Foadf4c3db12012-03-02 18:34:30 +0000606 unsigned Align = std::min(GetPointeeAlignment(E->getArg(0)),
607 GetPointeeAlignment(E->getArg(1)));
608 Builder.CreateMemMove(Address, SrcAddr, SizeVal, Align, false);
Daniel Dunbar1caae952008-07-22 00:26:45 +0000609 return RValue::get(Address);
610 }
Eli Friedmane6ec2052009-12-17 00:14:28 +0000611 case Builtin::BImemset:
Daniel Dunbar1caae952008-07-22 00:26:45 +0000612 case Builtin::BI__builtin_memset: {
613 Value *Address = EmitScalarExpr(E->getArg(0));
Benjamin Kramer9f0c7cc2010-12-30 00:13:21 +0000614 Value *ByteVal = Builder.CreateTrunc(EmitScalarExpr(E->getArg(1)),
615 Builder.getInt8Ty());
Mon P Wang3ecd7852010-04-04 03:10:52 +0000616 Value *SizeVal = EmitScalarExpr(E->getArg(2));
Jay Foadf4c3db12012-03-02 18:34:30 +0000617 unsigned Align = GetPointeeAlignment(E->getArg(0));
618 Builder.CreateMemSet(Address, ByteVal, SizeVal, Align, false);
Daniel Dunbar1caae952008-07-22 00:26:45 +0000619 return RValue::get(Address);
Eli Friedmand4b32e42008-05-19 23:27:48 +0000620 }
Chris Lattnera5e5e0f2011-04-17 00:40:24 +0000621 case Builtin::BI__builtin___memset_chk: {
622 // fold __builtin_memset_chk(x, y, cst1, cst2) to memset iff cst1<=cst2.
Richard Smitha6b8b2c2011-10-10 18:28:20 +0000623 llvm::APSInt Size, DstSize;
624 if (!E->getArg(2)->EvaluateAsInt(Size, CGM.getContext()) ||
625 !E->getArg(3)->EvaluateAsInt(DstSize, CGM.getContext()))
Chris Lattnera5e5e0f2011-04-17 00:40:24 +0000626 break;
Chris Lattnera5e5e0f2011-04-17 00:40:24 +0000627 if (Size.ugt(DstSize))
628 break;
629 Value *Address = EmitScalarExpr(E->getArg(0));
630 Value *ByteVal = Builder.CreateTrunc(EmitScalarExpr(E->getArg(1)),
631 Builder.getInt8Ty());
632 Value *SizeVal = llvm::ConstantInt::get(Builder.getContext(), Size);
Jay Foadf4c3db12012-03-02 18:34:30 +0000633 unsigned Align = GetPointeeAlignment(E->getArg(0));
634 Builder.CreateMemSet(Address, ByteVal, SizeVal, Align, false);
Chris Lattnera5e5e0f2011-04-17 00:40:24 +0000635
Chris Lattner42f681b2011-04-20 23:14:50 +0000636 return RValue::get(Address);
Chris Lattnera5e5e0f2011-04-17 00:40:24 +0000637 }
John McCallfb17a562010-03-03 10:30:05 +0000638 case Builtin::BI__builtin_dwarf_cfa: {
639 // The offset in bytes from the first argument to the CFA.
640 //
641 // Why on earth is this in the frontend? Is there any reason at
642 // all that the backend can't reasonably determine this while
643 // lowering llvm.eh.dwarf.cfa()?
644 //
645 // TODO: If there's a satisfactory reason, add a target hook for
646 // this instead of hard-coding 0, which is correct for most targets.
647 int32_t Offset = 0;
648
Benjamin Kramer8dd55a32011-07-14 17:45:50 +0000649 Value *F = CGM.getIntrinsic(Intrinsic::eh_dwarf_cfa);
Chris Lattner77b89b82010-06-27 07:15:29 +0000650 return RValue::get(Builder.CreateCall(F,
651 llvm::ConstantInt::get(Int32Ty, Offset)));
John McCallfb17a562010-03-03 10:30:05 +0000652 }
Eli Friedman256f77e2008-05-20 08:59:34 +0000653 case Builtin::BI__builtin_return_address: {
Anton Korobeynikov83c2a982009-12-27 14:27:22 +0000654 Value *Depth = EmitScalarExpr(E->getArg(0));
Benjamin Kramer578faa82011-09-27 21:06:10 +0000655 Depth = Builder.CreateIntCast(Depth, Int32Ty, false);
Benjamin Kramer8dd55a32011-07-14 17:45:50 +0000656 Value *F = CGM.getIntrinsic(Intrinsic::returnaddress);
Anton Korobeynikov83c2a982009-12-27 14:27:22 +0000657 return RValue::get(Builder.CreateCall(F, Depth));
Eli Friedman256f77e2008-05-20 08:59:34 +0000658 }
659 case Builtin::BI__builtin_frame_address: {
Anton Korobeynikov83c2a982009-12-27 14:27:22 +0000660 Value *Depth = EmitScalarExpr(E->getArg(0));
Benjamin Kramer578faa82011-09-27 21:06:10 +0000661 Depth = Builder.CreateIntCast(Depth, Int32Ty, false);
Benjamin Kramer8dd55a32011-07-14 17:45:50 +0000662 Value *F = CGM.getIntrinsic(Intrinsic::frameaddress);
Anton Korobeynikov83c2a982009-12-27 14:27:22 +0000663 return RValue::get(Builder.CreateCall(F, Depth));
Eli Friedman256f77e2008-05-20 08:59:34 +0000664 }
Eli Friedman3b660ef2009-05-03 19:23:23 +0000665 case Builtin::BI__builtin_extract_return_addr: {
John McCall492c4f92010-03-03 04:15:11 +0000666 Value *Address = EmitScalarExpr(E->getArg(0));
667 Value *Result = getTargetHooks().decodeReturnAddress(*this, Address);
668 return RValue::get(Result);
669 }
670 case Builtin::BI__builtin_frob_return_addr: {
671 Value *Address = EmitScalarExpr(E->getArg(0));
672 Value *Result = getTargetHooks().encodeReturnAddress(*this, Address);
673 return RValue::get(Result);
Eli Friedman3b660ef2009-05-03 19:23:23 +0000674 }
John McCall6374c332010-03-06 00:35:14 +0000675 case Builtin::BI__builtin_dwarf_sp_column: {
Chris Lattner2acc6e32011-07-18 04:24:23 +0000676 llvm::IntegerType *Ty
John McCall6374c332010-03-06 00:35:14 +0000677 = cast<llvm::IntegerType>(ConvertType(E->getType()));
678 int Column = getTargetHooks().getDwarfEHStackPointer(CGM);
679 if (Column == -1) {
680 CGM.ErrorUnsupported(E, "__builtin_dwarf_sp_column");
681 return RValue::get(llvm::UndefValue::get(Ty));
682 }
683 return RValue::get(llvm::ConstantInt::get(Ty, Column, true));
684 }
685 case Builtin::BI__builtin_init_dwarf_reg_size_table: {
686 Value *Address = EmitScalarExpr(E->getArg(0));
687 if (getTargetHooks().initDwarfEHRegSizeTable(*this, Address))
688 CGM.ErrorUnsupported(E, "__builtin_init_dwarf_reg_size_table");
689 return RValue::get(llvm::UndefValue::get(ConvertType(E->getType())));
690 }
John McCall7ada1112010-03-03 05:38:58 +0000691 case Builtin::BI__builtin_eh_return: {
692 Value *Int = EmitScalarExpr(E->getArg(0));
693 Value *Ptr = EmitScalarExpr(E->getArg(1));
694
Chris Lattner2acc6e32011-07-18 04:24:23 +0000695 llvm::IntegerType *IntTy = cast<llvm::IntegerType>(Int->getType());
John McCall7ada1112010-03-03 05:38:58 +0000696 assert((IntTy->getBitWidth() == 32 || IntTy->getBitWidth() == 64) &&
697 "LLVM's __builtin_eh_return only supports 32- and 64-bit variants");
698 Value *F = CGM.getIntrinsic(IntTy->getBitWidth() == 32
699 ? Intrinsic::eh_return_i32
Benjamin Kramer8dd55a32011-07-14 17:45:50 +0000700 : Intrinsic::eh_return_i64);
John McCall7ada1112010-03-03 05:38:58 +0000701 Builder.CreateCall2(F, Int, Ptr);
John McCallcd5b22e2011-01-12 03:41:02 +0000702 Builder.CreateUnreachable();
703
704 // We do need to preserve an insertion point.
John McCalld16c2cf2011-02-08 08:22:06 +0000705 EmitBlock(createBasicBlock("builtin_eh_return.cont"));
John McCallcd5b22e2011-01-12 03:41:02 +0000706
707 return RValue::get(0);
John McCall7ada1112010-03-03 05:38:58 +0000708 }
Eli Friedmana6d75c02009-06-02 09:37:50 +0000709 case Builtin::BI__builtin_unwind_init: {
Benjamin Kramer8dd55a32011-07-14 17:45:50 +0000710 Value *F = CGM.getIntrinsic(Intrinsic::eh_unwind_init);
Eli Friedmana6d75c02009-06-02 09:37:50 +0000711 return RValue::get(Builder.CreateCall(F));
712 }
John McCall5e110852010-03-02 02:31:24 +0000713 case Builtin::BI__builtin_extend_pointer: {
714 // Extends a pointer to the size of an _Unwind_Word, which is
John McCalld0b76ca2010-03-02 03:50:12 +0000715 // uint64_t on all platforms. Generally this gets poked into a
716 // register and eventually used as an address, so if the
717 // addressing registers are wider than pointers and the platform
718 // doesn't implicitly ignore high-order bits when doing
719 // addressing, we need to make sure we zext / sext based on
720 // the platform's expectations.
John McCall5e110852010-03-02 02:31:24 +0000721 //
722 // See: http://gcc.gnu.org/ml/gcc-bugs/2002-02/msg00237.html
John McCalld0b76ca2010-03-02 03:50:12 +0000723
John McCalld0b76ca2010-03-02 03:50:12 +0000724 // Cast the pointer to intptr_t.
John McCall5e110852010-03-02 02:31:24 +0000725 Value *Ptr = EmitScalarExpr(E->getArg(0));
John McCalld0b76ca2010-03-02 03:50:12 +0000726 Value *Result = Builder.CreatePtrToInt(Ptr, IntPtrTy, "extend.cast");
727
728 // If that's 64 bits, we're done.
729 if (IntPtrTy->getBitWidth() == 64)
730 return RValue::get(Result);
731
732 // Otherwise, ask the codegen data what to do.
John McCall492c4f92010-03-03 04:15:11 +0000733 if (getTargetHooks().extendPointerWithSExt())
John McCalld0b76ca2010-03-02 03:50:12 +0000734 return RValue::get(Builder.CreateSExt(Result, Int64Ty, "extend.sext"));
735 else
736 return RValue::get(Builder.CreateZExt(Result, Int64Ty, "extend.zext"));
John McCall5e110852010-03-02 02:31:24 +0000737 }
Eli Friedmana6d75c02009-06-02 09:37:50 +0000738 case Builtin::BI__builtin_setjmp: {
John McCall78673d92010-05-27 18:47:06 +0000739 // Buffer is a void**.
Eli Friedmana6d75c02009-06-02 09:37:50 +0000740 Value *Buf = EmitScalarExpr(E->getArg(0));
John McCall78673d92010-05-27 18:47:06 +0000741
742 // Store the frame pointer to the setjmp buffer.
Eli Friedmana6d75c02009-06-02 09:37:50 +0000743 Value *FrameAddr =
John McCall78673d92010-05-27 18:47:06 +0000744 Builder.CreateCall(CGM.getIntrinsic(Intrinsic::frameaddress),
Chris Lattner77b89b82010-06-27 07:15:29 +0000745 ConstantInt::get(Int32Ty, 0));
Eli Friedmana6d75c02009-06-02 09:37:50 +0000746 Builder.CreateStore(FrameAddr, Buf);
John McCall78673d92010-05-27 18:47:06 +0000747
Jim Grosbach6d172e22010-05-27 23:54:20 +0000748 // Store the stack pointer to the setjmp buffer.
749 Value *StackAddr =
750 Builder.CreateCall(CGM.getIntrinsic(Intrinsic::stacksave));
751 Value *StackSaveSlot =
Chris Lattner77b89b82010-06-27 07:15:29 +0000752 Builder.CreateGEP(Buf, ConstantInt::get(Int32Ty, 2));
Jim Grosbach6d172e22010-05-27 23:54:20 +0000753 Builder.CreateStore(StackAddr, StackSaveSlot);
754
John McCall78673d92010-05-27 18:47:06 +0000755 // Call LLVM's EH setjmp, which is lightweight.
756 Value *F = CGM.getIntrinsic(Intrinsic::eh_sjlj_setjmp);
John McCalld16c2cf2011-02-08 08:22:06 +0000757 Buf = Builder.CreateBitCast(Buf, Int8PtrTy);
Eli Friedmana6d75c02009-06-02 09:37:50 +0000758 return RValue::get(Builder.CreateCall(F, Buf));
759 }
760 case Builtin::BI__builtin_longjmp: {
Eli Friedmana6d75c02009-06-02 09:37:50 +0000761 Value *Buf = EmitScalarExpr(E->getArg(0));
John McCalld16c2cf2011-02-08 08:22:06 +0000762 Buf = Builder.CreateBitCast(Buf, Int8PtrTy);
John McCall78673d92010-05-27 18:47:06 +0000763
764 // Call LLVM's EH longjmp, which is lightweight.
765 Builder.CreateCall(CGM.getIntrinsic(Intrinsic::eh_sjlj_longjmp), Buf);
766
John McCallcd5b22e2011-01-12 03:41:02 +0000767 // longjmp doesn't return; mark this as unreachable.
768 Builder.CreateUnreachable();
769
770 // We do need to preserve an insertion point.
John McCalld16c2cf2011-02-08 08:22:06 +0000771 EmitBlock(createBasicBlock("longjmp.cont"));
John McCallcd5b22e2011-01-12 03:41:02 +0000772
773 return RValue::get(0);
Eli Friedmana6d75c02009-06-02 09:37:50 +0000774 }
Mon P Wang1ffe2812008-05-09 22:40:52 +0000775 case Builtin::BI__sync_fetch_and_add:
Mon P Wang1ffe2812008-05-09 22:40:52 +0000776 case Builtin::BI__sync_fetch_and_sub:
Chris Lattner5caa3702009-05-08 06:58:22 +0000777 case Builtin::BI__sync_fetch_and_or:
778 case Builtin::BI__sync_fetch_and_and:
779 case Builtin::BI__sync_fetch_and_xor:
780 case Builtin::BI__sync_add_and_fetch:
781 case Builtin::BI__sync_sub_and_fetch:
782 case Builtin::BI__sync_and_and_fetch:
783 case Builtin::BI__sync_or_and_fetch:
784 case Builtin::BI__sync_xor_and_fetch:
785 case Builtin::BI__sync_val_compare_and_swap:
786 case Builtin::BI__sync_bool_compare_and_swap:
787 case Builtin::BI__sync_lock_test_and_set:
788 case Builtin::BI__sync_lock_release:
Chris Lattner23aa9c82011-04-09 03:57:26 +0000789 case Builtin::BI__sync_swap:
David Blaikieb219cfc2011-09-23 05:06:16 +0000790 llvm_unreachable("Shouldn't make it through sema");
Chris Lattner5caa3702009-05-08 06:58:22 +0000791 case Builtin::BI__sync_fetch_and_add_1:
792 case Builtin::BI__sync_fetch_and_add_2:
793 case Builtin::BI__sync_fetch_and_add_4:
794 case Builtin::BI__sync_fetch_and_add_8:
795 case Builtin::BI__sync_fetch_and_add_16:
Eli Friedmanc83b9752011-09-07 01:41:24 +0000796 return EmitBinaryAtomic(*this, llvm::AtomicRMWInst::Add, E);
Chris Lattner5caa3702009-05-08 06:58:22 +0000797 case Builtin::BI__sync_fetch_and_sub_1:
798 case Builtin::BI__sync_fetch_and_sub_2:
799 case Builtin::BI__sync_fetch_and_sub_4:
800 case Builtin::BI__sync_fetch_and_sub_8:
801 case Builtin::BI__sync_fetch_and_sub_16:
Eli Friedmanc83b9752011-09-07 01:41:24 +0000802 return EmitBinaryAtomic(*this, llvm::AtomicRMWInst::Sub, E);
Chris Lattner5caa3702009-05-08 06:58:22 +0000803 case Builtin::BI__sync_fetch_and_or_1:
804 case Builtin::BI__sync_fetch_and_or_2:
805 case Builtin::BI__sync_fetch_and_or_4:
806 case Builtin::BI__sync_fetch_and_or_8:
807 case Builtin::BI__sync_fetch_and_or_16:
Eli Friedmanc83b9752011-09-07 01:41:24 +0000808 return EmitBinaryAtomic(*this, llvm::AtomicRMWInst::Or, E);
Chris Lattner5caa3702009-05-08 06:58:22 +0000809 case Builtin::BI__sync_fetch_and_and_1:
810 case Builtin::BI__sync_fetch_and_and_2:
811 case Builtin::BI__sync_fetch_and_and_4:
812 case Builtin::BI__sync_fetch_and_and_8:
813 case Builtin::BI__sync_fetch_and_and_16:
Eli Friedmanc83b9752011-09-07 01:41:24 +0000814 return EmitBinaryAtomic(*this, llvm::AtomicRMWInst::And, E);
Chris Lattner5caa3702009-05-08 06:58:22 +0000815 case Builtin::BI__sync_fetch_and_xor_1:
816 case Builtin::BI__sync_fetch_and_xor_2:
817 case Builtin::BI__sync_fetch_and_xor_4:
818 case Builtin::BI__sync_fetch_and_xor_8:
819 case Builtin::BI__sync_fetch_and_xor_16:
Eli Friedmanc83b9752011-09-07 01:41:24 +0000820 return EmitBinaryAtomic(*this, llvm::AtomicRMWInst::Xor, E);
Mike Stump1eb44332009-09-09 15:08:12 +0000821
Chris Lattner5caa3702009-05-08 06:58:22 +0000822 // Clang extensions: not overloaded yet.
Mon P Wang1ffe2812008-05-09 22:40:52 +0000823 case Builtin::BI__sync_fetch_and_min:
Eli Friedmanc83b9752011-09-07 01:41:24 +0000824 return EmitBinaryAtomic(*this, llvm::AtomicRMWInst::Min, E);
Mon P Wang1ffe2812008-05-09 22:40:52 +0000825 case Builtin::BI__sync_fetch_and_max:
Eli Friedmanc83b9752011-09-07 01:41:24 +0000826 return EmitBinaryAtomic(*this, llvm::AtomicRMWInst::Max, E);
Mon P Wang1ffe2812008-05-09 22:40:52 +0000827 case Builtin::BI__sync_fetch_and_umin:
Eli Friedmanc83b9752011-09-07 01:41:24 +0000828 return EmitBinaryAtomic(*this, llvm::AtomicRMWInst::UMin, E);
Mon P Wang1ffe2812008-05-09 22:40:52 +0000829 case Builtin::BI__sync_fetch_and_umax:
Eli Friedmanc83b9752011-09-07 01:41:24 +0000830 return EmitBinaryAtomic(*this, llvm::AtomicRMWInst::UMax, E);
Daniel Dunbar0002d232009-04-07 00:55:51 +0000831
Chris Lattner5caa3702009-05-08 06:58:22 +0000832 case Builtin::BI__sync_add_and_fetch_1:
833 case Builtin::BI__sync_add_and_fetch_2:
834 case Builtin::BI__sync_add_and_fetch_4:
835 case Builtin::BI__sync_add_and_fetch_8:
836 case Builtin::BI__sync_add_and_fetch_16:
Eli Friedmanc83b9752011-09-07 01:41:24 +0000837 return EmitBinaryAtomicPost(*this, llvm::AtomicRMWInst::Add, E,
Daniel Dunbar0002d232009-04-07 00:55:51 +0000838 llvm::Instruction::Add);
Chris Lattner5caa3702009-05-08 06:58:22 +0000839 case Builtin::BI__sync_sub_and_fetch_1:
840 case Builtin::BI__sync_sub_and_fetch_2:
841 case Builtin::BI__sync_sub_and_fetch_4:
842 case Builtin::BI__sync_sub_and_fetch_8:
843 case Builtin::BI__sync_sub_and_fetch_16:
Eli Friedmanc83b9752011-09-07 01:41:24 +0000844 return EmitBinaryAtomicPost(*this, llvm::AtomicRMWInst::Sub, E,
Daniel Dunbar0002d232009-04-07 00:55:51 +0000845 llvm::Instruction::Sub);
Chris Lattner5caa3702009-05-08 06:58:22 +0000846 case Builtin::BI__sync_and_and_fetch_1:
847 case Builtin::BI__sync_and_and_fetch_2:
848 case Builtin::BI__sync_and_and_fetch_4:
849 case Builtin::BI__sync_and_and_fetch_8:
850 case Builtin::BI__sync_and_and_fetch_16:
Eli Friedmanc83b9752011-09-07 01:41:24 +0000851 return EmitBinaryAtomicPost(*this, llvm::AtomicRMWInst::And, E,
Daniel Dunbar0002d232009-04-07 00:55:51 +0000852 llvm::Instruction::And);
Chris Lattner5caa3702009-05-08 06:58:22 +0000853 case Builtin::BI__sync_or_and_fetch_1:
854 case Builtin::BI__sync_or_and_fetch_2:
855 case Builtin::BI__sync_or_and_fetch_4:
856 case Builtin::BI__sync_or_and_fetch_8:
857 case Builtin::BI__sync_or_and_fetch_16:
Eli Friedmanc83b9752011-09-07 01:41:24 +0000858 return EmitBinaryAtomicPost(*this, llvm::AtomicRMWInst::Or, E,
Daniel Dunbar0002d232009-04-07 00:55:51 +0000859 llvm::Instruction::Or);
Chris Lattner5caa3702009-05-08 06:58:22 +0000860 case Builtin::BI__sync_xor_and_fetch_1:
861 case Builtin::BI__sync_xor_and_fetch_2:
862 case Builtin::BI__sync_xor_and_fetch_4:
863 case Builtin::BI__sync_xor_and_fetch_8:
864 case Builtin::BI__sync_xor_and_fetch_16:
Eli Friedmanc83b9752011-09-07 01:41:24 +0000865 return EmitBinaryAtomicPost(*this, llvm::AtomicRMWInst::Xor, E,
Daniel Dunbar0002d232009-04-07 00:55:51 +0000866 llvm::Instruction::Xor);
Mike Stump1eb44332009-09-09 15:08:12 +0000867
Chris Lattner5caa3702009-05-08 06:58:22 +0000868 case Builtin::BI__sync_val_compare_and_swap_1:
869 case Builtin::BI__sync_val_compare_and_swap_2:
870 case Builtin::BI__sync_val_compare_and_swap_4:
871 case Builtin::BI__sync_val_compare_and_swap_8:
Daniel Dunbarcb61a7b2010-03-20 07:04:11 +0000872 case Builtin::BI__sync_val_compare_and_swap_16: {
John McCall26815d92010-10-27 20:58:56 +0000873 QualType T = E->getType();
John McCalld16c2cf2011-02-08 08:22:06 +0000874 llvm::Value *DestPtr = EmitScalarExpr(E->getArg(0));
Chris Lattner780a2eb2010-09-21 23:35:30 +0000875 unsigned AddrSpace =
Chris Lattner4f209442010-09-21 23:40:48 +0000876 cast<llvm::PointerType>(DestPtr->getType())->getAddressSpace();
John McCall26815d92010-10-27 20:58:56 +0000877
Chris Lattner9cbe4f02011-07-09 17:41:47 +0000878 llvm::IntegerType *IntType =
John McCalld16c2cf2011-02-08 08:22:06 +0000879 llvm::IntegerType::get(getLLVMContext(),
880 getContext().getTypeSize(T));
Chris Lattner9cbe4f02011-07-09 17:41:47 +0000881 llvm::Type *IntPtrType = IntType->getPointerTo(AddrSpace);
Chandler Carruthdb4325b2010-07-18 07:23:17 +0000882
John McCall26815d92010-10-27 20:58:56 +0000883 Value *Args[3];
884 Args[0] = Builder.CreateBitCast(DestPtr, IntPtrType);
John McCalld16c2cf2011-02-08 08:22:06 +0000885 Args[1] = EmitScalarExpr(E->getArg(1));
Chris Lattner2acc6e32011-07-18 04:24:23 +0000886 llvm::Type *ValueType = Args[1]->getType();
John McCalld16c2cf2011-02-08 08:22:06 +0000887 Args[1] = EmitToInt(*this, Args[1], T, IntType);
888 Args[2] = EmitToInt(*this, EmitScalarExpr(E->getArg(2)), T, IntType);
John McCall26815d92010-10-27 20:58:56 +0000889
Eli Friedmanc83b9752011-09-07 01:41:24 +0000890 Value *Result = Builder.CreateAtomicCmpXchg(Args[0], Args[1], Args[2],
891 llvm::SequentiallyConsistent);
John McCalld16c2cf2011-02-08 08:22:06 +0000892 Result = EmitFromInt(*this, Result, T, ValueType);
John McCall26815d92010-10-27 20:58:56 +0000893 return RValue::get(Result);
Anders Carlsson89799cf2007-10-29 02:59:40 +0000894 }
Daniel Dunbar0002d232009-04-07 00:55:51 +0000895
Chris Lattner5caa3702009-05-08 06:58:22 +0000896 case Builtin::BI__sync_bool_compare_and_swap_1:
897 case Builtin::BI__sync_bool_compare_and_swap_2:
898 case Builtin::BI__sync_bool_compare_and_swap_4:
899 case Builtin::BI__sync_bool_compare_and_swap_8:
Daniel Dunbarcb61a7b2010-03-20 07:04:11 +0000900 case Builtin::BI__sync_bool_compare_and_swap_16: {
John McCall26815d92010-10-27 20:58:56 +0000901 QualType T = E->getArg(1)->getType();
John McCalld16c2cf2011-02-08 08:22:06 +0000902 llvm::Value *DestPtr = EmitScalarExpr(E->getArg(0));
Chris Lattnerf2b95272010-09-21 23:24:52 +0000903 unsigned AddrSpace =
Chris Lattner4f209442010-09-21 23:40:48 +0000904 cast<llvm::PointerType>(DestPtr->getType())->getAddressSpace();
John McCall26815d92010-10-27 20:58:56 +0000905
Chris Lattner9cbe4f02011-07-09 17:41:47 +0000906 llvm::IntegerType *IntType =
John McCalld16c2cf2011-02-08 08:22:06 +0000907 llvm::IntegerType::get(getLLVMContext(),
908 getContext().getTypeSize(T));
Chris Lattner9cbe4f02011-07-09 17:41:47 +0000909 llvm::Type *IntPtrType = IntType->getPointerTo(AddrSpace);
Chandler Carruthdb4325b2010-07-18 07:23:17 +0000910
John McCall26815d92010-10-27 20:58:56 +0000911 Value *Args[3];
912 Args[0] = Builder.CreateBitCast(DestPtr, IntPtrType);
John McCalld16c2cf2011-02-08 08:22:06 +0000913 Args[1] = EmitToInt(*this, EmitScalarExpr(E->getArg(1)), T, IntType);
914 Args[2] = EmitToInt(*this, EmitScalarExpr(E->getArg(2)), T, IntType);
John McCall26815d92010-10-27 20:58:56 +0000915
Chandler Carruthdb4325b2010-07-18 07:23:17 +0000916 Value *OldVal = Args[1];
Eli Friedmanc83b9752011-09-07 01:41:24 +0000917 Value *PrevVal = Builder.CreateAtomicCmpXchg(Args[0], Args[1], Args[2],
918 llvm::SequentiallyConsistent);
Daniel Dunbar0002d232009-04-07 00:55:51 +0000919 Value *Result = Builder.CreateICmpEQ(PrevVal, OldVal);
920 // zext bool to int.
John McCall26815d92010-10-27 20:58:56 +0000921 Result = Builder.CreateZExt(Result, ConvertType(E->getType()));
922 return RValue::get(Result);
Daniel Dunbar0002d232009-04-07 00:55:51 +0000923 }
924
Chris Lattner23aa9c82011-04-09 03:57:26 +0000925 case Builtin::BI__sync_swap_1:
926 case Builtin::BI__sync_swap_2:
927 case Builtin::BI__sync_swap_4:
928 case Builtin::BI__sync_swap_8:
929 case Builtin::BI__sync_swap_16:
Eli Friedmanc83b9752011-09-07 01:41:24 +0000930 return EmitBinaryAtomic(*this, llvm::AtomicRMWInst::Xchg, E);
Chris Lattner23aa9c82011-04-09 03:57:26 +0000931
Chris Lattner5caa3702009-05-08 06:58:22 +0000932 case Builtin::BI__sync_lock_test_and_set_1:
933 case Builtin::BI__sync_lock_test_and_set_2:
934 case Builtin::BI__sync_lock_test_and_set_4:
935 case Builtin::BI__sync_lock_test_and_set_8:
936 case Builtin::BI__sync_lock_test_and_set_16:
Eli Friedmanc83b9752011-09-07 01:41:24 +0000937 return EmitBinaryAtomic(*this, llvm::AtomicRMWInst::Xchg, E);
Daniel Dunbarcb61a7b2010-03-20 07:04:11 +0000938
Chris Lattner5caa3702009-05-08 06:58:22 +0000939 case Builtin::BI__sync_lock_release_1:
940 case Builtin::BI__sync_lock_release_2:
941 case Builtin::BI__sync_lock_release_4:
942 case Builtin::BI__sync_lock_release_8:
Chris Lattnerf58cd9b2009-05-13 04:46:13 +0000943 case Builtin::BI__sync_lock_release_16: {
944 Value *Ptr = EmitScalarExpr(E->getArg(0));
Eli Friedmaneb43f4a2011-09-13 22:21:56 +0000945 QualType ElTy = E->getArg(0)->getType()->getPointeeType();
946 CharUnits StoreSize = getContext().getTypeSizeInChars(ElTy);
Eli Friedmanff993202012-03-16 01:48:04 +0000947 llvm::Type *ITy = llvm::IntegerType::get(getLLVMContext(),
948 StoreSize.getQuantity() * 8);
949 Ptr = Builder.CreateBitCast(Ptr, ITy->getPointerTo());
950 llvm::StoreInst *Store =
951 Builder.CreateStore(llvm::Constant::getNullValue(ITy), Ptr);
Eli Friedmaneb43f4a2011-09-13 22:21:56 +0000952 Store->setAlignment(StoreSize.getQuantity());
953 Store->setAtomic(llvm::Release);
Daniel Dunbareb4f81e2009-05-27 23:45:33 +0000954 return RValue::get(0);
Chris Lattnerf58cd9b2009-05-13 04:46:13 +0000955 }
Daniel Dunbaref2abfe2009-02-16 22:43:43 +0000956
Chris Lattnerf58cd9b2009-05-13 04:46:13 +0000957 case Builtin::BI__sync_synchronize: {
Eli Friedmanc83b9752011-09-07 01:41:24 +0000958 // We assume this is supposed to correspond to a C++0x-style
959 // sequentially-consistent fence (i.e. this is only usable for
960 // synchonization, not device I/O or anything like that). This intrinsic
961 // is really badly designed in the sense that in theory, there isn't
962 // any way to safely use it... but in practice, it mostly works
963 // to use it with non-atomic loads and stores to get acquire/release
964 // semantics.
965 Builder.CreateFence(llvm::SequentiallyConsistent);
Daniel Dunbareb4f81e2009-05-27 23:45:33 +0000966 return RValue::get(0);
Chris Lattnerf58cd9b2009-05-13 04:46:13 +0000967 }
Mike Stump1eb44332009-09-09 15:08:12 +0000968
Richard Smith2c39d712012-04-13 00:45:38 +0000969 case Builtin::BI__c11_atomic_is_lock_free:
970 case Builtin::BI__atomic_is_lock_free: {
971 // Call "bool __atomic_is_lock_free(size_t size, void *ptr)". For the
972 // __c11 builtin, ptr is 0 (indicating a properly-aligned object), since
973 // _Atomic(T) is always properly-aligned.
974 const char *LibCallName = "__atomic_is_lock_free";
975 CallArgList Args;
976 Args.add(RValue::get(EmitScalarExpr(E->getArg(0))),
977 getContext().getSizeType());
978 if (BuiltinID == Builtin::BI__atomic_is_lock_free)
979 Args.add(RValue::get(EmitScalarExpr(E->getArg(1))),
980 getContext().VoidPtrTy);
981 else
982 Args.add(RValue::get(llvm::Constant::getNullValue(VoidPtrTy)),
983 getContext().VoidPtrTy);
984 const CGFunctionInfo &FuncInfo =
985 CGM.getTypes().arrangeFunctionCall(E->getType(), Args,
986 FunctionType::ExtInfo(),
987 RequiredArgs::All);
988 llvm::FunctionType *FTy = CGM.getTypes().GetFunctionType(FuncInfo);
989 llvm::Constant *Func = CGM.CreateRuntimeFunction(FTy, LibCallName);
990 return EmitCall(FuncInfo, Func, ReturnValueSlot(), Args);
991 }
992
993 case Builtin::BI__atomic_test_and_set: {
994 // Look at the argument type to determine whether this is a volatile
995 // operation. The parameter type is always volatile.
996 QualType PtrTy = E->getArg(0)->IgnoreImpCasts()->getType();
997 bool Volatile =
998 PtrTy->castAs<PointerType>()->getPointeeType().isVolatileQualified();
999
1000 Value *Ptr = EmitScalarExpr(E->getArg(0));
1001 unsigned AddrSpace =
1002 cast<llvm::PointerType>(Ptr->getType())->getAddressSpace();
1003 Ptr = Builder.CreateBitCast(Ptr, Int8Ty->getPointerTo(AddrSpace));
1004 Value *NewVal = Builder.getInt8(1);
1005 Value *Order = EmitScalarExpr(E->getArg(1));
1006 if (isa<llvm::ConstantInt>(Order)) {
1007 int ord = cast<llvm::ConstantInt>(Order)->getZExtValue();
1008 AtomicRMWInst *Result = 0;
1009 switch (ord) {
1010 case 0: // memory_order_relaxed
1011 default: // invalid order
1012 Result = Builder.CreateAtomicRMW(llvm::AtomicRMWInst::Xchg,
1013 Ptr, NewVal,
1014 llvm::Monotonic);
1015 break;
1016 case 1: // memory_order_consume
1017 case 2: // memory_order_acquire
1018 Result = Builder.CreateAtomicRMW(llvm::AtomicRMWInst::Xchg,
1019 Ptr, NewVal,
1020 llvm::Acquire);
1021 break;
1022 case 3: // memory_order_release
1023 Result = Builder.CreateAtomicRMW(llvm::AtomicRMWInst::Xchg,
1024 Ptr, NewVal,
1025 llvm::Release);
1026 break;
1027 case 4: // memory_order_acq_rel
1028 Result = Builder.CreateAtomicRMW(llvm::AtomicRMWInst::Xchg,
1029 Ptr, NewVal,
1030 llvm::AcquireRelease);
1031 break;
1032 case 5: // memory_order_seq_cst
1033 Result = Builder.CreateAtomicRMW(llvm::AtomicRMWInst::Xchg,
1034 Ptr, NewVal,
1035 llvm::SequentiallyConsistent);
1036 break;
1037 }
1038 Result->setVolatile(Volatile);
1039 return RValue::get(Builder.CreateIsNotNull(Result, "tobool"));
1040 }
1041
1042 llvm::BasicBlock *ContBB = createBasicBlock("atomic.continue", CurFn);
1043
1044 llvm::BasicBlock *BBs[5] = {
1045 createBasicBlock("monotonic", CurFn),
1046 createBasicBlock("acquire", CurFn),
1047 createBasicBlock("release", CurFn),
1048 createBasicBlock("acqrel", CurFn),
1049 createBasicBlock("seqcst", CurFn)
1050 };
1051 llvm::AtomicOrdering Orders[5] = {
1052 llvm::Monotonic, llvm::Acquire, llvm::Release,
1053 llvm::AcquireRelease, llvm::SequentiallyConsistent
1054 };
1055
1056 Order = Builder.CreateIntCast(Order, Builder.getInt32Ty(), false);
1057 llvm::SwitchInst *SI = Builder.CreateSwitch(Order, BBs[0]);
1058
1059 Builder.SetInsertPoint(ContBB);
1060 PHINode *Result = Builder.CreatePHI(Int8Ty, 5, "was_set");
1061
1062 for (unsigned i = 0; i < 5; ++i) {
1063 Builder.SetInsertPoint(BBs[i]);
1064 AtomicRMWInst *RMW = Builder.CreateAtomicRMW(llvm::AtomicRMWInst::Xchg,
1065 Ptr, NewVal, Orders[i]);
1066 RMW->setVolatile(Volatile);
1067 Result->addIncoming(RMW, BBs[i]);
1068 Builder.CreateBr(ContBB);
1069 }
1070
1071 SI->addCase(Builder.getInt32(0), BBs[0]);
1072 SI->addCase(Builder.getInt32(1), BBs[1]);
1073 SI->addCase(Builder.getInt32(2), BBs[1]);
1074 SI->addCase(Builder.getInt32(3), BBs[2]);
1075 SI->addCase(Builder.getInt32(4), BBs[3]);
1076 SI->addCase(Builder.getInt32(5), BBs[4]);
1077
1078 Builder.SetInsertPoint(ContBB);
1079 return RValue::get(Builder.CreateIsNotNull(Result, "tobool"));
1080 }
1081
1082 case Builtin::BI__atomic_clear: {
1083 QualType PtrTy = E->getArg(0)->IgnoreImpCasts()->getType();
1084 bool Volatile =
1085 PtrTy->castAs<PointerType>()->getPointeeType().isVolatileQualified();
1086
1087 Value *Ptr = EmitScalarExpr(E->getArg(0));
1088 unsigned AddrSpace =
1089 cast<llvm::PointerType>(Ptr->getType())->getAddressSpace();
1090 Ptr = Builder.CreateBitCast(Ptr, Int8Ty->getPointerTo(AddrSpace));
1091 Value *NewVal = Builder.getInt8(0);
1092 Value *Order = EmitScalarExpr(E->getArg(1));
1093 if (isa<llvm::ConstantInt>(Order)) {
1094 int ord = cast<llvm::ConstantInt>(Order)->getZExtValue();
1095 StoreInst *Store = Builder.CreateStore(NewVal, Ptr, Volatile);
1096 Store->setAlignment(1);
1097 switch (ord) {
1098 case 0: // memory_order_relaxed
1099 default: // invalid order
1100 Store->setOrdering(llvm::Monotonic);
1101 break;
1102 case 3: // memory_order_release
1103 Store->setOrdering(llvm::Release);
1104 break;
1105 case 5: // memory_order_seq_cst
1106 Store->setOrdering(llvm::SequentiallyConsistent);
1107 break;
1108 }
1109 return RValue::get(0);
1110 }
1111
1112 llvm::BasicBlock *ContBB = createBasicBlock("atomic.continue", CurFn);
1113
1114 llvm::BasicBlock *BBs[3] = {
1115 createBasicBlock("monotonic", CurFn),
1116 createBasicBlock("release", CurFn),
1117 createBasicBlock("seqcst", CurFn)
1118 };
1119 llvm::AtomicOrdering Orders[3] = {
1120 llvm::Monotonic, llvm::Release, llvm::SequentiallyConsistent
1121 };
1122
1123 Order = Builder.CreateIntCast(Order, Builder.getInt32Ty(), false);
1124 llvm::SwitchInst *SI = Builder.CreateSwitch(Order, BBs[0]);
1125
1126 for (unsigned i = 0; i < 3; ++i) {
1127 Builder.SetInsertPoint(BBs[i]);
1128 StoreInst *Store = Builder.CreateStore(NewVal, Ptr, Volatile);
1129 Store->setAlignment(1);
1130 Store->setOrdering(Orders[i]);
1131 Builder.CreateBr(ContBB);
1132 }
1133
1134 SI->addCase(Builder.getInt32(0), BBs[0]);
1135 SI->addCase(Builder.getInt32(3), BBs[1]);
1136 SI->addCase(Builder.getInt32(5), BBs[2]);
1137
1138 Builder.SetInsertPoint(ContBB);
1139 return RValue::get(0);
1140 }
1141
Eli Friedman276b0612011-10-11 02:20:01 +00001142 case Builtin::BI__atomic_thread_fence:
Richard Smithfafbf062012-04-11 17:55:32 +00001143 case Builtin::BI__atomic_signal_fence:
1144 case Builtin::BI__c11_atomic_thread_fence:
1145 case Builtin::BI__c11_atomic_signal_fence: {
Eli Friedman276b0612011-10-11 02:20:01 +00001146 llvm::SynchronizationScope Scope;
Richard Smithfafbf062012-04-11 17:55:32 +00001147 if (BuiltinID == Builtin::BI__atomic_signal_fence ||
1148 BuiltinID == Builtin::BI__c11_atomic_signal_fence)
Eli Friedman276b0612011-10-11 02:20:01 +00001149 Scope = llvm::SingleThread;
1150 else
1151 Scope = llvm::CrossThread;
1152 Value *Order = EmitScalarExpr(E->getArg(0));
1153 if (isa<llvm::ConstantInt>(Order)) {
1154 int ord = cast<llvm::ConstantInt>(Order)->getZExtValue();
1155 switch (ord) {
1156 case 0: // memory_order_relaxed
1157 default: // invalid order
1158 break;
1159 case 1: // memory_order_consume
1160 case 2: // memory_order_acquire
1161 Builder.CreateFence(llvm::Acquire, Scope);
1162 break;
1163 case 3: // memory_order_release
1164 Builder.CreateFence(llvm::Release, Scope);
1165 break;
1166 case 4: // memory_order_acq_rel
1167 Builder.CreateFence(llvm::AcquireRelease, Scope);
1168 break;
1169 case 5: // memory_order_seq_cst
1170 Builder.CreateFence(llvm::SequentiallyConsistent, Scope);
1171 break;
1172 }
1173 return RValue::get(0);
1174 }
1175
1176 llvm::BasicBlock *AcquireBB, *ReleaseBB, *AcqRelBB, *SeqCstBB;
1177 AcquireBB = createBasicBlock("acquire", CurFn);
1178 ReleaseBB = createBasicBlock("release", CurFn);
1179 AcqRelBB = createBasicBlock("acqrel", CurFn);
1180 SeqCstBB = createBasicBlock("seqcst", CurFn);
1181 llvm::BasicBlock *ContBB = createBasicBlock("atomic.continue", CurFn);
1182
1183 Order = Builder.CreateIntCast(Order, Builder.getInt32Ty(), false);
1184 llvm::SwitchInst *SI = Builder.CreateSwitch(Order, ContBB);
1185
1186 Builder.SetInsertPoint(AcquireBB);
1187 Builder.CreateFence(llvm::Acquire, Scope);
1188 Builder.CreateBr(ContBB);
1189 SI->addCase(Builder.getInt32(1), AcquireBB);
1190 SI->addCase(Builder.getInt32(2), AcquireBB);
1191
1192 Builder.SetInsertPoint(ReleaseBB);
1193 Builder.CreateFence(llvm::Release, Scope);
1194 Builder.CreateBr(ContBB);
1195 SI->addCase(Builder.getInt32(3), ReleaseBB);
1196
1197 Builder.SetInsertPoint(AcqRelBB);
1198 Builder.CreateFence(llvm::AcquireRelease, Scope);
1199 Builder.CreateBr(ContBB);
1200 SI->addCase(Builder.getInt32(4), AcqRelBB);
1201
1202 Builder.SetInsertPoint(SeqCstBB);
1203 Builder.CreateFence(llvm::SequentiallyConsistent, Scope);
1204 Builder.CreateBr(ContBB);
1205 SI->addCase(Builder.getInt32(5), SeqCstBB);
1206
1207 Builder.SetInsertPoint(ContBB);
1208 return RValue::get(0);
1209 }
1210
Daniel Dunbaref2abfe2009-02-16 22:43:43 +00001211 // Library functions with special handling.
Daniel Dunbaref2abfe2009-02-16 22:43:43 +00001212 case Builtin::BIsqrt:
1213 case Builtin::BIsqrtf:
1214 case Builtin::BIsqrtl: {
John McCallbeb41282010-04-07 08:20:20 +00001215 // TODO: there is currently no set of optimizer flags
1216 // sufficient for us to rewrite sqrt to @llvm.sqrt.
1217 // -fmath-errno=0 is not good enough; we need finiteness.
1218 // We could probably precondition the call with an ult
1219 // against 0, but is that worth the complexity?
1220 break;
Daniel Dunbaref2abfe2009-02-16 22:43:43 +00001221 }
1222
1223 case Builtin::BIpow:
1224 case Builtin::BIpowf:
1225 case Builtin::BIpowl: {
1226 // Rewrite sqrt to intrinsic if allowed.
Argyrios Kyrtzidis40b598e2009-06-30 02:34:44 +00001227 if (!FD->hasAttr<ConstAttr>())
Daniel Dunbaref2abfe2009-02-16 22:43:43 +00001228 break;
1229 Value *Base = EmitScalarExpr(E->getArg(0));
1230 Value *Exponent = EmitScalarExpr(E->getArg(1));
Chris Lattner9cbe4f02011-07-09 17:41:47 +00001231 llvm::Type *ArgType = Base->getType();
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001232 Value *F = CGM.getIntrinsic(Intrinsic::pow, ArgType);
Benjamin Kramer578faa82011-09-27 21:06:10 +00001233 return RValue::get(Builder.CreateCall2(F, Base, Exponent));
Daniel Dunbaref2abfe2009-02-16 22:43:43 +00001234 }
Eli Friedmanba68b082010-03-06 02:17:52 +00001235
Cameron Zwarich094240a2011-07-08 21:39:34 +00001236 case Builtin::BIfma:
1237 case Builtin::BIfmaf:
1238 case Builtin::BIfmal:
1239 case Builtin::BI__builtin_fma:
1240 case Builtin::BI__builtin_fmaf:
1241 case Builtin::BI__builtin_fmal: {
1242 // Rewrite fma to intrinsic.
1243 Value *FirstArg = EmitScalarExpr(E->getArg(0));
Chris Lattner9cbe4f02011-07-09 17:41:47 +00001244 llvm::Type *ArgType = FirstArg->getType();
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001245 Value *F = CGM.getIntrinsic(Intrinsic::fma, ArgType);
Cameron Zwarich094240a2011-07-08 21:39:34 +00001246 return RValue::get(Builder.CreateCall3(F, FirstArg,
1247 EmitScalarExpr(E->getArg(1)),
Benjamin Kramer578faa82011-09-27 21:06:10 +00001248 EmitScalarExpr(E->getArg(2))));
Cameron Zwarich094240a2011-07-08 21:39:34 +00001249 }
1250
Eli Friedmanba68b082010-03-06 02:17:52 +00001251 case Builtin::BI__builtin_signbit:
1252 case Builtin::BI__builtin_signbitf:
1253 case Builtin::BI__builtin_signbitl: {
1254 LLVMContext &C = CGM.getLLVMContext();
1255
1256 Value *Arg = EmitScalarExpr(E->getArg(0));
Chris Lattner2acc6e32011-07-18 04:24:23 +00001257 llvm::Type *ArgTy = Arg->getType();
Eli Friedmanba68b082010-03-06 02:17:52 +00001258 if (ArgTy->isPPC_FP128Ty())
1259 break; // FIXME: I'm not sure what the right implementation is here.
1260 int ArgWidth = ArgTy->getPrimitiveSizeInBits();
Chris Lattner2acc6e32011-07-18 04:24:23 +00001261 llvm::Type *ArgIntTy = llvm::IntegerType::get(C, ArgWidth);
Eli Friedmanba68b082010-03-06 02:17:52 +00001262 Value *BCArg = Builder.CreateBitCast(Arg, ArgIntTy);
1263 Value *ZeroCmp = llvm::Constant::getNullValue(ArgIntTy);
1264 Value *Result = Builder.CreateICmpSLT(BCArg, ZeroCmp);
1265 return RValue::get(Builder.CreateZExt(Result, ConvertType(E->getType())));
1266 }
Julien Lerouge77f68bb2011-09-09 22:41:49 +00001267 case Builtin::BI__builtin_annotation: {
1268 llvm::Value *AnnVal = EmitScalarExpr(E->getArg(0));
1269 llvm::Value *F = CGM.getIntrinsic(llvm::Intrinsic::annotation,
1270 AnnVal->getType());
1271
1272 // Get the annotation string, go through casts. Sema requires this to be a
1273 // non-wide string literal, potentially casted, so the cast<> is safe.
1274 const Expr *AnnotationStrExpr = E->getArg(1)->IgnoreParenCasts();
1275 llvm::StringRef Str = cast<StringLiteral>(AnnotationStrExpr)->getString();
1276 return RValue::get(EmitAnnotationCall(F, AnnVal, Str, E->getExprLoc()));
1277 }
Nate Begeman7ea2e3f2008-05-15 07:38:03 +00001278 }
Mike Stump1eb44332009-09-09 15:08:12 +00001279
John McCalla45680b2011-09-13 23:05:03 +00001280 // If this is an alias for a lib function (e.g. __builtin_sin), emit
1281 // the call using the normal call path, but using the unmangled
1282 // version of the function name.
1283 if (getContext().BuiltinInfo.isLibFunction(BuiltinID))
1284 return emitLibraryCall(*this, FD, E,
1285 CGM.getBuiltinLibFunction(FD, BuiltinID));
1286
1287 // If this is a predefined lib function (e.g. malloc), emit the call
1288 // using exactly the normal call path.
1289 if (getContext().BuiltinInfo.isPredefinedLibFunction(BuiltinID))
1290 return emitLibraryCall(*this, FD, E, EmitScalarExpr(E->getCallee()));
Mike Stump1eb44332009-09-09 15:08:12 +00001291
Chris Lattnerb7cfe882008-06-30 18:32:54 +00001292 // See if we have a target specific intrinsic.
Dale Johannesena6f80ef2009-02-05 01:50:47 +00001293 const char *Name = getContext().BuiltinInfo.GetName(BuiltinID);
Daniel Dunbar55cc2ed2009-08-24 09:54:37 +00001294 Intrinsic::ID IntrinsicID = Intrinsic::not_intrinsic;
1295 if (const char *Prefix =
Mike Stump1eb44332009-09-09 15:08:12 +00001296 llvm::Triple::getArchTypePrefix(Target.getTriple().getArch()))
Daniel Dunbar55cc2ed2009-08-24 09:54:37 +00001297 IntrinsicID = Intrinsic::getIntrinsicForGCCBuiltin(Prefix, Name);
Mike Stump1eb44332009-09-09 15:08:12 +00001298
Chris Lattnerb7cfe882008-06-30 18:32:54 +00001299 if (IntrinsicID != Intrinsic::not_intrinsic) {
1300 SmallVector<Value*, 16> Args;
Mike Stump1eb44332009-09-09 15:08:12 +00001301
Chris Lattner46c55912010-10-02 00:09:12 +00001302 // Find out if any arguments are required to be integer constant
1303 // expressions.
1304 unsigned ICEArguments = 0;
1305 ASTContext::GetBuiltinTypeError Error;
1306 getContext().GetBuiltinType(BuiltinID, Error, &ICEArguments);
1307 assert(Error == ASTContext::GE_None && "Should not codegen an error");
1308
Chris Lattnerb7cfe882008-06-30 18:32:54 +00001309 Function *F = CGM.getIntrinsic(IntrinsicID);
Chris Lattner2acc6e32011-07-18 04:24:23 +00001310 llvm::FunctionType *FTy = F->getFunctionType();
Mike Stump1eb44332009-09-09 15:08:12 +00001311
Chris Lattnerb7cfe882008-06-30 18:32:54 +00001312 for (unsigned i = 0, e = E->getNumArgs(); i != e; ++i) {
Chris Lattner46c55912010-10-02 00:09:12 +00001313 Value *ArgValue;
1314 // If this is a normal argument, just emit it as a scalar.
1315 if ((ICEArguments & (1 << i)) == 0) {
1316 ArgValue = EmitScalarExpr(E->getArg(i));
1317 } else {
1318 // If this is required to be a constant, constant fold it so that we
1319 // know that the generated intrinsic gets a ConstantInt.
1320 llvm::APSInt Result;
1321 bool IsConst = E->getArg(i)->isIntegerConstantExpr(Result,getContext());
1322 assert(IsConst && "Constant arg isn't actually constant?");
1323 (void)IsConst;
John McCalld16c2cf2011-02-08 08:22:06 +00001324 ArgValue = llvm::ConstantInt::get(getLLVMContext(), Result);
Chris Lattner46c55912010-10-02 00:09:12 +00001325 }
Mike Stump1eb44332009-09-09 15:08:12 +00001326
Chris Lattnerb7cfe882008-06-30 18:32:54 +00001327 // If the intrinsic arg type is different from the builtin arg type
1328 // we need to do a bit cast.
Chris Lattner2acc6e32011-07-18 04:24:23 +00001329 llvm::Type *PTy = FTy->getParamType(i);
Chris Lattnerb7cfe882008-06-30 18:32:54 +00001330 if (PTy != ArgValue->getType()) {
1331 assert(PTy->canLosslesslyBitCastTo(FTy->getParamType(i)) &&
1332 "Must be able to losslessly bit cast to param");
1333 ArgValue = Builder.CreateBitCast(ArgValue, PTy);
1334 }
Mike Stump1eb44332009-09-09 15:08:12 +00001335
Chris Lattnerb7cfe882008-06-30 18:32:54 +00001336 Args.push_back(ArgValue);
1337 }
Mike Stump1eb44332009-09-09 15:08:12 +00001338
Jay Foad4c7d9f12011-07-15 08:37:34 +00001339 Value *V = Builder.CreateCall(F, Args);
Chris Lattnerb7cfe882008-06-30 18:32:54 +00001340 QualType BuiltinRetType = E->getType();
Mike Stump1eb44332009-09-09 15:08:12 +00001341
Chris Lattner8b418682012-02-07 00:39:47 +00001342 llvm::Type *RetTy = VoidTy;
1343 if (!BuiltinRetType->isVoidType())
1344 RetTy = ConvertType(BuiltinRetType);
Mike Stump1eb44332009-09-09 15:08:12 +00001345
Chris Lattnerb7cfe882008-06-30 18:32:54 +00001346 if (RetTy != V->getType()) {
1347 assert(V->getType()->canLosslesslyBitCastTo(RetTy) &&
1348 "Must be able to losslessly bit cast result type");
1349 V = Builder.CreateBitCast(V, RetTy);
1350 }
Mike Stump1eb44332009-09-09 15:08:12 +00001351
Chris Lattnerb7cfe882008-06-30 18:32:54 +00001352 return RValue::get(V);
1353 }
Mike Stump1eb44332009-09-09 15:08:12 +00001354
Chris Lattnerb7cfe882008-06-30 18:32:54 +00001355 // See if we have a target specific builtin that needs to be lowered.
Daniel Dunbarf02e9dd2008-10-10 00:24:54 +00001356 if (Value *V = EmitTargetBuiltinExpr(BuiltinID, E))
Chris Lattnerb7cfe882008-06-30 18:32:54 +00001357 return RValue::get(V);
Mike Stump1eb44332009-09-09 15:08:12 +00001358
Daniel Dunbar488e9932008-08-16 00:56:44 +00001359 ErrorUnsupported(E, "builtin function");
Mike Stump1eb44332009-09-09 15:08:12 +00001360
Chris Lattnerb7cfe882008-06-30 18:32:54 +00001361 // Unknown builtin, for now just dump it out and return undef.
1362 if (hasAggregateLLVMType(E->getType()))
Daniel Dunbar195337d2010-02-09 02:48:28 +00001363 return RValue::getAggregate(CreateMemTemp(E->getType()));
Owen Anderson03e20502009-07-30 23:11:26 +00001364 return RValue::get(llvm::UndefValue::get(ConvertType(E->getType())));
Mike Stump1eb44332009-09-09 15:08:12 +00001365}
Anders Carlsson564f1de2007-12-09 23:17:02 +00001366
Daniel Dunbarf02e9dd2008-10-10 00:24:54 +00001367Value *CodeGenFunction::EmitTargetBuiltinExpr(unsigned BuiltinID,
1368 const CallExpr *E) {
Daniel Dunbar55cc2ed2009-08-24 09:54:37 +00001369 switch (Target.getTriple().getArch()) {
Chris Lattner2752c012010-03-03 19:03:45 +00001370 case llvm::Triple::arm:
1371 case llvm::Triple::thumb:
1372 return EmitARMBuiltinExpr(BuiltinID, E);
Daniel Dunbar55cc2ed2009-08-24 09:54:37 +00001373 case llvm::Triple::x86:
1374 case llvm::Triple::x86_64:
Daniel Dunbarf02e9dd2008-10-10 00:24:54 +00001375 return EmitX86BuiltinExpr(BuiltinID, E);
Daniel Dunbar55cc2ed2009-08-24 09:54:37 +00001376 case llvm::Triple::ppc:
1377 case llvm::Triple::ppc64:
Daniel Dunbarf02e9dd2008-10-10 00:24:54 +00001378 return EmitPPCBuiltinExpr(BuiltinID, E);
Tony Linthicum96319392011-12-12 21:14:55 +00001379 case llvm::Triple::hexagon:
1380 return EmitHexagonBuiltinExpr(BuiltinID, E);
Daniel Dunbar55cc2ed2009-08-24 09:54:37 +00001381 default:
1382 return 0;
1383 }
Daniel Dunbarf02e9dd2008-10-10 00:24:54 +00001384}
1385
Chris Lattner8b418682012-02-07 00:39:47 +00001386static llvm::VectorType *GetNeonType(CodeGenFunction *CGF,
1387 NeonTypeFlags TypeFlags) {
NAKAMURA Takumi83084c82011-11-08 03:27:04 +00001388 int IsQuad = TypeFlags.isQuad();
1389 switch (TypeFlags.getEltType()) {
Bob Wilsonda95f732011-11-08 01:16:11 +00001390 case NeonTypeFlags::Int8:
1391 case NeonTypeFlags::Poly8:
Chris Lattner8b418682012-02-07 00:39:47 +00001392 return llvm::VectorType::get(CGF->Int8Ty, 8 << IsQuad);
Bob Wilsonda95f732011-11-08 01:16:11 +00001393 case NeonTypeFlags::Int16:
1394 case NeonTypeFlags::Poly16:
1395 case NeonTypeFlags::Float16:
Chris Lattner8b418682012-02-07 00:39:47 +00001396 return llvm::VectorType::get(CGF->Int16Ty, 4 << IsQuad);
Bob Wilsonda95f732011-11-08 01:16:11 +00001397 case NeonTypeFlags::Int32:
Chris Lattner8b418682012-02-07 00:39:47 +00001398 return llvm::VectorType::get(CGF->Int32Ty, 2 << IsQuad);
Bob Wilsonda95f732011-11-08 01:16:11 +00001399 case NeonTypeFlags::Int64:
Chris Lattner8b418682012-02-07 00:39:47 +00001400 return llvm::VectorType::get(CGF->Int64Ty, 1 << IsQuad);
Bob Wilsonda95f732011-11-08 01:16:11 +00001401 case NeonTypeFlags::Float32:
Chris Lattner8b418682012-02-07 00:39:47 +00001402 return llvm::VectorType::get(CGF->FloatTy, 2 << IsQuad);
David Blaikie561d3ab2012-01-17 02:30:50 +00001403 }
1404 llvm_unreachable("Invalid NeonTypeFlags element type!");
Nate Begeman998622c2010-06-07 16:01:56 +00001405}
1406
Bob Wilsoncf556522010-12-07 22:40:02 +00001407Value *CodeGenFunction::EmitNeonSplat(Value *V, Constant *C) {
Nate Begemand075c012010-06-10 00:17:56 +00001408 unsigned nElts = cast<llvm::VectorType>(V->getType())->getNumElements();
Chris Lattner2ce88422012-01-25 05:34:41 +00001409 Value* SV = llvm::ConstantVector::getSplat(nElts, C);
Nate Begemand075c012010-06-10 00:17:56 +00001410 return Builder.CreateShuffleVector(V, V, SV, "lane");
1411}
1412
Nate Begeman30d91712010-06-08 06:03:01 +00001413Value *CodeGenFunction::EmitNeonCall(Function *F, SmallVectorImpl<Value*> &Ops,
Bob Wilsondb3d4d02010-12-08 22:37:56 +00001414 const char *name,
Nate Begeman61eecf52010-06-14 05:21:25 +00001415 unsigned shift, bool rightshift) {
Nate Begeman30d91712010-06-08 06:03:01 +00001416 unsigned j = 0;
1417 for (Function::const_arg_iterator ai = F->arg_begin(), ae = F->arg_end();
1418 ai != ae; ++ai, ++j)
Nate Begeman61eecf52010-06-14 05:21:25 +00001419 if (shift > 0 && shift == j)
1420 Ops[j] = EmitNeonShiftVector(Ops[j], ai->getType(), rightshift);
1421 else
1422 Ops[j] = Builder.CreateBitCast(Ops[j], ai->getType(), name);
Nate Begeman30d91712010-06-08 06:03:01 +00001423
Jay Foad4c7d9f12011-07-15 08:37:34 +00001424 return Builder.CreateCall(F, Ops, name);
Nate Begeman30d91712010-06-08 06:03:01 +00001425}
1426
Chris Lattner2acc6e32011-07-18 04:24:23 +00001427Value *CodeGenFunction::EmitNeonShiftVector(Value *V, llvm::Type *Ty,
Nate Begeman464ccb62010-06-11 22:57:12 +00001428 bool neg) {
Chris Lattner2ce88422012-01-25 05:34:41 +00001429 int SV = cast<ConstantInt>(V)->getSExtValue();
Nate Begeman464ccb62010-06-11 22:57:12 +00001430
Chris Lattner2acc6e32011-07-18 04:24:23 +00001431 llvm::VectorType *VTy = cast<llvm::VectorType>(Ty);
Nate Begeman464ccb62010-06-11 22:57:12 +00001432 llvm::Constant *C = ConstantInt::get(VTy->getElementType(), neg ? -SV : SV);
Chris Lattner2ce88422012-01-25 05:34:41 +00001433 return llvm::ConstantVector::getSplat(VTy->getNumElements(), C);
Nate Begeman464ccb62010-06-11 22:57:12 +00001434}
1435
Bob Wilson06b6c582010-08-27 17:14:29 +00001436/// GetPointeeAlignment - Given an expression with a pointer type, find the
1437/// alignment of the type referenced by the pointer. Skip over implicit
1438/// casts.
Jay Foadf4c3db12012-03-02 18:34:30 +00001439unsigned CodeGenFunction::GetPointeeAlignment(const Expr *Addr) {
Bob Wilson06b6c582010-08-27 17:14:29 +00001440 unsigned Align = 1;
1441 // Check if the type is a pointer. The implicit cast operand might not be.
1442 while (Addr->getType()->isPointerType()) {
1443 QualType PtTy = Addr->getType()->getPointeeType();
Chris Lattnerd6e73562012-03-04 00:52:12 +00001444
1445 // Can't get alignment of incomplete types.
1446 if (!PtTy->isIncompleteType()) {
1447 unsigned NewA = getContext().getTypeAlignInChars(PtTy).getQuantity();
1448 if (NewA > Align)
1449 Align = NewA;
1450 }
Bob Wilson06b6c582010-08-27 17:14:29 +00001451
1452 // If the address is an implicit cast, repeat with the cast operand.
1453 if (const ImplicitCastExpr *CastAddr = dyn_cast<ImplicitCastExpr>(Addr)) {
1454 Addr = CastAddr->getSubExpr();
1455 continue;
1456 }
1457 break;
1458 }
Jay Foadf4c3db12012-03-02 18:34:30 +00001459 return Align;
1460}
1461
1462/// GetPointeeAlignmentValue - Given an expression with a pointer type, find
1463/// the alignment of the type referenced by the pointer. Skip over implicit
1464/// casts. Return the alignment as an llvm::Value.
1465Value *CodeGenFunction::GetPointeeAlignmentValue(const Expr *Addr) {
1466 return llvm::ConstantInt::get(Int32Ty, GetPointeeAlignment(Addr));
Bob Wilson06b6c582010-08-27 17:14:29 +00001467}
1468
Chris Lattner2752c012010-03-03 19:03:45 +00001469Value *CodeGenFunction::EmitARMBuiltinExpr(unsigned BuiltinID,
1470 const CallExpr *E) {
Rafael Espindolae140af32010-06-09 03:48:40 +00001471 if (BuiltinID == ARM::BI__clear_cache) {
Rafael Espindola79ba5092010-06-07 17:26:50 +00001472 const FunctionDecl *FD = E->getDirectCallee();
Eric Christopher8a37c792011-03-14 20:30:34 +00001473 // Oddly people write this call without args on occasion and gcc accepts
1474 // it - it's also marked as varargs in the description file.
Chris Lattner5f9e2722011-07-23 10:55:15 +00001475 SmallVector<Value*, 2> Ops;
Eric Christopher8a37c792011-03-14 20:30:34 +00001476 for (unsigned i = 0; i < E->getNumArgs(); i++)
1477 Ops.push_back(EmitScalarExpr(E->getArg(i)));
Chris Lattner2acc6e32011-07-18 04:24:23 +00001478 llvm::Type *Ty = CGM.getTypes().ConvertType(FD->getType());
1479 llvm::FunctionType *FTy = cast<llvm::FunctionType>(Ty);
Chris Lattner5f9e2722011-07-23 10:55:15 +00001480 StringRef Name = FD->getName();
Jay Foad4c7d9f12011-07-15 08:37:34 +00001481 return Builder.CreateCall(CGM.CreateRuntimeFunction(FTy, Name), Ops);
Chris Lattner2752c012010-03-03 19:03:45 +00001482 }
Rafael Espindolae140af32010-06-09 03:48:40 +00001483
Bruno Cardoso Lopes26c1b8d2011-05-28 04:11:33 +00001484 if (BuiltinID == ARM::BI__builtin_arm_ldrexd) {
1485 Function *F = CGM.getIntrinsic(Intrinsic::arm_ldrexd);
1486
1487 Value *LdPtr = EmitScalarExpr(E->getArg(0));
1488 Value *Val = Builder.CreateCall(F, LdPtr, "ldrexd");
1489
1490 Value *Val0 = Builder.CreateExtractValue(Val, 1);
1491 Value *Val1 = Builder.CreateExtractValue(Val, 0);
1492 Val0 = Builder.CreateZExt(Val0, Int64Ty);
1493 Val1 = Builder.CreateZExt(Val1, Int64Ty);
1494
1495 Value *ShiftCst = llvm::ConstantInt::get(Int64Ty, 32);
1496 Val = Builder.CreateShl(Val0, ShiftCst, "shl", true /* nuw */);
1497 return Builder.CreateOr(Val, Val1);
1498 }
1499
1500 if (BuiltinID == ARM::BI__builtin_arm_strexd) {
1501 Function *F = CGM.getIntrinsic(Intrinsic::arm_strexd);
Chris Lattner7650d952011-06-18 22:49:11 +00001502 llvm::Type *STy = llvm::StructType::get(Int32Ty, Int32Ty, NULL);
Bruno Cardoso Lopes26c1b8d2011-05-28 04:11:33 +00001503
1504 Value *One = llvm::ConstantInt::get(Int32Ty, 1);
Benjamin Kramer578faa82011-09-27 21:06:10 +00001505 Value *Tmp = Builder.CreateAlloca(Int64Ty, One);
Bruno Cardoso Lopes26c1b8d2011-05-28 04:11:33 +00001506 Value *Val = EmitScalarExpr(E->getArg(0));
1507 Builder.CreateStore(Val, Tmp);
1508
1509 Value *LdPtr = Builder.CreateBitCast(Tmp,llvm::PointerType::getUnqual(STy));
1510 Val = Builder.CreateLoad(LdPtr);
1511
1512 Value *Arg0 = Builder.CreateExtractValue(Val, 0);
1513 Value *Arg1 = Builder.CreateExtractValue(Val, 1);
1514 Value *StPtr = EmitScalarExpr(E->getArg(1));
1515 return Builder.CreateCall3(F, Arg0, Arg1, StPtr, "strexd");
1516 }
1517
Chris Lattner5f9e2722011-07-23 10:55:15 +00001518 SmallVector<Value*, 4> Ops;
Rafael Espindolae140af32010-06-09 03:48:40 +00001519 for (unsigned i = 0, e = E->getNumArgs() - 1; i != e; i++)
1520 Ops.push_back(EmitScalarExpr(E->getArg(i)));
1521
Bob Wilson83bbba12011-08-13 05:03:46 +00001522 // vget_lane and vset_lane are not overloaded and do not have an extra
1523 // argument that specifies the vector type.
1524 switch (BuiltinID) {
1525 default: break;
1526 case ARM::BI__builtin_neon_vget_lane_i8:
1527 case ARM::BI__builtin_neon_vget_lane_i16:
1528 case ARM::BI__builtin_neon_vget_lane_i32:
1529 case ARM::BI__builtin_neon_vget_lane_i64:
1530 case ARM::BI__builtin_neon_vget_lane_f32:
1531 case ARM::BI__builtin_neon_vgetq_lane_i8:
1532 case ARM::BI__builtin_neon_vgetq_lane_i16:
1533 case ARM::BI__builtin_neon_vgetq_lane_i32:
1534 case ARM::BI__builtin_neon_vgetq_lane_i64:
1535 case ARM::BI__builtin_neon_vgetq_lane_f32:
1536 return Builder.CreateExtractElement(Ops[0], EmitScalarExpr(E->getArg(1)),
1537 "vget_lane");
1538 case ARM::BI__builtin_neon_vset_lane_i8:
1539 case ARM::BI__builtin_neon_vset_lane_i16:
1540 case ARM::BI__builtin_neon_vset_lane_i32:
1541 case ARM::BI__builtin_neon_vset_lane_i64:
1542 case ARM::BI__builtin_neon_vset_lane_f32:
1543 case ARM::BI__builtin_neon_vsetq_lane_i8:
1544 case ARM::BI__builtin_neon_vsetq_lane_i16:
1545 case ARM::BI__builtin_neon_vsetq_lane_i32:
1546 case ARM::BI__builtin_neon_vsetq_lane_i64:
1547 case ARM::BI__builtin_neon_vsetq_lane_f32:
1548 Ops.push_back(EmitScalarExpr(E->getArg(2)));
1549 return Builder.CreateInsertElement(Ops[1], Ops[0], Ops[2], "vset_lane");
1550 }
1551
1552 // Get the last argument, which specifies the vector type.
Rafael Espindolae140af32010-06-09 03:48:40 +00001553 llvm::APSInt Result;
1554 const Expr *Arg = E->getArg(E->getNumArgs()-1);
1555 if (!Arg->isIntegerConstantExpr(Result, getContext()))
1556 return 0;
1557
Nate Begeman99c40bb2010-08-03 21:32:34 +00001558 if (BuiltinID == ARM::BI__builtin_arm_vcvtr_f ||
1559 BuiltinID == ARM::BI__builtin_arm_vcvtr_d) {
1560 // Determine the overloaded type of this builtin.
Chris Lattner9cbe4f02011-07-09 17:41:47 +00001561 llvm::Type *Ty;
Nate Begeman99c40bb2010-08-03 21:32:34 +00001562 if (BuiltinID == ARM::BI__builtin_arm_vcvtr_f)
Chris Lattner8b418682012-02-07 00:39:47 +00001563 Ty = FloatTy;
Nate Begeman99c40bb2010-08-03 21:32:34 +00001564 else
Chris Lattner8b418682012-02-07 00:39:47 +00001565 Ty = DoubleTy;
Nate Begeman99c40bb2010-08-03 21:32:34 +00001566
1567 // Determine whether this is an unsigned conversion or not.
1568 bool usgn = Result.getZExtValue() == 1;
1569 unsigned Int = usgn ? Intrinsic::arm_vcvtru : Intrinsic::arm_vcvtr;
1570
1571 // Call the appropriate intrinsic.
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001572 Function *F = CGM.getIntrinsic(Int, Ty);
Jay Foad4c7d9f12011-07-15 08:37:34 +00001573 return Builder.CreateCall(F, Ops, "vcvtr");
Nate Begeman99c40bb2010-08-03 21:32:34 +00001574 }
1575
1576 // Determine the type of this overloaded NEON intrinsic.
Bob Wilsonda95f732011-11-08 01:16:11 +00001577 NeonTypeFlags Type(Result.getZExtValue());
1578 bool usgn = Type.isUnsigned();
1579 bool quad = Type.isQuad();
Bob Wilson79653962010-12-03 17:10:22 +00001580 bool rightShift = false;
Rafael Espindolae140af32010-06-09 03:48:40 +00001581
Chris Lattner8b418682012-02-07 00:39:47 +00001582 llvm::VectorType *VTy = GetNeonType(this, Type);
Chris Lattner9cbe4f02011-07-09 17:41:47 +00001583 llvm::Type *Ty = VTy;
Rafael Espindolae140af32010-06-09 03:48:40 +00001584 if (!Ty)
1585 return 0;
1586
1587 unsigned Int;
1588 switch (BuiltinID) {
1589 default: return 0;
Bob Wilson537c346112011-06-24 22:13:26 +00001590 case ARM::BI__builtin_neon_vabd_v:
1591 case ARM::BI__builtin_neon_vabdq_v:
Nate Begeman998622c2010-06-07 16:01:56 +00001592 Int = usgn ? Intrinsic::arm_neon_vabdu : Intrinsic::arm_neon_vabds;
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001593 return EmitNeonCall(CGM.getIntrinsic(Int, Ty), Ops, "vabd");
Bob Wilson537c346112011-06-24 22:13:26 +00001594 case ARM::BI__builtin_neon_vabs_v:
1595 case ARM::BI__builtin_neon_vabsq_v:
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001596 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vabs, Ty),
Nate Begeman548f7da2010-06-10 18:11:55 +00001597 Ops, "vabs");
Bob Wilson537c346112011-06-24 22:13:26 +00001598 case ARM::BI__builtin_neon_vaddhn_v:
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001599 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vaddhn, Ty),
Nate Begeman548f7da2010-06-10 18:11:55 +00001600 Ops, "vaddhn");
Bob Wilson537c346112011-06-24 22:13:26 +00001601 case ARM::BI__builtin_neon_vcale_v:
Nate Begeman9eb65a52010-06-08 00:17:19 +00001602 std::swap(Ops[0], Ops[1]);
Bob Wilson537c346112011-06-24 22:13:26 +00001603 case ARM::BI__builtin_neon_vcage_v: {
Bob Wilsond1850352010-12-10 01:11:38 +00001604 Function *F = CGM.getIntrinsic(Intrinsic::arm_neon_vacged);
Nate Begeman30d91712010-06-08 06:03:01 +00001605 return EmitNeonCall(F, Ops, "vcage");
1606 }
Bob Wilson537c346112011-06-24 22:13:26 +00001607 case ARM::BI__builtin_neon_vcaleq_v:
Nate Begeman9eb65a52010-06-08 00:17:19 +00001608 std::swap(Ops[0], Ops[1]);
Bob Wilson537c346112011-06-24 22:13:26 +00001609 case ARM::BI__builtin_neon_vcageq_v: {
Bob Wilsond1850352010-12-10 01:11:38 +00001610 Function *F = CGM.getIntrinsic(Intrinsic::arm_neon_vacgeq);
Nate Begeman30d91712010-06-08 06:03:01 +00001611 return EmitNeonCall(F, Ops, "vcage");
1612 }
Bob Wilson537c346112011-06-24 22:13:26 +00001613 case ARM::BI__builtin_neon_vcalt_v:
Nate Begeman9eb65a52010-06-08 00:17:19 +00001614 std::swap(Ops[0], Ops[1]);
Bob Wilson537c346112011-06-24 22:13:26 +00001615 case ARM::BI__builtin_neon_vcagt_v: {
Bob Wilsond1850352010-12-10 01:11:38 +00001616 Function *F = CGM.getIntrinsic(Intrinsic::arm_neon_vacgtd);
Nate Begeman30d91712010-06-08 06:03:01 +00001617 return EmitNeonCall(F, Ops, "vcagt");
1618 }
Bob Wilson537c346112011-06-24 22:13:26 +00001619 case ARM::BI__builtin_neon_vcaltq_v:
Nate Begeman9eb65a52010-06-08 00:17:19 +00001620 std::swap(Ops[0], Ops[1]);
Bob Wilson537c346112011-06-24 22:13:26 +00001621 case ARM::BI__builtin_neon_vcagtq_v: {
Bob Wilsond1850352010-12-10 01:11:38 +00001622 Function *F = CGM.getIntrinsic(Intrinsic::arm_neon_vacgtq);
Nate Begeman30d91712010-06-08 06:03:01 +00001623 return EmitNeonCall(F, Ops, "vcagt");
1624 }
Bob Wilson537c346112011-06-24 22:13:26 +00001625 case ARM::BI__builtin_neon_vcls_v:
1626 case ARM::BI__builtin_neon_vclsq_v: {
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001627 Function *F = CGM.getIntrinsic(Intrinsic::arm_neon_vcls, Ty);
Nate Begeman30d91712010-06-08 06:03:01 +00001628 return EmitNeonCall(F, Ops, "vcls");
Nate Begeman9eb65a52010-06-08 00:17:19 +00001629 }
Bob Wilson537c346112011-06-24 22:13:26 +00001630 case ARM::BI__builtin_neon_vclz_v:
1631 case ARM::BI__builtin_neon_vclzq_v: {
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001632 Function *F = CGM.getIntrinsic(Intrinsic::arm_neon_vclz, Ty);
Nate Begeman30d91712010-06-08 06:03:01 +00001633 return EmitNeonCall(F, Ops, "vclz");
Nate Begeman9eb65a52010-06-08 00:17:19 +00001634 }
Bob Wilson537c346112011-06-24 22:13:26 +00001635 case ARM::BI__builtin_neon_vcnt_v:
1636 case ARM::BI__builtin_neon_vcntq_v: {
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001637 Function *F = CGM.getIntrinsic(Intrinsic::arm_neon_vcnt, Ty);
Nate Begeman30d91712010-06-08 06:03:01 +00001638 return EmitNeonCall(F, Ops, "vcnt");
Nate Begeman9eb65a52010-06-08 00:17:19 +00001639 }
Bob Wilson537c346112011-06-24 22:13:26 +00001640 case ARM::BI__builtin_neon_vcvt_f16_v: {
Bob Wilsonda95f732011-11-08 01:16:11 +00001641 assert(Type.getEltType() == NeonTypeFlags::Float16 && !quad &&
1642 "unexpected vcvt_f16_v builtin");
Bob Wilson46e392a2010-12-15 23:36:44 +00001643 Function *F = CGM.getIntrinsic(Intrinsic::arm_neon_vcvtfp2hf);
1644 return EmitNeonCall(F, Ops, "vcvt");
1645 }
Bob Wilson537c346112011-06-24 22:13:26 +00001646 case ARM::BI__builtin_neon_vcvt_f32_f16: {
Bob Wilsonda95f732011-11-08 01:16:11 +00001647 assert(Type.getEltType() == NeonTypeFlags::Float16 && !quad &&
1648 "unexpected vcvt_f32_f16 builtin");
Bob Wilson46e392a2010-12-15 23:36:44 +00001649 Function *F = CGM.getIntrinsic(Intrinsic::arm_neon_vcvthf2fp);
1650 return EmitNeonCall(F, Ops, "vcvt");
1651 }
Bob Wilson537c346112011-06-24 22:13:26 +00001652 case ARM::BI__builtin_neon_vcvt_f32_v:
Bob Wilsonda95f732011-11-08 01:16:11 +00001653 case ARM::BI__builtin_neon_vcvtq_f32_v:
Nate Begeman30d91712010-06-08 06:03:01 +00001654 Ops[0] = Builder.CreateBitCast(Ops[0], Ty);
Chris Lattner8b418682012-02-07 00:39:47 +00001655 Ty = GetNeonType(this, NeonTypeFlags(NeonTypeFlags::Float32, false, quad));
Nate Begeman9eb65a52010-06-08 00:17:19 +00001656 return usgn ? Builder.CreateUIToFP(Ops[0], Ty, "vcvt")
1657 : Builder.CreateSIToFP(Ops[0], Ty, "vcvt");
Bob Wilson537c346112011-06-24 22:13:26 +00001658 case ARM::BI__builtin_neon_vcvt_s32_v:
1659 case ARM::BI__builtin_neon_vcvt_u32_v:
1660 case ARM::BI__builtin_neon_vcvtq_s32_v:
1661 case ARM::BI__builtin_neon_vcvtq_u32_v: {
Bob Wilsonda95f732011-11-08 01:16:11 +00001662 llvm::Type *FloatTy =
Chris Lattner8b418682012-02-07 00:39:47 +00001663 GetNeonType(this, NeonTypeFlags(NeonTypeFlags::Float32, false, quad));
Bob Wilsonda95f732011-11-08 01:16:11 +00001664 Ops[0] = Builder.CreateBitCast(Ops[0], FloatTy);
Nate Begeman9eb65a52010-06-08 00:17:19 +00001665 return usgn ? Builder.CreateFPToUI(Ops[0], Ty, "vcvt")
1666 : Builder.CreateFPToSI(Ops[0], Ty, "vcvt");
1667 }
Bob Wilson537c346112011-06-24 22:13:26 +00001668 case ARM::BI__builtin_neon_vcvt_n_f32_v:
1669 case ARM::BI__builtin_neon_vcvtq_n_f32_v: {
Bob Wilsonda95f732011-11-08 01:16:11 +00001670 llvm::Type *FloatTy =
Chris Lattner8b418682012-02-07 00:39:47 +00001671 GetNeonType(this, NeonTypeFlags(NeonTypeFlags::Float32, false, quad));
Bob Wilsonda95f732011-11-08 01:16:11 +00001672 llvm::Type *Tys[2] = { FloatTy, Ty };
1673 Int = usgn ? Intrinsic::arm_neon_vcvtfxu2fp
1674 : Intrinsic::arm_neon_vcvtfxs2fp;
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001675 Function *F = CGM.getIntrinsic(Int, Tys);
Nate Begeman30d91712010-06-08 06:03:01 +00001676 return EmitNeonCall(F, Ops, "vcvt_n");
Nate Begeman9eb65a52010-06-08 00:17:19 +00001677 }
Bob Wilson537c346112011-06-24 22:13:26 +00001678 case ARM::BI__builtin_neon_vcvt_n_s32_v:
1679 case ARM::BI__builtin_neon_vcvt_n_u32_v:
1680 case ARM::BI__builtin_neon_vcvtq_n_s32_v:
1681 case ARM::BI__builtin_neon_vcvtq_n_u32_v: {
Bob Wilsonda95f732011-11-08 01:16:11 +00001682 llvm::Type *FloatTy =
Chris Lattner8b418682012-02-07 00:39:47 +00001683 GetNeonType(this, NeonTypeFlags(NeonTypeFlags::Float32, false, quad));
Bob Wilsonda95f732011-11-08 01:16:11 +00001684 llvm::Type *Tys[2] = { Ty, FloatTy };
1685 Int = usgn ? Intrinsic::arm_neon_vcvtfp2fxu
1686 : Intrinsic::arm_neon_vcvtfp2fxs;
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001687 Function *F = CGM.getIntrinsic(Int, Tys);
Nate Begeman30d91712010-06-08 06:03:01 +00001688 return EmitNeonCall(F, Ops, "vcvt_n");
1689 }
Bob Wilson537c346112011-06-24 22:13:26 +00001690 case ARM::BI__builtin_neon_vext_v:
1691 case ARM::BI__builtin_neon_vextq_v: {
Chris Lattnerfb018d12011-02-15 00:14:06 +00001692 int CV = cast<ConstantInt>(Ops[2])->getSExtValue();
Nate Begeman1c2a88c2010-06-09 01:10:23 +00001693 SmallVector<Constant*, 16> Indices;
Nate Begeman4be54302010-06-20 23:05:28 +00001694 for (unsigned i = 0, e = VTy->getNumElements(); i != e; ++i)
Chris Lattner77b89b82010-06-27 07:15:29 +00001695 Indices.push_back(ConstantInt::get(Int32Ty, i+CV));
Nate Begeman30d91712010-06-08 06:03:01 +00001696
1697 Ops[0] = Builder.CreateBitCast(Ops[0], Ty);
1698 Ops[1] = Builder.CreateBitCast(Ops[1], Ty);
Chris Lattnerfb018d12011-02-15 00:14:06 +00001699 Value *SV = llvm::ConstantVector::get(Indices);
Nate Begeman1c2a88c2010-06-09 01:10:23 +00001700 return Builder.CreateShuffleVector(Ops[0], Ops[1], SV, "vext");
1701 }
Bob Wilson537c346112011-06-24 22:13:26 +00001702 case ARM::BI__builtin_neon_vhadd_v:
1703 case ARM::BI__builtin_neon_vhaddq_v:
Nate Begemandf98e1d2010-06-09 18:04:15 +00001704 Int = usgn ? Intrinsic::arm_neon_vhaddu : Intrinsic::arm_neon_vhadds;
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001705 return EmitNeonCall(CGM.getIntrinsic(Int, Ty), Ops, "vhadd");
Bob Wilson537c346112011-06-24 22:13:26 +00001706 case ARM::BI__builtin_neon_vhsub_v:
1707 case ARM::BI__builtin_neon_vhsubq_v:
Nate Begemandf98e1d2010-06-09 18:04:15 +00001708 Int = usgn ? Intrinsic::arm_neon_vhsubu : Intrinsic::arm_neon_vhsubs;
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001709 return EmitNeonCall(CGM.getIntrinsic(Int, Ty), Ops, "vhsub");
Bob Wilson537c346112011-06-24 22:13:26 +00001710 case ARM::BI__builtin_neon_vld1_v:
1711 case ARM::BI__builtin_neon_vld1q_v:
Jay Foadf4c3db12012-03-02 18:34:30 +00001712 Ops.push_back(GetPointeeAlignmentValue(E->getArg(0)));
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001713 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vld1, Ty),
Nate Begeman4be54302010-06-20 23:05:28 +00001714 Ops, "vld1");
Bob Wilson537c346112011-06-24 22:13:26 +00001715 case ARM::BI__builtin_neon_vld1_lane_v:
Bob Wilsoneac1f672012-02-04 23:58:08 +00001716 case ARM::BI__builtin_neon_vld1q_lane_v: {
Nate Begeman4be54302010-06-20 23:05:28 +00001717 Ops[1] = Builder.CreateBitCast(Ops[1], Ty);
1718 Ty = llvm::PointerType::getUnqual(VTy->getElementType());
1719 Ops[0] = Builder.CreateBitCast(Ops[0], Ty);
Bob Wilsoneac1f672012-02-04 23:58:08 +00001720 LoadInst *Ld = Builder.CreateLoad(Ops[0]);
Jay Foadf4c3db12012-03-02 18:34:30 +00001721 Value *Align = GetPointeeAlignmentValue(E->getArg(0));
Bob Wilsoneac1f672012-02-04 23:58:08 +00001722 Ld->setAlignment(cast<ConstantInt>(Align)->getZExtValue());
1723 return Builder.CreateInsertElement(Ops[1], Ld, Ops[2], "vld1_lane");
1724 }
Bob Wilson537c346112011-06-24 22:13:26 +00001725 case ARM::BI__builtin_neon_vld1_dup_v:
1726 case ARM::BI__builtin_neon_vld1q_dup_v: {
Nate Begeman4be54302010-06-20 23:05:28 +00001727 Value *V = UndefValue::get(Ty);
1728 Ty = llvm::PointerType::getUnqual(VTy->getElementType());
1729 Ops[0] = Builder.CreateBitCast(Ops[0], Ty);
Bob Wilsoneac1f672012-02-04 23:58:08 +00001730 LoadInst *Ld = Builder.CreateLoad(Ops[0]);
Jay Foadf4c3db12012-03-02 18:34:30 +00001731 Value *Align = GetPointeeAlignmentValue(E->getArg(0));
Bob Wilsoneac1f672012-02-04 23:58:08 +00001732 Ld->setAlignment(cast<ConstantInt>(Align)->getZExtValue());
Chris Lattner77b89b82010-06-27 07:15:29 +00001733 llvm::Constant *CI = ConstantInt::get(Int32Ty, 0);
Bob Wilsoneac1f672012-02-04 23:58:08 +00001734 Ops[0] = Builder.CreateInsertElement(V, Ld, CI);
Nate Begeman4be54302010-06-20 23:05:28 +00001735 return EmitNeonSplat(Ops[0], CI);
1736 }
Bob Wilson537c346112011-06-24 22:13:26 +00001737 case ARM::BI__builtin_neon_vld2_v:
1738 case ARM::BI__builtin_neon_vld2q_v: {
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001739 Function *F = CGM.getIntrinsic(Intrinsic::arm_neon_vld2, Ty);
Jay Foadf4c3db12012-03-02 18:34:30 +00001740 Value *Align = GetPointeeAlignmentValue(E->getArg(1));
Bob Wilson06b6c582010-08-27 17:14:29 +00001741 Ops[1] = Builder.CreateCall2(F, Ops[1], Align, "vld2");
Nate Begeman4be54302010-06-20 23:05:28 +00001742 Ty = llvm::PointerType::getUnqual(Ops[1]->getType());
1743 Ops[0] = Builder.CreateBitCast(Ops[0], Ty);
1744 return Builder.CreateStore(Ops[1], Ops[0]);
1745 }
Bob Wilson537c346112011-06-24 22:13:26 +00001746 case ARM::BI__builtin_neon_vld3_v:
1747 case ARM::BI__builtin_neon_vld3q_v: {
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001748 Function *F = CGM.getIntrinsic(Intrinsic::arm_neon_vld3, Ty);
Jay Foadf4c3db12012-03-02 18:34:30 +00001749 Value *Align = GetPointeeAlignmentValue(E->getArg(1));
Bob Wilson06b6c582010-08-27 17:14:29 +00001750 Ops[1] = Builder.CreateCall2(F, Ops[1], Align, "vld3");
Nate Begeman4be54302010-06-20 23:05:28 +00001751 Ty = llvm::PointerType::getUnqual(Ops[1]->getType());
1752 Ops[0] = Builder.CreateBitCast(Ops[0], Ty);
1753 return Builder.CreateStore(Ops[1], Ops[0]);
1754 }
Bob Wilson537c346112011-06-24 22:13:26 +00001755 case ARM::BI__builtin_neon_vld4_v:
1756 case ARM::BI__builtin_neon_vld4q_v: {
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001757 Function *F = CGM.getIntrinsic(Intrinsic::arm_neon_vld4, Ty);
Jay Foadf4c3db12012-03-02 18:34:30 +00001758 Value *Align = GetPointeeAlignmentValue(E->getArg(1));
Bob Wilson06b6c582010-08-27 17:14:29 +00001759 Ops[1] = Builder.CreateCall2(F, Ops[1], Align, "vld4");
Nate Begeman4be54302010-06-20 23:05:28 +00001760 Ty = llvm::PointerType::getUnqual(Ops[1]->getType());
1761 Ops[0] = Builder.CreateBitCast(Ops[0], Ty);
1762 return Builder.CreateStore(Ops[1], Ops[0]);
1763 }
Bob Wilson537c346112011-06-24 22:13:26 +00001764 case ARM::BI__builtin_neon_vld2_lane_v:
1765 case ARM::BI__builtin_neon_vld2q_lane_v: {
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001766 Function *F = CGM.getIntrinsic(Intrinsic::arm_neon_vld2lane, Ty);
Nate Begeman4be54302010-06-20 23:05:28 +00001767 Ops[2] = Builder.CreateBitCast(Ops[2], Ty);
1768 Ops[3] = Builder.CreateBitCast(Ops[3], Ty);
Jay Foadf4c3db12012-03-02 18:34:30 +00001769 Ops.push_back(GetPointeeAlignmentValue(E->getArg(1)));
Frits van Bommel1cbac8a2011-07-25 15:13:01 +00001770 Ops[1] = Builder.CreateCall(F, makeArrayRef(Ops).slice(1), "vld2_lane");
Nate Begeman4be54302010-06-20 23:05:28 +00001771 Ty = llvm::PointerType::getUnqual(Ops[1]->getType());
1772 Ops[0] = Builder.CreateBitCast(Ops[0], Ty);
1773 return Builder.CreateStore(Ops[1], Ops[0]);
1774 }
Bob Wilson537c346112011-06-24 22:13:26 +00001775 case ARM::BI__builtin_neon_vld3_lane_v:
1776 case ARM::BI__builtin_neon_vld3q_lane_v: {
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001777 Function *F = CGM.getIntrinsic(Intrinsic::arm_neon_vld3lane, Ty);
Nate Begeman4be54302010-06-20 23:05:28 +00001778 Ops[2] = Builder.CreateBitCast(Ops[2], Ty);
1779 Ops[3] = Builder.CreateBitCast(Ops[3], Ty);
1780 Ops[4] = Builder.CreateBitCast(Ops[4], Ty);
Jay Foadf4c3db12012-03-02 18:34:30 +00001781 Ops.push_back(GetPointeeAlignmentValue(E->getArg(1)));
Frits van Bommel1cbac8a2011-07-25 15:13:01 +00001782 Ops[1] = Builder.CreateCall(F, makeArrayRef(Ops).slice(1), "vld3_lane");
Nate Begeman4be54302010-06-20 23:05:28 +00001783 Ty = llvm::PointerType::getUnqual(Ops[1]->getType());
1784 Ops[0] = Builder.CreateBitCast(Ops[0], Ty);
1785 return Builder.CreateStore(Ops[1], Ops[0]);
1786 }
Bob Wilson537c346112011-06-24 22:13:26 +00001787 case ARM::BI__builtin_neon_vld4_lane_v:
1788 case ARM::BI__builtin_neon_vld4q_lane_v: {
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001789 Function *F = CGM.getIntrinsic(Intrinsic::arm_neon_vld4lane, Ty);
Nate Begeman4be54302010-06-20 23:05:28 +00001790 Ops[2] = Builder.CreateBitCast(Ops[2], Ty);
1791 Ops[3] = Builder.CreateBitCast(Ops[3], Ty);
1792 Ops[4] = Builder.CreateBitCast(Ops[4], Ty);
1793 Ops[5] = Builder.CreateBitCast(Ops[5], Ty);
Jay Foadf4c3db12012-03-02 18:34:30 +00001794 Ops.push_back(GetPointeeAlignmentValue(E->getArg(1)));
Frits van Bommel1cbac8a2011-07-25 15:13:01 +00001795 Ops[1] = Builder.CreateCall(F, makeArrayRef(Ops).slice(1), "vld3_lane");
Nate Begeman4be54302010-06-20 23:05:28 +00001796 Ty = llvm::PointerType::getUnqual(Ops[1]->getType());
1797 Ops[0] = Builder.CreateBitCast(Ops[0], Ty);
1798 return Builder.CreateStore(Ops[1], Ops[0]);
1799 }
Bob Wilson537c346112011-06-24 22:13:26 +00001800 case ARM::BI__builtin_neon_vld2_dup_v:
1801 case ARM::BI__builtin_neon_vld3_dup_v:
1802 case ARM::BI__builtin_neon_vld4_dup_v: {
Bob Wilsona0eb23b2010-12-10 22:54:58 +00001803 // Handle 64-bit elements as a special-case. There is no "dup" needed.
1804 if (VTy->getElementType()->getPrimitiveSizeInBits() == 64) {
1805 switch (BuiltinID) {
Bob Wilson537c346112011-06-24 22:13:26 +00001806 case ARM::BI__builtin_neon_vld2_dup_v:
Bob Wilsona0eb23b2010-12-10 22:54:58 +00001807 Int = Intrinsic::arm_neon_vld2;
1808 break;
Bob Wilson537c346112011-06-24 22:13:26 +00001809 case ARM::BI__builtin_neon_vld3_dup_v:
James Molloybd86ad52012-03-15 09:12:01 +00001810 Int = Intrinsic::arm_neon_vld3;
Bob Wilsona0eb23b2010-12-10 22:54:58 +00001811 break;
Bob Wilson537c346112011-06-24 22:13:26 +00001812 case ARM::BI__builtin_neon_vld4_dup_v:
James Molloybd86ad52012-03-15 09:12:01 +00001813 Int = Intrinsic::arm_neon_vld4;
Bob Wilsona0eb23b2010-12-10 22:54:58 +00001814 break;
David Blaikieb219cfc2011-09-23 05:06:16 +00001815 default: llvm_unreachable("unknown vld_dup intrinsic?");
Bob Wilsona0eb23b2010-12-10 22:54:58 +00001816 }
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001817 Function *F = CGM.getIntrinsic(Int, Ty);
Jay Foadf4c3db12012-03-02 18:34:30 +00001818 Value *Align = GetPointeeAlignmentValue(E->getArg(1));
Bob Wilsona0eb23b2010-12-10 22:54:58 +00001819 Ops[1] = Builder.CreateCall2(F, Ops[1], Align, "vld_dup");
1820 Ty = llvm::PointerType::getUnqual(Ops[1]->getType());
1821 Ops[0] = Builder.CreateBitCast(Ops[0], Ty);
1822 return Builder.CreateStore(Ops[1], Ops[0]);
1823 }
Nate Begeman4be54302010-06-20 23:05:28 +00001824 switch (BuiltinID) {
Bob Wilson537c346112011-06-24 22:13:26 +00001825 case ARM::BI__builtin_neon_vld2_dup_v:
Nate Begeman4be54302010-06-20 23:05:28 +00001826 Int = Intrinsic::arm_neon_vld2lane;
1827 break;
Bob Wilson537c346112011-06-24 22:13:26 +00001828 case ARM::BI__builtin_neon_vld3_dup_v:
James Molloybd86ad52012-03-15 09:12:01 +00001829 Int = Intrinsic::arm_neon_vld3lane;
Nate Begeman4be54302010-06-20 23:05:28 +00001830 break;
Bob Wilson537c346112011-06-24 22:13:26 +00001831 case ARM::BI__builtin_neon_vld4_dup_v:
James Molloybd86ad52012-03-15 09:12:01 +00001832 Int = Intrinsic::arm_neon_vld4lane;
Nate Begeman4be54302010-06-20 23:05:28 +00001833 break;
David Blaikieb219cfc2011-09-23 05:06:16 +00001834 default: llvm_unreachable("unknown vld_dup intrinsic?");
Nate Begeman4be54302010-06-20 23:05:28 +00001835 }
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001836 Function *F = CGM.getIntrinsic(Int, Ty);
Chris Lattner2acc6e32011-07-18 04:24:23 +00001837 llvm::StructType *STy = cast<llvm::StructType>(F->getReturnType());
Nate Begeman4be54302010-06-20 23:05:28 +00001838
1839 SmallVector<Value*, 6> Args;
1840 Args.push_back(Ops[1]);
1841 Args.append(STy->getNumElements(), UndefValue::get(Ty));
1842
Chris Lattner77b89b82010-06-27 07:15:29 +00001843 llvm::Constant *CI = ConstantInt::get(Int32Ty, 0);
Nate Begeman4be54302010-06-20 23:05:28 +00001844 Args.push_back(CI);
Jay Foadf4c3db12012-03-02 18:34:30 +00001845 Args.push_back(GetPointeeAlignmentValue(E->getArg(1)));
Nate Begeman4be54302010-06-20 23:05:28 +00001846
Jay Foad4c7d9f12011-07-15 08:37:34 +00001847 Ops[1] = Builder.CreateCall(F, Args, "vld_dup");
Nate Begeman4be54302010-06-20 23:05:28 +00001848 // splat lane 0 to all elts in each vector of the result.
1849 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1850 Value *Val = Builder.CreateExtractValue(Ops[1], i);
1851 Value *Elt = Builder.CreateBitCast(Val, Ty);
1852 Elt = EmitNeonSplat(Elt, CI);
1853 Elt = Builder.CreateBitCast(Elt, Val->getType());
1854 Ops[1] = Builder.CreateInsertValue(Ops[1], Elt, i);
1855 }
1856 Ty = llvm::PointerType::getUnqual(Ops[1]->getType());
1857 Ops[0] = Builder.CreateBitCast(Ops[0], Ty);
1858 return Builder.CreateStore(Ops[1], Ops[0]);
1859 }
Bob Wilson537c346112011-06-24 22:13:26 +00001860 case ARM::BI__builtin_neon_vmax_v:
1861 case ARM::BI__builtin_neon_vmaxq_v:
Nate Begemandf98e1d2010-06-09 18:04:15 +00001862 Int = usgn ? Intrinsic::arm_neon_vmaxu : Intrinsic::arm_neon_vmaxs;
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001863 return EmitNeonCall(CGM.getIntrinsic(Int, Ty), Ops, "vmax");
Bob Wilson537c346112011-06-24 22:13:26 +00001864 case ARM::BI__builtin_neon_vmin_v:
1865 case ARM::BI__builtin_neon_vminq_v:
Nate Begemandf98e1d2010-06-09 18:04:15 +00001866 Int = usgn ? Intrinsic::arm_neon_vminu : Intrinsic::arm_neon_vmins;
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001867 return EmitNeonCall(CGM.getIntrinsic(Int, Ty), Ops, "vmin");
Bob Wilson537c346112011-06-24 22:13:26 +00001868 case ARM::BI__builtin_neon_vmovl_v: {
Chris Lattner2acc6e32011-07-18 04:24:23 +00001869 llvm::Type *DTy =llvm::VectorType::getTruncatedElementVectorType(VTy);
Bob Wilson22359412010-09-02 22:37:30 +00001870 Ops[0] = Builder.CreateBitCast(Ops[0], DTy);
Bob Wilson7cea3222010-08-20 03:36:08 +00001871 if (usgn)
1872 return Builder.CreateZExt(Ops[0], Ty, "vmovl");
1873 return Builder.CreateSExt(Ops[0], Ty, "vmovl");
Bob Wilson22359412010-09-02 22:37:30 +00001874 }
Bob Wilson537c346112011-06-24 22:13:26 +00001875 case ARM::BI__builtin_neon_vmovn_v: {
Chris Lattner2acc6e32011-07-18 04:24:23 +00001876 llvm::Type *QTy = llvm::VectorType::getExtendedElementVectorType(VTy);
Bob Wilson22359412010-09-02 22:37:30 +00001877 Ops[0] = Builder.CreateBitCast(Ops[0], QTy);
Bob Wilson3b6081b2010-08-30 19:57:13 +00001878 return Builder.CreateTrunc(Ops[0], Ty, "vmovn");
Bob Wilson22359412010-09-02 22:37:30 +00001879 }
Bob Wilson537c346112011-06-24 22:13:26 +00001880 case ARM::BI__builtin_neon_vmul_v:
1881 case ARM::BI__builtin_neon_vmulq_v:
Bob Wilsonda95f732011-11-08 01:16:11 +00001882 assert(Type.isPoly() && "vmul builtin only supported for polynomial types");
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001883 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vmulp, Ty),
Bob Wilson953d5132010-12-03 17:29:39 +00001884 Ops, "vmul");
Bob Wilson537c346112011-06-24 22:13:26 +00001885 case ARM::BI__builtin_neon_vmull_v:
Bob Wilson2d33e422011-03-31 00:09:00 +00001886 Int = usgn ? Intrinsic::arm_neon_vmullu : Intrinsic::arm_neon_vmulls;
Bob Wilsonda95f732011-11-08 01:16:11 +00001887 Int = Type.isPoly() ? (unsigned)Intrinsic::arm_neon_vmullp : Int;
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001888 return EmitNeonCall(CGM.getIntrinsic(Int, Ty), Ops, "vmull");
Bob Wilson537c346112011-06-24 22:13:26 +00001889 case ARM::BI__builtin_neon_vpadal_v:
1890 case ARM::BI__builtin_neon_vpadalq_v: {
Nate Begemandf98e1d2010-06-09 18:04:15 +00001891 Int = usgn ? Intrinsic::arm_neon_vpadalu : Intrinsic::arm_neon_vpadals;
Bob Wilsonc1fa01b2010-12-10 05:51:07 +00001892 // The source operand type has twice as many elements of half the size.
1893 unsigned EltBits = VTy->getElementType()->getPrimitiveSizeInBits();
Chris Lattner2acc6e32011-07-18 04:24:23 +00001894 llvm::Type *EltTy =
John McCalld16c2cf2011-02-08 08:22:06 +00001895 llvm::IntegerType::get(getLLVMContext(), EltBits / 2);
Chris Lattner9cbe4f02011-07-09 17:41:47 +00001896 llvm::Type *NarrowTy =
Bob Wilsonc1fa01b2010-12-10 05:51:07 +00001897 llvm::VectorType::get(EltTy, VTy->getNumElements() * 2);
Chris Lattner9cbe4f02011-07-09 17:41:47 +00001898 llvm::Type *Tys[2] = { Ty, NarrowTy };
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001899 return EmitNeonCall(CGM.getIntrinsic(Int, Tys), Ops, "vpadal");
Bob Wilsonc1fa01b2010-12-10 05:51:07 +00001900 }
Bob Wilson537c346112011-06-24 22:13:26 +00001901 case ARM::BI__builtin_neon_vpadd_v:
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001902 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vpadd, Ty),
Nate Begeman548f7da2010-06-10 18:11:55 +00001903 Ops, "vpadd");
Bob Wilson537c346112011-06-24 22:13:26 +00001904 case ARM::BI__builtin_neon_vpaddl_v:
1905 case ARM::BI__builtin_neon_vpaddlq_v: {
Nate Begeman548f7da2010-06-10 18:11:55 +00001906 Int = usgn ? Intrinsic::arm_neon_vpaddlu : Intrinsic::arm_neon_vpaddls;
Bob Wilsonc1fa01b2010-12-10 05:51:07 +00001907 // The source operand type has twice as many elements of half the size.
1908 unsigned EltBits = VTy->getElementType()->getPrimitiveSizeInBits();
Chris Lattner2acc6e32011-07-18 04:24:23 +00001909 llvm::Type *EltTy = llvm::IntegerType::get(getLLVMContext(), EltBits / 2);
Chris Lattner9cbe4f02011-07-09 17:41:47 +00001910 llvm::Type *NarrowTy =
Bob Wilsonc1fa01b2010-12-10 05:51:07 +00001911 llvm::VectorType::get(EltTy, VTy->getNumElements() * 2);
Chris Lattner9cbe4f02011-07-09 17:41:47 +00001912 llvm::Type *Tys[2] = { Ty, NarrowTy };
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001913 return EmitNeonCall(CGM.getIntrinsic(Int, Tys), Ops, "vpaddl");
Bob Wilsonc1fa01b2010-12-10 05:51:07 +00001914 }
Bob Wilson537c346112011-06-24 22:13:26 +00001915 case ARM::BI__builtin_neon_vpmax_v:
Nate Begeman548f7da2010-06-10 18:11:55 +00001916 Int = usgn ? Intrinsic::arm_neon_vpmaxu : Intrinsic::arm_neon_vpmaxs;
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001917 return EmitNeonCall(CGM.getIntrinsic(Int, Ty), Ops, "vpmax");
Bob Wilson537c346112011-06-24 22:13:26 +00001918 case ARM::BI__builtin_neon_vpmin_v:
Nate Begeman548f7da2010-06-10 18:11:55 +00001919 Int = usgn ? Intrinsic::arm_neon_vpminu : Intrinsic::arm_neon_vpmins;
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001920 return EmitNeonCall(CGM.getIntrinsic(Int, Ty), Ops, "vpmin");
Bob Wilson537c346112011-06-24 22:13:26 +00001921 case ARM::BI__builtin_neon_vqabs_v:
1922 case ARM::BI__builtin_neon_vqabsq_v:
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001923 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vqabs, Ty),
Nate Begeman548f7da2010-06-10 18:11:55 +00001924 Ops, "vqabs");
Bob Wilson537c346112011-06-24 22:13:26 +00001925 case ARM::BI__builtin_neon_vqadd_v:
1926 case ARM::BI__builtin_neon_vqaddq_v:
Nate Begeman548f7da2010-06-10 18:11:55 +00001927 Int = usgn ? Intrinsic::arm_neon_vqaddu : Intrinsic::arm_neon_vqadds;
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001928 return EmitNeonCall(CGM.getIntrinsic(Int, Ty), Ops, "vqadd");
Bob Wilson537c346112011-06-24 22:13:26 +00001929 case ARM::BI__builtin_neon_vqdmlal_v:
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001930 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vqdmlal, Ty),
Bob Wilsondb3d4d02010-12-08 22:37:56 +00001931 Ops, "vqdmlal");
Bob Wilson537c346112011-06-24 22:13:26 +00001932 case ARM::BI__builtin_neon_vqdmlsl_v:
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001933 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vqdmlsl, Ty),
Bob Wilsondb3d4d02010-12-08 22:37:56 +00001934 Ops, "vqdmlsl");
Bob Wilson537c346112011-06-24 22:13:26 +00001935 case ARM::BI__builtin_neon_vqdmulh_v:
1936 case ARM::BI__builtin_neon_vqdmulhq_v:
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001937 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vqdmulh, Ty),
Bob Wilsondb3d4d02010-12-08 22:37:56 +00001938 Ops, "vqdmulh");
Bob Wilson537c346112011-06-24 22:13:26 +00001939 case ARM::BI__builtin_neon_vqdmull_v:
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001940 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vqdmull, Ty),
Bob Wilsondb3d4d02010-12-08 22:37:56 +00001941 Ops, "vqdmull");
Bob Wilson537c346112011-06-24 22:13:26 +00001942 case ARM::BI__builtin_neon_vqmovn_v:
Nate Begeman548f7da2010-06-10 18:11:55 +00001943 Int = usgn ? Intrinsic::arm_neon_vqmovnu : Intrinsic::arm_neon_vqmovns;
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001944 return EmitNeonCall(CGM.getIntrinsic(Int, Ty), Ops, "vqmovn");
Bob Wilson537c346112011-06-24 22:13:26 +00001945 case ARM::BI__builtin_neon_vqmovun_v:
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001946 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vqmovnsu, Ty),
Nate Begeman548f7da2010-06-10 18:11:55 +00001947 Ops, "vqdmull");
Bob Wilson537c346112011-06-24 22:13:26 +00001948 case ARM::BI__builtin_neon_vqneg_v:
1949 case ARM::BI__builtin_neon_vqnegq_v:
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001950 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vqneg, Ty),
Nate Begeman61eecf52010-06-14 05:21:25 +00001951 Ops, "vqneg");
Bob Wilson537c346112011-06-24 22:13:26 +00001952 case ARM::BI__builtin_neon_vqrdmulh_v:
1953 case ARM::BI__builtin_neon_vqrdmulhq_v:
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001954 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vqrdmulh, Ty),
Bob Wilsondb3d4d02010-12-08 22:37:56 +00001955 Ops, "vqrdmulh");
Bob Wilson537c346112011-06-24 22:13:26 +00001956 case ARM::BI__builtin_neon_vqrshl_v:
1957 case ARM::BI__builtin_neon_vqrshlq_v:
Nate Begeman548f7da2010-06-10 18:11:55 +00001958 Int = usgn ? Intrinsic::arm_neon_vqrshiftu : Intrinsic::arm_neon_vqrshifts;
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001959 return EmitNeonCall(CGM.getIntrinsic(Int, Ty), Ops, "vqrshl");
Bob Wilson537c346112011-06-24 22:13:26 +00001960 case ARM::BI__builtin_neon_vqrshrn_n_v:
Nate Begeman548f7da2010-06-10 18:11:55 +00001961 Int = usgn ? Intrinsic::arm_neon_vqrshiftnu : Intrinsic::arm_neon_vqrshiftns;
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001962 return EmitNeonCall(CGM.getIntrinsic(Int, Ty), Ops, "vqrshrn_n",
Nate Begeman61eecf52010-06-14 05:21:25 +00001963 1, true);
Bob Wilson537c346112011-06-24 22:13:26 +00001964 case ARM::BI__builtin_neon_vqrshrun_n_v:
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001965 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vqrshiftnsu, Ty),
Bob Wilsondb3d4d02010-12-08 22:37:56 +00001966 Ops, "vqrshrun_n", 1, true);
Bob Wilson537c346112011-06-24 22:13:26 +00001967 case ARM::BI__builtin_neon_vqshl_v:
1968 case ARM::BI__builtin_neon_vqshlq_v:
Nate Begeman61eecf52010-06-14 05:21:25 +00001969 Int = usgn ? Intrinsic::arm_neon_vqshiftu : Intrinsic::arm_neon_vqshifts;
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001970 return EmitNeonCall(CGM.getIntrinsic(Int, Ty), Ops, "vqshl");
Bob Wilson537c346112011-06-24 22:13:26 +00001971 case ARM::BI__builtin_neon_vqshl_n_v:
1972 case ARM::BI__builtin_neon_vqshlq_n_v:
Nate Begeman61eecf52010-06-14 05:21:25 +00001973 Int = usgn ? Intrinsic::arm_neon_vqshiftu : Intrinsic::arm_neon_vqshifts;
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001974 return EmitNeonCall(CGM.getIntrinsic(Int, Ty), Ops, "vqshl_n",
Nate Begeman61eecf52010-06-14 05:21:25 +00001975 1, false);
Bob Wilson537c346112011-06-24 22:13:26 +00001976 case ARM::BI__builtin_neon_vqshlu_n_v:
1977 case ARM::BI__builtin_neon_vqshluq_n_v:
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001978 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vqshiftsu, Ty),
Bob Wilsondb3d4d02010-12-08 22:37:56 +00001979 Ops, "vqshlu", 1, false);
Bob Wilson537c346112011-06-24 22:13:26 +00001980 case ARM::BI__builtin_neon_vqshrn_n_v:
Nate Begeman61eecf52010-06-14 05:21:25 +00001981 Int = usgn ? Intrinsic::arm_neon_vqshiftnu : Intrinsic::arm_neon_vqshiftns;
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001982 return EmitNeonCall(CGM.getIntrinsic(Int, Ty), Ops, "vqshrn_n",
Nate Begeman61eecf52010-06-14 05:21:25 +00001983 1, true);
Bob Wilson537c346112011-06-24 22:13:26 +00001984 case ARM::BI__builtin_neon_vqshrun_n_v:
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001985 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vqshiftnsu, Ty),
Bob Wilsondb3d4d02010-12-08 22:37:56 +00001986 Ops, "vqshrun_n", 1, true);
Bob Wilson537c346112011-06-24 22:13:26 +00001987 case ARM::BI__builtin_neon_vqsub_v:
1988 case ARM::BI__builtin_neon_vqsubq_v:
Nate Begeman464ccb62010-06-11 22:57:12 +00001989 Int = usgn ? Intrinsic::arm_neon_vqsubu : Intrinsic::arm_neon_vqsubs;
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001990 return EmitNeonCall(CGM.getIntrinsic(Int, Ty), Ops, "vqsub");
Bob Wilson537c346112011-06-24 22:13:26 +00001991 case ARM::BI__builtin_neon_vraddhn_v:
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001992 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vraddhn, Ty),
Nate Begeman464ccb62010-06-11 22:57:12 +00001993 Ops, "vraddhn");
Bob Wilson537c346112011-06-24 22:13:26 +00001994 case ARM::BI__builtin_neon_vrecpe_v:
1995 case ARM::BI__builtin_neon_vrecpeq_v:
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00001996 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vrecpe, Ty),
Nate Begeman464ccb62010-06-11 22:57:12 +00001997 Ops, "vrecpe");
Bob Wilson537c346112011-06-24 22:13:26 +00001998 case ARM::BI__builtin_neon_vrecps_v:
1999 case ARM::BI__builtin_neon_vrecpsq_v:
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00002000 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vrecps, Ty),
Nate Begeman464ccb62010-06-11 22:57:12 +00002001 Ops, "vrecps");
Bob Wilson537c346112011-06-24 22:13:26 +00002002 case ARM::BI__builtin_neon_vrhadd_v:
2003 case ARM::BI__builtin_neon_vrhaddq_v:
Nate Begeman464ccb62010-06-11 22:57:12 +00002004 Int = usgn ? Intrinsic::arm_neon_vrhaddu : Intrinsic::arm_neon_vrhadds;
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00002005 return EmitNeonCall(CGM.getIntrinsic(Int, Ty), Ops, "vrhadd");
Bob Wilson537c346112011-06-24 22:13:26 +00002006 case ARM::BI__builtin_neon_vrshl_v:
2007 case ARM::BI__builtin_neon_vrshlq_v:
Nate Begeman5af93ef2010-06-12 06:06:07 +00002008 Int = usgn ? Intrinsic::arm_neon_vrshiftu : Intrinsic::arm_neon_vrshifts;
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00002009 return EmitNeonCall(CGM.getIntrinsic(Int, Ty), Ops, "vrshl");
Bob Wilson537c346112011-06-24 22:13:26 +00002010 case ARM::BI__builtin_neon_vrshrn_n_v:
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00002011 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vrshiftn, Ty),
Bob Wilsondb3d4d02010-12-08 22:37:56 +00002012 Ops, "vrshrn_n", 1, true);
Bob Wilson537c346112011-06-24 22:13:26 +00002013 case ARM::BI__builtin_neon_vrshr_n_v:
2014 case ARM::BI__builtin_neon_vrshrq_n_v:
Nate Begeman5af93ef2010-06-12 06:06:07 +00002015 Int = usgn ? Intrinsic::arm_neon_vrshiftu : Intrinsic::arm_neon_vrshifts;
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00002016 return EmitNeonCall(CGM.getIntrinsic(Int, Ty), Ops, "vrshr_n", 1, true);
Bob Wilson537c346112011-06-24 22:13:26 +00002017 case ARM::BI__builtin_neon_vrsqrte_v:
2018 case ARM::BI__builtin_neon_vrsqrteq_v:
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00002019 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vrsqrte, Ty),
Nate Begeman5af93ef2010-06-12 06:06:07 +00002020 Ops, "vrsqrte");
Bob Wilson537c346112011-06-24 22:13:26 +00002021 case ARM::BI__builtin_neon_vrsqrts_v:
2022 case ARM::BI__builtin_neon_vrsqrtsq_v:
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00002023 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vrsqrts, Ty),
Nate Begeman5af93ef2010-06-12 06:06:07 +00002024 Ops, "vrsqrts");
Bob Wilson537c346112011-06-24 22:13:26 +00002025 case ARM::BI__builtin_neon_vrsra_n_v:
2026 case ARM::BI__builtin_neon_vrsraq_n_v:
Nate Begeman5af93ef2010-06-12 06:06:07 +00002027 Ops[0] = Builder.CreateBitCast(Ops[0], Ty);
2028 Ops[1] = Builder.CreateBitCast(Ops[1], Ty);
2029 Ops[2] = EmitNeonShiftVector(Ops[2], Ty, true);
2030 Int = usgn ? Intrinsic::arm_neon_vrshiftu : Intrinsic::arm_neon_vrshifts;
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00002031 Ops[1] = Builder.CreateCall2(CGM.getIntrinsic(Int, Ty), Ops[1], Ops[2]);
Nate Begeman5af93ef2010-06-12 06:06:07 +00002032 return Builder.CreateAdd(Ops[0], Ops[1], "vrsra_n");
Bob Wilson537c346112011-06-24 22:13:26 +00002033 case ARM::BI__builtin_neon_vrsubhn_v:
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00002034 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vrsubhn, Ty),
Nate Begeman464ccb62010-06-11 22:57:12 +00002035 Ops, "vrsubhn");
Bob Wilson537c346112011-06-24 22:13:26 +00002036 case ARM::BI__builtin_neon_vshl_v:
2037 case ARM::BI__builtin_neon_vshlq_v:
Nate Begeman464ccb62010-06-11 22:57:12 +00002038 Int = usgn ? Intrinsic::arm_neon_vshiftu : Intrinsic::arm_neon_vshifts;
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00002039 return EmitNeonCall(CGM.getIntrinsic(Int, Ty), Ops, "vshl");
Bob Wilson537c346112011-06-24 22:13:26 +00002040 case ARM::BI__builtin_neon_vshll_n_v:
Nate Begeman464ccb62010-06-11 22:57:12 +00002041 Int = usgn ? Intrinsic::arm_neon_vshiftlu : Intrinsic::arm_neon_vshiftls;
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00002042 return EmitNeonCall(CGM.getIntrinsic(Int, Ty), Ops, "vshll", 1);
Bob Wilson537c346112011-06-24 22:13:26 +00002043 case ARM::BI__builtin_neon_vshl_n_v:
2044 case ARM::BI__builtin_neon_vshlq_n_v:
Nate Begeman61eecf52010-06-14 05:21:25 +00002045 Ops[1] = EmitNeonShiftVector(Ops[1], Ty, false);
2046 return Builder.CreateShl(Builder.CreateBitCast(Ops[0],Ty), Ops[1], "vshl_n");
Bob Wilson537c346112011-06-24 22:13:26 +00002047 case ARM::BI__builtin_neon_vshrn_n_v:
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00002048 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vshiftn, Ty),
Bob Wilsondb3d4d02010-12-08 22:37:56 +00002049 Ops, "vshrn_n", 1, true);
Bob Wilson537c346112011-06-24 22:13:26 +00002050 case ARM::BI__builtin_neon_vshr_n_v:
2051 case ARM::BI__builtin_neon_vshrq_n_v:
Nate Begeman464ccb62010-06-11 22:57:12 +00002052 Ops[0] = Builder.CreateBitCast(Ops[0], Ty);
Nate Begeman61eecf52010-06-14 05:21:25 +00002053 Ops[1] = EmitNeonShiftVector(Ops[1], Ty, false);
Nate Begeman464ccb62010-06-11 22:57:12 +00002054 if (usgn)
2055 return Builder.CreateLShr(Ops[0], Ops[1], "vshr_n");
2056 else
2057 return Builder.CreateAShr(Ops[0], Ops[1], "vshr_n");
Bob Wilson537c346112011-06-24 22:13:26 +00002058 case ARM::BI__builtin_neon_vsri_n_v:
2059 case ARM::BI__builtin_neon_vsriq_n_v:
Bob Wilson79653962010-12-03 17:10:22 +00002060 rightShift = true;
Bob Wilson537c346112011-06-24 22:13:26 +00002061 case ARM::BI__builtin_neon_vsli_n_v:
2062 case ARM::BI__builtin_neon_vsliq_n_v:
Bob Wilson79653962010-12-03 17:10:22 +00002063 Ops[2] = EmitNeonShiftVector(Ops[2], Ty, rightShift);
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00002064 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vshiftins, Ty),
Nate Begeman464ccb62010-06-11 22:57:12 +00002065 Ops, "vsli_n");
Bob Wilson537c346112011-06-24 22:13:26 +00002066 case ARM::BI__builtin_neon_vsra_n_v:
2067 case ARM::BI__builtin_neon_vsraq_n_v:
Nate Begeman464ccb62010-06-11 22:57:12 +00002068 Ops[0] = Builder.CreateBitCast(Ops[0], Ty);
2069 Ops[1] = Builder.CreateBitCast(Ops[1], Ty);
Nate Begeman61eecf52010-06-14 05:21:25 +00002070 Ops[2] = EmitNeonShiftVector(Ops[2], Ty, false);
Nate Begeman464ccb62010-06-11 22:57:12 +00002071 if (usgn)
2072 Ops[1] = Builder.CreateLShr(Ops[1], Ops[2], "vsra_n");
2073 else
2074 Ops[1] = Builder.CreateAShr(Ops[1], Ops[2], "vsra_n");
2075 return Builder.CreateAdd(Ops[0], Ops[1]);
Bob Wilson537c346112011-06-24 22:13:26 +00002076 case ARM::BI__builtin_neon_vst1_v:
2077 case ARM::BI__builtin_neon_vst1q_v:
Jay Foadf4c3db12012-03-02 18:34:30 +00002078 Ops.push_back(GetPointeeAlignmentValue(E->getArg(0)));
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00002079 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vst1, Ty),
Nate Begeman464ccb62010-06-11 22:57:12 +00002080 Ops, "");
Bob Wilson537c346112011-06-24 22:13:26 +00002081 case ARM::BI__builtin_neon_vst1_lane_v:
Bob Wilsoneac1f672012-02-04 23:58:08 +00002082 case ARM::BI__builtin_neon_vst1q_lane_v: {
Nate Begeman464ccb62010-06-11 22:57:12 +00002083 Ops[1] = Builder.CreateBitCast(Ops[1], Ty);
2084 Ops[1] = Builder.CreateExtractElement(Ops[1], Ops[2]);
2085 Ty = llvm::PointerType::getUnqual(Ops[1]->getType());
Bob Wilsoneac1f672012-02-04 23:58:08 +00002086 StoreInst *St = Builder.CreateStore(Ops[1],
2087 Builder.CreateBitCast(Ops[0], Ty));
Jay Foadf4c3db12012-03-02 18:34:30 +00002088 Value *Align = GetPointeeAlignmentValue(E->getArg(0));
Bob Wilsoneac1f672012-02-04 23:58:08 +00002089 St->setAlignment(cast<ConstantInt>(Align)->getZExtValue());
2090 return St;
2091 }
Bob Wilson537c346112011-06-24 22:13:26 +00002092 case ARM::BI__builtin_neon_vst2_v:
2093 case ARM::BI__builtin_neon_vst2q_v:
Jay Foadf4c3db12012-03-02 18:34:30 +00002094 Ops.push_back(GetPointeeAlignmentValue(E->getArg(0)));
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00002095 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vst2, Ty),
Nate Begeman464ccb62010-06-11 22:57:12 +00002096 Ops, "");
Bob Wilson537c346112011-06-24 22:13:26 +00002097 case ARM::BI__builtin_neon_vst2_lane_v:
2098 case ARM::BI__builtin_neon_vst2q_lane_v:
Jay Foadf4c3db12012-03-02 18:34:30 +00002099 Ops.push_back(GetPointeeAlignmentValue(E->getArg(0)));
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00002100 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vst2lane, Ty),
Nate Begeman464ccb62010-06-11 22:57:12 +00002101 Ops, "");
Bob Wilson537c346112011-06-24 22:13:26 +00002102 case ARM::BI__builtin_neon_vst3_v:
2103 case ARM::BI__builtin_neon_vst3q_v:
Jay Foadf4c3db12012-03-02 18:34:30 +00002104 Ops.push_back(GetPointeeAlignmentValue(E->getArg(0)));
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00002105 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vst3, Ty),
Nate Begeman464ccb62010-06-11 22:57:12 +00002106 Ops, "");
Bob Wilson537c346112011-06-24 22:13:26 +00002107 case ARM::BI__builtin_neon_vst3_lane_v:
2108 case ARM::BI__builtin_neon_vst3q_lane_v:
Jay Foadf4c3db12012-03-02 18:34:30 +00002109 Ops.push_back(GetPointeeAlignmentValue(E->getArg(0)));
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00002110 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vst3lane, Ty),
Nate Begeman464ccb62010-06-11 22:57:12 +00002111 Ops, "");
Bob Wilson537c346112011-06-24 22:13:26 +00002112 case ARM::BI__builtin_neon_vst4_v:
2113 case ARM::BI__builtin_neon_vst4q_v:
Jay Foadf4c3db12012-03-02 18:34:30 +00002114 Ops.push_back(GetPointeeAlignmentValue(E->getArg(0)));
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00002115 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vst4, Ty),
Nate Begeman464ccb62010-06-11 22:57:12 +00002116 Ops, "");
Bob Wilson537c346112011-06-24 22:13:26 +00002117 case ARM::BI__builtin_neon_vst4_lane_v:
2118 case ARM::BI__builtin_neon_vst4q_lane_v:
Jay Foadf4c3db12012-03-02 18:34:30 +00002119 Ops.push_back(GetPointeeAlignmentValue(E->getArg(0)));
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00002120 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vst4lane, Ty),
Nate Begeman464ccb62010-06-11 22:57:12 +00002121 Ops, "");
Bob Wilson537c346112011-06-24 22:13:26 +00002122 case ARM::BI__builtin_neon_vsubhn_v:
Benjamin Kramer8dd55a32011-07-14 17:45:50 +00002123 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vsubhn, Ty),
Nate Begeman548f7da2010-06-10 18:11:55 +00002124 Ops, "vsubhn");
Bob Wilson537c346112011-06-24 22:13:26 +00002125 case ARM::BI__builtin_neon_vtbl1_v:
Nate Begeman1c2a88c2010-06-09 01:10:23 +00002126 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vtbl1),
2127 Ops, "vtbl1");
Bob Wilson537c346112011-06-24 22:13:26 +00002128 case ARM::BI__builtin_neon_vtbl2_v:
Nate Begeman1c2a88c2010-06-09 01:10:23 +00002129 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vtbl2),
2130 Ops, "vtbl2");
Bob Wilson537c346112011-06-24 22:13:26 +00002131 case ARM::BI__builtin_neon_vtbl3_v:
Nate Begeman1c2a88c2010-06-09 01:10:23 +00002132 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vtbl3),
2133 Ops, "vtbl3");
Bob Wilson537c346112011-06-24 22:13:26 +00002134 case ARM::BI__builtin_neon_vtbl4_v:
Nate Begeman1c2a88c2010-06-09 01:10:23 +00002135 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vtbl4),
2136 Ops, "vtbl4");
Bob Wilson537c346112011-06-24 22:13:26 +00002137 case ARM::BI__builtin_neon_vtbx1_v:
Nate Begeman1c2a88c2010-06-09 01:10:23 +00002138 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vtbx1),
2139 Ops, "vtbx1");
Bob Wilson537c346112011-06-24 22:13:26 +00002140 case ARM::BI__builtin_neon_vtbx2_v:
Nate Begeman1c2a88c2010-06-09 01:10:23 +00002141 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vtbx2),
2142 Ops, "vtbx2");
Bob Wilson537c346112011-06-24 22:13:26 +00002143 case ARM::BI__builtin_neon_vtbx3_v:
Nate Begeman1c2a88c2010-06-09 01:10:23 +00002144 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vtbx3),
2145 Ops, "vtbx3");
Bob Wilson537c346112011-06-24 22:13:26 +00002146 case ARM::BI__builtin_neon_vtbx4_v:
Nate Begeman1c2a88c2010-06-09 01:10:23 +00002147 return EmitNeonCall(CGM.getIntrinsic(Intrinsic::arm_neon_vtbx4),
2148 Ops, "vtbx4");
Bob Wilson537c346112011-06-24 22:13:26 +00002149 case ARM::BI__builtin_neon_vtst_v:
2150 case ARM::BI__builtin_neon_vtstq_v: {
Nate Begeman1c2a88c2010-06-09 01:10:23 +00002151 Ops[0] = Builder.CreateBitCast(Ops[0], Ty);
2152 Ops[1] = Builder.CreateBitCast(Ops[1], Ty);
2153 Ops[0] = Builder.CreateAnd(Ops[0], Ops[1]);
2154 Ops[0] = Builder.CreateICmp(ICmpInst::ICMP_NE, Ops[0],
2155 ConstantAggregateZero::get(Ty));
2156 return Builder.CreateSExt(Ops[0], Ty, "vtst");
2157 }
Bob Wilson537c346112011-06-24 22:13:26 +00002158 case ARM::BI__builtin_neon_vtrn_v:
2159 case ARM::BI__builtin_neon_vtrnq_v: {
Nate Begeman4be54302010-06-20 23:05:28 +00002160 Ops[0] = Builder.CreateBitCast(Ops[0], llvm::PointerType::getUnqual(Ty));
Nate Begeman1c2a88c2010-06-09 01:10:23 +00002161 Ops[1] = Builder.CreateBitCast(Ops[1], Ty);
Nate Begeman4be54302010-06-20 23:05:28 +00002162 Ops[2] = Builder.CreateBitCast(Ops[2], Ty);
Ted Kremenek9577abc2011-01-23 17:04:59 +00002163 Value *SV = 0;
Nate Begeman4be54302010-06-20 23:05:28 +00002164
2165 for (unsigned vi = 0; vi != 2; ++vi) {
2166 SmallVector<Constant*, 16> Indices;
2167 for (unsigned i = 0, e = VTy->getNumElements(); i != e; i += 2) {
Chris Lattner2ce88422012-01-25 05:34:41 +00002168 Indices.push_back(Builder.getInt32(i+vi));
2169 Indices.push_back(Builder.getInt32(i+e+vi));
Nate Begeman4be54302010-06-20 23:05:28 +00002170 }
2171 Value *Addr = Builder.CreateConstInBoundsGEP1_32(Ops[0], vi);
Chris Lattnerfb018d12011-02-15 00:14:06 +00002172 SV = llvm::ConstantVector::get(Indices);
Nate Begeman4be54302010-06-20 23:05:28 +00002173 SV = Builder.CreateShuffleVector(Ops[1], Ops[2], SV, "vtrn");
2174 SV = Builder.CreateStore(SV, Addr);
2175 }
2176 return SV;
Nate Begeman1c2a88c2010-06-09 01:10:23 +00002177 }
Bob Wilson537c346112011-06-24 22:13:26 +00002178 case ARM::BI__builtin_neon_vuzp_v:
2179 case ARM::BI__builtin_neon_vuzpq_v: {
Nate Begeman4be54302010-06-20 23:05:28 +00002180 Ops[0] = Builder.CreateBitCast(Ops[0], llvm::PointerType::getUnqual(Ty));
Nate Begeman1c2a88c2010-06-09 01:10:23 +00002181 Ops[1] = Builder.CreateBitCast(Ops[1], Ty);
Nate Begeman4be54302010-06-20 23:05:28 +00002182 Ops[2] = Builder.CreateBitCast(Ops[2], Ty);
Ted Kremenek9577abc2011-01-23 17:04:59 +00002183 Value *SV = 0;
Nate Begeman4be54302010-06-20 23:05:28 +00002184
2185 for (unsigned vi = 0; vi != 2; ++vi) {
2186 SmallVector<Constant*, 16> Indices;
2187 for (unsigned i = 0, e = VTy->getNumElements(); i != e; ++i)
Chris Lattner77b89b82010-06-27 07:15:29 +00002188 Indices.push_back(ConstantInt::get(Int32Ty, 2*i+vi));
Nate Begeman4be54302010-06-20 23:05:28 +00002189
2190 Value *Addr = Builder.CreateConstInBoundsGEP1_32(Ops[0], vi);
Chris Lattnerfb018d12011-02-15 00:14:06 +00002191 SV = llvm::ConstantVector::get(Indices);
Nate Begeman4be54302010-06-20 23:05:28 +00002192 SV = Builder.CreateShuffleVector(Ops[1], Ops[2], SV, "vuzp");
2193 SV = Builder.CreateStore(SV, Addr);
2194 }
2195 return SV;
Nate Begeman1c2a88c2010-06-09 01:10:23 +00002196 }
Bob Wilson537c346112011-06-24 22:13:26 +00002197 case ARM::BI__builtin_neon_vzip_v:
2198 case ARM::BI__builtin_neon_vzipq_v: {
Nate Begeman4be54302010-06-20 23:05:28 +00002199 Ops[0] = Builder.CreateBitCast(Ops[0], llvm::PointerType::getUnqual(Ty));
Nate Begeman1c2a88c2010-06-09 01:10:23 +00002200 Ops[1] = Builder.CreateBitCast(Ops[1], Ty);
Nate Begeman4be54302010-06-20 23:05:28 +00002201 Ops[2] = Builder.CreateBitCast(Ops[2], Ty);
Ted Kremenek9577abc2011-01-23 17:04:59 +00002202 Value *SV = 0;
Nate Begeman4be54302010-06-20 23:05:28 +00002203
2204 for (unsigned vi = 0; vi != 2; ++vi) {
2205 SmallVector<Constant*, 16> Indices;
2206 for (unsigned i = 0, e = VTy->getNumElements(); i != e; i += 2) {
Daniel Dunbare361cc32010-08-26 00:55:57 +00002207 Indices.push_back(ConstantInt::get(Int32Ty, (i + vi*e) >> 1));
2208 Indices.push_back(ConstantInt::get(Int32Ty, ((i + vi*e) >> 1)+e));
Nate Begeman4be54302010-06-20 23:05:28 +00002209 }
2210 Value *Addr = Builder.CreateConstInBoundsGEP1_32(Ops[0], vi);
Chris Lattnerfb018d12011-02-15 00:14:06 +00002211 SV = llvm::ConstantVector::get(Indices);
Nate Begeman4be54302010-06-20 23:05:28 +00002212 SV = Builder.CreateShuffleVector(Ops[1], Ops[2], SV, "vzip");
2213 SV = Builder.CreateStore(SV, Addr);
2214 }
2215 return SV;
Nate Begeman9eb65a52010-06-08 00:17:19 +00002216 }
Chris Lattner2752c012010-03-03 19:03:45 +00002217 }
2218}
2219
Bill Wendlingaa51e512010-10-09 08:47:25 +00002220llvm::Value *CodeGenFunction::
Bill Wendling795b1002012-02-22 09:30:11 +00002221BuildVector(ArrayRef<llvm::Value*> Ops) {
Bill Wendlingaa51e512010-10-09 08:47:25 +00002222 assert((Ops.size() & (Ops.size() - 1)) == 0 &&
2223 "Not a power-of-two sized vector!");
2224 bool AllConstants = true;
2225 for (unsigned i = 0, e = Ops.size(); i != e && AllConstants; ++i)
2226 AllConstants &= isa<Constant>(Ops[i]);
2227
2228 // If this is a constant vector, create a ConstantVector.
2229 if (AllConstants) {
Chris Lattner2ce88422012-01-25 05:34:41 +00002230 SmallVector<llvm::Constant*, 16> CstOps;
Bill Wendlingaa51e512010-10-09 08:47:25 +00002231 for (unsigned i = 0, e = Ops.size(); i != e; ++i)
2232 CstOps.push_back(cast<Constant>(Ops[i]));
2233 return llvm::ConstantVector::get(CstOps);
2234 }
2235
2236 // Otherwise, insertelement the values to build the vector.
2237 Value *Result =
2238 llvm::UndefValue::get(llvm::VectorType::get(Ops[0]->getType(), Ops.size()));
2239
2240 for (unsigned i = 0, e = Ops.size(); i != e; ++i)
Chris Lattner2ce88422012-01-25 05:34:41 +00002241 Result = Builder.CreateInsertElement(Result, Ops[i], Builder.getInt32(i));
Bill Wendlingaa51e512010-10-09 08:47:25 +00002242
2243 return Result;
2244}
2245
Mike Stump1eb44332009-09-09 15:08:12 +00002246Value *CodeGenFunction::EmitX86BuiltinExpr(unsigned BuiltinID,
Chris Lattner1feedd82007-12-13 07:34:23 +00002247 const CallExpr *E) {
Chris Lattner5f9e2722011-07-23 10:55:15 +00002248 SmallVector<Value*, 4> Ops;
Anders Carlsson2929cfa2007-12-14 17:48:24 +00002249
Chris Lattner46c55912010-10-02 00:09:12 +00002250 // Find out if any arguments are required to be integer constant expressions.
2251 unsigned ICEArguments = 0;
2252 ASTContext::GetBuiltinTypeError Error;
2253 getContext().GetBuiltinType(BuiltinID, Error, &ICEArguments);
2254 assert(Error == ASTContext::GE_None && "Should not codegen an error");
2255
2256 for (unsigned i = 0, e = E->getNumArgs(); i != e; i++) {
2257 // If this is a normal argument, just emit it as a scalar.
2258 if ((ICEArguments & (1 << i)) == 0) {
2259 Ops.push_back(EmitScalarExpr(E->getArg(i)));
2260 continue;
2261 }
2262
2263 // If this is required to be a constant, constant fold it so that we know
2264 // that the generated intrinsic gets a ConstantInt.
2265 llvm::APSInt Result;
2266 bool IsConst = E->getArg(i)->isIntegerConstantExpr(Result, getContext());
2267 assert(IsConst && "Constant arg isn't actually constant?"); (void)IsConst;
John McCalld16c2cf2011-02-08 08:22:06 +00002268 Ops.push_back(llvm::ConstantInt::get(getLLVMContext(), Result));
Chris Lattner46c55912010-10-02 00:09:12 +00002269 }
Anders Carlsson2929cfa2007-12-14 17:48:24 +00002270
Anders Carlsson564f1de2007-12-09 23:17:02 +00002271 switch (BuiltinID) {
Anders Carlsson46a26b02007-12-09 23:39:18 +00002272 default: return 0;
Bill Wendlingaa51e512010-10-09 08:47:25 +00002273 case X86::BI__builtin_ia32_vec_init_v8qi:
2274 case X86::BI__builtin_ia32_vec_init_v4hi:
2275 case X86::BI__builtin_ia32_vec_init_v2si:
2276 return Builder.CreateBitCast(BuildVector(Ops),
John McCalld16c2cf2011-02-08 08:22:06 +00002277 llvm::Type::getX86_MMXTy(getLLVMContext()));
Argyrios Kyrtzidis1944ec12010-10-10 03:19:11 +00002278 case X86::BI__builtin_ia32_vec_ext_v2si:
2279 return Builder.CreateExtractElement(Ops[0],
2280 llvm::ConstantInt::get(Ops[1]->getType(), 0));
Nate Begemane7722102008-04-14 04:49:57 +00002281 case X86::BI__builtin_ia32_ldmxcsr: {
Chris Lattner2acc6e32011-07-18 04:24:23 +00002282 llvm::Type *PtrTy = Int8PtrTy;
Chris Lattner77b89b82010-06-27 07:15:29 +00002283 Value *One = llvm::ConstantInt::get(Int32Ty, 1);
Benjamin Kramer578faa82011-09-27 21:06:10 +00002284 Value *Tmp = Builder.CreateAlloca(Int32Ty, One);
Nate Begemane7722102008-04-14 04:49:57 +00002285 Builder.CreateStore(Ops[0], Tmp);
2286 return Builder.CreateCall(CGM.getIntrinsic(Intrinsic::x86_sse_ldmxcsr),
Chris Lattner3eae03e2008-05-06 00:56:42 +00002287 Builder.CreateBitCast(Tmp, PtrTy));
Nate Begemane7722102008-04-14 04:49:57 +00002288 }
2289 case X86::BI__builtin_ia32_stmxcsr: {
Chris Lattner2acc6e32011-07-18 04:24:23 +00002290 llvm::Type *PtrTy = Int8PtrTy;
Chris Lattner77b89b82010-06-27 07:15:29 +00002291 Value *One = llvm::ConstantInt::get(Int32Ty, 1);
Benjamin Kramer578faa82011-09-27 21:06:10 +00002292 Value *Tmp = Builder.CreateAlloca(Int32Ty, One);
Ted Kremenek012614e2011-08-17 21:04:19 +00002293 Builder.CreateCall(CGM.getIntrinsic(Intrinsic::x86_sse_stmxcsr),
2294 Builder.CreateBitCast(Tmp, PtrTy));
Nate Begemane7722102008-04-14 04:49:57 +00002295 return Builder.CreateLoad(Tmp, "stmxcsr");
2296 }
Nate Begemane7722102008-04-14 04:49:57 +00002297 case X86::BI__builtin_ia32_storehps:
2298 case X86::BI__builtin_ia32_storelps: {
Chris Lattner77b89b82010-06-27 07:15:29 +00002299 llvm::Type *PtrTy = llvm::PointerType::getUnqual(Int64Ty);
2300 llvm::Type *VecTy = llvm::VectorType::get(Int64Ty, 2);
Mike Stump1eb44332009-09-09 15:08:12 +00002301
Nate Begemane7722102008-04-14 04:49:57 +00002302 // cast val v2i64
2303 Ops[1] = Builder.CreateBitCast(Ops[1], VecTy, "cast");
Mike Stump1eb44332009-09-09 15:08:12 +00002304
Nate Begemane7722102008-04-14 04:49:57 +00002305 // extract (0, 1)
2306 unsigned Index = BuiltinID == X86::BI__builtin_ia32_storelps ? 0 : 1;
Chris Lattner77b89b82010-06-27 07:15:29 +00002307 llvm::Value *Idx = llvm::ConstantInt::get(Int32Ty, Index);
Nate Begemane7722102008-04-14 04:49:57 +00002308 Ops[1] = Builder.CreateExtractElement(Ops[1], Idx, "extract");
2309
2310 // cast pointer to i64 & store
2311 Ops[0] = Builder.CreateBitCast(Ops[0], PtrTy);
2312 return Builder.CreateStore(Ops[1], Ops[0]);
2313 }
Bill Wendling28cab382010-09-28 01:28:56 +00002314 case X86::BI__builtin_ia32_palignr: {
2315 unsigned shiftVal = cast<llvm::ConstantInt>(Ops[2])->getZExtValue();
2316
2317 // If palignr is shifting the pair of input vectors less than 9 bytes,
2318 // emit a shuffle instruction.
2319 if (shiftVal <= 8) {
Chris Lattner5f9e2722011-07-23 10:55:15 +00002320 SmallVector<llvm::Constant*, 8> Indices;
Bill Wendling28cab382010-09-28 01:28:56 +00002321 for (unsigned i = 0; i != 8; ++i)
2322 Indices.push_back(llvm::ConstantInt::get(Int32Ty, shiftVal + i));
2323
Chris Lattnerfb018d12011-02-15 00:14:06 +00002324 Value* SV = llvm::ConstantVector::get(Indices);
Bill Wendling28cab382010-09-28 01:28:56 +00002325 return Builder.CreateShuffleVector(Ops[1], Ops[0], SV, "palignr");
2326 }
2327
2328 // If palignr is shifting the pair of input vectors more than 8 but less
2329 // than 16 bytes, emit a logical right shift of the destination.
2330 if (shiftVal < 16) {
2331 // MMX has these as 1 x i64 vectors for some odd optimization reasons.
Chris Lattner2acc6e32011-07-18 04:24:23 +00002332 llvm::Type *VecTy = llvm::VectorType::get(Int64Ty, 1);
Bill Wendling28cab382010-09-28 01:28:56 +00002333
2334 Ops[0] = Builder.CreateBitCast(Ops[0], VecTy, "cast");
2335 Ops[1] = llvm::ConstantInt::get(VecTy, (shiftVal-8) * 8);
2336
2337 // create i32 constant
2338 llvm::Function *F = CGM.getIntrinsic(Intrinsic::x86_mmx_psrl_q);
Frits van Bommele9c02652011-07-18 12:00:32 +00002339 return Builder.CreateCall(F, makeArrayRef(&Ops[0], 2), "palignr");
Bill Wendling28cab382010-09-28 01:28:56 +00002340 }
2341
Eli Friedman5c22ad22011-09-14 00:52:45 +00002342 // If palignr is shifting the pair of vectors more than 16 bytes, emit zero.
Bill Wendling28cab382010-09-28 01:28:56 +00002343 return llvm::Constant::getNullValue(ConvertType(E->getType()));
2344 }
Nate Begemanc3420ff2009-12-14 05:15:02 +00002345 case X86::BI__builtin_ia32_palignr128: {
Nate Begemance5818a2009-12-14 04:57:03 +00002346 unsigned shiftVal = cast<llvm::ConstantInt>(Ops[2])->getZExtValue();
2347
2348 // If palignr is shifting the pair of input vectors less than 17 bytes,
2349 // emit a shuffle instruction.
2350 if (shiftVal <= 16) {
Chris Lattner5f9e2722011-07-23 10:55:15 +00002351 SmallVector<llvm::Constant*, 16> Indices;
Nate Begemance5818a2009-12-14 04:57:03 +00002352 for (unsigned i = 0; i != 16; ++i)
Chris Lattner77b89b82010-06-27 07:15:29 +00002353 Indices.push_back(llvm::ConstantInt::get(Int32Ty, shiftVal + i));
Nate Begemance5818a2009-12-14 04:57:03 +00002354
Chris Lattnerfb018d12011-02-15 00:14:06 +00002355 Value* SV = llvm::ConstantVector::get(Indices);
Nate Begemance5818a2009-12-14 04:57:03 +00002356 return Builder.CreateShuffleVector(Ops[1], Ops[0], SV, "palignr");
2357 }
2358
2359 // If palignr is shifting the pair of input vectors more than 16 but less
2360 // than 32 bytes, emit a logical right shift of the destination.
2361 if (shiftVal < 32) {
Chris Lattner2acc6e32011-07-18 04:24:23 +00002362 llvm::Type *VecTy = llvm::VectorType::get(Int64Ty, 2);
Nate Begemance5818a2009-12-14 04:57:03 +00002363
2364 Ops[0] = Builder.CreateBitCast(Ops[0], VecTy, "cast");
Chris Lattner77b89b82010-06-27 07:15:29 +00002365 Ops[1] = llvm::ConstantInt::get(Int32Ty, (shiftVal-16) * 8);
Nate Begemance5818a2009-12-14 04:57:03 +00002366
2367 // create i32 constant
2368 llvm::Function *F = CGM.getIntrinsic(Intrinsic::x86_sse2_psrl_dq);
Frits van Bommele9c02652011-07-18 12:00:32 +00002369 return Builder.CreateCall(F, makeArrayRef(&Ops[0], 2), "palignr");
Nate Begemance5818a2009-12-14 04:57:03 +00002370 }
2371
2372 // If palignr is shifting the pair of vectors more than 32 bytes, emit zero.
2373 return llvm::Constant::getNullValue(ConvertType(E->getType()));
Eric Christopher91b59272009-12-01 05:00:51 +00002374 }
Craig Topper9c2ffd82011-12-19 07:03:25 +00002375 case X86::BI__builtin_ia32_palignr256: {
2376 unsigned shiftVal = cast<llvm::ConstantInt>(Ops[2])->getZExtValue();
2377
2378 // If palignr is shifting the pair of input vectors less than 17 bytes,
2379 // emit a shuffle instruction.
2380 if (shiftVal <= 16) {
2381 SmallVector<llvm::Constant*, 32> Indices;
2382 // 256-bit palignr operates on 128-bit lanes so we need to handle that
2383 for (unsigned l = 0; l != 2; ++l) {
2384 unsigned LaneStart = l * 16;
2385 unsigned LaneEnd = (l+1) * 16;
2386 for (unsigned i = 0; i != 16; ++i) {
2387 unsigned Idx = shiftVal + i + LaneStart;
2388 if (Idx >= LaneEnd) Idx += 16; // end of lane, switch operand
2389 Indices.push_back(llvm::ConstantInt::get(Int32Ty, Idx));
2390 }
2391 }
2392
2393 Value* SV = llvm::ConstantVector::get(Indices);
2394 return Builder.CreateShuffleVector(Ops[1], Ops[0], SV, "palignr");
2395 }
2396
2397 // If palignr is shifting the pair of input vectors more than 16 but less
2398 // than 32 bytes, emit a logical right shift of the destination.
2399 if (shiftVal < 32) {
2400 llvm::Type *VecTy = llvm::VectorType::get(Int64Ty, 4);
2401
2402 Ops[0] = Builder.CreateBitCast(Ops[0], VecTy, "cast");
2403 Ops[1] = llvm::ConstantInt::get(Int32Ty, (shiftVal-16) * 8);
2404
2405 // create i32 constant
2406 llvm::Function *F = CGM.getIntrinsic(Intrinsic::x86_avx2_psrl_dq);
2407 return Builder.CreateCall(F, makeArrayRef(&Ops[0], 2), "palignr");
2408 }
2409
2410 // If palignr is shifting the pair of vectors more than 32 bytes, emit zero.
2411 return llvm::Constant::getNullValue(ConvertType(E->getType()));
2412 }
Bill Wendlingb51bdda2011-05-04 02:40:38 +00002413 case X86::BI__builtin_ia32_movntps:
2414 case X86::BI__builtin_ia32_movntpd:
2415 case X86::BI__builtin_ia32_movntdq:
2416 case X86::BI__builtin_ia32_movnti: {
Bill Wendlingb107dd02011-05-04 20:28:12 +00002417 llvm::MDNode *Node = llvm::MDNode::get(getLLVMContext(),
2418 Builder.getInt32(1));
Bill Wendlingb51bdda2011-05-04 02:40:38 +00002419
2420 // Convert the type of the pointer to a pointer to the stored type.
2421 Value *BC = Builder.CreateBitCast(Ops[0],
2422 llvm::PointerType::getUnqual(Ops[1]->getType()),
2423 "cast");
2424 StoreInst *SI = Builder.CreateStore(Ops[1], BC);
2425 SI->setMetadata(CGM.getModule().getMDKindID("nontemporal"), Node);
2426 SI->setAlignment(16);
2427 return SI;
2428 }
Michael J. Spencer8b36a9e2011-04-15 15:07:13 +00002429 // 3DNow!
Michael J. Spencer8b36a9e2011-04-15 15:07:13 +00002430 case X86::BI__builtin_ia32_pswapdsf:
2431 case X86::BI__builtin_ia32_pswapdsi: {
2432 const char *name = 0;
2433 Intrinsic::ID ID = Intrinsic::not_intrinsic;
2434 switch(BuiltinID) {
Craig Topperf8495d62012-01-30 08:18:19 +00002435 default: llvm_unreachable("Unsupported intrinsic!");
Michael J. Spencer8b36a9e2011-04-15 15:07:13 +00002436 case X86::BI__builtin_ia32_pswapdsf:
2437 case X86::BI__builtin_ia32_pswapdsi:
2438 name = "pswapd";
2439 ID = Intrinsic::x86_3dnowa_pswapd;
2440 break;
2441 }
Chandler Carruth345032a2012-02-20 07:35:45 +00002442 llvm::Type *MMXTy = llvm::Type::getX86_MMXTy(getLLVMContext());
2443 Ops[0] = Builder.CreateBitCast(Ops[0], MMXTy, "cast");
Michael J. Spencer8b36a9e2011-04-15 15:07:13 +00002444 llvm::Function *F = CGM.getIntrinsic(ID);
Jay Foad4c7d9f12011-07-15 08:37:34 +00002445 return Builder.CreateCall(F, Ops, name);
Michael J. Spencer8b36a9e2011-04-15 15:07:13 +00002446 }
Anders Carlsson564f1de2007-12-09 23:17:02 +00002447 }
2448}
2449
Tony Linthicum96319392011-12-12 21:14:55 +00002450
2451Value *CodeGenFunction::EmitHexagonBuiltinExpr(unsigned BuiltinID,
2452 const CallExpr *E) {
2453 llvm::SmallVector<Value*, 4> Ops;
2454
2455 for (unsigned i = 0, e = E->getNumArgs(); i != e; i++)
2456 Ops.push_back(EmitScalarExpr(E->getArg(i)));
2457
2458 Intrinsic::ID ID = Intrinsic::not_intrinsic;
2459
2460 switch (BuiltinID) {
2461 default: return 0;
2462
Sirish Pandeac28eca2012-04-23 17:48:57 +00002463// This one below is not generated from the autogenerated iset.py.
2464// So make sure you donot overwrite this one.
2465 case Hexagon::BI__builtin_SI_to_SXTHI_asrh:
2466 ID = Intrinsic::hexagon_SI_to_SXTHI_asrh; break;
2467
2468 case Hexagon::BI__builtin_circ_ldd:
2469 ID = Intrinsic::hexagon_circ_ldd; break;
2470// This one above is not generated from the autogenerated iset.py.
2471// So make sure you donot overwrite this one.
2472
Tony Linthicum96319392011-12-12 21:14:55 +00002473 case Hexagon::BI__builtin_HEXAGON_C2_cmpeq:
2474 ID = Intrinsic::hexagon_C2_cmpeq; break;
2475
2476 case Hexagon::BI__builtin_HEXAGON_C2_cmpgt:
2477 ID = Intrinsic::hexagon_C2_cmpgt; break;
2478
2479 case Hexagon::BI__builtin_HEXAGON_C2_cmpgtu:
2480 ID = Intrinsic::hexagon_C2_cmpgtu; break;
2481
2482 case Hexagon::BI__builtin_HEXAGON_C2_cmpeqp:
2483 ID = Intrinsic::hexagon_C2_cmpeqp; break;
2484
2485 case Hexagon::BI__builtin_HEXAGON_C2_cmpgtp:
2486 ID = Intrinsic::hexagon_C2_cmpgtp; break;
2487
2488 case Hexagon::BI__builtin_HEXAGON_C2_cmpgtup:
2489 ID = Intrinsic::hexagon_C2_cmpgtup; break;
2490
Sirish Pandeac28eca2012-04-23 17:48:57 +00002491 case Hexagon::BI__builtin_HEXAGON_A4_rcmpeqi:
2492 ID = Intrinsic::hexagon_A4_rcmpeqi; break;
2493
2494 case Hexagon::BI__builtin_HEXAGON_A4_rcmpneqi:
2495 ID = Intrinsic::hexagon_A4_rcmpneqi; break;
2496
2497 case Hexagon::BI__builtin_HEXAGON_A4_rcmpeq:
2498 ID = Intrinsic::hexagon_A4_rcmpeq; break;
2499
2500 case Hexagon::BI__builtin_HEXAGON_A4_rcmpneq:
2501 ID = Intrinsic::hexagon_A4_rcmpneq; break;
2502
Tony Linthicum96319392011-12-12 21:14:55 +00002503 case Hexagon::BI__builtin_HEXAGON_C2_bitsset:
2504 ID = Intrinsic::hexagon_C2_bitsset; break;
2505
2506 case Hexagon::BI__builtin_HEXAGON_C2_bitsclr:
2507 ID = Intrinsic::hexagon_C2_bitsclr; break;
2508
Sirish Pandeac28eca2012-04-23 17:48:57 +00002509 case Hexagon::BI__builtin_HEXAGON_C4_nbitsset:
2510 ID = Intrinsic::hexagon_C4_nbitsset; break;
2511
2512 case Hexagon::BI__builtin_HEXAGON_C4_nbitsclr:
2513 ID = Intrinsic::hexagon_C4_nbitsclr; break;
2514
Tony Linthicum96319392011-12-12 21:14:55 +00002515 case Hexagon::BI__builtin_HEXAGON_C2_cmpeqi:
2516 ID = Intrinsic::hexagon_C2_cmpeqi; break;
2517
2518 case Hexagon::BI__builtin_HEXAGON_C2_cmpgti:
2519 ID = Intrinsic::hexagon_C2_cmpgti; break;
2520
2521 case Hexagon::BI__builtin_HEXAGON_C2_cmpgtui:
2522 ID = Intrinsic::hexagon_C2_cmpgtui; break;
2523
2524 case Hexagon::BI__builtin_HEXAGON_C2_cmpgei:
2525 ID = Intrinsic::hexagon_C2_cmpgei; break;
2526
2527 case Hexagon::BI__builtin_HEXAGON_C2_cmpgeui:
2528 ID = Intrinsic::hexagon_C2_cmpgeui; break;
2529
2530 case Hexagon::BI__builtin_HEXAGON_C2_cmplt:
2531 ID = Intrinsic::hexagon_C2_cmplt; break;
2532
2533 case Hexagon::BI__builtin_HEXAGON_C2_cmpltu:
2534 ID = Intrinsic::hexagon_C2_cmpltu; break;
2535
2536 case Hexagon::BI__builtin_HEXAGON_C2_bitsclri:
2537 ID = Intrinsic::hexagon_C2_bitsclri; break;
2538
Sirish Pandeac28eca2012-04-23 17:48:57 +00002539 case Hexagon::BI__builtin_HEXAGON_C4_nbitsclri:
2540 ID = Intrinsic::hexagon_C4_nbitsclri; break;
2541
2542 case Hexagon::BI__builtin_HEXAGON_C4_cmpneqi:
2543 ID = Intrinsic::hexagon_C4_cmpneqi; break;
2544
2545 case Hexagon::BI__builtin_HEXAGON_C4_cmpltei:
2546 ID = Intrinsic::hexagon_C4_cmpltei; break;
2547
2548 case Hexagon::BI__builtin_HEXAGON_C4_cmplteui:
2549 ID = Intrinsic::hexagon_C4_cmplteui; break;
2550
2551 case Hexagon::BI__builtin_HEXAGON_C4_cmpneq:
2552 ID = Intrinsic::hexagon_C4_cmpneq; break;
2553
2554 case Hexagon::BI__builtin_HEXAGON_C4_cmplte:
2555 ID = Intrinsic::hexagon_C4_cmplte; break;
2556
2557 case Hexagon::BI__builtin_HEXAGON_C4_cmplteu:
2558 ID = Intrinsic::hexagon_C4_cmplteu; break;
2559
Tony Linthicum96319392011-12-12 21:14:55 +00002560 case Hexagon::BI__builtin_HEXAGON_C2_and:
2561 ID = Intrinsic::hexagon_C2_and; break;
2562
2563 case Hexagon::BI__builtin_HEXAGON_C2_or:
2564 ID = Intrinsic::hexagon_C2_or; break;
2565
2566 case Hexagon::BI__builtin_HEXAGON_C2_xor:
2567 ID = Intrinsic::hexagon_C2_xor; break;
2568
2569 case Hexagon::BI__builtin_HEXAGON_C2_andn:
2570 ID = Intrinsic::hexagon_C2_andn; break;
2571
2572 case Hexagon::BI__builtin_HEXAGON_C2_not:
2573 ID = Intrinsic::hexagon_C2_not; break;
2574
2575 case Hexagon::BI__builtin_HEXAGON_C2_orn:
2576 ID = Intrinsic::hexagon_C2_orn; break;
2577
Sirish Pandeac28eca2012-04-23 17:48:57 +00002578 case Hexagon::BI__builtin_HEXAGON_C4_and_and:
2579 ID = Intrinsic::hexagon_C4_and_and; break;
2580
2581 case Hexagon::BI__builtin_HEXAGON_C4_and_or:
2582 ID = Intrinsic::hexagon_C4_and_or; break;
2583
2584 case Hexagon::BI__builtin_HEXAGON_C4_or_and:
2585 ID = Intrinsic::hexagon_C4_or_and; break;
2586
2587 case Hexagon::BI__builtin_HEXAGON_C4_or_or:
2588 ID = Intrinsic::hexagon_C4_or_or; break;
2589
2590 case Hexagon::BI__builtin_HEXAGON_C4_and_andn:
2591 ID = Intrinsic::hexagon_C4_and_andn; break;
2592
2593 case Hexagon::BI__builtin_HEXAGON_C4_and_orn:
2594 ID = Intrinsic::hexagon_C4_and_orn; break;
2595
2596 case Hexagon::BI__builtin_HEXAGON_C4_or_andn:
2597 ID = Intrinsic::hexagon_C4_or_andn; break;
2598
2599 case Hexagon::BI__builtin_HEXAGON_C4_or_orn:
2600 ID = Intrinsic::hexagon_C4_or_orn; break;
2601
Tony Linthicum96319392011-12-12 21:14:55 +00002602 case Hexagon::BI__builtin_HEXAGON_C2_pxfer_map:
2603 ID = Intrinsic::hexagon_C2_pxfer_map; break;
2604
2605 case Hexagon::BI__builtin_HEXAGON_C2_any8:
2606 ID = Intrinsic::hexagon_C2_any8; break;
2607
2608 case Hexagon::BI__builtin_HEXAGON_C2_all8:
2609 ID = Intrinsic::hexagon_C2_all8; break;
2610
2611 case Hexagon::BI__builtin_HEXAGON_C2_vitpack:
2612 ID = Intrinsic::hexagon_C2_vitpack; break;
2613
2614 case Hexagon::BI__builtin_HEXAGON_C2_mux:
2615 ID = Intrinsic::hexagon_C2_mux; break;
2616
2617 case Hexagon::BI__builtin_HEXAGON_C2_muxii:
2618 ID = Intrinsic::hexagon_C2_muxii; break;
2619
2620 case Hexagon::BI__builtin_HEXAGON_C2_muxir:
2621 ID = Intrinsic::hexagon_C2_muxir; break;
2622
2623 case Hexagon::BI__builtin_HEXAGON_C2_muxri:
2624 ID = Intrinsic::hexagon_C2_muxri; break;
2625
2626 case Hexagon::BI__builtin_HEXAGON_C2_vmux:
2627 ID = Intrinsic::hexagon_C2_vmux; break;
2628
2629 case Hexagon::BI__builtin_HEXAGON_C2_mask:
2630 ID = Intrinsic::hexagon_C2_mask; break;
2631
2632 case Hexagon::BI__builtin_HEXAGON_A2_vcmpbeq:
2633 ID = Intrinsic::hexagon_A2_vcmpbeq; break;
2634
Sirish Pandeac28eca2012-04-23 17:48:57 +00002635 case Hexagon::BI__builtin_HEXAGON_A4_vcmpbeqi:
2636 ID = Intrinsic::hexagon_A4_vcmpbeqi; break;
2637
2638 case Hexagon::BI__builtin_HEXAGON_A4_vcmpbeq_any:
2639 ID = Intrinsic::hexagon_A4_vcmpbeq_any; break;
2640
Tony Linthicum96319392011-12-12 21:14:55 +00002641 case Hexagon::BI__builtin_HEXAGON_A2_vcmpbgtu:
2642 ID = Intrinsic::hexagon_A2_vcmpbgtu; break;
2643
Sirish Pandeac28eca2012-04-23 17:48:57 +00002644 case Hexagon::BI__builtin_HEXAGON_A4_vcmpbgtui:
2645 ID = Intrinsic::hexagon_A4_vcmpbgtui; break;
2646
2647 case Hexagon::BI__builtin_HEXAGON_A4_vcmpbgt:
2648 ID = Intrinsic::hexagon_A4_vcmpbgt; break;
2649
2650 case Hexagon::BI__builtin_HEXAGON_A4_vcmpbgti:
2651 ID = Intrinsic::hexagon_A4_vcmpbgti; break;
2652
2653 case Hexagon::BI__builtin_HEXAGON_A4_cmpbeq:
2654 ID = Intrinsic::hexagon_A4_cmpbeq; break;
2655
2656 case Hexagon::BI__builtin_HEXAGON_A4_cmpbeqi:
2657 ID = Intrinsic::hexagon_A4_cmpbeqi; break;
2658
2659 case Hexagon::BI__builtin_HEXAGON_A4_cmpbgtu:
2660 ID = Intrinsic::hexagon_A4_cmpbgtu; break;
2661
2662 case Hexagon::BI__builtin_HEXAGON_A4_cmpbgtui:
2663 ID = Intrinsic::hexagon_A4_cmpbgtui; break;
2664
2665 case Hexagon::BI__builtin_HEXAGON_A4_cmpbgt:
2666 ID = Intrinsic::hexagon_A4_cmpbgt; break;
2667
2668 case Hexagon::BI__builtin_HEXAGON_A4_cmpbgti:
2669 ID = Intrinsic::hexagon_A4_cmpbgti; break;
2670
Tony Linthicum96319392011-12-12 21:14:55 +00002671 case Hexagon::BI__builtin_HEXAGON_A2_vcmpheq:
2672 ID = Intrinsic::hexagon_A2_vcmpheq; break;
2673
2674 case Hexagon::BI__builtin_HEXAGON_A2_vcmphgt:
2675 ID = Intrinsic::hexagon_A2_vcmphgt; break;
2676
2677 case Hexagon::BI__builtin_HEXAGON_A2_vcmphgtu:
2678 ID = Intrinsic::hexagon_A2_vcmphgtu; break;
2679
Sirish Pandeac28eca2012-04-23 17:48:57 +00002680 case Hexagon::BI__builtin_HEXAGON_A4_vcmpheqi:
2681 ID = Intrinsic::hexagon_A4_vcmpheqi; break;
2682
2683 case Hexagon::BI__builtin_HEXAGON_A4_vcmphgti:
2684 ID = Intrinsic::hexagon_A4_vcmphgti; break;
2685
2686 case Hexagon::BI__builtin_HEXAGON_A4_vcmphgtui:
2687 ID = Intrinsic::hexagon_A4_vcmphgtui; break;
2688
2689 case Hexagon::BI__builtin_HEXAGON_A4_cmpheq:
2690 ID = Intrinsic::hexagon_A4_cmpheq; break;
2691
2692 case Hexagon::BI__builtin_HEXAGON_A4_cmphgt:
2693 ID = Intrinsic::hexagon_A4_cmphgt; break;
2694
2695 case Hexagon::BI__builtin_HEXAGON_A4_cmphgtu:
2696 ID = Intrinsic::hexagon_A4_cmphgtu; break;
2697
2698 case Hexagon::BI__builtin_HEXAGON_A4_cmpheqi:
2699 ID = Intrinsic::hexagon_A4_cmpheqi; break;
2700
2701 case Hexagon::BI__builtin_HEXAGON_A4_cmphgti:
2702 ID = Intrinsic::hexagon_A4_cmphgti; break;
2703
2704 case Hexagon::BI__builtin_HEXAGON_A4_cmphgtui:
2705 ID = Intrinsic::hexagon_A4_cmphgtui; break;
2706
Tony Linthicum96319392011-12-12 21:14:55 +00002707 case Hexagon::BI__builtin_HEXAGON_A2_vcmpweq:
2708 ID = Intrinsic::hexagon_A2_vcmpweq; break;
2709
2710 case Hexagon::BI__builtin_HEXAGON_A2_vcmpwgt:
2711 ID = Intrinsic::hexagon_A2_vcmpwgt; break;
2712
2713 case Hexagon::BI__builtin_HEXAGON_A2_vcmpwgtu:
2714 ID = Intrinsic::hexagon_A2_vcmpwgtu; break;
2715
Sirish Pandeac28eca2012-04-23 17:48:57 +00002716 case Hexagon::BI__builtin_HEXAGON_A4_vcmpweqi:
2717 ID = Intrinsic::hexagon_A4_vcmpweqi; break;
2718
2719 case Hexagon::BI__builtin_HEXAGON_A4_vcmpwgti:
2720 ID = Intrinsic::hexagon_A4_vcmpwgti; break;
2721
2722 case Hexagon::BI__builtin_HEXAGON_A4_vcmpwgtui:
2723 ID = Intrinsic::hexagon_A4_vcmpwgtui; break;
2724
2725 case Hexagon::BI__builtin_HEXAGON_A4_boundscheck:
2726 ID = Intrinsic::hexagon_A4_boundscheck; break;
2727
2728 case Hexagon::BI__builtin_HEXAGON_A4_tlbmatch:
2729 ID = Intrinsic::hexagon_A4_tlbmatch; break;
2730
Tony Linthicum96319392011-12-12 21:14:55 +00002731 case Hexagon::BI__builtin_HEXAGON_C2_tfrpr:
2732 ID = Intrinsic::hexagon_C2_tfrpr; break;
2733
2734 case Hexagon::BI__builtin_HEXAGON_C2_tfrrp:
2735 ID = Intrinsic::hexagon_C2_tfrrp; break;
2736
Sirish Pandeac28eca2012-04-23 17:48:57 +00002737 case Hexagon::BI__builtin_HEXAGON_C4_fastcorner9:
2738 ID = Intrinsic::hexagon_C4_fastcorner9; break;
2739
2740 case Hexagon::BI__builtin_HEXAGON_C4_fastcorner9_not:
2741 ID = Intrinsic::hexagon_C4_fastcorner9_not; break;
2742
Tony Linthicum96319392011-12-12 21:14:55 +00002743 case Hexagon::BI__builtin_HEXAGON_M2_mpy_acc_hh_s0:
2744 ID = Intrinsic::hexagon_M2_mpy_acc_hh_s0; break;
2745
2746 case Hexagon::BI__builtin_HEXAGON_M2_mpy_acc_hh_s1:
2747 ID = Intrinsic::hexagon_M2_mpy_acc_hh_s1; break;
2748
2749 case Hexagon::BI__builtin_HEXAGON_M2_mpy_acc_hl_s0:
2750 ID = Intrinsic::hexagon_M2_mpy_acc_hl_s0; break;
2751
2752 case Hexagon::BI__builtin_HEXAGON_M2_mpy_acc_hl_s1:
2753 ID = Intrinsic::hexagon_M2_mpy_acc_hl_s1; break;
2754
2755 case Hexagon::BI__builtin_HEXAGON_M2_mpy_acc_lh_s0:
2756 ID = Intrinsic::hexagon_M2_mpy_acc_lh_s0; break;
2757
2758 case Hexagon::BI__builtin_HEXAGON_M2_mpy_acc_lh_s1:
2759 ID = Intrinsic::hexagon_M2_mpy_acc_lh_s1; break;
2760
2761 case Hexagon::BI__builtin_HEXAGON_M2_mpy_acc_ll_s0:
2762 ID = Intrinsic::hexagon_M2_mpy_acc_ll_s0; break;
2763
2764 case Hexagon::BI__builtin_HEXAGON_M2_mpy_acc_ll_s1:
2765 ID = Intrinsic::hexagon_M2_mpy_acc_ll_s1; break;
2766
2767 case Hexagon::BI__builtin_HEXAGON_M2_mpy_nac_hh_s0:
2768 ID = Intrinsic::hexagon_M2_mpy_nac_hh_s0; break;
2769
2770 case Hexagon::BI__builtin_HEXAGON_M2_mpy_nac_hh_s1:
2771 ID = Intrinsic::hexagon_M2_mpy_nac_hh_s1; break;
2772
2773 case Hexagon::BI__builtin_HEXAGON_M2_mpy_nac_hl_s0:
2774 ID = Intrinsic::hexagon_M2_mpy_nac_hl_s0; break;
2775
2776 case Hexagon::BI__builtin_HEXAGON_M2_mpy_nac_hl_s1:
2777 ID = Intrinsic::hexagon_M2_mpy_nac_hl_s1; break;
2778
2779 case Hexagon::BI__builtin_HEXAGON_M2_mpy_nac_lh_s0:
2780 ID = Intrinsic::hexagon_M2_mpy_nac_lh_s0; break;
2781
2782 case Hexagon::BI__builtin_HEXAGON_M2_mpy_nac_lh_s1:
2783 ID = Intrinsic::hexagon_M2_mpy_nac_lh_s1; break;
2784
2785 case Hexagon::BI__builtin_HEXAGON_M2_mpy_nac_ll_s0:
2786 ID = Intrinsic::hexagon_M2_mpy_nac_ll_s0; break;
2787
2788 case Hexagon::BI__builtin_HEXAGON_M2_mpy_nac_ll_s1:
2789 ID = Intrinsic::hexagon_M2_mpy_nac_ll_s1; break;
2790
2791 case Hexagon::BI__builtin_HEXAGON_M2_mpy_acc_sat_hh_s0:
2792 ID = Intrinsic::hexagon_M2_mpy_acc_sat_hh_s0; break;
2793
2794 case Hexagon::BI__builtin_HEXAGON_M2_mpy_acc_sat_hh_s1:
2795 ID = Intrinsic::hexagon_M2_mpy_acc_sat_hh_s1; break;
2796
2797 case Hexagon::BI__builtin_HEXAGON_M2_mpy_acc_sat_hl_s0:
2798 ID = Intrinsic::hexagon_M2_mpy_acc_sat_hl_s0; break;
2799
2800 case Hexagon::BI__builtin_HEXAGON_M2_mpy_acc_sat_hl_s1:
2801 ID = Intrinsic::hexagon_M2_mpy_acc_sat_hl_s1; break;
2802
2803 case Hexagon::BI__builtin_HEXAGON_M2_mpy_acc_sat_lh_s0:
2804 ID = Intrinsic::hexagon_M2_mpy_acc_sat_lh_s0; break;
2805
2806 case Hexagon::BI__builtin_HEXAGON_M2_mpy_acc_sat_lh_s1:
2807 ID = Intrinsic::hexagon_M2_mpy_acc_sat_lh_s1; break;
2808
2809 case Hexagon::BI__builtin_HEXAGON_M2_mpy_acc_sat_ll_s0:
2810 ID = Intrinsic::hexagon_M2_mpy_acc_sat_ll_s0; break;
2811
2812 case Hexagon::BI__builtin_HEXAGON_M2_mpy_acc_sat_ll_s1:
2813 ID = Intrinsic::hexagon_M2_mpy_acc_sat_ll_s1; break;
2814
2815 case Hexagon::BI__builtin_HEXAGON_M2_mpy_nac_sat_hh_s0:
2816 ID = Intrinsic::hexagon_M2_mpy_nac_sat_hh_s0; break;
2817
2818 case Hexagon::BI__builtin_HEXAGON_M2_mpy_nac_sat_hh_s1:
2819 ID = Intrinsic::hexagon_M2_mpy_nac_sat_hh_s1; break;
2820
2821 case Hexagon::BI__builtin_HEXAGON_M2_mpy_nac_sat_hl_s0:
2822 ID = Intrinsic::hexagon_M2_mpy_nac_sat_hl_s0; break;
2823
2824 case Hexagon::BI__builtin_HEXAGON_M2_mpy_nac_sat_hl_s1:
2825 ID = Intrinsic::hexagon_M2_mpy_nac_sat_hl_s1; break;
2826
2827 case Hexagon::BI__builtin_HEXAGON_M2_mpy_nac_sat_lh_s0:
2828 ID = Intrinsic::hexagon_M2_mpy_nac_sat_lh_s0; break;
2829
2830 case Hexagon::BI__builtin_HEXAGON_M2_mpy_nac_sat_lh_s1:
2831 ID = Intrinsic::hexagon_M2_mpy_nac_sat_lh_s1; break;
2832
2833 case Hexagon::BI__builtin_HEXAGON_M2_mpy_nac_sat_ll_s0:
2834 ID = Intrinsic::hexagon_M2_mpy_nac_sat_ll_s0; break;
2835
2836 case Hexagon::BI__builtin_HEXAGON_M2_mpy_nac_sat_ll_s1:
2837 ID = Intrinsic::hexagon_M2_mpy_nac_sat_ll_s1; break;
2838
2839 case Hexagon::BI__builtin_HEXAGON_M2_mpy_hh_s0:
2840 ID = Intrinsic::hexagon_M2_mpy_hh_s0; break;
2841
2842 case Hexagon::BI__builtin_HEXAGON_M2_mpy_hh_s1:
2843 ID = Intrinsic::hexagon_M2_mpy_hh_s1; break;
2844
2845 case Hexagon::BI__builtin_HEXAGON_M2_mpy_hl_s0:
2846 ID = Intrinsic::hexagon_M2_mpy_hl_s0; break;
2847
2848 case Hexagon::BI__builtin_HEXAGON_M2_mpy_hl_s1:
2849 ID = Intrinsic::hexagon_M2_mpy_hl_s1; break;
2850
2851 case Hexagon::BI__builtin_HEXAGON_M2_mpy_lh_s0:
2852 ID = Intrinsic::hexagon_M2_mpy_lh_s0; break;
2853
2854 case Hexagon::BI__builtin_HEXAGON_M2_mpy_lh_s1:
2855 ID = Intrinsic::hexagon_M2_mpy_lh_s1; break;
2856
2857 case Hexagon::BI__builtin_HEXAGON_M2_mpy_ll_s0:
2858 ID = Intrinsic::hexagon_M2_mpy_ll_s0; break;
2859
2860 case Hexagon::BI__builtin_HEXAGON_M2_mpy_ll_s1:
2861 ID = Intrinsic::hexagon_M2_mpy_ll_s1; break;
2862
2863 case Hexagon::BI__builtin_HEXAGON_M2_mpy_sat_hh_s0:
2864 ID = Intrinsic::hexagon_M2_mpy_sat_hh_s0; break;
2865
2866 case Hexagon::BI__builtin_HEXAGON_M2_mpy_sat_hh_s1:
2867 ID = Intrinsic::hexagon_M2_mpy_sat_hh_s1; break;
2868
2869 case Hexagon::BI__builtin_HEXAGON_M2_mpy_sat_hl_s0:
2870 ID = Intrinsic::hexagon_M2_mpy_sat_hl_s0; break;
2871
2872 case Hexagon::BI__builtin_HEXAGON_M2_mpy_sat_hl_s1:
2873 ID = Intrinsic::hexagon_M2_mpy_sat_hl_s1; break;
2874
2875 case Hexagon::BI__builtin_HEXAGON_M2_mpy_sat_lh_s0:
2876 ID = Intrinsic::hexagon_M2_mpy_sat_lh_s0; break;
2877
2878 case Hexagon::BI__builtin_HEXAGON_M2_mpy_sat_lh_s1:
2879 ID = Intrinsic::hexagon_M2_mpy_sat_lh_s1; break;
2880
2881 case Hexagon::BI__builtin_HEXAGON_M2_mpy_sat_ll_s0:
2882 ID = Intrinsic::hexagon_M2_mpy_sat_ll_s0; break;
2883
2884 case Hexagon::BI__builtin_HEXAGON_M2_mpy_sat_ll_s1:
2885 ID = Intrinsic::hexagon_M2_mpy_sat_ll_s1; break;
2886
2887 case Hexagon::BI__builtin_HEXAGON_M2_mpy_rnd_hh_s0:
2888 ID = Intrinsic::hexagon_M2_mpy_rnd_hh_s0; break;
2889
2890 case Hexagon::BI__builtin_HEXAGON_M2_mpy_rnd_hh_s1:
2891 ID = Intrinsic::hexagon_M2_mpy_rnd_hh_s1; break;
2892
2893 case Hexagon::BI__builtin_HEXAGON_M2_mpy_rnd_hl_s0:
2894 ID = Intrinsic::hexagon_M2_mpy_rnd_hl_s0; break;
2895
2896 case Hexagon::BI__builtin_HEXAGON_M2_mpy_rnd_hl_s1:
2897 ID = Intrinsic::hexagon_M2_mpy_rnd_hl_s1; break;
2898
2899 case Hexagon::BI__builtin_HEXAGON_M2_mpy_rnd_lh_s0:
2900 ID = Intrinsic::hexagon_M2_mpy_rnd_lh_s0; break;
2901
2902 case Hexagon::BI__builtin_HEXAGON_M2_mpy_rnd_lh_s1:
2903 ID = Intrinsic::hexagon_M2_mpy_rnd_lh_s1; break;
2904
2905 case Hexagon::BI__builtin_HEXAGON_M2_mpy_rnd_ll_s0:
2906 ID = Intrinsic::hexagon_M2_mpy_rnd_ll_s0; break;
2907
2908 case Hexagon::BI__builtin_HEXAGON_M2_mpy_rnd_ll_s1:
2909 ID = Intrinsic::hexagon_M2_mpy_rnd_ll_s1; break;
2910
2911 case Hexagon::BI__builtin_HEXAGON_M2_mpy_sat_rnd_hh_s0:
2912 ID = Intrinsic::hexagon_M2_mpy_sat_rnd_hh_s0; break;
2913
2914 case Hexagon::BI__builtin_HEXAGON_M2_mpy_sat_rnd_hh_s1:
2915 ID = Intrinsic::hexagon_M2_mpy_sat_rnd_hh_s1; break;
2916
2917 case Hexagon::BI__builtin_HEXAGON_M2_mpy_sat_rnd_hl_s0:
2918 ID = Intrinsic::hexagon_M2_mpy_sat_rnd_hl_s0; break;
2919
2920 case Hexagon::BI__builtin_HEXAGON_M2_mpy_sat_rnd_hl_s1:
2921 ID = Intrinsic::hexagon_M2_mpy_sat_rnd_hl_s1; break;
2922
2923 case Hexagon::BI__builtin_HEXAGON_M2_mpy_sat_rnd_lh_s0:
2924 ID = Intrinsic::hexagon_M2_mpy_sat_rnd_lh_s0; break;
2925
2926 case Hexagon::BI__builtin_HEXAGON_M2_mpy_sat_rnd_lh_s1:
2927 ID = Intrinsic::hexagon_M2_mpy_sat_rnd_lh_s1; break;
2928
2929 case Hexagon::BI__builtin_HEXAGON_M2_mpy_sat_rnd_ll_s0:
2930 ID = Intrinsic::hexagon_M2_mpy_sat_rnd_ll_s0; break;
2931
2932 case Hexagon::BI__builtin_HEXAGON_M2_mpy_sat_rnd_ll_s1:
2933 ID = Intrinsic::hexagon_M2_mpy_sat_rnd_ll_s1; break;
2934
2935 case Hexagon::BI__builtin_HEXAGON_M2_mpyd_acc_hh_s0:
2936 ID = Intrinsic::hexagon_M2_mpyd_acc_hh_s0; break;
2937
2938 case Hexagon::BI__builtin_HEXAGON_M2_mpyd_acc_hh_s1:
2939 ID = Intrinsic::hexagon_M2_mpyd_acc_hh_s1; break;
2940
2941 case Hexagon::BI__builtin_HEXAGON_M2_mpyd_acc_hl_s0:
2942 ID = Intrinsic::hexagon_M2_mpyd_acc_hl_s0; break;
2943
2944 case Hexagon::BI__builtin_HEXAGON_M2_mpyd_acc_hl_s1:
2945 ID = Intrinsic::hexagon_M2_mpyd_acc_hl_s1; break;
2946
2947 case Hexagon::BI__builtin_HEXAGON_M2_mpyd_acc_lh_s0:
2948 ID = Intrinsic::hexagon_M2_mpyd_acc_lh_s0; break;
2949
2950 case Hexagon::BI__builtin_HEXAGON_M2_mpyd_acc_lh_s1:
2951 ID = Intrinsic::hexagon_M2_mpyd_acc_lh_s1; break;
2952
2953 case Hexagon::BI__builtin_HEXAGON_M2_mpyd_acc_ll_s0:
2954 ID = Intrinsic::hexagon_M2_mpyd_acc_ll_s0; break;
2955
2956 case Hexagon::BI__builtin_HEXAGON_M2_mpyd_acc_ll_s1:
2957 ID = Intrinsic::hexagon_M2_mpyd_acc_ll_s1; break;
2958
2959 case Hexagon::BI__builtin_HEXAGON_M2_mpyd_nac_hh_s0:
2960 ID = Intrinsic::hexagon_M2_mpyd_nac_hh_s0; break;
2961
2962 case Hexagon::BI__builtin_HEXAGON_M2_mpyd_nac_hh_s1:
2963 ID = Intrinsic::hexagon_M2_mpyd_nac_hh_s1; break;
2964
2965 case Hexagon::BI__builtin_HEXAGON_M2_mpyd_nac_hl_s0:
2966 ID = Intrinsic::hexagon_M2_mpyd_nac_hl_s0; break;
2967
2968 case Hexagon::BI__builtin_HEXAGON_M2_mpyd_nac_hl_s1:
2969 ID = Intrinsic::hexagon_M2_mpyd_nac_hl_s1; break;
2970
2971 case Hexagon::BI__builtin_HEXAGON_M2_mpyd_nac_lh_s0:
2972 ID = Intrinsic::hexagon_M2_mpyd_nac_lh_s0; break;
2973
2974 case Hexagon::BI__builtin_HEXAGON_M2_mpyd_nac_lh_s1:
2975 ID = Intrinsic::hexagon_M2_mpyd_nac_lh_s1; break;
2976
2977 case Hexagon::BI__builtin_HEXAGON_M2_mpyd_nac_ll_s0:
2978 ID = Intrinsic::hexagon_M2_mpyd_nac_ll_s0; break;
2979
2980 case Hexagon::BI__builtin_HEXAGON_M2_mpyd_nac_ll_s1:
2981 ID = Intrinsic::hexagon_M2_mpyd_nac_ll_s1; break;
2982
2983 case Hexagon::BI__builtin_HEXAGON_M2_mpyd_hh_s0:
2984 ID = Intrinsic::hexagon_M2_mpyd_hh_s0; break;
2985
2986 case Hexagon::BI__builtin_HEXAGON_M2_mpyd_hh_s1:
2987 ID = Intrinsic::hexagon_M2_mpyd_hh_s1; break;
2988
2989 case Hexagon::BI__builtin_HEXAGON_M2_mpyd_hl_s0:
2990 ID = Intrinsic::hexagon_M2_mpyd_hl_s0; break;
2991
2992 case Hexagon::BI__builtin_HEXAGON_M2_mpyd_hl_s1:
2993 ID = Intrinsic::hexagon_M2_mpyd_hl_s1; break;
2994
2995 case Hexagon::BI__builtin_HEXAGON_M2_mpyd_lh_s0:
2996 ID = Intrinsic::hexagon_M2_mpyd_lh_s0; break;
2997
2998 case Hexagon::BI__builtin_HEXAGON_M2_mpyd_lh_s1:
2999 ID = Intrinsic::hexagon_M2_mpyd_lh_s1; break;
3000
3001 case Hexagon::BI__builtin_HEXAGON_M2_mpyd_ll_s0:
3002 ID = Intrinsic::hexagon_M2_mpyd_ll_s0; break;
3003
3004 case Hexagon::BI__builtin_HEXAGON_M2_mpyd_ll_s1:
3005 ID = Intrinsic::hexagon_M2_mpyd_ll_s1; break;
3006
3007 case Hexagon::BI__builtin_HEXAGON_M2_mpyd_rnd_hh_s0:
3008 ID = Intrinsic::hexagon_M2_mpyd_rnd_hh_s0; break;
3009
3010 case Hexagon::BI__builtin_HEXAGON_M2_mpyd_rnd_hh_s1:
3011 ID = Intrinsic::hexagon_M2_mpyd_rnd_hh_s1; break;
3012
3013 case Hexagon::BI__builtin_HEXAGON_M2_mpyd_rnd_hl_s0:
3014 ID = Intrinsic::hexagon_M2_mpyd_rnd_hl_s0; break;
3015
3016 case Hexagon::BI__builtin_HEXAGON_M2_mpyd_rnd_hl_s1:
3017 ID = Intrinsic::hexagon_M2_mpyd_rnd_hl_s1; break;
3018
3019 case Hexagon::BI__builtin_HEXAGON_M2_mpyd_rnd_lh_s0:
3020 ID = Intrinsic::hexagon_M2_mpyd_rnd_lh_s0; break;
3021
3022 case Hexagon::BI__builtin_HEXAGON_M2_mpyd_rnd_lh_s1:
3023 ID = Intrinsic::hexagon_M2_mpyd_rnd_lh_s1; break;
3024
3025 case Hexagon::BI__builtin_HEXAGON_M2_mpyd_rnd_ll_s0:
3026 ID = Intrinsic::hexagon_M2_mpyd_rnd_ll_s0; break;
3027
3028 case Hexagon::BI__builtin_HEXAGON_M2_mpyd_rnd_ll_s1:
3029 ID = Intrinsic::hexagon_M2_mpyd_rnd_ll_s1; break;
3030
3031 case Hexagon::BI__builtin_HEXAGON_M2_mpyu_acc_hh_s0:
3032 ID = Intrinsic::hexagon_M2_mpyu_acc_hh_s0; break;
3033
3034 case Hexagon::BI__builtin_HEXAGON_M2_mpyu_acc_hh_s1:
3035 ID = Intrinsic::hexagon_M2_mpyu_acc_hh_s1; break;
3036
3037 case Hexagon::BI__builtin_HEXAGON_M2_mpyu_acc_hl_s0:
3038 ID = Intrinsic::hexagon_M2_mpyu_acc_hl_s0; break;
3039
3040 case Hexagon::BI__builtin_HEXAGON_M2_mpyu_acc_hl_s1:
3041 ID = Intrinsic::hexagon_M2_mpyu_acc_hl_s1; break;
3042
3043 case Hexagon::BI__builtin_HEXAGON_M2_mpyu_acc_lh_s0:
3044 ID = Intrinsic::hexagon_M2_mpyu_acc_lh_s0; break;
3045
3046 case Hexagon::BI__builtin_HEXAGON_M2_mpyu_acc_lh_s1:
3047 ID = Intrinsic::hexagon_M2_mpyu_acc_lh_s1; break;
3048
3049 case Hexagon::BI__builtin_HEXAGON_M2_mpyu_acc_ll_s0:
3050 ID = Intrinsic::hexagon_M2_mpyu_acc_ll_s0; break;
3051
3052 case Hexagon::BI__builtin_HEXAGON_M2_mpyu_acc_ll_s1:
3053 ID = Intrinsic::hexagon_M2_mpyu_acc_ll_s1; break;
3054
3055 case Hexagon::BI__builtin_HEXAGON_M2_mpyu_nac_hh_s0:
3056 ID = Intrinsic::hexagon_M2_mpyu_nac_hh_s0; break;
3057
3058 case Hexagon::BI__builtin_HEXAGON_M2_mpyu_nac_hh_s1:
3059 ID = Intrinsic::hexagon_M2_mpyu_nac_hh_s1; break;
3060
3061 case Hexagon::BI__builtin_HEXAGON_M2_mpyu_nac_hl_s0:
3062 ID = Intrinsic::hexagon_M2_mpyu_nac_hl_s0; break;
3063
3064 case Hexagon::BI__builtin_HEXAGON_M2_mpyu_nac_hl_s1:
3065 ID = Intrinsic::hexagon_M2_mpyu_nac_hl_s1; break;
3066
3067 case Hexagon::BI__builtin_HEXAGON_M2_mpyu_nac_lh_s0:
3068 ID = Intrinsic::hexagon_M2_mpyu_nac_lh_s0; break;
3069
3070 case Hexagon::BI__builtin_HEXAGON_M2_mpyu_nac_lh_s1:
3071 ID = Intrinsic::hexagon_M2_mpyu_nac_lh_s1; break;
3072
3073 case Hexagon::BI__builtin_HEXAGON_M2_mpyu_nac_ll_s0:
3074 ID = Intrinsic::hexagon_M2_mpyu_nac_ll_s0; break;
3075
3076 case Hexagon::BI__builtin_HEXAGON_M2_mpyu_nac_ll_s1:
3077 ID = Intrinsic::hexagon_M2_mpyu_nac_ll_s1; break;
3078
3079 case Hexagon::BI__builtin_HEXAGON_M2_mpyu_hh_s0:
3080 ID = Intrinsic::hexagon_M2_mpyu_hh_s0; break;
3081
3082 case Hexagon::BI__builtin_HEXAGON_M2_mpyu_hh_s1:
3083 ID = Intrinsic::hexagon_M2_mpyu_hh_s1; break;
3084
3085 case Hexagon::BI__builtin_HEXAGON_M2_mpyu_hl_s0:
3086 ID = Intrinsic::hexagon_M2_mpyu_hl_s0; break;
3087
3088 case Hexagon::BI__builtin_HEXAGON_M2_mpyu_hl_s1:
3089 ID = Intrinsic::hexagon_M2_mpyu_hl_s1; break;
3090
3091 case Hexagon::BI__builtin_HEXAGON_M2_mpyu_lh_s0:
3092 ID = Intrinsic::hexagon_M2_mpyu_lh_s0; break;
3093
3094 case Hexagon::BI__builtin_HEXAGON_M2_mpyu_lh_s1:
3095 ID = Intrinsic::hexagon_M2_mpyu_lh_s1; break;
3096
3097 case Hexagon::BI__builtin_HEXAGON_M2_mpyu_ll_s0:
3098 ID = Intrinsic::hexagon_M2_mpyu_ll_s0; break;
3099
3100 case Hexagon::BI__builtin_HEXAGON_M2_mpyu_ll_s1:
3101 ID = Intrinsic::hexagon_M2_mpyu_ll_s1; break;
3102
3103 case Hexagon::BI__builtin_HEXAGON_M2_mpyud_acc_hh_s0:
3104 ID = Intrinsic::hexagon_M2_mpyud_acc_hh_s0; break;
3105
3106 case Hexagon::BI__builtin_HEXAGON_M2_mpyud_acc_hh_s1:
3107 ID = Intrinsic::hexagon_M2_mpyud_acc_hh_s1; break;
3108
3109 case Hexagon::BI__builtin_HEXAGON_M2_mpyud_acc_hl_s0:
3110 ID = Intrinsic::hexagon_M2_mpyud_acc_hl_s0; break;
3111
3112 case Hexagon::BI__builtin_HEXAGON_M2_mpyud_acc_hl_s1:
3113 ID = Intrinsic::hexagon_M2_mpyud_acc_hl_s1; break;
3114
3115 case Hexagon::BI__builtin_HEXAGON_M2_mpyud_acc_lh_s0:
3116 ID = Intrinsic::hexagon_M2_mpyud_acc_lh_s0; break;
3117
3118 case Hexagon::BI__builtin_HEXAGON_M2_mpyud_acc_lh_s1:
3119 ID = Intrinsic::hexagon_M2_mpyud_acc_lh_s1; break;
3120
3121 case Hexagon::BI__builtin_HEXAGON_M2_mpyud_acc_ll_s0:
3122 ID = Intrinsic::hexagon_M2_mpyud_acc_ll_s0; break;
3123
3124 case Hexagon::BI__builtin_HEXAGON_M2_mpyud_acc_ll_s1:
3125 ID = Intrinsic::hexagon_M2_mpyud_acc_ll_s1; break;
3126
3127 case Hexagon::BI__builtin_HEXAGON_M2_mpyud_nac_hh_s0:
3128 ID = Intrinsic::hexagon_M2_mpyud_nac_hh_s0; break;
3129
3130 case Hexagon::BI__builtin_HEXAGON_M2_mpyud_nac_hh_s1:
3131 ID = Intrinsic::hexagon_M2_mpyud_nac_hh_s1; break;
3132
3133 case Hexagon::BI__builtin_HEXAGON_M2_mpyud_nac_hl_s0:
3134 ID = Intrinsic::hexagon_M2_mpyud_nac_hl_s0; break;
3135
3136 case Hexagon::BI__builtin_HEXAGON_M2_mpyud_nac_hl_s1:
3137 ID = Intrinsic::hexagon_M2_mpyud_nac_hl_s1; break;
3138
3139 case Hexagon::BI__builtin_HEXAGON_M2_mpyud_nac_lh_s0:
3140 ID = Intrinsic::hexagon_M2_mpyud_nac_lh_s0; break;
3141
3142 case Hexagon::BI__builtin_HEXAGON_M2_mpyud_nac_lh_s1:
3143 ID = Intrinsic::hexagon_M2_mpyud_nac_lh_s1; break;
3144
3145 case Hexagon::BI__builtin_HEXAGON_M2_mpyud_nac_ll_s0:
3146 ID = Intrinsic::hexagon_M2_mpyud_nac_ll_s0; break;
3147
3148 case Hexagon::BI__builtin_HEXAGON_M2_mpyud_nac_ll_s1:
3149 ID = Intrinsic::hexagon_M2_mpyud_nac_ll_s1; break;
3150
3151 case Hexagon::BI__builtin_HEXAGON_M2_mpyud_hh_s0:
3152 ID = Intrinsic::hexagon_M2_mpyud_hh_s0; break;
3153
3154 case Hexagon::BI__builtin_HEXAGON_M2_mpyud_hh_s1:
3155 ID = Intrinsic::hexagon_M2_mpyud_hh_s1; break;
3156
3157 case Hexagon::BI__builtin_HEXAGON_M2_mpyud_hl_s0:
3158 ID = Intrinsic::hexagon_M2_mpyud_hl_s0; break;
3159
3160 case Hexagon::BI__builtin_HEXAGON_M2_mpyud_hl_s1:
3161 ID = Intrinsic::hexagon_M2_mpyud_hl_s1; break;
3162
3163 case Hexagon::BI__builtin_HEXAGON_M2_mpyud_lh_s0:
3164 ID = Intrinsic::hexagon_M2_mpyud_lh_s0; break;
3165
3166 case Hexagon::BI__builtin_HEXAGON_M2_mpyud_lh_s1:
3167 ID = Intrinsic::hexagon_M2_mpyud_lh_s1; break;
3168
3169 case Hexagon::BI__builtin_HEXAGON_M2_mpyud_ll_s0:
3170 ID = Intrinsic::hexagon_M2_mpyud_ll_s0; break;
3171
3172 case Hexagon::BI__builtin_HEXAGON_M2_mpyud_ll_s1:
3173 ID = Intrinsic::hexagon_M2_mpyud_ll_s1; break;
3174
3175 case Hexagon::BI__builtin_HEXAGON_M2_mpysmi:
3176 ID = Intrinsic::hexagon_M2_mpysmi; break;
3177
3178 case Hexagon::BI__builtin_HEXAGON_M2_macsip:
3179 ID = Intrinsic::hexagon_M2_macsip; break;
3180
3181 case Hexagon::BI__builtin_HEXAGON_M2_macsin:
3182 ID = Intrinsic::hexagon_M2_macsin; break;
3183
3184 case Hexagon::BI__builtin_HEXAGON_M2_dpmpyss_s0:
3185 ID = Intrinsic::hexagon_M2_dpmpyss_s0; break;
3186
3187 case Hexagon::BI__builtin_HEXAGON_M2_dpmpyss_acc_s0:
3188 ID = Intrinsic::hexagon_M2_dpmpyss_acc_s0; break;
3189
3190 case Hexagon::BI__builtin_HEXAGON_M2_dpmpyss_nac_s0:
3191 ID = Intrinsic::hexagon_M2_dpmpyss_nac_s0; break;
3192
3193 case Hexagon::BI__builtin_HEXAGON_M2_dpmpyuu_s0:
3194 ID = Intrinsic::hexagon_M2_dpmpyuu_s0; break;
3195
3196 case Hexagon::BI__builtin_HEXAGON_M2_dpmpyuu_acc_s0:
3197 ID = Intrinsic::hexagon_M2_dpmpyuu_acc_s0; break;
3198
3199 case Hexagon::BI__builtin_HEXAGON_M2_dpmpyuu_nac_s0:
3200 ID = Intrinsic::hexagon_M2_dpmpyuu_nac_s0; break;
3201
3202 case Hexagon::BI__builtin_HEXAGON_M2_mpy_up:
3203 ID = Intrinsic::hexagon_M2_mpy_up; break;
3204
Sirish Pandeac28eca2012-04-23 17:48:57 +00003205 case Hexagon::BI__builtin_HEXAGON_M2_mpy_up_s1:
3206 ID = Intrinsic::hexagon_M2_mpy_up_s1; break;
3207
3208 case Hexagon::BI__builtin_HEXAGON_M2_mpy_up_s1_sat:
3209 ID = Intrinsic::hexagon_M2_mpy_up_s1_sat; break;
3210
Tony Linthicum96319392011-12-12 21:14:55 +00003211 case Hexagon::BI__builtin_HEXAGON_M2_mpyu_up:
3212 ID = Intrinsic::hexagon_M2_mpyu_up; break;
3213
Sirish Pandeac28eca2012-04-23 17:48:57 +00003214 case Hexagon::BI__builtin_HEXAGON_M2_mpysu_up:
3215 ID = Intrinsic::hexagon_M2_mpysu_up; break;
3216
Tony Linthicum96319392011-12-12 21:14:55 +00003217 case Hexagon::BI__builtin_HEXAGON_M2_dpmpyss_rnd_s0:
3218 ID = Intrinsic::hexagon_M2_dpmpyss_rnd_s0; break;
3219
Sirish Pandeac28eca2012-04-23 17:48:57 +00003220 case Hexagon::BI__builtin_HEXAGON_M4_mac_up_s1_sat:
3221 ID = Intrinsic::hexagon_M4_mac_up_s1_sat; break;
3222
3223 case Hexagon::BI__builtin_HEXAGON_M4_nac_up_s1_sat:
3224 ID = Intrinsic::hexagon_M4_nac_up_s1_sat; break;
3225
Tony Linthicum96319392011-12-12 21:14:55 +00003226 case Hexagon::BI__builtin_HEXAGON_M2_mpyi:
3227 ID = Intrinsic::hexagon_M2_mpyi; break;
3228
3229 case Hexagon::BI__builtin_HEXAGON_M2_mpyui:
3230 ID = Intrinsic::hexagon_M2_mpyui; break;
3231
3232 case Hexagon::BI__builtin_HEXAGON_M2_maci:
3233 ID = Intrinsic::hexagon_M2_maci; break;
3234
3235 case Hexagon::BI__builtin_HEXAGON_M2_acci:
3236 ID = Intrinsic::hexagon_M2_acci; break;
3237
3238 case Hexagon::BI__builtin_HEXAGON_M2_accii:
3239 ID = Intrinsic::hexagon_M2_accii; break;
3240
3241 case Hexagon::BI__builtin_HEXAGON_M2_nacci:
3242 ID = Intrinsic::hexagon_M2_nacci; break;
3243
3244 case Hexagon::BI__builtin_HEXAGON_M2_naccii:
3245 ID = Intrinsic::hexagon_M2_naccii; break;
3246
3247 case Hexagon::BI__builtin_HEXAGON_M2_subacc:
3248 ID = Intrinsic::hexagon_M2_subacc; break;
3249
Sirish Pandeac28eca2012-04-23 17:48:57 +00003250 case Hexagon::BI__builtin_HEXAGON_M4_mpyrr_addr:
3251 ID = Intrinsic::hexagon_M4_mpyrr_addr; break;
3252
3253 case Hexagon::BI__builtin_HEXAGON_M4_mpyri_addr_u2:
3254 ID = Intrinsic::hexagon_M4_mpyri_addr_u2; break;
3255
3256 case Hexagon::BI__builtin_HEXAGON_M4_mpyri_addr:
3257 ID = Intrinsic::hexagon_M4_mpyri_addr; break;
3258
3259 case Hexagon::BI__builtin_HEXAGON_M4_mpyri_addi:
3260 ID = Intrinsic::hexagon_M4_mpyri_addi; break;
3261
3262 case Hexagon::BI__builtin_HEXAGON_M4_mpyrr_addi:
3263 ID = Intrinsic::hexagon_M4_mpyrr_addi; break;
3264
Tony Linthicum96319392011-12-12 21:14:55 +00003265 case Hexagon::BI__builtin_HEXAGON_M2_vmpy2s_s0:
3266 ID = Intrinsic::hexagon_M2_vmpy2s_s0; break;
3267
3268 case Hexagon::BI__builtin_HEXAGON_M2_vmpy2s_s1:
3269 ID = Intrinsic::hexagon_M2_vmpy2s_s1; break;
3270
3271 case Hexagon::BI__builtin_HEXAGON_M2_vmac2s_s0:
3272 ID = Intrinsic::hexagon_M2_vmac2s_s0; break;
3273
3274 case Hexagon::BI__builtin_HEXAGON_M2_vmac2s_s1:
3275 ID = Intrinsic::hexagon_M2_vmac2s_s1; break;
3276
Sirish Pandeac28eca2012-04-23 17:48:57 +00003277 case Hexagon::BI__builtin_HEXAGON_M2_vmpy2su_s0:
3278 ID = Intrinsic::hexagon_M2_vmpy2su_s0; break;
3279
3280 case Hexagon::BI__builtin_HEXAGON_M2_vmpy2su_s1:
3281 ID = Intrinsic::hexagon_M2_vmpy2su_s1; break;
3282
3283 case Hexagon::BI__builtin_HEXAGON_M2_vmac2su_s0:
3284 ID = Intrinsic::hexagon_M2_vmac2su_s0; break;
3285
3286 case Hexagon::BI__builtin_HEXAGON_M2_vmac2su_s1:
3287 ID = Intrinsic::hexagon_M2_vmac2su_s1; break;
3288
Tony Linthicum96319392011-12-12 21:14:55 +00003289 case Hexagon::BI__builtin_HEXAGON_M2_vmpy2s_s0pack:
3290 ID = Intrinsic::hexagon_M2_vmpy2s_s0pack; break;
3291
3292 case Hexagon::BI__builtin_HEXAGON_M2_vmpy2s_s1pack:
3293 ID = Intrinsic::hexagon_M2_vmpy2s_s1pack; break;
3294
3295 case Hexagon::BI__builtin_HEXAGON_M2_vmac2:
3296 ID = Intrinsic::hexagon_M2_vmac2; break;
3297
3298 case Hexagon::BI__builtin_HEXAGON_M2_vmpy2es_s0:
3299 ID = Intrinsic::hexagon_M2_vmpy2es_s0; break;
3300
3301 case Hexagon::BI__builtin_HEXAGON_M2_vmpy2es_s1:
3302 ID = Intrinsic::hexagon_M2_vmpy2es_s1; break;
3303
3304 case Hexagon::BI__builtin_HEXAGON_M2_vmac2es_s0:
3305 ID = Intrinsic::hexagon_M2_vmac2es_s0; break;
3306
3307 case Hexagon::BI__builtin_HEXAGON_M2_vmac2es_s1:
3308 ID = Intrinsic::hexagon_M2_vmac2es_s1; break;
3309
3310 case Hexagon::BI__builtin_HEXAGON_M2_vmac2es:
3311 ID = Intrinsic::hexagon_M2_vmac2es; break;
3312
3313 case Hexagon::BI__builtin_HEXAGON_M2_vrmac_s0:
3314 ID = Intrinsic::hexagon_M2_vrmac_s0; break;
3315
3316 case Hexagon::BI__builtin_HEXAGON_M2_vrmpy_s0:
3317 ID = Intrinsic::hexagon_M2_vrmpy_s0; break;
3318
3319 case Hexagon::BI__builtin_HEXAGON_M2_vdmpyrs_s0:
3320 ID = Intrinsic::hexagon_M2_vdmpyrs_s0; break;
3321
3322 case Hexagon::BI__builtin_HEXAGON_M2_vdmpyrs_s1:
3323 ID = Intrinsic::hexagon_M2_vdmpyrs_s1; break;
3324
Sirish Pandeac28eca2012-04-23 17:48:57 +00003325 case Hexagon::BI__builtin_HEXAGON_M5_vrmpybuu:
3326 ID = Intrinsic::hexagon_M5_vrmpybuu; break;
3327
3328 case Hexagon::BI__builtin_HEXAGON_M5_vrmacbuu:
3329 ID = Intrinsic::hexagon_M5_vrmacbuu; break;
3330
3331 case Hexagon::BI__builtin_HEXAGON_M5_vrmpybsu:
3332 ID = Intrinsic::hexagon_M5_vrmpybsu; break;
3333
3334 case Hexagon::BI__builtin_HEXAGON_M5_vrmacbsu:
3335 ID = Intrinsic::hexagon_M5_vrmacbsu; break;
3336
3337 case Hexagon::BI__builtin_HEXAGON_M5_vmpybuu:
3338 ID = Intrinsic::hexagon_M5_vmpybuu; break;
3339
3340 case Hexagon::BI__builtin_HEXAGON_M5_vmpybsu:
3341 ID = Intrinsic::hexagon_M5_vmpybsu; break;
3342
3343 case Hexagon::BI__builtin_HEXAGON_M5_vmacbuu:
3344 ID = Intrinsic::hexagon_M5_vmacbuu; break;
3345
3346 case Hexagon::BI__builtin_HEXAGON_M5_vmacbsu:
3347 ID = Intrinsic::hexagon_M5_vmacbsu; break;
3348
3349 case Hexagon::BI__builtin_HEXAGON_M5_vdmpybsu:
3350 ID = Intrinsic::hexagon_M5_vdmpybsu; break;
3351
3352 case Hexagon::BI__builtin_HEXAGON_M5_vdmacbsu:
3353 ID = Intrinsic::hexagon_M5_vdmacbsu; break;
3354
Tony Linthicum96319392011-12-12 21:14:55 +00003355 case Hexagon::BI__builtin_HEXAGON_M2_vdmacs_s0:
3356 ID = Intrinsic::hexagon_M2_vdmacs_s0; break;
3357
3358 case Hexagon::BI__builtin_HEXAGON_M2_vdmacs_s1:
3359 ID = Intrinsic::hexagon_M2_vdmacs_s1; break;
3360
3361 case Hexagon::BI__builtin_HEXAGON_M2_vdmpys_s0:
3362 ID = Intrinsic::hexagon_M2_vdmpys_s0; break;
3363
3364 case Hexagon::BI__builtin_HEXAGON_M2_vdmpys_s1:
3365 ID = Intrinsic::hexagon_M2_vdmpys_s1; break;
3366
3367 case Hexagon::BI__builtin_HEXAGON_M2_cmpyrs_s0:
3368 ID = Intrinsic::hexagon_M2_cmpyrs_s0; break;
3369
3370 case Hexagon::BI__builtin_HEXAGON_M2_cmpyrs_s1:
3371 ID = Intrinsic::hexagon_M2_cmpyrs_s1; break;
3372
3373 case Hexagon::BI__builtin_HEXAGON_M2_cmpyrsc_s0:
3374 ID = Intrinsic::hexagon_M2_cmpyrsc_s0; break;
3375
3376 case Hexagon::BI__builtin_HEXAGON_M2_cmpyrsc_s1:
3377 ID = Intrinsic::hexagon_M2_cmpyrsc_s1; break;
3378
3379 case Hexagon::BI__builtin_HEXAGON_M2_cmacs_s0:
3380 ID = Intrinsic::hexagon_M2_cmacs_s0; break;
3381
3382 case Hexagon::BI__builtin_HEXAGON_M2_cmacs_s1:
3383 ID = Intrinsic::hexagon_M2_cmacs_s1; break;
3384
3385 case Hexagon::BI__builtin_HEXAGON_M2_cmacsc_s0:
3386 ID = Intrinsic::hexagon_M2_cmacsc_s0; break;
3387
3388 case Hexagon::BI__builtin_HEXAGON_M2_cmacsc_s1:
3389 ID = Intrinsic::hexagon_M2_cmacsc_s1; break;
3390
3391 case Hexagon::BI__builtin_HEXAGON_M2_cmpys_s0:
3392 ID = Intrinsic::hexagon_M2_cmpys_s0; break;
3393
3394 case Hexagon::BI__builtin_HEXAGON_M2_cmpys_s1:
3395 ID = Intrinsic::hexagon_M2_cmpys_s1; break;
3396
3397 case Hexagon::BI__builtin_HEXAGON_M2_cmpysc_s0:
3398 ID = Intrinsic::hexagon_M2_cmpysc_s0; break;
3399
3400 case Hexagon::BI__builtin_HEXAGON_M2_cmpysc_s1:
3401 ID = Intrinsic::hexagon_M2_cmpysc_s1; break;
3402
3403 case Hexagon::BI__builtin_HEXAGON_M2_cnacs_s0:
3404 ID = Intrinsic::hexagon_M2_cnacs_s0; break;
3405
3406 case Hexagon::BI__builtin_HEXAGON_M2_cnacs_s1:
3407 ID = Intrinsic::hexagon_M2_cnacs_s1; break;
3408
3409 case Hexagon::BI__builtin_HEXAGON_M2_cnacsc_s0:
3410 ID = Intrinsic::hexagon_M2_cnacsc_s0; break;
3411
3412 case Hexagon::BI__builtin_HEXAGON_M2_cnacsc_s1:
3413 ID = Intrinsic::hexagon_M2_cnacsc_s1; break;
3414
3415 case Hexagon::BI__builtin_HEXAGON_M2_vrcmpys_s1:
3416 ID = Intrinsic::hexagon_M2_vrcmpys_s1; break;
3417
3418 case Hexagon::BI__builtin_HEXAGON_M2_vrcmpys_acc_s1:
3419 ID = Intrinsic::hexagon_M2_vrcmpys_acc_s1; break;
3420
3421 case Hexagon::BI__builtin_HEXAGON_M2_vrcmpys_s1rp:
3422 ID = Intrinsic::hexagon_M2_vrcmpys_s1rp; break;
3423
3424 case Hexagon::BI__builtin_HEXAGON_M2_mmacls_s0:
3425 ID = Intrinsic::hexagon_M2_mmacls_s0; break;
3426
3427 case Hexagon::BI__builtin_HEXAGON_M2_mmacls_s1:
3428 ID = Intrinsic::hexagon_M2_mmacls_s1; break;
3429
3430 case Hexagon::BI__builtin_HEXAGON_M2_mmachs_s0:
3431 ID = Intrinsic::hexagon_M2_mmachs_s0; break;
3432
3433 case Hexagon::BI__builtin_HEXAGON_M2_mmachs_s1:
3434 ID = Intrinsic::hexagon_M2_mmachs_s1; break;
3435
3436 case Hexagon::BI__builtin_HEXAGON_M2_mmpyl_s0:
3437 ID = Intrinsic::hexagon_M2_mmpyl_s0; break;
3438
3439 case Hexagon::BI__builtin_HEXAGON_M2_mmpyl_s1:
3440 ID = Intrinsic::hexagon_M2_mmpyl_s1; break;
3441
3442 case Hexagon::BI__builtin_HEXAGON_M2_mmpyh_s0:
3443 ID = Intrinsic::hexagon_M2_mmpyh_s0; break;
3444
3445 case Hexagon::BI__builtin_HEXAGON_M2_mmpyh_s1:
3446 ID = Intrinsic::hexagon_M2_mmpyh_s1; break;
3447
3448 case Hexagon::BI__builtin_HEXAGON_M2_mmacls_rs0:
3449 ID = Intrinsic::hexagon_M2_mmacls_rs0; break;
3450
3451 case Hexagon::BI__builtin_HEXAGON_M2_mmacls_rs1:
3452 ID = Intrinsic::hexagon_M2_mmacls_rs1; break;
3453
3454 case Hexagon::BI__builtin_HEXAGON_M2_mmachs_rs0:
3455 ID = Intrinsic::hexagon_M2_mmachs_rs0; break;
3456
3457 case Hexagon::BI__builtin_HEXAGON_M2_mmachs_rs1:
3458 ID = Intrinsic::hexagon_M2_mmachs_rs1; break;
3459
3460 case Hexagon::BI__builtin_HEXAGON_M2_mmpyl_rs0:
3461 ID = Intrinsic::hexagon_M2_mmpyl_rs0; break;
3462
3463 case Hexagon::BI__builtin_HEXAGON_M2_mmpyl_rs1:
3464 ID = Intrinsic::hexagon_M2_mmpyl_rs1; break;
3465
3466 case Hexagon::BI__builtin_HEXAGON_M2_mmpyh_rs0:
3467 ID = Intrinsic::hexagon_M2_mmpyh_rs0; break;
3468
3469 case Hexagon::BI__builtin_HEXAGON_M2_mmpyh_rs1:
3470 ID = Intrinsic::hexagon_M2_mmpyh_rs1; break;
3471
Sirish Pandeac28eca2012-04-23 17:48:57 +00003472 case Hexagon::BI__builtin_HEXAGON_M4_vrmpyeh_s0:
3473 ID = Intrinsic::hexagon_M4_vrmpyeh_s0; break;
3474
3475 case Hexagon::BI__builtin_HEXAGON_M4_vrmpyeh_s1:
3476 ID = Intrinsic::hexagon_M4_vrmpyeh_s1; break;
3477
3478 case Hexagon::BI__builtin_HEXAGON_M4_vrmpyeh_acc_s0:
3479 ID = Intrinsic::hexagon_M4_vrmpyeh_acc_s0; break;
3480
3481 case Hexagon::BI__builtin_HEXAGON_M4_vrmpyeh_acc_s1:
3482 ID = Intrinsic::hexagon_M4_vrmpyeh_acc_s1; break;
3483
3484 case Hexagon::BI__builtin_HEXAGON_M4_vrmpyoh_s0:
3485 ID = Intrinsic::hexagon_M4_vrmpyoh_s0; break;
3486
3487 case Hexagon::BI__builtin_HEXAGON_M4_vrmpyoh_s1:
3488 ID = Intrinsic::hexagon_M4_vrmpyoh_s1; break;
3489
3490 case Hexagon::BI__builtin_HEXAGON_M4_vrmpyoh_acc_s0:
3491 ID = Intrinsic::hexagon_M4_vrmpyoh_acc_s0; break;
3492
3493 case Hexagon::BI__builtin_HEXAGON_M4_vrmpyoh_acc_s1:
3494 ID = Intrinsic::hexagon_M4_vrmpyoh_acc_s1; break;
3495
Tony Linthicum96319392011-12-12 21:14:55 +00003496 case Hexagon::BI__builtin_HEXAGON_M2_hmmpyl_rs1:
3497 ID = Intrinsic::hexagon_M2_hmmpyl_rs1; break;
3498
3499 case Hexagon::BI__builtin_HEXAGON_M2_hmmpyh_rs1:
3500 ID = Intrinsic::hexagon_M2_hmmpyh_rs1; break;
3501
Sirish Pandeac28eca2012-04-23 17:48:57 +00003502 case Hexagon::BI__builtin_HEXAGON_M2_hmmpyl_s1:
3503 ID = Intrinsic::hexagon_M2_hmmpyl_s1; break;
3504
3505 case Hexagon::BI__builtin_HEXAGON_M2_hmmpyh_s1:
3506 ID = Intrinsic::hexagon_M2_hmmpyh_s1; break;
3507
Tony Linthicum96319392011-12-12 21:14:55 +00003508 case Hexagon::BI__builtin_HEXAGON_M2_mmaculs_s0:
3509 ID = Intrinsic::hexagon_M2_mmaculs_s0; break;
3510
3511 case Hexagon::BI__builtin_HEXAGON_M2_mmaculs_s1:
3512 ID = Intrinsic::hexagon_M2_mmaculs_s1; break;
3513
3514 case Hexagon::BI__builtin_HEXAGON_M2_mmacuhs_s0:
3515 ID = Intrinsic::hexagon_M2_mmacuhs_s0; break;
3516
3517 case Hexagon::BI__builtin_HEXAGON_M2_mmacuhs_s1:
3518 ID = Intrinsic::hexagon_M2_mmacuhs_s1; break;
3519
3520 case Hexagon::BI__builtin_HEXAGON_M2_mmpyul_s0:
3521 ID = Intrinsic::hexagon_M2_mmpyul_s0; break;
3522
3523 case Hexagon::BI__builtin_HEXAGON_M2_mmpyul_s1:
3524 ID = Intrinsic::hexagon_M2_mmpyul_s1; break;
3525
3526 case Hexagon::BI__builtin_HEXAGON_M2_mmpyuh_s0:
3527 ID = Intrinsic::hexagon_M2_mmpyuh_s0; break;
3528
3529 case Hexagon::BI__builtin_HEXAGON_M2_mmpyuh_s1:
3530 ID = Intrinsic::hexagon_M2_mmpyuh_s1; break;
3531
3532 case Hexagon::BI__builtin_HEXAGON_M2_mmaculs_rs0:
3533 ID = Intrinsic::hexagon_M2_mmaculs_rs0; break;
3534
3535 case Hexagon::BI__builtin_HEXAGON_M2_mmaculs_rs1:
3536 ID = Intrinsic::hexagon_M2_mmaculs_rs1; break;
3537
3538 case Hexagon::BI__builtin_HEXAGON_M2_mmacuhs_rs0:
3539 ID = Intrinsic::hexagon_M2_mmacuhs_rs0; break;
3540
3541 case Hexagon::BI__builtin_HEXAGON_M2_mmacuhs_rs1:
3542 ID = Intrinsic::hexagon_M2_mmacuhs_rs1; break;
3543
3544 case Hexagon::BI__builtin_HEXAGON_M2_mmpyul_rs0:
3545 ID = Intrinsic::hexagon_M2_mmpyul_rs0; break;
3546
3547 case Hexagon::BI__builtin_HEXAGON_M2_mmpyul_rs1:
3548 ID = Intrinsic::hexagon_M2_mmpyul_rs1; break;
3549
3550 case Hexagon::BI__builtin_HEXAGON_M2_mmpyuh_rs0:
3551 ID = Intrinsic::hexagon_M2_mmpyuh_rs0; break;
3552
3553 case Hexagon::BI__builtin_HEXAGON_M2_mmpyuh_rs1:
3554 ID = Intrinsic::hexagon_M2_mmpyuh_rs1; break;
3555
3556 case Hexagon::BI__builtin_HEXAGON_M2_vrcmaci_s0:
3557 ID = Intrinsic::hexagon_M2_vrcmaci_s0; break;
3558
3559 case Hexagon::BI__builtin_HEXAGON_M2_vrcmacr_s0:
3560 ID = Intrinsic::hexagon_M2_vrcmacr_s0; break;
3561
3562 case Hexagon::BI__builtin_HEXAGON_M2_vrcmaci_s0c:
3563 ID = Intrinsic::hexagon_M2_vrcmaci_s0c; break;
3564
3565 case Hexagon::BI__builtin_HEXAGON_M2_vrcmacr_s0c:
3566 ID = Intrinsic::hexagon_M2_vrcmacr_s0c; break;
3567
3568 case Hexagon::BI__builtin_HEXAGON_M2_cmaci_s0:
3569 ID = Intrinsic::hexagon_M2_cmaci_s0; break;
3570
3571 case Hexagon::BI__builtin_HEXAGON_M2_cmacr_s0:
3572 ID = Intrinsic::hexagon_M2_cmacr_s0; break;
3573
3574 case Hexagon::BI__builtin_HEXAGON_M2_vrcmpyi_s0:
3575 ID = Intrinsic::hexagon_M2_vrcmpyi_s0; break;
3576
3577 case Hexagon::BI__builtin_HEXAGON_M2_vrcmpyr_s0:
3578 ID = Intrinsic::hexagon_M2_vrcmpyr_s0; break;
3579
3580 case Hexagon::BI__builtin_HEXAGON_M2_vrcmpyi_s0c:
3581 ID = Intrinsic::hexagon_M2_vrcmpyi_s0c; break;
3582
3583 case Hexagon::BI__builtin_HEXAGON_M2_vrcmpyr_s0c:
3584 ID = Intrinsic::hexagon_M2_vrcmpyr_s0c; break;
3585
3586 case Hexagon::BI__builtin_HEXAGON_M2_cmpyi_s0:
3587 ID = Intrinsic::hexagon_M2_cmpyi_s0; break;
3588
3589 case Hexagon::BI__builtin_HEXAGON_M2_cmpyr_s0:
3590 ID = Intrinsic::hexagon_M2_cmpyr_s0; break;
3591
Sirish Pandeac28eca2012-04-23 17:48:57 +00003592 case Hexagon::BI__builtin_HEXAGON_M4_cmpyi_wh:
3593 ID = Intrinsic::hexagon_M4_cmpyi_wh; break;
3594
3595 case Hexagon::BI__builtin_HEXAGON_M4_cmpyr_wh:
3596 ID = Intrinsic::hexagon_M4_cmpyr_wh; break;
3597
3598 case Hexagon::BI__builtin_HEXAGON_M4_cmpyi_whc:
3599 ID = Intrinsic::hexagon_M4_cmpyi_whc; break;
3600
3601 case Hexagon::BI__builtin_HEXAGON_M4_cmpyr_whc:
3602 ID = Intrinsic::hexagon_M4_cmpyr_whc; break;
3603
Tony Linthicum96319392011-12-12 21:14:55 +00003604 case Hexagon::BI__builtin_HEXAGON_M2_vcmpy_s0_sat_i:
3605 ID = Intrinsic::hexagon_M2_vcmpy_s0_sat_i; break;
3606
3607 case Hexagon::BI__builtin_HEXAGON_M2_vcmpy_s0_sat_r:
3608 ID = Intrinsic::hexagon_M2_vcmpy_s0_sat_r; break;
3609
3610 case Hexagon::BI__builtin_HEXAGON_M2_vcmpy_s1_sat_i:
3611 ID = Intrinsic::hexagon_M2_vcmpy_s1_sat_i; break;
3612
3613 case Hexagon::BI__builtin_HEXAGON_M2_vcmpy_s1_sat_r:
3614 ID = Intrinsic::hexagon_M2_vcmpy_s1_sat_r; break;
3615
3616 case Hexagon::BI__builtin_HEXAGON_M2_vcmac_s0_sat_i:
3617 ID = Intrinsic::hexagon_M2_vcmac_s0_sat_i; break;
3618
3619 case Hexagon::BI__builtin_HEXAGON_M2_vcmac_s0_sat_r:
3620 ID = Intrinsic::hexagon_M2_vcmac_s0_sat_r; break;
3621
3622 case Hexagon::BI__builtin_HEXAGON_S2_vcrotate:
3623 ID = Intrinsic::hexagon_S2_vcrotate; break;
3624
Sirish Pandeac28eca2012-04-23 17:48:57 +00003625 case Hexagon::BI__builtin_HEXAGON_S4_vrcrotate_acc:
3626 ID = Intrinsic::hexagon_S4_vrcrotate_acc; break;
3627
3628 case Hexagon::BI__builtin_HEXAGON_S4_vrcrotate:
3629 ID = Intrinsic::hexagon_S4_vrcrotate; break;
3630
3631 case Hexagon::BI__builtin_HEXAGON_S2_vcnegh:
3632 ID = Intrinsic::hexagon_S2_vcnegh; break;
3633
3634 case Hexagon::BI__builtin_HEXAGON_S2_vrcnegh:
3635 ID = Intrinsic::hexagon_S2_vrcnegh; break;
3636
3637 case Hexagon::BI__builtin_HEXAGON_M4_pmpyw:
3638 ID = Intrinsic::hexagon_M4_pmpyw; break;
3639
3640 case Hexagon::BI__builtin_HEXAGON_M4_vpmpyh:
3641 ID = Intrinsic::hexagon_M4_vpmpyh; break;
3642
3643 case Hexagon::BI__builtin_HEXAGON_M4_pmpyw_acc:
3644 ID = Intrinsic::hexagon_M4_pmpyw_acc; break;
3645
3646 case Hexagon::BI__builtin_HEXAGON_M4_vpmpyh_acc:
3647 ID = Intrinsic::hexagon_M4_vpmpyh_acc; break;
3648
Tony Linthicum96319392011-12-12 21:14:55 +00003649 case Hexagon::BI__builtin_HEXAGON_A2_add:
3650 ID = Intrinsic::hexagon_A2_add; break;
3651
3652 case Hexagon::BI__builtin_HEXAGON_A2_sub:
3653 ID = Intrinsic::hexagon_A2_sub; break;
3654
3655 case Hexagon::BI__builtin_HEXAGON_A2_addsat:
3656 ID = Intrinsic::hexagon_A2_addsat; break;
3657
3658 case Hexagon::BI__builtin_HEXAGON_A2_subsat:
3659 ID = Intrinsic::hexagon_A2_subsat; break;
3660
3661 case Hexagon::BI__builtin_HEXAGON_A2_addi:
3662 ID = Intrinsic::hexagon_A2_addi; break;
3663
3664 case Hexagon::BI__builtin_HEXAGON_A2_addh_l16_ll:
3665 ID = Intrinsic::hexagon_A2_addh_l16_ll; break;
3666
3667 case Hexagon::BI__builtin_HEXAGON_A2_addh_l16_hl:
3668 ID = Intrinsic::hexagon_A2_addh_l16_hl; break;
3669
3670 case Hexagon::BI__builtin_HEXAGON_A2_addh_l16_sat_ll:
3671 ID = Intrinsic::hexagon_A2_addh_l16_sat_ll; break;
3672
3673 case Hexagon::BI__builtin_HEXAGON_A2_addh_l16_sat_hl:
3674 ID = Intrinsic::hexagon_A2_addh_l16_sat_hl; break;
3675
3676 case Hexagon::BI__builtin_HEXAGON_A2_subh_l16_ll:
3677 ID = Intrinsic::hexagon_A2_subh_l16_ll; break;
3678
3679 case Hexagon::BI__builtin_HEXAGON_A2_subh_l16_hl:
3680 ID = Intrinsic::hexagon_A2_subh_l16_hl; break;
3681
3682 case Hexagon::BI__builtin_HEXAGON_A2_subh_l16_sat_ll:
3683 ID = Intrinsic::hexagon_A2_subh_l16_sat_ll; break;
3684
3685 case Hexagon::BI__builtin_HEXAGON_A2_subh_l16_sat_hl:
3686 ID = Intrinsic::hexagon_A2_subh_l16_sat_hl; break;
3687
3688 case Hexagon::BI__builtin_HEXAGON_A2_addh_h16_ll:
3689 ID = Intrinsic::hexagon_A2_addh_h16_ll; break;
3690
3691 case Hexagon::BI__builtin_HEXAGON_A2_addh_h16_lh:
3692 ID = Intrinsic::hexagon_A2_addh_h16_lh; break;
3693
3694 case Hexagon::BI__builtin_HEXAGON_A2_addh_h16_hl:
3695 ID = Intrinsic::hexagon_A2_addh_h16_hl; break;
3696
3697 case Hexagon::BI__builtin_HEXAGON_A2_addh_h16_hh:
3698 ID = Intrinsic::hexagon_A2_addh_h16_hh; break;
3699
3700 case Hexagon::BI__builtin_HEXAGON_A2_addh_h16_sat_ll:
3701 ID = Intrinsic::hexagon_A2_addh_h16_sat_ll; break;
3702
3703 case Hexagon::BI__builtin_HEXAGON_A2_addh_h16_sat_lh:
3704 ID = Intrinsic::hexagon_A2_addh_h16_sat_lh; break;
3705
3706 case Hexagon::BI__builtin_HEXAGON_A2_addh_h16_sat_hl:
3707 ID = Intrinsic::hexagon_A2_addh_h16_sat_hl; break;
3708
3709 case Hexagon::BI__builtin_HEXAGON_A2_addh_h16_sat_hh:
3710 ID = Intrinsic::hexagon_A2_addh_h16_sat_hh; break;
3711
3712 case Hexagon::BI__builtin_HEXAGON_A2_subh_h16_ll:
3713 ID = Intrinsic::hexagon_A2_subh_h16_ll; break;
3714
3715 case Hexagon::BI__builtin_HEXAGON_A2_subh_h16_lh:
3716 ID = Intrinsic::hexagon_A2_subh_h16_lh; break;
3717
3718 case Hexagon::BI__builtin_HEXAGON_A2_subh_h16_hl:
3719 ID = Intrinsic::hexagon_A2_subh_h16_hl; break;
3720
3721 case Hexagon::BI__builtin_HEXAGON_A2_subh_h16_hh:
3722 ID = Intrinsic::hexagon_A2_subh_h16_hh; break;
3723
3724 case Hexagon::BI__builtin_HEXAGON_A2_subh_h16_sat_ll:
3725 ID = Intrinsic::hexagon_A2_subh_h16_sat_ll; break;
3726
3727 case Hexagon::BI__builtin_HEXAGON_A2_subh_h16_sat_lh:
3728 ID = Intrinsic::hexagon_A2_subh_h16_sat_lh; break;
3729
3730 case Hexagon::BI__builtin_HEXAGON_A2_subh_h16_sat_hl:
3731 ID = Intrinsic::hexagon_A2_subh_h16_sat_hl; break;
3732
3733 case Hexagon::BI__builtin_HEXAGON_A2_subh_h16_sat_hh:
3734 ID = Intrinsic::hexagon_A2_subh_h16_sat_hh; break;
3735
3736 case Hexagon::BI__builtin_HEXAGON_A2_aslh:
3737 ID = Intrinsic::hexagon_A2_aslh; break;
3738
3739 case Hexagon::BI__builtin_HEXAGON_A2_asrh:
3740 ID = Intrinsic::hexagon_A2_asrh; break;
3741
3742 case Hexagon::BI__builtin_HEXAGON_A2_addp:
3743 ID = Intrinsic::hexagon_A2_addp; break;
3744
3745 case Hexagon::BI__builtin_HEXAGON_A2_addpsat:
3746 ID = Intrinsic::hexagon_A2_addpsat; break;
3747
3748 case Hexagon::BI__builtin_HEXAGON_A2_addsp:
3749 ID = Intrinsic::hexagon_A2_addsp; break;
3750
3751 case Hexagon::BI__builtin_HEXAGON_A2_subp:
3752 ID = Intrinsic::hexagon_A2_subp; break;
3753
3754 case Hexagon::BI__builtin_HEXAGON_A2_neg:
3755 ID = Intrinsic::hexagon_A2_neg; break;
3756
3757 case Hexagon::BI__builtin_HEXAGON_A2_negsat:
3758 ID = Intrinsic::hexagon_A2_negsat; break;
3759
3760 case Hexagon::BI__builtin_HEXAGON_A2_abs:
3761 ID = Intrinsic::hexagon_A2_abs; break;
3762
3763 case Hexagon::BI__builtin_HEXAGON_A2_abssat:
3764 ID = Intrinsic::hexagon_A2_abssat; break;
3765
3766 case Hexagon::BI__builtin_HEXAGON_A2_vconj:
3767 ID = Intrinsic::hexagon_A2_vconj; break;
3768
3769 case Hexagon::BI__builtin_HEXAGON_A2_negp:
3770 ID = Intrinsic::hexagon_A2_negp; break;
3771
3772 case Hexagon::BI__builtin_HEXAGON_A2_absp:
3773 ID = Intrinsic::hexagon_A2_absp; break;
3774
3775 case Hexagon::BI__builtin_HEXAGON_A2_max:
3776 ID = Intrinsic::hexagon_A2_max; break;
3777
3778 case Hexagon::BI__builtin_HEXAGON_A2_maxu:
3779 ID = Intrinsic::hexagon_A2_maxu; break;
3780
3781 case Hexagon::BI__builtin_HEXAGON_A2_min:
3782 ID = Intrinsic::hexagon_A2_min; break;
3783
3784 case Hexagon::BI__builtin_HEXAGON_A2_minu:
3785 ID = Intrinsic::hexagon_A2_minu; break;
3786
3787 case Hexagon::BI__builtin_HEXAGON_A2_maxp:
3788 ID = Intrinsic::hexagon_A2_maxp; break;
3789
3790 case Hexagon::BI__builtin_HEXAGON_A2_maxup:
3791 ID = Intrinsic::hexagon_A2_maxup; break;
3792
3793 case Hexagon::BI__builtin_HEXAGON_A2_minp:
3794 ID = Intrinsic::hexagon_A2_minp; break;
3795
3796 case Hexagon::BI__builtin_HEXAGON_A2_minup:
3797 ID = Intrinsic::hexagon_A2_minup; break;
3798
3799 case Hexagon::BI__builtin_HEXAGON_A2_tfr:
3800 ID = Intrinsic::hexagon_A2_tfr; break;
3801
3802 case Hexagon::BI__builtin_HEXAGON_A2_tfrsi:
3803 ID = Intrinsic::hexagon_A2_tfrsi; break;
3804
3805 case Hexagon::BI__builtin_HEXAGON_A2_tfrp:
3806 ID = Intrinsic::hexagon_A2_tfrp; break;
3807
3808 case Hexagon::BI__builtin_HEXAGON_A2_tfrpi:
3809 ID = Intrinsic::hexagon_A2_tfrpi; break;
3810
3811 case Hexagon::BI__builtin_HEXAGON_A2_zxtb:
3812 ID = Intrinsic::hexagon_A2_zxtb; break;
3813
3814 case Hexagon::BI__builtin_HEXAGON_A2_sxtb:
3815 ID = Intrinsic::hexagon_A2_sxtb; break;
3816
3817 case Hexagon::BI__builtin_HEXAGON_A2_zxth:
3818 ID = Intrinsic::hexagon_A2_zxth; break;
3819
3820 case Hexagon::BI__builtin_HEXAGON_A2_sxth:
3821 ID = Intrinsic::hexagon_A2_sxth; break;
3822
3823 case Hexagon::BI__builtin_HEXAGON_A2_combinew:
3824 ID = Intrinsic::hexagon_A2_combinew; break;
3825
Sirish Pandeac28eca2012-04-23 17:48:57 +00003826 case Hexagon::BI__builtin_HEXAGON_A4_combineri:
3827 ID = Intrinsic::hexagon_A4_combineri; break;
3828
3829 case Hexagon::BI__builtin_HEXAGON_A4_combineir:
3830 ID = Intrinsic::hexagon_A4_combineir; break;
3831
Tony Linthicum96319392011-12-12 21:14:55 +00003832 case Hexagon::BI__builtin_HEXAGON_A2_combineii:
3833 ID = Intrinsic::hexagon_A2_combineii; break;
3834
3835 case Hexagon::BI__builtin_HEXAGON_A2_combine_hh:
3836 ID = Intrinsic::hexagon_A2_combine_hh; break;
3837
3838 case Hexagon::BI__builtin_HEXAGON_A2_combine_hl:
3839 ID = Intrinsic::hexagon_A2_combine_hl; break;
3840
3841 case Hexagon::BI__builtin_HEXAGON_A2_combine_lh:
3842 ID = Intrinsic::hexagon_A2_combine_lh; break;
3843
3844 case Hexagon::BI__builtin_HEXAGON_A2_combine_ll:
3845 ID = Intrinsic::hexagon_A2_combine_ll; break;
3846
3847 case Hexagon::BI__builtin_HEXAGON_A2_tfril:
3848 ID = Intrinsic::hexagon_A2_tfril; break;
3849
3850 case Hexagon::BI__builtin_HEXAGON_A2_tfrih:
3851 ID = Intrinsic::hexagon_A2_tfrih; break;
3852
3853 case Hexagon::BI__builtin_HEXAGON_A2_and:
3854 ID = Intrinsic::hexagon_A2_and; break;
3855
3856 case Hexagon::BI__builtin_HEXAGON_A2_or:
3857 ID = Intrinsic::hexagon_A2_or; break;
3858
3859 case Hexagon::BI__builtin_HEXAGON_A2_xor:
3860 ID = Intrinsic::hexagon_A2_xor; break;
3861
3862 case Hexagon::BI__builtin_HEXAGON_A2_not:
3863 ID = Intrinsic::hexagon_A2_not; break;
3864
3865 case Hexagon::BI__builtin_HEXAGON_M2_xor_xacc:
3866 ID = Intrinsic::hexagon_M2_xor_xacc; break;
3867
Sirish Pandeac28eca2012-04-23 17:48:57 +00003868 case Hexagon::BI__builtin_HEXAGON_M4_xor_xacc:
3869 ID = Intrinsic::hexagon_M4_xor_xacc; break;
3870
3871 case Hexagon::BI__builtin_HEXAGON_A4_andn:
3872 ID = Intrinsic::hexagon_A4_andn; break;
3873
3874 case Hexagon::BI__builtin_HEXAGON_A4_orn:
3875 ID = Intrinsic::hexagon_A4_orn; break;
3876
3877 case Hexagon::BI__builtin_HEXAGON_A4_andnp:
3878 ID = Intrinsic::hexagon_A4_andnp; break;
3879
3880 case Hexagon::BI__builtin_HEXAGON_A4_ornp:
3881 ID = Intrinsic::hexagon_A4_ornp; break;
3882
3883 case Hexagon::BI__builtin_HEXAGON_S4_addaddi:
3884 ID = Intrinsic::hexagon_S4_addaddi; break;
3885
3886 case Hexagon::BI__builtin_HEXAGON_S4_subaddi:
3887 ID = Intrinsic::hexagon_S4_subaddi; break;
3888
3889 case Hexagon::BI__builtin_HEXAGON_M4_and_and:
3890 ID = Intrinsic::hexagon_M4_and_and; break;
3891
3892 case Hexagon::BI__builtin_HEXAGON_M4_and_andn:
3893 ID = Intrinsic::hexagon_M4_and_andn; break;
3894
3895 case Hexagon::BI__builtin_HEXAGON_M4_and_or:
3896 ID = Intrinsic::hexagon_M4_and_or; break;
3897
3898 case Hexagon::BI__builtin_HEXAGON_M4_and_xor:
3899 ID = Intrinsic::hexagon_M4_and_xor; break;
3900
3901 case Hexagon::BI__builtin_HEXAGON_M4_or_and:
3902 ID = Intrinsic::hexagon_M4_or_and; break;
3903
3904 case Hexagon::BI__builtin_HEXAGON_M4_or_andn:
3905 ID = Intrinsic::hexagon_M4_or_andn; break;
3906
3907 case Hexagon::BI__builtin_HEXAGON_M4_or_or:
3908 ID = Intrinsic::hexagon_M4_or_or; break;
3909
3910 case Hexagon::BI__builtin_HEXAGON_M4_or_xor:
3911 ID = Intrinsic::hexagon_M4_or_xor; break;
3912
3913 case Hexagon::BI__builtin_HEXAGON_S4_or_andix:
3914 ID = Intrinsic::hexagon_S4_or_andix; break;
3915
3916 case Hexagon::BI__builtin_HEXAGON_S4_or_andi:
3917 ID = Intrinsic::hexagon_S4_or_andi; break;
3918
3919 case Hexagon::BI__builtin_HEXAGON_S4_or_ori:
3920 ID = Intrinsic::hexagon_S4_or_ori; break;
3921
3922 case Hexagon::BI__builtin_HEXAGON_M4_xor_and:
3923 ID = Intrinsic::hexagon_M4_xor_and; break;
3924
3925 case Hexagon::BI__builtin_HEXAGON_M4_xor_or:
3926 ID = Intrinsic::hexagon_M4_xor_or; break;
3927
3928 case Hexagon::BI__builtin_HEXAGON_M4_xor_andn:
3929 ID = Intrinsic::hexagon_M4_xor_andn; break;
3930
Tony Linthicum96319392011-12-12 21:14:55 +00003931 case Hexagon::BI__builtin_HEXAGON_A2_subri:
3932 ID = Intrinsic::hexagon_A2_subri; break;
3933
3934 case Hexagon::BI__builtin_HEXAGON_A2_andir:
3935 ID = Intrinsic::hexagon_A2_andir; break;
3936
3937 case Hexagon::BI__builtin_HEXAGON_A2_orir:
3938 ID = Intrinsic::hexagon_A2_orir; break;
3939
3940 case Hexagon::BI__builtin_HEXAGON_A2_andp:
3941 ID = Intrinsic::hexagon_A2_andp; break;
3942
3943 case Hexagon::BI__builtin_HEXAGON_A2_orp:
3944 ID = Intrinsic::hexagon_A2_orp; break;
3945
3946 case Hexagon::BI__builtin_HEXAGON_A2_xorp:
3947 ID = Intrinsic::hexagon_A2_xorp; break;
3948
3949 case Hexagon::BI__builtin_HEXAGON_A2_notp:
3950 ID = Intrinsic::hexagon_A2_notp; break;
3951
3952 case Hexagon::BI__builtin_HEXAGON_A2_sxtw:
3953 ID = Intrinsic::hexagon_A2_sxtw; break;
3954
3955 case Hexagon::BI__builtin_HEXAGON_A2_sat:
3956 ID = Intrinsic::hexagon_A2_sat; break;
3957
Sirish Pandeac28eca2012-04-23 17:48:57 +00003958 case Hexagon::BI__builtin_HEXAGON_A2_roundsat:
3959 ID = Intrinsic::hexagon_A2_roundsat; break;
3960
Tony Linthicum96319392011-12-12 21:14:55 +00003961 case Hexagon::BI__builtin_HEXAGON_A2_sath:
3962 ID = Intrinsic::hexagon_A2_sath; break;
3963
3964 case Hexagon::BI__builtin_HEXAGON_A2_satuh:
3965 ID = Intrinsic::hexagon_A2_satuh; break;
3966
3967 case Hexagon::BI__builtin_HEXAGON_A2_satub:
3968 ID = Intrinsic::hexagon_A2_satub; break;
3969
3970 case Hexagon::BI__builtin_HEXAGON_A2_satb:
3971 ID = Intrinsic::hexagon_A2_satb; break;
3972
3973 case Hexagon::BI__builtin_HEXAGON_A2_vaddub:
3974 ID = Intrinsic::hexagon_A2_vaddub; break;
3975
Sirish Pandeac28eca2012-04-23 17:48:57 +00003976 case Hexagon::BI__builtin_HEXAGON_A2_vaddb_map:
3977 ID = Intrinsic::hexagon_A2_vaddb_map; break;
3978
Tony Linthicum96319392011-12-12 21:14:55 +00003979 case Hexagon::BI__builtin_HEXAGON_A2_vaddubs:
3980 ID = Intrinsic::hexagon_A2_vaddubs; break;
3981
3982 case Hexagon::BI__builtin_HEXAGON_A2_vaddh:
3983 ID = Intrinsic::hexagon_A2_vaddh; break;
3984
3985 case Hexagon::BI__builtin_HEXAGON_A2_vaddhs:
3986 ID = Intrinsic::hexagon_A2_vaddhs; break;
3987
3988 case Hexagon::BI__builtin_HEXAGON_A2_vadduhs:
3989 ID = Intrinsic::hexagon_A2_vadduhs; break;
3990
Sirish Pandeac28eca2012-04-23 17:48:57 +00003991 case Hexagon::BI__builtin_HEXAGON_A5_vaddhubs:
3992 ID = Intrinsic::hexagon_A5_vaddhubs; break;
3993
Tony Linthicum96319392011-12-12 21:14:55 +00003994 case Hexagon::BI__builtin_HEXAGON_A2_vaddw:
3995 ID = Intrinsic::hexagon_A2_vaddw; break;
3996
3997 case Hexagon::BI__builtin_HEXAGON_A2_vaddws:
3998 ID = Intrinsic::hexagon_A2_vaddws; break;
3999
Sirish Pandeac28eca2012-04-23 17:48:57 +00004000 case Hexagon::BI__builtin_HEXAGON_S4_vxaddsubw:
4001 ID = Intrinsic::hexagon_S4_vxaddsubw; break;
4002
4003 case Hexagon::BI__builtin_HEXAGON_S4_vxsubaddw:
4004 ID = Intrinsic::hexagon_S4_vxsubaddw; break;
4005
4006 case Hexagon::BI__builtin_HEXAGON_S4_vxaddsubh:
4007 ID = Intrinsic::hexagon_S4_vxaddsubh; break;
4008
4009 case Hexagon::BI__builtin_HEXAGON_S4_vxsubaddh:
4010 ID = Intrinsic::hexagon_S4_vxsubaddh; break;
4011
4012 case Hexagon::BI__builtin_HEXAGON_S4_vxaddsubhr:
4013 ID = Intrinsic::hexagon_S4_vxaddsubhr; break;
4014
4015 case Hexagon::BI__builtin_HEXAGON_S4_vxsubaddhr:
4016 ID = Intrinsic::hexagon_S4_vxsubaddhr; break;
4017
Tony Linthicum96319392011-12-12 21:14:55 +00004018 case Hexagon::BI__builtin_HEXAGON_A2_svavgh:
4019 ID = Intrinsic::hexagon_A2_svavgh; break;
4020
4021 case Hexagon::BI__builtin_HEXAGON_A2_svavghs:
4022 ID = Intrinsic::hexagon_A2_svavghs; break;
4023
4024 case Hexagon::BI__builtin_HEXAGON_A2_svnavgh:
4025 ID = Intrinsic::hexagon_A2_svnavgh; break;
4026
4027 case Hexagon::BI__builtin_HEXAGON_A2_svaddh:
4028 ID = Intrinsic::hexagon_A2_svaddh; break;
4029
4030 case Hexagon::BI__builtin_HEXAGON_A2_svaddhs:
4031 ID = Intrinsic::hexagon_A2_svaddhs; break;
4032
4033 case Hexagon::BI__builtin_HEXAGON_A2_svadduhs:
4034 ID = Intrinsic::hexagon_A2_svadduhs; break;
4035
4036 case Hexagon::BI__builtin_HEXAGON_A2_svsubh:
4037 ID = Intrinsic::hexagon_A2_svsubh; break;
4038
4039 case Hexagon::BI__builtin_HEXAGON_A2_svsubhs:
4040 ID = Intrinsic::hexagon_A2_svsubhs; break;
4041
4042 case Hexagon::BI__builtin_HEXAGON_A2_svsubuhs:
4043 ID = Intrinsic::hexagon_A2_svsubuhs; break;
4044
4045 case Hexagon::BI__builtin_HEXAGON_A2_vraddub:
4046 ID = Intrinsic::hexagon_A2_vraddub; break;
4047
4048 case Hexagon::BI__builtin_HEXAGON_A2_vraddub_acc:
4049 ID = Intrinsic::hexagon_A2_vraddub_acc; break;
4050
Sirish Pandeac28eca2012-04-23 17:48:57 +00004051 case Hexagon::BI__builtin_HEXAGON_M2_vraddh:
4052 ID = Intrinsic::hexagon_M2_vraddh; break;
4053
Tony Linthicum96319392011-12-12 21:14:55 +00004054 case Hexagon::BI__builtin_HEXAGON_M2_vradduh:
4055 ID = Intrinsic::hexagon_M2_vradduh; break;
4056
4057 case Hexagon::BI__builtin_HEXAGON_A2_vsubub:
4058 ID = Intrinsic::hexagon_A2_vsubub; break;
4059
Sirish Pandeac28eca2012-04-23 17:48:57 +00004060 case Hexagon::BI__builtin_HEXAGON_A2_vsubb_map:
4061 ID = Intrinsic::hexagon_A2_vsubb_map; break;
4062
Tony Linthicum96319392011-12-12 21:14:55 +00004063 case Hexagon::BI__builtin_HEXAGON_A2_vsububs:
4064 ID = Intrinsic::hexagon_A2_vsububs; break;
4065
4066 case Hexagon::BI__builtin_HEXAGON_A2_vsubh:
4067 ID = Intrinsic::hexagon_A2_vsubh; break;
4068
4069 case Hexagon::BI__builtin_HEXAGON_A2_vsubhs:
4070 ID = Intrinsic::hexagon_A2_vsubhs; break;
4071
4072 case Hexagon::BI__builtin_HEXAGON_A2_vsubuhs:
4073 ID = Intrinsic::hexagon_A2_vsubuhs; break;
4074
4075 case Hexagon::BI__builtin_HEXAGON_A2_vsubw:
4076 ID = Intrinsic::hexagon_A2_vsubw; break;
4077
4078 case Hexagon::BI__builtin_HEXAGON_A2_vsubws:
4079 ID = Intrinsic::hexagon_A2_vsubws; break;
4080
4081 case Hexagon::BI__builtin_HEXAGON_A2_vabsh:
4082 ID = Intrinsic::hexagon_A2_vabsh; break;
4083
4084 case Hexagon::BI__builtin_HEXAGON_A2_vabshsat:
4085 ID = Intrinsic::hexagon_A2_vabshsat; break;
4086
4087 case Hexagon::BI__builtin_HEXAGON_A2_vabsw:
4088 ID = Intrinsic::hexagon_A2_vabsw; break;
4089
4090 case Hexagon::BI__builtin_HEXAGON_A2_vabswsat:
4091 ID = Intrinsic::hexagon_A2_vabswsat; break;
4092
4093 case Hexagon::BI__builtin_HEXAGON_M2_vabsdiffw:
4094 ID = Intrinsic::hexagon_M2_vabsdiffw; break;
4095
4096 case Hexagon::BI__builtin_HEXAGON_M2_vabsdiffh:
4097 ID = Intrinsic::hexagon_M2_vabsdiffh; break;
4098
4099 case Hexagon::BI__builtin_HEXAGON_A2_vrsadub:
4100 ID = Intrinsic::hexagon_A2_vrsadub; break;
4101
4102 case Hexagon::BI__builtin_HEXAGON_A2_vrsadub_acc:
4103 ID = Intrinsic::hexagon_A2_vrsadub_acc; break;
4104
4105 case Hexagon::BI__builtin_HEXAGON_A2_vavgub:
4106 ID = Intrinsic::hexagon_A2_vavgub; break;
4107
4108 case Hexagon::BI__builtin_HEXAGON_A2_vavguh:
4109 ID = Intrinsic::hexagon_A2_vavguh; break;
4110
4111 case Hexagon::BI__builtin_HEXAGON_A2_vavgh:
4112 ID = Intrinsic::hexagon_A2_vavgh; break;
4113
4114 case Hexagon::BI__builtin_HEXAGON_A2_vnavgh:
4115 ID = Intrinsic::hexagon_A2_vnavgh; break;
4116
4117 case Hexagon::BI__builtin_HEXAGON_A2_vavgw:
4118 ID = Intrinsic::hexagon_A2_vavgw; break;
4119
4120 case Hexagon::BI__builtin_HEXAGON_A2_vnavgw:
4121 ID = Intrinsic::hexagon_A2_vnavgw; break;
4122
4123 case Hexagon::BI__builtin_HEXAGON_A2_vavgwr:
4124 ID = Intrinsic::hexagon_A2_vavgwr; break;
4125
4126 case Hexagon::BI__builtin_HEXAGON_A2_vnavgwr:
4127 ID = Intrinsic::hexagon_A2_vnavgwr; break;
4128
4129 case Hexagon::BI__builtin_HEXAGON_A2_vavgwcr:
4130 ID = Intrinsic::hexagon_A2_vavgwcr; break;
4131
4132 case Hexagon::BI__builtin_HEXAGON_A2_vnavgwcr:
4133 ID = Intrinsic::hexagon_A2_vnavgwcr; break;
4134
4135 case Hexagon::BI__builtin_HEXAGON_A2_vavghcr:
4136 ID = Intrinsic::hexagon_A2_vavghcr; break;
4137
4138 case Hexagon::BI__builtin_HEXAGON_A2_vnavghcr:
4139 ID = Intrinsic::hexagon_A2_vnavghcr; break;
4140
4141 case Hexagon::BI__builtin_HEXAGON_A2_vavguw:
4142 ID = Intrinsic::hexagon_A2_vavguw; break;
4143
4144 case Hexagon::BI__builtin_HEXAGON_A2_vavguwr:
4145 ID = Intrinsic::hexagon_A2_vavguwr; break;
4146
4147 case Hexagon::BI__builtin_HEXAGON_A2_vavgubr:
4148 ID = Intrinsic::hexagon_A2_vavgubr; break;
4149
4150 case Hexagon::BI__builtin_HEXAGON_A2_vavguhr:
4151 ID = Intrinsic::hexagon_A2_vavguhr; break;
4152
4153 case Hexagon::BI__builtin_HEXAGON_A2_vavghr:
4154 ID = Intrinsic::hexagon_A2_vavghr; break;
4155
4156 case Hexagon::BI__builtin_HEXAGON_A2_vnavghr:
4157 ID = Intrinsic::hexagon_A2_vnavghr; break;
4158
Sirish Pandeac28eca2012-04-23 17:48:57 +00004159 case Hexagon::BI__builtin_HEXAGON_A4_round_ri:
4160 ID = Intrinsic::hexagon_A4_round_ri; break;
Tony Linthicum96319392011-12-12 21:14:55 +00004161
Sirish Pandeac28eca2012-04-23 17:48:57 +00004162 case Hexagon::BI__builtin_HEXAGON_A4_round_rr:
4163 ID = Intrinsic::hexagon_A4_round_rr; break;
4164
4165 case Hexagon::BI__builtin_HEXAGON_A4_round_ri_sat:
4166 ID = Intrinsic::hexagon_A4_round_ri_sat; break;
4167
4168 case Hexagon::BI__builtin_HEXAGON_A4_round_rr_sat:
4169 ID = Intrinsic::hexagon_A4_round_rr_sat; break;
4170
4171 case Hexagon::BI__builtin_HEXAGON_A4_cround_ri:
4172 ID = Intrinsic::hexagon_A4_cround_ri; break;
4173
4174 case Hexagon::BI__builtin_HEXAGON_A4_cround_rr:
4175 ID = Intrinsic::hexagon_A4_cround_rr; break;
4176
4177 case Hexagon::BI__builtin_HEXAGON_A4_vrminh:
4178 ID = Intrinsic::hexagon_A4_vrminh; break;
4179
4180 case Hexagon::BI__builtin_HEXAGON_A4_vrmaxh:
4181 ID = Intrinsic::hexagon_A4_vrmaxh; break;
4182
4183 case Hexagon::BI__builtin_HEXAGON_A4_vrminuh:
4184 ID = Intrinsic::hexagon_A4_vrminuh; break;
4185
4186 case Hexagon::BI__builtin_HEXAGON_A4_vrmaxuh:
4187 ID = Intrinsic::hexagon_A4_vrmaxuh; break;
4188
4189 case Hexagon::BI__builtin_HEXAGON_A4_vrminw:
4190 ID = Intrinsic::hexagon_A4_vrminw; break;
4191
4192 case Hexagon::BI__builtin_HEXAGON_A4_vrmaxw:
4193 ID = Intrinsic::hexagon_A4_vrmaxw; break;
4194
4195 case Hexagon::BI__builtin_HEXAGON_A4_vrminuw:
4196 ID = Intrinsic::hexagon_A4_vrminuw; break;
4197
4198 case Hexagon::BI__builtin_HEXAGON_A4_vrmaxuw:
4199 ID = Intrinsic::hexagon_A4_vrmaxuw; break;
4200
4201 case Hexagon::BI__builtin_HEXAGON_A2_vminb:
4202 ID = Intrinsic::hexagon_A2_vminb; break;
4203
4204 case Hexagon::BI__builtin_HEXAGON_A2_vmaxb:
4205 ID = Intrinsic::hexagon_A2_vmaxb; break;
Tony Linthicum96319392011-12-12 21:14:55 +00004206
4207 case Hexagon::BI__builtin_HEXAGON_A2_vminub:
4208 ID = Intrinsic::hexagon_A2_vminub; break;
4209
4210 case Hexagon::BI__builtin_HEXAGON_A2_vmaxub:
4211 ID = Intrinsic::hexagon_A2_vmaxub; break;
4212
Sirish Pandeac28eca2012-04-23 17:48:57 +00004213 case Hexagon::BI__builtin_HEXAGON_A2_vminh:
4214 ID = Intrinsic::hexagon_A2_vminh; break;
4215
4216 case Hexagon::BI__builtin_HEXAGON_A2_vmaxh:
4217 ID = Intrinsic::hexagon_A2_vmaxh; break;
4218
Tony Linthicum96319392011-12-12 21:14:55 +00004219 case Hexagon::BI__builtin_HEXAGON_A2_vminuh:
4220 ID = Intrinsic::hexagon_A2_vminuh; break;
4221
4222 case Hexagon::BI__builtin_HEXAGON_A2_vmaxuh:
4223 ID = Intrinsic::hexagon_A2_vmaxuh; break;
4224
4225 case Hexagon::BI__builtin_HEXAGON_A2_vminw:
4226 ID = Intrinsic::hexagon_A2_vminw; break;
4227
4228 case Hexagon::BI__builtin_HEXAGON_A2_vmaxw:
4229 ID = Intrinsic::hexagon_A2_vmaxw; break;
4230
4231 case Hexagon::BI__builtin_HEXAGON_A2_vminuw:
4232 ID = Intrinsic::hexagon_A2_vminuw; break;
4233
4234 case Hexagon::BI__builtin_HEXAGON_A2_vmaxuw:
4235 ID = Intrinsic::hexagon_A2_vmaxuw; break;
4236
Sirish Pandeac28eca2012-04-23 17:48:57 +00004237 case Hexagon::BI__builtin_HEXAGON_A4_modwrapu:
4238 ID = Intrinsic::hexagon_A4_modwrapu; break;
4239
4240 case Hexagon::BI__builtin_HEXAGON_F2_sfadd:
4241 ID = Intrinsic::hexagon_F2_sfadd; break;
4242
4243 case Hexagon::BI__builtin_HEXAGON_F2_sfsub:
4244 ID = Intrinsic::hexagon_F2_sfsub; break;
4245
4246 case Hexagon::BI__builtin_HEXAGON_F2_sfmpy:
4247 ID = Intrinsic::hexagon_F2_sfmpy; break;
4248
4249 case Hexagon::BI__builtin_HEXAGON_F2_sffma:
4250 ID = Intrinsic::hexagon_F2_sffma; break;
4251
4252 case Hexagon::BI__builtin_HEXAGON_F2_sffma_sc:
4253 ID = Intrinsic::hexagon_F2_sffma_sc; break;
4254
4255 case Hexagon::BI__builtin_HEXAGON_F2_sffms:
4256 ID = Intrinsic::hexagon_F2_sffms; break;
4257
4258 case Hexagon::BI__builtin_HEXAGON_F2_sffma_lib:
4259 ID = Intrinsic::hexagon_F2_sffma_lib; break;
4260
4261 case Hexagon::BI__builtin_HEXAGON_F2_sffms_lib:
4262 ID = Intrinsic::hexagon_F2_sffms_lib; break;
4263
4264 case Hexagon::BI__builtin_HEXAGON_F2_sfcmpeq:
4265 ID = Intrinsic::hexagon_F2_sfcmpeq; break;
4266
4267 case Hexagon::BI__builtin_HEXAGON_F2_sfcmpgt:
4268 ID = Intrinsic::hexagon_F2_sfcmpgt; break;
4269
4270 case Hexagon::BI__builtin_HEXAGON_F2_sfcmpge:
4271 ID = Intrinsic::hexagon_F2_sfcmpge; break;
4272
4273 case Hexagon::BI__builtin_HEXAGON_F2_sfcmpuo:
4274 ID = Intrinsic::hexagon_F2_sfcmpuo; break;
4275
4276 case Hexagon::BI__builtin_HEXAGON_F2_sfmax:
4277 ID = Intrinsic::hexagon_F2_sfmax; break;
4278
4279 case Hexagon::BI__builtin_HEXAGON_F2_sfmin:
4280 ID = Intrinsic::hexagon_F2_sfmin; break;
4281
4282 case Hexagon::BI__builtin_HEXAGON_F2_sfclass:
4283 ID = Intrinsic::hexagon_F2_sfclass; break;
4284
4285 case Hexagon::BI__builtin_HEXAGON_F2_sfimm_p:
4286 ID = Intrinsic::hexagon_F2_sfimm_p; break;
4287
4288 case Hexagon::BI__builtin_HEXAGON_F2_sfimm_n:
4289 ID = Intrinsic::hexagon_F2_sfimm_n; break;
4290
4291 case Hexagon::BI__builtin_HEXAGON_F2_sffixupn:
4292 ID = Intrinsic::hexagon_F2_sffixupn; break;
4293
4294 case Hexagon::BI__builtin_HEXAGON_F2_sffixupd:
4295 ID = Intrinsic::hexagon_F2_sffixupd; break;
4296
4297 case Hexagon::BI__builtin_HEXAGON_F2_sffixupr:
4298 ID = Intrinsic::hexagon_F2_sffixupr; break;
4299
4300 case Hexagon::BI__builtin_HEXAGON_F2_dfadd:
4301 ID = Intrinsic::hexagon_F2_dfadd; break;
4302
4303 case Hexagon::BI__builtin_HEXAGON_F2_dfsub:
4304 ID = Intrinsic::hexagon_F2_dfsub; break;
4305
4306 case Hexagon::BI__builtin_HEXAGON_F2_dfmpy:
4307 ID = Intrinsic::hexagon_F2_dfmpy; break;
4308
4309 case Hexagon::BI__builtin_HEXAGON_F2_dffma:
4310 ID = Intrinsic::hexagon_F2_dffma; break;
4311
4312 case Hexagon::BI__builtin_HEXAGON_F2_dffms:
4313 ID = Intrinsic::hexagon_F2_dffms; break;
4314
4315 case Hexagon::BI__builtin_HEXAGON_F2_dffma_lib:
4316 ID = Intrinsic::hexagon_F2_dffma_lib; break;
4317
4318 case Hexagon::BI__builtin_HEXAGON_F2_dffms_lib:
4319 ID = Intrinsic::hexagon_F2_dffms_lib; break;
4320
4321 case Hexagon::BI__builtin_HEXAGON_F2_dffma_sc:
4322 ID = Intrinsic::hexagon_F2_dffma_sc; break;
4323
4324 case Hexagon::BI__builtin_HEXAGON_F2_dfmax:
4325 ID = Intrinsic::hexagon_F2_dfmax; break;
4326
4327 case Hexagon::BI__builtin_HEXAGON_F2_dfmin:
4328 ID = Intrinsic::hexagon_F2_dfmin; break;
4329
4330 case Hexagon::BI__builtin_HEXAGON_F2_dfcmpeq:
4331 ID = Intrinsic::hexagon_F2_dfcmpeq; break;
4332
4333 case Hexagon::BI__builtin_HEXAGON_F2_dfcmpgt:
4334 ID = Intrinsic::hexagon_F2_dfcmpgt; break;
4335
4336 case Hexagon::BI__builtin_HEXAGON_F2_dfcmpge:
4337 ID = Intrinsic::hexagon_F2_dfcmpge; break;
4338
4339 case Hexagon::BI__builtin_HEXAGON_F2_dfcmpuo:
4340 ID = Intrinsic::hexagon_F2_dfcmpuo; break;
4341
4342 case Hexagon::BI__builtin_HEXAGON_F2_dfclass:
4343 ID = Intrinsic::hexagon_F2_dfclass; break;
4344
4345 case Hexagon::BI__builtin_HEXAGON_F2_dfimm_p:
4346 ID = Intrinsic::hexagon_F2_dfimm_p; break;
4347
4348 case Hexagon::BI__builtin_HEXAGON_F2_dfimm_n:
4349 ID = Intrinsic::hexagon_F2_dfimm_n; break;
4350
4351 case Hexagon::BI__builtin_HEXAGON_F2_dffixupn:
4352 ID = Intrinsic::hexagon_F2_dffixupn; break;
4353
4354 case Hexagon::BI__builtin_HEXAGON_F2_dffixupd:
4355 ID = Intrinsic::hexagon_F2_dffixupd; break;
4356
4357 case Hexagon::BI__builtin_HEXAGON_F2_dffixupr:
4358 ID = Intrinsic::hexagon_F2_dffixupr; break;
4359
4360 case Hexagon::BI__builtin_HEXAGON_F2_conv_sf2df:
4361 ID = Intrinsic::hexagon_F2_conv_sf2df; break;
4362
4363 case Hexagon::BI__builtin_HEXAGON_F2_conv_df2sf:
4364 ID = Intrinsic::hexagon_F2_conv_df2sf; break;
4365
4366 case Hexagon::BI__builtin_HEXAGON_F2_conv_uw2sf:
4367 ID = Intrinsic::hexagon_F2_conv_uw2sf; break;
4368
4369 case Hexagon::BI__builtin_HEXAGON_F2_conv_uw2df:
4370 ID = Intrinsic::hexagon_F2_conv_uw2df; break;
4371
4372 case Hexagon::BI__builtin_HEXAGON_F2_conv_w2sf:
4373 ID = Intrinsic::hexagon_F2_conv_w2sf; break;
4374
4375 case Hexagon::BI__builtin_HEXAGON_F2_conv_w2df:
4376 ID = Intrinsic::hexagon_F2_conv_w2df; break;
4377
4378 case Hexagon::BI__builtin_HEXAGON_F2_conv_ud2sf:
4379 ID = Intrinsic::hexagon_F2_conv_ud2sf; break;
4380
4381 case Hexagon::BI__builtin_HEXAGON_F2_conv_ud2df:
4382 ID = Intrinsic::hexagon_F2_conv_ud2df; break;
4383
4384 case Hexagon::BI__builtin_HEXAGON_F2_conv_d2sf:
4385 ID = Intrinsic::hexagon_F2_conv_d2sf; break;
4386
4387 case Hexagon::BI__builtin_HEXAGON_F2_conv_d2df:
4388 ID = Intrinsic::hexagon_F2_conv_d2df; break;
4389
4390 case Hexagon::BI__builtin_HEXAGON_F2_conv_sf2uw:
4391 ID = Intrinsic::hexagon_F2_conv_sf2uw; break;
4392
4393 case Hexagon::BI__builtin_HEXAGON_F2_conv_sf2w:
4394 ID = Intrinsic::hexagon_F2_conv_sf2w; break;
4395
4396 case Hexagon::BI__builtin_HEXAGON_F2_conv_sf2ud:
4397 ID = Intrinsic::hexagon_F2_conv_sf2ud; break;
4398
4399 case Hexagon::BI__builtin_HEXAGON_F2_conv_sf2d:
4400 ID = Intrinsic::hexagon_F2_conv_sf2d; break;
4401
4402 case Hexagon::BI__builtin_HEXAGON_F2_conv_df2uw:
4403 ID = Intrinsic::hexagon_F2_conv_df2uw; break;
4404
4405 case Hexagon::BI__builtin_HEXAGON_F2_conv_df2w:
4406 ID = Intrinsic::hexagon_F2_conv_df2w; break;
4407
4408 case Hexagon::BI__builtin_HEXAGON_F2_conv_df2ud:
4409 ID = Intrinsic::hexagon_F2_conv_df2ud; break;
4410
4411 case Hexagon::BI__builtin_HEXAGON_F2_conv_df2d:
4412 ID = Intrinsic::hexagon_F2_conv_df2d; break;
4413
4414 case Hexagon::BI__builtin_HEXAGON_F2_conv_sf2uw_chop:
4415 ID = Intrinsic::hexagon_F2_conv_sf2uw_chop; break;
4416
4417 case Hexagon::BI__builtin_HEXAGON_F2_conv_sf2w_chop:
4418 ID = Intrinsic::hexagon_F2_conv_sf2w_chop; break;
4419
4420 case Hexagon::BI__builtin_HEXAGON_F2_conv_sf2ud_chop:
4421 ID = Intrinsic::hexagon_F2_conv_sf2ud_chop; break;
4422
4423 case Hexagon::BI__builtin_HEXAGON_F2_conv_sf2d_chop:
4424 ID = Intrinsic::hexagon_F2_conv_sf2d_chop; break;
4425
4426 case Hexagon::BI__builtin_HEXAGON_F2_conv_df2uw_chop:
4427 ID = Intrinsic::hexagon_F2_conv_df2uw_chop; break;
4428
4429 case Hexagon::BI__builtin_HEXAGON_F2_conv_df2w_chop:
4430 ID = Intrinsic::hexagon_F2_conv_df2w_chop; break;
4431
4432 case Hexagon::BI__builtin_HEXAGON_F2_conv_df2ud_chop:
4433 ID = Intrinsic::hexagon_F2_conv_df2ud_chop; break;
4434
4435 case Hexagon::BI__builtin_HEXAGON_F2_conv_df2d_chop:
4436 ID = Intrinsic::hexagon_F2_conv_df2d_chop; break;
4437
Tony Linthicum96319392011-12-12 21:14:55 +00004438 case Hexagon::BI__builtin_HEXAGON_S2_asr_r_r:
4439 ID = Intrinsic::hexagon_S2_asr_r_r; break;
4440
4441 case Hexagon::BI__builtin_HEXAGON_S2_asl_r_r:
4442 ID = Intrinsic::hexagon_S2_asl_r_r; break;
4443
4444 case Hexagon::BI__builtin_HEXAGON_S2_lsr_r_r:
4445 ID = Intrinsic::hexagon_S2_lsr_r_r; break;
4446
4447 case Hexagon::BI__builtin_HEXAGON_S2_lsl_r_r:
4448 ID = Intrinsic::hexagon_S2_lsl_r_r; break;
4449
4450 case Hexagon::BI__builtin_HEXAGON_S2_asr_r_p:
4451 ID = Intrinsic::hexagon_S2_asr_r_p; break;
4452
4453 case Hexagon::BI__builtin_HEXAGON_S2_asl_r_p:
4454 ID = Intrinsic::hexagon_S2_asl_r_p; break;
4455
4456 case Hexagon::BI__builtin_HEXAGON_S2_lsr_r_p:
4457 ID = Intrinsic::hexagon_S2_lsr_r_p; break;
4458
4459 case Hexagon::BI__builtin_HEXAGON_S2_lsl_r_p:
4460 ID = Intrinsic::hexagon_S2_lsl_r_p; break;
4461
4462 case Hexagon::BI__builtin_HEXAGON_S2_asr_r_r_acc:
4463 ID = Intrinsic::hexagon_S2_asr_r_r_acc; break;
4464
4465 case Hexagon::BI__builtin_HEXAGON_S2_asl_r_r_acc:
4466 ID = Intrinsic::hexagon_S2_asl_r_r_acc; break;
4467
4468 case Hexagon::BI__builtin_HEXAGON_S2_lsr_r_r_acc:
4469 ID = Intrinsic::hexagon_S2_lsr_r_r_acc; break;
4470
4471 case Hexagon::BI__builtin_HEXAGON_S2_lsl_r_r_acc:
4472 ID = Intrinsic::hexagon_S2_lsl_r_r_acc; break;
4473
4474 case Hexagon::BI__builtin_HEXAGON_S2_asr_r_p_acc:
4475 ID = Intrinsic::hexagon_S2_asr_r_p_acc; break;
4476
4477 case Hexagon::BI__builtin_HEXAGON_S2_asl_r_p_acc:
4478 ID = Intrinsic::hexagon_S2_asl_r_p_acc; break;
4479
4480 case Hexagon::BI__builtin_HEXAGON_S2_lsr_r_p_acc:
4481 ID = Intrinsic::hexagon_S2_lsr_r_p_acc; break;
4482
4483 case Hexagon::BI__builtin_HEXAGON_S2_lsl_r_p_acc:
4484 ID = Intrinsic::hexagon_S2_lsl_r_p_acc; break;
4485
4486 case Hexagon::BI__builtin_HEXAGON_S2_asr_r_r_nac:
4487 ID = Intrinsic::hexagon_S2_asr_r_r_nac; break;
4488
4489 case Hexagon::BI__builtin_HEXAGON_S2_asl_r_r_nac:
4490 ID = Intrinsic::hexagon_S2_asl_r_r_nac; break;
4491
4492 case Hexagon::BI__builtin_HEXAGON_S2_lsr_r_r_nac:
4493 ID = Intrinsic::hexagon_S2_lsr_r_r_nac; break;
4494
4495 case Hexagon::BI__builtin_HEXAGON_S2_lsl_r_r_nac:
4496 ID = Intrinsic::hexagon_S2_lsl_r_r_nac; break;
4497
4498 case Hexagon::BI__builtin_HEXAGON_S2_asr_r_p_nac:
4499 ID = Intrinsic::hexagon_S2_asr_r_p_nac; break;
4500
4501 case Hexagon::BI__builtin_HEXAGON_S2_asl_r_p_nac:
4502 ID = Intrinsic::hexagon_S2_asl_r_p_nac; break;
4503
4504 case Hexagon::BI__builtin_HEXAGON_S2_lsr_r_p_nac:
4505 ID = Intrinsic::hexagon_S2_lsr_r_p_nac; break;
4506
4507 case Hexagon::BI__builtin_HEXAGON_S2_lsl_r_p_nac:
4508 ID = Intrinsic::hexagon_S2_lsl_r_p_nac; break;
4509
4510 case Hexagon::BI__builtin_HEXAGON_S2_asr_r_r_and:
4511 ID = Intrinsic::hexagon_S2_asr_r_r_and; break;
4512
4513 case Hexagon::BI__builtin_HEXAGON_S2_asl_r_r_and:
4514 ID = Intrinsic::hexagon_S2_asl_r_r_and; break;
4515
4516 case Hexagon::BI__builtin_HEXAGON_S2_lsr_r_r_and:
4517 ID = Intrinsic::hexagon_S2_lsr_r_r_and; break;
4518
4519 case Hexagon::BI__builtin_HEXAGON_S2_lsl_r_r_and:
4520 ID = Intrinsic::hexagon_S2_lsl_r_r_and; break;
4521
4522 case Hexagon::BI__builtin_HEXAGON_S2_asr_r_r_or:
4523 ID = Intrinsic::hexagon_S2_asr_r_r_or; break;
4524
4525 case Hexagon::BI__builtin_HEXAGON_S2_asl_r_r_or:
4526 ID = Intrinsic::hexagon_S2_asl_r_r_or; break;
4527
4528 case Hexagon::BI__builtin_HEXAGON_S2_lsr_r_r_or:
4529 ID = Intrinsic::hexagon_S2_lsr_r_r_or; break;
4530
4531 case Hexagon::BI__builtin_HEXAGON_S2_lsl_r_r_or:
4532 ID = Intrinsic::hexagon_S2_lsl_r_r_or; break;
4533
4534 case Hexagon::BI__builtin_HEXAGON_S2_asr_r_p_and:
4535 ID = Intrinsic::hexagon_S2_asr_r_p_and; break;
4536
4537 case Hexagon::BI__builtin_HEXAGON_S2_asl_r_p_and:
4538 ID = Intrinsic::hexagon_S2_asl_r_p_and; break;
4539
4540 case Hexagon::BI__builtin_HEXAGON_S2_lsr_r_p_and:
4541 ID = Intrinsic::hexagon_S2_lsr_r_p_and; break;
4542
4543 case Hexagon::BI__builtin_HEXAGON_S2_lsl_r_p_and:
4544 ID = Intrinsic::hexagon_S2_lsl_r_p_and; break;
4545
4546 case Hexagon::BI__builtin_HEXAGON_S2_asr_r_p_or:
4547 ID = Intrinsic::hexagon_S2_asr_r_p_or; break;
4548
4549 case Hexagon::BI__builtin_HEXAGON_S2_asl_r_p_or:
4550 ID = Intrinsic::hexagon_S2_asl_r_p_or; break;
4551
4552 case Hexagon::BI__builtin_HEXAGON_S2_lsr_r_p_or:
4553 ID = Intrinsic::hexagon_S2_lsr_r_p_or; break;
4554
4555 case Hexagon::BI__builtin_HEXAGON_S2_lsl_r_p_or:
4556 ID = Intrinsic::hexagon_S2_lsl_r_p_or; break;
4557
Sirish Pandeac28eca2012-04-23 17:48:57 +00004558 case Hexagon::BI__builtin_HEXAGON_S2_asr_r_p_xor:
4559 ID = Intrinsic::hexagon_S2_asr_r_p_xor; break;
4560
4561 case Hexagon::BI__builtin_HEXAGON_S2_asl_r_p_xor:
4562 ID = Intrinsic::hexagon_S2_asl_r_p_xor; break;
4563
4564 case Hexagon::BI__builtin_HEXAGON_S2_lsr_r_p_xor:
4565 ID = Intrinsic::hexagon_S2_lsr_r_p_xor; break;
4566
4567 case Hexagon::BI__builtin_HEXAGON_S2_lsl_r_p_xor:
4568 ID = Intrinsic::hexagon_S2_lsl_r_p_xor; break;
4569
Tony Linthicum96319392011-12-12 21:14:55 +00004570 case Hexagon::BI__builtin_HEXAGON_S2_asr_r_r_sat:
4571 ID = Intrinsic::hexagon_S2_asr_r_r_sat; break;
4572
4573 case Hexagon::BI__builtin_HEXAGON_S2_asl_r_r_sat:
4574 ID = Intrinsic::hexagon_S2_asl_r_r_sat; break;
4575
4576 case Hexagon::BI__builtin_HEXAGON_S2_asr_i_r:
4577 ID = Intrinsic::hexagon_S2_asr_i_r; break;
4578
4579 case Hexagon::BI__builtin_HEXAGON_S2_lsr_i_r:
4580 ID = Intrinsic::hexagon_S2_lsr_i_r; break;
4581
4582 case Hexagon::BI__builtin_HEXAGON_S2_asl_i_r:
4583 ID = Intrinsic::hexagon_S2_asl_i_r; break;
4584
4585 case Hexagon::BI__builtin_HEXAGON_S2_asr_i_p:
4586 ID = Intrinsic::hexagon_S2_asr_i_p; break;
4587
4588 case Hexagon::BI__builtin_HEXAGON_S2_lsr_i_p:
4589 ID = Intrinsic::hexagon_S2_lsr_i_p; break;
4590
4591 case Hexagon::BI__builtin_HEXAGON_S2_asl_i_p:
4592 ID = Intrinsic::hexagon_S2_asl_i_p; break;
4593
4594 case Hexagon::BI__builtin_HEXAGON_S2_asr_i_r_acc:
4595 ID = Intrinsic::hexagon_S2_asr_i_r_acc; break;
4596
4597 case Hexagon::BI__builtin_HEXAGON_S2_lsr_i_r_acc:
4598 ID = Intrinsic::hexagon_S2_lsr_i_r_acc; break;
4599
4600 case Hexagon::BI__builtin_HEXAGON_S2_asl_i_r_acc:
4601 ID = Intrinsic::hexagon_S2_asl_i_r_acc; break;
4602
4603 case Hexagon::BI__builtin_HEXAGON_S2_asr_i_p_acc:
4604 ID = Intrinsic::hexagon_S2_asr_i_p_acc; break;
4605
4606 case Hexagon::BI__builtin_HEXAGON_S2_lsr_i_p_acc:
4607 ID = Intrinsic::hexagon_S2_lsr_i_p_acc; break;
4608
4609 case Hexagon::BI__builtin_HEXAGON_S2_asl_i_p_acc:
4610 ID = Intrinsic::hexagon_S2_asl_i_p_acc; break;
4611
4612 case Hexagon::BI__builtin_HEXAGON_S2_asr_i_r_nac:
4613 ID = Intrinsic::hexagon_S2_asr_i_r_nac; break;
4614
4615 case Hexagon::BI__builtin_HEXAGON_S2_lsr_i_r_nac:
4616 ID = Intrinsic::hexagon_S2_lsr_i_r_nac; break;
4617
4618 case Hexagon::BI__builtin_HEXAGON_S2_asl_i_r_nac:
4619 ID = Intrinsic::hexagon_S2_asl_i_r_nac; break;
4620
4621 case Hexagon::BI__builtin_HEXAGON_S2_asr_i_p_nac:
4622 ID = Intrinsic::hexagon_S2_asr_i_p_nac; break;
4623
4624 case Hexagon::BI__builtin_HEXAGON_S2_lsr_i_p_nac:
4625 ID = Intrinsic::hexagon_S2_lsr_i_p_nac; break;
4626
4627 case Hexagon::BI__builtin_HEXAGON_S2_asl_i_p_nac:
4628 ID = Intrinsic::hexagon_S2_asl_i_p_nac; break;
4629
4630 case Hexagon::BI__builtin_HEXAGON_S2_lsr_i_r_xacc:
4631 ID = Intrinsic::hexagon_S2_lsr_i_r_xacc; break;
4632
4633 case Hexagon::BI__builtin_HEXAGON_S2_asl_i_r_xacc:
4634 ID = Intrinsic::hexagon_S2_asl_i_r_xacc; break;
4635
4636 case Hexagon::BI__builtin_HEXAGON_S2_lsr_i_p_xacc:
4637 ID = Intrinsic::hexagon_S2_lsr_i_p_xacc; break;
4638
4639 case Hexagon::BI__builtin_HEXAGON_S2_asl_i_p_xacc:
4640 ID = Intrinsic::hexagon_S2_asl_i_p_xacc; break;
4641
4642 case Hexagon::BI__builtin_HEXAGON_S2_asr_i_r_and:
4643 ID = Intrinsic::hexagon_S2_asr_i_r_and; break;
4644
4645 case Hexagon::BI__builtin_HEXAGON_S2_lsr_i_r_and:
4646 ID = Intrinsic::hexagon_S2_lsr_i_r_and; break;
4647
4648 case Hexagon::BI__builtin_HEXAGON_S2_asl_i_r_and:
4649 ID = Intrinsic::hexagon_S2_asl_i_r_and; break;
4650
4651 case Hexagon::BI__builtin_HEXAGON_S2_asr_i_r_or:
4652 ID = Intrinsic::hexagon_S2_asr_i_r_or; break;
4653
4654 case Hexagon::BI__builtin_HEXAGON_S2_lsr_i_r_or:
4655 ID = Intrinsic::hexagon_S2_lsr_i_r_or; break;
4656
4657 case Hexagon::BI__builtin_HEXAGON_S2_asl_i_r_or:
4658 ID = Intrinsic::hexagon_S2_asl_i_r_or; break;
4659
4660 case Hexagon::BI__builtin_HEXAGON_S2_asr_i_p_and:
4661 ID = Intrinsic::hexagon_S2_asr_i_p_and; break;
4662
4663 case Hexagon::BI__builtin_HEXAGON_S2_lsr_i_p_and:
4664 ID = Intrinsic::hexagon_S2_lsr_i_p_and; break;
4665
4666 case Hexagon::BI__builtin_HEXAGON_S2_asl_i_p_and:
4667 ID = Intrinsic::hexagon_S2_asl_i_p_and; break;
4668
4669 case Hexagon::BI__builtin_HEXAGON_S2_asr_i_p_or:
4670 ID = Intrinsic::hexagon_S2_asr_i_p_or; break;
4671
4672 case Hexagon::BI__builtin_HEXAGON_S2_lsr_i_p_or:
4673 ID = Intrinsic::hexagon_S2_lsr_i_p_or; break;
4674
4675 case Hexagon::BI__builtin_HEXAGON_S2_asl_i_p_or:
4676 ID = Intrinsic::hexagon_S2_asl_i_p_or; break;
4677
4678 case Hexagon::BI__builtin_HEXAGON_S2_asl_i_r_sat:
4679 ID = Intrinsic::hexagon_S2_asl_i_r_sat; break;
4680
4681 case Hexagon::BI__builtin_HEXAGON_S2_asr_i_r_rnd:
4682 ID = Intrinsic::hexagon_S2_asr_i_r_rnd; break;
4683
4684 case Hexagon::BI__builtin_HEXAGON_S2_asr_i_r_rnd_goodsyntax:
4685 ID = Intrinsic::hexagon_S2_asr_i_r_rnd_goodsyntax; break;
4686
Sirish Pandeac28eca2012-04-23 17:48:57 +00004687 case Hexagon::BI__builtin_HEXAGON_S2_asr_i_p_rnd:
4688 ID = Intrinsic::hexagon_S2_asr_i_p_rnd; break;
4689
4690 case Hexagon::BI__builtin_HEXAGON_S2_asr_i_p_rnd_goodsyntax:
4691 ID = Intrinsic::hexagon_S2_asr_i_p_rnd_goodsyntax; break;
4692
4693 case Hexagon::BI__builtin_HEXAGON_S4_lsli:
4694 ID = Intrinsic::hexagon_S4_lsli; break;
4695
Tony Linthicum96319392011-12-12 21:14:55 +00004696 case Hexagon::BI__builtin_HEXAGON_S2_addasl_rrri:
4697 ID = Intrinsic::hexagon_S2_addasl_rrri; break;
4698
Sirish Pandeac28eca2012-04-23 17:48:57 +00004699 case Hexagon::BI__builtin_HEXAGON_S4_andi_asl_ri:
4700 ID = Intrinsic::hexagon_S4_andi_asl_ri; break;
4701
4702 case Hexagon::BI__builtin_HEXAGON_S4_ori_asl_ri:
4703 ID = Intrinsic::hexagon_S4_ori_asl_ri; break;
4704
4705 case Hexagon::BI__builtin_HEXAGON_S4_addi_asl_ri:
4706 ID = Intrinsic::hexagon_S4_addi_asl_ri; break;
4707
4708 case Hexagon::BI__builtin_HEXAGON_S4_subi_asl_ri:
4709 ID = Intrinsic::hexagon_S4_subi_asl_ri; break;
4710
4711 case Hexagon::BI__builtin_HEXAGON_S4_andi_lsr_ri:
4712 ID = Intrinsic::hexagon_S4_andi_lsr_ri; break;
4713
4714 case Hexagon::BI__builtin_HEXAGON_S4_ori_lsr_ri:
4715 ID = Intrinsic::hexagon_S4_ori_lsr_ri; break;
4716
4717 case Hexagon::BI__builtin_HEXAGON_S4_addi_lsr_ri:
4718 ID = Intrinsic::hexagon_S4_addi_lsr_ri; break;
4719
4720 case Hexagon::BI__builtin_HEXAGON_S4_subi_lsr_ri:
4721 ID = Intrinsic::hexagon_S4_subi_lsr_ri; break;
4722
Tony Linthicum96319392011-12-12 21:14:55 +00004723 case Hexagon::BI__builtin_HEXAGON_S2_valignib:
4724 ID = Intrinsic::hexagon_S2_valignib; break;
4725
4726 case Hexagon::BI__builtin_HEXAGON_S2_valignrb:
4727 ID = Intrinsic::hexagon_S2_valignrb; break;
4728
4729 case Hexagon::BI__builtin_HEXAGON_S2_vspliceib:
4730 ID = Intrinsic::hexagon_S2_vspliceib; break;
4731
4732 case Hexagon::BI__builtin_HEXAGON_S2_vsplicerb:
4733 ID = Intrinsic::hexagon_S2_vsplicerb; break;
4734
4735 case Hexagon::BI__builtin_HEXAGON_S2_vsplatrh:
4736 ID = Intrinsic::hexagon_S2_vsplatrh; break;
4737
4738 case Hexagon::BI__builtin_HEXAGON_S2_vsplatrb:
4739 ID = Intrinsic::hexagon_S2_vsplatrb; break;
4740
4741 case Hexagon::BI__builtin_HEXAGON_S2_insert:
4742 ID = Intrinsic::hexagon_S2_insert; break;
4743
4744 case Hexagon::BI__builtin_HEXAGON_S2_tableidxb_goodsyntax:
4745 ID = Intrinsic::hexagon_S2_tableidxb_goodsyntax; break;
4746
4747 case Hexagon::BI__builtin_HEXAGON_S2_tableidxh_goodsyntax:
4748 ID = Intrinsic::hexagon_S2_tableidxh_goodsyntax; break;
4749
4750 case Hexagon::BI__builtin_HEXAGON_S2_tableidxw_goodsyntax:
4751 ID = Intrinsic::hexagon_S2_tableidxw_goodsyntax; break;
4752
4753 case Hexagon::BI__builtin_HEXAGON_S2_tableidxd_goodsyntax:
4754 ID = Intrinsic::hexagon_S2_tableidxd_goodsyntax; break;
4755
Sirish Pandeac28eca2012-04-23 17:48:57 +00004756 case Hexagon::BI__builtin_HEXAGON_A4_bitspliti:
4757 ID = Intrinsic::hexagon_A4_bitspliti; break;
4758
4759 case Hexagon::BI__builtin_HEXAGON_A4_bitsplit:
4760 ID = Intrinsic::hexagon_A4_bitsplit; break;
4761
4762 case Hexagon::BI__builtin_HEXAGON_S4_extract:
4763 ID = Intrinsic::hexagon_S4_extract; break;
4764
Tony Linthicum96319392011-12-12 21:14:55 +00004765 case Hexagon::BI__builtin_HEXAGON_S2_extractu:
4766 ID = Intrinsic::hexagon_S2_extractu; break;
4767
4768 case Hexagon::BI__builtin_HEXAGON_S2_insertp:
4769 ID = Intrinsic::hexagon_S2_insertp; break;
4770
Sirish Pandeac28eca2012-04-23 17:48:57 +00004771 case Hexagon::BI__builtin_HEXAGON_S4_extractp:
4772 ID = Intrinsic::hexagon_S4_extractp; break;
4773
Tony Linthicum96319392011-12-12 21:14:55 +00004774 case Hexagon::BI__builtin_HEXAGON_S2_extractup:
4775 ID = Intrinsic::hexagon_S2_extractup; break;
4776
4777 case Hexagon::BI__builtin_HEXAGON_S2_insert_rp:
4778 ID = Intrinsic::hexagon_S2_insert_rp; break;
4779
Sirish Pandeac28eca2012-04-23 17:48:57 +00004780 case Hexagon::BI__builtin_HEXAGON_S4_extract_rp:
4781 ID = Intrinsic::hexagon_S4_extract_rp; break;
4782
Tony Linthicum96319392011-12-12 21:14:55 +00004783 case Hexagon::BI__builtin_HEXAGON_S2_extractu_rp:
4784 ID = Intrinsic::hexagon_S2_extractu_rp; break;
4785
4786 case Hexagon::BI__builtin_HEXAGON_S2_insertp_rp:
4787 ID = Intrinsic::hexagon_S2_insertp_rp; break;
4788
Sirish Pandeac28eca2012-04-23 17:48:57 +00004789 case Hexagon::BI__builtin_HEXAGON_S4_extractp_rp:
4790 ID = Intrinsic::hexagon_S4_extractp_rp; break;
4791
Tony Linthicum96319392011-12-12 21:14:55 +00004792 case Hexagon::BI__builtin_HEXAGON_S2_extractup_rp:
4793 ID = Intrinsic::hexagon_S2_extractup_rp; break;
4794
4795 case Hexagon::BI__builtin_HEXAGON_S2_tstbit_i:
4796 ID = Intrinsic::hexagon_S2_tstbit_i; break;
4797
Sirish Pandeac28eca2012-04-23 17:48:57 +00004798 case Hexagon::BI__builtin_HEXAGON_S4_ntstbit_i:
4799 ID = Intrinsic::hexagon_S4_ntstbit_i; break;
4800
Tony Linthicum96319392011-12-12 21:14:55 +00004801 case Hexagon::BI__builtin_HEXAGON_S2_setbit_i:
4802 ID = Intrinsic::hexagon_S2_setbit_i; break;
4803
4804 case Hexagon::BI__builtin_HEXAGON_S2_togglebit_i:
4805 ID = Intrinsic::hexagon_S2_togglebit_i; break;
4806
4807 case Hexagon::BI__builtin_HEXAGON_S2_clrbit_i:
4808 ID = Intrinsic::hexagon_S2_clrbit_i; break;
4809
4810 case Hexagon::BI__builtin_HEXAGON_S2_tstbit_r:
4811 ID = Intrinsic::hexagon_S2_tstbit_r; break;
4812
Sirish Pandeac28eca2012-04-23 17:48:57 +00004813 case Hexagon::BI__builtin_HEXAGON_S4_ntstbit_r:
4814 ID = Intrinsic::hexagon_S4_ntstbit_r; break;
4815
Tony Linthicum96319392011-12-12 21:14:55 +00004816 case Hexagon::BI__builtin_HEXAGON_S2_setbit_r:
4817 ID = Intrinsic::hexagon_S2_setbit_r; break;
4818
4819 case Hexagon::BI__builtin_HEXAGON_S2_togglebit_r:
4820 ID = Intrinsic::hexagon_S2_togglebit_r; break;
4821
4822 case Hexagon::BI__builtin_HEXAGON_S2_clrbit_r:
4823 ID = Intrinsic::hexagon_S2_clrbit_r; break;
4824
4825 case Hexagon::BI__builtin_HEXAGON_S2_asr_i_vh:
4826 ID = Intrinsic::hexagon_S2_asr_i_vh; break;
4827
4828 case Hexagon::BI__builtin_HEXAGON_S2_lsr_i_vh:
4829 ID = Intrinsic::hexagon_S2_lsr_i_vh; break;
4830
4831 case Hexagon::BI__builtin_HEXAGON_S2_asl_i_vh:
4832 ID = Intrinsic::hexagon_S2_asl_i_vh; break;
4833
4834 case Hexagon::BI__builtin_HEXAGON_S2_asr_r_vh:
4835 ID = Intrinsic::hexagon_S2_asr_r_vh; break;
4836
Sirish Pandeac28eca2012-04-23 17:48:57 +00004837 case Hexagon::BI__builtin_HEXAGON_S5_asrhub_rnd_sat_goodsyntax:
4838 ID = Intrinsic::hexagon_S5_asrhub_rnd_sat_goodsyntax; break;
4839
4840 case Hexagon::BI__builtin_HEXAGON_S5_asrhub_sat:
4841 ID = Intrinsic::hexagon_S5_asrhub_sat; break;
4842
4843 case Hexagon::BI__builtin_HEXAGON_S5_vasrhrnd_goodsyntax:
4844 ID = Intrinsic::hexagon_S5_vasrhrnd_goodsyntax; break;
4845
Tony Linthicum96319392011-12-12 21:14:55 +00004846 case Hexagon::BI__builtin_HEXAGON_S2_asl_r_vh:
4847 ID = Intrinsic::hexagon_S2_asl_r_vh; break;
4848
4849 case Hexagon::BI__builtin_HEXAGON_S2_lsr_r_vh:
4850 ID = Intrinsic::hexagon_S2_lsr_r_vh; break;
4851
4852 case Hexagon::BI__builtin_HEXAGON_S2_lsl_r_vh:
4853 ID = Intrinsic::hexagon_S2_lsl_r_vh; break;
4854
4855 case Hexagon::BI__builtin_HEXAGON_S2_asr_i_vw:
4856 ID = Intrinsic::hexagon_S2_asr_i_vw; break;
4857
4858 case Hexagon::BI__builtin_HEXAGON_S2_asr_i_svw_trun:
4859 ID = Intrinsic::hexagon_S2_asr_i_svw_trun; break;
4860
4861 case Hexagon::BI__builtin_HEXAGON_S2_asr_r_svw_trun:
4862 ID = Intrinsic::hexagon_S2_asr_r_svw_trun; break;
4863
4864 case Hexagon::BI__builtin_HEXAGON_S2_lsr_i_vw:
4865 ID = Intrinsic::hexagon_S2_lsr_i_vw; break;
4866
4867 case Hexagon::BI__builtin_HEXAGON_S2_asl_i_vw:
4868 ID = Intrinsic::hexagon_S2_asl_i_vw; break;
4869
4870 case Hexagon::BI__builtin_HEXAGON_S2_asr_r_vw:
4871 ID = Intrinsic::hexagon_S2_asr_r_vw; break;
4872
4873 case Hexagon::BI__builtin_HEXAGON_S2_asl_r_vw:
4874 ID = Intrinsic::hexagon_S2_asl_r_vw; break;
4875
4876 case Hexagon::BI__builtin_HEXAGON_S2_lsr_r_vw:
4877 ID = Intrinsic::hexagon_S2_lsr_r_vw; break;
4878
4879 case Hexagon::BI__builtin_HEXAGON_S2_lsl_r_vw:
4880 ID = Intrinsic::hexagon_S2_lsl_r_vw; break;
4881
4882 case Hexagon::BI__builtin_HEXAGON_S2_vrndpackwh:
4883 ID = Intrinsic::hexagon_S2_vrndpackwh; break;
4884
4885 case Hexagon::BI__builtin_HEXAGON_S2_vrndpackwhs:
4886 ID = Intrinsic::hexagon_S2_vrndpackwhs; break;
4887
4888 case Hexagon::BI__builtin_HEXAGON_S2_vsxtbh:
4889 ID = Intrinsic::hexagon_S2_vsxtbh; break;
4890
4891 case Hexagon::BI__builtin_HEXAGON_S2_vzxtbh:
4892 ID = Intrinsic::hexagon_S2_vzxtbh; break;
4893
4894 case Hexagon::BI__builtin_HEXAGON_S2_vsathub:
4895 ID = Intrinsic::hexagon_S2_vsathub; break;
4896
4897 case Hexagon::BI__builtin_HEXAGON_S2_svsathub:
4898 ID = Intrinsic::hexagon_S2_svsathub; break;
4899
4900 case Hexagon::BI__builtin_HEXAGON_S2_svsathb:
4901 ID = Intrinsic::hexagon_S2_svsathb; break;
4902
4903 case Hexagon::BI__builtin_HEXAGON_S2_vsathb:
4904 ID = Intrinsic::hexagon_S2_vsathb; break;
4905
4906 case Hexagon::BI__builtin_HEXAGON_S2_vtrunohb:
4907 ID = Intrinsic::hexagon_S2_vtrunohb; break;
4908
4909 case Hexagon::BI__builtin_HEXAGON_S2_vtrunewh:
4910 ID = Intrinsic::hexagon_S2_vtrunewh; break;
4911
4912 case Hexagon::BI__builtin_HEXAGON_S2_vtrunowh:
4913 ID = Intrinsic::hexagon_S2_vtrunowh; break;
4914
4915 case Hexagon::BI__builtin_HEXAGON_S2_vtrunehb:
4916 ID = Intrinsic::hexagon_S2_vtrunehb; break;
4917
4918 case Hexagon::BI__builtin_HEXAGON_S2_vsxthw:
4919 ID = Intrinsic::hexagon_S2_vsxthw; break;
4920
4921 case Hexagon::BI__builtin_HEXAGON_S2_vzxthw:
4922 ID = Intrinsic::hexagon_S2_vzxthw; break;
4923
4924 case Hexagon::BI__builtin_HEXAGON_S2_vsatwh:
4925 ID = Intrinsic::hexagon_S2_vsatwh; break;
4926
4927 case Hexagon::BI__builtin_HEXAGON_S2_vsatwuh:
4928 ID = Intrinsic::hexagon_S2_vsatwuh; break;
4929
4930 case Hexagon::BI__builtin_HEXAGON_S2_packhl:
4931 ID = Intrinsic::hexagon_S2_packhl; break;
4932
4933 case Hexagon::BI__builtin_HEXAGON_A2_swiz:
4934 ID = Intrinsic::hexagon_A2_swiz; break;
4935
4936 case Hexagon::BI__builtin_HEXAGON_S2_vsathub_nopack:
4937 ID = Intrinsic::hexagon_S2_vsathub_nopack; break;
4938
4939 case Hexagon::BI__builtin_HEXAGON_S2_vsathb_nopack:
4940 ID = Intrinsic::hexagon_S2_vsathb_nopack; break;
4941
4942 case Hexagon::BI__builtin_HEXAGON_S2_vsatwh_nopack:
4943 ID = Intrinsic::hexagon_S2_vsatwh_nopack; break;
4944
4945 case Hexagon::BI__builtin_HEXAGON_S2_vsatwuh_nopack:
4946 ID = Intrinsic::hexagon_S2_vsatwuh_nopack; break;
4947
4948 case Hexagon::BI__builtin_HEXAGON_S2_shuffob:
4949 ID = Intrinsic::hexagon_S2_shuffob; break;
4950
4951 case Hexagon::BI__builtin_HEXAGON_S2_shuffeb:
4952 ID = Intrinsic::hexagon_S2_shuffeb; break;
4953
4954 case Hexagon::BI__builtin_HEXAGON_S2_shuffoh:
4955 ID = Intrinsic::hexagon_S2_shuffoh; break;
4956
4957 case Hexagon::BI__builtin_HEXAGON_S2_shuffeh:
4958 ID = Intrinsic::hexagon_S2_shuffeh; break;
4959
Sirish Pandeac28eca2012-04-23 17:48:57 +00004960 case Hexagon::BI__builtin_HEXAGON_S5_popcountp:
4961 ID = Intrinsic::hexagon_S5_popcountp; break;
4962
4963 case Hexagon::BI__builtin_HEXAGON_S4_parity:
4964 ID = Intrinsic::hexagon_S4_parity; break;
4965
Tony Linthicum96319392011-12-12 21:14:55 +00004966 case Hexagon::BI__builtin_HEXAGON_S2_parityp:
4967 ID = Intrinsic::hexagon_S2_parityp; break;
4968
4969 case Hexagon::BI__builtin_HEXAGON_S2_lfsp:
4970 ID = Intrinsic::hexagon_S2_lfsp; break;
4971
4972 case Hexagon::BI__builtin_HEXAGON_S2_clbnorm:
4973 ID = Intrinsic::hexagon_S2_clbnorm; break;
4974
Sirish Pandeac28eca2012-04-23 17:48:57 +00004975 case Hexagon::BI__builtin_HEXAGON_S4_clbaddi:
4976 ID = Intrinsic::hexagon_S4_clbaddi; break;
4977
4978 case Hexagon::BI__builtin_HEXAGON_S4_clbpnorm:
4979 ID = Intrinsic::hexagon_S4_clbpnorm; break;
4980
4981 case Hexagon::BI__builtin_HEXAGON_S4_clbpaddi:
4982 ID = Intrinsic::hexagon_S4_clbpaddi; break;
4983
Tony Linthicum96319392011-12-12 21:14:55 +00004984 case Hexagon::BI__builtin_HEXAGON_S2_clb:
4985 ID = Intrinsic::hexagon_S2_clb; break;
4986
4987 case Hexagon::BI__builtin_HEXAGON_S2_cl0:
4988 ID = Intrinsic::hexagon_S2_cl0; break;
4989
4990 case Hexagon::BI__builtin_HEXAGON_S2_cl1:
4991 ID = Intrinsic::hexagon_S2_cl1; break;
4992
4993 case Hexagon::BI__builtin_HEXAGON_S2_clbp:
4994 ID = Intrinsic::hexagon_S2_clbp; break;
4995
4996 case Hexagon::BI__builtin_HEXAGON_S2_cl0p:
4997 ID = Intrinsic::hexagon_S2_cl0p; break;
4998
4999 case Hexagon::BI__builtin_HEXAGON_S2_cl1p:
5000 ID = Intrinsic::hexagon_S2_cl1p; break;
5001
5002 case Hexagon::BI__builtin_HEXAGON_S2_brev:
5003 ID = Intrinsic::hexagon_S2_brev; break;
5004
Sirish Pandeac28eca2012-04-23 17:48:57 +00005005 case Hexagon::BI__builtin_HEXAGON_S2_brevp:
5006 ID = Intrinsic::hexagon_S2_brevp; break;
5007
Tony Linthicum96319392011-12-12 21:14:55 +00005008 case Hexagon::BI__builtin_HEXAGON_S2_ct0:
5009 ID = Intrinsic::hexagon_S2_ct0; break;
5010
5011 case Hexagon::BI__builtin_HEXAGON_S2_ct1:
5012 ID = Intrinsic::hexagon_S2_ct1; break;
5013
Sirish Pandeac28eca2012-04-23 17:48:57 +00005014 case Hexagon::BI__builtin_HEXAGON_S2_ct0p:
5015 ID = Intrinsic::hexagon_S2_ct0p; break;
5016
5017 case Hexagon::BI__builtin_HEXAGON_S2_ct1p:
5018 ID = Intrinsic::hexagon_S2_ct1p; break;
5019
Tony Linthicum96319392011-12-12 21:14:55 +00005020 case Hexagon::BI__builtin_HEXAGON_S2_interleave:
5021 ID = Intrinsic::hexagon_S2_interleave; break;
5022
5023 case Hexagon::BI__builtin_HEXAGON_S2_deinterleave:
5024 ID = Intrinsic::hexagon_S2_deinterleave; break;
Tony Linthicum96319392011-12-12 21:14:55 +00005025 }
5026
5027 llvm::Function *F = CGM.getIntrinsic(ID);
5028 return Builder.CreateCall(F, Ops, "");
5029}
5030
Mike Stump1eb44332009-09-09 15:08:12 +00005031Value *CodeGenFunction::EmitPPCBuiltinExpr(unsigned BuiltinID,
Chris Lattner1feedd82007-12-13 07:34:23 +00005032 const CallExpr *E) {
Chris Lattner5f9e2722011-07-23 10:55:15 +00005033 SmallVector<Value*, 4> Ops;
Chris Lattnerdd173942010-04-14 03:54:58 +00005034
5035 for (unsigned i = 0, e = E->getNumArgs(); i != e; i++)
5036 Ops.push_back(EmitScalarExpr(E->getArg(i)));
5037
5038 Intrinsic::ID ID = Intrinsic::not_intrinsic;
5039
5040 switch (BuiltinID) {
5041 default: return 0;
5042
Anton Korobeynikov4d3a7b02010-06-19 09:47:18 +00005043 // vec_ld, vec_lvsl, vec_lvsr
5044 case PPC::BI__builtin_altivec_lvx:
5045 case PPC::BI__builtin_altivec_lvxl:
5046 case PPC::BI__builtin_altivec_lvebx:
5047 case PPC::BI__builtin_altivec_lvehx:
5048 case PPC::BI__builtin_altivec_lvewx:
5049 case PPC::BI__builtin_altivec_lvsl:
5050 case PPC::BI__builtin_altivec_lvsr:
5051 {
John McCalld16c2cf2011-02-08 08:22:06 +00005052 Ops[1] = Builder.CreateBitCast(Ops[1], Int8PtrTy);
Anton Korobeynikov4d3a7b02010-06-19 09:47:18 +00005053
Benjamin Kramer578faa82011-09-27 21:06:10 +00005054 Ops[0] = Builder.CreateGEP(Ops[1], Ops[0]);
Anton Korobeynikov4d3a7b02010-06-19 09:47:18 +00005055 Ops.pop_back();
5056
5057 switch (BuiltinID) {
David Blaikieb219cfc2011-09-23 05:06:16 +00005058 default: llvm_unreachable("Unsupported ld/lvsl/lvsr intrinsic!");
Anton Korobeynikov4d3a7b02010-06-19 09:47:18 +00005059 case PPC::BI__builtin_altivec_lvx:
5060 ID = Intrinsic::ppc_altivec_lvx;
5061 break;
5062 case PPC::BI__builtin_altivec_lvxl:
5063 ID = Intrinsic::ppc_altivec_lvxl;
5064 break;
5065 case PPC::BI__builtin_altivec_lvebx:
5066 ID = Intrinsic::ppc_altivec_lvebx;
5067 break;
5068 case PPC::BI__builtin_altivec_lvehx:
5069 ID = Intrinsic::ppc_altivec_lvehx;
5070 break;
5071 case PPC::BI__builtin_altivec_lvewx:
5072 ID = Intrinsic::ppc_altivec_lvewx;
5073 break;
5074 case PPC::BI__builtin_altivec_lvsl:
5075 ID = Intrinsic::ppc_altivec_lvsl;
5076 break;
5077 case PPC::BI__builtin_altivec_lvsr:
5078 ID = Intrinsic::ppc_altivec_lvsr;
5079 break;
5080 }
5081 llvm::Function *F = CGM.getIntrinsic(ID);
Jay Foad4c7d9f12011-07-15 08:37:34 +00005082 return Builder.CreateCall(F, Ops, "");
Anton Korobeynikov4d3a7b02010-06-19 09:47:18 +00005083 }
5084
Chris Lattnerdd173942010-04-14 03:54:58 +00005085 // vec_st
5086 case PPC::BI__builtin_altivec_stvx:
5087 case PPC::BI__builtin_altivec_stvxl:
5088 case PPC::BI__builtin_altivec_stvebx:
5089 case PPC::BI__builtin_altivec_stvehx:
5090 case PPC::BI__builtin_altivec_stvewx:
5091 {
John McCalld16c2cf2011-02-08 08:22:06 +00005092 Ops[2] = Builder.CreateBitCast(Ops[2], Int8PtrTy);
Benjamin Kramer578faa82011-09-27 21:06:10 +00005093 Ops[1] = Builder.CreateGEP(Ops[2], Ops[1]);
Chris Lattnerdd173942010-04-14 03:54:58 +00005094 Ops.pop_back();
5095
5096 switch (BuiltinID) {
David Blaikieb219cfc2011-09-23 05:06:16 +00005097 default: llvm_unreachable("Unsupported st intrinsic!");
Chris Lattnerdd173942010-04-14 03:54:58 +00005098 case PPC::BI__builtin_altivec_stvx:
5099 ID = Intrinsic::ppc_altivec_stvx;
5100 break;
5101 case PPC::BI__builtin_altivec_stvxl:
5102 ID = Intrinsic::ppc_altivec_stvxl;
5103 break;
5104 case PPC::BI__builtin_altivec_stvebx:
5105 ID = Intrinsic::ppc_altivec_stvebx;
5106 break;
5107 case PPC::BI__builtin_altivec_stvehx:
5108 ID = Intrinsic::ppc_altivec_stvehx;
5109 break;
5110 case PPC::BI__builtin_altivec_stvewx:
5111 ID = Intrinsic::ppc_altivec_stvewx;
5112 break;
5113 }
5114 llvm::Function *F = CGM.getIntrinsic(ID);
Jay Foad4c7d9f12011-07-15 08:37:34 +00005115 return Builder.CreateCall(F, Ops, "");
Chris Lattnerdd173942010-04-14 03:54:58 +00005116 }
5117 }
Mike Stump1eb44332009-09-09 15:08:12 +00005118}