blob: beb03d0e5980fed72e63cbc3de58c1786b1dc053 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Evan Chengc4c62572006-03-13 23:20:37 +000021#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000022#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000025#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000027#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000028#include "llvm/CodeGen/SelectionDAG.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000029#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000030#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000031#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000032#include "llvm/Intrinsics.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000033#include "llvm/ParameterAttributes.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000034#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000035#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000036#include "llvm/Support/CommandLine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Chris Lattner3ee77402007-06-19 05:46:06 +000039static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
40cl::desc("enable preincrement load/store generation on PPC (experimental)"),
41 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000042
Chris Lattner331d1bc2006-11-02 01:44:04 +000043PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Evan Cheng54fc97d2008-04-19 01:30:48 +000044 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()),
45 PPCAtomicLabelIndex(0) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000046
Nate Begeman405e3ec2005-10-21 00:02:42 +000047 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000048
Chris Lattnerd145a612005-09-27 22:18:25 +000049 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000050 setUseUnderscoreSetJmp(true);
51 setUseUnderscoreLongJmp(true);
Chris Lattnerd145a612005-09-27 22:18:25 +000052
Chris Lattner7c5a3d32005-08-16 17:14:42 +000053 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000054 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
55 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
56 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000057
Evan Chengc5484282006-10-04 00:56:09 +000058 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Duncan Sandsf9c98e62008-01-23 20:39:46 +000059 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000060 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000061
Chris Lattnerddf89562008-01-17 19:59:44 +000062 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
63
Chris Lattner94e509c2006-11-10 23:58:45 +000064 // PowerPC has pre-inc load and store's.
65 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
66 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
67 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000068 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
69 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000070 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
71 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
72 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000073 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
74 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
75
Dale Johannesen638ccd52007-10-06 01:24:11 +000076 // Shortening conversions involving ppcf128 get expanded (2 regs -> 1 reg)
77 setConvertAction(MVT::ppcf128, MVT::f64, Expand);
78 setConvertAction(MVT::ppcf128, MVT::f32, Expand);
Dale Johannesen6eaeff22007-10-10 01:01:31 +000079 // This is used in the ppcf128->int sequence. Note it has different semantics
80 // from FP_ROUND: that rounds to nearest, this rounds to zero.
81 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +000082
Chris Lattner7c5a3d32005-08-16 17:14:42 +000083 // PowerPC has no intrinsics for these particular operations
Andrew Lenharthd497d9f2008-02-16 14:46:26 +000084 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
85
Chris Lattner7c5a3d32005-08-16 17:14:42 +000086 // PowerPC has no SREM/UREM instructions
87 setOperationAction(ISD::SREM, MVT::i32, Expand);
88 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000089 setOperationAction(ISD::SREM, MVT::i64, Expand);
90 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +000091
92 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
93 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
94 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
95 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
96 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
97 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
98 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
99 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
100 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000101
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000102 // We don't support sin/cos/sqrt/fmod/pow
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000103 setOperationAction(ISD::FSIN , MVT::f64, Expand);
104 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000105 setOperationAction(ISD::FREM , MVT::f64, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000106 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000107 setOperationAction(ISD::FSIN , MVT::f32, Expand);
108 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000109 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000110 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000111
Dan Gohman1a024862008-01-31 00:41:03 +0000112 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000113
114 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000115 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000116 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
117 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
118 }
119
Chris Lattner9601a862006-03-05 05:08:37 +0000120 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
121 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
122
Nate Begemand88fc032006-01-14 03:14:10 +0000123 // PowerPC does not have BSWAP, CTPOP or CTTZ
124 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000125 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
126 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000127 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
128 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
129 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000130
Nate Begeman35ef9132006-01-11 21:21:00 +0000131 // PowerPC does not have ROTR
132 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
133
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000134 // PowerPC does not have Select
135 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000136 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000137 setOperationAction(ISD::SELECT, MVT::f32, Expand);
138 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000139
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000140 // PowerPC wants to turn select_cc of FP into fsel when possible.
141 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
142 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000143
Nate Begeman750ac1b2006-02-01 07:19:44 +0000144 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000145 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000146
Nate Begeman81e80972006-03-17 01:40:33 +0000147 // PowerPC does not have BRCOND which requires SetCC
148 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000149
150 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000151
Chris Lattnerf7605322005-08-31 21:09:52 +0000152 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
153 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000154
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000155 // PowerPC does not have [U|S]INT_TO_FP
156 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
157 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
158
Chris Lattner53e88452005-12-23 05:13:35 +0000159 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
160 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000161 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
162 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000163
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000164 // We cannot sextinreg(i1). Expand to shifts.
165 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000166
Jim Laskeyabf6d172006-01-05 01:25:28 +0000167 // Support label based line numbers.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000168 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000169 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Nicolas Geoffray616585b2007-12-21 12:19:44 +0000170
171 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
172 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
173 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
174 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
175
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000176
Nate Begeman28a6b022005-12-10 02:36:00 +0000177 // We want to legalize GlobalAddress and ConstantPool nodes into the
178 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000179 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000180 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000181 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000182 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000183 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000184 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000185 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
186 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
187
Nate Begemanee625572006-01-27 21:09:22 +0000188 // RET must be custom lowered, to meet ABI requirements
189 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands36397f52007-07-27 12:58:54 +0000190
Nate Begemanacc398c2006-01-25 18:21:52 +0000191 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
192 setOperationAction(ISD::VASTART , MVT::Other, Custom);
193
Nicolas Geoffray01119992007-04-03 13:59:52 +0000194 // VAARG is custom lowered with ELF 32 ABI
195 if (TM.getSubtarget<PPCSubtarget>().isELF32_ABI())
196 setOperationAction(ISD::VAARG, MVT::Other, Custom);
197 else
198 setOperationAction(ISD::VAARG, MVT::Other, Expand);
199
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000200 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000201 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
202 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000203 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000204 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000205 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
206 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000207
Evan Cheng54fc97d2008-04-19 01:30:48 +0000208 setOperationAction(ISD::ATOMIC_LAS , MVT::i32 , Custom);
209 setOperationAction(ISD::ATOMIC_LCS , MVT::i32 , Custom);
210 setOperationAction(ISD::ATOMIC_SWAP , MVT::i32 , Custom);
Evan Cheng8608f2e2008-04-19 02:30:38 +0000211 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
212 setOperationAction(ISD::ATOMIC_LAS , MVT::i64 , Custom);
213 setOperationAction(ISD::ATOMIC_LCS , MVT::i64 , Custom);
214 setOperationAction(ISD::ATOMIC_SWAP , MVT::i64 , Custom);
215 }
Evan Cheng54fc97d2008-04-19 01:30:48 +0000216
Chris Lattner6d92cad2006-03-26 10:06:40 +0000217 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000218 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000219
Chris Lattnera7a58542006-06-16 17:34:12 +0000220 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000221 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000222 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000223 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000224 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000225 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Jim Laskeyca367b42006-12-15 14:32:57 +0000226 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
227
Chris Lattner7fbcef72006-03-24 07:53:47 +0000228 // FIXME: disable this lowered code. This generates 64-bit register values,
229 // and we don't model the fact that the top part is clobbered by calls. We
230 // need to flag these together so that the value isn't live across a call.
231 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
232
Nate Begemanae749a92005-10-25 23:48:36 +0000233 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
234 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
235 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000236 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000237 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000238 }
239
Chris Lattnera7a58542006-06-16 17:34:12 +0000240 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000241 // 64-bit PowerPC implementations can support i64 types directly
Nate Begeman9d2b8172005-10-18 00:56:42 +0000242 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000243 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
244 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000245 // 64-bit PowerPC wants to expand i128 shifts itself.
246 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
247 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
248 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000249 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000250 // 32-bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000251 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
252 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
253 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000254 }
Evan Chengd30bf012006-03-01 01:11:20 +0000255
Nate Begeman425a9692005-11-29 08:17:20 +0000256 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000257 // First set operation action for all vector types to expand. Then we
258 // will selectively turn on ones that can be effectively codegen'd.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000259 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
260 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
261 MVT VT = (MVT::SimpleValueType)i;
262
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000263 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000264 setOperationAction(ISD::ADD , VT, Legal);
265 setOperationAction(ISD::SUB , VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000266
Chris Lattner7ff7e672006-04-04 17:25:31 +0000267 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000268 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
269 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000270
271 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000272 setOperationAction(ISD::AND , VT, Promote);
273 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
274 setOperationAction(ISD::OR , VT, Promote);
275 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
276 setOperationAction(ISD::XOR , VT, Promote);
277 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
278 setOperationAction(ISD::LOAD , VT, Promote);
279 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
280 setOperationAction(ISD::SELECT, VT, Promote);
281 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
282 setOperationAction(ISD::STORE, VT, Promote);
283 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000284
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000285 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000286 setOperationAction(ISD::MUL , VT, Expand);
287 setOperationAction(ISD::SDIV, VT, Expand);
288 setOperationAction(ISD::SREM, VT, Expand);
289 setOperationAction(ISD::UDIV, VT, Expand);
290 setOperationAction(ISD::UREM, VT, Expand);
291 setOperationAction(ISD::FDIV, VT, Expand);
292 setOperationAction(ISD::FNEG, VT, Expand);
293 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
294 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
295 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
296 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
297 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
298 setOperationAction(ISD::UDIVREM, VT, Expand);
299 setOperationAction(ISD::SDIVREM, VT, Expand);
300 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
301 setOperationAction(ISD::FPOW, VT, Expand);
302 setOperationAction(ISD::CTPOP, VT, Expand);
303 setOperationAction(ISD::CTLZ, VT, Expand);
304 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000305 }
306
Chris Lattner7ff7e672006-04-04 17:25:31 +0000307 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
308 // with merges, splats, etc.
309 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
310
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000311 setOperationAction(ISD::AND , MVT::v4i32, Legal);
312 setOperationAction(ISD::OR , MVT::v4i32, Legal);
313 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
314 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
315 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
316 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
317
Nate Begeman425a9692005-11-29 08:17:20 +0000318 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000319 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000320 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
321 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000322
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000323 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000324 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000325 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000326 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000327
Chris Lattnerb2177b92006-03-19 06:55:52 +0000328 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
329 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000330
Chris Lattner541f91b2006-04-02 00:43:36 +0000331 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
332 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000333 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
334 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000335 }
336
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000337 setShiftAmountType(MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000338 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattner10da9572006-10-18 01:20:43 +0000339
Jim Laskey2ad9f172007-02-22 14:56:36 +0000340 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000341 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000342 setExceptionPointerRegister(PPC::X3);
343 setExceptionSelectorRegister(PPC::X4);
344 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000345 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000346 setExceptionPointerRegister(PPC::R3);
347 setExceptionSelectorRegister(PPC::R4);
348 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000349
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000350 // We have target-specific dag combine patterns for the following nodes:
351 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000352 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000353 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000354 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000355
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000356 // Darwin long double math library functions have $LDBL128 appended.
357 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000358 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000359 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
360 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000361 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
362 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000363 }
364
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000365 computeRegisterProperties();
366}
367
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000368/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
369/// function arguments in the caller parameter area.
370unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
371 TargetMachine &TM = getTargetMachine();
372 // Darwin passes everything on 4 byte boundary.
373 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
374 return 4;
375 // FIXME Elf TBD
376 return 4;
377}
378
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000379const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
380 switch (Opcode) {
381 default: return 0;
382 case PPCISD::FSEL: return "PPCISD::FSEL";
383 case PPCISD::FCFID: return "PPCISD::FCFID";
384 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
385 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Chris Lattner51269842006-03-01 05:50:56 +0000386 case PPCISD::STFIWX: return "PPCISD::STFIWX";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000387 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
388 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000389 case PPCISD::VPERM: return "PPCISD::VPERM";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000390 case PPCISD::Hi: return "PPCISD::Hi";
391 case PPCISD::Lo: return "PPCISD::Lo";
Jim Laskey2060a822006-12-11 18:45:56 +0000392 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000393 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
394 case PPCISD::SRL: return "PPCISD::SRL";
395 case PPCISD::SRA: return "PPCISD::SRA";
396 case PPCISD::SHL: return "PPCISD::SHL";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000397 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
398 case PPCISD::STD_32: return "PPCISD::STD_32";
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000399 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
400 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000401 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Chris Lattner9f0bc652007-02-25 05:34:32 +0000402 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
403 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000404 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000405 case PPCISD::MFCR: return "PPCISD::MFCR";
Chris Lattnera17b1552006-03-31 05:13:27 +0000406 case PPCISD::VCMP: return "PPCISD::VCMP";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000407 case PPCISD::VCMPo: return "PPCISD::VCMPo";
Chris Lattnerd9989382006-07-10 20:56:58 +0000408 case PPCISD::LBRX: return "PPCISD::LBRX";
409 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng8608f2e2008-04-19 02:30:38 +0000410 case PPCISD::LARX: return "PPCISD::LARX";
411 case PPCISD::STCX: return "PPCISD::STCX";
Evan Cheng54fc97d2008-04-19 01:30:48 +0000412 case PPCISD::CMP_UNRESERVE: return "PPCISD::CMP_UNRESERVE";
Chris Lattnerf70f8d92006-04-18 18:05:58 +0000413 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Chris Lattneref97c672008-01-18 18:51:16 +0000414 case PPCISD::MFFS: return "PPCISD::MFFS";
415 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
416 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
417 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
418 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000419 case PPCISD::TAILCALL: return "PPCISD::TAILCALL";
420 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000421 }
422}
423
Scott Michel5b8f82e2008-03-10 15:42:14 +0000424
Duncan Sands83ec4b62008-06-06 12:08:01 +0000425MVT PPCTargetLowering::getSetCCResultType(const SDOperand &) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000426 return MVT::i32;
427}
428
429
Chris Lattner1a635d62006-04-14 06:01:58 +0000430//===----------------------------------------------------------------------===//
431// Node matching predicates, for use by the tblgen matching code.
432//===----------------------------------------------------------------------===//
433
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000434/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
435static bool isFloatingPointZero(SDOperand Op) {
436 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000437 return CFP->getValueAPF().isZero();
Evan Cheng466685d2006-10-09 20:57:25 +0000438 else if (ISD::isEXTLoad(Op.Val) || ISD::isNON_EXTLoad(Op.Val)) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000439 // Maybe this has already been legalized into the constant pool?
440 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000441 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000442 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000443 }
444 return false;
445}
446
Chris Lattnerddb739e2006-04-06 17:23:16 +0000447/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
448/// true if Op is undef or if it matches the specified value.
449static bool isConstantOrUndef(SDOperand Op, unsigned Val) {
450 return Op.getOpcode() == ISD::UNDEF ||
451 cast<ConstantSDNode>(Op)->getValue() == Val;
452}
453
454/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
455/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000456bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
457 if (!isUnary) {
458 for (unsigned i = 0; i != 16; ++i)
459 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
460 return false;
461 } else {
462 for (unsigned i = 0; i != 8; ++i)
463 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
464 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
465 return false;
466 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000467 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000468}
469
470/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
471/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000472bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
473 if (!isUnary) {
474 for (unsigned i = 0; i != 16; i += 2)
475 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
476 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
477 return false;
478 } else {
479 for (unsigned i = 0; i != 8; i += 2)
480 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
481 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
482 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
483 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
484 return false;
485 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000486 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000487}
488
Chris Lattnercaad1632006-04-06 22:02:42 +0000489/// isVMerge - Common function, used to match vmrg* shuffles.
490///
491static bool isVMerge(SDNode *N, unsigned UnitSize,
492 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000493 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
494 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
495 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
496 "Unsupported merge size!");
497
498 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
499 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
500 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000501 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000502 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000503 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000504 return false;
505 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000506 return true;
507}
508
509/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
510/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
511bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
512 if (!isUnary)
513 return isVMerge(N, UnitSize, 8, 24);
514 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000515}
516
517/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
518/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000519bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
520 if (!isUnary)
521 return isVMerge(N, UnitSize, 0, 16);
522 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000523}
524
525
Chris Lattnerd0608e12006-04-06 18:26:28 +0000526/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
527/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000528int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000529 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
530 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000531 // Find the first non-undef value in the shuffle mask.
532 unsigned i;
533 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
534 /*search*/;
535
536 if (i == 16) return -1; // all undef.
537
538 // Otherwise, check to see if the rest of the elements are consequtively
539 // numbered from this value.
540 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
541 if (ShiftAmt < i) return -1;
542 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000543
Chris Lattnerf24380e2006-04-06 22:28:36 +0000544 if (!isUnary) {
545 // Check the rest of the elements to see if they are consequtive.
546 for (++i; i != 16; ++i)
547 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
548 return -1;
549 } else {
550 // Check the rest of the elements to see if they are consequtive.
551 for (++i; i != 16; ++i)
552 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
553 return -1;
554 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000555
556 return ShiftAmt;
557}
Chris Lattneref819f82006-03-20 06:33:01 +0000558
559/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
560/// specifies a splat of a single element that is suitable for input to
561/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000562bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
563 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
564 N->getNumOperands() == 16 &&
565 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000566
Chris Lattner88a99ef2006-03-20 06:37:44 +0000567 // This is a splat operation if each element of the permute is the same, and
568 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000569 unsigned ElementBase = 0;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000570 SDOperand Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000571 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
572 ElementBase = EltV->getValue();
573 else
574 return false; // FIXME: Handle UNDEF elements too!
575
576 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
577 return false;
578
579 // Check that they are consequtive.
580 for (unsigned i = 1; i != EltSize; ++i) {
581 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
582 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
583 return false;
584 }
585
Chris Lattner88a99ef2006-03-20 06:37:44 +0000586 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000587 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000588 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000589 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
590 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000591 for (unsigned j = 0; j != EltSize; ++j)
592 if (N->getOperand(i+j) != N->getOperand(j))
593 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000594 }
595
Chris Lattner7ff7e672006-04-04 17:25:31 +0000596 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000597}
598
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000599/// isAllNegativeZeroVector - Returns true if all elements of build_vector
600/// are -0.0.
601bool PPC::isAllNegativeZeroVector(SDNode *N) {
602 assert(N->getOpcode() == ISD::BUILD_VECTOR);
603 if (PPC::isSplatShuffleMask(N, N->getNumOperands()))
604 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000605 return CFP->getValueAPF().isNegZero();
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000606 return false;
607}
608
Chris Lattneref819f82006-03-20 06:33:01 +0000609/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
610/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000611unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
612 assert(isSplatShuffleMask(N, EltSize));
613 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000614}
615
Chris Lattnere87192a2006-04-12 17:37:20 +0000616/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000617/// by using a vspltis[bhw] instruction of the specified element size, return
618/// the constant being splatted. The ByteSize field indicates the number of
619/// bytes of each element [124] -> [bhw].
Chris Lattnere87192a2006-04-12 17:37:20 +0000620SDOperand PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000621 SDOperand OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000622
623 // If ByteSize of the splat is bigger than the element size of the
624 // build_vector, then we have a case where we are checking for a splat where
625 // multiple elements of the buildvector are folded together into a single
626 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
627 unsigned EltSize = 16/N->getNumOperands();
628 if (EltSize < ByteSize) {
629 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
630 SDOperand UniquedVals[4];
631 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
632
633 // See if all of the elements in the buildvector agree across.
634 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
635 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
636 // If the element isn't a constant, bail fully out.
637 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDOperand();
638
639
640 if (UniquedVals[i&(Multiple-1)].Val == 0)
641 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
642 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
643 return SDOperand(); // no match.
644 }
645
646 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
647 // either constant or undef values that are identical for each chunk. See
648 // if these chunks can form into a larger vspltis*.
649
650 // Check to see if all of the leading entries are either 0 or -1. If
651 // neither, then this won't fit into the immediate field.
652 bool LeadingZero = true;
653 bool LeadingOnes = true;
654 for (unsigned i = 0; i != Multiple-1; ++i) {
655 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
656
657 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
658 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
659 }
660 // Finally, check the least significant entry.
661 if (LeadingZero) {
662 if (UniquedVals[Multiple-1].Val == 0)
663 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
664 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
665 if (Val < 16)
666 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
667 }
668 if (LeadingOnes) {
669 if (UniquedVals[Multiple-1].Val == 0)
670 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
671 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
672 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
673 return DAG.getTargetConstant(Val, MVT::i32);
674 }
675
676 return SDOperand();
677 }
678
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000679 // Check to see if this buildvec has a single non-undef value in its elements.
680 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
681 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
682 if (OpVal.Val == 0)
683 OpVal = N->getOperand(i);
684 else if (OpVal != N->getOperand(i))
Chris Lattner140a58f2006-04-08 06:46:53 +0000685 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000686 }
687
Chris Lattner140a58f2006-04-08 06:46:53 +0000688 if (OpVal.Val == 0) return SDOperand(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000689
Nate Begeman98e70cc2006-03-28 04:15:58 +0000690 unsigned ValSizeInBytes = 0;
691 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000692 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
693 Value = CN->getValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000694 ValSizeInBytes = CN->getValueType(0).getSizeInBits()/8;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000695 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
696 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000697 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000698 ValSizeInBytes = 4;
699 }
700
701 // If the splat value is larger than the element value, then we can never do
702 // this splat. The only case that we could fit the replicated bits into our
703 // immediate field for would be zero, and we prefer to use vxor for it.
Chris Lattner140a58f2006-04-08 06:46:53 +0000704 if (ValSizeInBytes < ByteSize) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000705
706 // If the element value is larger than the splat value, cut it in half and
707 // check to see if the two halves are equal. Continue doing this until we
708 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
709 while (ValSizeInBytes > ByteSize) {
710 ValSizeInBytes >>= 1;
711
712 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000713 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
714 (Value & ((1 << (8*ValSizeInBytes))-1)))
Chris Lattner140a58f2006-04-08 06:46:53 +0000715 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000716 }
717
718 // Properly sign extend the value.
719 int ShAmt = (4-ByteSize)*8;
720 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
721
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000722 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Chris Lattner140a58f2006-04-08 06:46:53 +0000723 if (MaskVal == 0) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000724
Chris Lattner140a58f2006-04-08 06:46:53 +0000725 // Finally, if this value fits in a 5 bit sext field, return it
726 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
727 return DAG.getTargetConstant(MaskVal, MVT::i32);
728 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000729}
730
Chris Lattner1a635d62006-04-14 06:01:58 +0000731//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000732// Addressing Mode Selection
733//===----------------------------------------------------------------------===//
734
735/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
736/// or 64-bit immediate, and if the value can be accurately represented as a
737/// sign extension from a 16-bit value. If so, this returns true and the
738/// immediate.
739static bool isIntS16Immediate(SDNode *N, short &Imm) {
740 if (N->getOpcode() != ISD::Constant)
741 return false;
742
743 Imm = (short)cast<ConstantSDNode>(N)->getValue();
744 if (N->getValueType(0) == MVT::i32)
745 return Imm == (int32_t)cast<ConstantSDNode>(N)->getValue();
746 else
747 return Imm == (int64_t)cast<ConstantSDNode>(N)->getValue();
748}
749static bool isIntS16Immediate(SDOperand Op, short &Imm) {
750 return isIntS16Immediate(Op.Val, Imm);
751}
752
753
754/// SelectAddressRegReg - Given the specified addressed, check to see if it
755/// can be represented as an indexed [r+r] operation. Returns false if it
756/// can be more efficiently represented with [r+imm].
757bool PPCTargetLowering::SelectAddressRegReg(SDOperand N, SDOperand &Base,
758 SDOperand &Index,
759 SelectionDAG &DAG) {
760 short imm = 0;
761 if (N.getOpcode() == ISD::ADD) {
762 if (isIntS16Immediate(N.getOperand(1), imm))
763 return false; // r+i
764 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
765 return false; // r+i
766
767 Base = N.getOperand(0);
768 Index = N.getOperand(1);
769 return true;
770 } else if (N.getOpcode() == ISD::OR) {
771 if (isIntS16Immediate(N.getOperand(1), imm))
772 return false; // r+i can fold it if we can.
773
774 // If this is an or of disjoint bitfields, we can codegen this as an add
775 // (for better address arithmetic) if the LHS and RHS of the OR are provably
776 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000777 APInt LHSKnownZero, LHSKnownOne;
778 APInt RHSKnownZero, RHSKnownOne;
779 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000780 APInt::getAllOnesValue(N.getOperand(0)
781 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000782 LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000783
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000784 if (LHSKnownZero.getBoolValue()) {
785 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000786 APInt::getAllOnesValue(N.getOperand(1)
787 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000788 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000789 // If all of the bits are known zero on the LHS or RHS, the add won't
790 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000791 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000792 Base = N.getOperand(0);
793 Index = N.getOperand(1);
794 return true;
795 }
796 }
797 }
798
799 return false;
800}
801
802/// Returns true if the address N can be represented by a base register plus
803/// a signed 16-bit displacement [r+imm], and if it is not better
804/// represented as reg+reg.
805bool PPCTargetLowering::SelectAddressRegImm(SDOperand N, SDOperand &Disp,
806 SDOperand &Base, SelectionDAG &DAG){
807 // If this can be more profitably realized as r+r, fail.
808 if (SelectAddressRegReg(N, Disp, Base, DAG))
809 return false;
810
811 if (N.getOpcode() == ISD::ADD) {
812 short imm = 0;
813 if (isIntS16Immediate(N.getOperand(1), imm)) {
814 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
815 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
816 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
817 } else {
818 Base = N.getOperand(0);
819 }
820 return true; // [r+i]
821 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
822 // Match LOAD (ADD (X, Lo(G))).
823 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
824 && "Cannot handle constant offsets yet!");
825 Disp = N.getOperand(1).getOperand(0); // The global address.
826 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
827 Disp.getOpcode() == ISD::TargetConstantPool ||
828 Disp.getOpcode() == ISD::TargetJumpTable);
829 Base = N.getOperand(0);
830 return true; // [&g+r]
831 }
832 } else if (N.getOpcode() == ISD::OR) {
833 short imm = 0;
834 if (isIntS16Immediate(N.getOperand(1), imm)) {
835 // If this is an or of disjoint bitfields, we can codegen this as an add
836 // (for better address arithmetic) if the LHS and RHS of the OR are
837 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000838 APInt LHSKnownZero, LHSKnownOne;
839 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000840 APInt::getAllOnesValue(N.getOperand(0)
841 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000842 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000843
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000844 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000845 // If all of the bits are known zero on the LHS or RHS, the add won't
846 // carry.
847 Base = N.getOperand(0);
848 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
849 return true;
850 }
851 }
852 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
853 // Loading from a constant address.
854
855 // If this address fits entirely in a 16-bit sext immediate field, codegen
856 // this as "d, 0"
857 short Imm;
858 if (isIntS16Immediate(CN, Imm)) {
859 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
860 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
861 return true;
862 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000863
864 // Handle 32-bit sext immediates with LIS + addr mode.
865 if (CN->getValueType(0) == MVT::i32 ||
866 (int64_t)CN->getValue() == (int)CN->getValue()) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000867 int Addr = (int)CN->getValue();
868
869 // Otherwise, break this down into an LIS + disp.
Chris Lattnerbc681d62007-02-17 06:44:03 +0000870 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
871
872 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
873 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
874 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000875 return true;
876 }
877 }
878
879 Disp = DAG.getTargetConstant(0, getPointerTy());
880 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
881 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
882 else
883 Base = N;
884 return true; // [r+0]
885}
886
887/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
888/// represented as an indexed [r+r] operation.
889bool PPCTargetLowering::SelectAddressRegRegOnly(SDOperand N, SDOperand &Base,
890 SDOperand &Index,
891 SelectionDAG &DAG) {
892 // Check to see if we can easily represent this as an [r+r] address. This
893 // will fail if it thinks that the address is more profitably represented as
894 // reg+imm, e.g. where imm = 0.
895 if (SelectAddressRegReg(N, Base, Index, DAG))
896 return true;
897
898 // If the operand is an addition, always emit this as [r+r], since this is
899 // better (for code size, and execution, as the memop does the add for free)
900 // than emitting an explicit add.
901 if (N.getOpcode() == ISD::ADD) {
902 Base = N.getOperand(0);
903 Index = N.getOperand(1);
904 return true;
905 }
906
907 // Otherwise, do it the hard way, using R0 as the base register.
908 Base = DAG.getRegister(PPC::R0, N.getValueType());
909 Index = N;
910 return true;
911}
912
913/// SelectAddressRegImmShift - Returns true if the address N can be
914/// represented by a base register plus a signed 14-bit displacement
915/// [r+imm*4]. Suitable for use by STD and friends.
916bool PPCTargetLowering::SelectAddressRegImmShift(SDOperand N, SDOperand &Disp,
917 SDOperand &Base,
918 SelectionDAG &DAG) {
919 // If this can be more profitably realized as r+r, fail.
920 if (SelectAddressRegReg(N, Disp, Base, DAG))
921 return false;
922
923 if (N.getOpcode() == ISD::ADD) {
924 short imm = 0;
925 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
926 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
927 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
928 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
929 } else {
930 Base = N.getOperand(0);
931 }
932 return true; // [r+i]
933 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
934 // Match LOAD (ADD (X, Lo(G))).
935 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
936 && "Cannot handle constant offsets yet!");
937 Disp = N.getOperand(1).getOperand(0); // The global address.
938 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
939 Disp.getOpcode() == ISD::TargetConstantPool ||
940 Disp.getOpcode() == ISD::TargetJumpTable);
941 Base = N.getOperand(0);
942 return true; // [&g+r]
943 }
944 } else if (N.getOpcode() == ISD::OR) {
945 short imm = 0;
946 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
947 // If this is an or of disjoint bitfields, we can codegen this as an add
948 // (for better address arithmetic) if the LHS and RHS of the OR are
949 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000950 APInt LHSKnownZero, LHSKnownOne;
951 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000952 APInt::getAllOnesValue(N.getOperand(0)
953 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000954 LHSKnownZero, LHSKnownOne);
955 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000956 // If all of the bits are known zero on the LHS or RHS, the add won't
957 // carry.
958 Base = N.getOperand(0);
959 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
960 return true;
961 }
962 }
963 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000964 // Loading from a constant address. Verify low two bits are clear.
965 if ((CN->getValue() & 3) == 0) {
966 // If this address fits entirely in a 14-bit sext immediate field, codegen
967 // this as "d, 0"
968 short Imm;
969 if (isIntS16Immediate(CN, Imm)) {
970 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
971 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
972 return true;
973 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000974
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000975 // Fold the low-part of 32-bit absolute addresses into addr mode.
976 if (CN->getValueType(0) == MVT::i32 ||
977 (int64_t)CN->getValue() == (int)CN->getValue()) {
978 int Addr = (int)CN->getValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000979
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000980 // Otherwise, break this down into an LIS + disp.
981 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
982
983 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
984 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
985 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
986 return true;
987 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000988 }
989 }
990
991 Disp = DAG.getTargetConstant(0, getPointerTy());
992 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
993 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
994 else
995 Base = N;
996 return true; // [r+0]
997}
998
999
1000/// getPreIndexedAddressParts - returns true by value, base pointer and
1001/// offset pointer and addressing mode by reference if the node's address
1002/// can be legally represented as pre-indexed load / store address.
1003bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDOperand &Base,
1004 SDOperand &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001005 ISD::MemIndexedMode &AM,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001006 SelectionDAG &DAG) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001007 // Disabled by default for now.
1008 if (!EnablePPCPreinc) return false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001009
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001010 SDOperand Ptr;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001011 MVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001012 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1013 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001014 VT = LD->getMemoryVT();
Chris Lattner0851b4f2006-11-15 19:55:13 +00001015
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001016 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001017 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001018 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001019 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001020 } else
1021 return false;
1022
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001023 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001024 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001025 return false;
1026
Chris Lattner0851b4f2006-11-15 19:55:13 +00001027 // TODO: Check reg+reg first.
1028
1029 // LDU/STU use reg+imm*4, others use reg+imm.
1030 if (VT != MVT::i64) {
1031 // reg + imm
1032 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1033 return false;
1034 } else {
1035 // reg + imm * 4.
1036 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1037 return false;
1038 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001039
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001040 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001041 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1042 // sext i32 to i64 when addr mode is r+i.
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001043 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001044 LD->getExtensionType() == ISD::SEXTLOAD &&
1045 isa<ConstantSDNode>(Offset))
1046 return false;
Chris Lattner0851b4f2006-11-15 19:55:13 +00001047 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001048
Chris Lattner4eab7142006-11-10 02:08:47 +00001049 AM = ISD::PRE_INC;
1050 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001051}
1052
1053//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001054// LowerOperation implementation
1055//===----------------------------------------------------------------------===//
1056
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001057SDOperand PPCTargetLowering::LowerConstantPool(SDOperand Op,
1058 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001059 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001060 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +00001061 Constant *C = CP->getConstVal();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001062 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1063 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001064
1065 const TargetMachine &TM = DAG.getTarget();
1066
Chris Lattner059ca0f2006-06-16 21:01:35 +00001067 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
1068 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
1069
Chris Lattner1a635d62006-04-14 06:01:58 +00001070 // If this is a non-darwin platform, we don't support non-static relo models
1071 // yet.
1072 if (TM.getRelocationModel() == Reloc::Static ||
1073 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1074 // Generate non-pic code that has direct accesses to the constant pool.
1075 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001076 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001077 }
1078
Chris Lattner35d86fe2006-07-26 21:12:04 +00001079 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001080 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001081 Hi = DAG.getNode(ISD::ADD, PtrVT,
1082 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001083 }
1084
Chris Lattner059ca0f2006-06-16 21:01:35 +00001085 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001086 return Lo;
1087}
1088
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001089SDOperand PPCTargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001090 MVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001091 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001092 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1093 SDOperand Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +00001094
1095 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001096
1097 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
1098 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
1099
Nate Begeman37efe672006-04-22 18:53:45 +00001100 // If this is a non-darwin platform, we don't support non-static relo models
1101 // yet.
1102 if (TM.getRelocationModel() == Reloc::Static ||
1103 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1104 // Generate non-pic code that has direct accesses to the constant pool.
1105 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001106 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001107 }
1108
Chris Lattner35d86fe2006-07-26 21:12:04 +00001109 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001110 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001111 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +00001112 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001113 }
1114
Chris Lattner059ca0f2006-06-16 21:01:35 +00001115 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001116 return Lo;
1117}
1118
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001119SDOperand PPCTargetLowering::LowerGlobalTLSAddress(SDOperand Op,
1120 SelectionDAG &DAG) {
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001121 assert(0 && "TLS not implemented for PPC.");
Chris Lattnerd27c9912008-03-30 18:22:13 +00001122 return SDOperand(); // Not reached
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001123}
1124
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001125SDOperand PPCTargetLowering::LowerGlobalAddress(SDOperand Op,
1126 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001127 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001128 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1129 GlobalValue *GV = GSDN->getGlobal();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001130 SDOperand GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Evan Chengfcf5d4f2008-02-02 05:06:29 +00001131 // If it's a debug information descriptor, don't mess with it.
1132 if (DAG.isVerifiedDebugInfoDesc(Op))
1133 return GA;
Chris Lattner059ca0f2006-06-16 21:01:35 +00001134 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001135
1136 const TargetMachine &TM = DAG.getTarget();
1137
Chris Lattner059ca0f2006-06-16 21:01:35 +00001138 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
1139 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
1140
Chris Lattner1a635d62006-04-14 06:01:58 +00001141 // If this is a non-darwin platform, we don't support non-static relo models
1142 // yet.
1143 if (TM.getRelocationModel() == Reloc::Static ||
1144 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1145 // Generate non-pic code that has direct accesses to globals.
1146 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001147 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001148 }
1149
Chris Lattner35d86fe2006-07-26 21:12:04 +00001150 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001151 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001152 Hi = DAG.getNode(ISD::ADD, PtrVT,
1153 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001154 }
1155
Chris Lattner059ca0f2006-06-16 21:01:35 +00001156 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001157
Chris Lattner57fc62c2006-12-11 23:22:45 +00001158 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001159 return Lo;
1160
1161 // If the global is weak or external, we have to go through the lazy
1162 // resolution stub.
Evan Cheng466685d2006-10-09 20:57:25 +00001163 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001164}
1165
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001166SDOperand PPCTargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001167 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
1168
1169 // If we're comparing for equality to zero, expose the fact that this is
1170 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1171 // fold the new nodes.
1172 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1173 if (C->isNullValue() && CC == ISD::SETEQ) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001174 MVT VT = Op.getOperand(0).getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001175 SDOperand Zext = Op.getOperand(0);
Duncan Sands8e4eb092008-06-08 20:54:56 +00001176 if (VT.bitsLT(MVT::i32)) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001177 VT = MVT::i32;
1178 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
1179 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001180 unsigned Log2b = Log2_32(VT.getSizeInBits());
Chris Lattner1a635d62006-04-14 06:01:58 +00001181 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
1182 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
1183 DAG.getConstant(Log2b, MVT::i32));
1184 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
1185 }
1186 // Leave comparisons against 0 and -1 alone for now, since they're usually
1187 // optimized. FIXME: revisit this when we can custom lower all setcc
1188 // optimizations.
1189 if (C->isAllOnesValue() || C->isNullValue())
1190 return SDOperand();
1191 }
1192
1193 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001194 // by xor'ing the rhs with the lhs, which is faster than setting a
1195 // condition register, reading it back out, and masking the correct bit. The
1196 // normal approach here uses sub to do this instead of xor. Using xor exposes
1197 // the result to other bit-twiddling opportunities.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001198 MVT LHSVT = Op.getOperand(0).getValueType();
1199 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1200 MVT VT = Op.getValueType();
Chris Lattnerac011bc2006-11-14 05:28:08 +00001201 SDOperand Sub = DAG.getNode(ISD::XOR, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001202 Op.getOperand(1));
1203 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
1204 }
1205 return SDOperand();
1206}
1207
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001208SDOperand PPCTargetLowering::LowerVAARG(SDOperand Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001209 int VarArgsFrameIndex,
1210 int VarArgsStackOffset,
1211 unsigned VarArgsNumGPR,
1212 unsigned VarArgsNumFPR,
1213 const PPCSubtarget &Subtarget) {
1214
1215 assert(0 && "VAARG in ELF32 ABI not implemented yet!");
Chris Lattnerd27c9912008-03-30 18:22:13 +00001216 return SDOperand(); // Not reached
Nicolas Geoffray01119992007-04-03 13:59:52 +00001217}
1218
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001219SDOperand PPCTargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001220 int VarArgsFrameIndex,
1221 int VarArgsStackOffset,
1222 unsigned VarArgsNumGPR,
1223 unsigned VarArgsNumFPR,
1224 const PPCSubtarget &Subtarget) {
1225
1226 if (Subtarget.isMachoABI()) {
1227 // vastart just stores the address of the VarArgsFrameIndex slot into the
1228 // memory location argument.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001229 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001230 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001231 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
1232 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001233 }
1234
1235 // For ELF 32 ABI we follow the layout of the va_list struct.
1236 // We suppose the given va_list is already allocated.
1237 //
1238 // typedef struct {
1239 // char gpr; /* index into the array of 8 GPRs
1240 // * stored in the register save area
1241 // * gpr=0 corresponds to r3,
1242 // * gpr=1 to r4, etc.
1243 // */
1244 // char fpr; /* index into the array of 8 FPRs
1245 // * stored in the register save area
1246 // * fpr=0 corresponds to f1,
1247 // * fpr=1 to f2, etc.
1248 // */
1249 // char *overflow_arg_area;
1250 // /* location on stack that holds
1251 // * the next overflow argument
1252 // */
1253 // char *reg_save_area;
1254 // /* where r3:r10 and f1:f8 (if saved)
1255 // * are stored
1256 // */
1257 // } va_list[1];
1258
1259
1260 SDOperand ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i8);
1261 SDOperand ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i8);
1262
1263
Duncan Sands83ec4b62008-06-06 12:08:01 +00001264 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001265
Dan Gohman69de1932008-02-06 22:27:42 +00001266 SDOperand StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
Chris Lattner0d72a202006-07-28 16:45:47 +00001267 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001268
Duncan Sands83ec4b62008-06-06 12:08:01 +00001269 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman69de1932008-02-06 22:27:42 +00001270 SDOperand ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
1271
Duncan Sands83ec4b62008-06-06 12:08:01 +00001272 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman69de1932008-02-06 22:27:42 +00001273 SDOperand ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
1274
1275 uint64_t FPROffset = 1;
1276 SDOperand ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001277
Dan Gohman69de1932008-02-06 22:27:42 +00001278 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001279
1280 // Store first byte : number of int regs
1281 SDOperand firstStore = DAG.getStore(Op.getOperand(0), ArgGPR,
Dan Gohman69de1932008-02-06 22:27:42 +00001282 Op.getOperand(1), SV, 0);
1283 uint64_t nextOffset = FPROffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001284 SDOperand nextPtr = DAG.getNode(ISD::ADD, PtrVT, Op.getOperand(1),
1285 ConstFPROffset);
1286
1287 // Store second byte : number of float regs
Dan Gohman69de1932008-02-06 22:27:42 +00001288 SDOperand secondStore =
1289 DAG.getStore(firstStore, ArgFPR, nextPtr, SV, nextOffset);
1290 nextOffset += StackOffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001291 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstStackOffset);
1292
1293 // Store second word : arguments given on stack
Dan Gohman69de1932008-02-06 22:27:42 +00001294 SDOperand thirdStore =
1295 DAG.getStore(secondStore, StackOffsetFI, nextPtr, SV, nextOffset);
1296 nextOffset += FrameOffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001297 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstFrameOffset);
1298
1299 // Store third word : arguments given in registers
Dan Gohman69de1932008-02-06 22:27:42 +00001300 return DAG.getStore(thirdStore, FR, nextPtr, SV, nextOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001301
Chris Lattner1a635d62006-04-14 06:01:58 +00001302}
1303
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001304#include "PPCGenCallingConv.inc"
1305
Chris Lattner9f0bc652007-02-25 05:34:32 +00001306/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1307/// depending on which subtarget is selected.
1308static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1309 if (Subtarget.isMachoABI()) {
1310 static const unsigned FPR[] = {
1311 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1312 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1313 };
1314 return FPR;
1315 }
1316
1317
1318 static const unsigned FPR[] = {
1319 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001320 PPC::F8
Chris Lattner9f0bc652007-02-25 05:34:32 +00001321 };
1322 return FPR;
1323}
1324
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001325/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1326/// the stack.
1327static unsigned CalculateStackSlotSize(SDOperand Arg, SDOperand Flag,
1328 bool isVarArg, unsigned PtrByteSize) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001329 MVT ArgVT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001330 ISD::ArgFlagsTy Flags = cast<ARG_FLAGSSDNode>(Flag)->getArgFlags();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001331 unsigned ArgSize =ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001332 if (Flags.isByVal())
1333 ArgSize = Flags.getByValSize();
1334 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1335
1336 return ArgSize;
1337}
1338
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001339SDOperand
1340PPCTargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op,
1341 SelectionDAG &DAG,
1342 int &VarArgsFrameIndex,
1343 int &VarArgsStackOffset,
1344 unsigned &VarArgsNumGPR,
1345 unsigned &VarArgsNumFPR,
1346 const PPCSubtarget &Subtarget) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001347 // TODO: add description of PPC stack frame format, or at least some docs.
1348 //
1349 MachineFunction &MF = DAG.getMachineFunction();
1350 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001351 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Chris Lattner79e490a2006-08-11 17:18:05 +00001352 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001353 SDOperand Root = Op.getOperand(0);
Dale Johannesen75092de2008-03-12 00:22:17 +00001354 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001355
Duncan Sands83ec4b62008-06-06 12:08:01 +00001356 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00001357 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001358 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001359 bool isELF32_ABI = Subtarget.isELF32_ABI();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001360 // Potential tail calls could cause overwriting of argument stack slots.
1361 unsigned CC = MF.getFunction()->getCallingConv();
1362 bool isImmutable = !(PerformTailCallOpt && (CC==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001363 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001364
Chris Lattner9f0bc652007-02-25 05:34:32 +00001365 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001366 // Area that is at least reserved in caller of this function.
1367 unsigned MinReservedArea = ArgOffset;
1368
Chris Lattnerc91a4752006-06-26 22:48:35 +00001369 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001370 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1371 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1372 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001373 static const unsigned GPR_64[] = { // 64-bit registers.
1374 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1375 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1376 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001377
1378 static const unsigned *FPR = GetFPR(Subtarget);
1379
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001380 static const unsigned VR[] = {
1381 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1382 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1383 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001384
Owen Anderson718cb662007-09-07 04:06:50 +00001385 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001386 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001387 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001388
1389 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1390
Chris Lattnerc91a4752006-06-26 22:48:35 +00001391 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001392
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001393 // In 32-bit non-varargs functions, the stack space for vectors is after the
1394 // stack space for non-vectors. We do not use this space unless we have
1395 // too many vectors to fit in registers, something that only occurs in
1396 // constructed examples:), but we have to walk the arglist to figure
1397 // that out...for the pathological case, compute VecArgOffset as the
1398 // start of the vector parameter area. Computing VecArgOffset is the
1399 // entire point of the following loop.
1400 // Altivec is not mentioned in the ppc32 Elf Supplement, so I'm not trying
1401 // to handle Elf here.
1402 unsigned VecArgOffset = ArgOffset;
1403 if (!isVarArg && !isPPC64) {
1404 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e;
1405 ++ArgNo) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001406 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1407 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001408 ISD::ArgFlagsTy Flags =
1409 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001410
Duncan Sands276dcbd2008-03-21 09:14:45 +00001411 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001412 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001413 ObjSize = Flags.getByValSize();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001414 unsigned ArgSize =
1415 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1416 VecArgOffset += ArgSize;
1417 continue;
1418 }
1419
Duncan Sands83ec4b62008-06-06 12:08:01 +00001420 switch(ObjectVT.getSimpleVT()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001421 default: assert(0 && "Unhandled argument type!");
1422 case MVT::i32:
1423 case MVT::f32:
1424 VecArgOffset += isPPC64 ? 8 : 4;
1425 break;
1426 case MVT::i64: // PPC64
1427 case MVT::f64:
1428 VecArgOffset += 8;
1429 break;
1430 case MVT::v4f32:
1431 case MVT::v4i32:
1432 case MVT::v8i16:
1433 case MVT::v16i8:
1434 // Nothing to do, we're only looking at Nonvector args here.
1435 break;
1436 }
1437 }
1438 }
1439 // We've found where the vector parameter area in memory is. Skip the
1440 // first 12 parameters; these don't use that memory.
1441 VecArgOffset = ((VecArgOffset+15)/16)*16;
1442 VecArgOffset += 12*16;
1443
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001444 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001445 // entry to a function on PPC, the arguments start after the linkage area,
1446 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001447 //
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001448 // In the ELF 32 ABI, GPRs and stack are double word align: an argument
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001449 // represented with two words (long long or double) must be copied to an
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001450 // even GPR_idx value or to an even ArgOffset value.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001451
Dale Johannesen8419dd62008-03-07 20:27:40 +00001452 SmallVector<SDOperand, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001453 unsigned nAltivecParamsAtEnd = 0;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001454 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
1455 SDOperand ArgVal;
1456 bool needsLoad = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001457 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1458 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001459 unsigned ArgSize = ObjSize;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001460 ISD::ArgFlagsTy Flags =
1461 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001462 // See if next argument requires stack alignment in ELF
Nicolas Geoffray6ccbbd82008-04-15 08:08:50 +00001463 bool Align = Flags.isSplit();
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001464
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001465 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001466
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001467 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
1468 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1469 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
1470 if (isVarArg || isPPC64) {
1471 MinReservedArea = ((MinReservedArea+15)/16)*16;
1472 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
1473 Op.getOperand(ArgNo+3),
1474 isVarArg,
1475 PtrByteSize);
1476 } else nAltivecParamsAtEnd++;
1477 } else
1478 // Calculate min reserved area.
1479 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
1480 Op.getOperand(ArgNo+3),
1481 isVarArg,
1482 PtrByteSize);
1483
Dale Johannesen8419dd62008-03-07 20:27:40 +00001484 // FIXME alignment for ELF may not be right
1485 // FIXME the codegen can be much improved in some cases.
1486 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001487 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001488 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001489 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001490 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001491 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001492 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001493 // Objects of size 1 and 2 are right justified, everything else is
1494 // left justified. This means the memory address is adjusted forwards.
1495 if (ObjSize==1 || ObjSize==2) {
1496 CurArgOffset = CurArgOffset + (4 - ObjSize);
1497 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001498 // The value of the object is its address.
1499 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
1500 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
1501 ArgValues.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001502 if (ObjSize==1 || ObjSize==2) {
1503 if (GPR_idx != Num_GPR_Regs) {
1504 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1505 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1506 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1507 SDOperand Store = DAG.getTruncStore(Val.getValue(1), Val, FIN,
1508 NULL, 0, ObjSize==1 ? MVT::i8 : MVT::i16 );
1509 MemOps.push_back(Store);
1510 ++GPR_idx;
1511 if (isMachoABI) ArgOffset += PtrByteSize;
1512 } else {
1513 ArgOffset += PtrByteSize;
1514 }
1515 continue;
1516 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001517 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1518 // Store whatever pieces of the object are in registers
1519 // to memory. ArgVal will be address of the beginning of
1520 // the object.
1521 if (GPR_idx != Num_GPR_Regs) {
1522 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1523 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1524 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset);
1525 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
1526 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1527 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1528 MemOps.push_back(Store);
1529 ++GPR_idx;
1530 if (isMachoABI) ArgOffset += PtrByteSize;
1531 } else {
1532 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1533 break;
1534 }
1535 }
1536 continue;
1537 }
1538
Duncan Sands83ec4b62008-06-06 12:08:01 +00001539 switch (ObjectVT.getSimpleVT()) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001540 default: assert(0 && "Unhandled argument type!");
1541 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001542 if (!isPPC64) {
1543 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001544 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001545
1546 if (GPR_idx != Num_GPR_Regs) {
1547 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1548 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1549 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
1550 ++GPR_idx;
1551 } else {
1552 needsLoad = true;
1553 ArgSize = PtrByteSize;
1554 }
1555 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001556 if (needsLoad && Align && isELF32_ABI)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001557 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1558 // All int arguments reserve stack space in Macho ABI.
1559 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
1560 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001561 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001562 // FALLTHROUGH
Chris Lattner9f0bc652007-02-25 05:34:32 +00001563 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001564 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001565 unsigned VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
1566 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001567 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001568
1569 if (ObjectVT == MVT::i32) {
1570 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1571 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001572 if (Flags.isSExt())
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001573 ArgVal = DAG.getNode(ISD::AssertSext, MVT::i64, ArgVal,
1574 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00001575 else if (Flags.isZExt())
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001576 ArgVal = DAG.getNode(ISD::AssertZext, MVT::i64, ArgVal,
1577 DAG.getValueType(ObjectVT));
1578
1579 ArgVal = DAG.getNode(ISD::TRUNCATE, MVT::i32, ArgVal);
1580 }
1581
Chris Lattnerc91a4752006-06-26 22:48:35 +00001582 ++GPR_idx;
1583 } else {
1584 needsLoad = true;
1585 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001586 // All int arguments reserve stack space in Macho ABI.
1587 if (isMachoABI || needsLoad) ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001588 break;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001589
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001590 case MVT::f32:
1591 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001592 // Every 4 bytes of argument space consumes one of the GPRs available for
1593 // argument passing.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001594 if (GPR_idx != Num_GPR_Regs && isMachoABI) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001595 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001596 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001597 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001598 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001599 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001600 unsigned VReg;
1601 if (ObjectVT == MVT::f32)
Chris Lattner84bc5422007-12-31 04:13:23 +00001602 VReg = RegInfo.createVirtualRegister(&PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001603 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001604 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
1605 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001606 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001607 ++FPR_idx;
1608 } else {
1609 needsLoad = true;
1610 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001611
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001612 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001613 if (needsLoad && Align && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001614 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001615 // All FP arguments reserve stack space in Macho ABI.
1616 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001617 break;
1618 case MVT::v4f32:
1619 case MVT::v4i32:
1620 case MVT::v8i16:
1621 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00001622 // Note that vector arguments in registers don't reserve stack space,
1623 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001624 if (VR_idx != Num_VR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001625 unsigned VReg = RegInfo.createVirtualRegister(&PPC::VRRCRegClass);
1626 RegInfo.addLiveIn(VR[VR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001627 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00001628 if (isVarArg) {
1629 while ((ArgOffset % 16) != 0) {
1630 ArgOffset += PtrByteSize;
1631 if (GPR_idx != Num_GPR_Regs)
1632 GPR_idx++;
1633 }
1634 ArgOffset += 16;
1635 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs);
1636 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001637 ++VR_idx;
1638 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001639 if (!isVarArg && !isPPC64) {
1640 // Vectors go after all the nonvectors.
1641 CurArgOffset = VecArgOffset;
1642 VecArgOffset += 16;
1643 } else {
1644 // Vectors are aligned.
1645 ArgOffset = ((ArgOffset+15)/16)*16;
1646 CurArgOffset = ArgOffset;
1647 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00001648 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001649 needsLoad = true;
1650 }
1651 break;
1652 }
1653
1654 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001655 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001656 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001657 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001658 CurArgOffset + (ArgSize - ObjSize),
1659 isImmutable);
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001660 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
1661 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001662 }
1663
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001664 ArgValues.push_back(ArgVal);
1665 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001666
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001667 // Set the size that is at least reserved in caller of this function. Tail
1668 // call optimized function's reserved stack space needs to be aligned so that
1669 // taking the difference between two stack areas will result in an aligned
1670 // stack.
1671 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1672 // Add the Altivec parameters at the end, if needed.
1673 if (nAltivecParamsAtEnd) {
1674 MinReservedArea = ((MinReservedArea+15)/16)*16;
1675 MinReservedArea += 16*nAltivecParamsAtEnd;
1676 }
1677 MinReservedArea =
1678 std::max(MinReservedArea,
1679 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1680 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1681 getStackAlignment();
1682 unsigned AlignMask = TargetAlign-1;
1683 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1684 FI->setMinReservedArea(MinReservedArea);
1685
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001686 // If the function takes variable number of arguments, make a frame index for
1687 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001688 if (isVarArg) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001689
1690 int depth;
1691 if (isELF32_ABI) {
1692 VarArgsNumGPR = GPR_idx;
1693 VarArgsNumFPR = FPR_idx;
1694
1695 // Make room for Num_GPR_Regs, Num_FPR_Regs and for a possible frame
1696 // pointer.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001697 depth = -(Num_GPR_Regs * PtrVT.getSizeInBits()/8 +
1698 Num_FPR_Regs * MVT(MVT::f64).getSizeInBits()/8 +
1699 PtrVT.getSizeInBits()/8);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001700
Duncan Sands83ec4b62008-06-06 12:08:01 +00001701 VarArgsStackOffset = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001702 ArgOffset);
1703
1704 }
1705 else
1706 depth = ArgOffset;
1707
Duncan Sands83ec4b62008-06-06 12:08:01 +00001708 VarArgsFrameIndex = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001709 depth);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001710 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001711
Nicolas Geoffray01119992007-04-03 13:59:52 +00001712 // In ELF 32 ABI, the fixed integer arguments of a variadic function are
1713 // stored to the VarArgsFrameIndex on the stack.
1714 if (isELF32_ABI) {
1715 for (GPR_idx = 0; GPR_idx != VarArgsNumGPR; ++GPR_idx) {
1716 SDOperand Val = DAG.getRegister(GPR[GPR_idx], PtrVT);
1717 SDOperand Store = DAG.getStore(Root, Val, FIN, NULL, 0);
1718 MemOps.push_back(Store);
1719 // Increment the address by four for the next argument to store
Duncan Sands83ec4b62008-06-06 12:08:01 +00001720 SDOperand PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001721 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1722 }
1723 }
1724
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001725 // If this function is vararg, store any remaining integer argument regs
1726 // to their spots on the stack so that they may be loaded by deferencing the
1727 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001728 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001729 unsigned VReg;
1730 if (isPPC64)
Chris Lattner84bc5422007-12-31 04:13:23 +00001731 VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001732 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001733 VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001734
Chris Lattner84bc5422007-12-31 04:13:23 +00001735 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001736 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +00001737 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001738 MemOps.push_back(Store);
1739 // Increment the address by four for the next argument to store
Duncan Sands83ec4b62008-06-06 12:08:01 +00001740 SDOperand PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001741 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001742 }
Nicolas Geoffray01119992007-04-03 13:59:52 +00001743
1744 // In ELF 32 ABI, the double arguments are stored to the VarArgsFrameIndex
1745 // on the stack.
1746 if (isELF32_ABI) {
1747 for (FPR_idx = 0; FPR_idx != VarArgsNumFPR; ++FPR_idx) {
1748 SDOperand Val = DAG.getRegister(FPR[FPR_idx], MVT::f64);
1749 SDOperand Store = DAG.getStore(Root, Val, FIN, NULL, 0);
1750 MemOps.push_back(Store);
1751 // Increment the address by eight for the next argument to store
Duncan Sands83ec4b62008-06-06 12:08:01 +00001752 SDOperand PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001753 PtrVT);
1754 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1755 }
1756
1757 for (; FPR_idx != Num_FPR_Regs; ++FPR_idx) {
1758 unsigned VReg;
Chris Lattner84bc5422007-12-31 04:13:23 +00001759 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001760
Chris Lattner84bc5422007-12-31 04:13:23 +00001761 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001762 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::f64);
1763 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1764 MemOps.push_back(Store);
1765 // Increment the address by eight for the next argument to store
Duncan Sands83ec4b62008-06-06 12:08:01 +00001766 SDOperand PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001767 PtrVT);
1768 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1769 }
1770 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001771 }
1772
Dale Johannesen8419dd62008-03-07 20:27:40 +00001773 if (!MemOps.empty())
1774 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
1775
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001776 ArgValues.push_back(Root);
1777
1778 // Return the new list of results.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001779 std::vector<MVT> RetVT(Op.Val->value_begin(),
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001780 Op.Val->value_end());
Chris Lattner79e490a2006-08-11 17:18:05 +00001781 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001782}
1783
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001784/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
1785/// linkage area.
1786static unsigned
1787CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
1788 bool isPPC64,
1789 bool isMachoABI,
1790 bool isVarArg,
1791 unsigned CC,
1792 SDOperand Call,
1793 unsigned &nAltivecParamsAtEnd) {
1794 // Count how many bytes are to be pushed on the stack, including the linkage
1795 // area, and parameter passing area. We start with 24/48 bytes, which is
1796 // prereserved space for [SP][CR][LR][3 x unused].
1797 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
1798 unsigned NumOps = (Call.getNumOperands() - 5) / 2;
1799 unsigned PtrByteSize = isPPC64 ? 8 : 4;
1800
1801 // Add up all the space actually used.
1802 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
1803 // they all go in registers, but we must reserve stack space for them for
1804 // possible use by the caller. In varargs or 64-bit calls, parameters are
1805 // assigned stack space in order, with padding so Altivec parameters are
1806 // 16-byte aligned.
1807 nAltivecParamsAtEnd = 0;
1808 for (unsigned i = 0; i != NumOps; ++i) {
1809 SDOperand Arg = Call.getOperand(5+2*i);
1810 SDOperand Flag = Call.getOperand(5+2*i+1);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001811 MVT ArgVT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001812 // Varargs Altivec parameters are padded to a 16 byte boundary.
1813 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
1814 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
1815 if (!isVarArg && !isPPC64) {
1816 // Non-varargs Altivec parameters go after all the non-Altivec
1817 // parameters; handle those later so we know how much padding we need.
1818 nAltivecParamsAtEnd++;
1819 continue;
1820 }
1821 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
1822 NumBytes = ((NumBytes+15)/16)*16;
1823 }
1824 NumBytes += CalculateStackSlotSize(Arg, Flag, isVarArg, PtrByteSize);
1825 }
1826
1827 // Allow for Altivec parameters at the end, if needed.
1828 if (nAltivecParamsAtEnd) {
1829 NumBytes = ((NumBytes+15)/16)*16;
1830 NumBytes += 16*nAltivecParamsAtEnd;
1831 }
1832
1833 // The prolog code of the callee may store up to 8 GPR argument registers to
1834 // the stack, allowing va_start to index over them in memory if its varargs.
1835 // Because we cannot tell if this is needed on the caller side, we have to
1836 // conservatively assume that it is needed. As such, make sure we have at
1837 // least enough stack space for the caller to store the 8 GPRs.
1838 NumBytes = std::max(NumBytes,
1839 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1840
1841 // Tail call needs the stack to be aligned.
1842 if (CC==CallingConv::Fast && PerformTailCallOpt) {
1843 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1844 getStackAlignment();
1845 unsigned AlignMask = TargetAlign-1;
1846 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
1847 }
1848
1849 return NumBytes;
1850}
1851
1852/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
1853/// adjusted to accomodate the arguments for the tailcall.
1854static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool IsTailCall,
1855 unsigned ParamSize) {
1856
1857 if (!IsTailCall) return 0;
1858
1859 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
1860 unsigned CallerMinReservedArea = FI->getMinReservedArea();
1861 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
1862 // Remember only if the new adjustement is bigger.
1863 if (SPDiff < FI->getTailCallSPDelta())
1864 FI->setTailCallSPDelta(SPDiff);
1865
1866 return SPDiff;
1867}
1868
1869/// IsEligibleForTailCallElimination - Check to see whether the next instruction
1870/// following the call is a return. A function is eligible if caller/callee
1871/// calling conventions match, currently only fastcc supports tail calls, and
1872/// the function CALL is immediatly followed by a RET.
1873bool
1874PPCTargetLowering::IsEligibleForTailCallOptimization(SDOperand Call,
1875 SDOperand Ret,
1876 SelectionDAG& DAG) const {
1877 // Variable argument functions are not supported.
1878 if (!PerformTailCallOpt ||
1879 cast<ConstantSDNode>(Call.getOperand(2))->getValue() != 0) return false;
1880
1881 if (CheckTailCallReturnConstraints(Call, Ret)) {
1882 MachineFunction &MF = DAG.getMachineFunction();
1883 unsigned CallerCC = MF.getFunction()->getCallingConv();
1884 unsigned CalleeCC = cast<ConstantSDNode>(Call.getOperand(1))->getValue();
1885 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
1886 // Functions containing by val parameters are not supported.
1887 for (unsigned i = 0; i != ((Call.getNumOperands()-5)/2); i++) {
1888 ISD::ArgFlagsTy Flags = cast<ARG_FLAGSSDNode>(Call.getOperand(5+2*i+1))
1889 ->getArgFlags();
1890 if (Flags.isByVal()) return false;
1891 }
1892
1893 SDOperand Callee = Call.getOperand(4);
1894 // Non PIC/GOT tail calls are supported.
1895 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
1896 return true;
1897
1898 // At the moment we can only do local tail calls (in same module, hidden
1899 // or protected) if we are generating PIC.
1900 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1901 return G->getGlobal()->hasHiddenVisibility()
1902 || G->getGlobal()->hasProtectedVisibility();
1903 }
1904 }
1905
1906 return false;
1907}
1908
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001909/// isCallCompatibleAddress - Return the immediate to use if the specified
1910/// 32-bit value is representable in the immediate field of a BxA instruction.
1911static SDNode *isBLACompatibleAddress(SDOperand Op, SelectionDAG &DAG) {
1912 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1913 if (!C) return 0;
1914
1915 int Addr = C->getValue();
1916 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1917 (Addr << 6 >> 6) != Addr)
1918 return 0; // Top 6 bits have to be sext of immediate.
1919
Evan Cheng33118762007-10-22 19:46:19 +00001920 return DAG.getConstant((int)C->getValue() >> 2,
1921 DAG.getTargetLoweringInfo().getPointerTy()).Val;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001922}
1923
Dan Gohman844731a2008-05-13 00:00:25 +00001924namespace {
1925
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001926struct TailCallArgumentInfo {
1927 SDOperand Arg;
1928 SDOperand FrameIdxOp;
1929 int FrameIdx;
1930
1931 TailCallArgumentInfo() : FrameIdx(0) {}
1932};
1933
Dan Gohman844731a2008-05-13 00:00:25 +00001934}
1935
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001936/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
1937static void
1938StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
1939 SDOperand Chain,
1940 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
1941 SmallVector<SDOperand, 8> &MemOpChains) {
1942 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
1943 SDOperand Arg = TailCallArgs[i].Arg;
1944 SDOperand FIN = TailCallArgs[i].FrameIdxOp;
1945 int FI = TailCallArgs[i].FrameIdx;
1946 // Store relative to framepointer.
1947 MemOpChains.push_back(DAG.getStore(Chain, Arg, FIN,
1948 PseudoSourceValue::getFixedStack(),
1949 FI));
1950 }
1951}
1952
1953/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
1954/// the appropriate stack slot for the tail call optimized function call.
1955static SDOperand EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
1956 MachineFunction &MF,
1957 SDOperand Chain,
1958 SDOperand OldRetAddr,
1959 SDOperand OldFP,
1960 int SPDiff,
1961 bool isPPC64,
1962 bool isMachoABI) {
1963 if (SPDiff) {
1964 // Calculate the new stack slot for the return address.
1965 int SlotSize = isPPC64 ? 8 : 4;
1966 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
1967 isMachoABI);
1968 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
1969 NewRetAddrLoc);
1970 int NewFPLoc = SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64,
1971 isMachoABI);
1972 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc);
1973
Duncan Sands83ec4b62008-06-06 12:08:01 +00001974 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001975 SDOperand NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
1976 Chain = DAG.getStore(Chain, OldRetAddr, NewRetAddrFrIdx,
1977 PseudoSourceValue::getFixedStack(), NewRetAddr);
1978 SDOperand NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
1979 Chain = DAG.getStore(Chain, OldFP, NewFramePtrIdx,
1980 PseudoSourceValue::getFixedStack(), NewFPIdx);
1981 }
1982 return Chain;
1983}
1984
1985/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
1986/// the position of the argument.
1987static void
1988CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
1989 SDOperand Arg, int SPDiff, unsigned ArgOffset,
1990 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
1991 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001992 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001993 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001994 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001995 SDOperand FIN = DAG.getFrameIndex(FI, VT);
1996 TailCallArgumentInfo Info;
1997 Info.Arg = Arg;
1998 Info.FrameIdxOp = FIN;
1999 Info.FrameIdx = FI;
2000 TailCallArguments.push_back(Info);
2001}
2002
2003/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2004/// stack slot. Returns the chain as result and the loaded frame pointers in
2005/// LROpOut/FPOpout. Used when tail calling.
2006SDOperand PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
2007 int SPDiff,
2008 SDOperand Chain,
2009 SDOperand &LROpOut,
2010 SDOperand &FPOpOut) {
2011 if (SPDiff) {
2012 // Load the LR and FP stack slot for later adjusting.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002013 MVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002014 LROpOut = getReturnAddrFrameIndex(DAG);
2015 LROpOut = DAG.getLoad(VT, Chain, LROpOut, NULL, 0);
2016 Chain = SDOperand(LROpOut.Val, 1);
2017 FPOpOut = getFramePointerFrameIndex(DAG);
2018 FPOpOut = DAG.getLoad(VT, Chain, FPOpOut, NULL, 0);
2019 Chain = SDOperand(FPOpOut.Val, 1);
2020 }
2021 return Chain;
2022}
2023
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002024/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
2025/// by "Src" to address "Dst" of size "Size". Alignment information is
2026/// specified by the specific parameter attribute. The copy will be passed as
2027/// a byval function parameter.
2028/// Sometimes what we are copying is the end of a larger object, the part that
2029/// does not fit in registers.
2030static SDOperand
2031CreateCopyOfByValArgument(SDOperand Src, SDOperand Dst, SDOperand Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002032 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
2033 unsigned Size) {
Dan Gohman707e0182008-04-12 04:36:06 +00002034 SDOperand SizeNode = DAG.getConstant(Size, MVT::i32);
2035 return DAG.getMemcpy(Chain, Dst, Src, SizeNode, Flags.getByValAlign(), false,
2036 NULL, 0, NULL, 0);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002037}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002038
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002039/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2040/// tail calls.
2041static void
2042LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDOperand Chain,
2043 SDOperand Arg, SDOperand PtrOff, int SPDiff,
2044 unsigned ArgOffset, bool isPPC64, bool isTailCall,
2045 bool isVector, SmallVector<SDOperand, 8> &MemOpChains,
2046 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002047 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002048 if (!isTailCall) {
2049 if (isVector) {
2050 SDOperand StackPtr;
2051 if (isPPC64)
2052 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2053 else
2054 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
2055 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr,
2056 DAG.getConstant(ArgOffset, PtrVT));
2057 }
2058 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
2059 // Calculate and remember argument location.
2060 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2061 TailCallArguments);
2062}
2063
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002064SDOperand PPCTargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG,
Dan Gohman7925ed02008-03-19 21:39:28 +00002065 const PPCSubtarget &Subtarget,
2066 TargetMachine &TM) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00002067 SDOperand Chain = Op.getOperand(0);
2068 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002069 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
2070 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0 &&
2071 CC == CallingConv::Fast && PerformTailCallOpt;
Chris Lattner9f0bc652007-02-25 05:34:32 +00002072 SDOperand Callee = Op.getOperand(4);
2073 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
2074
2075 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002076 bool isELF32_ABI = Subtarget.isELF32_ABI();
Evan Cheng4360bdc2006-05-25 00:57:32 +00002077
Duncan Sands83ec4b62008-06-06 12:08:01 +00002078 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattnerc91a4752006-06-26 22:48:35 +00002079 bool isPPC64 = PtrVT == MVT::i64;
2080 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002081
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002082 MachineFunction &MF = DAG.getMachineFunction();
2083
Chris Lattnerabde4602006-05-16 22:56:08 +00002084 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
2085 // SelectExpr to use to put the arguments in the appropriate registers.
2086 std::vector<SDOperand> args_to_use;
2087
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002088 // Mark this function as potentially containing a function that contains a
2089 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2090 // and restoring the callers stack pointer in this functions epilog. This is
2091 // done because by tail calling the called function might overwrite the value
2092 // in this function's (MF) stack pointer stack slot 0(SP).
2093 if (PerformTailCallOpt && CC==CallingConv::Fast)
2094 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2095
2096 unsigned nAltivecParamsAtEnd = 0;
2097
Chris Lattnerabde4602006-05-16 22:56:08 +00002098 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00002099 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002100 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002101 unsigned NumBytes =
2102 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isMachoABI, isVarArg, CC,
2103 Op, nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00002104
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002105 // Calculate by how many bytes the stack has to be adjusted in case of tail
2106 // call optimization.
2107 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002108
2109 // Adjust the stack pointer for the new arguments...
2110 // These operations are automatically eliminated by the prolog/epilog pass
2111 Chain = DAG.getCALLSEQ_START(Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00002112 DAG.getConstant(NumBytes, PtrVT));
Dale Johannesen1f797a32008-03-05 23:31:27 +00002113 SDOperand CallSeqStart = Chain;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002114
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002115 // Load the return address and frame pointer so it can be move somewhere else
2116 // later.
2117 SDOperand LROp, FPOp;
2118 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp);
2119
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002120 // Set up a copy of the stack pointer for use loading and storing any
2121 // arguments that may not fit in the registers available for argument
2122 // passing.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002123 SDOperand StackPtr;
2124 if (isPPC64)
2125 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2126 else
2127 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002128
2129 // Figure out which arguments are going to go in registers, and which in
2130 // memory. Also, if this is a vararg function, floating point operations
2131 // must be stored to our stack, and loaded into integer regs as well, if
2132 // any integer regs are available for argument passing.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002133 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002134 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002135
Chris Lattnerc91a4752006-06-26 22:48:35 +00002136 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00002137 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2138 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2139 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002140 static const unsigned GPR_64[] = { // 64-bit registers.
2141 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2142 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2143 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00002144 static const unsigned *FPR = GetFPR(Subtarget);
2145
Chris Lattner9a2a4972006-05-17 06:01:33 +00002146 static const unsigned VR[] = {
2147 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2148 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2149 };
Owen Anderson718cb662007-09-07 04:06:50 +00002150 const unsigned NumGPRs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00002151 const unsigned NumFPRs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00002152 const unsigned NumVRs = array_lengthof( VR);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002153
Chris Lattnerc91a4752006-06-26 22:48:35 +00002154 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
2155
Chris Lattner9a2a4972006-05-17 06:01:33 +00002156 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002157 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2158
Chris Lattnere2199452006-08-11 17:38:39 +00002159 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00002160 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00002161 bool inMem = false;
Evan Cheng4360bdc2006-05-25 00:57:32 +00002162 SDOperand Arg = Op.getOperand(5+2*i);
Duncan Sands276dcbd2008-03-21 09:14:45 +00002163 ISD::ArgFlagsTy Flags =
2164 cast<ARG_FLAGSSDNode>(Op.getOperand(5+2*i+1))->getArgFlags();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002165 // See if next argument requires stack alignment in ELF
Nicolas Geoffray6ccbbd82008-04-15 08:08:50 +00002166 bool Align = Flags.isSplit();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002167
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002168 // PtrOff will be used to store the current argument to the stack if a
2169 // register cannot be found for it.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002170 SDOperand PtrOff;
2171
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002172 // Stack align in ELF 32
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002173 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002174 PtrOff = DAG.getConstant(ArgOffset + ((ArgOffset/4) % 2) * PtrByteSize,
2175 StackPtr.getValueType());
2176 else
2177 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
2178
Chris Lattnerc91a4752006-06-26 22:48:35 +00002179 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
2180
2181 // On PPC64, promote integers to 64-bit values.
2182 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00002183 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
2184 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002185 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
2186 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002187
2188 // FIXME Elf untested, what are alignment rules?
Dale Johannesen8419dd62008-03-07 20:27:40 +00002189 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002190 if (Flags.isByVal()) {
2191 unsigned Size = Flags.getByValSize();
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002192 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002193 if (Size==1 || Size==2) {
2194 // Very small objects are passed right-justified.
2195 // Everything else is passed left-justified.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002196 MVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002197 if (GPR_idx != NumGPRs) {
2198 SDOperand Load = DAG.getExtLoad(ISD::EXTLOAD, PtrVT, Chain, Arg,
2199 NULL, 0, VT);
2200 MemOpChains.push_back(Load.getValue(1));
2201 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2202 if (isMachoABI)
2203 ArgOffset += PtrByteSize;
2204 } else {
2205 SDOperand Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
2206 SDOperand AddPtr = DAG.getNode(ISD::ADD, PtrVT, PtrOff, Const);
2207 SDOperand MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
2208 CallSeqStart.Val->getOperand(0),
2209 Flags, DAG, Size);
2210 // This must go outside the CALLSEQ_START..END.
2211 SDOperand NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2212 CallSeqStart.Val->getOperand(1));
2213 DAG.ReplaceAllUsesWith(CallSeqStart.Val, NewCallSeqStart.Val);
2214 Chain = CallSeqStart = NewCallSeqStart;
2215 ArgOffset += PtrByteSize;
2216 }
2217 continue;
2218 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002219 // Copy entire object into memory. There are cases where gcc-generated
2220 // code assumes it is there, even if it could be put entirely into
2221 // registers. (This is not what the doc says.)
2222 SDOperand MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
2223 CallSeqStart.Val->getOperand(0),
2224 Flags, DAG, Size);
2225 // This must go outside the CALLSEQ_START..END.
2226 SDOperand NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2227 CallSeqStart.Val->getOperand(1));
2228 DAG.ReplaceAllUsesWith(CallSeqStart.Val, NewCallSeqStart.Val);
2229 Chain = CallSeqStart = NewCallSeqStart;
2230 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002231 for (unsigned j=0; j<Size; j+=PtrByteSize) {
2232 SDOperand Const = DAG.getConstant(j, PtrOff.getValueType());
2233 SDOperand AddArg = DAG.getNode(ISD::ADD, PtrVT, Arg, Const);
2234 if (GPR_idx != NumGPRs) {
2235 SDOperand Load = DAG.getLoad(PtrVT, Chain, AddArg, NULL, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00002236 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002237 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2238 if (isMachoABI)
2239 ArgOffset += PtrByteSize;
2240 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002241 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002242 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002243 }
2244 }
2245 continue;
2246 }
2247
Duncan Sands83ec4b62008-06-06 12:08:01 +00002248 switch (Arg.getValueType().getSimpleVT()) {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002249 default: assert(0 && "Unexpected ValueType for argument!");
2250 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00002251 case MVT::i64:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002252 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002253 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002254 if (GPR_idx != NumGPRs) {
2255 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002256 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002257 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2258 isPPC64, isTailCall, false, MemOpChains,
2259 TailCallArguments);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002260 inMem = true;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002261 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002262 if (inMem || isMachoABI) {
2263 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002264 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002265 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
2266
2267 ArgOffset += PtrByteSize;
2268 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002269 break;
2270 case MVT::f32:
2271 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00002272 if (FPR_idx != NumFPRs) {
2273 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
2274
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002275 if (isVarArg) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00002276 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002277 MemOpChains.push_back(Store);
2278
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002279 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00002280 if (GPR_idx != NumGPRs) {
Evan Cheng466685d2006-10-09 20:57:25 +00002281 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002282 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002283 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2284 Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002285 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00002286 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002287 SDOperand ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00002288 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
Evan Cheng466685d2006-10-09 20:57:25 +00002289 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002290 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002291 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2292 Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00002293 }
2294 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002295 // If we have any FPRs remaining, we may also have GPRs remaining.
2296 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
2297 // GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002298 if (isMachoABI) {
2299 if (GPR_idx != NumGPRs)
2300 ++GPR_idx;
2301 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
2302 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
2303 ++GPR_idx;
2304 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002305 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002306 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002307 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2308 isPPC64, isTailCall, false, MemOpChains,
2309 TailCallArguments);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002310 inMem = true;
Chris Lattnerabde4602006-05-16 22:56:08 +00002311 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002312 if (inMem || isMachoABI) {
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002313 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002314 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002315 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00002316 if (isPPC64)
2317 ArgOffset += 8;
2318 else
2319 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
2320 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002321 break;
2322 case MVT::v4f32:
2323 case MVT::v4i32:
2324 case MVT::v8i16:
2325 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002326 if (isVarArg) {
2327 // These go aligned on the stack, or in the corresponding R registers
2328 // when within range. The Darwin PPC ABI doc claims they also go in
2329 // V registers; in fact gcc does this only for arguments that are
2330 // prototyped, not for those that match the ... We do it for all
2331 // arguments, seems to work.
2332 while (ArgOffset % 16 !=0) {
2333 ArgOffset += PtrByteSize;
2334 if (GPR_idx != NumGPRs)
2335 GPR_idx++;
2336 }
2337 // We could elide this store in the case where the object fits
2338 // entirely in R registers. Maybe later.
2339 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr,
2340 DAG.getConstant(ArgOffset, PtrVT));
2341 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
2342 MemOpChains.push_back(Store);
2343 if (VR_idx != NumVRs) {
2344 SDOperand Load = DAG.getLoad(MVT::v4f32, Store, PtrOff, NULL, 0);
2345 MemOpChains.push_back(Load.getValue(1));
2346 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
2347 }
2348 ArgOffset += 16;
2349 for (unsigned i=0; i<16; i+=PtrByteSize) {
2350 if (GPR_idx == NumGPRs)
2351 break;
2352 SDOperand Ix = DAG.getNode(ISD::ADD, PtrVT, PtrOff,
2353 DAG.getConstant(i, PtrVT));
2354 SDOperand Load = DAG.getLoad(PtrVT, Store, Ix, NULL, 0);
2355 MemOpChains.push_back(Load.getValue(1));
2356 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2357 }
2358 break;
2359 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002360
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002361 // Non-varargs Altivec params generally go in registers, but have
2362 // stack space allocated at the end.
2363 if (VR_idx != NumVRs) {
2364 // Doesn't have GPR space allocated.
2365 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
2366 } else if (nAltivecParamsAtEnd==0) {
2367 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002368 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2369 isPPC64, isTailCall, true, MemOpChains,
2370 TailCallArguments);
Dale Johannesen75092de2008-03-12 00:22:17 +00002371 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00002372 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002373 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00002374 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002375 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002376 // If all Altivec parameters fit in registers, as they usually do,
2377 // they get stack space following the non-Altivec parameters. We
2378 // don't track this here because nobody below needs it.
2379 // If there are more Altivec parameters than fit in registers emit
2380 // the stores here.
2381 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
2382 unsigned j = 0;
2383 // Offset is aligned; skip 1st 12 params which go in V registers.
2384 ArgOffset = ((ArgOffset+15)/16)*16;
2385 ArgOffset += 12*16;
2386 for (unsigned i = 0; i != NumOps; ++i) {
2387 SDOperand Arg = Op.getOperand(5+2*i);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002388 MVT ArgType = Arg.getValueType();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002389 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
2390 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
2391 if (++j > NumVRs) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002392 SDOperand PtrOff;
2393 // We are emitting Altivec params in order.
2394 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2395 isPPC64, isTailCall, true, MemOpChains,
2396 TailCallArguments);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002397 ArgOffset += 16;
2398 }
2399 }
2400 }
2401 }
2402
Chris Lattner9a2a4972006-05-17 06:01:33 +00002403 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00002404 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
2405 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00002406
Chris Lattner9a2a4972006-05-17 06:01:33 +00002407 // Build a sequence of copy-to-reg nodes chained together with token chain
2408 // and flag operands which copy the outgoing args into the appropriate regs.
2409 SDOperand InFlag;
2410 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2411 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
2412 InFlag);
2413 InFlag = Chain.getValue(1);
2414 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002415
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002416 // With the ELF 32 ABI, set CR6 to true if this is a vararg call.
2417 if (isVarArg && isELF32_ABI) {
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00002418 SDOperand SetCR(DAG.getTargetNode(PPC::CRSET, MVT::i32), 0);
2419 Chain = DAG.getCopyToReg(Chain, PPC::CR1EQ, SetCR, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002420 InFlag = Chain.getValue(1);
2421 }
2422
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002423 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2424 // might overwrite each other in case of tail call optimization.
2425 if (isTailCall) {
2426 SmallVector<SDOperand, 8> MemOpChains2;
2427 // Do not flag preceeding copytoreg stuff together with the following stuff.
2428 InFlag = SDOperand();
2429 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2430 MemOpChains2);
2431 if (!MemOpChains2.empty())
2432 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
2433 &MemOpChains2[0], MemOpChains2.size());
2434
2435 // Store the return address to the appropriate stack slot.
2436 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2437 isPPC64, isMachoABI);
2438 }
2439
2440 // Emit callseq_end just before tailcall node.
2441 if (isTailCall) {
2442 SmallVector<SDOperand, 8> CallSeqOps;
2443 SDVTList CallSeqNodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
2444 CallSeqOps.push_back(Chain);
2445 CallSeqOps.push_back(DAG.getIntPtrConstant(NumBytes));
2446 CallSeqOps.push_back(DAG.getIntPtrConstant(0));
2447 if (InFlag.Val)
2448 CallSeqOps.push_back(InFlag);
2449 Chain = DAG.getNode(ISD::CALLSEQ_END, CallSeqNodeTys, &CallSeqOps[0],
2450 CallSeqOps.size());
2451 InFlag = Chain.getValue(1);
2452 }
2453
Duncan Sands83ec4b62008-06-06 12:08:01 +00002454 std::vector<MVT> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00002455 NodeTys.push_back(MVT::Other); // Returns a chain
2456 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
2457
Chris Lattner79e490a2006-08-11 17:18:05 +00002458 SmallVector<SDOperand, 8> Ops;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00002459 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002460
2461 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2462 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2463 // node so that legalize doesn't hack it.
Nicolas Geoffray5a6c91a2007-12-21 12:22:29 +00002464 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2465 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
2466 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002467 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
2468 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
2469 // If this is an absolute destination address, use the munged value.
2470 Callee = SDOperand(Dest, 0);
2471 else {
2472 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2473 // to do the call, we can't use PPCISD::CALL.
Chris Lattner79e490a2006-08-11 17:18:05 +00002474 SDOperand MTCTROps[] = {Chain, Callee, InFlag};
2475 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps, 2+(InFlag.Val!=0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002476 InFlag = Chain.getValue(1);
2477
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002478 // Copy the callee address into R12/X12 on darwin.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002479 if (isMachoABI) {
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002480 unsigned Reg = Callee.getValueType() == MVT::i32 ? PPC::R12 : PPC::X12;
2481 Chain = DAG.getCopyToReg(Chain, Reg, Callee, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002482 InFlag = Chain.getValue(1);
2483 }
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002484
2485 NodeTys.clear();
2486 NodeTys.push_back(MVT::Other);
2487 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002488 Ops.push_back(Chain);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002489 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002490 Callee.Val = 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002491 // Add CTR register as callee so a bctr can be emitted later.
2492 if (isTailCall)
2493 Ops.push_back(DAG.getRegister(PPC::CTR, getPointerTy()));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002494 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00002495
Chris Lattner4a45abf2006-06-10 01:14:28 +00002496 // If this is a direct call, pass the chain and the callee.
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002497 if (Callee.Val) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002498 Ops.push_back(Chain);
2499 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002500 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002501 // If this is a tail call add stack pointer delta.
2502 if (isTailCall)
2503 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
2504
Chris Lattner4a45abf2006-06-10 01:14:28 +00002505 // Add argument registers to the end of the list so that they are known live
2506 // into the call.
2507 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2508 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2509 RegsToPass[i].second.getValueType()));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002510
2511 // When performing tail call optimization the callee pops its arguments off
2512 // the stack. Account for this here so these bytes can be pushed back on in
2513 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2514 int BytesCalleePops =
2515 (CC==CallingConv::Fast && PerformTailCallOpt) ? NumBytes : 0;
2516
Chris Lattner4a45abf2006-06-10 01:14:28 +00002517 if (InFlag.Val)
2518 Ops.push_back(InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002519
2520 // Emit tail call.
2521 if (isTailCall) {
2522 assert(InFlag.Val &&
2523 "Flag must be set. Depend on flag being set in LowerRET");
2524 Chain = DAG.getNode(PPCISD::TAILCALL,
2525 Op.Val->getVTList(), &Ops[0], Ops.size());
2526 return SDOperand(Chain.Val, Op.ResNo);
2527 }
2528
Chris Lattner79e490a2006-08-11 17:18:05 +00002529 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00002530 InFlag = Chain.getValue(1);
2531
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002532 Chain = DAG.getCALLSEQ_END(Chain,
2533 DAG.getConstant(NumBytes, PtrVT),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002534 DAG.getConstant(BytesCalleePops, PtrVT),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002535 InFlag);
2536 if (Op.Val->getValueType(0) != MVT::Other)
2537 InFlag = Chain.getValue(1);
2538
Dan Gohman7925ed02008-03-19 21:39:28 +00002539 SmallVector<SDOperand, 16> ResultVals;
2540 SmallVector<CCValAssign, 16> RVLocs;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002541 unsigned CallerCC = DAG.getMachineFunction().getFunction()->getCallingConv();
2542 CCState CCInfo(CallerCC, isVarArg, TM, RVLocs);
Dan Gohman7925ed02008-03-19 21:39:28 +00002543 CCInfo.AnalyzeCallResult(Op.Val, RetCC_PPC);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002544
Dan Gohman7925ed02008-03-19 21:39:28 +00002545 // Copy all of the result registers out of their specified physreg.
2546 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2547 CCValAssign &VA = RVLocs[i];
Duncan Sands83ec4b62008-06-06 12:08:01 +00002548 MVT VT = VA.getValVT();
Dan Gohman7925ed02008-03-19 21:39:28 +00002549 assert(VA.isRegLoc() && "Can only return in registers!");
2550 Chain = DAG.getCopyFromReg(Chain, VA.getLocReg(), VT, InFlag).getValue(1);
2551 ResultVals.push_back(Chain.getValue(0));
2552 InFlag = Chain.getValue(2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002553 }
Dan Gohman7925ed02008-03-19 21:39:28 +00002554
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002555 // If the function returns void, just return the chain.
Dan Gohman7925ed02008-03-19 21:39:28 +00002556 if (RVLocs.empty())
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002557 return Chain;
2558
2559 // Otherwise, merge everything together with a MERGE_VALUES node.
Dan Gohman7925ed02008-03-19 21:39:28 +00002560 ResultVals.push_back(Chain);
2561 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
2562 &ResultVals[0], ResultVals.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00002563 return Res.getValue(Op.ResNo);
2564}
2565
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002566SDOperand PPCTargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG,
2567 TargetMachine &TM) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002568 SmallVector<CCValAssign, 16> RVLocs;
2569 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00002570 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
2571 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002572 CCInfo.AnalyzeReturn(Op.Val, RetCC_PPC);
2573
2574 // If this is the first return lowered for this function, add the regs to the
2575 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002576 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002577 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00002578 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002579 }
2580
Chris Lattnercaddd442007-02-26 19:44:02 +00002581 SDOperand Chain = Op.getOperand(0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002582
2583 Chain = GetPossiblePreceedingTailCall(Chain, PPCISD::TAILCALL);
2584 if (Chain.getOpcode() == PPCISD::TAILCALL) {
2585 SDOperand TailCall = Chain;
2586 SDOperand TargetAddress = TailCall.getOperand(1);
2587 SDOperand StackAdjustment = TailCall.getOperand(2);
2588
2589 assert(((TargetAddress.getOpcode() == ISD::Register &&
2590 cast<RegisterSDNode>(TargetAddress)->getReg() == PPC::CTR) ||
2591 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
2592 TargetAddress.getOpcode() == ISD::TargetGlobalAddress ||
2593 isa<ConstantSDNode>(TargetAddress)) &&
2594 "Expecting an global address, external symbol, absolute value or register");
2595
2596 assert(StackAdjustment.getOpcode() == ISD::Constant &&
2597 "Expecting a const value");
2598
2599 SmallVector<SDOperand,8> Operands;
2600 Operands.push_back(Chain.getOperand(0));
2601 Operands.push_back(TargetAddress);
2602 Operands.push_back(StackAdjustment);
2603 // Copy registers used by the call. Last operand is a flag so it is not
2604 // copied.
2605 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
2606 Operands.push_back(Chain.getOperand(i));
2607 }
2608 return DAG.getNode(PPCISD::TC_RETURN, MVT::Other, &Operands[0],
2609 Operands.size());
2610 }
2611
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002612 SDOperand Flag;
2613
2614 // Copy the result values into the output registers.
2615 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2616 CCValAssign &VA = RVLocs[i];
2617 assert(VA.isRegLoc() && "Can only return in registers!");
2618 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1), Flag);
2619 Flag = Chain.getValue(1);
2620 }
2621
2622 if (Flag.Val)
2623 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain, Flag);
2624 else
Chris Lattnercaddd442007-02-26 19:44:02 +00002625 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00002626}
2627
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002628SDOperand PPCTargetLowering::LowerSTACKRESTORE(SDOperand Op, SelectionDAG &DAG,
Jim Laskeyefc7e522006-12-04 22:04:42 +00002629 const PPCSubtarget &Subtarget) {
2630 // When we pop the dynamic allocation we need to restore the SP link.
2631
2632 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002633 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00002634
2635 // Construct the stack pointer operand.
2636 bool IsPPC64 = Subtarget.isPPC64();
2637 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
2638 SDOperand StackPtr = DAG.getRegister(SP, PtrVT);
2639
2640 // Get the operands for the STACKRESTORE.
2641 SDOperand Chain = Op.getOperand(0);
2642 SDOperand SaveSP = Op.getOperand(1);
2643
2644 // Load the old link SP.
2645 SDOperand LoadLinkSP = DAG.getLoad(PtrVT, Chain, StackPtr, NULL, 0);
2646
2647 // Restore the stack pointer.
2648 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), SP, SaveSP);
2649
2650 // Store the old link SP.
2651 return DAG.getStore(Chain, LoadLinkSP, StackPtr, NULL, 0);
2652}
2653
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002654
2655
2656SDOperand
2657PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002658 MachineFunction &MF = DAG.getMachineFunction();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002659 bool IsPPC64 = PPCSubTarget.isPPC64();
2660 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002661 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002662
2663 // Get current frame pointer save index. The users of this index will be
2664 // primarily DYNALLOC instructions.
2665 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2666 int RASI = FI->getReturnAddrSaveIndex();
2667
2668 // If the frame pointer save index hasn't been defined yet.
2669 if (!RASI) {
2670 // Find out what the fix offset of the frame pointer save area.
2671 int LROffset = PPCFrameInfo::getReturnSaveOffset(IsPPC64, isMachoABI);
2672 // Allocate the frame index for frame pointer save area.
2673 RASI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, LROffset);
2674 // Save the result.
2675 FI->setReturnAddrSaveIndex(RASI);
2676 }
2677 return DAG.getFrameIndex(RASI, PtrVT);
2678}
2679
2680SDOperand
2681PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
2682 MachineFunction &MF = DAG.getMachineFunction();
2683 bool IsPPC64 = PPCSubTarget.isPPC64();
2684 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002685 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002686
2687 // Get current frame pointer save index. The users of this index will be
2688 // primarily DYNALLOC instructions.
2689 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2690 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002691
Jim Laskey2f616bf2006-11-16 22:43:37 +00002692 // If the frame pointer save index hasn't been defined yet.
2693 if (!FPSI) {
2694 // Find out what the fix offset of the frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002695 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
2696
Jim Laskey2f616bf2006-11-16 22:43:37 +00002697 // Allocate the frame index for frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002698 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002699 // Save the result.
2700 FI->setFramePointerSaveIndex(FPSI);
2701 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002702 return DAG.getFrameIndex(FPSI, PtrVT);
2703}
Jim Laskey2f616bf2006-11-16 22:43:37 +00002704
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002705SDOperand PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDOperand Op,
2706 SelectionDAG &DAG,
2707 const PPCSubtarget &Subtarget) {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002708 // Get the inputs.
2709 SDOperand Chain = Op.getOperand(0);
2710 SDOperand Size = Op.getOperand(1);
2711
2712 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002713 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002714 // Negate the size.
2715 SDOperand NegSize = DAG.getNode(ISD::SUB, PtrVT,
2716 DAG.getConstant(0, PtrVT), Size);
2717 // Construct a node for the frame pointer save index.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002718 SDOperand FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002719 // Build a DYNALLOC node.
2720 SDOperand Ops[3] = { Chain, NegSize, FPSIdx };
2721 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
2722 return DAG.getNode(PPCISD::DYNALLOC, VTs, Ops, 3);
2723}
2724
Evan Cheng54fc97d2008-04-19 01:30:48 +00002725SDOperand PPCTargetLowering::LowerAtomicLAS(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002726 MVT VT = Op.Val->getValueType(0);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002727 SDOperand Chain = Op.getOperand(0);
2728 SDOperand Ptr = Op.getOperand(1);
2729 SDOperand Incr = Op.getOperand(2);
2730
2731 // Issue a "load and reserve".
Duncan Sands83ec4b62008-06-06 12:08:01 +00002732 std::vector<MVT> VTs;
Evan Cheng54fc97d2008-04-19 01:30:48 +00002733 VTs.push_back(VT);
2734 VTs.push_back(MVT::Other);
2735
2736 SDOperand Label = DAG.getConstant(PPCAtomicLabelIndex++, MVT::i32);
2737 SDOperand Ops[] = {
Evan Cheng8608f2e2008-04-19 02:30:38 +00002738 Chain, // Chain
2739 Ptr, // Ptr
2740 Label, // Label
Evan Cheng54fc97d2008-04-19 01:30:48 +00002741 };
Evan Cheng8608f2e2008-04-19 02:30:38 +00002742 SDOperand Load = DAG.getNode(PPCISD::LARX, VTs, Ops, 3);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002743 Chain = Load.getValue(1);
2744
2745 // Compute new value.
2746 SDOperand NewVal = DAG.getNode(ISD::ADD, VT, Load, Incr);
2747
2748 // Issue a "store and check".
2749 SDOperand Ops2[] = {
Evan Cheng8608f2e2008-04-19 02:30:38 +00002750 Chain, // Chain
2751 NewVal, // Value
2752 Ptr, // Ptr
2753 Label, // Label
Evan Cheng54fc97d2008-04-19 01:30:48 +00002754 };
Evan Cheng8608f2e2008-04-19 02:30:38 +00002755 SDOperand Store = DAG.getNode(PPCISD::STCX, MVT::Other, Ops2, 4);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002756 SDOperand OutOps[] = { Load, Store };
2757 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(VT, MVT::Other),
2758 OutOps, 2);
2759}
2760
2761SDOperand PPCTargetLowering::LowerAtomicLCS(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002762 MVT VT = Op.Val->getValueType(0);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002763 SDOperand Chain = Op.getOperand(0);
2764 SDOperand Ptr = Op.getOperand(1);
2765 SDOperand NewVal = Op.getOperand(2);
2766 SDOperand OldVal = Op.getOperand(3);
2767
2768 // Issue a "load and reserve".
Duncan Sands83ec4b62008-06-06 12:08:01 +00002769 std::vector<MVT> VTs;
Evan Cheng54fc97d2008-04-19 01:30:48 +00002770 VTs.push_back(VT);
2771 VTs.push_back(MVT::Other);
2772
2773 SDOperand Label = DAG.getConstant(PPCAtomicLabelIndex++, MVT::i32);
2774 SDOperand Ops[] = {
Evan Cheng8608f2e2008-04-19 02:30:38 +00002775 Chain, // Chain
2776 Ptr, // Ptr
2777 Label, // Label
Evan Cheng54fc97d2008-04-19 01:30:48 +00002778 };
Evan Cheng8608f2e2008-04-19 02:30:38 +00002779 SDOperand Load = DAG.getNode(PPCISD::LARX, VTs, Ops, 3);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002780 Chain = Load.getValue(1);
2781
2782 // Compare and unreserve if not equal.
2783 SDOperand Ops2[] = {
Evan Cheng8608f2e2008-04-19 02:30:38 +00002784 Chain, // Chain
2785 OldVal, // Old value
2786 Load, // Value in memory
2787 Label, // Label
Evan Cheng54fc97d2008-04-19 01:30:48 +00002788 };
2789 Chain = DAG.getNode(PPCISD::CMP_UNRESERVE, MVT::Other, Ops2, 4);
2790
2791 // Issue a "store and check".
2792 SDOperand Ops3[] = {
Evan Cheng8608f2e2008-04-19 02:30:38 +00002793 Chain, // Chain
2794 NewVal, // Value
2795 Ptr, // Ptr
2796 Label, // Label
Evan Cheng54fc97d2008-04-19 01:30:48 +00002797 };
Evan Cheng8608f2e2008-04-19 02:30:38 +00002798 SDOperand Store = DAG.getNode(PPCISD::STCX, MVT::Other, Ops3, 4);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002799 SDOperand OutOps[] = { Load, Store };
2800 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(VT, MVT::Other),
2801 OutOps, 2);
2802}
2803
2804SDOperand PPCTargetLowering::LowerAtomicSWAP(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002805 MVT VT = Op.Val->getValueType(0);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002806 SDOperand Chain = Op.getOperand(0);
2807 SDOperand Ptr = Op.getOperand(1);
2808 SDOperand NewVal = Op.getOperand(2);
2809
2810 // Issue a "load and reserve".
Duncan Sands83ec4b62008-06-06 12:08:01 +00002811 std::vector<MVT> VTs;
Evan Cheng54fc97d2008-04-19 01:30:48 +00002812 VTs.push_back(VT);
2813 VTs.push_back(MVT::Other);
2814
2815 SDOperand Label = DAG.getConstant(PPCAtomicLabelIndex++, MVT::i32);
2816 SDOperand Ops[] = {
Evan Cheng8608f2e2008-04-19 02:30:38 +00002817 Chain, // Chain
2818 Ptr, // Ptr
2819 Label, // Label
Evan Cheng54fc97d2008-04-19 01:30:48 +00002820 };
Evan Cheng8608f2e2008-04-19 02:30:38 +00002821 SDOperand Load = DAG.getNode(PPCISD::LARX, VTs, Ops, 3);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002822 Chain = Load.getValue(1);
2823
2824 // Issue a "store and check".
2825 SDOperand Ops2[] = {
Evan Cheng8608f2e2008-04-19 02:30:38 +00002826 Chain, // Chain
2827 NewVal, // Value
2828 Ptr, // Ptr
2829 Label, // Label
Evan Cheng54fc97d2008-04-19 01:30:48 +00002830 };
Evan Cheng8608f2e2008-04-19 02:30:38 +00002831 SDOperand Store = DAG.getNode(PPCISD::STCX, MVT::Other, Ops2, 4);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002832 SDOperand OutOps[] = { Load, Store };
2833 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(VT, MVT::Other),
2834 OutOps, 2);
2835}
Jim Laskey2f616bf2006-11-16 22:43:37 +00002836
Chris Lattner1a635d62006-04-14 06:01:58 +00002837/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
2838/// possible.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002839SDOperand PPCTargetLowering::LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002840 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002841 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
2842 !Op.getOperand(2).getValueType().isFloatingPoint())
Chris Lattner1a635d62006-04-14 06:01:58 +00002843 return SDOperand();
2844
2845 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
2846
2847 // Cannot handle SETEQ/SETNE.
2848 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDOperand();
2849
Duncan Sands83ec4b62008-06-06 12:08:01 +00002850 MVT ResVT = Op.getValueType();
2851 MVT CmpVT = Op.getOperand(0).getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00002852 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2853 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
2854
2855 // If the RHS of the comparison is a 0.0, we don't need to do the
2856 // subtraction at all.
2857 if (isFloatingPointZero(RHS))
2858 switch (CC) {
2859 default: break; // SETUO etc aren't handled by fsel.
2860 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00002861 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002862 case ISD::SETLT:
2863 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2864 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00002865 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002866 case ISD::SETGE:
2867 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2868 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2869 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
2870 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00002871 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002872 case ISD::SETGT:
2873 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2874 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00002875 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002876 case ISD::SETLE:
2877 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2878 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2879 return DAG.getNode(PPCISD::FSEL, ResVT,
2880 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
2881 }
2882
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002883 SDOperand Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00002884 switch (CC) {
2885 default: break; // SETUO etc aren't handled by fsel.
2886 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00002887 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002888 case ISD::SETLT:
2889 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2890 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2891 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2892 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
2893 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00002894 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002895 case ISD::SETGE:
2896 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2897 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2898 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2899 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2900 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00002901 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002902 case ISD::SETGT:
2903 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2904 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2905 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2906 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
2907 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00002908 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002909 case ISD::SETLE:
2910 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2911 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2912 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2913 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2914 }
2915 return SDOperand();
2916}
2917
Chris Lattner1f873002007-11-28 18:44:47 +00002918// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002919SDOperand PPCTargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002920 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Chris Lattner1a635d62006-04-14 06:01:58 +00002921 SDOperand Src = Op.getOperand(0);
2922 if (Src.getValueType() == MVT::f32)
2923 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
2924
2925 SDOperand Tmp;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002926 switch (Op.getValueType().getSimpleVT()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002927 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
2928 case MVT::i32:
2929 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
2930 break;
2931 case MVT::i64:
2932 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
2933 break;
2934 }
2935
2936 // Convert the FP value to an int value through memory.
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002937 SDOperand FIPtr = DAG.CreateStackTemporary(MVT::f64);
2938
2939 // Emit a store to the stack slot.
2940 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Tmp, FIPtr, NULL, 0);
2941
2942 // Result is a load from the stack slot. If loading 4 bytes, make sure to
2943 // add in a bias.
Chris Lattner1a635d62006-04-14 06:01:58 +00002944 if (Op.getValueType() == MVT::i32)
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002945 FIPtr = DAG.getNode(ISD::ADD, FIPtr.getValueType(), FIPtr,
2946 DAG.getConstant(4, FIPtr.getValueType()));
2947 return DAG.getLoad(Op.getValueType(), Chain, FIPtr, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002948}
2949
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002950SDOperand PPCTargetLowering::LowerFP_ROUND_INREG(SDOperand Op,
2951 SelectionDAG &DAG) {
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002952 assert(Op.getValueType() == MVT::ppcf128);
2953 SDNode *Node = Op.Val;
2954 assert(Node->getOperand(0).getValueType() == MVT::ppcf128);
Chris Lattner26cb2862007-10-19 04:08:28 +00002955 assert(Node->getOperand(0).Val->getOpcode() == ISD::BUILD_PAIR);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002956 SDOperand Lo = Node->getOperand(0).Val->getOperand(0);
2957 SDOperand Hi = Node->getOperand(0).Val->getOperand(1);
2958
2959 // This sequence changes FPSCR to do round-to-zero, adds the two halves
2960 // of the long double, and puts FPSCR back the way it was. We do not
2961 // actually model FPSCR.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002962 std::vector<MVT> NodeTys;
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002963 SDOperand Ops[4], Result, MFFSreg, InFlag, FPreg;
2964
2965 NodeTys.push_back(MVT::f64); // Return register
2966 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
2967 Result = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
2968 MFFSreg = Result.getValue(0);
2969 InFlag = Result.getValue(1);
2970
2971 NodeTys.clear();
2972 NodeTys.push_back(MVT::Flag); // Returns a flag
2973 Ops[0] = DAG.getConstant(31, MVT::i32);
2974 Ops[1] = InFlag;
2975 Result = DAG.getNode(PPCISD::MTFSB1, NodeTys, Ops, 2);
2976 InFlag = Result.getValue(0);
2977
2978 NodeTys.clear();
2979 NodeTys.push_back(MVT::Flag); // Returns a flag
2980 Ops[0] = DAG.getConstant(30, MVT::i32);
2981 Ops[1] = InFlag;
2982 Result = DAG.getNode(PPCISD::MTFSB0, NodeTys, Ops, 2);
2983 InFlag = Result.getValue(0);
2984
2985 NodeTys.clear();
2986 NodeTys.push_back(MVT::f64); // result of add
2987 NodeTys.push_back(MVT::Flag); // Returns a flag
2988 Ops[0] = Lo;
2989 Ops[1] = Hi;
2990 Ops[2] = InFlag;
2991 Result = DAG.getNode(PPCISD::FADDRTZ, NodeTys, Ops, 3);
2992 FPreg = Result.getValue(0);
2993 InFlag = Result.getValue(1);
2994
2995 NodeTys.clear();
2996 NodeTys.push_back(MVT::f64);
2997 Ops[0] = DAG.getConstant(1, MVT::i32);
2998 Ops[1] = MFFSreg;
2999 Ops[2] = FPreg;
3000 Ops[3] = InFlag;
3001 Result = DAG.getNode(PPCISD::MTFSF, NodeTys, Ops, 4);
3002 FPreg = Result.getValue(0);
3003
3004 // We know the low half is about to be thrown away, so just use something
3005 // convenient.
3006 return DAG.getNode(ISD::BUILD_PAIR, Lo.getValueType(), FPreg, FPreg);
3007}
3008
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003009SDOperand PPCTargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
Dan Gohman034f60e2008-03-11 01:59:03 +00003010 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
3011 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
3012 return SDOperand();
3013
Chris Lattner1a635d62006-04-14 06:01:58 +00003014 if (Op.getOperand(0).getValueType() == MVT::i64) {
3015 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
3016 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
3017 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00003018 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003019 return FP;
3020 }
3021
3022 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
3023 "Unhandled SINT_TO_FP type in custom expander!");
3024 // Since we only generate this in 64-bit mode, we can take advantage of
3025 // 64-bit registers. In particular, sign extend the input value into the
3026 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3027 // then lfd it and fcfid it.
3028 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
3029 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003030 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattner0d72a202006-07-28 16:45:47 +00003031 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00003032
3033 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
3034 Op.getOperand(0));
3035
3036 // STD the extended value into the stack slot.
Dan Gohman36b5c132008-04-07 19:35:22 +00003037 MachineMemOperand MO(PseudoSourceValue::getFixedStack(),
3038 MachineMemOperand::MOStore, FrameIdx, 8, 8);
Chris Lattner1a635d62006-04-14 06:01:58 +00003039 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
3040 DAG.getEntryNode(), Ext64, FIdx,
Dan Gohman69de1932008-02-06 22:27:42 +00003041 DAG.getMemOperand(MO));
Chris Lattner1a635d62006-04-14 06:01:58 +00003042 // Load the value as a double.
Evan Cheng466685d2006-10-09 20:57:25 +00003043 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003044
3045 // FCFID it and return it.
3046 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
3047 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00003048 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003049 return FP;
3050}
3051
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003052SDOperand PPCTargetLowering::LowerFLT_ROUNDS_(SDOperand Op, SelectionDAG &DAG) {
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003053 /*
3054 The rounding mode is in bits 30:31 of FPSR, and has the following
3055 settings:
3056 00 Round to nearest
3057 01 Round to 0
3058 10 Round to +inf
3059 11 Round to -inf
3060
3061 FLT_ROUNDS, on the other hand, expects the following:
3062 -1 Undefined
3063 0 Round to 0
3064 1 Round to nearest
3065 2 Round to +inf
3066 3 Round to -inf
3067
3068 To perform the conversion, we do:
3069 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3070 */
3071
3072 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003073 MVT VT = Op.getValueType();
3074 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3075 std::vector<MVT> NodeTys;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003076 SDOperand MFFSreg, InFlag;
3077
3078 // Save FP Control Word to register
3079 NodeTys.push_back(MVT::f64); // return register
3080 NodeTys.push_back(MVT::Flag); // unused in this context
3081 SDOperand Chain = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
3082
3083 // Save FP register to stack slot
3084 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
3085 SDOperand StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
3086 SDOperand Store = DAG.getStore(DAG.getEntryNode(), Chain,
3087 StackSlot, NULL, 0);
3088
3089 // Load FP Control Word from low 32 bits of stack slot.
3090 SDOperand Four = DAG.getConstant(4, PtrVT);
3091 SDOperand Addr = DAG.getNode(ISD::ADD, PtrVT, StackSlot, Four);
3092 SDOperand CWD = DAG.getLoad(MVT::i32, Store, Addr, NULL, 0);
3093
3094 // Transform as necessary
3095 SDOperand CWD1 =
3096 DAG.getNode(ISD::AND, MVT::i32,
3097 CWD, DAG.getConstant(3, MVT::i32));
3098 SDOperand CWD2 =
3099 DAG.getNode(ISD::SRL, MVT::i32,
3100 DAG.getNode(ISD::AND, MVT::i32,
3101 DAG.getNode(ISD::XOR, MVT::i32,
3102 CWD, DAG.getConstant(3, MVT::i32)),
3103 DAG.getConstant(3, MVT::i32)),
3104 DAG.getConstant(1, MVT::i8));
3105
3106 SDOperand RetVal =
3107 DAG.getNode(ISD::XOR, MVT::i32, CWD1, CWD2);
3108
Duncan Sands83ec4b62008-06-06 12:08:01 +00003109 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003110 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
3111}
3112
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003113SDOperand PPCTargetLowering::LowerSHL_PARTS(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003114 MVT VT = Op.getValueType();
3115 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003116 assert(Op.getNumOperands() == 3 &&
3117 VT == Op.getOperand(1).getValueType() &&
3118 "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003119
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003120 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003121 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003122 SDOperand Lo = Op.getOperand(0);
3123 SDOperand Hi = Op.getOperand(1);
3124 SDOperand Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003125 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003126
Dan Gohman9ed06db2008-03-07 20:36:53 +00003127 SDOperand Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
3128 DAG.getConstant(BitWidth, AmtVT), Amt);
3129 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, VT, Hi, Amt);
3130 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, VT, Lo, Tmp1);
3131 SDOperand Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3132 SDOperand Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
3133 DAG.getConstant(-BitWidth, AmtVT));
3134 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, VT, Lo, Tmp5);
3135 SDOperand OutHi = DAG.getNode(ISD::OR, VT, Tmp4, Tmp6);
3136 SDOperand OutLo = DAG.getNode(PPCISD::SHL, VT, Lo, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003137 SDOperand OutOps[] = { OutLo, OutHi };
Dan Gohman9ed06db2008-03-07 20:36:53 +00003138 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(VT, VT),
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003139 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003140}
3141
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003142SDOperand PPCTargetLowering::LowerSRL_PARTS(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003143 MVT VT = Op.getValueType();
3144 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003145 assert(Op.getNumOperands() == 3 &&
3146 VT == Op.getOperand(1).getValueType() &&
3147 "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003148
Dan Gohman9ed06db2008-03-07 20:36:53 +00003149 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003150 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003151 SDOperand Lo = Op.getOperand(0);
3152 SDOperand Hi = Op.getOperand(1);
3153 SDOperand Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003154 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003155
Dan Gohman9ed06db2008-03-07 20:36:53 +00003156 SDOperand Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
3157 DAG.getConstant(BitWidth, AmtVT), Amt);
3158 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, VT, Lo, Amt);
3159 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, VT, Hi, Tmp1);
3160 SDOperand Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3161 SDOperand Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
3162 DAG.getConstant(-BitWidth, AmtVT));
3163 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, VT, Hi, Tmp5);
3164 SDOperand OutLo = DAG.getNode(ISD::OR, VT, Tmp4, Tmp6);
3165 SDOperand OutHi = DAG.getNode(PPCISD::SRL, VT, Hi, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003166 SDOperand OutOps[] = { OutLo, OutHi };
Dan Gohman9ed06db2008-03-07 20:36:53 +00003167 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(VT, VT),
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003168 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003169}
3170
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003171SDOperand PPCTargetLowering::LowerSRA_PARTS(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003172 MVT VT = Op.getValueType();
3173 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003174 assert(Op.getNumOperands() == 3 &&
3175 VT == Op.getOperand(1).getValueType() &&
3176 "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003177
Dan Gohman9ed06db2008-03-07 20:36:53 +00003178 // Expand into a bunch of logical ops, followed by a select_cc.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003179 SDOperand Lo = Op.getOperand(0);
3180 SDOperand Hi = Op.getOperand(1);
3181 SDOperand Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003182 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003183
Dan Gohman9ed06db2008-03-07 20:36:53 +00003184 SDOperand Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
3185 DAG.getConstant(BitWidth, AmtVT), Amt);
3186 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, VT, Lo, Amt);
3187 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, VT, Hi, Tmp1);
3188 SDOperand Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3189 SDOperand Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
3190 DAG.getConstant(-BitWidth, AmtVT));
3191 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, VT, Hi, Tmp5);
3192 SDOperand OutHi = DAG.getNode(PPCISD::SRA, VT, Hi, Amt);
3193 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, AmtVT),
Chris Lattner1a635d62006-04-14 06:01:58 +00003194 Tmp4, Tmp6, ISD::SETLE);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003195 SDOperand OutOps[] = { OutLo, OutHi };
Dan Gohman9ed06db2008-03-07 20:36:53 +00003196 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(VT, VT),
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003197 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003198}
3199
3200//===----------------------------------------------------------------------===//
3201// Vector related lowering.
3202//
3203
Chris Lattnerac225ca2006-04-12 19:07:14 +00003204// If this is a vector of constants or undefs, get the bits. A bit in
3205// UndefBits is set if the corresponding element of the vector is an
3206// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
3207// zero. Return true if this is not an array of constants, false if it is.
3208//
Chris Lattnerac225ca2006-04-12 19:07:14 +00003209static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
3210 uint64_t UndefBits[2]) {
3211 // Start with zero'd results.
3212 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
3213
Duncan Sands83ec4b62008-06-06 12:08:01 +00003214 unsigned EltBitSize = BV->getOperand(0).getValueType().getSizeInBits();
Chris Lattnerac225ca2006-04-12 19:07:14 +00003215 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
3216 SDOperand OpVal = BV->getOperand(i);
3217
3218 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00003219 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00003220
3221 uint64_t EltBits = 0;
3222 if (OpVal.getOpcode() == ISD::UNDEF) {
3223 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
3224 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
3225 continue;
3226 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
3227 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
3228 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
3229 assert(CN->getValueType(0) == MVT::f32 &&
3230 "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +00003231 EltBits = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattnerac225ca2006-04-12 19:07:14 +00003232 } else {
3233 // Nonconstant element.
3234 return true;
3235 }
3236
3237 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
3238 }
3239
3240 //printf("%llx %llx %llx %llx\n",
3241 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
3242 return false;
3243}
Chris Lattneref819f82006-03-20 06:33:01 +00003244
Chris Lattnerb17f1672006-04-16 01:01:29 +00003245// If this is a splat (repetition) of a value across the whole vector, return
3246// the smallest size that splats it. For example, "0x01010101010101..." is a
3247// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
3248// SplatSize = 1 byte.
3249static bool isConstantSplat(const uint64_t Bits128[2],
3250 const uint64_t Undef128[2],
3251 unsigned &SplatBits, unsigned &SplatUndef,
3252 unsigned &SplatSize) {
3253
3254 // Don't let undefs prevent splats from matching. See if the top 64-bits are
3255 // the same as the lower 64-bits, ignoring undefs.
3256 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
3257 return false; // Can't be a splat if two pieces don't match.
3258
3259 uint64_t Bits64 = Bits128[0] | Bits128[1];
3260 uint64_t Undef64 = Undef128[0] & Undef128[1];
3261
3262 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
3263 // undefs.
3264 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
3265 return false; // Can't be a splat if two pieces don't match.
3266
3267 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
3268 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
3269
3270 // If the top 16-bits are different than the lower 16-bits, ignoring
3271 // undefs, we have an i32 splat.
3272 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
3273 SplatBits = Bits32;
3274 SplatUndef = Undef32;
3275 SplatSize = 4;
3276 return true;
3277 }
3278
3279 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
3280 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
3281
3282 // If the top 8-bits are different than the lower 8-bits, ignoring
3283 // undefs, we have an i16 splat.
3284 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
3285 SplatBits = Bits16;
3286 SplatUndef = Undef16;
3287 SplatSize = 2;
3288 return true;
3289 }
3290
3291 // Otherwise, we have an 8-bit splat.
3292 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
3293 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
3294 SplatSize = 1;
3295 return true;
3296}
3297
Chris Lattner4a998b92006-04-17 06:00:21 +00003298/// BuildSplatI - Build a canonical splati of Val with an element size of
3299/// SplatSize. Cast the result to VT.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003300static SDOperand BuildSplatI(int Val, unsigned SplatSize, MVT VT,
Chris Lattner4a998b92006-04-17 06:00:21 +00003301 SelectionDAG &DAG) {
3302 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003303
Duncan Sands83ec4b62008-06-06 12:08:01 +00003304 static const MVT VTys[] = { // canonical VT to use for each size.
Chris Lattner4a998b92006-04-17 06:00:21 +00003305 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
3306 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003307
Duncan Sands83ec4b62008-06-06 12:08:01 +00003308 MVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Chris Lattner70fa4932006-12-01 01:45:39 +00003309
3310 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3311 if (Val == -1)
3312 SplatSize = 1;
3313
Duncan Sands83ec4b62008-06-06 12:08:01 +00003314 MVT CanonicalVT = VTys[SplatSize-1];
Chris Lattner4a998b92006-04-17 06:00:21 +00003315
3316 // Build a canonical splat for this value.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003317 SDOperand Elt = DAG.getConstant(Val, CanonicalVT.getVectorElementType());
Chris Lattnere2199452006-08-11 17:38:39 +00003318 SmallVector<SDOperand, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003319 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Chris Lattnere2199452006-08-11 17:38:39 +00003320 SDOperand Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
3321 &Ops[0], Ops.size());
Chris Lattner70fa4932006-12-01 01:45:39 +00003322 return DAG.getNode(ISD::BIT_CONVERT, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003323}
3324
Chris Lattnere7c768e2006-04-18 03:24:30 +00003325/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003326/// specified intrinsic ID.
Chris Lattnere7c768e2006-04-18 03:24:30 +00003327static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand LHS, SDOperand RHS,
3328 SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003329 MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003330 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
3331 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00003332 DAG.getConstant(IID, MVT::i32), LHS, RHS);
3333}
3334
Chris Lattnere7c768e2006-04-18 03:24:30 +00003335/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3336/// specified intrinsic ID.
3337static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand Op0, SDOperand Op1,
3338 SDOperand Op2, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003339 MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003340 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
3341 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
3342 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
3343}
3344
3345
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003346/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3347/// amount. The result has the specified value type.
3348static SDOperand BuildVSLDOI(SDOperand LHS, SDOperand RHS, unsigned Amt,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003349 MVT VT, SelectionDAG &DAG) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003350 // Force LHS/RHS to be the right type.
3351 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
3352 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
3353
Chris Lattnere2199452006-08-11 17:38:39 +00003354 SDOperand Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003355 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00003356 Ops[i] = DAG.getConstant(i+Amt, MVT::i32);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003357 SDOperand T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00003358 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003359 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
3360}
3361
Chris Lattnerf1b47082006-04-14 05:19:18 +00003362// If this is a case we can't handle, return null and let the default
3363// expansion code take care of it. If we CAN select this case, and if it
3364// selects to a single instruction, return Op. Otherwise, if we can codegen
3365// this case more efficiently than a constant pool load, lower it to the
3366// sequence of ops that should be used.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003367SDOperand PPCTargetLowering::LowerBUILD_VECTOR(SDOperand Op,
3368 SelectionDAG &DAG) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003369 // If this is a vector of constants or undefs, get the bits. A bit in
3370 // UndefBits is set if the corresponding element of the vector is an
3371 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
3372 // zero.
3373 uint64_t VectorBits[2];
3374 uint64_t UndefBits[2];
3375 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
3376 return SDOperand(); // Not a constant vector.
3377
Chris Lattnerb17f1672006-04-16 01:01:29 +00003378 // If this is a splat (repetition) of a value across the whole vector, return
3379 // the smallest size that splats it. For example, "0x01010101010101..." is a
3380 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
3381 // SplatSize = 1 byte.
3382 unsigned SplatBits, SplatUndef, SplatSize;
3383 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
3384 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
3385
3386 // First, handle single instruction cases.
3387
3388 // All zeros?
3389 if (SplatBits == 0) {
3390 // Canonicalize all zero vectors to be v4i32.
3391 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3392 SDOperand Z = DAG.getConstant(0, MVT::i32);
3393 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
3394 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
3395 }
3396 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003397 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003398
3399 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3400 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00003401 if (SextVal >= -16 && SextVal <= 15)
3402 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00003403
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003404
3405 // Two instruction sequences.
3406
Chris Lattner4a998b92006-04-17 06:00:21 +00003407 // If this value is in the range [-32,30] and is even, use:
3408 // tmp = VSPLTI[bhw], result = add tmp, tmp
3409 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
3410 Op = BuildSplatI(SextVal >> 1, SplatSize, Op.getValueType(), DAG);
3411 return DAG.getNode(ISD::ADD, Op.getValueType(), Op, Op);
3412 }
Chris Lattner6876e662006-04-17 06:58:41 +00003413
3414 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3415 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3416 // for fneg/fabs.
3417 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3418 // Make -1 and vspltisw -1:
3419 SDOperand OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
3420
3421 // Make the VSLW intrinsic, computing 0x8000_0000.
Chris Lattnere7c768e2006-04-18 03:24:30 +00003422 SDOperand Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
3423 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003424
3425 // xor by OnesV to invert it.
3426 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
3427 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
3428 }
3429
3430 // Check to see if this is a wide variety of vsplti*, binop self cases.
3431 unsigned SplatBitSize = SplatSize*8;
Lauro Ramos Venancio1baa1972007-03-27 16:33:08 +00003432 static const signed char SplatCsts[] = {
Chris Lattner6876e662006-04-17 06:58:41 +00003433 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003434 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00003435 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003436
Owen Anderson718cb662007-09-07 04:06:50 +00003437 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
Chris Lattner6876e662006-04-17 06:58:41 +00003438 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3439 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3440 int i = SplatCsts[idx];
3441
3442 // Figure out what shift amount will be used by altivec if shifted by i in
3443 // this splat size.
3444 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3445
3446 // vsplti + shl self.
3447 if (SextVal == (i << (int)TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00003448 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003449 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3450 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3451 Intrinsic::ppc_altivec_vslw
3452 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003453 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3454 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003455 }
3456
3457 // vsplti + srl self.
3458 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00003459 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003460 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3461 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3462 Intrinsic::ppc_altivec_vsrw
3463 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003464 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3465 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003466 }
3467
3468 // vsplti + sra self.
3469 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00003470 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003471 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3472 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3473 Intrinsic::ppc_altivec_vsraw
3474 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003475 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3476 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003477 }
3478
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003479 // vsplti + rol self.
3480 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3481 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Chris Lattner15eb3292006-11-29 19:58:49 +00003482 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003483 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3484 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3485 Intrinsic::ppc_altivec_vrlw
3486 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003487 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3488 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003489 }
3490
3491 // t = vsplti c, result = vsldoi t, t, 1
3492 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
3493 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
3494 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
3495 }
3496 // t = vsplti c, result = vsldoi t, t, 2
3497 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
3498 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
3499 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
3500 }
3501 // t = vsplti c, result = vsldoi t, t, 3
3502 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
3503 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
3504 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
3505 }
Chris Lattner6876e662006-04-17 06:58:41 +00003506 }
3507
Chris Lattner6876e662006-04-17 06:58:41 +00003508 // Three instruction sequences.
3509
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003510 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3511 if (SextVal >= 0 && SextVal <= 31) {
Chris Lattner15eb3292006-11-29 19:58:49 +00003512 SDOperand LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG);
3513 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00003514 LHS = DAG.getNode(ISD::SUB, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00003515 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003516 }
3517 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3518 if (SextVal >= -31 && SextVal <= 0) {
Chris Lattner15eb3292006-11-29 19:58:49 +00003519 SDOperand LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG);
3520 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00003521 LHS = DAG.getNode(ISD::ADD, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00003522 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003523 }
3524 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003525
Chris Lattnerf1b47082006-04-14 05:19:18 +00003526 return SDOperand();
3527}
3528
Chris Lattner59138102006-04-17 05:28:54 +00003529/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3530/// the specified operations to build the shuffle.
3531static SDOperand GeneratePerfectShuffle(unsigned PFEntry, SDOperand LHS,
3532 SDOperand RHS, SelectionDAG &DAG) {
3533 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3534 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3535 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3536
3537 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00003538 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00003539 OP_VMRGHW,
3540 OP_VMRGLW,
3541 OP_VSPLTISW0,
3542 OP_VSPLTISW1,
3543 OP_VSPLTISW2,
3544 OP_VSPLTISW3,
3545 OP_VSLDOI4,
3546 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00003547 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00003548 };
3549
3550 if (OpNum == OP_COPY) {
3551 if (LHSID == (1*9+2)*9+3) return LHS;
3552 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3553 return RHS;
3554 }
3555
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003556 SDOperand OpLHS, OpRHS;
3557 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
3558 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
3559
Chris Lattner59138102006-04-17 05:28:54 +00003560 unsigned ShufIdxs[16];
3561 switch (OpNum) {
3562 default: assert(0 && "Unknown i32 permute!");
3563 case OP_VMRGHW:
3564 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
3565 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
3566 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
3567 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
3568 break;
3569 case OP_VMRGLW:
3570 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
3571 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
3572 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
3573 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
3574 break;
3575 case OP_VSPLTISW0:
3576 for (unsigned i = 0; i != 16; ++i)
3577 ShufIdxs[i] = (i&3)+0;
3578 break;
3579 case OP_VSPLTISW1:
3580 for (unsigned i = 0; i != 16; ++i)
3581 ShufIdxs[i] = (i&3)+4;
3582 break;
3583 case OP_VSPLTISW2:
3584 for (unsigned i = 0; i != 16; ++i)
3585 ShufIdxs[i] = (i&3)+8;
3586 break;
3587 case OP_VSPLTISW3:
3588 for (unsigned i = 0; i != 16; ++i)
3589 ShufIdxs[i] = (i&3)+12;
3590 break;
3591 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003592 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003593 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003594 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003595 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003596 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003597 }
Chris Lattnere2199452006-08-11 17:38:39 +00003598 SDOperand Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00003599 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00003600 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i32);
Chris Lattner59138102006-04-17 05:28:54 +00003601
3602 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00003603 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00003604}
3605
Chris Lattnerf1b47082006-04-14 05:19:18 +00003606/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
3607/// is a shuffle we can handle in a single instruction, return it. Otherwise,
3608/// return the code it can be lowered into. Worst case, it can always be
3609/// lowered into a vperm.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003610SDOperand PPCTargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op,
3611 SelectionDAG &DAG) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003612 SDOperand V1 = Op.getOperand(0);
3613 SDOperand V2 = Op.getOperand(1);
3614 SDOperand PermMask = Op.getOperand(2);
3615
3616 // Cases that are handled by instructions that take permute immediates
3617 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
3618 // selected by the instruction selector.
3619 if (V2.getOpcode() == ISD::UNDEF) {
3620 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
3621 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
3622 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
3623 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
3624 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
3625 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
3626 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
3627 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
3628 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
3629 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
3630 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
3631 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
3632 return Op;
3633 }
3634 }
3635
3636 // Altivec has a variety of "shuffle immediates" that take two vector inputs
3637 // and produce a fixed permutation. If any of these match, do not lower to
3638 // VPERM.
3639 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
3640 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
3641 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
3642 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
3643 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
3644 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
3645 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
3646 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
3647 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
3648 return Op;
3649
Chris Lattner59138102006-04-17 05:28:54 +00003650 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
3651 // perfect shuffle table to emit an optimal matching sequence.
3652 unsigned PFIndexes[4];
3653 bool isFourElementShuffle = true;
3654 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
3655 unsigned EltNo = 8; // Start out undef.
3656 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
3657 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
3658 continue; // Undef, ignore it.
3659
3660 unsigned ByteSource =
3661 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
3662 if ((ByteSource & 3) != j) {
3663 isFourElementShuffle = false;
3664 break;
3665 }
3666
3667 if (EltNo == 8) {
3668 EltNo = ByteSource/4;
3669 } else if (EltNo != ByteSource/4) {
3670 isFourElementShuffle = false;
3671 break;
3672 }
3673 }
3674 PFIndexes[i] = EltNo;
3675 }
3676
3677 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
3678 // perfect shuffle vector to determine if it is cost effective to do this as
3679 // discrete instructions, or whether we should use a vperm.
3680 if (isFourElementShuffle) {
3681 // Compute the index in the perfect shuffle table.
3682 unsigned PFTableIndex =
3683 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3684
3685 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3686 unsigned Cost = (PFEntry >> 30);
3687
3688 // Determining when to avoid vperm is tricky. Many things affect the cost
3689 // of vperm, particularly how many times the perm mask needs to be computed.
3690 // For example, if the perm mask can be hoisted out of a loop or is already
3691 // used (perhaps because there are multiple permutes with the same shuffle
3692 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
3693 // the loop requires an extra register.
3694 //
3695 // As a compromise, we only emit discrete instructions if the shuffle can be
3696 // generated in 3 or fewer operations. When we have loop information
3697 // available, if this block is within a loop, we should avoid using vperm
3698 // for 3-operation perms and use a constant pool load instead.
3699 if (Cost < 3)
3700 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
3701 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00003702
3703 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
3704 // vector that will get spilled to the constant pool.
3705 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
3706
3707 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
3708 // that it is in input element units, not in bytes. Convert now.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003709 MVT EltVT = V1.getValueType().getVectorElementType();
3710 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003711
Chris Lattnere2199452006-08-11 17:38:39 +00003712 SmallVector<SDOperand, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003713 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00003714 unsigned SrcElt;
3715 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
3716 SrcElt = 0;
3717 else
3718 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003719
3720 for (unsigned j = 0; j != BytesPerElement; ++j)
3721 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
3722 MVT::i8));
3723 }
3724
Chris Lattnere2199452006-08-11 17:38:39 +00003725 SDOperand VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
3726 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00003727 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
3728}
3729
Chris Lattner90564f22006-04-18 17:59:36 +00003730/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
3731/// altivec comparison. If it is, return true and fill in Opc/isDot with
3732/// information about the intrinsic.
3733static bool getAltivecCompareInfo(SDOperand Intrin, int &CompareOpc,
3734 bool &isDot) {
3735 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
3736 CompareOpc = -1;
3737 isDot = false;
3738 switch (IntrinsicID) {
3739 default: return false;
3740 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00003741 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
3742 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
3743 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
3744 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
3745 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
3746 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
3747 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
3748 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
3749 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
3750 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
3751 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
3752 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
3753 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
3754
3755 // Normal Comparisons.
3756 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
3757 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
3758 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
3759 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
3760 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
3761 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
3762 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
3763 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
3764 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
3765 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
3766 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
3767 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
3768 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
3769 }
Chris Lattner90564f22006-04-18 17:59:36 +00003770 return true;
3771}
3772
3773/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
3774/// lower, do it, otherwise return null.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003775SDOperand PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op,
3776 SelectionDAG &DAG) {
Chris Lattner90564f22006-04-18 17:59:36 +00003777 // If this is a lowered altivec predicate compare, CompareOpc is set to the
3778 // opcode number of the comparison.
3779 int CompareOpc;
3780 bool isDot;
3781 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
3782 return SDOperand(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00003783
Chris Lattner90564f22006-04-18 17:59:36 +00003784 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00003785 if (!isDot) {
3786 SDOperand Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
3787 Op.getOperand(1), Op.getOperand(2),
3788 DAG.getConstant(CompareOpc, MVT::i32));
3789 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
3790 }
3791
3792 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner79e490a2006-08-11 17:18:05 +00003793 SDOperand Ops[] = {
3794 Op.getOperand(2), // LHS
3795 Op.getOperand(3), // RHS
3796 DAG.getConstant(CompareOpc, MVT::i32)
3797 };
Duncan Sands83ec4b62008-06-06 12:08:01 +00003798 std::vector<MVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00003799 VTs.push_back(Op.getOperand(2).getValueType());
3800 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00003801 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00003802
3803 // Now that we have the comparison, emit a copy from the CR to a GPR.
3804 // This is flagged to the above dot comparison.
3805 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
3806 DAG.getRegister(PPC::CR6, MVT::i32),
3807 CompNode.getValue(1));
3808
3809 // Unpack the result based on how the target uses it.
3810 unsigned BitNo; // Bit # of CR6.
3811 bool InvertBit; // Invert result?
3812 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
3813 default: // Can't happen, don't crash on invalid number though.
3814 case 0: // Return the value of the EQ bit of CR6.
3815 BitNo = 0; InvertBit = false;
3816 break;
3817 case 1: // Return the inverted value of the EQ bit of CR6.
3818 BitNo = 0; InvertBit = true;
3819 break;
3820 case 2: // Return the value of the LT bit of CR6.
3821 BitNo = 2; InvertBit = false;
3822 break;
3823 case 3: // Return the inverted value of the LT bit of CR6.
3824 BitNo = 2; InvertBit = true;
3825 break;
3826 }
3827
3828 // Shift the bit into the low position.
3829 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
3830 DAG.getConstant(8-(3-BitNo), MVT::i32));
3831 // Isolate the bit.
3832 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
3833 DAG.getConstant(1, MVT::i32));
3834
3835 // If we are supposed to, toggle the bit.
3836 if (InvertBit)
3837 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
3838 DAG.getConstant(1, MVT::i32));
3839 return Flags;
3840}
3841
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003842SDOperand PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op,
3843 SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00003844 // Create a stack slot that is 16-byte aligned.
3845 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
3846 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003847 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattner0d72a202006-07-28 16:45:47 +00003848 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00003849
3850 // Store the input value into Value#0 of the stack slot.
Evan Cheng786225a2006-10-05 23:01:46 +00003851 SDOperand Store = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00003852 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003853 // Load it out.
Evan Cheng466685d2006-10-09 20:57:25 +00003854 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003855}
3856
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003857SDOperand PPCTargetLowering::LowerMUL(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003858 if (Op.getValueType() == MVT::v4i32) {
3859 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3860
3861 SDOperand Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
3862 SDOperand Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
3863
3864 SDOperand RHSSwap = // = vrlw RHS, 16
3865 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
3866
3867 // Shrinkify inputs to v8i16.
3868 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
3869 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
3870 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
3871
3872 // Low parts multiplied together, generating 32-bit results (we ignore the
3873 // top parts).
3874 SDOperand LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
3875 LHS, RHS, DAG, MVT::v4i32);
3876
3877 SDOperand HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
3878 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
3879 // Shift the high parts up 16 bits.
3880 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
3881 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
3882 } else if (Op.getValueType() == MVT::v8i16) {
3883 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3884
Chris Lattnercea2aa72006-04-18 04:28:57 +00003885 SDOperand Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003886
Chris Lattnercea2aa72006-04-18 04:28:57 +00003887 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
3888 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00003889 } else if (Op.getValueType() == MVT::v16i8) {
3890 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3891
3892 // Multiply the even 8-bit parts, producing 16-bit sums.
3893 SDOperand EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
3894 LHS, RHS, DAG, MVT::v8i16);
3895 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
3896
3897 // Multiply the odd 8-bit parts, producing 16-bit sums.
3898 SDOperand OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
3899 LHS, RHS, DAG, MVT::v8i16);
3900 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
3901
3902 // Merge the results together.
Chris Lattnere2199452006-08-11 17:38:39 +00003903 SDOperand Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00003904 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00003905 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
3906 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00003907 }
Chris Lattner19a81522006-04-18 03:57:35 +00003908 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00003909 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003910 } else {
3911 assert(0 && "Unknown mul to lower!");
3912 abort();
3913 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00003914}
3915
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003916/// LowerOperation - Provide custom lowering hooks for some operations.
3917///
Nate Begeman21e463b2005-10-16 05:39:50 +00003918SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003919 switch (Op.getOpcode()) {
3920 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003921 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
3922 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00003923 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00003924 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00003925 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nicolas Geoffray01119992007-04-03 13:59:52 +00003926 case ISD::VASTART:
3927 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3928 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3929
3930 case ISD::VAARG:
3931 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3932 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3933
Chris Lattneref957102006-06-21 00:34:03 +00003934 case ISD::FORMAL_ARGUMENTS:
Nicolas Geoffray01119992007-04-03 13:59:52 +00003935 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex,
3936 VarArgsStackOffset, VarArgsNumGPR,
3937 VarArgsNumFPR, PPCSubTarget);
3938
Dan Gohman7925ed02008-03-19 21:39:28 +00003939 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget,
3940 getTargetMachine());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003941 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
Jim Laskeyefc7e522006-12-04 22:04:42 +00003942 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00003943 case ISD::DYNAMIC_STACKALLOC:
3944 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00003945
3946 case ISD::ATOMIC_LAS: return LowerAtomicLAS(Op, DAG);
3947 case ISD::ATOMIC_LCS: return LowerAtomicLCS(Op, DAG);
3948 case ISD::ATOMIC_SWAP: return LowerAtomicSWAP(Op, DAG);
Chris Lattner7c0d6642005-10-02 06:37:13 +00003949
Chris Lattner1a635d62006-04-14 06:01:58 +00003950 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3951 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
3952 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00003953 case ISD::FP_ROUND_INREG: return LowerFP_ROUND_INREG(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00003954 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003955
Chris Lattner1a635d62006-04-14 06:01:58 +00003956 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003957 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
3958 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
3959 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003960
Chris Lattner1a635d62006-04-14 06:01:58 +00003961 // Vector-related lowering.
3962 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3963 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
3964 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
3965 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003966 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003967
Chris Lattner3fc027d2007-12-08 06:59:59 +00003968 // Frame & Return address.
3969 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003970 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00003971 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003972 return SDOperand();
3973}
3974
Chris Lattner1f873002007-11-28 18:44:47 +00003975SDNode *PPCTargetLowering::ExpandOperationResult(SDNode *N, SelectionDAG &DAG) {
3976 switch (N->getOpcode()) {
3977 default: assert(0 && "Wasn't expecting to be able to lower this!");
3978 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(SDOperand(N, 0), DAG).Val;
3979 }
3980}
3981
3982
Chris Lattner1a635d62006-04-14 06:01:58 +00003983//===----------------------------------------------------------------------===//
3984// Other Lowering Code
3985//===----------------------------------------------------------------------===//
3986
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003987MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003988PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
3989 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00003990 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Chris Lattnerc08f9022006-06-27 00:04:13 +00003991 assert((MI->getOpcode() == PPC::SELECT_CC_I4 ||
3992 MI->getOpcode() == PPC::SELECT_CC_I8 ||
Chris Lattner919c0322005-10-01 01:35:02 +00003993 MI->getOpcode() == PPC::SELECT_CC_F4 ||
Chris Lattner710ff322006-04-08 22:45:08 +00003994 MI->getOpcode() == PPC::SELECT_CC_F8 ||
3995 MI->getOpcode() == PPC::SELECT_CC_VRRC) &&
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003996 "Unexpected instr type to insert");
3997
3998 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
3999 // control-flow pattern. The incoming instruction knows the destination vreg
4000 // to set, the condition code register to branch on, the true/false values to
4001 // select between, and a branch opcode to use.
4002 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4003 ilist<MachineBasicBlock>::iterator It = BB;
4004 ++It;
4005
4006 // thisMBB:
4007 // ...
4008 // TrueVal = ...
4009 // cmpTY ccX, r1, r2
4010 // bCC copy1MBB
4011 // fallthrough --> copy0MBB
4012 MachineBasicBlock *thisMBB = BB;
4013 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
4014 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004015 unsigned SelectPred = MI->getOperand(4).getImm();
Evan Chengc0f64ff2006-11-27 23:37:22 +00004016 BuildMI(BB, TII->get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +00004017 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004018 MachineFunction *F = BB->getParent();
4019 F->getBasicBlockList().insert(It, copy0MBB);
4020 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00004021 // Update machine-CFG edges by first adding all successors of the current
4022 // block to the new block which will contain the Phi node for the select.
4023 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
4024 e = BB->succ_end(); i != e; ++i)
4025 sinkMBB->addSuccessor(*i);
4026 // Next, remove all successors of the current block, and add the true
4027 // and fallthrough blocks as its successors.
4028 while(!BB->succ_empty())
4029 BB->removeSuccessor(BB->succ_begin());
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004030 BB->addSuccessor(copy0MBB);
4031 BB->addSuccessor(sinkMBB);
4032
4033 // copy0MBB:
4034 // %FalseValue = ...
4035 // # fallthrough to sinkMBB
4036 BB = copy0MBB;
4037
4038 // Update machine-CFG edges
4039 BB->addSuccessor(sinkMBB);
4040
4041 // sinkMBB:
4042 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4043 // ...
4044 BB = sinkMBB;
Evan Chengc0f64ff2006-11-27 23:37:22 +00004045 BuildMI(BB, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004046 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4047 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4048
4049 delete MI; // The pseudo instruction is gone now.
4050 return BB;
4051}
4052
Chris Lattner1a635d62006-04-14 06:01:58 +00004053//===----------------------------------------------------------------------===//
4054// Target Optimization Hooks
4055//===----------------------------------------------------------------------===//
4056
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004057SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
4058 DAGCombinerInfo &DCI) const {
4059 TargetMachine &TM = getTargetMachine();
4060 SelectionDAG &DAG = DCI.DAG;
4061 switch (N->getOpcode()) {
4062 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004063 case PPCISD::SHL:
4064 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
4065 if (C->getValue() == 0) // 0 << V -> 0.
4066 return N->getOperand(0);
4067 }
4068 break;
4069 case PPCISD::SRL:
4070 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
4071 if (C->getValue() == 0) // 0 >>u V -> 0.
4072 return N->getOperand(0);
4073 }
4074 break;
4075 case PPCISD::SRA:
4076 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
4077 if (C->getValue() == 0 || // 0 >>s V -> 0.
4078 C->isAllOnesValue()) // -1 >>s V -> -1.
4079 return N->getOperand(0);
4080 }
4081 break;
4082
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004083 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00004084 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004085 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
4086 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
4087 // We allow the src/dst to be either f32/f64, but the intermediate
4088 // type must be i64.
Dale Johannesen79217062007-10-23 23:20:14 +00004089 if (N->getOperand(0).getValueType() == MVT::i64 &&
4090 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004091 SDOperand Val = N->getOperand(0).getOperand(0);
4092 if (Val.getValueType() == MVT::f32) {
4093 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
4094 DCI.AddToWorklist(Val.Val);
4095 }
4096
4097 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004098 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004099 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004100 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004101 if (N->getValueType(0) == MVT::f32) {
Chris Lattner0bd48932008-01-17 07:00:52 +00004102 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val,
4103 DAG.getIntPtrConstant(0));
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004104 DCI.AddToWorklist(Val.Val);
4105 }
4106 return Val;
4107 } else if (N->getOperand(0).getValueType() == MVT::i32) {
4108 // If the intermediate type is i32, we can avoid the load/store here
4109 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004110 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004111 }
4112 }
4113 break;
Chris Lattner51269842006-03-01 05:50:56 +00004114 case ISD::STORE:
4115 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
4116 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00004117 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00004118 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Dale Johannesen79217062007-10-23 23:20:14 +00004119 N->getOperand(1).getValueType() == MVT::i32 &&
4120 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Chris Lattner51269842006-03-01 05:50:56 +00004121 SDOperand Val = N->getOperand(1).getOperand(0);
4122 if (Val.getValueType() == MVT::f32) {
4123 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
4124 DCI.AddToWorklist(Val.Val);
4125 }
4126 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
4127 DCI.AddToWorklist(Val.Val);
4128
4129 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
4130 N->getOperand(2), N->getOperand(3));
4131 DCI.AddToWorklist(Val.Val);
4132 return Val;
4133 }
Chris Lattnerd9989382006-07-10 20:56:58 +00004134
4135 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
4136 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
4137 N->getOperand(1).Val->hasOneUse() &&
4138 (N->getOperand(1).getValueType() == MVT::i32 ||
4139 N->getOperand(1).getValueType() == MVT::i16)) {
4140 SDOperand BSwapOp = N->getOperand(1).getOperand(0);
4141 // Do an any-extend to 32-bits if this is a half-word input.
4142 if (BSwapOp.getValueType() == MVT::i16)
4143 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
4144
4145 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
4146 N->getOperand(2), N->getOperand(3),
4147 DAG.getValueType(N->getOperand(1).getValueType()));
4148 }
4149 break;
4150 case ISD::BSWAP:
4151 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Evan Cheng466685d2006-10-09 20:57:25 +00004152 if (ISD::isNON_EXTLoad(N->getOperand(0).Val) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004153 N->getOperand(0).hasOneUse() &&
4154 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
4155 SDOperand Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00004156 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00004157 // Create the byte-swapping load.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004158 std::vector<MVT> VTs;
Chris Lattnerd9989382006-07-10 20:56:58 +00004159 VTs.push_back(MVT::i32);
4160 VTs.push_back(MVT::Other);
Dan Gohman69de1932008-02-06 22:27:42 +00004161 SDOperand MO = DAG.getMemOperand(LD->getMemOperand());
Chris Lattner79e490a2006-08-11 17:18:05 +00004162 SDOperand Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00004163 LD->getChain(), // Chain
4164 LD->getBasePtr(), // Ptr
Dan Gohman69de1932008-02-06 22:27:42 +00004165 MO, // MemOperand
Chris Lattner79e490a2006-08-11 17:18:05 +00004166 DAG.getValueType(N->getValueType(0)) // VT
4167 };
4168 SDOperand BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00004169
4170 // If this is an i16 load, insert the truncate.
4171 SDOperand ResVal = BSLoad;
4172 if (N->getValueType(0) == MVT::i16)
4173 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
4174
4175 // First, combine the bswap away. This makes the value produced by the
4176 // load dead.
4177 DCI.CombineTo(N, ResVal);
4178
4179 // Next, combine the load away, we give it a bogus result value but a real
4180 // chain result. The result value is dead because the bswap is dead.
4181 DCI.CombineTo(Load.Val, ResVal, BSLoad.getValue(1));
4182
4183 // Return N so it doesn't get rechecked!
4184 return SDOperand(N, 0);
4185 }
4186
Chris Lattner51269842006-03-01 05:50:56 +00004187 break;
Chris Lattner4468c222006-03-31 06:02:07 +00004188 case PPCISD::VCMP: {
4189 // If a VCMPo node already exists with exactly the same operands as this
4190 // node, use its result instead of this node (VCMPo computes both a CR6 and
4191 // a normal output).
4192 //
4193 if (!N->getOperand(0).hasOneUse() &&
4194 !N->getOperand(1).hasOneUse() &&
4195 !N->getOperand(2).hasOneUse()) {
4196
4197 // Scan all of the users of the LHS, looking for VCMPo's that match.
4198 SDNode *VCMPoNode = 0;
4199
4200 SDNode *LHSN = N->getOperand(0).Val;
4201 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
4202 UI != E; ++UI)
Roman Levensteindc1adac2008-04-07 10:06:32 +00004203 if ((*UI).getUser()->getOpcode() == PPCISD::VCMPo &&
4204 (*UI).getUser()->getOperand(1) == N->getOperand(1) &&
4205 (*UI).getUser()->getOperand(2) == N->getOperand(2) &&
4206 (*UI).getUser()->getOperand(0) == N->getOperand(0)) {
4207 VCMPoNode = UI->getUser();
Chris Lattner4468c222006-03-31 06:02:07 +00004208 break;
4209 }
4210
Chris Lattner00901202006-04-18 18:28:22 +00004211 // If there is no VCMPo node, or if the flag value has a single use, don't
4212 // transform this.
4213 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
4214 break;
4215
4216 // Look at the (necessarily single) use of the flag value. If it has a
4217 // chain, this transformation is more complex. Note that multiple things
4218 // could use the value result, which we should ignore.
4219 SDNode *FlagUser = 0;
4220 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
4221 FlagUser == 0; ++UI) {
4222 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Roman Levensteindc1adac2008-04-07 10:06:32 +00004223 SDNode *User = UI->getUser();
Chris Lattner00901202006-04-18 18:28:22 +00004224 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
4225 if (User->getOperand(i) == SDOperand(VCMPoNode, 1)) {
4226 FlagUser = User;
4227 break;
4228 }
4229 }
4230 }
4231
4232 // If the user is a MFCR instruction, we know this is safe. Otherwise we
4233 // give up for right now.
4234 if (FlagUser->getOpcode() == PPCISD::MFCR)
Chris Lattner4468c222006-03-31 06:02:07 +00004235 return SDOperand(VCMPoNode, 0);
4236 }
4237 break;
4238 }
Chris Lattner90564f22006-04-18 17:59:36 +00004239 case ISD::BR_CC: {
4240 // If this is a branch on an altivec predicate comparison, lower this so
4241 // that we don't have to do a MFCR: instead, branch directly on CR6. This
4242 // lowering is done pre-legalize, because the legalizer lowers the predicate
4243 // compare down to code that is difficult to reassemble.
4244 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
4245 SDOperand LHS = N->getOperand(2), RHS = N->getOperand(3);
4246 int CompareOpc;
4247 bool isDot;
4248
4249 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
4250 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
4251 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
4252 assert(isDot && "Can't compare against a vector result!");
4253
4254 // If this is a comparison against something other than 0/1, then we know
4255 // that the condition is never/always true.
4256 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
4257 if (Val != 0 && Val != 1) {
4258 if (CC == ISD::SETEQ) // Cond never true, remove branch.
4259 return N->getOperand(0);
4260 // Always !=, turn it into an unconditional branch.
4261 return DAG.getNode(ISD::BR, MVT::Other,
4262 N->getOperand(0), N->getOperand(4));
4263 }
4264
4265 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
4266
4267 // Create the PPCISD altivec 'dot' comparison node.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004268 std::vector<MVT> VTs;
Chris Lattner79e490a2006-08-11 17:18:05 +00004269 SDOperand Ops[] = {
4270 LHS.getOperand(2), // LHS of compare
4271 LHS.getOperand(3), // RHS of compare
4272 DAG.getConstant(CompareOpc, MVT::i32)
4273 };
Chris Lattner90564f22006-04-18 17:59:36 +00004274 VTs.push_back(LHS.getOperand(2).getValueType());
4275 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00004276 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00004277
4278 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004279 PPC::Predicate CompOpc;
Chris Lattner90564f22006-04-18 17:59:36 +00004280 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
4281 default: // Can't happen, don't crash on invalid number though.
4282 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004283 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00004284 break;
4285 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004286 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00004287 break;
4288 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004289 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00004290 break;
4291 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004292 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00004293 break;
4294 }
4295
4296 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00004297 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00004298 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00004299 N->getOperand(4), CompNode.getValue(1));
4300 }
4301 break;
4302 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004303 }
4304
4305 return SDOperand();
4306}
4307
Chris Lattner1a635d62006-04-14 06:01:58 +00004308//===----------------------------------------------------------------------===//
4309// Inline Assembly Support
4310//===----------------------------------------------------------------------===//
4311
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004312void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004313 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004314 APInt &KnownZero,
4315 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004316 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004317 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004318 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004319 switch (Op.getOpcode()) {
4320 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00004321 case PPCISD::LBRX: {
4322 // lhbrx is known to have the top bits cleared out.
4323 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
4324 KnownZero = 0xFFFF0000;
4325 break;
4326 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004327 case ISD::INTRINSIC_WO_CHAIN: {
4328 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
4329 default: break;
4330 case Intrinsic::ppc_altivec_vcmpbfp_p:
4331 case Intrinsic::ppc_altivec_vcmpeqfp_p:
4332 case Intrinsic::ppc_altivec_vcmpequb_p:
4333 case Intrinsic::ppc_altivec_vcmpequh_p:
4334 case Intrinsic::ppc_altivec_vcmpequw_p:
4335 case Intrinsic::ppc_altivec_vcmpgefp_p:
4336 case Intrinsic::ppc_altivec_vcmpgtfp_p:
4337 case Intrinsic::ppc_altivec_vcmpgtsb_p:
4338 case Intrinsic::ppc_altivec_vcmpgtsh_p:
4339 case Intrinsic::ppc_altivec_vcmpgtsw_p:
4340 case Intrinsic::ppc_altivec_vcmpgtub_p:
4341 case Intrinsic::ppc_altivec_vcmpgtuh_p:
4342 case Intrinsic::ppc_altivec_vcmpgtuw_p:
4343 KnownZero = ~1U; // All bits but the low one are known to be zero.
4344 break;
4345 }
4346 }
4347 }
4348}
4349
4350
Chris Lattner4234f572007-03-25 02:14:49 +00004351/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004352/// constraint it is for this target.
4353PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004354PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
4355 if (Constraint.size() == 1) {
4356 switch (Constraint[0]) {
4357 default: break;
4358 case 'b':
4359 case 'r':
4360 case 'f':
4361 case 'v':
4362 case 'y':
4363 return C_RegisterClass;
4364 }
4365 }
4366 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004367}
4368
Chris Lattner331d1bc2006-11-02 01:44:04 +00004369std::pair<unsigned, const TargetRegisterClass*>
4370PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004371 MVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00004372 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00004373 // GCC RS6000 Constraint Letters
4374 switch (Constraint[0]) {
4375 case 'b': // R1-R31
4376 case 'r': // R0-R31
4377 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
4378 return std::make_pair(0U, PPC::G8RCRegisterClass);
4379 return std::make_pair(0U, PPC::GPRCRegisterClass);
4380 case 'f':
4381 if (VT == MVT::f32)
4382 return std::make_pair(0U, PPC::F4RCRegisterClass);
4383 else if (VT == MVT::f64)
4384 return std::make_pair(0U, PPC::F8RCRegisterClass);
4385 break;
Chris Lattnerddc787d2006-01-31 19:20:21 +00004386 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00004387 return std::make_pair(0U, PPC::VRRCRegisterClass);
4388 case 'y': // crrc
4389 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004390 }
4391 }
4392
Chris Lattner331d1bc2006-11-02 01:44:04 +00004393 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004394}
Chris Lattner763317d2006-02-07 00:47:13 +00004395
Chris Lattner331d1bc2006-11-02 01:44:04 +00004396
Chris Lattner48884cd2007-08-25 00:47:38 +00004397/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
4398/// vector. If it is invalid, don't add anything to Ops.
4399void PPCTargetLowering::LowerAsmOperandForConstraint(SDOperand Op, char Letter,
4400 std::vector<SDOperand>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00004401 SelectionDAG &DAG) const {
Chris Lattner48884cd2007-08-25 00:47:38 +00004402 SDOperand Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00004403 switch (Letter) {
4404 default: break;
4405 case 'I':
4406 case 'J':
4407 case 'K':
4408 case 'L':
4409 case 'M':
4410 case 'N':
4411 case 'O':
4412 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00004413 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00004414 if (!CST) return; // Must be an immediate to match.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004415 unsigned Value = CST->getValue();
Chris Lattner763317d2006-02-07 00:47:13 +00004416 switch (Letter) {
4417 default: assert(0 && "Unknown constraint letter!");
4418 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004419 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004420 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004421 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004422 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
4423 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004424 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004425 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004426 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004427 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004428 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004429 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004430 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004431 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004432 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00004433 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004434 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004435 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004436 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00004437 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004438 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004439 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004440 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004441 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004442 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004443 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004444 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004445 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004446 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004447 }
4448 break;
4449 }
4450 }
4451
Chris Lattner48884cd2007-08-25 00:47:38 +00004452 if (Result.Val) {
4453 Ops.push_back(Result);
4454 return;
4455 }
4456
Chris Lattner763317d2006-02-07 00:47:13 +00004457 // Handle standard constraint letters.
Chris Lattner48884cd2007-08-25 00:47:38 +00004458 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00004459}
Evan Chengc4c62572006-03-13 23:20:37 +00004460
Chris Lattnerc9addb72007-03-30 23:15:24 +00004461// isLegalAddressingMode - Return true if the addressing mode represented
4462// by AM is legal for this target, for a load/store of the specified type.
4463bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
4464 const Type *Ty) const {
4465 // FIXME: PPC does not allow r+i addressing modes for vectors!
4466
4467 // PPC allows a sign-extended 16-bit immediate field.
4468 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
4469 return false;
4470
4471 // No global is ever allowed as a base.
4472 if (AM.BaseGV)
4473 return false;
4474
4475 // PPC only support r+r,
4476 switch (AM.Scale) {
4477 case 0: // "r+i" or just "i", depending on HasBaseReg.
4478 break;
4479 case 1:
4480 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
4481 return false;
4482 // Otherwise we have r+r or r+i.
4483 break;
4484 case 2:
4485 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
4486 return false;
4487 // Allow 2*r as r+r.
4488 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00004489 default:
4490 // No other scales are supported.
4491 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00004492 }
4493
4494 return true;
4495}
4496
Evan Chengc4c62572006-03-13 23:20:37 +00004497/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00004498/// as the offset of the target addressing mode for load / store of the
4499/// given type.
4500bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00004501 // PPC allows a sign-extended 16-bit immediate field.
4502 return (V > -(1 << 16) && V < (1 << 16)-1);
4503}
Reid Spencer3a9ec242006-08-28 01:02:49 +00004504
4505bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00004506 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00004507}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004508
Chris Lattner3fc027d2007-12-08 06:59:59 +00004509SDOperand PPCTargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
4510 // Depths > 0 not supported yet!
4511 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4512 return SDOperand();
4513
4514 MachineFunction &MF = DAG.getMachineFunction();
4515 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004516
Chris Lattner3fc027d2007-12-08 06:59:59 +00004517 // Just load the return address off the stack.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004518 SDOperand RetAddrFI = getReturnAddrFrameIndex(DAG);
4519
4520 // Make sure the function really does not optimize away the store of the RA
4521 // to the stack.
4522 FuncInfo->setLRStoreRequired();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004523 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4524}
4525
4526SDOperand PPCTargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004527 // Depths > 0 not supported yet!
4528 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4529 return SDOperand();
4530
Duncan Sands83ec4b62008-06-06 12:08:01 +00004531 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004532 bool isPPC64 = PtrVT == MVT::i64;
4533
4534 MachineFunction &MF = DAG.getMachineFunction();
4535 MachineFrameInfo *MFI = MF.getFrameInfo();
4536 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
4537 && MFI->getStackSize();
4538
4539 if (isPPC64)
4540 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::X31 : PPC::X1,
Bill Wendlingb8a80f02007-08-30 00:59:19 +00004541 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004542 else
4543 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::R31 : PPC::R1,
4544 MVT::i32);
4545}