blob: 3fc30ff90886cdd6e48f382852b33698e63492e1 [file] [log] [blame]
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001///===-- FastISel.cpp - Implementation of the FastISel class --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Dan Gohman33134c42008-09-25 17:05:24 +000042#include "llvm/Function.h"
43#include "llvm/GlobalVariable.h"
Dan Gohman6f2766d2008-08-19 22:31:46 +000044#include "llvm/Instructions.h"
Dan Gohman33134c42008-09-25 17:05:24 +000045#include "llvm/IntrinsicInst.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000046#include "llvm/CodeGen/FastISel.h"
47#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman33134c42008-09-25 17:05:24 +000048#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000049#include "llvm/CodeGen/MachineRegisterInfo.h"
Devang Patel83489bb2009-01-13 00:35:13 +000050#include "llvm/CodeGen/DwarfWriter.h"
51#include "llvm/Analysis/DebugInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000052#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000053#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000054#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000055#include "llvm/Target/TargetMachine.h"
Dan Gohman66336ed2009-11-23 17:42:46 +000056#include "FunctionLoweringInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000057using namespace llvm;
58
Dan Gohman3df24e62008-09-03 23:12:08 +000059unsigned FastISel::getRegForValue(Value *V) {
Owen Andersone50ed302009-08-10 22:56:29 +000060 EVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true);
Dan Gohman4fd55282009-04-07 20:40:11 +000061 // Don't handle non-simple values in FastISel.
62 if (!RealVT.isSimple())
63 return 0;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000064
65 // Ignore illegal types. We must do this before looking up the value
66 // in ValueMap because Arguments are given virtual registers regardless
67 // of whether FastISel can handle them.
Owen Anderson825b72b2009-08-11 20:47:22 +000068 MVT VT = RealVT.getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000069 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +000070 // Promote MVT::i1 to a legal type though, because it's common and easy.
71 if (VT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +000072 VT = TLI.getTypeToTransformTo(V->getContext(), VT).getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000073 else
74 return 0;
75 }
76
Dan Gohman104e4ce2008-09-03 23:32:19 +000077 // Look up the value to see if we already have a register for it. We
78 // cache values defined by Instructions across blocks, and other values
79 // only locally. This is because Instructions already have the SSA
Dan Gohman5c9cf192010-01-12 04:30:26 +000080 // def-dominates-use requirement enforced.
Owen Anderson99aaf102008-09-03 17:37:03 +000081 if (ValueMap.count(V))
82 return ValueMap[V];
Dan Gohman104e4ce2008-09-03 23:32:19 +000083 unsigned Reg = LocalValueMap[V];
84 if (Reg != 0)
85 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +000086
Dan Gohmanad368ac2008-08-27 18:10:19 +000087 if (ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000088 if (CI->getValue().getActiveBits() <= 64)
89 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +000090 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000091 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +000092 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +000093 // Translate this as an integer zero so that it can be
94 // local-CSE'd with actual integer zeros.
Owen Anderson1d0be152009-08-13 21:58:54 +000095 Reg =
96 getRegForValue(Constant::getNullValue(TD.getIntPtrType(V->getContext())));
Dan Gohmanad368ac2008-08-27 18:10:19 +000097 } else if (ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +000098 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +000099
100 if (!Reg) {
101 const APFloat &Flt = CF->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +0000102 EVT IntVT = TLI.getPointerTy();
Dan Gohmanad368ac2008-08-27 18:10:19 +0000103
104 uint64_t x[2];
105 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000106 bool isExact;
107 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
108 APFloat::rmTowardZero, &isExact);
109 if (isExact) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000110 APInt IntVal(IntBitWidth, 2, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000111
Owen Andersone922c022009-07-22 00:24:57 +0000112 unsigned IntegerReg =
Owen Andersoneed707b2009-07-24 23:12:02 +0000113 getRegForValue(ConstantInt::get(V->getContext(), IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000114 if (IntegerReg != 0)
115 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP, IntegerReg);
116 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000117 }
Dan Gohman40b189e2008-09-05 18:18:20 +0000118 } else if (ConstantExpr *CE = dyn_cast<ConstantExpr>(V)) {
119 if (!SelectOperator(CE, CE->getOpcode())) return 0;
120 Reg = LocalValueMap[CE];
Dan Gohman205d9252008-08-28 21:19:07 +0000121 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000122 Reg = createResultReg(TLI.getRegClassFor(VT));
Chris Lattner518bb532010-02-09 19:54:29 +0000123 BuildMI(MBB, DL, TII.get(TargetOpcode::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000124 }
Owen Andersond5d81a42008-09-03 17:51:57 +0000125
Dan Gohmandceffe62008-09-25 01:28:51 +0000126 // If target-independent code couldn't handle the value, give target-specific
127 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000128 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000129 Reg = TargetMaterializeConstant(cast<Constant>(V));
Owen Anderson6e607452008-09-05 23:36:01 +0000130
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000131 // Don't cache constant materializations in the general ValueMap.
132 // To do so would require tracking what uses they dominate.
Dan Gohmandceffe62008-09-25 01:28:51 +0000133 if (Reg != 0)
134 LocalValueMap[V] = Reg;
Dan Gohman104e4ce2008-09-03 23:32:19 +0000135 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000136}
137
Evan Cheng59fbc802008-09-09 01:26:59 +0000138unsigned FastISel::lookUpRegForValue(Value *V) {
139 // Look up the value to see if we already have a register for it. We
140 // cache values defined by Instructions across blocks, and other values
141 // only locally. This is because Instructions already have the SSA
142 // def-dominatess-use requirement enforced.
143 if (ValueMap.count(V))
144 return ValueMap[V];
145 return LocalValueMap[V];
146}
147
Owen Andersoncc54e762008-08-30 00:38:46 +0000148/// UpdateValueMap - Update the value map to include the new mapping for this
149/// instruction, or insert an extra copy to get the result in a previous
150/// determined register.
151/// NOTE: This is only necessary because we might select a block that uses
152/// a value before we select the block that defines the value. It might be
153/// possible to fix this by selecting blocks in reverse postorder.
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000154unsigned FastISel::UpdateValueMap(Value* I, unsigned Reg) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000155 if (!isa<Instruction>(I)) {
156 LocalValueMap[I] = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000157 return Reg;
Dan Gohman40b189e2008-09-05 18:18:20 +0000158 }
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000159
160 unsigned &AssignedReg = ValueMap[I];
161 if (AssignedReg == 0)
162 AssignedReg = Reg;
Chris Lattner36e39462009-04-12 07:46:30 +0000163 else if (Reg != AssignedReg) {
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000164 const TargetRegisterClass *RegClass = MRI.getRegClass(Reg);
165 TII.copyRegToReg(*MBB, MBB->end(), AssignedReg,
166 Reg, RegClass, RegClass);
167 }
168 return AssignedReg;
Owen Andersoncc54e762008-08-30 00:38:46 +0000169}
170
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000171unsigned FastISel::getRegForGEPIndex(Value *Idx) {
172 unsigned IdxN = getRegForValue(Idx);
173 if (IdxN == 0)
174 // Unhandled operand. Halt "fast" selection and bail.
175 return 0;
176
177 // If the index is smaller or larger than intptr_t, truncate or extend it.
Owen Anderson766b5ef2009-08-11 21:59:30 +0000178 MVT PtrVT = TLI.getPointerTy();
Owen Andersone50ed302009-08-10 22:56:29 +0000179 EVT IdxVT = EVT::getEVT(Idx->getType(), /*HandleUnknown=*/false);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000180 if (IdxVT.bitsLT(PtrVT))
Owen Anderson766b5ef2009-08-11 21:59:30 +0000181 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::SIGN_EXTEND, IdxN);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000182 else if (IdxVT.bitsGT(PtrVT))
Owen Anderson766b5ef2009-08-11 21:59:30 +0000183 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::TRUNCATE, IdxN);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000184 return IdxN;
185}
186
Dan Gohmanbdedd442008-08-20 00:11:48 +0000187/// SelectBinaryOp - Select and emit code for a binary operator instruction,
188/// which has an opcode which directly corresponds to the given ISD opcode.
189///
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000190bool FastISel::SelectBinaryOp(User *I, unsigned ISDOpcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000191 EVT VT = EVT::getEVT(I->getType(), /*HandleUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 if (VT == MVT::Other || !VT.isSimple())
Dan Gohmanbdedd442008-08-20 00:11:48 +0000193 // Unhandled type. Halt "fast" selection and bail.
194 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000195
Dan Gohmanb71fea22008-08-26 20:52:40 +0000196 // We only handle legal types. For example, on x86-32 the instruction
197 // selector contains all of the 64-bit instructions from x86-64,
198 // under the assumption that i64 won't be used if the target doesn't
199 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000200 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000202 // don't require additional zeroing, which makes them easy.
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000204 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
205 ISDOpcode == ISD::XOR))
Owen Anderson23b9b192009-08-12 00:36:31 +0000206 VT = TLI.getTypeToTransformTo(I->getContext(), VT);
Dan Gohman638c6832008-09-05 18:44:22 +0000207 else
208 return false;
209 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000210
Dan Gohman3df24e62008-09-03 23:12:08 +0000211 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000212 if (Op0 == 0)
213 // Unhandled operand. Halt "fast" selection and bail.
214 return false;
215
216 // Check if the second operand is a constant and handle it appropriately.
217 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000218 unsigned ResultReg = FastEmit_ri(VT.getSimpleVT(), VT.getSimpleVT(),
219 ISDOpcode, Op0, CI->getZExtValue());
220 if (ResultReg != 0) {
221 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000222 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000223 return true;
224 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000225 }
226
Dan Gohman10df0fa2008-08-27 01:09:54 +0000227 // Check if the second operand is a constant float.
228 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000229 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
230 ISDOpcode, Op0, CF);
231 if (ResultReg != 0) {
232 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000233 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000234 return true;
235 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000236 }
237
Dan Gohman3df24e62008-09-03 23:12:08 +0000238 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000239 if (Op1 == 0)
240 // Unhandled operand. Halt "fast" selection and bail.
241 return false;
242
Dan Gohmanad368ac2008-08-27 18:10:19 +0000243 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000244 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
245 ISDOpcode, Op0, Op1);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000246 if (ResultReg == 0)
247 // Target-specific code wasn't able to find a machine opcode for
248 // the given ISD opcode and type. Halt "fast" selection and bail.
249 return false;
250
Dan Gohman8014e862008-08-20 00:23:20 +0000251 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000252 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000253 return true;
254}
255
Dan Gohman40b189e2008-09-05 18:18:20 +0000256bool FastISel::SelectGetElementPtr(User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000257 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000258 if (N == 0)
259 // Unhandled operand. Halt "fast" selection and bail.
260 return false;
261
262 const Type *Ty = I->getOperand(0)->getType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 MVT VT = TLI.getPointerTy();
Evan Cheng83785c82008-08-20 22:45:34 +0000264 for (GetElementPtrInst::op_iterator OI = I->op_begin()+1, E = I->op_end();
265 OI != E; ++OI) {
266 Value *Idx = *OI;
267 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
268 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
269 if (Field) {
270 // N = N + Offset
271 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
272 // FIXME: This can be optimized by combining the add with a
273 // subsequent one.
Dan Gohman7a0e6592008-08-21 17:25:26 +0000274 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000275 if (N == 0)
276 // Unhandled operand. Halt "fast" selection and bail.
277 return false;
278 }
279 Ty = StTy->getElementType(Field);
280 } else {
281 Ty = cast<SequentialType>(Ty)->getElementType();
282
283 // If this is a constant subscript, handle it quickly.
284 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
285 if (CI->getZExtValue() == 0) continue;
286 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +0000287 TD.getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000288 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000289 if (N == 0)
290 // Unhandled operand. Halt "fast" selection and bail.
291 return false;
292 continue;
293 }
294
295 // N = N + Idx * ElementSize;
Duncan Sands777d2302009-05-09 07:06:46 +0000296 uint64_t ElementSize = TD.getTypeAllocSize(Ty);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000297 unsigned IdxN = getRegForGEPIndex(Idx);
Evan Cheng83785c82008-08-20 22:45:34 +0000298 if (IdxN == 0)
299 // Unhandled operand. Halt "fast" selection and bail.
300 return false;
301
Dan Gohman80bc6e22008-08-26 20:57:08 +0000302 if (ElementSize != 1) {
Dan Gohmanf93cf792008-08-21 17:37:05 +0000303 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000304 if (IdxN == 0)
305 // Unhandled operand. Halt "fast" selection and bail.
306 return false;
307 }
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000308 N = FastEmit_rr(VT, VT, ISD::ADD, N, IdxN);
Evan Cheng83785c82008-08-20 22:45:34 +0000309 if (N == 0)
310 // Unhandled operand. Halt "fast" selection and bail.
311 return false;
312 }
313 }
314
315 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000316 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000317 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000318}
319
Dan Gohman33134c42008-09-25 17:05:24 +0000320bool FastISel::SelectCall(User *I) {
321 Function *F = cast<CallInst>(I)->getCalledFunction();
322 if (!F) return false;
323
324 unsigned IID = F->getIntrinsicID();
325 switch (IID) {
326 default: break;
Bill Wendling92c1e122009-02-13 02:16:35 +0000327 case Intrinsic::dbg_declare: {
328 DbgDeclareInst *DI = cast<DbgDeclareInst>(I);
Chris Lattnerbf0ca2b2009-12-29 09:32:19 +0000329 if (!DIDescriptor::ValidDebugInfo(DI->getVariable(), CodeGenOpt::None)||!DW
Devang Patel7e1e31f2009-07-02 22:43:26 +0000330 || !DW->ShouldEmitDwarfDebug())
331 return true;
332
Devang Patel7e1e31f2009-07-02 22:43:26 +0000333 Value *Address = DI->getAddress();
Dale Johannesendc918562010-02-06 02:26:02 +0000334 if (!Address)
335 return true;
Devang Patel7e1e31f2009-07-02 22:43:26 +0000336 AllocaInst *AI = dyn_cast<AllocaInst>(Address);
337 // Don't handle byval struct arguments or VLAs, for example.
338 if (!AI) break;
339 DenseMap<const AllocaInst*, int>::iterator SI =
340 StaticAllocaMap.find(AI);
341 if (SI == StaticAllocaMap.end()) break; // VLAs.
342 int FI = SI->second;
Devang Patel53bb5c92009-11-10 23:06:00 +0000343 if (MMI) {
Chris Lattner3990b122009-12-28 23:41:32 +0000344 if (MDNode *Dbg = DI->getMetadata("dbg"))
Chris Lattner0eb41982009-12-28 20:45:51 +0000345 MMI->setVariableDbgInfo(DI->getVariable(), FI, Dbg);
Devang Patel53bb5c92009-11-10 23:06:00 +0000346 }
Dale Johannesen10fedd22010-02-10 00:11:11 +0000347 // Building the map above is target independent. Generating DBG_VALUE
Dale Johannesen5ed17ae2010-01-26 00:09:58 +0000348 // inline is target dependent; do this now.
349 (void)TargetSelectInstruction(cast<Instruction>(I));
Dan Gohman33134c42008-09-25 17:05:24 +0000350 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000351 }
Dale Johannesen45df7612010-02-26 20:01:55 +0000352 case Intrinsic::dbg_value: {
353 // This requires target support, but right now X86 is the only Fast target.
354 DbgValueInst *DI = cast<DbgValueInst>(I);
355 const TargetInstrDesc &II = TII.get(TargetOpcode::DBG_VALUE);
356 Value *V = DI->getValue();
357 if (!V) {
358 // Currently the optimizer can produce this; insert an undef to
359 // help debugging. Probably the optimizer should not do this.
360 BuildMI(MBB, DL, II).addReg(0U).addImm(DI->getOffset()).
361 addMetadata(DI->getVariable());
362 } else if (ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
363 BuildMI(MBB, DL, II).addImm(CI->getZExtValue()).addImm(DI->getOffset()).
364 addMetadata(DI->getVariable());
365 } else if (ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
366 BuildMI(MBB, DL, II).addFPImm(CF).addImm(DI->getOffset()).
367 addMetadata(DI->getVariable());
368 } else if (unsigned Reg = lookUpRegForValue(V)) {
369 BuildMI(MBB, DL, II).addReg(Reg, RegState::Debug).addImm(DI->getOffset()).
370 addMetadata(DI->getVariable());
371 } else {
372 // We can't yet handle anything else here because it would require
373 // generating code, thus altering codegen because of debug info.
374 // Insert an undef so we can see what we dropped.
375 BuildMI(MBB, DL, II).addReg(0U).addImm(DI->getOffset()).
376 addMetadata(DI->getVariable());
377 }
378 return true;
379 }
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000380 case Intrinsic::eh_exception: {
Owen Andersone50ed302009-08-10 22:56:29 +0000381 EVT VT = TLI.getValueType(I->getType());
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000382 switch (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)) {
383 default: break;
384 case TargetLowering::Expand: {
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000385 assert(MBB->isLandingPad() && "Call to eh.exception not in landing pad!");
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000386 unsigned Reg = TLI.getExceptionAddressRegister();
387 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
388 unsigned ResultReg = createResultReg(RC);
389 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
390 Reg, RC, RC);
391 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000392 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000393 UpdateValueMap(I, ResultReg);
394 return true;
395 }
396 }
397 break;
398 }
Duncan Sandsb01bbdc2009-10-14 16:11:37 +0000399 case Intrinsic::eh_selector: {
Owen Andersone50ed302009-08-10 22:56:29 +0000400 EVT VT = TLI.getValueType(I->getType());
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000401 switch (TLI.getOperationAction(ISD::EHSELECTION, VT)) {
402 default: break;
403 case TargetLowering::Expand: {
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000404 if (MMI) {
405 if (MBB->isLandingPad())
406 AddCatchInfo(*cast<CallInst>(I), MMI, MBB);
407 else {
408#ifndef NDEBUG
409 CatchInfoLost.insert(cast<CallInst>(I));
410#endif
411 // FIXME: Mark exception selector register as live in. Hack for PR1508.
412 unsigned Reg = TLI.getExceptionSelectorRegister();
413 if (Reg) MBB->addLiveIn(Reg);
414 }
415
416 unsigned Reg = TLI.getExceptionSelectorRegister();
Duncan Sandsb01bbdc2009-10-14 16:11:37 +0000417 EVT SrcVT = TLI.getPointerTy();
418 const TargetRegisterClass *RC = TLI.getRegClassFor(SrcVT);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000419 unsigned ResultReg = createResultReg(RC);
Duncan Sandsb01bbdc2009-10-14 16:11:37 +0000420 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, Reg,
421 RC, RC);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000422 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000423 InsertedCopy = InsertedCopy;
Duncan Sandsb01bbdc2009-10-14 16:11:37 +0000424
425 // Cast the register to the type of the selector.
426 if (SrcVT.bitsGT(MVT::i32))
427 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32, ISD::TRUNCATE,
428 ResultReg);
429 else if (SrcVT.bitsLT(MVT::i32))
430 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32,
431 ISD::SIGN_EXTEND, ResultReg);
432 if (ResultReg == 0)
433 // Unhandled operand. Halt "fast" selection and bail.
434 return false;
435
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000436 UpdateValueMap(I, ResultReg);
437 } else {
438 unsigned ResultReg =
Owen Andersona7235ea2009-07-31 20:28:14 +0000439 getRegForValue(Constant::getNullValue(I->getType()));
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000440 UpdateValueMap(I, ResultReg);
441 }
442 return true;
443 }
444 }
445 break;
446 }
Dan Gohman33134c42008-09-25 17:05:24 +0000447 }
448 return false;
449}
450
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000451bool FastISel::SelectCast(User *I, unsigned Opcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000452 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
453 EVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000454
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
456 DstVT == MVT::Other || !DstVT.isSimple())
Owen Andersond0533c92008-08-26 23:46:32 +0000457 // Unhandled type. Halt "fast" selection and bail.
458 return false;
459
Dan Gohman474d3b32009-03-13 23:53:06 +0000460 // Check if the destination type is legal. Or as a special case,
461 // it may be i1 if we're doing a truncate because that's
462 // easy and somewhat common.
463 if (!TLI.isTypeLegal(DstVT))
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 if (DstVT != MVT::i1 || Opcode != ISD::TRUNCATE)
Dan Gohman91b6f972008-10-03 01:28:47 +0000465 // Unhandled type. Halt "fast" selection and bail.
466 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000467
468 // Check if the source operand is legal. Or as a special case,
469 // it may be i1 if we're doing zero-extension because that's
470 // easy and somewhat common.
471 if (!TLI.isTypeLegal(SrcVT))
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 if (SrcVT != MVT::i1 || Opcode != ISD::ZERO_EXTEND)
Dan Gohman474d3b32009-03-13 23:53:06 +0000473 // Unhandled type. Halt "fast" selection and bail.
474 return false;
475
Dan Gohman3df24e62008-09-03 23:12:08 +0000476 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000477 if (!InputReg)
478 // Unhandled operand. Halt "fast" selection and bail.
479 return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000480
481 // If the operand is i1, arrange for the high bits in the register to be zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 if (SrcVT == MVT::i1) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000483 SrcVT = TLI.getTypeToTransformTo(I->getContext(), SrcVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000484 InputReg = FastEmitZExtFromI1(SrcVT.getSimpleVT(), InputReg);
485 if (!InputReg)
486 return false;
487 }
Dan Gohman474d3b32009-03-13 23:53:06 +0000488 // If the result is i1, truncate to the target's type for i1 first.
Owen Anderson825b72b2009-08-11 20:47:22 +0000489 if (DstVT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +0000490 DstVT = TLI.getTypeToTransformTo(I->getContext(), DstVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000491
Owen Andersond0533c92008-08-26 23:46:32 +0000492 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
493 DstVT.getSimpleVT(),
494 Opcode,
495 InputReg);
496 if (!ResultReg)
497 return false;
498
Dan Gohman3df24e62008-09-03 23:12:08 +0000499 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000500 return true;
501}
502
Dan Gohman40b189e2008-09-05 18:18:20 +0000503bool FastISel::SelectBitCast(User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000504 // If the bitcast doesn't change the type, just use the operand value.
505 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000506 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000507 if (Reg == 0)
508 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000509 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000510 return true;
511 }
512
513 // Bitcasts of other values become reg-reg copies or BIT_CONVERT operators.
Owen Andersone50ed302009-08-10 22:56:29 +0000514 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
515 EVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000516
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
518 DstVT == MVT::Other || !DstVT.isSimple() ||
Owen Andersond0533c92008-08-26 23:46:32 +0000519 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
520 // Unhandled type. Halt "fast" selection and bail.
521 return false;
522
Dan Gohman3df24e62008-09-03 23:12:08 +0000523 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000524 if (Op0 == 0)
525 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000526 return false;
527
Dan Gohmanad368ac2008-08-27 18:10:19 +0000528 // First, try to perform the bitcast by inserting a reg-reg copy.
529 unsigned ResultReg = 0;
530 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
531 TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
532 TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
533 ResultReg = createResultReg(DstClass);
534
535 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
536 Op0, DstClass, SrcClass);
537 if (!InsertedCopy)
538 ResultReg = 0;
539 }
540
541 // If the reg-reg copy failed, select a BIT_CONVERT opcode.
542 if (!ResultReg)
543 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
544 ISD::BIT_CONVERT, Op0);
545
546 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000547 return false;
548
Dan Gohman3df24e62008-09-03 23:12:08 +0000549 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000550 return true;
551}
552
Dan Gohman3df24e62008-09-03 23:12:08 +0000553bool
554FastISel::SelectInstruction(Instruction *I) {
Dan Gohman6e3ff372009-12-05 01:27:58 +0000555 // First, try doing target-independent selection.
556 if (SelectOperator(I, I->getOpcode()))
557 return true;
558
559 // Next, try calling the target to attempt to handle the instruction.
560 if (TargetSelectInstruction(I))
561 return true;
562
563 return false;
Dan Gohman40b189e2008-09-05 18:18:20 +0000564}
565
Dan Gohmand98d6202008-10-02 22:15:21 +0000566/// FastEmitBranch - Emit an unconditional branch to the given block,
567/// unless it is the immediate (fall-through) successor, and update
568/// the CFG.
569void
570FastISel::FastEmitBranch(MachineBasicBlock *MSucc) {
Dan Gohmand98d6202008-10-02 22:15:21 +0000571 if (MBB->isLayoutSuccessor(MSucc)) {
572 // The unconditional fall-through case, which needs no instructions.
573 } else {
574 // The unconditional branch case.
575 TII.InsertBranch(*MBB, MSucc, NULL, SmallVector<MachineOperand, 0>());
576 }
577 MBB->addSuccessor(MSucc);
578}
579
Dan Gohman3d45a852009-09-03 22:53:57 +0000580/// SelectFNeg - Emit an FNeg operation.
581///
582bool
583FastISel::SelectFNeg(User *I) {
584 unsigned OpReg = getRegForValue(BinaryOperator::getFNegArgument(I));
585 if (OpReg == 0) return false;
586
Dan Gohman4a215a12009-09-11 00:36:43 +0000587 // If the target has ISD::FNEG, use it.
588 EVT VT = TLI.getValueType(I->getType());
589 unsigned ResultReg = FastEmit_r(VT.getSimpleVT(), VT.getSimpleVT(),
590 ISD::FNEG, OpReg);
591 if (ResultReg != 0) {
592 UpdateValueMap(I, ResultReg);
593 return true;
594 }
595
Dan Gohman5e5abb72009-09-11 00:34:46 +0000596 // Bitcast the value to integer, twiddle the sign bit with xor,
597 // and then bitcast it back to floating-point.
Dan Gohman3d45a852009-09-03 22:53:57 +0000598 if (VT.getSizeInBits() > 64) return false;
Dan Gohman5e5abb72009-09-11 00:34:46 +0000599 EVT IntVT = EVT::getIntegerVT(I->getContext(), VT.getSizeInBits());
600 if (!TLI.isTypeLegal(IntVT))
601 return false;
602
603 unsigned IntReg = FastEmit_r(VT.getSimpleVT(), IntVT.getSimpleVT(),
604 ISD::BIT_CONVERT, OpReg);
605 if (IntReg == 0)
606 return false;
607
608 unsigned IntResultReg = FastEmit_ri_(IntVT.getSimpleVT(), ISD::XOR, IntReg,
609 UINT64_C(1) << (VT.getSizeInBits()-1),
610 IntVT.getSimpleVT());
611 if (IntResultReg == 0)
612 return false;
613
614 ResultReg = FastEmit_r(IntVT.getSimpleVT(), VT.getSimpleVT(),
615 ISD::BIT_CONVERT, IntResultReg);
Dan Gohman3d45a852009-09-03 22:53:57 +0000616 if (ResultReg == 0)
617 return false;
618
619 UpdateValueMap(I, ResultReg);
620 return true;
621}
622
Dan Gohman40b189e2008-09-05 18:18:20 +0000623bool
624FastISel::SelectOperator(User *I, unsigned Opcode) {
625 switch (Opcode) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000626 case Instruction::Add:
627 return SelectBinaryOp(I, ISD::ADD);
628 case Instruction::FAdd:
629 return SelectBinaryOp(I, ISD::FADD);
630 case Instruction::Sub:
631 return SelectBinaryOp(I, ISD::SUB);
632 case Instruction::FSub:
Dan Gohman3d45a852009-09-03 22:53:57 +0000633 // FNeg is currently represented in LLVM IR as a special case of FSub.
634 if (BinaryOperator::isFNeg(I))
635 return SelectFNeg(I);
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000636 return SelectBinaryOp(I, ISD::FSUB);
637 case Instruction::Mul:
638 return SelectBinaryOp(I, ISD::MUL);
639 case Instruction::FMul:
640 return SelectBinaryOp(I, ISD::FMUL);
Dan Gohman3df24e62008-09-03 23:12:08 +0000641 case Instruction::SDiv:
642 return SelectBinaryOp(I, ISD::SDIV);
643 case Instruction::UDiv:
644 return SelectBinaryOp(I, ISD::UDIV);
645 case Instruction::FDiv:
646 return SelectBinaryOp(I, ISD::FDIV);
647 case Instruction::SRem:
648 return SelectBinaryOp(I, ISD::SREM);
649 case Instruction::URem:
650 return SelectBinaryOp(I, ISD::UREM);
651 case Instruction::FRem:
652 return SelectBinaryOp(I, ISD::FREM);
653 case Instruction::Shl:
654 return SelectBinaryOp(I, ISD::SHL);
655 case Instruction::LShr:
656 return SelectBinaryOp(I, ISD::SRL);
657 case Instruction::AShr:
658 return SelectBinaryOp(I, ISD::SRA);
659 case Instruction::And:
660 return SelectBinaryOp(I, ISD::AND);
661 case Instruction::Or:
662 return SelectBinaryOp(I, ISD::OR);
663 case Instruction::Xor:
664 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000665
Dan Gohman3df24e62008-09-03 23:12:08 +0000666 case Instruction::GetElementPtr:
667 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000668
Dan Gohman3df24e62008-09-03 23:12:08 +0000669 case Instruction::Br: {
670 BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000671
Dan Gohman3df24e62008-09-03 23:12:08 +0000672 if (BI->isUnconditional()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000673 BasicBlock *LLVMSucc = BI->getSuccessor(0);
674 MachineBasicBlock *MSucc = MBBMap[LLVMSucc];
Dan Gohmand98d6202008-10-02 22:15:21 +0000675 FastEmitBranch(MSucc);
Dan Gohman3df24e62008-09-03 23:12:08 +0000676 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000677 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000678
679 // Conditional branches are not handed yet.
680 // Halt "fast" selection and bail.
681 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000682 }
683
Dan Gohman087c8502008-09-05 01:08:41 +0000684 case Instruction::Unreachable:
685 // Nothing to emit.
686 return true;
687
Dan Gohman3df24e62008-09-03 23:12:08 +0000688 case Instruction::PHI:
689 // PHI nodes are already emitted.
690 return true;
Dan Gohman0586d912008-09-10 20:11:02 +0000691
692 case Instruction::Alloca:
693 // FunctionLowering has the static-sized case covered.
694 if (StaticAllocaMap.count(cast<AllocaInst>(I)))
695 return true;
696
697 // Dynamic-sized alloca is not handled yet.
698 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000699
Dan Gohman33134c42008-09-25 17:05:24 +0000700 case Instruction::Call:
701 return SelectCall(I);
702
Dan Gohman3df24e62008-09-03 23:12:08 +0000703 case Instruction::BitCast:
704 return SelectBitCast(I);
705
706 case Instruction::FPToSI:
707 return SelectCast(I, ISD::FP_TO_SINT);
708 case Instruction::ZExt:
709 return SelectCast(I, ISD::ZERO_EXTEND);
710 case Instruction::SExt:
711 return SelectCast(I, ISD::SIGN_EXTEND);
712 case Instruction::Trunc:
713 return SelectCast(I, ISD::TRUNCATE);
714 case Instruction::SIToFP:
715 return SelectCast(I, ISD::SINT_TO_FP);
716
717 case Instruction::IntToPtr: // Deliberate fall-through.
718 case Instruction::PtrToInt: {
Owen Andersone50ed302009-08-10 22:56:29 +0000719 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
720 EVT DstVT = TLI.getValueType(I->getType());
Dan Gohman3df24e62008-09-03 23:12:08 +0000721 if (DstVT.bitsGT(SrcVT))
722 return SelectCast(I, ISD::ZERO_EXTEND);
723 if (DstVT.bitsLT(SrcVT))
724 return SelectCast(I, ISD::TRUNCATE);
725 unsigned Reg = getRegForValue(I->getOperand(0));
726 if (Reg == 0) return false;
727 UpdateValueMap(I, Reg);
728 return true;
729 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000730
Dan Gohman3df24e62008-09-03 23:12:08 +0000731 default:
732 // Unhandled instruction. Halt "fast" selection and bail.
733 return false;
734 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000735}
736
Dan Gohman3df24e62008-09-03 23:12:08 +0000737FastISel::FastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000738 MachineModuleInfo *mmi,
Devang Patel83489bb2009-01-13 00:35:13 +0000739 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +0000740 DenseMap<const Value *, unsigned> &vm,
Dan Gohman0586d912008-09-10 20:11:02 +0000741 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000742 DenseMap<const AllocaInst *, int> &am
743#ifndef NDEBUG
744 , SmallSet<Instruction*, 8> &cil
745#endif
746 )
Dan Gohman3df24e62008-09-03 23:12:08 +0000747 : MBB(0),
748 ValueMap(vm),
749 MBBMap(bm),
Dan Gohman0586d912008-09-10 20:11:02 +0000750 StaticAllocaMap(am),
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000751#ifndef NDEBUG
752 CatchInfoLost(cil),
753#endif
Dan Gohman3df24e62008-09-03 23:12:08 +0000754 MF(mf),
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000755 MMI(mmi),
Devang Patel83489bb2009-01-13 00:35:13 +0000756 DW(dw),
Dan Gohman3df24e62008-09-03 23:12:08 +0000757 MRI(MF.getRegInfo()),
Dan Gohman0586d912008-09-10 20:11:02 +0000758 MFI(*MF.getFrameInfo()),
759 MCP(*MF.getConstantPool()),
Dan Gohman3df24e62008-09-03 23:12:08 +0000760 TM(MF.getTarget()),
Dan Gohman22bb3112008-08-22 00:20:26 +0000761 TD(*TM.getTargetData()),
762 TII(*TM.getInstrInfo()),
Owen Andersone922c022009-07-22 00:24:57 +0000763 TLI(*TM.getTargetLowering()) {
Dan Gohmanbb466332008-08-20 21:05:57 +0000764}
765
Dan Gohmane285a742008-08-14 21:51:29 +0000766FastISel::~FastISel() {}
767
Owen Anderson825b72b2009-08-11 20:47:22 +0000768unsigned FastISel::FastEmit_(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000769 unsigned) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000770 return 0;
771}
772
Owen Anderson825b72b2009-08-11 20:47:22 +0000773unsigned FastISel::FastEmit_r(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000774 unsigned, unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000775 return 0;
776}
777
Owen Anderson825b72b2009-08-11 20:47:22 +0000778unsigned FastISel::FastEmit_rr(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000779 unsigned, unsigned /*Op0*/,
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000780 unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000781 return 0;
782}
783
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000784unsigned FastISel::FastEmit_i(MVT, MVT, unsigned, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000785 return 0;
786}
787
Owen Anderson825b72b2009-08-11 20:47:22 +0000788unsigned FastISel::FastEmit_f(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000789 unsigned, ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000790 return 0;
791}
792
Owen Anderson825b72b2009-08-11 20:47:22 +0000793unsigned FastISel::FastEmit_ri(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000794 unsigned, unsigned /*Op0*/,
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000795 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000796 return 0;
797}
798
Owen Anderson825b72b2009-08-11 20:47:22 +0000799unsigned FastISel::FastEmit_rf(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000800 unsigned, unsigned /*Op0*/,
Dan Gohman10df0fa2008-08-27 01:09:54 +0000801 ConstantFP * /*FPImm*/) {
802 return 0;
803}
804
Owen Anderson825b72b2009-08-11 20:47:22 +0000805unsigned FastISel::FastEmit_rri(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000806 unsigned,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000807 unsigned /*Op0*/, unsigned /*Op1*/,
808 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000809 return 0;
810}
811
812/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
813/// to emit an instruction with an immediate operand using FastEmit_ri.
814/// If that fails, it materializes the immediate into a register and try
815/// FastEmit_rr instead.
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000816unsigned FastISel::FastEmit_ri_(MVT VT, unsigned Opcode,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000817 unsigned Op0, uint64_t Imm,
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 MVT ImmType) {
Evan Cheng83785c82008-08-20 22:45:34 +0000819 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohman151ed612008-08-27 18:15:05 +0000820 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +0000821 if (ResultReg != 0)
822 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000823 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000824 if (MaterialReg == 0)
825 return 0;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000826 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000827}
828
Dan Gohman10df0fa2008-08-27 01:09:54 +0000829/// FastEmit_rf_ - This method is a wrapper of FastEmit_ri. It first tries
830/// to emit an instruction with a floating-point immediate operand using
831/// FastEmit_rf. If that fails, it materializes the immediate into a register
832/// and try FastEmit_rr instead.
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000833unsigned FastISel::FastEmit_rf_(MVT VT, unsigned Opcode,
Dan Gohman10df0fa2008-08-27 01:09:54 +0000834 unsigned Op0, ConstantFP *FPImm,
Owen Anderson825b72b2009-08-11 20:47:22 +0000835 MVT ImmType) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000836 // First check if immediate type is legal. If not, we can't use the rf form.
Dan Gohman151ed612008-08-27 18:15:05 +0000837 unsigned ResultReg = FastEmit_rf(VT, VT, Opcode, Op0, FPImm);
Dan Gohman10df0fa2008-08-27 01:09:54 +0000838 if (ResultReg != 0)
839 return ResultReg;
840
841 // Materialize the constant in a register.
842 unsigned MaterialReg = FastEmit_f(ImmType, ImmType, ISD::ConstantFP, FPImm);
843 if (MaterialReg == 0) {
Dan Gohman96a99992008-08-27 18:01:42 +0000844 // If the target doesn't have a way to directly enter a floating-point
845 // value into a register, use an alternate approach.
846 // TODO: The current approach only supports floating-point constants
847 // that can be constructed by conversion from integer values. This should
848 // be replaced by code that creates a load from a constant-pool entry,
849 // which will require some target-specific work.
Dan Gohman10df0fa2008-08-27 01:09:54 +0000850 const APFloat &Flt = FPImm->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +0000851 EVT IntVT = TLI.getPointerTy();
Dan Gohman10df0fa2008-08-27 01:09:54 +0000852
853 uint64_t x[2];
854 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000855 bool isExact;
856 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
857 APFloat::rmTowardZero, &isExact);
858 if (!isExact)
Dan Gohman10df0fa2008-08-27 01:09:54 +0000859 return 0;
860 APInt IntVal(IntBitWidth, 2, x);
861
862 unsigned IntegerReg = FastEmit_i(IntVT.getSimpleVT(), IntVT.getSimpleVT(),
863 ISD::Constant, IntVal.getZExtValue());
864 if (IntegerReg == 0)
865 return 0;
866 MaterialReg = FastEmit_r(IntVT.getSimpleVT(), VT,
867 ISD::SINT_TO_FP, IntegerReg);
868 if (MaterialReg == 0)
869 return 0;
870 }
871 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
872}
873
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000874unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
875 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +0000876}
877
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000878unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +0000879 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000880 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000881 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000882
Bill Wendling9bc96a52009-02-03 00:55:04 +0000883 BuildMI(MBB, DL, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000884 return ResultReg;
885}
886
887unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
888 const TargetRegisterClass *RC,
889 unsigned Op0) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000890 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000891 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000892
Evan Cheng5960e4e2008-09-08 08:38:20 +0000893 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000894 BuildMI(MBB, DL, II, ResultReg).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000895 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000896 BuildMI(MBB, DL, II).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000897 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
898 II.ImplicitDefs[0], RC, RC);
899 if (!InsertedCopy)
900 ResultReg = 0;
901 }
902
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000903 return ResultReg;
904}
905
906unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
907 const TargetRegisterClass *RC,
908 unsigned Op0, unsigned Op1) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000909 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000910 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000911
Evan Cheng5960e4e2008-09-08 08:38:20 +0000912 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000913 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000914 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000915 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000916 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
917 II.ImplicitDefs[0], RC, RC);
918 if (!InsertedCopy)
919 ResultReg = 0;
920 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000921 return ResultReg;
922}
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000923
924unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
925 const TargetRegisterClass *RC,
926 unsigned Op0, uint64_t Imm) {
927 unsigned ResultReg = createResultReg(RC);
928 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
929
Evan Cheng5960e4e2008-09-08 08:38:20 +0000930 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000931 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000932 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000933 BuildMI(MBB, DL, II).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000934 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
935 II.ImplicitDefs[0], RC, RC);
936 if (!InsertedCopy)
937 ResultReg = 0;
938 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000939 return ResultReg;
940}
941
Dan Gohman10df0fa2008-08-27 01:09:54 +0000942unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
943 const TargetRegisterClass *RC,
944 unsigned Op0, ConstantFP *FPImm) {
945 unsigned ResultReg = createResultReg(RC);
946 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
947
Evan Cheng5960e4e2008-09-08 08:38:20 +0000948 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000949 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000950 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000951 BuildMI(MBB, DL, II).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000952 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
953 II.ImplicitDefs[0], RC, RC);
954 if (!InsertedCopy)
955 ResultReg = 0;
956 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000957 return ResultReg;
958}
959
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000960unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
961 const TargetRegisterClass *RC,
962 unsigned Op0, unsigned Op1, uint64_t Imm) {
963 unsigned ResultReg = createResultReg(RC);
964 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
965
Evan Cheng5960e4e2008-09-08 08:38:20 +0000966 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000967 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000968 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000969 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000970 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
971 II.ImplicitDefs[0], RC, RC);
972 if (!InsertedCopy)
973 ResultReg = 0;
974 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000975 return ResultReg;
976}
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000977
978unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
979 const TargetRegisterClass *RC,
980 uint64_t Imm) {
981 unsigned ResultReg = createResultReg(RC);
982 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
983
Evan Cheng5960e4e2008-09-08 08:38:20 +0000984 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000985 BuildMI(MBB, DL, II, ResultReg).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000986 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000987 BuildMI(MBB, DL, II).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000988 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
989 II.ImplicitDefs[0], RC, RC);
990 if (!InsertedCopy)
991 ResultReg = 0;
992 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000993 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +0000994}
Owen Anderson8970f002008-08-27 22:30:02 +0000995
Owen Anderson825b72b2009-08-11 20:47:22 +0000996unsigned FastISel::FastEmitInst_extractsubreg(MVT RetVT,
Evan Cheng536ab132009-01-22 09:10:11 +0000997 unsigned Op0, uint32_t Idx) {
Owen Anderson40a468f2008-08-28 17:47:37 +0000998 const TargetRegisterClass* RC = MRI.getRegClass(Op0);
Owen Anderson8970f002008-08-27 22:30:02 +0000999
Evan Cheng536ab132009-01-22 09:10:11 +00001000 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Chris Lattner518bb532010-02-09 19:54:29 +00001001 const TargetInstrDesc &II = TII.get(TargetOpcode::EXTRACT_SUBREG);
Owen Anderson8970f002008-08-27 22:30:02 +00001002
Evan Cheng5960e4e2008-09-08 08:38:20 +00001003 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +00001004 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001005 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +00001006 BuildMI(MBB, DL, II).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001007 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
1008 II.ImplicitDefs[0], RC, RC);
1009 if (!InsertedCopy)
1010 ResultReg = 0;
1011 }
Owen Anderson8970f002008-08-27 22:30:02 +00001012 return ResultReg;
1013}
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001014
1015/// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op
1016/// with all but the least significant bit set to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +00001017unsigned FastISel::FastEmitZExtFromI1(MVT VT, unsigned Op) {
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001018 return FastEmit_ri(VT, VT, ISD::AND, Op, 1);
1019}