blob: fadc81839491cf5a8d117a21a0efc4097569f4f1 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000019#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000023#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000024#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000025#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000026#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000027#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000028#include "llvm/LLVMContext.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000029#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000030#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000037#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000038#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000039#include "llvm/Support/ErrorHandling.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000040#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000041#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000042#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000043#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000044#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000045using namespace llvm;
46
Mon P Wang3c81d352008-11-23 04:37:22 +000047static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000048DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000049
Dan Gohman2f67df72009-09-03 17:18:51 +000050// Disable16Bit - 16-bit operations typically have a larger encoding than
51// corresponding 32-bit instructions, and 16-bit code is slow on some
52// processors. This is an experimental flag to disable 16-bit operations
53// (which forces them to be Legalized to 32-bit operations).
54static cl::opt<bool>
55Disable16Bit("disable-16bit", cl::Hidden,
56 cl::desc("Disable use of 16-bit instructions"));
57
Evan Cheng10e86422008-04-25 19:11:04 +000058// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000059static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000060 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000061
Chris Lattnerf0144122009-07-28 03:13:23 +000062static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
63 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
64 default: llvm_unreachable("unknown subtarget type");
65 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000066 if (TM.getSubtarget<X86Subtarget>().is64Bit())
67 return new X8664_MachoTargetObjectFile();
Chris Lattner228252f2009-09-18 20:22:52 +000068 return new X8632_MachoTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +000069 case X86Subtarget::isELF:
70 return new TargetLoweringObjectFileELF();
71 case X86Subtarget::isMingw:
72 case X86Subtarget::isCygwin:
73 case X86Subtarget::isWindows:
74 return new TargetLoweringObjectFileCOFF();
75 }
Eric Christopherfd179292009-08-27 18:07:15 +000076
Chris Lattnerf0144122009-07-28 03:13:23 +000077}
78
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000079X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000080 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000081 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000082 X86ScalarSSEf64 = Subtarget->hasSSE2();
83 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000084 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000085
Anton Korobeynikov2365f512007-07-14 14:06:15 +000086 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000087 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000088
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000089 // Set up the TargetLowering object.
90
91 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000093 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000094 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000095 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000096
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000097 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000098 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000099 setUseUnderscoreSetJmp(false);
100 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000101 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000102 // MS runtime is weird: it exports _setjmp, but longjmp!
103 setUseUnderscoreSetJmp(true);
104 setUseUnderscoreLongJmp(false);
105 } else {
106 setUseUnderscoreSetJmp(true);
107 setUseUnderscoreLongJmp(true);
108 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000109
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000110 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000112 if (!Disable16Bit)
113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000122 if (!Disable16Bit)
123 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000125 if (!Disable16Bit)
126 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
128 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000129
130 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
132 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
133 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
135 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
136 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000137
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000138 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
139 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
141 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
142 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000143
Evan Cheng25ab6902006-09-08 06:48:29 +0000144 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
146 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000147 } else if (!UseSoftFloat) {
148 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000149 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000151 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000152 // We have an algorithm for SSE2, and we turn this into a 64-bit
153 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000156
157 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
158 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
160 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000161
Devang Patel6a784892009-06-05 18:48:29 +0000162 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // SSE has no i16 to fp conversion, only i32
164 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000166 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
170 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000171 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000172 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
174 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000175 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000176
Dale Johannesen73328d12007-09-19 23:55:34 +0000177 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
178 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
180 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000181
Evan Cheng02568ff2006-01-30 22:13:22 +0000182 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
183 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
185 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000186
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000187 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000189 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000191 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
193 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000194 }
195
196 // Handle FP_TO_UINT by promoting the destination to a larger signed
197 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
199 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
200 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000201
Evan Cheng25ab6902006-09-08 06:48:29 +0000202 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
204 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000205 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000206 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000207 // Expand FP_TO_UINT into a select.
208 // FIXME: We would like to use a Custom expander here eventually to do
209 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000211 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000212 // With SSE3 we can use fisttpll to convert to a signed i64; without
213 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000216
Chris Lattner399610a2006-12-05 18:22:22 +0000217 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000218 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
220 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000221 }
Chris Lattner21f66852005-12-23 05:15:23 +0000222
Dan Gohmanb00ee212008-02-18 19:34:53 +0000223 // Scalar integer divide and remainder are lowered to use operations that
224 // produce two results, to match the available instructions. This exposes
225 // the two-result form to trivial CSE, which is able to combine x/y and x%y
226 // into a single instruction.
227 //
228 // Scalar integer multiply-high is also lowered to use two-result
229 // operations, to match the available instructions. However, plain multiply
230 // (low) operations are left as Legal, as there are single-result
231 // instructions for this in x86. Using the two-result multiply instructions
232 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
234 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
235 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
236 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
237 setOperationAction(ISD::SREM , MVT::i8 , Expand);
238 setOperationAction(ISD::UREM , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
240 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
241 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
242 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
243 setOperationAction(ISD::SREM , MVT::i16 , Expand);
244 setOperationAction(ISD::UREM , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
246 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
247 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
248 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
249 setOperationAction(ISD::SREM , MVT::i32 , Expand);
250 setOperationAction(ISD::UREM , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
252 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
253 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
254 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
255 setOperationAction(ISD::SREM , MVT::i64 , Expand);
256 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000257
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
259 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
260 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
261 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000262 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
264 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
265 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
266 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
267 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
268 setOperationAction(ISD::FREM , MVT::f32 , Expand);
269 setOperationAction(ISD::FREM , MVT::f64 , Expand);
270 setOperationAction(ISD::FREM , MVT::f80 , Expand);
271 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000272
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
274 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
275 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
276 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000277 if (Disable16Bit) {
278 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
279 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
280 } else {
281 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
282 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
283 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000300 if (Disable16Bit)
301 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
302 else
303 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
305 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
306 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
307 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
308 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000309 if (Disable16Bit)
310 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
311 else
312 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
314 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
315 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
316 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000317 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
319 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000322
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000323 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
325 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
326 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
327 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000328 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
330 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000331 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
333 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
334 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
335 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000336 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000337 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
339 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
340 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000341 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
343 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
344 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000345 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000346
Evan Chengd2cde682008-03-10 19:38:10 +0000347 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000349
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000350 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000352
Mon P Wang63307c32008-05-05 19:05:59 +0000353 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
355 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
356 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000358
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
360 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
361 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000363
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000364 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
366 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
367 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
368 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000372 }
373
Devang Patel24f20e02009-08-22 17:12:53 +0000374 // Use the default ISD::DBG_STOPPOINT.
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000376 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000377 if (!Subtarget->isTargetDarwin() &&
378 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000379 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
381 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000382 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000383
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
385 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
386 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
387 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000388 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000389 setExceptionPointerRegister(X86::RAX);
390 setExceptionSelectorRegister(X86::RDX);
391 } else {
392 setExceptionPointerRegister(X86::EAX);
393 setExceptionSelectorRegister(X86::EDX);
394 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
396 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000397
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000399
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000401
Nate Begemanacc398c2006-01-25 18:21:52 +0000402 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::VASTART , MVT::Other, Custom);
404 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000405 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::VAARG , MVT::Other, Custom);
407 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000408 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 setOperationAction(ISD::VAARG , MVT::Other, Expand);
410 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000411 }
Evan Chengae642192007-03-02 23:16:35 +0000412
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
414 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000415 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000417 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000419 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000421
Evan Chengc7ce29b2009-02-13 22:36:38 +0000422 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000423 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000424 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
426 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000427
Evan Cheng223547a2006-01-31 22:28:30 +0000428 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::FABS , MVT::f64, Custom);
430 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000431
432 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::FNEG , MVT::f64, Custom);
434 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000435
Evan Cheng68c47cb2007-01-05 07:55:56 +0000436 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
438 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000439
Evan Chengd25e9e82006-02-02 00:28:23 +0000440 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::FSIN , MVT::f64, Expand);
442 setOperationAction(ISD::FCOS , MVT::f64, Expand);
443 setOperationAction(ISD::FSIN , MVT::f32, Expand);
444 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000445
Chris Lattnera54aa942006-01-29 06:26:08 +0000446 // Expand FP immediates into loads from the stack, except for the special
447 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000448 addLegalFPImmediate(APFloat(+0.0)); // xorpd
449 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000450 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000451 // Use SSE for f32, x87 for f64.
452 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
454 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455
456 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458
459 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463
464 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
466 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000467
468 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::FSIN , MVT::f32, Expand);
470 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Nate Begemane1795842008-02-14 08:57:00 +0000472 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473 addLegalFPImmediate(APFloat(+0.0f)); // xorps
474 addLegalFPImmediate(APFloat(+0.0)); // FLD0
475 addLegalFPImmediate(APFloat(+1.0)); // FLD1
476 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
477 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
478
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000479 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000480 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
481 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000482 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000483 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000484 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000485 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
487 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000488
Owen Anderson825b72b2009-08-11 20:47:22 +0000489 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
490 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
492 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000493
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000494 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
496 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000497 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000498 addLegalFPImmediate(APFloat(+0.0)); // FLD0
499 addLegalFPImmediate(APFloat(+1.0)); // FLD1
500 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
501 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000502 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
503 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
504 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
505 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000506 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000507
Dale Johannesen59a58732007-08-05 18:49:15 +0000508 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000509 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
511 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
512 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000513 {
514 bool ignored;
515 APFloat TmpFlt(+0.0);
516 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
517 &ignored);
518 addLegalFPImmediate(TmpFlt); // FLD0
519 TmpFlt.changeSign();
520 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
521 APFloat TmpFlt2(+1.0);
522 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
523 &ignored);
524 addLegalFPImmediate(TmpFlt2); // FLD1
525 TmpFlt2.changeSign();
526 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
527 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000528
Evan Chengc7ce29b2009-02-13 22:36:38 +0000529 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
531 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000532 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000533 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000534
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000535 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
537 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
538 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000539
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FLOG, MVT::f80, Expand);
541 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
542 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
543 setOperationAction(ISD::FEXP, MVT::f80, Expand);
544 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000545
Mon P Wangf007a8b2008-11-06 05:31:54 +0000546 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000547 // (for widening) or expand (for scalarization). Then we will selectively
548 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
550 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
551 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
566 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
567 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000599 }
600
Evan Chengc7ce29b2009-02-13 22:36:38 +0000601 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
602 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000603 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000604 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
605 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
606 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
607 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
608 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000609
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
611 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
612 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
613 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000614
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
616 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
617 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
618 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000619
Owen Anderson825b72b2009-08-11 20:47:22 +0000620 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
621 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000622
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 setOperationAction(ISD::AND, MVT::v8i8, Promote);
624 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
625 setOperationAction(ISD::AND, MVT::v4i16, Promote);
626 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
627 setOperationAction(ISD::AND, MVT::v2i32, Promote);
628 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
629 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000630
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setOperationAction(ISD::OR, MVT::v8i8, Promote);
632 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
633 setOperationAction(ISD::OR, MVT::v4i16, Promote);
634 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
635 setOperationAction(ISD::OR, MVT::v2i32, Promote);
636 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
637 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
640 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
641 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
642 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
643 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
644 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
645 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000646
Owen Anderson825b72b2009-08-11 20:47:22 +0000647 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
648 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
649 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
650 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
651 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
652 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
653 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
654 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
655 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000656
Owen Anderson825b72b2009-08-11 20:47:22 +0000657 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
658 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
659 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
660 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
661 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000662
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
664 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
665 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
666 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000667
Owen Anderson825b72b2009-08-11 20:47:22 +0000668 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
669 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
670 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
671 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000672
Owen Anderson825b72b2009-08-11 20:47:22 +0000673 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000674
Owen Anderson825b72b2009-08-11 20:47:22 +0000675 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
676 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
677 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
678 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
679 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
680 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
681 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
682 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
683 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000684 }
685
Evan Cheng92722532009-03-26 23:06:32 +0000686 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000687 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000688
Owen Anderson825b72b2009-08-11 20:47:22 +0000689 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
690 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
691 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
692 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
693 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
694 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
695 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
696 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
697 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
698 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
699 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
700 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701 }
702
Evan Cheng92722532009-03-26 23:06:32 +0000703 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000705
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000706 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
707 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
709 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
710 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
711 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000712
Owen Anderson825b72b2009-08-11 20:47:22 +0000713 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
714 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
715 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
716 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
717 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
718 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
719 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
720 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
721 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
722 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
723 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
724 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
725 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
726 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
727 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
728 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000729
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
731 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
732 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
733 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000734
Owen Anderson825b72b2009-08-11 20:47:22 +0000735 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
736 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
737 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
738 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
739 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000740
Evan Cheng2c3ae372006-04-12 21:21:57 +0000741 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000742 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
743 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000744 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000745 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000746 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000747 // Do not attempt to custom lower non-128-bit vectors
748 if (!VT.is128BitVector())
749 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000750 setOperationAction(ISD::BUILD_VECTOR,
751 VT.getSimpleVT().SimpleTy, Custom);
752 setOperationAction(ISD::VECTOR_SHUFFLE,
753 VT.getSimpleVT().SimpleTy, Custom);
754 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
755 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000756 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000757
Owen Anderson825b72b2009-08-11 20:47:22 +0000758 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
759 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
760 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
761 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
762 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
763 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000764
Nate Begemancdd1eec2008-02-12 22:51:28 +0000765 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000766 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
767 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000768 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000769
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000770 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000771 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
772 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000773 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000774
775 // Do not attempt to promote non-128-bit vectors
776 if (!VT.is128BitVector()) {
777 continue;
778 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000779 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000780 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000781 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000782 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000783 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000785 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000786 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000787 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000788 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000789 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000790
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000792
Evan Cheng2c3ae372006-04-12 21:21:57 +0000793 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000794 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
795 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
796 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
797 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000798
Owen Anderson825b72b2009-08-11 20:47:22 +0000799 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
800 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000801 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
803 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000804 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000805 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000806
Nate Begeman14d12ca2008-02-11 04:19:36 +0000807 if (Subtarget->hasSSE41()) {
808 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000810
811 // i8 and i16 vectors are custom , because the source register and source
812 // source memory operand types are not the same width. f32 vectors are
813 // custom since the immediate controlling the insert encodes additional
814 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
816 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
817 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
818 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000819
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
821 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
822 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
823 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000824
825 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000826 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
827 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000828 }
829 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000830
Nate Begeman30a0de92008-07-17 16:51:19 +0000831 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000833 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000834
David Greene9b9838d2009-06-29 16:47:10 +0000835 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000836 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
837 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
838 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
839 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000840
Owen Anderson825b72b2009-08-11 20:47:22 +0000841 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
842 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
843 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
844 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
845 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
846 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
847 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
848 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
849 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
850 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
851 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
852 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
853 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
854 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
855 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000856
857 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000858 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
859 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
860 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
861 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
862 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
863 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
864 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
865 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
866 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
867 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
868 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
869 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
870 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
871 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000872
Owen Anderson825b72b2009-08-11 20:47:22 +0000873 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
874 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
875 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
876 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000877
Owen Anderson825b72b2009-08-11 20:47:22 +0000878 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
879 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
880 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
881 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
882 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000883
Owen Anderson825b72b2009-08-11 20:47:22 +0000884 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
885 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
886 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
887 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
888 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
889 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000890
891#if 0
892 // Not sure we want to do this since there are no 256-bit integer
893 // operations in AVX
894
895 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
896 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
898 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000899
900 // Do not attempt to custom lower non-power-of-2 vectors
901 if (!isPowerOf2_32(VT.getVectorNumElements()))
902 continue;
903
904 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
905 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
906 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
907 }
908
909 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000910 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
911 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000912 }
David Greene9b9838d2009-06-29 16:47:10 +0000913#endif
914
915#if 0
916 // Not sure we want to do this since there are no 256-bit integer
917 // operations in AVX
918
919 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
920 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
922 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000923
924 if (!VT.is256BitVector()) {
925 continue;
926 }
927 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000929 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000931 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000933 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000935 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000937 }
938
Owen Anderson825b72b2009-08-11 20:47:22 +0000939 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000940#endif
941 }
942
Evan Cheng6be2c582006-04-05 23:38:46 +0000943 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000944 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000945
Bill Wendling74c37652008-12-09 22:08:41 +0000946 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000947 setOperationAction(ISD::SADDO, MVT::i32, Custom);
948 setOperationAction(ISD::SADDO, MVT::i64, Custom);
949 setOperationAction(ISD::UADDO, MVT::i32, Custom);
950 setOperationAction(ISD::UADDO, MVT::i64, Custom);
951 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
952 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
953 setOperationAction(ISD::USUBO, MVT::i32, Custom);
954 setOperationAction(ISD::USUBO, MVT::i64, Custom);
955 setOperationAction(ISD::SMULO, MVT::i32, Custom);
956 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000957
Evan Chengd54f2d52009-03-31 19:38:51 +0000958 if (!Subtarget->is64Bit()) {
959 // These libcalls are not available in 32-bit.
960 setLibcallName(RTLIB::SHL_I128, 0);
961 setLibcallName(RTLIB::SRL_I128, 0);
962 setLibcallName(RTLIB::SRA_I128, 0);
963 }
964
Evan Cheng206ee9d2006-07-07 08:33:52 +0000965 // We have target-specific dag combine patterns for the following nodes:
966 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000967 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000968 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000969 setTargetDAGCombine(ISD::SHL);
970 setTargetDAGCombine(ISD::SRA);
971 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000972 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000973 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000974 if (Subtarget->is64Bit())
975 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000976
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000977 computeRegisterProperties();
978
Evan Cheng87ed7162006-02-14 08:25:08 +0000979 // FIXME: These should be based on subtarget info. Plus, the values should
980 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000981 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
982 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
983 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +0000984 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000985 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000986}
987
Scott Michel5b8f82e2008-03-10 15:42:14 +0000988
Owen Anderson825b72b2009-08-11 20:47:22 +0000989MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
990 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000991}
992
993
Evan Cheng29286502008-01-23 23:17:41 +0000994/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
995/// the desired ByVal argument alignment.
996static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
997 if (MaxAlign == 16)
998 return;
999 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1000 if (VTy->getBitWidth() == 128)
1001 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001002 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1003 unsigned EltAlign = 0;
1004 getMaxByValAlign(ATy->getElementType(), EltAlign);
1005 if (EltAlign > MaxAlign)
1006 MaxAlign = EltAlign;
1007 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1008 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1009 unsigned EltAlign = 0;
1010 getMaxByValAlign(STy->getElementType(i), EltAlign);
1011 if (EltAlign > MaxAlign)
1012 MaxAlign = EltAlign;
1013 if (MaxAlign == 16)
1014 break;
1015 }
1016 }
1017 return;
1018}
1019
1020/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1021/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001022/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1023/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001024unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001025 if (Subtarget->is64Bit()) {
1026 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001027 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001028 if (TyAlign > 8)
1029 return TyAlign;
1030 return 8;
1031 }
1032
Evan Cheng29286502008-01-23 23:17:41 +00001033 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001034 if (Subtarget->hasSSE1())
1035 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001036 return Align;
1037}
Chris Lattner2b02a442007-02-25 08:29:00 +00001038
Evan Chengf0df0312008-05-15 08:39:06 +00001039/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001040/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001041/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001042/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001043EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001044X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001045 bool isSrcConst, bool isSrcStr,
1046 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001047 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1048 // linux. This is because the stack realignment code can't handle certain
1049 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001050 const Function *F = DAG.getMachineFunction().getFunction();
1051 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1052 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001053 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001054 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001055 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001056 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001057 }
Evan Chengf0df0312008-05-15 08:39:06 +00001058 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001059 return MVT::i64;
1060 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001061}
1062
Evan Chengcc415862007-11-09 01:32:10 +00001063/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1064/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001065SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001066 SelectionDAG &DAG) const {
1067 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001068 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Chris Lattnere4df7562009-07-09 03:15:51 +00001069 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001070 // This doesn't have DebugLoc associated with it, but is not really the
1071 // same as a Register.
1072 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1073 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001074 return Table;
1075}
1076
Bill Wendlingb4202b82009-07-01 18:50:55 +00001077/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001078unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001079 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001080}
1081
Chris Lattner2b02a442007-02-25 08:29:00 +00001082//===----------------------------------------------------------------------===//
1083// Return Value Calling Convention Implementation
1084//===----------------------------------------------------------------------===//
1085
Chris Lattner59ed56b2007-02-28 04:55:35 +00001086#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001087
Dan Gohman98ca4f22009-08-05 01:29:28 +00001088SDValue
1089X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001090 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001091 const SmallVectorImpl<ISD::OutputArg> &Outs,
1092 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001093
Chris Lattner9774c912007-02-27 05:28:59 +00001094 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001095 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1096 RVLocs, *DAG.getContext());
1097 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001098
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001099 // If this is the first return lowered for this function, add the regs to the
1100 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001101 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001102 for (unsigned i = 0; i != RVLocs.size(); ++i)
1103 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001104 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001105 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001106
Dan Gohman475871a2008-07-27 21:46:04 +00001107 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001108
Dan Gohman475871a2008-07-27 21:46:04 +00001109 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001110 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1111 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001112 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001113
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001114 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001115 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1116 CCValAssign &VA = RVLocs[i];
1117 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001118 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001119
Chris Lattner447ff682008-03-11 03:23:40 +00001120 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1121 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001122 if (VA.getLocReg() == X86::ST0 ||
1123 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001124 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1125 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001126 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001127 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001128 RetOps.push_back(ValToCopy);
1129 // Don't emit a copytoreg.
1130 continue;
1131 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001132
Evan Cheng242b38b2009-02-23 09:03:22 +00001133 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1134 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001135 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001136 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001137 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001138 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001139 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001140 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001141 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001142 }
1143
Dale Johannesendd64c412009-02-04 00:33:20 +00001144 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001145 Flag = Chain.getValue(1);
1146 }
Dan Gohman61a92132008-04-21 23:59:07 +00001147
1148 // The x86-64 ABI for returning structs by value requires that we copy
1149 // the sret argument into %rax for the return. We saved the argument into
1150 // a virtual register in the entry block, so now we copy the value out
1151 // and into %rax.
1152 if (Subtarget->is64Bit() &&
1153 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1154 MachineFunction &MF = DAG.getMachineFunction();
1155 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1156 unsigned Reg = FuncInfo->getSRetReturnReg();
1157 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001158 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001159 FuncInfo->setSRetReturnReg(Reg);
1160 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001161 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001162
Dale Johannesendd64c412009-02-04 00:33:20 +00001163 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001164 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001165
1166 // RAX now acts like a return value.
1167 MF.getRegInfo().addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001168 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001169
Chris Lattner447ff682008-03-11 03:23:40 +00001170 RetOps[0] = Chain; // Update chain.
1171
1172 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001173 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001174 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001175
1176 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001177 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001178}
1179
Dan Gohman98ca4f22009-08-05 01:29:28 +00001180/// LowerCallResult - Lower the result values of a call into the
1181/// appropriate copies out of appropriate physical registers.
1182///
1183SDValue
1184X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001185 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001186 const SmallVectorImpl<ISD::InputArg> &Ins,
1187 DebugLoc dl, SelectionDAG &DAG,
1188 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001189
Chris Lattnere32bbf62007-02-28 07:09:55 +00001190 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001191 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001192 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001193 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001194 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001195 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001196
Chris Lattner3085e152007-02-25 08:59:22 +00001197 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001198 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001199 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001200 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001201
Torok Edwin3f142c32009-02-01 18:15:56 +00001202 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001203 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001204 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001205 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001206 }
1207
Chris Lattner8e6da152008-03-10 21:08:41 +00001208 // If this is a call to a function that returns an fp value on the floating
1209 // point stack, but where we prefer to use the value in xmm registers, copy
1210 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001211 if ((VA.getLocReg() == X86::ST0 ||
1212 VA.getLocReg() == X86::ST1) &&
1213 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001214 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001215 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001216
Evan Cheng79fb3b42009-02-20 20:43:02 +00001217 SDValue Val;
1218 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001219 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1220 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1221 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001222 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001223 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001224 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1225 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001226 } else {
1227 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001228 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001229 Val = Chain.getValue(0);
1230 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001231 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1232 } else {
1233 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1234 CopyVT, InFlag).getValue(1);
1235 Val = Chain.getValue(0);
1236 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001237 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001238
Dan Gohman37eed792009-02-04 17:28:58 +00001239 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001240 // Round the F80 the right size, which also moves to the appropriate xmm
1241 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001242 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001243 // This truncation won't change the value.
1244 DAG.getIntPtrConstant(1));
1245 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001246
Dan Gohman98ca4f22009-08-05 01:29:28 +00001247 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001248 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001249
Dan Gohman98ca4f22009-08-05 01:29:28 +00001250 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001251}
1252
1253
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001254//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001255// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001256//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001257// StdCall calling convention seems to be standard for many Windows' API
1258// routines and around. It differs from C calling convention just a little:
1259// callee should clean up the stack, not caller. Symbols should be also
1260// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001261// For info on fast calling convention see Fast Calling Convention (tail call)
1262// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001263
Dan Gohman98ca4f22009-08-05 01:29:28 +00001264/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001265/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001266static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1267 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001268 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001269
Dan Gohman98ca4f22009-08-05 01:29:28 +00001270 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001271}
1272
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001273/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001274/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001275static bool
1276ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1277 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001278 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001279
Dan Gohman98ca4f22009-08-05 01:29:28 +00001280 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001281}
1282
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001283/// IsCalleePop - Determines whether the callee is required to pop its
1284/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001285bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001286 if (IsVarArg)
1287 return false;
1288
Dan Gohman095cc292008-09-13 01:54:27 +00001289 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001290 default:
1291 return false;
1292 case CallingConv::X86_StdCall:
1293 return !Subtarget->is64Bit();
1294 case CallingConv::X86_FastCall:
1295 return !Subtarget->is64Bit();
1296 case CallingConv::Fast:
1297 return PerformTailCallOpt;
1298 }
1299}
1300
Dan Gohman095cc292008-09-13 01:54:27 +00001301/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1302/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001303CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001304 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001305 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001306 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001307 else
1308 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001309 }
1310
Gordon Henriksen86737662008-01-05 16:56:59 +00001311 if (CC == CallingConv::X86_FastCall)
1312 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001313 else if (CC == CallingConv::Fast)
1314 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001315 else
1316 return CC_X86_32_C;
1317}
1318
Dan Gohman98ca4f22009-08-05 01:29:28 +00001319/// NameDecorationForCallConv - Selects the appropriate decoration to
1320/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001321NameDecorationStyle
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001322X86TargetLowering::NameDecorationForCallConv(CallingConv::ID CallConv) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001323 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001324 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001325 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001326 return StdCall;
1327 return None;
1328}
1329
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001330
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001331/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1332/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001333/// the specific parameter attribute. The copy will be passed as a byval
1334/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001335static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001336CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001337 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1338 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001339 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001340 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001341 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001342}
1343
Dan Gohman98ca4f22009-08-05 01:29:28 +00001344SDValue
1345X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001346 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001347 const SmallVectorImpl<ISD::InputArg> &Ins,
1348 DebugLoc dl, SelectionDAG &DAG,
1349 const CCValAssign &VA,
1350 MachineFrameInfo *MFI,
1351 unsigned i) {
1352
Rafael Espindola7effac52007-09-14 15:48:13 +00001353 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001354 ISD::ArgFlagsTy Flags = Ins[i].Flags;
1355 bool AlwaysUseMutable = (CallConv==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001356 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001357 EVT ValVT;
1358
1359 // If value is passed by pointer we have address passed instead of the value
1360 // itself.
1361 if (VA.getLocInfo() == CCValAssign::Indirect)
1362 ValVT = VA.getLocVT();
1363 else
1364 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001365
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001366 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001367 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001368 // In case of tail call optimization mark all arguments mutable. Since they
1369 // could be overwritten by lowering of arguments in case of a tail call.
Anton Korobeynikov22472762009-08-14 18:19:10 +00001370 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001371 VA.getLocMemOffset(), isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001372 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001373 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001374 return FIN;
Anton Korobeynikov22472762009-08-14 18:19:10 +00001375 return DAG.getLoad(ValVT, dl, Chain, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001376 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001377}
1378
Dan Gohman475871a2008-07-27 21:46:04 +00001379SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001380X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001381 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001382 bool isVarArg,
1383 const SmallVectorImpl<ISD::InputArg> &Ins,
1384 DebugLoc dl,
1385 SelectionDAG &DAG,
1386 SmallVectorImpl<SDValue> &InVals) {
1387
Evan Cheng1bc78042006-04-26 01:20:17 +00001388 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001389 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001390
Gordon Henriksen86737662008-01-05 16:56:59 +00001391 const Function* Fn = MF.getFunction();
1392 if (Fn->hasExternalLinkage() &&
1393 Subtarget->isTargetCygMing() &&
1394 Fn->getName() == "main")
1395 FuncInfo->setForceFramePointer(true);
1396
1397 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001398 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001399
Evan Cheng1bc78042006-04-26 01:20:17 +00001400 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001401 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001402 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001403
Dan Gohman98ca4f22009-08-05 01:29:28 +00001404 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001405 "Var args not supported with calling convention fastcc");
1406
Chris Lattner638402b2007-02-28 07:00:42 +00001407 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001408 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001409 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1410 ArgLocs, *DAG.getContext());
1411 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001412
Chris Lattnerf39f7712007-02-28 05:46:49 +00001413 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001414 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001415 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1416 CCValAssign &VA = ArgLocs[i];
1417 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1418 // places.
1419 assert(VA.getValNo() != LastVal &&
1420 "Don't support value assigned to multiple locs yet");
1421 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001422
Chris Lattnerf39f7712007-02-28 05:46:49 +00001423 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001424 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001425 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001426 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001427 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001428 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001429 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001430 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001431 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001432 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001433 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001434 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001435 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001436 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1437 RC = X86::VR64RegisterClass;
1438 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001439 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001440
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001441 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001442 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001443
Chris Lattnerf39f7712007-02-28 05:46:49 +00001444 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1445 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1446 // right size.
1447 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001448 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001449 DAG.getValueType(VA.getValVT()));
1450 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001451 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001452 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001453 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001454 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001455
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001456 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001457 // Handle MMX values passed in XMM regs.
1458 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001459 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1460 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001461 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1462 } else
1463 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001464 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001465 } else {
1466 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001467 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001468 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001469
1470 // If value is passed via pointer - do a load.
1471 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001473
Dan Gohman98ca4f22009-08-05 01:29:28 +00001474 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001475 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001476
Dan Gohman61a92132008-04-21 23:59:07 +00001477 // The x86-64 ABI for returning structs by value requires that we copy
1478 // the sret argument into %rax for the return. Save the argument into
1479 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001480 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001481 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1482 unsigned Reg = FuncInfo->getSRetReturnReg();
1483 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001484 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001485 FuncInfo->setSRetReturnReg(Reg);
1486 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001487 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001488 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001489 }
1490
Chris Lattnerf39f7712007-02-28 05:46:49 +00001491 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001492 // align stack specially for tail calls
Dan Gohman98ca4f22009-08-05 01:29:28 +00001493 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001494 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001495
Evan Cheng1bc78042006-04-26 01:20:17 +00001496 // If the function takes variable number of arguments, make a frame index for
1497 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001498 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001499 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001500 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1501 }
1502 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001503 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1504
1505 // FIXME: We should really autogenerate these arrays
1506 static const unsigned GPR64ArgRegsWin64[] = {
1507 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001508 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001509 static const unsigned XMMArgRegsWin64[] = {
1510 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1511 };
1512 static const unsigned GPR64ArgRegs64Bit[] = {
1513 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1514 };
1515 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001516 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1517 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1518 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001519 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1520
1521 if (IsWin64) {
1522 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1523 GPR64ArgRegs = GPR64ArgRegsWin64;
1524 XMMArgRegs = XMMArgRegsWin64;
1525 } else {
1526 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1527 GPR64ArgRegs = GPR64ArgRegs64Bit;
1528 XMMArgRegs = XMMArgRegs64Bit;
1529 }
1530 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1531 TotalNumIntRegs);
1532 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1533 TotalNumXMMRegs);
1534
Devang Patel578efa92009-06-05 21:57:13 +00001535 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001536 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001537 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001538 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001539 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001540 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001541 // Kernel mode asks for SSE to be disabled, so don't push them
1542 // on the stack.
1543 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001544
Gordon Henriksen86737662008-01-05 16:56:59 +00001545 // For X86-64, if there are vararg parameters that are passed via
1546 // registers, then we must store them to their spots on the stack so they
1547 // may be loaded by deferencing the result of va_next.
1548 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001549 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1550 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1551 TotalNumXMMRegs * 16, 16);
1552
Gordon Henriksen86737662008-01-05 16:56:59 +00001553 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001554 SmallVector<SDValue, 8> MemOps;
1555 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001556 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001557 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001558 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1559 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001560 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1561 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001562 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001563 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001564 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmand6708ea2009-08-15 01:38:56 +00001565 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
1566 Offset);
Gordon Henriksen86737662008-01-05 16:56:59 +00001567 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001568 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001569 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001570
Dan Gohmanface41a2009-08-16 21:24:25 +00001571 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1572 // Now store the XMM (fp + vector) parameter registers.
1573 SmallVector<SDValue, 11> SaveXMMOps;
1574 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001575
Dan Gohmanface41a2009-08-16 21:24:25 +00001576 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1577 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1578 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001579
Dan Gohmanface41a2009-08-16 21:24:25 +00001580 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1581 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001582
Dan Gohmanface41a2009-08-16 21:24:25 +00001583 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1584 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1585 X86::VR128RegisterClass);
1586 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1587 SaveXMMOps.push_back(Val);
1588 }
1589 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1590 MVT::Other,
1591 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001592 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001593
1594 if (!MemOps.empty())
1595 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1596 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001597 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001598 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001599
Gordon Henriksen86737662008-01-05 16:56:59 +00001600 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001601 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001602 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001603 BytesCallerReserves = 0;
1604 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001605 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001606 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001607 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001608 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001609 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001610 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001611
Gordon Henriksen86737662008-01-05 16:56:59 +00001612 if (!Is64Bit) {
1613 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001614 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001615 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1616 }
Evan Cheng25caf632006-05-23 21:06:34 +00001617
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001618 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001619
Dan Gohman98ca4f22009-08-05 01:29:28 +00001620 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001621}
1622
Dan Gohman475871a2008-07-27 21:46:04 +00001623SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001624X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1625 SDValue StackPtr, SDValue Arg,
1626 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001627 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001628 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001629 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001630 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001631 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001632 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001633 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001634 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001635 }
Dale Johannesenace16102009-02-03 19:33:06 +00001636 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001637 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001638}
1639
Bill Wendling64e87322009-01-16 19:25:27 +00001640/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001641/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001642SDValue
1643X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001644 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001645 SDValue Chain,
1646 bool IsTailCall,
1647 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001648 int FPDiff,
1649 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001650 if (!IsTailCall || FPDiff==0) return Chain;
1651
1652 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001653 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001654 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001655
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001656 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001657 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001658 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001659}
1660
1661/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1662/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001663static SDValue
1664EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001665 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001666 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001667 // Store the return address to the appropriate stack slot.
1668 if (!FPDiff) return Chain;
1669 // Calculate the new stack slot for the return address.
1670 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001671 int NewReturnAddrFI =
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001672 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Owen Anderson825b72b2009-08-11 20:47:22 +00001673 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001674 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001675 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001676 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001677 return Chain;
1678}
1679
Dan Gohman98ca4f22009-08-05 01:29:28 +00001680SDValue
1681X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001682 CallingConv::ID CallConv, bool isVarArg,
1683 bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001684 const SmallVectorImpl<ISD::OutputArg> &Outs,
1685 const SmallVectorImpl<ISD::InputArg> &Ins,
1686 DebugLoc dl, SelectionDAG &DAG,
1687 SmallVectorImpl<SDValue> &InVals) {
Gordon Henriksenae636f82008-01-03 16:47:34 +00001688
Dan Gohman98ca4f22009-08-05 01:29:28 +00001689 MachineFunction &MF = DAG.getMachineFunction();
1690 bool Is64Bit = Subtarget->is64Bit();
1691 bool IsStructRet = CallIsStructReturn(Outs);
1692
1693 assert((!isTailCall ||
1694 (CallConv == CallingConv::Fast && PerformTailCallOpt)) &&
1695 "IsEligibleForTailCallOptimization missed a case!");
1696 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001697 "Var args not supported with calling convention fastcc");
1698
Chris Lattner638402b2007-02-28 07:00:42 +00001699 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001700 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001701 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1702 ArgLocs, *DAG.getContext());
1703 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001704
Chris Lattner423c5f42007-02-28 05:31:48 +00001705 // Get a count of how many bytes are to be pushed on the stack.
1706 unsigned NumBytes = CCInfo.getNextStackOffset();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001707 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001708 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001709
Gordon Henriksen86737662008-01-05 16:56:59 +00001710 int FPDiff = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001711 if (isTailCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001712 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001713 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001714 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1715 FPDiff = NumBytesCallerPushed - NumBytes;
1716
1717 // Set the delta of movement of the returnaddr stackslot.
1718 // But only set if delta is greater than previous delta.
1719 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1720 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1721 }
1722
Chris Lattnere563bbc2008-10-11 22:08:30 +00001723 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001724
Dan Gohman475871a2008-07-27 21:46:04 +00001725 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001726 // Load return adress for tail calls.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001727 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001728 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001729
Dan Gohman475871a2008-07-27 21:46:04 +00001730 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1731 SmallVector<SDValue, 8> MemOpChains;
1732 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001733
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001734 // Walk the register/memloc assignments, inserting copies/loads. In the case
1735 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001736 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1737 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001738 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001739 SDValue Arg = Outs[i].Val;
1740 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001741 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001742
Chris Lattner423c5f42007-02-28 05:31:48 +00001743 // Promote the value if needed.
1744 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001745 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001746 case CCValAssign::Full: break;
1747 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001748 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001749 break;
1750 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001751 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001752 break;
1753 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001754 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1755 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001756 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1757 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1758 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001759 } else
1760 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1761 break;
1762 case CCValAssign::BCvt:
1763 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001764 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001765 case CCValAssign::Indirect: {
1766 // Store the argument.
1767 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
1768 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
1769 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
1770 PseudoSourceValue::getFixedStack(FI), 0);
1771 Arg = SpillSlot;
1772 break;
1773 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001774 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001775
Chris Lattner423c5f42007-02-28 05:31:48 +00001776 if (VA.isRegLoc()) {
1777 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1778 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001779 if (!isTailCall || (isTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001780 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001781 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001782 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001783
Dan Gohman98ca4f22009-08-05 01:29:28 +00001784 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1785 dl, DAG, VA, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001786 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001787 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001788 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001789
Evan Cheng32fe1032006-05-25 00:59:30 +00001790 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001791 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001792 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001793
Evan Cheng347d5f72006-04-28 21:29:37 +00001794 // Build a sequence of copy-to-reg nodes chained together with token chain
1795 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001796 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001797 // Tail call byval lowering might overwrite argument registers so in case of
1798 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001799 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001800 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001801 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001802 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001803 InFlag = Chain.getValue(1);
1804 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001805
Eric Christopherfd179292009-08-27 18:07:15 +00001806
Chris Lattner88e1fd52009-07-09 04:24:46 +00001807 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001808 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1809 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001810 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001811 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1812 DAG.getNode(X86ISD::GlobalBaseReg,
1813 DebugLoc::getUnknownLoc(),
1814 getPointerTy()),
1815 InFlag);
1816 InFlag = Chain.getValue(1);
1817 } else {
1818 // If we are tail calling and generating PIC/GOT style code load the
1819 // address of the callee into ECX. The value in ecx is used as target of
1820 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1821 // for tail calls on PIC/GOT architectures. Normally we would just put the
1822 // address of GOT into ebx and then call target@PLT. But for tail calls
1823 // ebx would be restored (since ebx is callee saved) before jumping to the
1824 // target@PLT.
1825
1826 // Note: The actual moving to ECX is done further down.
1827 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1828 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1829 !G->getGlobal()->hasProtectedVisibility())
1830 Callee = LowerGlobalAddress(Callee, DAG);
1831 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001832 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001833 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001834 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001835
Gordon Henriksen86737662008-01-05 16:56:59 +00001836 if (Is64Bit && isVarArg) {
1837 // From AMD64 ABI document:
1838 // For calls that may call functions that use varargs or stdargs
1839 // (prototype-less calls or calls to functions containing ellipsis (...) in
1840 // the declaration) %al is used as hidden argument to specify the number
1841 // of SSE registers used. The contents of %al do not need to match exactly
1842 // the number of registers, but must be an ubound on the number of SSE
1843 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001844
1845 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001846 // Count the number of XMM registers allocated.
1847 static const unsigned XMMArgRegs[] = {
1848 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1849 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1850 };
1851 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001852 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001853 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001854
Dale Johannesendd64c412009-02-04 00:33:20 +00001855 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001856 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001857 InFlag = Chain.getValue(1);
1858 }
1859
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001860
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001861 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001862 if (isTailCall) {
1863 // Force all the incoming stack arguments to be loaded from the stack
1864 // before any new outgoing arguments are stored to the stack, because the
1865 // outgoing stack slots may alias the incoming argument stack slots, and
1866 // the alias isn't otherwise explicit. This is slightly more conservative
1867 // than necessary, because it means that each store effectively depends
1868 // on every argument instead of just those arguments it would clobber.
1869 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1870
Dan Gohman475871a2008-07-27 21:46:04 +00001871 SmallVector<SDValue, 8> MemOpChains2;
1872 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001873 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001874 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001875 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001876 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1877 CCValAssign &VA = ArgLocs[i];
1878 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001879 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001880 SDValue Arg = Outs[i].Val;
1881 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001882 // Create frame index.
1883 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001884 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001885 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001886 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001887
Duncan Sands276dcbd2008-03-21 09:14:45 +00001888 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001889 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001890 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001891 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001892 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001893 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001894 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001895
Dan Gohman98ca4f22009-08-05 01:29:28 +00001896 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
1897 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001898 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001899 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001900 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001901 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001902 DAG.getStore(ArgChain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001903 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001904 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001905 }
1906 }
1907
1908 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001909 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001910 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001911
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001912 // Copy arguments to their registers.
1913 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001914 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001915 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001916 InFlag = Chain.getValue(1);
1917 }
Dan Gohman475871a2008-07-27 21:46:04 +00001918 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001919
Gordon Henriksen86737662008-01-05 16:56:59 +00001920 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001921 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001922 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001923 }
1924
Evan Cheng32fe1032006-05-25 00:59:30 +00001925 // If the callee is a GlobalAddress node (quite common, every direct call is)
1926 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001927 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001928 // We should use extra load for direct calls to dllimported functions in
1929 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00001930 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00001931 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001932 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00001933
Chris Lattner48a7d022009-07-09 05:02:21 +00001934 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1935 // external symbols most go through the PLT in PIC mode. If the symbol
1936 // has hidden or protected visibility, or if it is static or local, then
1937 // we don't need to use the PLT - we can directly call it.
1938 if (Subtarget->isTargetELF() &&
1939 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001940 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001941 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001942 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001943 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1944 Subtarget->getDarwinVers() < 9) {
1945 // PC-relative references to external symbols should go through $stub,
1946 // unless we're building with the leopard linker or later, which
1947 // automatically synthesizes these stubs.
1948 OpFlags = X86II::MO_DARWIN_STUB;
1949 }
Chris Lattner48a7d022009-07-09 05:02:21 +00001950
Chris Lattner74e726e2009-07-09 05:27:35 +00001951 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00001952 G->getOffset(), OpFlags);
1953 }
Bill Wendling056292f2008-09-16 21:48:12 +00001954 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001955 unsigned char OpFlags = 0;
1956
1957 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
1958 // symbols should go through the PLT.
1959 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001960 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001961 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001962 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001963 Subtarget->getDarwinVers() < 9) {
1964 // PC-relative references to external symbols should go through $stub,
1965 // unless we're building with the leopard linker or later, which
1966 // automatically synthesizes these stubs.
1967 OpFlags = X86II::MO_DARWIN_STUB;
1968 }
Eric Christopherfd179292009-08-27 18:07:15 +00001969
Chris Lattner48a7d022009-07-09 05:02:21 +00001970 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
1971 OpFlags);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001972 } else if (isTailCall) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001973 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00001974
Dale Johannesendd64c412009-02-04 00:33:20 +00001975 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00001976 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001977 Callee,InFlag);
1978 Callee = DAG.getRegister(Opc, getPointerTy());
1979 // Add register as live out.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001980 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001981 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001982
Chris Lattnerd96d0722007-02-25 06:40:16 +00001983 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001984 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001985 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001986
Dan Gohman98ca4f22009-08-05 01:29:28 +00001987 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00001988 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1989 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001990 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00001991 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001992
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001993 Ops.push_back(Chain);
1994 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001995
Dan Gohman98ca4f22009-08-05 01:29:28 +00001996 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00001997 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00001998
Gordon Henriksen86737662008-01-05 16:56:59 +00001999 // Add argument registers to the end of the list so that they are known live
2000 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002001 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2002 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2003 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002004
Evan Cheng586ccac2008-03-18 23:36:35 +00002005 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002006 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002007 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2008
2009 // Add an implicit use of AL for x86 vararg functions.
2010 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002011 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002012
Gabor Greifba36cb52008-08-28 21:40:38 +00002013 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002014 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002015
Dan Gohman98ca4f22009-08-05 01:29:28 +00002016 if (isTailCall) {
2017 // If this is the first return lowered for this function, add the regs
2018 // to the liveout set for the function.
2019 if (MF.getRegInfo().liveout_empty()) {
2020 SmallVector<CCValAssign, 16> RVLocs;
2021 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2022 *DAG.getContext());
2023 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2024 for (unsigned i = 0; i != RVLocs.size(); ++i)
2025 if (RVLocs[i].isRegLoc())
2026 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2027 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002028
Dan Gohman98ca4f22009-08-05 01:29:28 +00002029 assert(((Callee.getOpcode() == ISD::Register &&
2030 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
2031 cast<RegisterSDNode>(Callee)->getReg() == X86::R9)) ||
2032 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2033 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
2034 "Expecting an global address, external symbol, or register");
2035
2036 return DAG.getNode(X86ISD::TC_RETURN, dl,
2037 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002038 }
2039
Dale Johannesenace16102009-02-03 19:33:06 +00002040 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002041 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002042
Chris Lattner2d297092006-05-23 18:50:38 +00002043 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002044 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002045 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002046 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002047 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002048 // If this is is a call to a struct-return function, the callee
2049 // pops the hidden struct pointer, so we have to push it back.
2050 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002051 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002052 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002053 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002054
Gordon Henriksenae636f82008-01-03 16:47:34 +00002055 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002056 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002057 DAG.getIntPtrConstant(NumBytes, true),
2058 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2059 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002060 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002061 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002062
Chris Lattner3085e152007-02-25 08:59:22 +00002063 // Handle result values, copying them out of physregs into vregs that we
2064 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002065 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2066 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002067}
2068
Evan Cheng25ab6902006-09-08 06:48:29 +00002069
2070//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002071// Fast Calling Convention (tail call) implementation
2072//===----------------------------------------------------------------------===//
2073
2074// Like std call, callee cleans arguments, convention except that ECX is
2075// reserved for storing the tail called function address. Only 2 registers are
2076// free for argument passing (inreg). Tail call optimization is performed
2077// provided:
2078// * tailcallopt is enabled
2079// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002080// On X86_64 architecture with GOT-style position independent code only local
2081// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002082// To keep the stack aligned according to platform abi the function
2083// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2084// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002085// If a tail called function callee has more arguments than the caller the
2086// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002087// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002088// original REtADDR, but before the saved framepointer or the spilled registers
2089// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2090// stack layout:
2091// arg1
2092// arg2
2093// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002094// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002095// move area ]
2096// (possible EBP)
2097// ESI
2098// EDI
2099// local1 ..
2100
2101/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2102/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002103unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002104 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002105 MachineFunction &MF = DAG.getMachineFunction();
2106 const TargetMachine &TM = MF.getTarget();
2107 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2108 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002109 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002110 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002111 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002112 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2113 // Number smaller than 12 so just add the difference.
2114 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2115 } else {
2116 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002117 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002118 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002119 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002120 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002121}
2122
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2124/// for tail call optimization. Targets which want to do tail call
2125/// optimization should implement this function.
2126bool
2127X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002128 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002129 bool isVarArg,
2130 const SmallVectorImpl<ISD::InputArg> &Ins,
2131 SelectionDAG& DAG) const {
2132 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002133 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002134 return CalleeCC == CallingConv::Fast && CallerCC == CalleeCC;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002135}
2136
Dan Gohman3df24e62008-09-03 23:12:08 +00002137FastISel *
2138X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002139 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002140 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002141 DenseMap<const Value *, unsigned> &vm,
2142 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002143 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002144 DenseMap<const AllocaInst *, int> &am
2145#ifndef NDEBUG
2146 , SmallSet<Instruction*, 8> &cil
2147#endif
2148 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002149 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002150#ifndef NDEBUG
2151 , cil
2152#endif
2153 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002154}
2155
2156
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002157//===----------------------------------------------------------------------===//
2158// Other Lowering Hooks
2159//===----------------------------------------------------------------------===//
2160
2161
Dan Gohman475871a2008-07-27 21:46:04 +00002162SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002163 MachineFunction &MF = DAG.getMachineFunction();
2164 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2165 int ReturnAddrIndex = FuncInfo->getRAIndex();
2166
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002167 if (ReturnAddrIndex == 0) {
2168 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002169 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002170 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002171 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002172 }
2173
Evan Cheng25ab6902006-09-08 06:48:29 +00002174 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002175}
2176
2177
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002178bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2179 bool hasSymbolicDisplacement) {
2180 // Offset should fit into 32 bit immediate field.
2181 if (!isInt32(Offset))
2182 return false;
2183
2184 // If we don't have a symbolic displacement - we don't have any extra
2185 // restrictions.
2186 if (!hasSymbolicDisplacement)
2187 return true;
2188
2189 // FIXME: Some tweaks might be needed for medium code model.
2190 if (M != CodeModel::Small && M != CodeModel::Kernel)
2191 return false;
2192
2193 // For small code model we assume that latest object is 16MB before end of 31
2194 // bits boundary. We may also accept pretty large negative constants knowing
2195 // that all objects are in the positive half of address space.
2196 if (M == CodeModel::Small && Offset < 16*1024*1024)
2197 return true;
2198
2199 // For kernel code model we know that all object resist in the negative half
2200 // of 32bits address space. We may not accept negative offsets, since they may
2201 // be just off and we may accept pretty large positive ones.
2202 if (M == CodeModel::Kernel && Offset > 0)
2203 return true;
2204
2205 return false;
2206}
2207
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002208/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2209/// specific condition code, returning the condition code and the LHS/RHS of the
2210/// comparison to make.
2211static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2212 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002213 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002214 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2215 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2216 // X > -1 -> X == 0, jump !sign.
2217 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002218 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002219 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2220 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002221 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002222 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002223 // X < 1 -> X <= 0
2224 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002225 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002226 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002227 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002228
Evan Chengd9558e02006-01-06 00:43:03 +00002229 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002230 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002231 case ISD::SETEQ: return X86::COND_E;
2232 case ISD::SETGT: return X86::COND_G;
2233 case ISD::SETGE: return X86::COND_GE;
2234 case ISD::SETLT: return X86::COND_L;
2235 case ISD::SETLE: return X86::COND_LE;
2236 case ISD::SETNE: return X86::COND_NE;
2237 case ISD::SETULT: return X86::COND_B;
2238 case ISD::SETUGT: return X86::COND_A;
2239 case ISD::SETULE: return X86::COND_BE;
2240 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002241 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002242 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002243
Chris Lattner4c78e022008-12-23 23:42:27 +00002244 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002245
Chris Lattner4c78e022008-12-23 23:42:27 +00002246 // If LHS is a foldable load, but RHS is not, flip the condition.
2247 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2248 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2249 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2250 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002251 }
2252
Chris Lattner4c78e022008-12-23 23:42:27 +00002253 switch (SetCCOpcode) {
2254 default: break;
2255 case ISD::SETOLT:
2256 case ISD::SETOLE:
2257 case ISD::SETUGT:
2258 case ISD::SETUGE:
2259 std::swap(LHS, RHS);
2260 break;
2261 }
2262
2263 // On a floating point condition, the flags are set as follows:
2264 // ZF PF CF op
2265 // 0 | 0 | 0 | X > Y
2266 // 0 | 0 | 1 | X < Y
2267 // 1 | 0 | 0 | X == Y
2268 // 1 | 1 | 1 | unordered
2269 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002270 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002271 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002272 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002273 case ISD::SETOLT: // flipped
2274 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002275 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002276 case ISD::SETOLE: // flipped
2277 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002278 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002279 case ISD::SETUGT: // flipped
2280 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002281 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002282 case ISD::SETUGE: // flipped
2283 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002284 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002285 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002286 case ISD::SETNE: return X86::COND_NE;
2287 case ISD::SETUO: return X86::COND_P;
2288 case ISD::SETO: return X86::COND_NP;
Chris Lattner4c78e022008-12-23 23:42:27 +00002289 }
Evan Chengd9558e02006-01-06 00:43:03 +00002290}
2291
Evan Cheng4a460802006-01-11 00:33:36 +00002292/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2293/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002294/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002295static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002296 switch (X86CC) {
2297 default:
2298 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002299 case X86::COND_B:
2300 case X86::COND_BE:
2301 case X86::COND_E:
2302 case X86::COND_P:
2303 case X86::COND_A:
2304 case X86::COND_AE:
2305 case X86::COND_NE:
2306 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002307 return true;
2308 }
2309}
2310
Nate Begeman9008ca62009-04-27 18:41:29 +00002311/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2312/// the specified range (L, H].
2313static bool isUndefOrInRange(int Val, int Low, int Hi) {
2314 return (Val < 0) || (Val >= Low && Val < Hi);
2315}
2316
2317/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2318/// specified value.
2319static bool isUndefOrEqual(int Val, int CmpVal) {
2320 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002321 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002322 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002323}
2324
Nate Begeman9008ca62009-04-27 18:41:29 +00002325/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2326/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2327/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002328static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002329 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002330 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002331 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002332 return (Mask[0] < 2 && Mask[1] < 2);
2333 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002334}
2335
Nate Begeman9008ca62009-04-27 18:41:29 +00002336bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002337 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002338 N->getMask(M);
2339 return ::isPSHUFDMask(M, N->getValueType(0));
2340}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002341
Nate Begeman9008ca62009-04-27 18:41:29 +00002342/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2343/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002344static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002345 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002346 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002347
Nate Begeman9008ca62009-04-27 18:41:29 +00002348 // Lower quadword copied in order or undef.
2349 for (int i = 0; i != 4; ++i)
2350 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002351 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002352
Evan Cheng506d3df2006-03-29 23:07:14 +00002353 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002354 for (int i = 4; i != 8; ++i)
2355 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002356 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002357
Evan Cheng506d3df2006-03-29 23:07:14 +00002358 return true;
2359}
2360
Nate Begeman9008ca62009-04-27 18:41:29 +00002361bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002362 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002363 N->getMask(M);
2364 return ::isPSHUFHWMask(M, N->getValueType(0));
2365}
Evan Cheng506d3df2006-03-29 23:07:14 +00002366
Nate Begeman9008ca62009-04-27 18:41:29 +00002367/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2368/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002369static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002370 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002371 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002372
Rafael Espindola15684b22009-04-24 12:40:33 +00002373 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002374 for (int i = 4; i != 8; ++i)
2375 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002376 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002377
Rafael Espindola15684b22009-04-24 12:40:33 +00002378 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002379 for (int i = 0; i != 4; ++i)
2380 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002381 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002382
Rafael Espindola15684b22009-04-24 12:40:33 +00002383 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002384}
2385
Nate Begeman9008ca62009-04-27 18:41:29 +00002386bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002387 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002388 N->getMask(M);
2389 return ::isPSHUFLWMask(M, N->getValueType(0));
2390}
2391
Evan Cheng14aed5e2006-03-24 01:18:28 +00002392/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2393/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002394static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002395 int NumElems = VT.getVectorNumElements();
2396 if (NumElems != 2 && NumElems != 4)
2397 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002398
Nate Begeman9008ca62009-04-27 18:41:29 +00002399 int Half = NumElems / 2;
2400 for (int i = 0; i < Half; ++i)
2401 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002402 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002403 for (int i = Half; i < NumElems; ++i)
2404 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002405 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002406
Evan Cheng14aed5e2006-03-24 01:18:28 +00002407 return true;
2408}
2409
Nate Begeman9008ca62009-04-27 18:41:29 +00002410bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2411 SmallVector<int, 8> M;
2412 N->getMask(M);
2413 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002414}
2415
Evan Cheng213d2cf2007-05-17 18:45:50 +00002416/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002417/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2418/// half elements to come from vector 1 (which would equal the dest.) and
2419/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002420static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002421 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002422
2423 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002424 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002425
Nate Begeman9008ca62009-04-27 18:41:29 +00002426 int Half = NumElems / 2;
2427 for (int i = 0; i < Half; ++i)
2428 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002429 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002430 for (int i = Half; i < NumElems; ++i)
2431 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002432 return false;
2433 return true;
2434}
2435
Nate Begeman9008ca62009-04-27 18:41:29 +00002436static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2437 SmallVector<int, 8> M;
2438 N->getMask(M);
2439 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002440}
2441
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002442/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2443/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002444bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2445 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002446 return false;
2447
Evan Cheng2064a2b2006-03-28 06:50:32 +00002448 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002449 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2450 isUndefOrEqual(N->getMaskElt(1), 7) &&
2451 isUndefOrEqual(N->getMaskElt(2), 2) &&
2452 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002453}
2454
Evan Cheng5ced1d82006-04-06 23:23:56 +00002455/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2456/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002457bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2458 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002459
Evan Cheng5ced1d82006-04-06 23:23:56 +00002460 if (NumElems != 2 && NumElems != 4)
2461 return false;
2462
Evan Chengc5cdff22006-04-07 21:53:05 +00002463 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002464 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002465 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002466
Evan Chengc5cdff22006-04-07 21:53:05 +00002467 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002468 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002469 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002470
2471 return true;
2472}
2473
2474/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002475/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2476/// and MOVLHPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002477bool X86::isMOVHPMask(ShuffleVectorSDNode *N) {
2478 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002479
Evan Cheng5ced1d82006-04-06 23:23:56 +00002480 if (NumElems != 2 && NumElems != 4)
2481 return false;
2482
Evan Chengc5cdff22006-04-07 21:53:05 +00002483 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002484 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002485 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002486
Nate Begeman9008ca62009-04-27 18:41:29 +00002487 for (unsigned i = 0; i < NumElems/2; ++i)
2488 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002489 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002490
2491 return true;
2492}
2493
Nate Begeman9008ca62009-04-27 18:41:29 +00002494/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2495/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2496/// <2, 3, 2, 3>
2497bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2498 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002499
Nate Begeman9008ca62009-04-27 18:41:29 +00002500 if (NumElems != 4)
2501 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002502
2503 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Nate Begeman9008ca62009-04-27 18:41:29 +00002504 isUndefOrEqual(N->getMaskElt(1), 3) &&
Eric Christopherfd179292009-08-27 18:07:15 +00002505 isUndefOrEqual(N->getMaskElt(2), 2) &&
Nate Begeman9008ca62009-04-27 18:41:29 +00002506 isUndefOrEqual(N->getMaskElt(3), 3);
2507}
2508
Evan Cheng0038e592006-03-28 00:39:58 +00002509/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2510/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002511static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002512 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002513 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002514 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002515 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002516
Nate Begeman9008ca62009-04-27 18:41:29 +00002517 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2518 int BitI = Mask[i];
2519 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002520 if (!isUndefOrEqual(BitI, j))
2521 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002522 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002523 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002524 return false;
2525 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002526 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002527 return false;
2528 }
Evan Cheng0038e592006-03-28 00:39:58 +00002529 }
Evan Cheng0038e592006-03-28 00:39:58 +00002530 return true;
2531}
2532
Nate Begeman9008ca62009-04-27 18:41:29 +00002533bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2534 SmallVector<int, 8> M;
2535 N->getMask(M);
2536 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002537}
2538
Evan Cheng4fcb9222006-03-28 02:43:26 +00002539/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2540/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002541static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002542 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002543 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002544 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002545 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002546
Nate Begeman9008ca62009-04-27 18:41:29 +00002547 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2548 int BitI = Mask[i];
2549 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002550 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002551 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002552 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002553 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002554 return false;
2555 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002556 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002557 return false;
2558 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002559 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002560 return true;
2561}
2562
Nate Begeman9008ca62009-04-27 18:41:29 +00002563bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2564 SmallVector<int, 8> M;
2565 N->getMask(M);
2566 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002567}
2568
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002569/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2570/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2571/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002572static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002573 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002574 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002575 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002576
Nate Begeman9008ca62009-04-27 18:41:29 +00002577 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2578 int BitI = Mask[i];
2579 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002580 if (!isUndefOrEqual(BitI, j))
2581 return false;
2582 if (!isUndefOrEqual(BitI1, j))
2583 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002584 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002585 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002586}
2587
Nate Begeman9008ca62009-04-27 18:41:29 +00002588bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2589 SmallVector<int, 8> M;
2590 N->getMask(M);
2591 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2592}
2593
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002594/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2595/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2596/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002597static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002598 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002599 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2600 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002601
Nate Begeman9008ca62009-04-27 18:41:29 +00002602 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2603 int BitI = Mask[i];
2604 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002605 if (!isUndefOrEqual(BitI, j))
2606 return false;
2607 if (!isUndefOrEqual(BitI1, j))
2608 return false;
2609 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002610 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002611}
2612
Nate Begeman9008ca62009-04-27 18:41:29 +00002613bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2614 SmallVector<int, 8> M;
2615 N->getMask(M);
2616 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2617}
2618
Evan Cheng017dcc62006-04-21 01:05:10 +00002619/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2620/// specifies a shuffle of elements that is suitable for input to MOVSS,
2621/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002622static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002623 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002624 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002625
2626 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002627
Nate Begeman9008ca62009-04-27 18:41:29 +00002628 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002629 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002630
Nate Begeman9008ca62009-04-27 18:41:29 +00002631 for (int i = 1; i < NumElts; ++i)
2632 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002633 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002634
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002635 return true;
2636}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002637
Nate Begeman9008ca62009-04-27 18:41:29 +00002638bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2639 SmallVector<int, 8> M;
2640 N->getMask(M);
2641 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002642}
2643
Evan Cheng017dcc62006-04-21 01:05:10 +00002644/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2645/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002646/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002647static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002648 bool V2IsSplat = false, bool V2IsUndef = false) {
2649 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002650 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002651 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002652
Nate Begeman9008ca62009-04-27 18:41:29 +00002653 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002654 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002655
Nate Begeman9008ca62009-04-27 18:41:29 +00002656 for (int i = 1; i < NumOps; ++i)
2657 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2658 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2659 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002660 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002661
Evan Cheng39623da2006-04-20 08:58:49 +00002662 return true;
2663}
2664
Nate Begeman9008ca62009-04-27 18:41:29 +00002665static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002666 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002667 SmallVector<int, 8> M;
2668 N->getMask(M);
2669 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002670}
2671
Evan Chengd9539472006-04-14 21:59:03 +00002672/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2673/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002674bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2675 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002676 return false;
2677
2678 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002679 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002680 int Elt = N->getMaskElt(i);
2681 if (Elt >= 0 && Elt != 1)
2682 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002683 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002684
2685 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002686 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002687 int Elt = N->getMaskElt(i);
2688 if (Elt >= 0 && Elt != 3)
2689 return false;
2690 if (Elt == 3)
2691 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002692 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002693 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002694 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002695 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002696}
2697
2698/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2699/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002700bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2701 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002702 return false;
2703
2704 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002705 for (unsigned i = 0; i < 2; ++i)
2706 if (N->getMaskElt(i) > 0)
2707 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002708
2709 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002710 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002711 int Elt = N->getMaskElt(i);
2712 if (Elt >= 0 && Elt != 2)
2713 return false;
2714 if (Elt == 2)
2715 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002716 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002717 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002718 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002719}
2720
Evan Cheng0b457f02008-09-25 20:50:48 +00002721/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2722/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002723bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2724 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00002725
Nate Begeman9008ca62009-04-27 18:41:29 +00002726 for (int i = 0; i < e; ++i)
2727 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002728 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002729 for (int i = 0; i < e; ++i)
2730 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002731 return false;
2732 return true;
2733}
2734
Evan Cheng63d33002006-03-22 08:01:21 +00002735/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2736/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2737/// instructions.
2738unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002739 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2740 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2741
Evan Chengb9df0ca2006-03-22 02:53:00 +00002742 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2743 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002744 for (int i = 0; i < NumOperands; ++i) {
2745 int Val = SVOp->getMaskElt(NumOperands-i-1);
2746 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002747 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002748 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002749 if (i != NumOperands - 1)
2750 Mask <<= Shift;
2751 }
Evan Cheng63d33002006-03-22 08:01:21 +00002752 return Mask;
2753}
2754
Evan Cheng506d3df2006-03-29 23:07:14 +00002755/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2756/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2757/// instructions.
2758unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002759 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002760 unsigned Mask = 0;
2761 // 8 nodes, but we only care about the last 4.
2762 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002763 int Val = SVOp->getMaskElt(i);
2764 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002765 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002766 if (i != 4)
2767 Mask <<= 2;
2768 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002769 return Mask;
2770}
2771
2772/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2773/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2774/// instructions.
2775unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002776 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002777 unsigned Mask = 0;
2778 // 8 nodes, but we only care about the first 4.
2779 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002780 int Val = SVOp->getMaskElt(i);
2781 if (Val >= 0)
2782 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002783 if (i != 0)
2784 Mask <<= 2;
2785 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002786 return Mask;
2787}
2788
Evan Cheng37b73872009-07-30 08:33:02 +00002789/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2790/// constant +0.0.
2791bool X86::isZeroNode(SDValue Elt) {
2792 return ((isa<ConstantSDNode>(Elt) &&
2793 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
2794 (isa<ConstantFPSDNode>(Elt) &&
2795 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
2796}
2797
Nate Begeman9008ca62009-04-27 18:41:29 +00002798/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2799/// their permute mask.
2800static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2801 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002802 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002803 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002804 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00002805
Nate Begeman5a5ca152009-04-29 05:20:52 +00002806 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002807 int idx = SVOp->getMaskElt(i);
2808 if (idx < 0)
2809 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002810 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002811 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002812 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002813 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002814 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002815 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2816 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002817}
2818
Evan Cheng779ccea2007-12-07 21:30:01 +00002819/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2820/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00002821static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002822 unsigned NumElems = VT.getVectorNumElements();
2823 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002824 int idx = Mask[i];
2825 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002826 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002827 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002828 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002829 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002830 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002831 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002832}
2833
Evan Cheng533a0aa2006-04-19 20:35:22 +00002834/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2835/// match movhlps. The lower half elements should come from upper half of
2836/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002837/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002838static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2839 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002840 return false;
2841 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002842 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002843 return false;
2844 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002845 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002846 return false;
2847 return true;
2848}
2849
Evan Cheng5ced1d82006-04-06 23:23:56 +00002850/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002851/// is promoted to a vector. It also returns the LoadSDNode by reference if
2852/// required.
2853static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002854 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2855 return false;
2856 N = N->getOperand(0).getNode();
2857 if (!ISD::isNON_EXTLoad(N))
2858 return false;
2859 if (LD)
2860 *LD = cast<LoadSDNode>(N);
2861 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002862}
2863
Evan Cheng533a0aa2006-04-19 20:35:22 +00002864/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2865/// match movlp{s|d}. The lower half elements should come from lower half of
2866/// V1 (and in order), and the upper half elements should come from the upper
2867/// half of V2 (and in order). And since V1 will become the source of the
2868/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002869static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2870 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002871 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002872 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002873 // Is V2 is a vector load, don't do this transformation. We will try to use
2874 // load folding shufps op.
2875 if (ISD::isNON_EXTLoad(V2))
2876 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002877
Nate Begeman5a5ca152009-04-29 05:20:52 +00002878 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002879
Evan Cheng533a0aa2006-04-19 20:35:22 +00002880 if (NumElems != 2 && NumElems != 4)
2881 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002882 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002883 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002884 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002885 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002886 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002887 return false;
2888 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002889}
2890
Evan Cheng39623da2006-04-20 08:58:49 +00002891/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2892/// all the same.
2893static bool isSplatVector(SDNode *N) {
2894 if (N->getOpcode() != ISD::BUILD_VECTOR)
2895 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002896
Dan Gohman475871a2008-07-27 21:46:04 +00002897 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00002898 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2899 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002900 return false;
2901 return true;
2902}
2903
Evan Cheng213d2cf2007-05-17 18:45:50 +00002904/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00002905/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002906/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00002907static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00002908 SDValue V1 = N->getOperand(0);
2909 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002910 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2911 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002912 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002913 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002914 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00002915 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
2916 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00002917 if (Opc != ISD::BUILD_VECTOR ||
2918 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002919 return false;
2920 } else if (Idx >= 0) {
2921 unsigned Opc = V1.getOpcode();
2922 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
2923 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00002924 if (Opc != ISD::BUILD_VECTOR ||
2925 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00002926 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00002927 }
2928 }
2929 return true;
2930}
2931
2932/// getZeroVector - Returns a vector of specified type with all zero elements.
2933///
Owen Andersone50ed302009-08-10 22:56:29 +00002934static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00002935 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002936 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002937
Chris Lattner8a594482007-11-25 00:24:49 +00002938 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2939 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002940 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002941 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00002942 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
2943 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002944 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00002945 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
2946 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002947 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00002948 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
2949 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002950 }
Dale Johannesenace16102009-02-03 19:33:06 +00002951 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00002952}
2953
Chris Lattner8a594482007-11-25 00:24:49 +00002954/// getOnesVector - Returns a vector of specified type with all bits set.
2955///
Owen Andersone50ed302009-08-10 22:56:29 +00002956static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002957 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002958
Chris Lattner8a594482007-11-25 00:24:49 +00002959 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2960 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00002961 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00002962 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002963 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00002964 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00002965 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00002966 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00002967 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00002968}
2969
2970
Evan Cheng39623da2006-04-20 08:58:49 +00002971/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2972/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00002973static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002974 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002975 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002976
Evan Cheng39623da2006-04-20 08:58:49 +00002977 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002978 SmallVector<int, 8> MaskVec;
2979 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00002980
Nate Begeman5a5ca152009-04-29 05:20:52 +00002981 for (unsigned i = 0; i != NumElems; ++i) {
2982 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002983 MaskVec[i] = NumElems;
2984 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00002985 }
Evan Cheng39623da2006-04-20 08:58:49 +00002986 }
Evan Cheng39623da2006-04-20 08:58:49 +00002987 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00002988 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
2989 SVOp->getOperand(1), &MaskVec[0]);
2990 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00002991}
2992
Evan Cheng017dcc62006-04-21 01:05:10 +00002993/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2994/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00002995static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00002996 SDValue V2) {
2997 unsigned NumElems = VT.getVectorNumElements();
2998 SmallVector<int, 8> Mask;
2999 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003000 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003001 Mask.push_back(i);
3002 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003003}
3004
Nate Begeman9008ca62009-04-27 18:41:29 +00003005/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003006static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003007 SDValue V2) {
3008 unsigned NumElems = VT.getVectorNumElements();
3009 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003010 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003011 Mask.push_back(i);
3012 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003013 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003014 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003015}
3016
Nate Begeman9008ca62009-04-27 18:41:29 +00003017/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003018static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003019 SDValue V2) {
3020 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003021 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003022 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003023 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003024 Mask.push_back(i + Half);
3025 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003026 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003027 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003028}
3029
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003030/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003031static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003032 bool HasSSE2) {
3033 if (SV->getValueType(0).getVectorNumElements() <= 4)
3034 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003035
Owen Anderson825b72b2009-08-11 20:47:22 +00003036 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003037 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003038 DebugLoc dl = SV->getDebugLoc();
3039 SDValue V1 = SV->getOperand(0);
3040 int NumElems = VT.getVectorNumElements();
3041 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003042
Nate Begeman9008ca62009-04-27 18:41:29 +00003043 // unpack elements to the correct location
3044 while (NumElems > 4) {
3045 if (EltNo < NumElems/2) {
3046 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3047 } else {
3048 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3049 EltNo -= NumElems/2;
3050 }
3051 NumElems >>= 1;
3052 }
Eric Christopherfd179292009-08-27 18:07:15 +00003053
Nate Begeman9008ca62009-04-27 18:41:29 +00003054 // Perform the splat.
3055 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003056 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003057 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3058 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003059}
3060
Evan Chengba05f722006-04-21 23:03:30 +00003061/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003062/// vector of zero or undef vector. This produces a shuffle where the low
3063/// element of V2 is swizzled into the zero/undef vector, landing at element
3064/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003065static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003066 bool isZero, bool HasSSE2,
3067 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003068 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003069 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003070 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3071 unsigned NumElems = VT.getVectorNumElements();
3072 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003073 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003074 // If this is the insertion idx, put the low elt of V2 here.
3075 MaskVec.push_back(i == Idx ? NumElems : i);
3076 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003077}
3078
Evan Chengf26ffe92008-05-29 08:22:04 +00003079/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3080/// a shuffle that is zero.
3081static
Nate Begeman9008ca62009-04-27 18:41:29 +00003082unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3083 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003084 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003085 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003086 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003087 int Idx = SVOp->getMaskElt(Index);
3088 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003089 ++NumZeros;
3090 continue;
3091 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003092 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003093 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003094 ++NumZeros;
3095 else
3096 break;
3097 }
3098 return NumZeros;
3099}
3100
3101/// isVectorShift - Returns true if the shuffle can be implemented as a
3102/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003103/// FIXME: split into pslldqi, psrldqi, palignr variants.
3104static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003105 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003106 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003107
3108 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003109 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003110 if (!NumZeros) {
3111 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003112 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003113 if (!NumZeros)
3114 return false;
3115 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003116 bool SeenV1 = false;
3117 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003118 for (int i = NumZeros; i < NumElems; ++i) {
3119 int Val = isLeft ? (i - NumZeros) : i;
3120 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3121 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003122 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003123 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003124 SeenV1 = true;
3125 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003126 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003127 SeenV2 = true;
3128 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003129 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003130 return false;
3131 }
3132 if (SeenV1 && SeenV2)
3133 return false;
3134
Nate Begeman9008ca62009-04-27 18:41:29 +00003135 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003136 ShAmt = NumZeros;
3137 return true;
3138}
3139
3140
Evan Chengc78d3b42006-04-24 18:01:45 +00003141/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3142///
Dan Gohman475871a2008-07-27 21:46:04 +00003143static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003144 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003145 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003146 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003147 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003148
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003149 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003150 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003151 bool First = true;
3152 for (unsigned i = 0; i < 16; ++i) {
3153 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3154 if (ThisIsNonZero && First) {
3155 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003156 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003157 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003158 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003159 First = false;
3160 }
3161
3162 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003163 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003164 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3165 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003166 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003167 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003168 }
3169 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003170 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3171 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3172 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003173 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003174 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003175 } else
3176 ThisElt = LastElt;
3177
Gabor Greifba36cb52008-08-28 21:40:38 +00003178 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003179 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003180 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003181 }
3182 }
3183
Owen Anderson825b72b2009-08-11 20:47:22 +00003184 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003185}
3186
Bill Wendlinga348c562007-03-22 18:42:45 +00003187/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003188///
Dan Gohman475871a2008-07-27 21:46:04 +00003189static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003190 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003191 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003192 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003193 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003194
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003195 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003196 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003197 bool First = true;
3198 for (unsigned i = 0; i < 8; ++i) {
3199 bool isNonZero = (NonZeros & (1 << i)) != 0;
3200 if (isNonZero) {
3201 if (First) {
3202 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003203 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003204 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003205 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003206 First = false;
3207 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003208 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003209 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003210 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003211 }
3212 }
3213
3214 return V;
3215}
3216
Evan Chengf26ffe92008-05-29 08:22:04 +00003217/// getVShift - Return a vector logical shift node.
3218///
Owen Andersone50ed302009-08-10 22:56:29 +00003219static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003220 unsigned NumBits, SelectionDAG &DAG,
3221 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003222 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003223 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003224 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003225 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3226 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3227 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003228 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003229}
3230
Dan Gohman475871a2008-07-27 21:46:04 +00003231SDValue
3232X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003233 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003234 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003235 if (ISD::isBuildVectorAllZeros(Op.getNode())
3236 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003237 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3238 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3239 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003240 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003241 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003242
Gabor Greifba36cb52008-08-28 21:40:38 +00003243 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003244 return getOnesVector(Op.getValueType(), DAG, dl);
3245 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003246 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003247
Owen Andersone50ed302009-08-10 22:56:29 +00003248 EVT VT = Op.getValueType();
3249 EVT ExtVT = VT.getVectorElementType();
3250 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003251
3252 unsigned NumElems = Op.getNumOperands();
3253 unsigned NumZero = 0;
3254 unsigned NumNonZero = 0;
3255 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003256 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003257 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003258 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003259 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003260 if (Elt.getOpcode() == ISD::UNDEF)
3261 continue;
3262 Values.insert(Elt);
3263 if (Elt.getOpcode() != ISD::Constant &&
3264 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003265 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003266 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003267 NumZero++;
3268 else {
3269 NonZeros |= (1 << i);
3270 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003271 }
3272 }
3273
Dan Gohman7f321562007-06-25 16:23:39 +00003274 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003275 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003276 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003277 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003278
Chris Lattner67f453a2008-03-09 05:42:06 +00003279 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003280 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003281 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003282 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003283
Chris Lattner62098042008-03-09 01:05:04 +00003284 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3285 // the value are obviously zero, truncate the value to i32 and do the
3286 // insertion that way. Only do this if the value is non-constant or if the
3287 // value is a constant being inserted into element 0. It is cheaper to do
3288 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003289 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003290 (!IsAllConstants || Idx == 0)) {
3291 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3292 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003293 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3294 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003295
Chris Lattner62098042008-03-09 01:05:04 +00003296 // Truncate the value (which may itself be a constant) to i32, and
3297 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003298 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003299 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003300 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3301 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003302
Chris Lattner62098042008-03-09 01:05:04 +00003303 // Now we have our 32-bit value zero extended in the low element of
3304 // a vector. If Idx != 0, swizzle it into place.
3305 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003306 SmallVector<int, 4> Mask;
3307 Mask.push_back(Idx);
3308 for (unsigned i = 1; i != VecElts; ++i)
3309 Mask.push_back(i);
3310 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003311 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003312 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003313 }
Dale Johannesenace16102009-02-03 19:33:06 +00003314 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003315 }
3316 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003317
Chris Lattner19f79692008-03-08 22:59:52 +00003318 // If we have a constant or non-constant insertion into the low element of
3319 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3320 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003321 // depending on what the source datatype is.
3322 if (Idx == 0) {
3323 if (NumZero == 0) {
3324 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003325 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3326 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003327 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3328 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3329 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3330 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003331 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3332 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3333 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003334 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3335 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3336 Subtarget->hasSSE2(), DAG);
3337 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3338 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003339 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003340
3341 // Is it a vector logical left shift?
3342 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003343 X86::isZeroNode(Op.getOperand(0)) &&
3344 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003345 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003346 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003347 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003348 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003349 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003350 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003351
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003352 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003353 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003354
Chris Lattner19f79692008-03-08 22:59:52 +00003355 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3356 // is a non-constant being inserted into an element other than the low one,
3357 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3358 // movd/movss) to move this into the low element, then shuffle it into
3359 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003360 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003361 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003362
Evan Cheng0db9fe62006-04-25 20:13:52 +00003363 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003364 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3365 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003366 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003367 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003368 MaskVec.push_back(i == Idx ? 0 : 1);
3369 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003370 }
3371 }
3372
Chris Lattner67f453a2008-03-09 05:42:06 +00003373 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3374 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003375 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003376
Dan Gohmana3941172007-07-24 22:55:08 +00003377 // A vector full of immediates; various special cases are already
3378 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003379 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003380 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003381
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003382 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003383 if (EVTBits == 64) {
3384 if (NumNonZero == 1) {
3385 // One half is zero or undef.
3386 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003387 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003388 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003389 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3390 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003391 }
Dan Gohman475871a2008-07-27 21:46:04 +00003392 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003393 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003394
3395 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003396 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003397 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003398 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003399 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003400 }
3401
Bill Wendling826f36f2007-03-28 00:57:11 +00003402 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003403 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003404 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003405 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003406 }
3407
3408 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003409 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003410 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003411 if (NumElems == 4 && NumZero > 0) {
3412 for (unsigned i = 0; i < 4; ++i) {
3413 bool isZero = !(NonZeros & (1 << i));
3414 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003415 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003416 else
Dale Johannesenace16102009-02-03 19:33:06 +00003417 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003418 }
3419
3420 for (unsigned i = 0; i < 2; ++i) {
3421 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3422 default: break;
3423 case 0:
3424 V[i] = V[i*2]; // Must be a zero vector.
3425 break;
3426 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003427 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003428 break;
3429 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003430 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003431 break;
3432 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003433 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003434 break;
3435 }
3436 }
3437
Nate Begeman9008ca62009-04-27 18:41:29 +00003438 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003439 bool Reverse = (NonZeros & 0x3) == 2;
3440 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003441 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003442 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3443 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003444 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3445 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003446 }
3447
3448 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003449 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3450 // values to be inserted is equal to the number of elements, in which case
3451 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003452 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003453 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003454 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003455 getSubtarget()->hasSSE41()) {
3456 V[0] = DAG.getUNDEF(VT);
3457 for (unsigned i = 0; i < NumElems; ++i)
3458 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3459 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3460 Op.getOperand(i), DAG.getIntPtrConstant(i));
3461 return V[0];
3462 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003463 // Expand into a number of unpckl*.
3464 // e.g. for v4f32
3465 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3466 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3467 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003468 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003469 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003470 NumElems >>= 1;
3471 while (NumElems != 0) {
3472 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003473 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003474 NumElems >>= 1;
3475 }
3476 return V[0];
3477 }
3478
Dan Gohman475871a2008-07-27 21:46:04 +00003479 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003480}
3481
Nate Begemanb9a47b82009-02-23 08:49:38 +00003482// v8i16 shuffles - Prefer shuffles in the following order:
3483// 1. [all] pshuflw, pshufhw, optional move
3484// 2. [ssse3] 1 x pshufb
3485// 3. [ssse3] 2 x pshufb + 1 x por
3486// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003487static
Nate Begeman9008ca62009-04-27 18:41:29 +00003488SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3489 SelectionDAG &DAG, X86TargetLowering &TLI) {
3490 SDValue V1 = SVOp->getOperand(0);
3491 SDValue V2 = SVOp->getOperand(1);
3492 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003493 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003494
Nate Begemanb9a47b82009-02-23 08:49:38 +00003495 // Determine if more than 1 of the words in each of the low and high quadwords
3496 // of the result come from the same quadword of one of the two inputs. Undef
3497 // mask values count as coming from any quadword, for better codegen.
3498 SmallVector<unsigned, 4> LoQuad(4);
3499 SmallVector<unsigned, 4> HiQuad(4);
3500 BitVector InputQuads(4);
3501 for (unsigned i = 0; i < 8; ++i) {
3502 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003503 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003504 MaskVals.push_back(EltIdx);
3505 if (EltIdx < 0) {
3506 ++Quad[0];
3507 ++Quad[1];
3508 ++Quad[2];
3509 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003510 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003511 }
3512 ++Quad[EltIdx / 4];
3513 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003514 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003515
Nate Begemanb9a47b82009-02-23 08:49:38 +00003516 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003517 unsigned MaxQuad = 1;
3518 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003519 if (LoQuad[i] > MaxQuad) {
3520 BestLoQuad = i;
3521 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003522 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003523 }
3524
Nate Begemanb9a47b82009-02-23 08:49:38 +00003525 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003526 MaxQuad = 1;
3527 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003528 if (HiQuad[i] > MaxQuad) {
3529 BestHiQuad = i;
3530 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003531 }
3532 }
3533
Nate Begemanb9a47b82009-02-23 08:49:38 +00003534 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003535 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003536 // single pshufb instruction is necessary. If There are more than 2 input
3537 // quads, disable the next transformation since it does not help SSSE3.
3538 bool V1Used = InputQuads[0] || InputQuads[1];
3539 bool V2Used = InputQuads[2] || InputQuads[3];
3540 if (TLI.getSubtarget()->hasSSSE3()) {
3541 if (InputQuads.count() == 2 && V1Used && V2Used) {
3542 BestLoQuad = InputQuads.find_first();
3543 BestHiQuad = InputQuads.find_next(BestLoQuad);
3544 }
3545 if (InputQuads.count() > 2) {
3546 BestLoQuad = -1;
3547 BestHiQuad = -1;
3548 }
3549 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003550
Nate Begemanb9a47b82009-02-23 08:49:38 +00003551 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3552 // the shuffle mask. If a quad is scored as -1, that means that it contains
3553 // words from all 4 input quadwords.
3554 SDValue NewV;
3555 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003556 SmallVector<int, 8> MaskV;
3557 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3558 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003559 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003560 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3561 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3562 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003563
Nate Begemanb9a47b82009-02-23 08:49:38 +00003564 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3565 // source words for the shuffle, to aid later transformations.
3566 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003567 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003568 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003569 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003570 if (idx != (int)i)
3571 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003572 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003573 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003574 AllWordsInNewV = false;
3575 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003576 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003577
Nate Begemanb9a47b82009-02-23 08:49:38 +00003578 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3579 if (AllWordsInNewV) {
3580 for (int i = 0; i != 8; ++i) {
3581 int idx = MaskVals[i];
3582 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003583 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003584 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003585 if ((idx != i) && idx < 4)
3586 pshufhw = false;
3587 if ((idx != i) && idx > 3)
3588 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003589 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003590 V1 = NewV;
3591 V2Used = false;
3592 BestLoQuad = 0;
3593 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003594 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003595
Nate Begemanb9a47b82009-02-23 08:49:38 +00003596 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3597 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003598 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00003599 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00003600 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003601 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003602 }
Eric Christopherfd179292009-08-27 18:07:15 +00003603
Nate Begemanb9a47b82009-02-23 08:49:38 +00003604 // If we have SSSE3, and all words of the result are from 1 input vector,
3605 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3606 // is present, fall back to case 4.
3607 if (TLI.getSubtarget()->hasSSSE3()) {
3608 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003609
Nate Begemanb9a47b82009-02-23 08:49:38 +00003610 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00003611 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00003612 // mask, and elements that come from V1 in the V2 mask, so that the two
3613 // results can be OR'd together.
3614 bool TwoInputs = V1Used && V2Used;
3615 for (unsigned i = 0; i != 8; ++i) {
3616 int EltIdx = MaskVals[i] * 2;
3617 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003618 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3619 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003620 continue;
3621 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003622 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3623 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003624 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003625 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003626 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003627 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003628 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003629 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00003630 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003631
Nate Begemanb9a47b82009-02-23 08:49:38 +00003632 // Calculate the shuffle mask for the second input, shuffle it, and
3633 // OR it with the first shuffled input.
3634 pshufbMask.clear();
3635 for (unsigned i = 0; i != 8; ++i) {
3636 int EltIdx = MaskVals[i] * 2;
3637 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003638 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3639 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003640 continue;
3641 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003642 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3643 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003644 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003645 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00003646 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003647 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003648 MVT::v16i8, &pshufbMask[0], 16));
3649 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3650 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003651 }
3652
3653 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3654 // and update MaskVals with new element order.
3655 BitVector InOrder(8);
3656 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003657 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003658 for (int i = 0; i != 4; ++i) {
3659 int idx = MaskVals[i];
3660 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003661 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003662 InOrder.set(i);
3663 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003664 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003665 InOrder.set(i);
3666 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003667 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003668 }
3669 }
3670 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003671 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00003672 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003673 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003674 }
Eric Christopherfd179292009-08-27 18:07:15 +00003675
Nate Begemanb9a47b82009-02-23 08:49:38 +00003676 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3677 // and update MaskVals with the new element order.
3678 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003679 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003680 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003681 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003682 for (unsigned i = 4; i != 8; ++i) {
3683 int idx = MaskVals[i];
3684 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003685 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003686 InOrder.set(i);
3687 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003688 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003689 InOrder.set(i);
3690 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003691 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003692 }
3693 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003694 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003695 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003696 }
Eric Christopherfd179292009-08-27 18:07:15 +00003697
Nate Begemanb9a47b82009-02-23 08:49:38 +00003698 // In case BestHi & BestLo were both -1, which means each quadword has a word
3699 // from each of the four input quadwords, calculate the InOrder bitvector now
3700 // before falling through to the insert/extract cleanup.
3701 if (BestLoQuad == -1 && BestHiQuad == -1) {
3702 NewV = V1;
3703 for (int i = 0; i != 8; ++i)
3704 if (MaskVals[i] < 0 || MaskVals[i] == i)
3705 InOrder.set(i);
3706 }
Eric Christopherfd179292009-08-27 18:07:15 +00003707
Nate Begemanb9a47b82009-02-23 08:49:38 +00003708 // The other elements are put in the right place using pextrw and pinsrw.
3709 for (unsigned i = 0; i != 8; ++i) {
3710 if (InOrder[i])
3711 continue;
3712 int EltIdx = MaskVals[i];
3713 if (EltIdx < 0)
3714 continue;
3715 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00003716 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003717 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00003718 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003719 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003720 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003721 DAG.getIntPtrConstant(i));
3722 }
3723 return NewV;
3724}
3725
3726// v16i8 shuffles - Prefer shuffles in the following order:
3727// 1. [ssse3] 1 x pshufb
3728// 2. [ssse3] 2 x pshufb + 1 x por
3729// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3730static
Nate Begeman9008ca62009-04-27 18:41:29 +00003731SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3732 SelectionDAG &DAG, X86TargetLowering &TLI) {
3733 SDValue V1 = SVOp->getOperand(0);
3734 SDValue V2 = SVOp->getOperand(1);
3735 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003736 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003737 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00003738
Nate Begemanb9a47b82009-02-23 08:49:38 +00003739 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00003740 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00003741 // present, fall back to case 3.
3742 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3743 bool V1Only = true;
3744 bool V2Only = true;
3745 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003746 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003747 if (EltIdx < 0)
3748 continue;
3749 if (EltIdx < 16)
3750 V2Only = false;
3751 else
3752 V1Only = false;
3753 }
Eric Christopherfd179292009-08-27 18:07:15 +00003754
Nate Begemanb9a47b82009-02-23 08:49:38 +00003755 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3756 if (TLI.getSubtarget()->hasSSSE3()) {
3757 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003758
Nate Begemanb9a47b82009-02-23 08:49:38 +00003759 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00003760 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003761 //
3762 // Otherwise, we have elements from both input vectors, and must zero out
3763 // elements that come from V2 in the first mask, and V1 in the second mask
3764 // so that we can OR them together.
3765 bool TwoInputs = !(V1Only || V2Only);
3766 for (unsigned i = 0; i != 16; ++i) {
3767 int EltIdx = MaskVals[i];
3768 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003769 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003770 continue;
3771 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003772 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003773 }
3774 // If all the elements are from V2, assign it to V1 and return after
3775 // building the first pshufb.
3776 if (V2Only)
3777 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00003778 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003779 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003780 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003781 if (!TwoInputs)
3782 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00003783
Nate Begemanb9a47b82009-02-23 08:49:38 +00003784 // Calculate the shuffle mask for the second input, shuffle it, and
3785 // OR it with the first shuffled input.
3786 pshufbMask.clear();
3787 for (unsigned i = 0; i != 16; ++i) {
3788 int EltIdx = MaskVals[i];
3789 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003790 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003791 continue;
3792 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003793 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003794 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003795 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003796 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003797 MVT::v16i8, &pshufbMask[0], 16));
3798 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003799 }
Eric Christopherfd179292009-08-27 18:07:15 +00003800
Nate Begemanb9a47b82009-02-23 08:49:38 +00003801 // No SSSE3 - Calculate in place words and then fix all out of place words
3802 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3803 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00003804 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3805 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003806 SDValue NewV = V2Only ? V2 : V1;
3807 for (int i = 0; i != 8; ++i) {
3808 int Elt0 = MaskVals[i*2];
3809 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00003810
Nate Begemanb9a47b82009-02-23 08:49:38 +00003811 // This word of the result is all undef, skip it.
3812 if (Elt0 < 0 && Elt1 < 0)
3813 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003814
Nate Begemanb9a47b82009-02-23 08:49:38 +00003815 // This word of the result is already in the correct place, skip it.
3816 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3817 continue;
3818 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3819 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003820
Nate Begemanb9a47b82009-02-23 08:49:38 +00003821 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3822 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3823 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003824
3825 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3826 // using a single extract together, load it and store it.
3827 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003828 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00003829 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003830 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00003831 DAG.getIntPtrConstant(i));
3832 continue;
3833 }
3834
Nate Begemanb9a47b82009-02-23 08:49:38 +00003835 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003836 // source byte is not also odd, shift the extracted word left 8 bits
3837 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003838 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003839 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003840 DAG.getIntPtrConstant(Elt1 / 2));
3841 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003842 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003843 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003844 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003845 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3846 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003847 }
3848 // If Elt0 is defined, extract it from the appropriate source. If the
3849 // source byte is not also even, shift the extracted word right 8 bits. If
3850 // Elt1 was also defined, OR the extracted values together before
3851 // inserting them in the result.
3852 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003853 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003854 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3855 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003856 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003857 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003858 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003859 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3860 DAG.getConstant(0x00FF, MVT::i16));
3861 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00003862 : InsElt0;
3863 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003864 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003865 DAG.getIntPtrConstant(i));
3866 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003867 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003868}
3869
Evan Cheng7a831ce2007-12-15 03:00:47 +00003870/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3871/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3872/// done when every pair / quad of shuffle mask elements point to elements in
3873/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003874/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3875static
Nate Begeman9008ca62009-04-27 18:41:29 +00003876SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3877 SelectionDAG &DAG,
3878 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003879 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003880 SDValue V1 = SVOp->getOperand(0);
3881 SDValue V2 = SVOp->getOperand(1);
3882 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003883 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00003884 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00003885 EVT MaskEltVT = MaskVT.getVectorElementType();
3886 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003887 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003888 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003889 case MVT::v4f32: NewVT = MVT::v2f64; break;
3890 case MVT::v4i32: NewVT = MVT::v2i64; break;
3891 case MVT::v8i16: NewVT = MVT::v4i32; break;
3892 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003893 }
3894
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003895 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003896 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00003897 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003898 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003899 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003900 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003901 int Scale = NumElems / NewWidth;
3902 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003903 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003904 int StartIdx = -1;
3905 for (int j = 0; j < Scale; ++j) {
3906 int EltIdx = SVOp->getMaskElt(i+j);
3907 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003908 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003909 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00003910 StartIdx = EltIdx - (EltIdx % Scale);
3911 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00003912 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00003913 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003914 if (StartIdx == -1)
3915 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00003916 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003917 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003918 }
3919
Dale Johannesenace16102009-02-03 19:33:06 +00003920 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
3921 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003922 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003923}
3924
Evan Chengd880b972008-05-09 21:53:03 +00003925/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003926///
Owen Andersone50ed302009-08-10 22:56:29 +00003927static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003928 SDValue SrcOp, SelectionDAG &DAG,
3929 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003930 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003931 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00003932 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00003933 LD = dyn_cast<LoadSDNode>(SrcOp);
3934 if (!LD) {
3935 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3936 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00003937 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
3938 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00003939 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3940 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00003941 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003942 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00003943 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00003944 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3945 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
3946 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
3947 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00003948 SrcOp.getOperand(0)
3949 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003950 }
3951 }
3952 }
3953
Dale Johannesenace16102009-02-03 19:33:06 +00003954 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3955 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003956 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003957 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003958}
3959
Evan Chengace3c172008-07-22 21:13:36 +00003960/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3961/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003962static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00003963LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
3964 SDValue V1 = SVOp->getOperand(0);
3965 SDValue V2 = SVOp->getOperand(1);
3966 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003967 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00003968
Evan Chengace3c172008-07-22 21:13:36 +00003969 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00003970 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00003971 SmallVector<int, 8> Mask1(4U, -1);
3972 SmallVector<int, 8> PermMask;
3973 SVOp->getMask(PermMask);
3974
Evan Chengace3c172008-07-22 21:13:36 +00003975 unsigned NumHi = 0;
3976 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00003977 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003978 int Idx = PermMask[i];
3979 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00003980 Locs[i] = std::make_pair(-1, -1);
3981 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003982 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
3983 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00003984 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00003985 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003986 NumLo++;
3987 } else {
3988 Locs[i] = std::make_pair(1, NumHi);
3989 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003990 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003991 NumHi++;
3992 }
3993 }
3994 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003995
Evan Chengace3c172008-07-22 21:13:36 +00003996 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003997 // If no more than two elements come from either vector. This can be
3998 // implemented with two shuffles. First shuffle gather the elements.
3999 // The second shuffle, which takes the first shuffle as both of its
4000 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004001 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004002
Nate Begeman9008ca62009-04-27 18:41:29 +00004003 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004004
Evan Chengace3c172008-07-22 21:13:36 +00004005 for (unsigned i = 0; i != 4; ++i) {
4006 if (Locs[i].first == -1)
4007 continue;
4008 else {
4009 unsigned Idx = (i < 2) ? 0 : 4;
4010 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004011 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004012 }
4013 }
4014
Nate Begeman9008ca62009-04-27 18:41:29 +00004015 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004016 } else if (NumLo == 3 || NumHi == 3) {
4017 // Otherwise, we must have three elements from one vector, call it X, and
4018 // one element from the other, call it Y. First, use a shufps to build an
4019 // intermediate vector with the one element from Y and the element from X
4020 // that will be in the same half in the final destination (the indexes don't
4021 // matter). Then, use a shufps to build the final vector, taking the half
4022 // containing the element from Y from the intermediate, and the other half
4023 // from X.
4024 if (NumHi == 3) {
4025 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004026 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004027 std::swap(V1, V2);
4028 }
4029
4030 // Find the element from V2.
4031 unsigned HiIndex;
4032 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004033 int Val = PermMask[HiIndex];
4034 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004035 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004036 if (Val >= 4)
4037 break;
4038 }
4039
Nate Begeman9008ca62009-04-27 18:41:29 +00004040 Mask1[0] = PermMask[HiIndex];
4041 Mask1[1] = -1;
4042 Mask1[2] = PermMask[HiIndex^1];
4043 Mask1[3] = -1;
4044 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004045
4046 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004047 Mask1[0] = PermMask[0];
4048 Mask1[1] = PermMask[1];
4049 Mask1[2] = HiIndex & 1 ? 6 : 4;
4050 Mask1[3] = HiIndex & 1 ? 4 : 6;
4051 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004052 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004053 Mask1[0] = HiIndex & 1 ? 2 : 0;
4054 Mask1[1] = HiIndex & 1 ? 0 : 2;
4055 Mask1[2] = PermMask[2];
4056 Mask1[3] = PermMask[3];
4057 if (Mask1[2] >= 0)
4058 Mask1[2] += 4;
4059 if (Mask1[3] >= 0)
4060 Mask1[3] += 4;
4061 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004062 }
Evan Chengace3c172008-07-22 21:13:36 +00004063 }
4064
4065 // Break it into (shuffle shuffle_hi, shuffle_lo).
4066 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004067 SmallVector<int,8> LoMask(4U, -1);
4068 SmallVector<int,8> HiMask(4U, -1);
4069
4070 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004071 unsigned MaskIdx = 0;
4072 unsigned LoIdx = 0;
4073 unsigned HiIdx = 2;
4074 for (unsigned i = 0; i != 4; ++i) {
4075 if (i == 2) {
4076 MaskPtr = &HiMask;
4077 MaskIdx = 1;
4078 LoIdx = 0;
4079 HiIdx = 2;
4080 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004081 int Idx = PermMask[i];
4082 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004083 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004084 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004085 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004086 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004087 LoIdx++;
4088 } else {
4089 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004090 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004091 HiIdx++;
4092 }
4093 }
4094
Nate Begeman9008ca62009-04-27 18:41:29 +00004095 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4096 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4097 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004098 for (unsigned i = 0; i != 4; ++i) {
4099 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004100 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004101 } else {
4102 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004103 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004104 }
4105 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004106 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004107}
4108
Dan Gohman475871a2008-07-27 21:46:04 +00004109SDValue
4110X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004111 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004112 SDValue V1 = Op.getOperand(0);
4113 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004114 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004115 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004116 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004117 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004118 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4119 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004120 bool V1IsSplat = false;
4121 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004122
Nate Begeman9008ca62009-04-27 18:41:29 +00004123 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004124 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004125
Nate Begeman9008ca62009-04-27 18:41:29 +00004126 // Promote splats to v4f32.
4127 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004128 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004129 return Op;
4130 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004131 }
4132
Evan Cheng7a831ce2007-12-15 03:00:47 +00004133 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4134 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004135 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004136 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004137 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004138 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004139 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004140 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004141 // FIXME: Figure out a cleaner way to do this.
4142 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004143 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004144 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004145 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004146 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4147 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4148 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004149 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004150 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004151 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4152 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004153 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004154 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004155 }
4156 }
Eric Christopherfd179292009-08-27 18:07:15 +00004157
Nate Begeman9008ca62009-04-27 18:41:29 +00004158 if (X86::isPSHUFDMask(SVOp))
4159 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004160
Evan Chengf26ffe92008-05-29 08:22:04 +00004161 // Check if this can be converted into a logical shift.
4162 bool isLeft = false;
4163 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004164 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004165 bool isShift = getSubtarget()->hasSSE2() &&
4166 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004167 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004168 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004169 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004170 EVT EltVT = VT.getVectorElementType();
4171 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004172 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004173 }
Eric Christopherfd179292009-08-27 18:07:15 +00004174
Nate Begeman9008ca62009-04-27 18:41:29 +00004175 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004176 if (V1IsUndef)
4177 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004178 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004179 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004180 if (!isMMX)
4181 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004182 }
Eric Christopherfd179292009-08-27 18:07:15 +00004183
Nate Begeman9008ca62009-04-27 18:41:29 +00004184 // FIXME: fold these into legal mask.
4185 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4186 X86::isMOVSLDUPMask(SVOp) ||
4187 X86::isMOVHLPSMask(SVOp) ||
4188 X86::isMOVHPMask(SVOp) ||
4189 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004190 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004191
Nate Begeman9008ca62009-04-27 18:41:29 +00004192 if (ShouldXformToMOVHLPS(SVOp) ||
4193 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4194 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004195
Evan Chengf26ffe92008-05-29 08:22:04 +00004196 if (isShift) {
4197 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004198 EVT EltVT = VT.getVectorElementType();
4199 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004200 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004201 }
Eric Christopherfd179292009-08-27 18:07:15 +00004202
Evan Cheng9eca5e82006-10-25 21:49:50 +00004203 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004204 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4205 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004206 V1IsSplat = isSplatVector(V1.getNode());
4207 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004208
Chris Lattner8a594482007-11-25 00:24:49 +00004209 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004210 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004211 Op = CommuteVectorShuffle(SVOp, DAG);
4212 SVOp = cast<ShuffleVectorSDNode>(Op);
4213 V1 = SVOp->getOperand(0);
4214 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004215 std::swap(V1IsSplat, V2IsSplat);
4216 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004217 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004218 }
4219
Nate Begeman9008ca62009-04-27 18:41:29 +00004220 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4221 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004222 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004223 return V1;
4224 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4225 // the instruction selector will not match, so get a canonical MOVL with
4226 // swapped operands to undo the commute.
4227 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004228 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004229
Nate Begeman9008ca62009-04-27 18:41:29 +00004230 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4231 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4232 X86::isUNPCKLMask(SVOp) ||
4233 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004234 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004235
Evan Cheng9bbbb982006-10-25 20:48:19 +00004236 if (V2IsSplat) {
4237 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004238 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004239 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004240 SDValue NewMask = NormalizeMask(SVOp, DAG);
4241 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4242 if (NSVOp != SVOp) {
4243 if (X86::isUNPCKLMask(NSVOp, true)) {
4244 return NewMask;
4245 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4246 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004247 }
4248 }
4249 }
4250
Evan Cheng9eca5e82006-10-25 21:49:50 +00004251 if (Commuted) {
4252 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004253 // FIXME: this seems wrong.
4254 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4255 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4256 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4257 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4258 X86::isUNPCKLMask(NewSVOp) ||
4259 X86::isUNPCKHMask(NewSVOp))
4260 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004261 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004262
Nate Begemanb9a47b82009-02-23 08:49:38 +00004263 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004264
4265 // Normalize the node to match x86 shuffle ops if needed
4266 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4267 return CommuteVectorShuffle(SVOp, DAG);
4268
4269 // Check for legal shuffle and return?
4270 SmallVector<int, 16> PermMask;
4271 SVOp->getMask(PermMask);
4272 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004273 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004274
Evan Cheng14b32e12007-12-11 01:46:18 +00004275 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004276 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004277 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004278 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004279 return NewOp;
4280 }
4281
Owen Anderson825b72b2009-08-11 20:47:22 +00004282 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004283 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004284 if (NewOp.getNode())
4285 return NewOp;
4286 }
Eric Christopherfd179292009-08-27 18:07:15 +00004287
Evan Chengace3c172008-07-22 21:13:36 +00004288 // Handle all 4 wide cases with a number of shuffles except for MMX.
4289 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004290 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004291
Dan Gohman475871a2008-07-27 21:46:04 +00004292 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004293}
4294
Dan Gohman475871a2008-07-27 21:46:04 +00004295SDValue
4296X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004297 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004298 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004299 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004300 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004301 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004302 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004303 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004304 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004305 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004306 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004307 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4308 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4309 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004310 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4311 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004312 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004313 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004314 Op.getOperand(0)),
4315 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004316 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004317 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004318 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004319 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004320 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004321 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004322 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4323 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004324 // result has a single use which is a store or a bitcast to i32. And in
4325 // the case of a store, it's not worth it if the index is a constant 0,
4326 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004327 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004328 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004329 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004330 if ((User->getOpcode() != ISD::STORE ||
4331 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4332 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004333 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004334 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004335 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004336 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4337 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004338 Op.getOperand(0)),
4339 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004340 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4341 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004342 // ExtractPS works with constant index.
4343 if (isa<ConstantSDNode>(Op.getOperand(1)))
4344 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004345 }
Dan Gohman475871a2008-07-27 21:46:04 +00004346 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004347}
4348
4349
Dan Gohman475871a2008-07-27 21:46:04 +00004350SDValue
4351X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004352 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004353 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004354
Evan Cheng62a3f152008-03-24 21:52:23 +00004355 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004356 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004357 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004358 return Res;
4359 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004360
Owen Andersone50ed302009-08-10 22:56:29 +00004361 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004362 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004363 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004364 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004365 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004366 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004367 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004368 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4369 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004370 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004371 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004372 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004373 // Transform it so it match pextrw which produces a 32-bit result.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004374 EVT EltVT = (MVT::SimpleValueType)(VT.getSimpleVT().SimpleTy+1);
4375 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004376 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004377 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004378 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004379 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004380 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004381 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004382 if (Idx == 0)
4383 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004384
Evan Cheng0db9fe62006-04-25 20:13:52 +00004385 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004386 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004387 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004388 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004389 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004390 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004391 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004392 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004393 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4394 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4395 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004396 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004397 if (Idx == 0)
4398 return Op;
4399
4400 // UNPCKHPD the element to the lowest double word, then movsd.
4401 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4402 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004403 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004404 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004405 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004406 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004407 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004408 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004409 }
4410
Dan Gohman475871a2008-07-27 21:46:04 +00004411 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004412}
4413
Dan Gohman475871a2008-07-27 21:46:04 +00004414SDValue
4415X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004416 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004417 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004418 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004419
Dan Gohman475871a2008-07-27 21:46:04 +00004420 SDValue N0 = Op.getOperand(0);
4421 SDValue N1 = Op.getOperand(1);
4422 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004423
Dan Gohman8a55ce42009-09-23 21:02:20 +00004424 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004425 isa<ConstantSDNode>(N2)) {
Dan Gohman8a55ce42009-09-23 21:02:20 +00004426 unsigned Opc = (EltVT.getSizeInBits() == 8) ? X86ISD::PINSRB
4427 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004428 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4429 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004430 if (N1.getValueType() != MVT::i32)
4431 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4432 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004433 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004434 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004435 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004436 // Bits [7:6] of the constant are the source select. This will always be
4437 // zero here. The DAG Combiner may combine an extract_elt index into these
4438 // bits. For example (insert (extract, 3), 2) could be matched by putting
4439 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004440 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004441 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004442 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004443 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004444 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004445 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004446 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004447 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004448 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004449 // PINSR* works with constant index.
4450 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004451 }
Dan Gohman475871a2008-07-27 21:46:04 +00004452 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004453}
4454
Dan Gohman475871a2008-07-27 21:46:04 +00004455SDValue
4456X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004457 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004458 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004459
4460 if (Subtarget->hasSSE41())
4461 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4462
Dan Gohman8a55ce42009-09-23 21:02:20 +00004463 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004464 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004465
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004466 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004467 SDValue N0 = Op.getOperand(0);
4468 SDValue N1 = Op.getOperand(1);
4469 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004470
Dan Gohman8a55ce42009-09-23 21:02:20 +00004471 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004472 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4473 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004474 if (N1.getValueType() != MVT::i32)
4475 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4476 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004477 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004478 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004479 }
Dan Gohman475871a2008-07-27 21:46:04 +00004480 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004481}
4482
Dan Gohman475871a2008-07-27 21:46:04 +00004483SDValue
4484X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004485 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004486 if (Op.getValueType() == MVT::v2f32)
4487 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4488 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4489 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004490 Op.getOperand(0))));
4491
Owen Anderson825b72b2009-08-11 20:47:22 +00004492 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4493 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004494
Owen Anderson825b72b2009-08-11 20:47:22 +00004495 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4496 EVT VT = MVT::v2i32;
4497 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004498 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004499 case MVT::v16i8:
4500 case MVT::v8i16:
4501 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004502 break;
4503 }
Dale Johannesenace16102009-02-03 19:33:06 +00004504 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4505 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004506}
4507
Bill Wendling056292f2008-09-16 21:48:12 +00004508// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4509// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4510// one of the above mentioned nodes. It has to be wrapped because otherwise
4511// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4512// be used to form addressing mode. These wrapped nodes will be selected
4513// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004514SDValue
4515X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004516 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004517
Chris Lattner41621a22009-06-26 19:22:52 +00004518 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4519 // global base reg.
4520 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004521 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004522 CodeModel::Model M = getTargetMachine().getCodeModel();
4523
Chris Lattner4f066492009-07-11 20:29:19 +00004524 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004525 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004526 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004527 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004528 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004529 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004530 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004531
Evan Cheng1606e8e2009-03-13 07:51:59 +00004532 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004533 CP->getAlignment(),
4534 CP->getOffset(), OpFlag);
4535 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004536 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004537 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004538 if (OpFlag) {
4539 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004540 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004541 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004542 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004543 }
4544
4545 return Result;
4546}
4547
Chris Lattner18c59872009-06-27 04:16:01 +00004548SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4549 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004550
Chris Lattner18c59872009-06-27 04:16:01 +00004551 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4552 // global base reg.
4553 unsigned char OpFlag = 0;
4554 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004555 CodeModel::Model M = getTargetMachine().getCodeModel();
4556
Chris Lattner4f066492009-07-11 20:29:19 +00004557 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004558 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004559 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004560 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004561 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004562 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004563 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004564
Chris Lattner18c59872009-06-27 04:16:01 +00004565 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4566 OpFlag);
4567 DebugLoc DL = JT->getDebugLoc();
4568 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004569
Chris Lattner18c59872009-06-27 04:16:01 +00004570 // With PIC, the address is actually $g + Offset.
4571 if (OpFlag) {
4572 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4573 DAG.getNode(X86ISD::GlobalBaseReg,
4574 DebugLoc::getUnknownLoc(), getPointerTy()),
4575 Result);
4576 }
Eric Christopherfd179292009-08-27 18:07:15 +00004577
Chris Lattner18c59872009-06-27 04:16:01 +00004578 return Result;
4579}
4580
4581SDValue
4582X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4583 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004584
Chris Lattner18c59872009-06-27 04:16:01 +00004585 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4586 // global base reg.
4587 unsigned char OpFlag = 0;
4588 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004589 CodeModel::Model M = getTargetMachine().getCodeModel();
4590
Chris Lattner4f066492009-07-11 20:29:19 +00004591 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004592 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004593 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004594 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004595 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004596 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004597 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004598
Chris Lattner18c59872009-06-27 04:16:01 +00004599 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00004600
Chris Lattner18c59872009-06-27 04:16:01 +00004601 DebugLoc DL = Op.getDebugLoc();
4602 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004603
4604
Chris Lattner18c59872009-06-27 04:16:01 +00004605 // With PIC, the address is actually $g + Offset.
4606 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004607 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004608 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4609 DAG.getNode(X86ISD::GlobalBaseReg,
4610 DebugLoc::getUnknownLoc(),
4611 getPointerTy()),
4612 Result);
4613 }
Eric Christopherfd179292009-08-27 18:07:15 +00004614
Chris Lattner18c59872009-06-27 04:16:01 +00004615 return Result;
4616}
4617
Dan Gohman475871a2008-07-27 21:46:04 +00004618SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004619X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004620 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004621 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004622 // Create the TargetGlobalAddress node, folding in the constant
4623 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004624 unsigned char OpFlags =
4625 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004626 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00004627 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004628 if (OpFlags == X86II::MO_NO_FLAG &&
4629 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004630 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00004631 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00004632 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004633 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004634 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004635 }
Eric Christopherfd179292009-08-27 18:07:15 +00004636
Chris Lattner4f066492009-07-11 20:29:19 +00004637 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004638 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00004639 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4640 else
4641 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004642
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004643 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00004644 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004645 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4646 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004647 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004648 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004649
Chris Lattner36c25012009-07-10 07:34:39 +00004650 // For globals that require a load from a stub to get the address, emit the
4651 // load.
4652 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00004653 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004654 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004655
Dan Gohman6520e202008-10-18 02:06:02 +00004656 // If there was a non-zero offset that we didn't fold, create an explicit
4657 // addition for it.
4658 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004659 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004660 DAG.getConstant(Offset, getPointerTy()));
4661
Evan Cheng0db9fe62006-04-25 20:13:52 +00004662 return Result;
4663}
4664
Evan Chengda43bcf2008-09-24 00:05:32 +00004665SDValue
4666X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4667 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004668 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004669 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004670}
4671
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004672static SDValue
4673GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00004674 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004675 unsigned char OperandFlags) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004676 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004677 DebugLoc dl = GA->getDebugLoc();
4678 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4679 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004680 GA->getOffset(),
4681 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004682 if (InFlag) {
4683 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004684 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004685 } else {
4686 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004687 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004688 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004689 SDValue Flag = Chain.getValue(1);
4690 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004691}
4692
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004693// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004694static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004695LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004696 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004697 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004698 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4699 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004700 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004701 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004702 PtrVT), InFlag);
4703 InFlag = Chain.getValue(1);
4704
Chris Lattnerb903bed2009-06-26 21:20:29 +00004705 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004706}
4707
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004708// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004709static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004710LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004711 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004712 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4713 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004714}
4715
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004716// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4717// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004718static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004719 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004720 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004721 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004722 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004723 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4724 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004725 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00004726 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004727
4728 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4729 NULL, 0);
4730
Chris Lattnerb903bed2009-06-26 21:20:29 +00004731 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004732 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4733 // initialexec.
4734 unsigned WrapperKind = X86ISD::Wrapper;
4735 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004736 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004737 } else if (is64Bit) {
4738 assert(model == TLSModel::InitialExec);
4739 OperandFlags = X86II::MO_GOTTPOFF;
4740 WrapperKind = X86ISD::WrapperRIP;
4741 } else {
4742 assert(model == TLSModel::InitialExec);
4743 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004744 }
Eric Christopherfd179292009-08-27 18:07:15 +00004745
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004746 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4747 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004748 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004749 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004750 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004751
Rafael Espindola9a580232009-02-27 13:37:18 +00004752 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004753 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004754 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004755
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004756 // The address of the thread local variable is the add of the thread
4757 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004758 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004759}
4760
Dan Gohman475871a2008-07-27 21:46:04 +00004761SDValue
4762X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004763 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004764 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004765 assert(Subtarget->isTargetELF() &&
4766 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004767 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00004768 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00004769
Chris Lattnerb903bed2009-06-26 21:20:29 +00004770 // If GV is an alias then use the aliasee for determining
4771 // thread-localness.
4772 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
4773 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00004774
Chris Lattnerb903bed2009-06-26 21:20:29 +00004775 TLSModel::Model model = getTLSModel(GV,
4776 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00004777
Chris Lattnerb903bed2009-06-26 21:20:29 +00004778 switch (model) {
4779 case TLSModel::GeneralDynamic:
4780 case TLSModel::LocalDynamic: // not implemented
4781 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00004782 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00004783 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00004784
Chris Lattnerb903bed2009-06-26 21:20:29 +00004785 case TLSModel::InitialExec:
4786 case TLSModel::LocalExec:
4787 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
4788 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004789 }
Eric Christopherfd179292009-08-27 18:07:15 +00004790
Torok Edwinc23197a2009-07-14 16:55:14 +00004791 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00004792 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004793}
4794
Evan Cheng0db9fe62006-04-25 20:13:52 +00004795
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004796/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004797/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004798SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004799 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00004800 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004801 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004802 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004803 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004804 SDValue ShOpLo = Op.getOperand(0);
4805 SDValue ShOpHi = Op.getOperand(1);
4806 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00004807 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00004808 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00004809 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004810
Dan Gohman475871a2008-07-27 21:46:04 +00004811 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004812 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004813 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4814 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004815 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004816 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4817 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004818 }
Evan Chenge3413162006-01-09 18:33:28 +00004819
Owen Anderson825b72b2009-08-11 20:47:22 +00004820 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
4821 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004822 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004823 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004824
Dan Gohman475871a2008-07-27 21:46:04 +00004825 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00004826 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00004827 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4828 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004829
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004830 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004831 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4832 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004833 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004834 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4835 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004836 }
4837
Dan Gohman475871a2008-07-27 21:46:04 +00004838 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004839 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004840}
Evan Chenga3195e82006-01-12 22:54:21 +00004841
Dan Gohman475871a2008-07-27 21:46:04 +00004842SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004843 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00004844
4845 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004846 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00004847 return Op;
4848 }
4849 return SDValue();
4850 }
4851
Owen Anderson825b72b2009-08-11 20:47:22 +00004852 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004853 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004854
Eli Friedman36df4992009-05-27 00:47:34 +00004855 // These are really Legal; return the operand so the caller accepts it as
4856 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00004857 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00004858 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00004859 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00004860 Subtarget->is64Bit()) {
4861 return Op;
4862 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004863
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004864 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004865 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004866 MachineFunction &MF = DAG.getMachineFunction();
4867 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman475871a2008-07-27 21:46:04 +00004868 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00004869 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00004870 StackSlot,
4871 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00004872 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
4873}
Evan Cheng0db9fe62006-04-25 20:13:52 +00004874
Owen Andersone50ed302009-08-10 22:56:29 +00004875SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00004876 SDValue StackSlot,
4877 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004878 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00004879 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00004880 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004881 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004882 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00004883 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00004884 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004885 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004886 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004887 Ops.push_back(Chain);
4888 Ops.push_back(StackSlot);
4889 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00004890 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00004891 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004892
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004893 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004894 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00004895 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004896
4897 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4898 // shouldn't be necessary except that RFP cannot be live across
4899 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004900 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004901 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00004902 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00004903 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004904 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00004905 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004906 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004907 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004908 Ops.push_back(DAG.getValueType(Op.getValueType()));
4909 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00004910 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
4911 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00004912 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004913 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004914
Evan Cheng0db9fe62006-04-25 20:13:52 +00004915 return Result;
4916}
4917
Bill Wendling8b8a6362009-01-17 03:56:04 +00004918// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
4919SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
4920 // This algorithm is not obvious. Here it is in C code, more or less:
4921 /*
4922 double uint64_to_double( uint32_t hi, uint32_t lo ) {
4923 static const __m128i exp = { 0x4330000045300000ULL, 0 };
4924 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00004925
Bill Wendling8b8a6362009-01-17 03:56:04 +00004926 // Copy ints to xmm registers.
4927 __m128i xh = _mm_cvtsi32_si128( hi );
4928 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00004929
Bill Wendling8b8a6362009-01-17 03:56:04 +00004930 // Combine into low half of a single xmm register.
4931 __m128i x = _mm_unpacklo_epi32( xh, xl );
4932 __m128d d;
4933 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00004934
Bill Wendling8b8a6362009-01-17 03:56:04 +00004935 // Merge in appropriate exponents to give the integer bits the right
4936 // magnitude.
4937 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00004938
Bill Wendling8b8a6362009-01-17 03:56:04 +00004939 // Subtract away the biases to deal with the IEEE-754 double precision
4940 // implicit 1.
4941 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00004942
Bill Wendling8b8a6362009-01-17 03:56:04 +00004943 // All conversions up to here are exact. The correctly rounded result is
4944 // calculated using the current rounding mode using the following
4945 // horizontal add.
4946 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
4947 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
4948 // store doesn't really need to be here (except
4949 // maybe to zero the other double)
4950 return sd;
4951 }
4952 */
Dale Johannesen040225f2008-10-21 23:07:49 +00004953
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004954 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00004955 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00004956
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004957 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004958 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00004959 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
4960 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
4961 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
4962 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00004963 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004964 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004965
Bill Wendling8b8a6362009-01-17 03:56:04 +00004966 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00004967 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00004968 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00004969 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00004970 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00004971 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004972 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004973
Owen Anderson825b72b2009-08-11 20:47:22 +00004974 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4975 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004976 Op.getOperand(0),
4977 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004978 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4979 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004980 Op.getOperand(0),
4981 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004982 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
4983 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004984 PseudoSourceValue::getConstantPool(), 0,
4985 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00004986 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
4987 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
4988 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004989 PseudoSourceValue::getConstantPool(), 0,
4990 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00004991 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004992
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004993 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00004994 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00004995 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
4996 DAG.getUNDEF(MVT::v2f64), ShufMask);
4997 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
4998 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004999 DAG.getIntPtrConstant(0));
5000}
5001
Bill Wendling8b8a6362009-01-17 03:56:04 +00005002// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5003SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005004 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005005 // FP constant to bias correct the final result.
5006 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005007 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005008
5009 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005010 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5011 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005012 Op.getOperand(0),
5013 DAG.getIntPtrConstant(0)));
5014
Owen Anderson825b72b2009-08-11 20:47:22 +00005015 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5016 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005017 DAG.getIntPtrConstant(0));
5018
5019 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005020 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5021 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005022 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005023 MVT::v2f64, Load)),
5024 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005025 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005026 MVT::v2f64, Bias)));
5027 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5028 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005029 DAG.getIntPtrConstant(0));
5030
5031 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005032 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005033
5034 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005035 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005036
Owen Anderson825b72b2009-08-11 20:47:22 +00005037 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005038 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005039 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005040 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005041 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005042 }
5043
5044 // Handle final rounding.
5045 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005046}
5047
5048SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005049 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005050 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005051
Evan Chenga06ec9e2009-01-19 08:08:22 +00005052 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5053 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5054 // the optimization here.
5055 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005056 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005057
Owen Andersone50ed302009-08-10 22:56:29 +00005058 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005059 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005060 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005061 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005062 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005063
Bill Wendling8b8a6362009-01-17 03:56:04 +00005064 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005065 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005066 return LowerUINT_TO_FP_i32(Op, DAG);
5067 }
5068
Owen Anderson825b72b2009-08-11 20:47:22 +00005069 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005070
5071 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005072 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005073 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5074 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5075 getPointerTy(), StackSlot, WordOff);
5076 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5077 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005078 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005079 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005080 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005081}
5082
Dan Gohman475871a2008-07-27 21:46:04 +00005083std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005084FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005085 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005086
Owen Andersone50ed302009-08-10 22:56:29 +00005087 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005088
5089 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005090 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5091 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005092 }
5093
Owen Anderson825b72b2009-08-11 20:47:22 +00005094 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5095 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005096 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005097
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005098 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005099 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005100 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005101 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005102 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005103 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005104 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005105 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005106
Evan Cheng87c89352007-10-15 20:11:21 +00005107 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5108 // stack slot.
5109 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005110 unsigned MemSize = DstTy.getSizeInBits()/8;
Evan Cheng87c89352007-10-15 20:11:21 +00005111 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman475871a2008-07-27 21:46:04 +00005112 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005113
Evan Cheng0db9fe62006-04-25 20:13:52 +00005114 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005115 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005116 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005117 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5118 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5119 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005120 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005121
Dan Gohman475871a2008-07-27 21:46:04 +00005122 SDValue Chain = DAG.getEntryNode();
5123 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005124 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005125 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005126 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00005127 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005128 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005129 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005130 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5131 };
Dale Johannesenace16102009-02-03 19:33:06 +00005132 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005133 Chain = Value.getValue(1);
5134 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
5135 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5136 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005137
Evan Cheng0db9fe62006-04-25 20:13:52 +00005138 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005139 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005140 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005141
Chris Lattner27a6c732007-11-24 07:07:01 +00005142 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005143}
5144
Dan Gohman475871a2008-07-27 21:46:04 +00005145SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005146 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005147 if (Op.getValueType() == MVT::v2i32 &&
5148 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005149 return Op;
5150 }
5151 return SDValue();
5152 }
5153
Eli Friedman948e95a2009-05-23 09:59:16 +00005154 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005155 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005156 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5157 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005158
Chris Lattner27a6c732007-11-24 07:07:01 +00005159 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005160 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005161 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005162}
5163
Eli Friedman948e95a2009-05-23 09:59:16 +00005164SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5165 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5166 SDValue FIST = Vals.first, StackSlot = Vals.second;
5167 assert(FIST.getNode() && "Unexpected failure");
5168
5169 // Load the result.
5170 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5171 FIST, StackSlot, NULL, 0);
5172}
5173
Dan Gohman475871a2008-07-27 21:46:04 +00005174SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005175 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005176 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005177 EVT VT = Op.getValueType();
5178 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005179 if (VT.isVector())
5180 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005181 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005182 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005183 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005184 CV.push_back(C);
5185 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005186 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005187 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005188 CV.push_back(C);
5189 CV.push_back(C);
5190 CV.push_back(C);
5191 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005192 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005193 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005194 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005195 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005196 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005197 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005198 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005199}
5200
Dan Gohman475871a2008-07-27 21:46:04 +00005201SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005202 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005203 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005204 EVT VT = Op.getValueType();
5205 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005206 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005207 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005208 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005209 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005210 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005211 CV.push_back(C);
5212 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005213 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005214 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005215 CV.push_back(C);
5216 CV.push_back(C);
5217 CV.push_back(C);
5218 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005219 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005220 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005221 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005222 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005223 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005224 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005225 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005226 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005227 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5228 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005229 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005230 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005231 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005232 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005233 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005234}
5235
Dan Gohman475871a2008-07-27 21:46:04 +00005236SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005237 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005238 SDValue Op0 = Op.getOperand(0);
5239 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005240 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005241 EVT VT = Op.getValueType();
5242 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005243
5244 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005245 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005246 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005247 SrcVT = VT;
5248 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005249 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005250 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005251 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005252 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005253 }
5254
5255 // At this point the operands and the result should have the same
5256 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005257
Evan Cheng68c47cb2007-01-05 07:55:56 +00005258 // First get the sign bit of second operand.
5259 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005260 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005261 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5262 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005263 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005264 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5265 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5266 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5267 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005268 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005269 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005270 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005271 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005272 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005273 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005274 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005275
5276 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005277 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005278 // Op0 is MVT::f32, Op1 is MVT::f64.
5279 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5280 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5281 DAG.getConstant(32, MVT::i32));
5282 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5283 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005284 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005285 }
5286
Evan Cheng73d6cf12007-01-05 21:37:56 +00005287 // Clear first operand sign bit.
5288 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005289 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005290 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5291 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005292 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005293 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5294 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5295 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5296 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005297 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005298 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005299 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005300 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005301 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005302 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005303 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005304
5305 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005306 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005307}
5308
Dan Gohman076aee32009-03-04 19:44:21 +00005309/// Emit nodes that will be selected as "test Op0,Op0", or something
5310/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005311SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5312 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005313 DebugLoc dl = Op.getDebugLoc();
5314
Dan Gohman31125812009-03-07 01:58:32 +00005315 // CF and OF aren't always set the way we want. Determine which
5316 // of these we need.
5317 bool NeedCF = false;
5318 bool NeedOF = false;
5319 switch (X86CC) {
5320 case X86::COND_A: case X86::COND_AE:
5321 case X86::COND_B: case X86::COND_BE:
5322 NeedCF = true;
5323 break;
5324 case X86::COND_G: case X86::COND_GE:
5325 case X86::COND_L: case X86::COND_LE:
5326 case X86::COND_O: case X86::COND_NO:
5327 NeedOF = true;
5328 break;
5329 default: break;
5330 }
5331
Dan Gohman076aee32009-03-04 19:44:21 +00005332 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005333 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5334 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5335 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005336 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005337 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005338 switch (Op.getNode()->getOpcode()) {
5339 case ISD::ADD:
5340 // Due to an isel shortcoming, be conservative if this add is likely to
5341 // be selected as part of a load-modify-store instruction. When the root
5342 // node in a match is a store, isel doesn't know how to remap non-chain
5343 // non-flag uses of other nodes in the match, such as the ADD in this
5344 // case. This leads to the ADD being left around and reselected, with
5345 // the result being two adds in the output.
5346 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5347 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5348 if (UI->getOpcode() == ISD::STORE)
5349 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005350 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005351 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5352 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005353 if (C->getAPIntValue() == 1) {
5354 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005355 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005356 break;
5357 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005358 // An add of negative one (subtract of one) will be selected as a DEC.
5359 if (C->getAPIntValue().isAllOnesValue()) {
5360 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005361 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005362 break;
5363 }
5364 }
Dan Gohman076aee32009-03-04 19:44:21 +00005365 // Otherwise use a regular EFLAGS-setting add.
5366 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005367 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005368 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005369 case ISD::AND: {
5370 // If the primary and result isn't used, don't bother using X86ISD::AND,
5371 // because a TEST instruction will be better.
5372 bool NonFlagUse = false;
5373 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5374 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5375 if (UI->getOpcode() != ISD::BRCOND &&
5376 UI->getOpcode() != ISD::SELECT &&
5377 UI->getOpcode() != ISD::SETCC) {
5378 NonFlagUse = true;
5379 break;
5380 }
5381 if (!NonFlagUse)
5382 break;
5383 }
5384 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005385 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005386 case ISD::OR:
5387 case ISD::XOR:
5388 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005389 // likely to be selected as part of a load-modify-store instruction.
5390 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5391 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5392 if (UI->getOpcode() == ISD::STORE)
5393 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005394 // Otherwise use a regular EFLAGS-setting instruction.
5395 switch (Op.getNode()->getOpcode()) {
5396 case ISD::SUB: Opcode = X86ISD::SUB; break;
5397 case ISD::OR: Opcode = X86ISD::OR; break;
5398 case ISD::XOR: Opcode = X86ISD::XOR; break;
5399 case ISD::AND: Opcode = X86ISD::AND; break;
5400 default: llvm_unreachable("unexpected operator!");
5401 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005402 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005403 break;
5404 case X86ISD::ADD:
5405 case X86ISD::SUB:
5406 case X86ISD::INC:
5407 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005408 case X86ISD::OR:
5409 case X86ISD::XOR:
5410 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005411 return SDValue(Op.getNode(), 1);
5412 default:
5413 default_case:
5414 break;
5415 }
5416 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005417 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005418 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005419 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005420 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005421 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005422 DAG.ReplaceAllUsesWith(Op, New);
5423 return SDValue(New.getNode(), 1);
5424 }
5425 }
5426
5427 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005428 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005429 DAG.getConstant(0, Op.getValueType()));
5430}
5431
5432/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5433/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005434SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5435 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005436 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5437 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005438 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005439
5440 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005441 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005442}
5443
Dan Gohman475871a2008-07-27 21:46:04 +00005444SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005445 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005446 SDValue Op0 = Op.getOperand(0);
5447 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005448 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005449 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005450
Dan Gohmane5af2d32009-01-29 01:59:02 +00005451 // Lower (X & (1 << N)) == 0 to BT(X, N).
5452 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5453 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005454 if (Op0.getOpcode() == ISD::AND &&
5455 Op0.hasOneUse() &&
5456 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005457 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005458 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005459 SDValue LHS, RHS;
5460 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5461 if (ConstantSDNode *Op010C =
5462 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5463 if (Op010C->getZExtValue() == 1) {
5464 LHS = Op0.getOperand(0);
5465 RHS = Op0.getOperand(1).getOperand(1);
5466 }
5467 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5468 if (ConstantSDNode *Op000C =
5469 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5470 if (Op000C->getZExtValue() == 1) {
5471 LHS = Op0.getOperand(1);
5472 RHS = Op0.getOperand(0).getOperand(1);
5473 }
5474 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5475 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5476 SDValue AndLHS = Op0.getOperand(0);
5477 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5478 LHS = AndLHS.getOperand(0);
5479 RHS = AndLHS.getOperand(1);
5480 }
5481 }
Evan Cheng0488db92007-09-25 01:57:46 +00005482
Dan Gohmane5af2d32009-01-29 01:59:02 +00005483 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005484 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5485 // instruction. Since the shift amount is in-range-or-undefined, we know
5486 // that doing a bittest on the i16 value is ok. We extend to i32 because
5487 // the encoding for the i16 version is larger than the i32 version.
Owen Anderson825b72b2009-08-11 20:47:22 +00005488 if (LHS.getValueType() == MVT::i8)
5489 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005490
5491 // If the operand types disagree, extend the shift amount to match. Since
5492 // BT ignores high bits (like shifts) we can use anyextend.
5493 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005494 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005495
Owen Anderson825b72b2009-08-11 20:47:22 +00005496 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005497 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Owen Anderson825b72b2009-08-11 20:47:22 +00005498 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5499 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005500 }
5501 }
5502
5503 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5504 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005505
Dan Gohman31125812009-03-07 01:58:32 +00005506 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005507 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5508 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005509}
5510
Dan Gohman475871a2008-07-27 21:46:04 +00005511SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5512 SDValue Cond;
5513 SDValue Op0 = Op.getOperand(0);
5514 SDValue Op1 = Op.getOperand(1);
5515 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005516 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005517 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5518 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005519 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005520
5521 if (isFP) {
5522 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005523 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005524 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5525 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005526 bool Swap = false;
5527
5528 switch (SetCCOpcode) {
5529 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005530 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005531 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005532 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005533 case ISD::SETGT: Swap = true; // Fallthrough
5534 case ISD::SETLT:
5535 case ISD::SETOLT: SSECC = 1; break;
5536 case ISD::SETOGE:
5537 case ISD::SETGE: Swap = true; // Fallthrough
5538 case ISD::SETLE:
5539 case ISD::SETOLE: SSECC = 2; break;
5540 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005541 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005542 case ISD::SETNE: SSECC = 4; break;
5543 case ISD::SETULE: Swap = true;
5544 case ISD::SETUGE: SSECC = 5; break;
5545 case ISD::SETULT: Swap = true;
5546 case ISD::SETUGT: SSECC = 6; break;
5547 case ISD::SETO: SSECC = 7; break;
5548 }
5549 if (Swap)
5550 std::swap(Op0, Op1);
5551
Nate Begemanfb8ead02008-07-25 19:05:58 +00005552 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005553 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005554 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005555 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005556 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5557 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005558 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005559 }
5560 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005561 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005562 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5563 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005564 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005565 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005566 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005567 }
5568 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00005569 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005570 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005571
Nate Begeman30a0de92008-07-17 16:51:19 +00005572 // We are handling one of the integer comparisons here. Since SSE only has
5573 // GT and EQ comparisons for integer, swapping operands and multiple
5574 // operations may be required for some comparisons.
5575 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5576 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005577
Owen Anderson825b72b2009-08-11 20:47:22 +00005578 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00005579 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005580 case MVT::v8i8:
5581 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5582 case MVT::v4i16:
5583 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5584 case MVT::v2i32:
5585 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5586 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00005587 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005588
Nate Begeman30a0de92008-07-17 16:51:19 +00005589 switch (SetCCOpcode) {
5590 default: break;
5591 case ISD::SETNE: Invert = true;
5592 case ISD::SETEQ: Opc = EQOpc; break;
5593 case ISD::SETLT: Swap = true;
5594 case ISD::SETGT: Opc = GTOpc; break;
5595 case ISD::SETGE: Swap = true;
5596 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5597 case ISD::SETULT: Swap = true;
5598 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5599 case ISD::SETUGE: Swap = true;
5600 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5601 }
5602 if (Swap)
5603 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005604
Nate Begeman30a0de92008-07-17 16:51:19 +00005605 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5606 // bits of the inputs before performing those operations.
5607 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00005608 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005609 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5610 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005611 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005612 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5613 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005614 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5615 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005616 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005617
Dale Johannesenace16102009-02-03 19:33:06 +00005618 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005619
5620 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005621 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005622 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005623
Nate Begeman30a0de92008-07-17 16:51:19 +00005624 return Result;
5625}
Evan Cheng0488db92007-09-25 01:57:46 +00005626
Evan Cheng370e5342008-12-03 08:38:43 +00005627// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005628static bool isX86LogicalCmp(SDValue Op) {
5629 unsigned Opc = Op.getNode()->getOpcode();
5630 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5631 return true;
5632 if (Op.getResNo() == 1 &&
5633 (Opc == X86ISD::ADD ||
5634 Opc == X86ISD::SUB ||
5635 Opc == X86ISD::SMUL ||
5636 Opc == X86ISD::UMUL ||
5637 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00005638 Opc == X86ISD::DEC ||
5639 Opc == X86ISD::OR ||
5640 Opc == X86ISD::XOR ||
5641 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00005642 return true;
5643
5644 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005645}
5646
Dan Gohman475871a2008-07-27 21:46:04 +00005647SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005648 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005649 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005650 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005651 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005652
Evan Cheng734503b2006-09-11 02:19:56 +00005653 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005654 Cond = LowerSETCC(Cond, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00005655
Evan Cheng3f41d662007-10-08 22:16:29 +00005656 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5657 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005658 if (Cond.getOpcode() == X86ISD::SETCC) {
5659 CC = Cond.getOperand(0);
5660
Dan Gohman475871a2008-07-27 21:46:04 +00005661 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005662 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00005663 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005664
Evan Cheng3f41d662007-10-08 22:16:29 +00005665 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005666 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005667 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005668 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005669
Chris Lattnerd1980a52009-03-12 06:52:53 +00005670 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5671 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005672 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005673 addTest = false;
5674 }
5675 }
5676
5677 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005678 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005679 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005680 }
5681
Owen Anderson825b72b2009-08-11 20:47:22 +00005682 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005683 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005684 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5685 // condition is true.
5686 Ops.push_back(Op.getOperand(2));
5687 Ops.push_back(Op.getOperand(1));
5688 Ops.push_back(CC);
5689 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005690 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005691}
5692
Evan Cheng370e5342008-12-03 08:38:43 +00005693// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5694// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5695// from the AND / OR.
5696static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5697 Opc = Op.getOpcode();
5698 if (Opc != ISD::OR && Opc != ISD::AND)
5699 return false;
5700 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5701 Op.getOperand(0).hasOneUse() &&
5702 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5703 Op.getOperand(1).hasOneUse());
5704}
5705
Evan Cheng961d6d42009-02-02 08:19:07 +00005706// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5707// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005708static bool isXor1OfSetCC(SDValue Op) {
5709 if (Op.getOpcode() != ISD::XOR)
5710 return false;
5711 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5712 if (N1C && N1C->getAPIntValue() == 1) {
5713 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5714 Op.getOperand(0).hasOneUse();
5715 }
5716 return false;
5717}
5718
Dan Gohman475871a2008-07-27 21:46:04 +00005719SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005720 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005721 SDValue Chain = Op.getOperand(0);
5722 SDValue Cond = Op.getOperand(1);
5723 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005724 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005725 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005726
Evan Cheng0db9fe62006-04-25 20:13:52 +00005727 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005728 Cond = LowerSETCC(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005729#if 0
5730 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005731 else if (Cond.getOpcode() == X86ISD::ADD ||
5732 Cond.getOpcode() == X86ISD::SUB ||
5733 Cond.getOpcode() == X86ISD::SMUL ||
5734 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005735 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005736#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005737
Evan Cheng3f41d662007-10-08 22:16:29 +00005738 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5739 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005740 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005741 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005742
Dan Gohman475871a2008-07-27 21:46:04 +00005743 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005744 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005745 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005746 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005747 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005748 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005749 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005750 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005751 default: break;
5752 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005753 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005754 // These can only come from an arithmetic instruction with overflow,
5755 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005756 Cond = Cond.getNode()->getOperand(1);
5757 addTest = false;
5758 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005759 }
Evan Cheng0488db92007-09-25 01:57:46 +00005760 }
Evan Cheng370e5342008-12-03 08:38:43 +00005761 } else {
5762 unsigned CondOpc;
5763 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5764 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005765 if (CondOpc == ISD::OR) {
5766 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5767 // two branches instead of an explicit OR instruction with a
5768 // separate test.
5769 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005770 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005771 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005772 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005773 Chain, Dest, CC, Cmp);
5774 CC = Cond.getOperand(1).getOperand(0);
5775 Cond = Cmp;
5776 addTest = false;
5777 }
5778 } else { // ISD::AND
5779 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5780 // two branches instead of an explicit AND instruction with a
5781 // separate test. However, we only do this if this block doesn't
5782 // have a fall-through edge, because this requires an explicit
5783 // jmp when the condition is false.
5784 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005785 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005786 Op.getNode()->hasOneUse()) {
5787 X86::CondCode CCode =
5788 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5789 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005790 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00005791 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5792 // Look for an unconditional branch following this conditional branch.
5793 // We need this because we need to reverse the successors in order
5794 // to implement FCMP_OEQ.
5795 if (User.getOpcode() == ISD::BR) {
5796 SDValue FalseBB = User.getOperand(1);
5797 SDValue NewBR =
5798 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5799 assert(NewBR == User);
5800 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005801
Dale Johannesene4d209d2009-02-03 20:21:25 +00005802 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005803 Chain, Dest, CC, Cmp);
5804 X86::CondCode CCode =
5805 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5806 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005807 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00005808 Cond = Cmp;
5809 addTest = false;
5810 }
5811 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005812 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005813 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5814 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5815 // It should be transformed during dag combiner except when the condition
5816 // is set by a arithmetics with overflow node.
5817 X86::CondCode CCode =
5818 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5819 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005820 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00005821 Cond = Cond.getOperand(0).getOperand(1);
5822 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005823 }
Evan Cheng0488db92007-09-25 01:57:46 +00005824 }
5825
5826 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005827 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005828 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005829 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005830 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005831 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005832}
5833
Anton Korobeynikove060b532007-04-17 19:34:00 +00005834
5835// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5836// Calls to _alloca is needed to probe the stack when allocating more than 4k
5837// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5838// that the guard pages used by the OS virtual memory manager are allocated in
5839// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005840SDValue
5841X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005842 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005843 assert(Subtarget->isTargetCygMing() &&
5844 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005845 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005846
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005847 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005848 SDValue Chain = Op.getOperand(0);
5849 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005850 // FIXME: Ensure alignment here
5851
Dan Gohman475871a2008-07-27 21:46:04 +00005852 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005853
Owen Andersone50ed302009-08-10 22:56:29 +00005854 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005855 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005856
Chris Lattnere563bbc2008-10-11 22:08:30 +00005857 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005858
Dale Johannesendd64c412009-02-04 00:33:20 +00005859 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005860 Flag = Chain.getValue(1);
5861
Owen Anderson825b72b2009-08-11 20:47:22 +00005862 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005863 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00005864 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005865 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005866 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005867 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005868 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005869 Flag = Chain.getValue(1);
5870
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005871 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00005872 DAG.getIntPtrConstant(0, true),
5873 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005874 Flag);
5875
Dale Johannesendd64c412009-02-04 00:33:20 +00005876 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005877
Dan Gohman475871a2008-07-27 21:46:04 +00005878 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005879 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005880}
5881
Dan Gohman475871a2008-07-27 21:46:04 +00005882SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005883X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00005884 SDValue Chain,
5885 SDValue Dst, SDValue Src,
5886 SDValue Size, unsigned Align,
5887 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00005888 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005889 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005890
Bill Wendling6f287b22008-09-30 21:22:07 +00005891 // If not DWORD aligned or size is more than the threshold, call the library.
5892 // The libc version is likely to be faster for these cases. It can use the
5893 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00005894 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00005895 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005896 ConstantSize->getZExtValue() >
5897 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005898 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00005899
5900 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00005901 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00005902
Bill Wendling6158d842008-10-01 00:59:58 +00005903 if (const char *bzeroEntry = V &&
5904 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00005905 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00005906 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00005907 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00005908 TargetLowering::ArgListEntry Entry;
5909 Entry.Node = Dst;
5910 Entry.Ty = IntPtrTy;
5911 Args.push_back(Entry);
5912 Entry.Node = Size;
5913 Args.push_back(Entry);
5914 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00005915 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
5916 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005917 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005918 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00005919 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00005920 }
5921
Dan Gohman707e0182008-04-12 04:36:06 +00005922 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00005923 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00005924 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00005925
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005926 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00005927 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00005928 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00005929 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00005930 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005931 unsigned BytesLeft = 0;
5932 bool TwoRepStos = false;
5933 if (ValC) {
5934 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005935 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00005936
Evan Cheng0db9fe62006-04-25 20:13:52 +00005937 // If the value is a constant, then we can potentially use larger sets.
5938 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00005939 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00005940 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00005941 ValReg = X86::AX;
5942 Val = (Val << 8) | Val;
5943 break;
5944 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00005945 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00005946 ValReg = X86::EAX;
5947 Val = (Val << 8) | Val;
5948 Val = (Val << 16) | Val;
5949 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00005950 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00005951 ValReg = X86::RAX;
5952 Val = (Val << 32) | Val;
5953 }
5954 break;
5955 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00005956 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00005957 ValReg = X86::AL;
5958 Count = DAG.getIntPtrConstant(SizeVal);
5959 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00005960 }
5961
Owen Anderson825b72b2009-08-11 20:47:22 +00005962 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005963 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005964 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5965 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005966 }
5967
Dale Johannesen0f502f62009-02-03 22:26:09 +00005968 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00005969 InFlag);
5970 InFlag = Chain.getValue(1);
5971 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005972 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00005973 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005974 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005975 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00005976 }
Evan Chengc78d3b42006-04-24 18:01:45 +00005977
Scott Michelfdc40a02009-02-17 22:15:04 +00005978 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005979 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005980 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005981 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005982 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005983 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005984 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005985 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00005986
Owen Anderson825b72b2009-08-11 20:47:22 +00005987 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005988 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005989 Ops.push_back(Chain);
5990 Ops.push_back(DAG.getValueType(AVT));
5991 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005992 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00005993
Evan Cheng0db9fe62006-04-25 20:13:52 +00005994 if (TwoRepStos) {
5995 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00005996 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00005997 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00005998 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00005999 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6000 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006001 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006002 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006003 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006004 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006005 Ops.clear();
6006 Ops.push_back(Chain);
Owen Anderson825b72b2009-08-11 20:47:22 +00006007 Ops.push_back(DAG.getValueType(MVT::i8));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006008 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006009 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006010 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006011 // Handle the last 1 - 7 bytes.
6012 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006013 EVT AddrVT = Dst.getValueType();
6014 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006015
Dale Johannesen0f502f62009-02-03 22:26:09 +00006016 Chain = DAG.getMemset(Chain, dl,
6017 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006018 DAG.getConstant(Offset, AddrVT)),
6019 Src,
6020 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006021 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006022 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006023
Dan Gohman707e0182008-04-12 04:36:06 +00006024 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006025 return Chain;
6026}
Evan Cheng11e15b32006-04-03 20:53:28 +00006027
Dan Gohman475871a2008-07-27 21:46:04 +00006028SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006029X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006030 SDValue Chain, SDValue Dst, SDValue Src,
6031 SDValue Size, unsigned Align,
6032 bool AlwaysInline,
6033 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006034 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006035 // This requires the copy size to be a constant, preferrably
6036 // within a subtarget-specific limit.
6037 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6038 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006039 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006040 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006041 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006042 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006043
Evan Cheng1887c1c2008-08-21 21:00:15 +00006044 /// If not DWORD aligned, call the library.
6045 if ((Align & 3) != 0)
6046 return SDValue();
6047
6048 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006049 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006050 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006051 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006052
Duncan Sands83ec4b62008-06-06 12:08:01 +00006053 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006054 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006055 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006056 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006057
Dan Gohman475871a2008-07-27 21:46:04 +00006058 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006059 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006060 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006061 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006062 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006063 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006064 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006065 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006066 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006067 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006068 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006069 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006070 InFlag = Chain.getValue(1);
6071
Owen Anderson825b72b2009-08-11 20:47:22 +00006072 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006073 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006074 Ops.push_back(Chain);
6075 Ops.push_back(DAG.getValueType(AVT));
6076 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006077 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006078
Dan Gohman475871a2008-07-27 21:46:04 +00006079 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006080 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006081 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006082 // Handle the last 1 - 7 bytes.
6083 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006084 EVT DstVT = Dst.getValueType();
6085 EVT SrcVT = Src.getValueType();
6086 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006087 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006088 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006089 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006090 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006091 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006092 DAG.getConstant(BytesLeft, SizeVT),
6093 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006094 DstSV, DstSVOff + Offset,
6095 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006096 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006097
Owen Anderson825b72b2009-08-11 20:47:22 +00006098 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006099 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006100}
6101
Dan Gohman475871a2008-07-27 21:46:04 +00006102SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006103 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006104 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006105
Evan Cheng25ab6902006-09-08 06:48:29 +00006106 if (!Subtarget->is64Bit()) {
6107 // vastart just stores the address of the VarArgsFrameIndex slot into the
6108 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006109 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006110 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006111 }
6112
6113 // __va_list_tag:
6114 // gp_offset (0 - 6 * 8)
6115 // fp_offset (48 - 48 + 8 * 16)
6116 // overflow_arg_area (point to parameters coming in memory).
6117 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006118 SmallVector<SDValue, 8> MemOps;
6119 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006120 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006121 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006122 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006123 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006124 MemOps.push_back(Store);
6125
6126 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006127 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006128 FIN, DAG.getIntPtrConstant(4));
6129 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006130 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006131 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006132 MemOps.push_back(Store);
6133
6134 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006135 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006136 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006137 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006138 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006139 MemOps.push_back(Store);
6140
6141 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006142 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006143 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006144 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006145 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006146 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006147 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006148 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006149}
6150
Dan Gohman475871a2008-07-27 21:46:04 +00006151SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006152 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6153 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006154 SDValue Chain = Op.getOperand(0);
6155 SDValue SrcPtr = Op.getOperand(1);
6156 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006157
Torok Edwindac237e2009-07-08 20:53:28 +00006158 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006159 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006160}
6161
Dan Gohman475871a2008-07-27 21:46:04 +00006162SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006163 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006164 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006165 SDValue Chain = Op.getOperand(0);
6166 SDValue DstPtr = Op.getOperand(1);
6167 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006168 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6169 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006170 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006171
Dale Johannesendd64c412009-02-04 00:33:20 +00006172 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006173 DAG.getIntPtrConstant(24), 8, false,
6174 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006175}
6176
Dan Gohman475871a2008-07-27 21:46:04 +00006177SDValue
6178X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006179 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006180 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006181 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006182 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006183 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006184 case Intrinsic::x86_sse_comieq_ss:
6185 case Intrinsic::x86_sse_comilt_ss:
6186 case Intrinsic::x86_sse_comile_ss:
6187 case Intrinsic::x86_sse_comigt_ss:
6188 case Intrinsic::x86_sse_comige_ss:
6189 case Intrinsic::x86_sse_comineq_ss:
6190 case Intrinsic::x86_sse_ucomieq_ss:
6191 case Intrinsic::x86_sse_ucomilt_ss:
6192 case Intrinsic::x86_sse_ucomile_ss:
6193 case Intrinsic::x86_sse_ucomigt_ss:
6194 case Intrinsic::x86_sse_ucomige_ss:
6195 case Intrinsic::x86_sse_ucomineq_ss:
6196 case Intrinsic::x86_sse2_comieq_sd:
6197 case Intrinsic::x86_sse2_comilt_sd:
6198 case Intrinsic::x86_sse2_comile_sd:
6199 case Intrinsic::x86_sse2_comigt_sd:
6200 case Intrinsic::x86_sse2_comige_sd:
6201 case Intrinsic::x86_sse2_comineq_sd:
6202 case Intrinsic::x86_sse2_ucomieq_sd:
6203 case Intrinsic::x86_sse2_ucomilt_sd:
6204 case Intrinsic::x86_sse2_ucomile_sd:
6205 case Intrinsic::x86_sse2_ucomigt_sd:
6206 case Intrinsic::x86_sse2_ucomige_sd:
6207 case Intrinsic::x86_sse2_ucomineq_sd: {
6208 unsigned Opc = 0;
6209 ISD::CondCode CC = ISD::SETCC_INVALID;
6210 switch (IntNo) {
6211 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006212 case Intrinsic::x86_sse_comieq_ss:
6213 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006214 Opc = X86ISD::COMI;
6215 CC = ISD::SETEQ;
6216 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006217 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006218 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006219 Opc = X86ISD::COMI;
6220 CC = ISD::SETLT;
6221 break;
6222 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006223 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006224 Opc = X86ISD::COMI;
6225 CC = ISD::SETLE;
6226 break;
6227 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006228 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006229 Opc = X86ISD::COMI;
6230 CC = ISD::SETGT;
6231 break;
6232 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006233 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006234 Opc = X86ISD::COMI;
6235 CC = ISD::SETGE;
6236 break;
6237 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006238 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006239 Opc = X86ISD::COMI;
6240 CC = ISD::SETNE;
6241 break;
6242 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006243 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006244 Opc = X86ISD::UCOMI;
6245 CC = ISD::SETEQ;
6246 break;
6247 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006248 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006249 Opc = X86ISD::UCOMI;
6250 CC = ISD::SETLT;
6251 break;
6252 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006253 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006254 Opc = X86ISD::UCOMI;
6255 CC = ISD::SETLE;
6256 break;
6257 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006258 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006259 Opc = X86ISD::UCOMI;
6260 CC = ISD::SETGT;
6261 break;
6262 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006263 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006264 Opc = X86ISD::UCOMI;
6265 CC = ISD::SETGE;
6266 break;
6267 case Intrinsic::x86_sse_ucomineq_ss:
6268 case Intrinsic::x86_sse2_ucomineq_sd:
6269 Opc = X86ISD::UCOMI;
6270 CC = ISD::SETNE;
6271 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006272 }
Evan Cheng734503b2006-09-11 02:19:56 +00006273
Dan Gohman475871a2008-07-27 21:46:04 +00006274 SDValue LHS = Op.getOperand(1);
6275 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006276 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00006277 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6278 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6279 DAG.getConstant(X86CC, MVT::i8), Cond);
6280 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006281 }
Eric Christopher71c67532009-07-29 00:28:05 +00006282 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006283 // an integer value, not just an instruction so lower it to the ptest
6284 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006285 case Intrinsic::x86_sse41_ptestz:
6286 case Intrinsic::x86_sse41_ptestc:
6287 case Intrinsic::x86_sse41_ptestnzc:{
6288 unsigned X86CC = 0;
6289 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006290 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006291 case Intrinsic::x86_sse41_ptestz:
6292 // ZF = 1
6293 X86CC = X86::COND_E;
6294 break;
6295 case Intrinsic::x86_sse41_ptestc:
6296 // CF = 1
6297 X86CC = X86::COND_B;
6298 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006299 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006300 // ZF and CF = 0
6301 X86CC = X86::COND_A;
6302 break;
6303 }
Eric Christopherfd179292009-08-27 18:07:15 +00006304
Eric Christopher71c67532009-07-29 00:28:05 +00006305 SDValue LHS = Op.getOperand(1);
6306 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006307 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6308 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6309 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6310 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006311 }
Evan Cheng5759f972008-05-04 09:15:50 +00006312
6313 // Fix vector shift instructions where the last operand is a non-immediate
6314 // i32 value.
6315 case Intrinsic::x86_sse2_pslli_w:
6316 case Intrinsic::x86_sse2_pslli_d:
6317 case Intrinsic::x86_sse2_pslli_q:
6318 case Intrinsic::x86_sse2_psrli_w:
6319 case Intrinsic::x86_sse2_psrli_d:
6320 case Intrinsic::x86_sse2_psrli_q:
6321 case Intrinsic::x86_sse2_psrai_w:
6322 case Intrinsic::x86_sse2_psrai_d:
6323 case Intrinsic::x86_mmx_pslli_w:
6324 case Intrinsic::x86_mmx_pslli_d:
6325 case Intrinsic::x86_mmx_pslli_q:
6326 case Intrinsic::x86_mmx_psrli_w:
6327 case Intrinsic::x86_mmx_psrli_d:
6328 case Intrinsic::x86_mmx_psrli_q:
6329 case Intrinsic::x86_mmx_psrai_w:
6330 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006331 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006332 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006333 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006334
6335 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006336 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006337 switch (IntNo) {
6338 case Intrinsic::x86_sse2_pslli_w:
6339 NewIntNo = Intrinsic::x86_sse2_psll_w;
6340 break;
6341 case Intrinsic::x86_sse2_pslli_d:
6342 NewIntNo = Intrinsic::x86_sse2_psll_d;
6343 break;
6344 case Intrinsic::x86_sse2_pslli_q:
6345 NewIntNo = Intrinsic::x86_sse2_psll_q;
6346 break;
6347 case Intrinsic::x86_sse2_psrli_w:
6348 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6349 break;
6350 case Intrinsic::x86_sse2_psrli_d:
6351 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6352 break;
6353 case Intrinsic::x86_sse2_psrli_q:
6354 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6355 break;
6356 case Intrinsic::x86_sse2_psrai_w:
6357 NewIntNo = Intrinsic::x86_sse2_psra_w;
6358 break;
6359 case Intrinsic::x86_sse2_psrai_d:
6360 NewIntNo = Intrinsic::x86_sse2_psra_d;
6361 break;
6362 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006363 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006364 switch (IntNo) {
6365 case Intrinsic::x86_mmx_pslli_w:
6366 NewIntNo = Intrinsic::x86_mmx_psll_w;
6367 break;
6368 case Intrinsic::x86_mmx_pslli_d:
6369 NewIntNo = Intrinsic::x86_mmx_psll_d;
6370 break;
6371 case Intrinsic::x86_mmx_pslli_q:
6372 NewIntNo = Intrinsic::x86_mmx_psll_q;
6373 break;
6374 case Intrinsic::x86_mmx_psrli_w:
6375 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6376 break;
6377 case Intrinsic::x86_mmx_psrli_d:
6378 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6379 break;
6380 case Intrinsic::x86_mmx_psrli_q:
6381 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6382 break;
6383 case Intrinsic::x86_mmx_psrai_w:
6384 NewIntNo = Intrinsic::x86_mmx_psra_w;
6385 break;
6386 case Intrinsic::x86_mmx_psrai_d:
6387 NewIntNo = Intrinsic::x86_mmx_psra_d;
6388 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006389 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006390 }
6391 break;
6392 }
6393 }
Mon P Wangefa42202009-09-03 19:56:25 +00006394
6395 // The vector shift intrinsics with scalars uses 32b shift amounts but
6396 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6397 // to be zero.
6398 SDValue ShOps[4];
6399 ShOps[0] = ShAmt;
6400 ShOps[1] = DAG.getConstant(0, MVT::i32);
6401 if (ShAmtVT == MVT::v4i32) {
6402 ShOps[2] = DAG.getUNDEF(MVT::i32);
6403 ShOps[3] = DAG.getUNDEF(MVT::i32);
6404 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6405 } else {
6406 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6407 }
6408
Owen Andersone50ed302009-08-10 22:56:29 +00006409 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006410 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006411 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006412 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006413 Op.getOperand(1), ShAmt);
6414 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006415 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006416}
Evan Cheng72261582005-12-20 06:22:03 +00006417
Dan Gohman475871a2008-07-27 21:46:04 +00006418SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006419 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006420 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006421
6422 if (Depth > 0) {
6423 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6424 SDValue Offset =
6425 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006426 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006427 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006428 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006429 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006430 NULL, 0);
6431 }
6432
6433 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006434 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006435 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006436 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006437}
6438
Dan Gohman475871a2008-07-27 21:46:04 +00006439SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006440 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6441 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006442 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006443 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006444 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6445 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006446 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006447 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006448 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006449 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006450}
6451
Dan Gohman475871a2008-07-27 21:46:04 +00006452SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006453 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006454 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006455}
6456
Dan Gohman475871a2008-07-27 21:46:04 +00006457SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006458{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006459 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006460 SDValue Chain = Op.getOperand(0);
6461 SDValue Offset = Op.getOperand(1);
6462 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006463 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006464
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006465 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6466 getPointerTy());
6467 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006468
Dale Johannesene4d209d2009-02-03 20:21:25 +00006469 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006470 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006471 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6472 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006473 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006474 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006475
Dale Johannesene4d209d2009-02-03 20:21:25 +00006476 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006477 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006478 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006479}
6480
Dan Gohman475871a2008-07-27 21:46:04 +00006481SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006482 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006483 SDValue Root = Op.getOperand(0);
6484 SDValue Trmp = Op.getOperand(1); // trampoline
6485 SDValue FPtr = Op.getOperand(2); // nested function
6486 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006487 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006488
Dan Gohman69de1932008-02-06 22:27:42 +00006489 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006490
Duncan Sands339e14f2008-01-16 22:55:25 +00006491 const X86InstrInfo *TII =
6492 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6493
Duncan Sandsb116fac2007-07-27 20:02:49 +00006494 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006495 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006496
6497 // Large code-model.
6498
6499 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6500 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6501
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006502 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6503 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006504
6505 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6506
6507 // Load the pointer to the nested function into R11.
6508 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006509 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00006510 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006511 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006512
Owen Anderson825b72b2009-08-11 20:47:22 +00006513 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6514 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006515 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006516
6517 // Load the 'nest' parameter value into R10.
6518 // R10 is specified in X86CallingConv.td
6519 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00006520 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6521 DAG.getConstant(10, MVT::i64));
6522 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006523 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006524
Owen Anderson825b72b2009-08-11 20:47:22 +00006525 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6526 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006527 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006528
6529 // Jump to the nested function.
6530 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00006531 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6532 DAG.getConstant(20, MVT::i64));
6533 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006534 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006535
6536 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00006537 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6538 DAG.getConstant(22, MVT::i64));
6539 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006540 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006541
Dan Gohman475871a2008-07-27 21:46:04 +00006542 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006543 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006544 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006545 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006546 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006547 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006548 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006549 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006550
6551 switch (CC) {
6552 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006553 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006554 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006555 case CallingConv::X86_StdCall: {
6556 // Pass 'nest' parameter in ECX.
6557 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006558 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006559
6560 // Check that ECX wasn't needed by an 'inreg' parameter.
6561 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006562 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006563
Chris Lattner58d74912008-03-12 17:45:29 +00006564 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006565 unsigned InRegCount = 0;
6566 unsigned Idx = 1;
6567
6568 for (FunctionType::param_iterator I = FTy->param_begin(),
6569 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006570 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006571 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006572 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006573
6574 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006575 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006576 }
6577 }
6578 break;
6579 }
6580 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006581 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006582 // Pass 'nest' parameter in EAX.
6583 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006584 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006585 break;
6586 }
6587
Dan Gohman475871a2008-07-27 21:46:04 +00006588 SDValue OutChains[4];
6589 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006590
Owen Anderson825b72b2009-08-11 20:47:22 +00006591 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6592 DAG.getConstant(10, MVT::i32));
6593 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006594
Duncan Sands339e14f2008-01-16 22:55:25 +00006595 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006596 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006597 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006598 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006599 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006600
Owen Anderson825b72b2009-08-11 20:47:22 +00006601 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6602 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006603 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006604
Duncan Sands339e14f2008-01-16 22:55:25 +00006605 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Owen Anderson825b72b2009-08-11 20:47:22 +00006606 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6607 DAG.getConstant(5, MVT::i32));
6608 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006609 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006610
Owen Anderson825b72b2009-08-11 20:47:22 +00006611 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6612 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006613 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006614
Dan Gohman475871a2008-07-27 21:46:04 +00006615 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006616 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006617 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006618 }
6619}
6620
Dan Gohman475871a2008-07-27 21:46:04 +00006621SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006622 /*
6623 The rounding mode is in bits 11:10 of FPSR, and has the following
6624 settings:
6625 00 Round to nearest
6626 01 Round to -inf
6627 10 Round to +inf
6628 11 Round to 0
6629
6630 FLT_ROUNDS, on the other hand, expects the following:
6631 -1 Undefined
6632 0 Round to 0
6633 1 Round to nearest
6634 2 Round to +inf
6635 3 Round to -inf
6636
6637 To perform the conversion, we do:
6638 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6639 */
6640
6641 MachineFunction &MF = DAG.getMachineFunction();
6642 const TargetMachine &TM = MF.getTarget();
6643 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6644 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00006645 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006646 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006647
6648 // Save FP Control Word to stack slot
6649 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman475871a2008-07-27 21:46:04 +00006650 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006651
Owen Anderson825b72b2009-08-11 20:47:22 +00006652 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006653 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006654
6655 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00006656 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006657
6658 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006659 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006660 DAG.getNode(ISD::SRL, dl, MVT::i16,
6661 DAG.getNode(ISD::AND, dl, MVT::i16,
6662 CWD, DAG.getConstant(0x800, MVT::i16)),
6663 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006664 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006665 DAG.getNode(ISD::SRL, dl, MVT::i16,
6666 DAG.getNode(ISD::AND, dl, MVT::i16,
6667 CWD, DAG.getConstant(0x400, MVT::i16)),
6668 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006669
Dan Gohman475871a2008-07-27 21:46:04 +00006670 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00006671 DAG.getNode(ISD::AND, dl, MVT::i16,
6672 DAG.getNode(ISD::ADD, dl, MVT::i16,
6673 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
6674 DAG.getConstant(1, MVT::i16)),
6675 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006676
6677
Duncan Sands83ec4b62008-06-06 12:08:01 +00006678 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006679 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006680}
6681
Dan Gohman475871a2008-07-27 21:46:04 +00006682SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006683 EVT VT = Op.getValueType();
6684 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006685 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006686 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006687
6688 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006689 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006690 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00006691 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006692 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006693 }
Evan Cheng18efe262007-12-14 02:13:44 +00006694
Evan Cheng152804e2007-12-14 08:30:15 +00006695 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006696 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006697 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006698
6699 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006700 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006701 Ops.push_back(Op);
6702 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006703 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006704 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006705 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006706
6707 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006708 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006709
Owen Anderson825b72b2009-08-11 20:47:22 +00006710 if (VT == MVT::i8)
6711 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006712 return Op;
6713}
6714
Dan Gohman475871a2008-07-27 21:46:04 +00006715SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006716 EVT VT = Op.getValueType();
6717 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006718 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006719 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006720
6721 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006722 if (VT == MVT::i8) {
6723 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006724 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006725 }
Evan Cheng152804e2007-12-14 08:30:15 +00006726
6727 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006728 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006729 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006730
6731 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006732 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006733 Ops.push_back(Op);
6734 Ops.push_back(DAG.getConstant(NumBits, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006735 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006736 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006737 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006738
Owen Anderson825b72b2009-08-11 20:47:22 +00006739 if (VT == MVT::i8)
6740 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006741 return Op;
6742}
6743
Mon P Wangaf9b9522008-12-18 21:42:19 +00006744SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006745 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006746 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006747 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006748
Mon P Wangaf9b9522008-12-18 21:42:19 +00006749 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6750 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6751 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6752 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6753 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6754 //
6755 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6756 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6757 // return AloBlo + AloBhi + AhiBlo;
6758
6759 SDValue A = Op.getOperand(0);
6760 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006761
Dale Johannesene4d209d2009-02-03 20:21:25 +00006762 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006763 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6764 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006765 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006766 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6767 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006768 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006769 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006770 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006771 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006772 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006773 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006774 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006775 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006776 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006777 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006778 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6779 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006780 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006781 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6782 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006783 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6784 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006785 return Res;
6786}
6787
6788
Bill Wendling74c37652008-12-09 22:08:41 +00006789SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6790 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6791 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006792 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6793 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006794 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006795 SDValue LHS = N->getOperand(0);
6796 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006797 unsigned BaseOp = 0;
6798 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006799 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006800
6801 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006802 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00006803 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006804 // A subtract of one will be selected as a INC. Note that INC doesn't
6805 // set CF, so we can't do this for UADDO.
6806 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6807 if (C->getAPIntValue() == 1) {
6808 BaseOp = X86ISD::INC;
6809 Cond = X86::COND_O;
6810 break;
6811 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006812 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006813 Cond = X86::COND_O;
6814 break;
6815 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006816 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006817 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006818 break;
6819 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006820 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6821 // set CF, so we can't do this for USUBO.
6822 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6823 if (C->getAPIntValue() == 1) {
6824 BaseOp = X86ISD::DEC;
6825 Cond = X86::COND_O;
6826 break;
6827 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006828 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006829 Cond = X86::COND_O;
6830 break;
6831 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006832 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006833 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006834 break;
6835 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006836 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006837 Cond = X86::COND_O;
6838 break;
6839 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006840 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006841 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006842 break;
6843 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006844
Bill Wendling61edeb52008-12-02 01:06:39 +00006845 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006846 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006847 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006848
Bill Wendling61edeb52008-12-02 01:06:39 +00006849 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006850 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00006851 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006852
Bill Wendling61edeb52008-12-02 01:06:39 +00006853 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6854 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006855}
6856
Dan Gohman475871a2008-07-27 21:46:04 +00006857SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006858 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006859 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00006860 unsigned Reg = 0;
6861 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006862 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006863 default:
6864 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006865 case MVT::i8: Reg = X86::AL; size = 1; break;
6866 case MVT::i16: Reg = X86::AX; size = 2; break;
6867 case MVT::i32: Reg = X86::EAX; size = 4; break;
6868 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00006869 assert(Subtarget->is64Bit() && "Node not type legal!");
6870 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006871 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006872 }
Dale Johannesendd64c412009-02-04 00:33:20 +00006873 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00006874 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00006875 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006876 Op.getOperand(1),
6877 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00006878 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006879 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00006880 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006881 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00006882 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00006883 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006884 return cpOut;
6885}
6886
Duncan Sands1607f052008-12-01 11:39:25 +00006887SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00006888 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00006889 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00006890 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006891 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006892 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006893 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006894 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
6895 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00006896 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00006897 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
6898 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00006899 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00006900 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00006901 rdx.getValue(1)
6902 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006903 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006904}
6905
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006906SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6907 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006908 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006909 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006910 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00006911 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006912 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006913 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006914 Node->getOperand(0),
6915 Node->getOperand(1), negOp,
6916 cast<AtomicSDNode>(Node)->getSrcValue(),
6917 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00006918}
6919
Evan Cheng0db9fe62006-04-25 20:13:52 +00006920/// LowerOperation - Provide custom lowering hooks for some operations.
6921///
Dan Gohman475871a2008-07-27 21:46:04 +00006922SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006923 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006924 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006925 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
6926 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006927 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6928 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6929 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6930 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6931 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6932 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6933 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006934 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00006935 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006936 case ISD::SHL_PARTS:
6937 case ISD::SRA_PARTS:
6938 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6939 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006940 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006941 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006942 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006943 case ISD::FABS: return LowerFABS(Op, DAG);
6944 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006945 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006946 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00006947 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006948 case ISD::SELECT: return LowerSELECT(Op, DAG);
6949 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006950 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006951 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00006952 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00006953 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006954 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006955 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6956 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006957 case ISD::FRAME_TO_ARGS_OFFSET:
6958 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006959 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006960 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006961 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00006962 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00006963 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6964 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006965 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00006966 case ISD::SADDO:
6967 case ISD::UADDO:
6968 case ISD::SSUBO:
6969 case ISD::USUBO:
6970 case ISD::SMULO:
6971 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00006972 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006973 }
Chris Lattner27a6c732007-11-24 07:07:01 +00006974}
6975
Duncan Sands1607f052008-12-01 11:39:25 +00006976void X86TargetLowering::
6977ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
6978 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00006979 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006980 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006981 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00006982
6983 SDValue Chain = Node->getOperand(0);
6984 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006985 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006986 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00006987 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006988 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00006989 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00006990 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00006991 SDValue Result =
6992 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
6993 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00006994 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00006995 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006996 Results.push_back(Result.getValue(2));
6997}
6998
Duncan Sands126d9072008-07-04 11:47:58 +00006999/// ReplaceNodeResults - Replace a node with an illegal result type
7000/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007001void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7002 SmallVectorImpl<SDValue>&Results,
7003 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007004 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007005 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007006 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007007 assert(false && "Do not know how to custom type legalize this operation!");
7008 return;
7009 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007010 std::pair<SDValue,SDValue> Vals =
7011 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007012 SDValue FIST = Vals.first, StackSlot = Vals.second;
7013 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007014 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007015 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007016 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007017 }
7018 return;
7019 }
7020 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007021 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007022 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007023 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007024 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007025 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007026 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007027 eax.getValue(2));
7028 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7029 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007030 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007031 Results.push_back(edx.getValue(1));
7032 return;
7033 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007034 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007035 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007036 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007037 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007038 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7039 DAG.getConstant(0, MVT::i32));
7040 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7041 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007042 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7043 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007044 cpInL.getValue(1));
7045 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007046 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7047 DAG.getConstant(0, MVT::i32));
7048 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7049 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007050 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007051 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007052 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007053 swapInL.getValue(1));
7054 SDValue Ops[] = { swapInH.getValue(0),
7055 N->getOperand(1),
7056 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007057 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007058 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007059 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007060 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007061 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007062 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007063 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007064 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007065 Results.push_back(cpOutH.getValue(1));
7066 return;
7067 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007068 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007069 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7070 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007071 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007072 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7073 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007074 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007075 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7076 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007077 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007078 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7079 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007080 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007081 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7082 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007083 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007084 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7085 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007086 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007087 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7088 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007089 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007090}
7091
Evan Cheng72261582005-12-20 06:22:03 +00007092const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7093 switch (Opcode) {
7094 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007095 case X86ISD::BSF: return "X86ISD::BSF";
7096 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007097 case X86ISD::SHLD: return "X86ISD::SHLD";
7098 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007099 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007100 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007101 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007102 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007103 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007104 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007105 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7106 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7107 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007108 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007109 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007110 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007111 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007112 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007113 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007114 case X86ISD::COMI: return "X86ISD::COMI";
7115 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007116 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00007117 case X86ISD::CMOV: return "X86ISD::CMOV";
7118 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007119 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007120 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7121 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007122 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007123 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007124 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007125 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007126 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007127 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7128 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007129 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007130 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007131 case X86ISD::FMAX: return "X86ISD::FMAX";
7132 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007133 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7134 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007135 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007136 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007137 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007138 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007139 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007140 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7141 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007142 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7143 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7144 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7145 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7146 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7147 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007148 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7149 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007150 case X86ISD::VSHL: return "X86ISD::VSHL";
7151 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007152 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7153 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7154 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7155 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7156 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7157 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7158 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7159 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7160 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7161 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007162 case X86ISD::ADD: return "X86ISD::ADD";
7163 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007164 case X86ISD::SMUL: return "X86ISD::SMUL";
7165 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007166 case X86ISD::INC: return "X86ISD::INC";
7167 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007168 case X86ISD::OR: return "X86ISD::OR";
7169 case X86ISD::XOR: return "X86ISD::XOR";
7170 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007171 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007172 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007173 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007174 }
7175}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007176
Chris Lattnerc9addb72007-03-30 23:15:24 +00007177// isLegalAddressingMode - Return true if the addressing mode represented
7178// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007179bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007180 const Type *Ty) const {
7181 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007182 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007183
Chris Lattnerc9addb72007-03-30 23:15:24 +00007184 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007185 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007186 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007187
Chris Lattnerc9addb72007-03-30 23:15:24 +00007188 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007189 unsigned GVFlags =
7190 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007191
Chris Lattnerdfed4132009-07-10 07:38:24 +00007192 // If a reference to this global requires an extra load, we can't fold it.
7193 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007194 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007195
Chris Lattnerdfed4132009-07-10 07:38:24 +00007196 // If BaseGV requires a register for the PIC base, we cannot also have a
7197 // BaseReg specified.
7198 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007199 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007200
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007201 // If lower 4G is not available, then we must use rip-relative addressing.
7202 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7203 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007204 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007205
Chris Lattnerc9addb72007-03-30 23:15:24 +00007206 switch (AM.Scale) {
7207 case 0:
7208 case 1:
7209 case 2:
7210 case 4:
7211 case 8:
7212 // These scales always work.
7213 break;
7214 case 3:
7215 case 5:
7216 case 9:
7217 // These scales are formed with basereg+scalereg. Only accept if there is
7218 // no basereg yet.
7219 if (AM.HasBaseReg)
7220 return false;
7221 break;
7222 default: // Other stuff never works.
7223 return false;
7224 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007225
Chris Lattnerc9addb72007-03-30 23:15:24 +00007226 return true;
7227}
7228
7229
Evan Cheng2bd122c2007-10-26 01:56:11 +00007230bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7231 if (!Ty1->isInteger() || !Ty2->isInteger())
7232 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007233 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7234 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007235 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007236 return false;
7237 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007238}
7239
Owen Andersone50ed302009-08-10 22:56:29 +00007240bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007241 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007242 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007243 unsigned NumBits1 = VT1.getSizeInBits();
7244 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007245 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007246 return false;
7247 return Subtarget->is64Bit() || NumBits1 < 64;
7248}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007249
Dan Gohman97121ba2009-04-08 00:15:30 +00007250bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007251 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson1d0be152009-08-13 21:58:54 +00007252 return Ty1 == Type::getInt32Ty(Ty1->getContext()) &&
7253 Ty2 == Type::getInt64Ty(Ty1->getContext()) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007254}
7255
Owen Andersone50ed302009-08-10 22:56:29 +00007256bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007257 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007258 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007259}
7260
Owen Andersone50ed302009-08-10 22:56:29 +00007261bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007262 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007263 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007264}
7265
Evan Cheng60c07e12006-07-05 22:17:51 +00007266/// isShuffleMaskLegal - Targets can use this to indicate that they only
7267/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7268/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7269/// are assumed to be legal.
7270bool
Eric Christopherfd179292009-08-27 18:07:15 +00007271X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007272 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007273 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007274 if (VT.getSizeInBits() == 64)
7275 return false;
7276
7277 // FIXME: pshufb, blends, palignr, shifts.
7278 return (VT.getVectorNumElements() == 2 ||
7279 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7280 isMOVLMask(M, VT) ||
7281 isSHUFPMask(M, VT) ||
7282 isPSHUFDMask(M, VT) ||
7283 isPSHUFHWMask(M, VT) ||
7284 isPSHUFLWMask(M, VT) ||
7285 isUNPCKLMask(M, VT) ||
7286 isUNPCKHMask(M, VT) ||
7287 isUNPCKL_v_undef_Mask(M, VT) ||
7288 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007289}
7290
Dan Gohman7d8143f2008-04-09 20:09:42 +00007291bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007292X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007293 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007294 unsigned NumElts = VT.getVectorNumElements();
7295 // FIXME: This collection of masks seems suspect.
7296 if (NumElts == 2)
7297 return true;
7298 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7299 return (isMOVLMask(Mask, VT) ||
7300 isCommutedMOVLMask(Mask, VT, true) ||
7301 isSHUFPMask(Mask, VT) ||
7302 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007303 }
7304 return false;
7305}
7306
7307//===----------------------------------------------------------------------===//
7308// X86 Scheduler Hooks
7309//===----------------------------------------------------------------------===//
7310
Mon P Wang63307c32008-05-05 19:05:59 +00007311// private utility function
7312MachineBasicBlock *
7313X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7314 MachineBasicBlock *MBB,
7315 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007316 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007317 unsigned LoadOpc,
7318 unsigned CXchgOpc,
7319 unsigned copyOpc,
7320 unsigned notOpc,
7321 unsigned EAXreg,
7322 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007323 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007324 // For the atomic bitwise operator, we generate
7325 // thisMBB:
7326 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007327 // ld t1 = [bitinstr.addr]
7328 // op t2 = t1, [bitinstr.val]
7329 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007330 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7331 // bz newMBB
7332 // fallthrough -->nextMBB
7333 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7334 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007335 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007336 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007337
Mon P Wang63307c32008-05-05 19:05:59 +00007338 /// First build the CFG
7339 MachineFunction *F = MBB->getParent();
7340 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007341 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7342 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7343 F->insert(MBBIter, newMBB);
7344 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007345
Mon P Wang63307c32008-05-05 19:05:59 +00007346 // Move all successors to thisMBB to nextMBB
7347 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007348
Mon P Wang63307c32008-05-05 19:05:59 +00007349 // Update thisMBB to fall through to newMBB
7350 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007351
Mon P Wang63307c32008-05-05 19:05:59 +00007352 // newMBB jumps to itself and fall through to nextMBB
7353 newMBB->addSuccessor(nextMBB);
7354 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007355
Mon P Wang63307c32008-05-05 19:05:59 +00007356 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007357 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007358 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007359 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007360 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007361 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007362 int numArgs = bInstr->getNumOperands() - 1;
7363 for (int i=0; i < numArgs; ++i)
7364 argOpers[i] = &bInstr->getOperand(i+1);
7365
7366 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007367 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7368 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007369
Dale Johannesen140be2d2008-08-19 18:47:28 +00007370 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007371 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007372 for (int i=0; i <= lastAddrIndx; ++i)
7373 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007374
Dale Johannesen140be2d2008-08-19 18:47:28 +00007375 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007376 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007377 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007378 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007379 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007380 tt = t1;
7381
Dale Johannesen140be2d2008-08-19 18:47:28 +00007382 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007383 assert((argOpers[valArgIndx]->isReg() ||
7384 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007385 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007386 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007387 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007388 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007389 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007390 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007391 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007392
Dale Johannesene4d209d2009-02-03 20:21:25 +00007393 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007394 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007395
Dale Johannesene4d209d2009-02-03 20:21:25 +00007396 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007397 for (int i=0; i <= lastAddrIndx; ++i)
7398 (*MIB).addOperand(*argOpers[i]);
7399 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007400 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007401 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7402 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007403
Dale Johannesene4d209d2009-02-03 20:21:25 +00007404 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007405 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007406
Mon P Wang63307c32008-05-05 19:05:59 +00007407 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007408 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007409
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007410 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007411 return nextMBB;
7412}
7413
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007414// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007415MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007416X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7417 MachineBasicBlock *MBB,
7418 unsigned regOpcL,
7419 unsigned regOpcH,
7420 unsigned immOpcL,
7421 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007422 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007423 // For the atomic bitwise operator, we generate
7424 // thisMBB (instructions are in pairs, except cmpxchg8b)
7425 // ld t1,t2 = [bitinstr.addr]
7426 // newMBB:
7427 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7428 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007429 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007430 // mov ECX, EBX <- t5, t6
7431 // mov EAX, EDX <- t1, t2
7432 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7433 // mov t3, t4 <- EAX, EDX
7434 // bz newMBB
7435 // result in out1, out2
7436 // fallthrough -->nextMBB
7437
7438 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7439 const unsigned LoadOpc = X86::MOV32rm;
7440 const unsigned copyOpc = X86::MOV32rr;
7441 const unsigned NotOpc = X86::NOT32r;
7442 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7443 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7444 MachineFunction::iterator MBBIter = MBB;
7445 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007446
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007447 /// First build the CFG
7448 MachineFunction *F = MBB->getParent();
7449 MachineBasicBlock *thisMBB = MBB;
7450 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7451 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7452 F->insert(MBBIter, newMBB);
7453 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007454
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007455 // Move all successors to thisMBB to nextMBB
7456 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007457
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007458 // Update thisMBB to fall through to newMBB
7459 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007460
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007461 // newMBB jumps to itself and fall through to nextMBB
7462 newMBB->addSuccessor(nextMBB);
7463 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007464
Dale Johannesene4d209d2009-02-03 20:21:25 +00007465 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007466 // Insert instructions into newMBB based on incoming instruction
7467 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007468 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007469 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007470 MachineOperand& dest1Oper = bInstr->getOperand(0);
7471 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007472 MachineOperand* argOpers[2 + X86AddrNumOperands];
7473 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007474 argOpers[i] = &bInstr->getOperand(i+2);
7475
7476 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007477 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007478
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007479 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007480 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007481 for (int i=0; i <= lastAddrIndx; ++i)
7482 (*MIB).addOperand(*argOpers[i]);
7483 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007484 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007485 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007486 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007487 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007488 MachineOperand newOp3 = *(argOpers[3]);
7489 if (newOp3.isImm())
7490 newOp3.setImm(newOp3.getImm()+4);
7491 else
7492 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007493 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007494 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007495
7496 // t3/4 are defined later, at the bottom of the loop
7497 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7498 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007499 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007500 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007501 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007502 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7503
7504 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7505 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007506 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007507 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7508 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007509 } else {
7510 tt1 = t1;
7511 tt2 = t2;
7512 }
7513
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007514 int valArgIndx = lastAddrIndx + 1;
7515 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007516 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007517 "invalid operand");
7518 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7519 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007520 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007521 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007522 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007523 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007524 if (regOpcL != X86::MOV32rr)
7525 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007526 (*MIB).addOperand(*argOpers[valArgIndx]);
7527 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007528 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007529 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007530 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007531 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007532 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007533 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007534 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007535 if (regOpcH != X86::MOV32rr)
7536 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007537 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007538
Dale Johannesene4d209d2009-02-03 20:21:25 +00007539 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007540 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007541 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007542 MIB.addReg(t2);
7543
Dale Johannesene4d209d2009-02-03 20:21:25 +00007544 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007545 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007546 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007547 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007548
Dale Johannesene4d209d2009-02-03 20:21:25 +00007549 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007550 for (int i=0; i <= lastAddrIndx; ++i)
7551 (*MIB).addOperand(*argOpers[i]);
7552
7553 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007554 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7555 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007556
Dale Johannesene4d209d2009-02-03 20:21:25 +00007557 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007558 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007559 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007560 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007561
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007562 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007563 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007564
7565 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7566 return nextMBB;
7567}
7568
7569// private utility function
7570MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007571X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7572 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007573 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007574 // For the atomic min/max operator, we generate
7575 // thisMBB:
7576 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007577 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007578 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007579 // cmp t1, t2
7580 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007581 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007582 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7583 // bz newMBB
7584 // fallthrough -->nextMBB
7585 //
7586 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7587 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007588 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007589 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007590
Mon P Wang63307c32008-05-05 19:05:59 +00007591 /// First build the CFG
7592 MachineFunction *F = MBB->getParent();
7593 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007594 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7595 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7596 F->insert(MBBIter, newMBB);
7597 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007598
Dan Gohmand6708ea2009-08-15 01:38:56 +00007599 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00007600 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007601
Mon P Wang63307c32008-05-05 19:05:59 +00007602 // Update thisMBB to fall through to newMBB
7603 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007604
Mon P Wang63307c32008-05-05 19:05:59 +00007605 // newMBB jumps to newMBB and fall through to nextMBB
7606 newMBB->addSuccessor(nextMBB);
7607 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007608
Dale Johannesene4d209d2009-02-03 20:21:25 +00007609 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007610 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007611 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007612 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007613 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007614 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007615 int numArgs = mInstr->getNumOperands() - 1;
7616 for (int i=0; i < numArgs; ++i)
7617 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007618
Mon P Wang63307c32008-05-05 19:05:59 +00007619 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007620 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7621 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007622
Mon P Wangab3e7472008-05-05 22:56:23 +00007623 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007624 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007625 for (int i=0; i <= lastAddrIndx; ++i)
7626 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007627
Mon P Wang63307c32008-05-05 19:05:59 +00007628 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007629 assert((argOpers[valArgIndx]->isReg() ||
7630 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007631 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007632
7633 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007634 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007635 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007636 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007637 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007638 (*MIB).addOperand(*argOpers[valArgIndx]);
7639
Dale Johannesene4d209d2009-02-03 20:21:25 +00007640 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007641 MIB.addReg(t1);
7642
Dale Johannesene4d209d2009-02-03 20:21:25 +00007643 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007644 MIB.addReg(t1);
7645 MIB.addReg(t2);
7646
7647 // Generate movc
7648 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007649 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007650 MIB.addReg(t2);
7651 MIB.addReg(t1);
7652
7653 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007654 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007655 for (int i=0; i <= lastAddrIndx; ++i)
7656 (*MIB).addOperand(*argOpers[i]);
7657 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007658 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007659 (*MIB).setMemRefs(mInstr->memoperands_begin(),
7660 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00007661
Dale Johannesene4d209d2009-02-03 20:21:25 +00007662 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007663 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007664
Mon P Wang63307c32008-05-05 19:05:59 +00007665 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007666 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007667
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007668 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007669 return nextMBB;
7670}
7671
Eric Christopherf83a5de2009-08-27 18:08:16 +00007672// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
7673// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00007674MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00007675X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00007676 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00007677
7678 MachineFunction *F = BB->getParent();
7679 DebugLoc dl = MI->getDebugLoc();
7680 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7681
7682 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00007683 if (memArg)
7684 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
7685 else
7686 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00007687
7688 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
7689
7690 for (unsigned i = 0; i < numArgs; ++i) {
7691 MachineOperand &Op = MI->getOperand(i+1);
7692
7693 if (!(Op.isReg() && Op.isImplicit()))
7694 MIB.addOperand(Op);
7695 }
7696
7697 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
7698 .addReg(X86::XMM0);
7699
7700 F->DeleteMachineInstr(MI);
7701
7702 return BB;
7703}
7704
7705MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00007706X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
7707 MachineInstr *MI,
7708 MachineBasicBlock *MBB) const {
7709 // Emit code to save XMM registers to the stack. The ABI says that the
7710 // number of registers to save is given in %al, so it's theoretically
7711 // possible to do an indirect jump trick to avoid saving all of them,
7712 // however this code takes a simpler approach and just executes all
7713 // of the stores if %al is non-zero. It's less code, and it's probably
7714 // easier on the hardware branch predictor, and stores aren't all that
7715 // expensive anyway.
7716
7717 // Create the new basic blocks. One block contains all the XMM stores,
7718 // and one block is the final destination regardless of whether any
7719 // stores were performed.
7720 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7721 MachineFunction *F = MBB->getParent();
7722 MachineFunction::iterator MBBIter = MBB;
7723 ++MBBIter;
7724 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
7725 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
7726 F->insert(MBBIter, XMMSaveMBB);
7727 F->insert(MBBIter, EndMBB);
7728
7729 // Set up the CFG.
7730 // Move any original successors of MBB to the end block.
7731 EndMBB->transferSuccessors(MBB);
7732 // The original block will now fall through to the XMM save block.
7733 MBB->addSuccessor(XMMSaveMBB);
7734 // The XMMSaveMBB will fall through to the end block.
7735 XMMSaveMBB->addSuccessor(EndMBB);
7736
7737 // Now add the instructions.
7738 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7739 DebugLoc DL = MI->getDebugLoc();
7740
7741 unsigned CountReg = MI->getOperand(0).getReg();
7742 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
7743 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
7744
7745 if (!Subtarget->isTargetWin64()) {
7746 // If %al is 0, branch around the XMM save block.
7747 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
7748 BuildMI(MBB, DL, TII->get(X86::JE)).addMBB(EndMBB);
7749 MBB->addSuccessor(EndMBB);
7750 }
7751
7752 // In the XMM save block, save all the XMM argument registers.
7753 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
7754 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00007755 MachineMemOperand *MMO =
7756 F->getMachineMemOperand(
7757 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
7758 MachineMemOperand::MOStore, Offset,
7759 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00007760 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
7761 .addFrameIndex(RegSaveFrameIndex)
7762 .addImm(/*Scale=*/1)
7763 .addReg(/*IndexReg=*/0)
7764 .addImm(/*Disp=*/Offset)
7765 .addReg(/*Segment=*/0)
7766 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00007767 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00007768 }
7769
7770 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
7771
7772 return EndMBB;
7773}
Mon P Wang63307c32008-05-05 19:05:59 +00007774
Evan Cheng60c07e12006-07-05 22:17:51 +00007775MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00007776X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00007777 MachineBasicBlock *BB,
7778 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00007779 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7780 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00007781
Chris Lattner52600972009-09-02 05:57:00 +00007782 // To "insert" a SELECT_CC instruction, we actually have to insert the
7783 // diamond control-flow pattern. The incoming instruction knows the
7784 // destination vreg to set, the condition code register to branch on, the
7785 // true/false values to select between, and a branch opcode to use.
7786 const BasicBlock *LLVM_BB = BB->getBasicBlock();
7787 MachineFunction::iterator It = BB;
7788 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00007789
Chris Lattner52600972009-09-02 05:57:00 +00007790 // thisMBB:
7791 // ...
7792 // TrueVal = ...
7793 // cmpTY ccX, r1, r2
7794 // bCC copy1MBB
7795 // fallthrough --> copy0MBB
7796 MachineBasicBlock *thisMBB = BB;
7797 MachineFunction *F = BB->getParent();
7798 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7799 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
7800 unsigned Opc =
7801 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
7802 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
7803 F->insert(It, copy0MBB);
7804 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00007805 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00007806 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00007807 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00007808 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00007809 E = BB->succ_end(); I != E; ++I) {
7810 EM->insert(std::make_pair(*I, sinkMBB));
7811 sinkMBB->addSuccessor(*I);
7812 }
7813 // Next, remove all successors of the current block, and add the true
7814 // and fallthrough blocks as its successors.
7815 while (!BB->succ_empty())
7816 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00007817 // Add the true and fallthrough blocks as its successors.
7818 BB->addSuccessor(copy0MBB);
7819 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00007820
Chris Lattner52600972009-09-02 05:57:00 +00007821 // copy0MBB:
7822 // %FalseValue = ...
7823 // # fallthrough to sinkMBB
7824 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00007825
Chris Lattner52600972009-09-02 05:57:00 +00007826 // Update machine-CFG edges
7827 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00007828
Chris Lattner52600972009-09-02 05:57:00 +00007829 // sinkMBB:
7830 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7831 // ...
7832 BB = sinkMBB;
7833 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
7834 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7835 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7836
7837 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
7838 return BB;
7839}
7840
7841
7842MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007843X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00007844 MachineBasicBlock *BB,
7845 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007846 switch (MI->getOpcode()) {
7847 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00007848 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007849 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007850 case X86::CMOV_FR32:
7851 case X86::CMOV_FR64:
7852 case X86::CMOV_V4F32:
7853 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00007854 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00007855 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00007856
Dale Johannesen849f2142007-07-03 00:53:03 +00007857 case X86::FP32_TO_INT16_IN_MEM:
7858 case X86::FP32_TO_INT32_IN_MEM:
7859 case X86::FP32_TO_INT64_IN_MEM:
7860 case X86::FP64_TO_INT16_IN_MEM:
7861 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00007862 case X86::FP64_TO_INT64_IN_MEM:
7863 case X86::FP80_TO_INT16_IN_MEM:
7864 case X86::FP80_TO_INT32_IN_MEM:
7865 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00007866 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7867 DebugLoc DL = MI->getDebugLoc();
7868
Evan Cheng60c07e12006-07-05 22:17:51 +00007869 // Change the floating point control register to use "round towards zero"
7870 // mode when truncating to an integer value.
7871 MachineFunction *F = BB->getParent();
7872 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Chris Lattner52600972009-09-02 05:57:00 +00007873 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007874
7875 // Load the old value of the high byte of the control word...
7876 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00007877 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00007878 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007879 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007880
7881 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00007882 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007883 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00007884
7885 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00007886 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007887
7888 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00007889 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007890 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00007891
7892 // Get the X86 opcode to use.
7893 unsigned Opc;
7894 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007895 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00007896 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7897 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7898 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7899 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7900 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7901 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00007902 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7903 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7904 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00007905 }
7906
7907 X86AddressMode AM;
7908 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00007909 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007910 AM.BaseType = X86AddressMode::RegBase;
7911 AM.Base.Reg = Op.getReg();
7912 } else {
7913 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00007914 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00007915 }
7916 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00007917 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007918 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007919 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00007920 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007921 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007922 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00007923 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007924 AM.GV = Op.getGlobal();
7925 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00007926 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007927 }
Chris Lattner52600972009-09-02 05:57:00 +00007928 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00007929 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00007930
7931 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00007932 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007933
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007934 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007935 return BB;
7936 }
Eric Christopherb120ab42009-08-18 22:50:32 +00007937 // String/text processing lowering.
7938 case X86::PCMPISTRM128REG:
7939 return EmitPCMP(MI, BB, 3, false /* in-mem */);
7940 case X86::PCMPISTRM128MEM:
7941 return EmitPCMP(MI, BB, 3, true /* in-mem */);
7942 case X86::PCMPESTRM128REG:
7943 return EmitPCMP(MI, BB, 5, false /* in mem */);
7944 case X86::PCMPESTRM128MEM:
7945 return EmitPCMP(MI, BB, 5, true /* in mem */);
7946
7947 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00007948 case X86::ATOMAND32:
7949 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007950 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007951 X86::LCMPXCHG32, X86::MOV32rr,
7952 X86::NOT32r, X86::EAX,
7953 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007954 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00007955 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
7956 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007957 X86::LCMPXCHG32, X86::MOV32rr,
7958 X86::NOT32r, X86::EAX,
7959 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007960 case X86::ATOMXOR32:
7961 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007962 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007963 X86::LCMPXCHG32, X86::MOV32rr,
7964 X86::NOT32r, X86::EAX,
7965 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007966 case X86::ATOMNAND32:
7967 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007968 X86::AND32ri, X86::MOV32rm,
7969 X86::LCMPXCHG32, X86::MOV32rr,
7970 X86::NOT32r, X86::EAX,
7971 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00007972 case X86::ATOMMIN32:
7973 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
7974 case X86::ATOMMAX32:
7975 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
7976 case X86::ATOMUMIN32:
7977 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
7978 case X86::ATOMUMAX32:
7979 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00007980
7981 case X86::ATOMAND16:
7982 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7983 X86::AND16ri, X86::MOV16rm,
7984 X86::LCMPXCHG16, X86::MOV16rr,
7985 X86::NOT16r, X86::AX,
7986 X86::GR16RegisterClass);
7987 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00007988 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007989 X86::OR16ri, X86::MOV16rm,
7990 X86::LCMPXCHG16, X86::MOV16rr,
7991 X86::NOT16r, X86::AX,
7992 X86::GR16RegisterClass);
7993 case X86::ATOMXOR16:
7994 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
7995 X86::XOR16ri, X86::MOV16rm,
7996 X86::LCMPXCHG16, X86::MOV16rr,
7997 X86::NOT16r, X86::AX,
7998 X86::GR16RegisterClass);
7999 case X86::ATOMNAND16:
8000 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8001 X86::AND16ri, X86::MOV16rm,
8002 X86::LCMPXCHG16, X86::MOV16rr,
8003 X86::NOT16r, X86::AX,
8004 X86::GR16RegisterClass, true);
8005 case X86::ATOMMIN16:
8006 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8007 case X86::ATOMMAX16:
8008 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8009 case X86::ATOMUMIN16:
8010 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8011 case X86::ATOMUMAX16:
8012 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8013
8014 case X86::ATOMAND8:
8015 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8016 X86::AND8ri, X86::MOV8rm,
8017 X86::LCMPXCHG8, X86::MOV8rr,
8018 X86::NOT8r, X86::AL,
8019 X86::GR8RegisterClass);
8020 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008021 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008022 X86::OR8ri, X86::MOV8rm,
8023 X86::LCMPXCHG8, X86::MOV8rr,
8024 X86::NOT8r, X86::AL,
8025 X86::GR8RegisterClass);
8026 case X86::ATOMXOR8:
8027 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8028 X86::XOR8ri, X86::MOV8rm,
8029 X86::LCMPXCHG8, X86::MOV8rr,
8030 X86::NOT8r, X86::AL,
8031 X86::GR8RegisterClass);
8032 case X86::ATOMNAND8:
8033 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8034 X86::AND8ri, X86::MOV8rm,
8035 X86::LCMPXCHG8, X86::MOV8rr,
8036 X86::NOT8r, X86::AL,
8037 X86::GR8RegisterClass, true);
8038 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008039 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008040 case X86::ATOMAND64:
8041 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008042 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008043 X86::LCMPXCHG64, X86::MOV64rr,
8044 X86::NOT64r, X86::RAX,
8045 X86::GR64RegisterClass);
8046 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008047 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8048 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008049 X86::LCMPXCHG64, X86::MOV64rr,
8050 X86::NOT64r, X86::RAX,
8051 X86::GR64RegisterClass);
8052 case X86::ATOMXOR64:
8053 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008054 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008055 X86::LCMPXCHG64, X86::MOV64rr,
8056 X86::NOT64r, X86::RAX,
8057 X86::GR64RegisterClass);
8058 case X86::ATOMNAND64:
8059 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8060 X86::AND64ri32, X86::MOV64rm,
8061 X86::LCMPXCHG64, X86::MOV64rr,
8062 X86::NOT64r, X86::RAX,
8063 X86::GR64RegisterClass, true);
8064 case X86::ATOMMIN64:
8065 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8066 case X86::ATOMMAX64:
8067 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8068 case X86::ATOMUMIN64:
8069 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8070 case X86::ATOMUMAX64:
8071 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008072
8073 // This group does 64-bit operations on a 32-bit host.
8074 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008075 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008076 X86::AND32rr, X86::AND32rr,
8077 X86::AND32ri, X86::AND32ri,
8078 false);
8079 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008080 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008081 X86::OR32rr, X86::OR32rr,
8082 X86::OR32ri, X86::OR32ri,
8083 false);
8084 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008085 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008086 X86::XOR32rr, X86::XOR32rr,
8087 X86::XOR32ri, X86::XOR32ri,
8088 false);
8089 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008090 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008091 X86::AND32rr, X86::AND32rr,
8092 X86::AND32ri, X86::AND32ri,
8093 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008094 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008095 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008096 X86::ADD32rr, X86::ADC32rr,
8097 X86::ADD32ri, X86::ADC32ri,
8098 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008099 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008100 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008101 X86::SUB32rr, X86::SBB32rr,
8102 X86::SUB32ri, X86::SBB32ri,
8103 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008104 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008105 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008106 X86::MOV32rr, X86::MOV32rr,
8107 X86::MOV32ri, X86::MOV32ri,
8108 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008109 case X86::VASTART_SAVE_XMM_REGS:
8110 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008111 }
8112}
8113
8114//===----------------------------------------------------------------------===//
8115// X86 Optimization Hooks
8116//===----------------------------------------------------------------------===//
8117
Dan Gohman475871a2008-07-27 21:46:04 +00008118void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008119 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008120 APInt &KnownZero,
8121 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008122 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008123 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008124 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008125 assert((Opc >= ISD::BUILTIN_OP_END ||
8126 Opc == ISD::INTRINSIC_WO_CHAIN ||
8127 Opc == ISD::INTRINSIC_W_CHAIN ||
8128 Opc == ISD::INTRINSIC_VOID) &&
8129 "Should use MaskedValueIsZero if you don't know whether Op"
8130 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008131
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008132 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008133 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008134 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008135 case X86ISD::ADD:
8136 case X86ISD::SUB:
8137 case X86ISD::SMUL:
8138 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008139 case X86ISD::INC:
8140 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008141 case X86ISD::OR:
8142 case X86ISD::XOR:
8143 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008144 // These nodes' second result is a boolean.
8145 if (Op.getResNo() == 0)
8146 break;
8147 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008148 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008149 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8150 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008151 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008152 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008153}
Chris Lattner259e97c2006-01-31 19:43:35 +00008154
Evan Cheng206ee9d2006-07-07 08:33:52 +00008155/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008156/// node is a GlobalAddress + offset.
8157bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8158 GlobalValue* &GA, int64_t &Offset) const{
8159 if (N->getOpcode() == X86ISD::Wrapper) {
8160 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008161 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008162 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008163 return true;
8164 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008165 }
Evan Chengad4196b2008-05-12 19:56:52 +00008166 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008167}
8168
Evan Chengad4196b2008-05-12 19:56:52 +00008169static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
8170 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008171 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00008172 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00008173 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008174 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00008175 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00008176 return false;
8177}
8178
Nate Begeman9008ca62009-04-27 18:41:29 +00008179static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008180 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008181 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008182 SelectionDAG &DAG, MachineFrameInfo *MFI,
8183 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008184 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008185 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008186 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008187 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008188 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008189 return false;
8190 continue;
8191 }
8192
Dan Gohman475871a2008-07-27 21:46:04 +00008193 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008194 if (!Elt.getNode() ||
8195 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008196 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008197 if (!LDBase) {
8198 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008199 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008200 LDBase = cast<LoadSDNode>(Elt.getNode());
8201 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008202 continue;
8203 }
8204 if (Elt.getOpcode() == ISD::UNDEF)
8205 continue;
8206
Nate Begemanabc01992009-06-05 21:37:30 +00008207 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008208 if (!TLI.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008209 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008210 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008211 }
8212 return true;
8213}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008214
8215/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8216/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8217/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008218/// order. In the case of v2i64, it will see if it can rewrite the
8219/// shuffle to be an appropriate build vector so it can take advantage of
8220// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008221static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008222 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008223 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008224 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008225 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008226 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8227 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008228
Eli Friedman7a5e5552009-06-07 06:52:44 +00008229 if (VT.getSizeInBits() != 128)
8230 return SDValue();
8231
Mon P Wang1e955802009-04-03 02:43:30 +00008232 // Try to combine a vector_shuffle into a 128-bit load.
8233 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008234 LoadSDNode *LD = NULL;
8235 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008236 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008237 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008238 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008239
Eli Friedman7a5e5552009-06-07 06:52:44 +00008240 if (LastLoadedElt == NumElems - 1) {
8241 if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI))
8242 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8243 LD->getSrcValue(), LD->getSrcValueOffset(),
8244 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008245 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008246 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008247 LD->isVolatile(), LD->getAlignment());
8248 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008249 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008250 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8251 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008252 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8253 }
8254 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008255}
Evan Chengd880b972008-05-09 21:53:03 +00008256
Chris Lattner83e6c992006-10-04 06:57:07 +00008257/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008258static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008259 const X86Subtarget *Subtarget) {
8260 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008261 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008262 // Get the LHS/RHS of the select.
8263 SDValue LHS = N->getOperand(1);
8264 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008265
Dan Gohman670e5392009-09-21 18:03:22 +00008266 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
8267 // instructions have the peculiarity that if either operand is a NaN,
8268 // they chose what we call the RHS operand (and as such are not symmetric).
8269 // It happens that this matches the semantics of the common C idiom
8270 // x<y?x:y and related forms, so we can recognize these cases.
Chris Lattner83e6c992006-10-04 06:57:07 +00008271 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008272 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008273 Cond.getOpcode() == ISD::SETCC) {
8274 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008275
Chris Lattner47b4ce82009-03-11 05:48:52 +00008276 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008277 // Check for x CC y ? x : y.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008278 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8279 switch (CC) {
8280 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008281 case ISD::SETULT:
8282 // This can be a min if we can prove that at least one of the operands
8283 // is not a nan.
8284 if (!FiniteOnlyFPMath()) {
8285 if (DAG.isKnownNeverNaN(RHS)) {
8286 // Put the potential NaN in the RHS so that SSE will preserve it.
8287 std::swap(LHS, RHS);
8288 } else if (!DAG.isKnownNeverNaN(LHS))
8289 break;
8290 }
8291 Opcode = X86ISD::FMIN;
8292 break;
8293 case ISD::SETOLE:
8294 // This can be a min if we can prove that at least one of the operands
8295 // is not a nan.
8296 if (!FiniteOnlyFPMath()) {
8297 if (DAG.isKnownNeverNaN(LHS)) {
8298 // Put the potential NaN in the RHS so that SSE will preserve it.
8299 std::swap(LHS, RHS);
8300 } else if (!DAG.isKnownNeverNaN(RHS))
8301 break;
8302 }
8303 Opcode = X86ISD::FMIN;
8304 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008305 case ISD::SETULE:
Dan Gohman670e5392009-09-21 18:03:22 +00008306 // This can be a min, but if either operand is a NaN we need it to
8307 // preserve the original LHS.
8308 std::swap(LHS, RHS);
8309 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008310 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008311 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008312 Opcode = X86ISD::FMIN;
8313 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008314
Dan Gohman670e5392009-09-21 18:03:22 +00008315 case ISD::SETOGE:
8316 // This can be a max if we can prove that at least one of the operands
8317 // is not a nan.
8318 if (!FiniteOnlyFPMath()) {
8319 if (DAG.isKnownNeverNaN(LHS)) {
8320 // Put the potential NaN in the RHS so that SSE will preserve it.
8321 std::swap(LHS, RHS);
8322 } else if (!DAG.isKnownNeverNaN(RHS))
8323 break;
8324 }
8325 Opcode = X86ISD::FMAX;
8326 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008327 case ISD::SETUGT:
Dan Gohman670e5392009-09-21 18:03:22 +00008328 // This can be a max if we can prove that at least one of the operands
8329 // is not a nan.
8330 if (!FiniteOnlyFPMath()) {
8331 if (DAG.isKnownNeverNaN(RHS)) {
8332 // Put the potential NaN in the RHS so that SSE will preserve it.
8333 std::swap(LHS, RHS);
8334 } else if (!DAG.isKnownNeverNaN(LHS))
8335 break;
8336 }
8337 Opcode = X86ISD::FMAX;
8338 break;
8339 case ISD::SETUGE:
8340 // This can be a max, but if either operand is a NaN we need it to
8341 // preserve the original LHS.
8342 std::swap(LHS, RHS);
8343 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008344 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008345 case ISD::SETGE:
8346 Opcode = X86ISD::FMAX;
8347 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008348 }
Dan Gohman670e5392009-09-21 18:03:22 +00008349 // Check for x CC y ? y : x -- a min/max with reversed arms.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008350 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8351 switch (CC) {
8352 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008353 case ISD::SETOGE:
8354 // This can be a min if we can prove that at least one of the operands
8355 // is not a nan.
8356 if (!FiniteOnlyFPMath()) {
8357 if (DAG.isKnownNeverNaN(RHS)) {
8358 // Put the potential NaN in the RHS so that SSE will preserve it.
8359 std::swap(LHS, RHS);
8360 } else if (!DAG.isKnownNeverNaN(LHS))
8361 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008362 }
Dan Gohman670e5392009-09-21 18:03:22 +00008363 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008364 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008365 case ISD::SETUGT:
8366 // This can be a min if we can prove that at least one of the operands
8367 // is not a nan.
8368 if (!FiniteOnlyFPMath()) {
8369 if (DAG.isKnownNeverNaN(LHS)) {
8370 // Put the potential NaN in the RHS so that SSE will preserve it.
8371 std::swap(LHS, RHS);
8372 } else if (!DAG.isKnownNeverNaN(RHS))
8373 break;
8374 }
8375 Opcode = X86ISD::FMIN;
8376 break;
8377 case ISD::SETUGE:
8378 // This can be a min, but if either operand is a NaN we need it to
8379 // preserve the original LHS.
8380 std::swap(LHS, RHS);
8381 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008382 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008383 case ISD::SETGE:
8384 Opcode = X86ISD::FMIN;
8385 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008386
Dan Gohman670e5392009-09-21 18:03:22 +00008387 case ISD::SETULT:
8388 // This can be a max if we can prove that at least one of the operands
8389 // is not a nan.
8390 if (!FiniteOnlyFPMath()) {
8391 if (DAG.isKnownNeverNaN(LHS)) {
8392 // Put the potential NaN in the RHS so that SSE will preserve it.
8393 std::swap(LHS, RHS);
8394 } else if (!DAG.isKnownNeverNaN(RHS))
8395 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008396 }
Dan Gohman670e5392009-09-21 18:03:22 +00008397 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008398 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008399 case ISD::SETOLE:
8400 // This can be a max if we can prove that at least one of the operands
8401 // is not a nan.
8402 if (!FiniteOnlyFPMath()) {
8403 if (DAG.isKnownNeverNaN(RHS)) {
8404 // Put the potential NaN in the RHS so that SSE will preserve it.
8405 std::swap(LHS, RHS);
8406 } else if (!DAG.isKnownNeverNaN(LHS))
8407 break;
8408 }
8409 Opcode = X86ISD::FMAX;
8410 break;
8411 case ISD::SETULE:
8412 // This can be a max, but if either operand is a NaN we need it to
8413 // preserve the original LHS.
8414 std::swap(LHS, RHS);
8415 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008416 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008417 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008418 Opcode = X86ISD::FMAX;
8419 break;
8420 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008421 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008422
Chris Lattner47b4ce82009-03-11 05:48:52 +00008423 if (Opcode)
8424 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008425 }
Eric Christopherfd179292009-08-27 18:07:15 +00008426
Chris Lattnerd1980a52009-03-12 06:52:53 +00008427 // If this is a select between two integer constants, try to do some
8428 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008429 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8430 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008431 // Don't do this for crazy integer types.
8432 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8433 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008434 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008435 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008436
Chris Lattnercee56e72009-03-13 05:53:31 +00008437 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008438 // Efficiently invertible.
8439 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8440 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8441 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8442 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008443 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008444 }
Eric Christopherfd179292009-08-27 18:07:15 +00008445
Chris Lattnerd1980a52009-03-12 06:52:53 +00008446 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008447 if (FalseC->getAPIntValue() == 0 &&
8448 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008449 if (NeedsCondInvert) // Invert the condition if needed.
8450 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8451 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008452
Chris Lattnerd1980a52009-03-12 06:52:53 +00008453 // Zero extend the condition if needed.
8454 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008455
Chris Lattnercee56e72009-03-13 05:53:31 +00008456 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008457 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008458 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008459 }
Eric Christopherfd179292009-08-27 18:07:15 +00008460
Chris Lattner97a29a52009-03-13 05:22:11 +00008461 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008462 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008463 if (NeedsCondInvert) // Invert the condition if needed.
8464 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8465 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008466
Chris Lattner97a29a52009-03-13 05:22:11 +00008467 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008468 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8469 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008470 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008471 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008472 }
Eric Christopherfd179292009-08-27 18:07:15 +00008473
Chris Lattnercee56e72009-03-13 05:53:31 +00008474 // Optimize cases that will turn into an LEA instruction. This requires
8475 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008476 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008477 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008478 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008479
Chris Lattnercee56e72009-03-13 05:53:31 +00008480 bool isFastMultiplier = false;
8481 if (Diff < 10) {
8482 switch ((unsigned char)Diff) {
8483 default: break;
8484 case 1: // result = add base, cond
8485 case 2: // result = lea base( , cond*2)
8486 case 3: // result = lea base(cond, cond*2)
8487 case 4: // result = lea base( , cond*4)
8488 case 5: // result = lea base(cond, cond*4)
8489 case 8: // result = lea base( , cond*8)
8490 case 9: // result = lea base(cond, cond*8)
8491 isFastMultiplier = true;
8492 break;
8493 }
8494 }
Eric Christopherfd179292009-08-27 18:07:15 +00008495
Chris Lattnercee56e72009-03-13 05:53:31 +00008496 if (isFastMultiplier) {
8497 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8498 if (NeedsCondInvert) // Invert the condition if needed.
8499 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8500 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008501
Chris Lattnercee56e72009-03-13 05:53:31 +00008502 // Zero extend the condition if needed.
8503 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8504 Cond);
8505 // Scale the condition by the difference.
8506 if (Diff != 1)
8507 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8508 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008509
Chris Lattnercee56e72009-03-13 05:53:31 +00008510 // Add the base if non-zero.
8511 if (FalseC->getAPIntValue() != 0)
8512 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8513 SDValue(FalseC, 0));
8514 return Cond;
8515 }
Eric Christopherfd179292009-08-27 18:07:15 +00008516 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008517 }
8518 }
Eric Christopherfd179292009-08-27 18:07:15 +00008519
Dan Gohman475871a2008-07-27 21:46:04 +00008520 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008521}
8522
Chris Lattnerd1980a52009-03-12 06:52:53 +00008523/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8524static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8525 TargetLowering::DAGCombinerInfo &DCI) {
8526 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00008527
Chris Lattnerd1980a52009-03-12 06:52:53 +00008528 // If the flag operand isn't dead, don't touch this CMOV.
8529 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8530 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00008531
Chris Lattnerd1980a52009-03-12 06:52:53 +00008532 // If this is a select between two integer constants, try to do some
8533 // optimizations. Note that the operands are ordered the opposite of SELECT
8534 // operands.
8535 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8536 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8537 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8538 // larger than FalseC (the false value).
8539 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008540
Chris Lattnerd1980a52009-03-12 06:52:53 +00008541 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8542 CC = X86::GetOppositeBranchCondition(CC);
8543 std::swap(TrueC, FalseC);
8544 }
Eric Christopherfd179292009-08-27 18:07:15 +00008545
Chris Lattnerd1980a52009-03-12 06:52:53 +00008546 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008547 // This is efficient for any integer data type (including i8/i16) and
8548 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008549 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8550 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008551 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8552 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008553
Chris Lattnerd1980a52009-03-12 06:52:53 +00008554 // Zero extend the condition if needed.
8555 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008556
Chris Lattnerd1980a52009-03-12 06:52:53 +00008557 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8558 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008559 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008560 if (N->getNumValues() == 2) // Dead flag value?
8561 return DCI.CombineTo(N, Cond, SDValue());
8562 return Cond;
8563 }
Eric Christopherfd179292009-08-27 18:07:15 +00008564
Chris Lattnercee56e72009-03-13 05:53:31 +00008565 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8566 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008567 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8568 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008569 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8570 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008571
Chris Lattner97a29a52009-03-13 05:22:11 +00008572 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008573 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8574 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008575 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8576 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00008577
Chris Lattner97a29a52009-03-13 05:22:11 +00008578 if (N->getNumValues() == 2) // Dead flag value?
8579 return DCI.CombineTo(N, Cond, SDValue());
8580 return Cond;
8581 }
Eric Christopherfd179292009-08-27 18:07:15 +00008582
Chris Lattnercee56e72009-03-13 05:53:31 +00008583 // Optimize cases that will turn into an LEA instruction. This requires
8584 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008585 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008586 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008587 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008588
Chris Lattnercee56e72009-03-13 05:53:31 +00008589 bool isFastMultiplier = false;
8590 if (Diff < 10) {
8591 switch ((unsigned char)Diff) {
8592 default: break;
8593 case 1: // result = add base, cond
8594 case 2: // result = lea base( , cond*2)
8595 case 3: // result = lea base(cond, cond*2)
8596 case 4: // result = lea base( , cond*4)
8597 case 5: // result = lea base(cond, cond*4)
8598 case 8: // result = lea base( , cond*8)
8599 case 9: // result = lea base(cond, cond*8)
8600 isFastMultiplier = true;
8601 break;
8602 }
8603 }
Eric Christopherfd179292009-08-27 18:07:15 +00008604
Chris Lattnercee56e72009-03-13 05:53:31 +00008605 if (isFastMultiplier) {
8606 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8607 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008608 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8609 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00008610 // Zero extend the condition if needed.
8611 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8612 Cond);
8613 // Scale the condition by the difference.
8614 if (Diff != 1)
8615 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8616 DAG.getConstant(Diff, Cond.getValueType()));
8617
8618 // Add the base if non-zero.
8619 if (FalseC->getAPIntValue() != 0)
8620 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8621 SDValue(FalseC, 0));
8622 if (N->getNumValues() == 2) // Dead flag value?
8623 return DCI.CombineTo(N, Cond, SDValue());
8624 return Cond;
8625 }
Eric Christopherfd179292009-08-27 18:07:15 +00008626 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008627 }
8628 }
8629 return SDValue();
8630}
8631
8632
Evan Cheng0b0cd912009-03-28 05:57:29 +00008633/// PerformMulCombine - Optimize a single multiply with constant into two
8634/// in order to implement it with two cheaper instructions, e.g.
8635/// LEA + SHL, LEA + LEA.
8636static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8637 TargetLowering::DAGCombinerInfo &DCI) {
8638 if (DAG.getMachineFunction().
8639 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8640 return SDValue();
8641
8642 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8643 return SDValue();
8644
Owen Andersone50ed302009-08-10 22:56:29 +00008645 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008646 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00008647 return SDValue();
8648
8649 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8650 if (!C)
8651 return SDValue();
8652 uint64_t MulAmt = C->getZExtValue();
8653 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8654 return SDValue();
8655
8656 uint64_t MulAmt1 = 0;
8657 uint64_t MulAmt2 = 0;
8658 if ((MulAmt % 9) == 0) {
8659 MulAmt1 = 9;
8660 MulAmt2 = MulAmt / 9;
8661 } else if ((MulAmt % 5) == 0) {
8662 MulAmt1 = 5;
8663 MulAmt2 = MulAmt / 5;
8664 } else if ((MulAmt % 3) == 0) {
8665 MulAmt1 = 3;
8666 MulAmt2 = MulAmt / 3;
8667 }
8668 if (MulAmt2 &&
8669 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8670 DebugLoc DL = N->getDebugLoc();
8671
8672 if (isPowerOf2_64(MulAmt2) &&
8673 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8674 // If second multiplifer is pow2, issue it first. We want the multiply by
8675 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8676 // is an add.
8677 std::swap(MulAmt1, MulAmt2);
8678
8679 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00008680 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00008681 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00008682 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00008683 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008684 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008685 DAG.getConstant(MulAmt1, VT));
8686
Eric Christopherfd179292009-08-27 18:07:15 +00008687 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00008688 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00008689 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00008690 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008691 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008692 DAG.getConstant(MulAmt2, VT));
8693
8694 // Do not add new nodes to DAG combiner worklist.
8695 DCI.CombineTo(N, NewMul, false);
8696 }
8697 return SDValue();
8698}
8699
8700
Nate Begeman740ab032009-01-26 00:52:55 +00008701/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8702/// when possible.
8703static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8704 const X86Subtarget *Subtarget) {
8705 // On X86 with SSE2 support, we can transform this to a vector shift if
8706 // all elements are shifted by the same amount. We can't do this in legalize
8707 // because the a constant vector is typically transformed to a constant pool
8708 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008709 if (!Subtarget->hasSSE2())
8710 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008711
Owen Andersone50ed302009-08-10 22:56:29 +00008712 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008713 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008714 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008715
Mon P Wang3becd092009-01-28 08:12:05 +00008716 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00008717 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008718 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00008719 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00008720 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8721 unsigned NumElts = VT.getVectorNumElements();
8722 unsigned i = 0;
8723 for (; i != NumElts; ++i) {
8724 SDValue Arg = ShAmtOp.getOperand(i);
8725 if (Arg.getOpcode() == ISD::UNDEF) continue;
8726 BaseShAmt = Arg;
8727 break;
8728 }
8729 for (; i != NumElts; ++i) {
8730 SDValue Arg = ShAmtOp.getOperand(i);
8731 if (Arg.getOpcode() == ISD::UNDEF) continue;
8732 if (Arg != BaseShAmt) {
8733 return SDValue();
8734 }
8735 }
8736 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008737 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00008738 SDValue InVec = ShAmtOp.getOperand(0);
8739 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
8740 unsigned NumElts = InVec.getValueType().getVectorNumElements();
8741 unsigned i = 0;
8742 for (; i != NumElts; ++i) {
8743 SDValue Arg = InVec.getOperand(i);
8744 if (Arg.getOpcode() == ISD::UNDEF) continue;
8745 BaseShAmt = Arg;
8746 break;
8747 }
8748 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
8749 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
8750 unsigned SplatIdx = cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
8751 if (C->getZExtValue() == SplatIdx)
8752 BaseShAmt = InVec.getOperand(1);
8753 }
8754 }
8755 if (BaseShAmt.getNode() == 0)
8756 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8757 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008758 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008759 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008760
Mon P Wangefa42202009-09-03 19:56:25 +00008761 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00008762 if (EltVT.bitsGT(MVT::i32))
8763 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
8764 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00008765 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008766
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008767 // The shift amount is identical so we can do a vector shift.
8768 SDValue ValOp = N->getOperand(0);
8769 switch (N->getOpcode()) {
8770 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008771 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008772 break;
8773 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00008774 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008775 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008776 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008777 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008778 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008779 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008780 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008781 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008782 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008783 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008784 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008785 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008786 break;
8787 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00008788 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008789 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008790 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008791 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008792 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008793 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008794 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008795 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008796 break;
8797 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00008798 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008799 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008800 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008801 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008802 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008803 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008804 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008805 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008806 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008807 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008808 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008809 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008810 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008811 }
8812 return SDValue();
8813}
8814
Chris Lattner149a4e52008-02-22 02:09:43 +00008815/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008816static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008817 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008818 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8819 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008820 // A preferable solution to the general problem is to figure out the right
8821 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008822
8823 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008824 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00008825 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00008826 if (VT.getSizeInBits() != 64)
8827 return SDValue();
8828
Devang Patel578efa92009-06-05 21:57:13 +00008829 const Function *F = DAG.getMachineFunction().getFunction();
8830 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00008831 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00008832 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00008833 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00008834 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008835 isa<LoadSDNode>(St->getValue()) &&
8836 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8837 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008838 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008839 LoadSDNode *Ld = 0;
8840 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008841 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008842 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008843 // Must be a store of a load. We currently handle two cases: the load
8844 // is a direct child, and it's under an intervening TokenFactor. It is
8845 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008846 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008847 Ld = cast<LoadSDNode>(St->getChain());
8848 else if (St->getValue().hasOneUse() &&
8849 ChainVal->getOpcode() == ISD::TokenFactor) {
8850 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008851 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008852 TokenFactorIndex = i;
8853 Ld = cast<LoadSDNode>(St->getValue());
8854 } else
8855 Ops.push_back(ChainVal->getOperand(i));
8856 }
8857 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00008858
Evan Cheng536e6672009-03-12 05:59:15 +00008859 if (!Ld || !ISD::isNormalLoad(Ld))
8860 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008861
Evan Cheng536e6672009-03-12 05:59:15 +00008862 // If this is not the MMX case, i.e. we are just turning i64 load/store
8863 // into f64 load/store, avoid the transformation if there are multiple
8864 // uses of the loaded value.
8865 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
8866 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008867
Evan Cheng536e6672009-03-12 05:59:15 +00008868 DebugLoc LdDL = Ld->getDebugLoc();
8869 DebugLoc StDL = N->getDebugLoc();
8870 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8871 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
8872 // pair instead.
8873 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008874 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00008875 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
8876 Ld->getBasePtr(), Ld->getSrcValue(),
8877 Ld->getSrcValueOffset(), Ld->isVolatile(),
8878 Ld->getAlignment());
8879 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00008880 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00008881 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00008882 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00008883 Ops.size());
8884 }
Evan Cheng536e6672009-03-12 05:59:15 +00008885 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00008886 St->getSrcValue(), St->getSrcValueOffset(),
8887 St->isVolatile(), St->getAlignment());
8888 }
Evan Cheng536e6672009-03-12 05:59:15 +00008889
8890 // Otherwise, lower to two pairs of 32-bit loads / stores.
8891 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00008892 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
8893 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00008894
Owen Anderson825b72b2009-08-11 20:47:22 +00008895 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00008896 Ld->getSrcValue(), Ld->getSrcValueOffset(),
8897 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00008898 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00008899 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
8900 Ld->isVolatile(),
8901 MinAlign(Ld->getAlignment(), 4));
8902
8903 SDValue NewChain = LoLd.getValue(1);
8904 if (TokenFactorIndex != -1) {
8905 Ops.push_back(LoLd);
8906 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00008907 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00008908 Ops.size());
8909 }
8910
8911 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00008912 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
8913 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00008914
8915 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
8916 St->getSrcValue(), St->getSrcValueOffset(),
8917 St->isVolatile(), St->getAlignment());
8918 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
8919 St->getSrcValue(),
8920 St->getSrcValueOffset() + 4,
8921 St->isVolatile(),
8922 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00008923 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00008924 }
Dan Gohman475871a2008-07-27 21:46:04 +00008925 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00008926}
8927
Chris Lattner6cf73262008-01-25 06:14:17 +00008928/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
8929/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008930static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00008931 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
8932 // F[X]OR(0.0, x) -> x
8933 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00008934 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8935 if (C->getValueAPF().isPosZero())
8936 return N->getOperand(1);
8937 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8938 if (C->getValueAPF().isPosZero())
8939 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00008940 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008941}
8942
8943/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008944static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00008945 // FAND(0.0, x) -> 0.0
8946 // FAND(x, 0.0) -> 0.0
8947 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8948 if (C->getValueAPF().isPosZero())
8949 return N->getOperand(0);
8950 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8951 if (C->getValueAPF().isPosZero())
8952 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00008953 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008954}
8955
Dan Gohmane5af2d32009-01-29 01:59:02 +00008956static SDValue PerformBTCombine(SDNode *N,
8957 SelectionDAG &DAG,
8958 TargetLowering::DAGCombinerInfo &DCI) {
8959 // BT ignores high bits in the bit index operand.
8960 SDValue Op1 = N->getOperand(1);
8961 if (Op1.hasOneUse()) {
8962 unsigned BitWidth = Op1.getValueSizeInBits();
8963 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
8964 APInt KnownZero, KnownOne;
8965 TargetLowering::TargetLoweringOpt TLO(DAG);
8966 TargetLowering &TLI = DAG.getTargetLoweringInfo();
8967 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
8968 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
8969 DCI.CommitTargetLoweringOpt(TLO);
8970 }
8971 return SDValue();
8972}
Chris Lattner83e6c992006-10-04 06:57:07 +00008973
Eli Friedman7a5e5552009-06-07 06:52:44 +00008974static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
8975 SDValue Op = N->getOperand(0);
8976 if (Op.getOpcode() == ISD::BIT_CONVERT)
8977 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00008978 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008979 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00008980 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00008981 OpVT.getVectorElementType().getSizeInBits()) {
8982 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
8983 }
8984 return SDValue();
8985}
8986
Owen Anderson99177002009-06-29 18:04:45 +00008987// On X86 and X86-64, atomic operations are lowered to locked instructions.
8988// Locked instructions, in turn, have implicit fence semantics (all memory
8989// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00008990// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00008991// fence-atomic-fence.
8992static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
8993 SDValue atomic = N->getOperand(0);
8994 switch (atomic.getOpcode()) {
8995 case ISD::ATOMIC_CMP_SWAP:
8996 case ISD::ATOMIC_SWAP:
8997 case ISD::ATOMIC_LOAD_ADD:
8998 case ISD::ATOMIC_LOAD_SUB:
8999 case ISD::ATOMIC_LOAD_AND:
9000 case ISD::ATOMIC_LOAD_OR:
9001 case ISD::ATOMIC_LOAD_XOR:
9002 case ISD::ATOMIC_LOAD_NAND:
9003 case ISD::ATOMIC_LOAD_MIN:
9004 case ISD::ATOMIC_LOAD_MAX:
9005 case ISD::ATOMIC_LOAD_UMIN:
9006 case ISD::ATOMIC_LOAD_UMAX:
9007 break;
9008 default:
9009 return SDValue();
9010 }
Eric Christopherfd179292009-08-27 18:07:15 +00009011
Owen Anderson99177002009-06-29 18:04:45 +00009012 SDValue fence = atomic.getOperand(0);
9013 if (fence.getOpcode() != ISD::MEMBARRIER)
9014 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009015
Owen Anderson99177002009-06-29 18:04:45 +00009016 switch (atomic.getOpcode()) {
9017 case ISD::ATOMIC_CMP_SWAP:
9018 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9019 atomic.getOperand(1), atomic.getOperand(2),
9020 atomic.getOperand(3));
9021 case ISD::ATOMIC_SWAP:
9022 case ISD::ATOMIC_LOAD_ADD:
9023 case ISD::ATOMIC_LOAD_SUB:
9024 case ISD::ATOMIC_LOAD_AND:
9025 case ISD::ATOMIC_LOAD_OR:
9026 case ISD::ATOMIC_LOAD_XOR:
9027 case ISD::ATOMIC_LOAD_NAND:
9028 case ISD::ATOMIC_LOAD_MIN:
9029 case ISD::ATOMIC_LOAD_MAX:
9030 case ISD::ATOMIC_LOAD_UMIN:
9031 case ISD::ATOMIC_LOAD_UMAX:
9032 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9033 atomic.getOperand(1), atomic.getOperand(2));
9034 default:
9035 return SDValue();
9036 }
9037}
9038
Dan Gohman475871a2008-07-27 21:46:04 +00009039SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009040 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009041 SelectionDAG &DAG = DCI.DAG;
9042 switch (N->getOpcode()) {
9043 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009044 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009045 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009046 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009047 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009048 case ISD::SHL:
9049 case ISD::SRA:
9050 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009051 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009052 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009053 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9054 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009055 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009056 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009057 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009058 }
9059
Dan Gohman475871a2008-07-27 21:46:04 +00009060 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009061}
9062
Evan Cheng60c07e12006-07-05 22:17:51 +00009063//===----------------------------------------------------------------------===//
9064// X86 Inline Assembly Support
9065//===----------------------------------------------------------------------===//
9066
Chris Lattnerb8105652009-07-20 17:51:36 +00009067static bool LowerToBSwap(CallInst *CI) {
9068 // FIXME: this should verify that we are targetting a 486 or better. If not,
9069 // we will turn this bswap into something that will be lowered to logical ops
9070 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9071 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009072
Chris Lattnerb8105652009-07-20 17:51:36 +00009073 // Verify this is a simple bswap.
9074 if (CI->getNumOperands() != 2 ||
9075 CI->getType() != CI->getOperand(1)->getType() ||
9076 !CI->getType()->isInteger())
9077 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009078
Chris Lattnerb8105652009-07-20 17:51:36 +00009079 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9080 if (!Ty || Ty->getBitWidth() % 16 != 0)
9081 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009082
Chris Lattnerb8105652009-07-20 17:51:36 +00009083 // Okay, we can do this xform, do so now.
9084 const Type *Tys[] = { Ty };
9085 Module *M = CI->getParent()->getParent()->getParent();
9086 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009087
Chris Lattnerb8105652009-07-20 17:51:36 +00009088 Value *Op = CI->getOperand(1);
9089 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009090
Chris Lattnerb8105652009-07-20 17:51:36 +00009091 CI->replaceAllUsesWith(Op);
9092 CI->eraseFromParent();
9093 return true;
9094}
9095
9096bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9097 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9098 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9099
9100 std::string AsmStr = IA->getAsmString();
9101
9102 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
9103 std::vector<std::string> AsmPieces;
9104 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9105
9106 switch (AsmPieces.size()) {
9107 default: return false;
9108 case 1:
9109 AsmStr = AsmPieces[0];
9110 AsmPieces.clear();
9111 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9112
9113 // bswap $0
9114 if (AsmPieces.size() == 2 &&
9115 (AsmPieces[0] == "bswap" ||
9116 AsmPieces[0] == "bswapq" ||
9117 AsmPieces[0] == "bswapl") &&
9118 (AsmPieces[1] == "$0" ||
9119 AsmPieces[1] == "${0:q}")) {
9120 // No need to check constraints, nothing other than the equivalent of
9121 // "=r,0" would be valid here.
9122 return LowerToBSwap(CI);
9123 }
9124 // rorw $$8, ${0:w} --> llvm.bswap.i16
Owen Anderson1d0be152009-08-13 21:58:54 +00009125 if (CI->getType() == Type::getInt16Ty(CI->getContext()) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009126 AsmPieces.size() == 3 &&
9127 AsmPieces[0] == "rorw" &&
9128 AsmPieces[1] == "$$8," &&
9129 AsmPieces[2] == "${0:w}" &&
9130 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9131 return LowerToBSwap(CI);
9132 }
9133 break;
9134 case 3:
Eric Christopherfd179292009-08-27 18:07:15 +00009135 if (CI->getType() == Type::getInt64Ty(CI->getContext()) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009136 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009137 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9138 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9139 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
9140 std::vector<std::string> Words;
9141 SplitString(AsmPieces[0], Words, " \t");
9142 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9143 Words.clear();
9144 SplitString(AsmPieces[1], Words, " \t");
9145 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9146 Words.clear();
9147 SplitString(AsmPieces[2], Words, " \t,");
9148 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9149 Words[2] == "%edx") {
9150 return LowerToBSwap(CI);
9151 }
9152 }
9153 }
9154 }
9155 break;
9156 }
9157 return false;
9158}
9159
9160
9161
Chris Lattnerf4dff842006-07-11 02:54:03 +00009162/// getConstraintType - Given a constraint letter, return the type of
9163/// constraint it is for this target.
9164X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009165X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9166 if (Constraint.size() == 1) {
9167 switch (Constraint[0]) {
9168 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009169 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009170 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009171 case 'r':
9172 case 'R':
9173 case 'l':
9174 case 'q':
9175 case 'Q':
9176 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009177 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009178 case 'Y':
9179 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009180 case 'e':
9181 case 'Z':
9182 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009183 default:
9184 break;
9185 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009186 }
Chris Lattner4234f572007-03-25 02:14:49 +00009187 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009188}
9189
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009190/// LowerXConstraint - try to replace an X constraint, which matches anything,
9191/// with another that has more specific requirements based on the type of the
9192/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009193const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009194LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009195 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9196 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009197 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009198 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009199 return "Y";
9200 if (Subtarget->hasSSE1())
9201 return "x";
9202 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009203
Chris Lattner5e764232008-04-26 23:02:14 +00009204 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009205}
9206
Chris Lattner48884cd2007-08-25 00:47:38 +00009207/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9208/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009209void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009210 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009211 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009212 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009213 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009214 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009215
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009216 switch (Constraint) {
9217 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009218 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009219 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009220 if (C->getZExtValue() <= 31) {
9221 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009222 break;
9223 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009224 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009225 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009226 case 'J':
9227 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009228 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009229 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9230 break;
9231 }
9232 }
9233 return;
9234 case 'K':
9235 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009236 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009237 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9238 break;
9239 }
9240 }
9241 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009242 case 'N':
9243 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009244 if (C->getZExtValue() <= 255) {
9245 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009246 break;
9247 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009248 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009249 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009250 case 'e': {
9251 // 32-bit signed value
9252 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9253 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009254 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9255 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009256 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009257 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009258 break;
9259 }
9260 // FIXME gcc accepts some relocatable values here too, but only in certain
9261 // memory models; it's complicated.
9262 }
9263 return;
9264 }
9265 case 'Z': {
9266 // 32-bit unsigned value
9267 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9268 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009269 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9270 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009271 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9272 break;
9273 }
9274 }
9275 // FIXME gcc accepts some relocatable values here too, but only in certain
9276 // memory models; it's complicated.
9277 return;
9278 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009279 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009280 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009281 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009282 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009283 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009284 break;
9285 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009286
Chris Lattnerdc43a882007-05-03 16:52:29 +00009287 // If we are in non-pic codegen mode, we allow the address of a global (with
9288 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009289 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009290 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009291
Chris Lattner49921962009-05-08 18:23:14 +00009292 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9293 while (1) {
9294 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9295 Offset += GA->getOffset();
9296 break;
9297 } else if (Op.getOpcode() == ISD::ADD) {
9298 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9299 Offset += C->getZExtValue();
9300 Op = Op.getOperand(0);
9301 continue;
9302 }
9303 } else if (Op.getOpcode() == ISD::SUB) {
9304 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9305 Offset += -C->getZExtValue();
9306 Op = Op.getOperand(0);
9307 continue;
9308 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009309 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009310
Chris Lattner49921962009-05-08 18:23:14 +00009311 // Otherwise, this isn't something we can handle, reject it.
9312 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009313 }
Eric Christopherfd179292009-08-27 18:07:15 +00009314
Chris Lattner36c25012009-07-10 07:34:39 +00009315 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009316 // If we require an extra load to get this address, as in PIC mode, we
9317 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009318 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9319 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009320 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009321
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009322 if (hasMemory)
9323 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9324 else
9325 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009326 Result = Op;
9327 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009328 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009329 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009330
Gabor Greifba36cb52008-08-28 21:40:38 +00009331 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009332 Ops.push_back(Result);
9333 return;
9334 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009335 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9336 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009337}
9338
Chris Lattner259e97c2006-01-31 19:43:35 +00009339std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00009340getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009341 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00009342 if (Constraint.size() == 1) {
9343 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00009344 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00009345 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00009346 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9347 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009348 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009349 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9350 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9351 X86::R10D,X86::R11D,X86::R12D,
9352 X86::R13D,X86::R14D,X86::R15D,
9353 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009354 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009355 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9356 X86::SI, X86::DI, X86::R8W,X86::R9W,
9357 X86::R10W,X86::R11W,X86::R12W,
9358 X86::R13W,X86::R14W,X86::R15W,
9359 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009360 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009361 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9362 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9363 X86::R10B,X86::R11B,X86::R12B,
9364 X86::R13B,X86::R14B,X86::R15B,
9365 X86::BPL, X86::SPL, 0);
9366
Owen Anderson825b72b2009-08-11 20:47:22 +00009367 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009368 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9369 X86::RSI, X86::RDI, X86::R8, X86::R9,
9370 X86::R10, X86::R11, X86::R12,
9371 X86::R13, X86::R14, X86::R15,
9372 X86::RBP, X86::RSP, 0);
9373
9374 break;
9375 }
Eric Christopherfd179292009-08-27 18:07:15 +00009376 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00009377 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009378 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009379 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009380 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009381 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009382 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00009383 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009384 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +00009385 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
9386 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00009387 }
9388 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009389
Chris Lattner1efa40f2006-02-22 00:56:39 +00009390 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00009391}
Chris Lattnerf76d1802006-07-31 23:26:50 +00009392
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009393std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00009394X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009395 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00009396 // First, see if this is a constraint that directly corresponds to an LLVM
9397 // register class.
9398 if (Constraint.size() == 1) {
9399 // GCC Constraint Letters
9400 switch (Constraint[0]) {
9401 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00009402 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +00009403 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009404 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00009405 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009406 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +00009407 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009408 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00009409 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009410 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +00009411 case 'R': // LEGACY_REGS
9412 if (VT == MVT::i8)
9413 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
9414 if (VT == MVT::i16)
9415 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
9416 if (VT == MVT::i32 || !Subtarget->is64Bit())
9417 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
9418 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009419 case 'f': // FP Stack registers.
9420 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
9421 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +00009422 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009423 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009424 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009425 return std::make_pair(0U, X86::RFP64RegisterClass);
9426 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00009427 case 'y': // MMX_REGS if MMX allowed.
9428 if (!Subtarget->hasMMX()) break;
9429 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009430 case 'Y': // SSE_REGS if SSE2 allowed
9431 if (!Subtarget->hasSSE2()) break;
9432 // FALL THROUGH.
9433 case 'x': // SSE_REGS if SSE1 allowed
9434 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009435
Owen Anderson825b72b2009-08-11 20:47:22 +00009436 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00009437 default: break;
9438 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009439 case MVT::f32:
9440 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00009441 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009442 case MVT::f64:
9443 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00009444 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009445 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009446 case MVT::v16i8:
9447 case MVT::v8i16:
9448 case MVT::v4i32:
9449 case MVT::v2i64:
9450 case MVT::v4f32:
9451 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +00009452 return std::make_pair(0U, X86::VR128RegisterClass);
9453 }
Chris Lattnerad043e82007-04-09 05:11:28 +00009454 break;
9455 }
9456 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009457
Chris Lattnerf76d1802006-07-31 23:26:50 +00009458 // Use the default implementation in TargetLowering to convert the register
9459 // constraint into a member of a register class.
9460 std::pair<unsigned, const TargetRegisterClass*> Res;
9461 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00009462
9463 // Not found as a standard register?
9464 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +00009465 // Map st(0) -> st(7) -> ST0
9466 if (Constraint.size() == 7 && Constraint[0] == '{' &&
9467 tolower(Constraint[1]) == 's' &&
9468 tolower(Constraint[2]) == 't' &&
9469 Constraint[3] == '(' &&
9470 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
9471 Constraint[5] == ')' &&
9472 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +00009473
Chris Lattner56d77c72009-09-13 22:41:48 +00009474 Res.first = X86::ST0+Constraint[4]-'0';
9475 Res.second = X86::RFP80RegisterClass;
9476 return Res;
9477 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00009478
Chris Lattner56d77c72009-09-13 22:41:48 +00009479 // GCC allows "st(0)" to be called just plain "st".
Chris Lattner1a60aa72006-10-31 19:42:44 +00009480 if (StringsEqualNoCase("{st}", Constraint)) {
9481 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00009482 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +00009483 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +00009484 }
Chris Lattner56d77c72009-09-13 22:41:48 +00009485
9486 // flags -> EFLAGS
9487 if (StringsEqualNoCase("{flags}", Constraint)) {
9488 Res.first = X86::EFLAGS;
9489 Res.second = X86::CCRRegisterClass;
9490 return Res;
9491 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00009492
Dale Johannesen330169f2008-11-13 21:52:36 +00009493 // 'A' means EAX + EDX.
9494 if (Constraint == "A") {
9495 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +00009496 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +00009497 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +00009498 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00009499 return Res;
9500 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009501
Chris Lattnerf76d1802006-07-31 23:26:50 +00009502 // Otherwise, check to see if this is a register class of the wrong value
9503 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
9504 // turn into {ax},{dx}.
9505 if (Res.second->hasType(VT))
9506 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009507
Chris Lattnerf76d1802006-07-31 23:26:50 +00009508 // All of the single-register GCC register classes map their values onto
9509 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
9510 // really want an 8-bit or 32-bit register, map to the appropriate register
9511 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00009512 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009513 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009514 unsigned DestReg = 0;
9515 switch (Res.first) {
9516 default: break;
9517 case X86::AX: DestReg = X86::AL; break;
9518 case X86::DX: DestReg = X86::DL; break;
9519 case X86::CX: DestReg = X86::CL; break;
9520 case X86::BX: DestReg = X86::BL; break;
9521 }
9522 if (DestReg) {
9523 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009524 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009525 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009526 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009527 unsigned DestReg = 0;
9528 switch (Res.first) {
9529 default: break;
9530 case X86::AX: DestReg = X86::EAX; break;
9531 case X86::DX: DestReg = X86::EDX; break;
9532 case X86::CX: DestReg = X86::ECX; break;
9533 case X86::BX: DestReg = X86::EBX; break;
9534 case X86::SI: DestReg = X86::ESI; break;
9535 case X86::DI: DestReg = X86::EDI; break;
9536 case X86::BP: DestReg = X86::EBP; break;
9537 case X86::SP: DestReg = X86::ESP; break;
9538 }
9539 if (DestReg) {
9540 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009541 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009542 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009543 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009544 unsigned DestReg = 0;
9545 switch (Res.first) {
9546 default: break;
9547 case X86::AX: DestReg = X86::RAX; break;
9548 case X86::DX: DestReg = X86::RDX; break;
9549 case X86::CX: DestReg = X86::RCX; break;
9550 case X86::BX: DestReg = X86::RBX; break;
9551 case X86::SI: DestReg = X86::RSI; break;
9552 case X86::DI: DestReg = X86::RDI; break;
9553 case X86::BP: DestReg = X86::RBP; break;
9554 case X86::SP: DestReg = X86::RSP; break;
9555 }
9556 if (DestReg) {
9557 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009558 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009559 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00009560 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00009561 } else if (Res.second == X86::FR32RegisterClass ||
9562 Res.second == X86::FR64RegisterClass ||
9563 Res.second == X86::VR128RegisterClass) {
9564 // Handle references to XMM physical registers that got mapped into the
9565 // wrong class. This can happen with constraints like {xmm0} where the
9566 // target independent register mapper will just pick the first match it can
9567 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +00009568 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009569 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00009570 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009571 Res.second = X86::FR64RegisterClass;
9572 else if (X86::VR128RegisterClass->hasType(VT))
9573 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009574 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009575
Chris Lattnerf76d1802006-07-31 23:26:50 +00009576 return Res;
9577}
Mon P Wang0c397192008-10-30 08:01:45 +00009578
9579//===----------------------------------------------------------------------===//
9580// X86 Widen vector type
9581//===----------------------------------------------------------------------===//
9582
9583/// getWidenVectorType: given a vector type, returns the type to widen
9584/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +00009585/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009586/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009587/// scalarizing vs using the wider vector type.
9588
Owen Andersone50ed302009-08-10 22:56:29 +00009589EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009590 assert(VT.isVector());
9591 if (isTypeLegal(VT))
9592 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009593
Mon P Wang0c397192008-10-30 08:01:45 +00009594 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9595 // type based on element type. This would speed up our search (though
9596 // it may not be worth it since the size of the list is relatively
9597 // small).
Owen Andersone50ed302009-08-10 22:56:29 +00009598 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +00009599 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009600
Mon P Wang0c397192008-10-30 08:01:45 +00009601 // On X86, it make sense to widen any vector wider than 1
9602 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +00009603 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009604
Owen Anderson825b72b2009-08-11 20:47:22 +00009605 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
9606 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9607 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009608
9609 if (isTypeLegal(SVT) &&
9610 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009611 SVT.getVectorNumElements() > NElts)
9612 return SVT;
9613 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009614 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +00009615}