blob: 63a604a1d5715816bfb20bf5801a60aab85a776d [file] [log] [blame]
Nate Begeman4ebd8052005-09-01 23:24:04 +00001//===-- DAGCombiner.cpp - Implement a DAG node combiner -------------------===//
Nate Begeman1d4d4142005-09-01 00:19:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Nate Begeman and is distributed under the
6// University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This pass combines dag nodes to form fewer, simpler DAG nodes. It can be run
11// both before and after the DAG is legalized.
12//
13// FIXME: Missing folds
14// sdiv, udiv, srem, urem (X, const) where X is an integer can be expanded into
15// a sequence of multiplies, shifts, and adds. This should be controlled by
16// some kind of hint from the target that int div is expensive.
17// various folds of mulh[s,u] by constants such as -1, powers of 2, etc.
18//
Nate Begeman44728a72005-09-19 22:34:01 +000019// FIXME: select C, pow2, pow2 -> something smart
20// FIXME: trunc(select X, Y, Z) -> select X, trunc(Y), trunc(Z)
Nate Begeman44728a72005-09-19 22:34:01 +000021// FIXME: Dead stores -> nuke
Chris Lattner40c62d52005-10-18 06:04:22 +000022// FIXME: shr X, (and Y,31) -> shr X, Y (TRICKY!)
Nate Begeman1d4d4142005-09-01 00:19:25 +000023// FIXME: mul (x, const) -> shifts + adds
Nate Begeman1d4d4142005-09-01 00:19:25 +000024// FIXME: undef values
Nate Begeman646d7e22005-09-02 21:18:40 +000025// FIXME: divide by zero is currently left unfolded. do we want to turn this
26// into an undef?
Nate Begemanf845b452005-10-08 00:29:44 +000027// FIXME: select ne (select cc, 1, 0), 0, true, false -> select cc, true, false
Nate Begeman1d4d4142005-09-01 00:19:25 +000028//
29//===----------------------------------------------------------------------===//
30
31#define DEBUG_TYPE "dagcombine"
32#include "llvm/ADT/Statistic.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000033#include "llvm/Analysis/AliasAnalysis.h"
Nate Begeman1d4d4142005-09-01 00:19:25 +000034#include "llvm/CodeGen/SelectionDAG.h"
Nate Begeman2300f552005-09-07 00:15:36 +000035#include "llvm/Support/Debug.h"
Nate Begeman1d4d4142005-09-01 00:19:25 +000036#include "llvm/Support/MathExtras.h"
37#include "llvm/Target/TargetLowering.h"
Chris Lattnerddae4bd2007-01-08 23:04:05 +000038#include "llvm/Target/TargetOptions.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000039#include "llvm/Support/Compiler.h"
Jim Laskeyd1aed7a2006-09-21 16:28:59 +000040#include "llvm/Support/CommandLine.h"
Chris Lattnera500fc62005-09-09 23:53:39 +000041#include <algorithm>
Nate Begeman1d4d4142005-09-01 00:19:25 +000042using namespace llvm;
43
Chris Lattnercd3245a2006-12-19 22:41:21 +000044STATISTIC(NodesCombined , "Number of dag nodes combined");
45STATISTIC(PreIndexedNodes , "Number of pre-indexed nodes created");
46STATISTIC(PostIndexedNodes, "Number of post-indexed nodes created");
47
Nate Begeman1d4d4142005-09-01 00:19:25 +000048namespace {
Chris Lattner938ab022007-01-16 04:55:25 +000049#ifndef NDEBUG
50 static cl::opt<bool>
51 ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden,
52 cl::desc("Pop up a window to show dags before the first "
53 "dag combine pass"));
54 static cl::opt<bool>
55 ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden,
56 cl::desc("Pop up a window to show dags before the second "
57 "dag combine pass"));
58#else
59 static const bool ViewDAGCombine1 = false;
60 static const bool ViewDAGCombine2 = false;
61#endif
62
Jim Laskey71382342006-10-07 23:37:56 +000063 static cl::opt<bool>
64 CombinerAA("combiner-alias-analysis", cl::Hidden,
Jim Laskey26f7fa72006-10-17 19:33:52 +000065 cl::desc("Turn on alias analysis during testing"));
Jim Laskey3ad175b2006-10-12 15:22:24 +000066
Jim Laskey07a27092006-10-18 19:08:31 +000067 static cl::opt<bool>
68 CombinerGlobalAA("combiner-global-alias-analysis", cl::Hidden,
69 cl::desc("Include global information in alias analysis"));
70
Jim Laskeybc588b82006-10-05 15:07:25 +000071//------------------------------ DAGCombiner ---------------------------------//
72
Jim Laskey71382342006-10-07 23:37:56 +000073 class VISIBILITY_HIDDEN DAGCombiner {
Nate Begeman1d4d4142005-09-01 00:19:25 +000074 SelectionDAG &DAG;
75 TargetLowering &TLI;
Nate Begeman4ebd8052005-09-01 23:24:04 +000076 bool AfterLegalize;
Nate Begeman1d4d4142005-09-01 00:19:25 +000077
78 // Worklist of all of the nodes that need to be simplified.
79 std::vector<SDNode*> WorkList;
80
Jim Laskeyc7c3f112006-10-16 20:52:31 +000081 // AA - Used for DAG load/store alias analysis.
82 AliasAnalysis &AA;
83
Nate Begeman1d4d4142005-09-01 00:19:25 +000084 /// AddUsersToWorkList - When an instruction is simplified, add all users of
85 /// the instruction to the work lists because they might get more simplified
86 /// now.
87 ///
88 void AddUsersToWorkList(SDNode *N) {
89 for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
Nate Begeman4ebd8052005-09-01 23:24:04 +000090 UI != UE; ++UI)
Jim Laskey6ff23e52006-10-04 16:53:27 +000091 AddToWorkList(*UI);
Nate Begeman1d4d4142005-09-01 00:19:25 +000092 }
93
94 /// removeFromWorkList - remove all instances of N from the worklist.
Chris Lattner5750df92006-03-01 04:03:14 +000095 ///
Nate Begeman1d4d4142005-09-01 00:19:25 +000096 void removeFromWorkList(SDNode *N) {
97 WorkList.erase(std::remove(WorkList.begin(), WorkList.end(), N),
98 WorkList.end());
99 }
100
Chris Lattner24664722006-03-01 04:53:38 +0000101 public:
Jim Laskey6ff23e52006-10-04 16:53:27 +0000102 /// AddToWorkList - Add to the work list making sure it's instance is at the
103 /// the back (next to be processed.)
Chris Lattner5750df92006-03-01 04:03:14 +0000104 void AddToWorkList(SDNode *N) {
Jim Laskey6ff23e52006-10-04 16:53:27 +0000105 removeFromWorkList(N);
Chris Lattner5750df92006-03-01 04:03:14 +0000106 WorkList.push_back(N);
107 }
Jim Laskey6ff23e52006-10-04 16:53:27 +0000108
Jim Laskey274062c2006-10-13 23:32:28 +0000109 SDOperand CombineTo(SDNode *N, const SDOperand *To, unsigned NumTo,
110 bool AddTo = true) {
Chris Lattner3577e382006-08-11 17:56:38 +0000111 assert(N->getNumValues() == NumTo && "Broken CombineTo call!");
Chris Lattner87514ca2005-10-10 22:31:19 +0000112 ++NodesCombined;
Bill Wendling832171c2006-12-07 20:04:42 +0000113 DOUT << "\nReplacing.1 "; DEBUG(N->dump());
114 DOUT << "\nWith: "; DEBUG(To[0].Val->dump(&DAG));
115 DOUT << " and " << NumTo-1 << " other values\n";
Chris Lattner01a22022005-10-10 22:04:48 +0000116 std::vector<SDNode*> NowDead;
Chris Lattner3577e382006-08-11 17:56:38 +0000117 DAG.ReplaceAllUsesWith(N, To, &NowDead);
Chris Lattner01a22022005-10-10 22:04:48 +0000118
Jim Laskey274062c2006-10-13 23:32:28 +0000119 if (AddTo) {
120 // Push the new nodes and any users onto the worklist
121 for (unsigned i = 0, e = NumTo; i != e; ++i) {
122 AddToWorkList(To[i].Val);
123 AddUsersToWorkList(To[i].Val);
124 }
Chris Lattner01a22022005-10-10 22:04:48 +0000125 }
126
Jim Laskey6ff23e52006-10-04 16:53:27 +0000127 // Nodes can be reintroduced into the worklist. Make sure we do not
128 // process a node that has been replaced.
Chris Lattner01a22022005-10-10 22:04:48 +0000129 removeFromWorkList(N);
130 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
131 removeFromWorkList(NowDead[i]);
132
133 // Finally, since the node is now dead, remove it from the graph.
134 DAG.DeleteNode(N);
135 return SDOperand(N, 0);
136 }
Nate Begeman368e18d2006-02-16 21:11:51 +0000137
Jim Laskey274062c2006-10-13 23:32:28 +0000138 SDOperand CombineTo(SDNode *N, SDOperand Res, bool AddTo = true) {
139 return CombineTo(N, &Res, 1, AddTo);
Chris Lattner24664722006-03-01 04:53:38 +0000140 }
141
Jim Laskey274062c2006-10-13 23:32:28 +0000142 SDOperand CombineTo(SDNode *N, SDOperand Res0, SDOperand Res1,
143 bool AddTo = true) {
Chris Lattner3577e382006-08-11 17:56:38 +0000144 SDOperand To[] = { Res0, Res1 };
Jim Laskey274062c2006-10-13 23:32:28 +0000145 return CombineTo(N, To, 2, AddTo);
Chris Lattner24664722006-03-01 04:53:38 +0000146 }
147 private:
148
Chris Lattner012f2412006-02-17 21:58:01 +0000149 /// SimplifyDemandedBits - Check the specified integer node value to see if
Chris Lattnerb2742f42006-03-01 19:55:35 +0000150 /// it can be simplified or if things it uses can be simplified by bit
Chris Lattner012f2412006-02-17 21:58:01 +0000151 /// propagation. If so, return true.
152 bool SimplifyDemandedBits(SDOperand Op) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000153 TargetLowering::TargetLoweringOpt TLO(DAG);
154 uint64_t KnownZero, KnownOne;
Chris Lattner012f2412006-02-17 21:58:01 +0000155 uint64_t Demanded = MVT::getIntVTBitMask(Op.getValueType());
156 if (!TLI.SimplifyDemandedBits(Op, Demanded, KnownZero, KnownOne, TLO))
157 return false;
158
159 // Revisit the node.
Jim Laskey6ff23e52006-10-04 16:53:27 +0000160 AddToWorkList(Op.Val);
Chris Lattner012f2412006-02-17 21:58:01 +0000161
162 // Replace the old value with the new one.
163 ++NodesCombined;
Bill Wendling832171c2006-12-07 20:04:42 +0000164 DOUT << "\nReplacing.2 "; DEBUG(TLO.Old.Val->dump());
165 DOUT << "\nWith: "; DEBUG(TLO.New.Val->dump(&DAG));
166 DOUT << '\n';
Chris Lattner012f2412006-02-17 21:58:01 +0000167
168 std::vector<SDNode*> NowDead;
169 DAG.ReplaceAllUsesOfValueWith(TLO.Old, TLO.New, NowDead);
170
Chris Lattner7d20d392006-02-20 06:51:04 +0000171 // Push the new node and any (possibly new) users onto the worklist.
Jim Laskey6ff23e52006-10-04 16:53:27 +0000172 AddToWorkList(TLO.New.Val);
Chris Lattner012f2412006-02-17 21:58:01 +0000173 AddUsersToWorkList(TLO.New.Val);
174
175 // Nodes can end up on the worklist more than once. Make sure we do
176 // not process a node that has been replaced.
Chris Lattner012f2412006-02-17 21:58:01 +0000177 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
178 removeFromWorkList(NowDead[i]);
179
Chris Lattner7d20d392006-02-20 06:51:04 +0000180 // Finally, if the node is now dead, remove it from the graph. The node
181 // may not be dead if the replacement process recursively simplified to
182 // something else needing this node.
183 if (TLO.Old.Val->use_empty()) {
184 removeFromWorkList(TLO.Old.Val);
185 DAG.DeleteNode(TLO.Old.Val);
186 }
Chris Lattner012f2412006-02-17 21:58:01 +0000187 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +0000188 }
Chris Lattner87514ca2005-10-10 22:31:19 +0000189
Chris Lattner448f2192006-11-11 00:39:41 +0000190 bool CombineToPreIndexedLoadStore(SDNode *N);
191 bool CombineToPostIndexedLoadStore(SDNode *N);
192
193
Nate Begeman1d4d4142005-09-01 00:19:25 +0000194 /// visit - call the node-specific routine that knows how to fold each
195 /// particular type of node.
Nate Begeman83e75ec2005-09-06 04:43:02 +0000196 SDOperand visit(SDNode *N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000197
198 // Visitation implementation - Implement dag node combining for different
199 // node types. The semantics are as follows:
200 // Return Value:
Nate Begeman2300f552005-09-07 00:15:36 +0000201 // SDOperand.Val == 0 - No change was made
Chris Lattner01a22022005-10-10 22:04:48 +0000202 // SDOperand.Val == N - N was replaced, is dead, and is already handled.
Nate Begeman2300f552005-09-07 00:15:36 +0000203 // otherwise - N should be replaced by the returned Operand.
Nate Begeman1d4d4142005-09-01 00:19:25 +0000204 //
Nate Begeman83e75ec2005-09-06 04:43:02 +0000205 SDOperand visitTokenFactor(SDNode *N);
206 SDOperand visitADD(SDNode *N);
207 SDOperand visitSUB(SDNode *N);
Chris Lattner91153682007-03-04 20:03:15 +0000208 SDOperand visitADDC(SDNode *N);
209 SDOperand visitADDE(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000210 SDOperand visitMUL(SDNode *N);
211 SDOperand visitSDIV(SDNode *N);
212 SDOperand visitUDIV(SDNode *N);
213 SDOperand visitSREM(SDNode *N);
214 SDOperand visitUREM(SDNode *N);
215 SDOperand visitMULHU(SDNode *N);
216 SDOperand visitMULHS(SDNode *N);
217 SDOperand visitAND(SDNode *N);
218 SDOperand visitOR(SDNode *N);
219 SDOperand visitXOR(SDNode *N);
Chris Lattneredab1b92006-04-02 03:25:57 +0000220 SDOperand visitVBinOp(SDNode *N, ISD::NodeType IntOp, ISD::NodeType FPOp);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000221 SDOperand visitSHL(SDNode *N);
222 SDOperand visitSRA(SDNode *N);
223 SDOperand visitSRL(SDNode *N);
224 SDOperand visitCTLZ(SDNode *N);
225 SDOperand visitCTTZ(SDNode *N);
226 SDOperand visitCTPOP(SDNode *N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000227 SDOperand visitSELECT(SDNode *N);
228 SDOperand visitSELECT_CC(SDNode *N);
229 SDOperand visitSETCC(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000230 SDOperand visitSIGN_EXTEND(SDNode *N);
231 SDOperand visitZERO_EXTEND(SDNode *N);
Chris Lattner5ffc0662006-05-05 05:58:59 +0000232 SDOperand visitANY_EXTEND(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000233 SDOperand visitSIGN_EXTEND_INREG(SDNode *N);
234 SDOperand visitTRUNCATE(SDNode *N);
Chris Lattner94683772005-12-23 05:30:37 +0000235 SDOperand visitBIT_CONVERT(SDNode *N);
Chris Lattner6258fb22006-04-02 02:53:43 +0000236 SDOperand visitVBIT_CONVERT(SDNode *N);
Chris Lattner01b3d732005-09-28 22:28:18 +0000237 SDOperand visitFADD(SDNode *N);
238 SDOperand visitFSUB(SDNode *N);
239 SDOperand visitFMUL(SDNode *N);
240 SDOperand visitFDIV(SDNode *N);
241 SDOperand visitFREM(SDNode *N);
Chris Lattner12d83032006-03-05 05:30:57 +0000242 SDOperand visitFCOPYSIGN(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000243 SDOperand visitSINT_TO_FP(SDNode *N);
244 SDOperand visitUINT_TO_FP(SDNode *N);
245 SDOperand visitFP_TO_SINT(SDNode *N);
246 SDOperand visitFP_TO_UINT(SDNode *N);
247 SDOperand visitFP_ROUND(SDNode *N);
248 SDOperand visitFP_ROUND_INREG(SDNode *N);
249 SDOperand visitFP_EXTEND(SDNode *N);
250 SDOperand visitFNEG(SDNode *N);
251 SDOperand visitFABS(SDNode *N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000252 SDOperand visitBRCOND(SDNode *N);
Nate Begeman44728a72005-09-19 22:34:01 +0000253 SDOperand visitBR_CC(SDNode *N);
Chris Lattner01a22022005-10-10 22:04:48 +0000254 SDOperand visitLOAD(SDNode *N);
Chris Lattner87514ca2005-10-10 22:31:19 +0000255 SDOperand visitSTORE(SDNode *N);
Chris Lattnerca242442006-03-19 01:27:56 +0000256 SDOperand visitINSERT_VECTOR_ELT(SDNode *N);
257 SDOperand visitVINSERT_VECTOR_ELT(SDNode *N);
Chris Lattnerd7648c82006-03-28 20:28:38 +0000258 SDOperand visitVBUILD_VECTOR(SDNode *N);
Chris Lattner66445d32006-03-28 22:11:53 +0000259 SDOperand visitVECTOR_SHUFFLE(SDNode *N);
Chris Lattnerf1d0c622006-03-31 22:16:43 +0000260 SDOperand visitVVECTOR_SHUFFLE(SDNode *N);
Chris Lattner01a22022005-10-10 22:04:48 +0000261
Evan Cheng44f1f092006-04-20 08:56:16 +0000262 SDOperand XformToShuffleWithZero(SDNode *N);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000263 SDOperand ReassociateOps(unsigned Opc, SDOperand LHS, SDOperand RHS);
264
Chris Lattner40c62d52005-10-18 06:04:22 +0000265 bool SimplifySelectOps(SDNode *SELECT, SDOperand LHS, SDOperand RHS);
Chris Lattner35e5c142006-05-05 05:51:50 +0000266 SDOperand SimplifyBinOpWithSameOpcodeHands(SDNode *N);
Nate Begeman44728a72005-09-19 22:34:01 +0000267 SDOperand SimplifySelect(SDOperand N0, SDOperand N1, SDOperand N2);
268 SDOperand SimplifySelectCC(SDOperand N0, SDOperand N1, SDOperand N2,
269 SDOperand N3, ISD::CondCode CC);
Nate Begeman452d7be2005-09-16 00:54:12 +0000270 SDOperand SimplifySetCC(MVT::ValueType VT, SDOperand N0, SDOperand N1,
Nate Begemane17daeb2005-10-05 21:43:42 +0000271 ISD::CondCode Cond, bool foldBooleans = true);
Chris Lattner6258fb22006-04-02 02:53:43 +0000272 SDOperand ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(SDNode *, MVT::ValueType);
Nate Begeman69575232005-10-20 02:15:44 +0000273 SDOperand BuildSDIV(SDNode *N);
Chris Lattner516b9622006-09-14 20:50:57 +0000274 SDOperand BuildUDIV(SDNode *N);
275 SDNode *MatchRotate(SDOperand LHS, SDOperand RHS);
Jim Laskey279f0532006-09-25 16:29:54 +0000276
Jim Laskey6ff23e52006-10-04 16:53:27 +0000277 /// GatherAllAliases - Walk up chain skipping non-aliasing memory nodes,
278 /// looking for aliasing nodes and adding them to the Aliases vector.
Jim Laskeybc588b82006-10-05 15:07:25 +0000279 void GatherAllAliases(SDNode *N, SDOperand OriginalChain,
Jim Laskey6ff23e52006-10-04 16:53:27 +0000280 SmallVector<SDOperand, 8> &Aliases);
281
Jim Laskey096c22e2006-10-18 12:29:57 +0000282 /// isAlias - Return true if there is any possibility that the two addresses
283 /// overlap.
284 bool isAlias(SDOperand Ptr1, int64_t Size1,
285 const Value *SrcValue1, int SrcValueOffset1,
286 SDOperand Ptr2, int64_t Size2,
Jeff Cohend41b30d2006-11-05 19:31:28 +0000287 const Value *SrcValue2, int SrcValueOffset2);
Jim Laskey096c22e2006-10-18 12:29:57 +0000288
Jim Laskey7ca56af2006-10-11 13:47:09 +0000289 /// FindAliasInfo - Extracts the relevant alias information from the memory
290 /// node. Returns true if the operand was a load.
291 bool FindAliasInfo(SDNode *N,
Jim Laskey096c22e2006-10-18 12:29:57 +0000292 SDOperand &Ptr, int64_t &Size,
293 const Value *&SrcValue, int &SrcValueOffset);
Jim Laskey7ca56af2006-10-11 13:47:09 +0000294
Jim Laskey279f0532006-09-25 16:29:54 +0000295 /// FindBetterChain - Walk up chain skipping non-aliasing memory nodes,
Jim Laskey6ff23e52006-10-04 16:53:27 +0000296 /// looking for a better chain (aliasing node.)
Jim Laskey279f0532006-09-25 16:29:54 +0000297 SDOperand FindBetterChain(SDNode *N, SDOperand Chain);
298
Nate Begeman1d4d4142005-09-01 00:19:25 +0000299public:
Jim Laskeyc7c3f112006-10-16 20:52:31 +0000300 DAGCombiner(SelectionDAG &D, AliasAnalysis &A)
301 : DAG(D),
302 TLI(D.getTargetLoweringInfo()),
303 AfterLegalize(false),
304 AA(A) {}
Nate Begeman1d4d4142005-09-01 00:19:25 +0000305
306 /// Run - runs the dag combiner on all nodes in the work list
Nate Begeman4ebd8052005-09-01 23:24:04 +0000307 void Run(bool RunningAfterLegalize);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000308 };
309}
310
Chris Lattner24664722006-03-01 04:53:38 +0000311//===----------------------------------------------------------------------===//
312// TargetLowering::DAGCombinerInfo implementation
313//===----------------------------------------------------------------------===//
314
315void TargetLowering::DAGCombinerInfo::AddToWorklist(SDNode *N) {
316 ((DAGCombiner*)DC)->AddToWorkList(N);
317}
318
319SDOperand TargetLowering::DAGCombinerInfo::
320CombineTo(SDNode *N, const std::vector<SDOperand> &To) {
Chris Lattner3577e382006-08-11 17:56:38 +0000321 return ((DAGCombiner*)DC)->CombineTo(N, &To[0], To.size());
Chris Lattner24664722006-03-01 04:53:38 +0000322}
323
324SDOperand TargetLowering::DAGCombinerInfo::
325CombineTo(SDNode *N, SDOperand Res) {
326 return ((DAGCombiner*)DC)->CombineTo(N, Res);
327}
328
329
330SDOperand TargetLowering::DAGCombinerInfo::
331CombineTo(SDNode *N, SDOperand Res0, SDOperand Res1) {
332 return ((DAGCombiner*)DC)->CombineTo(N, Res0, Res1);
333}
334
335
336
337
338//===----------------------------------------------------------------------===//
339
340
Nate Begeman4ebd8052005-09-01 23:24:04 +0000341// isSetCCEquivalent - Return true if this node is a setcc, or is a select_cc
342// that selects between the values 1 and 0, making it equivalent to a setcc.
Nate Begeman646d7e22005-09-02 21:18:40 +0000343// Also, set the incoming LHS, RHS, and CC references to the appropriate
344// nodes based on the type of node we are checking. This simplifies life a
345// bit for the callers.
346static bool isSetCCEquivalent(SDOperand N, SDOperand &LHS, SDOperand &RHS,
347 SDOperand &CC) {
348 if (N.getOpcode() == ISD::SETCC) {
349 LHS = N.getOperand(0);
350 RHS = N.getOperand(1);
351 CC = N.getOperand(2);
Nate Begeman4ebd8052005-09-01 23:24:04 +0000352 return true;
Nate Begeman646d7e22005-09-02 21:18:40 +0000353 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000354 if (N.getOpcode() == ISD::SELECT_CC &&
355 N.getOperand(2).getOpcode() == ISD::Constant &&
356 N.getOperand(3).getOpcode() == ISD::Constant &&
357 cast<ConstantSDNode>(N.getOperand(2))->getValue() == 1 &&
Nate Begeman646d7e22005-09-02 21:18:40 +0000358 cast<ConstantSDNode>(N.getOperand(3))->isNullValue()) {
359 LHS = N.getOperand(0);
360 RHS = N.getOperand(1);
361 CC = N.getOperand(4);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000362 return true;
Nate Begeman646d7e22005-09-02 21:18:40 +0000363 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000364 return false;
365}
366
Nate Begeman99801192005-09-07 23:25:52 +0000367// isOneUseSetCC - Return true if this is a SetCC-equivalent operation with only
368// one use. If this is true, it allows the users to invert the operation for
369// free when it is profitable to do so.
370static bool isOneUseSetCC(SDOperand N) {
Nate Begeman646d7e22005-09-02 21:18:40 +0000371 SDOperand N0, N1, N2;
Nate Begeman646d7e22005-09-02 21:18:40 +0000372 if (isSetCCEquivalent(N, N0, N1, N2) && N.Val->hasOneUse())
Nate Begeman4ebd8052005-09-01 23:24:04 +0000373 return true;
374 return false;
375}
376
Nate Begemancd4d58c2006-02-03 06:46:56 +0000377SDOperand DAGCombiner::ReassociateOps(unsigned Opc, SDOperand N0, SDOperand N1){
378 MVT::ValueType VT = N0.getValueType();
379 // reassoc. (op (op x, c1), y) -> (op (op x, y), c1) iff x+c1 has one use
380 // reassoc. (op (op x, c1), c2) -> (op x, (op c1, c2))
381 if (N0.getOpcode() == Opc && isa<ConstantSDNode>(N0.getOperand(1))) {
382 if (isa<ConstantSDNode>(N1)) {
383 SDOperand OpNode = DAG.getNode(Opc, VT, N0.getOperand(1), N1);
Chris Lattner5750df92006-03-01 04:03:14 +0000384 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000385 return DAG.getNode(Opc, VT, OpNode, N0.getOperand(0));
386 } else if (N0.hasOneUse()) {
387 SDOperand OpNode = DAG.getNode(Opc, VT, N0.getOperand(0), N1);
Chris Lattner5750df92006-03-01 04:03:14 +0000388 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000389 return DAG.getNode(Opc, VT, OpNode, N0.getOperand(1));
390 }
391 }
392 // reassoc. (op y, (op x, c1)) -> (op (op x, y), c1) iff x+c1 has one use
393 // reassoc. (op c2, (op x, c1)) -> (op x, (op c1, c2))
394 if (N1.getOpcode() == Opc && isa<ConstantSDNode>(N1.getOperand(1))) {
395 if (isa<ConstantSDNode>(N0)) {
396 SDOperand OpNode = DAG.getNode(Opc, VT, N1.getOperand(1), N0);
Chris Lattner5750df92006-03-01 04:03:14 +0000397 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000398 return DAG.getNode(Opc, VT, OpNode, N1.getOperand(0));
399 } else if (N1.hasOneUse()) {
400 SDOperand OpNode = DAG.getNode(Opc, VT, N1.getOperand(0), N0);
Chris Lattner5750df92006-03-01 04:03:14 +0000401 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000402 return DAG.getNode(Opc, VT, OpNode, N1.getOperand(1));
403 }
404 }
405 return SDOperand();
406}
407
Nate Begeman4ebd8052005-09-01 23:24:04 +0000408void DAGCombiner::Run(bool RunningAfterLegalize) {
409 // set the instance variable, so that the various visit routines may use it.
410 AfterLegalize = RunningAfterLegalize;
411
Nate Begeman646d7e22005-09-02 21:18:40 +0000412 // Add all the dag nodes to the worklist.
Chris Lattnerde202b32005-11-09 23:47:37 +0000413 for (SelectionDAG::allnodes_iterator I = DAG.allnodes_begin(),
414 E = DAG.allnodes_end(); I != E; ++I)
415 WorkList.push_back(I);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000416
Chris Lattner95038592005-10-05 06:35:28 +0000417 // Create a dummy node (which is not added to allnodes), that adds a reference
418 // to the root node, preventing it from being deleted, and tracking any
419 // changes of the root.
420 HandleSDNode Dummy(DAG.getRoot());
421
Jim Laskey26f7fa72006-10-17 19:33:52 +0000422 // The root of the dag may dangle to deleted nodes until the dag combiner is
423 // done. Set it to null to avoid confusion.
424 DAG.setRoot(SDOperand());
Chris Lattner24664722006-03-01 04:53:38 +0000425
426 /// DagCombineInfo - Expose the DAG combiner to the target combiner impls.
427 TargetLowering::DAGCombinerInfo
Evan Chengfa1eb272007-02-08 22:13:59 +0000428 DagCombineInfo(DAG, !RunningAfterLegalize, false, this);
Jim Laskey6ff23e52006-10-04 16:53:27 +0000429
Nate Begeman1d4d4142005-09-01 00:19:25 +0000430 // while the worklist isn't empty, inspect the node on the end of it and
431 // try and combine it.
432 while (!WorkList.empty()) {
433 SDNode *N = WorkList.back();
434 WorkList.pop_back();
435
436 // If N has no uses, it is dead. Make sure to revisit all N's operands once
Chris Lattner95038592005-10-05 06:35:28 +0000437 // N is deleted from the DAG, since they too may now be dead or may have a
438 // reduced number of uses, allowing other xforms.
439 if (N->use_empty() && N != &Dummy) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000440 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
Jim Laskey6ff23e52006-10-04 16:53:27 +0000441 AddToWorkList(N->getOperand(i).Val);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000442
Chris Lattner95038592005-10-05 06:35:28 +0000443 DAG.DeleteNode(N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000444 continue;
445 }
446
Nate Begeman83e75ec2005-09-06 04:43:02 +0000447 SDOperand RV = visit(N);
Chris Lattner24664722006-03-01 04:53:38 +0000448
449 // If nothing happened, try a target-specific DAG combine.
450 if (RV.Val == 0) {
Chris Lattner729c6d12006-05-27 00:43:02 +0000451 assert(N->getOpcode() != ISD::DELETED_NODE &&
452 "Node was deleted but visit returned NULL!");
Chris Lattner24664722006-03-01 04:53:38 +0000453 if (N->getOpcode() >= ISD::BUILTIN_OP_END ||
454 TLI.hasTargetDAGCombine((ISD::NodeType)N->getOpcode()))
455 RV = TLI.PerformDAGCombine(N, DagCombineInfo);
456 }
457
Nate Begeman83e75ec2005-09-06 04:43:02 +0000458 if (RV.Val) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000459 ++NodesCombined;
Nate Begeman646d7e22005-09-02 21:18:40 +0000460 // If we get back the same node we passed in, rather than a new node or
461 // zero, we know that the node must have defined multiple values and
462 // CombineTo was used. Since CombineTo takes care of the worklist
463 // mechanics for us, we have no work to do in this case.
Nate Begeman83e75ec2005-09-06 04:43:02 +0000464 if (RV.Val != N) {
Chris Lattner729c6d12006-05-27 00:43:02 +0000465 assert(N->getOpcode() != ISD::DELETED_NODE &&
466 RV.Val->getOpcode() != ISD::DELETED_NODE &&
467 "Node was deleted but visit returned new node!");
468
Bill Wendling832171c2006-12-07 20:04:42 +0000469 DOUT << "\nReplacing.3 "; DEBUG(N->dump());
470 DOUT << "\nWith: "; DEBUG(RV.Val->dump(&DAG));
471 DOUT << '\n';
Chris Lattner01a22022005-10-10 22:04:48 +0000472 std::vector<SDNode*> NowDead;
Evan Cheng2adffa12006-09-21 19:04:05 +0000473 if (N->getNumValues() == RV.Val->getNumValues())
474 DAG.ReplaceAllUsesWith(N, RV.Val, &NowDead);
475 else {
476 assert(N->getValueType(0) == RV.getValueType() && "Type mismatch");
477 SDOperand OpV = RV;
478 DAG.ReplaceAllUsesWith(N, &OpV, &NowDead);
479 }
Nate Begeman646d7e22005-09-02 21:18:40 +0000480
481 // Push the new node and any users onto the worklist
Jim Laskey6ff23e52006-10-04 16:53:27 +0000482 AddToWorkList(RV.Val);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000483 AddUsersToWorkList(RV.Val);
Nate Begeman646d7e22005-09-02 21:18:40 +0000484
Jim Laskey6ff23e52006-10-04 16:53:27 +0000485 // Nodes can be reintroduced into the worklist. Make sure we do not
486 // process a node that has been replaced.
Nate Begeman646d7e22005-09-02 21:18:40 +0000487 removeFromWorkList(N);
Chris Lattner01a22022005-10-10 22:04:48 +0000488 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
489 removeFromWorkList(NowDead[i]);
Chris Lattner5c46f742005-10-05 06:11:08 +0000490
491 // Finally, since the node is now dead, remove it from the graph.
492 DAG.DeleteNode(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000493 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000494 }
495 }
Chris Lattner95038592005-10-05 06:35:28 +0000496
497 // If the root changed (e.g. it was a dead load, update the root).
498 DAG.setRoot(Dummy.getValue());
Nate Begeman1d4d4142005-09-01 00:19:25 +0000499}
500
Nate Begeman83e75ec2005-09-06 04:43:02 +0000501SDOperand DAGCombiner::visit(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000502 switch(N->getOpcode()) {
503 default: break;
Nate Begeman4942a962005-09-01 00:33:32 +0000504 case ISD::TokenFactor: return visitTokenFactor(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000505 case ISD::ADD: return visitADD(N);
506 case ISD::SUB: return visitSUB(N);
Chris Lattner91153682007-03-04 20:03:15 +0000507 case ISD::ADDC: return visitADDC(N);
508 case ISD::ADDE: return visitADDE(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000509 case ISD::MUL: return visitMUL(N);
510 case ISD::SDIV: return visitSDIV(N);
511 case ISD::UDIV: return visitUDIV(N);
512 case ISD::SREM: return visitSREM(N);
513 case ISD::UREM: return visitUREM(N);
514 case ISD::MULHU: return visitMULHU(N);
515 case ISD::MULHS: return visitMULHS(N);
516 case ISD::AND: return visitAND(N);
517 case ISD::OR: return visitOR(N);
518 case ISD::XOR: return visitXOR(N);
519 case ISD::SHL: return visitSHL(N);
520 case ISD::SRA: return visitSRA(N);
521 case ISD::SRL: return visitSRL(N);
522 case ISD::CTLZ: return visitCTLZ(N);
523 case ISD::CTTZ: return visitCTTZ(N);
524 case ISD::CTPOP: return visitCTPOP(N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000525 case ISD::SELECT: return visitSELECT(N);
526 case ISD::SELECT_CC: return visitSELECT_CC(N);
527 case ISD::SETCC: return visitSETCC(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000528 case ISD::SIGN_EXTEND: return visitSIGN_EXTEND(N);
529 case ISD::ZERO_EXTEND: return visitZERO_EXTEND(N);
Chris Lattner5ffc0662006-05-05 05:58:59 +0000530 case ISD::ANY_EXTEND: return visitANY_EXTEND(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000531 case ISD::SIGN_EXTEND_INREG: return visitSIGN_EXTEND_INREG(N);
532 case ISD::TRUNCATE: return visitTRUNCATE(N);
Chris Lattner94683772005-12-23 05:30:37 +0000533 case ISD::BIT_CONVERT: return visitBIT_CONVERT(N);
Chris Lattner6258fb22006-04-02 02:53:43 +0000534 case ISD::VBIT_CONVERT: return visitVBIT_CONVERT(N);
Chris Lattner01b3d732005-09-28 22:28:18 +0000535 case ISD::FADD: return visitFADD(N);
536 case ISD::FSUB: return visitFSUB(N);
537 case ISD::FMUL: return visitFMUL(N);
538 case ISD::FDIV: return visitFDIV(N);
539 case ISD::FREM: return visitFREM(N);
Chris Lattner12d83032006-03-05 05:30:57 +0000540 case ISD::FCOPYSIGN: return visitFCOPYSIGN(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000541 case ISD::SINT_TO_FP: return visitSINT_TO_FP(N);
542 case ISD::UINT_TO_FP: return visitUINT_TO_FP(N);
543 case ISD::FP_TO_SINT: return visitFP_TO_SINT(N);
544 case ISD::FP_TO_UINT: return visitFP_TO_UINT(N);
545 case ISD::FP_ROUND: return visitFP_ROUND(N);
546 case ISD::FP_ROUND_INREG: return visitFP_ROUND_INREG(N);
547 case ISD::FP_EXTEND: return visitFP_EXTEND(N);
548 case ISD::FNEG: return visitFNEG(N);
549 case ISD::FABS: return visitFABS(N);
Nate Begeman44728a72005-09-19 22:34:01 +0000550 case ISD::BRCOND: return visitBRCOND(N);
Nate Begeman44728a72005-09-19 22:34:01 +0000551 case ISD::BR_CC: return visitBR_CC(N);
Chris Lattner01a22022005-10-10 22:04:48 +0000552 case ISD::LOAD: return visitLOAD(N);
Chris Lattner87514ca2005-10-10 22:31:19 +0000553 case ISD::STORE: return visitSTORE(N);
Chris Lattnerca242442006-03-19 01:27:56 +0000554 case ISD::INSERT_VECTOR_ELT: return visitINSERT_VECTOR_ELT(N);
555 case ISD::VINSERT_VECTOR_ELT: return visitVINSERT_VECTOR_ELT(N);
Chris Lattnerd7648c82006-03-28 20:28:38 +0000556 case ISD::VBUILD_VECTOR: return visitVBUILD_VECTOR(N);
Chris Lattner66445d32006-03-28 22:11:53 +0000557 case ISD::VECTOR_SHUFFLE: return visitVECTOR_SHUFFLE(N);
Chris Lattnerf1d0c622006-03-31 22:16:43 +0000558 case ISD::VVECTOR_SHUFFLE: return visitVVECTOR_SHUFFLE(N);
Chris Lattneredab1b92006-04-02 03:25:57 +0000559 case ISD::VADD: return visitVBinOp(N, ISD::ADD , ISD::FADD);
560 case ISD::VSUB: return visitVBinOp(N, ISD::SUB , ISD::FSUB);
561 case ISD::VMUL: return visitVBinOp(N, ISD::MUL , ISD::FMUL);
562 case ISD::VSDIV: return visitVBinOp(N, ISD::SDIV, ISD::FDIV);
563 case ISD::VUDIV: return visitVBinOp(N, ISD::UDIV, ISD::UDIV);
564 case ISD::VAND: return visitVBinOp(N, ISD::AND , ISD::AND);
565 case ISD::VOR: return visitVBinOp(N, ISD::OR , ISD::OR);
566 case ISD::VXOR: return visitVBinOp(N, ISD::XOR , ISD::XOR);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000567 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000568 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000569}
570
Chris Lattner6270f682006-10-08 22:57:01 +0000571/// getInputChainForNode - Given a node, return its input chain if it has one,
572/// otherwise return a null sd operand.
573static SDOperand getInputChainForNode(SDNode *N) {
574 if (unsigned NumOps = N->getNumOperands()) {
575 if (N->getOperand(0).getValueType() == MVT::Other)
576 return N->getOperand(0);
577 else if (N->getOperand(NumOps-1).getValueType() == MVT::Other)
578 return N->getOperand(NumOps-1);
579 for (unsigned i = 1; i < NumOps-1; ++i)
580 if (N->getOperand(i).getValueType() == MVT::Other)
581 return N->getOperand(i);
582 }
583 return SDOperand(0, 0);
584}
585
Nate Begeman83e75ec2005-09-06 04:43:02 +0000586SDOperand DAGCombiner::visitTokenFactor(SDNode *N) {
Chris Lattner6270f682006-10-08 22:57:01 +0000587 // If N has two operands, where one has an input chain equal to the other,
588 // the 'other' chain is redundant.
589 if (N->getNumOperands() == 2) {
590 if (getInputChainForNode(N->getOperand(0).Val) == N->getOperand(1))
591 return N->getOperand(0);
592 if (getInputChainForNode(N->getOperand(1).Val) == N->getOperand(0))
593 return N->getOperand(1);
594 }
595
596
Jim Laskey6ff23e52006-10-04 16:53:27 +0000597 SmallVector<SDNode *, 8> TFs; // List of token factors to visit.
Jim Laskey279f0532006-09-25 16:29:54 +0000598 SmallVector<SDOperand, 8> Ops; // Ops for replacing token factor.
Jim Laskey6ff23e52006-10-04 16:53:27 +0000599 bool Changed = false; // If we should replace this token factor.
Jim Laskey6ff23e52006-10-04 16:53:27 +0000600
601 // Start out with this token factor.
Jim Laskey279f0532006-09-25 16:29:54 +0000602 TFs.push_back(N);
Jim Laskey279f0532006-09-25 16:29:54 +0000603
Jim Laskey71382342006-10-07 23:37:56 +0000604 // Iterate through token factors. The TFs grows when new token factors are
Jim Laskeybc588b82006-10-05 15:07:25 +0000605 // encountered.
606 for (unsigned i = 0; i < TFs.size(); ++i) {
607 SDNode *TF = TFs[i];
608
Jim Laskey6ff23e52006-10-04 16:53:27 +0000609 // Check each of the operands.
610 for (unsigned i = 0, ie = TF->getNumOperands(); i != ie; ++i) {
611 SDOperand Op = TF->getOperand(i);
Jim Laskey279f0532006-09-25 16:29:54 +0000612
Jim Laskey6ff23e52006-10-04 16:53:27 +0000613 switch (Op.getOpcode()) {
614 case ISD::EntryToken:
Jim Laskeybc588b82006-10-05 15:07:25 +0000615 // Entry tokens don't need to be added to the list. They are
616 // rededundant.
617 Changed = true;
Jim Laskey6ff23e52006-10-04 16:53:27 +0000618 break;
Jim Laskey279f0532006-09-25 16:29:54 +0000619
Jim Laskey6ff23e52006-10-04 16:53:27 +0000620 case ISD::TokenFactor:
Jim Laskeybc588b82006-10-05 15:07:25 +0000621 if ((CombinerAA || Op.hasOneUse()) &&
622 std::find(TFs.begin(), TFs.end(), Op.Val) == TFs.end()) {
Jim Laskey6ff23e52006-10-04 16:53:27 +0000623 // Queue up for processing.
624 TFs.push_back(Op.Val);
625 // Clean up in case the token factor is removed.
626 AddToWorkList(Op.Val);
627 Changed = true;
628 break;
Jim Laskey279f0532006-09-25 16:29:54 +0000629 }
Jim Laskey6ff23e52006-10-04 16:53:27 +0000630 // Fall thru
631
632 default:
Jim Laskeybc588b82006-10-05 15:07:25 +0000633 // Only add if not there prior.
634 if (std::find(Ops.begin(), Ops.end(), Op) == Ops.end())
635 Ops.push_back(Op);
Jim Laskey6ff23e52006-10-04 16:53:27 +0000636 break;
Jim Laskey279f0532006-09-25 16:29:54 +0000637 }
638 }
Jim Laskey6ff23e52006-10-04 16:53:27 +0000639 }
640
641 SDOperand Result;
642
643 // If we've change things around then replace token factor.
644 if (Changed) {
645 if (Ops.size() == 0) {
646 // The entry token is the only possible outcome.
647 Result = DAG.getEntryNode();
648 } else {
649 // New and improved token factor.
650 Result = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0], Ops.size());
Nate Begemanded49632005-10-13 03:11:28 +0000651 }
Jim Laskey274062c2006-10-13 23:32:28 +0000652
653 // Don't add users to work list.
654 return CombineTo(N, Result, false);
Nate Begemanded49632005-10-13 03:11:28 +0000655 }
Jim Laskey279f0532006-09-25 16:29:54 +0000656
Jim Laskey6ff23e52006-10-04 16:53:27 +0000657 return Result;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000658}
659
Evan Cheng42d7ccf2007-01-19 17:51:44 +0000660static
661SDOperand combineShlAddConstant(SDOperand N0, SDOperand N1, SelectionDAG &DAG) {
662 MVT::ValueType VT = N0.getValueType();
663 SDOperand N00 = N0.getOperand(0);
664 SDOperand N01 = N0.getOperand(1);
665 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N01);
666 if (N01C && N00.getOpcode() == ISD::ADD && N00.Val->hasOneUse() &&
667 isa<ConstantSDNode>(N00.getOperand(1))) {
668 N0 = DAG.getNode(ISD::ADD, VT,
669 DAG.getNode(ISD::SHL, VT, N00.getOperand(0), N01),
670 DAG.getNode(ISD::SHL, VT, N00.getOperand(1), N01));
671 return DAG.getNode(ISD::ADD, VT, N0, N1);
672 }
673 return SDOperand();
674}
675
Nate Begeman83e75ec2005-09-06 04:43:02 +0000676SDOperand DAGCombiner::visitADD(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000677 SDOperand N0 = N->getOperand(0);
678 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000679 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
680 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemanf89d78d2005-09-07 16:09:19 +0000681 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000682
683 // fold (add c1, c2) -> c1+c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000684 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000685 return DAG.getNode(ISD::ADD, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +0000686 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +0000687 if (N0C && !N1C)
688 return DAG.getNode(ISD::ADD, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000689 // fold (add x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +0000690 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000691 return N0;
Chris Lattner4aafb4f2006-01-12 20:22:43 +0000692 // fold ((c1-A)+c2) -> (c1+c2)-A
693 if (N1C && N0.getOpcode() == ISD::SUB)
694 if (ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.getOperand(0)))
695 return DAG.getNode(ISD::SUB, VT,
696 DAG.getConstant(N1C->getValue()+N0C->getValue(), VT),
697 N0.getOperand(1));
Nate Begemancd4d58c2006-02-03 06:46:56 +0000698 // reassociate add
699 SDOperand RADD = ReassociateOps(ISD::ADD, N0, N1);
700 if (RADD.Val != 0)
701 return RADD;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000702 // fold ((0-A) + B) -> B-A
703 if (N0.getOpcode() == ISD::SUB && isa<ConstantSDNode>(N0.getOperand(0)) &&
704 cast<ConstantSDNode>(N0.getOperand(0))->isNullValue())
Nate Begemanf89d78d2005-09-07 16:09:19 +0000705 return DAG.getNode(ISD::SUB, VT, N1, N0.getOperand(1));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000706 // fold (A + (0-B)) -> A-B
707 if (N1.getOpcode() == ISD::SUB && isa<ConstantSDNode>(N1.getOperand(0)) &&
708 cast<ConstantSDNode>(N1.getOperand(0))->isNullValue())
Nate Begemanf89d78d2005-09-07 16:09:19 +0000709 return DAG.getNode(ISD::SUB, VT, N0, N1.getOperand(1));
Chris Lattner01b3d732005-09-28 22:28:18 +0000710 // fold (A+(B-A)) -> B
711 if (N1.getOpcode() == ISD::SUB && N0 == N1.getOperand(1))
Nate Begeman83e75ec2005-09-06 04:43:02 +0000712 return N1.getOperand(0);
Chris Lattner947c2892006-03-13 06:51:27 +0000713
Evan Cheng860771d2006-03-01 01:09:54 +0000714 if (!MVT::isVector(VT) && SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +0000715 return SDOperand(N, 0);
Chris Lattner947c2892006-03-13 06:51:27 +0000716
717 // fold (a+b) -> (a|b) iff a and b share no bits.
718 if (MVT::isInteger(VT) && !MVT::isVector(VT)) {
719 uint64_t LHSZero, LHSOne;
720 uint64_t RHSZero, RHSOne;
721 uint64_t Mask = MVT::getIntVTBitMask(VT);
722 TLI.ComputeMaskedBits(N0, Mask, LHSZero, LHSOne);
723 if (LHSZero) {
724 TLI.ComputeMaskedBits(N1, Mask, RHSZero, RHSOne);
725
726 // If all possibly-set bits on the LHS are clear on the RHS, return an OR.
727 // If all possibly-set bits on the RHS are clear on the LHS, return an OR.
728 if ((RHSZero & (~LHSZero & Mask)) == (~LHSZero & Mask) ||
729 (LHSZero & (~RHSZero & Mask)) == (~RHSZero & Mask))
730 return DAG.getNode(ISD::OR, VT, N0, N1);
731 }
732 }
Evan Cheng3ef554d2006-11-06 08:14:30 +0000733
Evan Cheng42d7ccf2007-01-19 17:51:44 +0000734 // fold (add (shl (add x, c1), c2), ) -> (add (add (shl x, c2), c1<<c2), )
735 if (N0.getOpcode() == ISD::SHL && N0.Val->hasOneUse()) {
736 SDOperand Result = combineShlAddConstant(N0, N1, DAG);
737 if (Result.Val) return Result;
738 }
739 if (N1.getOpcode() == ISD::SHL && N1.Val->hasOneUse()) {
740 SDOperand Result = combineShlAddConstant(N1, N0, DAG);
741 if (Result.Val) return Result;
742 }
743
Nate Begeman83e75ec2005-09-06 04:43:02 +0000744 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000745}
746
Chris Lattner91153682007-03-04 20:03:15 +0000747SDOperand DAGCombiner::visitADDC(SDNode *N) {
748 SDOperand N0 = N->getOperand(0);
749 SDOperand N1 = N->getOperand(1);
750 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
751 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
752 MVT::ValueType VT = N0.getValueType();
753
754 // If the flag result is dead, turn this into an ADD.
755 if (N->hasNUsesOfValue(0, 1))
756 return CombineTo(N, DAG.getNode(ISD::ADD, VT, N1, N0),
Chris Lattnerb6541762007-03-04 20:40:38 +0000757 DAG.getNode(ISD::CARRY_FALSE, MVT::Flag));
Chris Lattner91153682007-03-04 20:03:15 +0000758
759 // canonicalize constant to RHS.
Chris Lattnerbcf24842007-03-04 20:08:45 +0000760 if (N0C && !N1C) {
761 SDOperand Ops[] = { N1, N0 };
762 return DAG.getNode(ISD::ADDC, N->getVTList(), Ops, 2);
763 }
Chris Lattner91153682007-03-04 20:03:15 +0000764
Chris Lattnerb6541762007-03-04 20:40:38 +0000765 // fold (addc x, 0) -> x + no carry out
766 if (N1C && N1C->isNullValue())
767 return CombineTo(N, N0, DAG.getNode(ISD::CARRY_FALSE, MVT::Flag));
768
769 // fold (addc a, b) -> (or a, b), CARRY_FALSE iff a and b share no bits.
770 uint64_t LHSZero, LHSOne;
771 uint64_t RHSZero, RHSOne;
772 uint64_t Mask = MVT::getIntVTBitMask(VT);
773 TLI.ComputeMaskedBits(N0, Mask, LHSZero, LHSOne);
774 if (LHSZero) {
775 TLI.ComputeMaskedBits(N1, Mask, RHSZero, RHSOne);
776
777 // If all possibly-set bits on the LHS are clear on the RHS, return an OR.
778 // If all possibly-set bits on the RHS are clear on the LHS, return an OR.
779 if ((RHSZero & (~LHSZero & Mask)) == (~LHSZero & Mask) ||
780 (LHSZero & (~RHSZero & Mask)) == (~RHSZero & Mask))
781 return CombineTo(N, DAG.getNode(ISD::OR, VT, N0, N1),
782 DAG.getNode(ISD::CARRY_FALSE, MVT::Flag));
783 }
Chris Lattner91153682007-03-04 20:03:15 +0000784
785 return SDOperand();
786}
787
788SDOperand DAGCombiner::visitADDE(SDNode *N) {
789 SDOperand N0 = N->getOperand(0);
790 SDOperand N1 = N->getOperand(1);
Chris Lattnerb6541762007-03-04 20:40:38 +0000791 SDOperand CarryIn = N->getOperand(2);
Chris Lattner91153682007-03-04 20:03:15 +0000792 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
793 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Chris Lattnerbcf24842007-03-04 20:08:45 +0000794 //MVT::ValueType VT = N0.getValueType();
Chris Lattner91153682007-03-04 20:03:15 +0000795
796 // canonicalize constant to RHS
Chris Lattnerbcf24842007-03-04 20:08:45 +0000797 if (N0C && !N1C) {
Chris Lattnerb6541762007-03-04 20:40:38 +0000798 SDOperand Ops[] = { N1, N0, CarryIn };
Chris Lattnerbcf24842007-03-04 20:08:45 +0000799 return DAG.getNode(ISD::ADDE, N->getVTList(), Ops, 3);
800 }
Chris Lattner91153682007-03-04 20:03:15 +0000801
Chris Lattnerb6541762007-03-04 20:40:38 +0000802 // fold (adde x, y, false) -> (addc x, y)
803 if (CarryIn.getOpcode() == ISD::CARRY_FALSE) {
804 SDOperand Ops[] = { N1, N0 };
805 return DAG.getNode(ISD::ADDC, N->getVTList(), Ops, 2);
806 }
Chris Lattner91153682007-03-04 20:03:15 +0000807
808 return SDOperand();
809}
810
811
812
Nate Begeman83e75ec2005-09-06 04:43:02 +0000813SDOperand DAGCombiner::visitSUB(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000814 SDOperand N0 = N->getOperand(0);
815 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000816 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
817 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000818 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000819
Chris Lattner854077d2005-10-17 01:07:11 +0000820 // fold (sub x, x) -> 0
821 if (N0 == N1)
822 return DAG.getConstant(0, N->getValueType(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000823 // fold (sub c1, c2) -> c1-c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000824 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000825 return DAG.getNode(ISD::SUB, VT, N0, N1);
Chris Lattner05b57432005-10-11 06:07:15 +0000826 // fold (sub x, c) -> (add x, -c)
827 if (N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000828 return DAG.getNode(ISD::ADD, VT, N0, DAG.getConstant(-N1C->getValue(), VT));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000829 // fold (A+B)-A -> B
Chris Lattner01b3d732005-09-28 22:28:18 +0000830 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000831 return N0.getOperand(1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000832 // fold (A+B)-B -> A
Chris Lattner01b3d732005-09-28 22:28:18 +0000833 if (N0.getOpcode() == ISD::ADD && N0.getOperand(1) == N1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000834 return N0.getOperand(0);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000835 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000836}
837
Nate Begeman83e75ec2005-09-06 04:43:02 +0000838SDOperand DAGCombiner::visitMUL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000839 SDOperand N0 = N->getOperand(0);
840 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000841 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
842 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman223df222005-09-08 20:18:10 +0000843 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000844
845 // fold (mul c1, c2) -> c1*c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000846 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000847 return DAG.getNode(ISD::MUL, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +0000848 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +0000849 if (N0C && !N1C)
850 return DAG.getNode(ISD::MUL, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000851 // fold (mul x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000852 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000853 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000854 // fold (mul x, -1) -> 0-x
Nate Begeman646d7e22005-09-02 21:18:40 +0000855 if (N1C && N1C->isAllOnesValue())
Nate Begeman405e3ec2005-10-21 00:02:42 +0000856 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000857 // fold (mul x, (1 << c)) -> x << c
Nate Begeman646d7e22005-09-02 21:18:40 +0000858 if (N1C && isPowerOf2_64(N1C->getValue()))
Chris Lattner3e6099b2005-10-30 06:41:49 +0000859 return DAG.getNode(ISD::SHL, VT, N0,
Nate Begeman646d7e22005-09-02 21:18:40 +0000860 DAG.getConstant(Log2_64(N1C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000861 TLI.getShiftAmountTy()));
Chris Lattner3e6099b2005-10-30 06:41:49 +0000862 // fold (mul x, -(1 << c)) -> -(x << c) or (-x) << c
863 if (N1C && isPowerOf2_64(-N1C->getSignExtended())) {
864 // FIXME: If the input is something that is easily negated (e.g. a
865 // single-use add), we should put the negate there.
866 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT),
867 DAG.getNode(ISD::SHL, VT, N0,
868 DAG.getConstant(Log2_64(-N1C->getSignExtended()),
869 TLI.getShiftAmountTy())));
870 }
Andrew Lenharth50a0d422006-04-02 21:42:45 +0000871
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000872 // (mul (shl X, c1), c2) -> (mul X, c2 << c1)
873 if (N1C && N0.getOpcode() == ISD::SHL &&
874 isa<ConstantSDNode>(N0.getOperand(1))) {
875 SDOperand C3 = DAG.getNode(ISD::SHL, VT, N1, N0.getOperand(1));
Chris Lattner5750df92006-03-01 04:03:14 +0000876 AddToWorkList(C3.Val);
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000877 return DAG.getNode(ISD::MUL, VT, N0.getOperand(0), C3);
878 }
879
880 // Change (mul (shl X, C), Y) -> (shl (mul X, Y), C) when the shift has one
881 // use.
882 {
883 SDOperand Sh(0,0), Y(0,0);
884 // Check for both (mul (shl X, C), Y) and (mul Y, (shl X, C)).
885 if (N0.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N0.getOperand(1)) &&
886 N0.Val->hasOneUse()) {
887 Sh = N0; Y = N1;
888 } else if (N1.getOpcode() == ISD::SHL &&
889 isa<ConstantSDNode>(N1.getOperand(1)) && N1.Val->hasOneUse()) {
890 Sh = N1; Y = N0;
891 }
892 if (Sh.Val) {
893 SDOperand Mul = DAG.getNode(ISD::MUL, VT, Sh.getOperand(0), Y);
894 return DAG.getNode(ISD::SHL, VT, Mul, Sh.getOperand(1));
895 }
896 }
Chris Lattnera1deca32006-03-04 23:33:26 +0000897 // fold (mul (add x, c1), c2) -> (add (mul x, c2), c1*c2)
898 if (N1C && N0.getOpcode() == ISD::ADD && N0.Val->hasOneUse() &&
899 isa<ConstantSDNode>(N0.getOperand(1))) {
900 return DAG.getNode(ISD::ADD, VT,
901 DAG.getNode(ISD::MUL, VT, N0.getOperand(0), N1),
902 DAG.getNode(ISD::MUL, VT, N0.getOperand(1), N1));
903 }
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000904
Nate Begemancd4d58c2006-02-03 06:46:56 +0000905 // reassociate mul
906 SDOperand RMUL = ReassociateOps(ISD::MUL, N0, N1);
907 if (RMUL.Val != 0)
908 return RMUL;
Nate Begeman83e75ec2005-09-06 04:43:02 +0000909 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000910}
911
Nate Begeman83e75ec2005-09-06 04:43:02 +0000912SDOperand DAGCombiner::visitSDIV(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000913 SDOperand N0 = N->getOperand(0);
914 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000915 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
916 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000917 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000918
919 // fold (sdiv c1, c2) -> c1/c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000920 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000921 return DAG.getNode(ISD::SDIV, VT, N0, N1);
Nate Begeman405e3ec2005-10-21 00:02:42 +0000922 // fold (sdiv X, 1) -> X
923 if (N1C && N1C->getSignExtended() == 1LL)
924 return N0;
925 // fold (sdiv X, -1) -> 0-X
926 if (N1C && N1C->isAllOnesValue())
927 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), N0);
Chris Lattner094c8fc2005-10-07 06:10:46 +0000928 // If we know the sign bits of both operands are zero, strength reduce to a
929 // udiv instead. Handles (X&15) /s 4 -> X&15 >> 2
930 uint64_t SignBit = 1ULL << (MVT::getSizeInBits(VT)-1);
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000931 if (TLI.MaskedValueIsZero(N1, SignBit) &&
932 TLI.MaskedValueIsZero(N0, SignBit))
Chris Lattner094c8fc2005-10-07 06:10:46 +0000933 return DAG.getNode(ISD::UDIV, N1.getValueType(), N0, N1);
Nate Begemancd6a6ed2006-02-17 07:26:20 +0000934 // fold (sdiv X, pow2) -> simple ops after legalize
Nate Begemanfb7217b2006-02-17 19:54:08 +0000935 if (N1C && N1C->getValue() && !TLI.isIntDivCheap() &&
Nate Begeman405e3ec2005-10-21 00:02:42 +0000936 (isPowerOf2_64(N1C->getSignExtended()) ||
937 isPowerOf2_64(-N1C->getSignExtended()))) {
938 // If dividing by powers of two is cheap, then don't perform the following
939 // fold.
940 if (TLI.isPow2DivCheap())
941 return SDOperand();
942 int64_t pow2 = N1C->getSignExtended();
943 int64_t abs2 = pow2 > 0 ? pow2 : -pow2;
Chris Lattner8f4880b2006-02-16 08:02:36 +0000944 unsigned lg2 = Log2_64(abs2);
945 // Splat the sign bit into the register
946 SDOperand SGN = DAG.getNode(ISD::SRA, VT, N0,
Nate Begeman405e3ec2005-10-21 00:02:42 +0000947 DAG.getConstant(MVT::getSizeInBits(VT)-1,
948 TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +0000949 AddToWorkList(SGN.Val);
Chris Lattner8f4880b2006-02-16 08:02:36 +0000950 // Add (N0 < 0) ? abs2 - 1 : 0;
951 SDOperand SRL = DAG.getNode(ISD::SRL, VT, SGN,
952 DAG.getConstant(MVT::getSizeInBits(VT)-lg2,
Nate Begeman405e3ec2005-10-21 00:02:42 +0000953 TLI.getShiftAmountTy()));
Chris Lattner8f4880b2006-02-16 08:02:36 +0000954 SDOperand ADD = DAG.getNode(ISD::ADD, VT, N0, SRL);
Chris Lattner5750df92006-03-01 04:03:14 +0000955 AddToWorkList(SRL.Val);
956 AddToWorkList(ADD.Val); // Divide by pow2
Chris Lattner8f4880b2006-02-16 08:02:36 +0000957 SDOperand SRA = DAG.getNode(ISD::SRA, VT, ADD,
958 DAG.getConstant(lg2, TLI.getShiftAmountTy()));
Nate Begeman405e3ec2005-10-21 00:02:42 +0000959 // If we're dividing by a positive value, we're done. Otherwise, we must
960 // negate the result.
961 if (pow2 > 0)
962 return SRA;
Chris Lattner5750df92006-03-01 04:03:14 +0000963 AddToWorkList(SRA.Val);
Nate Begeman405e3ec2005-10-21 00:02:42 +0000964 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), SRA);
965 }
Nate Begeman69575232005-10-20 02:15:44 +0000966 // if integer divide is expensive and we satisfy the requirements, emit an
967 // alternate sequence.
Nate Begeman405e3ec2005-10-21 00:02:42 +0000968 if (N1C && (N1C->getSignExtended() < -1 || N1C->getSignExtended() > 1) &&
Chris Lattnere9936d12005-10-22 18:50:15 +0000969 !TLI.isIntDivCheap()) {
970 SDOperand Op = BuildSDIV(N);
971 if (Op.Val) return Op;
Nate Begeman69575232005-10-20 02:15:44 +0000972 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000973 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000974}
975
Nate Begeman83e75ec2005-09-06 04:43:02 +0000976SDOperand DAGCombiner::visitUDIV(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000977 SDOperand N0 = N->getOperand(0);
978 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000979 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
980 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000981 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000982
983 // fold (udiv c1, c2) -> c1/c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000984 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000985 return DAG.getNode(ISD::UDIV, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000986 // fold (udiv x, (1 << c)) -> x >>u c
Nate Begeman646d7e22005-09-02 21:18:40 +0000987 if (N1C && isPowerOf2_64(N1C->getValue()))
Nate Begemanfb5e4bd2006-02-05 07:20:23 +0000988 return DAG.getNode(ISD::SRL, VT, N0,
Nate Begeman646d7e22005-09-02 21:18:40 +0000989 DAG.getConstant(Log2_64(N1C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000990 TLI.getShiftAmountTy()));
Nate Begemanfb5e4bd2006-02-05 07:20:23 +0000991 // fold (udiv x, (shl c, y)) -> x >>u (log2(c)+y) iff c is power of 2
992 if (N1.getOpcode() == ISD::SHL) {
993 if (ConstantSDNode *SHC = dyn_cast<ConstantSDNode>(N1.getOperand(0))) {
994 if (isPowerOf2_64(SHC->getValue())) {
995 MVT::ValueType ADDVT = N1.getOperand(1).getValueType();
Nate Begemanc031e332006-02-05 07:36:48 +0000996 SDOperand Add = DAG.getNode(ISD::ADD, ADDVT, N1.getOperand(1),
997 DAG.getConstant(Log2_64(SHC->getValue()),
998 ADDVT));
Chris Lattner5750df92006-03-01 04:03:14 +0000999 AddToWorkList(Add.Val);
Nate Begemanc031e332006-02-05 07:36:48 +00001000 return DAG.getNode(ISD::SRL, VT, N0, Add);
Nate Begemanfb5e4bd2006-02-05 07:20:23 +00001001 }
1002 }
1003 }
Nate Begeman69575232005-10-20 02:15:44 +00001004 // fold (udiv x, c) -> alternate
Chris Lattnere9936d12005-10-22 18:50:15 +00001005 if (N1C && N1C->getValue() && !TLI.isIntDivCheap()) {
1006 SDOperand Op = BuildUDIV(N);
1007 if (Op.Val) return Op;
1008 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001009 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001010}
1011
Nate Begeman83e75ec2005-09-06 04:43:02 +00001012SDOperand DAGCombiner::visitSREM(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001013 SDOperand N0 = N->getOperand(0);
1014 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001015 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1016 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemana148d982006-01-18 22:35:16 +00001017 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001018
1019 // fold (srem c1, c2) -> c1%c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001020 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +00001021 return DAG.getNode(ISD::SREM, VT, N0, N1);
Nate Begeman07ed4172005-10-10 21:26:48 +00001022 // If we know the sign bits of both operands are zero, strength reduce to a
1023 // urem instead. Handles (X & 0x0FFFFFFF) %s 16 -> X&15
1024 uint64_t SignBit = 1ULL << (MVT::getSizeInBits(VT)-1);
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001025 if (TLI.MaskedValueIsZero(N1, SignBit) &&
1026 TLI.MaskedValueIsZero(N0, SignBit))
Nate Begemana148d982006-01-18 22:35:16 +00001027 return DAG.getNode(ISD::UREM, VT, N0, N1);
Chris Lattner26d29902006-10-12 20:58:32 +00001028
1029 // Unconditionally lower X%C -> X-X/C*C. This allows the X/C logic to hack on
1030 // the remainder operation.
1031 if (N1C && !N1C->isNullValue()) {
1032 SDOperand Div = DAG.getNode(ISD::SDIV, VT, N0, N1);
1033 SDOperand Mul = DAG.getNode(ISD::MUL, VT, Div, N1);
1034 SDOperand Sub = DAG.getNode(ISD::SUB, VT, N0, Mul);
1035 AddToWorkList(Div.Val);
1036 AddToWorkList(Mul.Val);
1037 return Sub;
1038 }
1039
Nate Begeman83e75ec2005-09-06 04:43:02 +00001040 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001041}
1042
Nate Begeman83e75ec2005-09-06 04:43:02 +00001043SDOperand DAGCombiner::visitUREM(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001044 SDOperand N0 = N->getOperand(0);
1045 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001046 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1047 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemana148d982006-01-18 22:35:16 +00001048 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001049
1050 // fold (urem c1, c2) -> c1%c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001051 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +00001052 return DAG.getNode(ISD::UREM, VT, N0, N1);
Nate Begeman07ed4172005-10-10 21:26:48 +00001053 // fold (urem x, pow2) -> (and x, pow2-1)
1054 if (N1C && !N1C->isNullValue() && isPowerOf2_64(N1C->getValue()))
Nate Begemana148d982006-01-18 22:35:16 +00001055 return DAG.getNode(ISD::AND, VT, N0, DAG.getConstant(N1C->getValue()-1,VT));
Nate Begemanc031e332006-02-05 07:36:48 +00001056 // fold (urem x, (shl pow2, y)) -> (and x, (add (shl pow2, y), -1))
1057 if (N1.getOpcode() == ISD::SHL) {
1058 if (ConstantSDNode *SHC = dyn_cast<ConstantSDNode>(N1.getOperand(0))) {
1059 if (isPowerOf2_64(SHC->getValue())) {
Nate Begemanbab92392006-02-05 08:07:24 +00001060 SDOperand Add = DAG.getNode(ISD::ADD, VT, N1,DAG.getConstant(~0ULL,VT));
Chris Lattner5750df92006-03-01 04:03:14 +00001061 AddToWorkList(Add.Val);
Nate Begemanc031e332006-02-05 07:36:48 +00001062 return DAG.getNode(ISD::AND, VT, N0, Add);
1063 }
1064 }
1065 }
Chris Lattner26d29902006-10-12 20:58:32 +00001066
1067 // Unconditionally lower X%C -> X-X/C*C. This allows the X/C logic to hack on
1068 // the remainder operation.
1069 if (N1C && !N1C->isNullValue()) {
1070 SDOperand Div = DAG.getNode(ISD::UDIV, VT, N0, N1);
1071 SDOperand Mul = DAG.getNode(ISD::MUL, VT, Div, N1);
1072 SDOperand Sub = DAG.getNode(ISD::SUB, VT, N0, Mul);
1073 AddToWorkList(Div.Val);
1074 AddToWorkList(Mul.Val);
1075 return Sub;
1076 }
1077
Nate Begeman83e75ec2005-09-06 04:43:02 +00001078 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001079}
1080
Nate Begeman83e75ec2005-09-06 04:43:02 +00001081SDOperand DAGCombiner::visitMULHS(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001082 SDOperand N0 = N->getOperand(0);
1083 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001084 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001085
1086 // fold (mulhs x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001087 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001088 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001089 // fold (mulhs x, 1) -> (sra x, size(x)-1)
Nate Begeman646d7e22005-09-02 21:18:40 +00001090 if (N1C && N1C->getValue() == 1)
Nate Begeman1d4d4142005-09-01 00:19:25 +00001091 return DAG.getNode(ISD::SRA, N0.getValueType(), N0,
1092 DAG.getConstant(MVT::getSizeInBits(N0.getValueType())-1,
Nate Begeman83e75ec2005-09-06 04:43:02 +00001093 TLI.getShiftAmountTy()));
1094 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001095}
1096
Nate Begeman83e75ec2005-09-06 04:43:02 +00001097SDOperand DAGCombiner::visitMULHU(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001098 SDOperand N0 = N->getOperand(0);
1099 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001100 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001101
1102 // fold (mulhu x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001103 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001104 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001105 // fold (mulhu x, 1) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001106 if (N1C && N1C->getValue() == 1)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001107 return DAG.getConstant(0, N0.getValueType());
1108 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001109}
1110
Chris Lattner35e5c142006-05-05 05:51:50 +00001111/// SimplifyBinOpWithSameOpcodeHands - If this is a binary operator with
1112/// two operands of the same opcode, try to simplify it.
1113SDOperand DAGCombiner::SimplifyBinOpWithSameOpcodeHands(SDNode *N) {
1114 SDOperand N0 = N->getOperand(0), N1 = N->getOperand(1);
1115 MVT::ValueType VT = N0.getValueType();
1116 assert(N0.getOpcode() == N1.getOpcode() && "Bad input!");
1117
Chris Lattner540121f2006-05-05 06:31:05 +00001118 // For each of OP in AND/OR/XOR:
1119 // fold (OP (zext x), (zext y)) -> (zext (OP x, y))
1120 // fold (OP (sext x), (sext y)) -> (sext (OP x, y))
1121 // fold (OP (aext x), (aext y)) -> (aext (OP x, y))
Chris Lattner0d8dae72006-05-05 06:32:04 +00001122 // fold (OP (trunc x), (trunc y)) -> (trunc (OP x, y))
Chris Lattner540121f2006-05-05 06:31:05 +00001123 if ((N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND||
Chris Lattner0d8dae72006-05-05 06:32:04 +00001124 N0.getOpcode() == ISD::SIGN_EXTEND || N0.getOpcode() == ISD::TRUNCATE) &&
Chris Lattner35e5c142006-05-05 05:51:50 +00001125 N0.getOperand(0).getValueType() == N1.getOperand(0).getValueType()) {
1126 SDOperand ORNode = DAG.getNode(N->getOpcode(),
1127 N0.getOperand(0).getValueType(),
1128 N0.getOperand(0), N1.getOperand(0));
1129 AddToWorkList(ORNode.Val);
Chris Lattner540121f2006-05-05 06:31:05 +00001130 return DAG.getNode(N0.getOpcode(), VT, ORNode);
Chris Lattner35e5c142006-05-05 05:51:50 +00001131 }
1132
Chris Lattnera3dc3f62006-05-05 06:10:43 +00001133 // For each of OP in SHL/SRL/SRA/AND...
1134 // fold (and (OP x, z), (OP y, z)) -> (OP (and x, y), z)
1135 // fold (or (OP x, z), (OP y, z)) -> (OP (or x, y), z)
1136 // fold (xor (OP x, z), (OP y, z)) -> (OP (xor x, y), z)
Chris Lattner35e5c142006-05-05 05:51:50 +00001137 if ((N0.getOpcode() == ISD::SHL || N0.getOpcode() == ISD::SRL ||
Chris Lattnera3dc3f62006-05-05 06:10:43 +00001138 N0.getOpcode() == ISD::SRA || N0.getOpcode() == ISD::AND) &&
Chris Lattner35e5c142006-05-05 05:51:50 +00001139 N0.getOperand(1) == N1.getOperand(1)) {
1140 SDOperand ORNode = DAG.getNode(N->getOpcode(),
1141 N0.getOperand(0).getValueType(),
1142 N0.getOperand(0), N1.getOperand(0));
1143 AddToWorkList(ORNode.Val);
1144 return DAG.getNode(N0.getOpcode(), VT, ORNode, N0.getOperand(1));
1145 }
1146
1147 return SDOperand();
1148}
1149
Nate Begeman83e75ec2005-09-06 04:43:02 +00001150SDOperand DAGCombiner::visitAND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001151 SDOperand N0 = N->getOperand(0);
1152 SDOperand N1 = N->getOperand(1);
Nate Begemanfb7217b2006-02-17 19:54:08 +00001153 SDOperand LL, LR, RL, RR, CC0, CC1;
Nate Begeman646d7e22005-09-02 21:18:40 +00001154 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1155 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001156 MVT::ValueType VT = N1.getValueType();
1157
1158 // fold (and c1, c2) -> c1&c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001159 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001160 return DAG.getNode(ISD::AND, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001161 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001162 if (N0C && !N1C)
1163 return DAG.getNode(ISD::AND, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001164 // fold (and x, -1) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001165 if (N1C && N1C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001166 return N0;
1167 // if (and x, c) is known to be zero, return 0
Nate Begeman368e18d2006-02-16 21:11:51 +00001168 if (N1C && TLI.MaskedValueIsZero(SDOperand(N, 0), MVT::getIntVTBitMask(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001169 return DAG.getConstant(0, VT);
Nate Begemancd4d58c2006-02-03 06:46:56 +00001170 // reassociate and
1171 SDOperand RAND = ReassociateOps(ISD::AND, N0, N1);
1172 if (RAND.Val != 0)
1173 return RAND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001174 // fold (and (or x, 0xFFFF), 0xFF) -> 0xFF
Nate Begeman5dc7e862005-11-02 18:42:59 +00001175 if (N1C && N0.getOpcode() == ISD::OR)
Nate Begeman1d4d4142005-09-01 00:19:25 +00001176 if (ConstantSDNode *ORI = dyn_cast<ConstantSDNode>(N0.getOperand(1)))
Nate Begeman646d7e22005-09-02 21:18:40 +00001177 if ((ORI->getValue() & N1C->getValue()) == N1C->getValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001178 return N1;
Chris Lattner3603cd62006-02-02 07:17:31 +00001179 // fold (and (any_ext V), c) -> (zero_ext V) if 'and' only clears top bits.
1180 if (N1C && N0.getOpcode() == ISD::ANY_EXTEND) {
Chris Lattner1ec05d12006-03-01 21:47:21 +00001181 unsigned InMask = MVT::getIntVTBitMask(N0.getOperand(0).getValueType());
Chris Lattner3603cd62006-02-02 07:17:31 +00001182 if (TLI.MaskedValueIsZero(N0.getOperand(0),
Chris Lattner1ec05d12006-03-01 21:47:21 +00001183 ~N1C->getValue() & InMask)) {
1184 SDOperand Zext = DAG.getNode(ISD::ZERO_EXTEND, N0.getValueType(),
1185 N0.getOperand(0));
1186
1187 // Replace uses of the AND with uses of the Zero extend node.
1188 CombineTo(N, Zext);
1189
Chris Lattner3603cd62006-02-02 07:17:31 +00001190 // We actually want to replace all uses of the any_extend with the
1191 // zero_extend, to avoid duplicating things. This will later cause this
1192 // AND to be folded.
Chris Lattner1ec05d12006-03-01 21:47:21 +00001193 CombineTo(N0.Val, Zext);
Chris Lattnerfedced72006-04-20 23:55:59 +00001194 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Chris Lattner3603cd62006-02-02 07:17:31 +00001195 }
1196 }
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001197 // fold (and (setcc x), (setcc y)) -> (setcc (and x, y))
1198 if (isSetCCEquivalent(N0, LL, LR, CC0) && isSetCCEquivalent(N1, RL, RR, CC1)){
1199 ISD::CondCode Op0 = cast<CondCodeSDNode>(CC0)->get();
1200 ISD::CondCode Op1 = cast<CondCodeSDNode>(CC1)->get();
1201
1202 if (LR == RR && isa<ConstantSDNode>(LR) && Op0 == Op1 &&
1203 MVT::isInteger(LL.getValueType())) {
1204 // fold (X == 0) & (Y == 0) -> (X|Y == 0)
1205 if (cast<ConstantSDNode>(LR)->getValue() == 0 && Op1 == ISD::SETEQ) {
1206 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001207 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001208 return DAG.getSetCC(VT, ORNode, LR, Op1);
1209 }
1210 // fold (X == -1) & (Y == -1) -> (X&Y == -1)
1211 if (cast<ConstantSDNode>(LR)->isAllOnesValue() && Op1 == ISD::SETEQ) {
1212 SDOperand ANDNode = DAG.getNode(ISD::AND, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001213 AddToWorkList(ANDNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001214 return DAG.getSetCC(VT, ANDNode, LR, Op1);
1215 }
1216 // fold (X > -1) & (Y > -1) -> (X|Y > -1)
1217 if (cast<ConstantSDNode>(LR)->isAllOnesValue() && Op1 == ISD::SETGT) {
1218 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001219 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001220 return DAG.getSetCC(VT, ORNode, LR, Op1);
1221 }
1222 }
1223 // canonicalize equivalent to ll == rl
1224 if (LL == RR && LR == RL) {
1225 Op1 = ISD::getSetCCSwappedOperands(Op1);
1226 std::swap(RL, RR);
1227 }
1228 if (LL == RL && LR == RR) {
1229 bool isInteger = MVT::isInteger(LL.getValueType());
1230 ISD::CondCode Result = ISD::getSetCCAndOperation(Op0, Op1, isInteger);
1231 if (Result != ISD::SETCC_INVALID)
1232 return DAG.getSetCC(N0.getValueType(), LL, LR, Result);
1233 }
1234 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001235
1236 // Simplify: and (op x...), (op y...) -> (op (and x, y))
1237 if (N0.getOpcode() == N1.getOpcode()) {
1238 SDOperand Tmp = SimplifyBinOpWithSameOpcodeHands(N);
1239 if (Tmp.Val) return Tmp;
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001240 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001241
Nate Begemande996292006-02-03 22:24:05 +00001242 // fold (and (sign_extend_inreg x, i16 to i32), 1) -> (and x, 1)
1243 // fold (and (sra)) -> (and (srl)) when possible.
Chris Lattner6ea2dee2006-03-25 22:19:00 +00001244 if (!MVT::isVector(VT) &&
1245 SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +00001246 return SDOperand(N, 0);
Nate Begemanded49632005-10-13 03:11:28 +00001247 // fold (zext_inreg (extload x)) -> (zextload x)
Evan Cheng83060c52007-03-07 08:07:03 +00001248 if (ISD::isEXTLoad(N0.Val) && ISD::isUNINDEXEDLoad(N0.Val)) {
Evan Cheng466685d2006-10-09 20:57:25 +00001249 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00001250 MVT::ValueType EVT = LN0->getLoadedVT();
Nate Begemanbfd65a02005-10-13 18:34:58 +00001251 // If we zero all the possible extended bits, then we can turn this into
1252 // a zextload if we are running before legalize or the operation is legal.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001253 if (TLI.MaskedValueIsZero(N1, ~0ULL << MVT::getSizeInBits(EVT)) &&
Evan Chengc5484282006-10-04 00:56:09 +00001254 (!AfterLegalize || TLI.isLoadXLegal(ISD::ZEXTLOAD, EVT))) {
Evan Cheng466685d2006-10-09 20:57:25 +00001255 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(),
1256 LN0->getBasePtr(), LN0->getSrcValue(),
1257 LN0->getSrcValueOffset(), EVT);
Chris Lattner5750df92006-03-01 04:03:14 +00001258 AddToWorkList(N);
Chris Lattner67a44cd2005-10-13 18:16:34 +00001259 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001260 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00001261 }
1262 }
1263 // fold (zext_inreg (sextload x)) -> (zextload x) iff load has one use
Evan Cheng83060c52007-03-07 08:07:03 +00001264 if (ISD::isSEXTLoad(N0.Val) && ISD::isUNINDEXEDLoad(N0.Val) &&
1265 N0.hasOneUse()) {
Evan Cheng466685d2006-10-09 20:57:25 +00001266 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00001267 MVT::ValueType EVT = LN0->getLoadedVT();
Nate Begemanbfd65a02005-10-13 18:34:58 +00001268 // If we zero all the possible extended bits, then we can turn this into
1269 // a zextload if we are running before legalize or the operation is legal.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001270 if (TLI.MaskedValueIsZero(N1, ~0ULL << MVT::getSizeInBits(EVT)) &&
Evan Chengc5484282006-10-04 00:56:09 +00001271 (!AfterLegalize || TLI.isLoadXLegal(ISD::ZEXTLOAD, EVT))) {
Evan Cheng466685d2006-10-09 20:57:25 +00001272 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(),
1273 LN0->getBasePtr(), LN0->getSrcValue(),
1274 LN0->getSrcValueOffset(), EVT);
Chris Lattner5750df92006-03-01 04:03:14 +00001275 AddToWorkList(N);
Chris Lattner67a44cd2005-10-13 18:16:34 +00001276 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001277 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00001278 }
1279 }
Chris Lattner15045b62006-02-28 06:35:35 +00001280
Chris Lattner35a9f5a2006-02-28 06:49:37 +00001281 // fold (and (load x), 255) -> (zextload x, i8)
1282 // fold (and (extload x, i16), 255) -> (zextload x, i8)
Evan Cheng466685d2006-10-09 20:57:25 +00001283 if (N1C && N0.getOpcode() == ISD::LOAD) {
1284 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
1285 if (LN0->getExtensionType() != ISD::SEXTLOAD &&
Evan Cheng83060c52007-03-07 08:07:03 +00001286 LN0->getAddressingMode() == ISD::UNINDEXED &&
Evan Cheng466685d2006-10-09 20:57:25 +00001287 N0.hasOneUse()) {
1288 MVT::ValueType EVT, LoadedVT;
1289 if (N1C->getValue() == 255)
1290 EVT = MVT::i8;
1291 else if (N1C->getValue() == 65535)
1292 EVT = MVT::i16;
1293 else if (N1C->getValue() == ~0U)
1294 EVT = MVT::i32;
1295 else
1296 EVT = MVT::Other;
Chris Lattner35a9f5a2006-02-28 06:49:37 +00001297
Evan Cheng2e49f092006-10-11 07:10:22 +00001298 LoadedVT = LN0->getLoadedVT();
Evan Cheng466685d2006-10-09 20:57:25 +00001299 if (EVT != MVT::Other && LoadedVT > EVT &&
1300 (!AfterLegalize || TLI.isLoadXLegal(ISD::ZEXTLOAD, EVT))) {
1301 MVT::ValueType PtrType = N0.getOperand(1).getValueType();
1302 // For big endian targets, we need to add an offset to the pointer to
1303 // load the correct bytes. For little endian systems, we merely need to
1304 // read fewer bytes from the same pointer.
1305 unsigned PtrOff =
1306 (MVT::getSizeInBits(LoadedVT) - MVT::getSizeInBits(EVT)) / 8;
1307 SDOperand NewPtr = LN0->getBasePtr();
1308 if (!TLI.isLittleEndian())
1309 NewPtr = DAG.getNode(ISD::ADD, PtrType, NewPtr,
1310 DAG.getConstant(PtrOff, PtrType));
1311 AddToWorkList(NewPtr.Val);
1312 SDOperand Load =
1313 DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(), NewPtr,
1314 LN0->getSrcValue(), LN0->getSrcValueOffset(), EVT);
1315 AddToWorkList(N);
1316 CombineTo(N0.Val, Load, Load.getValue(1));
1317 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
1318 }
Chris Lattner15045b62006-02-28 06:35:35 +00001319 }
1320 }
1321
Nate Begeman83e75ec2005-09-06 04:43:02 +00001322 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001323}
1324
Nate Begeman83e75ec2005-09-06 04:43:02 +00001325SDOperand DAGCombiner::visitOR(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001326 SDOperand N0 = N->getOperand(0);
1327 SDOperand N1 = N->getOperand(1);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001328 SDOperand LL, LR, RL, RR, CC0, CC1;
Nate Begeman646d7e22005-09-02 21:18:40 +00001329 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1330 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001331 MVT::ValueType VT = N1.getValueType();
1332 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001333
1334 // fold (or c1, c2) -> c1|c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001335 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001336 return DAG.getNode(ISD::OR, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001337 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001338 if (N0C && !N1C)
1339 return DAG.getNode(ISD::OR, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001340 // fold (or x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001341 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001342 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001343 // fold (or x, -1) -> -1
Nate Begeman646d7e22005-09-02 21:18:40 +00001344 if (N1C && N1C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001345 return N1;
1346 // fold (or x, c) -> c iff (x & ~c) == 0
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001347 if (N1C &&
1348 TLI.MaskedValueIsZero(N0,~N1C->getValue() & (~0ULL>>(64-OpSizeInBits))))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001349 return N1;
Nate Begemancd4d58c2006-02-03 06:46:56 +00001350 // reassociate or
1351 SDOperand ROR = ReassociateOps(ISD::OR, N0, N1);
1352 if (ROR.Val != 0)
1353 return ROR;
1354 // Canonicalize (or (and X, c1), c2) -> (and (or X, c2), c1|c2)
1355 if (N1C && N0.getOpcode() == ISD::AND && N0.Val->hasOneUse() &&
Chris Lattner731d3482005-10-27 05:06:38 +00001356 isa<ConstantSDNode>(N0.getOperand(1))) {
Chris Lattner731d3482005-10-27 05:06:38 +00001357 ConstantSDNode *C1 = cast<ConstantSDNode>(N0.getOperand(1));
1358 return DAG.getNode(ISD::AND, VT, DAG.getNode(ISD::OR, VT, N0.getOperand(0),
1359 N1),
1360 DAG.getConstant(N1C->getValue() | C1->getValue(), VT));
Nate Begeman223df222005-09-08 20:18:10 +00001361 }
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001362 // fold (or (setcc x), (setcc y)) -> (setcc (or x, y))
1363 if (isSetCCEquivalent(N0, LL, LR, CC0) && isSetCCEquivalent(N1, RL, RR, CC1)){
1364 ISD::CondCode Op0 = cast<CondCodeSDNode>(CC0)->get();
1365 ISD::CondCode Op1 = cast<CondCodeSDNode>(CC1)->get();
1366
1367 if (LR == RR && isa<ConstantSDNode>(LR) && Op0 == Op1 &&
1368 MVT::isInteger(LL.getValueType())) {
1369 // fold (X != 0) | (Y != 0) -> (X|Y != 0)
1370 // fold (X < 0) | (Y < 0) -> (X|Y < 0)
1371 if (cast<ConstantSDNode>(LR)->getValue() == 0 &&
1372 (Op1 == ISD::SETNE || Op1 == ISD::SETLT)) {
1373 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001374 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001375 return DAG.getSetCC(VT, ORNode, LR, Op1);
1376 }
1377 // fold (X != -1) | (Y != -1) -> (X&Y != -1)
1378 // fold (X > -1) | (Y > -1) -> (X&Y > -1)
1379 if (cast<ConstantSDNode>(LR)->isAllOnesValue() &&
1380 (Op1 == ISD::SETNE || Op1 == ISD::SETGT)) {
1381 SDOperand ANDNode = DAG.getNode(ISD::AND, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001382 AddToWorkList(ANDNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001383 return DAG.getSetCC(VT, ANDNode, LR, Op1);
1384 }
1385 }
1386 // canonicalize equivalent to ll == rl
1387 if (LL == RR && LR == RL) {
1388 Op1 = ISD::getSetCCSwappedOperands(Op1);
1389 std::swap(RL, RR);
1390 }
1391 if (LL == RL && LR == RR) {
1392 bool isInteger = MVT::isInteger(LL.getValueType());
1393 ISD::CondCode Result = ISD::getSetCCOrOperation(Op0, Op1, isInteger);
1394 if (Result != ISD::SETCC_INVALID)
1395 return DAG.getSetCC(N0.getValueType(), LL, LR, Result);
1396 }
1397 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001398
1399 // Simplify: or (op x...), (op y...) -> (op (or x, y))
1400 if (N0.getOpcode() == N1.getOpcode()) {
1401 SDOperand Tmp = SimplifyBinOpWithSameOpcodeHands(N);
1402 if (Tmp.Val) return Tmp;
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001403 }
Chris Lattner516b9622006-09-14 20:50:57 +00001404
Chris Lattner1ec72732006-09-14 21:11:37 +00001405 // (X & C1) | (Y & C2) -> (X|Y) & C3 if possible.
1406 if (N0.getOpcode() == ISD::AND &&
1407 N1.getOpcode() == ISD::AND &&
1408 N0.getOperand(1).getOpcode() == ISD::Constant &&
1409 N1.getOperand(1).getOpcode() == ISD::Constant &&
1410 // Don't increase # computations.
1411 (N0.Val->hasOneUse() || N1.Val->hasOneUse())) {
1412 // We can only do this xform if we know that bits from X that are set in C2
1413 // but not in C1 are already zero. Likewise for Y.
1414 uint64_t LHSMask = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
1415 uint64_t RHSMask = cast<ConstantSDNode>(N1.getOperand(1))->getValue();
1416
1417 if (TLI.MaskedValueIsZero(N0.getOperand(0), RHSMask&~LHSMask) &&
1418 TLI.MaskedValueIsZero(N1.getOperand(0), LHSMask&~RHSMask)) {
1419 SDOperand X =DAG.getNode(ISD::OR, VT, N0.getOperand(0), N1.getOperand(0));
1420 return DAG.getNode(ISD::AND, VT, X, DAG.getConstant(LHSMask|RHSMask, VT));
1421 }
1422 }
1423
1424
Chris Lattner516b9622006-09-14 20:50:57 +00001425 // See if this is some rotate idiom.
1426 if (SDNode *Rot = MatchRotate(N0, N1))
1427 return SDOperand(Rot, 0);
Chris Lattner35e5c142006-05-05 05:51:50 +00001428
Nate Begeman83e75ec2005-09-06 04:43:02 +00001429 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001430}
1431
Chris Lattner516b9622006-09-14 20:50:57 +00001432
1433/// MatchRotateHalf - Match "(X shl/srl V1) & V2" where V2 may not be present.
1434static bool MatchRotateHalf(SDOperand Op, SDOperand &Shift, SDOperand &Mask) {
1435 if (Op.getOpcode() == ISD::AND) {
Reid Spencer3ed469c2006-11-02 20:25:50 +00001436 if (isa<ConstantSDNode>(Op.getOperand(1))) {
Chris Lattner516b9622006-09-14 20:50:57 +00001437 Mask = Op.getOperand(1);
1438 Op = Op.getOperand(0);
1439 } else {
1440 return false;
1441 }
1442 }
1443
1444 if (Op.getOpcode() == ISD::SRL || Op.getOpcode() == ISD::SHL) {
1445 Shift = Op;
1446 return true;
1447 }
1448 return false;
1449}
1450
1451
1452// MatchRotate - Handle an 'or' of two operands. If this is one of the many
1453// idioms for rotate, and if the target supports rotation instructions, generate
1454// a rot[lr].
1455SDNode *DAGCombiner::MatchRotate(SDOperand LHS, SDOperand RHS) {
1456 // Must be a legal type. Expanded an promoted things won't work with rotates.
1457 MVT::ValueType VT = LHS.getValueType();
1458 if (!TLI.isTypeLegal(VT)) return 0;
1459
1460 // The target must have at least one rotate flavor.
1461 bool HasROTL = TLI.isOperationLegal(ISD::ROTL, VT);
1462 bool HasROTR = TLI.isOperationLegal(ISD::ROTR, VT);
1463 if (!HasROTL && !HasROTR) return 0;
1464
1465 // Match "(X shl/srl V1) & V2" where V2 may not be present.
1466 SDOperand LHSShift; // The shift.
1467 SDOperand LHSMask; // AND value if any.
1468 if (!MatchRotateHalf(LHS, LHSShift, LHSMask))
1469 return 0; // Not part of a rotate.
1470
1471 SDOperand RHSShift; // The shift.
1472 SDOperand RHSMask; // AND value if any.
1473 if (!MatchRotateHalf(RHS, RHSShift, RHSMask))
1474 return 0; // Not part of a rotate.
1475
1476 if (LHSShift.getOperand(0) != RHSShift.getOperand(0))
1477 return 0; // Not shifting the same value.
1478
1479 if (LHSShift.getOpcode() == RHSShift.getOpcode())
1480 return 0; // Shifts must disagree.
1481
1482 // Canonicalize shl to left side in a shl/srl pair.
1483 if (RHSShift.getOpcode() == ISD::SHL) {
1484 std::swap(LHS, RHS);
1485 std::swap(LHSShift, RHSShift);
1486 std::swap(LHSMask , RHSMask );
1487 }
1488
1489 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1490
1491 // fold (or (shl x, C1), (srl x, C2)) -> (rotl x, C1)
1492 // fold (or (shl x, C1), (srl x, C2)) -> (rotr x, C2)
1493 if (LHSShift.getOperand(1).getOpcode() == ISD::Constant &&
1494 RHSShift.getOperand(1).getOpcode() == ISD::Constant) {
1495 uint64_t LShVal = cast<ConstantSDNode>(LHSShift.getOperand(1))->getValue();
1496 uint64_t RShVal = cast<ConstantSDNode>(RHSShift.getOperand(1))->getValue();
1497 if ((LShVal + RShVal) != OpSizeInBits)
1498 return 0;
1499
1500 SDOperand Rot;
1501 if (HasROTL)
1502 Rot = DAG.getNode(ISD::ROTL, VT, LHSShift.getOperand(0),
1503 LHSShift.getOperand(1));
1504 else
1505 Rot = DAG.getNode(ISD::ROTR, VT, LHSShift.getOperand(0),
1506 RHSShift.getOperand(1));
1507
1508 // If there is an AND of either shifted operand, apply it to the result.
1509 if (LHSMask.Val || RHSMask.Val) {
1510 uint64_t Mask = MVT::getIntVTBitMask(VT);
1511
1512 if (LHSMask.Val) {
1513 uint64_t RHSBits = (1ULL << LShVal)-1;
1514 Mask &= cast<ConstantSDNode>(LHSMask)->getValue() | RHSBits;
1515 }
1516 if (RHSMask.Val) {
1517 uint64_t LHSBits = ~((1ULL << (OpSizeInBits-RShVal))-1);
1518 Mask &= cast<ConstantSDNode>(RHSMask)->getValue() | LHSBits;
1519 }
1520
1521 Rot = DAG.getNode(ISD::AND, VT, Rot, DAG.getConstant(Mask, VT));
1522 }
1523
1524 return Rot.Val;
1525 }
1526
1527 // If there is a mask here, and we have a variable shift, we can't be sure
1528 // that we're masking out the right stuff.
1529 if (LHSMask.Val || RHSMask.Val)
1530 return 0;
1531
1532 // fold (or (shl x, y), (srl x, (sub 32, y))) -> (rotl x, y)
1533 // fold (or (shl x, y), (srl x, (sub 32, y))) -> (rotr x, (sub 32, y))
1534 if (RHSShift.getOperand(1).getOpcode() == ISD::SUB &&
1535 LHSShift.getOperand(1) == RHSShift.getOperand(1).getOperand(1)) {
1536 if (ConstantSDNode *SUBC =
1537 dyn_cast<ConstantSDNode>(RHSShift.getOperand(1).getOperand(0))) {
1538 if (SUBC->getValue() == OpSizeInBits)
1539 if (HasROTL)
1540 return DAG.getNode(ISD::ROTL, VT, LHSShift.getOperand(0),
1541 LHSShift.getOperand(1)).Val;
1542 else
1543 return DAG.getNode(ISD::ROTR, VT, LHSShift.getOperand(0),
1544 LHSShift.getOperand(1)).Val;
1545 }
1546 }
1547
1548 // fold (or (shl x, (sub 32, y)), (srl x, r)) -> (rotr x, y)
1549 // fold (or (shl x, (sub 32, y)), (srl x, r)) -> (rotl x, (sub 32, y))
1550 if (LHSShift.getOperand(1).getOpcode() == ISD::SUB &&
1551 RHSShift.getOperand(1) == LHSShift.getOperand(1).getOperand(1)) {
1552 if (ConstantSDNode *SUBC =
1553 dyn_cast<ConstantSDNode>(LHSShift.getOperand(1).getOperand(0))) {
1554 if (SUBC->getValue() == OpSizeInBits)
1555 if (HasROTL)
1556 return DAG.getNode(ISD::ROTL, VT, LHSShift.getOperand(0),
1557 LHSShift.getOperand(1)).Val;
1558 else
1559 return DAG.getNode(ISD::ROTR, VT, LHSShift.getOperand(0),
1560 RHSShift.getOperand(1)).Val;
1561 }
1562 }
1563
1564 return 0;
1565}
1566
1567
Nate Begeman83e75ec2005-09-06 04:43:02 +00001568SDOperand DAGCombiner::visitXOR(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001569 SDOperand N0 = N->getOperand(0);
1570 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001571 SDOperand LHS, RHS, CC;
1572 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1573 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001574 MVT::ValueType VT = N0.getValueType();
1575
1576 // fold (xor c1, c2) -> c1^c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001577 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001578 return DAG.getNode(ISD::XOR, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001579 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001580 if (N0C && !N1C)
1581 return DAG.getNode(ISD::XOR, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001582 // fold (xor x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001583 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001584 return N0;
Nate Begemancd4d58c2006-02-03 06:46:56 +00001585 // reassociate xor
1586 SDOperand RXOR = ReassociateOps(ISD::XOR, N0, N1);
1587 if (RXOR.Val != 0)
1588 return RXOR;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001589 // fold !(x cc y) -> (x !cc y)
Nate Begeman646d7e22005-09-02 21:18:40 +00001590 if (N1C && N1C->getValue() == 1 && isSetCCEquivalent(N0, LHS, RHS, CC)) {
1591 bool isInt = MVT::isInteger(LHS.getValueType());
1592 ISD::CondCode NotCC = ISD::getSetCCInverse(cast<CondCodeSDNode>(CC)->get(),
1593 isInt);
1594 if (N0.getOpcode() == ISD::SETCC)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001595 return DAG.getSetCC(VT, LHS, RHS, NotCC);
Nate Begeman646d7e22005-09-02 21:18:40 +00001596 if (N0.getOpcode() == ISD::SELECT_CC)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001597 return DAG.getSelectCC(LHS, RHS, N0.getOperand(2),N0.getOperand(3),NotCC);
Nate Begeman646d7e22005-09-02 21:18:40 +00001598 assert(0 && "Unhandled SetCC Equivalent!");
1599 abort();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001600 }
Nate Begeman99801192005-09-07 23:25:52 +00001601 // fold !(x or y) -> (!x and !y) iff x or y are setcc
Chris Lattner734c91d2006-11-10 21:37:15 +00001602 if (N1C && N1C->getValue() == 1 && VT == MVT::i1 &&
Nate Begeman99801192005-09-07 23:25:52 +00001603 (N0.getOpcode() == ISD::OR || N0.getOpcode() == ISD::AND)) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001604 SDOperand LHS = N0.getOperand(0), RHS = N0.getOperand(1);
Nate Begeman99801192005-09-07 23:25:52 +00001605 if (isOneUseSetCC(RHS) || isOneUseSetCC(LHS)) {
1606 unsigned NewOpcode = N0.getOpcode() == ISD::AND ? ISD::OR : ISD::AND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001607 LHS = DAG.getNode(ISD::XOR, VT, LHS, N1); // RHS = ~LHS
1608 RHS = DAG.getNode(ISD::XOR, VT, RHS, N1); // RHS = ~RHS
Chris Lattner5750df92006-03-01 04:03:14 +00001609 AddToWorkList(LHS.Val); AddToWorkList(RHS.Val);
Nate Begeman99801192005-09-07 23:25:52 +00001610 return DAG.getNode(NewOpcode, VT, LHS, RHS);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001611 }
1612 }
Nate Begeman99801192005-09-07 23:25:52 +00001613 // fold !(x or y) -> (!x and !y) iff x or y are constants
1614 if (N1C && N1C->isAllOnesValue() &&
1615 (N0.getOpcode() == ISD::OR || N0.getOpcode() == ISD::AND)) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001616 SDOperand LHS = N0.getOperand(0), RHS = N0.getOperand(1);
Nate Begeman99801192005-09-07 23:25:52 +00001617 if (isa<ConstantSDNode>(RHS) || isa<ConstantSDNode>(LHS)) {
1618 unsigned NewOpcode = N0.getOpcode() == ISD::AND ? ISD::OR : ISD::AND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001619 LHS = DAG.getNode(ISD::XOR, VT, LHS, N1); // RHS = ~LHS
1620 RHS = DAG.getNode(ISD::XOR, VT, RHS, N1); // RHS = ~RHS
Chris Lattner5750df92006-03-01 04:03:14 +00001621 AddToWorkList(LHS.Val); AddToWorkList(RHS.Val);
Nate Begeman99801192005-09-07 23:25:52 +00001622 return DAG.getNode(NewOpcode, VT, LHS, RHS);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001623 }
1624 }
Nate Begeman223df222005-09-08 20:18:10 +00001625 // fold (xor (xor x, c1), c2) -> (xor x, c1^c2)
1626 if (N1C && N0.getOpcode() == ISD::XOR) {
1627 ConstantSDNode *N00C = dyn_cast<ConstantSDNode>(N0.getOperand(0));
1628 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
1629 if (N00C)
1630 return DAG.getNode(ISD::XOR, VT, N0.getOperand(1),
1631 DAG.getConstant(N1C->getValue()^N00C->getValue(), VT));
1632 if (N01C)
1633 return DAG.getNode(ISD::XOR, VT, N0.getOperand(0),
1634 DAG.getConstant(N1C->getValue()^N01C->getValue(), VT));
1635 }
1636 // fold (xor x, x) -> 0
Chris Lattner4fbdd592006-03-28 19:11:05 +00001637 if (N0 == N1) {
1638 if (!MVT::isVector(VT)) {
1639 return DAG.getConstant(0, VT);
1640 } else if (!AfterLegalize || TLI.isOperationLegal(ISD::BUILD_VECTOR, VT)) {
1641 // Produce a vector of zeros.
1642 SDOperand El = DAG.getConstant(0, MVT::getVectorBaseType(VT));
1643 std::vector<SDOperand> Ops(MVT::getVectorNumElements(VT), El);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001644 return DAG.getNode(ISD::BUILD_VECTOR, VT, &Ops[0], Ops.size());
Chris Lattner4fbdd592006-03-28 19:11:05 +00001645 }
1646 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001647
1648 // Simplify: xor (op x...), (op y...) -> (op (xor x, y))
1649 if (N0.getOpcode() == N1.getOpcode()) {
1650 SDOperand Tmp = SimplifyBinOpWithSameOpcodeHands(N);
1651 if (Tmp.Val) return Tmp;
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001652 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001653
Chris Lattner3e104b12006-04-08 04:15:24 +00001654 // Simplify the expression using non-local knowledge.
1655 if (!MVT::isVector(VT) &&
1656 SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +00001657 return SDOperand(N, 0);
Chris Lattner3e104b12006-04-08 04:15:24 +00001658
Nate Begeman83e75ec2005-09-06 04:43:02 +00001659 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001660}
1661
Nate Begeman83e75ec2005-09-06 04:43:02 +00001662SDOperand DAGCombiner::visitSHL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001663 SDOperand N0 = N->getOperand(0);
1664 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001665 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1666 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001667 MVT::ValueType VT = N0.getValueType();
1668 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1669
1670 // fold (shl c1, c2) -> c1<<c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001671 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001672 return DAG.getNode(ISD::SHL, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001673 // fold (shl 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001674 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001675 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001676 // fold (shl x, c >= size(x)) -> undef
Nate Begeman646d7e22005-09-02 21:18:40 +00001677 if (N1C && N1C->getValue() >= OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001678 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001679 // fold (shl x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001680 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001681 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001682 // if (shl x, c) is known to be zero, return 0
Nate Begemanfb7217b2006-02-17 19:54:08 +00001683 if (TLI.MaskedValueIsZero(SDOperand(N, 0), MVT::getIntVTBitMask(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001684 return DAG.getConstant(0, VT);
Chris Lattner012f2412006-02-17 21:58:01 +00001685 if (SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +00001686 return SDOperand(N, 0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001687 // fold (shl (shl x, c1), c2) -> 0 or (shl x, c1+c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001688 if (N1C && N0.getOpcode() == ISD::SHL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001689 N0.getOperand(1).getOpcode() == ISD::Constant) {
1690 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001691 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001692 if (c1 + c2 > OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001693 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001694 return DAG.getNode(ISD::SHL, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001695 DAG.getConstant(c1 + c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001696 }
1697 // fold (shl (srl x, c1), c2) -> (shl (and x, -1 << c1), c2-c1) or
1698 // (srl (and x, -1 << c1), c1-c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001699 if (N1C && N0.getOpcode() == ISD::SRL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001700 N0.getOperand(1).getOpcode() == ISD::Constant) {
1701 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001702 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001703 SDOperand Mask = DAG.getNode(ISD::AND, VT, N0.getOperand(0),
1704 DAG.getConstant(~0ULL << c1, VT));
1705 if (c2 > c1)
1706 return DAG.getNode(ISD::SHL, VT, Mask,
Nate Begeman83e75ec2005-09-06 04:43:02 +00001707 DAG.getConstant(c2-c1, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001708 else
Nate Begeman83e75ec2005-09-06 04:43:02 +00001709 return DAG.getNode(ISD::SRL, VT, Mask,
1710 DAG.getConstant(c1-c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001711 }
1712 // fold (shl (sra x, c1), c1) -> (and x, -1 << c1)
Nate Begeman646d7e22005-09-02 21:18:40 +00001713 if (N1C && N0.getOpcode() == ISD::SRA && N1 == N0.getOperand(1))
Nate Begeman4ebd8052005-09-01 23:24:04 +00001714 return DAG.getNode(ISD::AND, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001715 DAG.getConstant(~0ULL << N1C->getValue(), VT));
1716 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001717}
1718
Nate Begeman83e75ec2005-09-06 04:43:02 +00001719SDOperand DAGCombiner::visitSRA(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001720 SDOperand N0 = N->getOperand(0);
1721 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001722 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1723 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001724 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001725
1726 // fold (sra c1, c2) -> c1>>c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001727 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001728 return DAG.getNode(ISD::SRA, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001729 // fold (sra 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001730 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001731 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001732 // fold (sra -1, x) -> -1
Nate Begeman646d7e22005-09-02 21:18:40 +00001733 if (N0C && N0C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001734 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001735 // fold (sra x, c >= size(x)) -> undef
Nate Begemanfb7217b2006-02-17 19:54:08 +00001736 if (N1C && N1C->getValue() >= MVT::getSizeInBits(VT))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001737 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001738 // fold (sra x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001739 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001740 return N0;
Nate Begemanfb7217b2006-02-17 19:54:08 +00001741 // fold (sra (shl x, c1), c1) -> sext_inreg for some c1 and target supports
1742 // sext_inreg.
1743 if (N1C && N0.getOpcode() == ISD::SHL && N1 == N0.getOperand(1)) {
1744 unsigned LowBits = MVT::getSizeInBits(VT) - (unsigned)N1C->getValue();
1745 MVT::ValueType EVT;
1746 switch (LowBits) {
1747 default: EVT = MVT::Other; break;
1748 case 1: EVT = MVT::i1; break;
1749 case 8: EVT = MVT::i8; break;
1750 case 16: EVT = MVT::i16; break;
1751 case 32: EVT = MVT::i32; break;
1752 }
1753 if (EVT > MVT::Other && TLI.isOperationLegal(ISD::SIGN_EXTEND_INREG, EVT))
1754 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0.getOperand(0),
1755 DAG.getValueType(EVT));
1756 }
Chris Lattner71d9ebc2006-02-28 06:23:04 +00001757
1758 // fold (sra (sra x, c1), c2) -> (sra x, c1+c2)
1759 if (N1C && N0.getOpcode() == ISD::SRA) {
1760 if (ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1761 unsigned Sum = N1C->getValue() + C1->getValue();
1762 if (Sum >= MVT::getSizeInBits(VT)) Sum = MVT::getSizeInBits(VT)-1;
1763 return DAG.getNode(ISD::SRA, VT, N0.getOperand(0),
1764 DAG.getConstant(Sum, N1C->getValueType(0)));
1765 }
1766 }
1767
Chris Lattnera8504462006-05-08 20:51:54 +00001768 // Simplify, based on bits shifted out of the LHS.
1769 if (N1C && SimplifyDemandedBits(SDOperand(N, 0)))
1770 return SDOperand(N, 0);
1771
1772
Nate Begeman1d4d4142005-09-01 00:19:25 +00001773 // If the sign bit is known to be zero, switch this to a SRL.
Nate Begemanfb7217b2006-02-17 19:54:08 +00001774 if (TLI.MaskedValueIsZero(N0, MVT::getIntVTSignBit(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001775 return DAG.getNode(ISD::SRL, VT, N0, N1);
1776 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001777}
1778
Nate Begeman83e75ec2005-09-06 04:43:02 +00001779SDOperand DAGCombiner::visitSRL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001780 SDOperand N0 = N->getOperand(0);
1781 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001782 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1783 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001784 MVT::ValueType VT = N0.getValueType();
1785 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1786
1787 // fold (srl c1, c2) -> c1 >>u c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001788 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001789 return DAG.getNode(ISD::SRL, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001790 // fold (srl 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001791 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001792 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001793 // fold (srl x, c >= size(x)) -> undef
Nate Begeman646d7e22005-09-02 21:18:40 +00001794 if (N1C && N1C->getValue() >= OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001795 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001796 // fold (srl x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001797 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001798 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001799 // if (srl x, c) is known to be zero, return 0
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001800 if (N1C && TLI.MaskedValueIsZero(SDOperand(N, 0), ~0ULL >> (64-OpSizeInBits)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001801 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001802 // fold (srl (srl x, c1), c2) -> 0 or (srl x, c1+c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001803 if (N1C && N0.getOpcode() == ISD::SRL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001804 N0.getOperand(1).getOpcode() == ISD::Constant) {
1805 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001806 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001807 if (c1 + c2 > OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001808 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001809 return DAG.getNode(ISD::SRL, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001810 DAG.getConstant(c1 + c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001811 }
Chris Lattner350bec02006-04-02 06:11:11 +00001812
Chris Lattner06afe072006-05-05 22:53:17 +00001813 // fold (srl (anyextend x), c) -> (anyextend (srl x, c))
1814 if (N1C && N0.getOpcode() == ISD::ANY_EXTEND) {
1815 // Shifting in all undef bits?
1816 MVT::ValueType SmallVT = N0.getOperand(0).getValueType();
1817 if (N1C->getValue() >= MVT::getSizeInBits(SmallVT))
1818 return DAG.getNode(ISD::UNDEF, VT);
1819
1820 SDOperand SmallShift = DAG.getNode(ISD::SRL, SmallVT, N0.getOperand(0), N1);
1821 AddToWorkList(SmallShift.Val);
1822 return DAG.getNode(ISD::ANY_EXTEND, VT, SmallShift);
1823 }
1824
Chris Lattner3657ffe2006-10-12 20:23:19 +00001825 // fold (srl (sra X, Y), 31) -> (srl X, 31). This srl only looks at the sign
1826 // bit, which is unmodified by sra.
1827 if (N1C && N1C->getValue()+1 == MVT::getSizeInBits(VT)) {
1828 if (N0.getOpcode() == ISD::SRA)
1829 return DAG.getNode(ISD::SRL, VT, N0.getOperand(0), N1);
1830 }
1831
Chris Lattner350bec02006-04-02 06:11:11 +00001832 // fold (srl (ctlz x), "5") -> x iff x has one bit set (the low bit).
1833 if (N1C && N0.getOpcode() == ISD::CTLZ &&
1834 N1C->getValue() == Log2_32(MVT::getSizeInBits(VT))) {
1835 uint64_t KnownZero, KnownOne, Mask = MVT::getIntVTBitMask(VT);
1836 TLI.ComputeMaskedBits(N0.getOperand(0), Mask, KnownZero, KnownOne);
1837
1838 // If any of the input bits are KnownOne, then the input couldn't be all
1839 // zeros, thus the result of the srl will always be zero.
1840 if (KnownOne) return DAG.getConstant(0, VT);
1841
1842 // If all of the bits input the to ctlz node are known to be zero, then
1843 // the result of the ctlz is "32" and the result of the shift is one.
1844 uint64_t UnknownBits = ~KnownZero & Mask;
1845 if (UnknownBits == 0) return DAG.getConstant(1, VT);
1846
1847 // Otherwise, check to see if there is exactly one bit input to the ctlz.
1848 if ((UnknownBits & (UnknownBits-1)) == 0) {
1849 // Okay, we know that only that the single bit specified by UnknownBits
1850 // could be set on input to the CTLZ node. If this bit is set, the SRL
1851 // will return 0, if it is clear, it returns 1. Change the CTLZ/SRL pair
1852 // to an SRL,XOR pair, which is likely to simplify more.
1853 unsigned ShAmt = CountTrailingZeros_64(UnknownBits);
1854 SDOperand Op = N0.getOperand(0);
1855 if (ShAmt) {
1856 Op = DAG.getNode(ISD::SRL, VT, Op,
1857 DAG.getConstant(ShAmt, TLI.getShiftAmountTy()));
1858 AddToWorkList(Op.Val);
1859 }
1860 return DAG.getNode(ISD::XOR, VT, Op, DAG.getConstant(1, VT));
1861 }
1862 }
1863
Nate Begeman83e75ec2005-09-06 04:43:02 +00001864 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001865}
1866
Nate Begeman83e75ec2005-09-06 04:43:02 +00001867SDOperand DAGCombiner::visitCTLZ(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001868 SDOperand N0 = N->getOperand(0);
Nate Begemana148d982006-01-18 22:35:16 +00001869 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001870
1871 // fold (ctlz c1) -> c2
Chris Lattner310b5782006-05-06 23:06:26 +00001872 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001873 return DAG.getNode(ISD::CTLZ, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001874 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001875}
1876
Nate Begeman83e75ec2005-09-06 04:43:02 +00001877SDOperand DAGCombiner::visitCTTZ(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001878 SDOperand N0 = N->getOperand(0);
Nate Begemana148d982006-01-18 22:35:16 +00001879 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001880
1881 // fold (cttz c1) -> c2
Chris Lattner310b5782006-05-06 23:06:26 +00001882 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001883 return DAG.getNode(ISD::CTTZ, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001884 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001885}
1886
Nate Begeman83e75ec2005-09-06 04:43:02 +00001887SDOperand DAGCombiner::visitCTPOP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001888 SDOperand N0 = N->getOperand(0);
Nate Begemana148d982006-01-18 22:35:16 +00001889 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001890
1891 // fold (ctpop c1) -> c2
Chris Lattner310b5782006-05-06 23:06:26 +00001892 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001893 return DAG.getNode(ISD::CTPOP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001894 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001895}
1896
Nate Begeman452d7be2005-09-16 00:54:12 +00001897SDOperand DAGCombiner::visitSELECT(SDNode *N) {
1898 SDOperand N0 = N->getOperand(0);
1899 SDOperand N1 = N->getOperand(1);
1900 SDOperand N2 = N->getOperand(2);
1901 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1902 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1903 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
1904 MVT::ValueType VT = N->getValueType(0);
Nate Begeman44728a72005-09-19 22:34:01 +00001905
Nate Begeman452d7be2005-09-16 00:54:12 +00001906 // fold select C, X, X -> X
1907 if (N1 == N2)
1908 return N1;
1909 // fold select true, X, Y -> X
1910 if (N0C && !N0C->isNullValue())
1911 return N1;
1912 // fold select false, X, Y -> Y
1913 if (N0C && N0C->isNullValue())
1914 return N2;
1915 // fold select C, 1, X -> C | X
Nate Begeman44728a72005-09-19 22:34:01 +00001916 if (MVT::i1 == VT && N1C && N1C->getValue() == 1)
Nate Begeman452d7be2005-09-16 00:54:12 +00001917 return DAG.getNode(ISD::OR, VT, N0, N2);
1918 // fold select C, 0, X -> ~C & X
1919 // FIXME: this should check for C type == X type, not i1?
1920 if (MVT::i1 == VT && N1C && N1C->isNullValue()) {
1921 SDOperand XORNode = DAG.getNode(ISD::XOR, VT, N0, DAG.getConstant(1, VT));
Chris Lattner5750df92006-03-01 04:03:14 +00001922 AddToWorkList(XORNode.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00001923 return DAG.getNode(ISD::AND, VT, XORNode, N2);
1924 }
1925 // fold select C, X, 1 -> ~C | X
Nate Begeman44728a72005-09-19 22:34:01 +00001926 if (MVT::i1 == VT && N2C && N2C->getValue() == 1) {
Nate Begeman452d7be2005-09-16 00:54:12 +00001927 SDOperand XORNode = DAG.getNode(ISD::XOR, VT, N0, DAG.getConstant(1, VT));
Chris Lattner5750df92006-03-01 04:03:14 +00001928 AddToWorkList(XORNode.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00001929 return DAG.getNode(ISD::OR, VT, XORNode, N1);
1930 }
1931 // fold select C, X, 0 -> C & X
1932 // FIXME: this should check for C type == X type, not i1?
1933 if (MVT::i1 == VT && N2C && N2C->isNullValue())
1934 return DAG.getNode(ISD::AND, VT, N0, N1);
1935 // fold X ? X : Y --> X ? 1 : Y --> X | Y
1936 if (MVT::i1 == VT && N0 == N1)
1937 return DAG.getNode(ISD::OR, VT, N0, N2);
1938 // fold X ? Y : X --> X ? Y : 0 --> X & Y
1939 if (MVT::i1 == VT && N0 == N2)
1940 return DAG.getNode(ISD::AND, VT, N0, N1);
Chris Lattner729c6d12006-05-27 00:43:02 +00001941
Chris Lattner40c62d52005-10-18 06:04:22 +00001942 // If we can fold this based on the true/false value, do so.
1943 if (SimplifySelectOps(N, N1, N2))
Chris Lattner729c6d12006-05-27 00:43:02 +00001944 return SDOperand(N, 0); // Don't revisit N.
1945
Nate Begeman44728a72005-09-19 22:34:01 +00001946 // fold selects based on a setcc into other things, such as min/max/abs
1947 if (N0.getOpcode() == ISD::SETCC)
Nate Begeman750ac1b2006-02-01 07:19:44 +00001948 // FIXME:
1949 // Check against MVT::Other for SELECT_CC, which is a workaround for targets
1950 // having to say they don't support SELECT_CC on every type the DAG knows
1951 // about, since there is no way to mark an opcode illegal at all value types
1952 if (TLI.isOperationLegal(ISD::SELECT_CC, MVT::Other))
1953 return DAG.getNode(ISD::SELECT_CC, VT, N0.getOperand(0), N0.getOperand(1),
1954 N1, N2, N0.getOperand(2));
1955 else
1956 return SimplifySelect(N0, N1, N2);
Nate Begeman452d7be2005-09-16 00:54:12 +00001957 return SDOperand();
1958}
1959
1960SDOperand DAGCombiner::visitSELECT_CC(SDNode *N) {
Nate Begeman44728a72005-09-19 22:34:01 +00001961 SDOperand N0 = N->getOperand(0);
1962 SDOperand N1 = N->getOperand(1);
1963 SDOperand N2 = N->getOperand(2);
1964 SDOperand N3 = N->getOperand(3);
1965 SDOperand N4 = N->getOperand(4);
Nate Begeman44728a72005-09-19 22:34:01 +00001966 ISD::CondCode CC = cast<CondCodeSDNode>(N4)->get();
1967
Nate Begeman44728a72005-09-19 22:34:01 +00001968 // fold select_cc lhs, rhs, x, x, cc -> x
1969 if (N2 == N3)
1970 return N2;
Chris Lattner40c62d52005-10-18 06:04:22 +00001971
Chris Lattner5f42a242006-09-20 06:19:26 +00001972 // Determine if the condition we're dealing with is constant
1973 SDOperand SCC = SimplifySetCC(TLI.getSetCCResultTy(), N0, N1, CC, false);
Chris Lattner30f73e72006-10-14 03:52:46 +00001974 if (SCC.Val) AddToWorkList(SCC.Val);
Chris Lattner5f42a242006-09-20 06:19:26 +00001975
1976 if (ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.Val)) {
1977 if (SCCC->getValue())
1978 return N2; // cond always true -> true val
1979 else
1980 return N3; // cond always false -> false val
1981 }
1982
1983 // Fold to a simpler select_cc
1984 if (SCC.Val && SCC.getOpcode() == ISD::SETCC)
1985 return DAG.getNode(ISD::SELECT_CC, N2.getValueType(),
1986 SCC.getOperand(0), SCC.getOperand(1), N2, N3,
1987 SCC.getOperand(2));
1988
Chris Lattner40c62d52005-10-18 06:04:22 +00001989 // If we can fold this based on the true/false value, do so.
1990 if (SimplifySelectOps(N, N2, N3))
Chris Lattner729c6d12006-05-27 00:43:02 +00001991 return SDOperand(N, 0); // Don't revisit N.
Chris Lattner40c62d52005-10-18 06:04:22 +00001992
Nate Begeman44728a72005-09-19 22:34:01 +00001993 // fold select_cc into other things, such as min/max/abs
1994 return SimplifySelectCC(N0, N1, N2, N3, CC);
Nate Begeman452d7be2005-09-16 00:54:12 +00001995}
1996
1997SDOperand DAGCombiner::visitSETCC(SDNode *N) {
1998 return SimplifySetCC(N->getValueType(0), N->getOperand(0), N->getOperand(1),
1999 cast<CondCodeSDNode>(N->getOperand(2))->get());
2000}
2001
Nate Begeman83e75ec2005-09-06 04:43:02 +00002002SDOperand DAGCombiner::visitSIGN_EXTEND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002003 SDOperand N0 = N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002004 MVT::ValueType VT = N->getValueType(0);
2005
Nate Begeman1d4d4142005-09-01 00:19:25 +00002006 // fold (sext c1) -> c1
Reid Spencer3ed469c2006-11-02 20:25:50 +00002007 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00002008 return DAG.getNode(ISD::SIGN_EXTEND, VT, N0);
Chris Lattner310b5782006-05-06 23:06:26 +00002009
Nate Begeman1d4d4142005-09-01 00:19:25 +00002010 // fold (sext (sext x)) -> (sext x)
Chris Lattner310b5782006-05-06 23:06:26 +00002011 // fold (sext (aext x)) -> (sext x)
2012 if (N0.getOpcode() == ISD::SIGN_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND)
Nate Begeman83e75ec2005-09-06 04:43:02 +00002013 return DAG.getNode(ISD::SIGN_EXTEND, VT, N0.getOperand(0));
Chris Lattner310b5782006-05-06 23:06:26 +00002014
Chris Lattner22558872007-02-26 03:13:59 +00002015 if (N0.getOpcode() == ISD::TRUNCATE) {
2016 // See if the value being truncated is already sign extended. If so, just
2017 // eliminate the trunc/sext pair.
Chris Lattner6007b842006-09-21 06:00:20 +00002018 SDOperand Op = N0.getOperand(0);
Chris Lattner22558872007-02-26 03:13:59 +00002019 unsigned OpBits = MVT::getSizeInBits(Op.getValueType());
2020 unsigned MidBits = MVT::getSizeInBits(N0.getValueType());
2021 unsigned DestBits = MVT::getSizeInBits(VT);
2022 unsigned NumSignBits = TLI.ComputeNumSignBits(Op);
2023
2024 if (OpBits == DestBits) {
2025 // Op is i32, Mid is i8, and Dest is i32. If Op has more than 24 sign
2026 // bits, it is already ready.
2027 if (NumSignBits > DestBits-MidBits)
2028 return Op;
2029 } else if (OpBits < DestBits) {
2030 // Op is i32, Mid is i8, and Dest is i64. If Op has more than 24 sign
2031 // bits, just sext from i32.
2032 if (NumSignBits > OpBits-MidBits)
2033 return DAG.getNode(ISD::SIGN_EXTEND, VT, Op);
2034 } else {
2035 // Op is i64, Mid is i8, and Dest is i32. If Op has more than 56 sign
2036 // bits, just truncate to i32.
2037 if (NumSignBits > OpBits-MidBits)
2038 return DAG.getNode(ISD::TRUNCATE, VT, Op);
Chris Lattner6007b842006-09-21 06:00:20 +00002039 }
Chris Lattner22558872007-02-26 03:13:59 +00002040
2041 // fold (sext (truncate x)) -> (sextinreg x).
2042 if (!AfterLegalize || TLI.isOperationLegal(ISD::SIGN_EXTEND_INREG,
2043 N0.getValueType())) {
2044 if (Op.getValueType() < VT)
2045 Op = DAG.getNode(ISD::ANY_EXTEND, VT, Op);
2046 else if (Op.getValueType() > VT)
2047 Op = DAG.getNode(ISD::TRUNCATE, VT, Op);
2048 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, Op,
2049 DAG.getValueType(N0.getValueType()));
2050 }
Chris Lattner6007b842006-09-21 06:00:20 +00002051 }
Chris Lattner310b5782006-05-06 23:06:26 +00002052
Evan Cheng110dec22005-12-14 02:19:23 +00002053 // fold (sext (load x)) -> (sext (truncate (sextload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00002054 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Chengc5484282006-10-04 00:56:09 +00002055 (!AfterLegalize||TLI.isLoadXLegal(ISD::SEXTLOAD, N0.getValueType()))){
Evan Cheng466685d2006-10-09 20:57:25 +00002056 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2057 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, LN0->getChain(),
2058 LN0->getBasePtr(), LN0->getSrcValue(),
2059 LN0->getSrcValueOffset(),
Nate Begeman3df4d522005-10-12 20:40:40 +00002060 N0.getValueType());
Chris Lattnerd4771842005-12-14 19:25:30 +00002061 CombineTo(N, ExtLoad);
Chris Lattnerf9884052005-10-13 21:52:31 +00002062 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2063 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002064 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begeman3df4d522005-10-12 20:40:40 +00002065 }
Chris Lattnerad25d4e2005-12-14 19:05:06 +00002066
2067 // fold (sext (sextload x)) -> (sext (truncate (sextload x)))
2068 // fold (sext ( extload x)) -> (sext (truncate (sextload x)))
Evan Cheng83060c52007-03-07 08:07:03 +00002069 if ((ISD::isSEXTLoad(N0.Val) || ISD::isEXTLoad(N0.Val)) &&
2070 ISD::isUNINDEXEDLoad(N0.Val) && N0.hasOneUse()) {
Evan Cheng466685d2006-10-09 20:57:25 +00002071 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00002072 MVT::ValueType EVT = LN0->getLoadedVT();
Jim Laskeyf6c4ccf2006-12-15 21:38:30 +00002073 if (!AfterLegalize || TLI.isLoadXLegal(ISD::SEXTLOAD, EVT)) {
2074 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, LN0->getChain(),
2075 LN0->getBasePtr(), LN0->getSrcValue(),
2076 LN0->getSrcValueOffset(), EVT);
2077 CombineTo(N, ExtLoad);
2078 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2079 ExtLoad.getValue(1));
2080 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
2081 }
Chris Lattnerad25d4e2005-12-14 19:05:06 +00002082 }
2083
Nate Begeman83e75ec2005-09-06 04:43:02 +00002084 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002085}
2086
Nate Begeman83e75ec2005-09-06 04:43:02 +00002087SDOperand DAGCombiner::visitZERO_EXTEND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002088 SDOperand N0 = N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002089 MVT::ValueType VT = N->getValueType(0);
2090
Nate Begeman1d4d4142005-09-01 00:19:25 +00002091 // fold (zext c1) -> c1
Reid Spencer3ed469c2006-11-02 20:25:50 +00002092 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00002093 return DAG.getNode(ISD::ZERO_EXTEND, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002094 // fold (zext (zext x)) -> (zext x)
Chris Lattner310b5782006-05-06 23:06:26 +00002095 // fold (zext (aext x)) -> (zext x)
2096 if (N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND)
Nate Begeman83e75ec2005-09-06 04:43:02 +00002097 return DAG.getNode(ISD::ZERO_EXTEND, VT, N0.getOperand(0));
Chris Lattner6007b842006-09-21 06:00:20 +00002098
2099 // fold (zext (truncate x)) -> (and x, mask)
2100 if (N0.getOpcode() == ISD::TRUNCATE &&
2101 (!AfterLegalize || TLI.isOperationLegal(ISD::AND, VT))) {
2102 SDOperand Op = N0.getOperand(0);
2103 if (Op.getValueType() < VT) {
2104 Op = DAG.getNode(ISD::ANY_EXTEND, VT, Op);
2105 } else if (Op.getValueType() > VT) {
2106 Op = DAG.getNode(ISD::TRUNCATE, VT, Op);
2107 }
2108 return DAG.getZeroExtendInReg(Op, N0.getValueType());
2109 }
2110
Chris Lattner111c2282006-09-21 06:14:31 +00002111 // fold (zext (and (trunc x), cst)) -> (and x, cst).
2112 if (N0.getOpcode() == ISD::AND &&
2113 N0.getOperand(0).getOpcode() == ISD::TRUNCATE &&
2114 N0.getOperand(1).getOpcode() == ISD::Constant) {
2115 SDOperand X = N0.getOperand(0).getOperand(0);
2116 if (X.getValueType() < VT) {
2117 X = DAG.getNode(ISD::ANY_EXTEND, VT, X);
2118 } else if (X.getValueType() > VT) {
2119 X = DAG.getNode(ISD::TRUNCATE, VT, X);
2120 }
2121 uint64_t Mask = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
2122 return DAG.getNode(ISD::AND, VT, X, DAG.getConstant(Mask, VT));
2123 }
2124
Evan Cheng110dec22005-12-14 02:19:23 +00002125 // fold (zext (load x)) -> (zext (truncate (zextload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00002126 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Chengc5484282006-10-04 00:56:09 +00002127 (!AfterLegalize||TLI.isLoadXLegal(ISD::ZEXTLOAD, N0.getValueType()))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002128 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2129 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(),
2130 LN0->getBasePtr(), LN0->getSrcValue(),
2131 LN0->getSrcValueOffset(),
Evan Cheng110dec22005-12-14 02:19:23 +00002132 N0.getValueType());
Chris Lattnerd4771842005-12-14 19:25:30 +00002133 CombineTo(N, ExtLoad);
Evan Cheng110dec22005-12-14 02:19:23 +00002134 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2135 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002136 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Evan Cheng110dec22005-12-14 02:19:23 +00002137 }
Chris Lattnerad25d4e2005-12-14 19:05:06 +00002138
2139 // fold (zext (zextload x)) -> (zext (truncate (zextload x)))
2140 // fold (zext ( extload x)) -> (zext (truncate (zextload x)))
Evan Cheng83060c52007-03-07 08:07:03 +00002141 if ((ISD::isZEXTLoad(N0.Val) || ISD::isEXTLoad(N0.Val)) &&
2142 ISD::isUNINDEXEDLoad(N0.Val) && N0.hasOneUse()) {
Evan Cheng466685d2006-10-09 20:57:25 +00002143 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00002144 MVT::ValueType EVT = LN0->getLoadedVT();
Evan Cheng466685d2006-10-09 20:57:25 +00002145 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(),
2146 LN0->getBasePtr(), LN0->getSrcValue(),
2147 LN0->getSrcValueOffset(), EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00002148 CombineTo(N, ExtLoad);
Chris Lattnerad25d4e2005-12-14 19:05:06 +00002149 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2150 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002151 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Chris Lattnerad25d4e2005-12-14 19:05:06 +00002152 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00002153 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002154}
2155
Chris Lattner5ffc0662006-05-05 05:58:59 +00002156SDOperand DAGCombiner::visitANY_EXTEND(SDNode *N) {
2157 SDOperand N0 = N->getOperand(0);
Chris Lattner5ffc0662006-05-05 05:58:59 +00002158 MVT::ValueType VT = N->getValueType(0);
2159
2160 // fold (aext c1) -> c1
Chris Lattner310b5782006-05-06 23:06:26 +00002161 if (isa<ConstantSDNode>(N0))
Chris Lattner5ffc0662006-05-05 05:58:59 +00002162 return DAG.getNode(ISD::ANY_EXTEND, VT, N0);
2163 // fold (aext (aext x)) -> (aext x)
2164 // fold (aext (zext x)) -> (zext x)
2165 // fold (aext (sext x)) -> (sext x)
2166 if (N0.getOpcode() == ISD::ANY_EXTEND ||
2167 N0.getOpcode() == ISD::ZERO_EXTEND ||
2168 N0.getOpcode() == ISD::SIGN_EXTEND)
2169 return DAG.getNode(N0.getOpcode(), VT, N0.getOperand(0));
2170
Chris Lattner84750582006-09-20 06:29:17 +00002171 // fold (aext (truncate x))
2172 if (N0.getOpcode() == ISD::TRUNCATE) {
2173 SDOperand TruncOp = N0.getOperand(0);
2174 if (TruncOp.getValueType() == VT)
2175 return TruncOp; // x iff x size == zext size.
2176 if (TruncOp.getValueType() > VT)
2177 return DAG.getNode(ISD::TRUNCATE, VT, TruncOp);
2178 return DAG.getNode(ISD::ANY_EXTEND, VT, TruncOp);
2179 }
Chris Lattner0e4b9222006-09-21 06:40:43 +00002180
2181 // fold (aext (and (trunc x), cst)) -> (and x, cst).
2182 if (N0.getOpcode() == ISD::AND &&
2183 N0.getOperand(0).getOpcode() == ISD::TRUNCATE &&
2184 N0.getOperand(1).getOpcode() == ISD::Constant) {
2185 SDOperand X = N0.getOperand(0).getOperand(0);
2186 if (X.getValueType() < VT) {
2187 X = DAG.getNode(ISD::ANY_EXTEND, VT, X);
2188 } else if (X.getValueType() > VT) {
2189 X = DAG.getNode(ISD::TRUNCATE, VT, X);
2190 }
2191 uint64_t Mask = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
2192 return DAG.getNode(ISD::AND, VT, X, DAG.getConstant(Mask, VT));
2193 }
2194
Chris Lattner5ffc0662006-05-05 05:58:59 +00002195 // fold (aext (load x)) -> (aext (truncate (extload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00002196 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Chengc5484282006-10-04 00:56:09 +00002197 (!AfterLegalize||TLI.isLoadXLegal(ISD::EXTLOAD, N0.getValueType()))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002198 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2199 SDOperand ExtLoad = DAG.getExtLoad(ISD::EXTLOAD, VT, LN0->getChain(),
2200 LN0->getBasePtr(), LN0->getSrcValue(),
2201 LN0->getSrcValueOffset(),
Chris Lattner5ffc0662006-05-05 05:58:59 +00002202 N0.getValueType());
2203 CombineTo(N, ExtLoad);
2204 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2205 ExtLoad.getValue(1));
2206 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
2207 }
2208
2209 // fold (aext (zextload x)) -> (aext (truncate (zextload x)))
2210 // fold (aext (sextload x)) -> (aext (truncate (sextload x)))
2211 // fold (aext ( extload x)) -> (aext (truncate (extload x)))
Evan Cheng83060c52007-03-07 08:07:03 +00002212 if (N0.getOpcode() == ISD::LOAD &&
2213 !ISD::isNON_EXTLoad(N0.Val) && ISD::isUNINDEXEDLoad(N0.Val) &&
Evan Cheng466685d2006-10-09 20:57:25 +00002214 N0.hasOneUse()) {
2215 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00002216 MVT::ValueType EVT = LN0->getLoadedVT();
Evan Cheng466685d2006-10-09 20:57:25 +00002217 SDOperand ExtLoad = DAG.getExtLoad(LN0->getExtensionType(), VT,
2218 LN0->getChain(), LN0->getBasePtr(),
2219 LN0->getSrcValue(),
2220 LN0->getSrcValueOffset(), EVT);
Chris Lattner5ffc0662006-05-05 05:58:59 +00002221 CombineTo(N, ExtLoad);
2222 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2223 ExtLoad.getValue(1));
2224 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
2225 }
2226 return SDOperand();
2227}
2228
2229
Nate Begeman83e75ec2005-09-06 04:43:02 +00002230SDOperand DAGCombiner::visitSIGN_EXTEND_INREG(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002231 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002232 SDOperand N1 = N->getOperand(1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002233 MVT::ValueType VT = N->getValueType(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002234 MVT::ValueType EVT = cast<VTSDNode>(N1)->getVT();
Nate Begeman07ed4172005-10-10 21:26:48 +00002235 unsigned EVTBits = MVT::getSizeInBits(EVT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002236
Nate Begeman1d4d4142005-09-01 00:19:25 +00002237 // fold (sext_in_reg c1) -> c1
Chris Lattnereaeda562006-05-08 20:59:41 +00002238 if (isa<ConstantSDNode>(N0) || N0.getOpcode() == ISD::UNDEF)
Chris Lattner310b5782006-05-06 23:06:26 +00002239 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0, N1);
Chris Lattneree4ea922006-05-06 09:30:03 +00002240
Chris Lattner541a24f2006-05-06 22:43:44 +00002241 // If the input is already sign extended, just drop the extension.
Chris Lattneree4ea922006-05-06 09:30:03 +00002242 if (TLI.ComputeNumSignBits(N0) >= MVT::getSizeInBits(VT)-EVTBits+1)
2243 return N0;
2244
Nate Begeman646d7e22005-09-02 21:18:40 +00002245 // fold (sext_in_reg (sext_in_reg x, VT2), VT1) -> (sext_in_reg x, minVT) pt2
2246 if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
2247 EVT < cast<VTSDNode>(N0.getOperand(1))->getVT()) {
Nate Begeman83e75ec2005-09-06 04:43:02 +00002248 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0.getOperand(0), N1);
Nate Begeman646d7e22005-09-02 21:18:40 +00002249 }
Chris Lattner4b37e872006-05-08 21:18:59 +00002250
Nate Begeman07ed4172005-10-10 21:26:48 +00002251 // fold (sext_in_reg x) -> (zext_in_reg x) if the sign bit is zero
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00002252 if (TLI.MaskedValueIsZero(N0, 1ULL << (EVTBits-1)))
Nate Begemande996292006-02-03 22:24:05 +00002253 return DAG.getZeroExtendInReg(N0, EVT);
Chris Lattner4b37e872006-05-08 21:18:59 +00002254
2255 // fold (sext_in_reg (srl X, 24), i8) -> sra X, 24
2256 // fold (sext_in_reg (srl X, 23), i8) -> sra X, 23 iff possible.
2257 // We already fold "(sext_in_reg (srl X, 25), i8) -> srl X, 25" above.
2258 if (N0.getOpcode() == ISD::SRL) {
2259 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(N0.getOperand(1)))
2260 if (ShAmt->getValue()+EVTBits <= MVT::getSizeInBits(VT)) {
2261 // We can turn this into an SRA iff the input to the SRL is already sign
2262 // extended enough.
2263 unsigned InSignBits = TLI.ComputeNumSignBits(N0.getOperand(0));
2264 if (MVT::getSizeInBits(VT)-(ShAmt->getValue()+EVTBits) < InSignBits)
2265 return DAG.getNode(ISD::SRA, VT, N0.getOperand(0), N0.getOperand(1));
2266 }
2267 }
2268
Nate Begemanded49632005-10-13 03:11:28 +00002269 // fold (sext_inreg (extload x)) -> (sextload x)
Evan Chengc5484282006-10-04 00:56:09 +00002270 if (ISD::isEXTLoad(N0.Val) &&
Evan Cheng83060c52007-03-07 08:07:03 +00002271 ISD::isUNINDEXEDLoad(N0.Val) &&
Evan Cheng2e49f092006-10-11 07:10:22 +00002272 EVT == cast<LoadSDNode>(N0)->getLoadedVT() &&
Evan Chengc5484282006-10-04 00:56:09 +00002273 (!AfterLegalize || TLI.isLoadXLegal(ISD::SEXTLOAD, EVT))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002274 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2275 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, LN0->getChain(),
2276 LN0->getBasePtr(), LN0->getSrcValue(),
2277 LN0->getSrcValueOffset(), EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00002278 CombineTo(N, ExtLoad);
Nate Begemanbfd65a02005-10-13 18:34:58 +00002279 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002280 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00002281 }
2282 // fold (sext_inreg (zextload x)) -> (sextload x) iff load has one use
Evan Cheng83060c52007-03-07 08:07:03 +00002283 if (ISD::isZEXTLoad(N0.Val) && ISD::isUNINDEXEDLoad(N0.Val) &&
2284 N0.hasOneUse() &&
Evan Cheng2e49f092006-10-11 07:10:22 +00002285 EVT == cast<LoadSDNode>(N0)->getLoadedVT() &&
Evan Chengc5484282006-10-04 00:56:09 +00002286 (!AfterLegalize || TLI.isLoadXLegal(ISD::SEXTLOAD, EVT))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002287 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2288 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, LN0->getChain(),
2289 LN0->getBasePtr(), LN0->getSrcValue(),
2290 LN0->getSrcValueOffset(), EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00002291 CombineTo(N, ExtLoad);
Nate Begemanbfd65a02005-10-13 18:34:58 +00002292 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002293 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00002294 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00002295 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002296}
2297
Nate Begeman83e75ec2005-09-06 04:43:02 +00002298SDOperand DAGCombiner::visitTRUNCATE(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002299 SDOperand N0 = N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002300 MVT::ValueType VT = N->getValueType(0);
Evan Cheng007b69e2007-03-21 20:14:05 +00002301 unsigned VTBits = MVT::getSizeInBits(VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002302
2303 // noop truncate
2304 if (N0.getValueType() == N->getValueType(0))
Nate Begeman83e75ec2005-09-06 04:43:02 +00002305 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00002306 // fold (truncate c1) -> c1
Chris Lattner310b5782006-05-06 23:06:26 +00002307 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00002308 return DAG.getNode(ISD::TRUNCATE, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002309 // fold (truncate (truncate x)) -> (truncate x)
2310 if (N0.getOpcode() == ISD::TRUNCATE)
Nate Begeman83e75ec2005-09-06 04:43:02 +00002311 return DAG.getNode(ISD::TRUNCATE, VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00002312 // fold (truncate (ext x)) -> (ext x) or (truncate x) or x
Chris Lattnerb72773b2006-05-05 22:56:26 +00002313 if (N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::SIGN_EXTEND||
2314 N0.getOpcode() == ISD::ANY_EXTEND) {
Chris Lattner32ba1aa2006-11-20 18:05:46 +00002315 if (N0.getOperand(0).getValueType() < VT)
Nate Begeman1d4d4142005-09-01 00:19:25 +00002316 // if the source is smaller than the dest, we still need an extend
Nate Begeman83e75ec2005-09-06 04:43:02 +00002317 return DAG.getNode(N0.getOpcode(), VT, N0.getOperand(0));
Chris Lattner32ba1aa2006-11-20 18:05:46 +00002318 else if (N0.getOperand(0).getValueType() > VT)
Nate Begeman1d4d4142005-09-01 00:19:25 +00002319 // if the source is larger than the dest, than we just need the truncate
Nate Begeman83e75ec2005-09-06 04:43:02 +00002320 return DAG.getNode(ISD::TRUNCATE, VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00002321 else
2322 // if the source and dest are the same type, we can drop both the extend
2323 // and the truncate
Nate Begeman83e75ec2005-09-06 04:43:02 +00002324 return N0.getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002325 }
Evan Cheng007b69e2007-03-21 20:14:05 +00002326
Nate Begeman3df4d522005-10-12 20:40:40 +00002327 // fold (truncate (load x)) -> (smaller load x)
Evan Cheng007b69e2007-03-21 20:14:05 +00002328 // fold (truncate (srl (load x), c)) -> (smaller load (x+c/evtbits))
2329 unsigned ShAmt = 0;
2330 if (N0.getOpcode() == ISD::SRL && N0.hasOneUse()) {
2331 if (ConstantSDNode *N01 = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
2332 ShAmt = N01->getValue();
2333 // Is the shift amount a multiple of size of VT?
2334 if ((ShAmt & (VTBits-1)) == 0) {
2335 N0 = N0.getOperand(0);
2336 if (MVT::getSizeInBits(N0.getValueType()) <= VTBits)
2337 return SDOperand();
2338 ShAmt /= VTBits;
2339 }
2340 }
2341 }
Chris Lattnerbc4cf8d2006-11-27 04:40:53 +00002342 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
2343 // Do not allow folding to i1 here. i1 is implicitly stored in memory in
2344 // zero extended form: by shrinking the load, we lose track of the fact
2345 // that it is already zero extended.
2346 // FIXME: This should be reevaluated.
2347 VT != MVT::i1) {
Evan Cheng007b69e2007-03-21 20:14:05 +00002348 assert(MVT::getSizeInBits(N0.getValueType()) > VTBits &&
Nate Begeman3df4d522005-10-12 20:40:40 +00002349 "Cannot truncate to larger type!");
Evan Cheng466685d2006-10-09 20:57:25 +00002350 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Nate Begeman3df4d522005-10-12 20:40:40 +00002351 MVT::ValueType PtrType = N0.getOperand(1).getValueType();
Nate Begeman765784a2005-10-12 23:18:53 +00002352 // For big endian targets, we need to add an offset to the pointer to load
2353 // the correct bytes. For little endian systems, we merely need to read
2354 // fewer bytes from the same pointer.
Evan Cheng007b69e2007-03-21 20:14:05 +00002355 uint64_t PtrOff = ShAmt
2356 ? ShAmt : (TLI.isLittleEndian() ? 0
2357 : (MVT::getSizeInBits(N0.getValueType()) - VTBits) / 8);
2358 SDOperand NewPtr = DAG.getNode(ISD::ADD, PtrType, LN0->getBasePtr(),
2359 DAG.getConstant(PtrOff, PtrType));
Chris Lattner5750df92006-03-01 04:03:14 +00002360 AddToWorkList(NewPtr.Val);
Evan Cheng466685d2006-10-09 20:57:25 +00002361 SDOperand Load = DAG.getLoad(VT, LN0->getChain(), NewPtr,
2362 LN0->getSrcValue(), LN0->getSrcValueOffset());
Chris Lattner5750df92006-03-01 04:03:14 +00002363 AddToWorkList(N);
Chris Lattner24edbb72005-10-13 22:10:05 +00002364 CombineTo(N0.Val, Load, Load.getValue(1));
Evan Cheng007b69e2007-03-21 20:14:05 +00002365 if (ShAmt)
2366 return DAG.getNode(ISD::TRUNCATE, VT, Load);
Chris Lattnerfedced72006-04-20 23:55:59 +00002367 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begeman3df4d522005-10-12 20:40:40 +00002368 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00002369 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002370}
2371
Chris Lattner94683772005-12-23 05:30:37 +00002372SDOperand DAGCombiner::visitBIT_CONVERT(SDNode *N) {
2373 SDOperand N0 = N->getOperand(0);
2374 MVT::ValueType VT = N->getValueType(0);
2375
2376 // If the input is a constant, let getNode() fold it.
2377 if (isa<ConstantSDNode>(N0) || isa<ConstantFPSDNode>(N0)) {
2378 SDOperand Res = DAG.getNode(ISD::BIT_CONVERT, VT, N0);
2379 if (Res.Val != N) return Res;
2380 }
2381
Chris Lattnerc8547d82005-12-23 05:37:50 +00002382 if (N0.getOpcode() == ISD::BIT_CONVERT) // conv(conv(x,t1),t2) -> conv(x,t2)
2383 return DAG.getNode(ISD::BIT_CONVERT, VT, N0.getOperand(0));
Chris Lattner6258fb22006-04-02 02:53:43 +00002384
Chris Lattner57104102005-12-23 05:44:41 +00002385 // fold (conv (load x)) -> (load (conv*)x)
Chris Lattnerbf40c4b2006-01-15 18:58:59 +00002386 // FIXME: These xforms need to know that the resultant load doesn't need a
2387 // higher alignment than the original!
Evan Cheng466685d2006-10-09 20:57:25 +00002388 if (0 && ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse()) {
2389 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2390 SDOperand Load = DAG.getLoad(VT, LN0->getChain(), LN0->getBasePtr(),
2391 LN0->getSrcValue(), LN0->getSrcValueOffset());
Chris Lattner5750df92006-03-01 04:03:14 +00002392 AddToWorkList(N);
Chris Lattner57104102005-12-23 05:44:41 +00002393 CombineTo(N0.Val, DAG.getNode(ISD::BIT_CONVERT, N0.getValueType(), Load),
2394 Load.getValue(1));
2395 return Load;
2396 }
2397
Chris Lattner94683772005-12-23 05:30:37 +00002398 return SDOperand();
2399}
2400
Chris Lattner6258fb22006-04-02 02:53:43 +00002401SDOperand DAGCombiner::visitVBIT_CONVERT(SDNode *N) {
2402 SDOperand N0 = N->getOperand(0);
2403 MVT::ValueType VT = N->getValueType(0);
2404
2405 // If the input is a VBUILD_VECTOR with all constant elements, fold this now.
2406 // First check to see if this is all constant.
2407 if (N0.getOpcode() == ISD::VBUILD_VECTOR && N0.Val->hasOneUse() &&
2408 VT == MVT::Vector) {
2409 bool isSimple = true;
2410 for (unsigned i = 0, e = N0.getNumOperands()-2; i != e; ++i)
2411 if (N0.getOperand(i).getOpcode() != ISD::UNDEF &&
2412 N0.getOperand(i).getOpcode() != ISD::Constant &&
2413 N0.getOperand(i).getOpcode() != ISD::ConstantFP) {
2414 isSimple = false;
2415 break;
2416 }
2417
Chris Lattner97c20732006-04-03 17:29:28 +00002418 MVT::ValueType DestEltVT = cast<VTSDNode>(N->getOperand(2))->getVT();
2419 if (isSimple && !MVT::isVector(DestEltVT)) {
Chris Lattner6258fb22006-04-02 02:53:43 +00002420 return ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(N0.Val, DestEltVT);
2421 }
2422 }
2423
2424 return SDOperand();
2425}
2426
2427/// ConstantFoldVBIT_CONVERTofVBUILD_VECTOR - We know that BV is a vbuild_vector
2428/// node with Constant, ConstantFP or Undef operands. DstEltVT indicates the
2429/// destination element value type.
2430SDOperand DAGCombiner::
2431ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(SDNode *BV, MVT::ValueType DstEltVT) {
2432 MVT::ValueType SrcEltVT = BV->getOperand(0).getValueType();
2433
2434 // If this is already the right type, we're done.
2435 if (SrcEltVT == DstEltVT) return SDOperand(BV, 0);
2436
2437 unsigned SrcBitSize = MVT::getSizeInBits(SrcEltVT);
2438 unsigned DstBitSize = MVT::getSizeInBits(DstEltVT);
2439
2440 // If this is a conversion of N elements of one type to N elements of another
2441 // type, convert each element. This handles FP<->INT cases.
2442 if (SrcBitSize == DstBitSize) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002443 SmallVector<SDOperand, 8> Ops;
Chris Lattner3e104b12006-04-08 04:15:24 +00002444 for (unsigned i = 0, e = BV->getNumOperands()-2; i != e; ++i) {
Chris Lattner6258fb22006-04-02 02:53:43 +00002445 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, DstEltVT, BV->getOperand(i)));
Chris Lattner3e104b12006-04-08 04:15:24 +00002446 AddToWorkList(Ops.back().Val);
2447 }
Chris Lattner6258fb22006-04-02 02:53:43 +00002448 Ops.push_back(*(BV->op_end()-2)); // Add num elements.
2449 Ops.push_back(DAG.getValueType(DstEltVT));
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002450 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattner6258fb22006-04-02 02:53:43 +00002451 }
2452
2453 // Otherwise, we're growing or shrinking the elements. To avoid having to
2454 // handle annoying details of growing/shrinking FP values, we convert them to
2455 // int first.
2456 if (MVT::isFloatingPoint(SrcEltVT)) {
2457 // Convert the input float vector to a int vector where the elements are the
2458 // same sizes.
2459 assert((SrcEltVT == MVT::f32 || SrcEltVT == MVT::f64) && "Unknown FP VT!");
2460 MVT::ValueType IntVT = SrcEltVT == MVT::f32 ? MVT::i32 : MVT::i64;
2461 BV = ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(BV, IntVT).Val;
2462 SrcEltVT = IntVT;
2463 }
2464
2465 // Now we know the input is an integer vector. If the output is a FP type,
2466 // convert to integer first, then to FP of the right size.
2467 if (MVT::isFloatingPoint(DstEltVT)) {
2468 assert((DstEltVT == MVT::f32 || DstEltVT == MVT::f64) && "Unknown FP VT!");
2469 MVT::ValueType TmpVT = DstEltVT == MVT::f32 ? MVT::i32 : MVT::i64;
2470 SDNode *Tmp = ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(BV, TmpVT).Val;
2471
2472 // Next, convert to FP elements of the same size.
2473 return ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(Tmp, DstEltVT);
2474 }
2475
2476 // Okay, we know the src/dst types are both integers of differing types.
2477 // Handling growing first.
2478 assert(MVT::isInteger(SrcEltVT) && MVT::isInteger(DstEltVT));
2479 if (SrcBitSize < DstBitSize) {
2480 unsigned NumInputsPerOutput = DstBitSize/SrcBitSize;
2481
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002482 SmallVector<SDOperand, 8> Ops;
Chris Lattner6258fb22006-04-02 02:53:43 +00002483 for (unsigned i = 0, e = BV->getNumOperands()-2; i != e;
2484 i += NumInputsPerOutput) {
2485 bool isLE = TLI.isLittleEndian();
2486 uint64_t NewBits = 0;
2487 bool EltIsUndef = true;
2488 for (unsigned j = 0; j != NumInputsPerOutput; ++j) {
2489 // Shift the previously computed bits over.
2490 NewBits <<= SrcBitSize;
2491 SDOperand Op = BV->getOperand(i+ (isLE ? (NumInputsPerOutput-j-1) : j));
2492 if (Op.getOpcode() == ISD::UNDEF) continue;
2493 EltIsUndef = false;
2494
2495 NewBits |= cast<ConstantSDNode>(Op)->getValue();
2496 }
2497
2498 if (EltIsUndef)
2499 Ops.push_back(DAG.getNode(ISD::UNDEF, DstEltVT));
2500 else
2501 Ops.push_back(DAG.getConstant(NewBits, DstEltVT));
2502 }
2503
2504 Ops.push_back(DAG.getConstant(Ops.size(), MVT::i32)); // Add num elements.
2505 Ops.push_back(DAG.getValueType(DstEltVT)); // Add element size.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002506 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattner6258fb22006-04-02 02:53:43 +00002507 }
2508
2509 // Finally, this must be the case where we are shrinking elements: each input
2510 // turns into multiple outputs.
2511 unsigned NumOutputsPerInput = SrcBitSize/DstBitSize;
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002512 SmallVector<SDOperand, 8> Ops;
Chris Lattner6258fb22006-04-02 02:53:43 +00002513 for (unsigned i = 0, e = BV->getNumOperands()-2; i != e; ++i) {
2514 if (BV->getOperand(i).getOpcode() == ISD::UNDEF) {
2515 for (unsigned j = 0; j != NumOutputsPerInput; ++j)
2516 Ops.push_back(DAG.getNode(ISD::UNDEF, DstEltVT));
2517 continue;
2518 }
2519 uint64_t OpVal = cast<ConstantSDNode>(BV->getOperand(i))->getValue();
2520
2521 for (unsigned j = 0; j != NumOutputsPerInput; ++j) {
2522 unsigned ThisVal = OpVal & ((1ULL << DstBitSize)-1);
2523 OpVal >>= DstBitSize;
2524 Ops.push_back(DAG.getConstant(ThisVal, DstEltVT));
2525 }
2526
2527 // For big endian targets, swap the order of the pieces of each element.
2528 if (!TLI.isLittleEndian())
2529 std::reverse(Ops.end()-NumOutputsPerInput, Ops.end());
2530 }
2531 Ops.push_back(DAG.getConstant(Ops.size(), MVT::i32)); // Add num elements.
2532 Ops.push_back(DAG.getValueType(DstEltVT)); // Add element size.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002533 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattner6258fb22006-04-02 02:53:43 +00002534}
2535
2536
2537
Chris Lattner01b3d732005-09-28 22:28:18 +00002538SDOperand DAGCombiner::visitFADD(SDNode *N) {
2539 SDOperand N0 = N->getOperand(0);
2540 SDOperand N1 = N->getOperand(1);
Nate Begemana0e221d2005-10-18 00:28:13 +00002541 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2542 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002543 MVT::ValueType VT = N->getValueType(0);
Nate Begemana0e221d2005-10-18 00:28:13 +00002544
2545 // fold (fadd c1, c2) -> c1+c2
2546 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002547 return DAG.getNode(ISD::FADD, VT, N0, N1);
Nate Begemana0e221d2005-10-18 00:28:13 +00002548 // canonicalize constant to RHS
2549 if (N0CFP && !N1CFP)
2550 return DAG.getNode(ISD::FADD, VT, N1, N0);
Chris Lattner01b3d732005-09-28 22:28:18 +00002551 // fold (A + (-B)) -> A-B
2552 if (N1.getOpcode() == ISD::FNEG)
2553 return DAG.getNode(ISD::FSUB, VT, N0, N1.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00002554 // fold ((-A) + B) -> B-A
2555 if (N0.getOpcode() == ISD::FNEG)
2556 return DAG.getNode(ISD::FSUB, VT, N1, N0.getOperand(0));
Chris Lattnerddae4bd2007-01-08 23:04:05 +00002557
2558 // If allowed, fold (fadd (fadd x, c1), c2) -> (fadd x, (fadd c1, c2))
2559 if (UnsafeFPMath && N1CFP && N0.getOpcode() == ISD::FADD &&
2560 N0.Val->hasOneUse() && isa<ConstantFPSDNode>(N0.getOperand(1)))
2561 return DAG.getNode(ISD::FADD, VT, N0.getOperand(0),
2562 DAG.getNode(ISD::FADD, VT, N0.getOperand(1), N1));
2563
Chris Lattner01b3d732005-09-28 22:28:18 +00002564 return SDOperand();
2565}
2566
2567SDOperand DAGCombiner::visitFSUB(SDNode *N) {
2568 SDOperand N0 = N->getOperand(0);
2569 SDOperand N1 = N->getOperand(1);
Nate Begemana0e221d2005-10-18 00:28:13 +00002570 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2571 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002572 MVT::ValueType VT = N->getValueType(0);
Nate Begemana0e221d2005-10-18 00:28:13 +00002573
2574 // fold (fsub c1, c2) -> c1-c2
2575 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002576 return DAG.getNode(ISD::FSUB, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002577 // fold (A-(-B)) -> A+B
2578 if (N1.getOpcode() == ISD::FNEG)
Nate Begemana148d982006-01-18 22:35:16 +00002579 return DAG.getNode(ISD::FADD, VT, N0, N1.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00002580 return SDOperand();
2581}
2582
2583SDOperand DAGCombiner::visitFMUL(SDNode *N) {
2584 SDOperand N0 = N->getOperand(0);
2585 SDOperand N1 = N->getOperand(1);
Nate Begeman11af4ea2005-10-17 20:40:11 +00002586 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2587 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002588 MVT::ValueType VT = N->getValueType(0);
2589
Nate Begeman11af4ea2005-10-17 20:40:11 +00002590 // fold (fmul c1, c2) -> c1*c2
2591 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002592 return DAG.getNode(ISD::FMUL, VT, N0, N1);
Nate Begeman11af4ea2005-10-17 20:40:11 +00002593 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00002594 if (N0CFP && !N1CFP)
2595 return DAG.getNode(ISD::FMUL, VT, N1, N0);
Nate Begeman11af4ea2005-10-17 20:40:11 +00002596 // fold (fmul X, 2.0) -> (fadd X, X)
2597 if (N1CFP && N1CFP->isExactlyValue(+2.0))
2598 return DAG.getNode(ISD::FADD, VT, N0, N0);
Chris Lattnerddae4bd2007-01-08 23:04:05 +00002599
2600 // If allowed, fold (fmul (fmul x, c1), c2) -> (fmul x, (fmul c1, c2))
2601 if (UnsafeFPMath && N1CFP && N0.getOpcode() == ISD::FMUL &&
2602 N0.Val->hasOneUse() && isa<ConstantFPSDNode>(N0.getOperand(1)))
2603 return DAG.getNode(ISD::FMUL, VT, N0.getOperand(0),
2604 DAG.getNode(ISD::FMUL, VT, N0.getOperand(1), N1));
2605
Chris Lattner01b3d732005-09-28 22:28:18 +00002606 return SDOperand();
2607}
2608
2609SDOperand DAGCombiner::visitFDIV(SDNode *N) {
2610 SDOperand N0 = N->getOperand(0);
2611 SDOperand N1 = N->getOperand(1);
Nate Begemana148d982006-01-18 22:35:16 +00002612 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2613 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002614 MVT::ValueType VT = N->getValueType(0);
2615
Nate Begemana148d982006-01-18 22:35:16 +00002616 // fold (fdiv c1, c2) -> c1/c2
2617 if (N0CFP && N1CFP)
2618 return DAG.getNode(ISD::FDIV, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002619 return SDOperand();
2620}
2621
2622SDOperand DAGCombiner::visitFREM(SDNode *N) {
2623 SDOperand N0 = N->getOperand(0);
2624 SDOperand N1 = N->getOperand(1);
Nate Begemana148d982006-01-18 22:35:16 +00002625 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2626 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002627 MVT::ValueType VT = N->getValueType(0);
2628
Nate Begemana148d982006-01-18 22:35:16 +00002629 // fold (frem c1, c2) -> fmod(c1,c2)
2630 if (N0CFP && N1CFP)
2631 return DAG.getNode(ISD::FREM, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002632 return SDOperand();
2633}
2634
Chris Lattner12d83032006-03-05 05:30:57 +00002635SDOperand DAGCombiner::visitFCOPYSIGN(SDNode *N) {
2636 SDOperand N0 = N->getOperand(0);
2637 SDOperand N1 = N->getOperand(1);
2638 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2639 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
2640 MVT::ValueType VT = N->getValueType(0);
2641
2642 if (N0CFP && N1CFP) // Constant fold
2643 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1);
2644
2645 if (N1CFP) {
2646 // copysign(x, c1) -> fabs(x) iff ispos(c1)
2647 // copysign(x, c1) -> fneg(fabs(x)) iff isneg(c1)
2648 union {
2649 double d;
2650 int64_t i;
2651 } u;
2652 u.d = N1CFP->getValue();
2653 if (u.i >= 0)
2654 return DAG.getNode(ISD::FABS, VT, N0);
2655 else
2656 return DAG.getNode(ISD::FNEG, VT, DAG.getNode(ISD::FABS, VT, N0));
2657 }
2658
2659 // copysign(fabs(x), y) -> copysign(x, y)
2660 // copysign(fneg(x), y) -> copysign(x, y)
2661 // copysign(copysign(x,z), y) -> copysign(x, y)
2662 if (N0.getOpcode() == ISD::FABS || N0.getOpcode() == ISD::FNEG ||
2663 N0.getOpcode() == ISD::FCOPYSIGN)
2664 return DAG.getNode(ISD::FCOPYSIGN, VT, N0.getOperand(0), N1);
2665
2666 // copysign(x, abs(y)) -> abs(x)
2667 if (N1.getOpcode() == ISD::FABS)
2668 return DAG.getNode(ISD::FABS, VT, N0);
2669
2670 // copysign(x, copysign(y,z)) -> copysign(x, z)
2671 if (N1.getOpcode() == ISD::FCOPYSIGN)
2672 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1.getOperand(1));
2673
2674 // copysign(x, fp_extend(y)) -> copysign(x, y)
2675 // copysign(x, fp_round(y)) -> copysign(x, y)
2676 if (N1.getOpcode() == ISD::FP_EXTEND || N1.getOpcode() == ISD::FP_ROUND)
2677 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1.getOperand(0));
2678
2679 return SDOperand();
2680}
2681
2682
Chris Lattner01b3d732005-09-28 22:28:18 +00002683
Nate Begeman83e75ec2005-09-06 04:43:02 +00002684SDOperand DAGCombiner::visitSINT_TO_FP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002685 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002686 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begemana148d982006-01-18 22:35:16 +00002687 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002688
2689 // fold (sint_to_fp c1) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002690 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00002691 return DAG.getNode(ISD::SINT_TO_FP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002692 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002693}
2694
Nate Begeman83e75ec2005-09-06 04:43:02 +00002695SDOperand DAGCombiner::visitUINT_TO_FP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002696 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002697 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begemana148d982006-01-18 22:35:16 +00002698 MVT::ValueType VT = N->getValueType(0);
2699
Nate Begeman1d4d4142005-09-01 00:19:25 +00002700 // fold (uint_to_fp c1) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002701 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00002702 return DAG.getNode(ISD::UINT_TO_FP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002703 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002704}
2705
Nate Begeman83e75ec2005-09-06 04:43:02 +00002706SDOperand DAGCombiner::visitFP_TO_SINT(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002707 SDOperand N0 = N->getOperand(0);
2708 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2709 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002710
2711 // fold (fp_to_sint c1fp) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002712 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002713 return DAG.getNode(ISD::FP_TO_SINT, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002714 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002715}
2716
Nate Begeman83e75ec2005-09-06 04:43:02 +00002717SDOperand DAGCombiner::visitFP_TO_UINT(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002718 SDOperand N0 = N->getOperand(0);
2719 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2720 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002721
2722 // fold (fp_to_uint c1fp) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002723 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002724 return DAG.getNode(ISD::FP_TO_UINT, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002725 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002726}
2727
Nate Begeman83e75ec2005-09-06 04:43:02 +00002728SDOperand DAGCombiner::visitFP_ROUND(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002729 SDOperand N0 = N->getOperand(0);
2730 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2731 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002732
2733 // fold (fp_round c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002734 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002735 return DAG.getNode(ISD::FP_ROUND, VT, N0);
Chris Lattner79dbea52006-03-13 06:26:26 +00002736
2737 // fold (fp_round (fp_extend x)) -> x
2738 if (N0.getOpcode() == ISD::FP_EXTEND && VT == N0.getOperand(0).getValueType())
2739 return N0.getOperand(0);
2740
2741 // fold (fp_round (copysign X, Y)) -> (copysign (fp_round X), Y)
2742 if (N0.getOpcode() == ISD::FCOPYSIGN && N0.Val->hasOneUse()) {
2743 SDOperand Tmp = DAG.getNode(ISD::FP_ROUND, VT, N0.getOperand(0));
2744 AddToWorkList(Tmp.Val);
2745 return DAG.getNode(ISD::FCOPYSIGN, VT, Tmp, N0.getOperand(1));
2746 }
2747
Nate Begeman83e75ec2005-09-06 04:43:02 +00002748 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002749}
2750
Nate Begeman83e75ec2005-09-06 04:43:02 +00002751SDOperand DAGCombiner::visitFP_ROUND_INREG(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002752 SDOperand N0 = N->getOperand(0);
2753 MVT::ValueType VT = N->getValueType(0);
2754 MVT::ValueType EVT = cast<VTSDNode>(N->getOperand(1))->getVT();
Nate Begeman646d7e22005-09-02 21:18:40 +00002755 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002756
Nate Begeman1d4d4142005-09-01 00:19:25 +00002757 // fold (fp_round_inreg c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002758 if (N0CFP) {
2759 SDOperand Round = DAG.getConstantFP(N0CFP->getValue(), EVT);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002760 return DAG.getNode(ISD::FP_EXTEND, VT, Round);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002761 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00002762 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002763}
2764
Nate Begeman83e75ec2005-09-06 04:43:02 +00002765SDOperand DAGCombiner::visitFP_EXTEND(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002766 SDOperand N0 = N->getOperand(0);
2767 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2768 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002769
2770 // fold (fp_extend c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002771 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002772 return DAG.getNode(ISD::FP_EXTEND, VT, N0);
Chris Lattnere564dbb2006-05-05 21:34:35 +00002773
2774 // fold (fpext (load x)) -> (fpext (fpround (extload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00002775 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Chengc5484282006-10-04 00:56:09 +00002776 (!AfterLegalize||TLI.isLoadXLegal(ISD::EXTLOAD, N0.getValueType()))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002777 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2778 SDOperand ExtLoad = DAG.getExtLoad(ISD::EXTLOAD, VT, LN0->getChain(),
2779 LN0->getBasePtr(), LN0->getSrcValue(),
2780 LN0->getSrcValueOffset(),
Chris Lattnere564dbb2006-05-05 21:34:35 +00002781 N0.getValueType());
2782 CombineTo(N, ExtLoad);
2783 CombineTo(N0.Val, DAG.getNode(ISD::FP_ROUND, N0.getValueType(), ExtLoad),
2784 ExtLoad.getValue(1));
2785 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
2786 }
2787
2788
Nate Begeman83e75ec2005-09-06 04:43:02 +00002789 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002790}
2791
Nate Begeman83e75ec2005-09-06 04:43:02 +00002792SDOperand DAGCombiner::visitFNEG(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002793 SDOperand N0 = N->getOperand(0);
2794 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2795 MVT::ValueType VT = N->getValueType(0);
2796
2797 // fold (fneg c1) -> -c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002798 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002799 return DAG.getNode(ISD::FNEG, VT, N0);
2800 // fold (fneg (sub x, y)) -> (sub y, x)
Chris Lattner12d83032006-03-05 05:30:57 +00002801 if (N0.getOpcode() == ISD::SUB)
2802 return DAG.getNode(ISD::SUB, VT, N0.getOperand(1), N0.getOperand(0));
Nate Begemana148d982006-01-18 22:35:16 +00002803 // fold (fneg (fneg x)) -> x
Chris Lattner12d83032006-03-05 05:30:57 +00002804 if (N0.getOpcode() == ISD::FNEG)
2805 return N0.getOperand(0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002806 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002807}
2808
Nate Begeman83e75ec2005-09-06 04:43:02 +00002809SDOperand DAGCombiner::visitFABS(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002810 SDOperand N0 = N->getOperand(0);
2811 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2812 MVT::ValueType VT = N->getValueType(0);
2813
Nate Begeman1d4d4142005-09-01 00:19:25 +00002814 // fold (fabs c1) -> fabs(c1)
Nate Begeman646d7e22005-09-02 21:18:40 +00002815 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002816 return DAG.getNode(ISD::FABS, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002817 // fold (fabs (fabs x)) -> (fabs x)
Chris Lattner12d83032006-03-05 05:30:57 +00002818 if (N0.getOpcode() == ISD::FABS)
Nate Begeman83e75ec2005-09-06 04:43:02 +00002819 return N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002820 // fold (fabs (fneg x)) -> (fabs x)
Chris Lattner12d83032006-03-05 05:30:57 +00002821 // fold (fabs (fcopysign x, y)) -> (fabs x)
2822 if (N0.getOpcode() == ISD::FNEG || N0.getOpcode() == ISD::FCOPYSIGN)
2823 return DAG.getNode(ISD::FABS, VT, N0.getOperand(0));
2824
Nate Begeman83e75ec2005-09-06 04:43:02 +00002825 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002826}
2827
Nate Begeman44728a72005-09-19 22:34:01 +00002828SDOperand DAGCombiner::visitBRCOND(SDNode *N) {
2829 SDOperand Chain = N->getOperand(0);
2830 SDOperand N1 = N->getOperand(1);
2831 SDOperand N2 = N->getOperand(2);
2832 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
2833
2834 // never taken branch, fold to chain
2835 if (N1C && N1C->isNullValue())
2836 return Chain;
2837 // unconditional branch
Nate Begemane17daeb2005-10-05 21:43:42 +00002838 if (N1C && N1C->getValue() == 1)
Nate Begeman44728a72005-09-19 22:34:01 +00002839 return DAG.getNode(ISD::BR, MVT::Other, Chain, N2);
Nate Begeman750ac1b2006-02-01 07:19:44 +00002840 // fold a brcond with a setcc condition into a BR_CC node if BR_CC is legal
2841 // on the target.
2842 if (N1.getOpcode() == ISD::SETCC &&
2843 TLI.isOperationLegal(ISD::BR_CC, MVT::Other)) {
2844 return DAG.getNode(ISD::BR_CC, MVT::Other, Chain, N1.getOperand(2),
2845 N1.getOperand(0), N1.getOperand(1), N2);
2846 }
Nate Begeman44728a72005-09-19 22:34:01 +00002847 return SDOperand();
2848}
2849
Chris Lattner3ea0b472005-10-05 06:47:48 +00002850// Operand List for BR_CC: Chain, CondCC, CondLHS, CondRHS, DestBB.
2851//
Nate Begeman44728a72005-09-19 22:34:01 +00002852SDOperand DAGCombiner::visitBR_CC(SDNode *N) {
Chris Lattner3ea0b472005-10-05 06:47:48 +00002853 CondCodeSDNode *CC = cast<CondCodeSDNode>(N->getOperand(1));
2854 SDOperand CondLHS = N->getOperand(2), CondRHS = N->getOperand(3);
2855
2856 // Use SimplifySetCC to simplify SETCC's.
Nate Begemane17daeb2005-10-05 21:43:42 +00002857 SDOperand Simp = SimplifySetCC(MVT::i1, CondLHS, CondRHS, CC->get(), false);
Chris Lattner30f73e72006-10-14 03:52:46 +00002858 if (Simp.Val) AddToWorkList(Simp.Val);
2859
Nate Begemane17daeb2005-10-05 21:43:42 +00002860 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(Simp.Val);
2861
2862 // fold br_cc true, dest -> br dest (unconditional branch)
2863 if (SCCC && SCCC->getValue())
2864 return DAG.getNode(ISD::BR, MVT::Other, N->getOperand(0),
2865 N->getOperand(4));
2866 // fold br_cc false, dest -> unconditional fall through
2867 if (SCCC && SCCC->isNullValue())
2868 return N->getOperand(0);
Chris Lattner30f73e72006-10-14 03:52:46 +00002869
Nate Begemane17daeb2005-10-05 21:43:42 +00002870 // fold to a simpler setcc
2871 if (Simp.Val && Simp.getOpcode() == ISD::SETCC)
2872 return DAG.getNode(ISD::BR_CC, MVT::Other, N->getOperand(0),
2873 Simp.getOperand(2), Simp.getOperand(0),
2874 Simp.getOperand(1), N->getOperand(4));
Nate Begeman44728a72005-09-19 22:34:01 +00002875 return SDOperand();
2876}
2877
Chris Lattner448f2192006-11-11 00:39:41 +00002878
2879/// CombineToPreIndexedLoadStore - Try turning a load / store and a
2880/// pre-indexed load / store when the base pointer is a add or subtract
2881/// and it has other uses besides the load / store. After the
2882/// transformation, the new indexed load / store has effectively folded
2883/// the add / subtract in and all of its other uses are redirected to the
2884/// new load / store.
2885bool DAGCombiner::CombineToPreIndexedLoadStore(SDNode *N) {
2886 if (!AfterLegalize)
2887 return false;
2888
2889 bool isLoad = true;
2890 SDOperand Ptr;
2891 MVT::ValueType VT;
2892 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Evan Chenge90460e2006-12-16 06:25:23 +00002893 if (LD->getAddressingMode() != ISD::UNINDEXED)
2894 return false;
Chris Lattner448f2192006-11-11 00:39:41 +00002895 VT = LD->getLoadedVT();
Evan Cheng83060c52007-03-07 08:07:03 +00002896 if (!TLI.isIndexedLoadLegal(ISD::PRE_INC, VT) &&
Chris Lattner448f2192006-11-11 00:39:41 +00002897 !TLI.isIndexedLoadLegal(ISD::PRE_DEC, VT))
2898 return false;
2899 Ptr = LD->getBasePtr();
2900 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Evan Chenge90460e2006-12-16 06:25:23 +00002901 if (ST->getAddressingMode() != ISD::UNINDEXED)
2902 return false;
Chris Lattner448f2192006-11-11 00:39:41 +00002903 VT = ST->getStoredVT();
2904 if (!TLI.isIndexedStoreLegal(ISD::PRE_INC, VT) &&
2905 !TLI.isIndexedStoreLegal(ISD::PRE_DEC, VT))
2906 return false;
2907 Ptr = ST->getBasePtr();
2908 isLoad = false;
2909 } else
2910 return false;
2911
Chris Lattner9f1794e2006-11-11 00:56:29 +00002912 // If the pointer is not an add/sub, or if it doesn't have multiple uses, bail
2913 // out. There is no reason to make this a preinc/predec.
2914 if ((Ptr.getOpcode() != ISD::ADD && Ptr.getOpcode() != ISD::SUB) ||
2915 Ptr.Val->hasOneUse())
2916 return false;
Chris Lattner448f2192006-11-11 00:39:41 +00002917
Chris Lattner9f1794e2006-11-11 00:56:29 +00002918 // Ask the target to do addressing mode selection.
2919 SDOperand BasePtr;
2920 SDOperand Offset;
2921 ISD::MemIndexedMode AM = ISD::UNINDEXED;
2922 if (!TLI.getPreIndexedAddressParts(N, BasePtr, Offset, AM, DAG))
2923 return false;
2924
Chris Lattner41e53fd2006-11-11 01:00:15 +00002925 // Try turning it into a pre-indexed load / store except when:
2926 // 1) The base is a frame index.
2927 // 2) If N is a store and the ptr is either the same as or is a
Chris Lattner9f1794e2006-11-11 00:56:29 +00002928 // predecessor of the value being stored.
Chris Lattner41e53fd2006-11-11 01:00:15 +00002929 // 3) Another use of base ptr is a predecessor of N. If ptr is folded
Chris Lattner9f1794e2006-11-11 00:56:29 +00002930 // that would create a cycle.
Chris Lattner41e53fd2006-11-11 01:00:15 +00002931 // 4) All uses are load / store ops that use it as base ptr.
Chris Lattner448f2192006-11-11 00:39:41 +00002932
Chris Lattner41e53fd2006-11-11 01:00:15 +00002933 // Check #1. Preinc'ing a frame index would require copying the stack pointer
2934 // (plus the implicit offset) to a register to preinc anyway.
2935 if (isa<FrameIndexSDNode>(BasePtr))
2936 return false;
2937
2938 // Check #2.
Chris Lattner9f1794e2006-11-11 00:56:29 +00002939 if (!isLoad) {
2940 SDOperand Val = cast<StoreSDNode>(N)->getValue();
2941 if (Val == Ptr || Ptr.Val->isPredecessor(Val.Val))
2942 return false;
Chris Lattner448f2192006-11-11 00:39:41 +00002943 }
Chris Lattner9f1794e2006-11-11 00:56:29 +00002944
2945 // Now check for #2 and #3.
2946 bool RealUse = false;
2947 for (SDNode::use_iterator I = Ptr.Val->use_begin(),
2948 E = Ptr.Val->use_end(); I != E; ++I) {
2949 SDNode *Use = *I;
2950 if (Use == N)
2951 continue;
2952 if (Use->isPredecessor(N))
2953 return false;
2954
2955 if (!((Use->getOpcode() == ISD::LOAD &&
2956 cast<LoadSDNode>(Use)->getBasePtr() == Ptr) ||
2957 (Use->getOpcode() == ISD::STORE) &&
2958 cast<StoreSDNode>(Use)->getBasePtr() == Ptr))
2959 RealUse = true;
2960 }
2961 if (!RealUse)
2962 return false;
2963
2964 SDOperand Result;
2965 if (isLoad)
2966 Result = DAG.getIndexedLoad(SDOperand(N,0), BasePtr, Offset, AM);
2967 else
2968 Result = DAG.getIndexedStore(SDOperand(N,0), BasePtr, Offset, AM);
2969 ++PreIndexedNodes;
2970 ++NodesCombined;
Bill Wendling832171c2006-12-07 20:04:42 +00002971 DOUT << "\nReplacing.4 "; DEBUG(N->dump());
2972 DOUT << "\nWith: "; DEBUG(Result.Val->dump(&DAG));
2973 DOUT << '\n';
Chris Lattner9f1794e2006-11-11 00:56:29 +00002974 std::vector<SDNode*> NowDead;
2975 if (isLoad) {
2976 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 0), Result.getValue(0),
2977 NowDead);
2978 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 1), Result.getValue(2),
2979 NowDead);
2980 } else {
2981 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 0), Result.getValue(1),
2982 NowDead);
2983 }
2984
2985 // Nodes can end up on the worklist more than once. Make sure we do
2986 // not process a node that has been replaced.
2987 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
2988 removeFromWorkList(NowDead[i]);
2989 // Finally, since the node is now dead, remove it from the graph.
2990 DAG.DeleteNode(N);
2991
2992 // Replace the uses of Ptr with uses of the updated base value.
2993 DAG.ReplaceAllUsesOfValueWith(Ptr, Result.getValue(isLoad ? 1 : 0),
2994 NowDead);
2995 removeFromWorkList(Ptr.Val);
2996 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
2997 removeFromWorkList(NowDead[i]);
2998 DAG.DeleteNode(Ptr.Val);
2999
3000 return true;
Chris Lattner448f2192006-11-11 00:39:41 +00003001}
3002
3003/// CombineToPostIndexedLoadStore - Try combine a load / store with a
3004/// add / sub of the base pointer node into a post-indexed load / store.
3005/// The transformation folded the add / subtract into the new indexed
3006/// load / store effectively and all of its uses are redirected to the
3007/// new load / store.
3008bool DAGCombiner::CombineToPostIndexedLoadStore(SDNode *N) {
3009 if (!AfterLegalize)
3010 return false;
3011
3012 bool isLoad = true;
3013 SDOperand Ptr;
3014 MVT::ValueType VT;
3015 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Evan Chenge90460e2006-12-16 06:25:23 +00003016 if (LD->getAddressingMode() != ISD::UNINDEXED)
3017 return false;
Chris Lattner448f2192006-11-11 00:39:41 +00003018 VT = LD->getLoadedVT();
3019 if (!TLI.isIndexedLoadLegal(ISD::POST_INC, VT) &&
3020 !TLI.isIndexedLoadLegal(ISD::POST_DEC, VT))
3021 return false;
3022 Ptr = LD->getBasePtr();
3023 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Evan Chenge90460e2006-12-16 06:25:23 +00003024 if (ST->getAddressingMode() != ISD::UNINDEXED)
3025 return false;
Chris Lattner448f2192006-11-11 00:39:41 +00003026 VT = ST->getStoredVT();
3027 if (!TLI.isIndexedStoreLegal(ISD::POST_INC, VT) &&
3028 !TLI.isIndexedStoreLegal(ISD::POST_DEC, VT))
3029 return false;
3030 Ptr = ST->getBasePtr();
3031 isLoad = false;
3032 } else
3033 return false;
3034
Evan Chengcc470212006-11-16 00:08:20 +00003035 if (Ptr.Val->hasOneUse())
Chris Lattner9f1794e2006-11-11 00:56:29 +00003036 return false;
3037
3038 for (SDNode::use_iterator I = Ptr.Val->use_begin(),
3039 E = Ptr.Val->use_end(); I != E; ++I) {
3040 SDNode *Op = *I;
3041 if (Op == N ||
3042 (Op->getOpcode() != ISD::ADD && Op->getOpcode() != ISD::SUB))
3043 continue;
3044
3045 SDOperand BasePtr;
3046 SDOperand Offset;
3047 ISD::MemIndexedMode AM = ISD::UNINDEXED;
3048 if (TLI.getPostIndexedAddressParts(N, Op, BasePtr, Offset, AM, DAG)) {
3049 if (Ptr == Offset)
3050 std::swap(BasePtr, Offset);
3051 if (Ptr != BasePtr)
Chris Lattner448f2192006-11-11 00:39:41 +00003052 continue;
3053
Chris Lattner9f1794e2006-11-11 00:56:29 +00003054 // Try turning it into a post-indexed load / store except when
3055 // 1) All uses are load / store ops that use it as base ptr.
3056 // 2) Op must be independent of N, i.e. Op is neither a predecessor
3057 // nor a successor of N. Otherwise, if Op is folded that would
3058 // create a cycle.
3059
3060 // Check for #1.
3061 bool TryNext = false;
3062 for (SDNode::use_iterator II = BasePtr.Val->use_begin(),
3063 EE = BasePtr.Val->use_end(); II != EE; ++II) {
3064 SDNode *Use = *II;
3065 if (Use == Ptr.Val)
Chris Lattner448f2192006-11-11 00:39:41 +00003066 continue;
3067
Chris Lattner9f1794e2006-11-11 00:56:29 +00003068 // If all the uses are load / store addresses, then don't do the
3069 // transformation.
3070 if (Use->getOpcode() == ISD::ADD || Use->getOpcode() == ISD::SUB){
3071 bool RealUse = false;
3072 for (SDNode::use_iterator III = Use->use_begin(),
3073 EEE = Use->use_end(); III != EEE; ++III) {
3074 SDNode *UseUse = *III;
3075 if (!((UseUse->getOpcode() == ISD::LOAD &&
3076 cast<LoadSDNode>(UseUse)->getBasePtr().Val == Use) ||
3077 (UseUse->getOpcode() == ISD::STORE) &&
3078 cast<StoreSDNode>(UseUse)->getBasePtr().Val == Use))
3079 RealUse = true;
3080 }
Chris Lattner448f2192006-11-11 00:39:41 +00003081
Chris Lattner9f1794e2006-11-11 00:56:29 +00003082 if (!RealUse) {
3083 TryNext = true;
3084 break;
Chris Lattner448f2192006-11-11 00:39:41 +00003085 }
3086 }
Chris Lattner9f1794e2006-11-11 00:56:29 +00003087 }
3088 if (TryNext)
3089 continue;
Chris Lattner448f2192006-11-11 00:39:41 +00003090
Chris Lattner9f1794e2006-11-11 00:56:29 +00003091 // Check for #2
3092 if (!Op->isPredecessor(N) && !N->isPredecessor(Op)) {
3093 SDOperand Result = isLoad
3094 ? DAG.getIndexedLoad(SDOperand(N,0), BasePtr, Offset, AM)
3095 : DAG.getIndexedStore(SDOperand(N,0), BasePtr, Offset, AM);
3096 ++PostIndexedNodes;
3097 ++NodesCombined;
Bill Wendling832171c2006-12-07 20:04:42 +00003098 DOUT << "\nReplacing.5 "; DEBUG(N->dump());
3099 DOUT << "\nWith: "; DEBUG(Result.Val->dump(&DAG));
3100 DOUT << '\n';
Chris Lattner9f1794e2006-11-11 00:56:29 +00003101 std::vector<SDNode*> NowDead;
3102 if (isLoad) {
3103 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 0), Result.getValue(0),
Chris Lattner448f2192006-11-11 00:39:41 +00003104 NowDead);
Chris Lattner9f1794e2006-11-11 00:56:29 +00003105 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 1), Result.getValue(2),
3106 NowDead);
3107 } else {
3108 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 0), Result.getValue(1),
3109 NowDead);
Chris Lattner448f2192006-11-11 00:39:41 +00003110 }
Chris Lattner9f1794e2006-11-11 00:56:29 +00003111
3112 // Nodes can end up on the worklist more than once. Make sure we do
3113 // not process a node that has been replaced.
3114 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
3115 removeFromWorkList(NowDead[i]);
3116 // Finally, since the node is now dead, remove it from the graph.
3117 DAG.DeleteNode(N);
3118
3119 // Replace the uses of Use with uses of the updated base value.
3120 DAG.ReplaceAllUsesOfValueWith(SDOperand(Op, 0),
3121 Result.getValue(isLoad ? 1 : 0),
3122 NowDead);
3123 removeFromWorkList(Op);
3124 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
3125 removeFromWorkList(NowDead[i]);
3126 DAG.DeleteNode(Op);
3127
3128 return true;
Chris Lattner448f2192006-11-11 00:39:41 +00003129 }
3130 }
3131 }
3132 return false;
3133}
3134
3135
Chris Lattner01a22022005-10-10 22:04:48 +00003136SDOperand DAGCombiner::visitLOAD(SDNode *N) {
Evan Cheng466685d2006-10-09 20:57:25 +00003137 LoadSDNode *LD = cast<LoadSDNode>(N);
3138 SDOperand Chain = LD->getChain();
3139 SDOperand Ptr = LD->getBasePtr();
Jim Laskey6ff23e52006-10-04 16:53:27 +00003140
Chris Lattnere4b95392006-03-31 18:06:18 +00003141 // If there are no uses of the loaded value, change uses of the chain value
3142 // into uses of the chain input (i.e. delete the dead load).
3143 if (N->hasNUsesOfValue(0, 0))
3144 return CombineTo(N, DAG.getNode(ISD::UNDEF, N->getValueType(0)), Chain);
Chris Lattner01a22022005-10-10 22:04:48 +00003145
3146 // If this load is directly stored, replace the load value with the stored
3147 // value.
3148 // TODO: Handle store large -> read small portion.
Jim Laskeyc2b19f32006-10-11 17:47:52 +00003149 // TODO: Handle TRUNCSTORE/LOADEXT
3150 if (LD->getExtensionType() == ISD::NON_EXTLOAD) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00003151 if (ISD::isNON_TRUNCStore(Chain.Val)) {
3152 StoreSDNode *PrevST = cast<StoreSDNode>(Chain);
3153 if (PrevST->getBasePtr() == Ptr &&
3154 PrevST->getValue().getValueType() == N->getValueType(0))
Jim Laskeyc2b19f32006-10-11 17:47:52 +00003155 return CombineTo(N, Chain.getOperand(1), Chain);
Evan Cheng8b2794a2006-10-13 21:14:26 +00003156 }
Jim Laskeyc2b19f32006-10-11 17:47:52 +00003157 }
Jim Laskey6ff23e52006-10-04 16:53:27 +00003158
Jim Laskey7ca56af2006-10-11 13:47:09 +00003159 if (CombinerAA) {
Jim Laskey279f0532006-09-25 16:29:54 +00003160 // Walk up chain skipping non-aliasing memory nodes.
3161 SDOperand BetterChain = FindBetterChain(N, Chain);
3162
Jim Laskey6ff23e52006-10-04 16:53:27 +00003163 // If there is a better chain.
Jim Laskey279f0532006-09-25 16:29:54 +00003164 if (Chain != BetterChain) {
Jim Laskeyc2b19f32006-10-11 17:47:52 +00003165 SDOperand ReplLoad;
3166
Jim Laskey279f0532006-09-25 16:29:54 +00003167 // Replace the chain to void dependency.
Jim Laskeyc2b19f32006-10-11 17:47:52 +00003168 if (LD->getExtensionType() == ISD::NON_EXTLOAD) {
3169 ReplLoad = DAG.getLoad(N->getValueType(0), BetterChain, Ptr,
3170 LD->getSrcValue(), LD->getSrcValueOffset());
3171 } else {
3172 ReplLoad = DAG.getExtLoad(LD->getExtensionType(),
3173 LD->getValueType(0),
3174 BetterChain, Ptr, LD->getSrcValue(),
3175 LD->getSrcValueOffset(),
3176 LD->getLoadedVT());
3177 }
Jim Laskey279f0532006-09-25 16:29:54 +00003178
Jim Laskey6ff23e52006-10-04 16:53:27 +00003179 // Create token factor to keep old chain connected.
Jim Laskey288af5e2006-09-25 19:32:58 +00003180 SDOperand Token = DAG.getNode(ISD::TokenFactor, MVT::Other,
3181 Chain, ReplLoad.getValue(1));
Jim Laskey6ff23e52006-10-04 16:53:27 +00003182
Jim Laskey274062c2006-10-13 23:32:28 +00003183 // Replace uses with load result and token factor. Don't add users
3184 // to work list.
3185 return CombineTo(N, ReplLoad.getValue(0), Token, false);
Jim Laskey279f0532006-09-25 16:29:54 +00003186 }
3187 }
3188
Evan Cheng7fc033a2006-11-03 03:06:21 +00003189 // Try transforming N to an indexed load.
Evan Chengbbd6f6e2006-11-07 09:03:05 +00003190 if (CombineToPreIndexedLoadStore(N) || CombineToPostIndexedLoadStore(N))
Evan Cheng7fc033a2006-11-03 03:06:21 +00003191 return SDOperand(N, 0);
3192
Chris Lattner01a22022005-10-10 22:04:48 +00003193 return SDOperand();
3194}
3195
Chris Lattner87514ca2005-10-10 22:31:19 +00003196SDOperand DAGCombiner::visitSTORE(SDNode *N) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00003197 StoreSDNode *ST = cast<StoreSDNode>(N);
3198 SDOperand Chain = ST->getChain();
3199 SDOperand Value = ST->getValue();
3200 SDOperand Ptr = ST->getBasePtr();
Jim Laskey7aed46c2006-10-11 18:55:16 +00003201
Chris Lattnerc33baaa2005-12-23 05:48:07 +00003202 // If this is a store of a bit convert, store the input value.
Chris Lattnerbf40c4b2006-01-15 18:58:59 +00003203 // FIXME: This needs to know that the resultant store does not need a
3204 // higher alignment than the original.
Jim Laskey14fbcbf2006-09-25 21:11:32 +00003205 if (0 && Value.getOpcode() == ISD::BIT_CONVERT) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00003206 return DAG.getStore(Chain, Value.getOperand(0), Ptr, ST->getSrcValue(),
3207 ST->getSrcValueOffset());
Jim Laskey279f0532006-09-25 16:29:54 +00003208 }
3209
Nate Begeman2cbba892006-12-11 02:23:46 +00003210 // Turn 'store float 1.0, Ptr' -> 'store int 0x12345678, Ptr'
Nate Begeman2cbba892006-12-11 02:23:46 +00003211 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Value)) {
Evan Cheng25ece662006-12-11 17:25:19 +00003212 if (Value.getOpcode() != ISD::TargetConstantFP) {
3213 SDOperand Tmp;
Chris Lattner62be1a72006-12-12 04:16:14 +00003214 switch (CFP->getValueType(0)) {
3215 default: assert(0 && "Unknown FP type");
3216 case MVT::f32:
3217 if (!AfterLegalize || TLI.isTypeLegal(MVT::i32)) {
3218 Tmp = DAG.getConstant(FloatToBits(CFP->getValue()), MVT::i32);
3219 return DAG.getStore(Chain, Tmp, Ptr, ST->getSrcValue(),
3220 ST->getSrcValueOffset());
3221 }
3222 break;
3223 case MVT::f64:
3224 if (!AfterLegalize || TLI.isTypeLegal(MVT::i64)) {
3225 Tmp = DAG.getConstant(DoubleToBits(CFP->getValue()), MVT::i64);
3226 return DAG.getStore(Chain, Tmp, Ptr, ST->getSrcValue(),
3227 ST->getSrcValueOffset());
3228 } else if (TLI.isTypeLegal(MVT::i32)) {
3229 // Many FP stores are not make apparent until after legalize, e.g. for
3230 // argument passing. Since this is so common, custom legalize the
3231 // 64-bit integer store into two 32-bit stores.
3232 uint64_t Val = DoubleToBits(CFP->getValue());
3233 SDOperand Lo = DAG.getConstant(Val & 0xFFFFFFFF, MVT::i32);
3234 SDOperand Hi = DAG.getConstant(Val >> 32, MVT::i32);
3235 if (!TLI.isLittleEndian()) std::swap(Lo, Hi);
3236
3237 SDOperand St0 = DAG.getStore(Chain, Lo, Ptr, ST->getSrcValue(),
3238 ST->getSrcValueOffset());
3239 Ptr = DAG.getNode(ISD::ADD, Ptr.getValueType(), Ptr,
3240 DAG.getConstant(4, Ptr.getValueType()));
3241 SDOperand St1 = DAG.getStore(Chain, Hi, Ptr, ST->getSrcValue(),
3242 ST->getSrcValueOffset()+4);
3243 return DAG.getNode(ISD::TokenFactor, MVT::Other, St0, St1);
3244 }
3245 break;
Evan Cheng25ece662006-12-11 17:25:19 +00003246 }
Nate Begeman2cbba892006-12-11 02:23:46 +00003247 }
Nate Begeman2cbba892006-12-11 02:23:46 +00003248 }
3249
Jim Laskey279f0532006-09-25 16:29:54 +00003250 if (CombinerAA) {
3251 // Walk up chain skipping non-aliasing memory nodes.
3252 SDOperand BetterChain = FindBetterChain(N, Chain);
3253
Jim Laskey6ff23e52006-10-04 16:53:27 +00003254 // If there is a better chain.
Jim Laskey279f0532006-09-25 16:29:54 +00003255 if (Chain != BetterChain) {
Jim Laskey6ff23e52006-10-04 16:53:27 +00003256 // Replace the chain to avoid dependency.
Jim Laskeyd4edf2c2006-10-14 12:14:27 +00003257 SDOperand ReplStore;
3258 if (ST->isTruncatingStore()) {
3259 ReplStore = DAG.getTruncStore(BetterChain, Value, Ptr,
3260 ST->getSrcValue(),ST->getSrcValueOffset(), ST->getStoredVT());
3261 } else {
3262 ReplStore = DAG.getStore(BetterChain, Value, Ptr,
3263 ST->getSrcValue(), ST->getSrcValueOffset());
3264 }
3265
Jim Laskey279f0532006-09-25 16:29:54 +00003266 // Create token to keep both nodes around.
Jim Laskey274062c2006-10-13 23:32:28 +00003267 SDOperand Token =
3268 DAG.getNode(ISD::TokenFactor, MVT::Other, Chain, ReplStore);
3269
3270 // Don't add users to work list.
3271 return CombineTo(N, Token, false);
Jim Laskey279f0532006-09-25 16:29:54 +00003272 }
Jim Laskeyd1aed7a2006-09-21 16:28:59 +00003273 }
Chris Lattnerc33baaa2005-12-23 05:48:07 +00003274
Evan Cheng33dbedc2006-11-05 09:31:14 +00003275 // Try transforming N to an indexed store.
Evan Chengbbd6f6e2006-11-07 09:03:05 +00003276 if (CombineToPreIndexedLoadStore(N) || CombineToPostIndexedLoadStore(N))
Evan Cheng33dbedc2006-11-05 09:31:14 +00003277 return SDOperand(N, 0);
3278
Chris Lattner87514ca2005-10-10 22:31:19 +00003279 return SDOperand();
3280}
3281
Chris Lattnerca242442006-03-19 01:27:56 +00003282SDOperand DAGCombiner::visitINSERT_VECTOR_ELT(SDNode *N) {
3283 SDOperand InVec = N->getOperand(0);
3284 SDOperand InVal = N->getOperand(1);
3285 SDOperand EltNo = N->getOperand(2);
3286
3287 // If the invec is a BUILD_VECTOR and if EltNo is a constant, build a new
3288 // vector with the inserted element.
3289 if (InVec.getOpcode() == ISD::BUILD_VECTOR && isa<ConstantSDNode>(EltNo)) {
3290 unsigned Elt = cast<ConstantSDNode>(EltNo)->getValue();
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003291 SmallVector<SDOperand, 8> Ops(InVec.Val->op_begin(), InVec.Val->op_end());
Chris Lattnerca242442006-03-19 01:27:56 +00003292 if (Elt < Ops.size())
3293 Ops[Elt] = InVal;
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003294 return DAG.getNode(ISD::BUILD_VECTOR, InVec.getValueType(),
3295 &Ops[0], Ops.size());
Chris Lattnerca242442006-03-19 01:27:56 +00003296 }
3297
3298 return SDOperand();
3299}
3300
3301SDOperand DAGCombiner::visitVINSERT_VECTOR_ELT(SDNode *N) {
3302 SDOperand InVec = N->getOperand(0);
3303 SDOperand InVal = N->getOperand(1);
3304 SDOperand EltNo = N->getOperand(2);
3305 SDOperand NumElts = N->getOperand(3);
3306 SDOperand EltType = N->getOperand(4);
3307
3308 // If the invec is a VBUILD_VECTOR and if EltNo is a constant, build a new
3309 // vector with the inserted element.
3310 if (InVec.getOpcode() == ISD::VBUILD_VECTOR && isa<ConstantSDNode>(EltNo)) {
3311 unsigned Elt = cast<ConstantSDNode>(EltNo)->getValue();
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003312 SmallVector<SDOperand, 8> Ops(InVec.Val->op_begin(), InVec.Val->op_end());
Chris Lattnerca242442006-03-19 01:27:56 +00003313 if (Elt < Ops.size()-2)
3314 Ops[Elt] = InVal;
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003315 return DAG.getNode(ISD::VBUILD_VECTOR, InVec.getValueType(),
3316 &Ops[0], Ops.size());
Chris Lattnerca242442006-03-19 01:27:56 +00003317 }
3318
3319 return SDOperand();
3320}
3321
Chris Lattnerd7648c82006-03-28 20:28:38 +00003322SDOperand DAGCombiner::visitVBUILD_VECTOR(SDNode *N) {
3323 unsigned NumInScalars = N->getNumOperands()-2;
3324 SDOperand NumElts = N->getOperand(NumInScalars);
3325 SDOperand EltType = N->getOperand(NumInScalars+1);
3326
3327 // Check to see if this is a VBUILD_VECTOR of a bunch of VEXTRACT_VECTOR_ELT
3328 // operations. If so, and if the EXTRACT_ELT vector inputs come from at most
3329 // two distinct vectors, turn this into a shuffle node.
3330 SDOperand VecIn1, VecIn2;
3331 for (unsigned i = 0; i != NumInScalars; ++i) {
3332 // Ignore undef inputs.
3333 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
3334
3335 // If this input is something other than a VEXTRACT_VECTOR_ELT with a
3336 // constant index, bail out.
3337 if (N->getOperand(i).getOpcode() != ISD::VEXTRACT_VECTOR_ELT ||
3338 !isa<ConstantSDNode>(N->getOperand(i).getOperand(1))) {
3339 VecIn1 = VecIn2 = SDOperand(0, 0);
3340 break;
3341 }
3342
3343 // If the input vector type disagrees with the result of the vbuild_vector,
3344 // we can't make a shuffle.
3345 SDOperand ExtractedFromVec = N->getOperand(i).getOperand(0);
3346 if (*(ExtractedFromVec.Val->op_end()-2) != NumElts ||
3347 *(ExtractedFromVec.Val->op_end()-1) != EltType) {
3348 VecIn1 = VecIn2 = SDOperand(0, 0);
3349 break;
3350 }
3351
3352 // Otherwise, remember this. We allow up to two distinct input vectors.
3353 if (ExtractedFromVec == VecIn1 || ExtractedFromVec == VecIn2)
3354 continue;
3355
3356 if (VecIn1.Val == 0) {
3357 VecIn1 = ExtractedFromVec;
3358 } else if (VecIn2.Val == 0) {
3359 VecIn2 = ExtractedFromVec;
3360 } else {
3361 // Too many inputs.
3362 VecIn1 = VecIn2 = SDOperand(0, 0);
3363 break;
3364 }
3365 }
3366
3367 // If everything is good, we can make a shuffle operation.
3368 if (VecIn1.Val) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003369 SmallVector<SDOperand, 8> BuildVecIndices;
Chris Lattnerd7648c82006-03-28 20:28:38 +00003370 for (unsigned i = 0; i != NumInScalars; ++i) {
3371 if (N->getOperand(i).getOpcode() == ISD::UNDEF) {
Evan Cheng597a3bd2007-01-20 10:10:26 +00003372 BuildVecIndices.push_back(DAG.getNode(ISD::UNDEF, TLI.getPointerTy()));
Chris Lattnerd7648c82006-03-28 20:28:38 +00003373 continue;
3374 }
3375
3376 SDOperand Extract = N->getOperand(i);
3377
3378 // If extracting from the first vector, just use the index directly.
3379 if (Extract.getOperand(0) == VecIn1) {
3380 BuildVecIndices.push_back(Extract.getOperand(1));
3381 continue;
3382 }
3383
3384 // Otherwise, use InIdx + VecSize
3385 unsigned Idx = cast<ConstantSDNode>(Extract.getOperand(1))->getValue();
Evan Cheng597a3bd2007-01-20 10:10:26 +00003386 BuildVecIndices.push_back(DAG.getConstant(Idx+NumInScalars,
3387 TLI.getPointerTy()));
Chris Lattnerd7648c82006-03-28 20:28:38 +00003388 }
3389
3390 // Add count and size info.
3391 BuildVecIndices.push_back(NumElts);
Evan Cheng597a3bd2007-01-20 10:10:26 +00003392 BuildVecIndices.push_back(DAG.getValueType(TLI.getPointerTy()));
Chris Lattnerd7648c82006-03-28 20:28:38 +00003393
3394 // Return the new VVECTOR_SHUFFLE node.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003395 SDOperand Ops[5];
3396 Ops[0] = VecIn1;
Chris Lattnercef896e2006-03-28 22:19:47 +00003397 if (VecIn2.Val) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003398 Ops[1] = VecIn2;
Chris Lattnercef896e2006-03-28 22:19:47 +00003399 } else {
3400 // Use an undef vbuild_vector as input for the second operand.
3401 std::vector<SDOperand> UnOps(NumInScalars,
3402 DAG.getNode(ISD::UNDEF,
3403 cast<VTSDNode>(EltType)->getVT()));
3404 UnOps.push_back(NumElts);
3405 UnOps.push_back(EltType);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003406 Ops[1] = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3407 &UnOps[0], UnOps.size());
3408 AddToWorkList(Ops[1].Val);
Chris Lattnercef896e2006-03-28 22:19:47 +00003409 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003410 Ops[2] = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3411 &BuildVecIndices[0], BuildVecIndices.size());
3412 Ops[3] = NumElts;
3413 Ops[4] = EltType;
3414 return DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector, Ops, 5);
Chris Lattnerd7648c82006-03-28 20:28:38 +00003415 }
3416
3417 return SDOperand();
3418}
3419
Chris Lattner66445d32006-03-28 22:11:53 +00003420SDOperand DAGCombiner::visitVECTOR_SHUFFLE(SDNode *N) {
Chris Lattnerf1d0c622006-03-31 22:16:43 +00003421 SDOperand ShufMask = N->getOperand(2);
3422 unsigned NumElts = ShufMask.getNumOperands();
3423
3424 // If the shuffle mask is an identity operation on the LHS, return the LHS.
3425 bool isIdentity = true;
3426 for (unsigned i = 0; i != NumElts; ++i) {
3427 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
3428 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i) {
3429 isIdentity = false;
3430 break;
3431 }
3432 }
3433 if (isIdentity) return N->getOperand(0);
3434
3435 // If the shuffle mask is an identity operation on the RHS, return the RHS.
3436 isIdentity = true;
3437 for (unsigned i = 0; i != NumElts; ++i) {
3438 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
3439 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i+NumElts) {
3440 isIdentity = false;
3441 break;
3442 }
3443 }
3444 if (isIdentity) return N->getOperand(1);
Evan Chenge7bec0d2006-07-20 22:44:41 +00003445
3446 // Check if the shuffle is a unary shuffle, i.e. one of the vectors is not
3447 // needed at all.
3448 bool isUnary = true;
Evan Cheng917ec982006-07-21 08:25:53 +00003449 bool isSplat = true;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003450 int VecNum = -1;
Reid Spencer9160a6a2006-07-25 20:44:41 +00003451 unsigned BaseIdx = 0;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003452 for (unsigned i = 0; i != NumElts; ++i)
3453 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF) {
3454 unsigned Idx = cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue();
3455 int V = (Idx < NumElts) ? 0 : 1;
Evan Cheng917ec982006-07-21 08:25:53 +00003456 if (VecNum == -1) {
Evan Chenge7bec0d2006-07-20 22:44:41 +00003457 VecNum = V;
Evan Cheng917ec982006-07-21 08:25:53 +00003458 BaseIdx = Idx;
3459 } else {
3460 if (BaseIdx != Idx)
3461 isSplat = false;
3462 if (VecNum != V) {
3463 isUnary = false;
3464 break;
3465 }
Evan Chenge7bec0d2006-07-20 22:44:41 +00003466 }
3467 }
3468
3469 SDOperand N0 = N->getOperand(0);
3470 SDOperand N1 = N->getOperand(1);
3471 // Normalize unary shuffle so the RHS is undef.
3472 if (isUnary && VecNum == 1)
3473 std::swap(N0, N1);
3474
Evan Cheng917ec982006-07-21 08:25:53 +00003475 // If it is a splat, check if the argument vector is a build_vector with
3476 // all scalar elements the same.
3477 if (isSplat) {
3478 SDNode *V = N0.Val;
3479 if (V->getOpcode() == ISD::BIT_CONVERT)
3480 V = V->getOperand(0).Val;
3481 if (V->getOpcode() == ISD::BUILD_VECTOR) {
3482 unsigned NumElems = V->getNumOperands()-2;
3483 if (NumElems > BaseIdx) {
3484 SDOperand Base;
3485 bool AllSame = true;
3486 for (unsigned i = 0; i != NumElems; ++i) {
3487 if (V->getOperand(i).getOpcode() != ISD::UNDEF) {
3488 Base = V->getOperand(i);
3489 break;
3490 }
3491 }
3492 // Splat of <u, u, u, u>, return <u, u, u, u>
3493 if (!Base.Val)
3494 return N0;
3495 for (unsigned i = 0; i != NumElems; ++i) {
3496 if (V->getOperand(i).getOpcode() != ISD::UNDEF &&
3497 V->getOperand(i) != Base) {
3498 AllSame = false;
3499 break;
3500 }
3501 }
3502 // Splat of <x, x, x, x>, return <x, x, x, x>
3503 if (AllSame)
3504 return N0;
3505 }
3506 }
3507 }
3508
Evan Chenge7bec0d2006-07-20 22:44:41 +00003509 // If it is a unary or the LHS and the RHS are the same node, turn the RHS
3510 // into an undef.
3511 if (isUnary || N0 == N1) {
3512 if (N0.getOpcode() == ISD::UNDEF)
Evan Chengc04766a2006-04-06 23:20:43 +00003513 return DAG.getNode(ISD::UNDEF, N->getValueType(0));
Chris Lattner66445d32006-03-28 22:11:53 +00003514 // Check the SHUFFLE mask, mapping any inputs from the 2nd operand into the
3515 // first operand.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003516 SmallVector<SDOperand, 8> MappedOps;
Chris Lattner66445d32006-03-28 22:11:53 +00003517 for (unsigned i = 0, e = ShufMask.getNumOperands(); i != e; ++i) {
Evan Chengc04766a2006-04-06 23:20:43 +00003518 if (ShufMask.getOperand(i).getOpcode() == ISD::UNDEF ||
3519 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() < NumElts) {
3520 MappedOps.push_back(ShufMask.getOperand(i));
3521 } else {
Chris Lattner66445d32006-03-28 22:11:53 +00003522 unsigned NewIdx =
3523 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() - NumElts;
3524 MappedOps.push_back(DAG.getConstant(NewIdx, MVT::i32));
Chris Lattner66445d32006-03-28 22:11:53 +00003525 }
3526 }
3527 ShufMask = DAG.getNode(ISD::BUILD_VECTOR, ShufMask.getValueType(),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003528 &MappedOps[0], MappedOps.size());
Chris Lattner3e104b12006-04-08 04:15:24 +00003529 AddToWorkList(ShufMask.Val);
Chris Lattner66445d32006-03-28 22:11:53 +00003530 return DAG.getNode(ISD::VECTOR_SHUFFLE, N->getValueType(0),
Evan Chenge7bec0d2006-07-20 22:44:41 +00003531 N0,
Chris Lattner66445d32006-03-28 22:11:53 +00003532 DAG.getNode(ISD::UNDEF, N->getValueType(0)),
3533 ShufMask);
3534 }
3535
3536 return SDOperand();
3537}
3538
Chris Lattnerf1d0c622006-03-31 22:16:43 +00003539SDOperand DAGCombiner::visitVVECTOR_SHUFFLE(SDNode *N) {
3540 SDOperand ShufMask = N->getOperand(2);
3541 unsigned NumElts = ShufMask.getNumOperands()-2;
3542
3543 // If the shuffle mask is an identity operation on the LHS, return the LHS.
3544 bool isIdentity = true;
3545 for (unsigned i = 0; i != NumElts; ++i) {
3546 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
3547 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i) {
3548 isIdentity = false;
3549 break;
3550 }
3551 }
3552 if (isIdentity) return N->getOperand(0);
3553
3554 // If the shuffle mask is an identity operation on the RHS, return the RHS.
3555 isIdentity = true;
3556 for (unsigned i = 0; i != NumElts; ++i) {
3557 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
3558 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i+NumElts) {
3559 isIdentity = false;
3560 break;
3561 }
3562 }
3563 if (isIdentity) return N->getOperand(1);
3564
Evan Chenge7bec0d2006-07-20 22:44:41 +00003565 // Check if the shuffle is a unary shuffle, i.e. one of the vectors is not
3566 // needed at all.
3567 bool isUnary = true;
Evan Cheng917ec982006-07-21 08:25:53 +00003568 bool isSplat = true;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003569 int VecNum = -1;
Reid Spencer9160a6a2006-07-25 20:44:41 +00003570 unsigned BaseIdx = 0;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003571 for (unsigned i = 0; i != NumElts; ++i)
3572 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF) {
3573 unsigned Idx = cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue();
3574 int V = (Idx < NumElts) ? 0 : 1;
Evan Cheng917ec982006-07-21 08:25:53 +00003575 if (VecNum == -1) {
Evan Chenge7bec0d2006-07-20 22:44:41 +00003576 VecNum = V;
Evan Cheng917ec982006-07-21 08:25:53 +00003577 BaseIdx = Idx;
3578 } else {
3579 if (BaseIdx != Idx)
3580 isSplat = false;
3581 if (VecNum != V) {
3582 isUnary = false;
3583 break;
3584 }
Evan Chenge7bec0d2006-07-20 22:44:41 +00003585 }
3586 }
3587
3588 SDOperand N0 = N->getOperand(0);
3589 SDOperand N1 = N->getOperand(1);
3590 // Normalize unary shuffle so the RHS is undef.
3591 if (isUnary && VecNum == 1)
3592 std::swap(N0, N1);
3593
Evan Cheng917ec982006-07-21 08:25:53 +00003594 // If it is a splat, check if the argument vector is a build_vector with
3595 // all scalar elements the same.
3596 if (isSplat) {
3597 SDNode *V = N0.Val;
Evan Cheng59569222006-10-16 22:49:37 +00003598
3599 // If this is a vbit convert that changes the element type of the vector but
3600 // not the number of vector elements, look through it. Be careful not to
3601 // look though conversions that change things like v4f32 to v2f64.
3602 if (V->getOpcode() == ISD::VBIT_CONVERT) {
3603 SDOperand ConvInput = V->getOperand(0);
Evan Cheng5d04a1a2006-10-17 17:06:35 +00003604 if (ConvInput.getValueType() == MVT::Vector &&
3605 NumElts ==
Evan Cheng59569222006-10-16 22:49:37 +00003606 ConvInput.getConstantOperandVal(ConvInput.getNumOperands()-2))
3607 V = ConvInput.Val;
3608 }
3609
Evan Cheng917ec982006-07-21 08:25:53 +00003610 if (V->getOpcode() == ISD::VBUILD_VECTOR) {
3611 unsigned NumElems = V->getNumOperands()-2;
3612 if (NumElems > BaseIdx) {
3613 SDOperand Base;
3614 bool AllSame = true;
3615 for (unsigned i = 0; i != NumElems; ++i) {
3616 if (V->getOperand(i).getOpcode() != ISD::UNDEF) {
3617 Base = V->getOperand(i);
3618 break;
3619 }
3620 }
3621 // Splat of <u, u, u, u>, return <u, u, u, u>
3622 if (!Base.Val)
3623 return N0;
3624 for (unsigned i = 0; i != NumElems; ++i) {
3625 if (V->getOperand(i).getOpcode() != ISD::UNDEF &&
3626 V->getOperand(i) != Base) {
3627 AllSame = false;
3628 break;
3629 }
3630 }
3631 // Splat of <x, x, x, x>, return <x, x, x, x>
3632 if (AllSame)
3633 return N0;
3634 }
3635 }
3636 }
3637
Evan Chenge7bec0d2006-07-20 22:44:41 +00003638 // If it is a unary or the LHS and the RHS are the same node, turn the RHS
3639 // into an undef.
3640 if (isUnary || N0 == N1) {
Chris Lattner17614ea2006-04-08 05:34:25 +00003641 // Check the SHUFFLE mask, mapping any inputs from the 2nd operand into the
3642 // first operand.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003643 SmallVector<SDOperand, 8> MappedOps;
Chris Lattner17614ea2006-04-08 05:34:25 +00003644 for (unsigned i = 0; i != NumElts; ++i) {
3645 if (ShufMask.getOperand(i).getOpcode() == ISD::UNDEF ||
3646 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() < NumElts) {
3647 MappedOps.push_back(ShufMask.getOperand(i));
3648 } else {
3649 unsigned NewIdx =
3650 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() - NumElts;
3651 MappedOps.push_back(DAG.getConstant(NewIdx, MVT::i32));
3652 }
3653 }
3654 // Add the type/#elts values.
3655 MappedOps.push_back(ShufMask.getOperand(NumElts));
3656 MappedOps.push_back(ShufMask.getOperand(NumElts+1));
3657
3658 ShufMask = DAG.getNode(ISD::VBUILD_VECTOR, ShufMask.getValueType(),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003659 &MappedOps[0], MappedOps.size());
Chris Lattner17614ea2006-04-08 05:34:25 +00003660 AddToWorkList(ShufMask.Val);
3661
3662 // Build the undef vector.
3663 SDOperand UDVal = DAG.getNode(ISD::UNDEF, MappedOps[0].getValueType());
3664 for (unsigned i = 0; i != NumElts; ++i)
3665 MappedOps[i] = UDVal;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003666 MappedOps[NumElts ] = *(N0.Val->op_end()-2);
3667 MappedOps[NumElts+1] = *(N0.Val->op_end()-1);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003668 UDVal = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3669 &MappedOps[0], MappedOps.size());
Chris Lattner17614ea2006-04-08 05:34:25 +00003670
3671 return DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector,
Evan Chenge7bec0d2006-07-20 22:44:41 +00003672 N0, UDVal, ShufMask,
Chris Lattner17614ea2006-04-08 05:34:25 +00003673 MappedOps[NumElts], MappedOps[NumElts+1]);
3674 }
3675
Chris Lattnerf1d0c622006-03-31 22:16:43 +00003676 return SDOperand();
3677}
3678
Evan Cheng44f1f092006-04-20 08:56:16 +00003679/// XformToShuffleWithZero - Returns a vector_shuffle if it able to transform
3680/// a VAND to a vector_shuffle with the destination vector and a zero vector.
3681/// e.g. VAND V, <0xffffffff, 0, 0xffffffff, 0>. ==>
3682/// vector_shuffle V, Zero, <0, 4, 2, 4>
3683SDOperand DAGCombiner::XformToShuffleWithZero(SDNode *N) {
3684 SDOperand LHS = N->getOperand(0);
3685 SDOperand RHS = N->getOperand(1);
3686 if (N->getOpcode() == ISD::VAND) {
3687 SDOperand DstVecSize = *(LHS.Val->op_end()-2);
3688 SDOperand DstVecEVT = *(LHS.Val->op_end()-1);
3689 if (RHS.getOpcode() == ISD::VBIT_CONVERT)
3690 RHS = RHS.getOperand(0);
3691 if (RHS.getOpcode() == ISD::VBUILD_VECTOR) {
3692 std::vector<SDOperand> IdxOps;
3693 unsigned NumOps = RHS.getNumOperands();
3694 unsigned NumElts = NumOps-2;
3695 MVT::ValueType EVT = cast<VTSDNode>(RHS.getOperand(NumOps-1))->getVT();
3696 for (unsigned i = 0; i != NumElts; ++i) {
3697 SDOperand Elt = RHS.getOperand(i);
3698 if (!isa<ConstantSDNode>(Elt))
3699 return SDOperand();
3700 else if (cast<ConstantSDNode>(Elt)->isAllOnesValue())
3701 IdxOps.push_back(DAG.getConstant(i, EVT));
3702 else if (cast<ConstantSDNode>(Elt)->isNullValue())
3703 IdxOps.push_back(DAG.getConstant(NumElts, EVT));
3704 else
3705 return SDOperand();
3706 }
3707
3708 // Let's see if the target supports this vector_shuffle.
3709 if (!TLI.isVectorClearMaskLegal(IdxOps, EVT, DAG))
3710 return SDOperand();
3711
3712 // Return the new VVECTOR_SHUFFLE node.
3713 SDOperand NumEltsNode = DAG.getConstant(NumElts, MVT::i32);
3714 SDOperand EVTNode = DAG.getValueType(EVT);
3715 std::vector<SDOperand> Ops;
Chris Lattner516b9622006-09-14 20:50:57 +00003716 LHS = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, LHS, NumEltsNode,
3717 EVTNode);
Evan Cheng44f1f092006-04-20 08:56:16 +00003718 Ops.push_back(LHS);
3719 AddToWorkList(LHS.Val);
3720 std::vector<SDOperand> ZeroOps(NumElts, DAG.getConstant(0, EVT));
3721 ZeroOps.push_back(NumEltsNode);
3722 ZeroOps.push_back(EVTNode);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003723 Ops.push_back(DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3724 &ZeroOps[0], ZeroOps.size()));
Evan Cheng44f1f092006-04-20 08:56:16 +00003725 IdxOps.push_back(NumEltsNode);
3726 IdxOps.push_back(EVTNode);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003727 Ops.push_back(DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3728 &IdxOps[0], IdxOps.size()));
Evan Cheng44f1f092006-04-20 08:56:16 +00003729 Ops.push_back(NumEltsNode);
3730 Ops.push_back(EVTNode);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003731 SDOperand Result = DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector,
3732 &Ops[0], Ops.size());
Evan Cheng44f1f092006-04-20 08:56:16 +00003733 if (NumEltsNode != DstVecSize || EVTNode != DstVecEVT) {
3734 Result = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Result,
3735 DstVecSize, DstVecEVT);
3736 }
3737 return Result;
3738 }
3739 }
3740 return SDOperand();
3741}
3742
Chris Lattneredab1b92006-04-02 03:25:57 +00003743/// visitVBinOp - Visit a binary vector operation, like VADD. IntOp indicates
3744/// the scalar operation of the vop if it is operating on an integer vector
3745/// (e.g. ADD) and FPOp indicates the FP version (e.g. FADD).
3746SDOperand DAGCombiner::visitVBinOp(SDNode *N, ISD::NodeType IntOp,
3747 ISD::NodeType FPOp) {
3748 MVT::ValueType EltType = cast<VTSDNode>(*(N->op_end()-1))->getVT();
3749 ISD::NodeType ScalarOp = MVT::isInteger(EltType) ? IntOp : FPOp;
3750 SDOperand LHS = N->getOperand(0);
3751 SDOperand RHS = N->getOperand(1);
Evan Cheng44f1f092006-04-20 08:56:16 +00003752 SDOperand Shuffle = XformToShuffleWithZero(N);
3753 if (Shuffle.Val) return Shuffle;
3754
Chris Lattneredab1b92006-04-02 03:25:57 +00003755 // If the LHS and RHS are VBUILD_VECTOR nodes, see if we can constant fold
3756 // this operation.
3757 if (LHS.getOpcode() == ISD::VBUILD_VECTOR &&
3758 RHS.getOpcode() == ISD::VBUILD_VECTOR) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003759 SmallVector<SDOperand, 8> Ops;
Chris Lattneredab1b92006-04-02 03:25:57 +00003760 for (unsigned i = 0, e = LHS.getNumOperands()-2; i != e; ++i) {
3761 SDOperand LHSOp = LHS.getOperand(i);
3762 SDOperand RHSOp = RHS.getOperand(i);
3763 // If these two elements can't be folded, bail out.
3764 if ((LHSOp.getOpcode() != ISD::UNDEF &&
3765 LHSOp.getOpcode() != ISD::Constant &&
3766 LHSOp.getOpcode() != ISD::ConstantFP) ||
3767 (RHSOp.getOpcode() != ISD::UNDEF &&
3768 RHSOp.getOpcode() != ISD::Constant &&
3769 RHSOp.getOpcode() != ISD::ConstantFP))
3770 break;
Evan Cheng7b336a82006-05-31 06:08:35 +00003771 // Can't fold divide by zero.
3772 if (N->getOpcode() == ISD::VSDIV || N->getOpcode() == ISD::VUDIV) {
3773 if ((RHSOp.getOpcode() == ISD::Constant &&
3774 cast<ConstantSDNode>(RHSOp.Val)->isNullValue()) ||
3775 (RHSOp.getOpcode() == ISD::ConstantFP &&
3776 !cast<ConstantFPSDNode>(RHSOp.Val)->getValue()))
3777 break;
3778 }
Chris Lattneredab1b92006-04-02 03:25:57 +00003779 Ops.push_back(DAG.getNode(ScalarOp, EltType, LHSOp, RHSOp));
Chris Lattner3e104b12006-04-08 04:15:24 +00003780 AddToWorkList(Ops.back().Val);
Chris Lattneredab1b92006-04-02 03:25:57 +00003781 assert((Ops.back().getOpcode() == ISD::UNDEF ||
3782 Ops.back().getOpcode() == ISD::Constant ||
3783 Ops.back().getOpcode() == ISD::ConstantFP) &&
3784 "Scalar binop didn't fold!");
3785 }
Chris Lattnera4c5d8c2006-04-03 17:21:50 +00003786
3787 if (Ops.size() == LHS.getNumOperands()-2) {
3788 Ops.push_back(*(LHS.Val->op_end()-2));
3789 Ops.push_back(*(LHS.Val->op_end()-1));
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003790 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattnera4c5d8c2006-04-03 17:21:50 +00003791 }
Chris Lattneredab1b92006-04-02 03:25:57 +00003792 }
3793
3794 return SDOperand();
3795}
3796
Nate Begeman44728a72005-09-19 22:34:01 +00003797SDOperand DAGCombiner::SimplifySelect(SDOperand N0, SDOperand N1, SDOperand N2){
Nate Begemanf845b452005-10-08 00:29:44 +00003798 assert(N0.getOpcode() ==ISD::SETCC && "First argument must be a SetCC node!");
3799
3800 SDOperand SCC = SimplifySelectCC(N0.getOperand(0), N0.getOperand(1), N1, N2,
3801 cast<CondCodeSDNode>(N0.getOperand(2))->get());
3802 // If we got a simplified select_cc node back from SimplifySelectCC, then
3803 // break it down into a new SETCC node, and a new SELECT node, and then return
3804 // the SELECT node, since we were called with a SELECT node.
3805 if (SCC.Val) {
3806 // Check to see if we got a select_cc back (to turn into setcc/select).
3807 // Otherwise, just return whatever node we got back, like fabs.
3808 if (SCC.getOpcode() == ISD::SELECT_CC) {
3809 SDOperand SETCC = DAG.getNode(ISD::SETCC, N0.getValueType(),
3810 SCC.getOperand(0), SCC.getOperand(1),
3811 SCC.getOperand(4));
Chris Lattner5750df92006-03-01 04:03:14 +00003812 AddToWorkList(SETCC.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003813 return DAG.getNode(ISD::SELECT, SCC.getValueType(), SCC.getOperand(2),
3814 SCC.getOperand(3), SETCC);
3815 }
3816 return SCC;
3817 }
Nate Begeman44728a72005-09-19 22:34:01 +00003818 return SDOperand();
3819}
3820
Chris Lattner40c62d52005-10-18 06:04:22 +00003821/// SimplifySelectOps - Given a SELECT or a SELECT_CC node, where LHS and RHS
3822/// are the two values being selected between, see if we can simplify the
Chris Lattner729c6d12006-05-27 00:43:02 +00003823/// select. Callers of this should assume that TheSelect is deleted if this
3824/// returns true. As such, they should return the appropriate thing (e.g. the
3825/// node) back to the top-level of the DAG combiner loop to avoid it being
3826/// looked at.
Chris Lattner40c62d52005-10-18 06:04:22 +00003827///
3828bool DAGCombiner::SimplifySelectOps(SDNode *TheSelect, SDOperand LHS,
3829 SDOperand RHS) {
3830
3831 // If this is a select from two identical things, try to pull the operation
3832 // through the select.
3833 if (LHS.getOpcode() == RHS.getOpcode() && LHS.hasOneUse() && RHS.hasOneUse()){
Chris Lattner40c62d52005-10-18 06:04:22 +00003834 // If this is a load and the token chain is identical, replace the select
3835 // of two loads with a load through a select of the address to load from.
3836 // This triggers in things like "select bool X, 10.0, 123.0" after the FP
3837 // constants have been dropped into the constant pool.
Evan Cheng466685d2006-10-09 20:57:25 +00003838 if (LHS.getOpcode() == ISD::LOAD &&
Chris Lattner40c62d52005-10-18 06:04:22 +00003839 // Token chains must be identical.
Evan Cheng466685d2006-10-09 20:57:25 +00003840 LHS.getOperand(0) == RHS.getOperand(0)) {
3841 LoadSDNode *LLD = cast<LoadSDNode>(LHS);
3842 LoadSDNode *RLD = cast<LoadSDNode>(RHS);
3843
3844 // If this is an EXTLOAD, the VT's must match.
Evan Cheng2e49f092006-10-11 07:10:22 +00003845 if (LLD->getLoadedVT() == RLD->getLoadedVT()) {
Evan Cheng466685d2006-10-09 20:57:25 +00003846 // FIXME: this conflates two src values, discarding one. This is not
3847 // the right thing to do, but nothing uses srcvalues now. When they do,
3848 // turn SrcValue into a list of locations.
3849 SDOperand Addr;
Chris Lattnerc4e664b2007-01-16 05:59:59 +00003850 if (TheSelect->getOpcode() == ISD::SELECT) {
3851 // Check that the condition doesn't reach either load. If so, folding
3852 // this will induce a cycle into the DAG.
3853 if (!LLD->isPredecessor(TheSelect->getOperand(0).Val) &&
3854 !RLD->isPredecessor(TheSelect->getOperand(0).Val)) {
3855 Addr = DAG.getNode(ISD::SELECT, LLD->getBasePtr().getValueType(),
3856 TheSelect->getOperand(0), LLD->getBasePtr(),
3857 RLD->getBasePtr());
3858 }
3859 } else {
3860 // Check that the condition doesn't reach either load. If so, folding
3861 // this will induce a cycle into the DAG.
3862 if (!LLD->isPredecessor(TheSelect->getOperand(0).Val) &&
3863 !RLD->isPredecessor(TheSelect->getOperand(0).Val) &&
3864 !LLD->isPredecessor(TheSelect->getOperand(1).Val) &&
3865 !RLD->isPredecessor(TheSelect->getOperand(1).Val)) {
3866 Addr = DAG.getNode(ISD::SELECT_CC, LLD->getBasePtr().getValueType(),
Evan Cheng466685d2006-10-09 20:57:25 +00003867 TheSelect->getOperand(0),
3868 TheSelect->getOperand(1),
3869 LLD->getBasePtr(), RLD->getBasePtr(),
3870 TheSelect->getOperand(4));
Chris Lattnerc4e664b2007-01-16 05:59:59 +00003871 }
Evan Cheng466685d2006-10-09 20:57:25 +00003872 }
Chris Lattnerc4e664b2007-01-16 05:59:59 +00003873
3874 if (Addr.Val) {
3875 SDOperand Load;
3876 if (LLD->getExtensionType() == ISD::NON_EXTLOAD)
3877 Load = DAG.getLoad(TheSelect->getValueType(0), LLD->getChain(),
3878 Addr,LLD->getSrcValue(),
3879 LLD->getSrcValueOffset());
3880 else {
3881 Load = DAG.getExtLoad(LLD->getExtensionType(),
3882 TheSelect->getValueType(0),
3883 LLD->getChain(), Addr, LLD->getSrcValue(),
3884 LLD->getSrcValueOffset(),
3885 LLD->getLoadedVT());
3886 }
3887 // Users of the select now use the result of the load.
3888 CombineTo(TheSelect, Load);
3889
3890 // Users of the old loads now use the new load's chain. We know the
3891 // old-load value is dead now.
3892 CombineTo(LHS.Val, Load.getValue(0), Load.getValue(1));
3893 CombineTo(RHS.Val, Load.getValue(0), Load.getValue(1));
3894 return true;
3895 }
Evan Chengc5484282006-10-04 00:56:09 +00003896 }
Chris Lattner40c62d52005-10-18 06:04:22 +00003897 }
3898 }
3899
3900 return false;
3901}
3902
Nate Begeman44728a72005-09-19 22:34:01 +00003903SDOperand DAGCombiner::SimplifySelectCC(SDOperand N0, SDOperand N1,
3904 SDOperand N2, SDOperand N3,
3905 ISD::CondCode CC) {
Nate Begemanf845b452005-10-08 00:29:44 +00003906
3907 MVT::ValueType VT = N2.getValueType();
Nate Begemanf845b452005-10-08 00:29:44 +00003908 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
3909 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2.Val);
3910 ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N3.Val);
3911
3912 // Determine if the condition we're dealing with is constant
3913 SDOperand SCC = SimplifySetCC(TLI.getSetCCResultTy(), N0, N1, CC, false);
Chris Lattner30f73e72006-10-14 03:52:46 +00003914 if (SCC.Val) AddToWorkList(SCC.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003915 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.Val);
3916
3917 // fold select_cc true, x, y -> x
3918 if (SCCC && SCCC->getValue())
3919 return N2;
3920 // fold select_cc false, x, y -> y
3921 if (SCCC && SCCC->getValue() == 0)
3922 return N3;
3923
3924 // Check to see if we can simplify the select into an fabs node
3925 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1)) {
3926 // Allow either -0.0 or 0.0
3927 if (CFP->getValue() == 0.0) {
3928 // select (setg[te] X, +/-0.0), X, fneg(X) -> fabs
3929 if ((CC == ISD::SETGE || CC == ISD::SETGT) &&
3930 N0 == N2 && N3.getOpcode() == ISD::FNEG &&
3931 N2 == N3.getOperand(0))
3932 return DAG.getNode(ISD::FABS, VT, N0);
3933
3934 // select (setl[te] X, +/-0.0), fneg(X), X -> fabs
3935 if ((CC == ISD::SETLT || CC == ISD::SETLE) &&
3936 N0 == N3 && N2.getOpcode() == ISD::FNEG &&
3937 N2.getOperand(0) == N3)
3938 return DAG.getNode(ISD::FABS, VT, N3);
3939 }
3940 }
3941
3942 // Check to see if we can perform the "gzip trick", transforming
3943 // select_cc setlt X, 0, A, 0 -> and (sra X, size(X)-1), A
Chris Lattnere3152e52006-09-20 06:41:35 +00003944 if (N1C && N3C && N3C->isNullValue() && CC == ISD::SETLT &&
Nate Begemanf845b452005-10-08 00:29:44 +00003945 MVT::isInteger(N0.getValueType()) &&
Chris Lattnere3152e52006-09-20 06:41:35 +00003946 MVT::isInteger(N2.getValueType()) &&
3947 (N1C->isNullValue() || // (a < 0) ? b : 0
3948 (N1C->getValue() == 1 && N0 == N2))) { // (a < 1) ? a : 0
Nate Begemanf845b452005-10-08 00:29:44 +00003949 MVT::ValueType XType = N0.getValueType();
3950 MVT::ValueType AType = N2.getValueType();
3951 if (XType >= AType) {
3952 // and (sra X, size(X)-1, A) -> "and (srl X, C2), A" iff A is a
Nate Begeman07ed4172005-10-10 21:26:48 +00003953 // single-bit constant.
Nate Begemanf845b452005-10-08 00:29:44 +00003954 if (N2C && ((N2C->getValue() & (N2C->getValue()-1)) == 0)) {
3955 unsigned ShCtV = Log2_64(N2C->getValue());
3956 ShCtV = MVT::getSizeInBits(XType)-ShCtV-1;
3957 SDOperand ShCt = DAG.getConstant(ShCtV, TLI.getShiftAmountTy());
3958 SDOperand Shift = DAG.getNode(ISD::SRL, XType, N0, ShCt);
Chris Lattner5750df92006-03-01 04:03:14 +00003959 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003960 if (XType > AType) {
3961 Shift = DAG.getNode(ISD::TRUNCATE, AType, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00003962 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003963 }
3964 return DAG.getNode(ISD::AND, AType, Shift, N2);
3965 }
3966 SDOperand Shift = DAG.getNode(ISD::SRA, XType, N0,
3967 DAG.getConstant(MVT::getSizeInBits(XType)-1,
3968 TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00003969 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003970 if (XType > AType) {
3971 Shift = DAG.getNode(ISD::TRUNCATE, AType, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00003972 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003973 }
3974 return DAG.getNode(ISD::AND, AType, Shift, N2);
3975 }
3976 }
Nate Begeman07ed4172005-10-10 21:26:48 +00003977
3978 // fold select C, 16, 0 -> shl C, 4
3979 if (N2C && N3C && N3C->isNullValue() && isPowerOf2_64(N2C->getValue()) &&
3980 TLI.getSetCCResultContents() == TargetLowering::ZeroOrOneSetCCResult) {
3981 // Get a SetCC of the condition
3982 // FIXME: Should probably make sure that setcc is legal if we ever have a
3983 // target where it isn't.
Nate Begemanb0d04a72006-02-18 02:40:58 +00003984 SDOperand Temp, SCC;
Nate Begeman07ed4172005-10-10 21:26:48 +00003985 // cast from setcc result type to select result type
Nate Begemanb0d04a72006-02-18 02:40:58 +00003986 if (AfterLegalize) {
3987 SCC = DAG.getSetCC(TLI.getSetCCResultTy(), N0, N1, CC);
Chris Lattner555d8d62006-12-07 22:36:47 +00003988 if (N2.getValueType() < SCC.getValueType())
3989 Temp = DAG.getZeroExtendInReg(SCC, N2.getValueType());
3990 else
3991 Temp = DAG.getNode(ISD::ZERO_EXTEND, N2.getValueType(), SCC);
Nate Begemanb0d04a72006-02-18 02:40:58 +00003992 } else {
3993 SCC = DAG.getSetCC(MVT::i1, N0, N1, CC);
Nate Begeman07ed4172005-10-10 21:26:48 +00003994 Temp = DAG.getNode(ISD::ZERO_EXTEND, N2.getValueType(), SCC);
Nate Begemanb0d04a72006-02-18 02:40:58 +00003995 }
Chris Lattner5750df92006-03-01 04:03:14 +00003996 AddToWorkList(SCC.Val);
3997 AddToWorkList(Temp.Val);
Nate Begeman07ed4172005-10-10 21:26:48 +00003998 // shl setcc result by log2 n2c
3999 return DAG.getNode(ISD::SHL, N2.getValueType(), Temp,
4000 DAG.getConstant(Log2_64(N2C->getValue()),
4001 TLI.getShiftAmountTy()));
4002 }
4003
Nate Begemanf845b452005-10-08 00:29:44 +00004004 // Check to see if this is the equivalent of setcc
4005 // FIXME: Turn all of these into setcc if setcc if setcc is legal
4006 // otherwise, go ahead with the folds.
4007 if (0 && N3C && N3C->isNullValue() && N2C && (N2C->getValue() == 1ULL)) {
4008 MVT::ValueType XType = N0.getValueType();
4009 if (TLI.isOperationLegal(ISD::SETCC, TLI.getSetCCResultTy())) {
4010 SDOperand Res = DAG.getSetCC(TLI.getSetCCResultTy(), N0, N1, CC);
4011 if (Res.getValueType() != VT)
4012 Res = DAG.getNode(ISD::ZERO_EXTEND, VT, Res);
4013 return Res;
4014 }
4015
4016 // seteq X, 0 -> srl (ctlz X, log2(size(X)))
4017 if (N1C && N1C->isNullValue() && CC == ISD::SETEQ &&
4018 TLI.isOperationLegal(ISD::CTLZ, XType)) {
4019 SDOperand Ctlz = DAG.getNode(ISD::CTLZ, XType, N0);
4020 return DAG.getNode(ISD::SRL, XType, Ctlz,
4021 DAG.getConstant(Log2_32(MVT::getSizeInBits(XType)),
4022 TLI.getShiftAmountTy()));
4023 }
4024 // setgt X, 0 -> srl (and (-X, ~X), size(X)-1)
4025 if (N1C && N1C->isNullValue() && CC == ISD::SETGT) {
4026 SDOperand NegN0 = DAG.getNode(ISD::SUB, XType, DAG.getConstant(0, XType),
4027 N0);
4028 SDOperand NotN0 = DAG.getNode(ISD::XOR, XType, N0,
4029 DAG.getConstant(~0ULL, XType));
4030 return DAG.getNode(ISD::SRL, XType,
4031 DAG.getNode(ISD::AND, XType, NegN0, NotN0),
4032 DAG.getConstant(MVT::getSizeInBits(XType)-1,
4033 TLI.getShiftAmountTy()));
4034 }
4035 // setgt X, -1 -> xor (srl (X, size(X)-1), 1)
4036 if (N1C && N1C->isAllOnesValue() && CC == ISD::SETGT) {
4037 SDOperand Sign = DAG.getNode(ISD::SRL, XType, N0,
4038 DAG.getConstant(MVT::getSizeInBits(XType)-1,
4039 TLI.getShiftAmountTy()));
4040 return DAG.getNode(ISD::XOR, XType, Sign, DAG.getConstant(1, XType));
4041 }
4042 }
4043
4044 // Check to see if this is an integer abs. select_cc setl[te] X, 0, -X, X ->
4045 // Y = sra (X, size(X)-1); xor (add (X, Y), Y)
4046 if (N1C && N1C->isNullValue() && (CC == ISD::SETLT || CC == ISD::SETLE) &&
4047 N0 == N3 && N2.getOpcode() == ISD::SUB && N0 == N2.getOperand(1)) {
4048 if (ConstantSDNode *SubC = dyn_cast<ConstantSDNode>(N2.getOperand(0))) {
4049 MVT::ValueType XType = N0.getValueType();
4050 if (SubC->isNullValue() && MVT::isInteger(XType)) {
4051 SDOperand Shift = DAG.getNode(ISD::SRA, XType, N0,
4052 DAG.getConstant(MVT::getSizeInBits(XType)-1,
4053 TLI.getShiftAmountTy()));
4054 SDOperand Add = DAG.getNode(ISD::ADD, XType, N0, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00004055 AddToWorkList(Shift.Val);
4056 AddToWorkList(Add.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00004057 return DAG.getNode(ISD::XOR, XType, Add, Shift);
4058 }
4059 }
4060 }
4061
Nate Begeman44728a72005-09-19 22:34:01 +00004062 return SDOperand();
4063}
4064
Evan Chengfa1eb272007-02-08 22:13:59 +00004065/// SimplifySetCC - This is a stub for TargetLowering::SimplifySetCC.
Nate Begeman452d7be2005-09-16 00:54:12 +00004066SDOperand DAGCombiner::SimplifySetCC(MVT::ValueType VT, SDOperand N0,
Nate Begemane17daeb2005-10-05 21:43:42 +00004067 SDOperand N1, ISD::CondCode Cond,
4068 bool foldBooleans) {
Evan Chengfa1eb272007-02-08 22:13:59 +00004069 TargetLowering::DAGCombinerInfo
4070 DagCombineInfo(DAG, !AfterLegalize, false, this);
4071 return TLI.SimplifySetCC(VT, N0, N1, Cond, foldBooleans, DagCombineInfo);
Nate Begeman452d7be2005-09-16 00:54:12 +00004072}
4073
Nate Begeman69575232005-10-20 02:15:44 +00004074/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
4075/// return a DAG expression to select that will generate the same value by
4076/// multiplying by a magic number. See:
4077/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
4078SDOperand DAGCombiner::BuildSDIV(SDNode *N) {
Andrew Lenharth232c9102006-06-12 16:07:18 +00004079 std::vector<SDNode*> Built;
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00004080 SDOperand S = TLI.BuildSDIV(N, DAG, &Built);
4081
Andrew Lenharth232c9102006-06-12 16:07:18 +00004082 for (std::vector<SDNode*>::iterator ii = Built.begin(), ee = Built.end();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00004083 ii != ee; ++ii)
4084 AddToWorkList(*ii);
4085 return S;
Nate Begeman69575232005-10-20 02:15:44 +00004086}
4087
4088/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
4089/// return a DAG expression to select that will generate the same value by
4090/// multiplying by a magic number. See:
4091/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
4092SDOperand DAGCombiner::BuildUDIV(SDNode *N) {
Andrew Lenharth232c9102006-06-12 16:07:18 +00004093 std::vector<SDNode*> Built;
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00004094 SDOperand S = TLI.BuildUDIV(N, DAG, &Built);
Nate Begeman69575232005-10-20 02:15:44 +00004095
Andrew Lenharth232c9102006-06-12 16:07:18 +00004096 for (std::vector<SDNode*>::iterator ii = Built.begin(), ee = Built.end();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00004097 ii != ee; ++ii)
4098 AddToWorkList(*ii);
4099 return S;
Nate Begeman69575232005-10-20 02:15:44 +00004100}
4101
Jim Laskey71382342006-10-07 23:37:56 +00004102/// FindBaseOffset - Return true if base is known not to alias with anything
4103/// but itself. Provides base object and offset as results.
4104static bool FindBaseOffset(SDOperand Ptr, SDOperand &Base, int64_t &Offset) {
4105 // Assume it is a primitive operation.
4106 Base = Ptr; Offset = 0;
4107
4108 // If it's an adding a simple constant then integrate the offset.
4109 if (Base.getOpcode() == ISD::ADD) {
4110 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Base.getOperand(1))) {
4111 Base = Base.getOperand(0);
4112 Offset += C->getValue();
4113 }
4114 }
4115
4116 // If it's any of the following then it can't alias with anything but itself.
4117 return isa<FrameIndexSDNode>(Base) ||
4118 isa<ConstantPoolSDNode>(Base) ||
4119 isa<GlobalAddressSDNode>(Base);
4120}
4121
4122/// isAlias - Return true if there is any possibility that the two addresses
4123/// overlap.
Jim Laskey096c22e2006-10-18 12:29:57 +00004124bool DAGCombiner::isAlias(SDOperand Ptr1, int64_t Size1,
4125 const Value *SrcValue1, int SrcValueOffset1,
4126 SDOperand Ptr2, int64_t Size2,
4127 const Value *SrcValue2, int SrcValueOffset2)
4128{
Jim Laskey71382342006-10-07 23:37:56 +00004129 // If they are the same then they must be aliases.
4130 if (Ptr1 == Ptr2) return true;
4131
4132 // Gather base node and offset information.
4133 SDOperand Base1, Base2;
4134 int64_t Offset1, Offset2;
4135 bool KnownBase1 = FindBaseOffset(Ptr1, Base1, Offset1);
4136 bool KnownBase2 = FindBaseOffset(Ptr2, Base2, Offset2);
4137
4138 // If they have a same base address then...
4139 if (Base1 == Base2) {
4140 // Check to see if the addresses overlap.
4141 return!((Offset1 + Size1) <= Offset2 || (Offset2 + Size2) <= Offset1);
4142 }
4143
Jim Laskey096c22e2006-10-18 12:29:57 +00004144 // If we know both bases then they can't alias.
4145 if (KnownBase1 && KnownBase2) return false;
4146
Jim Laskey07a27092006-10-18 19:08:31 +00004147 if (CombinerGlobalAA) {
4148 // Use alias analysis information.
4149 int Overlap1 = Size1 + SrcValueOffset1 + Offset1;
4150 int Overlap2 = Size2 + SrcValueOffset2 + Offset2;
4151 AliasAnalysis::AliasResult AAResult =
Jim Laskey096c22e2006-10-18 12:29:57 +00004152 AA.alias(SrcValue1, Overlap1, SrcValue2, Overlap2);
Jim Laskey07a27092006-10-18 19:08:31 +00004153 if (AAResult == AliasAnalysis::NoAlias)
4154 return false;
4155 }
Jim Laskey096c22e2006-10-18 12:29:57 +00004156
4157 // Otherwise we have to assume they alias.
4158 return true;
Jim Laskey71382342006-10-07 23:37:56 +00004159}
4160
4161/// FindAliasInfo - Extracts the relevant alias information from the memory
4162/// node. Returns true if the operand was a load.
Jim Laskey7ca56af2006-10-11 13:47:09 +00004163bool DAGCombiner::FindAliasInfo(SDNode *N,
Jim Laskey096c22e2006-10-18 12:29:57 +00004164 SDOperand &Ptr, int64_t &Size,
4165 const Value *&SrcValue, int &SrcValueOffset) {
Jim Laskey7ca56af2006-10-11 13:47:09 +00004166 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4167 Ptr = LD->getBasePtr();
Jim Laskeyc2b19f32006-10-11 17:47:52 +00004168 Size = MVT::getSizeInBits(LD->getLoadedVT()) >> 3;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004169 SrcValue = LD->getSrcValue();
Jim Laskey096c22e2006-10-18 12:29:57 +00004170 SrcValueOffset = LD->getSrcValueOffset();
Jim Laskey71382342006-10-07 23:37:56 +00004171 return true;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004172 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Jim Laskey7ca56af2006-10-11 13:47:09 +00004173 Ptr = ST->getBasePtr();
Evan Cheng8b2794a2006-10-13 21:14:26 +00004174 Size = MVT::getSizeInBits(ST->getStoredVT()) >> 3;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004175 SrcValue = ST->getSrcValue();
Jim Laskey096c22e2006-10-18 12:29:57 +00004176 SrcValueOffset = ST->getSrcValueOffset();
Jim Laskey7ca56af2006-10-11 13:47:09 +00004177 } else {
Jim Laskey71382342006-10-07 23:37:56 +00004178 assert(0 && "FindAliasInfo expected a memory operand");
Jim Laskey71382342006-10-07 23:37:56 +00004179 }
4180
4181 return false;
4182}
4183
Jim Laskey6ff23e52006-10-04 16:53:27 +00004184/// GatherAllAliases - Walk up chain skipping non-aliasing memory nodes,
4185/// looking for aliasing nodes and adding them to the Aliases vector.
Jim Laskeybc588b82006-10-05 15:07:25 +00004186void DAGCombiner::GatherAllAliases(SDNode *N, SDOperand OriginalChain,
Jim Laskey6ff23e52006-10-04 16:53:27 +00004187 SmallVector<SDOperand, 8> &Aliases) {
Jim Laskeybc588b82006-10-05 15:07:25 +00004188 SmallVector<SDOperand, 8> Chains; // List of chains to visit.
Jim Laskey6ff23e52006-10-04 16:53:27 +00004189 std::set<SDNode *> Visited; // Visited node set.
4190
Jim Laskey279f0532006-09-25 16:29:54 +00004191 // Get alias information for node.
4192 SDOperand Ptr;
4193 int64_t Size;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004194 const Value *SrcValue;
Jim Laskey096c22e2006-10-18 12:29:57 +00004195 int SrcValueOffset;
4196 bool IsLoad = FindAliasInfo(N, Ptr, Size, SrcValue, SrcValueOffset);
Jim Laskey279f0532006-09-25 16:29:54 +00004197
Jim Laskey6ff23e52006-10-04 16:53:27 +00004198 // Starting off.
Jim Laskeybc588b82006-10-05 15:07:25 +00004199 Chains.push_back(OriginalChain);
Jim Laskey6ff23e52006-10-04 16:53:27 +00004200
Jim Laskeybc588b82006-10-05 15:07:25 +00004201 // Look at each chain and determine if it is an alias. If so, add it to the
4202 // aliases list. If not, then continue up the chain looking for the next
4203 // candidate.
4204 while (!Chains.empty()) {
4205 SDOperand Chain = Chains.back();
4206 Chains.pop_back();
Jim Laskey6ff23e52006-10-04 16:53:27 +00004207
Jim Laskeybc588b82006-10-05 15:07:25 +00004208 // Don't bother if we've been before.
4209 if (Visited.find(Chain.Val) != Visited.end()) continue;
4210 Visited.insert(Chain.Val);
4211
4212 switch (Chain.getOpcode()) {
4213 case ISD::EntryToken:
4214 // Entry token is ideal chain operand, but handled in FindBetterChain.
4215 break;
Jim Laskey6ff23e52006-10-04 16:53:27 +00004216
Jim Laskeybc588b82006-10-05 15:07:25 +00004217 case ISD::LOAD:
4218 case ISD::STORE: {
4219 // Get alias information for Chain.
4220 SDOperand OpPtr;
4221 int64_t OpSize;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004222 const Value *OpSrcValue;
Jim Laskey096c22e2006-10-18 12:29:57 +00004223 int OpSrcValueOffset;
4224 bool IsOpLoad = FindAliasInfo(Chain.Val, OpPtr, OpSize,
4225 OpSrcValue, OpSrcValueOffset);
Jim Laskeybc588b82006-10-05 15:07:25 +00004226
4227 // If chain is alias then stop here.
4228 if (!(IsLoad && IsOpLoad) &&
Jim Laskey096c22e2006-10-18 12:29:57 +00004229 isAlias(Ptr, Size, SrcValue, SrcValueOffset,
4230 OpPtr, OpSize, OpSrcValue, OpSrcValueOffset)) {
Jim Laskeybc588b82006-10-05 15:07:25 +00004231 Aliases.push_back(Chain);
4232 } else {
4233 // Look further up the chain.
4234 Chains.push_back(Chain.getOperand(0));
4235 // Clean up old chain.
4236 AddToWorkList(Chain.Val);
Jim Laskey279f0532006-09-25 16:29:54 +00004237 }
Jim Laskeybc588b82006-10-05 15:07:25 +00004238 break;
4239 }
4240
4241 case ISD::TokenFactor:
4242 // We have to check each of the operands of the token factor, so we queue
4243 // then up. Adding the operands to the queue (stack) in reverse order
4244 // maintains the original order and increases the likelihood that getNode
4245 // will find a matching token factor (CSE.)
4246 for (unsigned n = Chain.getNumOperands(); n;)
4247 Chains.push_back(Chain.getOperand(--n));
4248 // Eliminate the token factor if we can.
4249 AddToWorkList(Chain.Val);
4250 break;
4251
4252 default:
4253 // For all other instructions we will just have to take what we can get.
4254 Aliases.push_back(Chain);
4255 break;
Jim Laskey279f0532006-09-25 16:29:54 +00004256 }
4257 }
Jim Laskey6ff23e52006-10-04 16:53:27 +00004258}
4259
4260/// FindBetterChain - Walk up chain skipping non-aliasing memory nodes, looking
4261/// for a better chain (aliasing node.)
4262SDOperand DAGCombiner::FindBetterChain(SDNode *N, SDOperand OldChain) {
4263 SmallVector<SDOperand, 8> Aliases; // Ops for replacing token factor.
Jim Laskey279f0532006-09-25 16:29:54 +00004264
Jim Laskey6ff23e52006-10-04 16:53:27 +00004265 // Accumulate all the aliases to this node.
4266 GatherAllAliases(N, OldChain, Aliases);
4267
4268 if (Aliases.size() == 0) {
4269 // If no operands then chain to entry token.
4270 return DAG.getEntryNode();
4271 } else if (Aliases.size() == 1) {
4272 // If a single operand then chain to it. We don't need to revisit it.
4273 return Aliases[0];
4274 }
4275
4276 // Construct a custom tailored token factor.
4277 SDOperand NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other,
4278 &Aliases[0], Aliases.size());
4279
4280 // Make sure the old chain gets cleaned up.
4281 if (NewChain != OldChain) AddToWorkList(OldChain.Val);
4282
4283 return NewChain;
Jim Laskey279f0532006-09-25 16:29:54 +00004284}
4285
Nate Begeman1d4d4142005-09-01 00:19:25 +00004286// SelectionDAG::Combine - This is the entry point for the file.
4287//
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004288void SelectionDAG::Combine(bool RunningAfterLegalize, AliasAnalysis &AA) {
Chris Lattner938ab022007-01-16 04:55:25 +00004289 if (!RunningAfterLegalize && ViewDAGCombine1)
4290 viewGraph();
4291 if (RunningAfterLegalize && ViewDAGCombine2)
4292 viewGraph();
Nate Begeman1d4d4142005-09-01 00:19:25 +00004293 /// run - This is the main entry point to this class.
4294 ///
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004295 DAGCombiner(*this, AA).Run(RunningAfterLegalize);
Nate Begeman1d4d4142005-09-01 00:19:25 +00004296}