blob: e8c1901b0145bf73978871d27fcf87e1af11592f [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
Evan Chenge5ad88e2008-12-10 21:54:21 +000015#include "ARMAddressingModes.h"
16#include "ARMConstantPoolValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000017#include "ARMISelLowering.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000018#include "ARMTargetMachine.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000019#include "llvm/CallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson9adc0ab2009-07-14 23:09:55 +000024#include "llvm/LLVMContext.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
28#include "llvm/CodeGen/SelectionDAG.h"
29#include "llvm/CodeGen/SelectionDAGISel.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000030#include "llvm/Target/TargetLowering.h"
Chris Lattner72939122007-05-03 00:32:00 +000031#include "llvm/Target/TargetOptions.h"
Chris Lattner3d62d782008-02-03 05:43:57 +000032#include "llvm/Support/Compiler.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/ErrorHandling.h"
35#include "llvm/Support/raw_ostream.h"
36
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000037using namespace llvm;
38
Bob Wilson5bafff32009-06-22 23:27:02 +000039static const unsigned arm_dsubreg_0 = 5;
40static const unsigned arm_dsubreg_1 = 6;
41
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000042//===--------------------------------------------------------------------===//
43/// ARMDAGToDAGISel - ARM specific code to select ARM machine
44/// instructions for SelectionDAG operations.
45///
46namespace {
47class ARMDAGToDAGISel : public SelectionDAGISel {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000048 ARMBaseTargetMachine &TM;
Evan Cheng3f7eb8e2008-09-18 07:24:33 +000049
Evan Chenga8e29892007-01-19 07:51:42 +000050 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
51 /// make the right decision when generating code for different targets.
52 const ARMSubtarget *Subtarget;
53
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000054public:
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000055 explicit ARMDAGToDAGISel(ARMBaseTargetMachine &tm)
Dan Gohman79ce2762009-01-15 19:20:50 +000056 : SelectionDAGISel(tm), TM(tm),
Evan Chenga8e29892007-01-19 07:51:42 +000057 Subtarget(&TM.getSubtarget<ARMSubtarget>()) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000058 }
59
Evan Chenga8e29892007-01-19 07:51:42 +000060 virtual const char *getPassName() const {
61 return "ARM Instruction Selection";
Anton Korobeynikov52237112009-06-17 18:13:58 +000062 }
63
64 /// getI32Imm - Return a target constant with the specified value, of type i32.
65 inline SDValue getI32Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +000066 return CurDAG->getTargetConstant(Imm, MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000067 }
68
Dan Gohman475871a2008-07-27 21:46:04 +000069 SDNode *Select(SDValue Op);
Dan Gohmanf350b272008-08-23 02:25:05 +000070 virtual void InstructionSelect();
Evan Cheng055b0312009-06-29 07:51:04 +000071 bool SelectShifterOperandReg(SDValue Op, SDValue N, SDValue &A,
72 SDValue &B, SDValue &C);
Dan Gohman475871a2008-07-27 21:46:04 +000073 bool SelectAddrMode2(SDValue Op, SDValue N, SDValue &Base,
74 SDValue &Offset, SDValue &Opc);
75 bool SelectAddrMode2Offset(SDValue Op, SDValue N,
76 SDValue &Offset, SDValue &Opc);
77 bool SelectAddrMode3(SDValue Op, SDValue N, SDValue &Base,
78 SDValue &Offset, SDValue &Opc);
79 bool SelectAddrMode3Offset(SDValue Op, SDValue N,
80 SDValue &Offset, SDValue &Opc);
Anton Korobeynikovbaf31082009-08-08 13:35:48 +000081 bool SelectAddrMode4(SDValue Op, SDValue N, SDValue &Addr,
82 SDValue &Mode);
Dan Gohman475871a2008-07-27 21:46:04 +000083 bool SelectAddrMode5(SDValue Op, SDValue N, SDValue &Base,
84 SDValue &Offset);
Bob Wilson8b024a52009-07-01 23:16:05 +000085 bool SelectAddrMode6(SDValue Op, SDValue N, SDValue &Addr, SDValue &Update,
86 SDValue &Opc);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000087
Dan Gohman475871a2008-07-27 21:46:04 +000088 bool SelectAddrModePC(SDValue Op, SDValue N, SDValue &Offset,
Bob Wilson8b024a52009-07-01 23:16:05 +000089 SDValue &Label);
Evan Chenga8e29892007-01-19 07:51:42 +000090
Dan Gohman475871a2008-07-27 21:46:04 +000091 bool SelectThumbAddrModeRR(SDValue Op, SDValue N, SDValue &Base,
92 SDValue &Offset);
93 bool SelectThumbAddrModeRI5(SDValue Op, SDValue N, unsigned Scale,
94 SDValue &Base, SDValue &OffImm,
95 SDValue &Offset);
96 bool SelectThumbAddrModeS1(SDValue Op, SDValue N, SDValue &Base,
97 SDValue &OffImm, SDValue &Offset);
98 bool SelectThumbAddrModeS2(SDValue Op, SDValue N, SDValue &Base,
99 SDValue &OffImm, SDValue &Offset);
100 bool SelectThumbAddrModeS4(SDValue Op, SDValue N, SDValue &Base,
101 SDValue &OffImm, SDValue &Offset);
102 bool SelectThumbAddrModeSP(SDValue Op, SDValue N, SDValue &Base,
103 SDValue &OffImm);
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng9cb9e672009-06-27 02:26:13 +0000105 bool SelectT2ShifterOperandReg(SDValue Op, SDValue N,
106 SDValue &BaseReg, SDValue &Opc);
Evan Cheng055b0312009-06-29 07:51:04 +0000107 bool SelectT2AddrModeImm12(SDValue Op, SDValue N, SDValue &Base,
108 SDValue &OffImm);
109 bool SelectT2AddrModeImm8(SDValue Op, SDValue N, SDValue &Base,
110 SDValue &OffImm);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000111 bool SelectT2AddrModeImm8Offset(SDValue Op, SDValue N,
112 SDValue &OffImm);
David Goodwin6647cea2009-06-30 22:50:01 +0000113 bool SelectT2AddrModeImm8s4(SDValue Op, SDValue N, SDValue &Base,
114 SDValue &OffImm);
Evan Cheng055b0312009-06-29 07:51:04 +0000115 bool SelectT2AddrModeSoReg(SDValue Op, SDValue N, SDValue &Base,
116 SDValue &OffReg, SDValue &ShImm);
117
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000118 // Include the pieces autogenerated from the target description.
119#include "ARMGenDAGISel.inc"
Bob Wilson224c2442009-05-19 05:53:42 +0000120
121private:
Evan Chenge88d5ce2009-07-02 07:28:31 +0000122 /// SelectARMIndexedLoad - Indexed (pre/post inc/dec) load matching code for
123 /// ARM.
Evan Chengaf4550f2009-07-02 01:23:32 +0000124 SDNode *SelectARMIndexedLoad(SDValue Op);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000125 SDNode *SelectT2IndexedLoad(SDValue Op);
126
Evan Cheng86198642009-08-07 00:34:42 +0000127 /// SelectDYN_ALLOC - Select dynamic alloc for Thumb.
128 SDNode *SelectDYN_ALLOC(SDValue Op);
Evan Chengaf4550f2009-07-02 01:23:32 +0000129
130 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
131 /// inline asm expressions.
132 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
133 char ConstraintCode,
134 std::vector<SDValue> &OutOps);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000135};
Evan Chenga8e29892007-01-19 07:51:42 +0000136}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000137
Dan Gohmanf350b272008-08-23 02:25:05 +0000138void ARMDAGToDAGISel::InstructionSelect() {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000139 DEBUG(BB->dump());
140
David Greene8ad4c002008-10-27 21:56:29 +0000141 SelectRoot(*CurDAG);
Dan Gohmanf350b272008-08-23 02:25:05 +0000142 CurDAG->RemoveDeadNodes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000143}
144
Evan Cheng055b0312009-06-29 07:51:04 +0000145bool ARMDAGToDAGISel::SelectShifterOperandReg(SDValue Op,
146 SDValue N,
147 SDValue &BaseReg,
148 SDValue &ShReg,
149 SDValue &Opc) {
150 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
151
152 // Don't match base register only case. That is matched to a separate
153 // lower complexity pattern with explicit register operand.
154 if (ShOpcVal == ARM_AM::no_shift) return false;
Jim Grosbach764ab522009-08-11 15:33:49 +0000155
Evan Cheng055b0312009-06-29 07:51:04 +0000156 BaseReg = N.getOperand(0);
157 unsigned ShImmVal = 0;
158 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 ShReg = CurDAG->getRegister(0, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000160 ShImmVal = RHS->getZExtValue() & 31;
161 } else {
162 ShReg = N.getOperand(1);
163 }
164 Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000166 return true;
167}
168
Dan Gohman475871a2008-07-27 21:46:04 +0000169bool ARMDAGToDAGISel::SelectAddrMode2(SDValue Op, SDValue N,
170 SDValue &Base, SDValue &Offset,
171 SDValue &Opc) {
Evan Chenga13fd102007-03-13 21:05:54 +0000172 if (N.getOpcode() == ISD::MUL) {
173 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
174 // X * [3,5,9] -> X + X * [2,4,8] etc.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000175 int RHSC = (int)RHS->getZExtValue();
Evan Chenga13fd102007-03-13 21:05:54 +0000176 if (RHSC & 1) {
177 RHSC = RHSC & ~1;
178 ARM_AM::AddrOpc AddSub = ARM_AM::add;
179 if (RHSC < 0) {
180 AddSub = ARM_AM::sub;
181 RHSC = - RHSC;
182 }
183 if (isPowerOf2_32(RHSC)) {
184 unsigned ShAmt = Log2_32(RHSC);
185 Base = Offset = N.getOperand(0);
186 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
187 ARM_AM::lsl),
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 MVT::i32);
Evan Chenga13fd102007-03-13 21:05:54 +0000189 return true;
190 }
191 }
192 }
193 }
194
Evan Chenga8e29892007-01-19 07:51:42 +0000195 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
196 Base = N;
197 if (N.getOpcode() == ISD::FrameIndex) {
198 int FI = cast<FrameIndexSDNode>(N)->getIndex();
199 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
200 } else if (N.getOpcode() == ARMISD::Wrapper) {
201 Base = N.getOperand(0);
202 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000204 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
205 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000206 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000207 return true;
208 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000209
Evan Chenga8e29892007-01-19 07:51:42 +0000210 // Match simple R +/- imm12 operands.
211 if (N.getOpcode() == ISD::ADD)
212 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000213 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000214 if ((RHSC >= 0 && RHSC < 0x1000) ||
215 (RHSC < 0 && RHSC > -0x1000)) { // 12 bits.
Evan Chenga8e29892007-01-19 07:51:42 +0000216 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000217 if (Base.getOpcode() == ISD::FrameIndex) {
218 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
219 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
220 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000222
223 ARM_AM::AddrOpc AddSub = ARM_AM::add;
224 if (RHSC < 0) {
225 AddSub = ARM_AM::sub;
226 RHSC = - RHSC;
227 }
228 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC,
Evan Chenga8e29892007-01-19 07:51:42 +0000229 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000231 return true;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000232 }
Evan Chenga8e29892007-01-19 07:51:42 +0000233 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000234
Evan Chenga8e29892007-01-19 07:51:42 +0000235 // Otherwise this is R +/- [possibly shifted] R
236 ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::ADD ? ARM_AM::add:ARM_AM::sub;
237 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(1));
238 unsigned ShAmt = 0;
Jim Grosbach764ab522009-08-11 15:33:49 +0000239
Evan Chenga8e29892007-01-19 07:51:42 +0000240 Base = N.getOperand(0);
241 Offset = N.getOperand(1);
Jim Grosbach764ab522009-08-11 15:33:49 +0000242
Evan Chenga8e29892007-01-19 07:51:42 +0000243 if (ShOpcVal != ARM_AM::no_shift) {
244 // Check to see if the RHS of the shift is a constant, if not, we can't fold
245 // it.
246 if (ConstantSDNode *Sh =
247 dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000248 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000249 Offset = N.getOperand(1).getOperand(0);
250 } else {
251 ShOpcVal = ARM_AM::no_shift;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000252 }
253 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000254
Evan Chenga8e29892007-01-19 07:51:42 +0000255 // Try matching (R shl C) + (R).
256 if (N.getOpcode() == ISD::ADD && ShOpcVal == ARM_AM::no_shift) {
257 ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0));
258 if (ShOpcVal != ARM_AM::no_shift) {
259 // Check to see if the RHS of the shift is a constant, if not, we can't
260 // fold it.
261 if (ConstantSDNode *Sh =
262 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000263 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000264 Offset = N.getOperand(0).getOperand(0);
265 Base = N.getOperand(1);
266 } else {
267 ShOpcVal = ARM_AM::no_shift;
268 }
269 }
270 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000271
Evan Chenga8e29892007-01-19 07:51:42 +0000272 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000274 return true;
275}
276
Dan Gohman475871a2008-07-27 21:46:04 +0000277bool ARMDAGToDAGISel::SelectAddrMode2Offset(SDValue Op, SDValue N,
278 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000279 unsigned Opcode = Op.getOpcode();
280 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
281 ? cast<LoadSDNode>(Op)->getAddressingMode()
282 : cast<StoreSDNode>(Op)->getAddressingMode();
283 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
284 ? ARM_AM::add : ARM_AM::sub;
285 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000286 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000287 if (Val >= 0 && Val < 0x1000) { // 12 bits.
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000289 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val,
290 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000292 return true;
293 }
294 }
295
296 Offset = N;
297 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
298 unsigned ShAmt = 0;
299 if (ShOpcVal != ARM_AM::no_shift) {
300 // Check to see if the RHS of the shift is a constant, if not, we can't fold
301 // it.
302 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000303 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000304 Offset = N.getOperand(0);
305 } else {
306 ShOpcVal = ARM_AM::no_shift;
307 }
308 }
309
310 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 MVT::i32);
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000312 return true;
313}
314
Evan Chenga8e29892007-01-19 07:51:42 +0000315
Dan Gohman475871a2008-07-27 21:46:04 +0000316bool ARMDAGToDAGISel::SelectAddrMode3(SDValue Op, SDValue N,
317 SDValue &Base, SDValue &Offset,
318 SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000319 if (N.getOpcode() == ISD::SUB) {
320 // X - C is canonicalize to X + -C, no need to handle it here.
321 Base = N.getOperand(0);
322 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000324 return true;
325 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000326
Evan Chenga8e29892007-01-19 07:51:42 +0000327 if (N.getOpcode() != ISD::ADD) {
328 Base = N;
329 if (N.getOpcode() == ISD::FrameIndex) {
330 int FI = cast<FrameIndexSDNode>(N)->getIndex();
331 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
332 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 Offset = CurDAG->getRegister(0, MVT::i32);
334 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000335 return true;
336 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000337
Evan Chenga8e29892007-01-19 07:51:42 +0000338 // If the RHS is +/- imm8, fold into addr mode.
339 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000340 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000341 if ((RHSC >= 0 && RHSC < 256) ||
342 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000343 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000344 if (Base.getOpcode() == ISD::FrameIndex) {
345 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
346 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
347 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000349
350 ARM_AM::AddrOpc AddSub = ARM_AM::add;
351 if (RHSC < 0) {
352 AddSub = ARM_AM::sub;
353 RHSC = - RHSC;
354 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000356 return true;
357 }
358 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000359
Evan Chenga8e29892007-01-19 07:51:42 +0000360 Base = N.getOperand(0);
361 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000363 return true;
364}
365
Dan Gohman475871a2008-07-27 21:46:04 +0000366bool ARMDAGToDAGISel::SelectAddrMode3Offset(SDValue Op, SDValue N,
367 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000368 unsigned Opcode = Op.getOpcode();
369 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
370 ? cast<LoadSDNode>(Op)->getAddressingMode()
371 : cast<StoreSDNode>(Op)->getAddressingMode();
372 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
373 ? ARM_AM::add : ARM_AM::sub;
374 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000375 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000376 if (Val >= 0 && Val < 256) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 Offset = CurDAG->getRegister(0, MVT::i32);
378 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000379 return true;
380 }
381 }
382
383 Offset = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000385 return true;
386}
387
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000388bool ARMDAGToDAGISel::SelectAddrMode4(SDValue Op, SDValue N,
389 SDValue &Addr, SDValue &Mode) {
390 Addr = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 Mode = CurDAG->getTargetConstant(0, MVT::i32);
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000392 return true;
393}
Evan Chenga8e29892007-01-19 07:51:42 +0000394
Dan Gohman475871a2008-07-27 21:46:04 +0000395bool ARMDAGToDAGISel::SelectAddrMode5(SDValue Op, SDValue N,
396 SDValue &Base, SDValue &Offset) {
Evan Chenga8e29892007-01-19 07:51:42 +0000397 if (N.getOpcode() != ISD::ADD) {
398 Base = N;
399 if (N.getOpcode() == ISD::FrameIndex) {
400 int FI = cast<FrameIndexSDNode>(N)->getIndex();
401 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
402 } else if (N.getOpcode() == ARMISD::Wrapper) {
403 Base = N.getOperand(0);
404 }
405 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000407 return true;
408 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000409
Evan Chenga8e29892007-01-19 07:51:42 +0000410 // If the RHS is +/- imm8, fold into addr mode.
411 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000412 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000413 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied by 4.
414 RHSC >>= 2;
Evan Chenge966d642007-01-24 02:45:25 +0000415 if ((RHSC >= 0 && RHSC < 256) ||
416 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000417 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000418 if (Base.getOpcode() == ISD::FrameIndex) {
419 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
420 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
421 }
422
423 ARM_AM::AddrOpc AddSub = ARM_AM::add;
424 if (RHSC < 0) {
425 AddSub = ARM_AM::sub;
426 RHSC = - RHSC;
427 }
428 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC),
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000430 return true;
431 }
432 }
433 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000434
Evan Chenga8e29892007-01-19 07:51:42 +0000435 Base = N;
436 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000438 return true;
439}
440
Bob Wilson8b024a52009-07-01 23:16:05 +0000441bool ARMDAGToDAGISel::SelectAddrMode6(SDValue Op, SDValue N,
442 SDValue &Addr, SDValue &Update,
443 SDValue &Opc) {
444 Addr = N;
445 // The optional writeback is handled in ARMLoadStoreOpt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 Update = CurDAG->getRegister(0, MVT::i32);
447 Opc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(false), MVT::i32);
Bob Wilson8b024a52009-07-01 23:16:05 +0000448 return true;
449}
450
Dan Gohman475871a2008-07-27 21:46:04 +0000451bool ARMDAGToDAGISel::SelectAddrModePC(SDValue Op, SDValue N,
452 SDValue &Offset, SDValue &Label) {
Evan Chenga8e29892007-01-19 07:51:42 +0000453 if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) {
454 Offset = N.getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000455 SDValue N1 = N.getOperand(1);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000456 Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getZExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000458 return true;
459 }
460 return false;
461}
462
Dan Gohman475871a2008-07-27 21:46:04 +0000463bool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDValue Op, SDValue N,
464 SDValue &Base, SDValue &Offset){
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000465 // FIXME dl should come from the parent load or store, not the address
466 DebugLoc dl = Op.getDebugLoc();
Evan Chengc38f2bc2007-01-23 22:59:13 +0000467 if (N.getOpcode() != ISD::ADD) {
Evan Cheng2f297df2009-07-11 07:08:13 +0000468 ConstantSDNode *NC = dyn_cast<ConstantSDNode>(N);
469 if (!NC || NC->getZExtValue() != 0)
470 return false;
471
472 Base = Offset = N;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000473 return true;
474 }
475
Evan Chenga8e29892007-01-19 07:51:42 +0000476 Base = N.getOperand(0);
477 Offset = N.getOperand(1);
478 return true;
479}
480
Evan Cheng79d43262007-01-24 02:21:22 +0000481bool
Dan Gohman475871a2008-07-27 21:46:04 +0000482ARMDAGToDAGISel::SelectThumbAddrModeRI5(SDValue Op, SDValue N,
483 unsigned Scale, SDValue &Base,
484 SDValue &OffImm, SDValue &Offset) {
Evan Cheng79d43262007-01-24 02:21:22 +0000485 if (Scale == 4) {
Dan Gohman475871a2008-07-27 21:46:04 +0000486 SDValue TmpBase, TmpOffImm;
Evan Cheng79d43262007-01-24 02:21:22 +0000487 if (SelectThumbAddrModeSP(Op, N, TmpBase, TmpOffImm))
488 return false; // We want to select tLDRspi / tSTRspi instead.
Evan Cheng012f2d92007-01-24 08:53:17 +0000489 if (N.getOpcode() == ARMISD::Wrapper &&
490 N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
491 return false; // We want to select tLDRpci instead.
Evan Cheng79d43262007-01-24 02:21:22 +0000492 }
493
Evan Chenga8e29892007-01-19 07:51:42 +0000494 if (N.getOpcode() != ISD::ADD) {
495 Base = (N.getOpcode() == ARMISD::Wrapper) ? N.getOperand(0) : N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 Offset = CurDAG->getRegister(0, MVT::i32);
497 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000498 return true;
499 }
500
Evan Chengad0e4652007-02-06 00:22:06 +0000501 // Thumb does not have [sp, r] address mode.
502 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
503 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
504 if ((LHSR && LHSR->getReg() == ARM::SP) ||
505 (RHSR && RHSR->getReg() == ARM::SP)) {
506 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000507 Offset = CurDAG->getRegister(0, MVT::i32);
508 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chengad0e4652007-02-06 00:22:06 +0000509 return true;
510 }
511
Evan Chenga8e29892007-01-19 07:51:42 +0000512 // If the RHS is + imm5 * scale, fold into addr mode.
513 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000514 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000515 if ((RHSC & (Scale-1)) == 0) { // The constant is implicitly multiplied.
516 RHSC /= Scale;
517 if (RHSC >= 0 && RHSC < 32) {
518 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000519 Offset = CurDAG->getRegister(0, MVT::i32);
520 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000521 return true;
522 }
523 }
524 }
525
Evan Chengc38f2bc2007-01-23 22:59:13 +0000526 Base = N.getOperand(0);
527 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000528 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chengc38f2bc2007-01-23 22:59:13 +0000529 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000530}
531
Dan Gohman475871a2008-07-27 21:46:04 +0000532bool ARMDAGToDAGISel::SelectThumbAddrModeS1(SDValue Op, SDValue N,
533 SDValue &Base, SDValue &OffImm,
534 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000535 return SelectThumbAddrModeRI5(Op, N, 1, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000536}
537
Dan Gohman475871a2008-07-27 21:46:04 +0000538bool ARMDAGToDAGISel::SelectThumbAddrModeS2(SDValue Op, SDValue N,
539 SDValue &Base, SDValue &OffImm,
540 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000541 return SelectThumbAddrModeRI5(Op, N, 2, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000542}
543
Dan Gohman475871a2008-07-27 21:46:04 +0000544bool ARMDAGToDAGISel::SelectThumbAddrModeS4(SDValue Op, SDValue N,
545 SDValue &Base, SDValue &OffImm,
546 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000547 return SelectThumbAddrModeRI5(Op, N, 4, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000548}
549
Dan Gohman475871a2008-07-27 21:46:04 +0000550bool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDValue Op, SDValue N,
551 SDValue &Base, SDValue &OffImm) {
Evan Chenga8e29892007-01-19 07:51:42 +0000552 if (N.getOpcode() == ISD::FrameIndex) {
553 int FI = cast<FrameIndexSDNode>(N)->getIndex();
554 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +0000555 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000556 return true;
557 }
Evan Cheng79d43262007-01-24 02:21:22 +0000558
Evan Chengad0e4652007-02-06 00:22:06 +0000559 if (N.getOpcode() != ISD::ADD)
560 return false;
561
562 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000563 if (N.getOperand(0).getOpcode() == ISD::FrameIndex ||
564 (LHSR && LHSR->getReg() == ARM::SP)) {
Evan Cheng79d43262007-01-24 02:21:22 +0000565 // If the RHS is + imm8 * scale, fold into addr mode.
566 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000567 int RHSC = (int)RHS->getZExtValue();
Evan Cheng79d43262007-01-24 02:21:22 +0000568 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied.
569 RHSC >>= 2;
570 if (RHSC >= 0 && RHSC < 256) {
Evan Chengad0e4652007-02-06 00:22:06 +0000571 Base = N.getOperand(0);
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000572 if (Base.getOpcode() == ISD::FrameIndex) {
573 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
574 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
575 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000576 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Cheng79d43262007-01-24 02:21:22 +0000577 return true;
578 }
579 }
580 }
581 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000582
Evan Chenga8e29892007-01-19 07:51:42 +0000583 return false;
584}
585
Evan Cheng9cb9e672009-06-27 02:26:13 +0000586bool ARMDAGToDAGISel::SelectT2ShifterOperandReg(SDValue Op, SDValue N,
587 SDValue &BaseReg,
588 SDValue &Opc) {
589 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
590
591 // Don't match base register only case. That is matched to a separate
592 // lower complexity pattern with explicit register operand.
593 if (ShOpcVal == ARM_AM::no_shift) return false;
594
595 BaseReg = N.getOperand(0);
596 unsigned ShImmVal = 0;
597 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
598 ShImmVal = RHS->getZExtValue() & 31;
599 Opc = getI32Imm(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal));
600 return true;
601 }
602
603 return false;
604}
605
Evan Cheng055b0312009-06-29 07:51:04 +0000606bool ARMDAGToDAGISel::SelectT2AddrModeImm12(SDValue Op, SDValue N,
607 SDValue &Base, SDValue &OffImm) {
608 // Match simple R + imm12 operands.
David Goodwin31e7eba2009-07-20 15:55:39 +0000609
Evan Cheng3a214252009-08-11 08:52:18 +0000610 // Base only.
611 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
David Goodwin31e7eba2009-07-20 15:55:39 +0000612 if (N.getOpcode() == ISD::FrameIndex) {
Evan Cheng3a214252009-08-11 08:52:18 +0000613 // Match frame index...
David Goodwin31e7eba2009-07-20 15:55:39 +0000614 int FI = cast<FrameIndexSDNode>(N)->getIndex();
615 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +0000616 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
David Goodwin31e7eba2009-07-20 15:55:39 +0000617 return true;
Evan Cheng3a214252009-08-11 08:52:18 +0000618 } else if (N.getOpcode() == ARMISD::Wrapper) {
619 Base = N.getOperand(0);
620 if (Base.getOpcode() == ISD::TargetConstantPool)
621 return false; // We want to select t2LDRpci instead.
622 } else
623 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Cheng3a214252009-08-11 08:52:18 +0000625 return true;
David Goodwin31e7eba2009-07-20 15:55:39 +0000626 }
Evan Cheng055b0312009-06-29 07:51:04 +0000627
628 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Evan Cheng3a214252009-08-11 08:52:18 +0000629 if (SelectT2AddrModeImm8(Op, N, Base, OffImm))
630 // Let t2LDRi8 handle (R - imm8).
631 return false;
632
Evan Cheng055b0312009-06-29 07:51:04 +0000633 int RHSC = (int)RHS->getZExtValue();
David Goodwind8c95b52009-07-30 18:56:48 +0000634 if (N.getOpcode() == ISD::SUB)
635 RHSC = -RHSC;
636
637 if (RHSC >= 0 && RHSC < 0x1000) { // 12 bits (unsigned)
Evan Cheng055b0312009-06-29 07:51:04 +0000638 Base = N.getOperand(0);
David Goodwind8c95b52009-07-30 18:56:48 +0000639 if (Base.getOpcode() == ISD::FrameIndex) {
640 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
641 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
642 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000644 return true;
645 }
646 }
647
Evan Cheng3a214252009-08-11 08:52:18 +0000648 // Base only.
649 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Cheng3a214252009-08-11 08:52:18 +0000651 return true;
Evan Cheng055b0312009-06-29 07:51:04 +0000652}
653
654bool ARMDAGToDAGISel::SelectT2AddrModeImm8(SDValue Op, SDValue N,
655 SDValue &Base, SDValue &OffImm) {
David Goodwind8c95b52009-07-30 18:56:48 +0000656 // Match simple R - imm8 operands.
Evan Cheng3a214252009-08-11 08:52:18 +0000657 if (N.getOpcode() == ISD::ADD || N.getOpcode() == ISD::SUB) {
David Goodwin07337c02009-07-30 22:45:52 +0000658 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
659 int RHSC = (int)RHS->getSExtValue();
660 if (N.getOpcode() == ISD::SUB)
661 RHSC = -RHSC;
Jim Grosbach764ab522009-08-11 15:33:49 +0000662
Evan Cheng3a214252009-08-11 08:52:18 +0000663 if ((RHSC >= -255) && (RHSC < 0)) { // 8 bits (always negative)
664 Base = N.getOperand(0);
David Goodwin07337c02009-07-30 22:45:52 +0000665 if (Base.getOpcode() == ISD::FrameIndex) {
666 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
667 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
668 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
David Goodwin07337c02009-07-30 22:45:52 +0000670 return true;
Evan Cheng055b0312009-06-29 07:51:04 +0000671 }
Evan Cheng055b0312009-06-29 07:51:04 +0000672 }
673 }
674
675 return false;
676}
677
Evan Chenge88d5ce2009-07-02 07:28:31 +0000678bool ARMDAGToDAGISel::SelectT2AddrModeImm8Offset(SDValue Op, SDValue N,
679 SDValue &OffImm){
680 unsigned Opcode = Op.getOpcode();
681 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
682 ? cast<LoadSDNode>(Op)->getAddressingMode()
683 : cast<StoreSDNode>(Op)->getAddressingMode();
684 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N)) {
685 int RHSC = (int)RHS->getZExtValue();
686 if (RHSC >= 0 && RHSC < 0x100) { // 8 bits.
David Goodwin4cb73522009-07-14 21:29:29 +0000687 OffImm = ((AM == ISD::PRE_INC) || (AM == ISD::POST_INC))
Owen Anderson825b72b2009-08-11 20:47:22 +0000688 ? CurDAG->getTargetConstant(RHSC, MVT::i32)
689 : CurDAG->getTargetConstant(-RHSC, MVT::i32);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000690 return true;
691 }
692 }
693
694 return false;
695}
696
David Goodwin6647cea2009-06-30 22:50:01 +0000697bool ARMDAGToDAGISel::SelectT2AddrModeImm8s4(SDValue Op, SDValue N,
698 SDValue &Base, SDValue &OffImm) {
699 if (N.getOpcode() == ISD::ADD) {
700 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
701 int RHSC = (int)RHS->getZExtValue();
Evan Cheng5c874172009-07-09 22:21:59 +0000702 if (((RHSC & 0x3) == 0) &&
703 ((RHSC >= 0 && RHSC < 0x400) || (RHSC < 0 && RHSC > -0x400))) { // 8 bits.
David Goodwin6647cea2009-06-30 22:50:01 +0000704 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000705 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
David Goodwin6647cea2009-06-30 22:50:01 +0000706 return true;
707 }
708 }
709 } else if (N.getOpcode() == ISD::SUB) {
710 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
711 int RHSC = (int)RHS->getZExtValue();
712 if (((RHSC & 0x3) == 0) && (RHSC >= 0 && RHSC < 0x400)) { // 8 bits.
713 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000714 OffImm = CurDAG->getTargetConstant(-RHSC, MVT::i32);
David Goodwin6647cea2009-06-30 22:50:01 +0000715 return true;
716 }
717 }
718 }
719
720 return false;
721}
722
Evan Cheng055b0312009-06-29 07:51:04 +0000723bool ARMDAGToDAGISel::SelectT2AddrModeSoReg(SDValue Op, SDValue N,
724 SDValue &Base,
725 SDValue &OffReg, SDValue &ShImm) {
Evan Cheng3a214252009-08-11 08:52:18 +0000726 // (R - imm8) should be handled by t2LDRi8. The rest are handled by t2LDRi12.
727 if (N.getOpcode() != ISD::ADD)
728 return false;
Evan Cheng055b0312009-06-29 07:51:04 +0000729
Evan Cheng3a214252009-08-11 08:52:18 +0000730 // Leave (R + imm12) for t2LDRi12, (R - imm8) for t2LDRi8.
731 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
732 int RHSC = (int)RHS->getZExtValue();
733 if (RHSC >= 0 && RHSC < 0x1000) // 12 bits (unsigned)
734 return false;
735 else if (RHSC < 0 && RHSC >= -255) // 8 bits
David Goodwind8c95b52009-07-30 18:56:48 +0000736 return false;
737 }
738
Evan Cheng055b0312009-06-29 07:51:04 +0000739 // Look for (R + R) or (R + (R << [1,2,3])).
740 unsigned ShAmt = 0;
741 Base = N.getOperand(0);
742 OffReg = N.getOperand(1);
743
744 // Swap if it is ((R << c) + R).
745 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(OffReg);
746 if (ShOpcVal != ARM_AM::lsl) {
747 ShOpcVal = ARM_AM::getShiftOpcForNode(Base);
748 if (ShOpcVal == ARM_AM::lsl)
749 std::swap(Base, OffReg);
Jim Grosbach764ab522009-08-11 15:33:49 +0000750 }
751
Evan Cheng055b0312009-06-29 07:51:04 +0000752 if (ShOpcVal == ARM_AM::lsl) {
753 // Check to see if the RHS of the shift is a constant, if not, we can't fold
754 // it.
755 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(OffReg.getOperand(1))) {
756 ShAmt = Sh->getZExtValue();
757 if (ShAmt >= 4) {
758 ShAmt = 0;
759 ShOpcVal = ARM_AM::no_shift;
760 } else
761 OffReg = OffReg.getOperand(0);
762 } else {
763 ShOpcVal = ARM_AM::no_shift;
764 }
David Goodwin7ecc8502009-07-15 15:50:19 +0000765 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000766
Owen Anderson825b72b2009-08-11 20:47:22 +0000767 ShImm = CurDAG->getTargetConstant(ShAmt, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000768
769 return true;
770}
771
772//===--------------------------------------------------------------------===//
773
Evan Chengee568cf2007-07-05 07:15:27 +0000774/// getAL - Returns a ARMCC::AL immediate node.
Dan Gohman475871a2008-07-27 21:46:04 +0000775static inline SDValue getAL(SelectionDAG *CurDAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000776 return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32);
Evan Cheng44bec522007-05-15 01:29:07 +0000777}
778
Evan Chengaf4550f2009-07-02 01:23:32 +0000779SDNode *ARMDAGToDAGISel::SelectARMIndexedLoad(SDValue Op) {
780 LoadSDNode *LD = cast<LoadSDNode>(Op);
781 ISD::MemIndexedMode AM = LD->getAddressingMode();
782 if (AM == ISD::UNINDEXED)
783 return NULL;
784
Owen Andersone50ed302009-08-10 22:56:29 +0000785 EVT LoadedVT = LD->getMemoryVT();
Evan Chengaf4550f2009-07-02 01:23:32 +0000786 SDValue Offset, AMOpc;
787 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
788 unsigned Opcode = 0;
789 bool Match = false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 if (LoadedVT == MVT::i32 &&
Evan Chengaf4550f2009-07-02 01:23:32 +0000791 SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
792 Opcode = isPre ? ARM::LDR_PRE : ARM::LDR_POST;
793 Match = true;
Owen Anderson825b72b2009-08-11 20:47:22 +0000794 } else if (LoadedVT == MVT::i16 &&
Evan Chengaf4550f2009-07-02 01:23:32 +0000795 SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
796 Match = true;
797 Opcode = (LD->getExtensionType() == ISD::SEXTLOAD)
798 ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST)
799 : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST);
Owen Anderson825b72b2009-08-11 20:47:22 +0000800 } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) {
Evan Chengaf4550f2009-07-02 01:23:32 +0000801 if (LD->getExtensionType() == ISD::SEXTLOAD) {
802 if (SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
803 Match = true;
804 Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST;
805 }
806 } else {
807 if (SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
808 Match = true;
809 Opcode = isPre ? ARM::LDRB_PRE : ARM::LDRB_POST;
810 }
811 }
812 }
813
814 if (Match) {
815 SDValue Chain = LD->getChain();
816 SDValue Base = LD->getBasePtr();
817 SDValue Ops[]= { Base, Offset, AMOpc, getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 CurDAG->getRegister(0, MVT::i32), Chain };
819 return CurDAG->getTargetNode(Opcode, Op.getDebugLoc(), MVT::i32, MVT::i32,
820 MVT::Other, Ops, 6);
Evan Chengaf4550f2009-07-02 01:23:32 +0000821 }
822
823 return NULL;
824}
825
Evan Chenge88d5ce2009-07-02 07:28:31 +0000826SDNode *ARMDAGToDAGISel::SelectT2IndexedLoad(SDValue Op) {
827 LoadSDNode *LD = cast<LoadSDNode>(Op);
828 ISD::MemIndexedMode AM = LD->getAddressingMode();
829 if (AM == ISD::UNINDEXED)
830 return NULL;
831
Owen Andersone50ed302009-08-10 22:56:29 +0000832 EVT LoadedVT = LD->getMemoryVT();
Evan Cheng4fbb9962009-07-02 23:16:11 +0000833 bool isSExtLd = LD->getExtensionType() == ISD::SEXTLOAD;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000834 SDValue Offset;
835 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
836 unsigned Opcode = 0;
837 bool Match = false;
838 if (SelectT2AddrModeImm8Offset(Op, LD->getOffset(), Offset)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 switch (LoadedVT.getSimpleVT().SimpleTy) {
840 case MVT::i32:
Evan Chenge88d5ce2009-07-02 07:28:31 +0000841 Opcode = isPre ? ARM::t2LDR_PRE : ARM::t2LDR_POST;
842 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 case MVT::i16:
Evan Cheng4fbb9962009-07-02 23:16:11 +0000844 if (isSExtLd)
845 Opcode = isPre ? ARM::t2LDRSH_PRE : ARM::t2LDRSH_POST;
846 else
847 Opcode = isPre ? ARM::t2LDRH_PRE : ARM::t2LDRH_POST;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000848 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 case MVT::i8:
850 case MVT::i1:
Evan Cheng4fbb9962009-07-02 23:16:11 +0000851 if (isSExtLd)
852 Opcode = isPre ? ARM::t2LDRSB_PRE : ARM::t2LDRSB_POST;
853 else
854 Opcode = isPre ? ARM::t2LDRB_PRE : ARM::t2LDRB_POST;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000855 break;
856 default:
857 return NULL;
858 }
859 Match = true;
860 }
861
862 if (Match) {
863 SDValue Chain = LD->getChain();
864 SDValue Base = LD->getBasePtr();
865 SDValue Ops[]= { Base, Offset, getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 CurDAG->getRegister(0, MVT::i32), Chain };
867 return CurDAG->getTargetNode(Opcode, Op.getDebugLoc(), MVT::i32, MVT::i32,
868 MVT::Other, Ops, 5);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000869 }
870
871 return NULL;
872}
873
Evan Cheng86198642009-08-07 00:34:42 +0000874SDNode *ARMDAGToDAGISel::SelectDYN_ALLOC(SDValue Op) {
875 SDNode *N = Op.getNode();
876 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +0000877 EVT VT = Op.getValueType();
Evan Cheng86198642009-08-07 00:34:42 +0000878 SDValue Chain = Op.getOperand(0);
879 SDValue Size = Op.getOperand(1);
880 SDValue Align = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 SDValue SP = CurDAG->getRegister(ARM::SP, MVT::i32);
Evan Cheng86198642009-08-07 00:34:42 +0000882 int32_t AlignVal = cast<ConstantSDNode>(Align)->getSExtValue();
883 if (AlignVal < 0)
884 // We need to align the stack. Use Thumb1 tAND which is the only thumb
885 // instruction that can read and write SP. This matches to a pseudo
886 // instruction that has a chain to ensure the result is written back to
887 // the stack pointer.
888 SP = SDValue(CurDAG->getTargetNode(ARM::tANDsp, dl, VT, SP, Align), 0);
889
890 bool isC = isa<ConstantSDNode>(Size);
891 uint32_t C = isC ? cast<ConstantSDNode>(Size)->getZExtValue() : ~0UL;
892 // Handle the most common case for both Thumb1 and Thumb2:
893 // tSUBspi - immediate is between 0 ... 508 inclusive.
894 if (C <= 508 && ((C & 3) == 0))
895 // FIXME: tSUBspi encode scale 4 implicitly.
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 return CurDAG->SelectNodeTo(N, ARM::tSUBspi_, VT, MVT::Other, SP,
897 CurDAG->getTargetConstant(C/4, MVT::i32),
Evan Cheng86198642009-08-07 00:34:42 +0000898 Chain);
899
900 if (Subtarget->isThumb1Only()) {
Evan Chengb89030a2009-08-11 23:00:31 +0000901 // Use tADDspr since Thumb1 does not have a sub r, sp, r. ARMISelLowering
Evan Cheng86198642009-08-07 00:34:42 +0000902 // should have negated the size operand already. FIXME: We can't insert
903 // new target independent node at this stage so we are forced to negate
Jim Grosbach764ab522009-08-11 15:33:49 +0000904 // it earlier. Is there a better solution?
Owen Anderson825b72b2009-08-11 20:47:22 +0000905 return CurDAG->SelectNodeTo(N, ARM::tADDspr_, VT, MVT::Other, SP, Size,
Evan Cheng86198642009-08-07 00:34:42 +0000906 Chain);
907 } else if (Subtarget->isThumb2()) {
908 if (isC && Predicate_t2_so_imm(Size.getNode())) {
909 // t2SUBrSPi
Owen Anderson825b72b2009-08-11 20:47:22 +0000910 SDValue Ops[] = { SP, CurDAG->getTargetConstant(C, MVT::i32), Chain };
911 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPi_, VT, MVT::Other, Ops, 3);
Evan Cheng86198642009-08-07 00:34:42 +0000912 } else if (isC && Predicate_imm0_4095(Size.getNode())) {
913 // t2SUBrSPi12
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 SDValue Ops[] = { SP, CurDAG->getTargetConstant(C, MVT::i32), Chain };
915 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPi12_, VT, MVT::Other, Ops, 3);
Evan Cheng86198642009-08-07 00:34:42 +0000916 } else {
917 // t2SUBrSPs
918 SDValue Ops[] = { SP, Size,
919 getI32Imm(ARM_AM::getSORegOpc(ARM_AM::lsl,0)), Chain };
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPs_, VT, MVT::Other, Ops, 4);
Evan Cheng86198642009-08-07 00:34:42 +0000921 }
922 }
923
924 // FIXME: Add ADD / SUB sp instructions for ARM.
925 return 0;
926}
Evan Chenga8e29892007-01-19 07:51:42 +0000927
Dan Gohman475871a2008-07-27 21:46:04 +0000928SDNode *ARMDAGToDAGISel::Select(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000929 SDNode *N = Op.getNode();
Dale Johannesened2eee62009-02-06 01:31:28 +0000930 DebugLoc dl = N->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000931
Dan Gohmane8be6c62008-07-17 19:10:17 +0000932 if (N->isMachineOpcode())
Evan Chenga8e29892007-01-19 07:51:42 +0000933 return NULL; // Already selected.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000934
935 switch (N->getOpcode()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000936 default: break;
937 case ISD::Constant: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000938 unsigned Val = cast<ConstantSDNode>(N)->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000939 bool UseCP = true;
Bob Wilsone64e3cf2009-06-22 17:29:13 +0000940 if (Subtarget->isThumb()) {
941 if (Subtarget->hasThumb2())
942 // Thumb2 has the MOVT instruction, so all immediates can
943 // be done with MOV + MOVT, at worst.
944 UseCP = 0;
945 else
946 UseCP = (Val > 255 && // MOV
947 ~Val > 255 && // MOV + MVN
948 !ARM_AM::isThumbImmShiftedVal(Val)); // MOV + LSL
949 } else
Evan Chenga8e29892007-01-19 07:51:42 +0000950 UseCP = (ARM_AM::getSOImmVal(Val) == -1 && // MOV
951 ARM_AM::getSOImmVal(~Val) == -1 && // MVN
952 !ARM_AM::isSOImmTwoPartVal(Val)); // two instrs.
953 if (UseCP) {
Dan Gohman475871a2008-07-27 21:46:04 +0000954 SDValue CPIdx =
Owen Andersoneed707b2009-07-24 23:12:02 +0000955 CurDAG->getTargetConstantPool(ConstantInt::get(Type::Int32Ty, Val),
Evan Chenga8e29892007-01-19 07:51:42 +0000956 TLI.getPointerTy());
Evan Cheng012f2d92007-01-24 08:53:17 +0000957
958 SDNode *ResNode;
Evan Cheng446c4282009-07-11 06:43:01 +0000959 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000960 SDValue Pred = CurDAG->getTargetConstant(0xEULL, MVT::i32);
961 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
Evan Cheng446c4282009-07-11 06:43:01 +0000962 SDValue Ops[] = { CPIdx, Pred, PredReg, CurDAG->getEntryNode() };
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 ResNode = CurDAG->getTargetNode(ARM::tLDRcp, dl, MVT::i32, MVT::Other,
Evan Cheng446c4282009-07-11 06:43:01 +0000964 Ops, 4);
965 } else {
Dan Gohman475871a2008-07-27 21:46:04 +0000966 SDValue Ops[] = {
Jim Grosbach764ab522009-08-11 15:33:49 +0000967 CPIdx,
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 CurDAG->getRegister(0, MVT::i32),
969 CurDAG->getTargetConstant(0, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +0000970 getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 CurDAG->getRegister(0, MVT::i32),
Evan Cheng012f2d92007-01-24 08:53:17 +0000972 CurDAG->getEntryNode()
973 };
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 ResNode=CurDAG->getTargetNode(ARM::LDRcp, dl, MVT::i32, MVT::Other,
Dale Johannesened2eee62009-02-06 01:31:28 +0000975 Ops, 6);
Evan Cheng012f2d92007-01-24 08:53:17 +0000976 }
Dan Gohman475871a2008-07-27 21:46:04 +0000977 ReplaceUses(Op, SDValue(ResNode, 0));
Evan Chenga8e29892007-01-19 07:51:42 +0000978 return NULL;
979 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000980
Evan Chenga8e29892007-01-19 07:51:42 +0000981 // Other cases are autogenerated.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000982 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000983 }
Rafael Espindolaf819a492006-11-09 13:58:55 +0000984 case ISD::FrameIndex: {
Evan Chenga8e29892007-01-19 07:51:42 +0000985 // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm.
Rafael Espindolaf819a492006-11-09 13:58:55 +0000986 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Dan Gohman475871a2008-07-27 21:46:04 +0000987 SDValue TFI = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
David Goodwinf1daf7d2009-07-08 23:10:31 +0000988 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000989 return CurDAG->SelectNodeTo(N, ARM::tADDrSPi, MVT::i32, TFI,
990 CurDAG->getTargetConstant(0, MVT::i32));
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000991 } else {
David Goodwin419c6152009-07-14 18:48:51 +0000992 unsigned Opc = ((Subtarget->isThumb() && Subtarget->hasThumb2()) ?
993 ARM::t2ADDri : ARM::ADDri);
Owen Anderson825b72b2009-08-11 20:47:22 +0000994 SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32),
995 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
996 CurDAG->getRegister(0, MVT::i32) };
997 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000998 }
Evan Chenga8e29892007-01-19 07:51:42 +0000999 }
Evan Cheng86198642009-08-07 00:34:42 +00001000 case ARMISD::DYN_ALLOC:
1001 return SelectDYN_ALLOC(Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001002 case ISD::MUL:
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001003 if (Subtarget->isThumb1Only())
Evan Cheng79d43262007-01-24 02:21:22 +00001004 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001005 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001006 unsigned RHSV = C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001007 if (!RHSV) break;
1008 if (isPowerOf2_32(RHSV-1)) { // 2^n+1?
Evan Chengaf9e7a72009-07-21 00:31:12 +00001009 unsigned ShImm = Log2_32(RHSV-1);
1010 if (ShImm >= 32)
1011 break;
Dan Gohman475871a2008-07-27 21:46:04 +00001012 SDValue V = Op.getOperand(0);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001013 ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
Owen Anderson825b72b2009-08-11 20:47:22 +00001014 SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
1015 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Cheng78dd9db2009-07-22 18:08:05 +00001016 if (Subtarget->isThumb()) {
Evan Chengaf9e7a72009-07-21 00:31:12 +00001017 SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001018 return CurDAG->SelectNodeTo(N, ARM::t2ADDrs, MVT::i32, Ops, 6);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001019 } else {
1020 SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 return CurDAG->SelectNodeTo(N, ARM::ADDrs, MVT::i32, Ops, 7);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001022 }
Evan Chenga8e29892007-01-19 07:51:42 +00001023 }
1024 if (isPowerOf2_32(RHSV+1)) { // 2^n-1?
Evan Chengaf9e7a72009-07-21 00:31:12 +00001025 unsigned ShImm = Log2_32(RHSV+1);
1026 if (ShImm >= 32)
1027 break;
Dan Gohman475871a2008-07-27 21:46:04 +00001028 SDValue V = Op.getOperand(0);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001029 ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
Owen Anderson825b72b2009-08-11 20:47:22 +00001030 SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
1031 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Cheng78dd9db2009-07-22 18:08:05 +00001032 if (Subtarget->isThumb()) {
Evan Chengaf9e7a72009-07-21 00:31:12 +00001033 SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001034 return CurDAG->SelectNodeTo(N, ARM::t2RSBrs, MVT::i32, Ops, 5);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001035 } else {
1036 SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001037 return CurDAG->SelectNodeTo(N, ARM::RSBrs, MVT::i32, Ops, 7);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001038 }
Evan Chenga8e29892007-01-19 07:51:42 +00001039 }
1040 }
1041 break;
1042 case ARMISD::FMRRD:
Owen Anderson825b72b2009-08-11 20:47:22 +00001043 return CurDAG->getTargetNode(ARM::FMRRD, dl, MVT::i32, MVT::i32,
Evan Chengee568cf2007-07-05 07:15:27 +00001044 Op.getOperand(0), getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +00001045 CurDAG->getRegister(0, MVT::i32));
Dan Gohman525178c2007-10-08 18:33:35 +00001046 case ISD::UMUL_LOHI: {
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001047 if (Subtarget->isThumb1Only())
1048 break;
1049 if (Subtarget->isThumb()) {
1050 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001051 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1052 CurDAG->getRegister(0, MVT::i32) };
1053 return CurDAG->getTargetNode(ARM::t2UMULL, dl, MVT::i32, MVT::i32, Ops,4);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001054 } else {
1055 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001056 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1057 CurDAG->getRegister(0, MVT::i32) };
1058 return CurDAG->getTargetNode(ARM::UMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001059 }
Evan Chengee568cf2007-07-05 07:15:27 +00001060 }
Dan Gohman525178c2007-10-08 18:33:35 +00001061 case ISD::SMUL_LOHI: {
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001062 if (Subtarget->isThumb1Only())
1063 break;
1064 if (Subtarget->isThumb()) {
1065 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001066 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) };
1067 return CurDAG->getTargetNode(ARM::t2SMULL, dl, MVT::i32, MVT::i32, Ops,4);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001068 } else {
1069 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001070 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1071 CurDAG->getRegister(0, MVT::i32) };
1072 return CurDAG->getTargetNode(ARM::SMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001073 }
Evan Chengee568cf2007-07-05 07:15:27 +00001074 }
Evan Chenga8e29892007-01-19 07:51:42 +00001075 case ISD::LOAD: {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001076 SDNode *ResNode = 0;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001077 if (Subtarget->isThumb() && Subtarget->hasThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00001078 ResNode = SelectT2IndexedLoad(Op);
1079 else
1080 ResNode = SelectARMIndexedLoad(Op);
Evan Chengaf4550f2009-07-02 01:23:32 +00001081 if (ResNode)
1082 return ResNode;
Evan Chenga8e29892007-01-19 07:51:42 +00001083 // Other cases are autogenerated.
Rafael Espindolaf819a492006-11-09 13:58:55 +00001084 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +00001085 }
Evan Chengee568cf2007-07-05 07:15:27 +00001086 case ARMISD::BRCOND: {
1087 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1088 // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc)
1089 // Pattern complexity = 6 cost = 1 size = 0
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001090
Evan Chengee568cf2007-07-05 07:15:27 +00001091 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1092 // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc)
1093 // Pattern complexity = 6 cost = 1 size = 0
1094
David Goodwin5e47a9a2009-06-30 18:04:13 +00001095 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1096 // Emits: (t2Bcc:void (bb:Other):$dst, (imm:i32):$cc)
1097 // Pattern complexity = 6 cost = 1 size = 0
1098
Jim Grosbach764ab522009-08-11 15:33:49 +00001099 unsigned Opc = Subtarget->isThumb() ?
David Goodwin5e47a9a2009-06-30 18:04:13 +00001100 ((Subtarget->hasThumb2()) ? ARM::t2Bcc : ARM::tBcc) : ARM::Bcc;
Dan Gohman475871a2008-07-27 21:46:04 +00001101 SDValue Chain = Op.getOperand(0);
1102 SDValue N1 = Op.getOperand(1);
1103 SDValue N2 = Op.getOperand(2);
1104 SDValue N3 = Op.getOperand(3);
1105 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001106 assert(N1.getOpcode() == ISD::BasicBlock);
1107 assert(N2.getOpcode() == ISD::Constant);
1108 assert(N3.getOpcode() == ISD::Register);
1109
Dan Gohman475871a2008-07-27 21:46:04 +00001110 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001111 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001112 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001113 SDValue Ops[] = { N1, Tmp2, N3, Chain, InFlag };
Owen Anderson825b72b2009-08-11 20:47:22 +00001114 SDNode *ResNode = CurDAG->getTargetNode(Opc, dl, MVT::Other,
1115 MVT::Flag, Ops, 5);
Dan Gohman475871a2008-07-27 21:46:04 +00001116 Chain = SDValue(ResNode, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001117 if (Op.getNode()->getNumValues() == 2) {
Dan Gohman475871a2008-07-27 21:46:04 +00001118 InFlag = SDValue(ResNode, 1);
Gabor Greifba36cb52008-08-28 21:40:38 +00001119 ReplaceUses(SDValue(Op.getNode(), 1), InFlag);
Chris Lattnera47b9bc2008-02-03 03:20:59 +00001120 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001121 ReplaceUses(SDValue(Op.getNode(), 0), SDValue(Chain.getNode(), Chain.getResNo()));
Evan Chengee568cf2007-07-05 07:15:27 +00001122 return NULL;
1123 }
1124 case ARMISD::CMOV: {
Owen Andersone50ed302009-08-10 22:56:29 +00001125 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001126 SDValue N0 = Op.getOperand(0);
1127 SDValue N1 = Op.getOperand(1);
1128 SDValue N2 = Op.getOperand(2);
1129 SDValue N3 = Op.getOperand(3);
1130 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001131 assert(N2.getOpcode() == ISD::Constant);
1132 assert(N3.getOpcode() == ISD::Register);
1133
Owen Anderson825b72b2009-08-11 20:47:22 +00001134 if (!Subtarget->isThumb1Only() && VT == MVT::i32) {
Evan Chenge253c952009-07-07 20:39:03 +00001135 // Pattern: (ARMcmov:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
1136 // Emits: (MOVCCs:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
1137 // Pattern complexity = 18 cost = 1 size = 0
1138 SDValue CPTmp0;
1139 SDValue CPTmp1;
1140 SDValue CPTmp2;
1141 if (Subtarget->isThumb()) {
1142 if (SelectT2ShifterOperandReg(Op, N1, CPTmp0, CPTmp1)) {
Evan Cheng13f8b362009-08-01 01:43:45 +00001143 unsigned SOVal = cast<ConstantSDNode>(CPTmp1)->getZExtValue();
1144 unsigned SOShOp = ARM_AM::getSORegShOp(SOVal);
1145 unsigned Opc = 0;
1146 switch (SOShOp) {
1147 case ARM_AM::lsl: Opc = ARM::t2MOVCClsl; break;
1148 case ARM_AM::lsr: Opc = ARM::t2MOVCClsr; break;
1149 case ARM_AM::asr: Opc = ARM::t2MOVCCasr; break;
1150 case ARM_AM::ror: Opc = ARM::t2MOVCCror; break;
1151 default:
1152 llvm_unreachable("Unknown so_reg opcode!");
1153 break;
1154 }
1155 SDValue SOShImm =
Owen Anderson825b72b2009-08-11 20:47:22 +00001156 CurDAG->getTargetConstant(ARM_AM::getSORegOffset(SOVal), MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001157 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1158 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001159 MVT::i32);
Evan Cheng13f8b362009-08-01 01:43:45 +00001160 SDValue Ops[] = { N0, CPTmp0, SOShImm, Tmp2, N3, InFlag };
Owen Anderson825b72b2009-08-11 20:47:22 +00001161 return CurDAG->SelectNodeTo(Op.getNode(), Opc, MVT::i32,Ops, 6);
Evan Chenge253c952009-07-07 20:39:03 +00001162 }
1163 } else {
1164 if (SelectShifterOperandReg(Op, N1, CPTmp0, CPTmp1, CPTmp2)) {
1165 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1166 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001167 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001168 SDValue Ops[] = { N0, CPTmp0, CPTmp1, CPTmp2, Tmp2, N3, InFlag };
1169 return CurDAG->SelectNodeTo(Op.getNode(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001170 ARM::MOVCCs, MVT::i32, Ops, 7);
Evan Chenge253c952009-07-07 20:39:03 +00001171 }
1172 }
Evan Chengee568cf2007-07-05 07:15:27 +00001173
Evan Chenge253c952009-07-07 20:39:03 +00001174 // Pattern: (ARMcmov:i32 GPR:i32:$false,
Evan Chenge7cbe412009-07-08 21:03:57 +00001175 // (imm:i32)<<P:Predicate_so_imm>>:$true,
Evan Chenge253c952009-07-07 20:39:03 +00001176 // (imm:i32):$cc)
1177 // Emits: (MOVCCi:i32 GPR:i32:$false,
Evan Chenge7cbe412009-07-08 21:03:57 +00001178 // (so_imm:i32 (imm:i32):$true), (imm:i32):$cc)
Evan Chenge253c952009-07-07 20:39:03 +00001179 // Pattern complexity = 10 cost = 1 size = 0
1180 if (N3.getOpcode() == ISD::Constant) {
1181 if (Subtarget->isThumb()) {
1182 if (Predicate_t2_so_imm(N3.getNode())) {
1183 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
1184 cast<ConstantSDNode>(N1)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001185 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001186 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1187 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001188 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001189 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
1190 return CurDAG->SelectNodeTo(Op.getNode(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001191 ARM::t2MOVCCi, MVT::i32, Ops, 5);
Evan Chenge253c952009-07-07 20:39:03 +00001192 }
1193 } else {
1194 if (Predicate_so_imm(N3.getNode())) {
1195 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
1196 cast<ConstantSDNode>(N1)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001197 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001198 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1199 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001200 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001201 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
1202 return CurDAG->SelectNodeTo(Op.getNode(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001203 ARM::MOVCCi, MVT::i32, Ops, 5);
Evan Chenge253c952009-07-07 20:39:03 +00001204 }
1205 }
1206 }
Evan Chengee568cf2007-07-05 07:15:27 +00001207 }
1208
1209 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1210 // Emits: (MOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1211 // Pattern complexity = 6 cost = 1 size = 0
1212 //
1213 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1214 // Emits: (tMOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1215 // Pattern complexity = 6 cost = 11 size = 0
1216 //
1217 // Also FCPYScc and FCPYDcc.
Dan Gohman475871a2008-07-27 21:46:04 +00001218 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001219 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001220 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001221 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +00001222 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001223 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengee568cf2007-07-05 07:15:27 +00001224 default: assert(false && "Illegal conditional move type!");
1225 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001226 case MVT::i32:
Evan Chenge253c952009-07-07 20:39:03 +00001227 Opc = Subtarget->isThumb()
1228 ? (Subtarget->hasThumb2() ? ARM::t2MOVCCr : ARM::tMOVCCr)
1229 : ARM::MOVCCr;
Evan Chengee568cf2007-07-05 07:15:27 +00001230 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001231 case MVT::f32:
Evan Chengee568cf2007-07-05 07:15:27 +00001232 Opc = ARM::FCPYScc;
1233 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001234 case MVT::f64:
Evan Chengee568cf2007-07-05 07:15:27 +00001235 Opc = ARM::FCPYDcc;
Jim Grosbach764ab522009-08-11 15:33:49 +00001236 break;
Evan Chengee568cf2007-07-05 07:15:27 +00001237 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001238 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001239 }
1240 case ARMISD::CNEG: {
Owen Andersone50ed302009-08-10 22:56:29 +00001241 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001242 SDValue N0 = Op.getOperand(0);
1243 SDValue N1 = Op.getOperand(1);
1244 SDValue N2 = Op.getOperand(2);
1245 SDValue N3 = Op.getOperand(3);
1246 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001247 assert(N2.getOpcode() == ISD::Constant);
1248 assert(N3.getOpcode() == ISD::Register);
1249
Dan Gohman475871a2008-07-27 21:46:04 +00001250 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001251 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001252 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001253 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +00001254 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001255 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengee568cf2007-07-05 07:15:27 +00001256 default: assert(false && "Illegal conditional move type!");
1257 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001258 case MVT::f32:
Evan Chengee568cf2007-07-05 07:15:27 +00001259 Opc = ARM::FNEGScc;
1260 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001261 case MVT::f64:
Evan Chengee568cf2007-07-05 07:15:27 +00001262 Opc = ARM::FNEGDcc;
Evan Chenge5ad88e2008-12-10 21:54:21 +00001263 break;
Evan Chengee568cf2007-07-05 07:15:27 +00001264 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001265 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001266 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001267
1268 case ISD::DECLARE: {
1269 SDValue Chain = Op.getOperand(0);
1270 SDValue N1 = Op.getOperand(1);
1271 SDValue N2 = Op.getOperand(2);
1272 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N1);
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001273 // FIXME: handle VLAs.
1274 if (!FINode) {
1275 ReplaceUses(Op.getValue(0), Chain);
1276 return NULL;
1277 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001278 if (N2.getOpcode() == ARMISD::PIC_ADD && isa<LoadSDNode>(N2.getOperand(0)))
1279 N2 = N2.getOperand(0);
1280 LoadSDNode *Ld = dyn_cast<LoadSDNode>(N2);
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001281 if (!Ld) {
1282 ReplaceUses(Op.getValue(0), Chain);
1283 return NULL;
1284 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001285 SDValue BasePtr = Ld->getBasePtr();
1286 assert(BasePtr.getOpcode() == ARMISD::Wrapper &&
1287 isa<ConstantPoolSDNode>(BasePtr.getOperand(0)) &&
1288 "llvm.dbg.variable should be a constantpool node");
1289 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(BasePtr.getOperand(0));
1290 GlobalValue *GV = 0;
1291 if (CP->isMachineConstantPoolEntry()) {
1292 ARMConstantPoolValue *ACPV = (ARMConstantPoolValue*)CP->getMachineCPVal();
1293 GV = ACPV->getGV();
1294 } else
1295 GV = dyn_cast<GlobalValue>(CP->getConstVal());
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001296 if (!GV) {
1297 ReplaceUses(Op.getValue(0), Chain);
1298 return NULL;
Evan Chenge5ad88e2008-12-10 21:54:21 +00001299 }
Jim Grosbach764ab522009-08-11 15:33:49 +00001300
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001301 SDValue Tmp1 = CurDAG->getTargetFrameIndex(FINode->getIndex(),
1302 TLI.getPointerTy());
1303 SDValue Tmp2 = CurDAG->getTargetGlobalAddress(GV, TLI.getPointerTy());
1304 SDValue Ops[] = { Tmp1, Tmp2, Chain };
1305 return CurDAG->getTargetNode(TargetInstrInfo::DECLARE, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001306 MVT::Other, Ops, 3);
Evan Chengee568cf2007-07-05 07:15:27 +00001307 }
Bob Wilson5bafff32009-06-22 23:27:02 +00001308
Bob Wilson5bafff32009-06-22 23:27:02 +00001309 case ISD::VECTOR_SHUFFLE: {
Owen Andersone50ed302009-08-10 22:56:29 +00001310 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00001311
1312 // Match 128-bit splat to VDUPLANEQ. (This could be done with a Pat in
1313 // ARMInstrNEON.td but it is awkward because the shuffle mask needs to be
1314 // transformed first into a lane number and then to both a subregister
1315 // index and an adjusted lane number.) If the source operand is a
1316 // SCALAR_TO_VECTOR, leave it so it will be matched later as a VDUP.
1317 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1318 if (VT.is128BitVector() && SVOp->isSplat() &&
1319 Op.getOperand(0).getOpcode() != ISD::SCALAR_TO_VECTOR &&
1320 Op.getOperand(1).getOpcode() == ISD::UNDEF) {
1321 unsigned LaneVal = SVOp->getSplatIndex();
1322
Owen Andersone50ed302009-08-10 22:56:29 +00001323 EVT HalfVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00001324 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001325 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001326 default: llvm_unreachable("unhandled VDUP splat type");
Owen Anderson825b72b2009-08-11 20:47:22 +00001327 case MVT::i8: Opc = ARM::VDUPLN8q; HalfVT = MVT::v8i8; break;
1328 case MVT::i16: Opc = ARM::VDUPLN16q; HalfVT = MVT::v4i16; break;
1329 case MVT::i32: Opc = ARM::VDUPLN32q; HalfVT = MVT::v2i32; break;
1330 case MVT::f32: Opc = ARM::VDUPLNfq; HalfVT = MVT::v2f32; break;
Bob Wilson5bafff32009-06-22 23:27:02 +00001331 }
1332
1333 // The source operand needs to be changed to a subreg of the original
1334 // 128-bit operand, and the lane number needs to be adjusted accordingly.
1335 unsigned NumElts = VT.getVectorNumElements() / 2;
1336 unsigned SRVal = (LaneVal < NumElts ? arm_dsubreg_0 : arm_dsubreg_1);
Owen Anderson825b72b2009-08-11 20:47:22 +00001337 SDValue SR = CurDAG->getTargetConstant(SRVal, MVT::i32);
1338 SDValue NewLane = CurDAG->getTargetConstant(LaneVal % NumElts, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001339 SDNode *SubReg = CurDAG->getTargetNode(TargetInstrInfo::EXTRACT_SUBREG,
1340 dl, HalfVT, N->getOperand(0), SR);
1341 return CurDAG->SelectNodeTo(N, Opc, VT, SDValue(SubReg, 0), NewLane);
1342 }
1343
1344 break;
1345 }
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001346
1347 case ARMISD::VLD2D: {
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001348 SDValue MemAddr, MemUpdate, MemOpc;
1349 if (!SelectAddrMode6(Op, N->getOperand(1), MemAddr, MemUpdate, MemOpc))
1350 return NULL;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001351 unsigned Opc = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001352 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00001353 switch (VT.getSimpleVT().SimpleTy) {
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001354 default: llvm_unreachable("unhandled VLD2D type");
Owen Anderson825b72b2009-08-11 20:47:22 +00001355 case MVT::v8i8: Opc = ARM::VLD2d8; break;
1356 case MVT::v4i16: Opc = ARM::VLD2d16; break;
1357 case MVT::v2f32:
1358 case MVT::v2i32: Opc = ARM::VLD2d32; break;
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001359 }
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001360 SDValue Chain = N->getOperand(0);
1361 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, Chain };
1362 return CurDAG->getTargetNode(Opc, dl, VT, VT, MVT::Other, Ops, 4);
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001363 }
1364
1365 case ARMISD::VLD3D: {
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001366 SDValue MemAddr, MemUpdate, MemOpc;
1367 if (!SelectAddrMode6(Op, N->getOperand(1), MemAddr, MemUpdate, MemOpc))
1368 return NULL;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001369 unsigned Opc = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001370 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00001371 switch (VT.getSimpleVT().SimpleTy) {
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001372 default: llvm_unreachable("unhandled VLD3D type");
Owen Anderson825b72b2009-08-11 20:47:22 +00001373 case MVT::v8i8: Opc = ARM::VLD3d8; break;
1374 case MVT::v4i16: Opc = ARM::VLD3d16; break;
1375 case MVT::v2f32:
1376 case MVT::v2i32: Opc = ARM::VLD3d32; break;
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001377 }
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001378 SDValue Chain = N->getOperand(0);
1379 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, Chain };
1380 return CurDAG->getTargetNode(Opc, dl, VT, VT, VT, MVT::Other, Ops, 4);
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001381 }
1382
1383 case ARMISD::VLD4D: {
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001384 SDValue MemAddr, MemUpdate, MemOpc;
1385 if (!SelectAddrMode6(Op, N->getOperand(1), MemAddr, MemUpdate, MemOpc))
1386 return NULL;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001387 unsigned Opc = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001388 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00001389 switch (VT.getSimpleVT().SimpleTy) {
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001390 default: llvm_unreachable("unhandled VLD4D type");
Owen Anderson825b72b2009-08-11 20:47:22 +00001391 case MVT::v8i8: Opc = ARM::VLD4d8; break;
1392 case MVT::v4i16: Opc = ARM::VLD4d16; break;
1393 case MVT::v2f32:
1394 case MVT::v2i32: Opc = ARM::VLD4d32; break;
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001395 }
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001396 SDValue Chain = N->getOperand(0);
1397 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, Chain };
Owen Andersone50ed302009-08-10 22:56:29 +00001398 std::vector<EVT> ResTys(4, VT);
Owen Anderson825b72b2009-08-11 20:47:22 +00001399 ResTys.push_back(MVT::Other);
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001400 return CurDAG->getTargetNode(Opc, dl, ResTys, Ops, 4);
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001401 }
Bob Wilsonb36ec862009-08-06 18:47:44 +00001402
1403 case ARMISD::VST2D: {
1404 SDValue MemAddr, MemUpdate, MemOpc;
1405 if (!SelectAddrMode6(Op, N->getOperand(1), MemAddr, MemUpdate, MemOpc))
1406 return NULL;
1407 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001408 switch (N->getOperand(2).getValueType().getSimpleVT().SimpleTy) {
Bob Wilsonb36ec862009-08-06 18:47:44 +00001409 default: llvm_unreachable("unhandled VST2D type");
Owen Anderson825b72b2009-08-11 20:47:22 +00001410 case MVT::v8i8: Opc = ARM::VST2d8; break;
1411 case MVT::v4i16: Opc = ARM::VST2d16; break;
1412 case MVT::v2f32:
1413 case MVT::v2i32: Opc = ARM::VST2d32; break;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001414 }
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001415 SDValue Chain = N->getOperand(0);
Bob Wilsonb36ec862009-08-06 18:47:44 +00001416 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001417 N->getOperand(2), N->getOperand(3), Chain };
1418 return CurDAG->getTargetNode(Opc, dl, MVT::Other, Ops, 6);
Bob Wilsonb36ec862009-08-06 18:47:44 +00001419 }
1420
1421 case ARMISD::VST3D: {
1422 SDValue MemAddr, MemUpdate, MemOpc;
1423 if (!SelectAddrMode6(Op, N->getOperand(1), MemAddr, MemUpdate, MemOpc))
1424 return NULL;
1425 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001426 switch (N->getOperand(2).getValueType().getSimpleVT().SimpleTy) {
Bob Wilsonb36ec862009-08-06 18:47:44 +00001427 default: llvm_unreachable("unhandled VST3D type");
Owen Anderson825b72b2009-08-11 20:47:22 +00001428 case MVT::v8i8: Opc = ARM::VST3d8; break;
1429 case MVT::v4i16: Opc = ARM::VST3d16; break;
1430 case MVT::v2f32:
1431 case MVT::v2i32: Opc = ARM::VST3d32; break;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001432 }
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001433 SDValue Chain = N->getOperand(0);
Bob Wilsonb36ec862009-08-06 18:47:44 +00001434 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1435 N->getOperand(2), N->getOperand(3),
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001436 N->getOperand(4), Chain };
1437 return CurDAG->getTargetNode(Opc, dl, MVT::Other, Ops, 7);
Bob Wilsonb36ec862009-08-06 18:47:44 +00001438 }
1439
1440 case ARMISD::VST4D: {
1441 SDValue MemAddr, MemUpdate, MemOpc;
1442 if (!SelectAddrMode6(Op, N->getOperand(1), MemAddr, MemUpdate, MemOpc))
1443 return NULL;
1444 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001445 switch (N->getOperand(2).getValueType().getSimpleVT().SimpleTy) {
Bob Wilsonb36ec862009-08-06 18:47:44 +00001446 default: llvm_unreachable("unhandled VST4D type");
Owen Anderson825b72b2009-08-11 20:47:22 +00001447 case MVT::v8i8: Opc = ARM::VST4d8; break;
1448 case MVT::v4i16: Opc = ARM::VST4d16; break;
1449 case MVT::v2f32:
1450 case MVT::v2i32: Opc = ARM::VST4d32; break;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001451 }
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001452 SDValue Chain = N->getOperand(0);
Bob Wilsonb36ec862009-08-06 18:47:44 +00001453 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1454 N->getOperand(2), N->getOperand(3),
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001455 N->getOperand(4), N->getOperand(5), Chain };
1456 return CurDAG->getTargetNode(Opc, dl, MVT::Other, Ops, 8);
Bob Wilsonb36ec862009-08-06 18:47:44 +00001457 }
Bob Wilson64efd902009-08-08 05:53:00 +00001458
1459 case ISD::INTRINSIC_WO_CHAIN: {
1460 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
Owen Andersone50ed302009-08-10 22:56:29 +00001461 EVT VT = N->getValueType(0);
Bob Wilson64efd902009-08-08 05:53:00 +00001462 unsigned Opc = 0;
1463
1464 // Match intrinsics that return multiple values.
1465 switch (IntNo) {
1466 default: break;
1467
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001468 case Intrinsic::arm_neon_vtrn:
Owen Anderson825b72b2009-08-11 20:47:22 +00001469 switch (VT.getSimpleVT().SimpleTy) {
Bob Wilson64efd902009-08-08 05:53:00 +00001470 default: return NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001471 case MVT::v8i8: Opc = ARM::VTRNd8; break;
1472 case MVT::v4i16: Opc = ARM::VTRNd16; break;
1473 case MVT::v2f32:
1474 case MVT::v2i32: Opc = ARM::VTRNd32; break;
1475 case MVT::v16i8: Opc = ARM::VTRNq8; break;
1476 case MVT::v8i16: Opc = ARM::VTRNq16; break;
1477 case MVT::v4f32:
1478 case MVT::v4i32: Opc = ARM::VTRNq32; break;
Bob Wilson64efd902009-08-08 05:53:00 +00001479 }
1480 return CurDAG->getTargetNode(Opc, dl, VT, VT, N->getOperand(1),
1481 N->getOperand(2));
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001482
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001483 case Intrinsic::arm_neon_vuzp:
Owen Anderson825b72b2009-08-11 20:47:22 +00001484 switch (VT.getSimpleVT().SimpleTy) {
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001485 default: return NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001486 case MVT::v8i8: Opc = ARM::VUZPd8; break;
1487 case MVT::v4i16: Opc = ARM::VUZPd16; break;
1488 case MVT::v2f32:
1489 case MVT::v2i32: Opc = ARM::VUZPd32; break;
1490 case MVT::v16i8: Opc = ARM::VUZPq8; break;
1491 case MVT::v8i16: Opc = ARM::VUZPq16; break;
1492 case MVT::v4f32:
1493 case MVT::v4i32: Opc = ARM::VUZPq32; break;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001494 }
1495 return CurDAG->getTargetNode(Opc, dl, VT, VT, N->getOperand(1),
1496 N->getOperand(2));
1497
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001498 case Intrinsic::arm_neon_vzip:
Owen Anderson825b72b2009-08-11 20:47:22 +00001499 switch (VT.getSimpleVT().SimpleTy) {
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001500 default: return NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001501 case MVT::v8i8: Opc = ARM::VZIPd8; break;
1502 case MVT::v4i16: Opc = ARM::VZIPd16; break;
1503 case MVT::v2f32:
1504 case MVT::v2i32: Opc = ARM::VZIPd32; break;
1505 case MVT::v16i8: Opc = ARM::VZIPq8; break;
1506 case MVT::v8i16: Opc = ARM::VZIPq16; break;
1507 case MVT::v4f32:
1508 case MVT::v4i32: Opc = ARM::VZIPq32; break;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001509 }
1510 return CurDAG->getTargetNode(Opc, dl, VT, VT, N->getOperand(1),
1511 N->getOperand(2));
Bob Wilson64efd902009-08-08 05:53:00 +00001512 }
1513 break;
1514 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001515 }
1516
Evan Chenga8e29892007-01-19 07:51:42 +00001517 return SelectCode(Op);
1518}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001519
Bob Wilson224c2442009-05-19 05:53:42 +00001520bool ARMDAGToDAGISel::
1521SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
1522 std::vector<SDValue> &OutOps) {
1523 assert(ConstraintCode == 'm' && "unexpected asm memory constraint");
1524
1525 SDValue Base, Offset, Opc;
1526 if (!SelectAddrMode2(Op, Op, Base, Offset, Opc))
1527 return true;
Jim Grosbach764ab522009-08-11 15:33:49 +00001528
Bob Wilson224c2442009-05-19 05:53:42 +00001529 OutOps.push_back(Base);
1530 OutOps.push_back(Offset);
1531 OutOps.push_back(Opc);
1532 return false;
1533}
1534
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001535/// createARMISelDag - This pass converts a legalized DAG into a
1536/// ARM-specific DAG, ready for instruction scheduling.
1537///
Anton Korobeynikovd49ea772009-06-26 21:28:53 +00001538FunctionPass *llvm::createARMISelDag(ARMBaseTargetMachine &TM) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001539 return new ARMDAGToDAGISel(TM);
1540}