Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===// |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the ARM instructions in TableGen format. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 14 | //===----------------------------------------------------------------------===// |
| 15 | // ARM specific DAG Nodes. |
| 16 | // |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 17 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 18 | // Type profiles. |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 19 | def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>; |
| 20 | def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 21 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 22 | def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>; |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 23 | |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 24 | def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>; |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 25 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 26 | def SDT_ARMCMov : SDTypeProfile<1, 3, |
| 27 | [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, |
| 28 | SDTCisVT<3, i32>]>; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 29 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 30 | def SDT_ARMBrcond : SDTypeProfile<0, 2, |
| 31 | [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>; |
| 32 | |
| 33 | def SDT_ARMBrJT : SDTypeProfile<0, 3, |
| 34 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 35 | SDTCisVT<2, i32>]>; |
| 36 | |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 37 | def SDT_ARMBr2JT : SDTypeProfile<0, 4, |
| 38 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 39 | SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; |
| 40 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 41 | def SDT_ARMBCC_i64 : SDTypeProfile<0, 6, |
| 42 | [SDTCisVT<0, i32>, |
| 43 | SDTCisVT<1, i32>, SDTCisVT<2, i32>, |
| 44 | SDTCisVT<3, i32>, SDTCisVT<4, i32>, |
| 45 | SDTCisVT<5, OtherVT>]>; |
| 46 | |
Bill Wendling | ac3b935 | 2010-08-29 03:02:28 +0000 | [diff] [blame] | 47 | def SDT_ARMAnd : SDTypeProfile<1, 2, |
| 48 | [SDTCisVT<0, i32>, SDTCisVT<1, i32>, |
| 49 | SDTCisVT<2, i32>]>; |
| 50 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 51 | def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>; |
| 52 | |
| 53 | def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, |
| 54 | SDTCisPtrTy<1>, SDTCisVT<2, i32>]>; |
| 55 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 56 | def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 57 | def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>, |
| 58 | SDTCisInt<2>]>; |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 59 | def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>; |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 60 | |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 61 | def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>; |
| 62 | |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 63 | def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 64 | |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 65 | def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>; |
| 66 | |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 67 | def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, |
| 68 | SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; |
| 69 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 70 | // Node definitions. |
| 71 | def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>; |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 72 | def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>; |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 73 | def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>; |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 74 | def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 75 | |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 76 | def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 77 | [SDNPHasChain, SDNPOutGlue]>; |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 78 | def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 79 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 80 | |
| 81 | def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 82 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 83 | SDNPVariadic]>; |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 84 | def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 85 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 86 | SDNPVariadic]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 87 | def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 88 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 89 | SDNPVariadic]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 90 | |
Chris Lattner | 48be23c | 2008-01-15 22:02:54 +0000 | [diff] [blame] | 91 | def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 92 | [SDNPHasChain, SDNPOptInGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 93 | |
| 94 | def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 95 | [SDNPInGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 96 | |
| 97 | def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 98 | [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 99 | |
| 100 | def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT, |
| 101 | [SDNPHasChain]>; |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 102 | def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT, |
| 103 | [SDNPHasChain]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 104 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 105 | def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64, |
| 106 | [SDNPHasChain]>; |
| 107 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 108 | def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 109 | [SDNPOutGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 110 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 111 | def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 112 | [SDNPOutGlue, SDNPCommutative]>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 113 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 114 | def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>; |
| 115 | |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 116 | def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>; |
| 117 | def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>; |
| 118 | def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>; |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 119 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 120 | def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>; |
Jim Grosbach | 23ff7cf | 2010-05-26 20:22:18 +0000 | [diff] [blame] | 121 | def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", |
| 122 | SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>; |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 123 | def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP", |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 124 | SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>; |
| 125 | def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP", |
| 126 | SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>; |
| 127 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 128 | |
Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 129 | def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER, |
| 130 | [SDNPHasChain]>; |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 131 | def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER, |
Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 132 | [SDNPHasChain]>; |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 133 | def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch, |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 134 | [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>; |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 135 | |
Evan Cheng | f609bb8 | 2010-01-19 00:44:15 +0000 | [diff] [blame] | 136 | def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>; |
| 137 | |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 138 | def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 139 | [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 140 | |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 141 | |
| 142 | def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>; |
| 143 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 144 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 145 | // ARM Instruction Predicate Definitions. |
| 146 | // |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 147 | def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 148 | def NoV4T : Predicate<"!Subtarget->hasV4TOps()">; |
| 149 | def HasV5T : Predicate<"Subtarget->hasV5TOps()">; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 150 | def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate; |
| 151 | def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate; |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 152 | def NoV6 : Predicate<"!Subtarget->hasV6Ops()">; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 153 | def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 154 | def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 155 | def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 156 | def NoVFP : Predicate<"!Subtarget->hasVFP2()">; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 157 | def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate; |
| 158 | def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate; |
| 159 | def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate; |
Bob Wilson | 0406356 | 2010-12-15 22:14:12 +0000 | [diff] [blame] | 160 | def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 161 | def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate; |
| 162 | def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">, |
| 163 | AssemblerPredicate; |
| 164 | def HasDB : Predicate<"Subtarget->hasDataBarrier()">, |
| 165 | AssemblerPredicate; |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 166 | def HasMP : Predicate<"Subtarget->hasMPExtension()">, |
| 167 | AssemblerPredicate; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 168 | def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">; |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 169 | def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 170 | def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 171 | def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 172 | def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate; |
| 173 | def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 174 | def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">; |
| 175 | def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 176 | |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 177 | // FIXME: Eventually this will be just "hasV6T2Ops". |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 178 | def UseMovt : Predicate<"Subtarget->useMovt()">; |
| 179 | def DontUseMovt : Predicate<"!Subtarget->useMovt()">; |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 180 | def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">; |
Jim Grosbach | 2676737 | 2010-03-24 22:31:46 +0000 | [diff] [blame] | 181 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 182 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 183 | // ARM Flag Definitions. |
| 184 | |
| 185 | class RegConstraint<string C> { |
| 186 | string Constraints = C; |
| 187 | } |
| 188 | |
| 189 | //===----------------------------------------------------------------------===// |
| 190 | // ARM specific transformation functions and pattern fragments. |
| 191 | // |
| 192 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 193 | // so_imm_neg_XFORM - Return a so_imm value packed into the format described for |
| 194 | // so_imm_neg def below. |
| 195 | def so_imm_neg_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 196 | return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 197 | }]>; |
| 198 | |
| 199 | // so_imm_not_XFORM - Return a so_imm value packed into the format described for |
| 200 | // so_imm_not def below. |
| 201 | def so_imm_not_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 202 | return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 203 | }]>; |
| 204 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 205 | /// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15]. |
| 206 | def imm1_15 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 207 | return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 208 | }]>; |
| 209 | |
| 210 | /// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31]. |
| 211 | def imm16_31 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 212 | return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 213 | }]>; |
| 214 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 215 | def so_imm_neg : |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 216 | PatLeaf<(imm), [{ |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 217 | return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1; |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 218 | }], so_imm_neg_XFORM>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 219 | |
Evan Cheng | a251570 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 220 | def so_imm_not : |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 221 | PatLeaf<(imm), [{ |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 222 | return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1; |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 223 | }], so_imm_not_XFORM>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 224 | |
| 225 | // sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits. |
| 226 | def sext_16_node : PatLeaf<(i32 GPR:$a), [{ |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 227 | return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 228 | }]>; |
| 229 | |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 230 | /// Split a 32-bit immediate into two 16 bit parts. |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 231 | def hi16 : SDNodeXForm<imm, [{ |
| 232 | return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32); |
| 233 | }]>; |
| 234 | |
| 235 | def lo16AllZero : PatLeaf<(i32 imm), [{ |
| 236 | // Returns true if all low 16-bits are 0. |
| 237 | return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0; |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 238 | }], hi16>; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 239 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 240 | /// imm0_65535 predicate - True if the 32-bit immediate is in the range |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 241 | /// [0.65535]. |
| 242 | def imm0_65535 : PatLeaf<(i32 imm), [{ |
| 243 | return (uint32_t)N->getZExtValue() < 65536; |
| 244 | }]>; |
| 245 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 246 | class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>; |
| 247 | class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 248 | |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 249 | /// adde and sube predicates - True based on whether the carry flag output |
| 250 | /// will be needed or not. |
| 251 | def adde_dead_carry : |
| 252 | PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS), |
| 253 | [{return !N->hasAnyUseOfValue(1);}]>; |
| 254 | def sube_dead_carry : |
| 255 | PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS), |
| 256 | [{return !N->hasAnyUseOfValue(1);}]>; |
| 257 | def adde_live_carry : |
| 258 | PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS), |
| 259 | [{return N->hasAnyUseOfValue(1);}]>; |
| 260 | def sube_live_carry : |
| 261 | PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS), |
| 262 | [{return N->hasAnyUseOfValue(1);}]>; |
| 263 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 264 | // An 'and' node with a single use. |
| 265 | def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{ |
| 266 | return N->hasOneUse(); |
| 267 | }]>; |
| 268 | |
| 269 | // An 'xor' node with a single use. |
| 270 | def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{ |
| 271 | return N->hasOneUse(); |
| 272 | }]>; |
| 273 | |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 274 | // An 'fmul' node with a single use. |
| 275 | def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{ |
| 276 | return N->hasOneUse(); |
| 277 | }]>; |
| 278 | |
| 279 | // An 'fadd' node which checks for single non-hazardous use. |
| 280 | def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{ |
| 281 | return hasNoVMLxHazardUse(N); |
| 282 | }]>; |
| 283 | |
| 284 | // An 'fsub' node which checks for single non-hazardous use. |
| 285 | def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{ |
| 286 | return hasNoVMLxHazardUse(N); |
| 287 | }]>; |
| 288 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 289 | //===----------------------------------------------------------------------===// |
| 290 | // Operand Definitions. |
| 291 | // |
| 292 | |
| 293 | // Branch target. |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 294 | // FIXME: rename brtarget to t2_brtarget |
Jim Grosbach | c466b93 | 2010-11-11 18:04:49 +0000 | [diff] [blame] | 295 | def brtarget : Operand<OtherVT> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 296 | let EncoderMethod = "getBranchTargetOpValue"; |
Jim Grosbach | c466b93 | 2010-11-11 18:04:49 +0000 | [diff] [blame] | 297 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 298 | |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 299 | // FIXME: get rid of this one? |
Owen Anderson | c266600 | 2010-12-13 19:31:11 +0000 | [diff] [blame] | 300 | def uncondbrtarget : Operand<OtherVT> { |
| 301 | let EncoderMethod = "getUnconditionalBranchTargetOpValue"; |
| 302 | } |
| 303 | |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 304 | // Branch target for ARM. Handles conditional/unconditional |
| 305 | def br_target : Operand<OtherVT> { |
| 306 | let EncoderMethod = "getARMBranchTargetOpValue"; |
| 307 | } |
| 308 | |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 309 | // Call target. |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 310 | // FIXME: rename bltarget to t2_bl_target? |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 311 | def bltarget : Operand<i32> { |
| 312 | // Encoded the same as branch targets. |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 313 | let EncoderMethod = "getBranchTargetOpValue"; |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 314 | } |
| 315 | |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 316 | // Call target for ARM. Handles conditional/unconditional |
| 317 | // FIXME: rename bl_target to t2_bltarget? |
| 318 | def bl_target : Operand<i32> { |
| 319 | // Encoded the same as branch targets. |
| 320 | let EncoderMethod = "getARMBranchTargetOpValue"; |
| 321 | } |
| 322 | |
| 323 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 324 | // A list of registers separated by comma. Used by load/store multiple. |
Bill Wendling | 5991487 | 2010-11-08 00:39:58 +0000 | [diff] [blame] | 325 | def RegListAsmOperand : AsmOperandClass { |
| 326 | let Name = "RegList"; |
| 327 | let SuperClasses = []; |
| 328 | } |
| 329 | |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 330 | def DPRRegListAsmOperand : AsmOperandClass { |
| 331 | let Name = "DPRRegList"; |
| 332 | let SuperClasses = []; |
| 333 | } |
| 334 | |
| 335 | def SPRRegListAsmOperand : AsmOperandClass { |
| 336 | let Name = "SPRRegList"; |
| 337 | let SuperClasses = []; |
| 338 | } |
| 339 | |
Bill Wendling | 04863d0 | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 340 | def reglist : Operand<i32> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 341 | let EncoderMethod = "getRegisterListOpValue"; |
Bill Wendling | 04863d0 | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 342 | let ParserMatchClass = RegListAsmOperand; |
| 343 | let PrintMethod = "printRegisterList"; |
| 344 | } |
| 345 | |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 346 | def dpr_reglist : Operand<i32> { |
| 347 | let EncoderMethod = "getRegisterListOpValue"; |
| 348 | let ParserMatchClass = DPRRegListAsmOperand; |
| 349 | let PrintMethod = "printRegisterList"; |
| 350 | } |
| 351 | |
| 352 | def spr_reglist : Operand<i32> { |
| 353 | let EncoderMethod = "getRegisterListOpValue"; |
| 354 | let ParserMatchClass = SPRRegListAsmOperand; |
| 355 | let PrintMethod = "printRegisterList"; |
| 356 | } |
| 357 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 358 | // An operand for the CONSTPOOL_ENTRY pseudo-instruction. |
| 359 | def cpinst_operand : Operand<i32> { |
| 360 | let PrintMethod = "printCPInstOperand"; |
| 361 | } |
| 362 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 363 | // Local PC labels. |
| 364 | def pclabel : Operand<i32> { |
| 365 | let PrintMethod = "printPCLabel"; |
| 366 | } |
| 367 | |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 368 | // ADR instruction labels. |
| 369 | def adrlabel : Operand<i32> { |
| 370 | let EncoderMethod = "getAdrLabelOpValue"; |
| 371 | } |
| 372 | |
Owen Anderson | 498ec20 | 2010-10-27 22:49:00 +0000 | [diff] [blame] | 373 | def neon_vcvt_imm32 : Operand<i32> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 374 | let EncoderMethod = "getNEONVcvtImm32OpValue"; |
Owen Anderson | 498ec20 | 2010-10-27 22:49:00 +0000 | [diff] [blame] | 375 | } |
| 376 | |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 377 | // rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24. |
| 378 | def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{ |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 379 | int32_t v = (int32_t)N->getZExtValue(); |
| 380 | return v == 8 || v == 16 || v == 24; }]> { |
| 381 | let EncoderMethod = "getRotImmOpValue"; |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 382 | } |
| 383 | |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame^] | 384 | def ShifterAsmOperand : AsmOperandClass { |
| 385 | let Name = "Shifter"; |
| 386 | let SuperClasses = []; |
| 387 | } |
| 388 | |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 389 | // shift_imm: An integer that encodes a shift amount and the type of shift |
| 390 | // (currently either asr or lsl) using the same encoding used for the |
| 391 | // immediates in so_reg operands. |
| 392 | def shift_imm : Operand<i32> { |
| 393 | let PrintMethod = "printShiftImmOperand"; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame^] | 394 | let ParserMatchClass = ShifterAsmOperand; |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 395 | } |
| 396 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 397 | // shifter_operand operands: so_reg and so_imm. |
| 398 | def so_reg : Operand<i32>, // reg reg imm |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 399 | ComplexPattern<i32, 3, "SelectShifterOperandReg", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 400 | [shl,srl,sra,rotr]> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 401 | let EncoderMethod = "getSORegOpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 402 | let PrintMethod = "printSORegOperand"; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame^] | 403 | let MIOperandInfo = (ops GPR, GPR, shift_imm); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 404 | } |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 405 | def shift_so_reg : Operand<i32>, // reg reg imm |
| 406 | ComplexPattern<i32, 3, "SelectShiftShifterOperandReg", |
| 407 | [shl,srl,sra,rotr]> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 408 | let EncoderMethod = "getSORegOpValue"; |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 409 | let PrintMethod = "printSORegOperand"; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame^] | 410 | let MIOperandInfo = (ops GPR, GPR, shift_imm); |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 411 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 412 | |
| 413 | // so_imm - Match a 32-bit shifter_operand immediate operand, which is an |
Bob Wilson | 0998994 | 2011-02-07 17:43:06 +0000 | [diff] [blame] | 414 | // 8-bit immediate rotated by an arbitrary number of bits. |
Jakob Stoklund Olesen | 00d3dda | 2010-08-17 20:39:04 +0000 | [diff] [blame] | 415 | def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 416 | let EncoderMethod = "getSOImmOpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 417 | let PrintMethod = "printSOImmOperand"; |
| 418 | } |
| 419 | |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 420 | // Break so_imm's up into two pieces. This handles immediates with up to 16 |
| 421 | // bits set in them. This uses so_imm2part to match and so_imm2part_[12] to |
| 422 | // get the first/second pieces. |
Evan Cheng | 11c11f8 | 2010-11-12 23:46:13 +0000 | [diff] [blame] | 423 | def so_imm2part : PatLeaf<(imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 424 | return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue()); |
Evan Cheng | 11c11f8 | 2010-11-12 23:46:13 +0000 | [diff] [blame] | 425 | }]>; |
| 426 | |
| 427 | /// arm_i32imm - True for +V6T2, or true only if so_imm2part is true. |
| 428 | /// |
| 429 | def arm_i32imm : PatLeaf<(imm), [{ |
| 430 | if (Subtarget->hasV6T2Ops()) |
| 431 | return true; |
| 432 | return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue()); |
| 433 | }]>; |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 434 | |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 435 | /// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31]. |
| 436 | def imm0_31 : Operand<i32>, PatLeaf<(imm), [{ |
| 437 | return (int32_t)N->getZExtValue() < 32; |
| 438 | }]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 439 | |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 440 | /// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'. |
| 441 | def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{ |
| 442 | return (int32_t)N->getZExtValue() < 32; |
| 443 | }]> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 444 | let EncoderMethod = "getImmMinusOneOpValue"; |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 445 | } |
| 446 | |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 447 | // i32imm_hilo16 - For movt/movw - sets the MC Encoder method. |
Jason W Kim | 837caa9 | 2010-11-18 23:37:15 +0000 | [diff] [blame] | 448 | // The imm is split into imm{15-12}, imm{11-0} |
| 449 | // |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 450 | def i32imm_hilo16 : Operand<i32> { |
| 451 | let EncoderMethod = "getHiLo16ImmOpValue"; |
Jason W Kim | 837caa9 | 2010-11-18 23:37:15 +0000 | [diff] [blame] | 452 | } |
| 453 | |
Evan Cheng | a9688c4 | 2010-12-11 04:11:38 +0000 | [diff] [blame] | 454 | /// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield |
| 455 | /// e.g., 0xf000ffff |
| 456 | def bf_inv_mask_imm : Operand<i32>, |
| 457 | PatLeaf<(imm), [{ |
| 458 | return ARM::isBitFieldInvertedMask(N->getZExtValue()); |
| 459 | }] > { |
| 460 | let EncoderMethod = "getBitfieldInvertedMaskOpValue"; |
| 461 | let PrintMethod = "printBitfieldInvMaskImmOperand"; |
| 462 | } |
| 463 | |
Bruno Cardoso Lopes | a461d42 | 2011-01-18 20:45:56 +0000 | [diff] [blame] | 464 | /// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p |
| 465 | def lsb_pos_imm : Operand<i32>, PatLeaf<(imm), [{ |
| 466 | return isInt<5>(N->getSExtValue()); |
| 467 | }]>; |
| 468 | |
| 469 | /// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p |
| 470 | def width_imm : Operand<i32>, PatLeaf<(imm), [{ |
| 471 | return N->getSExtValue() > 0 && N->getSExtValue() <= 32; |
| 472 | }] > { |
| 473 | let EncoderMethod = "getMsbOpValue"; |
| 474 | } |
| 475 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 476 | // Define ARM specific addressing modes. |
| 477 | |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 478 | |
| 479 | // addrmode_imm12 := reg +/- imm12 |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 480 | // |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 481 | def addrmode_imm12 : Operand<i32>, |
| 482 | ComplexPattern<i32, 2, "SelectAddrModeImm12", []> { |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 483 | // 12-bit immediate operand. Note that instructions using this encode |
| 484 | // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other |
| 485 | // immediate values are as normal. |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 486 | |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 487 | let EncoderMethod = "getAddrModeImm12OpValue"; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 488 | let PrintMethod = "printAddrModeImm12Operand"; |
| 489 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 490 | } |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 491 | // ldst_so_reg := reg +/- reg shop imm |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 492 | // |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 493 | def ldst_so_reg : Operand<i32>, |
| 494 | ComplexPattern<i32, 3, "SelectLdStSOReg", []> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 495 | let EncoderMethod = "getLdStSORegOpValue"; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 496 | // FIXME: Simplify the printer |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 497 | let PrintMethod = "printAddrMode2Operand"; |
| 498 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 499 | } |
| 500 | |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 501 | // addrmode2 := reg +/- imm12 |
| 502 | // := reg +/- reg shop imm |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 503 | // |
| 504 | def addrmode2 : Operand<i32>, |
| 505 | ComplexPattern<i32, 3, "SelectAddrMode2", []> { |
Jim Grosbach | 683fc3e | 2010-12-10 20:53:44 +0000 | [diff] [blame] | 506 | let EncoderMethod = "getAddrMode2OpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 507 | let PrintMethod = "printAddrMode2Operand"; |
| 508 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 509 | } |
| 510 | |
| 511 | def am2offset : Operand<i32>, |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 512 | ComplexPattern<i32, 2, "SelectAddrMode2Offset", |
| 513 | [], [SDNPWantRoot]> { |
Jim Grosbach | 683fc3e | 2010-12-10 20:53:44 +0000 | [diff] [blame] | 514 | let EncoderMethod = "getAddrMode2OffsetOpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 515 | let PrintMethod = "printAddrMode2OffsetOperand"; |
| 516 | let MIOperandInfo = (ops GPR, i32imm); |
| 517 | } |
| 518 | |
| 519 | // addrmode3 := reg +/- reg |
| 520 | // addrmode3 := reg +/- imm8 |
| 521 | // |
| 522 | def addrmode3 : Operand<i32>, |
| 523 | ComplexPattern<i32, 3, "SelectAddrMode3", []> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 524 | let EncoderMethod = "getAddrMode3OpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 525 | let PrintMethod = "printAddrMode3Operand"; |
| 526 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 527 | } |
| 528 | |
| 529 | def am3offset : Operand<i32>, |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 530 | ComplexPattern<i32, 2, "SelectAddrMode3Offset", |
| 531 | [], [SDNPWantRoot]> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 532 | let EncoderMethod = "getAddrMode3OffsetOpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 533 | let PrintMethod = "printAddrMode3OffsetOperand"; |
| 534 | let MIOperandInfo = (ops GPR, i32imm); |
| 535 | } |
| 536 | |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 537 | // ldstm_mode := {ia, ib, da, db} |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 538 | // |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 539 | def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 540 | let EncoderMethod = "getLdStmModeOpValue"; |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 541 | let PrintMethod = "printLdStmModeOperand"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 542 | } |
| 543 | |
Bill Wendling | 5991487 | 2010-11-08 00:39:58 +0000 | [diff] [blame] | 544 | def MemMode5AsmOperand : AsmOperandClass { |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 545 | let Name = "MemMode5"; |
| 546 | let SuperClasses = []; |
| 547 | } |
| 548 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 549 | // addrmode5 := reg +/- imm8*4 |
| 550 | // |
| 551 | def addrmode5 : Operand<i32>, |
| 552 | ComplexPattern<i32, 2, "SelectAddrMode5", []> { |
| 553 | let PrintMethod = "printAddrMode5Operand"; |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 554 | let MIOperandInfo = (ops GPR:$base, i32imm); |
Bill Wendling | 5991487 | 2010-11-08 00:39:58 +0000 | [diff] [blame] | 555 | let ParserMatchClass = MemMode5AsmOperand; |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 556 | let EncoderMethod = "getAddrMode5OpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 557 | } |
| 558 | |
Bob Wilson | d3a0765 | 2011-02-07 17:43:09 +0000 | [diff] [blame] | 559 | // addrmode6 := reg with optional alignment |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 560 | // |
| 561 | def addrmode6 : Operand<i32>, |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 562 | ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{ |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 563 | let PrintMethod = "printAddrMode6Operand"; |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 564 | let MIOperandInfo = (ops GPR:$addr, i32imm); |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 565 | let EncoderMethod = "getAddrMode6AddressOpValue"; |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 566 | } |
| 567 | |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 568 | def am6offset : Operand<i32>, |
| 569 | ComplexPattern<i32, 1, "SelectAddrMode6Offset", |
| 570 | [], [SDNPWantRoot]> { |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 571 | let PrintMethod = "printAddrMode6OffsetOperand"; |
| 572 | let MIOperandInfo = (ops GPR); |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 573 | let EncoderMethod = "getAddrMode6OffsetOpValue"; |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 574 | } |
| 575 | |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 576 | // Special version of addrmode6 to handle alignment encoding for VLD-dup |
| 577 | // instructions, specifically VLD4-dup. |
| 578 | def addrmode6dup : Operand<i32>, |
| 579 | ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{ |
| 580 | let PrintMethod = "printAddrMode6Operand"; |
| 581 | let MIOperandInfo = (ops GPR:$addr, i32imm); |
| 582 | let EncoderMethod = "getAddrMode6DupAddressOpValue"; |
| 583 | } |
| 584 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 585 | // addrmodepc := pc + reg |
| 586 | // |
| 587 | def addrmodepc : Operand<i32>, |
| 588 | ComplexPattern<i32, 2, "SelectAddrModePC", []> { |
| 589 | let PrintMethod = "printAddrModePCOperand"; |
| 590 | let MIOperandInfo = (ops GPR, i32imm); |
| 591 | } |
| 592 | |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 593 | def nohash_imm : Operand<i32> { |
| 594 | let PrintMethod = "printNoHashImmediate"; |
Anton Korobeynikov | 8e9ece7 | 2009-08-08 23:10:41 +0000 | [diff] [blame] | 595 | } |
| 596 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 597 | def CoprocNumAsmOperand : AsmOperandClass { |
| 598 | let Name = "CoprocNum"; |
| 599 | let SuperClasses = []; |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 600 | let ParserMethod = "tryParseCoprocNumOperand"; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 601 | } |
| 602 | |
| 603 | def CoprocRegAsmOperand : AsmOperandClass { |
| 604 | let Name = "CoprocReg"; |
| 605 | let SuperClasses = []; |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 606 | let ParserMethod = "tryParseCoprocRegOperand"; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 607 | } |
| 608 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 609 | def p_imm : Operand<i32> { |
| 610 | let PrintMethod = "printPImmediate"; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 611 | let ParserMatchClass = CoprocNumAsmOperand; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 612 | } |
| 613 | |
| 614 | def c_imm : Operand<i32> { |
| 615 | let PrintMethod = "printCImmediate"; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 616 | let ParserMatchClass = CoprocRegAsmOperand; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 617 | } |
| 618 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 619 | //===----------------------------------------------------------------------===// |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 620 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 621 | include "ARMInstrFormats.td" |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 622 | |
| 623 | //===----------------------------------------------------------------------===// |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 624 | // Multiclass helpers... |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 625 | // |
| 626 | |
Evan Cheng | 3924f78 | 2008-08-29 07:36:24 +0000 | [diff] [blame] | 627 | /// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 628 | /// binop that produces a value. |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 629 | multiclass AsI1_bin_irs<bits<4> opcod, string opc, |
| 630 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 631 | PatFrag opnode, bit Commutable = 0> { |
Jim Grosbach | 663e339 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 632 | // The register-immediate version is re-materializable. This is useful |
| 633 | // in particular for taking the address of a local. |
| 634 | let isReMaterializable = 1 in { |
Jim Grosbach | 0de6ab3 | 2010-10-12 17:11:26 +0000 | [diff] [blame] | 635 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 636 | iii, opc, "\t$Rd, $Rn, $imm", |
| 637 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> { |
| 638 | bits<4> Rd; |
| 639 | bits<4> Rn; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 640 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 641 | let Inst{25} = 1; |
Jim Grosbach | 0de6ab3 | 2010-10-12 17:11:26 +0000 | [diff] [blame] | 642 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 643 | let Inst{15-12} = Rd; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 644 | let Inst{11-0} = imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 645 | } |
Jim Grosbach | 663e339 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 646 | } |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 647 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 648 | iir, opc, "\t$Rd, $Rn, $Rm", |
| 649 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> { |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 650 | bits<4> Rd; |
| 651 | bits<4> Rn; |
| 652 | bits<4> Rm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 653 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 654 | let isCommutable = Commutable; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 655 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 656 | let Inst{15-12} = Rd; |
| 657 | let Inst{11-4} = 0b00000000; |
| 658 | let Inst{3-0} = Rm; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 659 | } |
Jim Grosbach | ef324d7 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 660 | def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, |
| 661 | iis, opc, "\t$Rd, $Rn, $shift", |
| 662 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> { |
Jim Grosbach | 42fac8e | 2010-10-11 23:16:21 +0000 | [diff] [blame] | 663 | bits<4> Rd; |
| 664 | bits<4> Rn; |
Jim Grosbach | ef324d7 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 665 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 666 | let Inst{25} = 0; |
Jim Grosbach | 42fac8e | 2010-10-11 23:16:21 +0000 | [diff] [blame] | 667 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 668 | let Inst{15-12} = Rd; |
| 669 | let Inst{11-0} = shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 670 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 671 | } |
| 672 | |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 673 | /// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the |
Bob Wilson | a3e8bf8 | 2009-10-06 20:18:46 +0000 | [diff] [blame] | 674 | /// instruction modifies the CPSR register. |
Daniel Dunbar | 238100a | 2011-01-10 15:26:35 +0000 | [diff] [blame] | 675 | let isCodeGenOnly = 1, Defs = [CPSR] in { |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 676 | multiclass AI1_bin_s_irs<bits<4> opcod, string opc, |
| 677 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 678 | PatFrag opnode, bit Commutable = 0> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 679 | def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 680 | iii, opc, "\t$Rd, $Rn, $imm", |
| 681 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> { |
| 682 | bits<4> Rd; |
| 683 | bits<4> Rn; |
| 684 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 685 | let Inst{25} = 1; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 686 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 687 | let Inst{19-16} = Rn; |
| 688 | let Inst{15-12} = Rd; |
| 689 | let Inst{11-0} = imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 690 | } |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 691 | def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 692 | iir, opc, "\t$Rd, $Rn, $Rm", |
| 693 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> { |
| 694 | bits<4> Rd; |
| 695 | bits<4> Rn; |
| 696 | bits<4> Rm; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 697 | let isCommutable = Commutable; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 698 | let Inst{25} = 0; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 699 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 700 | let Inst{19-16} = Rn; |
| 701 | let Inst{15-12} = Rd; |
| 702 | let Inst{11-4} = 0b00000000; |
| 703 | let Inst{3-0} = Rm; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 704 | } |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 705 | def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, |
| 706 | iis, opc, "\t$Rd, $Rn, $shift", |
| 707 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> { |
| 708 | bits<4> Rd; |
| 709 | bits<4> Rn; |
| 710 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 711 | let Inst{25} = 0; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 712 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 713 | let Inst{19-16} = Rn; |
| 714 | let Inst{15-12} = Rd; |
| 715 | let Inst{11-0} = shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 716 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 717 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 718 | } |
| 719 | |
| 720 | /// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 721 | /// patterns. Similar to AsI1_bin_irs except the instruction does not produce |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 722 | /// a explicit result, only implicitly set CPSR. |
Bill Wendling | 0cce3dd | 2010-08-11 00:22:27 +0000 | [diff] [blame] | 723 | let isCompare = 1, Defs = [CPSR] in { |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 724 | multiclass AI1_cmp_irs<bits<4> opcod, string opc, |
| 725 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 726 | PatFrag opnode, bit Commutable = 0> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 727 | def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii, |
| 728 | opc, "\t$Rn, $imm", |
| 729 | [(opnode GPR:$Rn, so_imm:$imm)]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 730 | bits<4> Rn; |
| 731 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 732 | let Inst{25} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 733 | let Inst{20} = 1; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 734 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 735 | let Inst{15-12} = 0b0000; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 736 | let Inst{11-0} = imm; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 737 | } |
| 738 | def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir, |
| 739 | opc, "\t$Rn, $Rm", |
| 740 | [(opnode GPR:$Rn, GPR:$Rm)]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 741 | bits<4> Rn; |
| 742 | bits<4> Rm; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 743 | let isCommutable = Commutable; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 744 | let Inst{25} = 0; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 745 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 746 | let Inst{19-16} = Rn; |
| 747 | let Inst{15-12} = 0b0000; |
| 748 | let Inst{11-4} = 0b00000000; |
| 749 | let Inst{3-0} = Rm; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 750 | } |
| 751 | def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis, |
| 752 | opc, "\t$Rn, $shift", |
| 753 | [(opnode GPR:$Rn, so_reg:$shift)]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 754 | bits<4> Rn; |
| 755 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 756 | let Inst{25} = 0; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 757 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 758 | let Inst{19-16} = Rn; |
| 759 | let Inst{15-12} = 0b0000; |
| 760 | let Inst{11-0} = shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 761 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 762 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 763 | } |
| 764 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 765 | /// AI_ext_rrot - A unary operation with two forms: one whose operand is a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 766 | /// register and one whose operand is a register rotated by 8/16/24. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 767 | /// FIXME: Remove the 'r' variant. Its rot_imm is zero. |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 768 | multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 769 | def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm), |
| 770 | IIC_iEXTr, opc, "\t$Rd, $Rm", |
| 771 | [(set GPR:$Rd, (opnode GPR:$Rm))]>, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 772 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 197a8df | 2010-10-15 02:29:58 +0000 | [diff] [blame] | 773 | bits<4> Rd; |
| 774 | bits<4> Rm; |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 775 | let Inst{19-16} = 0b1111; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 776 | let Inst{15-12} = Rd; |
| 777 | let Inst{11-10} = 0b00; |
| 778 | let Inst{3-0} = Rm; |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 779 | } |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 780 | def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot), |
| 781 | IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot", |
| 782 | [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 783 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 197a8df | 2010-10-15 02:29:58 +0000 | [diff] [blame] | 784 | bits<4> Rd; |
| 785 | bits<4> Rm; |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 786 | bits<2> rot; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 787 | let Inst{19-16} = 0b1111; |
Jim Grosbach | 197a8df | 2010-10-15 02:29:58 +0000 | [diff] [blame] | 788 | let Inst{15-12} = Rd; |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 789 | let Inst{11-10} = rot; |
Jim Grosbach | 197a8df | 2010-10-15 02:29:58 +0000 | [diff] [blame] | 790 | let Inst{3-0} = Rm; |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 791 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 792 | } |
| 793 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 794 | multiclass AI_ext_rrot_np<bits<8> opcod, string opc> { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 795 | def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm), |
| 796 | IIC_iEXTr, opc, "\t$Rd, $Rm", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 797 | [/* For disassembly only; pattern left blank */]>, |
| 798 | Requires<[IsARM, HasV6]> { |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 799 | let Inst{19-16} = 0b1111; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 800 | let Inst{11-10} = 0b00; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 801 | } |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 802 | def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot), |
| 803 | IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 804 | [/* For disassembly only; pattern left blank */]>, |
| 805 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 806 | bits<2> rot; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 807 | let Inst{19-16} = 0b1111; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 808 | let Inst{11-10} = rot; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 809 | } |
| 810 | } |
| 811 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 812 | /// AI_exta_rrot - A binary operation with two forms: one whose operand is a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 813 | /// register and one whose operand is a register rotated by 8/16/24. |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 814 | multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 815 | def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 816 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm", |
| 817 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>, |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 818 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 75b7b87 | 2010-11-18 23:24:22 +0000 | [diff] [blame] | 819 | bits<4> Rd; |
| 820 | bits<4> Rm; |
| 821 | bits<4> Rn; |
| 822 | let Inst{19-16} = Rn; |
| 823 | let Inst{15-12} = Rd; |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 824 | let Inst{11-10} = 0b00; |
Jim Grosbach | 75b7b87 | 2010-11-18 23:24:22 +0000 | [diff] [blame] | 825 | let Inst{9-4} = 0b000111; |
| 826 | let Inst{3-0} = Rm; |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 827 | } |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 828 | def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, |
| 829 | rot_imm:$rot), |
| 830 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot", |
| 831 | [(set GPR:$Rd, (opnode GPR:$Rn, |
| 832 | (rotr GPR:$Rm, rot_imm:$rot)))]>, |
| 833 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 75b7b87 | 2010-11-18 23:24:22 +0000 | [diff] [blame] | 834 | bits<4> Rd; |
| 835 | bits<4> Rm; |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 836 | bits<4> Rn; |
| 837 | bits<2> rot; |
| 838 | let Inst{19-16} = Rn; |
Jim Grosbach | 75b7b87 | 2010-11-18 23:24:22 +0000 | [diff] [blame] | 839 | let Inst{15-12} = Rd; |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 840 | let Inst{11-10} = rot; |
Jim Grosbach | 75b7b87 | 2010-11-18 23:24:22 +0000 | [diff] [blame] | 841 | let Inst{9-4} = 0b000111; |
| 842 | let Inst{3-0} = Rm; |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 843 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 844 | } |
| 845 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 846 | // For disassembly only. |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 847 | multiclass AI_exta_rrot_np<bits<8> opcod, string opc> { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 848 | def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 849 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 850 | [/* For disassembly only; pattern left blank */]>, |
| 851 | Requires<[IsARM, HasV6]> { |
| 852 | let Inst{11-10} = 0b00; |
| 853 | } |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 854 | def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, |
| 855 | rot_imm:$rot), |
| 856 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 857 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 858 | Requires<[IsARM, HasV6]> { |
| 859 | bits<4> Rn; |
| 860 | bits<2> rot; |
| 861 | let Inst{19-16} = Rn; |
| 862 | let Inst{11-10} = rot; |
| 863 | } |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 864 | } |
| 865 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 866 | /// AI1_adde_sube_irs - Define instructions and patterns for adde and sube. |
| 867 | let Uses = [CPSR] in { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 868 | multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 869 | bit Commutable = 0> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 870 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 871 | DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm", |
| 872 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 873 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 874 | bits<4> Rd; |
| 875 | bits<4> Rn; |
| 876 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 877 | let Inst{25} = 1; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 878 | let Inst{15-12} = Rd; |
| 879 | let Inst{19-16} = Rn; |
| 880 | let Inst{11-0} = imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 881 | } |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 882 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 883 | DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm", |
| 884 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 885 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 886 | bits<4> Rd; |
| 887 | bits<4> Rn; |
| 888 | bits<4> Rm; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 889 | let Inst{11-4} = 0b00000000; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 890 | let Inst{25} = 0; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 891 | let isCommutable = Commutable; |
| 892 | let Inst{3-0} = Rm; |
| 893 | let Inst{15-12} = Rd; |
| 894 | let Inst{19-16} = Rn; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 895 | } |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 896 | def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 897 | DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift", |
| 898 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 899 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 900 | bits<4> Rd; |
| 901 | bits<4> Rn; |
| 902 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 903 | let Inst{25} = 0; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 904 | let Inst{11-0} = shift; |
| 905 | let Inst{15-12} = Rd; |
| 906 | let Inst{19-16} = Rn; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 907 | } |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 908 | } |
| 909 | // Carry setting variants |
Daniel Dunbar | 238100a | 2011-01-10 15:26:35 +0000 | [diff] [blame] | 910 | let isCodeGenOnly = 1, Defs = [CPSR] in { |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 911 | multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 912 | bit Commutable = 0> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 913 | def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 914 | DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"), |
| 915 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 916 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 917 | bits<4> Rd; |
| 918 | bits<4> Rn; |
| 919 | bits<12> imm; |
| 920 | let Inst{15-12} = Rd; |
| 921 | let Inst{19-16} = Rn; |
| 922 | let Inst{11-0} = imm; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 923 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 924 | let Inst{25} = 1; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 925 | } |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 926 | def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 927 | DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"), |
| 928 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 929 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 930 | bits<4> Rd; |
| 931 | bits<4> Rn; |
| 932 | bits<4> Rm; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 933 | let Inst{11-4} = 0b00000000; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 934 | let isCommutable = Commutable; |
| 935 | let Inst{3-0} = Rm; |
| 936 | let Inst{15-12} = Rd; |
| 937 | let Inst{19-16} = Rn; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 938 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 939 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 940 | } |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 941 | def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 942 | DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"), |
| 943 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 944 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 945 | bits<4> Rd; |
| 946 | bits<4> Rn; |
| 947 | bits<12> shift; |
| 948 | let Inst{11-0} = shift; |
| 949 | let Inst{15-12} = Rd; |
| 950 | let Inst{19-16} = Rn; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 951 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 952 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 953 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 954 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 955 | } |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 956 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 957 | |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 958 | let canFoldAsLoad = 1, isReMaterializable = 1 in { |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 959 | multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii, |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 960 | InstrItinClass iir, PatFrag opnode> { |
| 961 | // Note: We use the complex addrmode_imm12 rather than just an input |
| 962 | // GPR and a constrained immediate so that we can use this to match |
| 963 | // frame index references and avoid matching constant pool references. |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 964 | def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr), |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 965 | AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr", |
| 966 | [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> { |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 967 | bits<4> Rt; |
| 968 | bits<17> addr; |
| 969 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 970 | let Inst{19-16} = addr{16-13}; // Rn |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 971 | let Inst{15-12} = Rt; |
| 972 | let Inst{11-0} = addr{11-0}; // imm12 |
| 973 | } |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 974 | def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift), |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 975 | AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift", |
| 976 | [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> { |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 977 | bits<4> Rt; |
| 978 | bits<17> shift; |
| 979 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
| 980 | let Inst{19-16} = shift{16-13}; // Rn |
Jim Grosbach | e0ee08e | 2010-11-09 18:43:54 +0000 | [diff] [blame] | 981 | let Inst{15-12} = Rt; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 982 | let Inst{11-0} = shift{11-0}; |
| 983 | } |
| 984 | } |
| 985 | } |
| 986 | |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 987 | multiclass AI_str1<bit isByte, string opc, InstrItinClass iii, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 988 | InstrItinClass iir, PatFrag opnode> { |
| 989 | // Note: We use the complex addrmode_imm12 rather than just an input |
| 990 | // GPR and a constrained immediate so that we can use this to match |
| 991 | // frame index references and avoid matching constant pool references. |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 992 | def i12 : AI2ldst<0b010, 0, isByte, (outs), |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 993 | (ins GPR:$Rt, addrmode_imm12:$addr), |
| 994 | AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr", |
| 995 | [(opnode GPR:$Rt, addrmode_imm12:$addr)]> { |
| 996 | bits<4> Rt; |
| 997 | bits<17> addr; |
| 998 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 999 | let Inst{19-16} = addr{16-13}; // Rn |
| 1000 | let Inst{15-12} = Rt; |
| 1001 | let Inst{11-0} = addr{11-0}; // imm12 |
| 1002 | } |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1003 | def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift), |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1004 | AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift", |
| 1005 | [(opnode GPR:$Rt, ldst_so_reg:$shift)]> { |
| 1006 | bits<4> Rt; |
| 1007 | bits<17> shift; |
| 1008 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
| 1009 | let Inst{19-16} = shift{16-13}; // Rn |
Jim Grosbach | e0ee08e | 2010-11-09 18:43:54 +0000 | [diff] [blame] | 1010 | let Inst{15-12} = Rt; |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1011 | let Inst{11-0} = shift{11-0}; |
| 1012 | } |
| 1013 | } |
Rafael Espindola | 15a6c3e | 2006-10-16 17:57:20 +0000 | [diff] [blame] | 1014 | //===----------------------------------------------------------------------===// |
| 1015 | // Instructions |
| 1016 | //===----------------------------------------------------------------------===// |
| 1017 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1018 | //===----------------------------------------------------------------------===// |
| 1019 | // Miscellaneous Instructions. |
| 1020 | // |
Rafael Espindola | 6f602de | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 1021 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1022 | /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in |
| 1023 | /// the function. The first operand is the ID# for this instruction, the second |
| 1024 | /// is the index into the MachineConstantPool that this is, the third is the |
| 1025 | /// size in bytes of this constant pool entry. |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1026 | let neverHasSideEffects = 1, isNotDuplicable = 1 in |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1027 | def CONSTPOOL_ENTRY : |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1028 | PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx, |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1029 | i32imm:$size), NoItinerary, []>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1030 | |
Jim Grosbach | 4642ad3 | 2010-02-22 23:10:38 +0000 | [diff] [blame] | 1031 | // FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE |
| 1032 | // from removing one half of the matched pairs. That breaks PEI, which assumes |
| 1033 | // these will always be in pairs, and asserts if it finds otherwise. Better way? |
| 1034 | let Defs = [SP], Uses = [SP], hasSideEffects = 1 in { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1035 | def ADJCALLSTACKUP : |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1036 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1037 | [(ARMcallseq_end timm:$amt1, timm:$amt2)]>; |
Rafael Espindola | cdda88c | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 1038 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1039 | def ADJCALLSTACKDOWN : |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1040 | PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1041 | [(ARMcallseq_start timm:$amt)]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1042 | } |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 1043 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1044 | def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1045 | [/* For disassembly only; pattern left blank */]>, |
| 1046 | Requires<[IsARM, HasV6T2]> { |
| 1047 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1048 | let Inst{15-8} = 0b11110000; |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1049 | let Inst{7-0} = 0b00000000; |
| 1050 | } |
| 1051 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1052 | def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", |
| 1053 | [/* For disassembly only; pattern left blank */]>, |
| 1054 | Requires<[IsARM, HasV6T2]> { |
| 1055 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1056 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1057 | let Inst{7-0} = 0b00000001; |
| 1058 | } |
| 1059 | |
| 1060 | def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", |
| 1061 | [/* For disassembly only; pattern left blank */]>, |
| 1062 | Requires<[IsARM, HasV6T2]> { |
| 1063 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1064 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1065 | let Inst{7-0} = 0b00000010; |
| 1066 | } |
| 1067 | |
| 1068 | def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", |
| 1069 | [/* For disassembly only; pattern left blank */]>, |
| 1070 | Requires<[IsARM, HasV6T2]> { |
| 1071 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1072 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1073 | let Inst{7-0} = 0b00000011; |
| 1074 | } |
| 1075 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1076 | def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel", |
| 1077 | "\t$dst, $a, $b", |
| 1078 | [/* For disassembly only; pattern left blank */]>, |
| 1079 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1080 | bits<4> Rd; |
| 1081 | bits<4> Rn; |
| 1082 | bits<4> Rm; |
| 1083 | let Inst{3-0} = Rm; |
| 1084 | let Inst{15-12} = Rd; |
| 1085 | let Inst{19-16} = Rn; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1086 | let Inst{27-20} = 0b01101000; |
| 1087 | let Inst{7-4} = 0b1011; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1088 | let Inst{11-8} = 0b1111; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1089 | } |
| 1090 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1091 | def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "", |
| 1092 | [/* For disassembly only; pattern left blank */]>, |
| 1093 | Requires<[IsARM, HasV6T2]> { |
| 1094 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1095 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1096 | let Inst{7-0} = 0b00000100; |
| 1097 | } |
| 1098 | |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 1099 | // The i32imm operand $val can be used by a debugger to store more information |
| 1100 | // about the breakpoint. |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1101 | def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val", |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 1102 | [/* For disassembly only; pattern left blank */]>, |
| 1103 | Requires<[IsARM]> { |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1104 | bits<16> val; |
| 1105 | let Inst{3-0} = val{3-0}; |
| 1106 | let Inst{19-8} = val{15-4}; |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 1107 | let Inst{27-20} = 0b00010010; |
| 1108 | let Inst{7-4} = 0b0111; |
| 1109 | } |
| 1110 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1111 | // Change Processor State is a system instruction -- for disassembly and |
| 1112 | // parsing only. |
| 1113 | // FIXME: Since the asm parser has currently no clean way to handle optional |
| 1114 | // operands, create 3 versions of the same instruction. Once there's a clean |
| 1115 | // framework to represent optional operands, change this behavior. |
| 1116 | class CPS<dag iops, string asm_ops> |
| 1117 | : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops), |
| 1118 | [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> { |
| 1119 | bits<2> imod; |
| 1120 | bits<3> iflags; |
| 1121 | bits<5> mode; |
| 1122 | bit M; |
| 1123 | |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 1124 | let Inst{31-28} = 0b1111; |
| 1125 | let Inst{27-20} = 0b00010000; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1126 | let Inst{19-18} = imod; |
| 1127 | let Inst{17} = M; // Enabled if mode is set; |
| 1128 | let Inst{16} = 0; |
| 1129 | let Inst{8-6} = iflags; |
| 1130 | let Inst{5} = 0; |
| 1131 | let Inst{4-0} = mode; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 1132 | } |
| 1133 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1134 | let M = 1 in |
| 1135 | def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode), |
| 1136 | "$imod\t$iflags, $mode">; |
| 1137 | let mode = 0, M = 0 in |
| 1138 | def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">; |
| 1139 | |
| 1140 | let imod = 0, iflags = 0, M = 1 in |
| 1141 | def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">; |
| 1142 | |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1143 | // Preload signals the memory system of possible future data/instruction access. |
| 1144 | // These are for disassembly only. |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1145 | multiclass APreLoad<bits<1> read, bits<1> data, string opc> { |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1146 | |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 1147 | def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload, |
Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1148 | !strconcat(opc, "\t$addr"), |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1149 | [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> { |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1150 | bits<4> Rt; |
| 1151 | bits<17> addr; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1152 | let Inst{31-26} = 0b111101; |
| 1153 | let Inst{25} = 0; // 0 for immediate form |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1154 | let Inst{24} = data; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1155 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1156 | let Inst{22} = read; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1157 | let Inst{21-20} = 0b01; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1158 | let Inst{19-16} = addr{16-13}; // Rn |
Evan Cheng | c3a20ba | 2011-01-27 23:48:34 +0000 | [diff] [blame] | 1159 | let Inst{15-12} = 0b1111; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1160 | let Inst{11-0} = addr{11-0}; // imm12 |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1161 | } |
| 1162 | |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 1163 | def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload, |
Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1164 | !strconcat(opc, "\t$shift"), |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1165 | [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> { |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1166 | bits<17> shift; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1167 | let Inst{31-26} = 0b111101; |
| 1168 | let Inst{25} = 1; // 1 for register form |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1169 | let Inst{24} = data; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1170 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1171 | let Inst{22} = read; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1172 | let Inst{21-20} = 0b01; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1173 | let Inst{19-16} = shift{16-13}; // Rn |
Evan Cheng | c3a20ba | 2011-01-27 23:48:34 +0000 | [diff] [blame] | 1174 | let Inst{15-12} = 0b1111; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1175 | let Inst{11-0} = shift{11-0}; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1176 | } |
| 1177 | } |
| 1178 | |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1179 | defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>; |
| 1180 | defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>; |
| 1181 | defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1182 | |
Jim Grosbach | b3af5de | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 1183 | def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary, |
| 1184 | "setend\t$end", |
| 1185 | [/* For disassembly only; pattern left blank */]>, |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1186 | Requires<[IsARM]> { |
Jim Grosbach | b3af5de | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 1187 | bits<1> end; |
| 1188 | let Inst{31-10} = 0b1111000100000001000000; |
| 1189 | let Inst{9} = end; |
| 1190 | let Inst{8-0} = 0; |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1191 | } |
| 1192 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1193 | def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt", |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1194 | [/* For disassembly only; pattern left blank */]>, |
| 1195 | Requires<[IsARM, HasV7]> { |
Jim Grosbach | 6c354fd | 2010-10-13 21:32:30 +0000 | [diff] [blame] | 1196 | bits<4> opt; |
| 1197 | let Inst{27-4} = 0b001100100000111100001111; |
| 1198 | let Inst{3-0} = opt; |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1199 | } |
| 1200 | |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 1201 | // A5.4 Permanently UNDEFINED instructions. |
Evan Cheng | fb3611d | 2010-05-11 07:26:32 +0000 | [diff] [blame] | 1202 | let isBarrier = 1, isTerminator = 1 in |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 1203 | def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary, |
Jim Grosbach | 2e6ae13 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 1204 | "trap", [(trap)]>, |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 1205 | Requires<[IsARM]> { |
Bill Wendling | af2b573 | 2010-11-21 11:05:29 +0000 | [diff] [blame] | 1206 | let Inst = 0xe7ffdefe; |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 1207 | } |
| 1208 | |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1209 | // Address computation and loads and stores in PIC mode. |
Evan Cheng | eaa91b0 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 1210 | let isNotDuplicable = 1 in { |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1211 | def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p), |
| 1212 | Size4Bytes, IIC_iALUr, |
| 1213 | [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1214 | |
Evan Cheng | 325474e | 2008-01-07 23:56:57 +0000 | [diff] [blame] | 1215 | let AddedComplexity = 10 in { |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1216 | def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1217 | Size4Bytes, IIC_iLoad_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1218 | [(set GPR:$dst, (load addrmodepc:$addr))]>; |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 1219 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1220 | def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1221 | Size4Bytes, IIC_iLoad_bh_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1222 | [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>; |
Jim Grosbach | 160f8f0 | 2010-11-18 00:46:58 +0000 | [diff] [blame] | 1223 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1224 | def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1225 | Size4Bytes, IIC_iLoad_bh_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1226 | [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1227 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1228 | def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1229 | Size4Bytes, IIC_iLoad_bh_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1230 | [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1231 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1232 | def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1233 | Size4Bytes, IIC_iLoad_bh_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1234 | [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1235 | } |
Chris Lattner | 13c6310 | 2008-01-06 05:55:01 +0000 | [diff] [blame] | 1236 | let AddedComplexity = 10 in { |
Jim Grosbach | 9ef65cb | 2010-11-19 21:14:02 +0000 | [diff] [blame] | 1237 | def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1238 | Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1239 | |
Jim Grosbach | 9ef65cb | 2010-11-19 21:14:02 +0000 | [diff] [blame] | 1240 | def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Eric Christopher | a0f720f | 2011-01-15 00:25:09 +0000 | [diff] [blame] | 1241 | Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src, |
| 1242 | addrmodepc:$addr)]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1243 | |
Jim Grosbach | 9ef65cb | 2010-11-19 21:14:02 +0000 | [diff] [blame] | 1244 | def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1245 | Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1246 | } |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1247 | } // isNotDuplicable = 1 |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1248 | |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 1249 | |
| 1250 | // LEApcrel - Load a pc-relative address into a register without offending the |
| 1251 | // assembler. |
Bill Wendling | 8ca2fd6 | 2010-11-30 00:08:20 +0000 | [diff] [blame] | 1252 | let neverHasSideEffects = 1, isReMaterializable = 1 in |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1253 | // The 'adr' mnemonic encodes differently if the label is before or after |
Jim Grosbach | dff84b0 | 2010-12-02 00:28:45 +0000 | [diff] [blame] | 1254 | // the instruction. The {24-21} opcode bits are set by the fixup, as we don't |
| 1255 | // know until then which form of the instruction will be used. |
| 1256 | def ADR : AI1<0, (outs GPR:$Rd), (ins adrlabel:$label), |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1257 | MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> { |
Jim Grosbach | 85eb54c | 2010-11-17 23:33:14 +0000 | [diff] [blame] | 1258 | bits<4> Rd; |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1259 | bits<12> label; |
Jim Grosbach | 85eb54c | 2010-11-17 23:33:14 +0000 | [diff] [blame] | 1260 | let Inst{27-25} = 0b001; |
| 1261 | let Inst{20} = 0; |
| 1262 | let Inst{19-16} = 0b1111; |
| 1263 | let Inst{15-12} = Rd; |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1264 | let Inst{11-0} = label; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1265 | } |
Jim Grosbach | dff84b0 | 2010-12-02 00:28:45 +0000 | [diff] [blame] | 1266 | def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p), |
| 1267 | Size4Bytes, IIC_iALUi, []>; |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1268 | |
| 1269 | def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd), |
| 1270 | (ins i32imm:$label, nohash_imm:$id, pred:$p), |
| 1271 | Size4Bytes, IIC_iALUi, []>; |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 1272 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1273 | //===----------------------------------------------------------------------===// |
| 1274 | // Control Flow Instructions. |
| 1275 | // |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 1276 | |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1277 | let isReturn = 1, isTerminator = 1, isBarrier = 1 in { |
| 1278 | // ARMV4T and above |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1279 | def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br, |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1280 | "bx", "\tlr", [(ARMretflag)]>, |
| 1281 | Requires<[IsARM, HasV4T]> { |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1282 | let Inst{27-0} = 0b0001001011111111111100011110; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1283 | } |
| 1284 | |
| 1285 | // ARMV4 only |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 1286 | def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br, |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1287 | "mov", "\tpc, lr", [(ARMretflag)]>, |
| 1288 | Requires<[IsARM, NoV4T]> { |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1289 | let Inst{27-0} = 0b0001101000001111000000001110; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1290 | } |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1291 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 1292 | |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1293 | // Indirect branches |
| 1294 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1295 | // ARMV4T and above |
Jim Grosbach | 532c2f1 | 2010-11-30 00:24:05 +0000 | [diff] [blame] | 1296 | def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst", |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1297 | [(brind GPR:$dst)]>, |
| 1298 | Requires<[IsARM, HasV4T]> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1299 | bits<4> dst; |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1300 | let Inst{31-4} = 0b1110000100101111111111110001; |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 1301 | let Inst{3-0} = dst; |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1302 | } |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1303 | |
| 1304 | // ARMV4 only |
Jim Grosbach | 2e812e1 | 2010-11-30 18:56:36 +0000 | [diff] [blame] | 1305 | // FIXME: We would really like to define this as a vanilla ARMPat like: |
| 1306 | // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)> |
| 1307 | // With that, however, we can't set isBranch, isTerminator, etc.. |
| 1308 | def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst), |
| 1309 | Size4Bytes, IIC_Br, [(brind GPR:$dst)]>, |
| 1310 | Requires<[IsARM, NoV4T]>; |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1311 | } |
| 1312 | |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1313 | // All calls clobber the non-callee saved registers. SP is marked as |
| 1314 | // a use to prevent stack-pointer assignments that appear immediately |
| 1315 | // before calls from potentially appearing dead. |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1316 | let isCall = 1, |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1317 | // On non-Darwin platforms R9 is callee-saved. |
Jim Grosbach | 34e98e9 | 2011-03-12 00:51:00 +0000 | [diff] [blame] | 1318 | // FIXME: Do we really need a non-predicated version? If so, it should |
| 1319 | // at least be a pseudo instruction expanding to the predicated version |
| 1320 | // at MC lowering time. |
Evan Cheng | 756da12 | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 1321 | Defs = [R0, R1, R2, R3, R12, LR, |
| 1322 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 1323 | D16, D17, D18, D19, D20, D21, D22, D23, |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1324 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR], |
| 1325 | Uses = [SP] in { |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 1326 | def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops), |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1327 | IIC_Br, "bl\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1328 | [(ARMcall tglobaladdr:$func)]>, |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1329 | Requires<[IsARM, IsNotDarwin]> { |
| 1330 | let Inst{31-28} = 0b1110; |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 1331 | bits<24> func; |
| 1332 | let Inst{23-0} = func; |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1333 | } |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 1334 | |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 1335 | def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops), |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1336 | IIC_Br, "bl", "\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1337 | [(ARMcall_pred tglobaladdr:$func)]>, |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 1338 | Requires<[IsARM, IsNotDarwin]> { |
| 1339 | bits<24> func; |
| 1340 | let Inst{23-0} = func; |
| 1341 | } |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 1342 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1343 | // ARMv5T and above |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1344 | def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1345 | IIC_Br, "blx\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1346 | [(ARMcall GPR:$func)]>, |
| 1347 | Requires<[IsARM, HasV5T, IsNotDarwin]> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1348 | bits<4> func; |
Jim Grosbach | 817c1a6 | 2010-11-19 00:27:09 +0000 | [diff] [blame] | 1349 | let Inst{31-4} = 0b1110000100101111111111110011; |
Bob Wilson | 181d3fe | 2011-03-03 01:41:01 +0000 | [diff] [blame] | 1350 | let Inst{3-0} = func; |
| 1351 | } |
| 1352 | |
| 1353 | def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
| 1354 | IIC_Br, "blx", "\t$func", |
| 1355 | [(ARMcall_pred GPR:$func)]>, |
| 1356 | Requires<[IsARM, HasV5T, IsNotDarwin]> { |
| 1357 | bits<4> func; |
| 1358 | let Inst{27-4} = 0b000100101111111111110011; |
| 1359 | let Inst{3-0} = func; |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1360 | } |
| 1361 | |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 1362 | // ARMv4T |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 1363 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1364 | def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
| 1365 | Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, |
| 1366 | Requires<[IsARM, HasV4T, IsNotDarwin]>; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1367 | |
| 1368 | // ARMv4 |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1369 | def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
| 1370 | Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, |
| 1371 | Requires<[IsARM, NoV4T, IsNotDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1372 | } |
| 1373 | |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1374 | let isCall = 1, |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1375 | // On Darwin R9 is call-clobbered. |
| 1376 | // R7 is marked as a use to prevent frame-pointer assignments from being |
| 1377 | // moved above / below calls. |
Evan Cheng | 756da12 | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 1378 | Defs = [R0, R1, R2, R3, R9, R12, LR, |
| 1379 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 1380 | D16, D17, D18, D19, D20, D21, D22, D23, |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1381 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR], |
| 1382 | Uses = [R7, SP] in { |
Jim Grosbach | f859a54 | 2011-03-12 00:45:26 +0000 | [diff] [blame] | 1383 | def BLr9 : ARMPseudoInst<(outs), (ins bltarget:$func, variable_ops), |
| 1384 | Size4Bytes, IIC_Br, |
| 1385 | [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1386 | |
Jim Grosbach | f859a54 | 2011-03-12 00:45:26 +0000 | [diff] [blame] | 1387 | def BLr9_pred : ARMPseudoInst<(outs), |
| 1388 | (ins bltarget:$func, pred:$p, variable_ops), |
| 1389 | Size4Bytes, IIC_Br, |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1390 | [(ARMcall_pred tglobaladdr:$func)]>, |
Jim Grosbach | f859a54 | 2011-03-12 00:45:26 +0000 | [diff] [blame] | 1391 | Requires<[IsARM, IsDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1392 | |
| 1393 | // ARMv5T and above |
Jim Grosbach | f859a54 | 2011-03-12 00:45:26 +0000 | [diff] [blame] | 1394 | def BLXr9 : ARMPseudoInst<(outs), (ins GPR:$func, variable_ops), |
| 1395 | Size4Bytes, IIC_Br, |
| 1396 | [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1397 | |
Jim Grosbach | f859a54 | 2011-03-12 00:45:26 +0000 | [diff] [blame] | 1398 | def BLXr9_pred: ARMPseudoInst<(outs), (ins GPR:$func, pred:$p, variable_ops), |
| 1399 | Size4Bytes, IIC_Br, |
Bob Wilson | 181d3fe | 2011-03-03 01:41:01 +0000 | [diff] [blame] | 1400 | [(ARMcall_pred GPR:$func)]>, |
Jim Grosbach | f859a54 | 2011-03-12 00:45:26 +0000 | [diff] [blame] | 1401 | Requires<[IsARM, HasV5T, IsDarwin]>; |
Bob Wilson | 181d3fe | 2011-03-03 01:41:01 +0000 | [diff] [blame] | 1402 | |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 1403 | // ARMv4T |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 1404 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1405 | def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
| 1406 | Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, |
| 1407 | Requires<[IsARM, HasV4T, IsDarwin]>; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1408 | |
| 1409 | // ARMv4 |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1410 | def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
| 1411 | Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, |
| 1412 | Requires<[IsARM, NoV4T, IsDarwin]>; |
Rafael Espindola | 3557463 | 2006-07-18 17:00:30 +0000 | [diff] [blame] | 1413 | } |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 1414 | |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1415 | // Tail calls. |
| 1416 | |
Jim Grosbach | 5edf24e | 2011-03-15 00:30:40 +0000 | [diff] [blame] | 1417 | // FIXME: The Thumb versions of these should live in ARMInstrThumb.td |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1418 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in { |
| 1419 | // Darwin versions. |
| 1420 | let Defs = [R0, R1, R2, R3, R9, R12, |
| 1421 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 1422 | D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, |
| 1423 | D27, D28, D29, D30, D31, PC], |
| 1424 | Uses = [SP] in { |
Jim Grosbach | 5c86a0a | 2010-11-30 00:09:06 +0000 | [diff] [blame] | 1425 | def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops), |
| 1426 | IIC_Br, []>, Requires<[IsDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1427 | |
Jim Grosbach | 5c86a0a | 2010-11-30 00:09:06 +0000 | [diff] [blame] | 1428 | def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops), |
| 1429 | IIC_Br, []>, Requires<[IsDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1430 | |
Jim Grosbach | 5edf24e | 2011-03-15 00:30:40 +0000 | [diff] [blame] | 1431 | def TAILJMPd : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops), |
| 1432 | Size4Bytes, IIC_Br, |
Jim Grosbach | 5c86a0a | 2010-11-30 00:09:06 +0000 | [diff] [blame] | 1433 | []>, Requires<[IsARM, IsDarwin]>; |
Dale Johannesen | 7835f1f | 2010-07-08 01:18:23 +0000 | [diff] [blame] | 1434 | |
Jim Grosbach | 5edf24e | 2011-03-15 00:30:40 +0000 | [diff] [blame] | 1435 | def tTAILJMPd: tPseudoInst<(outs), (ins brtarget:$dst, variable_ops), |
| 1436 | Size4Bytes, IIC_Br, |
Jim Grosbach | 5c86a0a | 2010-11-30 00:09:06 +0000 | [diff] [blame] | 1437 | []>, Requires<[IsThumb, IsDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1438 | |
Jim Grosbach | 5edf24e | 2011-03-15 00:30:40 +0000 | [diff] [blame] | 1439 | def TAILJMPr : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops), |
| 1440 | Size4Bytes, IIC_Br, |
| 1441 | []>, Requires<[IsARM, IsDarwin]>; |
| 1442 | |
| 1443 | def tTAILJMPr : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops), |
| 1444 | Size4Bytes, IIC_Br, |
| 1445 | []>, Requires<[IsThumb, IsDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1446 | } |
| 1447 | |
| 1448 | // Non-Darwin versions (the difference is R9). |
| 1449 | let Defs = [R0, R1, R2, R3, R12, |
| 1450 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 1451 | D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, |
| 1452 | D27, D28, D29, D30, D31, PC], |
| 1453 | Uses = [SP] in { |
Jim Grosbach | 5c86a0a | 2010-11-30 00:09:06 +0000 | [diff] [blame] | 1454 | def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops), |
| 1455 | IIC_Br, []>, Requires<[IsNotDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1456 | |
Jim Grosbach | 5c86a0a | 2010-11-30 00:09:06 +0000 | [diff] [blame] | 1457 | def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops), |
| 1458 | IIC_Br, []>, Requires<[IsNotDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1459 | |
Jim Grosbach | 5edf24e | 2011-03-15 00:30:40 +0000 | [diff] [blame] | 1460 | def TAILJMPdND : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops), |
| 1461 | Size4Bytes, IIC_Br, |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1462 | []>, Requires<[IsARM, IsNotDarwin]>; |
Dale Johannesen | 1041680 | 2010-06-18 20:44:28 +0000 | [diff] [blame] | 1463 | |
Jim Grosbach | 5edf24e | 2011-03-15 00:30:40 +0000 | [diff] [blame] | 1464 | def tTAILJMPdND : tPseudoInst<(outs), (ins brtarget:$dst, variable_ops), |
| 1465 | Size4Bytes, IIC_Br, |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1466 | []>, Requires<[IsThumb, IsNotDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1467 | |
Jim Grosbach | 5edf24e | 2011-03-15 00:30:40 +0000 | [diff] [blame] | 1468 | def TAILJMPrND : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops), |
| 1469 | Size4Bytes, IIC_Br, |
| 1470 | []>, Requires<[IsARM, IsNotDarwin]>; |
| 1471 | def tTAILJMPrND : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops), |
| 1472 | Size4Bytes, IIC_Br, |
| 1473 | []>, Requires<[IsThumb, IsNotDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1474 | } |
| 1475 | } |
| 1476 | |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1477 | let isBranch = 1, isTerminator = 1 in { |
Jim Grosbach | 72422d3 | 2011-03-11 23:24:15 +0000 | [diff] [blame] | 1478 | // B is "predicable" since it's just a Bcc with an 'always' condition. |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1479 | let isBarrier = 1 in { |
Evan Cheng | 5ada199 | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 1480 | let isPredicable = 1 in |
Jim Grosbach | cea5afc | 2011-03-11 23:25:21 +0000 | [diff] [blame] | 1481 | // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly |
| 1482 | // should be sufficient. |
Jim Grosbach | 72422d3 | 2011-03-11 23:24:15 +0000 | [diff] [blame] | 1483 | def B : ARMPseudoInst<(outs), (ins brtarget:$target), Size4Bytes, IIC_Br, |
| 1484 | [(br bb:$target)]>; |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1485 | |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1486 | let isNotDuplicable = 1, isIndirectBranch = 1 in { |
| 1487 | def BR_JTr : ARMPseudoInst<(outs), |
Jim Grosbach | 11fbff8 | 2010-11-29 18:53:24 +0000 | [diff] [blame] | 1488 | (ins GPR:$target, i32imm:$jt, i32imm:$id), |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1489 | SizeSpecial, IIC_Br, |
| 1490 | [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>; |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1491 | // FIXME: This shouldn't use the generic "addrmode2," but rather be split |
| 1492 | // into i12 and rs suffixed versions. |
| 1493 | def BR_JTm : ARMPseudoInst<(outs), |
Jim Grosbach | 11fbff8 | 2010-11-29 18:53:24 +0000 | [diff] [blame] | 1494 | (ins addrmode2:$target, i32imm:$jt, i32imm:$id), |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1495 | SizeSpecial, IIC_Br, |
Chris Lattner | a1ca91a | 2010-11-02 23:40:41 +0000 | [diff] [blame] | 1496 | [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt, |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1497 | imm:$id)]>; |
Jim Grosbach | 0eb49c5 | 2010-11-21 01:26:01 +0000 | [diff] [blame] | 1498 | def BR_JTadd : ARMPseudoInst<(outs), |
Jim Grosbach | 11fbff8 | 2010-11-29 18:53:24 +0000 | [diff] [blame] | 1499 | (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id), |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1500 | SizeSpecial, IIC_Br, |
Jim Grosbach | f8dabac | 2010-11-17 21:05:55 +0000 | [diff] [blame] | 1501 | [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt, |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1502 | imm:$id)]>; |
Chris Lattner | a1ca91a | 2010-11-02 23:40:41 +0000 | [diff] [blame] | 1503 | } // isNotDuplicable = 1, isIndirectBranch = 1 |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1504 | } // isBarrier = 1 |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1505 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1506 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1507 | // a two-value operand where a dag node expects two operands. :( |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 1508 | def Bcc : ABI<0b1010, (outs), (ins br_target:$target), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1509 | IIC_Br, "b", "\t$target", |
Jim Grosbach | c466b93 | 2010-11-11 18:04:49 +0000 | [diff] [blame] | 1510 | [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> { |
| 1511 | bits<24> target; |
| 1512 | let Inst{23-0} = target; |
| 1513 | } |
Rafael Espindola | 1ed3af1 | 2006-08-01 18:53:10 +0000 | [diff] [blame] | 1514 | } |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 1515 | |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1516 | // Branch and Exchange Jazelle -- for disassembly only |
| 1517 | def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func", |
| 1518 | [/* For disassembly only; pattern left blank */]> { |
| 1519 | let Inst{23-20} = 0b0010; |
| 1520 | //let Inst{19-8} = 0xfff; |
| 1521 | let Inst{7-4} = 0b0010; |
| 1522 | } |
| 1523 | |
Johnny Chen | 0296f3e | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 1524 | // Secure Monitor Call is a system instruction -- for disassembly only |
| 1525 | def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt", |
| 1526 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 06ef444 | 2010-10-13 22:38:23 +0000 | [diff] [blame] | 1527 | bits<4> opt; |
| 1528 | let Inst{23-4} = 0b01100000000000000111; |
| 1529 | let Inst{3-0} = opt; |
Johnny Chen | 0296f3e | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 1530 | } |
| 1531 | |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1532 | // Supervisor Call (Software Interrupt) -- for disassembly only |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1533 | let isCall = 1, Uses = [SP] in { |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1534 | def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc", |
Jim Grosbach | 06ef444 | 2010-10-13 22:38:23 +0000 | [diff] [blame] | 1535 | [/* For disassembly only; pattern left blank */]> { |
| 1536 | bits<24> svc; |
| 1537 | let Inst{23-0} = svc; |
| 1538 | } |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1539 | } |
Nick Lewycky | e27fa74 | 2011-03-17 01:46:14 +0000 | [diff] [blame] | 1540 | def : MnemonicAlias<"swi", "svc">; |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1541 | |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1542 | // Store Return State is a system instruction -- for disassembly only |
Chris Lattner | 39ee036 | 2010-10-31 19:10:56 +0000 | [diff] [blame] | 1543 | let isCodeGenOnly = 1 in { // FIXME: This should not use submode! |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 1544 | def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode), |
| 1545 | NoItinerary, "srs${amode}\tsp!, $mode", |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1546 | [/* For disassembly only; pattern left blank */]> { |
| 1547 | let Inst{31-28} = 0b1111; |
| 1548 | let Inst{22-20} = 0b110; // W = 1 |
| 1549 | } |
| 1550 | |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 1551 | def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode), |
| 1552 | NoItinerary, "srs${amode}\tsp, $mode", |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1553 | [/* For disassembly only; pattern left blank */]> { |
| 1554 | let Inst{31-28} = 0b1111; |
| 1555 | let Inst{22-20} = 0b100; // W = 0 |
| 1556 | } |
| 1557 | |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1558 | // Return From Exception is a system instruction -- for disassembly only |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 1559 | def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base), |
| 1560 | NoItinerary, "rfe${amode}\t$base!", |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1561 | [/* For disassembly only; pattern left blank */]> { |
| 1562 | let Inst{31-28} = 0b1111; |
| 1563 | let Inst{22-20} = 0b011; // W = 1 |
| 1564 | } |
| 1565 | |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 1566 | def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base), |
| 1567 | NoItinerary, "rfe${amode}\t$base", |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1568 | [/* For disassembly only; pattern left blank */]> { |
| 1569 | let Inst{31-28} = 0b1111; |
| 1570 | let Inst{22-20} = 0b001; // W = 0 |
| 1571 | } |
Chris Lattner | 39ee036 | 2010-10-31 19:10:56 +0000 | [diff] [blame] | 1572 | } // isCodeGenOnly = 1 |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1573 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1574 | //===----------------------------------------------------------------------===// |
| 1575 | // Load / store Instructions. |
| 1576 | // |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1577 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1578 | // Load |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1579 | |
| 1580 | |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1581 | defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si, |
Jim Grosbach | c1d3021 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 1582 | UnOpFrag<(load node:$Src)>>; |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1583 | defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si, |
Jim Grosbach | c1d3021 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 1584 | UnOpFrag<(zextloadi8 node:$Src)>>; |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1585 | defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1586 | BinOpFrag<(store node:$LHS, node:$RHS)>>; |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1587 | defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1588 | BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1589 | |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 1590 | // Special LDR for loads from non-pc-relative constpools. |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1591 | let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1, |
| 1592 | isReMaterializable = 1 in |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1593 | def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr), |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1594 | AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr", |
| 1595 | []> { |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1596 | bits<4> Rt; |
| 1597 | bits<17> addr; |
| 1598 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 1599 | let Inst{19-16} = 0b1111; |
| 1600 | let Inst{15-12} = Rt; |
| 1601 | let Inst{11-0} = addr{11-0}; // imm12 |
| 1602 | } |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 1603 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1604 | // Loads with zero extension |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 1605 | def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | 89e14c7 | 2010-11-17 18:11:11 +0000 | [diff] [blame] | 1606 | IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr", |
| 1607 | [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1608 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1609 | // Loads with sign extension |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 1610 | def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | 89e14c7 | 2010-11-17 18:11:11 +0000 | [diff] [blame] | 1611 | IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr", |
| 1612 | [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1613 | |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 1614 | def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | 89e14c7 | 2010-11-17 18:11:11 +0000 | [diff] [blame] | 1615 | IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr", |
| 1616 | [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>; |
Rafael Espindola | c391d16 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 1617 | |
Chris Lattner | a1ca91a | 2010-11-02 23:40:41 +0000 | [diff] [blame] | 1618 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1, |
| 1619 | isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring? |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 1620 | // FIXME: $dst2 isn't in the asm string as it's implied by $Rd (dst2 = Rd+1) |
| 1621 | // how to represent that such that tblgen is happy and we don't |
| 1622 | // mark this codegen only? |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1623 | // Load doubleword |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 1624 | def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2), |
| 1625 | (ins addrmode3:$addr), LdMiscFrm, |
| 1626 | IIC_iLoad_d_r, "ldrd", "\t$Rd, $addr", |
Misha Brukman | bf16f1d | 2009-08-27 14:14:21 +0000 | [diff] [blame] | 1627 | []>, Requires<[IsARM, HasV5TE]>; |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1628 | } |
Rafael Espindola | c391d16 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 1629 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1630 | // Indexed loads |
Jim Grosbach | df7e0f8 | 2010-11-13 01:28:30 +0000 | [diff] [blame] | 1631 | multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> { |
Jim Grosbach | 0f6e33b | 2010-11-13 01:07:20 +0000 | [diff] [blame] | 1632 | def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb), |
| 1633 | (ins addrmode2:$addr), IndexModePre, LdFrm, itin, |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1634 | opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> { |
| 1635 | // {17-14} Rn |
| 1636 | // {13} 1 == Rm, 0 == imm12 |
| 1637 | // {12} isAdd |
| 1638 | // {11-0} imm12/Rm |
| 1639 | bits<18> addr; |
| 1640 | let Inst{25} = addr{13}; |
| 1641 | let Inst{23} = addr{12}; |
| 1642 | let Inst{19-16} = addr{17-14}; |
| 1643 | let Inst{11-0} = addr{11-0}; |
| 1644 | } |
Jim Grosbach | 0f6e33b | 2010-11-13 01:07:20 +0000 | [diff] [blame] | 1645 | def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
| 1646 | (ins GPR:$Rn, am2offset:$offset), |
| 1647 | IndexModePost, LdFrm, itin, |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1648 | opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> { |
| 1649 | // {13} 1 == Rm, 0 == imm12 |
| 1650 | // {12} isAdd |
| 1651 | // {11-0} imm12/Rm |
| 1652 | bits<14> offset; |
| 1653 | bits<4> Rn; |
| 1654 | let Inst{25} = offset{13}; |
| 1655 | let Inst{23} = offset{12}; |
| 1656 | let Inst{19-16} = Rn; |
| 1657 | let Inst{11-0} = offset{11-0}; |
| 1658 | } |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1659 | } |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 1660 | |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1661 | let mayLoad = 1, neverHasSideEffects = 1 in { |
Jim Grosbach | df7e0f8 | 2010-11-13 01:28:30 +0000 | [diff] [blame] | 1662 | defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>; |
| 1663 | defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>; |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1664 | } |
Rafael Espindola | 450856d | 2006-12-12 00:37:38 +0000 | [diff] [blame] | 1665 | |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1666 | multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> { |
| 1667 | def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb), |
| 1668 | (ins addrmode3:$addr), IndexModePre, |
| 1669 | LdMiscFrm, itin, |
| 1670 | opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> { |
| 1671 | bits<14> addr; |
| 1672 | let Inst{23} = addr{8}; // U bit |
| 1673 | let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm |
| 1674 | let Inst{19-16} = addr{12-9}; // Rn |
| 1675 | let Inst{11-8} = addr{7-4}; // imm7_4/zero |
| 1676 | let Inst{3-0} = addr{3-0}; // imm3_0/Rm |
| 1677 | } |
| 1678 | def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
| 1679 | (ins GPR:$Rn, am3offset:$offset), IndexModePost, |
| 1680 | LdMiscFrm, itin, |
| 1681 | opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> { |
Jim Grosbach | 078e239 | 2010-11-19 23:14:43 +0000 | [diff] [blame] | 1682 | bits<10> offset; |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1683 | bits<4> Rn; |
Jim Grosbach | 078e239 | 2010-11-19 23:14:43 +0000 | [diff] [blame] | 1684 | let Inst{23} = offset{8}; // U bit |
| 1685 | let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1686 | let Inst{19-16} = Rn; |
Jim Grosbach | 078e239 | 2010-11-19 23:14:43 +0000 | [diff] [blame] | 1687 | let Inst{11-8} = offset{7-4}; // imm7_4/zero |
| 1688 | let Inst{3-0} = offset{3-0}; // imm3_0/Rm |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1689 | } |
| 1690 | } |
Rafael Espindola | 4e30764 | 2006-09-08 16:59:47 +0000 | [diff] [blame] | 1691 | |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1692 | let mayLoad = 1, neverHasSideEffects = 1 in { |
| 1693 | defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>; |
| 1694 | defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>; |
| 1695 | defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>; |
| 1696 | let hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in |
| 1697 | defm LDRD : AI3_ldridx<0b1101, 0, "ldrd", IIC_iLoad_d_ru>; |
| 1698 | } // mayLoad = 1, neverHasSideEffects = 1 |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1699 | |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1700 | // LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only. |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1701 | let mayLoad = 1, neverHasSideEffects = 1 in { |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1702 | def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb), |
| 1703 | (ins GPR:$base, am2offset:$offset), IndexModeNone, |
| 1704 | LdFrm, IIC_iLoad_ru, |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1705 | "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
| 1706 | let Inst{21} = 1; // overwrite |
| 1707 | } |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1708 | def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb), |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1709 | (ins GPR:$base, am2offset:$offset), IndexModeNone, |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1710 | LdFrm, IIC_iLoad_bh_ru, |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1711 | "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
| 1712 | let Inst{21} = 1; // overwrite |
| 1713 | } |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1714 | def LDRSBT : AI3ldstidx<0b1101, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb), |
| 1715 | (ins GPR:$base, am3offset:$offset), IndexModePost, |
| 1716 | LdMiscFrm, IIC_iLoad_bh_ru, |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1717 | "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
| 1718 | let Inst{21} = 1; // overwrite |
| 1719 | } |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1720 | def LDRHT : AI3ldstidx<0b1011, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb), |
| 1721 | (ins GPR:$base, am3offset:$offset), IndexModePost, |
| 1722 | LdMiscFrm, IIC_iLoad_bh_ru, |
| 1723 | "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1724 | let Inst{21} = 1; // overwrite |
| 1725 | } |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1726 | def LDRSHT : AI3ldstidx<0b1111, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb), |
| 1727 | (ins GPR:$base, am3offset:$offset), IndexModePost, |
| 1728 | LdMiscFrm, IIC_iLoad_bh_ru, |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1729 | "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1730 | let Inst{21} = 1; // overwrite |
| 1731 | } |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1732 | } |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1733 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1734 | // Store |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1735 | |
| 1736 | // Stores with truncate |
Jim Grosbach | 2aeb612 | 2010-11-19 22:14:31 +0000 | [diff] [blame] | 1737 | def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm, |
Jim Grosbach | 570a922 | 2010-11-11 01:09:40 +0000 | [diff] [blame] | 1738 | IIC_iStore_bh_r, "strh", "\t$Rt, $addr", |
| 1739 | [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1740 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1741 | // Store doubleword |
Chris Lattner | a1ca91a | 2010-11-02 23:40:41 +0000 | [diff] [blame] | 1742 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1, |
| 1743 | isCodeGenOnly = 1 in // $src2 doesn't exist in asm string |
Jim Grosbach | 2aeb612 | 2010-11-19 22:14:31 +0000 | [diff] [blame] | 1744 | def STRD : AI3str<0b1111, (outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1745 | StMiscFrm, IIC_iStore_d_r, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1746 | "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1747 | |
| 1748 | // Indexed stores |
Jim Grosbach | 953557f4 | 2010-11-19 21:35:06 +0000 | [diff] [blame] | 1749 | def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb), |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1750 | (ins GPR:$Rt, GPR:$Rn, am2offset:$offset), |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1751 | IndexModePre, StFrm, IIC_iStore_ru, |
Jim Grosbach | a1b4175 | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 1752 | "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb", |
| 1753 | [(set GPR:$Rn_wb, |
Jim Grosbach | 953557f4 | 2010-11-19 21:35:06 +0000 | [diff] [blame] | 1754 | (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1755 | |
Jim Grosbach | 953557f4 | 2010-11-19 21:35:06 +0000 | [diff] [blame] | 1756 | def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb), |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1757 | (ins GPR:$Rt, GPR:$Rn, am2offset:$offset), |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1758 | IndexModePost, StFrm, IIC_iStore_ru, |
Jim Grosbach | a1b4175 | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 1759 | "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", |
| 1760 | [(set GPR:$Rn_wb, |
Jim Grosbach | 953557f4 | 2010-11-19 21:35:06 +0000 | [diff] [blame] | 1761 | (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1762 | |
Jim Grosbach | a1b4175 | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 1763 | def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb), |
| 1764 | (ins GPR:$Rt, GPR:$Rn, am2offset:$offset), |
| 1765 | IndexModePre, StFrm, IIC_iStore_bh_ru, |
| 1766 | "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb", |
| 1767 | [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt, |
| 1768 | GPR:$Rn, am2offset:$offset))]>; |
| 1769 | def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb), |
| 1770 | (ins GPR:$Rt, GPR:$Rn, am2offset:$offset), |
| 1771 | IndexModePost, StFrm, IIC_iStore_bh_ru, |
| 1772 | "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", |
| 1773 | [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt, |
| 1774 | GPR:$Rn, am2offset:$offset))]>; |
| 1775 | |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1776 | def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb), |
| 1777 | (ins GPR:$Rt, GPR:$Rn, am3offset:$offset), |
| 1778 | IndexModePre, StMiscFrm, IIC_iStore_ru, |
| 1779 | "strh", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb", |
| 1780 | [(set GPR:$Rn_wb, |
| 1781 | (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1782 | |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1783 | def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb), |
| 1784 | (ins GPR:$Rt, GPR:$Rn, am3offset:$offset), |
| 1785 | IndexModePost, StMiscFrm, IIC_iStore_bh_ru, |
| 1786 | "strh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", |
| 1787 | [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt, |
| 1788 | GPR:$Rn, am3offset:$offset))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1789 | |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1790 | // For disassembly only |
| 1791 | def STRD_PRE : AI3stdpr<(outs GPR:$base_wb), |
| 1792 | (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1793 | StMiscFrm, IIC_iStore_d_ru, |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1794 | "strd", "\t$src1, $src2, [$base, $offset]!", |
| 1795 | "$base = $base_wb", []>; |
| 1796 | |
| 1797 | // For disassembly only |
| 1798 | def STRD_POST: AI3stdpo<(outs GPR:$base_wb), |
| 1799 | (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1800 | StMiscFrm, IIC_iStore_d_ru, |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1801 | "strd", "\t$src1, $src2, [$base], $offset", |
| 1802 | "$base = $base_wb", []>; |
| 1803 | |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 1804 | // STRT, STRBT, and STRHT are for disassembly only. |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1805 | |
Jim Grosbach | 953557f4 | 2010-11-19 21:35:06 +0000 | [diff] [blame] | 1806 | def STRT : AI2stridx<0, 0, (outs GPR:$Rn_wb), |
| 1807 | (ins GPR:$Rt, GPR:$Rn,am2offset:$offset), |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1808 | IndexModeNone, StFrm, IIC_iStore_ru, |
Jim Grosbach | 953557f4 | 2010-11-19 21:35:06 +0000 | [diff] [blame] | 1809 | "strt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1810 | [/* For disassembly only; pattern left blank */]> { |
| 1811 | let Inst{21} = 1; // overwrite |
| 1812 | } |
| 1813 | |
Jim Grosbach | 953557f4 | 2010-11-19 21:35:06 +0000 | [diff] [blame] | 1814 | def STRBT : AI2stridx<1, 0, (outs GPR:$Rn_wb), |
| 1815 | (ins GPR:$Rt, GPR:$Rn, am2offset:$offset), |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1816 | IndexModeNone, StFrm, IIC_iStore_bh_ru, |
Jim Grosbach | 953557f4 | 2010-11-19 21:35:06 +0000 | [diff] [blame] | 1817 | "strbt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1818 | [/* For disassembly only; pattern left blank */]> { |
| 1819 | let Inst{21} = 1; // overwrite |
| 1820 | } |
| 1821 | |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 1822 | def STRHT: AI3sthpo<(outs GPR:$base_wb), |
| 1823 | (ins GPR:$src, GPR:$base,am3offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1824 | StMiscFrm, IIC_iStore_bh_ru, |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 1825 | "strht", "\t$src, [$base], $offset", "$base = $base_wb", |
| 1826 | [/* For disassembly only; pattern left blank */]> { |
| 1827 | let Inst{21} = 1; // overwrite |
| 1828 | } |
| 1829 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1830 | //===----------------------------------------------------------------------===// |
| 1831 | // Load / store multiple Instructions. |
| 1832 | // |
| 1833 | |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1834 | multiclass arm_ldst_mult<string asm, bit L_bit, Format f, |
| 1835 | InstrItinClass itin, InstrItinClass itin_upd> { |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1836 | def IA : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1837 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 1838 | IndexModeNone, f, itin, |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1839 | !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> { |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1840 | let Inst{24-23} = 0b01; // Increment After |
| 1841 | let Inst{21} = 0; // No writeback |
| 1842 | let Inst{20} = L_bit; |
| 1843 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1844 | def IA_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1845 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 1846 | IndexModeUpd, f, itin_upd, |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1847 | !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1848 | let Inst{24-23} = 0b01; // Increment After |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1849 | let Inst{21} = 1; // Writeback |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1850 | let Inst{20} = L_bit; |
| 1851 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1852 | def DA : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1853 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 1854 | IndexModeNone, f, itin, |
| 1855 | !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> { |
| 1856 | let Inst{24-23} = 0b00; // Decrement After |
| 1857 | let Inst{21} = 0; // No writeback |
| 1858 | let Inst{20} = L_bit; |
| 1859 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1860 | def DA_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1861 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 1862 | IndexModeUpd, f, itin_upd, |
| 1863 | !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
| 1864 | let Inst{24-23} = 0b00; // Decrement After |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1865 | let Inst{21} = 1; // Writeback |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1866 | let Inst{20} = L_bit; |
| 1867 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1868 | def DB : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1869 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 1870 | IndexModeNone, f, itin, |
| 1871 | !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> { |
| 1872 | let Inst{24-23} = 0b10; // Decrement Before |
| 1873 | let Inst{21} = 0; // No writeback |
| 1874 | let Inst{20} = L_bit; |
| 1875 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1876 | def DB_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1877 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 1878 | IndexModeUpd, f, itin_upd, |
| 1879 | !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
| 1880 | let Inst{24-23} = 0b10; // Decrement Before |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1881 | let Inst{21} = 1; // Writeback |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1882 | let Inst{20} = L_bit; |
| 1883 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1884 | def IB : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1885 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 1886 | IndexModeNone, f, itin, |
| 1887 | !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> { |
| 1888 | let Inst{24-23} = 0b11; // Increment Before |
| 1889 | let Inst{21} = 0; // No writeback |
| 1890 | let Inst{20} = L_bit; |
| 1891 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1892 | def IB_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1893 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 1894 | IndexModeUpd, f, itin_upd, |
| 1895 | !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
| 1896 | let Inst{24-23} = 0b11; // Increment Before |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1897 | let Inst{21} = 1; // Writeback |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1898 | let Inst{20} = L_bit; |
| 1899 | } |
Owen Anderson | 19f6f50 | 2011-03-18 19:47:14 +0000 | [diff] [blame] | 1900 | } |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1901 | |
Bill Wendling | c93989a | 2010-11-13 11:20:05 +0000 | [diff] [blame] | 1902 | let neverHasSideEffects = 1 in { |
Bill Wendling | ddc918b | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 1903 | |
| 1904 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in |
| 1905 | defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>; |
| 1906 | |
| 1907 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in |
| 1908 | defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>; |
| 1909 | |
| 1910 | } // neverHasSideEffects |
| 1911 | |
Bob Wilson | 0fef584 | 2011-01-06 19:24:32 +0000 | [diff] [blame] | 1912 | // Load / Store Multiple Mnemonic Aliases |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1913 | def : MnemonicAlias<"ldm", "ldmia">; |
| 1914 | def : MnemonicAlias<"stm", "stmia">; |
| 1915 | |
| 1916 | // FIXME: remove when we have a way to marking a MI with these properties. |
| 1917 | // FIXME: Should pc be an implicit operand like PICADD, etc? |
| 1918 | let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, |
| 1919 | hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in |
Jim Grosbach | dd11988 | 2011-03-11 22:51:41 +0000 | [diff] [blame] | 1920 | def LDMIA_RET : ARMPseudoInst<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, |
| 1921 | reglist:$regs, variable_ops), |
| 1922 | Size4Bytes, IIC_iLoad_mBr, []>, |
| 1923 | RegConstraint<"$Rn = $wb">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1924 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1925 | //===----------------------------------------------------------------------===// |
| 1926 | // Move Instructions. |
| 1927 | // |
| 1928 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1929 | let neverHasSideEffects = 1 in |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1930 | def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr, |
| 1931 | "mov", "\t$Rd, $Rm", []>, UnaryDP { |
| 1932 | bits<4> Rd; |
| 1933 | bits<4> Rm; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 1934 | |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 1935 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1936 | let Inst{25} = 0; |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1937 | let Inst{3-0} = Rm; |
| 1938 | let Inst{15-12} = Rd; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1939 | } |
| 1940 | |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 1941 | // A version for the smaller set of tail call registers. |
| 1942 | let neverHasSideEffects = 1 in |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 1943 | def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm, |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1944 | IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP { |
| 1945 | bits<4> Rd; |
| 1946 | bits<4> Rm; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 1947 | |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 1948 | let Inst{11-4} = 0b00000000; |
| 1949 | let Inst{25} = 0; |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1950 | let Inst{3-0} = Rm; |
| 1951 | let Inst{15-12} = Rd; |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 1952 | } |
| 1953 | |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 1954 | def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1955 | DPSoRegFrm, IIC_iMOVsr, |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 1956 | "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>, |
| 1957 | UnaryDP { |
Jim Grosbach | 58456c0 | 2010-10-14 23:28:31 +0000 | [diff] [blame] | 1958 | bits<4> Rd; |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1959 | bits<12> src; |
Jim Grosbach | 58456c0 | 2010-10-14 23:28:31 +0000 | [diff] [blame] | 1960 | let Inst{15-12} = Rd; |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1961 | let Inst{11-0} = src; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1962 | let Inst{25} = 0; |
| 1963 | } |
Evan Cheng | a251570 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 1964 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 1965 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 1966 | def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi, |
| 1967 | "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP { |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1968 | bits<4> Rd; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 1969 | bits<12> imm; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1970 | let Inst{25} = 1; |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1971 | let Inst{15-12} = Rd; |
| 1972 | let Inst{19-16} = 0b0000; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 1973 | let Inst{11-0} = imm; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1974 | } |
| 1975 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 1976 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1977 | def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1978 | DPFrm, IIC_iMOVi, |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1979 | "movw", "\t$Rd, $imm", |
| 1980 | [(set GPR:$Rd, imm0_65535:$imm)]>, |
Johnny Chen | 92e63d8 | 2010-02-01 23:06:04 +0000 | [diff] [blame] | 1981 | Requires<[IsARM, HasV6T2]>, UnaryDP { |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1982 | bits<4> Rd; |
| 1983 | bits<16> imm; |
| 1984 | let Inst{15-12} = Rd; |
| 1985 | let Inst{11-0} = imm{11-0}; |
| 1986 | let Inst{19-16} = imm{15-12}; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 1987 | let Inst{20} = 0; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1988 | let Inst{25} = 1; |
| 1989 | } |
| 1990 | |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1991 | def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd), |
| 1992 | (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>; |
Evan Cheng | 5de5d4b | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1993 | |
| 1994 | let Constraints = "$src = $Rd" in { |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1995 | def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1996 | DPFrm, IIC_iMOVi, |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1997 | "movt", "\t$Rd, $imm", |
| 1998 | [(set GPR:$Rd, |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1999 | (or (and GPR:$src, 0xffff), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2000 | lo16AllZero:$imm))]>, UnaryDP, |
| 2001 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2002 | bits<4> Rd; |
| 2003 | bits<16> imm; |
| 2004 | let Inst{15-12} = Rd; |
| 2005 | let Inst{11-0} = imm{11-0}; |
| 2006 | let Inst{19-16} = imm{15-12}; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 2007 | let Inst{20} = 0; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2008 | let Inst{25} = 1; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2009 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 2010 | |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 2011 | def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd), |
| 2012 | (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>; |
Evan Cheng | 5de5d4b | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 2013 | |
| 2014 | } // Constraints |
| 2015 | |
Evan Cheng | 2095659 | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 2016 | def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>, |
| 2017 | Requires<[IsARM, HasV6T2]>; |
| 2018 | |
David Goodwin | ca01a8d | 2009-09-01 18:32:09 +0000 | [diff] [blame] | 2019 | let Uses = [CPSR] in |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 2020 | def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 2021 | [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP, |
| 2022 | Requires<[IsARM]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2023 | |
| 2024 | // These aren't really mov instructions, but we have to define them this way |
| 2025 | // due to flag operands. |
| 2026 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2027 | let Defs = [CPSR] in { |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 2028 | def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 2029 | [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP, |
| 2030 | Requires<[IsARM]>; |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 2031 | def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 2032 | [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP, |
| 2033 | Requires<[IsARM]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2034 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2035 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2036 | //===----------------------------------------------------------------------===// |
| 2037 | // Extend Instructions. |
| 2038 | // |
| 2039 | |
| 2040 | // Sign extenders |
| 2041 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2042 | defm SXTB : AI_ext_rrot<0b01101010, |
| 2043 | "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>; |
| 2044 | defm SXTH : AI_ext_rrot<0b01101011, |
| 2045 | "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2046 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2047 | defm SXTAB : AI_exta_rrot<0b01101010, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 2048 | "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>; |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2049 | defm SXTAH : AI_exta_rrot<0b01101011, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 2050 | "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2051 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2052 | // For disassembly only |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2053 | defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2054 | |
| 2055 | // For disassembly only |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2056 | defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2057 | |
| 2058 | // Zero extenders |
| 2059 | |
| 2060 | let AddedComplexity = 16 in { |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2061 | defm UXTB : AI_ext_rrot<0b01101110, |
| 2062 | "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>; |
| 2063 | defm UXTH : AI_ext_rrot<0b01101111, |
| 2064 | "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>; |
| 2065 | defm UXTB16 : AI_ext_rrot<0b01101100, |
| 2066 | "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2067 | |
Jim Grosbach | 542f642 | 2010-07-28 23:25:44 +0000 | [diff] [blame] | 2068 | // FIXME: This pattern incorrectly assumes the shl operator is a rotate. |
| 2069 | // The transformation should probably be done as a combiner action |
| 2070 | // instead so we can include a check for masking back in the upper |
| 2071 | // eight bits of the source into the lower eight bits of the result. |
| 2072 | //def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF), |
| 2073 | // (UXTB16r_rot GPR:$Src, 24)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2074 | def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2075 | (UXTB16r_rot GPR:$Src, 8)>; |
| 2076 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2077 | defm UXTAB : AI_exta_rrot<0b01101110, "uxtab", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2078 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>; |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2079 | defm UXTAH : AI_exta_rrot<0b01101111, "uxtah", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2080 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>; |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 2081 | } |
| 2082 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2083 | // This isn't safe in general, the add is two 16-bit units, not a 32-bit add. |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2084 | // For disassembly only |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2085 | defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">; |
Rafael Espindola | 817e7fd | 2006-09-11 19:24:19 +0000 | [diff] [blame] | 2086 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2087 | |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2088 | def SBFX : I<(outs GPR:$Rd), |
| 2089 | (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 2090 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2091 | "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>, |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2092 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2093 | bits<4> Rd; |
| 2094 | bits<4> Rn; |
| 2095 | bits<5> lsb; |
| 2096 | bits<5> width; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2097 | let Inst{27-21} = 0b0111101; |
| 2098 | let Inst{6-4} = 0b101; |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2099 | let Inst{20-16} = width; |
| 2100 | let Inst{15-12} = Rd; |
| 2101 | let Inst{11-7} = lsb; |
| 2102 | let Inst{3-0} = Rn; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2103 | } |
| 2104 | |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2105 | def UBFX : I<(outs GPR:$Rd), |
| 2106 | (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 2107 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2108 | "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>, |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2109 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2110 | bits<4> Rd; |
| 2111 | bits<4> Rn; |
| 2112 | bits<5> lsb; |
| 2113 | bits<5> width; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2114 | let Inst{27-21} = 0b0111111; |
| 2115 | let Inst{6-4} = 0b101; |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2116 | let Inst{20-16} = width; |
| 2117 | let Inst{15-12} = Rd; |
| 2118 | let Inst{11-7} = lsb; |
| 2119 | let Inst{3-0} = Rn; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2120 | } |
| 2121 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2122 | //===----------------------------------------------------------------------===// |
| 2123 | // Arithmetic Instructions. |
| 2124 | // |
| 2125 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2126 | defm ADD : AsI1_bin_irs<0b0100, "add", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2127 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2128 | BinOpFrag<(add node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2129 | defm SUB : AsI1_bin_irs<0b0010, "sub", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2130 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 2131 | BinOpFrag<(sub node:$LHS, node:$RHS)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2132 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2133 | // ADD and SUB with 's' bit set. |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 2134 | defm ADDS : AI1_bin_s_irs<0b0100, "adds", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2135 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 2136 | BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>; |
| 2137 | defm SUBS : AI1_bin_s_irs<0b0010, "subs", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2138 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 2139 | BinOpFrag<(subc node:$LHS, node:$RHS)>>; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 2140 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 2141 | defm ADC : AI1_adde_sube_irs<0b0101, "adc", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 2142 | BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>; |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 2143 | defm SBC : AI1_adde_sube_irs<0b0110, "sbc", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 2144 | BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>; |
Daniel Dunbar | 238100a | 2011-01-10 15:26:35 +0000 | [diff] [blame] | 2145 | |
| 2146 | // ADC and SUBC with 's' bit set. |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 2147 | defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 2148 | BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 2149 | defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 2150 | BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2151 | |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2152 | def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 2153 | IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm", |
| 2154 | [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> { |
| 2155 | bits<4> Rd; |
| 2156 | bits<4> Rn; |
| 2157 | bits<12> imm; |
| 2158 | let Inst{25} = 1; |
| 2159 | let Inst{15-12} = Rd; |
| 2160 | let Inst{19-16} = Rn; |
| 2161 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2162 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 2163 | |
Bob Wilson | cff7178 | 2010-08-05 18:23:43 +0000 | [diff] [blame] | 2164 | // The reg/reg form is only defined for the disassembler; for codegen it is |
| 2165 | // equivalent to SUBrr. |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2166 | def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 2167 | IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm", |
Bob Wilson | 751aaf8 | 2010-08-05 19:00:21 +0000 | [diff] [blame] | 2168 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2169 | bits<4> Rd; |
| 2170 | bits<4> Rn; |
| 2171 | bits<4> Rm; |
| 2172 | let Inst{11-4} = 0b00000000; |
| 2173 | let Inst{25} = 0; |
| 2174 | let Inst{3-0} = Rm; |
| 2175 | let Inst{15-12} = Rd; |
| 2176 | let Inst{19-16} = Rn; |
Bob Wilson | cff7178 | 2010-08-05 18:23:43 +0000 | [diff] [blame] | 2177 | } |
| 2178 | |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2179 | def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 2180 | DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift", |
| 2181 | [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> { |
| 2182 | bits<4> Rd; |
| 2183 | bits<4> Rn; |
| 2184 | bits<12> shift; |
| 2185 | let Inst{25} = 0; |
| 2186 | let Inst{11-0} = shift; |
| 2187 | let Inst{15-12} = Rd; |
| 2188 | let Inst{19-16} = Rn; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 2189 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2190 | |
| 2191 | // RSB with 's' bit set. |
Daniel Dunbar | 238100a | 2011-01-10 15:26:35 +0000 | [diff] [blame] | 2192 | let isCodeGenOnly = 1, Defs = [CPSR] in { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2193 | def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 2194 | IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm", |
| 2195 | [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> { |
| 2196 | bits<4> Rd; |
| 2197 | bits<4> Rn; |
| 2198 | bits<12> imm; |
| 2199 | let Inst{25} = 1; |
| 2200 | let Inst{20} = 1; |
| 2201 | let Inst{15-12} = Rd; |
| 2202 | let Inst{19-16} = Rn; |
| 2203 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2204 | } |
Kevin Enderby | d39647d | 2011-03-02 23:08:33 +0000 | [diff] [blame] | 2205 | def RSBSrr : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 2206 | IIC_iALUr, "rsbs", "\t$Rd, $Rn, $Rm", |
| 2207 | [/* For disassembly only; pattern left blank */]> { |
| 2208 | bits<4> Rd; |
| 2209 | bits<4> Rn; |
| 2210 | bits<4> Rm; |
| 2211 | let Inst{11-4} = 0b00000000; |
| 2212 | let Inst{25} = 0; |
| 2213 | let Inst{20} = 1; |
| 2214 | let Inst{3-0} = Rm; |
| 2215 | let Inst{15-12} = Rd; |
| 2216 | let Inst{19-16} = Rn; |
| 2217 | } |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2218 | def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 2219 | DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift", |
| 2220 | [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> { |
| 2221 | bits<4> Rd; |
| 2222 | bits<4> Rn; |
| 2223 | bits<12> shift; |
| 2224 | let Inst{25} = 0; |
| 2225 | let Inst{20} = 1; |
| 2226 | let Inst{11-0} = shift; |
| 2227 | let Inst{15-12} = Rd; |
| 2228 | let Inst{19-16} = Rn; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 2229 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2230 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2231 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 2232 | let Uses = [CPSR] in { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2233 | def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 2234 | DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm", |
| 2235 | [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 2236 | Requires<[IsARM]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2237 | bits<4> Rd; |
| 2238 | bits<4> Rn; |
| 2239 | bits<12> imm; |
| 2240 | let Inst{25} = 1; |
| 2241 | let Inst{15-12} = Rd; |
| 2242 | let Inst{19-16} = Rn; |
| 2243 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2244 | } |
Bob Wilson | a1d410d | 2010-08-05 18:59:36 +0000 | [diff] [blame] | 2245 | // The reg/reg form is only defined for the disassembler; for codegen it is |
| 2246 | // equivalent to SUBrr. |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2247 | def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2248 | DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm", |
Bob Wilson | a1d410d | 2010-08-05 18:59:36 +0000 | [diff] [blame] | 2249 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2250 | bits<4> Rd; |
| 2251 | bits<4> Rn; |
| 2252 | bits<4> Rm; |
| 2253 | let Inst{11-4} = 0b00000000; |
| 2254 | let Inst{25} = 0; |
| 2255 | let Inst{3-0} = Rm; |
| 2256 | let Inst{15-12} = Rd; |
| 2257 | let Inst{19-16} = Rn; |
Bob Wilson | a1d410d | 2010-08-05 18:59:36 +0000 | [diff] [blame] | 2258 | } |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2259 | def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 2260 | DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift", |
| 2261 | [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 2262 | Requires<[IsARM]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2263 | bits<4> Rd; |
| 2264 | bits<4> Rn; |
| 2265 | bits<12> shift; |
| 2266 | let Inst{25} = 0; |
| 2267 | let Inst{11-0} = shift; |
| 2268 | let Inst{15-12} = Rd; |
| 2269 | let Inst{19-16} = Rn; |
Bob Wilson | dda9583 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 2270 | } |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 2271 | } |
| 2272 | |
| 2273 | // FIXME: Allow these to be predicated. |
Daniel Dunbar | 238100a | 2011-01-10 15:26:35 +0000 | [diff] [blame] | 2274 | let isCodeGenOnly = 1, Defs = [CPSR], Uses = [CPSR] in { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2275 | def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 2276 | DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm", |
| 2277 | [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 2278 | Requires<[IsARM]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2279 | bits<4> Rd; |
| 2280 | bits<4> Rn; |
| 2281 | bits<12> imm; |
| 2282 | let Inst{25} = 1; |
| 2283 | let Inst{20} = 1; |
| 2284 | let Inst{15-12} = Rd; |
| 2285 | let Inst{19-16} = Rn; |
| 2286 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2287 | } |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2288 | def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 2289 | DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift", |
| 2290 | [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 2291 | Requires<[IsARM]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2292 | bits<4> Rd; |
| 2293 | bits<4> Rn; |
| 2294 | bits<12> shift; |
| 2295 | let Inst{25} = 0; |
| 2296 | let Inst{20} = 1; |
| 2297 | let Inst{11-0} = shift; |
| 2298 | let Inst{15-12} = Rd; |
| 2299 | let Inst{19-16} = Rn; |
Bob Wilson | dda9583 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 2300 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2301 | } |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 2302 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2303 | // (sub X, imm) gets canonicalized to (add X, -imm). Match this form. |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 2304 | // The assume-no-carry-in form uses the negation of the input since add/sub |
| 2305 | // assume opposite meanings of the carry flag (i.e., carry == !borrow). |
| 2306 | // See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory |
| 2307 | // details. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2308 | def : ARMPat<(add GPR:$src, so_imm_neg:$imm), |
| 2309 | (SUBri GPR:$src, so_imm_neg:$imm)>; |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 2310 | def : ARMPat<(addc GPR:$src, so_imm_neg:$imm), |
| 2311 | (SUBSri GPR:$src, so_imm_neg:$imm)>; |
| 2312 | // The with-carry-in form matches bitwise not instead of the negation. |
| 2313 | // Effectively, the inverse interpretation of the carry flag already accounts |
| 2314 | // for part of the negation. |
| 2315 | def : ARMPat<(adde GPR:$src, so_imm_not:$imm), |
| 2316 | (SBCri GPR:$src, so_imm_not:$imm)>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2317 | |
| 2318 | // Note: These are implemented in C++ code, because they have to generate |
| 2319 | // ADD/SUBrs instructions, which use a complex pattern that a xform function |
| 2320 | // cannot produce. |
| 2321 | // (mul X, 2^n+1) -> (add (X << n), X) |
| 2322 | // (mul X, 2^n-1) -> (rsb X, (X << n)) |
| 2323 | |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2324 | // ARM Arithmetic Instruction -- for disassembly only |
Johnny Chen | 2faf391 | 2010-02-14 06:32:20 +0000 | [diff] [blame] | 2325 | // GPR:$dst = GPR:$a op GPR:$b |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2326 | class AAI<bits<8> op27_20, bits<8> op11_4, string opc, |
Bruno Cardoso Lopes | 0301600 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 2327 | list<dag> pattern = [/* For disassembly only; pattern left blank */], |
| 2328 | dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm"> |
| 2329 | : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> { |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2330 | bits<4> Rn; |
Bruno Cardoso Lopes | 0301600 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 2331 | bits<4> Rd; |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2332 | bits<4> Rm; |
Johnny Chen | 08b85f3 | 2010-02-13 01:21:01 +0000 | [diff] [blame] | 2333 | let Inst{27-20} = op27_20; |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2334 | let Inst{11-4} = op11_4; |
| 2335 | let Inst{19-16} = Rn; |
| 2336 | let Inst{15-12} = Rd; |
| 2337 | let Inst{3-0} = Rm; |
Johnny Chen | 08b85f3 | 2010-02-13 01:21:01 +0000 | [diff] [blame] | 2338 | } |
| 2339 | |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2340 | // Saturating add/subtract -- for disassembly only |
| 2341 | |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2342 | def QADD : AAI<0b00010000, 0b00000101, "qadd", |
Bruno Cardoso Lopes | 0301600 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 2343 | [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))], |
| 2344 | (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">; |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2345 | def QSUB : AAI<0b00010010, 0b00000101, "qsub", |
Bruno Cardoso Lopes | 0301600 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 2346 | [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))], |
| 2347 | (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">; |
| 2348 | def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn), |
| 2349 | "\t$Rd, $Rm, $Rn">; |
| 2350 | def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn), |
| 2351 | "\t$Rd, $Rm, $Rn">; |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2352 | |
| 2353 | def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">; |
| 2354 | def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">; |
| 2355 | def QASX : AAI<0b01100010, 0b11110011, "qasx">; |
| 2356 | def QSAX : AAI<0b01100010, 0b11110101, "qsax">; |
| 2357 | def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">; |
| 2358 | def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">; |
| 2359 | def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">; |
| 2360 | def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">; |
| 2361 | def UQASX : AAI<0b01100110, 0b11110011, "uqasx">; |
| 2362 | def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">; |
| 2363 | def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">; |
| 2364 | def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2365 | |
| 2366 | // Signed/Unsigned add/subtract -- for disassembly only |
| 2367 | |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2368 | def SASX : AAI<0b01100001, 0b11110011, "sasx">; |
| 2369 | def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">; |
| 2370 | def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">; |
| 2371 | def SSAX : AAI<0b01100001, 0b11110101, "ssax">; |
| 2372 | def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">; |
| 2373 | def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">; |
| 2374 | def UASX : AAI<0b01100101, 0b11110011, "uasx">; |
| 2375 | def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">; |
| 2376 | def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">; |
| 2377 | def USAX : AAI<0b01100101, 0b11110101, "usax">; |
| 2378 | def USUB16 : AAI<0b01100101, 0b11110111, "usub16">; |
| 2379 | def USUB8 : AAI<0b01100101, 0b11111111, "usub8">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2380 | |
| 2381 | // Signed/Unsigned halving add/subtract -- for disassembly only |
| 2382 | |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2383 | def SHASX : AAI<0b01100011, 0b11110011, "shasx">; |
| 2384 | def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">; |
| 2385 | def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">; |
| 2386 | def SHSAX : AAI<0b01100011, 0b11110101, "shsax">; |
| 2387 | def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">; |
| 2388 | def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">; |
| 2389 | def UHASX : AAI<0b01100111, 0b11110011, "uhasx">; |
| 2390 | def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">; |
| 2391 | def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">; |
| 2392 | def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">; |
| 2393 | def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">; |
| 2394 | def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2395 | |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2396 | // Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2397 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2398 | def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2399 | MulFrm /* for convenience */, NoItinerary, "usad8", |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2400 | "\t$Rd, $Rn, $Rm", []>, |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2401 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2402 | bits<4> Rd; |
| 2403 | bits<4> Rn; |
| 2404 | bits<4> Rm; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2405 | let Inst{27-20} = 0b01111000; |
| 2406 | let Inst{15-12} = 0b1111; |
| 2407 | let Inst{7-4} = 0b0001; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2408 | let Inst{19-16} = Rd; |
| 2409 | let Inst{11-8} = Rm; |
| 2410 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2411 | } |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2412 | def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2413 | MulFrm /* for convenience */, NoItinerary, "usada8", |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2414 | "\t$Rd, $Rn, $Rm, $Ra", []>, |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2415 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2416 | bits<4> Rd; |
| 2417 | bits<4> Rn; |
| 2418 | bits<4> Rm; |
| 2419 | bits<4> Ra; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2420 | let Inst{27-20} = 0b01111000; |
| 2421 | let Inst{7-4} = 0b0001; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2422 | let Inst{19-16} = Rd; |
| 2423 | let Inst{15-12} = Ra; |
| 2424 | let Inst{11-8} = Rm; |
| 2425 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2426 | } |
| 2427 | |
| 2428 | // Signed/Unsigned saturate -- for disassembly only |
| 2429 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2430 | def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh), |
| 2431 | SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh", |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2432 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2433 | bits<4> Rd; |
| 2434 | bits<5> sat_imm; |
| 2435 | bits<4> Rn; |
| 2436 | bits<8> sh; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2437 | let Inst{27-21} = 0b0110101; |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2438 | let Inst{5-4} = 0b01; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2439 | let Inst{20-16} = sat_imm; |
| 2440 | let Inst{15-12} = Rd; |
| 2441 | let Inst{11-7} = sh{7-3}; |
| 2442 | let Inst{6} = sh{0}; |
| 2443 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2444 | } |
| 2445 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2446 | def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm, |
| 2447 | NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2448 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2449 | bits<4> Rd; |
| 2450 | bits<4> sat_imm; |
| 2451 | bits<4> Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2452 | let Inst{27-20} = 0b01101010; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2453 | let Inst{11-4} = 0b11110011; |
| 2454 | let Inst{15-12} = Rd; |
| 2455 | let Inst{19-16} = sat_imm; |
| 2456 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2457 | } |
| 2458 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2459 | def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh), |
| 2460 | SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh", |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2461 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2462 | bits<4> Rd; |
| 2463 | bits<5> sat_imm; |
| 2464 | bits<4> Rn; |
| 2465 | bits<8> sh; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2466 | let Inst{27-21} = 0b0110111; |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2467 | let Inst{5-4} = 0b01; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2468 | let Inst{15-12} = Rd; |
| 2469 | let Inst{11-7} = sh{7-3}; |
| 2470 | let Inst{6} = sh{0}; |
| 2471 | let Inst{20-16} = sat_imm; |
| 2472 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2473 | } |
| 2474 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2475 | def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm, |
| 2476 | NoItinerary, "usat16", "\t$Rd, $sat_imm, $a", |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2477 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2478 | bits<4> Rd; |
| 2479 | bits<4> sat_imm; |
| 2480 | bits<4> Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2481 | let Inst{27-20} = 0b01101110; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2482 | let Inst{11-4} = 0b11110011; |
| 2483 | let Inst{15-12} = Rd; |
| 2484 | let Inst{19-16} = sat_imm; |
| 2485 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2486 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2487 | |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2488 | def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>; |
| 2489 | def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>; |
Nate Begeman | 0e0a20e | 2010-07-29 22:48:09 +0000 | [diff] [blame] | 2490 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2491 | //===----------------------------------------------------------------------===// |
| 2492 | // Bitwise Instructions. |
| 2493 | // |
| 2494 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2495 | defm AND : AsI1_bin_irs<0b0000, "and", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2496 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2497 | BinOpFrag<(and node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2498 | defm ORR : AsI1_bin_irs<0b1100, "orr", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2499 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2500 | BinOpFrag<(or node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2501 | defm EOR : AsI1_bin_irs<0b0001, "eor", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2502 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2503 | BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2504 | defm BIC : AsI1_bin_irs<0b1110, "bic", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2505 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 2506 | BinOpFrag<(and node:$LHS, (not node:$RHS))>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2507 | |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2508 | def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm), |
David Goodwin | 2f54a2f | 2009-11-02 17:28:36 +0000 | [diff] [blame] | 2509 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2510 | "bfc", "\t$Rd, $imm", "$src = $Rd", |
| 2511 | [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>, |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2512 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2513 | bits<4> Rd; |
| 2514 | bits<10> imm; |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2515 | let Inst{27-21} = 0b0111110; |
| 2516 | let Inst{6-0} = 0b0011111; |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2517 | let Inst{15-12} = Rd; |
| 2518 | let Inst{11-7} = imm{4-0}; // lsb |
| 2519 | let Inst{20-16} = imm{9-5}; // width |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2520 | } |
| 2521 | |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2522 | // A8.6.18 BFI - Bitfield insert (Encoding A1) |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2523 | def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm), |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2524 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2525 | "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd", |
| 2526 | [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn, |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 2527 | bf_inv_mask_imm:$imm))]>, |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2528 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2529 | bits<4> Rd; |
| 2530 | bits<4> Rn; |
| 2531 | bits<10> imm; |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2532 | let Inst{27-21} = 0b0111110; |
| 2533 | let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15 |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2534 | let Inst{15-12} = Rd; |
| 2535 | let Inst{11-7} = imm{4-0}; // lsb |
| 2536 | let Inst{20-16} = imm{9-5}; // width |
| 2537 | let Inst{3-0} = Rn; |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2538 | } |
| 2539 | |
Bruno Cardoso Lopes | a461d42 | 2011-01-18 20:45:56 +0000 | [diff] [blame] | 2540 | // GNU as only supports this form of bfi (w/ 4 arguments) |
| 2541 | let isAsmParserOnly = 1 in |
| 2542 | def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, |
| 2543 | lsb_pos_imm:$lsb, width_imm:$width), |
| 2544 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
| 2545 | "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd", |
| 2546 | []>, Requires<[IsARM, HasV6T2]> { |
| 2547 | bits<4> Rd; |
| 2548 | bits<4> Rn; |
| 2549 | bits<5> lsb; |
| 2550 | bits<5> width; |
| 2551 | let Inst{27-21} = 0b0111110; |
| 2552 | let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15 |
| 2553 | let Inst{15-12} = Rd; |
| 2554 | let Inst{11-7} = lsb; |
| 2555 | let Inst{20-16} = width; // Custom encoder => lsb+width-1 |
| 2556 | let Inst{3-0} = Rn; |
| 2557 | } |
| 2558 | |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2559 | def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr, |
| 2560 | "mvn", "\t$Rd, $Rm", |
| 2561 | [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP { |
| 2562 | bits<4> Rd; |
| 2563 | bits<4> Rm; |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 2564 | let Inst{25} = 0; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2565 | let Inst{19-16} = 0b0000; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 2566 | let Inst{11-4} = 0b00000000; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2567 | let Inst{15-12} = Rd; |
| 2568 | let Inst{3-0} = Rm; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2569 | } |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2570 | def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm, |
| 2571 | IIC_iMVNsr, "mvn", "\t$Rd, $shift", |
| 2572 | [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP { |
| 2573 | bits<4> Rd; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2574 | bits<12> shift; |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 2575 | let Inst{25} = 0; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2576 | let Inst{19-16} = 0b0000; |
| 2577 | let Inst{15-12} = Rd; |
| 2578 | let Inst{11-0} = shift; |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 2579 | } |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 2580 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2581 | def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, |
| 2582 | IIC_iMVNi, "mvn", "\t$Rd, $imm", |
| 2583 | [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP { |
| 2584 | bits<4> Rd; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2585 | bits<12> imm; |
| 2586 | let Inst{25} = 1; |
| 2587 | let Inst{19-16} = 0b0000; |
| 2588 | let Inst{15-12} = Rd; |
| 2589 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2590 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2591 | |
| 2592 | def : ARMPat<(and GPR:$src, so_imm_not:$imm), |
| 2593 | (BICri GPR:$src, so_imm_not:$imm)>; |
| 2594 | |
| 2595 | //===----------------------------------------------------------------------===// |
| 2596 | // Multiply Instructions. |
| 2597 | // |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2598 | class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, |
| 2599 | string opc, string asm, list<dag> pattern> |
| 2600 | : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> { |
| 2601 | bits<4> Rd; |
| 2602 | bits<4> Rm; |
| 2603 | bits<4> Rn; |
| 2604 | let Inst{19-16} = Rd; |
| 2605 | let Inst{11-8} = Rm; |
| 2606 | let Inst{3-0} = Rn; |
| 2607 | } |
| 2608 | class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, |
| 2609 | string opc, string asm, list<dag> pattern> |
| 2610 | : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> { |
| 2611 | bits<4> RdLo; |
| 2612 | bits<4> RdHi; |
| 2613 | bits<4> Rm; |
| 2614 | bits<4> Rn; |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2615 | let Inst{19-16} = RdHi; |
| 2616 | let Inst{15-12} = RdLo; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2617 | let Inst{11-8} = Rm; |
| 2618 | let Inst{3-0} = Rn; |
| 2619 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2620 | |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2621 | let isCommutable = 1 in { |
| 2622 | let Constraints = "@earlyclobber $Rd" in |
Anton Korobeynikov | 1d8334e | 2011-01-16 21:28:33 +0000 | [diff] [blame] | 2623 | def MULv5: ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, |
| 2624 | pred:$p, cc_out:$s), |
| 2625 | Size4Bytes, IIC_iMUL32, |
| 2626 | [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>, |
| 2627 | Requires<[IsARM, NoV6]>; |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2628 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2629 | def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2630 | IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm", |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2631 | [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>, |
| 2632 | Requires<[IsARM, HasV6]>; |
| 2633 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2634 | |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2635 | let Constraints = "@earlyclobber $Rd" in |
Anton Korobeynikov | 1d8334e | 2011-01-16 21:28:33 +0000 | [diff] [blame] | 2636 | def MLAv5: ARMPseudoInst<(outs GPR:$Rd), |
| 2637 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s), |
Owen Anderson | 19f6f50 | 2011-03-18 19:47:14 +0000 | [diff] [blame] | 2638 | Size4Bytes, IIC_iMAC32, |
| 2639 | [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>, |
Anton Korobeynikov | 1d8334e | 2011-01-16 21:28:33 +0000 | [diff] [blame] | 2640 | Requires<[IsARM, NoV6]> { |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2641 | bits<4> Ra; |
| 2642 | let Inst{15-12} = Ra; |
| 2643 | } |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2644 | def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2645 | IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra", |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2646 | [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>, |
| 2647 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2648 | bits<4> Ra; |
| 2649 | let Inst{15-12} = Ra; |
| 2650 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2651 | |
Jim Grosbach | 6571101 | 2010-11-19 22:22:37 +0000 | [diff] [blame] | 2652 | def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2653 | IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra", |
| 2654 | [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>, |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2655 | Requires<[IsARM, HasV6T2]> { |
| 2656 | bits<4> Rd; |
| 2657 | bits<4> Rm; |
| 2658 | bits<4> Rn; |
Jim Grosbach | 6571101 | 2010-11-19 22:22:37 +0000 | [diff] [blame] | 2659 | bits<4> Ra; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2660 | let Inst{19-16} = Rd; |
Jim Grosbach | 6571101 | 2010-11-19 22:22:37 +0000 | [diff] [blame] | 2661 | let Inst{15-12} = Ra; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2662 | let Inst{11-8} = Rm; |
| 2663 | let Inst{3-0} = Rn; |
| 2664 | } |
Evan Cheng | edcbada | 2009-07-06 22:05:45 +0000 | [diff] [blame] | 2665 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2666 | // Extra precision multiplies with low / high results |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2667 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 2668 | let neverHasSideEffects = 1 in { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2669 | let isCommutable = 1 in { |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2670 | let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in { |
Anton Korobeynikov | 1d8334e | 2011-01-16 21:28:33 +0000 | [diff] [blame] | 2671 | def SMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi), |
Owen Anderson | 19f6f50 | 2011-03-18 19:47:14 +0000 | [diff] [blame] | 2672 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
Anton Korobeynikov | 1d8334e | 2011-01-16 21:28:33 +0000 | [diff] [blame] | 2673 | Size4Bytes, IIC_iMUL64, []>, |
| 2674 | Requires<[IsARM, NoV6]>; |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2675 | |
Anton Korobeynikov | 1d8334e | 2011-01-16 21:28:33 +0000 | [diff] [blame] | 2676 | def UMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi), |
| 2677 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
| 2678 | Size4Bytes, IIC_iMUL64, []>, |
| 2679 | Requires<[IsARM, NoV6]>; |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2680 | } |
| 2681 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2682 | def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi), |
| 2683 | (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64, |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2684 | "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 2685 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2686 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2687 | def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi), |
| 2688 | (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64, |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2689 | "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 2690 | Requires<[IsARM, HasV6]>; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2691 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2692 | |
| 2693 | // Multiply + accumulate |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2694 | let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in { |
Anton Korobeynikov | 1d8334e | 2011-01-16 21:28:33 +0000 | [diff] [blame] | 2695 | def SMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi), |
Owen Anderson | 19f6f50 | 2011-03-18 19:47:14 +0000 | [diff] [blame] | 2696 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
Anton Korobeynikov | 1d8334e | 2011-01-16 21:28:33 +0000 | [diff] [blame] | 2697 | Size4Bytes, IIC_iMAC64, []>, |
| 2698 | Requires<[IsARM, NoV6]>; |
| 2699 | def UMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi), |
Owen Anderson | 19f6f50 | 2011-03-18 19:47:14 +0000 | [diff] [blame] | 2700 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
Anton Korobeynikov | 1d8334e | 2011-01-16 21:28:33 +0000 | [diff] [blame] | 2701 | Size4Bytes, IIC_iMAC64, []>, |
| 2702 | Requires<[IsARM, NoV6]>; |
| 2703 | def UMAALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi), |
Owen Anderson | 19f6f50 | 2011-03-18 19:47:14 +0000 | [diff] [blame] | 2704 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
Anton Korobeynikov | 1d8334e | 2011-01-16 21:28:33 +0000 | [diff] [blame] | 2705 | Size4Bytes, IIC_iMAC64, []>, |
| 2706 | Requires<[IsARM, NoV6]>; |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2707 | |
| 2708 | } |
| 2709 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2710 | def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi), |
| 2711 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2712 | "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 2713 | Requires<[IsARM, HasV6]>; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2714 | def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi), |
| 2715 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2716 | "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 2717 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2718 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2719 | def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi), |
| 2720 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, |
| 2721 | "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 2722 | Requires<[IsARM, HasV6]> { |
| 2723 | bits<4> RdLo; |
| 2724 | bits<4> RdHi; |
| 2725 | bits<4> Rm; |
| 2726 | bits<4> Rn; |
| 2727 | let Inst{19-16} = RdLo; |
| 2728 | let Inst{15-12} = RdHi; |
| 2729 | let Inst{11-8} = Rm; |
| 2730 | let Inst{3-0} = Rn; |
| 2731 | } |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 2732 | } // neverHasSideEffects |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2733 | |
| 2734 | // Most significant word multiply |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2735 | def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2736 | IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm", |
| 2737 | [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>, |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 2738 | Requires<[IsARM, HasV6]> { |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 2739 | let Inst{15-12} = 0b1111; |
| 2740 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 2741 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2742 | def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2743 | IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2744 | [/* For disassembly only; pattern left blank */]>, |
| 2745 | Requires<[IsARM, HasV6]> { |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2746 | let Inst{15-12} = 0b1111; |
| 2747 | } |
| 2748 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2749 | def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd), |
| 2750 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2751 | IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra", |
| 2752 | [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>, |
| 2753 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2754 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2755 | def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd), |
| 2756 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2757 | IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2758 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2759 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2760 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2761 | def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd), |
| 2762 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2763 | IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra", |
| 2764 | [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>, |
| 2765 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2766 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2767 | def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd), |
| 2768 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2769 | IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2770 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2771 | Requires<[IsARM, HasV6]>; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2772 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2773 | multiclass AI_smul<string opc, PatFrag opnode> { |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2774 | def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2775 | IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm", |
| 2776 | [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16), |
| 2777 | (sext_inreg GPR:$Rm, i16)))]>, |
| 2778 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2779 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2780 | def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2781 | IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm", |
| 2782 | [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16), |
| 2783 | (sra GPR:$Rm, (i32 16))))]>, |
| 2784 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2785 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2786 | def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2787 | IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm", |
| 2788 | [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)), |
| 2789 | (sext_inreg GPR:$Rm, i16)))]>, |
| 2790 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2791 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2792 | def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2793 | IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm", |
| 2794 | [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)), |
| 2795 | (sra GPR:$Rm, (i32 16))))]>, |
| 2796 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2797 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2798 | def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2799 | IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm", |
| 2800 | [(set GPR:$Rd, (sra (opnode GPR:$Rn, |
| 2801 | (sext_inreg GPR:$Rm, i16)), (i32 16)))]>, |
| 2802 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2803 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2804 | def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2805 | IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm", |
| 2806 | [(set GPR:$Rd, (sra (opnode GPR:$Rn, |
| 2807 | (sra GPR:$Rm, (i32 16))), (i32 16)))]>, |
| 2808 | Requires<[IsARM, HasV5TE]>; |
Rafael Espindola | bec2e38 | 2006-10-16 16:33:29 +0000 | [diff] [blame] | 2809 | } |
| 2810 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2811 | |
| 2812 | multiclass AI_smla<string opc, PatFrag opnode> { |
Jim Grosbach | d507d1f | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 2813 | def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2814 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2815 | IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2816 | [(set GPR:$Rd, (add GPR:$Ra, |
| 2817 | (opnode (sext_inreg GPR:$Rn, i16), |
| 2818 | (sext_inreg GPR:$Rm, i16))))]>, |
| 2819 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2820 | |
Jim Grosbach | d507d1f | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 2821 | def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2822 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2823 | IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2824 | [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16), |
| 2825 | (sra GPR:$Rm, (i32 16)))))]>, |
| 2826 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2827 | |
Jim Grosbach | d507d1f | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 2828 | def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2829 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2830 | IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2831 | [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)), |
| 2832 | (sext_inreg GPR:$Rm, i16))))]>, |
| 2833 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2834 | |
Jim Grosbach | d507d1f | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 2835 | def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2836 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2837 | IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2838 | [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)), |
| 2839 | (sra GPR:$Rm, (i32 16)))))]>, |
| 2840 | Requires<[IsARM, HasV5TE]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2841 | |
Jim Grosbach | d507d1f | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 2842 | def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2843 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2844 | IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2845 | [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn, |
| 2846 | (sext_inreg GPR:$Rm, i16)), (i32 16))))]>, |
| 2847 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2848 | |
Jim Grosbach | d507d1f | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 2849 | def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2850 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2851 | IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2852 | [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn, |
| 2853 | (sra GPR:$Rm, (i32 16))), (i32 16))))]>, |
| 2854 | Requires<[IsARM, HasV5TE]>; |
Rafael Espindola | 70673a1 | 2006-10-18 16:20:57 +0000 | [diff] [blame] | 2855 | } |
Rafael Espindola | 5c2aa0a | 2006-09-08 12:47:03 +0000 | [diff] [blame] | 2856 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2857 | defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
| 2858 | defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 2859 | |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2860 | // Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2861 | def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi), |
| 2862 | (ins GPR:$Rn, GPR:$Rm), |
| 2863 | IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2864 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2865 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2866 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2867 | def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi), |
| 2868 | (ins GPR:$Rn, GPR:$Rm), |
| 2869 | IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2870 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2871 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2872 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2873 | def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi), |
| 2874 | (ins GPR:$Rn, GPR:$Rm), |
| 2875 | IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2876 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2877 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2878 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2879 | def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi), |
| 2880 | (ins GPR:$Rn, GPR:$Rm), |
| 2881 | IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2882 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2883 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2884 | |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2885 | // Helper class for AI_smld -- for disassembly only |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2886 | class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops, |
| 2887 | InstrItinClass itin, string opc, string asm> |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2888 | : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> { |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2889 | bits<4> Rn; |
| 2890 | bits<4> Rm; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2891 | let Inst{4} = 1; |
| 2892 | let Inst{5} = swap; |
| 2893 | let Inst{6} = sub; |
| 2894 | let Inst{7} = 0; |
| 2895 | let Inst{21-20} = 0b00; |
| 2896 | let Inst{22} = long; |
| 2897 | let Inst{27-23} = 0b01110; |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2898 | let Inst{11-8} = Rm; |
| 2899 | let Inst{3-0} = Rn; |
| 2900 | } |
| 2901 | class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops, |
| 2902 | InstrItinClass itin, string opc, string asm> |
| 2903 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { |
| 2904 | bits<4> Rd; |
| 2905 | let Inst{15-12} = 0b1111; |
| 2906 | let Inst{19-16} = Rd; |
| 2907 | } |
| 2908 | class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops, |
| 2909 | InstrItinClass itin, string opc, string asm> |
| 2910 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { |
| 2911 | bits<4> Ra; |
| 2912 | let Inst{15-12} = Ra; |
| 2913 | } |
| 2914 | class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops, |
| 2915 | InstrItinClass itin, string opc, string asm> |
| 2916 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { |
| 2917 | bits<4> RdLo; |
| 2918 | bits<4> RdHi; |
| 2919 | let Inst{19-16} = RdHi; |
| 2920 | let Inst{15-12} = RdLo; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2921 | } |
| 2922 | |
| 2923 | multiclass AI_smld<bit sub, string opc> { |
| 2924 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2925 | def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2926 | NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2927 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2928 | def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2929 | NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2930 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2931 | def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi), |
| 2932 | (ins GPR:$Rn, GPR:$Rm), NoItinerary, |
| 2933 | !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2934 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2935 | def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi), |
| 2936 | (ins GPR:$Rn, GPR:$Rm), NoItinerary, |
| 2937 | !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2938 | |
| 2939 | } |
| 2940 | |
| 2941 | defm SMLA : AI_smld<0, "smla">; |
| 2942 | defm SMLS : AI_smld<1, "smls">; |
| 2943 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2944 | multiclass AI_sdml<bit sub, string opc> { |
| 2945 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2946 | def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2947 | NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">; |
| 2948 | def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2949 | NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2950 | } |
| 2951 | |
| 2952 | defm SMUA : AI_sdml<0, "smua">; |
| 2953 | defm SMUS : AI_sdml<1, "smus">; |
Rafael Espindola | 42b62f3 | 2006-10-13 13:14:59 +0000 | [diff] [blame] | 2954 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2955 | //===----------------------------------------------------------------------===// |
| 2956 | // Misc. Arithmetic Instructions. |
| 2957 | // |
Rafael Espindola | 0d9fe76 | 2006-10-10 16:33:47 +0000 | [diff] [blame] | 2958 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2959 | def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm), |
| 2960 | IIC_iUNAr, "clz", "\t$Rd, $Rm", |
| 2961 | [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>; |
Rafael Espindola | 199dd67 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 2962 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2963 | def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 2964 | IIC_iUNAr, "rbit", "\t$Rd, $Rm", |
| 2965 | [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>, |
| 2966 | Requires<[IsARM, HasV6T2]>; |
Jim Grosbach | 3482c80 | 2010-01-18 19:58:49 +0000 | [diff] [blame] | 2967 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2968 | def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 2969 | IIC_iUNAr, "rev", "\t$Rd, $Rm", |
| 2970 | [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>; |
Rafael Espindola | 199dd67 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 2971 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2972 | def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 2973 | IIC_iUNAr, "rev16", "\t$Rd, $Rm", |
| 2974 | [(set GPR:$Rd, |
| 2975 | (or (and (srl GPR:$Rm, (i32 8)), 0xFF), |
| 2976 | (or (and (shl GPR:$Rm, (i32 8)), 0xFF00), |
| 2977 | (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000), |
| 2978 | (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>, |
| 2979 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 2980 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2981 | def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 2982 | IIC_iUNAr, "revsh", "\t$Rd, $Rm", |
| 2983 | [(set GPR:$Rd, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2984 | (sext_inreg |
Evan Cheng | 3f30af3 | 2011-03-18 21:52:42 +0000 | [diff] [blame] | 2985 | (or (srl GPR:$Rm, (i32 8)), |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2986 | (shl GPR:$Rm, (i32 8))), i16))]>, |
| 2987 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 2988 | |
Evan Cheng | 3f30af3 | 2011-03-18 21:52:42 +0000 | [diff] [blame] | 2989 | def : ARMV6Pat<(sext_inreg (or (srl (and GPR:$Rm, 0xFF00), (i32 8)), |
| 2990 | (shl GPR:$Rm, (i32 8))), i16), |
| 2991 | (REVSH GPR:$Rm)>; |
| 2992 | |
| 2993 | // Need the AddedComplexity or else MOVs + REV would be chosen. |
| 2994 | let AddedComplexity = 5 in |
| 2995 | def : ARMV6Pat<(sra (bswap GPR:$Rm), (i32 16)), (REVSH GPR:$Rm)>; |
| 2996 | |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2997 | def lsl_shift_imm : SDNodeXForm<imm, [{ |
| 2998 | unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue()); |
| 2999 | return CurDAG->getTargetConstant(Sh, MVT::i32); |
| 3000 | }]>; |
| 3001 | |
| 3002 | def lsl_amt : PatLeaf<(i32 imm), [{ |
| 3003 | return (N->getZExtValue() < 32); |
| 3004 | }], lsl_shift_imm>; |
| 3005 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3006 | def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd), |
| 3007 | (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh), |
| 3008 | IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh", |
| 3009 | [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF), |
| 3010 | (and (shl GPR:$Rm, lsl_amt:$sh), |
| 3011 | 0xFFFF0000)))]>, |
| 3012 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 3013 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3014 | // Alternate cases for PKHBT where identities eliminate some nodes. |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3015 | def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)), |
| 3016 | (PKHBT GPR:$Rn, GPR:$Rm, 0)>; |
| 3017 | def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)), |
| 3018 | (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>; |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 3019 | |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 3020 | def asr_shift_imm : SDNodeXForm<imm, [{ |
| 3021 | unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue()); |
| 3022 | return CurDAG->getTargetConstant(Sh, MVT::i32); |
| 3023 | }]>; |
| 3024 | |
| 3025 | def asr_amt : PatLeaf<(i32 imm), [{ |
| 3026 | return (N->getZExtValue() <= 32); |
| 3027 | }], asr_shift_imm>; |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 3028 | |
Bob Wilson | dc66eda | 2010-08-16 22:26:55 +0000 | [diff] [blame] | 3029 | // Note: Shifts of 1-15 bits will be transformed to srl instead of sra and |
| 3030 | // will match the pattern below. |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3031 | def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd), |
| 3032 | (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh), |
| 3033 | IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh", |
| 3034 | [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000), |
| 3035 | (and (sra GPR:$Rm, asr_amt:$sh), |
| 3036 | 0xFFFF)))]>, |
| 3037 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 3038 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3039 | // Alternate cases for PKHTB where identities eliminate some nodes. Note that |
| 3040 | // a shift amount of 0 is *not legal* here, it is PKHBT instead. |
Bob Wilson | dc66eda | 2010-08-16 22:26:55 +0000 | [diff] [blame] | 3041 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)), |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 3042 | (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3043 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 3044 | (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)), |
| 3045 | (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>; |
Rafael Espindola | b47e1d0 | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 3046 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3047 | //===----------------------------------------------------------------------===// |
| 3048 | // Comparison Instructions... |
| 3049 | // |
Rafael Espindola | b47e1d0 | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 3050 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 3051 | defm CMP : AI1_cmp_irs<0b1010, "cmp", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3052 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr, |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 3053 | BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>; |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3054 | |
Jim Grosbach | 97a884d | 2010-12-07 20:41:06 +0000 | [diff] [blame] | 3055 | // ARMcmpZ can re-use the above instruction definitions. |
| 3056 | def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm), |
| 3057 | (CMPri GPR:$src, so_imm:$imm)>; |
| 3058 | def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs), |
| 3059 | (CMPrr GPR:$src, GPR:$rhs)>; |
| 3060 | def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs), |
| 3061 | (CMPrs GPR:$src, so_reg:$rhs)>; |
| 3062 | |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 3063 | // FIXME: We have to be careful when using the CMN instruction and comparison |
| 3064 | // with 0. One would expect these two pieces of code should give identical |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3065 | // results: |
| 3066 | // |
| 3067 | // rsbs r1, r1, 0 |
| 3068 | // cmp r0, r1 |
| 3069 | // mov r0, #0 |
| 3070 | // it ls |
| 3071 | // mov r0, #1 |
| 3072 | // |
| 3073 | // and: |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 3074 | // |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3075 | // cmn r0, r1 |
| 3076 | // mov r0, #0 |
| 3077 | // it ls |
| 3078 | // mov r0, #1 |
| 3079 | // |
| 3080 | // However, the CMN gives the *opposite* result when r1 is 0. This is because |
| 3081 | // the carry flag is set in the CMP case but not in the CMN case. In short, the |
| 3082 | // CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the |
| 3083 | // value of r0 and the carry bit (because the "carry bit" parameter to |
| 3084 | // AddWithCarry is defined as 1 in this case, the carry flag will always be set |
| 3085 | // when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is |
| 3086 | // never a "carry" when this AddWithCarry is performed (because the "carry bit" |
| 3087 | // parameter to AddWithCarry is defined as 0). |
| 3088 | // |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 3089 | // When x is 0 and unsigned: |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3090 | // |
| 3091 | // x = 0 |
| 3092 | // ~x = 0xFFFF FFFF |
| 3093 | // ~x + 1 = 0x1 0000 0000 |
| 3094 | // (-x = 0) != (0x1 0000 0000 = ~x + 1) |
| 3095 | // |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 3096 | // Therefore, we should disable CMN when comparing against zero, until we can |
| 3097 | // limit when the CMN instruction is used (when we know that the RHS is not 0 or |
| 3098 | // when it's a comparison which doesn't look at the 'carry' flag). |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3099 | // |
| 3100 | // (See the ARM docs for the "AddWithCarry" pseudo-code.) |
| 3101 | // |
| 3102 | // This is related to <rdar://problem/7569620>. |
| 3103 | // |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 3104 | //defm CMN : AI1_cmp_irs<0b1011, "cmn", |
| 3105 | // BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>; |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 3106 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3107 | // Note that TST/TEQ don't set all the same flags that CMP does! |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 3108 | defm TST : AI1_cmp_irs<0b1000, "tst", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3109 | IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr, |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3110 | BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>; |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 3111 | defm TEQ : AI1_cmp_irs<0b1001, "teq", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3112 | IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr, |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3113 | BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 3114 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 3115 | defm CMNz : AI1_cmp_irs<0b1011, "cmn", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3116 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr, |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 3117 | BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 3118 | |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 3119 | //def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm), |
| 3120 | // (CMNri GPR:$src, so_imm_neg:$imm)>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 3121 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 3122 | def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm), |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 3123 | (CMNzri GPR:$src, so_imm_neg:$imm)>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 3124 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 3125 | // Pseudo i64 compares for some floating point compares. |
| 3126 | let usesCustomInserter = 1, isBranch = 1, isTerminator = 1, |
| 3127 | Defs = [CPSR] in { |
| 3128 | def BCCi64 : PseudoInst<(outs), |
Jim Grosbach | c5ed013 | 2010-08-17 18:39:16 +0000 | [diff] [blame] | 3129 | (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst), |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3130 | IIC_Br, |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 3131 | [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>; |
| 3132 | |
| 3133 | def BCCZi64 : PseudoInst<(outs), |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3134 | (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 3135 | [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>; |
| 3136 | } // usesCustomInserter |
| 3137 | |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 3138 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3139 | // Conditional moves |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 3140 | // FIXME: should be able to write a pattern for ARMcmov, but can't use |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 3141 | // a two-value operand where a dag node expects two operands. :( |
Owen Anderson | f523e47 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 3142 | let neverHasSideEffects = 1 in { |
Jim Grosbach | d4a16ad | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 3143 | def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p), |
| 3144 | Size4Bytes, IIC_iCMOVr, |
| 3145 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>, |
| 3146 | RegConstraint<"$false = $Rd">; |
| 3147 | def MOVCCs : ARMPseudoInst<(outs GPR:$Rd), |
| 3148 | (ins GPR:$false, so_reg:$shift, pred:$p), |
| 3149 | Size4Bytes, IIC_iCMOVsr, |
| 3150 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>, |
| 3151 | RegConstraint<"$false = $Rd">; |
Jim Grosbach | 3bbdcea | 2010-10-07 00:42:42 +0000 | [diff] [blame] | 3152 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3153 | let isMoveImm = 1 in |
Jim Grosbach | 3906276 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 3154 | def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd), |
| 3155 | (ins GPR:$false, i32imm_hilo16:$imm, pred:$p), |
| 3156 | Size4Bytes, IIC_iMOVi, |
| 3157 | []>, |
| 3158 | RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>; |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 3159 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3160 | let isMoveImm = 1 in |
Jim Grosbach | 3906276 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 3161 | def MOVCCi : ARMPseudoInst<(outs GPR:$Rd), |
| 3162 | (ins GPR:$false, so_imm:$imm, pred:$p), |
| 3163 | Size4Bytes, IIC_iCMOVi, |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 3164 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>, |
Jim Grosbach | 3906276 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 3165 | RegConstraint<"$false = $Rd">; |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 3166 | |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 3167 | // Two instruction predicate mov immediate. |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3168 | let isMoveImm = 1 in |
Jim Grosbach | eb582d7 | 2011-03-11 18:00:42 +0000 | [diff] [blame] | 3169 | def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd), |
| 3170 | (ins GPR:$false, i32imm:$src, pred:$p), |
| 3171 | Size8Bytes, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">; |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 3172 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3173 | let isMoveImm = 1 in |
Jim Grosbach | e672ff8 | 2011-03-11 19:55:55 +0000 | [diff] [blame] | 3174 | def MVNCCi : ARMPseudoInst<(outs GPR:$Rd), |
| 3175 | (ins GPR:$false, so_imm:$imm, pred:$p), |
| 3176 | Size4Bytes, IIC_iCMOVi, |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 3177 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>, |
Jim Grosbach | e672ff8 | 2011-03-11 19:55:55 +0000 | [diff] [blame] | 3178 | RegConstraint<"$false = $Rd">; |
Owen Anderson | f523e47 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 3179 | } // neverHasSideEffects |
Rafael Espindola | d9ae778 | 2006-10-07 13:46:42 +0000 | [diff] [blame] | 3180 | |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 3181 | //===----------------------------------------------------------------------===// |
| 3182 | // Atomic operations intrinsics |
| 3183 | // |
| 3184 | |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 3185 | def memb_opt : Operand<i32> { |
| 3186 | let PrintMethod = "printMemBOption"; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 3187 | let ParserMatchClass = MemBarrierOptOperand; |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 3188 | } |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 3189 | |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 3190 | // memory barriers protect the atomic sequences |
| 3191 | let hasSideEffects = 1 in { |
| 3192 | def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, |
| 3193 | "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>, |
| 3194 | Requires<[IsARM, HasDB]> { |
| 3195 | bits<4> opt; |
| 3196 | let Inst{31-4} = 0xf57ff05; |
| 3197 | let Inst{3-0} = opt; |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 3198 | } |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 3199 | } |
Rafael Espindola | 4b20fbc | 2006-10-10 12:56:00 +0000 | [diff] [blame] | 3200 | |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 3201 | def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, |
| 3202 | "dsb", "\t$opt", |
| 3203 | [/* For disassembly only; pattern left blank */]>, |
| 3204 | Requires<[IsARM, HasDB]> { |
| 3205 | bits<4> opt; |
| 3206 | let Inst{31-4} = 0xf57ff04; |
| 3207 | let Inst{3-0} = opt; |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 3208 | } |
| 3209 | |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 3210 | // ISB has only full system option -- for disassembly only |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 3211 | def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>, |
| 3212 | Requires<[IsARM, HasDB]> { |
Johnny Chen | 1adc40c | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 3213 | let Inst{31-4} = 0xf57ff06; |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 3214 | let Inst{3-0} = 0b1111; |
| 3215 | } |
| 3216 | |
Jim Grosbach | 6686910 | 2009-12-11 18:52:41 +0000 | [diff] [blame] | 3217 | let usesCustomInserter = 1 in { |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3218 | let Uses = [CPSR] in { |
| 3219 | def ATOMIC_LOAD_ADD_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3220 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3221 | [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>; |
| 3222 | def ATOMIC_LOAD_SUB_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3223 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3224 | [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>; |
| 3225 | def ATOMIC_LOAD_AND_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3226 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3227 | [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>; |
| 3228 | def ATOMIC_LOAD_OR_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3229 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3230 | [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>; |
| 3231 | def ATOMIC_LOAD_XOR_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3232 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3233 | [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>; |
| 3234 | def ATOMIC_LOAD_NAND_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3235 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3236 | [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>; |
| 3237 | def ATOMIC_LOAD_ADD_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3238 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3239 | [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>; |
| 3240 | def ATOMIC_LOAD_SUB_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3241 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3242 | [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>; |
| 3243 | def ATOMIC_LOAD_AND_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3244 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3245 | [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>; |
| 3246 | def ATOMIC_LOAD_OR_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3247 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3248 | [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>; |
| 3249 | def ATOMIC_LOAD_XOR_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3250 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3251 | [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>; |
| 3252 | def ATOMIC_LOAD_NAND_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3253 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3254 | [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>; |
| 3255 | def ATOMIC_LOAD_ADD_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3256 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3257 | [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>; |
| 3258 | def ATOMIC_LOAD_SUB_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3259 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3260 | [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>; |
| 3261 | def ATOMIC_LOAD_AND_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3262 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3263 | [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>; |
| 3264 | def ATOMIC_LOAD_OR_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3265 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3266 | [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>; |
| 3267 | def ATOMIC_LOAD_XOR_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3268 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3269 | [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>; |
| 3270 | def ATOMIC_LOAD_NAND_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3271 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3272 | [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>; |
| 3273 | |
| 3274 | def ATOMIC_SWAP_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3275 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3276 | [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>; |
| 3277 | def ATOMIC_SWAP_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3278 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3279 | [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>; |
| 3280 | def ATOMIC_SWAP_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3281 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3282 | [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>; |
| 3283 | |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3284 | def ATOMIC_CMP_SWAP_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3285 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3286 | [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 3287 | def ATOMIC_CMP_SWAP_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3288 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3289 | [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 3290 | def ATOMIC_CMP_SWAP_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3291 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3292 | [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 3293 | } |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3294 | } |
| 3295 | |
| 3296 | let mayLoad = 1 in { |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3297 | def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary, |
| 3298 | "ldrexb", "\t$Rt, [$Rn]", |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3299 | []>; |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3300 | def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary, |
| 3301 | "ldrexh", "\t$Rt, [$Rn]", |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3302 | []>; |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3303 | def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary, |
| 3304 | "ldrex", "\t$Rt, [$Rn]", |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3305 | []>; |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3306 | def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn), |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 3307 | NoItinerary, |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3308 | "ldrexd", "\t$Rt, $Rt2, [$Rn]", |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 3309 | []>; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3310 | } |
| 3311 | |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3312 | let mayStore = 1, Constraints = "@earlyclobber $Rd" in { |
| 3313 | def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn), |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 3314 | NoItinerary, |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3315 | "strexb", "\t$Rd, $src, [$Rn]", |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3316 | []>; |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3317 | def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn), |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3318 | NoItinerary, |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3319 | "strexh", "\t$Rd, $Rt, [$Rn]", |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3320 | []>; |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3321 | def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn), |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 3322 | NoItinerary, |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3323 | "strex", "\t$Rd, $Rt, [$Rn]", |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3324 | []>; |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3325 | def STREXD : AIstrex<0b01, (outs GPR:$Rd), |
| 3326 | (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn), |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 3327 | NoItinerary, |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3328 | "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]", |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 3329 | []>; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3330 | } |
| 3331 | |
Johnny Chen | b943627 | 2010-02-17 22:37:58 +0000 | [diff] [blame] | 3332 | // Clear-Exclusive is for disassembly only. |
| 3333 | def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", |
| 3334 | [/* For disassembly only; pattern left blank */]>, |
| 3335 | Requires<[IsARM, HasV7]> { |
Jim Grosbach | f32ecc6 | 2010-10-29 20:21:36 +0000 | [diff] [blame] | 3336 | let Inst{31-0} = 0b11110101011111111111000000011111; |
Johnny Chen | b943627 | 2010-02-17 22:37:58 +0000 | [diff] [blame] | 3337 | } |
| 3338 | |
Johnny Chen | b3e1bf5 | 2010-02-12 20:48:24 +0000 | [diff] [blame] | 3339 | // SWP/SWPB are deprecated in V6/V7 and for disassembly only. |
| 3340 | let mayLoad = 1 in { |
Jim Grosbach | f32ecc6 | 2010-10-29 20:21:36 +0000 | [diff] [blame] | 3341 | def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp", |
| 3342 | [/* For disassembly only; pattern left blank */]>; |
| 3343 | def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb", |
| 3344 | [/* For disassembly only; pattern left blank */]>; |
Johnny Chen | b3e1bf5 | 2010-02-12 20:48:24 +0000 | [diff] [blame] | 3345 | } |
| 3346 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 3347 | //===----------------------------------------------------------------------===// |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 3348 | // Coprocessor Instructions. |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3349 | // |
| 3350 | |
Bruno Cardoso Lopes | b32f7a5 | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 3351 | def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1, |
| 3352 | c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2), |
| 3353 | NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2", |
| 3354 | [/* For disassembly only; pattern left blank */]> { |
| 3355 | bits<4> opc1; |
| 3356 | bits<4> CRn; |
| 3357 | bits<4> CRd; |
| 3358 | bits<4> cop; |
| 3359 | bits<3> opc2; |
| 3360 | bits<4> CRm; |
| 3361 | |
| 3362 | let Inst{3-0} = CRm; |
| 3363 | let Inst{4} = 0; |
| 3364 | let Inst{7-5} = opc2; |
| 3365 | let Inst{11-8} = cop; |
| 3366 | let Inst{15-12} = CRd; |
| 3367 | let Inst{19-16} = CRn; |
| 3368 | let Inst{23-20} = opc1; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3369 | } |
| 3370 | |
Bruno Cardoso Lopes | b32f7a5 | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 3371 | def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1, |
| 3372 | c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2), |
| 3373 | NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2", |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3374 | [/* For disassembly only; pattern left blank */]> { |
| 3375 | let Inst{31-28} = 0b1111; |
Bruno Cardoso Lopes | b32f7a5 | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 3376 | bits<4> opc1; |
| 3377 | bits<4> CRn; |
| 3378 | bits<4> CRd; |
| 3379 | bits<4> cop; |
| 3380 | bits<3> opc2; |
| 3381 | bits<4> CRm; |
| 3382 | |
| 3383 | let Inst{3-0} = CRm; |
| 3384 | let Inst{4} = 0; |
| 3385 | let Inst{7-5} = opc2; |
| 3386 | let Inst{11-8} = cop; |
| 3387 | let Inst{15-12} = CRd; |
| 3388 | let Inst{19-16} = CRn; |
| 3389 | let Inst{23-20} = opc1; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3390 | } |
| 3391 | |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3392 | class ACI<dag oops, dag iops, string opc, string asm> |
| 3393 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary, |
| 3394 | opc, asm, "", [/* For disassembly only; pattern left blank */]> { |
| 3395 | let Inst{27-25} = 0b110; |
| 3396 | } |
| 3397 | |
| 3398 | multiclass LdStCop<bits<4> op31_28, bit load, string opc> { |
| 3399 | |
| 3400 | def _OFFSET : ACI<(outs), |
| 3401 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
| 3402 | opc, "\tp$cop, cr$CRd, $addr"> { |
| 3403 | let Inst{31-28} = op31_28; |
| 3404 | let Inst{24} = 1; // P = 1 |
| 3405 | let Inst{21} = 0; // W = 0 |
| 3406 | let Inst{22} = 0; // D = 0 |
| 3407 | let Inst{20} = load; |
| 3408 | } |
| 3409 | |
| 3410 | def _PRE : ACI<(outs), |
| 3411 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
| 3412 | opc, "\tp$cop, cr$CRd, $addr!"> { |
| 3413 | let Inst{31-28} = op31_28; |
| 3414 | let Inst{24} = 1; // P = 1 |
| 3415 | let Inst{21} = 1; // W = 1 |
| 3416 | let Inst{22} = 0; // D = 0 |
| 3417 | let Inst{20} = load; |
| 3418 | } |
| 3419 | |
| 3420 | def _POST : ACI<(outs), |
| 3421 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset), |
| 3422 | opc, "\tp$cop, cr$CRd, [$base], $offset"> { |
| 3423 | let Inst{31-28} = op31_28; |
| 3424 | let Inst{24} = 0; // P = 0 |
| 3425 | let Inst{21} = 1; // W = 1 |
| 3426 | let Inst{22} = 0; // D = 0 |
| 3427 | let Inst{20} = load; |
| 3428 | } |
| 3429 | |
| 3430 | def _OPTION : ACI<(outs), |
| 3431 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option), |
| 3432 | opc, "\tp$cop, cr$CRd, [$base], $option"> { |
| 3433 | let Inst{31-28} = op31_28; |
| 3434 | let Inst{24} = 0; // P = 0 |
| 3435 | let Inst{23} = 1; // U = 1 |
| 3436 | let Inst{21} = 0; // W = 0 |
| 3437 | let Inst{22} = 0; // D = 0 |
| 3438 | let Inst{20} = load; |
| 3439 | } |
| 3440 | |
| 3441 | def L_OFFSET : ACI<(outs), |
| 3442 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
Johnny Chen | 2fb10f1 | 2010-04-16 19:33:23 +0000 | [diff] [blame] | 3443 | !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3444 | let Inst{31-28} = op31_28; |
| 3445 | let Inst{24} = 1; // P = 1 |
| 3446 | let Inst{21} = 0; // W = 0 |
| 3447 | let Inst{22} = 1; // D = 1 |
| 3448 | let Inst{20} = load; |
| 3449 | } |
| 3450 | |
| 3451 | def L_PRE : ACI<(outs), |
| 3452 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
Johnny Chen | 2fb10f1 | 2010-04-16 19:33:23 +0000 | [diff] [blame] | 3453 | !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3454 | let Inst{31-28} = op31_28; |
| 3455 | let Inst{24} = 1; // P = 1 |
| 3456 | let Inst{21} = 1; // W = 1 |
| 3457 | let Inst{22} = 1; // D = 1 |
| 3458 | let Inst{20} = load; |
| 3459 | } |
| 3460 | |
| 3461 | def L_POST : ACI<(outs), |
| 3462 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset), |
Johnny Chen | 2fb10f1 | 2010-04-16 19:33:23 +0000 | [diff] [blame] | 3463 | !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3464 | let Inst{31-28} = op31_28; |
| 3465 | let Inst{24} = 0; // P = 0 |
| 3466 | let Inst{21} = 1; // W = 1 |
| 3467 | let Inst{22} = 1; // D = 1 |
| 3468 | let Inst{20} = load; |
| 3469 | } |
| 3470 | |
| 3471 | def L_OPTION : ACI<(outs), |
| 3472 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option), |
Johnny Chen | 2fb10f1 | 2010-04-16 19:33:23 +0000 | [diff] [blame] | 3473 | !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3474 | let Inst{31-28} = op31_28; |
| 3475 | let Inst{24} = 0; // P = 0 |
| 3476 | let Inst{23} = 1; // U = 1 |
| 3477 | let Inst{21} = 0; // W = 0 |
| 3478 | let Inst{22} = 1; // D = 1 |
| 3479 | let Inst{20} = load; |
| 3480 | } |
| 3481 | } |
| 3482 | |
| 3483 | defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">; |
| 3484 | defm LDC2 : LdStCop<0b1111, 1, "ldc2">; |
| 3485 | defm STC : LdStCop<{?,?,?,?}, 0, "stc">; |
| 3486 | defm STC2 : LdStCop<0b1111, 0, "stc2">; |
| 3487 | |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3488 | //===----------------------------------------------------------------------===// |
| 3489 | // Move between coprocessor and ARM core register -- for disassembly only |
| 3490 | // |
| 3491 | |
| 3492 | class MovRCopro<string opc, bit direction> |
| 3493 | : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1, |
| 3494 | GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2), |
| 3495 | NoItinerary, opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", |
| 3496 | [/* For disassembly only; pattern left blank */]> { |
| 3497 | let Inst{20} = direction; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3498 | let Inst{4} = 1; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3499 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3500 | bits<4> Rt; |
| 3501 | bits<4> cop; |
| 3502 | bits<3> opc1; |
| 3503 | bits<3> opc2; |
| 3504 | bits<4> CRm; |
| 3505 | bits<4> CRn; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3506 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3507 | let Inst{15-12} = Rt; |
| 3508 | let Inst{11-8} = cop; |
| 3509 | let Inst{23-21} = opc1; |
| 3510 | let Inst{7-5} = opc2; |
| 3511 | let Inst{3-0} = CRm; |
| 3512 | let Inst{19-16} = CRn; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3513 | } |
| 3514 | |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3515 | def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */>; |
| 3516 | def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */>; |
| 3517 | |
| 3518 | class MovRCopro2<string opc, bit direction> |
| 3519 | : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1, |
| 3520 | GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2), |
| 3521 | NoItinerary, !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), |
| 3522 | [/* For disassembly only; pattern left blank */]> { |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3523 | let Inst{31-28} = 0b1111; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3524 | let Inst{20} = direction; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3525 | let Inst{4} = 1; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3526 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3527 | bits<4> Rt; |
| 3528 | bits<4> cop; |
| 3529 | bits<3> opc1; |
| 3530 | bits<3> opc2; |
| 3531 | bits<4> CRm; |
| 3532 | bits<4> CRn; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3533 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3534 | let Inst{15-12} = Rt; |
| 3535 | let Inst{11-8} = cop; |
| 3536 | let Inst{23-21} = opc1; |
| 3537 | let Inst{7-5} = opc2; |
| 3538 | let Inst{3-0} = CRm; |
| 3539 | let Inst{19-16} = CRn; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3540 | } |
| 3541 | |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3542 | def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */>; |
| 3543 | def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */>; |
| 3544 | |
| 3545 | class MovRRCopro<string opc, bit direction> |
| 3546 | : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1, |
| 3547 | GPR:$Rt, GPR:$Rt2, c_imm:$CRm), |
| 3548 | NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", |
| 3549 | [/* For disassembly only; pattern left blank */]> { |
| 3550 | let Inst{23-21} = 0b010; |
| 3551 | let Inst{20} = direction; |
| 3552 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3553 | bits<4> Rt; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3554 | bits<4> Rt2; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3555 | bits<4> cop; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3556 | bits<4> opc1; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3557 | bits<4> CRm; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3558 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3559 | let Inst{15-12} = Rt; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3560 | let Inst{19-16} = Rt2; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3561 | let Inst{11-8} = cop; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3562 | let Inst{7-4} = opc1; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3563 | let Inst{3-0} = CRm; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3564 | } |
| 3565 | |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3566 | def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */>; |
| 3567 | def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>; |
| 3568 | |
| 3569 | class MovRRCopro2<string opc, bit direction> |
| 3570 | : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1, |
| 3571 | GPR:$Rt, GPR:$Rt2, c_imm:$CRm), |
| 3572 | NoItinerary, !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), |
| 3573 | [/* For disassembly only; pattern left blank */]> { |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3574 | let Inst{31-28} = 0b1111; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3575 | let Inst{23-21} = 0b010; |
| 3576 | let Inst{20} = direction; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3577 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3578 | bits<4> Rt; |
| 3579 | bits<4> Rt2; |
| 3580 | bits<4> cop; |
Bruno Cardoso Lopes | 3abd75b | 2011-01-19 16:56:52 +0000 | [diff] [blame] | 3581 | bits<4> opc1; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3582 | bits<4> CRm; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3583 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3584 | let Inst{15-12} = Rt; |
| 3585 | let Inst{19-16} = Rt2; |
| 3586 | let Inst{11-8} = cop; |
Bruno Cardoso Lopes | 3abd75b | 2011-01-19 16:56:52 +0000 | [diff] [blame] | 3587 | let Inst{7-4} = opc1; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3588 | let Inst{3-0} = CRm; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3589 | } |
| 3590 | |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3591 | def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */>; |
| 3592 | def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3593 | |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3594 | //===----------------------------------------------------------------------===// |
| 3595 | // Move between special register and ARM core register -- for disassembly only |
| 3596 | // |
| 3597 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 3598 | // Move to ARM core register from Special Register |
Bruno Cardoso Lopes | e7255a8 | 2011-01-18 21:31:35 +0000 | [diff] [blame] | 3599 | def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr", |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3600 | [/* For disassembly only; pattern left blank */]> { |
Bruno Cardoso Lopes | e7255a8 | 2011-01-18 21:31:35 +0000 | [diff] [blame] | 3601 | bits<4> Rd; |
| 3602 | let Inst{23-16} = 0b00001111; |
| 3603 | let Inst{15-12} = Rd; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3604 | let Inst{7-4} = 0b0000; |
| 3605 | } |
| 3606 | |
Bruno Cardoso Lopes | e7255a8 | 2011-01-18 21:31:35 +0000 | [diff] [blame] | 3607 | def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr", |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3608 | [/* For disassembly only; pattern left blank */]> { |
Bruno Cardoso Lopes | e7255a8 | 2011-01-18 21:31:35 +0000 | [diff] [blame] | 3609 | bits<4> Rd; |
| 3610 | let Inst{23-16} = 0b01001111; |
| 3611 | let Inst{15-12} = Rd; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3612 | let Inst{7-4} = 0b0000; |
| 3613 | } |
| 3614 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 3615 | // Move from ARM core register to Special Register |
| 3616 | // |
| 3617 | // No need to have both system and application versions, the encodings are the |
| 3618 | // same and the assembly parser has no way to distinguish between them. The mask |
| 3619 | // operand contains the special register (R Bit) in bit 4 and bits 3-0 contains |
| 3620 | // the mask with the fields to be accessed in the special register. |
| 3621 | def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary, |
| 3622 | "msr", "\t$mask, $Rn", |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3623 | [/* For disassembly only; pattern left blank */]> { |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 3624 | bits<5> mask; |
| 3625 | bits<4> Rn; |
| 3626 | |
| 3627 | let Inst{23} = 0; |
| 3628 | let Inst{22} = mask{4}; // R bit |
| 3629 | let Inst{21-20} = 0b10; |
| 3630 | let Inst{19-16} = mask{3-0}; |
| 3631 | let Inst{15-12} = 0b1111; |
| 3632 | let Inst{11-4} = 0b00000000; |
| 3633 | let Inst{3-0} = Rn; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3634 | } |
| 3635 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 3636 | def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary, |
| 3637 | "msr", "\t$mask, $a", |
| 3638 | [/* For disassembly only; pattern left blank */]> { |
| 3639 | bits<5> mask; |
| 3640 | bits<12> a; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3641 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 3642 | let Inst{23} = 0; |
| 3643 | let Inst{22} = mask{4}; // R bit |
| 3644 | let Inst{21-20} = 0b10; |
| 3645 | let Inst{19-16} = mask{3-0}; |
| 3646 | let Inst{15-12} = 0b1111; |
| 3647 | let Inst{11-0} = a; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3648 | } |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 3649 | |
| 3650 | //===----------------------------------------------------------------------===// |
| 3651 | // TLS Instructions |
| 3652 | // |
| 3653 | |
| 3654 | // __aeabi_read_tp preserves the registers r1-r3. |
Owen Anderson | 19f6f50 | 2011-03-18 19:47:14 +0000 | [diff] [blame] | 3655 | // This is a pseudo inst so that we can get the encoding right, |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 3656 | // complete with fixup for the aeabi_read_tp function. |
| 3657 | let isCall = 1, |
| 3658 | Defs = [R0, R12, LR, CPSR], Uses = [SP] in { |
| 3659 | def TPsoft : PseudoInst<(outs), (ins), IIC_Br, |
| 3660 | [(set R0, ARMthread_pointer)]>; |
| 3661 | } |
| 3662 | |
| 3663 | //===----------------------------------------------------------------------===// |
| 3664 | // SJLJ Exception handling intrinsics |
| 3665 | // eh_sjlj_setjmp() is an instruction sequence to store the return |
| 3666 | // address and save #0 in R0 for the non-longjmp case. |
| 3667 | // Since by its nature we may be coming from some other function to get |
| 3668 | // here, and we're using the stack frame for the containing function to |
| 3669 | // save/restore registers, we can't keep anything live in regs across |
| 3670 | // the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon |
| 3671 | // when we get here from a longjmp(). We force everthing out of registers |
| 3672 | // except for our own input by listing the relevant registers in Defs. By |
| 3673 | // doing so, we also cause the prologue/epilogue code to actively preserve |
| 3674 | // all of the callee-saved resgisters, which is exactly what we want. |
| 3675 | // A constant value is passed in $val, and we use the location as a scratch. |
| 3676 | // |
| 3677 | // These are pseudo-instructions and are lowered to individual MC-insts, so |
| 3678 | // no encoding information is necessary. |
| 3679 | let Defs = |
| 3680 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0, |
| 3681 | D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15, |
| 3682 | D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30, |
| 3683 | D31 ], hasSideEffects = 1, isBarrier = 1 in { |
| 3684 | def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val), |
| 3685 | NoItinerary, |
| 3686 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>, |
| 3687 | Requires<[IsARM, HasVFP2]>; |
| 3688 | } |
| 3689 | |
| 3690 | let Defs = |
| 3691 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ], |
| 3692 | hasSideEffects = 1, isBarrier = 1 in { |
| 3693 | def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val), |
| 3694 | NoItinerary, |
| 3695 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>, |
| 3696 | Requires<[IsARM, NoVFP]>; |
| 3697 | } |
| 3698 | |
| 3699 | // FIXME: Non-Darwin version(s) |
| 3700 | let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, |
| 3701 | Defs = [ R7, LR, SP ] in { |
| 3702 | def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch), |
| 3703 | NoItinerary, |
| 3704 | [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>, |
| 3705 | Requires<[IsARM, IsDarwin]>; |
| 3706 | } |
| 3707 | |
| 3708 | // eh.sjlj.dispatchsetup pseudo-instruction. |
| 3709 | // This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are |
| 3710 | // handled when the pseudo is expanded (which happens before any passes |
| 3711 | // that need the instruction size). |
| 3712 | let isBarrier = 1, hasSideEffects = 1 in |
| 3713 | def Int_eh_sjlj_dispatchsetup : |
| 3714 | PseudoInst<(outs), (ins GPR:$src), NoItinerary, |
| 3715 | [(ARMeh_sjlj_dispatchsetup GPR:$src)]>, |
| 3716 | Requires<[IsDarwin]>; |
| 3717 | |
| 3718 | //===----------------------------------------------------------------------===// |
| 3719 | // Non-Instruction Patterns |
| 3720 | // |
| 3721 | |
| 3722 | // Large immediate handling. |
| 3723 | |
| 3724 | // 32-bit immediate using two piece so_imms or movw + movt. |
| 3725 | // This is a single pseudo instruction, the benefit is that it can be remat'd |
| 3726 | // as a single unit instead of having to handle reg inputs. |
| 3727 | // FIXME: Remove this when we can do generalized remat. |
| 3728 | let isReMaterializable = 1, isMoveImm = 1 in |
| 3729 | def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, |
| 3730 | [(set GPR:$dst, (arm_i32imm:$src))]>, |
| 3731 | Requires<[IsARM]>; |
| 3732 | |
| 3733 | // Pseudo instruction that combines movw + movt + add pc (if PIC). |
| 3734 | // It also makes it possible to rematerialize the instructions. |
| 3735 | // FIXME: Remove this when we can do generalized remat and when machine licm |
| 3736 | // can properly the instructions. |
| 3737 | let isReMaterializable = 1 in { |
| 3738 | def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr), |
| 3739 | IIC_iMOVix2addpc, |
| 3740 | [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>, |
| 3741 | Requires<[IsARM, UseMovt]>; |
| 3742 | |
| 3743 | def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr), |
| 3744 | IIC_iMOVix2, |
| 3745 | [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>, |
| 3746 | Requires<[IsARM, UseMovt]>; |
| 3747 | |
| 3748 | let AddedComplexity = 10 in |
| 3749 | def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr), |
| 3750 | IIC_iMOVix2ld, |
| 3751 | [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>, |
| 3752 | Requires<[IsARM, UseMovt]>; |
| 3753 | } // isReMaterializable |
| 3754 | |
| 3755 | // ConstantPool, GlobalAddress, and JumpTable |
| 3756 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>, |
| 3757 | Requires<[IsARM, DontUseMovt]>; |
| 3758 | def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>; |
| 3759 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>, |
| 3760 | Requires<[IsARM, UseMovt]>; |
| 3761 | def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id), |
| 3762 | (LEApcrelJT tjumptable:$dst, imm:$id)>; |
| 3763 | |
| 3764 | // TODO: add,sub,and, 3-instr forms? |
| 3765 | |
| 3766 | // Tail calls |
| 3767 | def : ARMPat<(ARMtcret tcGPR:$dst), |
| 3768 | (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>; |
| 3769 | |
| 3770 | def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)), |
| 3771 | (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>; |
| 3772 | |
| 3773 | def : ARMPat<(ARMtcret (i32 texternalsym:$dst)), |
| 3774 | (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>; |
| 3775 | |
| 3776 | def : ARMPat<(ARMtcret tcGPR:$dst), |
| 3777 | (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>; |
| 3778 | |
| 3779 | def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)), |
| 3780 | (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>; |
| 3781 | |
| 3782 | def : ARMPat<(ARMtcret (i32 texternalsym:$dst)), |
| 3783 | (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>; |
| 3784 | |
| 3785 | // Direct calls |
| 3786 | def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>, |
| 3787 | Requires<[IsARM, IsNotDarwin]>; |
| 3788 | def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>, |
| 3789 | Requires<[IsARM, IsDarwin]>; |
| 3790 | |
| 3791 | // zextload i1 -> zextload i8 |
| 3792 | def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>; |
| 3793 | def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>; |
| 3794 | |
| 3795 | // extload -> zextload |
| 3796 | def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>; |
| 3797 | def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>; |
| 3798 | def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>; |
| 3799 | def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>; |
| 3800 | |
| 3801 | def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>; |
| 3802 | |
| 3803 | def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>; |
| 3804 | def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>; |
| 3805 | |
| 3806 | // smul* and smla* |
| 3807 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 3808 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 3809 | (SMULBB GPR:$a, GPR:$b)>; |
| 3810 | def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b), |
| 3811 | (SMULBB GPR:$a, GPR:$b)>; |
| 3812 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 3813 | (sra GPR:$b, (i32 16))), |
| 3814 | (SMULBT GPR:$a, GPR:$b)>; |
| 3815 | def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))), |
| 3816 | (SMULBT GPR:$a, GPR:$b)>; |
| 3817 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), |
| 3818 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 3819 | (SMULTB GPR:$a, GPR:$b)>; |
| 3820 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b), |
| 3821 | (SMULTB GPR:$a, GPR:$b)>; |
| 3822 | def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 3823 | (i32 16)), |
| 3824 | (SMULWB GPR:$a, GPR:$b)>; |
| 3825 | def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)), |
| 3826 | (SMULWB GPR:$a, GPR:$b)>; |
| 3827 | |
| 3828 | def : ARMV5TEPat<(add GPR:$acc, |
| 3829 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 3830 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
| 3831 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3832 | def : ARMV5TEPat<(add GPR:$acc, |
| 3833 | (mul sext_16_node:$a, sext_16_node:$b)), |
| 3834 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3835 | def : ARMV5TEPat<(add GPR:$acc, |
| 3836 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 3837 | (sra GPR:$b, (i32 16)))), |
| 3838 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 3839 | def : ARMV5TEPat<(add GPR:$acc, |
| 3840 | (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))), |
| 3841 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 3842 | def : ARMV5TEPat<(add GPR:$acc, |
| 3843 | (mul (sra GPR:$a, (i32 16)), |
| 3844 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
| 3845 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3846 | def : ARMV5TEPat<(add GPR:$acc, |
| 3847 | (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)), |
| 3848 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3849 | def : ARMV5TEPat<(add GPR:$acc, |
| 3850 | (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 3851 | (i32 16))), |
| 3852 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3853 | def : ARMV5TEPat<(add GPR:$acc, |
| 3854 | (sra (mul GPR:$a, sext_16_node:$b), (i32 16))), |
| 3855 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3856 | |
Jim Grosbach | a4f809d | 2011-03-10 19:27:17 +0000 | [diff] [blame] | 3857 | |
| 3858 | // Pre-v7 uses MCR for synchronization barriers. |
| 3859 | def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>, |
| 3860 | Requires<[IsARM, HasV6]>; |
| 3861 | |
| 3862 | |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 3863 | //===----------------------------------------------------------------------===// |
| 3864 | // Thumb Support |
| 3865 | // |
| 3866 | |
| 3867 | include "ARMInstrThumb.td" |
| 3868 | |
| 3869 | //===----------------------------------------------------------------------===// |
| 3870 | // Thumb2 Support |
| 3871 | // |
| 3872 | |
| 3873 | include "ARMInstrThumb2.td" |
| 3874 | |
| 3875 | //===----------------------------------------------------------------------===// |
| 3876 | // Floating Point Support |
| 3877 | // |
| 3878 | |
| 3879 | include "ARMInstrVFP.td" |
| 3880 | |
| 3881 | //===----------------------------------------------------------------------===// |
| 3882 | // Advanced SIMD (NEON) Support |
| 3883 | // |
| 3884 | |
| 3885 | include "ARMInstrNEON.td" |
| 3886 | |