| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1 | //===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===// | 
|  | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
|  | 5 | // This file was developed by Chris Lattner and is distributed under | 
|  | 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. | 
|  | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
|  | 10 | // This file defines the interfaces that X86 uses to lower LLVM code into a | 
|  | 11 | // selection DAG. | 
|  | 12 | // | 
|  | 13 | //===----------------------------------------------------------------------===// | 
|  | 14 |  | 
|  | 15 | #ifndef X86ISELLOWERING_H | 
|  | 16 | #define X86ISELLOWERING_H | 
|  | 17 |  | 
| Evan Cheng | 559806f | 2006-01-27 08:10:46 +0000 | [diff] [blame] | 18 | #include "X86Subtarget.h" | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 19 | #include "llvm/Target/TargetLowering.h" | 
|  | 20 | #include "llvm/CodeGen/SelectionDAG.h" | 
|  | 21 |  | 
|  | 22 | namespace llvm { | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 23 | namespace X86ISD { | 
| Evan Cheng | d9558e0 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 24 | // X86 Specific DAG Nodes | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 25 | enum NodeType { | 
|  | 26 | // Start the numbering where the builtin ops leave off. | 
| Evan Cheng | 7df96d6 | 2005-12-17 01:21:05 +0000 | [diff] [blame] | 27 | FIRST_NUMBER = ISD::BUILTIN_OP_END+X86::INSTRUCTION_LIST_END, | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 28 |  | 
| Evan Cheng | e341316 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 29 | /// SHLD, SHRD - Double shift instructions. These correspond to | 
|  | 30 | /// X86::SHLDxx and X86::SHRDxx instructions. | 
|  | 31 | SHLD, | 
|  | 32 | SHRD, | 
|  | 33 |  | 
| Evan Cheng | ef6ffb1 | 2006-01-31 03:14:29 +0000 | [diff] [blame] | 34 | /// FAND - Bitwise logical AND of floating point values. This corresponds | 
|  | 35 | /// to X86::ANDPS or X86::ANDPD. | 
|  | 36 | FAND, | 
|  | 37 |  | 
| Evan Cheng | 223547a | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 38 | /// FXOR - Bitwise logical XOR of floating point values. This corresponds | 
|  | 39 | /// to X86::XORPS or X86::XORPD. | 
|  | 40 | FXOR, | 
|  | 41 |  | 
| Evan Cheng | e3de85b | 2006-02-04 02:20:30 +0000 | [diff] [blame] | 42 | /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the | 
|  | 43 | /// integer source in memory and FP reg result.  This corresponds to the | 
|  | 44 | /// X86::FILD*m instructions. It has three inputs (token chain, address, | 
|  | 45 | /// and source type) and two outputs (FP value and token chain). FILD_FLAG | 
|  | 46 | /// also produces a flag). | 
| Evan Cheng | a3195e8 | 2006-01-12 22:54:21 +0000 | [diff] [blame] | 47 | FILD, | 
| Evan Cheng | e3de85b | 2006-02-04 02:20:30 +0000 | [diff] [blame] | 48 | FILD_FLAG, | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 49 |  | 
|  | 50 | /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the | 
|  | 51 | /// integer destination in memory and a FP reg source.  This corresponds | 
|  | 52 | /// to the X86::FIST*m instructions and the rounding mode change stuff. It | 
| Chris Lattner | 9189777 | 2006-10-18 18:26:48 +0000 | [diff] [blame] | 53 | /// has two inputs (token chain and address) and two outputs (int value | 
|  | 54 | /// and token chain). | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 55 | FP_TO_INT16_IN_MEM, | 
|  | 56 | FP_TO_INT32_IN_MEM, | 
|  | 57 | FP_TO_INT64_IN_MEM, | 
|  | 58 |  | 
| Evan Cheng | b077b84 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 59 | /// FLD - This instruction implements an extending load to FP stack slots. | 
|  | 60 | /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain | 
| Evan Cheng | 38bcbaf | 2005-12-23 07:31:11 +0000 | [diff] [blame] | 61 | /// operand, ptr to load from, and a ValueType node indicating the type | 
|  | 62 | /// to load to. | 
| Evan Cheng | b077b84 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 63 | FLD, | 
|  | 64 |  | 
| Evan Cheng | d90eb7f | 2006-01-05 00:27:02 +0000 | [diff] [blame] | 65 | /// FST - This instruction implements a truncating store to FP stack | 
|  | 66 | /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a | 
|  | 67 | /// chain operand, value to store, address, and a ValueType to store it | 
|  | 68 | /// as. | 
|  | 69 | FST, | 
|  | 70 |  | 
|  | 71 | /// FP_SET_RESULT - This corresponds to FpGETRESULT pseudo instrcuction | 
|  | 72 | /// which copies from ST(0) to the destination. It takes a chain and writes | 
|  | 73 | /// a RFP result and a chain. | 
|  | 74 | FP_GET_RESULT, | 
|  | 75 |  | 
| Evan Cheng | b077b84 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 76 | /// FP_SET_RESULT - This corresponds to FpSETRESULT pseudo instrcuction | 
|  | 77 | /// which copies the source operand to ST(0). It takes a chain and writes | 
|  | 78 | /// a chain and a flag. | 
|  | 79 | FP_SET_RESULT, | 
|  | 80 |  | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 81 | /// CALL/TAILCALL - These operations represent an abstract X86 call | 
|  | 82 | /// instruction, which includes a bunch of information.  In particular the | 
|  | 83 | /// operands of these node are: | 
|  | 84 | /// | 
|  | 85 | ///     #0 - The incoming token chain | 
|  | 86 | ///     #1 - The callee | 
|  | 87 | ///     #2 - The number of arg bytes the caller pushes on the stack. | 
|  | 88 | ///     #3 - The number of arg bytes the callee pops off the stack. | 
|  | 89 | ///     #4 - The value to pass in AL/AX/EAX (optional) | 
|  | 90 | ///     #5 - The value to pass in DL/DX/EDX (optional) | 
|  | 91 | /// | 
|  | 92 | /// The result values of these nodes are: | 
|  | 93 | /// | 
|  | 94 | ///     #0 - The outgoing token chain | 
|  | 95 | ///     #1 - The first register result value (optional) | 
|  | 96 | ///     #2 - The second register result value (optional) | 
|  | 97 | /// | 
|  | 98 | /// The CALL vs TAILCALL distinction boils down to whether the callee is | 
|  | 99 | /// known not to modify the caller's stack frame, as is standard with | 
|  | 100 | /// LLVM. | 
|  | 101 | CALL, | 
|  | 102 | TAILCALL, | 
| Andrew Lenharth | b873ff3 | 2005-11-20 21:41:10 +0000 | [diff] [blame] | 103 |  | 
|  | 104 | /// RDTSC_DAG - This operation implements the lowering for | 
|  | 105 | /// readcyclecounter | 
|  | 106 | RDTSC_DAG, | 
| Evan Cheng | 7df96d6 | 2005-12-17 01:21:05 +0000 | [diff] [blame] | 107 |  | 
|  | 108 | /// X86 compare and logical compare instructions. | 
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 109 | CMP, TEST, COMI, UCOMI, | 
| Evan Cheng | 7df96d6 | 2005-12-17 01:21:05 +0000 | [diff] [blame] | 110 |  | 
| Evan Cheng | d5781fc | 2005-12-21 20:21:51 +0000 | [diff] [blame] | 111 | /// X86 SetCC. Operand 1 is condition code, and operand 2 is the flag | 
|  | 112 | /// operand produced by a CMP instruction. | 
|  | 113 | SETCC, | 
|  | 114 |  | 
|  | 115 | /// X86 conditional moves. Operand 1 and operand 2 are the two values | 
| Chris Lattner | 9189777 | 2006-10-18 18:26:48 +0000 | [diff] [blame] | 116 | /// to select from (operand 1 is a R/W operand). Operand 3 is the | 
|  | 117 | /// condition code, and operand 4 is the flag operand produced by a CMP | 
|  | 118 | /// or TEST instruction. It also writes a flag result. | 
| Evan Cheng | 7df96d6 | 2005-12-17 01:21:05 +0000 | [diff] [blame] | 119 | CMOV, | 
| Evan Cheng | 898101c | 2005-12-19 23:12:38 +0000 | [diff] [blame] | 120 |  | 
| Evan Cheng | d5781fc | 2005-12-21 20:21:51 +0000 | [diff] [blame] | 121 | /// X86 conditional branches. Operand 1 is the chain operand, operand 2 | 
|  | 122 | /// is the block to branch if condition is true, operand 3 is the | 
|  | 123 | /// condition code, and operand 4 is the flag operand produced by a CMP | 
|  | 124 | /// or TEST instruction. | 
| Evan Cheng | 898101c | 2005-12-19 23:12:38 +0000 | [diff] [blame] | 125 | BRCOND, | 
| Evan Cheng | b077b84 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 126 |  | 
| Evan Cheng | 67f92a7 | 2006-01-11 22:15:48 +0000 | [diff] [blame] | 127 | /// Return with a flag operand. Operand 1 is the chain operand, operand | 
|  | 128 | /// 2 is the number of bytes of stack to pop. | 
| Evan Cheng | b077b84 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 129 | RET_FLAG, | 
| Evan Cheng | 67f92a7 | 2006-01-11 22:15:48 +0000 | [diff] [blame] | 130 |  | 
|  | 131 | /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx. | 
|  | 132 | REP_STOS, | 
|  | 133 |  | 
|  | 134 | /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx. | 
|  | 135 | REP_MOVS, | 
| Evan Cheng | 223547a | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 136 |  | 
|  | 137 | /// LOAD_PACK Load a 128-bit packed float / double value. It has the same | 
|  | 138 | /// operands as a normal load. | 
|  | 139 | LOAD_PACK, | 
| Evan Cheng | 7ccced6 | 2006-02-18 00:15:05 +0000 | [diff] [blame] | 140 |  | 
| Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 141 | /// LOAD_UA Load an unaligned 128-bit value. It has the same operands as | 
|  | 142 | /// a normal load. | 
|  | 143 | LOAD_UA, | 
|  | 144 |  | 
| Evan Cheng | 7ccced6 | 2006-02-18 00:15:05 +0000 | [diff] [blame] | 145 | /// GlobalBaseReg - On Darwin, this node represents the result of the popl | 
|  | 146 | /// at function entry, used for PIC code. | 
|  | 147 | GlobalBaseReg, | 
| Evan Cheng | a0ea053 | 2006-02-23 02:43:52 +0000 | [diff] [blame] | 148 |  | 
| Chris Lattner | 6458f18 | 2006-09-28 23:33:12 +0000 | [diff] [blame] | 149 | /// Wrapper - A wrapper node for TargetConstantPool, | 
| Evan Cheng | 020d2e8 | 2006-02-23 20:41:18 +0000 | [diff] [blame] | 150 | /// TargetExternalSymbol, and TargetGlobalAddress. | 
|  | 151 | Wrapper, | 
| Evan Cheng | 48090aa | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 152 |  | 
| Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 153 | /// S2VEC - X86 version of SCALAR_TO_VECTOR. The destination base does not | 
|  | 154 | /// have to match the operand type. | 
|  | 155 | S2VEC, | 
| Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 156 |  | 
| Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 157 | /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to | 
| Evan Cheng | 653159f | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 158 | /// i32, corresponds to X86::PEXTRW. | 
| Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 159 | PEXTRW, | 
| Evan Cheng | 653159f | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 160 |  | 
|  | 161 | /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector, | 
|  | 162 | /// corresponds to X86::PINSRW. | 
| Evan Cheng | 8ca2932 | 2006-11-10 21:43:37 +0000 | [diff] [blame] | 163 | PINSRW, | 
|  | 164 |  | 
|  | 165 | /// FMAX, FMIN - Floating point max and min. | 
|  | 166 | /// | 
|  | 167 | FMAX, FMIN | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 168 | }; | 
|  | 169 | } | 
|  | 170 |  | 
| Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 171 | /// Define some predicates that are used for node matching. | 
|  | 172 | namespace X86 { | 
| Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 173 | /// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 174 | /// specifies a shuffle of elements that is suitable for input to PSHUFD. | 
|  | 175 | bool isPSHUFDMask(SDNode *N); | 
|  | 176 |  | 
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 177 | /// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 178 | /// specifies a shuffle of elements that is suitable for input to PSHUFD. | 
|  | 179 | bool isPSHUFHWMask(SDNode *N); | 
|  | 180 |  | 
|  | 181 | /// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 182 | /// specifies a shuffle of elements that is suitable for input to PSHUFD. | 
|  | 183 | bool isPSHUFLWMask(SDNode *N); | 
|  | 184 |  | 
| Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 185 | /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 186 | /// specifies a shuffle of elements that is suitable for input to SHUFP*. | 
|  | 187 | bool isSHUFPMask(SDNode *N); | 
|  | 188 |  | 
| Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 189 | /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 190 | /// specifies a shuffle of elements that is suitable for input to MOVHLPS. | 
|  | 191 | bool isMOVHLPSMask(SDNode *N); | 
|  | 192 |  | 
| Evan Cheng | 6e56e2c | 2006-11-07 22:14:24 +0000 | [diff] [blame] | 193 | /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form | 
|  | 194 | /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef, | 
|  | 195 | /// <2, 3, 2, 3> | 
|  | 196 | bool isMOVHLPS_v_undef_Mask(SDNode *N); | 
|  | 197 |  | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 198 | /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 199 | /// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}. | 
|  | 200 | bool isMOVLPMask(SDNode *N); | 
|  | 201 |  | 
|  | 202 | /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand | 
| Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 203 | /// specifies a shuffle of elements that is suitable for input to MOVHP{S|D} | 
|  | 204 | /// as well as MOVLHPS. | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 205 | bool isMOVHPMask(SDNode *N); | 
|  | 206 |  | 
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 207 | /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 208 | /// specifies a shuffle of elements that is suitable for input to UNPCKL. | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 209 | bool isUNPCKLMask(SDNode *N, bool V2IsSplat = false); | 
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 210 |  | 
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 211 | /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 212 | /// specifies a shuffle of elements that is suitable for input to UNPCKH. | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 213 | bool isUNPCKHMask(SDNode *N, bool V2IsSplat = false); | 
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 214 |  | 
| Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 215 | /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form | 
|  | 216 | /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef, | 
|  | 217 | /// <0, 0, 1, 1> | 
|  | 218 | bool isUNPCKL_v_undef_Mask(SDNode *N); | 
|  | 219 |  | 
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 220 | /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 221 | /// specifies a shuffle of elements that is suitable for input to MOVSS, | 
|  | 222 | /// MOVSD, and MOVD, i.e. setting the lowest element. | 
|  | 223 | bool isMOVLMask(SDNode *N); | 
| Evan Cheng | d6d1cbd | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 224 |  | 
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 225 | /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 226 | /// specifies a shuffle of elements that is suitable for input to MOVSHDUP. | 
|  | 227 | bool isMOVSHDUPMask(SDNode *N); | 
|  | 228 |  | 
|  | 229 | /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 230 | /// specifies a shuffle of elements that is suitable for input to MOVSLDUP. | 
|  | 231 | bool isMOVSLDUPMask(SDNode *N); | 
|  | 232 |  | 
| Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 233 | /// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 234 | /// specifies a splat of a single element. | 
|  | 235 | bool isSplatMask(SDNode *N); | 
|  | 236 |  | 
| Evan Cheng | f686d9b | 2006-10-27 21:08:32 +0000 | [diff] [blame] | 237 | /// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 238 | /// specifies a splat of zero element. | 
|  | 239 | bool isSplatLoMask(SDNode *N); | 
|  | 240 |  | 
| Evan Cheng | 63d3300 | 2006-03-22 08:01:21 +0000 | [diff] [blame] | 241 | /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle | 
|  | 242 | /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP* | 
|  | 243 | /// instructions. | 
|  | 244 | unsigned getShuffleSHUFImmediate(SDNode *N); | 
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 245 |  | 
|  | 246 | /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle | 
|  | 247 | /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW | 
|  | 248 | /// instructions. | 
|  | 249 | unsigned getShufflePSHUFHWImmediate(SDNode *N); | 
|  | 250 |  | 
|  | 251 | /// getShufflePSHUFKWImmediate - Return the appropriate immediate to shuffle | 
|  | 252 | /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW | 
|  | 253 | /// instructions. | 
|  | 254 | unsigned getShufflePSHUFLWImmediate(SDNode *N); | 
| Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 255 | } | 
|  | 256 |  | 
| Chris Lattner | 9189777 | 2006-10-18 18:26:48 +0000 | [diff] [blame] | 257 | //===--------------------------------------------------------------------===// | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 258 | //  X86TargetLowering - X86 Implementation of the TargetLowering interface | 
|  | 259 | class X86TargetLowering : public TargetLowering { | 
|  | 260 | int VarArgsFrameIndex;            // FrameIndex for start of varargs area. | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 261 | int RegSaveFrameIndex;            // X86-64 vararg func register save area. | 
|  | 262 | unsigned VarArgsGPOffset;         // X86-64 vararg func int reg offset. | 
|  | 263 | unsigned VarArgsFPOffset;         // X86-64 vararg func fp reg offset. | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 264 | int ReturnAddrIndex;              // FrameIndex for return slot. | 
|  | 265 | int BytesToPopOnReturn;           // Number of arg bytes ret should pop. | 
|  | 266 | int BytesCallerReserves;          // Number of arg bytes caller makes. | 
|  | 267 | public: | 
|  | 268 | X86TargetLowering(TargetMachine &TM); | 
|  | 269 |  | 
|  | 270 | // Return the number of bytes that a function should pop when it returns (in | 
|  | 271 | // addition to the space used by the return address). | 
|  | 272 | // | 
|  | 273 | unsigned getBytesToPopOnReturn() const { return BytesToPopOnReturn; } | 
|  | 274 |  | 
|  | 275 | // Return the number of bytes that the caller reserves for arguments passed | 
|  | 276 | // to this function. | 
|  | 277 | unsigned getBytesCallerReserves() const { return BytesCallerReserves; } | 
|  | 278 |  | 
|  | 279 | /// LowerOperation - Provide custom lowering hooks for some operations. | 
|  | 280 | /// | 
|  | 281 | virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG); | 
|  | 282 |  | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 283 | virtual std::pair<SDOperand, SDOperand> | 
|  | 284 | LowerFrameReturnAddress(bool isFrameAddr, SDOperand Chain, unsigned Depth, | 
|  | 285 | SelectionDAG &DAG); | 
|  | 286 |  | 
| Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 287 | virtual SDOperand PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const; | 
|  | 288 |  | 
| Evan Cheng | 4a46080 | 2006-01-11 00:33:36 +0000 | [diff] [blame] | 289 | virtual MachineBasicBlock *InsertAtEndOfBasicBlock(MachineInstr *MI, | 
|  | 290 | MachineBasicBlock *MBB); | 
|  | 291 |  | 
| Evan Cheng | 7226158 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 292 | /// getTargetNodeName - This method returns the name of a target specific | 
|  | 293 | /// DAG node. | 
|  | 294 | virtual const char *getTargetNodeName(unsigned Opcode) const; | 
|  | 295 |  | 
| Nate Begeman | 368e18d | 2006-02-16 21:11:51 +0000 | [diff] [blame] | 296 | /// computeMaskedBitsForTargetNode - Determine which of the bits specified | 
|  | 297 | /// in Mask are known to be either zero or one and return them in the | 
|  | 298 | /// KnownZero/KnownOne bitsets. | 
|  | 299 | virtual void computeMaskedBitsForTargetNode(const SDOperand Op, | 
|  | 300 | uint64_t Mask, | 
|  | 301 | uint64_t &KnownZero, | 
|  | 302 | uint64_t &KnownOne, | 
|  | 303 | unsigned Depth = 0) const; | 
|  | 304 |  | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 305 | SDOperand getReturnAddressFrameIndex(SelectionDAG &DAG); | 
|  | 306 |  | 
| Chris Lattner | f4dff84 | 2006-07-11 02:54:03 +0000 | [diff] [blame] | 307 | ConstraintType getConstraintType(char ConstraintLetter) const; | 
|  | 308 |  | 
| Chris Lattner | 259e97c | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 309 | std::vector<unsigned> | 
| Chris Lattner | 1efa40f | 2006-02-22 00:56:39 +0000 | [diff] [blame] | 310 | getRegClassForInlineAsmConstraint(const std::string &Constraint, | 
|  | 311 | MVT::ValueType VT) const; | 
| Chris Lattner | 22aaf1d | 2006-10-31 20:13:11 +0000 | [diff] [blame] | 312 | /// isOperandValidForConstraint - Return the specified operand (possibly | 
|  | 313 | /// modified) if the specified SDOperand is valid for the specified target | 
|  | 314 | /// constraint letter, otherwise return null. | 
|  | 315 | SDOperand isOperandValidForConstraint(SDOperand Op, char ConstraintLetter, | 
|  | 316 | SelectionDAG &DAG); | 
|  | 317 |  | 
| Chris Lattner | 9189777 | 2006-10-18 18:26:48 +0000 | [diff] [blame] | 318 | /// getRegForInlineAsmConstraint - Given a physical register constraint | 
|  | 319 | /// (e.g. {edx}), return the register number and the register class for the | 
|  | 320 | /// register.  This should only be used for C_Register constraints.  On | 
|  | 321 | /// error, this returns a register number of 0. | 
| Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 322 | std::pair<unsigned, const TargetRegisterClass*> | 
|  | 323 | getRegForInlineAsmConstraint(const std::string &Constraint, | 
|  | 324 | MVT::ValueType VT) const; | 
|  | 325 |  | 
| Evan Cheng | c4c6257 | 2006-03-13 23:20:37 +0000 | [diff] [blame] | 326 | /// isLegalAddressImmediate - Return true if the integer value or | 
|  | 327 | /// GlobalValue can be used as the offset of the target addressing mode. | 
|  | 328 | virtual bool isLegalAddressImmediate(int64_t V) const; | 
|  | 329 | virtual bool isLegalAddressImmediate(GlobalValue *GV) const; | 
|  | 330 |  | 
| Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 331 | /// isShuffleMaskLegal - Targets can use this to indicate that they only | 
|  | 332 | /// support *some* VECTOR_SHUFFLE operations, those with specific masks. | 
| Chris Lattner | 9189777 | 2006-10-18 18:26:48 +0000 | [diff] [blame] | 333 | /// By default, if a target supports the VECTOR_SHUFFLE node, all mask | 
|  | 334 | /// values are assumed to be legal. | 
| Evan Cheng | ca6e8ea | 2006-03-22 22:07:06 +0000 | [diff] [blame] | 335 | virtual bool isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const; | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 336 |  | 
|  | 337 | /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is | 
|  | 338 | /// used by Targets can use this to indicate if there is a suitable | 
|  | 339 | /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant | 
|  | 340 | /// pool entry. | 
|  | 341 | virtual bool isVectorClearMaskLegal(std::vector<SDOperand> &BVOps, | 
|  | 342 | MVT::ValueType EVT, | 
|  | 343 | SelectionDAG &DAG) const; | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 344 | private: | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 345 | /// Subtarget - Keep a pointer to the X86Subtarget around so that we can | 
|  | 346 | /// make the right decision when generating code for different targets. | 
|  | 347 | const X86Subtarget *Subtarget; | 
|  | 348 |  | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 349 | /// X86StackPtr - X86 physical register used as stack ptr. | 
|  | 350 | unsigned X86StackPtr; | 
|  | 351 |  | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 352 | /// X86ScalarSSE - Select between SSE2 or x87 floating point ops. | 
|  | 353 | bool X86ScalarSSE; | 
|  | 354 |  | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 355 | // C Calling Convention implementation. | 
| Evan Cheng | 25caf63 | 2006-05-23 21:06:34 +0000 | [diff] [blame] | 356 | SDOperand LowerCCCArguments(SDOperand Op, SelectionDAG &DAG); | 
| Evan Cheng | 32fe103 | 2006-05-25 00:59:30 +0000 | [diff] [blame] | 357 | SDOperand LowerCCCCallTo(SDOperand Op, SelectionDAG &DAG); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 358 |  | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 359 | // X86-64 C Calling Convention implementation. | 
|  | 360 | SDOperand LowerX86_64CCCArguments(SDOperand Op, SelectionDAG &DAG); | 
|  | 361 | SDOperand LowerX86_64CCCCallTo(SDOperand Op, SelectionDAG &DAG); | 
|  | 362 |  | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 363 | // Fast Calling Convention implementation. | 
| Evan Cheng | 32fe103 | 2006-05-25 00:59:30 +0000 | [diff] [blame] | 364 | SDOperand LowerFastCCArguments(SDOperand Op, SelectionDAG &DAG); | 
| Anton Korobeynikov | f824868 | 2006-09-20 22:03:51 +0000 | [diff] [blame] | 365 | SDOperand LowerFastCCCallTo(SDOperand Op, SelectionDAG &DAG, | 
|  | 366 | bool isFastCall); | 
|  | 367 |  | 
|  | 368 | // StdCall Calling Convention implementation. | 
|  | 369 | SDOperand LowerStdCallCCArguments(SDOperand Op, SelectionDAG &DAG); | 
|  | 370 | SDOperand LowerStdCallCCCallTo(SDOperand Op, SelectionDAG &DAG); | 
|  | 371 |  | 
|  | 372 | // FastCall Calling Convention implementation. | 
|  | 373 | SDOperand LowerFastCallCCArguments(SDOperand Op, SelectionDAG &DAG); | 
| Evan Cheng | 559806f | 2006-01-27 08:10:46 +0000 | [diff] [blame] | 374 |  | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 375 | SDOperand LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG); | 
|  | 376 | SDOperand LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG); | 
|  | 377 | SDOperand LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG); | 
|  | 378 | SDOperand LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG); | 
|  | 379 | SDOperand LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG); | 
|  | 380 | SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG); | 
|  | 381 | SDOperand LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG); | 
|  | 382 | SDOperand LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG); | 
|  | 383 | SDOperand LowerShift(SDOperand Op, SelectionDAG &DAG); | 
|  | 384 | SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG); | 
|  | 385 | SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG); | 
|  | 386 | SDOperand LowerFABS(SDOperand Op, SelectionDAG &DAG); | 
|  | 387 | SDOperand LowerFNEG(SDOperand Op, SelectionDAG &DAG); | 
| Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 388 | SDOperand LowerSETCC(SDOperand Op, SelectionDAG &DAG, SDOperand Chain); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 389 | SDOperand LowerSELECT(SDOperand Op, SelectionDAG &DAG); | 
|  | 390 | SDOperand LowerBRCOND(SDOperand Op, SelectionDAG &DAG); | 
|  | 391 | SDOperand LowerMEMSET(SDOperand Op, SelectionDAG &DAG); | 
|  | 392 | SDOperand LowerMEMCPY(SDOperand Op, SelectionDAG &DAG); | 
|  | 393 | SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG); | 
| Evan Cheng | 32fe103 | 2006-05-25 00:59:30 +0000 | [diff] [blame] | 394 | SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 395 | SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG); | 
| Evan Cheng | 1bc7804 | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 396 | SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 397 | SDOperand LowerREADCYCLCECOUNTER(SDOperand Op, SelectionDAG &DAG); | 
|  | 398 | SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG); | 
|  | 399 | SDOperand LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 400 | }; | 
|  | 401 | } | 
|  | 402 |  | 
| Evan Cheng | da08d2c | 2006-06-24 08:36:10 +0000 | [diff] [blame] | 403 | // FASTCC_NUM_INT_ARGS_INREGS - This is the max number of integer arguments | 
|  | 404 | // to pass in registers.  0 is none, 1 is is "use EAX", 2 is "use EAX and | 
|  | 405 | // EDX".  Anything more is illegal. | 
|  | 406 | // | 
|  | 407 | // FIXME: The linscan register allocator currently has problem with | 
|  | 408 | // coalescing.  At the time of this writing, whenever it decides to coalesce | 
|  | 409 | // a physreg with a virtreg, this increases the size of the physreg's live | 
|  | 410 | // range, and the live range cannot ever be reduced.  This causes problems if | 
|  | 411 | // too many physregs are coaleced with virtregs, which can cause the register | 
|  | 412 | // allocator to wedge itself. | 
|  | 413 | // | 
|  | 414 | // This code triggers this problem more often if we pass args in registers, | 
|  | 415 | // so disable it until this is fixed. | 
|  | 416 | // | 
|  | 417 | #define FASTCC_NUM_INT_ARGS_INREGS 0 | 
|  | 418 |  | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 419 | #endif    // X86ISELLOWERING_H |