blob: c52156ad207ef1f821961bcf2d274b0b4600941d [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000028#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000030#include "llvm/CodeGen/Passes.h"
Lang Hames233a60e2009-11-03 23:52:08 +000031#include "llvm/CodeGen/ProcessImplicitDefs.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000032#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000033#include "llvm/Target/TargetInstrInfo.h"
34#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000035#include "llvm/Target/TargetOptions.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000036#include "llvm/Support/CommandLine.h"
37#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000038#include "llvm/Support/ErrorHandling.h"
39#include "llvm/Support/raw_ostream.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000040#include "llvm/ADT/DepthFirstIterator.h"
41#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000042#include "llvm/ADT/Statistic.h"
43#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000044#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000045#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000046#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000047using namespace llvm;
48
Dan Gohman844731a2008-05-13 00:00:25 +000049// Hidden options for help debugging.
50static cl::opt<bool> DisableReMat("disable-rematerialization",
51 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000052
Owen Andersonae339ba2008-08-19 00:17:30 +000053static cl::opt<bool> EnableFastSpilling("fast-spill",
54 cl::init(false), cl::Hidden);
55
Evan Cheng752195e2009-09-14 21:33:42 +000056STATISTIC(numIntervals , "Number of original intervals");
57STATISTIC(numFolds , "Number of loads/stores folded into instructions");
58STATISTIC(numSplits , "Number of intervals split");
Chris Lattnercd3245a2006-12-19 22:41:21 +000059
Devang Patel19974732007-05-03 01:11:54 +000060char LiveIntervals::ID = 0;
Dan Gohman844731a2008-05-13 00:00:25 +000061static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000062
Chris Lattnerf7da2c72006-08-24 22:43:55 +000063void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000064 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000065 AU.addRequired<AliasAnalysis>();
66 AU.addPreserved<AliasAnalysis>();
David Greene25133302007-06-08 17:18:56 +000067 AU.addPreserved<LiveVariables>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000068 AU.addRequired<LiveVariables>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000069 AU.addPreservedID(MachineLoopInfoID);
70 AU.addPreservedID(MachineDominatorsID);
Owen Anderson95dad832008-10-07 20:22:28 +000071
72 if (!StrongPHIElim) {
73 AU.addPreservedID(PHIEliminationID);
74 AU.addRequiredID(PHIEliminationID);
75 }
76
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000077 AU.addRequiredID(TwoAddressInstructionPassID);
Lang Hames233a60e2009-11-03 23:52:08 +000078 AU.addPreserved<ProcessImplicitDefs>();
79 AU.addRequired<ProcessImplicitDefs>();
80 AU.addPreserved<SlotIndexes>();
81 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000082 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000083}
84
Chris Lattnerf7da2c72006-08-24 22:43:55 +000085void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000086 // Free the live intervals themselves.
Owen Anderson20e28392008-08-13 22:08:30 +000087 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Owen Anderson03857b22008-08-13 21:49:13 +000088 E = r2iMap_.end(); I != E; ++I)
89 delete I->second;
90
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000091 r2iMap_.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000092
Evan Chengdd199d22007-09-06 01:07:24 +000093 // Release VNInfo memroy regions after all VNInfo objects are dtor'd.
94 VNInfoAllocator.Reset();
Evan Cheng752195e2009-09-14 21:33:42 +000095 while (!CloneMIs.empty()) {
96 MachineInstr *MI = CloneMIs.back();
97 CloneMIs.pop_back();
Evan Cheng1ed99222008-07-19 00:37:25 +000098 mf_->DeleteMachineInstr(MI);
99 }
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000100}
101
Owen Anderson80b3ce62008-05-28 20:54:50 +0000102/// runOnMachineFunction - Register allocate the whole function
103///
104bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
105 mf_ = &fn;
106 mri_ = &mf_->getRegInfo();
107 tm_ = &fn.getTarget();
108 tri_ = tm_->getRegisterInfo();
109 tii_ = tm_->getInstrInfo();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000110 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000111 lv_ = &getAnalysis<LiveVariables>();
Lang Hames233a60e2009-11-03 23:52:08 +0000112 indexes_ = &getAnalysis<SlotIndexes>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000113 allocatableRegs_ = tri_->getAllocatableSet(fn);
114
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000115 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000116
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000117 numIntervals += getNumIntervals();
118
Chris Lattner70ca3582004-09-30 15:59:17 +0000119 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000120 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000121}
122
Chris Lattner70ca3582004-09-30 15:59:17 +0000123/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000124void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000125 OS << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000126 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000127 I->second->print(OS, tri_);
128 OS << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000129 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000130
Evan Cheng752195e2009-09-14 21:33:42 +0000131 printInstrs(OS);
132}
133
134void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000135 OS << "********** MACHINEINSTRS **********\n";
136
Chris Lattner3380d5c2009-07-21 21:12:58 +0000137 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
138 mbbi != mbbe; ++mbbi) {
Jakob Stoklund Olesen6cd81032009-11-20 18:54:59 +0000139 OS << "BB#" << mbbi->getNumber()
140 << ":\t\t# derived from " << mbbi->getName() << "\n";
Chris Lattner3380d5c2009-07-21 21:12:58 +0000141 for (MachineBasicBlock::iterator mii = mbbi->begin(),
142 mie = mbbi->end(); mii != mie; ++mii) {
Dale Johannesen1caedd02010-01-22 22:38:21 +0000143 if (mii->getOpcode()==TargetInstrInfo::DEBUG_VALUE)
144 OS << SlotIndex::getEmptyKey() << '\t' << *mii;
145 else
146 OS << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner3380d5c2009-07-21 21:12:58 +0000147 }
148 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000149}
150
Evan Cheng752195e2009-09-14 21:33:42 +0000151void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000152 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000153}
154
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000155bool LiveIntervals::conflictsWithPhysReg(const LiveInterval &li,
156 VirtRegMap &vrm, unsigned reg) {
157 // We don't handle fancy stuff crossing basic block boundaries
158 if (li.ranges.size() != 1)
159 return true;
160 const LiveRange &range = li.ranges.front();
161 SlotIndex idx = range.start.getBaseIndex();
162 SlotIndex end = range.end.getPrevSlot().getBaseIndex().getNextIndex();
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000163
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000164 // Skip deleted instructions
165 MachineInstr *firstMI = getInstructionFromIndex(idx);
166 while (!firstMI && idx != end) {
167 idx = idx.getNextIndex();
168 firstMI = getInstructionFromIndex(idx);
169 }
170 if (!firstMI)
171 return false;
172
173 // Find last instruction in range
174 SlotIndex lastIdx = end.getPrevIndex();
175 MachineInstr *lastMI = getInstructionFromIndex(lastIdx);
176 while (!lastMI && lastIdx != idx) {
177 lastIdx = lastIdx.getPrevIndex();
178 lastMI = getInstructionFromIndex(lastIdx);
179 }
180 if (!lastMI)
181 return false;
182
183 // Range cannot cross basic block boundaries or terminators
184 MachineBasicBlock *MBB = firstMI->getParent();
185 if (MBB != lastMI->getParent() || lastMI->getDesc().isTerminator())
186 return true;
187
188 MachineBasicBlock::const_iterator E = lastMI;
189 ++E;
190 for (MachineBasicBlock::const_iterator I = firstMI; I != E; ++I) {
191 const MachineInstr &MI = *I;
192
193 // Allow copies to and from li.reg
194 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
195 if (tii_->isMoveInstr(MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
196 if (SrcReg == li.reg || DstReg == li.reg)
197 continue;
198
199 // Check for operands using reg
200 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
201 const MachineOperand& mop = MI.getOperand(i);
202 if (!mop.isReg())
203 continue;
204 unsigned PhysReg = mop.getReg();
205 if (PhysReg == 0 || PhysReg == li.reg)
206 continue;
207 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
208 if (!vrm.hasPhys(PhysReg))
Bill Wendlingdc492e02009-12-05 07:30:23 +0000209 continue;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000210 PhysReg = vrm.getPhys(PhysReg);
Evan Chengc92da382007-11-03 07:20:12 +0000211 }
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000212 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
213 return true;
Evan Chengc92da382007-11-03 07:20:12 +0000214 }
215 }
216
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000217 // No conflicts found.
Evan Chengc92da382007-11-03 07:20:12 +0000218 return false;
219}
220
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000221/// conflictsWithPhysRegRef - Similar to conflictsWithPhysRegRef except
222/// it can check use as well.
223bool LiveIntervals::conflictsWithPhysRegRef(LiveInterval &li,
224 unsigned Reg, bool CheckUse,
225 SmallPtrSet<MachineInstr*,32> &JoinedCopies) {
226 for (LiveInterval::Ranges::const_iterator
227 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Lang Hames233a60e2009-11-03 23:52:08 +0000228 for (SlotIndex index = I->start.getBaseIndex(),
229 end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
230 index != end;
231 index = index.getNextIndex()) {
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000232 MachineInstr *MI = getInstructionFromIndex(index);
233 if (!MI)
234 continue; // skip deleted instructions
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000235
236 if (JoinedCopies.count(MI))
237 continue;
238 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
239 MachineOperand& MO = MI->getOperand(i);
240 if (!MO.isReg())
241 continue;
242 if (MO.isUse() && !CheckUse)
243 continue;
244 unsigned PhysReg = MO.getReg();
245 if (PhysReg == 0 || TargetRegisterInfo::isVirtualRegister(PhysReg))
246 continue;
247 if (tri_->isSubRegister(Reg, PhysReg))
248 return true;
249 }
250 }
251 }
252
253 return false;
254}
255
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000256#ifndef NDEBUG
Evan Cheng752195e2009-09-14 21:33:42 +0000257static void printRegName(unsigned reg, const TargetRegisterInfo* tri_) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000258 if (TargetRegisterInfo::isPhysicalRegister(reg))
David Greene8a342292010-01-04 22:49:02 +0000259 dbgs() << tri_->getName(reg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000260 else
David Greene8a342292010-01-04 22:49:02 +0000261 dbgs() << "%reg" << reg;
Evan Cheng549f27d32007-08-13 23:45:17 +0000262}
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000263#endif
Evan Cheng549f27d32007-08-13 23:45:17 +0000264
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000265void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000266 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000267 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000268 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000269 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000270 LiveInterval &interval) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000271 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000272 dbgs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000273 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000274 });
Evan Cheng419852c2008-04-03 16:39:43 +0000275
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000276 // Virtual registers may be defined multiple times (due to phi
277 // elimination and 2-addr elimination). Much of what we do only has to be
278 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000279 // time we see a vreg.
Evan Chengd129d732009-07-17 19:43:40 +0000280 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000281 if (interval.empty()) {
282 // Get the Idx of the defining instructions.
Lang Hames233a60e2009-11-03 23:52:08 +0000283 SlotIndex defIndex = MIIdx.getDefIndex();
Dale Johannesen39faac22009-09-20 00:36:41 +0000284 // Earlyclobbers move back one, so that they overlap the live range
285 // of inputs.
Dale Johannesen86b49f82008-09-24 01:07:17 +0000286 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000287 defIndex = MIIdx.getUseIndex();
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000288 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000289 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000290 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000291 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000292 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000293 mi->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000294 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000295 CopyMI = mi;
Evan Cheng5379f412008-12-19 20:58:01 +0000296 // Earlyclobbers move back one.
Lang Hames857c4e02009-06-17 21:01:20 +0000297 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000298
299 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000300
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000301 // Loop over all of the blocks that the vreg is defined in. There are
302 // two cases we have to handle here. The most common case is a vreg
303 // whose lifetime is contained within a basic block. In this case there
304 // will be a single kill, in MBB, which comes after the definition.
305 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
306 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000307 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000308 if (vi.Kills[0] != mi)
Lang Hames233a60e2009-11-03 23:52:08 +0000309 killIdx = getInstructionIndex(vi.Kills[0]).getDefIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000310 else
Lang Hames233a60e2009-11-03 23:52:08 +0000311 killIdx = defIndex.getStoreIndex();
Chris Lattner6097d132004-07-19 02:15:56 +0000312
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000313 // If the kill happens after the definition, we have an intra-block
314 // live range.
315 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000316 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000317 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000318 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000319 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000320 DEBUG(dbgs() << " +" << LR << "\n");
Lang Hames86511252009-09-04 20:41:11 +0000321 ValNo->addKill(killIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000322 return;
323 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000324 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000325
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000326 // The other case we handle is when a virtual register lives to the end
327 // of the defining block, potentially live across some blocks, then is
328 // live into some number of blocks, but gets killed. Start by adding a
329 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000330 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000331 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000332 interval.addRange(NewLR);
333
334 // Iterate over all of the blocks that the variable is completely
335 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
336 // live interval.
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000337 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
338 E = vi.AliveBlocks.end(); I != E; ++I) {
Lang Hames74ab5ee2009-12-22 00:11:50 +0000339 MachineBasicBlock *aliveBlock = mf_->getBlockNumbered(*I);
340 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock), ValNo);
Dan Gohman4a829ec2008-11-13 16:31:27 +0000341 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000342 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000343 }
344
345 // Finally, this virtual register is live from the start of any killing
346 // block to the 'use' slot of the killing instruction.
347 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
348 MachineInstr *Kill = vi.Kills[i];
Lang Hames233a60e2009-11-03 23:52:08 +0000349 SlotIndex killIdx =
350 getInstructionIndex(Kill).getDefIndex();
Evan Chengb0f59732009-09-21 04:32:32 +0000351 LiveRange LR(getMBBStartIdx(Kill->getParent()), killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000352 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000353 ValNo->addKill(killIdx);
David Greene8a342292010-01-04 22:49:02 +0000354 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000355 }
356
357 } else {
358 // If this is the second time we see a virtual register definition, it
359 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000360 // the result of two address elimination, then the vreg is one of the
361 // def-and-use register operand.
Bob Wilsond9df5012009-04-09 17:16:43 +0000362 if (mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000363 // If this is a two-address definition, then we have already processed
364 // the live range. The only problem is that we didn't realize there
365 // are actually two values in the live interval. Because of this we
366 // need to take the LiveRegion that defines this register and split it
367 // into two values.
Evan Chenga07cec92008-01-10 08:22:10 +0000368 assert(interval.containsOneValue());
Lang Hames233a60e2009-11-03 23:52:08 +0000369 SlotIndex DefIndex = interval.getValNumInfo(0)->def.getDefIndex();
370 SlotIndex RedefIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000371 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000372 RedefIndex = MIIdx.getUseIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000373
Lang Hames35f291d2009-09-12 03:34:03 +0000374 const LiveRange *OldLR =
Lang Hames233a60e2009-11-03 23:52:08 +0000375 interval.getLiveRangeContaining(RedefIndex.getUseIndex());
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000376 VNInfo *OldValNo = OldLR->valno;
Evan Cheng4f8ff162007-08-11 00:59:19 +0000377
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000378 // Delete the initial value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000379 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000380 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000381
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000382 // Two-address vregs should always only be redefined once. This means
383 // that at this point, there should be exactly one value number in it.
384 assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
385
Chris Lattner91725b72006-08-31 05:54:43 +0000386 // The new value number (#1) is defined by the instruction we claimed
387 // defined value #0.
Lang Hames52c1afc2009-08-10 23:43:28 +0000388 VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->getCopy(),
Lang Hames857c4e02009-06-17 21:01:20 +0000389 false, // update at *
Evan Chengc8d044e2008-02-15 18:24:29 +0000390 VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000391 ValNo->setFlags(OldValNo->getFlags()); // * <- updating here
392
Chris Lattner91725b72006-08-31 05:54:43 +0000393 // Value#0 is now defined by the 2-addr instruction.
Evan Chengc8d044e2008-02-15 18:24:29 +0000394 OldValNo->def = RedefIndex;
Lang Hames52c1afc2009-08-10 23:43:28 +0000395 OldValNo->setCopy(0);
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000396
397 // Add the new live interval which replaces the range for the input copy.
398 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000399 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000400 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000401 ValNo->addKill(RedefIndex);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000402
403 // If this redefinition is dead, we need to add a dummy unit live
404 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000405 if (MO.isDead())
Lang Hames233a60e2009-11-03 23:52:08 +0000406 interval.addRange(LiveRange(RedefIndex, RedefIndex.getStoreIndex(),
407 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000408
Bill Wendling8e6179f2009-08-22 20:18:03 +0000409 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000410 dbgs() << " RESULT: ";
411 interval.print(dbgs(), tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000412 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000413 } else {
414 // Otherwise, this must be because of phi elimination. If this is the
415 // first redefinition of the vreg that we have seen, go back and change
416 // the live range in the PHI block to be a different value number.
417 if (interval.containsOneValue()) {
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000418
Evan Chengf3bb2e62007-09-05 21:46:51 +0000419 VNInfo *VNI = interval.getValNumInfo(0);
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000420 // Phi elimination may have reused the register for multiple identical
421 // phi nodes. There will be a kill per phi. Remove the old ranges that
422 // we now know have an incorrect number.
423 for (unsigned ki=0, ke=vi.Kills.size(); ki != ke; ++ki) {
424 MachineInstr *Killer = vi.Kills[ki];
425 SlotIndex Start = getMBBStartIdx(Killer->getParent());
426 SlotIndex End = getInstructionIndex(Killer).getDefIndex();
427 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000428 dbgs() << "\n\t\trenaming [" << Start << "," << End << "] in: ";
429 interval.print(dbgs(), tri_);
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000430 });
431 interval.removeRange(Start, End);
432
433 // Replace the interval with one of a NEW value number. Note that
434 // this value number isn't actually defined by an instruction, weird
435 // huh? :)
436 LiveRange LR(Start, End,
437 interval.getNextValue(SlotIndex(Start, true),
438 0, false, VNInfoAllocator));
439 LR.valno->setIsPHIDef(true);
440 interval.addRange(LR);
441 LR.valno->addKill(End);
442 }
443
Lang Hames61945692009-12-09 05:39:12 +0000444 MachineBasicBlock *killMBB = getMBBFromIndex(VNI->def);
Lang Hames233a60e2009-11-03 23:52:08 +0000445 VNI->addKill(indexes_->getTerminatorGap(killMBB));
Lang Hames857c4e02009-06-17 21:01:20 +0000446 VNI->setHasPHIKill(true);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000447 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000448 dbgs() << " RESULT: ";
449 interval.print(dbgs(), tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000450 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000451 }
452
453 // In the case of PHI elimination, each variable definition is only
454 // live until the end of the block. We've already taken care of the
455 // rest of the live range.
Lang Hames233a60e2009-11-03 23:52:08 +0000456 SlotIndex defIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000457 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000458 defIndex = MIIdx.getUseIndex();
Evan Cheng752195e2009-09-14 21:33:42 +0000459
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000460 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000461 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000462 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000463 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000464 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000465 mi->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000466 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000467 CopyMI = mi;
Lang Hames857c4e02009-06-17 21:01:20 +0000468 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Chris Lattner91725b72006-08-31 05:54:43 +0000469
Lang Hames74ab5ee2009-12-22 00:11:50 +0000470 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000471 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000472 interval.addRange(LR);
Lang Hames233a60e2009-11-03 23:52:08 +0000473 ValNo->addKill(indexes_->getTerminatorGap(mbb));
Lang Hames857c4e02009-06-17 21:01:20 +0000474 ValNo->setHasPHIKill(true);
David Greene8a342292010-01-04 22:49:02 +0000475 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000476 }
477 }
478
David Greene8a342292010-01-04 22:49:02 +0000479 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000480}
481
Chris Lattnerf35fef72004-07-23 21:24:19 +0000482void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000483 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000484 SlotIndex MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000485 MachineOperand& MO,
Chris Lattner91725b72006-08-31 05:54:43 +0000486 LiveInterval &interval,
Evan Chengc8d044e2008-02-15 18:24:29 +0000487 MachineInstr *CopyMI) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000488 // A physical register cannot be live across basic block, so its
489 // lifetime must end somewhere in its defining basic block.
Bill Wendling8e6179f2009-08-22 20:18:03 +0000490 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000491 dbgs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000492 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000493 });
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000494
Lang Hames233a60e2009-11-03 23:52:08 +0000495 SlotIndex baseIndex = MIIdx;
496 SlotIndex start = baseIndex.getDefIndex();
Dale Johannesen86b49f82008-09-24 01:07:17 +0000497 // Earlyclobbers move back one.
498 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000499 start = MIIdx.getUseIndex();
500 SlotIndex end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000501
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000502 // If it is not used after definition, it is considered dead at
503 // the instruction defining it. Hence its interval is:
504 // [defSlot(def), defSlot(def)+1)
Dale Johannesen39faac22009-09-20 00:36:41 +0000505 // For earlyclobbers, the defSlot was pushed back one; the extra
506 // advance below compensates.
Owen Anderson6b098de2008-06-25 23:39:39 +0000507 if (MO.isDead()) {
David Greene8a342292010-01-04 22:49:02 +0000508 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000509 end = start.getStoreIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000510 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000511 }
512
513 // If it is not dead on definition, it must be killed by a
514 // subsequent instruction. Hence its interval is:
515 // [defSlot(def), useSlot(kill)+1)
Lang Hames233a60e2009-11-03 23:52:08 +0000516 baseIndex = baseIndex.getNextIndex();
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000517 while (++mi != MBB->end()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000518
519 if (getInstructionFromIndex(baseIndex) == 0)
520 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
521
Evan Cheng6130f662008-03-05 00:59:57 +0000522 if (mi->killsRegister(interval.reg, tri_)) {
David Greene8a342292010-01-04 22:49:02 +0000523 DEBUG(dbgs() << " killed");
Lang Hames233a60e2009-11-03 23:52:08 +0000524 end = baseIndex.getDefIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000525 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000526 } else {
527 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg, false, tri_);
528 if (DefIdx != -1) {
529 if (mi->isRegTiedToUseOperand(DefIdx)) {
530 // Two-address instruction.
Lang Hames233a60e2009-11-03 23:52:08 +0000531 end = baseIndex.getDefIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000532 } else {
533 // Another instruction redefines the register before it is ever read.
534 // Then the register is essentially dead at the instruction that defines
535 // it. Hence its interval is:
536 // [defSlot(def), defSlot(def)+1)
David Greene8a342292010-01-04 22:49:02 +0000537 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000538 end = start.getStoreIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000539 }
540 goto exit;
541 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000542 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000543
Lang Hames233a60e2009-11-03 23:52:08 +0000544 baseIndex = baseIndex.getNextIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000545 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000546
547 // The only case we should have a dead physreg here without a killing or
548 // instruction where we know it's dead is if it is live-in to the function
Evan Chengd521bc92009-04-27 17:36:47 +0000549 // and never used. Another possible case is the implicit use of the
550 // physical register has been deleted by two-address pass.
Lang Hames233a60e2009-11-03 23:52:08 +0000551 end = start.getStoreIndex();
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000552
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000553exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000554 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000555
Evan Cheng24a3cc42007-04-25 07:30:23 +0000556 // Already exists? Extend old live interval.
557 LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start);
Evan Cheng5379f412008-12-19 20:58:01 +0000558 bool Extend = OldLR != interval.end();
559 VNInfo *ValNo = Extend
Lang Hames857c4e02009-06-17 21:01:20 +0000560 ? OldLR->valno : interval.getNextValue(start, CopyMI, true, VNInfoAllocator);
Evan Cheng5379f412008-12-19 20:58:01 +0000561 if (MO.isEarlyClobber() && Extend)
Lang Hames857c4e02009-06-17 21:01:20 +0000562 ValNo->setHasRedefByEC(true);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000563 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000564 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000565 LR.valno->addKill(end);
David Greene8a342292010-01-04 22:49:02 +0000566 DEBUG(dbgs() << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000567}
568
Chris Lattnerf35fef72004-07-23 21:24:19 +0000569void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
570 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000571 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000572 MachineOperand& MO,
573 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000574 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000575 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000576 getOrCreateInterval(MO.getReg()));
577 else if (allocatableRegs_[MO.getReg()]) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000578 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000579 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000580 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000581 MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000582 MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000583 tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000584 CopyMI = MI;
Evan Chengc45288e2009-04-27 20:42:46 +0000585 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000586 getOrCreateInterval(MO.getReg()), CopyMI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000587 // Def of a register also defines its sub-registers.
Owen Anderson6b098de2008-06-25 23:39:39 +0000588 for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS)
Evan Cheng6130f662008-03-05 00:59:57 +0000589 // If MI also modifies the sub-register explicitly, avoid processing it
590 // more than once. Do not pass in TRI here so it checks for exact match.
591 if (!MI->modifiesRegister(*AS))
Evan Chengc45288e2009-04-27 20:42:46 +0000592 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000593 getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000594 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000595}
596
Evan Chengb371f452007-02-19 21:49:54 +0000597void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +0000598 SlotIndex MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000599 LiveInterval &interval, bool isAlias) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000600 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000601 dbgs() << "\t\tlivein register: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000602 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000603 });
Evan Chengb371f452007-02-19 21:49:54 +0000604
605 // Look for kills, if it reaches a def before it's killed, then it shouldn't
606 // be considered a livein.
607 MachineBasicBlock::iterator mi = MBB->begin();
Lang Hames233a60e2009-11-03 23:52:08 +0000608 SlotIndex baseIndex = MIIdx;
609 SlotIndex start = baseIndex;
610 if (getInstructionFromIndex(baseIndex) == 0)
611 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
612
613 SlotIndex end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000614 bool SeenDefUse = false;
Owen Anderson99500ae2008-09-15 22:00:38 +0000615
Evan Chengb371f452007-02-19 21:49:54 +0000616 while (mi != MBB->end()) {
Evan Cheng6130f662008-03-05 00:59:57 +0000617 if (mi->killsRegister(interval.reg, tri_)) {
David Greene8a342292010-01-04 22:49:02 +0000618 DEBUG(dbgs() << " killed");
Lang Hames233a60e2009-11-03 23:52:08 +0000619 end = baseIndex.getDefIndex();
Evan Cheng0076c612009-03-05 03:34:26 +0000620 SeenDefUse = true;
Lang Hamesd21c3162009-06-18 22:01:47 +0000621 break;
Evan Cheng6130f662008-03-05 00:59:57 +0000622 } else if (mi->modifiesRegister(interval.reg, tri_)) {
Evan Chengb371f452007-02-19 21:49:54 +0000623 // Another instruction redefines the register before it is ever read.
624 // Then the register is essentially dead at the instruction that defines
625 // it. Hence its interval is:
626 // [defSlot(def), defSlot(def)+1)
David Greene8a342292010-01-04 22:49:02 +0000627 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000628 end = start.getStoreIndex();
Evan Cheng0076c612009-03-05 03:34:26 +0000629 SeenDefUse = true;
Lang Hamesd21c3162009-06-18 22:01:47 +0000630 break;
Evan Chengb371f452007-02-19 21:49:54 +0000631 }
632
Evan Chengb371f452007-02-19 21:49:54 +0000633 ++mi;
Evan Cheng0076c612009-03-05 03:34:26 +0000634 if (mi != MBB->end()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000635 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
Evan Cheng0076c612009-03-05 03:34:26 +0000636 }
Evan Chengb371f452007-02-19 21:49:54 +0000637 }
638
Evan Cheng75611fb2007-06-27 01:16:36 +0000639 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +0000640 if (!SeenDefUse) {
Evan Cheng292da942007-06-27 18:47:28 +0000641 if (isAlias) {
David Greene8a342292010-01-04 22:49:02 +0000642 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000643 end = MIIdx.getStoreIndex();
Evan Cheng292da942007-06-27 18:47:28 +0000644 } else {
David Greene8a342292010-01-04 22:49:02 +0000645 DEBUG(dbgs() << " live through");
Evan Cheng292da942007-06-27 18:47:28 +0000646 end = baseIndex;
647 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000648 }
649
Lang Hames10382fb2009-06-19 02:17:53 +0000650 VNInfo *vni =
Lang Hames233a60e2009-11-03 23:52:08 +0000651 interval.getNextValue(SlotIndex(getMBBStartIdx(MBB), true),
Lang Hames86511252009-09-04 20:41:11 +0000652 0, false, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +0000653 vni->setIsPHIDef(true);
654 LiveRange LR(start, end, vni);
Jakob Stoklund Olesen3de23e62009-11-07 01:58:40 +0000655
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000656 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000657 LR.valno->addKill(end);
David Greene8a342292010-01-04 22:49:02 +0000658 DEBUG(dbgs() << " +" << LR << '\n');
Evan Chengb371f452007-02-19 21:49:54 +0000659}
660
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000661/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000662/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000663/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000664/// which a variable is live
Dale Johannesen91aac102008-09-17 21:13:11 +0000665void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000666 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000667 << "********** Function: "
668 << ((Value*)mf_->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000669
670 SmallVector<unsigned, 8> UndefUses;
Chris Lattner428b92e2006-09-15 03:57:23 +0000671 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
672 MBBI != E; ++MBBI) {
673 MachineBasicBlock *MBB = MBBI;
Evan Cheng00a99a32010-02-06 09:07:11 +0000674 if (MBB->empty())
675 continue;
676
Owen Anderson134eb732008-09-21 20:43:24 +0000677 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000678 SlotIndex MIIndex = getMBBStartIdx(MBB);
David Greene8a342292010-01-04 22:49:02 +0000679 DEBUG(dbgs() << MBB->getName() << ":\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000680
Dan Gohmancb406c22007-10-03 19:26:29 +0000681 // Create intervals for live-ins to this BB first.
682 for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(),
683 LE = MBB->livein_end(); LI != LE; ++LI) {
684 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
685 // Multiple live-ins can alias the same register.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000686 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohmancb406c22007-10-03 19:26:29 +0000687 if (!hasInterval(*AS))
688 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
689 true);
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000690 }
691
Owen Anderson99500ae2008-09-15 22:00:38 +0000692 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000693 if (getInstructionFromIndex(MIIndex) == 0)
694 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Owen Anderson99500ae2008-09-15 22:00:38 +0000695
Dale Johannesen1caedd02010-01-22 22:38:21 +0000696 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
697 MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000698 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Dale Johannesen1caedd02010-01-22 22:38:21 +0000699 if (MI->getOpcode()==TargetInstrInfo::DEBUG_VALUE)
700 continue;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000701
Evan Cheng438f7bc2006-11-10 08:43:01 +0000702 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000703 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
704 MachineOperand &MO = MI->getOperand(i);
Evan Chengd129d732009-07-17 19:43:40 +0000705 if (!MO.isReg() || !MO.getReg())
706 continue;
707
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000708 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000709 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000710 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000711 else if (MO.isUndef())
712 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000713 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000714
Lang Hames233a60e2009-11-03 23:52:08 +0000715 // Move to the next instr slot.
716 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000717 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000718 }
Evan Chengd129d732009-07-17 19:43:40 +0000719
720 // Create empty intervals for registers defined by implicit_def's (except
721 // for those implicit_def that define values which are liveout of their
722 // blocks.
723 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
724 unsigned UndefReg = UndefUses[i];
725 (void)getOrCreateInterval(UndefReg);
726 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000727}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000728
Owen Anderson03857b22008-08-13 21:49:13 +0000729LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000730 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000731 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000732}
Evan Chengf2fbca62007-11-12 06:35:08 +0000733
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000734/// dupInterval - Duplicate a live interval. The caller is responsible for
735/// managing the allocated memory.
736LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
737 LiveInterval *NewLI = createInterval(li->reg);
Evan Cheng90f95f82009-06-14 20:22:55 +0000738 NewLI->Copy(*li, mri_, getVNInfoAllocator());
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000739 return NewLI;
740}
741
Evan Chengc8d044e2008-02-15 18:24:29 +0000742/// getVNInfoSourceReg - Helper function that parses the specified VNInfo
743/// copy field and returns the source register that defines it.
744unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const {
Lang Hames52c1afc2009-08-10 23:43:28 +0000745 if (!VNI->getCopy())
Evan Chengc8d044e2008-02-15 18:24:29 +0000746 return 0;
747
Lang Hames52c1afc2009-08-10 23:43:28 +0000748 if (VNI->getCopy()->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) {
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000749 // If it's extracting out of a physical register, return the sub-register.
Lang Hames52c1afc2009-08-10 23:43:28 +0000750 unsigned Reg = VNI->getCopy()->getOperand(1).getReg();
Evan Chengac948632009-12-11 06:01:00 +0000751 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
752 unsigned SrcSubReg = VNI->getCopy()->getOperand(2).getImm();
753 unsigned DstSubReg = VNI->getCopy()->getOperand(0).getSubReg();
754 if (SrcSubReg == DstSubReg)
755 // %reg1034:3<def> = EXTRACT_SUBREG %EDX, 3
756 // reg1034 can still be coalesced to EDX.
757 return Reg;
758 assert(DstSubReg == 0);
Lang Hames52c1afc2009-08-10 23:43:28 +0000759 Reg = tri_->getSubReg(Reg, VNI->getCopy()->getOperand(2).getImm());
Evan Chengac948632009-12-11 06:01:00 +0000760 }
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000761 return Reg;
Lang Hames52c1afc2009-08-10 23:43:28 +0000762 } else if (VNI->getCopy()->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
763 VNI->getCopy()->getOpcode() == TargetInstrInfo::SUBREG_TO_REG)
764 return VNI->getCopy()->getOperand(2).getReg();
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000765
Evan Cheng04ee5a12009-01-20 19:12:24 +0000766 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Lang Hames52c1afc2009-08-10 23:43:28 +0000767 if (tii_->isMoveInstr(*VNI->getCopy(), SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000768 return SrcReg;
Torok Edwinc23197a2009-07-14 16:55:14 +0000769 llvm_unreachable("Unrecognized copy instruction!");
Evan Chengc8d044e2008-02-15 18:24:29 +0000770 return 0;
771}
Evan Chengf2fbca62007-11-12 06:35:08 +0000772
773//===----------------------------------------------------------------------===//
774// Register allocator hooks.
775//
776
Evan Chengd70dbb52008-02-22 09:24:50 +0000777/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
778/// allow one) virtual register operand, then its uses are implicitly using
779/// the register. Returns the virtual register.
780unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
781 MachineInstr *MI) const {
782 unsigned RegOp = 0;
783 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
784 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000785 if (!MO.isReg() || !MO.isUse())
Evan Chengd70dbb52008-02-22 09:24:50 +0000786 continue;
787 unsigned Reg = MO.getReg();
788 if (Reg == 0 || Reg == li.reg)
789 continue;
Chris Lattner1873d0c2009-06-27 04:06:41 +0000790
791 if (TargetRegisterInfo::isPhysicalRegister(Reg) &&
792 !allocatableRegs_[Reg])
793 continue;
Evan Chengd70dbb52008-02-22 09:24:50 +0000794 // FIXME: For now, only remat MI with at most one register operand.
795 assert(!RegOp &&
796 "Can't rematerialize instruction with multiple register operand!");
797 RegOp = MO.getReg();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000798#ifndef NDEBUG
Evan Chengd70dbb52008-02-22 09:24:50 +0000799 break;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000800#endif
Evan Chengd70dbb52008-02-22 09:24:50 +0000801 }
802 return RegOp;
803}
804
805/// isValNoAvailableAt - Return true if the val# of the specified interval
806/// which reaches the given instruction also reaches the specified use index.
807bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000808 SlotIndex UseIdx) const {
809 SlotIndex Index = getInstructionIndex(MI);
Evan Chengd70dbb52008-02-22 09:24:50 +0000810 VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno;
811 LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx);
812 return UI != li.end() && UI->valno == ValNo;
813}
814
Evan Chengf2fbca62007-11-12 06:35:08 +0000815/// isReMaterializable - Returns true if the definition MI of the specified
816/// val# of the specified interval is re-materializable.
817bool LiveIntervals::isReMaterializable(const LiveInterval &li,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000818 const VNInfo *ValNo, MachineInstr *MI,
Evan Chengdc377862008-09-30 15:44:16 +0000819 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000820 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +0000821 if (DisableReMat)
822 return false;
823
Dan Gohmana70dca12009-10-09 23:27:56 +0000824 if (!tii_->isTriviallyReMaterializable(MI, aa_))
825 return false;
Evan Chengdd3465e2008-02-23 01:44:27 +0000826
Dan Gohmana70dca12009-10-09 23:27:56 +0000827 // Target-specific code can mark an instruction as being rematerializable
828 // if it has one virtual reg use, though it had better be something like
829 // a PIC base register which is likely to be live everywhere.
Dan Gohman6d69ba82008-07-25 00:02:30 +0000830 unsigned ImpUse = getReMatImplicitUse(li, MI);
831 if (ImpUse) {
832 const LiveInterval &ImpLi = getInterval(ImpUse);
833 for (MachineRegisterInfo::use_iterator ri = mri_->use_begin(li.reg),
834 re = mri_->use_end(); ri != re; ++ri) {
835 MachineInstr *UseMI = &*ri;
Lang Hames233a60e2009-11-03 23:52:08 +0000836 SlotIndex UseIdx = getInstructionIndex(UseMI);
Dan Gohman6d69ba82008-07-25 00:02:30 +0000837 if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo)
838 continue;
839 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
840 return false;
841 }
Evan Chengdc377862008-09-30 15:44:16 +0000842
843 // If a register operand of the re-materialized instruction is going to
844 // be spilled next, then it's not legal to re-materialize this instruction.
845 for (unsigned i = 0, e = SpillIs.size(); i != e; ++i)
846 if (ImpUse == SpillIs[i]->reg)
847 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000848 }
849 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +0000850}
851
Evan Cheng06587492008-10-24 02:05:00 +0000852/// isReMaterializable - Returns true if the definition MI of the specified
853/// val# of the specified interval is re-materializable.
854bool LiveIntervals::isReMaterializable(const LiveInterval &li,
855 const VNInfo *ValNo, MachineInstr *MI) {
856 SmallVector<LiveInterval*, 4> Dummy1;
857 bool Dummy2;
858 return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2);
859}
860
Evan Cheng5ef3a042007-12-06 00:01:56 +0000861/// isReMaterializable - Returns true if every definition of MI of every
862/// val# of the specified interval is re-materializable.
Evan Chengdc377862008-09-30 15:44:16 +0000863bool LiveIntervals::isReMaterializable(const LiveInterval &li,
864 SmallVectorImpl<LiveInterval*> &SpillIs,
865 bool &isLoad) {
Evan Cheng5ef3a042007-12-06 00:01:56 +0000866 isLoad = false;
867 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
868 i != e; ++i) {
869 const VNInfo *VNI = *i;
Lang Hames857c4e02009-06-17 21:01:20 +0000870 if (VNI->isUnused())
Evan Cheng5ef3a042007-12-06 00:01:56 +0000871 continue; // Dead val#.
872 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +0000873 if (!VNI->isDefAccurate())
Evan Cheng5ef3a042007-12-06 00:01:56 +0000874 return false;
Lang Hames857c4e02009-06-17 21:01:20 +0000875 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Evan Cheng5ef3a042007-12-06 00:01:56 +0000876 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +0000877 if (!ReMatDefMI ||
Evan Chengdc377862008-09-30 15:44:16 +0000878 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +0000879 return false;
880 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +0000881 }
882 return true;
883}
884
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000885/// FilterFoldedOps - Filter out two-address use operands. Return
886/// true if it finds any issue with the operands that ought to prevent
887/// folding.
888static bool FilterFoldedOps(MachineInstr *MI,
889 SmallVector<unsigned, 2> &Ops,
890 unsigned &MRInfo,
891 SmallVector<unsigned, 2> &FoldOps) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000892 MRInfo = 0;
Evan Chengaee4af62007-12-02 08:30:39 +0000893 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
894 unsigned OpIdx = Ops[i];
Evan Chengd70dbb52008-02-22 09:24:50 +0000895 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengaee4af62007-12-02 08:30:39 +0000896 // FIXME: fold subreg use.
Evan Chengd70dbb52008-02-22 09:24:50 +0000897 if (MO.getSubReg())
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000898 return true;
Evan Chengd70dbb52008-02-22 09:24:50 +0000899 if (MO.isDef())
Evan Chengaee4af62007-12-02 08:30:39 +0000900 MRInfo |= (unsigned)VirtRegMap::isMod;
901 else {
902 // Filter out two-address use operand(s).
Evan Chenga24752f2009-03-19 20:30:06 +0000903 if (MI->isRegTiedToDefOperand(OpIdx)) {
Evan Chengaee4af62007-12-02 08:30:39 +0000904 MRInfo = VirtRegMap::isModRef;
905 continue;
906 }
907 MRInfo |= (unsigned)VirtRegMap::isRef;
908 }
909 FoldOps.push_back(OpIdx);
Evan Chenge62f97c2007-12-01 02:07:52 +0000910 }
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000911 return false;
912}
913
914
915/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
916/// slot / to reg or any rematerialized load into ith operand of specified
917/// MI. If it is successul, MI is updated with the newly created MI and
918/// returns true.
919bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
920 VirtRegMap &vrm, MachineInstr *DefMI,
Lang Hames233a60e2009-11-03 23:52:08 +0000921 SlotIndex InstrIdx,
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000922 SmallVector<unsigned, 2> &Ops,
923 bool isSS, int Slot, unsigned Reg) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000924 // If it is an implicit def instruction, just delete it.
Evan Cheng20ccded2008-03-15 00:19:36 +0000925 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000926 RemoveMachineInstrFromMaps(MI);
927 vrm.RemoveMachineInstrFromMaps(MI);
928 MI->eraseFromParent();
929 ++numFolds;
930 return true;
931 }
932
933 // Filter the list of operand indexes that are to be folded. Abort if
934 // any operand will prevent folding.
935 unsigned MRInfo = 0;
936 SmallVector<unsigned, 2> FoldOps;
937 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
938 return false;
Evan Chenge62f97c2007-12-01 02:07:52 +0000939
Evan Cheng427f4c12008-03-31 23:19:51 +0000940 // The only time it's safe to fold into a two address instruction is when
941 // it's folding reload and spill from / into a spill stack slot.
942 if (DefMI && (MRInfo & VirtRegMap::isMod))
Evan Cheng249ded32008-02-23 03:38:34 +0000943 return false;
944
Evan Chengf2f8c2a2008-02-08 22:05:27 +0000945 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot)
946 : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI);
Evan Chengf2fbca62007-11-12 06:35:08 +0000947 if (fmi) {
Evan Chengd3653122008-02-27 03:04:06 +0000948 // Remember this instruction uses the spill slot.
949 if (isSS) vrm.addSpillSlotUse(Slot, fmi);
950
Evan Chengf2fbca62007-11-12 06:35:08 +0000951 // Attempt to fold the memory reference into the instruction. If
952 // we can do this, we don't need to insert spill code.
Evan Chengf2fbca62007-11-12 06:35:08 +0000953 MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng84802932008-01-10 08:24:38 +0000954 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengaee4af62007-12-02 08:30:39 +0000955 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Cheng81a03822007-11-17 00:40:40 +0000956 vrm.transferSpillPts(MI, fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000957 vrm.transferRestorePts(MI, fmi);
Evan Chengc1f53c72008-03-11 21:34:46 +0000958 vrm.transferEmergencySpills(MI, fmi);
Lang Hames233a60e2009-11-03 23:52:08 +0000959 ReplaceMachineInstrInMaps(MI, fmi);
Evan Chengf2fbca62007-11-12 06:35:08 +0000960 MI = MBB.insert(MBB.erase(MI), fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000961 ++numFolds;
Evan Chengf2fbca62007-11-12 06:35:08 +0000962 return true;
963 }
964 return false;
965}
966
Evan Cheng018f9b02007-12-05 03:22:34 +0000967/// canFoldMemoryOperand - Returns true if the specified load / store
968/// folding is possible.
969bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000970 SmallVector<unsigned, 2> &Ops,
Evan Cheng3c75ba82008-04-01 21:37:32 +0000971 bool ReMat) const {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000972 // Filter the list of operand indexes that are to be folded. Abort if
973 // any operand will prevent folding.
974 unsigned MRInfo = 0;
Evan Cheng018f9b02007-12-05 03:22:34 +0000975 SmallVector<unsigned, 2> FoldOps;
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000976 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
977 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +0000978
Evan Cheng3c75ba82008-04-01 21:37:32 +0000979 // It's only legal to remat for a use, not a def.
980 if (ReMat && (MRInfo & VirtRegMap::isMod))
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000981 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +0000982
Evan Chengd70dbb52008-02-22 09:24:50 +0000983 return tii_->canFoldMemoryOperand(MI, FoldOps);
984}
985
Evan Cheng81a03822007-11-17 00:40:40 +0000986bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
Lang Hames233a60e2009-11-03 23:52:08 +0000987 LiveInterval::Ranges::const_iterator itr = li.ranges.begin();
988
989 MachineBasicBlock *mbb = indexes_->getMBBCoveringRange(itr->start, itr->end);
990
991 if (mbb == 0)
992 return false;
993
994 for (++itr; itr != li.ranges.end(); ++itr) {
995 MachineBasicBlock *mbb2 =
996 indexes_->getMBBCoveringRange(itr->start, itr->end);
997
998 if (mbb2 != mbb)
Evan Cheng81a03822007-11-17 00:40:40 +0000999 return false;
1000 }
Lang Hames233a60e2009-11-03 23:52:08 +00001001
Evan Cheng81a03822007-11-17 00:40:40 +00001002 return true;
1003}
1004
Evan Chengd70dbb52008-02-22 09:24:50 +00001005/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
1006/// interval on to-be re-materialized operands of MI) with new register.
1007void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
1008 MachineInstr *MI, unsigned NewVReg,
1009 VirtRegMap &vrm) {
1010 // There is an implicit use. That means one of the other operand is
1011 // being remat'ed and the remat'ed instruction has li.reg as an
1012 // use operand. Make sure we rewrite that as well.
1013 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1014 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001015 if (!MO.isReg())
Evan Chengd70dbb52008-02-22 09:24:50 +00001016 continue;
1017 unsigned Reg = MO.getReg();
1018 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
1019 continue;
1020 if (!vrm.isReMaterialized(Reg))
1021 continue;
1022 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
Evan Cheng6130f662008-03-05 00:59:57 +00001023 MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg);
1024 if (UseMO)
1025 UseMO->setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001026 }
1027}
1028
Evan Chengf2fbca62007-11-12 06:35:08 +00001029/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
1030/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Cheng018f9b02007-12-05 03:22:34 +00001031bool LiveIntervals::
Evan Chengd70dbb52008-02-22 09:24:50 +00001032rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
Lang Hames233a60e2009-11-03 23:52:08 +00001033 bool TrySplit, SlotIndex index, SlotIndex end,
Lang Hames86511252009-09-04 20:41:11 +00001034 MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +00001035 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001036 unsigned Slot, int LdSlot,
1037 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001038 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001039 const TargetRegisterClass* rc,
1040 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001041 const MachineLoopInfo *loopInfo,
Evan Cheng313d4b82008-02-23 00:33:04 +00001042 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Owen Anderson28998312008-08-13 22:28:50 +00001043 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001044 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001045 bool CanFold = false;
Evan Chengf2fbca62007-11-12 06:35:08 +00001046 RestartInstruction:
1047 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1048 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001049 if (!mop.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001050 continue;
1051 unsigned Reg = mop.getReg();
1052 unsigned RegI = Reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001053 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
Evan Chengf2fbca62007-11-12 06:35:08 +00001054 continue;
Evan Chengf2fbca62007-11-12 06:35:08 +00001055 if (Reg != li.reg)
1056 continue;
1057
1058 bool TryFold = !DefIsReMat;
Evan Chengcb3c3302007-11-29 23:02:50 +00001059 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001060 int FoldSlot = Slot;
1061 if (DefIsReMat) {
1062 // If this is the rematerializable definition MI itself and
1063 // all of its uses are rematerialized, simply delete it.
Evan Cheng81a03822007-11-17 00:40:40 +00001064 if (MI == ReMatOrigDefMI && CanDelete) {
David Greene8a342292010-01-04 22:49:02 +00001065 DEBUG(dbgs() << "\t\t\t\tErasing re-materlizable def: "
Bill Wendling8e6179f2009-08-22 20:18:03 +00001066 << MI << '\n');
Evan Chengf2fbca62007-11-12 06:35:08 +00001067 RemoveMachineInstrFromMaps(MI);
Evan Chengcada2452007-11-28 01:28:46 +00001068 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001069 MI->eraseFromParent();
1070 break;
1071 }
1072
1073 // If def for this use can't be rematerialized, then try folding.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001074 // If def is rematerializable and it's a load, also try folding.
Evan Chengcb3c3302007-11-29 23:02:50 +00001075 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengf2fbca62007-11-12 06:35:08 +00001076 if (isLoad) {
1077 // Try fold loads (from stack slot, constant pool, etc.) into uses.
1078 FoldSS = isLoadSS;
1079 FoldSlot = LdSlot;
1080 }
1081 }
1082
Evan Chengf2fbca62007-11-12 06:35:08 +00001083 // Scan all of the operands of this instruction rewriting operands
1084 // to use NewVReg instead of li.reg as appropriate. We do this for
1085 // two reasons:
1086 //
1087 // 1. If the instr reads the same spilled vreg multiple times, we
1088 // want to reuse the NewVReg.
1089 // 2. If the instr is a two-addr instruction, we are required to
1090 // keep the src/dst regs pinned.
1091 //
1092 // Keep track of whether we replace a use and/or def so that we can
1093 // create the spill interval with the appropriate range.
Evan Chengcddbb832007-11-30 21:23:43 +00001094
Evan Cheng81a03822007-11-17 00:40:40 +00001095 HasUse = mop.isUse();
1096 HasDef = mop.isDef();
Evan Chengaee4af62007-12-02 08:30:39 +00001097 SmallVector<unsigned, 2> Ops;
1098 Ops.push_back(i);
Evan Chengf2fbca62007-11-12 06:35:08 +00001099 for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
Evan Chengaee4af62007-12-02 08:30:39 +00001100 const MachineOperand &MOj = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001101 if (!MOj.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001102 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001103 unsigned RegJ = MOj.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001104 if (RegJ == 0 || TargetRegisterInfo::isPhysicalRegister(RegJ))
Evan Chengf2fbca62007-11-12 06:35:08 +00001105 continue;
1106 if (RegJ == RegI) {
Evan Chengaee4af62007-12-02 08:30:39 +00001107 Ops.push_back(j);
Evan Chengd129d732009-07-17 19:43:40 +00001108 if (!MOj.isUndef()) {
1109 HasUse |= MOj.isUse();
1110 HasDef |= MOj.isDef();
1111 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001112 }
1113 }
1114
David Greene26b86a02008-10-27 17:38:59 +00001115 // Create a new virtual register for the spill interval.
1116 // Create the new register now so we can map the fold instruction
1117 // to the new register so when it is unfolded we get the correct
1118 // answer.
1119 bool CreatedNewVReg = false;
1120 if (NewVReg == 0) {
1121 NewVReg = mri_->createVirtualRegister(rc);
1122 vrm.grow();
1123 CreatedNewVReg = true;
Jakob Stoklund Olesence7a6632009-11-30 22:55:54 +00001124
1125 // The new virtual register should get the same allocation hints as the
1126 // old one.
1127 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(Reg);
1128 if (Hint.first || Hint.second)
1129 mri_->setRegAllocationHint(NewVReg, Hint.first, Hint.second);
David Greene26b86a02008-10-27 17:38:59 +00001130 }
1131
Evan Cheng9c3c2212008-06-06 07:54:39 +00001132 if (!TryFold)
1133 CanFold = false;
1134 else {
Evan Cheng018f9b02007-12-05 03:22:34 +00001135 // Do not fold load / store here if we are splitting. We'll find an
1136 // optimal point to insert a load / store later.
1137 if (!TrySplit) {
1138 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
David Greene26b86a02008-10-27 17:38:59 +00001139 Ops, FoldSS, FoldSlot, NewVReg)) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001140 // Folding the load/store can completely change the instruction in
1141 // unpredictable ways, rescan it from the beginning.
David Greene26b86a02008-10-27 17:38:59 +00001142
1143 if (FoldSS) {
1144 // We need to give the new vreg the same stack slot as the
1145 // spilled interval.
1146 vrm.assignVirt2StackSlot(NewVReg, FoldSlot);
1147 }
1148
Evan Cheng018f9b02007-12-05 03:22:34 +00001149 HasUse = false;
1150 HasDef = false;
1151 CanFold = false;
Evan Chengc781a242009-05-03 18:32:42 +00001152 if (isNotInMIMap(MI))
Evan Cheng7e073ba2008-04-09 20:57:25 +00001153 break;
Evan Cheng018f9b02007-12-05 03:22:34 +00001154 goto RestartInstruction;
1155 }
1156 } else {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001157 // We'll try to fold it later if it's profitable.
Evan Cheng3c75ba82008-04-01 21:37:32 +00001158 CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat);
Evan Cheng018f9b02007-12-05 03:22:34 +00001159 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00001160 }
Evan Chengcddbb832007-11-30 21:23:43 +00001161
Evan Chengcddbb832007-11-30 21:23:43 +00001162 mop.setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001163 if (mop.isImplicit())
1164 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Chengcddbb832007-11-30 21:23:43 +00001165
1166 // Reuse NewVReg for other reads.
Evan Chengd70dbb52008-02-22 09:24:50 +00001167 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
1168 MachineOperand &mopj = MI->getOperand(Ops[j]);
1169 mopj.setReg(NewVReg);
1170 if (mopj.isImplicit())
1171 rewriteImplicitOps(li, MI, NewVReg, vrm);
1172 }
Evan Chengcddbb832007-11-30 21:23:43 +00001173
Evan Cheng81a03822007-11-17 00:40:40 +00001174 if (CreatedNewVReg) {
1175 if (DefIsReMat) {
Evan Cheng37844532009-07-16 09:20:10 +00001176 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI);
Evan Chengd70dbb52008-02-22 09:24:50 +00001177 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng81a03822007-11-17 00:40:40 +00001178 // Each valnum may have its own remat id.
Evan Chengd70dbb52008-02-22 09:24:50 +00001179 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001180 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +00001181 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Cheng81a03822007-11-17 00:40:40 +00001182 }
1183 if (!CanDelete || (HasUse && HasDef)) {
1184 // If this is a two-addr instruction then its use operands are
1185 // rematerializable but its def is not. It should be assigned a
1186 // stack slot.
1187 vrm.assignVirt2StackSlot(NewVReg, Slot);
1188 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001189 } else {
Evan Chengf2fbca62007-11-12 06:35:08 +00001190 vrm.assignVirt2StackSlot(NewVReg, Slot);
1191 }
Evan Chengcb3c3302007-11-29 23:02:50 +00001192 } else if (HasUse && HasDef &&
1193 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1194 // If this interval hasn't been assigned a stack slot (because earlier
1195 // def is a deleted remat def), do it now.
1196 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1197 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001198 }
1199
Evan Cheng313d4b82008-02-23 00:33:04 +00001200 // Re-matting an instruction with virtual register use. Add the
1201 // register as an implicit use on the use MI.
1202 if (DefIsReMat && ImpUse)
1203 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1204
Evan Cheng5b69eba2009-04-21 22:46:52 +00001205 // Create a new register interval for this spill / remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001206 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001207 if (CreatedNewVReg) {
1208 NewLIs.push_back(&nI);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001209 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng81a03822007-11-17 00:40:40 +00001210 if (TrySplit)
1211 vrm.setIsSplitFromReg(NewVReg, li.reg);
1212 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001213
1214 if (HasUse) {
Evan Cheng81a03822007-11-17 00:40:40 +00001215 if (CreatedNewVReg) {
Lang Hames233a60e2009-11-03 23:52:08 +00001216 LiveRange LR(index.getLoadIndex(), index.getDefIndex(),
1217 nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator));
David Greene8a342292010-01-04 22:49:02 +00001218 DEBUG(dbgs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001219 nI.addRange(LR);
1220 } else {
1221 // Extend the split live interval to this def / use.
Lang Hames233a60e2009-11-03 23:52:08 +00001222 SlotIndex End = index.getDefIndex();
Evan Cheng81a03822007-11-17 00:40:40 +00001223 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1224 nI.getValNumInfo(nI.getNumValNums()-1));
David Greene8a342292010-01-04 22:49:02 +00001225 DEBUG(dbgs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001226 nI.addRange(LR);
1227 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001228 }
1229 if (HasDef) {
Lang Hames233a60e2009-11-03 23:52:08 +00001230 LiveRange LR(index.getDefIndex(), index.getStoreIndex(),
1231 nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator));
David Greene8a342292010-01-04 22:49:02 +00001232 DEBUG(dbgs() << " +" << LR);
Evan Chengf2fbca62007-11-12 06:35:08 +00001233 nI.addRange(LR);
1234 }
Evan Cheng81a03822007-11-17 00:40:40 +00001235
Bill Wendling8e6179f2009-08-22 20:18:03 +00001236 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001237 dbgs() << "\t\t\t\tAdded new interval: ";
1238 nI.print(dbgs(), tri_);
1239 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001240 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001241 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001242 return CanFold;
Evan Chengf2fbca62007-11-12 06:35:08 +00001243}
Evan Cheng81a03822007-11-17 00:40:40 +00001244bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001245 const VNInfo *VNI,
Lang Hames86511252009-09-04 20:41:11 +00001246 MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +00001247 SlotIndex Idx) const {
1248 SlotIndex End = getMBBEndIdx(MBB);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001249 for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) {
Lang Hames233a60e2009-11-03 23:52:08 +00001250 if (VNI->kills[j].isPHI())
Lang Hamesffd13262009-07-09 03:57:02 +00001251 continue;
1252
Lang Hames233a60e2009-11-03 23:52:08 +00001253 SlotIndex KillIdx = VNI->kills[j];
Lang Hames74ab5ee2009-12-22 00:11:50 +00001254 if (KillIdx > Idx && KillIdx <= End)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001255 return true;
Evan Cheng81a03822007-11-17 00:40:40 +00001256 }
1257 return false;
1258}
1259
Evan Cheng063284c2008-02-21 00:34:19 +00001260/// RewriteInfo - Keep track of machine instrs that will be rewritten
1261/// during spilling.
Dan Gohman844731a2008-05-13 00:00:25 +00001262namespace {
1263 struct RewriteInfo {
Lang Hames233a60e2009-11-03 23:52:08 +00001264 SlotIndex Index;
Dan Gohman844731a2008-05-13 00:00:25 +00001265 MachineInstr *MI;
1266 bool HasUse;
1267 bool HasDef;
Lang Hames233a60e2009-11-03 23:52:08 +00001268 RewriteInfo(SlotIndex i, MachineInstr *mi, bool u, bool d)
Dan Gohman844731a2008-05-13 00:00:25 +00001269 : Index(i), MI(mi), HasUse(u), HasDef(d) {}
1270 };
Evan Cheng063284c2008-02-21 00:34:19 +00001271
Dan Gohman844731a2008-05-13 00:00:25 +00001272 struct RewriteInfoCompare {
1273 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1274 return LHS.Index < RHS.Index;
1275 }
1276 };
1277}
Evan Cheng063284c2008-02-21 00:34:19 +00001278
Evan Chengf2fbca62007-11-12 06:35:08 +00001279void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001280rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengf2fbca62007-11-12 06:35:08 +00001281 LiveInterval::Ranges::const_iterator &I,
Evan Cheng81a03822007-11-17 00:40:40 +00001282 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001283 unsigned Slot, int LdSlot,
1284 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001285 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001286 const TargetRegisterClass* rc,
1287 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001288 const MachineLoopInfo *loopInfo,
Evan Cheng81a03822007-11-17 00:40:40 +00001289 BitVector &SpillMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001290 DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001291 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001292 DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1293 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001294 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001295 bool AllCanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001296 unsigned NewVReg = 0;
Lang Hames233a60e2009-11-03 23:52:08 +00001297 SlotIndex start = I->start.getBaseIndex();
1298 SlotIndex end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
Evan Chengf2fbca62007-11-12 06:35:08 +00001299
Evan Cheng063284c2008-02-21 00:34:19 +00001300 // First collect all the def / use in this live range that will be rewritten.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001301 // Make sure they are sorted according to instruction index.
Evan Cheng063284c2008-02-21 00:34:19 +00001302 std::vector<RewriteInfo> RewriteMIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001303 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1304 re = mri_->reg_end(); ri != re; ) {
Evan Cheng419852c2008-04-03 16:39:43 +00001305 MachineInstr *MI = &*ri;
Evan Cheng063284c2008-02-21 00:34:19 +00001306 MachineOperand &O = ri.getOperand();
1307 ++ri;
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001308 assert(!O.isImplicit() && "Spilling register that's used as implicit use?");
Lang Hames233a60e2009-11-03 23:52:08 +00001309 SlotIndex index = getInstructionIndex(MI);
Evan Cheng063284c2008-02-21 00:34:19 +00001310 if (index < start || index >= end)
1311 continue;
Evan Chengd129d732009-07-17 19:43:40 +00001312
1313 if (O.isUndef())
Evan Cheng79a796c2008-07-12 01:56:02 +00001314 // Must be defined by an implicit def. It should not be spilled. Note,
1315 // this is for correctness reason. e.g.
1316 // 8 %reg1024<def> = IMPLICIT_DEF
1317 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1318 // The live range [12, 14) are not part of the r1024 live interval since
1319 // it's defined by an implicit def. It will not conflicts with live
1320 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001321 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001322 // the INSERT_SUBREG and both target registers that would overlap.
1323 continue;
Evan Cheng063284c2008-02-21 00:34:19 +00001324 RewriteMIs.push_back(RewriteInfo(index, MI, O.isUse(), O.isDef()));
1325 }
1326 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1327
Evan Cheng313d4b82008-02-23 00:33:04 +00001328 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001329 // Now rewrite the defs and uses.
1330 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1331 RewriteInfo &rwi = RewriteMIs[i];
1332 ++i;
Lang Hames233a60e2009-11-03 23:52:08 +00001333 SlotIndex index = rwi.Index;
Evan Cheng063284c2008-02-21 00:34:19 +00001334 bool MIHasUse = rwi.HasUse;
1335 bool MIHasDef = rwi.HasDef;
1336 MachineInstr *MI = rwi.MI;
1337 // If MI def and/or use the same register multiple times, then there
1338 // are multiple entries.
Evan Cheng313d4b82008-02-23 00:33:04 +00001339 unsigned NumUses = MIHasUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001340 while (i != e && RewriteMIs[i].MI == MI) {
1341 assert(RewriteMIs[i].Index == index);
Evan Cheng313d4b82008-02-23 00:33:04 +00001342 bool isUse = RewriteMIs[i].HasUse;
1343 if (isUse) ++NumUses;
1344 MIHasUse |= isUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001345 MIHasDef |= RewriteMIs[i].HasDef;
1346 ++i;
1347 }
Evan Cheng81a03822007-11-17 00:40:40 +00001348 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng313d4b82008-02-23 00:33:04 +00001349
Evan Cheng0a891ed2008-05-23 23:00:04 +00001350 if (ImpUse && MI != ReMatDefMI) {
Evan Cheng313d4b82008-02-23 00:33:04 +00001351 // Re-matting an instruction with virtual register use. Update the
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001352 // register interval's spill weight to HUGE_VALF to prevent it from
1353 // being spilled.
Evan Cheng313d4b82008-02-23 00:33:04 +00001354 LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001355 ImpLi.weight = HUGE_VALF;
Evan Cheng313d4b82008-02-23 00:33:04 +00001356 }
1357
Evan Cheng063284c2008-02-21 00:34:19 +00001358 unsigned MBBId = MBB->getNumber();
Evan Cheng018f9b02007-12-05 03:22:34 +00001359 unsigned ThisVReg = 0;
Evan Cheng70306f82007-12-03 09:58:48 +00001360 if (TrySplit) {
Owen Anderson28998312008-08-13 22:28:50 +00001361 DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001362 if (NVI != MBBVRegsMap.end()) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001363 ThisVReg = NVI->second;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001364 // One common case:
1365 // x = use
1366 // ...
1367 // ...
1368 // def = ...
1369 // = use
1370 // It's better to start a new interval to avoid artifically
1371 // extend the new interval.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001372 if (MIHasDef && !MIHasUse) {
1373 MBBVRegsMap.erase(MBB->getNumber());
Evan Cheng018f9b02007-12-05 03:22:34 +00001374 ThisVReg = 0;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001375 }
1376 }
Evan Chengcada2452007-11-28 01:28:46 +00001377 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001378
1379 bool IsNew = ThisVReg == 0;
1380 if (IsNew) {
1381 // This ends the previous live interval. If all of its def / use
1382 // can be folded, give it a low spill weight.
1383 if (NewVReg && TrySplit && AllCanFold) {
1384 LiveInterval &nI = getOrCreateInterval(NewVReg);
1385 nI.weight /= 10.0F;
1386 }
1387 AllCanFold = true;
1388 }
1389 NewVReg = ThisVReg;
1390
Evan Cheng81a03822007-11-17 00:40:40 +00001391 bool HasDef = false;
1392 bool HasUse = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001393 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001394 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
1395 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
1396 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
Evan Chengc781a242009-05-03 18:32:42 +00001397 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001398 if (!HasDef && !HasUse)
1399 continue;
1400
Evan Cheng018f9b02007-12-05 03:22:34 +00001401 AllCanFold &= CanFold;
1402
Evan Cheng81a03822007-11-17 00:40:40 +00001403 // Update weight of spill interval.
1404 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng70306f82007-12-03 09:58:48 +00001405 if (!TrySplit) {
Evan Cheng81a03822007-11-17 00:40:40 +00001406 // The spill weight is now infinity as it cannot be spilled again.
1407 nI.weight = HUGE_VALF;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001408 continue;
Evan Cheng81a03822007-11-17 00:40:40 +00001409 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001410
1411 // Keep track of the last def and first use in each MBB.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001412 if (HasDef) {
1413 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001414 bool HasKill = false;
1415 if (!HasUse)
Lang Hames233a60e2009-11-03 23:52:08 +00001416 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001417 else {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001418 // If this is a two-address code, then this index starts a new VNInfo.
Lang Hames233a60e2009-11-03 23:52:08 +00001419 const VNInfo *VNI = li.findDefinedVNInfoForRegInt(index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001420 if (VNI)
Lang Hames233a60e2009-11-03 23:52:08 +00001421 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001422 }
Owen Anderson28998312008-08-13 22:28:50 +00001423 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Chenge3110d02007-12-01 04:42:39 +00001424 SpillIdxes.find(MBBId);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001425 if (!HasKill) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001426 if (SII == SpillIdxes.end()) {
1427 std::vector<SRInfo> S;
1428 S.push_back(SRInfo(index, NewVReg, true));
1429 SpillIdxes.insert(std::make_pair(MBBId, S));
1430 } else if (SII->second.back().vreg != NewVReg) {
1431 SII->second.push_back(SRInfo(index, NewVReg, true));
Lang Hames86511252009-09-04 20:41:11 +00001432 } else if (index > SII->second.back().index) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001433 // If there is an earlier def and this is a two-address
1434 // instruction, then it's not possible to fold the store (which
1435 // would also fold the load).
Evan Cheng1953d0c2007-11-29 10:12:14 +00001436 SRInfo &Info = SII->second.back();
1437 Info.index = index;
1438 Info.canFold = !HasUse;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001439 }
1440 SpillMBBs.set(MBBId);
Evan Chenge3110d02007-12-01 04:42:39 +00001441 } else if (SII != SpillIdxes.end() &&
1442 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001443 index > SII->second.back().index) {
Evan Chenge3110d02007-12-01 04:42:39 +00001444 // There is an earlier def that's not killed (must be two-address).
1445 // The spill is no longer needed.
1446 SII->second.pop_back();
1447 if (SII->second.empty()) {
1448 SpillIdxes.erase(MBBId);
1449 SpillMBBs.reset(MBBId);
1450 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001451 }
1452 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001453 }
1454
1455 if (HasUse) {
Owen Anderson28998312008-08-13 22:28:50 +00001456 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001457 SpillIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001458 if (SII != SpillIdxes.end() &&
1459 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001460 index > SII->second.back().index)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001461 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001462 SII->second.back().canFold = false;
Owen Anderson28998312008-08-13 22:28:50 +00001463 DenseMap<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001464 RestoreIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001465 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001466 // If we are splitting live intervals, only fold if it's the first
1467 // use and there isn't another use later in the MBB.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001468 RII->second.back().canFold = false;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001469 else if (IsNew) {
1470 // Only need a reload if there isn't an earlier def / use.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001471 if (RII == RestoreIdxes.end()) {
1472 std::vector<SRInfo> Infos;
1473 Infos.push_back(SRInfo(index, NewVReg, true));
1474 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
1475 } else {
1476 RII->second.push_back(SRInfo(index, NewVReg, true));
1477 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001478 RestoreMBBs.set(MBBId);
1479 }
1480 }
1481
1482 // Update spill weight.
Evan Cheng22f07ff2007-12-11 02:09:15 +00001483 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Chengc3417602008-06-21 06:45:54 +00001484 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengf2fbca62007-11-12 06:35:08 +00001485 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001486
1487 if (NewVReg && TrySplit && AllCanFold) {
1488 // If all of its def / use can be folded, give it a low spill weight.
1489 LiveInterval &nI = getOrCreateInterval(NewVReg);
1490 nI.weight /= 10.0F;
1491 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001492}
1493
Lang Hames233a60e2009-11-03 23:52:08 +00001494bool LiveIntervals::alsoFoldARestore(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001495 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001496 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001497 if (!RestoreMBBs[Id])
1498 return false;
1499 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1500 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1501 if (Restores[i].index == index &&
1502 Restores[i].vreg == vr &&
1503 Restores[i].canFold)
1504 return true;
1505 return false;
1506}
1507
Lang Hames233a60e2009-11-03 23:52:08 +00001508void LiveIntervals::eraseRestoreInfo(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001509 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001510 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001511 if (!RestoreMBBs[Id])
1512 return;
1513 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1514 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1515 if (Restores[i].index == index && Restores[i].vreg)
Lang Hames233a60e2009-11-03 23:52:08 +00001516 Restores[i].index = SlotIndex();
Evan Cheng1953d0c2007-11-29 10:12:14 +00001517}
Evan Cheng81a03822007-11-17 00:40:40 +00001518
Evan Cheng4cce6b42008-04-11 17:53:36 +00001519/// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
1520/// spilled and create empty intervals for their uses.
1521void
1522LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
1523 const TargetRegisterClass* rc,
1524 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng419852c2008-04-03 16:39:43 +00001525 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1526 re = mri_->reg_end(); ri != re; ) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001527 MachineOperand &O = ri.getOperand();
Evan Cheng419852c2008-04-03 16:39:43 +00001528 MachineInstr *MI = &*ri;
1529 ++ri;
Evan Cheng4cce6b42008-04-11 17:53:36 +00001530 if (O.isDef()) {
1531 assert(MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF &&
1532 "Register def was not rewritten?");
1533 RemoveMachineInstrFromMaps(MI);
1534 vrm.RemoveMachineInstrFromMaps(MI);
1535 MI->eraseFromParent();
1536 } else {
1537 // This must be an use of an implicit_def so it's not part of the live
1538 // interval. Create a new empty live interval for it.
1539 // FIXME: Can we simply erase some of the instructions? e.g. Stores?
1540 unsigned NewVReg = mri_->createVirtualRegister(rc);
1541 vrm.grow();
1542 vrm.setIsImplicitlyDefined(NewVReg);
1543 NewLIs.push_back(&getOrCreateInterval(NewVReg));
1544 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1545 MachineOperand &MO = MI->getOperand(i);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001546 if (MO.isReg() && MO.getReg() == li.reg) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001547 MO.setReg(NewVReg);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001548 MO.setIsUndef();
Evan Cheng4784f1f2009-06-30 08:49:04 +00001549 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00001550 }
1551 }
Evan Cheng419852c2008-04-03 16:39:43 +00001552 }
1553}
1554
Evan Chengf2fbca62007-11-12 06:35:08 +00001555std::vector<LiveInterval*> LiveIntervals::
Owen Andersond6664312008-08-18 18:05:32 +00001556addIntervalsForSpillsFast(const LiveInterval &li,
1557 const MachineLoopInfo *loopInfo,
Evan Chengc781a242009-05-03 18:32:42 +00001558 VirtRegMap &vrm) {
Owen Anderson17197312008-08-18 23:41:04 +00001559 unsigned slot = vrm.assignVirt2StackSlot(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001560
1561 std::vector<LiveInterval*> added;
1562
1563 assert(li.weight != HUGE_VALF &&
1564 "attempt to spill already spilled interval!");
1565
Bill Wendling8e6179f2009-08-22 20:18:03 +00001566 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001567 dbgs() << "\t\t\t\tadding intervals for spills for interval: ";
Bill Wendling8e6179f2009-08-22 20:18:03 +00001568 li.dump();
David Greene8a342292010-01-04 22:49:02 +00001569 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001570 });
Owen Andersond6664312008-08-18 18:05:32 +00001571
1572 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
1573
Owen Andersona41e47a2008-08-19 22:12:11 +00001574 MachineRegisterInfo::reg_iterator RI = mri_->reg_begin(li.reg);
1575 while (RI != mri_->reg_end()) {
1576 MachineInstr* MI = &*RI;
1577
1578 SmallVector<unsigned, 2> Indices;
1579 bool HasUse = false;
1580 bool HasDef = false;
1581
1582 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1583 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001584 if (!mop.isReg() || mop.getReg() != li.reg) continue;
Owen Andersona41e47a2008-08-19 22:12:11 +00001585
1586 HasUse |= MI->getOperand(i).isUse();
1587 HasDef |= MI->getOperand(i).isDef();
1588
1589 Indices.push_back(i);
1590 }
1591
1592 if (!tryFoldMemoryOperand(MI, vrm, NULL, getInstructionIndex(MI),
1593 Indices, true, slot, li.reg)) {
1594 unsigned NewVReg = mri_->createVirtualRegister(rc);
Owen Anderson9a032932008-08-18 21:20:32 +00001595 vrm.grow();
Owen Anderson17197312008-08-18 23:41:04 +00001596 vrm.assignVirt2StackSlot(NewVReg, slot);
1597
Owen Andersona41e47a2008-08-19 22:12:11 +00001598 // create a new register for this spill
1599 LiveInterval &nI = getOrCreateInterval(NewVReg);
Owen Andersond6664312008-08-18 18:05:32 +00001600
Owen Andersona41e47a2008-08-19 22:12:11 +00001601 // the spill weight is now infinity as it
1602 // cannot be spilled again
1603 nI.weight = HUGE_VALF;
1604
1605 // Rewrite register operands to use the new vreg.
1606 for (SmallVectorImpl<unsigned>::iterator I = Indices.begin(),
1607 E = Indices.end(); I != E; ++I) {
1608 MI->getOperand(*I).setReg(NewVReg);
1609
1610 if (MI->getOperand(*I).isUse())
1611 MI->getOperand(*I).setIsKill(true);
1612 }
1613
1614 // Fill in the new live interval.
Lang Hames233a60e2009-11-03 23:52:08 +00001615 SlotIndex index = getInstructionIndex(MI);
Owen Andersona41e47a2008-08-19 22:12:11 +00001616 if (HasUse) {
Lang Hames233a60e2009-11-03 23:52:08 +00001617 LiveRange LR(index.getLoadIndex(), index.getUseIndex(),
1618 nI.getNextValue(SlotIndex(), 0, false,
Lang Hames86511252009-09-04 20:41:11 +00001619 getVNInfoAllocator()));
David Greene8a342292010-01-04 22:49:02 +00001620 DEBUG(dbgs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00001621 nI.addRange(LR);
1622 vrm.addRestorePoint(NewVReg, MI);
1623 }
1624 if (HasDef) {
Lang Hames233a60e2009-11-03 23:52:08 +00001625 LiveRange LR(index.getDefIndex(), index.getStoreIndex(),
1626 nI.getNextValue(SlotIndex(), 0, false,
Lang Hames86511252009-09-04 20:41:11 +00001627 getVNInfoAllocator()));
David Greene8a342292010-01-04 22:49:02 +00001628 DEBUG(dbgs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00001629 nI.addRange(LR);
1630 vrm.addSpillPoint(NewVReg, true, MI);
1631 }
1632
Owen Anderson17197312008-08-18 23:41:04 +00001633 added.push_back(&nI);
Owen Anderson8dc2cbe2008-08-18 18:38:12 +00001634
Bill Wendling8e6179f2009-08-22 20:18:03 +00001635 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001636 dbgs() << "\t\t\t\tadded new interval: ";
Bill Wendling8e6179f2009-08-22 20:18:03 +00001637 nI.dump();
David Greene8a342292010-01-04 22:49:02 +00001638 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001639 });
Owen Andersona41e47a2008-08-19 22:12:11 +00001640 }
Owen Anderson9a032932008-08-18 21:20:32 +00001641
Owen Anderson9a032932008-08-18 21:20:32 +00001642
Owen Andersona41e47a2008-08-19 22:12:11 +00001643 RI = mri_->reg_begin(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001644 }
Owen Andersond6664312008-08-18 18:05:32 +00001645
1646 return added;
1647}
1648
1649std::vector<LiveInterval*> LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001650addIntervalsForSpills(const LiveInterval &li,
Evan Chengdc377862008-09-30 15:44:16 +00001651 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Chengc781a242009-05-03 18:32:42 +00001652 const MachineLoopInfo *loopInfo, VirtRegMap &vrm) {
Owen Andersonae339ba2008-08-19 00:17:30 +00001653
1654 if (EnableFastSpilling)
Evan Chengc781a242009-05-03 18:32:42 +00001655 return addIntervalsForSpillsFast(li, loopInfo, vrm);
Owen Andersonae339ba2008-08-19 00:17:30 +00001656
Evan Chengf2fbca62007-11-12 06:35:08 +00001657 assert(li.weight != HUGE_VALF &&
1658 "attempt to spill already spilled interval!");
1659
Bill Wendling8e6179f2009-08-22 20:18:03 +00001660 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001661 dbgs() << "\t\t\t\tadding intervals for spills for interval: ";
1662 li.print(dbgs(), tri_);
1663 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001664 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001665
Evan Cheng72eeb942008-12-05 17:00:16 +00001666 // Each bit specify whether a spill is required in the MBB.
Evan Cheng81a03822007-11-17 00:40:40 +00001667 BitVector SpillMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001668 DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001669 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001670 DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes;
1671 DenseMap<unsigned,unsigned> MBBVRegsMap;
Evan Chengf2fbca62007-11-12 06:35:08 +00001672 std::vector<LiveInterval*> NewLIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001673 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Chengf2fbca62007-11-12 06:35:08 +00001674
1675 unsigned NumValNums = li.getNumValNums();
1676 SmallVector<MachineInstr*, 4> ReMatDefs;
1677 ReMatDefs.resize(NumValNums, NULL);
1678 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
1679 ReMatOrigDefs.resize(NumValNums, NULL);
1680 SmallVector<int, 4> ReMatIds;
1681 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
1682 BitVector ReMatDelete(NumValNums);
1683 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
1684
Evan Cheng81a03822007-11-17 00:40:40 +00001685 // Spilling a split live interval. It cannot be split any further. Also,
1686 // it's also guaranteed to be a single val# / range interval.
1687 if (vrm.getPreSplitReg(li.reg)) {
1688 vrm.setIsSplitFromReg(li.reg, 0);
Evan Chengd120ffd2007-12-05 10:24:35 +00001689 // Unset the split kill marker on the last use.
Lang Hames233a60e2009-11-03 23:52:08 +00001690 SlotIndex KillIdx = vrm.getKillPoint(li.reg);
1691 if (KillIdx != SlotIndex()) {
Evan Chengd120ffd2007-12-05 10:24:35 +00001692 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
1693 assert(KillMI && "Last use disappeared?");
1694 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
1695 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattnerf7382302007-12-30 21:56:09 +00001696 KillMI->getOperand(KillOp).setIsKill(false);
Evan Chengd120ffd2007-12-05 10:24:35 +00001697 }
Evan Chengadf85902007-12-05 09:51:10 +00001698 vrm.removeKillPoint(li.reg);
Evan Cheng81a03822007-11-17 00:40:40 +00001699 bool DefIsReMat = vrm.isReMaterialized(li.reg);
1700 Slot = vrm.getStackSlot(li.reg);
1701 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
1702 MachineInstr *ReMatDefMI = DefIsReMat ?
1703 vrm.getReMaterializedMI(li.reg) : NULL;
1704 int LdSlot = 0;
1705 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1706 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001707 (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad()));
Evan Cheng81a03822007-11-17 00:40:40 +00001708 bool IsFirstRange = true;
1709 for (LiveInterval::Ranges::const_iterator
1710 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1711 // If this is a split live interval with multiple ranges, it means there
1712 // are two-address instructions that re-defined the value. Only the
1713 // first def can be rematerialized!
1714 if (IsFirstRange) {
Evan Chengcb3c3302007-11-29 23:02:50 +00001715 // Note ReMatOrigDefMI has already been deleted.
Evan Cheng81a03822007-11-17 00:40:40 +00001716 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
1717 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001718 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001719 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001720 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001721 } else {
1722 rewriteInstructionsForSpills(li, false, I, NULL, 0,
1723 Slot, 0, false, false, false,
Evan Chengd70dbb52008-02-22 09:24:50 +00001724 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001725 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001726 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001727 }
1728 IsFirstRange = false;
1729 }
Evan Cheng419852c2008-04-03 16:39:43 +00001730
Evan Cheng4cce6b42008-04-11 17:53:36 +00001731 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001732 return NewLIs;
1733 }
1734
Evan Cheng752195e2009-09-14 21:33:42 +00001735 bool TrySplit = !intervalIsInOneMBB(li);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001736 if (TrySplit)
1737 ++numSplits;
Evan Chengf2fbca62007-11-12 06:35:08 +00001738 bool NeedStackSlot = false;
1739 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1740 i != e; ++i) {
1741 const VNInfo *VNI = *i;
1742 unsigned VN = VNI->id;
Lang Hames857c4e02009-06-17 21:01:20 +00001743 if (VNI->isUnused())
Evan Chengf2fbca62007-11-12 06:35:08 +00001744 continue; // Dead val#.
1745 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +00001746 MachineInstr *ReMatDefMI = VNI->isDefAccurate()
1747 ? getInstructionFromIndex(VNI->def) : 0;
Evan Cheng5ef3a042007-12-06 00:01:56 +00001748 bool dummy;
Evan Chengdc377862008-09-30 15:44:16 +00001749 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001750 // Remember how to remat the def of this val#.
Evan Cheng81a03822007-11-17 00:40:40 +00001751 ReMatOrigDefs[VN] = ReMatDefMI;
Dan Gohman2c3f7ae2008-07-17 23:49:46 +00001752 // Original def may be modified so we have to make a copy here.
Evan Cheng1ed99222008-07-19 00:37:25 +00001753 MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI);
Evan Cheng752195e2009-09-14 21:33:42 +00001754 CloneMIs.push_back(Clone);
Evan Cheng1ed99222008-07-19 00:37:25 +00001755 ReMatDefs[VN] = Clone;
Evan Chengf2fbca62007-11-12 06:35:08 +00001756
1757 bool CanDelete = true;
Lang Hames857c4e02009-06-17 21:01:20 +00001758 if (VNI->hasPHIKill()) {
Evan Chengc3fc7d92007-11-29 09:49:23 +00001759 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Chengf2fbca62007-11-12 06:35:08 +00001760 // It must not be deleted.
Evan Chengc3fc7d92007-11-29 09:49:23 +00001761 CanDelete = false;
1762 // Need a stack slot if there is any live range where uses cannot be
1763 // rematerialized.
1764 NeedStackSlot = true;
Evan Chengf2fbca62007-11-12 06:35:08 +00001765 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001766 if (CanDelete)
1767 ReMatDelete.set(VN);
1768 } else {
1769 // Need a stack slot if there is any live range where uses cannot be
1770 // rematerialized.
1771 NeedStackSlot = true;
1772 }
1773 }
1774
1775 // One stack slot per live interval.
Owen Andersonb98bbb72009-03-26 18:53:38 +00001776 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) {
1777 if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT)
1778 Slot = vrm.assignVirt2StackSlot(li.reg);
1779
1780 // This case only occurs when the prealloc splitter has already assigned
1781 // a stack slot to this vreg.
1782 else
1783 Slot = vrm.getStackSlot(li.reg);
1784 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001785
1786 // Create new intervals and rewrite defs and uses.
1787 for (LiveInterval::Ranges::const_iterator
1788 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng81a03822007-11-17 00:40:40 +00001789 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
1790 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
1791 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengf2fbca62007-11-12 06:35:08 +00001792 bool CanDelete = ReMatDelete[I->valno->id];
1793 int LdSlot = 0;
Evan Cheng81a03822007-11-17 00:40:40 +00001794 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001795 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001796 (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad());
Evan Cheng81a03822007-11-17 00:40:40 +00001797 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001798 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001799 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001800 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001801 MBBVRegsMap, NewLIs);
Evan Chengf2fbca62007-11-12 06:35:08 +00001802 }
1803
Evan Cheng0cbb1162007-11-29 01:06:25 +00001804 // Insert spills / restores if we are splitting.
Evan Cheng419852c2008-04-03 16:39:43 +00001805 if (!TrySplit) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001806 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001807 return NewLIs;
Evan Cheng419852c2008-04-03 16:39:43 +00001808 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001809
Evan Chengb50bb8c2007-12-05 08:16:32 +00001810 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengaee4af62007-12-02 08:30:39 +00001811 SmallVector<unsigned, 2> Ops;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001812 if (NeedStackSlot) {
1813 int Id = SpillMBBs.find_first();
1814 while (Id != -1) {
1815 std::vector<SRInfo> &spills = SpillIdxes[Id];
1816 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001817 SlotIndex index = spills[i].index;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001818 unsigned VReg = spills[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001819 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001820 bool isReMat = vrm.isReMaterialized(VReg);
1821 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001822 bool CanFold = false;
1823 bool FoundUse = false;
1824 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001825 if (spills[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001826 CanFold = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001827 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1828 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001829 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001830 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001831
1832 Ops.push_back(j);
1833 if (MO.isDef())
Evan Chengcddbb832007-11-30 21:23:43 +00001834 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001835 if (isReMat ||
1836 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
1837 RestoreMBBs, RestoreIdxes))) {
1838 // MI has two-address uses of the same register. If the use
1839 // isn't the first and only use in the BB, then we can't fold
1840 // it. FIXME: Move this to rewriteInstructionsForSpills.
1841 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +00001842 break;
1843 }
Evan Chengaee4af62007-12-02 08:30:39 +00001844 FoundUse = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001845 }
1846 }
1847 // Fold the store into the def if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001848 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001849 if (CanFold && !Ops.empty()) {
1850 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Chengcddbb832007-11-30 21:23:43 +00001851 Folded = true;
Sebastian Redl48fe6352009-03-19 23:26:52 +00001852 if (FoundUse) {
Evan Chengaee4af62007-12-02 08:30:39 +00001853 // Also folded uses, do not issue a load.
1854 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Lang Hames233a60e2009-11-03 23:52:08 +00001855 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengf38d14f2007-12-05 09:05:34 +00001856 }
Lang Hames233a60e2009-11-03 23:52:08 +00001857 nI.removeRange(index.getDefIndex(), index.getStoreIndex());
Evan Chengcddbb832007-11-30 21:23:43 +00001858 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001859 }
1860
Evan Cheng7e073ba2008-04-09 20:57:25 +00001861 // Otherwise tell the spiller to issue a spill.
Evan Chengb50bb8c2007-12-05 08:16:32 +00001862 if (!Folded) {
1863 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00001864 bool isKill = LR->end == index.getStoreIndex();
Evan Chengb0a6f622008-05-20 08:10:37 +00001865 if (!MI->registerDefIsDead(nI.reg))
1866 // No need to spill a dead def.
1867 vrm.addSpillPoint(VReg, isKill, MI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001868 if (isKill)
1869 AddedKill.insert(&nI);
1870 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001871 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001872 Id = SpillMBBs.find_next(Id);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001873 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001874 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001875
Evan Cheng1953d0c2007-11-29 10:12:14 +00001876 int Id = RestoreMBBs.find_first();
1877 while (Id != -1) {
1878 std::vector<SRInfo> &restores = RestoreIdxes[Id];
1879 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001880 SlotIndex index = restores[i].index;
1881 if (index == SlotIndex())
Evan Cheng1953d0c2007-11-29 10:12:14 +00001882 continue;
1883 unsigned VReg = restores[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001884 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng9c3c2212008-06-06 07:54:39 +00001885 bool isReMat = vrm.isReMaterialized(VReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001886 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001887 bool CanFold = false;
1888 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001889 if (restores[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001890 CanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001891 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1892 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001893 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng81a03822007-11-17 00:40:40 +00001894 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001895
Evan Cheng0cbb1162007-11-29 01:06:25 +00001896 if (MO.isDef()) {
Evan Chengaee4af62007-12-02 08:30:39 +00001897 // If this restore were to be folded, it would have been folded
1898 // already.
1899 CanFold = false;
Evan Cheng81a03822007-11-17 00:40:40 +00001900 break;
1901 }
Evan Chengaee4af62007-12-02 08:30:39 +00001902 Ops.push_back(j);
Evan Cheng81a03822007-11-17 00:40:40 +00001903 }
1904 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001905
1906 // Fold the load into the use if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001907 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001908 if (CanFold && !Ops.empty()) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001909 if (!isReMat)
Evan Chengaee4af62007-12-02 08:30:39 +00001910 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
1911 else {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001912 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
1913 int LdSlot = 0;
1914 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1915 // If the rematerializable def is a load, also try to fold it.
Dan Gohman15511cf2008-12-03 18:15:48 +00001916 if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad())
Evan Chengaee4af62007-12-02 08:30:39 +00001917 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
1918 Ops, isLoadSS, LdSlot, VReg);
Evan Cheng650d7f32008-12-05 17:41:31 +00001919 if (!Folded) {
1920 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
1921 if (ImpUse) {
1922 // Re-matting an instruction with virtual register use. Add the
1923 // register as an implicit use on the use MI and update the register
1924 // interval's spill weight to HUGE_VALF to prevent it from being
1925 // spilled.
1926 LiveInterval &ImpLi = getInterval(ImpUse);
1927 ImpLi.weight = HUGE_VALF;
1928 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1929 }
Evan Chengd70dbb52008-02-22 09:24:50 +00001930 }
Evan Chengaee4af62007-12-02 08:30:39 +00001931 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001932 }
1933 // If folding is not possible / failed, then tell the spiller to issue a
1934 // load / rematerialization for us.
Evan Cheng597d10d2007-12-04 00:32:23 +00001935 if (Folded)
Lang Hames233a60e2009-11-03 23:52:08 +00001936 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengb50bb8c2007-12-05 08:16:32 +00001937 else
Evan Cheng0cbb1162007-11-29 01:06:25 +00001938 vrm.addRestorePoint(VReg, MI);
Evan Cheng81a03822007-11-17 00:40:40 +00001939 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001940 Id = RestoreMBBs.find_next(Id);
Evan Cheng81a03822007-11-17 00:40:40 +00001941 }
1942
Evan Chengb50bb8c2007-12-05 08:16:32 +00001943 // Finalize intervals: add kills, finalize spill weights, and filter out
1944 // dead intervals.
Evan Cheng597d10d2007-12-04 00:32:23 +00001945 std::vector<LiveInterval*> RetNewLIs;
1946 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
1947 LiveInterval *LI = NewLIs[i];
1948 if (!LI->empty()) {
Lang Hames233a60e2009-11-03 23:52:08 +00001949 LI->weight /= SlotIndex::NUM * getApproximateInstructionCount(*LI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001950 if (!AddedKill.count(LI)) {
1951 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00001952 SlotIndex LastUseIdx = LR->end.getBaseIndex();
Evan Chengd120ffd2007-12-05 10:24:35 +00001953 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Cheng6130f662008-03-05 00:59:57 +00001954 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001955 assert(UseIdx != -1);
Evan Chenga24752f2009-03-19 20:30:06 +00001956 if (!LastUse->isRegTiedToDefOperand(UseIdx)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001957 LastUse->getOperand(UseIdx).setIsKill();
Evan Chengd120ffd2007-12-05 10:24:35 +00001958 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Chengadf85902007-12-05 09:51:10 +00001959 }
Evan Chengb50bb8c2007-12-05 08:16:32 +00001960 }
Evan Cheng597d10d2007-12-04 00:32:23 +00001961 RetNewLIs.push_back(LI);
1962 }
1963 }
Evan Cheng81a03822007-11-17 00:40:40 +00001964
Evan Cheng4cce6b42008-04-11 17:53:36 +00001965 handleSpilledImpDefs(li, vrm, rc, RetNewLIs);
Evan Cheng597d10d2007-12-04 00:32:23 +00001966 return RetNewLIs;
Evan Chengf2fbca62007-11-12 06:35:08 +00001967}
Evan Cheng676dd7c2008-03-11 07:19:34 +00001968
1969/// hasAllocatableSuperReg - Return true if the specified physical register has
1970/// any super register that's allocatable.
1971bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const {
1972 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS)
1973 if (allocatableRegs_[*AS] && hasInterval(*AS))
1974 return true;
1975 return false;
1976}
1977
1978/// getRepresentativeReg - Find the largest super register of the specified
1979/// physical register.
1980unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const {
1981 // Find the largest super-register that is allocatable.
1982 unsigned BestReg = Reg;
1983 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) {
1984 unsigned SuperReg = *AS;
1985 if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) {
1986 BestReg = SuperReg;
1987 break;
1988 }
1989 }
1990 return BestReg;
1991}
1992
1993/// getNumConflictsWithPhysReg - Return the number of uses and defs of the
1994/// specified interval that conflicts with the specified physical register.
1995unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li,
1996 unsigned PhysReg) const {
1997 unsigned NumConflicts = 0;
1998 const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg));
1999 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2000 E = mri_->reg_end(); I != E; ++I) {
2001 MachineOperand &O = I.getOperand();
2002 MachineInstr *MI = O.getParent();
Lang Hames233a60e2009-11-03 23:52:08 +00002003 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +00002004 if (pli.liveAt(Index))
2005 ++NumConflicts;
2006 }
2007 return NumConflicts;
2008}
2009
2010/// spillPhysRegAroundRegDefsUses - Spill the specified physical register
Evan Cheng2824a652009-03-23 18:24:37 +00002011/// around all defs and uses of the specified interval. Return true if it
2012/// was able to cut its interval.
2013bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li,
Evan Cheng676dd7c2008-03-11 07:19:34 +00002014 unsigned PhysReg, VirtRegMap &vrm) {
2015 unsigned SpillReg = getRepresentativeReg(PhysReg);
2016
2017 for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS)
2018 // If there are registers which alias PhysReg, but which are not a
2019 // sub-register of the chosen representative super register. Assert
2020 // since we can't handle it yet.
Dan Gohman70f2f652009-04-13 15:22:29 +00002021 assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) ||
Evan Cheng676dd7c2008-03-11 07:19:34 +00002022 tri_->isSuperRegister(*AS, SpillReg));
2023
Evan Cheng2824a652009-03-23 18:24:37 +00002024 bool Cut = false;
Evan Cheng0222a8c2009-10-20 01:31:09 +00002025 SmallVector<unsigned, 4> PRegs;
2026 if (hasInterval(SpillReg))
2027 PRegs.push_back(SpillReg);
2028 else {
2029 SmallSet<unsigned, 4> Added;
2030 for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS)
2031 if (Added.insert(*AS) && hasInterval(*AS)) {
2032 PRegs.push_back(*AS);
2033 for (const unsigned* ASS = tri_->getSubRegisters(*AS); *ASS; ++ASS)
2034 Added.insert(*ASS);
2035 }
2036 }
2037
Evan Cheng676dd7c2008-03-11 07:19:34 +00002038 SmallPtrSet<MachineInstr*, 8> SeenMIs;
2039 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2040 E = mri_->reg_end(); I != E; ++I) {
2041 MachineOperand &O = I.getOperand();
2042 MachineInstr *MI = O.getParent();
2043 if (SeenMIs.count(MI))
2044 continue;
2045 SeenMIs.insert(MI);
Lang Hames233a60e2009-11-03 23:52:08 +00002046 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng0222a8c2009-10-20 01:31:09 +00002047 for (unsigned i = 0, e = PRegs.size(); i != e; ++i) {
2048 unsigned PReg = PRegs[i];
2049 LiveInterval &pli = getInterval(PReg);
2050 if (!pli.liveAt(Index))
2051 continue;
2052 vrm.addEmergencySpill(PReg, MI);
Lang Hames233a60e2009-11-03 23:52:08 +00002053 SlotIndex StartIdx = Index.getLoadIndex();
2054 SlotIndex EndIdx = Index.getNextIndex().getBaseIndex();
Evan Cheng2824a652009-03-23 18:24:37 +00002055 if (pli.isInOneLiveRange(StartIdx, EndIdx)) {
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002056 pli.removeRange(StartIdx, EndIdx);
Evan Cheng2824a652009-03-23 18:24:37 +00002057 Cut = true;
2058 } else {
Torok Edwin7d696d82009-07-11 13:10:19 +00002059 std::string msg;
2060 raw_string_ostream Msg(msg);
2061 Msg << "Ran out of registers during register allocation!";
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002062 if (MI->getOpcode() == TargetInstrInfo::INLINEASM) {
Torok Edwin7d696d82009-07-11 13:10:19 +00002063 Msg << "\nPlease check your inline asm statement for invalid "
Evan Cheng0222a8c2009-10-20 01:31:09 +00002064 << "constraints:\n";
Torok Edwin7d696d82009-07-11 13:10:19 +00002065 MI->print(Msg, tm_);
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002066 }
Torok Edwin7d696d82009-07-11 13:10:19 +00002067 llvm_report_error(Msg.str());
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002068 }
Evan Cheng0222a8c2009-10-20 01:31:09 +00002069 for (const unsigned* AS = tri_->getSubRegisters(PReg); *AS; ++AS) {
Evan Cheng676dd7c2008-03-11 07:19:34 +00002070 if (!hasInterval(*AS))
2071 continue;
2072 LiveInterval &spli = getInterval(*AS);
2073 if (spli.liveAt(Index))
Lang Hames233a60e2009-11-03 23:52:08 +00002074 spli.removeRange(Index.getLoadIndex(),
2075 Index.getNextIndex().getBaseIndex());
Evan Cheng676dd7c2008-03-11 07:19:34 +00002076 }
2077 }
2078 }
Evan Cheng2824a652009-03-23 18:24:37 +00002079 return Cut;
Evan Cheng676dd7c2008-03-11 07:19:34 +00002080}
Owen Andersonc4dc1322008-06-05 17:15:43 +00002081
2082LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +00002083 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +00002084 LiveInterval& Interval = getOrCreateInterval(reg);
2085 VNInfo* VN = Interval.getNextValue(
Lang Hames233a60e2009-11-03 23:52:08 +00002086 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames86511252009-09-04 20:41:11 +00002087 startInst, true, getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +00002088 VN->setHasPHIKill(true);
Lang Hames233a60e2009-11-03 23:52:08 +00002089 VN->kills.push_back(indexes_->getTerminatorGap(startInst->getParent()));
Lang Hames86511252009-09-04 20:41:11 +00002090 LiveRange LR(
Lang Hames233a60e2009-11-03 23:52:08 +00002091 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames74ab5ee2009-12-22 00:11:50 +00002092 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +00002093 Interval.addRange(LR);
2094
2095 return LR;
2096}
David Greeneb5257662009-08-03 21:55:09 +00002097