blob: 298e6d3f96966968c3fe5f6a671608917971dbc2 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Evan Chenga8e29892007-01-19 07:51:42 +000047def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
48
49def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
50 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
51
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000052def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000053def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
54 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000055def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056
Evan Cheng11db0682010-08-11 06:22:01 +000057def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>;
58def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>;
59def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
60def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000061
Dale Johannesen51e28e62010-06-03 21:09:53 +000062def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
63
Jim Grosbach469bbdb2010-07-16 23:05:05 +000064def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
65 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
66
Evan Chenga8e29892007-01-19 07:51:42 +000067// Node definitions.
68def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000069def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
70
Bill Wendlingc69107c2007-11-13 09:19:02 +000071def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000072 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000073def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000074 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000075
76def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
78 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000079def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000082def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085
Chris Lattner48be23c2008-01-15 22:02:54 +000086def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000087 [SDNPHasChain, SDNPOptInFlag]>;
88
89def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
90 [SDNPInFlag]>;
91def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
92 [SDNPInFlag]>;
93
94def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
95 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
96
97def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
98 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000099def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
100 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000101
Evan Cheng218977b2010-07-13 19:27:42 +0000102def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
103 [SDNPHasChain]>;
104
Evan Chenga8e29892007-01-19 07:51:42 +0000105def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
106 [SDNPOutFlag]>;
107
David Goodwinc0309b42009-06-29 15:33:01 +0000108def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
109 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
112
113def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
114def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
115def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000116
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000117def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000118def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
119 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000120def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
121 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000122
Evan Cheng11db0682010-08-11 06:22:01 +0000123def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
124 [SDNPHasChain]>;
125def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER,
126 [SDNPHasChain]>;
127def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR,
128 [SDNPHasChain]>;
129def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR,
130 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000131
Evan Chengf609bb82010-01-19 00:44:15 +0000132def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
133
Dale Johannesen51e28e62010-06-03 21:09:53 +0000134def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
135 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
136
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000137
138def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
139
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000140//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000141// ARM Instruction Predicate Definitions.
142//
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000143def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
144def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000145def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
146def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
147def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000148def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000149def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000150def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
Bob Wilsonec80e262010-04-09 20:41:18 +0000151def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000152def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
153def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
154def HasNEON : Predicate<"Subtarget->hasNEON()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000155def HasDivide : Predicate<"Subtarget->hasDivide()">;
156def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
Evan Cheng11db0682010-08-11 06:22:01 +0000157def HasDB : Predicate<"Subtarget->hasDataBarrier()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000158def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
159def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000160def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000161def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000162def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000163def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000164def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
165def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000166
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000167// FIXME: Eventually this will be just "hasV6T2Ops".
168def UseMovt : Predicate<"Subtarget->useMovt()">;
169def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
170
Jim Grosbach26767372010-03-24 22:31:46 +0000171def UseVMLx : Predicate<"Subtarget->useVMLx()">;
172
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000173//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000174// ARM Flag Definitions.
175
176class RegConstraint<string C> {
177 string Constraints = C;
178}
179
180//===----------------------------------------------------------------------===//
181// ARM specific transformation functions and pattern fragments.
182//
183
Evan Chenga8e29892007-01-19 07:51:42 +0000184// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
185// so_imm_neg def below.
186def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000188}]>;
189
190// so_imm_not_XFORM - Return a so_imm value packed into the format described for
191// so_imm_not def below.
192def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000194}]>;
195
196// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
197def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000198 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000199 return v == 8 || v == 16 || v == 24;
200}]>;
201
202/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
203def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000204 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000205}]>;
206
207/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
208def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000209 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000210}]>;
211
Jim Grosbach64171712010-02-16 21:07:46 +0000212def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000213 PatLeaf<(imm), [{
214 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
215 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000216
Evan Chenga2515702007-03-19 07:09:02 +0000217def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 PatLeaf<(imm), [{
219 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
220 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000221
222// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
223def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000224 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000225}]>;
226
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000227/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
228/// e.g., 0xf000ffff
229def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000230 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000231 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000232}] > {
233 let PrintMethod = "printBitfieldInvMaskImmOperand";
234}
235
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000236/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000237def hi16 : SDNodeXForm<imm, [{
238 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
239}]>;
240
241def lo16AllZero : PatLeaf<(i32 imm), [{
242 // Returns true if all low 16-bits are 0.
243 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000244}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000245
Jim Grosbach64171712010-02-16 21:07:46 +0000246/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000247/// [0.65535].
248def imm0_65535 : PatLeaf<(i32 imm), [{
249 return (uint32_t)N->getZExtValue() < 65536;
250}]>;
251
Evan Cheng37f25d92008-08-28 23:39:26 +0000252class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
253class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000254
Jim Grosbach0a145f32010-02-16 20:17:57 +0000255/// adde and sube predicates - True based on whether the carry flag output
256/// will be needed or not.
257def adde_dead_carry :
258 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
259 [{return !N->hasAnyUseOfValue(1);}]>;
260def sube_dead_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
262 [{return !N->hasAnyUseOfValue(1);}]>;
263def adde_live_carry :
264 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
265 [{return N->hasAnyUseOfValue(1);}]>;
266def sube_live_carry :
267 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
268 [{return N->hasAnyUseOfValue(1);}]>;
269
Evan Chenga8e29892007-01-19 07:51:42 +0000270//===----------------------------------------------------------------------===//
271// Operand Definitions.
272//
273
274// Branch target.
275def brtarget : Operand<OtherVT>;
276
Evan Chenga8e29892007-01-19 07:51:42 +0000277// A list of registers separated by comma. Used by load/store multiple.
278def reglist : Operand<i32> {
279 let PrintMethod = "printRegisterList";
280}
281
282// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
283def cpinst_operand : Operand<i32> {
284 let PrintMethod = "printCPInstOperand";
285}
286
287def jtblock_operand : Operand<i32> {
288 let PrintMethod = "printJTBlockOperand";
289}
Evan Cheng66ac5312009-07-25 00:33:29 +0000290def jt2block_operand : Operand<i32> {
291 let PrintMethod = "printJT2BlockOperand";
292}
Evan Chenga8e29892007-01-19 07:51:42 +0000293
294// Local PC labels.
295def pclabel : Operand<i32> {
296 let PrintMethod = "printPCLabel";
297}
298
Bob Wilson22f5dc72010-08-16 18:27:34 +0000299// shift_imm: An integer that encodes a shift amount and the type of shift
300// (currently either asr or lsl) using the same encoding used for the
301// immediates in so_reg operands.
302def shift_imm : Operand<i32> {
303 let PrintMethod = "printShiftImmOperand";
304}
305
Evan Chenga8e29892007-01-19 07:51:42 +0000306// shifter_operand operands: so_reg and so_imm.
307def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000308 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000309 [shl,srl,sra,rotr]> {
310 let PrintMethod = "printSORegOperand";
311 let MIOperandInfo = (ops GPR, GPR, i32imm);
312}
313
314// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
315// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
316// represented in the imm field in the same 12-bit form that they are encoded
317// into so_imm instructions: the 8-bit immediate is the least significant bits
318// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000319def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000320 let PrintMethod = "printSOImmOperand";
321}
322
Evan Chengc70d1842007-03-20 08:11:30 +0000323// Break so_imm's up into two pieces. This handles immediates with up to 16
324// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
325// get the first/second pieces.
326def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000327 PatLeaf<(imm), [{
328 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
329 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000330 let PrintMethod = "printSOImm2PartOperand";
331}
332
333def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000334 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000336}]>;
337
338def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000339 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000341}]>;
342
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000343def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
344 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
345 }]> {
346 let PrintMethod = "printSOImm2PartOperand";
347}
348
349def so_neg_imm2part_1 : SDNodeXForm<imm, [{
350 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
351 return CurDAG->getTargetConstant(V, MVT::i32);
352}]>;
353
354def so_neg_imm2part_2 : SDNodeXForm<imm, [{
355 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
356 return CurDAG->getTargetConstant(V, MVT::i32);
357}]>;
358
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000359/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
360def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
361 return (int32_t)N->getZExtValue() < 32;
362}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000363
364// Define ARM specific addressing modes.
365
366// addrmode2 := reg +/- reg shop imm
367// addrmode2 := reg +/- imm12
368//
369def addrmode2 : Operand<i32>,
370 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
371 let PrintMethod = "printAddrMode2Operand";
372 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
373}
374
375def am2offset : Operand<i32>,
376 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
377 let PrintMethod = "printAddrMode2OffsetOperand";
378 let MIOperandInfo = (ops GPR, i32imm);
379}
380
381// addrmode3 := reg +/- reg
382// addrmode3 := reg +/- imm8
383//
384def addrmode3 : Operand<i32>,
385 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
386 let PrintMethod = "printAddrMode3Operand";
387 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
388}
389
390def am3offset : Operand<i32>,
391 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
392 let PrintMethod = "printAddrMode3OffsetOperand";
393 let MIOperandInfo = (ops GPR, i32imm);
394}
395
396// addrmode4 := reg, <mode|W>
397//
398def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000399 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000400 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000401 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000402}
403
404// addrmode5 := reg +/- imm8*4
405//
406def addrmode5 : Operand<i32>,
407 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
408 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000409 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000410}
411
Bob Wilson8b024a52009-07-01 23:16:05 +0000412// addrmode6 := reg with optional writeback
413//
414def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000415 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000416 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000417 let MIOperandInfo = (ops GPR:$addr, i32imm);
418}
419
420def am6offset : Operand<i32> {
421 let PrintMethod = "printAddrMode6OffsetOperand";
422 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000423}
424
Evan Chenga8e29892007-01-19 07:51:42 +0000425// addrmodepc := pc + reg
426//
427def addrmodepc : Operand<i32>,
428 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
429 let PrintMethod = "printAddrModePCOperand";
430 let MIOperandInfo = (ops GPR, i32imm);
431}
432
Bob Wilson4f38b382009-08-21 21:58:55 +0000433def nohash_imm : Operand<i32> {
434 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000435}
436
Evan Chenga8e29892007-01-19 07:51:42 +0000437//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000438
Evan Cheng37f25d92008-08-28 23:39:26 +0000439include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000440
441//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000442// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000443//
444
Evan Cheng3924f782008-08-29 07:36:24 +0000445/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000446/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000447multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
448 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000449 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000450 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000451 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
452 let Inst{25} = 1;
453 }
Evan Chengedda31c2008-11-05 18:35:52 +0000454 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000455 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000456 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000457 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000458 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000459 let isCommutable = Commutable;
460 }
Evan Chengedda31c2008-11-05 18:35:52 +0000461 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000462 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000463 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
464 let Inst{25} = 0;
465 }
Evan Chenga8e29892007-01-19 07:51:42 +0000466}
467
Evan Cheng1e249e32009-06-25 20:59:23 +0000468/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000469/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000470let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000471multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
472 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000473 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000474 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000475 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000476 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000477 let Inst{25} = 1;
478 }
Evan Chengedda31c2008-11-05 18:35:52 +0000479 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000480 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000481 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
482 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000483 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000484 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000485 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000486 }
Evan Chengedda31c2008-11-05 18:35:52 +0000487 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000488 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000489 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000490 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000491 let Inst{25} = 0;
492 }
Evan Cheng071a2792007-09-11 19:55:27 +0000493}
Evan Chengc85e8322007-07-05 07:13:32 +0000494}
495
496/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000497/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000498/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000499let isCompare = 1, Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000500multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
501 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000502 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng162e3092009-10-26 23:45:59 +0000503 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000504 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000505 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000506 let Inst{25} = 1;
507 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000508 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng162e3092009-10-26 23:45:59 +0000509 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000510 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000511 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000512 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000513 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000514 let isCommutable = Commutable;
515 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000516 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000517 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000518 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000519 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000520 let Inst{25} = 0;
521 }
Evan Cheng071a2792007-09-11 19:55:27 +0000522}
Evan Chenga8e29892007-01-19 07:51:42 +0000523}
524
Evan Chenga8e29892007-01-19 07:51:42 +0000525/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
526/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000527/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
528multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000529 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng162e3092009-10-26 23:45:59 +0000530 IIC_iUNAr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000531 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000532 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000533 let Inst{11-10} = 0b00;
534 let Inst{19-16} = 0b1111;
535 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000536 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000537 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000538 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000539 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000540 let Inst{19-16} = 0b1111;
541 }
Evan Chenga8e29892007-01-19 07:51:42 +0000542}
543
Johnny Chen2ec5e492010-02-22 21:50:40 +0000544multiclass AI_unary_rrot_np<bits<8> opcod, string opc> {
545 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
546 IIC_iUNAr, opc, "\t$dst, $src",
547 [/* For disassembly only; pattern left blank */]>,
548 Requires<[IsARM, HasV6]> {
549 let Inst{11-10} = 0b00;
550 let Inst{19-16} = 0b1111;
551 }
552 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
553 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
554 [/* For disassembly only; pattern left blank */]>,
555 Requires<[IsARM, HasV6]> {
556 let Inst{19-16} = 0b1111;
557 }
558}
559
Evan Chenga8e29892007-01-19 07:51:42 +0000560/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
561/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000562multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
563 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng162e3092009-10-26 23:45:59 +0000564 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000565 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000566 Requires<[IsARM, HasV6]> {
567 let Inst{11-10} = 0b00;
568 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000569 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
570 i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000571 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000572 [(set GPR:$dst, (opnode GPR:$LHS,
573 (rotr GPR:$RHS, rot_imm:$rot)))]>,
574 Requires<[IsARM, HasV6]>;
575}
576
Johnny Chen2ec5e492010-02-22 21:50:40 +0000577// For disassembly only.
578multiclass AI_bin_rrot_np<bits<8> opcod, string opc> {
579 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
580 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
581 [/* For disassembly only; pattern left blank */]>,
582 Requires<[IsARM, HasV6]> {
583 let Inst{11-10} = 0b00;
584 }
585 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
586 i32imm:$rot),
587 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
588 [/* For disassembly only; pattern left blank */]>,
589 Requires<[IsARM, HasV6]>;
590}
591
Evan Cheng62674222009-06-25 23:34:10 +0000592/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
593let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000594multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
595 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000596 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000597 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000598 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000599 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000600 let Inst{25} = 1;
601 }
Evan Cheng62674222009-06-25 23:34:10 +0000602 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000603 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000604 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000605 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000606 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000607 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000608 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000609 }
Evan Cheng62674222009-06-25 23:34:10 +0000610 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000611 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000612 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000613 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000614 let Inst{25} = 0;
615 }
Jim Grosbache5165492009-11-09 00:11:35 +0000616}
617// Carry setting variants
618let Defs = [CPSR] in {
619multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
620 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000621 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000622 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000623 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000624 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000625 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000626 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000627 }
Evan Cheng62674222009-06-25 23:34:10 +0000628 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000629 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000630 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000631 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000632 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000633 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000634 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000635 }
Evan Cheng62674222009-06-25 23:34:10 +0000636 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000637 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000638 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000639 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000640 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000641 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000642 }
Evan Cheng071a2792007-09-11 19:55:27 +0000643}
Evan Chengc85e8322007-07-05 07:13:32 +0000644}
Jim Grosbache5165492009-11-09 00:11:35 +0000645}
Evan Chengc85e8322007-07-05 07:13:32 +0000646
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000647//===----------------------------------------------------------------------===//
648// Instructions
649//===----------------------------------------------------------------------===//
650
Evan Chenga8e29892007-01-19 07:51:42 +0000651//===----------------------------------------------------------------------===//
652// Miscellaneous Instructions.
653//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000654
Evan Chenga8e29892007-01-19 07:51:42 +0000655/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
656/// the function. The first operand is the ID# for this instruction, the second
657/// is the index into the MachineConstantPool that this is, the third is the
658/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000659let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000660def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000661PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000662 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000663 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000664
Jim Grosbach4642ad32010-02-22 23:10:38 +0000665// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
666// from removing one half of the matched pairs. That breaks PEI, which assumes
667// these will always be in pairs, and asserts if it finds otherwise. Better way?
668let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000669def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000670PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000671 "${:comment} ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000672 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000673
Jim Grosbach64171712010-02-16 21:07:46 +0000674def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000675PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000676 "${:comment} ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000677 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000678}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000679
Johnny Chenf4d81052010-02-12 22:53:19 +0000680def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000681 [/* For disassembly only; pattern left blank */]>,
682 Requires<[IsARM, HasV6T2]> {
683 let Inst{27-16} = 0b001100100000;
684 let Inst{7-0} = 0b00000000;
685}
686
Johnny Chenf4d81052010-02-12 22:53:19 +0000687def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
688 [/* For disassembly only; pattern left blank */]>,
689 Requires<[IsARM, HasV6T2]> {
690 let Inst{27-16} = 0b001100100000;
691 let Inst{7-0} = 0b00000001;
692}
693
694def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
695 [/* For disassembly only; pattern left blank */]>,
696 Requires<[IsARM, HasV6T2]> {
697 let Inst{27-16} = 0b001100100000;
698 let Inst{7-0} = 0b00000010;
699}
700
701def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
702 [/* For disassembly only; pattern left blank */]>,
703 Requires<[IsARM, HasV6T2]> {
704 let Inst{27-16} = 0b001100100000;
705 let Inst{7-0} = 0b00000011;
706}
707
Johnny Chen2ec5e492010-02-22 21:50:40 +0000708def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
709 "\t$dst, $a, $b",
710 [/* For disassembly only; pattern left blank */]>,
711 Requires<[IsARM, HasV6]> {
712 let Inst{27-20} = 0b01101000;
713 let Inst{7-4} = 0b1011;
714}
715
Johnny Chenf4d81052010-02-12 22:53:19 +0000716def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
717 [/* For disassembly only; pattern left blank */]>,
718 Requires<[IsARM, HasV6T2]> {
719 let Inst{27-16} = 0b001100100000;
720 let Inst{7-0} = 0b00000100;
721}
722
Johnny Chenc6f7b272010-02-11 18:12:29 +0000723// The i32imm operand $val can be used by a debugger to store more information
724// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000725def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000726 [/* For disassembly only; pattern left blank */]>,
727 Requires<[IsARM]> {
728 let Inst{27-20} = 0b00010010;
729 let Inst{7-4} = 0b0111;
730}
731
Johnny Chenb98e1602010-02-12 18:55:33 +0000732// Change Processor State is a system instruction -- for disassembly only.
733// The singleton $opt operand contains the following information:
734// opt{4-0} = mode from Inst{4-0}
735// opt{5} = changemode from Inst{17}
736// opt{8-6} = AIF from Inst{8-6}
737// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000738def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000739 [/* For disassembly only; pattern left blank */]>,
740 Requires<[IsARM]> {
741 let Inst{31-28} = 0b1111;
742 let Inst{27-20} = 0b00010000;
743 let Inst{16} = 0;
744 let Inst{5} = 0;
745}
746
Johnny Chenb92a23f2010-02-21 04:42:01 +0000747// Preload signals the memory system of possible future data/instruction access.
748// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000749//
750// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
751// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000752multiclass APreLoad<bit data, bit read, string opc> {
753
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000754 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000755 !strconcat(opc, "\t[$base, $imm]"), []> {
756 let Inst{31-26} = 0b111101;
757 let Inst{25} = 0; // 0 for immediate form
758 let Inst{24} = data;
759 let Inst{22} = read;
760 let Inst{21-20} = 0b01;
761 }
762
763 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
764 !strconcat(opc, "\t$addr"), []> {
765 let Inst{31-26} = 0b111101;
766 let Inst{25} = 1; // 1 for register form
767 let Inst{24} = data;
768 let Inst{22} = read;
769 let Inst{21-20} = 0b01;
770 let Inst{4} = 0;
771 }
772}
773
774defm PLD : APreLoad<1, 1, "pld">;
775defm PLDW : APreLoad<1, 0, "pldw">;
776defm PLI : APreLoad<0, 1, "pli">;
777
Johnny Chena1e76212010-02-13 02:51:09 +0000778def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
779 [/* For disassembly only; pattern left blank */]>,
780 Requires<[IsARM]> {
781 let Inst{31-28} = 0b1111;
782 let Inst{27-20} = 0b00010000;
783 let Inst{16} = 1;
784 let Inst{9} = 1;
785 let Inst{7-4} = 0b0000;
786}
787
788def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
789 [/* For disassembly only; pattern left blank */]>,
790 Requires<[IsARM]> {
791 let Inst{31-28} = 0b1111;
792 let Inst{27-20} = 0b00010000;
793 let Inst{16} = 1;
794 let Inst{9} = 0;
795 let Inst{7-4} = 0b0000;
796}
797
Johnny Chenf4d81052010-02-12 22:53:19 +0000798def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000799 [/* For disassembly only; pattern left blank */]>,
800 Requires<[IsARM, HasV7]> {
801 let Inst{27-16} = 0b001100100000;
802 let Inst{7-4} = 0b1111;
803}
804
Johnny Chenba6e0332010-02-11 17:14:31 +0000805// A5.4 Permanently UNDEFINED instructions.
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000806// FIXME: Temporary emitted as raw bytes until this pseudo-op will be added to
807// binutils
Evan Chengfb3611d2010-05-11 07:26:32 +0000808let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000809def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000810 ".long 0xe7ffdefe ${:comment} trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +0000811 Requires<[IsARM]> {
812 let Inst{27-25} = 0b011;
813 let Inst{24-20} = 0b11111;
814 let Inst{7-5} = 0b111;
815 let Inst{4} = 0b1;
816}
817
Evan Cheng12c3a532008-11-06 17:48:05 +0000818// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000819let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000820def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000821 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000822 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000823
Evan Cheng325474e2008-01-07 23:56:57 +0000824let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000825def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000826 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000827 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000828
Evan Chengd87293c2008-11-06 08:47:38 +0000829def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000830 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000831 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
832
Evan Chengd87293c2008-11-06 08:47:38 +0000833def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000834 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000835 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
836
Evan Chengd87293c2008-11-06 08:47:38 +0000837def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000838 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000839 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
840
Evan Chengd87293c2008-11-06 08:47:38 +0000841def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000842 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000843 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
844}
Chris Lattner13c63102008-01-06 05:55:01 +0000845let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000846def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000847 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000848 [(store GPR:$src, addrmodepc:$addr)]>;
849
Evan Chengd87293c2008-11-06 08:47:38 +0000850def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000851 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000852 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
853
Evan Chengd87293c2008-11-06 08:47:38 +0000854def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000855 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000856 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
857}
Evan Cheng12c3a532008-11-06 17:48:05 +0000858} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000859
Evan Chenge07715c2009-06-23 05:25:29 +0000860
861// LEApcrel - Load a pc-relative address into a register without offending the
862// assembler.
Evan Chengea420b22010-05-19 01:52:25 +0000863let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +0000864let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000865def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000866 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +0000867 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +0000868
Jim Grosbacha967d112010-06-21 21:27:27 +0000869} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +0000870def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000871 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +0000872 Pseudo, IIC_iALUi,
873 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000874 let Inst{25} = 1;
875}
Evan Chenge07715c2009-06-23 05:25:29 +0000876
Evan Chenga8e29892007-01-19 07:51:42 +0000877//===----------------------------------------------------------------------===//
878// Control Flow Instructions.
879//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000880
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000881let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
882 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +0000883 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000884 "bx", "\tlr", [(ARMretflag)]>,
885 Requires<[IsARM, HasV4T]> {
886 let Inst{3-0} = 0b1110;
887 let Inst{7-4} = 0b0001;
888 let Inst{19-8} = 0b111111111111;
889 let Inst{27-20} = 0b00010010;
890 }
891
892 // ARMV4 only
893 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
894 "mov", "\tpc, lr", [(ARMretflag)]>,
895 Requires<[IsARM, NoV4T]> {
896 let Inst{11-0} = 0b000000001110;
897 let Inst{15-12} = 0b1111;
898 let Inst{19-16} = 0b0000;
899 let Inst{27-20} = 0b00011010;
900 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000901}
Rafael Espindola27185192006-09-29 21:20:16 +0000902
Bob Wilson04ea6e52009-10-28 00:37:03 +0000903// Indirect branches
904let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000905 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000906 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000907 [(brind GPR:$dst)]>,
908 Requires<[IsARM, HasV4T]> {
Bob Wilson04ea6e52009-10-28 00:37:03 +0000909 let Inst{7-4} = 0b0001;
910 let Inst{19-8} = 0b111111111111;
911 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000912 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000913 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000914
915 // ARMV4 only
916 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
917 [(brind GPR:$dst)]>,
918 Requires<[IsARM, NoV4T]> {
919 let Inst{11-4} = 0b00000000;
920 let Inst{15-12} = 0b1111;
921 let Inst{19-16} = 0b0000;
922 let Inst{27-20} = 0b00011010;
923 let Inst{31-28} = 0b1110;
924 }
Bob Wilson04ea6e52009-10-28 00:37:03 +0000925}
926
Evan Chenga8e29892007-01-19 07:51:42 +0000927// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000928// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000929let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
930 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000931 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
932 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000933 IndexModeUpd, LdStMulFrm, IIC_Br,
Bob Wilsonab346052010-03-16 17:46:45 +0000934 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +0000935 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000936
Bob Wilson54fc1242009-06-22 21:01:46 +0000937// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000938let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000939 Defs = [R0, R1, R2, R3, R12, LR,
940 D0, D1, D2, D3, D4, D5, D6, D7,
941 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000942 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000943 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000944 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000945 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000946 Requires<[IsARM, IsNotDarwin]> {
947 let Inst{31-28} = 0b1110;
948 }
Evan Cheng277f0742007-06-19 21:05:09 +0000949
Evan Cheng12c3a532008-11-06 17:48:05 +0000950 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000951 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000952 [(ARMcall_pred tglobaladdr:$func)]>,
953 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000954
Evan Chenga8e29892007-01-19 07:51:42 +0000955 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000956 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000957 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000958 [(ARMcall GPR:$func)]>,
959 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000960 let Inst{7-4} = 0b0011;
961 let Inst{19-8} = 0b111111111111;
962 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000963 }
964
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000965 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000966 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
967 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000968 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000969 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000970 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000971 let Inst{7-4} = 0b0001;
972 let Inst{19-8} = 0b111111111111;
973 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000974 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000975
976 // ARMv4
977 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
978 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
979 [(ARMcall_nolink tGPR:$func)]>,
980 Requires<[IsARM, NoV4T, IsNotDarwin]> {
981 let Inst{11-4} = 0b00000000;
982 let Inst{15-12} = 0b1111;
983 let Inst{19-16} = 0b0000;
984 let Inst{27-20} = 0b00011010;
985 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000986}
987
988// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000989let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000990 Defs = [R0, R1, R2, R3, R9, R12, LR,
991 D0, D1, D2, D3, D4, D5, D6, D7,
992 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000993 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000994 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000995 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +0000996 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
997 let Inst{31-28} = 0b1110;
998 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000999
1000 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001001 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001002 [(ARMcall_pred tglobaladdr:$func)]>,
1003 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001004
1005 // ARMv5T and above
1006 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001007 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001008 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
1009 let Inst{7-4} = 0b0011;
1010 let Inst{19-8} = 0b111111111111;
1011 let Inst{27-20} = 0b00010010;
1012 }
1013
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001014 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001015 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1016 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001017 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001018 [(ARMcall_nolink tGPR:$func)]>,
1019 Requires<[IsARM, HasV4T, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001020 let Inst{7-4} = 0b0001;
1021 let Inst{19-8} = 0b111111111111;
1022 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001023 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001024
1025 // ARMv4
1026 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1027 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1028 [(ARMcall_nolink tGPR:$func)]>,
1029 Requires<[IsARM, NoV4T, IsDarwin]> {
1030 let Inst{11-4} = 0b00000000;
1031 let Inst{15-12} = 0b1111;
1032 let Inst{19-16} = 0b0000;
1033 let Inst{27-20} = 0b00011010;
1034 }
Rafael Espindola35574632006-07-18 17:00:30 +00001035}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001036
Dale Johannesen51e28e62010-06-03 21:09:53 +00001037// Tail calls.
1038
1039let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1040 // Darwin versions.
1041 let Defs = [R0, R1, R2, R3, R9, R12,
1042 D0, D1, D2, D3, D4, D5, D6, D7,
1043 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1044 D27, D28, D29, D30, D31, PC],
1045 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001046 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1047 Pseudo, IIC_Br,
1048 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001049
Evan Cheng6523d2f2010-06-19 00:11:54 +00001050 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1051 Pseudo, IIC_Br,
1052 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001053
Evan Cheng6523d2f2010-06-19 00:11:54 +00001054 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001055 IIC_Br, "b\t$dst @ TAILCALL",
1056 []>, Requires<[IsDarwin]>;
1057
1058 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001059 IIC_Br, "b.w\t$dst @ TAILCALL",
1060 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001061
Evan Cheng6523d2f2010-06-19 00:11:54 +00001062 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1063 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1064 []>, Requires<[IsDarwin]> {
1065 let Inst{7-4} = 0b0001;
1066 let Inst{19-8} = 0b111111111111;
1067 let Inst{27-20} = 0b00010010;
1068 let Inst{31-28} = 0b1110;
1069 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001070 }
1071
1072 // Non-Darwin versions (the difference is R9).
1073 let Defs = [R0, R1, R2, R3, R12,
1074 D0, D1, D2, D3, D4, D5, D6, D7,
1075 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1076 D27, D28, D29, D30, D31, PC],
1077 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001078 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1079 Pseudo, IIC_Br,
1080 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001081
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001082 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001083 Pseudo, IIC_Br,
1084 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001085
Evan Cheng6523d2f2010-06-19 00:11:54 +00001086 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1087 IIC_Br, "b\t$dst @ TAILCALL",
1088 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001089
Evan Cheng6523d2f2010-06-19 00:11:54 +00001090 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1091 IIC_Br, "b.w\t$dst @ TAILCALL",
1092 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001093
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001094 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001095 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1096 []>, Requires<[IsNotDarwin]> {
1097 let Inst{7-4} = 0b0001;
1098 let Inst{19-8} = 0b111111111111;
1099 let Inst{27-20} = 0b00010010;
1100 let Inst{31-28} = 0b1110;
1101 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001102 }
1103}
1104
David Goodwin1a8f36e2009-08-12 18:31:53 +00001105let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001106 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001107 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001108 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001109 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001110 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001111
Owen Anderson20ab2902007-11-12 07:39:39 +00001112 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001113 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001114 IIC_Br, "mov\tpc, $target$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001115 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001116 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001117 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001118 let Inst{20} = 0; // S Bit
1119 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001120 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001121 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001122 def BR_JTm : JTI<(outs),
1123 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001124 IIC_Br, "ldr\tpc, $target$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001125 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1126 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001127 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001128 let Inst{20} = 1; // L bit
1129 let Inst{21} = 0; // W bit
1130 let Inst{22} = 0; // B bit
1131 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001132 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001133 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001134 def BR_JTadd : JTI<(outs),
1135 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001136 IIC_Br, "add\tpc, $target, $idx$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001137 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1138 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001139 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001140 let Inst{20} = 0; // S bit
1141 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001142 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001143 }
1144 } // isNotDuplicable = 1, isIndirectBranch = 1
1145 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001146
Evan Chengc85e8322007-07-05 07:13:32 +00001147 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001148 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001149 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001150 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001151 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001152}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001153
Johnny Chena1e76212010-02-13 02:51:09 +00001154// Branch and Exchange Jazelle -- for disassembly only
1155def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1156 [/* For disassembly only; pattern left blank */]> {
1157 let Inst{23-20} = 0b0010;
1158 //let Inst{19-8} = 0xfff;
1159 let Inst{7-4} = 0b0010;
1160}
1161
Johnny Chen0296f3e2010-02-16 21:59:54 +00001162// Secure Monitor Call is a system instruction -- for disassembly only
1163def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1164 [/* For disassembly only; pattern left blank */]> {
1165 let Inst{23-20} = 0b0110;
1166 let Inst{7-4} = 0b0111;
1167}
1168
Johnny Chen64dfb782010-02-16 20:04:27 +00001169// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001170let isCall = 1 in {
1171def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
1172 [/* For disassembly only; pattern left blank */]>;
1173}
1174
Johnny Chenfb566792010-02-17 21:39:10 +00001175// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001176def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1177 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001178 [/* For disassembly only; pattern left blank */]> {
1179 let Inst{31-28} = 0b1111;
1180 let Inst{22-20} = 0b110; // W = 1
1181}
1182
1183def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1184 NoItinerary, "srs${addr:submode}\tsp, $mode",
1185 [/* For disassembly only; pattern left blank */]> {
1186 let Inst{31-28} = 0b1111;
1187 let Inst{22-20} = 0b100; // W = 0
1188}
1189
Johnny Chenfb566792010-02-17 21:39:10 +00001190// Return From Exception is a system instruction -- for disassembly only
1191def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1192 NoItinerary, "rfe${addr:submode}\t$base!",
1193 [/* For disassembly only; pattern left blank */]> {
1194 let Inst{31-28} = 0b1111;
1195 let Inst{22-20} = 0b011; // W = 1
1196}
1197
1198def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1199 NoItinerary, "rfe${addr:submode}\t$base",
1200 [/* For disassembly only; pattern left blank */]> {
1201 let Inst{31-28} = 0b1111;
1202 let Inst{22-20} = 0b001; // W = 0
1203}
1204
Evan Chenga8e29892007-01-19 07:51:42 +00001205//===----------------------------------------------------------------------===//
1206// Load / store Instructions.
1207//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001208
Evan Chenga8e29892007-01-19 07:51:42 +00001209// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001210let canFoldAsLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001211def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001212 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001213 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001214
Evan Chengfa775d02007-03-19 07:20:03 +00001215// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001216let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1217 isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001218def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001219 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001220
Evan Chenga8e29892007-01-19 07:51:42 +00001221// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001222def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001223 IIC_iLoadr, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001224 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001225
Jim Grosbach64171712010-02-16 21:07:46 +00001226def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001227 IIC_iLoadr, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001228 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001229
Evan Chenga8e29892007-01-19 07:51:42 +00001230// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001231def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001232 IIC_iLoadr, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001233 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001234
David Goodwin5d598aa2009-08-19 18:00:44 +00001235def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001236 IIC_iLoadr, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001237 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001238
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001239let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001240// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001241def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001242 IIC_iLoadr, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001243 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001244
Evan Chenga8e29892007-01-19 07:51:42 +00001245// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001246def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001247 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001248 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001249
Evan Chengd87293c2008-11-06 08:47:38 +00001250def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001251 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001252 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001253
Evan Chengd87293c2008-11-06 08:47:38 +00001254def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001255 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001256 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001257
Evan Chengd87293c2008-11-06 08:47:38 +00001258def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001259 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001260 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001261
Evan Chengd87293c2008-11-06 08:47:38 +00001262def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001263 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001264 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001265
Evan Chengd87293c2008-11-06 08:47:38 +00001266def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001267 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001268 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001269
Evan Chengd87293c2008-11-06 08:47:38 +00001270def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001271 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001272 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001273
Evan Chengd87293c2008-11-06 08:47:38 +00001274def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001275 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001276 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001277
Evan Chengd87293c2008-11-06 08:47:38 +00001278def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001279 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001280 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001281
Evan Chengd87293c2008-11-06 08:47:38 +00001282def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001283 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001284 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001285
1286// For disassembly only
1287def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1288 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadr,
1289 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1290 Requires<[IsARM, HasV5TE]>;
1291
1292// For disassembly only
1293def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1294 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadr,
1295 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1296 Requires<[IsARM, HasV5TE]>;
1297
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001298} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001299
Johnny Chenadb561d2010-02-18 03:27:42 +00001300// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001301
1302def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
1303 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
1304 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1305 let Inst{21} = 1; // overwrite
1306}
1307
1308def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chenadb561d2010-02-18 03:27:42 +00001309 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
1310 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1311 let Inst{21} = 1; // overwrite
1312}
1313
1314def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chen1cfa0942010-04-15 23:12:47 +00001315 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001316 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1317 let Inst{21} = 1; // overwrite
1318}
1319
1320def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
1321 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1322 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1323 let Inst{21} = 1; // overwrite
1324}
1325
1326def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
1327 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1328 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001329 let Inst{21} = 1; // overwrite
1330}
1331
Evan Chenga8e29892007-01-19 07:51:42 +00001332// Store
David Goodwin5d598aa2009-08-19 18:00:44 +00001333def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +00001334 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001335 [(store GPR:$src, addrmode2:$addr)]>;
1336
1337// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001338def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
1339 IIC_iStorer, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001340 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1341
David Goodwin5d598aa2009-08-19 18:00:44 +00001342def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001343 "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001344 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1345
1346// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001347let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001348def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001349 StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001350 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001351
1352// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001353def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001354 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001355 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001356 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001357 [(set GPR:$base_wb,
1358 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1359
Evan Chengd87293c2008-11-06 08:47:38 +00001360def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001361 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001362 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001363 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001364 [(set GPR:$base_wb,
1365 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1366
Evan Chengd87293c2008-11-06 08:47:38 +00001367def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001368 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001369 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001370 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001371 [(set GPR:$base_wb,
1372 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1373
Evan Chengd87293c2008-11-06 08:47:38 +00001374def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001375 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001376 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001377 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001378 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1379 GPR:$base, am3offset:$offset))]>;
1380
Evan Chengd87293c2008-11-06 08:47:38 +00001381def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001382 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001383 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001384 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001385 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1386 GPR:$base, am2offset:$offset))]>;
1387
Evan Chengd87293c2008-11-06 08:47:38 +00001388def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001389 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001390 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001391 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001392 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1393 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001394
Johnny Chen39a4bb32010-02-18 22:31:18 +00001395// For disassembly only
1396def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1397 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1398 StMiscFrm, IIC_iStoreru,
1399 "strd", "\t$src1, $src2, [$base, $offset]!",
1400 "$base = $base_wb", []>;
1401
1402// For disassembly only
1403def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1404 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1405 StMiscFrm, IIC_iStoreru,
1406 "strd", "\t$src1, $src2, [$base], $offset",
1407 "$base = $base_wb", []>;
1408
Johnny Chenad4df4c2010-03-01 19:22:00 +00001409// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001410
1411def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001412 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001413 StFrm, IIC_iStoreru,
1414 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1415 [/* For disassembly only; pattern left blank */]> {
1416 let Inst{21} = 1; // overwrite
1417}
1418
1419def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001420 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001421 StFrm, IIC_iStoreru,
1422 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1423 [/* For disassembly only; pattern left blank */]> {
1424 let Inst{21} = 1; // overwrite
1425}
1426
Johnny Chenad4df4c2010-03-01 19:22:00 +00001427def STRHT: AI3sthpo<(outs GPR:$base_wb),
1428 (ins GPR:$src, GPR:$base,am3offset:$offset),
1429 StMiscFrm, IIC_iStoreru,
1430 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1431 [/* For disassembly only; pattern left blank */]> {
1432 let Inst{21} = 1; // overwrite
1433}
1434
Evan Chenga8e29892007-01-19 07:51:42 +00001435//===----------------------------------------------------------------------===//
1436// Load / store multiple Instructions.
1437//
1438
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001439let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001440def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001441 reglist:$dsts, variable_ops),
1442 IndexModeNone, LdStMulFrm, IIC_iLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +00001443 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001444
Bob Wilson815baeb2010-03-13 01:08:20 +00001445def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1446 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001447 IndexModeUpd, LdStMulFrm, IIC_iLoadm,
Bob Wilsonab346052010-03-16 17:46:45 +00001448 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001449 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001450} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001451
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001452let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001453def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001454 reglist:$srcs, variable_ops),
1455 IndexModeNone, LdStMulFrm, IIC_iStorem,
Bob Wilson815baeb2010-03-13 01:08:20 +00001456 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1457
1458def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1459 reglist:$srcs, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001460 IndexModeUpd, LdStMulFrm, IIC_iStorem,
Bob Wilsonab346052010-03-16 17:46:45 +00001461 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001462 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001463} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001464
1465//===----------------------------------------------------------------------===//
1466// Move Instructions.
1467//
1468
Evan Chengcd799b92009-06-12 20:46:18 +00001469let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001470def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001471 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001472 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001473 let Inst{25} = 0;
1474}
1475
Dale Johannesen38d5f042010-06-15 22:24:08 +00001476// A version for the smaller set of tail call registers.
1477let neverHasSideEffects = 1 in
1478def MOVr_TC : AsI1<0b1101, (outs tcGPR:$dst), (ins tcGPR:$src), DPFrm,
1479 IIC_iMOVr, "mov", "\t$dst, $src", []>, UnaryDP {
1480 let Inst{11-4} = 0b00000000;
1481 let Inst{25} = 0;
1482}
1483
Jim Grosbach64171712010-02-16 21:07:46 +00001484def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001485 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001486 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001487 let Inst{25} = 0;
1488}
Evan Chenga2515702007-03-19 07:09:02 +00001489
Evan Chengb3379fb2009-02-05 08:42:55 +00001490let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001491def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001492 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001493 let Inst{25} = 1;
1494}
1495
1496let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001497def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001498 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001499 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001500 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001501 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001502 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001503 let Inst{25} = 1;
1504}
1505
Evan Cheng5adb66a2009-09-28 09:14:39 +00001506let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001507def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1508 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001509 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001510 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001511 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001512 lo16AllZero:$imm))]>, UnaryDP,
1513 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001514 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001515 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001516}
Evan Cheng13ab0202007-07-10 18:08:01 +00001517
Evan Cheng20956592009-10-21 08:15:52 +00001518def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1519 Requires<[IsARM, HasV6T2]>;
1520
David Goodwinca01a8d2009-09-01 18:32:09 +00001521let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001522def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001523 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001524 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001525
1526// These aren't really mov instructions, but we have to define them this way
1527// due to flag operands.
1528
Evan Cheng071a2792007-09-11 19:55:27 +00001529let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001530def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001531 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001532 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001533def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001534 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001535 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001536}
Evan Chenga8e29892007-01-19 07:51:42 +00001537
Evan Chenga8e29892007-01-19 07:51:42 +00001538//===----------------------------------------------------------------------===//
1539// Extend Instructions.
1540//
1541
1542// Sign extenders
1543
Evan Cheng97f48c32008-11-06 22:15:19 +00001544defm SXTB : AI_unary_rrot<0b01101010,
1545 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1546defm SXTH : AI_unary_rrot<0b01101011,
1547 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001548
Evan Cheng97f48c32008-11-06 22:15:19 +00001549defm SXTAB : AI_bin_rrot<0b01101010,
1550 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1551defm SXTAH : AI_bin_rrot<0b01101011,
1552 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001553
Johnny Chen2ec5e492010-02-22 21:50:40 +00001554// For disassembly only
1555defm SXTB16 : AI_unary_rrot_np<0b01101000, "sxtb16">;
1556
1557// For disassembly only
1558defm SXTAB16 : AI_bin_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001559
1560// Zero extenders
1561
1562let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001563defm UXTB : AI_unary_rrot<0b01101110,
1564 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1565defm UXTH : AI_unary_rrot<0b01101111,
1566 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1567defm UXTB16 : AI_unary_rrot<0b01101100,
1568 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001569
Jim Grosbach542f6422010-07-28 23:25:44 +00001570// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1571// The transformation should probably be done as a combiner action
1572// instead so we can include a check for masking back in the upper
1573// eight bits of the source into the lower eight bits of the result.
1574//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1575// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001576def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001577 (UXTB16r_rot GPR:$Src, 8)>;
1578
Evan Cheng97f48c32008-11-06 22:15:19 +00001579defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001580 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001581defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001582 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001583}
1584
Evan Chenga8e29892007-01-19 07:51:42 +00001585// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001586// For disassembly only
1587defm UXTAB16 : AI_bin_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001588
Evan Chenga8e29892007-01-19 07:51:42 +00001589
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001590def SBFX : I<(outs GPR:$dst),
1591 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1592 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001593 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001594 Requires<[IsARM, HasV6T2]> {
1595 let Inst{27-21} = 0b0111101;
1596 let Inst{6-4} = 0b101;
1597}
1598
1599def UBFX : I<(outs GPR:$dst),
1600 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1601 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001602 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001603 Requires<[IsARM, HasV6T2]> {
1604 let Inst{27-21} = 0b0111111;
1605 let Inst{6-4} = 0b101;
1606}
1607
Evan Chenga8e29892007-01-19 07:51:42 +00001608//===----------------------------------------------------------------------===//
1609// Arithmetic Instructions.
1610//
1611
Jim Grosbach26421962008-10-14 20:36:24 +00001612defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001613 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001614defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001615 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001616
Evan Chengc85e8322007-07-05 07:13:32 +00001617// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001618defm ADDS : AI1_bin_s_irs<0b0100, "adds",
1619 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1620defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng1e249e32009-06-25 20:59:23 +00001621 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001622
Evan Cheng62674222009-06-25 23:34:10 +00001623defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001624 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001625defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001626 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001627defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001628 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001629defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001630 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001631
Evan Chengedda31c2008-11-05 18:35:52 +00001632def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001633 IIC_iALUi, "rsb", "\t$dst, $a, $b",
1634 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001635 let Inst{25} = 1;
1636}
Evan Cheng13ab0202007-07-10 18:08:01 +00001637
Bob Wilsoncff71782010-08-05 18:23:43 +00001638// The reg/reg form is only defined for the disassembler; for codegen it is
1639// equivalent to SUBrr.
1640def RSBrr : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001641 IIC_iALUr, "rsb", "\t$dst, $a, $b",
1642 [/* For disassembly only; pattern left blank */]> {
Bob Wilsoncff71782010-08-05 18:23:43 +00001643 let Inst{25} = 0;
1644 let Inst{11-4} = 0b00000000;
1645}
1646
Evan Chengedda31c2008-11-05 18:35:52 +00001647def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001648 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
1649 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001650 let Inst{25} = 0;
1651}
Evan Chengc85e8322007-07-05 07:13:32 +00001652
1653// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001654let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001655def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001656 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001657 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001658 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001659 let Inst{25} = 1;
1660}
Evan Chengedda31c2008-11-05 18:35:52 +00001661def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001662 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001663 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001664 let Inst{20} = 1;
1665 let Inst{25} = 0;
1666}
Evan Cheng071a2792007-09-11 19:55:27 +00001667}
Evan Chengc85e8322007-07-05 07:13:32 +00001668
Evan Cheng62674222009-06-25 23:34:10 +00001669let Uses = [CPSR] in {
1670def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001671 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001672 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1673 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001674 let Inst{25} = 1;
1675}
Bob Wilsona1d410d2010-08-05 18:59:36 +00001676// The reg/reg form is only defined for the disassembler; for codegen it is
1677// equivalent to SUBrr.
1678def RSCrr : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1679 DPFrm, IIC_iALUr, "rsc", "\t$dst, $a, $b",
1680 [/* For disassembly only; pattern left blank */]> {
1681 let Inst{25} = 0;
1682 let Inst{11-4} = 0b00000000;
1683}
Evan Cheng62674222009-06-25 23:34:10 +00001684def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001685 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001686 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1687 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001688 let Inst{25} = 0;
1689}
Evan Cheng62674222009-06-25 23:34:10 +00001690}
1691
1692// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001693let Defs = [CPSR], Uses = [CPSR] in {
1694def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001695 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001696 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1697 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001698 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001699 let Inst{25} = 1;
1700}
Evan Cheng1e249e32009-06-25 20:59:23 +00001701def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001702 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001703 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1704 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001705 let Inst{20} = 1;
1706 let Inst{25} = 0;
1707}
Evan Cheng071a2792007-09-11 19:55:27 +00001708}
Evan Cheng2c614c52007-06-06 10:17:05 +00001709
Evan Chenga8e29892007-01-19 07:51:42 +00001710// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001711// The assume-no-carry-in form uses the negation of the input since add/sub
1712// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1713// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1714// details.
Evan Chenga8e29892007-01-19 07:51:42 +00001715def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1716 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001717def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1718 (SUBSri GPR:$src, so_imm_neg:$imm)>;
1719// The with-carry-in form matches bitwise not instead of the negation.
1720// Effectively, the inverse interpretation of the carry flag already accounts
1721// for part of the negation.
1722def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
1723 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001724
1725// Note: These are implemented in C++ code, because they have to generate
1726// ADD/SUBrs instructions, which use a complex pattern that a xform function
1727// cannot produce.
1728// (mul X, 2^n+1) -> (add (X << n), X)
1729// (mul X, 2^n-1) -> (rsb X, (X << n))
1730
Johnny Chen667d1272010-02-22 18:50:54 +00001731// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001732// GPR:$dst = GPR:$a op GPR:$b
Nate Begeman692433b2010-07-29 17:56:55 +00001733class AAI<bits<8> op27_20, bits<4> op7_4, string opc,
1734 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Johnny Chen2faf3912010-02-14 06:32:20 +00001735 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Nate Begeman692433b2010-07-29 17:56:55 +00001736 opc, "\t$dst, $a, $b", pattern> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001737 let Inst{27-20} = op27_20;
1738 let Inst{7-4} = op7_4;
1739}
1740
Johnny Chen667d1272010-02-22 18:50:54 +00001741// Saturating add/subtract -- for disassembly only
1742
Nate Begeman692433b2010-07-29 17:56:55 +00001743def QADD : AAI<0b00010000, 0b0101, "qadd",
1744 [(set GPR:$dst, (int_arm_qadd GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001745def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1746def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1747def QASX : AAI<0b01100010, 0b0011, "qasx">;
1748def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1749def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1750def QSAX : AAI<0b01100010, 0b0101, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001751def QSUB : AAI<0b00010010, 0b0101, "qsub",
1752 [(set GPR:$dst, (int_arm_qsub GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001753def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1754def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1755def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1756def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1757def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1758def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1759def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1760def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1761
1762// Signed/Unsigned add/subtract -- for disassembly only
1763
1764def SASX : AAI<0b01100001, 0b0011, "sasx">;
1765def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1766def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1767def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1768def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1769def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1770def UASX : AAI<0b01100101, 0b0011, "uasx">;
1771def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1772def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1773def USAX : AAI<0b01100101, 0b0101, "usax">;
1774def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1775def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1776
1777// Signed/Unsigned halving add/subtract -- for disassembly only
1778
1779def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1780def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1781def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1782def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1783def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1784def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1785def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1786def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1787def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1788def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1789def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1790def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1791
Johnny Chenadc77332010-02-26 22:04:29 +00001792// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001793
Johnny Chenadc77332010-02-26 22:04:29 +00001794def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001795 MulFrm /* for convenience */, NoItinerary, "usad8",
1796 "\t$dst, $a, $b", []>,
1797 Requires<[IsARM, HasV6]> {
1798 let Inst{27-20} = 0b01111000;
1799 let Inst{15-12} = 0b1111;
1800 let Inst{7-4} = 0b0001;
1801}
1802def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1803 MulFrm /* for convenience */, NoItinerary, "usada8",
1804 "\t$dst, $a, $b, $acc", []>,
1805 Requires<[IsARM, HasV6]> {
1806 let Inst{27-20} = 0b01111000;
1807 let Inst{7-4} = 0b0001;
1808}
1809
1810// Signed/Unsigned saturate -- for disassembly only
1811
Bob Wilson22f5dc72010-08-16 18:27:34 +00001812def SSAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001813 SatFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a$sh",
1814 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00001815 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001816 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00001817}
1818
Bob Wilson9a1c1892010-08-11 00:01:18 +00001819def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00001820 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1821 [/* For disassembly only; pattern left blank */]> {
1822 let Inst{27-20} = 0b01101010;
1823 let Inst{7-4} = 0b0011;
1824}
1825
Bob Wilson22f5dc72010-08-16 18:27:34 +00001826def USAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001827 SatFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a$sh",
1828 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00001829 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001830 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00001831}
1832
Bob Wilson9a1c1892010-08-11 00:01:18 +00001833def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00001834 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
1835 [/* For disassembly only; pattern left blank */]> {
1836 let Inst{27-20} = 0b01101110;
1837 let Inst{7-4} = 0b0011;
1838}
Evan Chenga8e29892007-01-19 07:51:42 +00001839
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001840def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
1841def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00001842
Evan Chenga8e29892007-01-19 07:51:42 +00001843//===----------------------------------------------------------------------===//
1844// Bitwise Instructions.
1845//
1846
Jim Grosbach26421962008-10-14 20:36:24 +00001847defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001848 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001849defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001850 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001851defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001852 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001853defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001854 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001855
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001856def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001857 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001858 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001859 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1860 Requires<[IsARM, HasV6T2]> {
1861 let Inst{27-21} = 0b0111110;
1862 let Inst{6-0} = 0b0011111;
1863}
1864
Johnny Chenb2503c02010-02-17 06:31:48 +00001865// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001866def BFI : I<(outs GPR:$dst), (ins GPR:$src, GPR:$val, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00001867 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001868 "bfi", "\t$dst, $val, $imm", "$src = $dst",
1869 [(set GPR:$dst, (ARMbfi GPR:$src, GPR:$val,
1870 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00001871 Requires<[IsARM, HasV6T2]> {
1872 let Inst{27-21} = 0b0111110;
1873 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
1874}
1875
David Goodwin5d598aa2009-08-19 18:00:44 +00001876def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001877 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001878 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001879 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001880 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001881}
Evan Chengedda31c2008-11-05 18:35:52 +00001882def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001883 IIC_iMOVsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001884 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1885 let Inst{25} = 0;
1886}
Evan Chengb3379fb2009-02-05 08:42:55 +00001887let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001888def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001889 IIC_iMOVi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001890 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1891 let Inst{25} = 1;
1892}
Evan Chenga8e29892007-01-19 07:51:42 +00001893
1894def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1895 (BICri GPR:$src, so_imm_not:$imm)>;
1896
1897//===----------------------------------------------------------------------===//
1898// Multiply Instructions.
1899//
1900
Evan Cheng8de898a2009-06-26 00:19:44 +00001901let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001902def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001903 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001904 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001905
Evan Chengfbc9d412008-11-06 01:21:28 +00001906def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001907 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001908 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001909
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001910def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001911 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001912 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1913 Requires<[IsARM, HasV6T2]>;
1914
Evan Chenga8e29892007-01-19 07:51:42 +00001915// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001916let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001917let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001918def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001919 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001920 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001921
Evan Chengfbc9d412008-11-06 01:21:28 +00001922def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001923 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001924 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001925}
Evan Chenga8e29892007-01-19 07:51:42 +00001926
1927// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001928def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001929 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001930 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001931
Evan Chengfbc9d412008-11-06 01:21:28 +00001932def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001933 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001934 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001935
Evan Chengfbc9d412008-11-06 01:21:28 +00001936def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001937 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001938 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001939 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001940} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001941
1942// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001943def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001944 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001945 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001946 Requires<[IsARM, HasV6]> {
1947 let Inst{7-4} = 0b0001;
1948 let Inst{15-12} = 0b1111;
1949}
Evan Cheng13ab0202007-07-10 18:08:01 +00001950
Johnny Chen2ec5e492010-02-22 21:50:40 +00001951def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1952 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
1953 [/* For disassembly only; pattern left blank */]>,
1954 Requires<[IsARM, HasV6]> {
1955 let Inst{7-4} = 0b0011; // R = 1
1956 let Inst{15-12} = 0b1111;
1957}
1958
Evan Chengfbc9d412008-11-06 01:21:28 +00001959def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001960 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001961 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001962 Requires<[IsARM, HasV6]> {
1963 let Inst{7-4} = 0b0001;
1964}
Evan Chenga8e29892007-01-19 07:51:42 +00001965
Johnny Chen2ec5e492010-02-22 21:50:40 +00001966def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1967 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
1968 [/* For disassembly only; pattern left blank */]>,
1969 Requires<[IsARM, HasV6]> {
1970 let Inst{7-4} = 0b0011; // R = 1
1971}
Evan Chenga8e29892007-01-19 07:51:42 +00001972
Evan Chengfbc9d412008-11-06 01:21:28 +00001973def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001974 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001975 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001976 Requires<[IsARM, HasV6]> {
1977 let Inst{7-4} = 0b1101;
1978}
Evan Chenga8e29892007-01-19 07:51:42 +00001979
Johnny Chen2ec5e492010-02-22 21:50:40 +00001980def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1981 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
1982 [/* For disassembly only; pattern left blank */]>,
1983 Requires<[IsARM, HasV6]> {
1984 let Inst{7-4} = 0b1111; // R = 1
1985}
1986
Raul Herbster37fb5b12007-08-30 23:25:47 +00001987multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001988 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001989 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001990 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1991 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001992 Requires<[IsARM, HasV5TE]> {
1993 let Inst{5} = 0;
1994 let Inst{6} = 0;
1995 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001996
Evan Chengeb4f52e2008-11-06 03:35:07 +00001997 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001998 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001999 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002000 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002001 Requires<[IsARM, HasV5TE]> {
2002 let Inst{5} = 0;
2003 let Inst{6} = 1;
2004 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002005
Evan Chengeb4f52e2008-11-06 03:35:07 +00002006 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002007 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002008 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002009 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002010 Requires<[IsARM, HasV5TE]> {
2011 let Inst{5} = 1;
2012 let Inst{6} = 0;
2013 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002014
Evan Chengeb4f52e2008-11-06 03:35:07 +00002015 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002016 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002017 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
2018 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002019 Requires<[IsARM, HasV5TE]> {
2020 let Inst{5} = 1;
2021 let Inst{6} = 1;
2022 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002023
Evan Chengeb4f52e2008-11-06 03:35:07 +00002024 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002025 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002026 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002027 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002028 Requires<[IsARM, HasV5TE]> {
2029 let Inst{5} = 1;
2030 let Inst{6} = 0;
2031 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002032
Evan Chengeb4f52e2008-11-06 03:35:07 +00002033 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002034 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00002035 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002036 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002037 Requires<[IsARM, HasV5TE]> {
2038 let Inst{5} = 1;
2039 let Inst{6} = 1;
2040 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00002041}
2042
Raul Herbster37fb5b12007-08-30 23:25:47 +00002043
2044multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002045 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002046 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002047 [(set GPR:$dst, (add GPR:$acc,
2048 (opnode (sext_inreg GPR:$a, i16),
2049 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002050 Requires<[IsARM, HasV5TE]> {
2051 let Inst{5} = 0;
2052 let Inst{6} = 0;
2053 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002054
Evan Chengeb4f52e2008-11-06 03:35:07 +00002055 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002056 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002057 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00002058 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002059 Requires<[IsARM, HasV5TE]> {
2060 let Inst{5} = 0;
2061 let Inst{6} = 1;
2062 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002063
Evan Chengeb4f52e2008-11-06 03:35:07 +00002064 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002065 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002066 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002067 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002068 Requires<[IsARM, HasV5TE]> {
2069 let Inst{5} = 1;
2070 let Inst{6} = 0;
2071 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002072
Evan Chengeb4f52e2008-11-06 03:35:07 +00002073 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002074 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
2075 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
2076 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002077 Requires<[IsARM, HasV5TE]> {
2078 let Inst{5} = 1;
2079 let Inst{6} = 1;
2080 }
Evan Chenga8e29892007-01-19 07:51:42 +00002081
Evan Chengeb4f52e2008-11-06 03:35:07 +00002082 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002083 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002084 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002085 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002086 Requires<[IsARM, HasV5TE]> {
2087 let Inst{5} = 0;
2088 let Inst{6} = 0;
2089 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002090
Evan Chengeb4f52e2008-11-06 03:35:07 +00002091 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002092 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00002093 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002094 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002095 Requires<[IsARM, HasV5TE]> {
2096 let Inst{5} = 0;
2097 let Inst{6} = 1;
2098 }
Rafael Espindola70673a12006-10-18 16:20:57 +00002099}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002100
Raul Herbster37fb5b12007-08-30 23:25:47 +00002101defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2102defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002103
Johnny Chen83498e52010-02-12 21:59:23 +00002104// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
2105def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2106 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
2107 [/* For disassembly only; pattern left blank */]>,
2108 Requires<[IsARM, HasV5TE]> {
2109 let Inst{5} = 0;
2110 let Inst{6} = 0;
2111}
2112
2113def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2114 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2115 [/* For disassembly only; pattern left blank */]>,
2116 Requires<[IsARM, HasV5TE]> {
2117 let Inst{5} = 0;
2118 let Inst{6} = 1;
2119}
2120
2121def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2122 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2123 [/* For disassembly only; pattern left blank */]>,
2124 Requires<[IsARM, HasV5TE]> {
2125 let Inst{5} = 1;
2126 let Inst{6} = 0;
2127}
2128
2129def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2130 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2131 [/* For disassembly only; pattern left blank */]>,
2132 Requires<[IsARM, HasV5TE]> {
2133 let Inst{5} = 1;
2134 let Inst{6} = 1;
2135}
2136
Johnny Chen667d1272010-02-22 18:50:54 +00002137// Helper class for AI_smld -- for disassembly only
2138class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2139 InstrItinClass itin, string opc, string asm>
2140 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2141 let Inst{4} = 1;
2142 let Inst{5} = swap;
2143 let Inst{6} = sub;
2144 let Inst{7} = 0;
2145 let Inst{21-20} = 0b00;
2146 let Inst{22} = long;
2147 let Inst{27-23} = 0b01110;
2148}
2149
2150multiclass AI_smld<bit sub, string opc> {
2151
2152 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2153 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2154
2155 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2156 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2157
2158 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2159 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2160
2161 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2162 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2163
2164}
2165
2166defm SMLA : AI_smld<0, "smla">;
2167defm SMLS : AI_smld<1, "smls">;
2168
Johnny Chen2ec5e492010-02-22 21:50:40 +00002169multiclass AI_sdml<bit sub, string opc> {
2170
2171 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2172 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2173 let Inst{15-12} = 0b1111;
2174 }
2175
2176 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2177 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2178 let Inst{15-12} = 0b1111;
2179 }
2180
2181}
2182
2183defm SMUA : AI_sdml<0, "smua">;
2184defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002185
Evan Chenga8e29892007-01-19 07:51:42 +00002186//===----------------------------------------------------------------------===//
2187// Misc. Arithmetic Instructions.
2188//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002189
David Goodwin5d598aa2009-08-19 18:00:44 +00002190def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002191 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002192 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2193 let Inst{7-4} = 0b0001;
2194 let Inst{11-8} = 0b1111;
2195 let Inst{19-16} = 0b1111;
2196}
Rafael Espindola199dd672006-10-17 13:13:23 +00002197
Jim Grosbach3482c802010-01-18 19:58:49 +00002198def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002199 "rbit", "\t$dst, $src",
2200 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2201 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002202 let Inst{7-4} = 0b0011;
2203 let Inst{11-8} = 0b1111;
2204 let Inst{19-16} = 0b1111;
2205}
2206
David Goodwin5d598aa2009-08-19 18:00:44 +00002207def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002208 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002209 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2210 let Inst{7-4} = 0b0011;
2211 let Inst{11-8} = 0b1111;
2212 let Inst{19-16} = 0b1111;
2213}
Rafael Espindola199dd672006-10-17 13:13:23 +00002214
David Goodwin5d598aa2009-08-19 18:00:44 +00002215def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002216 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002217 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002218 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2219 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2220 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2221 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002222 Requires<[IsARM, HasV6]> {
2223 let Inst{7-4} = 0b1011;
2224 let Inst{11-8} = 0b1111;
2225 let Inst{19-16} = 0b1111;
2226}
Rafael Espindola27185192006-09-29 21:20:16 +00002227
David Goodwin5d598aa2009-08-19 18:00:44 +00002228def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002229 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002230 [(set GPR:$dst,
2231 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002232 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2233 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002234 Requires<[IsARM, HasV6]> {
2235 let Inst{7-4} = 0b1011;
2236 let Inst{11-8} = 0b1111;
2237 let Inst{19-16} = 0b1111;
2238}
Rafael Espindola27185192006-09-29 21:20:16 +00002239
Bob Wilsonf955f292010-08-17 17:23:19 +00002240def lsl_shift_imm : SDNodeXForm<imm, [{
2241 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2242 return CurDAG->getTargetConstant(Sh, MVT::i32);
2243}]>;
2244
2245def lsl_amt : PatLeaf<(i32 imm), [{
2246 return (N->getZExtValue() < 32);
2247}], lsl_shift_imm>;
2248
Evan Cheng8b59db32008-11-07 01:41:35 +00002249def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002250 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
2251 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002252 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
Bob Wilsonf955f292010-08-17 17:23:19 +00002253 (and (shl GPR:$src2, lsl_amt:$sh),
Evan Chenga8e29892007-01-19 07:51:42 +00002254 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002255 Requires<[IsARM, HasV6]> {
2256 let Inst{6-4} = 0b001;
2257}
Rafael Espindola27185192006-09-29 21:20:16 +00002258
Evan Chenga8e29892007-01-19 07:51:42 +00002259// Alternate cases for PKHBT where identities eliminate some nodes.
2260def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2261 (PKHBT GPR:$src1, GPR:$src2, 0)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002262def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$sh)),
2263 (PKHBT GPR:$src1, GPR:$src2, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002264
Bob Wilsonf955f292010-08-17 17:23:19 +00002265def asr_shift_imm : SDNodeXForm<imm, [{
2266 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2267 return CurDAG->getTargetConstant(Sh, MVT::i32);
2268}]>;
2269
2270def asr_amt : PatLeaf<(i32 imm), [{
2271 return (N->getZExtValue() <= 32);
2272}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002273
Bob Wilsondc66eda2010-08-16 22:26:55 +00002274// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2275// will match the pattern below.
Evan Cheng8b59db32008-11-07 01:41:35 +00002276def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002277 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
2278 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002279 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002280 (and (sra GPR:$src2, asr_amt:$sh),
2281 0xFFFF)))]>,
2282 Requires<[IsARM, HasV6]> {
Evan Cheng8b59db32008-11-07 01:41:35 +00002283 let Inst{6-4} = 0b101;
2284}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002285
Evan Chenga8e29892007-01-19 07:51:42 +00002286// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2287// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002288def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002289 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002290def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002291 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2292 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002293
Evan Chenga8e29892007-01-19 07:51:42 +00002294//===----------------------------------------------------------------------===//
2295// Comparison Instructions...
2296//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002297
Jim Grosbach26421962008-10-14 20:36:24 +00002298defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00002299 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002300//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2301// Compare-to-zero still works out, just not the relationals
2302//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2303// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002304
Evan Chenga8e29892007-01-19 07:51:42 +00002305// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002306defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00002307 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002308defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00002309 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002310
David Goodwinc0309b42009-06-29 15:33:01 +00002311defm CMPz : AI1_cmp_irs<0b1010, "cmp",
2312 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2313defm CMNz : AI1_cmp_irs<0b1011, "cmn",
2314 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002315
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002316//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2317// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002318
David Goodwinc0309b42009-06-29 15:33:01 +00002319def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002320 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002321
Evan Cheng218977b2010-07-13 19:27:42 +00002322// Pseudo i64 compares for some floating point compares.
2323let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2324 Defs = [CPSR] in {
2325def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002326 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
2327 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00002328 "${:comment} B\t$dst GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, imm:$cc",
2329 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2330
2331def BCCZi64 : PseudoInst<(outs),
2332 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst),
2333 IIC_Br,
2334 "${:comment} B\t$dst GPR:$lhs1, GPR:$lhs2, 0, 0, imm:$cc",
2335 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2336} // usesCustomInserter
2337
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002338
Evan Chenga8e29892007-01-19 07:51:42 +00002339// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002340// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002341// a two-value operand where a dag node expects two operands. :(
Evan Chengea420b22010-05-19 01:52:25 +00002342let neverHasSideEffects = 1 in {
Evan Chengd87293c2008-11-06 08:47:38 +00002343def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00002344 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002345 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002346 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00002347 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002348 let Inst{25} = 0;
2349}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002350
Evan Chengd87293c2008-11-06 08:47:38 +00002351def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002352 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002353 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002354 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002355 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002356 let Inst{25} = 0;
2357}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002358
Evan Chengd87293c2008-11-06 08:47:38 +00002359def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002360 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002361 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002362 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002363 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002364 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002365}
Evan Chengea420b22010-05-19 01:52:25 +00002366} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002367
Jim Grosbach3728e962009-12-10 00:11:09 +00002368//===----------------------------------------------------------------------===//
2369// Atomic operations intrinsics
2370//
2371
2372// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002373let hasSideEffects = 1 in {
Johnny Chen7def14f2010-08-11 23:35:12 +00002374def DMBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dmb", "",
Evan Chengee349872010-08-11 06:36:31 +00002375 [(ARMMemBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002376 let Inst{31-4} = 0xf57ff05;
2377 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002378 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002379 let Inst{3-0} = 0b1111;
2380}
Jim Grosbach3728e962009-12-10 00:11:09 +00002381
Johnny Chen7def14f2010-08-11 23:35:12 +00002382def DSBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dsb", "",
Evan Chengee349872010-08-11 06:36:31 +00002383 [(ARMSyncBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002384 let Inst{31-4} = 0xf57ff04;
2385 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002386 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002387 let Inst{3-0} = 0b1111;
2388}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002389
Johnny Chen7def14f2010-08-11 23:35:12 +00002390def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002391 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002392 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002393 Requires<[IsARM, HasV6]> {
2394 // FIXME: add support for options other than a full system DMB
2395 // FIXME: add encoding
2396}
2397
Johnny Chen7def14f2010-08-11 23:35:12 +00002398def DSB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002399 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Evan Cheng11db0682010-08-11 06:22:01 +00002400 [(ARMSyncBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002401 Requires<[IsARM, HasV6]> {
2402 // FIXME: add support for options other than a full system DSB
2403 // FIXME: add encoding
2404}
Jim Grosbach3728e962009-12-10 00:11:09 +00002405}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002406
Johnny Chen1adc40c2010-08-12 20:46:17 +00002407// Memory Barrier Operations Variants -- for disassembly only
2408
2409def memb_opt : Operand<i32> {
2410 let PrintMethod = "printMemBOption";
Johnny Chenfd6037d2010-02-18 00:19:08 +00002411}
2412
Johnny Chen1adc40c2010-08-12 20:46:17 +00002413class AMBI<bits<4> op7_4, string opc>
2414 : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, opc, "\t$opt",
2415 [/* For disassembly only; pattern left blank */]>,
2416 Requires<[IsARM, HasDB]> {
2417 let Inst{31-8} = 0xf57ff0;
2418 let Inst{7-4} = op7_4;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002419}
2420
2421// These DMB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002422def DMBvar : AMBI<0b0101, "dmb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002423
2424// These DSB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002425def DSBvar : AMBI<0b0100, "dsb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002426
2427// ISB has only full system option -- for disassembly only
Johnny Chen1adc40c2010-08-12 20:46:17 +00002428def ISBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2429 Requires<[IsARM, HasDB]> {
2430 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002431 let Inst{3-0} = 0b1111;
2432}
2433
Jim Grosbach66869102009-12-11 18:52:41 +00002434let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002435 let Uses = [CPSR] in {
2436 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
2437 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2438 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
2439 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2440 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
2441 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2442 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
2443 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2444 def ATOMIC_LOAD_AND_I8 : PseudoInst<
2445 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2446 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
2447 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2448 def ATOMIC_LOAD_OR_I8 : PseudoInst<
2449 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2450 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
2451 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2452 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
2453 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2454 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
2455 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2456 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
2457 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2458 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
2459 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2460 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
2461 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2462 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
2463 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2464 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
2465 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2466 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
2467 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2468 def ATOMIC_LOAD_AND_I16 : PseudoInst<
2469 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2470 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
2471 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2472 def ATOMIC_LOAD_OR_I16 : PseudoInst<
2473 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2474 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
2475 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2476 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
2477 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2478 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
2479 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2480 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
2481 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2482 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
2483 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2484 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
2485 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2486 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
2487 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2488 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
2489 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2490 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
2491 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2492 def ATOMIC_LOAD_AND_I32 : PseudoInst<
2493 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2494 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
2495 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2496 def ATOMIC_LOAD_OR_I32 : PseudoInst<
2497 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2498 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
2499 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2500 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
2501 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2502 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
2503 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2504 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
2505 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2506 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
2507 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2508
2509 def ATOMIC_SWAP_I8 : PseudoInst<
2510 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2511 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
2512 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2513 def ATOMIC_SWAP_I16 : PseudoInst<
2514 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2515 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
2516 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2517 def ATOMIC_SWAP_I32 : PseudoInst<
2518 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2519 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
2520 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2521
Jim Grosbache801dc42009-12-12 01:40:06 +00002522 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
2523 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2524 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
2525 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2526 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
2527 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2528 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
2529 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2530 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
2531 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2532 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
2533 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2534}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002535}
2536
2537let mayLoad = 1 in {
2538def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2539 "ldrexb", "\t$dest, [$ptr]",
2540 []>;
2541def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2542 "ldrexh", "\t$dest, [$ptr]",
2543 []>;
2544def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2545 "ldrex", "\t$dest, [$ptr]",
2546 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002547def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002548 NoItinerary,
2549 "ldrexd", "\t$dest, $dest2, [$ptr]",
2550 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002551}
2552
Jim Grosbach587b0722009-12-16 19:44:06 +00002553let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002554def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002555 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002556 "strexb", "\t$success, $src, [$ptr]",
2557 []>;
2558def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2559 NoItinerary,
2560 "strexh", "\t$success, $src, [$ptr]",
2561 []>;
2562def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002563 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002564 "strex", "\t$success, $src, [$ptr]",
2565 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002566def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002567 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2568 NoItinerary,
2569 "strexd", "\t$success, $src, $src2, [$ptr]",
2570 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002571}
2572
Johnny Chenb9436272010-02-17 22:37:58 +00002573// Clear-Exclusive is for disassembly only.
2574def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2575 [/* For disassembly only; pattern left blank */]>,
2576 Requires<[IsARM, HasV7]> {
2577 let Inst{31-20} = 0xf57;
2578 let Inst{7-4} = 0b0001;
2579}
2580
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002581// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2582let mayLoad = 1 in {
2583def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2584 "swp", "\t$dst, $src, [$ptr]",
2585 [/* For disassembly only; pattern left blank */]> {
2586 let Inst{27-23} = 0b00010;
2587 let Inst{22} = 0; // B = 0
2588 let Inst{21-20} = 0b00;
2589 let Inst{7-4} = 0b1001;
2590}
2591
2592def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2593 "swpb", "\t$dst, $src, [$ptr]",
2594 [/* For disassembly only; pattern left blank */]> {
2595 let Inst{27-23} = 0b00010;
2596 let Inst{22} = 1; // B = 1
2597 let Inst{21-20} = 0b00;
2598 let Inst{7-4} = 0b1001;
2599}
2600}
2601
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002602//===----------------------------------------------------------------------===//
2603// TLS Instructions
2604//
2605
2606// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002607let isCall = 1,
2608 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002609 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002610 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002611 [(set R0, ARMthread_pointer)]>;
2612}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002613
Evan Chenga8e29892007-01-19 07:51:42 +00002614//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002615// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002616// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002617// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002618// Since by its nature we may be coming from some other function to get
2619// here, and we're using the stack frame for the containing function to
2620// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002621// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002622// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002623// except for our own input by listing the relevant registers in Defs. By
2624// doing so, we also cause the prologue/epilogue code to actively preserve
2625// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002626// A constant value is passed in $val, and we use the location as a scratch.
2627let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002628 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2629 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002630 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00002631 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002632 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002633 AddrModeNone, SizeSpecial, IndexModeNone,
2634 Pseudo, NoItinerary,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002635 "add\t$val, pc, #8\t${:comment} eh_setjmp begin\n\t"
2636 "str\t$val, [$src, #+4]\n\t"
2637 "mov\tr0, #0\n\t"
2638 "add\tpc, pc, #0\n\t"
2639 "mov\tr0, #1 ${:comment} eh_setjmp end", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002640 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2641 Requires<[IsARM, HasVFP2]>;
2642}
2643
2644let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002645 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
2646 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00002647 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
2648 AddrModeNone, SizeSpecial, IndexModeNone,
2649 Pseudo, NoItinerary,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002650 "add\t$val, pc, #8\n ${:comment} eh_setjmp begin\n\t"
2651 "str\t$val, [$src, #+4]\n\t"
2652 "mov\tr0, #0\n\t"
2653 "add\tpc, pc, #0\n\t"
2654 "mov\tr0, #1 ${:comment} eh_setjmp end", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002655 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2656 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002657}
2658
Jim Grosbach5eb19512010-05-22 01:06:18 +00002659// FIXME: Non-Darwin version(s)
2660let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
2661 Defs = [ R7, LR, SP ] in {
2662def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
2663 AddrModeNone, SizeSpecial, IndexModeNone,
2664 Pseudo, NoItinerary,
2665 "ldr\tsp, [$src, #8]\n\t"
2666 "ldr\t$scratch, [$src, #4]\n\t"
2667 "ldr\tr7, [$src]\n\t"
2668 "bx\t$scratch", "",
2669 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
2670 Requires<[IsARM, IsDarwin]>;
2671}
2672
Jim Grosbach0e0da732009-05-12 23:59:14 +00002673//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002674// Non-Instruction Patterns
2675//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002676
Evan Chenga8e29892007-01-19 07:51:42 +00002677// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002678
Evan Chenga8e29892007-01-19 07:51:42 +00002679// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002680let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002681def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00002682 Pseudo, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002683 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002684 [(set GPR:$dst, so_imm2part:$src)]>,
2685 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002686
Evan Chenga8e29892007-01-19 07:51:42 +00002687def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002688 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2689 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002690def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002691 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2692 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002693def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2694 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2695 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002696def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2697 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2698 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002699
Evan Cheng5adb66a2009-09-28 09:14:39 +00002700// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002701// This is a single pseudo instruction, the benefit is that it can be remat'd
2702// as a single unit instead of having to handle reg inputs.
2703// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002704let isReMaterializable = 1 in
2705def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
Jim Grosbach80dc1162010-02-16 21:23:02 +00002706 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002707 [(set GPR:$dst, (i32 imm:$src))]>,
2708 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002709
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002710// ConstantPool, GlobalAddress, and JumpTable
2711def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2712 Requires<[IsARM, DontUseMovt]>;
2713def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2714def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2715 Requires<[IsARM, UseMovt]>;
2716def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2717 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2718
Evan Chenga8e29892007-01-19 07:51:42 +00002719// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002720
Dale Johannesen51e28e62010-06-03 21:09:53 +00002721// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00002722def : ARMPat<(ARMtcret tcGPR:$dst),
2723 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002724
2725def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2726 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2727
2728def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2729 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2730
Dale Johannesen38d5f042010-06-15 22:24:08 +00002731def : ARMPat<(ARMtcret tcGPR:$dst),
2732 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002733
2734def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2735 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
2736
2737def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2738 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00002739
Evan Chenga8e29892007-01-19 07:51:42 +00002740// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002741def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002742 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002743def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002744 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002745
Evan Chenga8e29892007-01-19 07:51:42 +00002746// zextload i1 -> zextload i8
2747def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002748
Evan Chenga8e29892007-01-19 07:51:42 +00002749// extload -> zextload
2750def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2751def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2752def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002753
Evan Cheng83b5cf02008-11-05 23:22:34 +00002754def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2755def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2756
Evan Cheng34b12d22007-01-19 20:27:35 +00002757// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002758def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2759 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002760 (SMULBB GPR:$a, GPR:$b)>;
2761def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2762 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002763def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2764 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002765 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002766def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002767 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002768def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2769 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002770 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002771def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002772 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002773def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2774 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002775 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002776def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002777 (SMULWB GPR:$a, GPR:$b)>;
2778
2779def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002780 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2781 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002782 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2783def : ARMV5TEPat<(add GPR:$acc,
2784 (mul sext_16_node:$a, sext_16_node:$b)),
2785 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2786def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002787 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2788 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002789 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2790def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002791 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002792 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2793def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002794 (mul (sra GPR:$a, (i32 16)),
2795 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002796 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2797def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002798 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002799 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2800def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002801 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2802 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002803 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2804def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002805 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002806 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2807
Evan Chenga8e29892007-01-19 07:51:42 +00002808//===----------------------------------------------------------------------===//
2809// Thumb Support
2810//
2811
2812include "ARMInstrThumb.td"
2813
2814//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002815// Thumb2 Support
2816//
2817
2818include "ARMInstrThumb2.td"
2819
2820//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002821// Floating Point Support
2822//
2823
2824include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002825
2826//===----------------------------------------------------------------------===//
2827// Advanced SIMD (NEON) Support
2828//
2829
2830include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002831
2832//===----------------------------------------------------------------------===//
2833// Coprocessor Instructions. For disassembly only.
2834//
2835
2836def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2837 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2838 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2839 [/* For disassembly only; pattern left blank */]> {
2840 let Inst{4} = 0;
2841}
2842
2843def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2844 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2845 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2846 [/* For disassembly only; pattern left blank */]> {
2847 let Inst{31-28} = 0b1111;
2848 let Inst{4} = 0;
2849}
2850
Johnny Chen64dfb782010-02-16 20:04:27 +00002851class ACI<dag oops, dag iops, string opc, string asm>
2852 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2853 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2854 let Inst{27-25} = 0b110;
2855}
2856
2857multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2858
2859 def _OFFSET : ACI<(outs),
2860 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2861 opc, "\tp$cop, cr$CRd, $addr"> {
2862 let Inst{31-28} = op31_28;
2863 let Inst{24} = 1; // P = 1
2864 let Inst{21} = 0; // W = 0
2865 let Inst{22} = 0; // D = 0
2866 let Inst{20} = load;
2867 }
2868
2869 def _PRE : ACI<(outs),
2870 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2871 opc, "\tp$cop, cr$CRd, $addr!"> {
2872 let Inst{31-28} = op31_28;
2873 let Inst{24} = 1; // P = 1
2874 let Inst{21} = 1; // W = 1
2875 let Inst{22} = 0; // D = 0
2876 let Inst{20} = load;
2877 }
2878
2879 def _POST : ACI<(outs),
2880 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2881 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2882 let Inst{31-28} = op31_28;
2883 let Inst{24} = 0; // P = 0
2884 let Inst{21} = 1; // W = 1
2885 let Inst{22} = 0; // D = 0
2886 let Inst{20} = load;
2887 }
2888
2889 def _OPTION : ACI<(outs),
2890 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2891 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2892 let Inst{31-28} = op31_28;
2893 let Inst{24} = 0; // P = 0
2894 let Inst{23} = 1; // U = 1
2895 let Inst{21} = 0; // W = 0
2896 let Inst{22} = 0; // D = 0
2897 let Inst{20} = load;
2898 }
2899
2900 def L_OFFSET : ACI<(outs),
2901 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002902 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002903 let Inst{31-28} = op31_28;
2904 let Inst{24} = 1; // P = 1
2905 let Inst{21} = 0; // W = 0
2906 let Inst{22} = 1; // D = 1
2907 let Inst{20} = load;
2908 }
2909
2910 def L_PRE : ACI<(outs),
2911 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002912 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002913 let Inst{31-28} = op31_28;
2914 let Inst{24} = 1; // P = 1
2915 let Inst{21} = 1; // W = 1
2916 let Inst{22} = 1; // D = 1
2917 let Inst{20} = load;
2918 }
2919
2920 def L_POST : ACI<(outs),
2921 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002922 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002923 let Inst{31-28} = op31_28;
2924 let Inst{24} = 0; // P = 0
2925 let Inst{21} = 1; // W = 1
2926 let Inst{22} = 1; // D = 1
2927 let Inst{20} = load;
2928 }
2929
2930 def L_OPTION : ACI<(outs),
2931 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002932 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002933 let Inst{31-28} = op31_28;
2934 let Inst{24} = 0; // P = 0
2935 let Inst{23} = 1; // U = 1
2936 let Inst{21} = 0; // W = 0
2937 let Inst{22} = 1; // D = 1
2938 let Inst{20} = load;
2939 }
2940}
2941
2942defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
2943defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
2944defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
2945defm STC2 : LdStCop<0b1111, 0, "stc2">;
2946
Johnny Chen906d57f2010-02-12 01:44:23 +00002947def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2948 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2949 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2950 [/* For disassembly only; pattern left blank */]> {
2951 let Inst{20} = 0;
2952 let Inst{4} = 1;
2953}
2954
2955def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2956 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2957 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2958 [/* For disassembly only; pattern left blank */]> {
2959 let Inst{31-28} = 0b1111;
2960 let Inst{20} = 0;
2961 let Inst{4} = 1;
2962}
2963
2964def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2965 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2966 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2967 [/* For disassembly only; pattern left blank */]> {
2968 let Inst{20} = 1;
2969 let Inst{4} = 1;
2970}
2971
2972def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2973 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2974 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2975 [/* For disassembly only; pattern left blank */]> {
2976 let Inst{31-28} = 0b1111;
2977 let Inst{20} = 1;
2978 let Inst{4} = 1;
2979}
2980
2981def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2982 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2983 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2984 [/* For disassembly only; pattern left blank */]> {
2985 let Inst{23-20} = 0b0100;
2986}
2987
2988def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2989 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2990 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2991 [/* For disassembly only; pattern left blank */]> {
2992 let Inst{31-28} = 0b1111;
2993 let Inst{23-20} = 0b0100;
2994}
2995
2996def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2997 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2998 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2999 [/* For disassembly only; pattern left blank */]> {
3000 let Inst{23-20} = 0b0101;
3001}
3002
3003def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3004 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3005 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3006 [/* For disassembly only; pattern left blank */]> {
3007 let Inst{31-28} = 0b1111;
3008 let Inst{23-20} = 0b0101;
3009}
3010
Johnny Chenb98e1602010-02-12 18:55:33 +00003011//===----------------------------------------------------------------------===//
3012// Move between special register and ARM core register -- for disassembly only
3013//
3014
3015def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3016 [/* For disassembly only; pattern left blank */]> {
3017 let Inst{23-20} = 0b0000;
3018 let Inst{7-4} = 0b0000;
3019}
3020
3021def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3022 [/* For disassembly only; pattern left blank */]> {
3023 let Inst{23-20} = 0b0100;
3024 let Inst{7-4} = 0b0000;
3025}
3026
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003027def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3028 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003029 [/* For disassembly only; pattern left blank */]> {
3030 let Inst{23-20} = 0b0010;
3031 let Inst{7-4} = 0b0000;
3032}
3033
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003034def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3035 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003036 [/* For disassembly only; pattern left blank */]> {
3037 let Inst{23-20} = 0b0010;
3038 let Inst{7-4} = 0b0000;
3039}
3040
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003041def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3042 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003043 [/* For disassembly only; pattern left blank */]> {
3044 let Inst{23-20} = 0b0110;
3045 let Inst{7-4} = 0b0000;
3046}
3047
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003048def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3049 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003050 [/* For disassembly only; pattern left blank */]> {
3051 let Inst{23-20} = 0b0110;
3052 let Inst{7-4} = 0b0000;
3053}