blob: 9d4fb6dfeb31ddd15198474b27d15285a125a4d1 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
Chris Lattnerf0144122009-07-28 03:13:23 +000064static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Eric Christopher62f35a22010-07-05 19:26:33 +000065
66 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
67
68 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
69 if (is64Bit) return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000070 return new TargetLoweringObjectFileMachO();
Eric Christopher62f35a22010-07-05 19:26:33 +000071 } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
72 if (is64Bit) return new X8664_ELFTargetObjectFile(TM);
Anton Korobeynikov9184b252010-02-15 22:35:59 +000073 return new X8632_ELFTargetObjectFile(TM);
Eric Christopher62f35a22010-07-05 19:26:33 +000074 } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) {
Chris Lattnerf0144122009-07-28 03:13:23 +000075 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +000076 }
77 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000078}
79
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000080X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000081 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000082 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000083 X86ScalarSSEf64 = Subtarget->hasSSE2();
84 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000085 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000086
Anton Korobeynikov2365f512007-07-14 14:06:15 +000087 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000088 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000089
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000090 // Set up the TargetLowering object.
91
92 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000093 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000094 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000095 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000096 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000097
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000098 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000099 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000100 setUseUnderscoreSetJmp(false);
101 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000102 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000103 // MS runtime is weird: it exports _setjmp, but longjmp!
104 setUseUnderscoreSetJmp(true);
105 setUseUnderscoreLongJmp(false);
106 } else {
107 setUseUnderscoreSetJmp(true);
108 setUseUnderscoreLongJmp(true);
109 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000110
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000111 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000122 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000124 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
126 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000127
128 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
130 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
131 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
132 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
133 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000135
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000136 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
137 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
139 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
140 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000141
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
144 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000145 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000146 // We have an algorithm for SSE2->double, and we turn this into a
147 // 64-bit FILD followed by conditional FADD for other targets.
148 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000149 // We have an algorithm for SSE2, and we turn this into a 64-bit
150 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000153
154 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
155 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
157 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000158
Devang Patel6a784892009-06-05 18:48:29 +0000159 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 // SSE has no i16 to fp conversion, only i32
161 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000165 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000169 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000172 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000173
Dale Johannesen73328d12007-09-19 23:55:34 +0000174 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
175 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
177 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000178
Evan Cheng02568ff2006-01-30 22:13:22 +0000179 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
180 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
182 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000183
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000184 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000186 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000188 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000191 }
192
193 // Handle FP_TO_UINT by promoting the destination to a larger signed
194 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
197 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000198
Evan Cheng25ab6902006-09-08 06:48:29 +0000199 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000202 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000203 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000204 // Expand FP_TO_UINT into a select.
205 // FIXME: We would like to use a Custom expander here eventually to do
206 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000208 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000209 // With SSE3 we can use fisttpll to convert to a signed i64; without
210 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000212 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213
Chris Lattner399610a2006-12-05 18:22:22 +0000214 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000215 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
217 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000218 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000220 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
221 if (Subtarget->hasMMX() && !DisableMMX)
222 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
223 else
224 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000225 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000226 }
Chris Lattner21f66852005-12-23 05:15:23 +0000227
Dan Gohmanb00ee212008-02-18 19:34:53 +0000228 // Scalar integer divide and remainder are lowered to use operations that
229 // produce two results, to match the available instructions. This exposes
230 // the two-result form to trivial CSE, which is able to combine x/y and x%y
231 // into a single instruction.
232 //
233 // Scalar integer multiply-high is also lowered to use two-result
234 // operations, to match the available instructions. However, plain multiply
235 // (low) operations are left as Legal, as there are single-result
236 // instructions for this in x86. Using the two-result multiply instructions
237 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
240 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
241 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
242 setOperationAction(ISD::SREM , MVT::i8 , Expand);
243 setOperationAction(ISD::UREM , MVT::i8 , Expand);
244 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
248 setOperationAction(ISD::SREM , MVT::i16 , Expand);
249 setOperationAction(ISD::UREM , MVT::i16 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
254 setOperationAction(ISD::SREM , MVT::i32 , Expand);
255 setOperationAction(ISD::UREM , MVT::i32 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
260 setOperationAction(ISD::SREM , MVT::i64 , Expand);
261 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000262
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
264 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
265 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
266 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000267 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
269 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
272 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
273 setOperationAction(ISD::FREM , MVT::f32 , Expand);
274 setOperationAction(ISD::FREM , MVT::f64 , Expand);
275 setOperationAction(ISD::FREM , MVT::f80 , Expand);
276 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
279 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
280 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
281 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000282 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000300 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
302 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
303 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
305 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000306 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
308 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
309 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
313 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000316
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000317 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
319 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
320 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
321 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000322 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
324 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000325 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000326 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
328 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
329 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
330 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000331 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000333 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
335 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
336 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000337 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
339 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
340 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000341 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000342
Evan Chengd2cde682008-03-10 19:38:10 +0000343 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000345
Eric Christopher9a9d2752010-07-22 02:48:34 +0000346 // We may not have a libcall for MEMBARRIER so we should lower this.
347 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
348
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000349 // On X86 and X86-64, atomic operations are lowered to locked instructions.
350 // Locked instructions, in turn, have implicit fence semantics (all memory
351 // operations are flushed before issuing the locked instruction, and they
352 // are not buffered), so we can fold away the common pattern of
353 // fence-atomic-fence.
354 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000355
Mon P Wang63307c32008-05-05 19:05:59 +0000356 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
360 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000361
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
365 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000366
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000367 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
374 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000375 }
376
Evan Cheng3c992d22006-03-07 02:02:57 +0000377 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000378 if (!Subtarget->isTargetDarwin() &&
379 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000380 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000382 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000383
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
385 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
386 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
387 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000388 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000389 setExceptionPointerRegister(X86::RAX);
390 setExceptionSelectorRegister(X86::RDX);
391 } else {
392 setExceptionPointerRegister(X86::EAX);
393 setExceptionSelectorRegister(X86::EDX);
394 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
396 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000397
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000399
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000401
Nate Begemanacc398c2006-01-25 18:21:52 +0000402 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::VASTART , MVT::Other, Custom);
404 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000405 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::VAARG , MVT::Other, Custom);
407 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000408 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 setOperationAction(ISD::VAARG , MVT::Other, Expand);
410 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000411 }
Evan Chengae642192007-03-02 23:16:35 +0000412
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
414 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000415 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000417 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000419 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000421
Evan Chengc7ce29b2009-02-13 22:36:38 +0000422 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000423 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000424 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
426 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000427
Evan Cheng223547a2006-01-31 22:28:30 +0000428 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::FABS , MVT::f64, Custom);
430 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000431
432 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::FNEG , MVT::f64, Custom);
434 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000435
Evan Cheng68c47cb2007-01-05 07:55:56 +0000436 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
438 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000439
Evan Chengd25e9e82006-02-02 00:28:23 +0000440 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::FSIN , MVT::f64, Expand);
442 setOperationAction(ISD::FCOS , MVT::f64, Expand);
443 setOperationAction(ISD::FSIN , MVT::f32, Expand);
444 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000445
Chris Lattnera54aa942006-01-29 06:26:08 +0000446 // Expand FP immediates into loads from the stack, except for the special
447 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000448 addLegalFPImmediate(APFloat(+0.0)); // xorpd
449 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000450 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000451 // Use SSE for f32, x87 for f64.
452 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
454 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455
456 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458
459 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463
464 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
466 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000467
468 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::FSIN , MVT::f32, Expand);
470 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Nate Begemane1795842008-02-14 08:57:00 +0000472 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473 addLegalFPImmediate(APFloat(+0.0f)); // xorps
474 addLegalFPImmediate(APFloat(+0.0)); // FLD0
475 addLegalFPImmediate(APFloat(+1.0)); // FLD1
476 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
477 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
478
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000479 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000480 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
481 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000482 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000483 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000484 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000485 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
487 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000488
Owen Anderson825b72b2009-08-11 20:47:22 +0000489 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
490 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
492 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000493
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000494 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
496 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000497 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000498 addLegalFPImmediate(APFloat(+0.0)); // FLD0
499 addLegalFPImmediate(APFloat(+1.0)); // FLD1
500 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
501 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000502 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
503 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
504 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
505 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000506 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000507
Dale Johannesen59a58732007-08-05 18:49:15 +0000508 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000509 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
511 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
512 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000513 {
514 bool ignored;
515 APFloat TmpFlt(+0.0);
516 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
517 &ignored);
518 addLegalFPImmediate(TmpFlt); // FLD0
519 TmpFlt.changeSign();
520 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
521 APFloat TmpFlt2(+1.0);
522 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
523 &ignored);
524 addLegalFPImmediate(TmpFlt2); // FLD1
525 TmpFlt2.changeSign();
526 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
527 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000528
Evan Chengc7ce29b2009-02-13 22:36:38 +0000529 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
531 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000532 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000533 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000534
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000535 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
537 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
538 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000539
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FLOG, MVT::f80, Expand);
541 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
542 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
543 setOperationAction(ISD::FEXP, MVT::f80, Expand);
544 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000545
Mon P Wangf007a8b2008-11-06 05:31:54 +0000546 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000547 // (for widening) or expand (for scalarization). Then we will selectively
548 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
550 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
551 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
566 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
567 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000599 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000600 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
604 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
605 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
606 setTruncStoreAction((MVT::SimpleValueType)VT,
607 (MVT::SimpleValueType)InnerVT, Expand);
608 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
609 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
610 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000611 }
612
Evan Chengc7ce29b2009-02-13 22:36:38 +0000613 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
614 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000615 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesen76090172010-04-20 22:34:09 +0000616 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
617 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
618 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
Chris Lattnere35d9842010-07-04 22:57:10 +0000619
Dale Johannesen76090172010-04-20 22:34:09 +0000620 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000621
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
623 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
624 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
625 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000626
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
628 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
629 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
630 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000631
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
633 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000634
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 setOperationAction(ISD::AND, MVT::v8i8, Promote);
636 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
637 setOperationAction(ISD::AND, MVT::v4i16, Promote);
638 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
639 setOperationAction(ISD::AND, MVT::v2i32, Promote);
640 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
641 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000642
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 setOperationAction(ISD::OR, MVT::v8i8, Promote);
644 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
645 setOperationAction(ISD::OR, MVT::v4i16, Promote);
646 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
647 setOperationAction(ISD::OR, MVT::v2i32, Promote);
648 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
649 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000650
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
652 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
653 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
654 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
655 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
656 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
657 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000658
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
660 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
661 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
662 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
663 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
664 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000666
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
668 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
669 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000671
Owen Anderson825b72b2009-08-11 20:47:22 +0000672 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
674 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
675 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000676
Owen Anderson825b72b2009-08-11 20:47:22 +0000677 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
678 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
679 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000680
Owen Anderson825b72b2009-08-11 20:47:22 +0000681 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000682
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
684 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
685 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
686 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
687 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
689 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000690
691 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
692 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
693 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
694 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000695 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
696 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000697 }
698
Evan Cheng92722532009-03-26 23:06:32 +0000699 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
703 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
704 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
705 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
706 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
707 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
708 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
709 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
710 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
711 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
712 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
713 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000714 }
715
Evan Cheng92722532009-03-26 23:06:32 +0000716 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000717 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000718
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000719 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
720 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
722 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
723 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
724 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000725
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
727 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
728 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
729 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
730 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
731 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
732 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
733 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
734 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
735 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
736 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
737 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
738 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
739 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
740 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
741 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000742
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
744 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
745 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
746 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000747
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
750 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
751 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
752 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000753
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000754 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
755 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
756 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
757 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
759
Evan Cheng2c3ae372006-04-12 21:21:57 +0000760 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000761 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
762 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000763 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000764 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000765 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000766 // Do not attempt to custom lower non-128-bit vectors
767 if (!VT.is128BitVector())
768 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000769 setOperationAction(ISD::BUILD_VECTOR,
770 VT.getSimpleVT().SimpleTy, Custom);
771 setOperationAction(ISD::VECTOR_SHUFFLE,
772 VT.getSimpleVT().SimpleTy, Custom);
773 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
774 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000775 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000776
Owen Anderson825b72b2009-08-11 20:47:22 +0000777 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
778 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
779 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
780 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
781 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
782 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783
Nate Begemancdd1eec2008-02-12 22:51:28 +0000784 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000787 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000788
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000789 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
791 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000792 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000793
794 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000795 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000796 continue;
Eric Christopher4bd24c22010-03-30 01:04:59 +0000797
Owen Andersond6662ad2009-08-10 20:46:15 +0000798 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000799 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000800 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000801 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000802 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000804 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000808 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000809
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000811
Evan Cheng2c3ae372006-04-12 21:21:57 +0000812 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
814 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
815 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
816 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000817
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
819 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000820 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
822 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000823 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000824 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000825
Nate Begeman14d12ca2008-02-11 04:19:36 +0000826 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000827 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
828 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
829 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
830 setOperationAction(ISD::FRINT, MVT::f32, Legal);
831 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
832 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
833 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
834 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
835 setOperationAction(ISD::FRINT, MVT::f64, Legal);
836 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
837
Nate Begeman14d12ca2008-02-11 04:19:36 +0000838 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000840
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000841 // Can turn SHL into an integer multiply.
842 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000843 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000844
Nate Begeman14d12ca2008-02-11 04:19:36 +0000845 // i8 and i16 vectors are custom , because the source register and source
846 // source memory operand types are not the same width. f32 vectors are
847 // custom since the immediate controlling the insert encodes additional
848 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
850 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
851 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
852 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000853
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
855 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
856 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
857 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000858
859 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
861 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000862 }
863 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000864
Nate Begeman30a0de92008-07-17 16:51:19 +0000865 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000867 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000868
David Greene9b9838d2009-06-29 16:47:10 +0000869 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000870 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
871 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
872 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
873 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000874 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000875
Owen Anderson825b72b2009-08-11 20:47:22 +0000876 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
877 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
878 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
879 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
880 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
881 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
882 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
883 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
884 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
885 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +0000886 setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
888 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
889 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
890 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000891
892 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
894 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
895 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
896 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
897 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
898 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
899 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
900 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
901 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
902 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
903 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
904 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
905 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
906 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000907
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
909 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
910 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
911 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000912
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
914 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
915 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
916 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
917 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000918
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
920 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
921 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
922 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
923 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
924 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000925
926#if 0
927 // Not sure we want to do this since there are no 256-bit integer
928 // operations in AVX
929
930 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
931 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
933 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000934
935 // Do not attempt to custom lower non-power-of-2 vectors
936 if (!isPowerOf2_32(VT.getVectorNumElements()))
937 continue;
938
939 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
940 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
942 }
943
944 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000945 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
946 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000947 }
David Greene9b9838d2009-06-29 16:47:10 +0000948#endif
949
950#if 0
951 // Not sure we want to do this since there are no 256-bit integer
952 // operations in AVX
953
954 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
955 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
957 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000958
959 if (!VT.is256BitVector()) {
960 continue;
961 }
962 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000964 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000966 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000968 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000970 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000972 }
973
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000975#endif
976 }
977
Evan Cheng6be2c582006-04-05 23:38:46 +0000978 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000980
Bill Wendling74c37652008-12-09 22:08:41 +0000981 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000982 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000983 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000984 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000985 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000986 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000987
Eli Friedman962f5492010-06-02 19:35:46 +0000988 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
989 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000990 //
Eli Friedman962f5492010-06-02 19:35:46 +0000991 // FIXME: We really should do custom legalization for addition and
992 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
993 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000994 if (Subtarget->is64Bit()) {
995 setOperationAction(ISD::SADDO, MVT::i64, Custom);
996 setOperationAction(ISD::UADDO, MVT::i64, Custom);
997 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
998 setOperationAction(ISD::USUBO, MVT::i64, Custom);
999 setOperationAction(ISD::SMULO, MVT::i64, Custom);
1000 }
Bill Wendling41ea7e72008-11-24 19:21:46 +00001001
Evan Chengd54f2d52009-03-31 19:38:51 +00001002 if (!Subtarget->is64Bit()) {
1003 // These libcalls are not available in 32-bit.
1004 setLibcallName(RTLIB::SHL_I128, 0);
1005 setLibcallName(RTLIB::SRL_I128, 0);
1006 setLibcallName(RTLIB::SRA_I128, 0);
1007 }
1008
Evan Cheng206ee9d2006-07-07 08:33:52 +00001009 // We have target-specific dag combine patterns for the following nodes:
1010 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001011 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001012 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001013 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001014 setTargetDAGCombine(ISD::SHL);
1015 setTargetDAGCombine(ISD::SRA);
1016 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001017 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001018 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001019 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001020 if (Subtarget->is64Bit())
1021 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001022
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001023 computeRegisterProperties();
1024
Evan Cheng87ed7162006-02-14 08:25:08 +00001025 // FIXME: These should be based on subtarget info. Plus, the values should
1026 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001027 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001028 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001029 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001030 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001031 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001032}
1033
Scott Michel5b8f82e2008-03-10 15:42:14 +00001034
Owen Anderson825b72b2009-08-11 20:47:22 +00001035MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1036 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001037}
1038
1039
Evan Cheng29286502008-01-23 23:17:41 +00001040/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1041/// the desired ByVal argument alignment.
1042static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1043 if (MaxAlign == 16)
1044 return;
1045 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1046 if (VTy->getBitWidth() == 128)
1047 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001048 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1049 unsigned EltAlign = 0;
1050 getMaxByValAlign(ATy->getElementType(), EltAlign);
1051 if (EltAlign > MaxAlign)
1052 MaxAlign = EltAlign;
1053 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1054 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1055 unsigned EltAlign = 0;
1056 getMaxByValAlign(STy->getElementType(i), EltAlign);
1057 if (EltAlign > MaxAlign)
1058 MaxAlign = EltAlign;
1059 if (MaxAlign == 16)
1060 break;
1061 }
1062 }
1063 return;
1064}
1065
1066/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1067/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001068/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1069/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001070unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001071 if (Subtarget->is64Bit()) {
1072 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001073 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001074 if (TyAlign > 8)
1075 return TyAlign;
1076 return 8;
1077 }
1078
Evan Cheng29286502008-01-23 23:17:41 +00001079 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001080 if (Subtarget->hasSSE1())
1081 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001082 return Align;
1083}
Chris Lattner2b02a442007-02-25 08:29:00 +00001084
Evan Chengf0df0312008-05-15 08:39:06 +00001085/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001086/// and store operations as a result of memset, memcpy, and memmove
1087/// lowering. If DstAlign is zero that means it's safe to destination
1088/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1089/// means there isn't a need to check it against alignment requirement,
1090/// probably because the source does not need to be loaded. If
1091/// 'NonScalarIntSafe' is true, that means it's safe to return a
1092/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1093/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1094/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001095/// It returns EVT::Other if the type should be determined using generic
1096/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001097EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001098X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1099 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001100 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001101 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001102 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001103 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1104 // linux. This is because the stack realignment code can't handle certain
1105 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001106 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001107 if (NonScalarIntSafe &&
1108 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001109 if (Size >= 16 &&
1110 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001111 ((DstAlign == 0 || DstAlign >= 16) &&
1112 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001113 Subtarget->getStackAlignment() >= 16) {
1114 if (Subtarget->hasSSE2())
1115 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001116 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001117 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001118 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001119 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001120 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001121 Subtarget->hasSSE2()) {
1122 // Do not use f64 to lower memcpy if source is string constant. It's
1123 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001124 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001125 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001126 }
Evan Chengf0df0312008-05-15 08:39:06 +00001127 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001128 return MVT::i64;
1129 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001130}
1131
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001132/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1133/// current function. The returned value is a member of the
1134/// MachineJumpTableInfo::JTEntryKind enum.
1135unsigned X86TargetLowering::getJumpTableEncoding() const {
1136 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1137 // symbol.
1138 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1139 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001140 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001141
1142 // Otherwise, use the normal jump table encoding heuristics.
1143 return TargetLowering::getJumpTableEncoding();
1144}
1145
Chris Lattner589c6f62010-01-26 06:28:43 +00001146/// getPICBaseSymbol - Return the X86-32 PIC base.
1147MCSymbol *
1148X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1149 MCContext &Ctx) const {
1150 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001151 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1152 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001153}
1154
1155
Chris Lattnerc64daab2010-01-26 05:02:42 +00001156const MCExpr *
1157X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1158 const MachineBasicBlock *MBB,
1159 unsigned uid,MCContext &Ctx) const{
1160 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1161 Subtarget->isPICStyleGOT());
1162 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1163 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001164 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1165 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001166}
1167
Evan Chengcc415862007-11-09 01:32:10 +00001168/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1169/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001170SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001171 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001172 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001173 // This doesn't have DebugLoc associated with it, but is not really the
1174 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001175 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001176 return Table;
1177}
1178
Chris Lattner589c6f62010-01-26 06:28:43 +00001179/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1180/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1181/// MCExpr.
1182const MCExpr *X86TargetLowering::
1183getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1184 MCContext &Ctx) const {
1185 // X86-64 uses RIP relative addressing based on the jump table label.
1186 if (Subtarget->isPICStyleRIPRel())
1187 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1188
1189 // Otherwise, the reference is relative to the PIC base.
1190 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1191}
1192
Bill Wendlingb4202b82009-07-01 18:50:55 +00001193/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001194unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001195 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001196}
1197
Evan Chengdee81012010-07-26 21:50:05 +00001198std::pair<const TargetRegisterClass*, uint8_t>
1199X86TargetLowering::findRepresentativeClass(EVT VT) const{
1200 const TargetRegisterClass *RRC = 0;
1201 uint8_t Cost = 1;
1202 switch (VT.getSimpleVT().SimpleTy) {
1203 default:
1204 return TargetLowering::findRepresentativeClass(VT);
1205 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1206 RRC = (Subtarget->is64Bit()
1207 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1208 break;
1209 case MVT::v8i8: case MVT::v4i16:
1210 case MVT::v2i32: case MVT::v1i64:
1211 RRC = X86::VR64RegisterClass;
1212 break;
1213 case MVT::f32: case MVT::f64:
1214 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1215 case MVT::v4f32: case MVT::v2f64:
1216 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1217 case MVT::v4f64:
1218 RRC = X86::VR128RegisterClass;
1219 break;
1220 }
1221 return std::make_pair(RRC, Cost);
1222}
1223
Evan Cheng70017e42010-07-24 00:39:05 +00001224unsigned
1225X86TargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
1226 MachineFunction &MF) const {
1227 unsigned FPDiff = RegInfo->hasFP(MF) ? 1 : 0;
1228 switch (RC->getID()) {
1229 default:
1230 return 0;
1231 case X86::GR32RegClassID:
1232 return 4 - FPDiff;
1233 case X86::GR64RegClassID:
1234 return 8 - FPDiff;
1235 case X86::VR128RegClassID:
1236 return Subtarget->is64Bit() ? 10 : 4;
1237 case X86::VR64RegClassID:
1238 return 4;
1239 }
1240}
1241
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001242bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1243 unsigned &Offset) const {
1244 if (!Subtarget->isTargetLinux())
1245 return false;
1246
1247 if (Subtarget->is64Bit()) {
1248 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1249 Offset = 0x28;
1250 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1251 AddressSpace = 256;
1252 else
1253 AddressSpace = 257;
1254 } else {
1255 // %gs:0x14 on i386
1256 Offset = 0x14;
1257 AddressSpace = 256;
1258 }
1259 return true;
1260}
1261
1262
Chris Lattner2b02a442007-02-25 08:29:00 +00001263//===----------------------------------------------------------------------===//
1264// Return Value Calling Convention Implementation
1265//===----------------------------------------------------------------------===//
1266
Chris Lattner59ed56b2007-02-28 04:55:35 +00001267#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001268
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001269bool
1270X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001271 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001272 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001273 SmallVector<CCValAssign, 16> RVLocs;
1274 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001275 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001276 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001277}
1278
Dan Gohman98ca4f22009-08-05 01:29:28 +00001279SDValue
1280X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001281 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001282 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001283 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001284 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001285 MachineFunction &MF = DAG.getMachineFunction();
1286 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001287
Chris Lattner9774c912007-02-27 05:28:59 +00001288 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001289 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1290 RVLocs, *DAG.getContext());
1291 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001292
Evan Chengdcea1632010-02-04 02:40:39 +00001293 // Add the regs to the liveout set for the function.
1294 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1295 for (unsigned i = 0; i != RVLocs.size(); ++i)
1296 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1297 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001298
Dan Gohman475871a2008-07-27 21:46:04 +00001299 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001300
Dan Gohman475871a2008-07-27 21:46:04 +00001301 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001302 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1303 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001304 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1305 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001306
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001307 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001308 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1309 CCValAssign &VA = RVLocs[i];
1310 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001311 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001312 EVT ValVT = ValToCopy.getValueType();
1313
1314 // If this is x86-64, and we disabled SSE, we can't return FP values
1315 if ((ValVT == MVT::f32 || ValVT == MVT::f64) &&
1316 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
1317 report_fatal_error("SSE register return with SSE disabled");
1318 }
1319 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1320 // llvm-gcc has never done it right and no one has noticed, so this
1321 // should be OK for now.
1322 if (ValVT == MVT::f64 &&
Chris Lattner83069682010-08-26 05:51:22 +00001323 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001324 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001325
Chris Lattner447ff682008-03-11 03:23:40 +00001326 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1327 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001328 if (VA.getLocReg() == X86::ST0 ||
1329 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001330 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1331 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001332 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001333 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001334 RetOps.push_back(ValToCopy);
1335 // Don't emit a copytoreg.
1336 continue;
1337 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001338
Evan Cheng242b38b2009-02-23 09:03:22 +00001339 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1340 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001341 if (Subtarget->is64Bit()) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001342 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001343 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001344 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Eric Christopher90eb4022010-07-22 00:26:08 +00001345 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1346 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001347
1348 // If we don't have SSE2 available, convert to v4f32 so the generated
1349 // register is legal.
1350 if (!Subtarget->hasSSE2())
1351 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,ValToCopy);
1352 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001353 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001354 }
Chris Lattner97a2a562010-08-26 05:24:29 +00001355
Dale Johannesendd64c412009-02-04 00:33:20 +00001356 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001357 Flag = Chain.getValue(1);
1358 }
Dan Gohman61a92132008-04-21 23:59:07 +00001359
1360 // The x86-64 ABI for returning structs by value requires that we copy
1361 // the sret argument into %rax for the return. We saved the argument into
1362 // a virtual register in the entry block, so now we copy the value out
1363 // and into %rax.
1364 if (Subtarget->is64Bit() &&
1365 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1366 MachineFunction &MF = DAG.getMachineFunction();
1367 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1368 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001369 assert(Reg &&
1370 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001371 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001372
Dale Johannesendd64c412009-02-04 00:33:20 +00001373 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001374 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001375
1376 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001377 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001378 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001379
Chris Lattner447ff682008-03-11 03:23:40 +00001380 RetOps[0] = Chain; // Update chain.
1381
1382 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001383 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001384 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001385
1386 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001387 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001388}
1389
Dan Gohman98ca4f22009-08-05 01:29:28 +00001390/// LowerCallResult - Lower the result values of a call into the
1391/// appropriate copies out of appropriate physical registers.
1392///
1393SDValue
1394X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001395 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001396 const SmallVectorImpl<ISD::InputArg> &Ins,
1397 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001398 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001399
Chris Lattnere32bbf62007-02-28 07:09:55 +00001400 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001401 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001402 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001403 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001404 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001405 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001406
Chris Lattner3085e152007-02-25 08:59:22 +00001407 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001408 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001409 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001410 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001411
Torok Edwin3f142c32009-02-01 18:15:56 +00001412 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001413 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001414 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001415 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001416 }
1417
Evan Cheng79fb3b42009-02-20 20:43:02 +00001418 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001419
1420 // If this is a call to a function that returns an fp value on the floating
1421 // point stack, we must guarantee the the value is popped from the stack, so
1422 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1423 // if the return value is not used. We use the FpGET_ST0 instructions
1424 // instead.
1425 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1426 // If we prefer to use the value in xmm registers, copy it out as f80 and
1427 // use a truncate to move it from fp stack reg to xmm reg.
1428 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1429 bool isST0 = VA.getLocReg() == X86::ST0;
1430 unsigned Opc = 0;
1431 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1432 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1433 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1434 SDValue Ops[] = { Chain, InFlag };
1435 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Flag,
1436 Ops, 2), 1);
1437 Val = Chain.getValue(0);
1438
1439 // Round the f80 to the right size, which also moves it to the appropriate
1440 // xmm register.
1441 if (CopyVT != VA.getValVT())
1442 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1443 // This truncation won't change the value.
1444 DAG.getIntPtrConstant(1));
1445 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001446 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1447 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1448 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001449 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001450 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001451 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1452 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001453 } else {
1454 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001455 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001456 Val = Chain.getValue(0);
1457 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001458 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1459 } else {
1460 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1461 CopyVT, InFlag).getValue(1);
1462 Val = Chain.getValue(0);
1463 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001464 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001465 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001466 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001467
Dan Gohman98ca4f22009-08-05 01:29:28 +00001468 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001469}
1470
1471
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001472//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001473// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001474//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001475// StdCall calling convention seems to be standard for many Windows' API
1476// routines and around. It differs from C calling convention just a little:
1477// callee should clean up the stack, not caller. Symbols should be also
1478// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001479// For info on fast calling convention see Fast Calling Convention (tail call)
1480// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001481
Dan Gohman98ca4f22009-08-05 01:29:28 +00001482/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001483/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001484static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1485 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001486 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001487
Dan Gohman98ca4f22009-08-05 01:29:28 +00001488 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001489}
1490
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001491/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001492/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001493static bool
1494ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1495 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001496 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001497
Dan Gohman98ca4f22009-08-05 01:29:28 +00001498 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001499}
1500
Dan Gohman095cc292008-09-13 01:54:27 +00001501/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1502/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001503CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001504 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001505 if (CC == CallingConv::GHC)
1506 return CC_X86_64_GHC;
1507 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001508 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001509 else
1510 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001511 }
1512
Gordon Henriksen86737662008-01-05 16:56:59 +00001513 if (CC == CallingConv::X86_FastCall)
1514 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001515 else if (CC == CallingConv::X86_ThisCall)
1516 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001517 else if (CC == CallingConv::Fast)
1518 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001519 else if (CC == CallingConv::GHC)
1520 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001521 else
1522 return CC_X86_32_C;
1523}
1524
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001525/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1526/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001527/// the specific parameter attribute. The copy will be passed as a byval
1528/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001529static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001530CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001531 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1532 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001533 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001534 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001535 /*isVolatile*/false, /*AlwaysInline=*/true,
1536 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001537}
1538
Chris Lattner29689432010-03-11 00:22:57 +00001539/// IsTailCallConvention - Return true if the calling convention is one that
1540/// supports tail call optimization.
1541static bool IsTailCallConvention(CallingConv::ID CC) {
1542 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1543}
1544
Evan Cheng0c439eb2010-01-27 00:07:07 +00001545/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1546/// a tailcall target by changing its ABI.
1547static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001548 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001549}
1550
Dan Gohman98ca4f22009-08-05 01:29:28 +00001551SDValue
1552X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001553 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001554 const SmallVectorImpl<ISD::InputArg> &Ins,
1555 DebugLoc dl, SelectionDAG &DAG,
1556 const CCValAssign &VA,
1557 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001558 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001559 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001560 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001561 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001562 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001563 EVT ValVT;
1564
1565 // If value is passed by pointer we have address passed instead of the value
1566 // itself.
1567 if (VA.getLocInfo() == CCValAssign::Indirect)
1568 ValVT = VA.getLocVT();
1569 else
1570 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001571
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001572 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001573 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001574 // In case of tail call optimization mark all arguments mutable. Since they
1575 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001576 if (Flags.isByVal()) {
1577 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001578 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001579 return DAG.getFrameIndex(FI, getPointerTy());
1580 } else {
1581 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001582 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001583 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1584 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001585 PseudoSourceValue::getFixedStack(FI), 0,
1586 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001587 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001588}
1589
Dan Gohman475871a2008-07-27 21:46:04 +00001590SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001591X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001592 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001593 bool isVarArg,
1594 const SmallVectorImpl<ISD::InputArg> &Ins,
1595 DebugLoc dl,
1596 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001597 SmallVectorImpl<SDValue> &InVals)
1598 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001599 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001600 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001601
Gordon Henriksen86737662008-01-05 16:56:59 +00001602 const Function* Fn = MF.getFunction();
1603 if (Fn->hasExternalLinkage() &&
1604 Subtarget->isTargetCygMing() &&
1605 Fn->getName() == "main")
1606 FuncInfo->setForceFramePointer(true);
1607
Evan Cheng1bc78042006-04-26 01:20:17 +00001608 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001609 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001610 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001611
Chris Lattner29689432010-03-11 00:22:57 +00001612 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1613 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001614
Chris Lattner638402b2007-02-28 07:00:42 +00001615 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001616 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001617 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1618 ArgLocs, *DAG.getContext());
1619 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001620
Chris Lattnerf39f7712007-02-28 05:46:49 +00001621 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001622 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001623 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1624 CCValAssign &VA = ArgLocs[i];
1625 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1626 // places.
1627 assert(VA.getValNo() != LastVal &&
1628 "Don't support value assigned to multiple locs yet");
1629 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001630
Chris Lattnerf39f7712007-02-28 05:46:49 +00001631 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001632 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001633 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001634 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001635 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001636 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001637 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001638 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001639 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001640 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001641 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001642 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1643 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001644 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001645 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001646 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1647 RC = X86::VR64RegisterClass;
1648 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001649 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001650
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001651 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001652 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001653
Chris Lattnerf39f7712007-02-28 05:46:49 +00001654 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1655 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1656 // right size.
1657 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001658 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001659 DAG.getValueType(VA.getValVT()));
1660 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001661 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001662 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001663 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001664 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001665
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001666 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001667 // Handle MMX values passed in XMM regs.
1668 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001669 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1670 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001671 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1672 } else
1673 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001674 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001675 } else {
1676 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001677 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001678 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001679
1680 // If value is passed via pointer - do a load.
1681 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001682 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1683 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001684
Dan Gohman98ca4f22009-08-05 01:29:28 +00001685 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001686 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001687
Dan Gohman61a92132008-04-21 23:59:07 +00001688 // The x86-64 ABI for returning structs by value requires that we copy
1689 // the sret argument into %rax for the return. Save the argument into
1690 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001691 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001692 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1693 unsigned Reg = FuncInfo->getSRetReturnReg();
1694 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001695 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001696 FuncInfo->setSRetReturnReg(Reg);
1697 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001698 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001699 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001700 }
1701
Chris Lattnerf39f7712007-02-28 05:46:49 +00001702 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001703 // Align stack specially for tail calls.
1704 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001705 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001706
Evan Cheng1bc78042006-04-26 01:20:17 +00001707 // If the function takes variable number of arguments, make a frame index for
1708 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001709 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001710 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1711 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001712 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001713 }
1714 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001715 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1716
1717 // FIXME: We should really autogenerate these arrays
1718 static const unsigned GPR64ArgRegsWin64[] = {
1719 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001720 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001721 static const unsigned XMMArgRegsWin64[] = {
1722 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1723 };
1724 static const unsigned GPR64ArgRegs64Bit[] = {
1725 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1726 };
1727 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001728 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1729 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1730 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001731 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1732
1733 if (IsWin64) {
1734 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1735 GPR64ArgRegs = GPR64ArgRegsWin64;
1736 XMMArgRegs = XMMArgRegsWin64;
1737 } else {
1738 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1739 GPR64ArgRegs = GPR64ArgRegs64Bit;
1740 XMMArgRegs = XMMArgRegs64Bit;
1741 }
1742 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1743 TotalNumIntRegs);
1744 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1745 TotalNumXMMRegs);
1746
Devang Patel578efa92009-06-05 21:57:13 +00001747 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001748 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001749 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001750 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001751 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001752 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001753 // Kernel mode asks for SSE to be disabled, so don't push them
1754 // on the stack.
1755 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001756
Gordon Henriksen86737662008-01-05 16:56:59 +00001757 // For X86-64, if there are vararg parameters that are passed via
1758 // registers, then we must store them to their spots on the stack so they
1759 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001760 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1761 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1762 FuncInfo->setRegSaveFrameIndex(
1763 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1764 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001765
Gordon Henriksen86737662008-01-05 16:56:59 +00001766 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001767 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001768 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1769 getPointerTy());
1770 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001771 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001772 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1773 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001774 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1775 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001776 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001777 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001778 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001779 PseudoSourceValue::getFixedStack(
1780 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001781 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001782 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001783 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001784 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001785
Dan Gohmanface41a2009-08-16 21:24:25 +00001786 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1787 // Now store the XMM (fp + vector) parameter registers.
1788 SmallVector<SDValue, 11> SaveXMMOps;
1789 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001790
Dan Gohmanface41a2009-08-16 21:24:25 +00001791 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1792 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1793 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001794
Dan Gohman1e93df62010-04-17 14:41:14 +00001795 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1796 FuncInfo->getRegSaveFrameIndex()));
1797 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1798 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001799
Dan Gohmanface41a2009-08-16 21:24:25 +00001800 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1801 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1802 X86::VR128RegisterClass);
1803 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1804 SaveXMMOps.push_back(Val);
1805 }
1806 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1807 MVT::Other,
1808 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001809 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001810
1811 if (!MemOps.empty())
1812 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1813 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001814 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001815 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001816
Gordon Henriksen86737662008-01-05 16:56:59 +00001817 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001818 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001819 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001820 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001821 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001822 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001823 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001824 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001825 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001826
Gordon Henriksen86737662008-01-05 16:56:59 +00001827 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001828 // RegSaveFrameIndex is X86-64 only.
1829 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001830 if (CallConv == CallingConv::X86_FastCall ||
1831 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001832 // fastcc functions can't have varargs.
1833 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001834 }
Evan Cheng25caf632006-05-23 21:06:34 +00001835
Dan Gohman98ca4f22009-08-05 01:29:28 +00001836 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001837}
1838
Dan Gohman475871a2008-07-27 21:46:04 +00001839SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001840X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1841 SDValue StackPtr, SDValue Arg,
1842 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001843 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001844 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001845 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001846 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001847 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001848 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001849 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001850 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001851 }
Dale Johannesenace16102009-02-03 19:33:06 +00001852 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001853 PseudoSourceValue::getStack(), LocMemOffset,
1854 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001855}
1856
Bill Wendling64e87322009-01-16 19:25:27 +00001857/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001858/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001859SDValue
1860X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001861 SDValue &OutRetAddr, SDValue Chain,
1862 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001863 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001864 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001865 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001866 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001867
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001868 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001869 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001870 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001871}
1872
1873/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1874/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001875static SDValue
1876EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001877 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001878 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001879 // Store the return address to the appropriate stack slot.
1880 if (!FPDiff) return Chain;
1881 // Calculate the new stack slot for the return address.
1882 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001883 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001884 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001885 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001886 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001887 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001888 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1889 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001890 return Chain;
1891}
1892
Dan Gohman98ca4f22009-08-05 01:29:28 +00001893SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001894X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001895 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001896 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001897 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001898 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001899 const SmallVectorImpl<ISD::InputArg> &Ins,
1900 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001901 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001902 MachineFunction &MF = DAG.getMachineFunction();
1903 bool Is64Bit = Subtarget->is64Bit();
1904 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001905 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001906
Evan Cheng5f941932010-02-05 02:21:12 +00001907 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001908 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001909 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1910 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001911 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001912
1913 // Sibcalls are automatically detected tailcalls which do not require
1914 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001915 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001916 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001917
1918 if (isTailCall)
1919 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001920 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001921
Chris Lattner29689432010-03-11 00:22:57 +00001922 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1923 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001924
Chris Lattner638402b2007-02-28 07:00:42 +00001925 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001926 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001927 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1928 ArgLocs, *DAG.getContext());
1929 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001930
Chris Lattner423c5f42007-02-28 05:31:48 +00001931 // Get a count of how many bytes are to be pushed on the stack.
1932 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001933 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001934 // This is a sibcall. The memory operands are available in caller's
1935 // own caller's stack.
1936 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001937 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001938 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001939
Gordon Henriksen86737662008-01-05 16:56:59 +00001940 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001941 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001942 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001943 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001944 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1945 FPDiff = NumBytesCallerPushed - NumBytes;
1946
1947 // Set the delta of movement of the returnaddr stackslot.
1948 // But only set if delta is greater than previous delta.
1949 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1950 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1951 }
1952
Evan Chengf22f9b32010-02-06 03:28:46 +00001953 if (!IsSibcall)
1954 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001955
Dan Gohman475871a2008-07-27 21:46:04 +00001956 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001957 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001958 if (isTailCall && FPDiff)
1959 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1960 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001961
Dan Gohman475871a2008-07-27 21:46:04 +00001962 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1963 SmallVector<SDValue, 8> MemOpChains;
1964 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001965
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001966 // Walk the register/memloc assignments, inserting copies/loads. In the case
1967 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001968 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1969 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001970 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001971 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001972 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001973 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001974
Chris Lattner423c5f42007-02-28 05:31:48 +00001975 // Promote the value if needed.
1976 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001977 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001978 case CCValAssign::Full: break;
1979 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001980 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001981 break;
1982 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001983 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001984 break;
1985 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001986 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1987 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001988 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1989 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1990 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001991 } else
1992 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1993 break;
1994 case CCValAssign::BCvt:
1995 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001996 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001997 case CCValAssign::Indirect: {
1998 // Store the argument.
1999 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002000 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002001 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00002002 PseudoSourceValue::getFixedStack(FI), 0,
2003 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002004 Arg = SpillSlot;
2005 break;
2006 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002007 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002008
Chris Lattner423c5f42007-02-28 05:31:48 +00002009 if (VA.isRegLoc()) {
2010 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002011 if (isVarArg && Subtarget->isTargetWin64()) {
2012 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2013 // shadow reg if callee is a varargs function.
2014 unsigned ShadowReg = 0;
2015 switch (VA.getLocReg()) {
2016 case X86::XMM0: ShadowReg = X86::RCX; break;
2017 case X86::XMM1: ShadowReg = X86::RDX; break;
2018 case X86::XMM2: ShadowReg = X86::R8; break;
2019 case X86::XMM3: ShadowReg = X86::R9; break;
2020 }
2021 if (ShadowReg)
2022 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
2023 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002024 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002025 assert(VA.isMemLoc());
2026 if (StackPtr.getNode() == 0)
2027 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2028 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2029 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002030 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002031 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002032
Evan Cheng32fe1032006-05-25 00:59:30 +00002033 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002034 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002035 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002036
Evan Cheng347d5f72006-04-28 21:29:37 +00002037 // Build a sequence of copy-to-reg nodes chained together with token chain
2038 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002039 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002040 // Tail call byval lowering might overwrite argument registers so in case of
2041 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002042 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002043 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002044 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002045 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002046 InFlag = Chain.getValue(1);
2047 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002048
Chris Lattner88e1fd52009-07-09 04:24:46 +00002049 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002050 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2051 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002052 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002053 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2054 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002055 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002056 InFlag);
2057 InFlag = Chain.getValue(1);
2058 } else {
2059 // If we are tail calling and generating PIC/GOT style code load the
2060 // address of the callee into ECX. The value in ecx is used as target of
2061 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2062 // for tail calls on PIC/GOT architectures. Normally we would just put the
2063 // address of GOT into ebx and then call target@PLT. But for tail calls
2064 // ebx would be restored (since ebx is callee saved) before jumping to the
2065 // target@PLT.
2066
2067 // Note: The actual moving to ECX is done further down.
2068 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2069 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2070 !G->getGlobal()->hasProtectedVisibility())
2071 Callee = LowerGlobalAddress(Callee, DAG);
2072 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002073 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002074 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002075 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002076
Nate Begemanc8ea6732010-07-21 20:49:52 +00002077 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002078 // From AMD64 ABI document:
2079 // For calls that may call functions that use varargs or stdargs
2080 // (prototype-less calls or calls to functions containing ellipsis (...) in
2081 // the declaration) %al is used as hidden argument to specify the number
2082 // of SSE registers used. The contents of %al do not need to match exactly
2083 // the number of registers, but must be an ubound on the number of SSE
2084 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002085
Gordon Henriksen86737662008-01-05 16:56:59 +00002086 // Count the number of XMM registers allocated.
2087 static const unsigned XMMArgRegs[] = {
2088 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2089 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2090 };
2091 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00002092 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002093 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002094
Dale Johannesendd64c412009-02-04 00:33:20 +00002095 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002096 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002097 InFlag = Chain.getValue(1);
2098 }
2099
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002100
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002101 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002102 if (isTailCall) {
2103 // Force all the incoming stack arguments to be loaded from the stack
2104 // before any new outgoing arguments are stored to the stack, because the
2105 // outgoing stack slots may alias the incoming argument stack slots, and
2106 // the alias isn't otherwise explicit. This is slightly more conservative
2107 // than necessary, because it means that each store effectively depends
2108 // on every argument instead of just those arguments it would clobber.
2109 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2110
Dan Gohman475871a2008-07-27 21:46:04 +00002111 SmallVector<SDValue, 8> MemOpChains2;
2112 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002113 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002114 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002115 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002116 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002117 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2118 CCValAssign &VA = ArgLocs[i];
2119 if (VA.isRegLoc())
2120 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002121 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002122 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002124 // Create frame index.
2125 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002126 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002127 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002128 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002129
Duncan Sands276dcbd2008-03-21 09:14:45 +00002130 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002131 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002132 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002133 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002134 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002135 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002136 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002137
Dan Gohman98ca4f22009-08-05 01:29:28 +00002138 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2139 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002140 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002141 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002142 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002143 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002144 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002145 PseudoSourceValue::getFixedStack(FI), 0,
2146 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002147 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002148 }
2149 }
2150
2151 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002152 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002153 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002154
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002155 // Copy arguments to their registers.
2156 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002157 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002158 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002159 InFlag = Chain.getValue(1);
2160 }
Dan Gohman475871a2008-07-27 21:46:04 +00002161 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002162
Gordon Henriksen86737662008-01-05 16:56:59 +00002163 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002164 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002165 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002166 }
2167
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002168 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2169 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2170 // In the 64-bit large code model, we have to make all calls
2171 // through a register, since the call instruction's 32-bit
2172 // pc-relative offset may not be large enough to hold the whole
2173 // address.
2174 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002175 // If the callee is a GlobalAddress node (quite common, every direct call
2176 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2177 // it.
2178
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002179 // We should use extra load for direct calls to dllimported functions in
2180 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002181 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002182 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002183 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002184
Chris Lattner48a7d022009-07-09 05:02:21 +00002185 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2186 // external symbols most go through the PLT in PIC mode. If the symbol
2187 // has hidden or protected visibility, or if it is static or local, then
2188 // we don't need to use the PLT - we can directly call it.
2189 if (Subtarget->isTargetELF() &&
2190 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002191 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002192 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002193 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002194 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2195 Subtarget->getDarwinVers() < 9) {
2196 // PC-relative references to external symbols should go through $stub,
2197 // unless we're building with the leopard linker or later, which
2198 // automatically synthesizes these stubs.
2199 OpFlags = X86II::MO_DARWIN_STUB;
2200 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002201
Devang Patel0d881da2010-07-06 22:08:15 +00002202 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002203 G->getOffset(), OpFlags);
2204 }
Bill Wendling056292f2008-09-16 21:48:12 +00002205 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002206 unsigned char OpFlags = 0;
2207
2208 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2209 // symbols should go through the PLT.
2210 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002211 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002212 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002213 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002214 Subtarget->getDarwinVers() < 9) {
2215 // PC-relative references to external symbols should go through $stub,
2216 // unless we're building with the leopard linker or later, which
2217 // automatically synthesizes these stubs.
2218 OpFlags = X86II::MO_DARWIN_STUB;
2219 }
Eric Christopherfd179292009-08-27 18:07:15 +00002220
Chris Lattner48a7d022009-07-09 05:02:21 +00002221 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2222 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002223 }
2224
Chris Lattnerd96d0722007-02-25 06:40:16 +00002225 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002226 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002227 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002228
Evan Chengf22f9b32010-02-06 03:28:46 +00002229 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002230 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2231 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002232 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002233 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002234
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002235 Ops.push_back(Chain);
2236 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002237
Dan Gohman98ca4f22009-08-05 01:29:28 +00002238 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002239 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002240
Gordon Henriksen86737662008-01-05 16:56:59 +00002241 // Add argument registers to the end of the list so that they are known live
2242 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002243 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2244 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2245 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002246
Evan Cheng586ccac2008-03-18 23:36:35 +00002247 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002248 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002249 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2250
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002251 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
2252 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64())
Owen Anderson825b72b2009-08-11 20:47:22 +00002253 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002254
Gabor Greifba36cb52008-08-28 21:40:38 +00002255 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002256 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002257
Dan Gohman98ca4f22009-08-05 01:29:28 +00002258 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002259 // We used to do:
2260 //// If this is the first return lowered for this function, add the regs
2261 //// to the liveout set for the function.
2262 // This isn't right, although it's probably harmless on x86; liveouts
2263 // should be computed from returns not tail calls. Consider a void
2264 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002265 return DAG.getNode(X86ISD::TC_RETURN, dl,
2266 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002267 }
2268
Dale Johannesenace16102009-02-03 19:33:06 +00002269 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002270 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002271
Chris Lattner2d297092006-05-23 18:50:38 +00002272 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002273 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002274 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002275 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002276 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002277 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002278 // pops the hidden struct pointer, so we have to push it back.
2279 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002280 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002281 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002282 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002283
Gordon Henriksenae636f82008-01-03 16:47:34 +00002284 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002285 if (!IsSibcall) {
2286 Chain = DAG.getCALLSEQ_END(Chain,
2287 DAG.getIntPtrConstant(NumBytes, true),
2288 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2289 true),
2290 InFlag);
2291 InFlag = Chain.getValue(1);
2292 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002293
Chris Lattner3085e152007-02-25 08:59:22 +00002294 // Handle result values, copying them out of physregs into vregs that we
2295 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002296 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2297 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002298}
2299
Evan Cheng25ab6902006-09-08 06:48:29 +00002300
2301//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002302// Fast Calling Convention (tail call) implementation
2303//===----------------------------------------------------------------------===//
2304
2305// Like std call, callee cleans arguments, convention except that ECX is
2306// reserved for storing the tail called function address. Only 2 registers are
2307// free for argument passing (inreg). Tail call optimization is performed
2308// provided:
2309// * tailcallopt is enabled
2310// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002311// On X86_64 architecture with GOT-style position independent code only local
2312// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002313// To keep the stack aligned according to platform abi the function
2314// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2315// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002316// If a tail called function callee has more arguments than the caller the
2317// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002318// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002319// original REtADDR, but before the saved framepointer or the spilled registers
2320// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2321// stack layout:
2322// arg1
2323// arg2
2324// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002325// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002326// move area ]
2327// (possible EBP)
2328// ESI
2329// EDI
2330// local1 ..
2331
2332/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2333/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002334unsigned
2335X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2336 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002337 MachineFunction &MF = DAG.getMachineFunction();
2338 const TargetMachine &TM = MF.getTarget();
2339 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2340 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002341 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002342 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002343 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002344 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2345 // Number smaller than 12 so just add the difference.
2346 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2347 } else {
2348 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002349 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002350 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002351 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002352 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002353}
2354
Evan Cheng5f941932010-02-05 02:21:12 +00002355/// MatchingStackOffset - Return true if the given stack call argument is
2356/// already available in the same position (relatively) of the caller's
2357/// incoming argument stack.
2358static
2359bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2360 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2361 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002362 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2363 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002364 if (Arg.getOpcode() == ISD::CopyFromReg) {
2365 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2366 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2367 return false;
2368 MachineInstr *Def = MRI->getVRegDef(VR);
2369 if (!Def)
2370 return false;
2371 if (!Flags.isByVal()) {
2372 if (!TII->isLoadFromStackSlot(Def, FI))
2373 return false;
2374 } else {
2375 unsigned Opcode = Def->getOpcode();
2376 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2377 Def->getOperand(1).isFI()) {
2378 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002379 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002380 } else
2381 return false;
2382 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002383 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2384 if (Flags.isByVal())
2385 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002386 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002387 // define @foo(%struct.X* %A) {
2388 // tail call @bar(%struct.X* byval %A)
2389 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002390 return false;
2391 SDValue Ptr = Ld->getBasePtr();
2392 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2393 if (!FINode)
2394 return false;
2395 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002396 } else
2397 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002398
Evan Cheng4cae1332010-03-05 08:38:04 +00002399 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002400 if (!MFI->isFixedObjectIndex(FI))
2401 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002402 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002403}
2404
Dan Gohman98ca4f22009-08-05 01:29:28 +00002405/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2406/// for tail call optimization. Targets which want to do tail call
2407/// optimization should implement this function.
2408bool
2409X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002410 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002411 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002412 bool isCalleeStructRet,
2413 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002414 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002415 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002416 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002417 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002418 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002419 CalleeCC != CallingConv::C)
2420 return false;
2421
Evan Cheng7096ae42010-01-29 06:45:59 +00002422 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002423 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002424 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002425 CallingConv::ID CallerCC = CallerF->getCallingConv();
2426 bool CCMatch = CallerCC == CalleeCC;
2427
Dan Gohman1797ed52010-02-08 20:27:50 +00002428 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002429 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002430 return true;
2431 return false;
2432 }
2433
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002434 // Look for obvious safe cases to perform tail call optimization that do not
2435 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002436
Evan Cheng2c12cb42010-03-26 16:26:03 +00002437 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2438 // emit a special epilogue.
2439 if (RegInfo->needsStackRealignment(MF))
2440 return false;
2441
Eric Christopher90eb4022010-07-22 00:26:08 +00002442 // Do not sibcall optimize vararg calls unless the call site is not passing
2443 // any arguments.
Evan Cheng3c262ee2010-03-26 02:13:13 +00002444 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002445 return false;
2446
Evan Chenga375d472010-03-15 18:54:48 +00002447 // Also avoid sibcall optimization if either caller or callee uses struct
2448 // return semantics.
2449 if (isCalleeStructRet || isCallerStructRet)
2450 return false;
2451
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002452 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2453 // Therefore if it's not used by the call it is not safe to optimize this into
2454 // a sibcall.
2455 bool Unused = false;
2456 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2457 if (!Ins[i].Used) {
2458 Unused = true;
2459 break;
2460 }
2461 }
2462 if (Unused) {
2463 SmallVector<CCValAssign, 16> RVLocs;
2464 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2465 RVLocs, *DAG.getContext());
2466 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002467 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002468 CCValAssign &VA = RVLocs[i];
2469 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2470 return false;
2471 }
2472 }
2473
Evan Cheng13617962010-04-30 01:12:32 +00002474 // If the calling conventions do not match, then we'd better make sure the
2475 // results are returned in the same way as what the caller expects.
2476 if (!CCMatch) {
2477 SmallVector<CCValAssign, 16> RVLocs1;
2478 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2479 RVLocs1, *DAG.getContext());
2480 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2481
2482 SmallVector<CCValAssign, 16> RVLocs2;
2483 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2484 RVLocs2, *DAG.getContext());
2485 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2486
2487 if (RVLocs1.size() != RVLocs2.size())
2488 return false;
2489 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2490 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2491 return false;
2492 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2493 return false;
2494 if (RVLocs1[i].isRegLoc()) {
2495 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2496 return false;
2497 } else {
2498 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2499 return false;
2500 }
2501 }
2502 }
2503
Evan Chenga6bff982010-01-30 01:22:00 +00002504 // If the callee takes no arguments then go on to check the results of the
2505 // call.
2506 if (!Outs.empty()) {
2507 // Check if stack adjustment is needed. For now, do not do this if any
2508 // argument is passed on the stack.
2509 SmallVector<CCValAssign, 16> ArgLocs;
2510 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2511 ArgLocs, *DAG.getContext());
2512 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002513 if (CCInfo.getNextStackOffset()) {
2514 MachineFunction &MF = DAG.getMachineFunction();
2515 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2516 return false;
2517 if (Subtarget->isTargetWin64())
2518 // Win64 ABI has additional complications.
2519 return false;
2520
2521 // Check if the arguments are already laid out in the right way as
2522 // the caller's fixed stack objects.
2523 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002524 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2525 const X86InstrInfo *TII =
2526 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002527 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2528 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002529 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002530 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002531 if (VA.getLocInfo() == CCValAssign::Indirect)
2532 return false;
2533 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002534 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2535 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002536 return false;
2537 }
2538 }
2539 }
Evan Cheng9c044672010-05-29 01:35:22 +00002540
2541 // If the tailcall address may be in a register, then make sure it's
2542 // possible to register allocate for it. In 32-bit, the call address can
2543 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002544 // callee-saved registers are restored. These happen to be the same
2545 // registers used to pass 'inreg' arguments so watch out for those.
2546 if (!Subtarget->is64Bit() &&
2547 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002548 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002549 unsigned NumInRegs = 0;
2550 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2551 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002552 if (!VA.isRegLoc())
2553 continue;
2554 unsigned Reg = VA.getLocReg();
2555 switch (Reg) {
2556 default: break;
2557 case X86::EAX: case X86::EDX: case X86::ECX:
2558 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002559 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002560 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002561 }
2562 }
2563 }
Evan Chenga6bff982010-01-30 01:22:00 +00002564 }
Evan Chengb1712452010-01-27 06:25:16 +00002565
Evan Cheng86809cc2010-02-03 03:28:02 +00002566 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002567}
2568
Dan Gohman3df24e62008-09-03 23:12:08 +00002569FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002570X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2571 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002572}
2573
2574
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002575//===----------------------------------------------------------------------===//
2576// Other Lowering Hooks
2577//===----------------------------------------------------------------------===//
2578
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002579static bool isTargetShuffle(unsigned Opcode) {
2580 switch(Opcode) {
2581 default: return false;
2582 case X86ISD::PSHUFD:
2583 case X86ISD::PSHUFHW:
2584 case X86ISD::PSHUFLW:
2585 case X86ISD::SHUFPD:
2586 case X86ISD::SHUFPS:
2587 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002588 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002589 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002590 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002591 case X86ISD::MOVSS:
2592 case X86ISD::MOVSD:
2593 case X86ISD::PUNPCKLDQ:
2594 return true;
2595 }
2596 return false;
2597}
2598
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002599static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002600 SDValue V1, SelectionDAG &DAG) {
2601 switch(Opc) {
2602 default: llvm_unreachable("Unknown x86 shuffle node");
2603 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002604 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002605 return DAG.getNode(Opc, dl, VT, V1);
2606 }
2607
2608 return SDValue();
2609}
2610
2611static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002612 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002613 switch(Opc) {
2614 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002615 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002616 case X86ISD::PSHUFHW:
2617 case X86ISD::PSHUFLW:
2618 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2619 }
2620
2621 return SDValue();
2622}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002623
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002624static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2625 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2626 switch(Opc) {
2627 default: llvm_unreachable("Unknown x86 shuffle node");
2628 case X86ISD::SHUFPD:
2629 case X86ISD::SHUFPS:
2630 return DAG.getNode(Opc, dl, VT, V1, V2,
2631 DAG.getConstant(TargetMask, MVT::i8));
2632 }
2633 return SDValue();
2634}
2635
2636static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2637 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2638 switch(Opc) {
2639 default: llvm_unreachable("Unknown x86 shuffle node");
2640 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002641 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002642 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002643 case X86ISD::MOVSS:
2644 case X86ISD::MOVSD:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002645 case X86ISD::PUNPCKLDQ:
2646 return DAG.getNode(Opc, dl, VT, V1, V2);
2647 }
2648 return SDValue();
2649}
2650
Dan Gohmand858e902010-04-17 15:26:15 +00002651SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002652 MachineFunction &MF = DAG.getMachineFunction();
2653 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2654 int ReturnAddrIndex = FuncInfo->getRAIndex();
2655
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002656 if (ReturnAddrIndex == 0) {
2657 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002658 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002659 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002660 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002661 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002662 }
2663
Evan Cheng25ab6902006-09-08 06:48:29 +00002664 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002665}
2666
2667
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002668bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2669 bool hasSymbolicDisplacement) {
2670 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002671 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002672 return false;
2673
2674 // If we don't have a symbolic displacement - we don't have any extra
2675 // restrictions.
2676 if (!hasSymbolicDisplacement)
2677 return true;
2678
2679 // FIXME: Some tweaks might be needed for medium code model.
2680 if (M != CodeModel::Small && M != CodeModel::Kernel)
2681 return false;
2682
2683 // For small code model we assume that latest object is 16MB before end of 31
2684 // bits boundary. We may also accept pretty large negative constants knowing
2685 // that all objects are in the positive half of address space.
2686 if (M == CodeModel::Small && Offset < 16*1024*1024)
2687 return true;
2688
2689 // For kernel code model we know that all object resist in the negative half
2690 // of 32bits address space. We may not accept negative offsets, since they may
2691 // be just off and we may accept pretty large positive ones.
2692 if (M == CodeModel::Kernel && Offset > 0)
2693 return true;
2694
2695 return false;
2696}
2697
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002698/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2699/// specific condition code, returning the condition code and the LHS/RHS of the
2700/// comparison to make.
2701static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2702 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002703 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002704 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2705 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2706 // X > -1 -> X == 0, jump !sign.
2707 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002708 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002709 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2710 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002711 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002712 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002713 // X < 1 -> X <= 0
2714 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002715 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002716 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002717 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002718
Evan Chengd9558e02006-01-06 00:43:03 +00002719 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002720 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002721 case ISD::SETEQ: return X86::COND_E;
2722 case ISD::SETGT: return X86::COND_G;
2723 case ISD::SETGE: return X86::COND_GE;
2724 case ISD::SETLT: return X86::COND_L;
2725 case ISD::SETLE: return X86::COND_LE;
2726 case ISD::SETNE: return X86::COND_NE;
2727 case ISD::SETULT: return X86::COND_B;
2728 case ISD::SETUGT: return X86::COND_A;
2729 case ISD::SETULE: return X86::COND_BE;
2730 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002731 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002732 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002733
Chris Lattner4c78e022008-12-23 23:42:27 +00002734 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002735
Chris Lattner4c78e022008-12-23 23:42:27 +00002736 // If LHS is a foldable load, but RHS is not, flip the condition.
2737 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2738 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2739 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2740 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002741 }
2742
Chris Lattner4c78e022008-12-23 23:42:27 +00002743 switch (SetCCOpcode) {
2744 default: break;
2745 case ISD::SETOLT:
2746 case ISD::SETOLE:
2747 case ISD::SETUGT:
2748 case ISD::SETUGE:
2749 std::swap(LHS, RHS);
2750 break;
2751 }
2752
2753 // On a floating point condition, the flags are set as follows:
2754 // ZF PF CF op
2755 // 0 | 0 | 0 | X > Y
2756 // 0 | 0 | 1 | X < Y
2757 // 1 | 0 | 0 | X == Y
2758 // 1 | 1 | 1 | unordered
2759 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002760 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002761 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002762 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002763 case ISD::SETOLT: // flipped
2764 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002765 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002766 case ISD::SETOLE: // flipped
2767 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002768 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002769 case ISD::SETUGT: // flipped
2770 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002771 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002772 case ISD::SETUGE: // flipped
2773 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002774 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002775 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002776 case ISD::SETNE: return X86::COND_NE;
2777 case ISD::SETUO: return X86::COND_P;
2778 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002779 case ISD::SETOEQ:
2780 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002781 }
Evan Chengd9558e02006-01-06 00:43:03 +00002782}
2783
Evan Cheng4a460802006-01-11 00:33:36 +00002784/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2785/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002786/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002787static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002788 switch (X86CC) {
2789 default:
2790 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002791 case X86::COND_B:
2792 case X86::COND_BE:
2793 case X86::COND_E:
2794 case X86::COND_P:
2795 case X86::COND_A:
2796 case X86::COND_AE:
2797 case X86::COND_NE:
2798 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002799 return true;
2800 }
2801}
2802
Evan Chengeb2f9692009-10-27 19:56:55 +00002803/// isFPImmLegal - Returns true if the target can instruction select the
2804/// specified FP immediate natively. If false, the legalizer will
2805/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002806bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002807 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2808 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2809 return true;
2810 }
2811 return false;
2812}
2813
Nate Begeman9008ca62009-04-27 18:41:29 +00002814/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2815/// the specified range (L, H].
2816static bool isUndefOrInRange(int Val, int Low, int Hi) {
2817 return (Val < 0) || (Val >= Low && Val < Hi);
2818}
2819
2820/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2821/// specified value.
2822static bool isUndefOrEqual(int Val, int CmpVal) {
2823 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002824 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002825 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002826}
2827
Nate Begeman9008ca62009-04-27 18:41:29 +00002828/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2829/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2830/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002831static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002832 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002833 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002834 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002835 return (Mask[0] < 2 && Mask[1] < 2);
2836 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002837}
2838
Nate Begeman9008ca62009-04-27 18:41:29 +00002839bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002840 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002841 N->getMask(M);
2842 return ::isPSHUFDMask(M, N->getValueType(0));
2843}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002844
Nate Begeman9008ca62009-04-27 18:41:29 +00002845/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2846/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002847static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002848 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002849 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002850
Nate Begeman9008ca62009-04-27 18:41:29 +00002851 // Lower quadword copied in order or undef.
2852 for (int i = 0; i != 4; ++i)
2853 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002854 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002855
Evan Cheng506d3df2006-03-29 23:07:14 +00002856 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002857 for (int i = 4; i != 8; ++i)
2858 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002859 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002860
Evan Cheng506d3df2006-03-29 23:07:14 +00002861 return true;
2862}
2863
Nate Begeman9008ca62009-04-27 18:41:29 +00002864bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002865 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002866 N->getMask(M);
2867 return ::isPSHUFHWMask(M, N->getValueType(0));
2868}
Evan Cheng506d3df2006-03-29 23:07:14 +00002869
Nate Begeman9008ca62009-04-27 18:41:29 +00002870/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2871/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002872static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002873 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002874 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002875
Rafael Espindola15684b22009-04-24 12:40:33 +00002876 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002877 for (int i = 4; i != 8; ++i)
2878 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002879 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002880
Rafael Espindola15684b22009-04-24 12:40:33 +00002881 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002882 for (int i = 0; i != 4; ++i)
2883 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002884 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002885
Rafael Espindola15684b22009-04-24 12:40:33 +00002886 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002887}
2888
Nate Begeman9008ca62009-04-27 18:41:29 +00002889bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002890 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002891 N->getMask(M);
2892 return ::isPSHUFLWMask(M, N->getValueType(0));
2893}
2894
Nate Begemana09008b2009-10-19 02:17:23 +00002895/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2896/// is suitable for input to PALIGNR.
2897static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2898 bool hasSSSE3) {
2899 int i, e = VT.getVectorNumElements();
2900
2901 // Do not handle v2i64 / v2f64 shuffles with palignr.
2902 if (e < 4 || !hasSSSE3)
2903 return false;
2904
2905 for (i = 0; i != e; ++i)
2906 if (Mask[i] >= 0)
2907 break;
2908
2909 // All undef, not a palignr.
2910 if (i == e)
2911 return false;
2912
2913 // Determine if it's ok to perform a palignr with only the LHS, since we
2914 // don't have access to the actual shuffle elements to see if RHS is undef.
2915 bool Unary = Mask[i] < (int)e;
2916 bool NeedsUnary = false;
2917
2918 int s = Mask[i] - i;
2919
2920 // Check the rest of the elements to see if they are consecutive.
2921 for (++i; i != e; ++i) {
2922 int m = Mask[i];
2923 if (m < 0)
2924 continue;
2925
2926 Unary = Unary && (m < (int)e);
2927 NeedsUnary = NeedsUnary || (m < s);
2928
2929 if (NeedsUnary && !Unary)
2930 return false;
2931 if (Unary && m != ((s+i) & (e-1)))
2932 return false;
2933 if (!Unary && m != (s+i))
2934 return false;
2935 }
2936 return true;
2937}
2938
2939bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2940 SmallVector<int, 8> M;
2941 N->getMask(M);
2942 return ::isPALIGNRMask(M, N->getValueType(0), true);
2943}
2944
Evan Cheng14aed5e2006-03-24 01:18:28 +00002945/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2946/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002947static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002948 int NumElems = VT.getVectorNumElements();
2949 if (NumElems != 2 && NumElems != 4)
2950 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002951
Nate Begeman9008ca62009-04-27 18:41:29 +00002952 int Half = NumElems / 2;
2953 for (int i = 0; i < Half; ++i)
2954 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002955 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002956 for (int i = Half; i < NumElems; ++i)
2957 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002958 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002959
Evan Cheng14aed5e2006-03-24 01:18:28 +00002960 return true;
2961}
2962
Nate Begeman9008ca62009-04-27 18:41:29 +00002963bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2964 SmallVector<int, 8> M;
2965 N->getMask(M);
2966 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002967}
2968
Evan Cheng213d2cf2007-05-17 18:45:50 +00002969/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002970/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2971/// half elements to come from vector 1 (which would equal the dest.) and
2972/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002973static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002974 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002975
2976 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002977 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002978
Nate Begeman9008ca62009-04-27 18:41:29 +00002979 int Half = NumElems / 2;
2980 for (int i = 0; i < Half; ++i)
2981 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002982 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002983 for (int i = Half; i < NumElems; ++i)
2984 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002985 return false;
2986 return true;
2987}
2988
Nate Begeman9008ca62009-04-27 18:41:29 +00002989static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2990 SmallVector<int, 8> M;
2991 N->getMask(M);
2992 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002993}
2994
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002995/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2996/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002997bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2998 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002999 return false;
3000
Evan Cheng2064a2b2006-03-28 06:50:32 +00003001 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003002 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3003 isUndefOrEqual(N->getMaskElt(1), 7) &&
3004 isUndefOrEqual(N->getMaskElt(2), 2) &&
3005 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003006}
3007
Nate Begeman0b10b912009-11-07 23:17:15 +00003008/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3009/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3010/// <2, 3, 2, 3>
3011bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
3012 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3013
3014 if (NumElems != 4)
3015 return false;
3016
3017 return isUndefOrEqual(N->getMaskElt(0), 2) &&
3018 isUndefOrEqual(N->getMaskElt(1), 3) &&
3019 isUndefOrEqual(N->getMaskElt(2), 2) &&
3020 isUndefOrEqual(N->getMaskElt(3), 3);
3021}
3022
Evan Cheng5ced1d82006-04-06 23:23:56 +00003023/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3024/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003025bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3026 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003027
Evan Cheng5ced1d82006-04-06 23:23:56 +00003028 if (NumElems != 2 && NumElems != 4)
3029 return false;
3030
Evan Chengc5cdff22006-04-07 21:53:05 +00003031 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003032 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003033 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003034
Evan Chengc5cdff22006-04-07 21:53:05 +00003035 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003036 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003037 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003038
3039 return true;
3040}
3041
Nate Begeman0b10b912009-11-07 23:17:15 +00003042/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3043/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3044bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003045 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003046
Evan Cheng5ced1d82006-04-06 23:23:56 +00003047 if (NumElems != 2 && NumElems != 4)
3048 return false;
3049
Evan Chengc5cdff22006-04-07 21:53:05 +00003050 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003051 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003052 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003053
Nate Begeman9008ca62009-04-27 18:41:29 +00003054 for (unsigned i = 0; i < NumElems/2; ++i)
3055 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003056 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003057
3058 return true;
3059}
3060
Evan Cheng0038e592006-03-28 00:39:58 +00003061/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3062/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003063static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003064 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003065 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003066 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00003067 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003068
Nate Begeman9008ca62009-04-27 18:41:29 +00003069 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3070 int BitI = Mask[i];
3071 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003072 if (!isUndefOrEqual(BitI, j))
3073 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003074 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003075 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003076 return false;
3077 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003078 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003079 return false;
3080 }
Evan Cheng0038e592006-03-28 00:39:58 +00003081 }
Evan Cheng0038e592006-03-28 00:39:58 +00003082 return true;
3083}
3084
Nate Begeman9008ca62009-04-27 18:41:29 +00003085bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3086 SmallVector<int, 8> M;
3087 N->getMask(M);
3088 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003089}
3090
Evan Cheng4fcb9222006-03-28 02:43:26 +00003091/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3092/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003093static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003094 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003095 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003096 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003097 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003098
Nate Begeman9008ca62009-04-27 18:41:29 +00003099 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3100 int BitI = Mask[i];
3101 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00003102 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00003103 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003104 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00003105 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003106 return false;
3107 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003108 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003109 return false;
3110 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003111 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003112 return true;
3113}
3114
Nate Begeman9008ca62009-04-27 18:41:29 +00003115bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3116 SmallVector<int, 8> M;
3117 N->getMask(M);
3118 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003119}
3120
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003121/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3122/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3123/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003124static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003125 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003126 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003127 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003128
Nate Begeman9008ca62009-04-27 18:41:29 +00003129 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
3130 int BitI = Mask[i];
3131 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003132 if (!isUndefOrEqual(BitI, j))
3133 return false;
3134 if (!isUndefOrEqual(BitI1, j))
3135 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003136 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003137 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003138}
3139
Nate Begeman9008ca62009-04-27 18:41:29 +00003140bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3141 SmallVector<int, 8> M;
3142 N->getMask(M);
3143 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3144}
3145
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003146/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3147/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3148/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003149static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003150 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003151 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3152 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003153
Nate Begeman9008ca62009-04-27 18:41:29 +00003154 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3155 int BitI = Mask[i];
3156 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003157 if (!isUndefOrEqual(BitI, j))
3158 return false;
3159 if (!isUndefOrEqual(BitI1, j))
3160 return false;
3161 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003162 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003163}
3164
Nate Begeman9008ca62009-04-27 18:41:29 +00003165bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3166 SmallVector<int, 8> M;
3167 N->getMask(M);
3168 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3169}
3170
Evan Cheng017dcc62006-04-21 01:05:10 +00003171/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3172/// specifies a shuffle of elements that is suitable for input to MOVSS,
3173/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003174static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003175 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003176 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003177
3178 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003179
Nate Begeman9008ca62009-04-27 18:41:29 +00003180 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003181 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003182
Nate Begeman9008ca62009-04-27 18:41:29 +00003183 for (int i = 1; i < NumElts; ++i)
3184 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003185 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003186
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003187 return true;
3188}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003189
Nate Begeman9008ca62009-04-27 18:41:29 +00003190bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3191 SmallVector<int, 8> M;
3192 N->getMask(M);
3193 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003194}
3195
Evan Cheng017dcc62006-04-21 01:05:10 +00003196/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3197/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003198/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003199static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003200 bool V2IsSplat = false, bool V2IsUndef = false) {
3201 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003202 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003203 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003204
Nate Begeman9008ca62009-04-27 18:41:29 +00003205 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003206 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003207
Nate Begeman9008ca62009-04-27 18:41:29 +00003208 for (int i = 1; i < NumOps; ++i)
3209 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3210 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3211 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003212 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003213
Evan Cheng39623da2006-04-20 08:58:49 +00003214 return true;
3215}
3216
Nate Begeman9008ca62009-04-27 18:41:29 +00003217static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003218 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003219 SmallVector<int, 8> M;
3220 N->getMask(M);
3221 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003222}
3223
Evan Chengd9539472006-04-14 21:59:03 +00003224/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3225/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003226bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3227 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003228 return false;
3229
3230 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003231 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003232 int Elt = N->getMaskElt(i);
3233 if (Elt >= 0 && Elt != 1)
3234 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003235 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003236
3237 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003238 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003239 int Elt = N->getMaskElt(i);
3240 if (Elt >= 0 && Elt != 3)
3241 return false;
3242 if (Elt == 3)
3243 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003244 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003245 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003246 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003247 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003248}
3249
3250/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3251/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003252bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3253 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003254 return false;
3255
3256 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003257 for (unsigned i = 0; i < 2; ++i)
3258 if (N->getMaskElt(i) > 0)
3259 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003260
3261 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003262 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003263 int Elt = N->getMaskElt(i);
3264 if (Elt >= 0 && Elt != 2)
3265 return false;
3266 if (Elt == 2)
3267 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003268 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003269 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003270 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003271}
3272
Evan Cheng0b457f02008-09-25 20:50:48 +00003273/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3274/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003275bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3276 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003277
Nate Begeman9008ca62009-04-27 18:41:29 +00003278 for (int i = 0; i < e; ++i)
3279 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003280 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003281 for (int i = 0; i < e; ++i)
3282 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003283 return false;
3284 return true;
3285}
3286
Evan Cheng63d33002006-03-22 08:01:21 +00003287/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003288/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003289unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003290 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3291 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3292
Evan Chengb9df0ca2006-03-22 02:53:00 +00003293 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3294 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003295 for (int i = 0; i < NumOperands; ++i) {
3296 int Val = SVOp->getMaskElt(NumOperands-i-1);
3297 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003298 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003299 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003300 if (i != NumOperands - 1)
3301 Mask <<= Shift;
3302 }
Evan Cheng63d33002006-03-22 08:01:21 +00003303 return Mask;
3304}
3305
Evan Cheng506d3df2006-03-29 23:07:14 +00003306/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003307/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003308unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003309 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003310 unsigned Mask = 0;
3311 // 8 nodes, but we only care about the last 4.
3312 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003313 int Val = SVOp->getMaskElt(i);
3314 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003315 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003316 if (i != 4)
3317 Mask <<= 2;
3318 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003319 return Mask;
3320}
3321
3322/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003323/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003324unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003325 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003326 unsigned Mask = 0;
3327 // 8 nodes, but we only care about the first 4.
3328 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003329 int Val = SVOp->getMaskElt(i);
3330 if (Val >= 0)
3331 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003332 if (i != 0)
3333 Mask <<= 2;
3334 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003335 return Mask;
3336}
3337
Nate Begemana09008b2009-10-19 02:17:23 +00003338/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3339/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3340unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3341 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3342 EVT VVT = N->getValueType(0);
3343 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3344 int Val = 0;
3345
3346 unsigned i, e;
3347 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3348 Val = SVOp->getMaskElt(i);
3349 if (Val >= 0)
3350 break;
3351 }
3352 return (Val - i) * EltSize;
3353}
3354
Evan Cheng37b73872009-07-30 08:33:02 +00003355/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3356/// constant +0.0.
3357bool X86::isZeroNode(SDValue Elt) {
3358 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003359 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003360 (isa<ConstantFPSDNode>(Elt) &&
3361 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3362}
3363
Nate Begeman9008ca62009-04-27 18:41:29 +00003364/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3365/// their permute mask.
3366static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3367 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003368 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003369 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003370 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003371
Nate Begeman5a5ca152009-04-29 05:20:52 +00003372 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003373 int idx = SVOp->getMaskElt(i);
3374 if (idx < 0)
3375 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003376 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003377 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003378 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003379 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003380 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003381 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3382 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003383}
3384
Evan Cheng779ccea2007-12-07 21:30:01 +00003385/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3386/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003387static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003388 unsigned NumElems = VT.getVectorNumElements();
3389 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003390 int idx = Mask[i];
3391 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003392 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003393 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003394 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003395 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003396 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003397 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003398}
3399
Evan Cheng533a0aa2006-04-19 20:35:22 +00003400/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3401/// match movhlps. The lower half elements should come from upper half of
3402/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003403/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003404static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3405 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003406 return false;
3407 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003408 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003409 return false;
3410 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003411 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003412 return false;
3413 return true;
3414}
3415
Evan Cheng5ced1d82006-04-06 23:23:56 +00003416/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003417/// is promoted to a vector. It also returns the LoadSDNode by reference if
3418/// required.
3419static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003420 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3421 return false;
3422 N = N->getOperand(0).getNode();
3423 if (!ISD::isNON_EXTLoad(N))
3424 return false;
3425 if (LD)
3426 *LD = cast<LoadSDNode>(N);
3427 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003428}
3429
Evan Cheng533a0aa2006-04-19 20:35:22 +00003430/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3431/// match movlp{s|d}. The lower half elements should come from lower half of
3432/// V1 (and in order), and the upper half elements should come from the upper
3433/// half of V2 (and in order). And since V1 will become the source of the
3434/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003435static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3436 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003437 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003438 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003439 // Is V2 is a vector load, don't do this transformation. We will try to use
3440 // load folding shufps op.
3441 if (ISD::isNON_EXTLoad(V2))
3442 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003443
Nate Begeman5a5ca152009-04-29 05:20:52 +00003444 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003445
Evan Cheng533a0aa2006-04-19 20:35:22 +00003446 if (NumElems != 2 && NumElems != 4)
3447 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003448 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003449 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003450 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003451 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003452 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003453 return false;
3454 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003455}
3456
Evan Cheng39623da2006-04-20 08:58:49 +00003457/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3458/// all the same.
3459static bool isSplatVector(SDNode *N) {
3460 if (N->getOpcode() != ISD::BUILD_VECTOR)
3461 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003462
Dan Gohman475871a2008-07-27 21:46:04 +00003463 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003464 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3465 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003466 return false;
3467 return true;
3468}
3469
Evan Cheng213d2cf2007-05-17 18:45:50 +00003470/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003471/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003472/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003473static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003474 SDValue V1 = N->getOperand(0);
3475 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003476 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3477 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003478 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003479 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003480 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003481 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3482 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003483 if (Opc != ISD::BUILD_VECTOR ||
3484 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003485 return false;
3486 } else if (Idx >= 0) {
3487 unsigned Opc = V1.getOpcode();
3488 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3489 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003490 if (Opc != ISD::BUILD_VECTOR ||
3491 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003492 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003493 }
3494 }
3495 return true;
3496}
3497
3498/// getZeroVector - Returns a vector of specified type with all zero elements.
3499///
Owen Andersone50ed302009-08-10 22:56:29 +00003500static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003501 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003502 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003503
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003504 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted
3505 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003506 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003507 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003508 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3509 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003510 } else if (VT.getSizeInBits() == 128) {
3511 if (HasSSE2) { // SSE2
3512 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3513 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3514 } else { // SSE1
3515 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3516 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3517 }
3518 } else if (VT.getSizeInBits() == 256) { // AVX
3519 // 256-bit logic and arithmetic instructions in AVX are
3520 // all floating-point, no support for integer ops. Default
3521 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003522 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003523 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3524 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003525 }
Dale Johannesenace16102009-02-03 19:33:06 +00003526 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003527}
3528
Chris Lattner8a594482007-11-25 00:24:49 +00003529/// getOnesVector - Returns a vector of specified type with all bits set.
3530///
Owen Andersone50ed302009-08-10 22:56:29 +00003531static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003532 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003533
Chris Lattner8a594482007-11-25 00:24:49 +00003534 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3535 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003536 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003537 SDValue Vec;
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003538 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003539 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003540 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003541 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003542 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003543}
3544
3545
Evan Cheng39623da2006-04-20 08:58:49 +00003546/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3547/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003548static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003549 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003550 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003551
Evan Cheng39623da2006-04-20 08:58:49 +00003552 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003553 SmallVector<int, 8> MaskVec;
3554 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003555
Nate Begeman5a5ca152009-04-29 05:20:52 +00003556 for (unsigned i = 0; i != NumElems; ++i) {
3557 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003558 MaskVec[i] = NumElems;
3559 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003560 }
Evan Cheng39623da2006-04-20 08:58:49 +00003561 }
Evan Cheng39623da2006-04-20 08:58:49 +00003562 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003563 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3564 SVOp->getOperand(1), &MaskVec[0]);
3565 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003566}
3567
Evan Cheng017dcc62006-04-21 01:05:10 +00003568/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3569/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003570static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003571 SDValue V2) {
3572 unsigned NumElems = VT.getVectorNumElements();
3573 SmallVector<int, 8> Mask;
3574 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003575 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003576 Mask.push_back(i);
3577 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003578}
3579
Nate Begeman9008ca62009-04-27 18:41:29 +00003580/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003581static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003582 SDValue V2) {
3583 unsigned NumElems = VT.getVectorNumElements();
3584 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003585 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003586 Mask.push_back(i);
3587 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003588 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003589 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003590}
3591
Nate Begeman9008ca62009-04-27 18:41:29 +00003592/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003593static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003594 SDValue V2) {
3595 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003596 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003597 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003598 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003599 Mask.push_back(i + Half);
3600 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003601 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003602 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003603}
3604
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00003605/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32.
3606static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003607 if (SV->getValueType(0).getVectorNumElements() <= 4)
3608 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003609
Owen Anderson825b72b2009-08-11 20:47:22 +00003610 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003611 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003612 DebugLoc dl = SV->getDebugLoc();
3613 SDValue V1 = SV->getOperand(0);
3614 int NumElems = VT.getVectorNumElements();
3615 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003616
Nate Begeman9008ca62009-04-27 18:41:29 +00003617 // unpack elements to the correct location
3618 while (NumElems > 4) {
3619 if (EltNo < NumElems/2) {
3620 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3621 } else {
3622 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3623 EltNo -= NumElems/2;
3624 }
3625 NumElems >>= 1;
3626 }
Eric Christopherfd179292009-08-27 18:07:15 +00003627
Nate Begeman9008ca62009-04-27 18:41:29 +00003628 // Perform the splat.
3629 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003630 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003631 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3632 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003633}
3634
Evan Chengba05f722006-04-21 23:03:30 +00003635/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003636/// vector of zero or undef vector. This produces a shuffle where the low
3637/// element of V2 is swizzled into the zero/undef vector, landing at element
3638/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003639static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003640 bool isZero, bool HasSSE2,
3641 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003642 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003643 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003644 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3645 unsigned NumElems = VT.getVectorNumElements();
3646 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003647 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003648 // If this is the insertion idx, put the low elt of V2 here.
3649 MaskVec.push_back(i == Idx ? NumElems : i);
3650 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003651}
3652
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003653/// getShuffleScalarElt - Returns the scalar element that will make up the ith
3654/// element of the result of the vector shuffle.
3655SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG) {
3656 SDValue V = SDValue(N, 0);
3657 EVT VT = V.getValueType();
3658 unsigned Opcode = V.getOpcode();
3659 int NumElems = VT.getVectorNumElements();
3660
3661 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
3662 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
3663 Index = SV->getMaskElt(Index);
3664
3665 if (Index < 0)
3666 return DAG.getUNDEF(VT.getVectorElementType());
3667
3668 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
3669 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003670 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003671
3672 // Recurse into target specific vector shuffles to find scalars.
3673 if (isTargetShuffle(Opcode)) {
3674 switch(Opcode) {
3675 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003676 case X86ISD::MOVSD: {
3677 // The index 0 always comes from the first element of the second source,
3678 // this is why MOVSS and MOVSD are used in the first place. The other
3679 // elements come from the other positions of the first source vector.
3680 unsigned OpNum = (Index == 0) ? 1 : 0;
3681 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG);
3682 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003683 default:
3684 assert("not implemented for target shuffle node");
3685 return SDValue();
3686 }
3687 }
3688
3689 // Actual nodes that may contain scalar elements
3690 if (Opcode == ISD::BIT_CONVERT) {
3691 V = V.getOperand(0);
3692 EVT SrcVT = V.getValueType();
3693
3694 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != (unsigned)NumElems)
3695 return SDValue();
3696 }
3697
3698 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
3699 return (Index == 0) ? V.getOperand(0)
3700 : DAG.getUNDEF(VT.getVectorElementType());
3701
3702 if (V.getOpcode() == ISD::BUILD_VECTOR)
3703 return V.getOperand(Index);
3704
3705 return SDValue();
3706}
3707
3708/// getNumOfConsecutiveZeros - Return the number of elements of a vector
3709/// shuffle operation which come from a consecutively from a zero. The
3710/// search can start in two diferent directions, from left or right.
3711static
3712unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
3713 bool ZerosFromLeft, SelectionDAG &DAG) {
3714 int i = 0;
3715
3716 while (i < NumElems) {
3717 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
3718 SDValue Elt = getShuffleScalarElt(N, Index, DAG);
3719 if (!(Elt.getNode() &&
3720 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
3721 break;
3722 ++i;
3723 }
3724
3725 return i;
3726}
3727
3728/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
3729/// MaskE correspond consecutively to elements from one of the vector operands,
3730/// starting from its index OpIdx. Also tell OpNum which source vector operand.
3731static
3732bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
3733 int OpIdx, int NumElems, unsigned &OpNum) {
3734 bool SeenV1 = false;
3735 bool SeenV2 = false;
3736
3737 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
3738 int Idx = SVOp->getMaskElt(i);
3739 // Ignore undef indicies
3740 if (Idx < 0)
3741 continue;
3742
3743 if (Idx < NumElems)
3744 SeenV1 = true;
3745 else
3746 SeenV2 = true;
3747
3748 // Only accept consecutive elements from the same vector
3749 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
3750 return false;
3751 }
3752
3753 OpNum = SeenV1 ? 0 : 1;
3754 return true;
3755}
3756
3757/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
3758/// logical left shift of a vector.
3759static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3760 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3761 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3762 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3763 false /* check zeros from right */, DAG);
3764 unsigned OpSrc;
3765
3766 if (!NumZeros)
3767 return false;
3768
3769 // Considering the elements in the mask that are not consecutive zeros,
3770 // check if they consecutively come from only one of the source vectors.
3771 //
3772 // V1 = {X, A, B, C} 0
3773 // \ \ \ /
3774 // vector_shuffle V1, V2 <1, 2, 3, X>
3775 //
3776 if (!isShuffleMaskConsecutive(SVOp,
3777 0, // Mask Start Index
3778 NumElems-NumZeros-1, // Mask End Index
3779 NumZeros, // Where to start looking in the src vector
3780 NumElems, // Number of elements in vector
3781 OpSrc)) // Which source operand ?
3782 return false;
3783
3784 isLeft = false;
3785 ShAmt = NumZeros;
3786 ShVal = SVOp->getOperand(OpSrc);
3787 return true;
3788}
3789
3790/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
3791/// logical left shift of a vector.
3792static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3793 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3794 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3795 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3796 true /* check zeros from left */, DAG);
3797 unsigned OpSrc;
3798
3799 if (!NumZeros)
3800 return false;
3801
3802 // Considering the elements in the mask that are not consecutive zeros,
3803 // check if they consecutively come from only one of the source vectors.
3804 //
3805 // 0 { A, B, X, X } = V2
3806 // / \ / /
3807 // vector_shuffle V1, V2 <X, X, 4, 5>
3808 //
3809 if (!isShuffleMaskConsecutive(SVOp,
3810 NumZeros, // Mask Start Index
3811 NumElems-1, // Mask End Index
3812 0, // Where to start looking in the src vector
3813 NumElems, // Number of elements in vector
3814 OpSrc)) // Which source operand ?
3815 return false;
3816
3817 isLeft = true;
3818 ShAmt = NumZeros;
3819 ShVal = SVOp->getOperand(OpSrc);
3820 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003821}
3822
3823/// isVectorShift - Returns true if the shuffle can be implemented as a
3824/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003825static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003826 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003827 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
3828 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
3829 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003830
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003831 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00003832}
3833
Evan Chengc78d3b42006-04-24 18:01:45 +00003834/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3835///
Dan Gohman475871a2008-07-27 21:46:04 +00003836static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003837 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003838 SelectionDAG &DAG,
3839 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003840 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003841 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003842
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003843 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003844 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003845 bool First = true;
3846 for (unsigned i = 0; i < 16; ++i) {
3847 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3848 if (ThisIsNonZero && First) {
3849 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003850 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003851 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003852 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003853 First = false;
3854 }
3855
3856 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003857 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003858 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3859 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003860 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003861 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003862 }
3863 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003864 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3865 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3866 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003867 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003868 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003869 } else
3870 ThisElt = LastElt;
3871
Gabor Greifba36cb52008-08-28 21:40:38 +00003872 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003873 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003874 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003875 }
3876 }
3877
Owen Anderson825b72b2009-08-11 20:47:22 +00003878 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003879}
3880
Bill Wendlinga348c562007-03-22 18:42:45 +00003881/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003882///
Dan Gohman475871a2008-07-27 21:46:04 +00003883static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003884 unsigned NumNonZero, unsigned NumZero,
3885 SelectionDAG &DAG,
3886 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003887 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003888 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003889
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003890 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003891 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003892 bool First = true;
3893 for (unsigned i = 0; i < 8; ++i) {
3894 bool isNonZero = (NonZeros & (1 << i)) != 0;
3895 if (isNonZero) {
3896 if (First) {
3897 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003898 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003899 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003900 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003901 First = false;
3902 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003903 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003904 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003905 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003906 }
3907 }
3908
3909 return V;
3910}
3911
Evan Chengf26ffe92008-05-29 08:22:04 +00003912/// getVShift - Return a vector logical shift node.
3913///
Owen Andersone50ed302009-08-10 22:56:29 +00003914static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003915 unsigned NumBits, SelectionDAG &DAG,
3916 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003917 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003918 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003919 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003920 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3921 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3922 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003923 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003924}
3925
Dan Gohman475871a2008-07-27 21:46:04 +00003926SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003927X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003928 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00003929
3930 // Check if the scalar load can be widened into a vector load. And if
3931 // the address is "base + cst" see if the cst can be "absorbed" into
3932 // the shuffle mask.
3933 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3934 SDValue Ptr = LD->getBasePtr();
3935 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3936 return SDValue();
3937 EVT PVT = LD->getValueType(0);
3938 if (PVT != MVT::i32 && PVT != MVT::f32)
3939 return SDValue();
3940
3941 int FI = -1;
3942 int64_t Offset = 0;
3943 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3944 FI = FINode->getIndex();
3945 Offset = 0;
3946 } else if (Ptr.getOpcode() == ISD::ADD &&
3947 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3948 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3949 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3950 Offset = Ptr.getConstantOperandVal(1);
3951 Ptr = Ptr.getOperand(0);
3952 } else {
3953 return SDValue();
3954 }
3955
3956 SDValue Chain = LD->getChain();
3957 // Make sure the stack object alignment is at least 16.
3958 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3959 if (DAG.InferPtrAlignment(Ptr) < 16) {
3960 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003961 // Can't change the alignment. FIXME: It's possible to compute
3962 // the exact stack offset and reference FI + adjust offset instead.
3963 // If someone *really* cares about this. That's the way to implement it.
3964 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003965 } else {
3966 MFI->setObjectAlignment(FI, 16);
3967 }
3968 }
3969
3970 // (Offset % 16) must be multiple of 4. Then address is then
3971 // Ptr + (Offset & ~15).
3972 if (Offset < 0)
3973 return SDValue();
3974 if ((Offset % 16) & 3)
3975 return SDValue();
3976 int64_t StartOffset = Offset & ~15;
3977 if (StartOffset)
3978 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3979 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3980
3981 int EltNo = (Offset - StartOffset) >> 2;
3982 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3983 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003984 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3985 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003986 // Canonicalize it to a v4i32 shuffle.
3987 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3988 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3989 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3990 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3991 }
3992
3993 return SDValue();
3994}
3995
Nate Begeman1449f292010-03-24 22:19:06 +00003996/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3997/// vector of type 'VT', see if the elements can be replaced by a single large
3998/// load which has the same value as a build_vector whose operands are 'elts'.
3999///
4000/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
4001///
4002/// FIXME: we'd also like to handle the case where the last elements are zero
4003/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4004/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004005static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
4006 DebugLoc &dl, SelectionDAG &DAG) {
4007 EVT EltVT = VT.getVectorElementType();
4008 unsigned NumElems = Elts.size();
4009
Nate Begemanfdea31a2010-03-24 20:49:50 +00004010 LoadSDNode *LDBase = NULL;
4011 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00004012
4013 // For each element in the initializer, see if we've found a load or an undef.
4014 // If we don't find an initial load element, or later load elements are
4015 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004016 for (unsigned i = 0; i < NumElems; ++i) {
4017 SDValue Elt = Elts[i];
4018
4019 if (!Elt.getNode() ||
4020 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4021 return SDValue();
4022 if (!LDBase) {
4023 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4024 return SDValue();
4025 LDBase = cast<LoadSDNode>(Elt.getNode());
4026 LastLoadedElt = i;
4027 continue;
4028 }
4029 if (Elt.getOpcode() == ISD::UNDEF)
4030 continue;
4031
4032 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4033 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4034 return SDValue();
4035 LastLoadedElt = i;
4036 }
Nate Begeman1449f292010-03-24 22:19:06 +00004037
4038 // If we have found an entire vector of loads and undefs, then return a large
4039 // load of the entire vector width starting at the base pointer. If we found
4040 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004041 if (LastLoadedElt == NumElems - 1) {
4042 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
4043 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
4044 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
4045 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
4046 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
4047 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
4048 LDBase->isVolatile(), LDBase->isNonTemporal(),
4049 LDBase->getAlignment());
4050 } else if (NumElems == 4 && LastLoadedElt == 1) {
4051 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4052 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
4053 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
4054 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
4055 }
4056 return SDValue();
4057}
4058
Evan Chengc3630942009-12-09 21:00:30 +00004059SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004060X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004061 DebugLoc dl = Op.getDebugLoc();
Chris Lattner6e80e442010-08-28 17:15:43 +00004062 // All zero's are handled with pxor in SSE2 and above, xorps in SSE1.
4063 // All one's are handled with pcmpeqd. In AVX, zero's are handled with
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004064 // vpxor in 128-bit and xor{pd,ps} in 256-bit, but no 256 version of pcmpeqd
4065 // is present, so AllOnes is ignored.
4066 if (ISD::isBuildVectorAllZeros(Op.getNode()) ||
4067 (Op.getValueType().getSizeInBits() != 256 &&
4068 ISD::isBuildVectorAllOnes(Op.getNode()))) {
Chris Lattner8a594482007-11-25 00:24:49 +00004069 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
4070 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
4071 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00004072 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004073 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004074
Gabor Greifba36cb52008-08-28 21:40:38 +00004075 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004076 return getOnesVector(Op.getValueType(), DAG, dl);
4077 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004078 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004079
Owen Andersone50ed302009-08-10 22:56:29 +00004080 EVT VT = Op.getValueType();
4081 EVT ExtVT = VT.getVectorElementType();
4082 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004083
4084 unsigned NumElems = Op.getNumOperands();
4085 unsigned NumZero = 0;
4086 unsigned NumNonZero = 0;
4087 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004088 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004089 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004090 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004091 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004092 if (Elt.getOpcode() == ISD::UNDEF)
4093 continue;
4094 Values.insert(Elt);
4095 if (Elt.getOpcode() != ISD::Constant &&
4096 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004097 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004098 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004099 NumZero++;
4100 else {
4101 NonZeros |= (1 << i);
4102 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004103 }
4104 }
4105
Chris Lattner97a2a562010-08-26 05:24:29 +00004106 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4107 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004108 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004109
Chris Lattner67f453a2008-03-09 05:42:06 +00004110 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004111 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004112 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004113 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004114
Chris Lattner62098042008-03-09 01:05:04 +00004115 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4116 // the value are obviously zero, truncate the value to i32 and do the
4117 // insertion that way. Only do this if the value is non-constant or if the
4118 // value is a constant being inserted into element 0. It is cheaper to do
4119 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004120 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004121 (!IsAllConstants || Idx == 0)) {
4122 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
4123 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00004124 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
4125 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00004126
Chris Lattner62098042008-03-09 01:05:04 +00004127 // Truncate the value (which may itself be a constant) to i32, and
4128 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00004129 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00004130 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00004131 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4132 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004133
Chris Lattner62098042008-03-09 01:05:04 +00004134 // Now we have our 32-bit value zero extended in the low element of
4135 // a vector. If Idx != 0, swizzle it into place.
4136 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004137 SmallVector<int, 4> Mask;
4138 Mask.push_back(Idx);
4139 for (unsigned i = 1; i != VecElts; ++i)
4140 Mask.push_back(i);
4141 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00004142 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00004143 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004144 }
Dale Johannesenace16102009-02-03 19:33:06 +00004145 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00004146 }
4147 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004148
Chris Lattner19f79692008-03-08 22:59:52 +00004149 // If we have a constant or non-constant insertion into the low element of
4150 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
4151 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00004152 // depending on what the source datatype is.
4153 if (Idx == 0) {
4154 if (NumZero == 0) {
4155 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00004156 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
4157 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00004158 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4159 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
4160 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
4161 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00004162 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
4163 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
4164 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00004165 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4166 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4167 Subtarget->hasSSE2(), DAG);
4168 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
4169 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004170 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004171
4172 // Is it a vector logical left shift?
4173 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004174 X86::isZeroNode(Op.getOperand(0)) &&
4175 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004176 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004177 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004178 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004179 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004180 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004181 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004182
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004183 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004184 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004185
Chris Lattner19f79692008-03-08 22:59:52 +00004186 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4187 // is a non-constant being inserted into an element other than the low one,
4188 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4189 // movd/movss) to move this into the low element, then shuffle it into
4190 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004191 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004192 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004193
Evan Cheng0db9fe62006-04-25 20:13:52 +00004194 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004195 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4196 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004197 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004198 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004199 MaskVec.push_back(i == Idx ? 0 : 1);
4200 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004201 }
4202 }
4203
Chris Lattner67f453a2008-03-09 05:42:06 +00004204 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004205 if (Values.size() == 1) {
4206 if (EVTBits == 32) {
4207 // Instead of a shuffle like this:
4208 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4209 // Check if it's possible to issue this instead.
4210 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4211 unsigned Idx = CountTrailingZeros_32(NonZeros);
4212 SDValue Item = Op.getOperand(Idx);
4213 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4214 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4215 }
Dan Gohman475871a2008-07-27 21:46:04 +00004216 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004217 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004218
Dan Gohmana3941172007-07-24 22:55:08 +00004219 // A vector full of immediates; various special cases are already
4220 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004221 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004222 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004223
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004224 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004225 if (EVTBits == 64) {
4226 if (NumNonZero == 1) {
4227 // One half is zero or undef.
4228 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004229 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004230 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004231 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4232 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004233 }
Dan Gohman475871a2008-07-27 21:46:04 +00004234 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004235 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004236
4237 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004238 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004239 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004240 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004241 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004242 }
4243
Bill Wendling826f36f2007-03-28 00:57:11 +00004244 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004245 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00004246 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004247 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004248 }
4249
4250 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004251 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004252 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004253 if (NumElems == 4 && NumZero > 0) {
4254 for (unsigned i = 0; i < 4; ++i) {
4255 bool isZero = !(NonZeros & (1 << i));
4256 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004257 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004258 else
Dale Johannesenace16102009-02-03 19:33:06 +00004259 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004260 }
4261
4262 for (unsigned i = 0; i < 2; ++i) {
4263 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4264 default: break;
4265 case 0:
4266 V[i] = V[i*2]; // Must be a zero vector.
4267 break;
4268 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004269 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004270 break;
4271 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004272 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004273 break;
4274 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004275 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004276 break;
4277 }
4278 }
4279
Nate Begeman9008ca62009-04-27 18:41:29 +00004280 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004281 bool Reverse = (NonZeros & 0x3) == 2;
4282 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004283 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004284 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4285 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004286 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4287 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004288 }
4289
Nate Begemanfdea31a2010-03-24 20:49:50 +00004290 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4291 // Check for a build vector of consecutive loads.
4292 for (unsigned i = 0; i < NumElems; ++i)
4293 V[i] = Op.getOperand(i);
4294
4295 // Check for elements which are consecutive loads.
4296 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4297 if (LD.getNode())
4298 return LD;
4299
Chris Lattner24faf612010-08-28 17:59:08 +00004300 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004301 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00004302 SDValue Result;
4303 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
4304 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
4305 else
4306 Result = DAG.getUNDEF(VT);
4307
4308 for (unsigned i = 1; i < NumElems; ++i) {
4309 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
4310 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00004311 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00004312 }
4313 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00004314 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00004315
Chris Lattner6e80e442010-08-28 17:15:43 +00004316 // Otherwise, expand into a number of unpckl*, start by extending each of
4317 // our (non-undef) elements to the full vector width with the element in the
4318 // bottom slot of the vector (which generates no code for SSE).
4319 for (unsigned i = 0; i < NumElems; ++i) {
4320 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4321 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
4322 else
4323 V[i] = DAG.getUNDEF(VT);
4324 }
4325
4326 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004327 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4328 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4329 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00004330 unsigned EltStride = NumElems >> 1;
4331 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00004332 for (unsigned i = 0; i < EltStride; ++i) {
4333 // If V[i+EltStride] is undef and this is the first round of mixing,
4334 // then it is safe to just drop this shuffle: V[i] is already in the
4335 // right place, the one element (since it's the first round) being
4336 // inserted as undef can be dropped. This isn't safe for successive
4337 // rounds because they will permute elements within both vectors.
4338 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
4339 EltStride == NumElems/2)
4340 continue;
4341
Chris Lattner6e80e442010-08-28 17:15:43 +00004342 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00004343 }
Chris Lattner6e80e442010-08-28 17:15:43 +00004344 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004345 }
4346 return V[0];
4347 }
Dan Gohman475871a2008-07-27 21:46:04 +00004348 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004349}
4350
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004351SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004352X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004353 // We support concatenate two MMX registers and place them in a MMX
4354 // register. This is better than doing a stack convert.
4355 DebugLoc dl = Op.getDebugLoc();
4356 EVT ResVT = Op.getValueType();
4357 assert(Op.getNumOperands() == 2);
4358 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4359 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4360 int Mask[2];
4361 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4362 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4363 InVec = Op.getOperand(1);
4364 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4365 unsigned NumElts = ResVT.getVectorNumElements();
4366 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4367 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4368 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4369 } else {
4370 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4371 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4372 Mask[0] = 0; Mask[1] = 2;
4373 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4374 }
4375 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4376}
4377
Nate Begemanb9a47b82009-02-23 08:49:38 +00004378// v8i16 shuffles - Prefer shuffles in the following order:
4379// 1. [all] pshuflw, pshufhw, optional move
4380// 2. [ssse3] 1 x pshufb
4381// 3. [ssse3] 2 x pshufb + 1 x por
4382// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004383SDValue
4384X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
4385 SelectionDAG &DAG) const {
4386 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00004387 SDValue V1 = SVOp->getOperand(0);
4388 SDValue V2 = SVOp->getOperand(1);
4389 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004390 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004391
Nate Begemanb9a47b82009-02-23 08:49:38 +00004392 // Determine if more than 1 of the words in each of the low and high quadwords
4393 // of the result come from the same quadword of one of the two inputs. Undef
4394 // mask values count as coming from any quadword, for better codegen.
4395 SmallVector<unsigned, 4> LoQuad(4);
4396 SmallVector<unsigned, 4> HiQuad(4);
4397 BitVector InputQuads(4);
4398 for (unsigned i = 0; i < 8; ++i) {
4399 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004400 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004401 MaskVals.push_back(EltIdx);
4402 if (EltIdx < 0) {
4403 ++Quad[0];
4404 ++Quad[1];
4405 ++Quad[2];
4406 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004407 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004408 }
4409 ++Quad[EltIdx / 4];
4410 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004411 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004412
Nate Begemanb9a47b82009-02-23 08:49:38 +00004413 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004414 unsigned MaxQuad = 1;
4415 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004416 if (LoQuad[i] > MaxQuad) {
4417 BestLoQuad = i;
4418 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004419 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004420 }
4421
Nate Begemanb9a47b82009-02-23 08:49:38 +00004422 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004423 MaxQuad = 1;
4424 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004425 if (HiQuad[i] > MaxQuad) {
4426 BestHiQuad = i;
4427 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004428 }
4429 }
4430
Nate Begemanb9a47b82009-02-23 08:49:38 +00004431 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004432 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004433 // single pshufb instruction is necessary. If There are more than 2 input
4434 // quads, disable the next transformation since it does not help SSSE3.
4435 bool V1Used = InputQuads[0] || InputQuads[1];
4436 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004437 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004438 if (InputQuads.count() == 2 && V1Used && V2Used) {
4439 BestLoQuad = InputQuads.find_first();
4440 BestHiQuad = InputQuads.find_next(BestLoQuad);
4441 }
4442 if (InputQuads.count() > 2) {
4443 BestLoQuad = -1;
4444 BestHiQuad = -1;
4445 }
4446 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004447
Nate Begemanb9a47b82009-02-23 08:49:38 +00004448 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4449 // the shuffle mask. If a quad is scored as -1, that means that it contains
4450 // words from all 4 input quadwords.
4451 SDValue NewV;
4452 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004453 SmallVector<int, 8> MaskV;
4454 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4455 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004456 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004457 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4458 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4459 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004460
Nate Begemanb9a47b82009-02-23 08:49:38 +00004461 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4462 // source words for the shuffle, to aid later transformations.
4463 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004464 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004465 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004466 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004467 if (idx != (int)i)
4468 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004469 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004470 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004471 AllWordsInNewV = false;
4472 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004473 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004474
Nate Begemanb9a47b82009-02-23 08:49:38 +00004475 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4476 if (AllWordsInNewV) {
4477 for (int i = 0; i != 8; ++i) {
4478 int idx = MaskVals[i];
4479 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004480 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004481 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004482 if ((idx != i) && idx < 4)
4483 pshufhw = false;
4484 if ((idx != i) && idx > 3)
4485 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004486 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004487 V1 = NewV;
4488 V2Used = false;
4489 BestLoQuad = 0;
4490 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004491 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004492
Nate Begemanb9a47b82009-02-23 08:49:38 +00004493 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4494 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004495 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004496 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
4497 unsigned TargetMask = 0;
4498 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004499 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004500 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
4501 X86::getShufflePSHUFLWImmediate(NewV.getNode());
4502 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004503 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00004504 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004505 }
Eric Christopherfd179292009-08-27 18:07:15 +00004506
Nate Begemanb9a47b82009-02-23 08:49:38 +00004507 // If we have SSSE3, and all words of the result are from 1 input vector,
4508 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4509 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004510 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004511 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004512
Nate Begemanb9a47b82009-02-23 08:49:38 +00004513 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004514 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004515 // mask, and elements that come from V1 in the V2 mask, so that the two
4516 // results can be OR'd together.
4517 bool TwoInputs = V1Used && V2Used;
4518 for (unsigned i = 0; i != 8; ++i) {
4519 int EltIdx = MaskVals[i] * 2;
4520 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004521 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4522 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004523 continue;
4524 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004525 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4526 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004527 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004528 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004529 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004530 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004531 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004532 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004533 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004534
Nate Begemanb9a47b82009-02-23 08:49:38 +00004535 // Calculate the shuffle mask for the second input, shuffle it, and
4536 // OR it with the first shuffled input.
4537 pshufbMask.clear();
4538 for (unsigned i = 0; i != 8; ++i) {
4539 int EltIdx = MaskVals[i] * 2;
4540 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004541 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4542 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004543 continue;
4544 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004545 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4546 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004547 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004548 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004549 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004550 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004551 MVT::v16i8, &pshufbMask[0], 16));
4552 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4553 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004554 }
4555
4556 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4557 // and update MaskVals with new element order.
4558 BitVector InOrder(8);
4559 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004560 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004561 for (int i = 0; i != 4; ++i) {
4562 int idx = MaskVals[i];
4563 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004564 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004565 InOrder.set(i);
4566 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004567 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004568 InOrder.set(i);
4569 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004570 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004571 }
4572 }
4573 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004574 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004575 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004576 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004577
4578 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4579 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
4580 NewV.getOperand(0),
4581 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
4582 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004583 }
Eric Christopherfd179292009-08-27 18:07:15 +00004584
Nate Begemanb9a47b82009-02-23 08:49:38 +00004585 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4586 // and update MaskVals with the new element order.
4587 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004588 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004589 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004590 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004591 for (unsigned i = 4; i != 8; ++i) {
4592 int idx = MaskVals[i];
4593 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004594 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004595 InOrder.set(i);
4596 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004597 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004598 InOrder.set(i);
4599 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004600 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004601 }
4602 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004603 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004604 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004605
4606 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4607 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
4608 NewV.getOperand(0),
4609 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
4610 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004611 }
Eric Christopherfd179292009-08-27 18:07:15 +00004612
Nate Begemanb9a47b82009-02-23 08:49:38 +00004613 // In case BestHi & BestLo were both -1, which means each quadword has a word
4614 // from each of the four input quadwords, calculate the InOrder bitvector now
4615 // before falling through to the insert/extract cleanup.
4616 if (BestLoQuad == -1 && BestHiQuad == -1) {
4617 NewV = V1;
4618 for (int i = 0; i != 8; ++i)
4619 if (MaskVals[i] < 0 || MaskVals[i] == i)
4620 InOrder.set(i);
4621 }
Eric Christopherfd179292009-08-27 18:07:15 +00004622
Nate Begemanb9a47b82009-02-23 08:49:38 +00004623 // The other elements are put in the right place using pextrw and pinsrw.
4624 for (unsigned i = 0; i != 8; ++i) {
4625 if (InOrder[i])
4626 continue;
4627 int EltIdx = MaskVals[i];
4628 if (EltIdx < 0)
4629 continue;
4630 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004631 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004632 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004633 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004634 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004635 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004636 DAG.getIntPtrConstant(i));
4637 }
4638 return NewV;
4639}
4640
4641// v16i8 shuffles - Prefer shuffles in the following order:
4642// 1. [ssse3] 1 x pshufb
4643// 2. [ssse3] 2 x pshufb + 1 x por
4644// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4645static
Nate Begeman9008ca62009-04-27 18:41:29 +00004646SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004647 SelectionDAG &DAG,
4648 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004649 SDValue V1 = SVOp->getOperand(0);
4650 SDValue V2 = SVOp->getOperand(1);
4651 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004652 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004653 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004654
Nate Begemanb9a47b82009-02-23 08:49:38 +00004655 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004656 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004657 // present, fall back to case 3.
4658 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4659 bool V1Only = true;
4660 bool V2Only = true;
4661 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004662 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004663 if (EltIdx < 0)
4664 continue;
4665 if (EltIdx < 16)
4666 V2Only = false;
4667 else
4668 V1Only = false;
4669 }
Eric Christopherfd179292009-08-27 18:07:15 +00004670
Nate Begemanb9a47b82009-02-23 08:49:38 +00004671 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4672 if (TLI.getSubtarget()->hasSSSE3()) {
4673 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004674
Nate Begemanb9a47b82009-02-23 08:49:38 +00004675 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004676 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004677 //
4678 // Otherwise, we have elements from both input vectors, and must zero out
4679 // elements that come from V2 in the first mask, and V1 in the second mask
4680 // so that we can OR them together.
4681 bool TwoInputs = !(V1Only || V2Only);
4682 for (unsigned i = 0; i != 16; ++i) {
4683 int EltIdx = MaskVals[i];
4684 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004685 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004686 continue;
4687 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004688 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004689 }
4690 // If all the elements are from V2, assign it to V1 and return after
4691 // building the first pshufb.
4692 if (V2Only)
4693 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004694 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004695 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004696 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004697 if (!TwoInputs)
4698 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004699
Nate Begemanb9a47b82009-02-23 08:49:38 +00004700 // Calculate the shuffle mask for the second input, shuffle it, and
4701 // OR it with the first shuffled input.
4702 pshufbMask.clear();
4703 for (unsigned i = 0; i != 16; ++i) {
4704 int EltIdx = MaskVals[i];
4705 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004706 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004707 continue;
4708 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004709 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004710 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004711 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004712 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004713 MVT::v16i8, &pshufbMask[0], 16));
4714 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004715 }
Eric Christopherfd179292009-08-27 18:07:15 +00004716
Nate Begemanb9a47b82009-02-23 08:49:38 +00004717 // No SSSE3 - Calculate in place words and then fix all out of place words
4718 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4719 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004720 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4721 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004722 SDValue NewV = V2Only ? V2 : V1;
4723 for (int i = 0; i != 8; ++i) {
4724 int Elt0 = MaskVals[i*2];
4725 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004726
Nate Begemanb9a47b82009-02-23 08:49:38 +00004727 // This word of the result is all undef, skip it.
4728 if (Elt0 < 0 && Elt1 < 0)
4729 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004730
Nate Begemanb9a47b82009-02-23 08:49:38 +00004731 // This word of the result is already in the correct place, skip it.
4732 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4733 continue;
4734 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4735 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004736
Nate Begemanb9a47b82009-02-23 08:49:38 +00004737 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4738 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4739 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004740
4741 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4742 // using a single extract together, load it and store it.
4743 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004744 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004745 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004746 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004747 DAG.getIntPtrConstant(i));
4748 continue;
4749 }
4750
Nate Begemanb9a47b82009-02-23 08:49:38 +00004751 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004752 // source byte is not also odd, shift the extracted word left 8 bits
4753 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004754 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004755 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004756 DAG.getIntPtrConstant(Elt1 / 2));
4757 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004758 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004759 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004760 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004761 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4762 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004763 }
4764 // If Elt0 is defined, extract it from the appropriate source. If the
4765 // source byte is not also even, shift the extracted word right 8 bits. If
4766 // Elt1 was also defined, OR the extracted values together before
4767 // inserting them in the result.
4768 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004769 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004770 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4771 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004772 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004773 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004774 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004775 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4776 DAG.getConstant(0x00FF, MVT::i16));
4777 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004778 : InsElt0;
4779 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004780 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004781 DAG.getIntPtrConstant(i));
4782 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004783 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004784}
4785
Evan Cheng7a831ce2007-12-15 03:00:47 +00004786/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Chris Lattnerf172ecd2010-07-04 23:07:25 +00004787/// ones, or rewriting v4i32 / v2i32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004788/// done when every pair / quad of shuffle mask elements point to elements in
4789/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004790/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4791static
Nate Begeman9008ca62009-04-27 18:41:29 +00004792SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4793 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004794 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004795 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004796 SDValue V1 = SVOp->getOperand(0);
4797 SDValue V2 = SVOp->getOperand(1);
4798 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004799 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopesaf577382010-08-26 20:53:12 +00004800 EVT MaskVT = (NewWidth == 4) ? MVT::v4i16 : MVT::v2i32;
Owen Andersone50ed302009-08-10 22:56:29 +00004801 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004802 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004803 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004804 case MVT::v4f32: NewVT = MVT::v2f64; break;
4805 case MVT::v4i32: NewVT = MVT::v2i64; break;
4806 case MVT::v8i16: NewVT = MVT::v4i32; break;
4807 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004808 }
4809
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004810 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004811 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004812 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004813 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004814 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004815 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004816 int Scale = NumElems / NewWidth;
4817 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004818 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004819 int StartIdx = -1;
4820 for (int j = 0; j < Scale; ++j) {
4821 int EltIdx = SVOp->getMaskElt(i+j);
4822 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004823 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004824 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004825 StartIdx = EltIdx - (EltIdx % Scale);
4826 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004827 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004828 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004829 if (StartIdx == -1)
4830 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004831 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004832 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004833 }
4834
Dale Johannesenace16102009-02-03 19:33:06 +00004835 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4836 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004837 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004838}
4839
Evan Chengd880b972008-05-09 21:53:03 +00004840/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004841///
Owen Andersone50ed302009-08-10 22:56:29 +00004842static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004843 SDValue SrcOp, SelectionDAG &DAG,
4844 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004845 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004846 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004847 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004848 LD = dyn_cast<LoadSDNode>(SrcOp);
4849 if (!LD) {
4850 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4851 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004852 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4853 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004854 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4855 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004856 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004857 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004858 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004859 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4860 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4861 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4862 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004863 SrcOp.getOperand(0)
4864 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004865 }
4866 }
4867 }
4868
Dale Johannesenace16102009-02-03 19:33:06 +00004869 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4870 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004871 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004872 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004873}
4874
Evan Chengace3c172008-07-22 21:13:36 +00004875/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4876/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004877static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004878LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4879 SDValue V1 = SVOp->getOperand(0);
4880 SDValue V2 = SVOp->getOperand(1);
4881 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004882 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004883
Evan Chengace3c172008-07-22 21:13:36 +00004884 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004885 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004886 SmallVector<int, 8> Mask1(4U, -1);
4887 SmallVector<int, 8> PermMask;
4888 SVOp->getMask(PermMask);
4889
Evan Chengace3c172008-07-22 21:13:36 +00004890 unsigned NumHi = 0;
4891 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004892 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004893 int Idx = PermMask[i];
4894 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004895 Locs[i] = std::make_pair(-1, -1);
4896 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004897 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4898 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004899 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004900 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004901 NumLo++;
4902 } else {
4903 Locs[i] = std::make_pair(1, NumHi);
4904 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004905 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004906 NumHi++;
4907 }
4908 }
4909 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004910
Evan Chengace3c172008-07-22 21:13:36 +00004911 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004912 // If no more than two elements come from either vector. This can be
4913 // implemented with two shuffles. First shuffle gather the elements.
4914 // The second shuffle, which takes the first shuffle as both of its
4915 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004916 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004917
Nate Begeman9008ca62009-04-27 18:41:29 +00004918 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004919
Evan Chengace3c172008-07-22 21:13:36 +00004920 for (unsigned i = 0; i != 4; ++i) {
4921 if (Locs[i].first == -1)
4922 continue;
4923 else {
4924 unsigned Idx = (i < 2) ? 0 : 4;
4925 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004926 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004927 }
4928 }
4929
Nate Begeman9008ca62009-04-27 18:41:29 +00004930 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004931 } else if (NumLo == 3 || NumHi == 3) {
4932 // Otherwise, we must have three elements from one vector, call it X, and
4933 // one element from the other, call it Y. First, use a shufps to build an
4934 // intermediate vector with the one element from Y and the element from X
4935 // that will be in the same half in the final destination (the indexes don't
4936 // matter). Then, use a shufps to build the final vector, taking the half
4937 // containing the element from Y from the intermediate, and the other half
4938 // from X.
4939 if (NumHi == 3) {
4940 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004941 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004942 std::swap(V1, V2);
4943 }
4944
4945 // Find the element from V2.
4946 unsigned HiIndex;
4947 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004948 int Val = PermMask[HiIndex];
4949 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004950 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004951 if (Val >= 4)
4952 break;
4953 }
4954
Nate Begeman9008ca62009-04-27 18:41:29 +00004955 Mask1[0] = PermMask[HiIndex];
4956 Mask1[1] = -1;
4957 Mask1[2] = PermMask[HiIndex^1];
4958 Mask1[3] = -1;
4959 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004960
4961 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004962 Mask1[0] = PermMask[0];
4963 Mask1[1] = PermMask[1];
4964 Mask1[2] = HiIndex & 1 ? 6 : 4;
4965 Mask1[3] = HiIndex & 1 ? 4 : 6;
4966 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004967 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004968 Mask1[0] = HiIndex & 1 ? 2 : 0;
4969 Mask1[1] = HiIndex & 1 ? 0 : 2;
4970 Mask1[2] = PermMask[2];
4971 Mask1[3] = PermMask[3];
4972 if (Mask1[2] >= 0)
4973 Mask1[2] += 4;
4974 if (Mask1[3] >= 0)
4975 Mask1[3] += 4;
4976 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004977 }
Evan Chengace3c172008-07-22 21:13:36 +00004978 }
4979
4980 // Break it into (shuffle shuffle_hi, shuffle_lo).
4981 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004982 SmallVector<int,8> LoMask(4U, -1);
4983 SmallVector<int,8> HiMask(4U, -1);
4984
4985 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004986 unsigned MaskIdx = 0;
4987 unsigned LoIdx = 0;
4988 unsigned HiIdx = 2;
4989 for (unsigned i = 0; i != 4; ++i) {
4990 if (i == 2) {
4991 MaskPtr = &HiMask;
4992 MaskIdx = 1;
4993 LoIdx = 0;
4994 HiIdx = 2;
4995 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004996 int Idx = PermMask[i];
4997 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004998 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004999 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005000 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005001 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005002 LoIdx++;
5003 } else {
5004 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005005 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005006 HiIdx++;
5007 }
5008 }
5009
Nate Begeman9008ca62009-04-27 18:41:29 +00005010 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
5011 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
5012 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00005013 for (unsigned i = 0; i != 4; ++i) {
5014 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005015 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00005016 } else {
5017 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005018 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00005019 }
5020 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005021 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00005022}
5023
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005024static
5025SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
5026 bool HasSSE2) {
5027 SDValue V1 = Op.getOperand(0);
5028 SDValue V2 = Op.getOperand(1);
5029 EVT VT = Op.getValueType();
5030
5031 assert(VT != MVT::v2i64 && "unsupported shuffle type");
5032
5033 if (HasSSE2 && VT == MVT::v2f64)
5034 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
5035
5036 // v4f32 or v4i32
5037 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V2, DAG);
5038}
5039
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005040static
5041SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
5042 SDValue V1 = Op.getOperand(0);
5043 SDValue V2 = Op.getOperand(1);
5044 EVT VT = Op.getValueType();
5045
5046 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
5047 "unsupported shuffle type");
5048
5049 if (V2.getOpcode() == ISD::UNDEF)
5050 V2 = V1;
5051
5052 // v4i32 or v4f32
5053 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
5054}
5055
Dan Gohman475871a2008-07-27 21:46:04 +00005056SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005057X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00005058 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005059 SDValue V1 = Op.getOperand(0);
5060 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005061 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005062 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00005063 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005064 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005065 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
5066 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00005067 bool V1IsSplat = false;
5068 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005069 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005070 bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005071 MachineFunction &MF = DAG.getMachineFunction();
5072 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005073
Nate Begeman9008ca62009-04-27 18:41:29 +00005074 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00005075 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00005076
Nate Begeman9008ca62009-04-27 18:41:29 +00005077 // Promote splats to v4f32.
5078 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00005079 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005080 return Op;
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00005081 return PromoteSplat(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005082 }
5083
Evan Cheng7a831ce2007-12-15 03:00:47 +00005084 // If the shuffle can be profitably rewritten as a narrower shuffle, then
5085 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00005086 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005087 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00005088 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00005089 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005090 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00005091 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00005092 // FIXME: Figure out a cleaner way to do this.
5093 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00005094 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005095 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00005096 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005097 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
5098 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
5099 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00005100 }
Gabor Greifba36cb52008-08-28 21:40:38 +00005101 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005102 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
5103 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00005104 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00005105 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00005106 }
5107 }
Eric Christopherfd179292009-08-27 18:07:15 +00005108
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005109 if (X86::isPSHUFDMask(SVOp)) {
5110 // The actual implementation will match the mask in the if above and then
5111 // during isel it can match several different instructions, not only pshufd
5112 // as its name says, sad but true, emulate the behavior for now...
5113 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
5114 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
5115
5116 if (OptForSize && HasSSE2 && X86::isUNPCKL_v_undef_Mask(SVOp) &&
Bruno Cardoso Lopes3e60a232010-08-25 21:26:37 +00005117 VT == MVT::v4i32)
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005118 return getTargetShuffleNode(X86ISD::PUNPCKLDQ, dl, VT, V1, V1, DAG);
5119
5120 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5121
5122 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
5123 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
5124
5125 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
5126 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
5127 TargetMask, DAG);
5128
5129 if (VT == MVT::v4f32)
5130 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
5131 TargetMask, DAG);
5132 }
Eric Christopherfd179292009-08-27 18:07:15 +00005133
Evan Chengf26ffe92008-05-29 08:22:04 +00005134 // Check if this can be converted into a logical shift.
5135 bool isLeft = false;
5136 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00005137 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00005138 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00005139 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00005140 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005141 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00005142 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005143 EVT EltVT = VT.getVectorElementType();
5144 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005145 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005146 }
Eric Christopherfd179292009-08-27 18:07:15 +00005147
Nate Begeman9008ca62009-04-27 18:41:29 +00005148 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005149 if (V1IsUndef)
5150 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00005151 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00005152 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005153 if (!isMMX && !X86::isMOVLPMask(SVOp)) {
5154 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
5155 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5156
5157 if (VT == MVT::v4i32 || VT == MVT::v4f32)
5158 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5159 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00005160 }
Eric Christopherfd179292009-08-27 18:07:15 +00005161
Nate Begeman9008ca62009-04-27 18:41:29 +00005162 // FIXME: fold these into legal mask.
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005163 if (!isMMX) {
5164 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
5165 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
5166
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005167 if (X86::isMOVHLPSMask(SVOp))
5168 return getMOVHighToLow(Op, dl, DAG);
5169
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005170 if (X86::isMOVSHDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5171 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
5172
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00005173 if (X86::isMOVSLDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5174 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
5175
5176 if (X86::isMOVLPMask(SVOp))
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005177 return Op;
5178 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005179
Nate Begeman9008ca62009-04-27 18:41:29 +00005180 if (ShouldXformToMOVHLPS(SVOp) ||
5181 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
5182 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005183
Evan Chengf26ffe92008-05-29 08:22:04 +00005184 if (isShift) {
5185 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005186 EVT EltVT = VT.getVectorElementType();
5187 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005188 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005189 }
Eric Christopherfd179292009-08-27 18:07:15 +00005190
Evan Cheng9eca5e82006-10-25 21:49:50 +00005191 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00005192 // FIXME: This should also accept a bitcast of a splat? Be careful, not
5193 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00005194 V1IsSplat = isSplatVector(V1.getNode());
5195 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00005196
Chris Lattner8a594482007-11-25 00:24:49 +00005197 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00005198 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005199 Op = CommuteVectorShuffle(SVOp, DAG);
5200 SVOp = cast<ShuffleVectorSDNode>(Op);
5201 V1 = SVOp->getOperand(0);
5202 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00005203 std::swap(V1IsSplat, V2IsSplat);
5204 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005205 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00005206 }
5207
Nate Begeman9008ca62009-04-27 18:41:29 +00005208 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
5209 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00005210 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00005211 return V1;
5212 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
5213 // the instruction selector will not match, so get a canonical MOVL with
5214 // swapped operands to undo the commute.
5215 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00005216 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005217
Nate Begeman9008ca62009-04-27 18:41:29 +00005218 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
5219 X86::isUNPCKH_v_undef_Mask(SVOp) ||
5220 X86::isUNPCKLMask(SVOp) ||
5221 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00005222 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00005223
Evan Cheng9bbbb982006-10-25 20:48:19 +00005224 if (V2IsSplat) {
5225 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005226 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00005227 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00005228 SDValue NewMask = NormalizeMask(SVOp, DAG);
5229 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
5230 if (NSVOp != SVOp) {
5231 if (X86::isUNPCKLMask(NSVOp, true)) {
5232 return NewMask;
5233 } else if (X86::isUNPCKHMask(NSVOp, true)) {
5234 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005235 }
5236 }
5237 }
5238
Evan Cheng9eca5e82006-10-25 21:49:50 +00005239 if (Commuted) {
5240 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00005241 // FIXME: this seems wrong.
5242 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
5243 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
5244 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
5245 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
5246 X86::isUNPCKLMask(NewSVOp) ||
5247 X86::isUNPCKHMask(NewSVOp))
5248 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00005249 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005250
Nate Begemanb9a47b82009-02-23 08:49:38 +00005251 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00005252
5253 // Normalize the node to match x86 shuffle ops if needed
5254 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
5255 return CommuteVectorShuffle(SVOp, DAG);
5256
5257 // Check for legal shuffle and return?
5258 SmallVector<int, 16> PermMask;
5259 SVOp->getMask(PermMask);
5260 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00005261 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005262
Evan Cheng14b32e12007-12-11 01:46:18 +00005263 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00005264 if (VT == MVT::v8i16) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005265 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005266 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00005267 return NewOp;
5268 }
5269
Owen Anderson825b72b2009-08-11 20:47:22 +00005270 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005271 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005272 if (NewOp.getNode())
5273 return NewOp;
5274 }
Eric Christopherfd179292009-08-27 18:07:15 +00005275
Evan Chengace3c172008-07-22 21:13:36 +00005276 // Handle all 4 wide cases with a number of shuffles except for MMX.
5277 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00005278 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005279
Dan Gohman475871a2008-07-27 21:46:04 +00005280 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005281}
5282
Dan Gohman475871a2008-07-27 21:46:04 +00005283SDValue
5284X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005285 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005286 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005287 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005288 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005289 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005290 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005291 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005292 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005293 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005294 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00005295 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
5296 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
5297 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005298 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5299 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005300 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005301 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00005302 Op.getOperand(0)),
5303 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005304 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005305 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005306 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005307 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005308 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00005309 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00005310 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
5311 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005312 // result has a single use which is a store or a bitcast to i32. And in
5313 // the case of a store, it's not worth it if the index is a constant 0,
5314 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00005315 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00005316 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00005317 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005318 if ((User->getOpcode() != ISD::STORE ||
5319 (isa<ConstantSDNode>(Op.getOperand(1)) &&
5320 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00005321 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005322 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00005323 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00005324 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
5325 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005326 Op.getOperand(0)),
5327 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005328 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
5329 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00005330 // ExtractPS works with constant index.
5331 if (isa<ConstantSDNode>(Op.getOperand(1)))
5332 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005333 }
Dan Gohman475871a2008-07-27 21:46:04 +00005334 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005335}
5336
5337
Dan Gohman475871a2008-07-27 21:46:04 +00005338SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005339X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
5340 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005341 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00005342 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005343
Evan Cheng62a3f152008-03-24 21:52:23 +00005344 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005345 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005346 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00005347 return Res;
5348 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00005349
Owen Andersone50ed302009-08-10 22:56:29 +00005350 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005351 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005352 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005353 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005354 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005355 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005356 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005357 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5358 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00005359 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005360 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00005361 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005362 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00005363 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00005364 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005365 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00005366 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005367 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005368 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005369 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005370 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005371 if (Idx == 0)
5372 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005373
Evan Cheng0db9fe62006-04-25 20:13:52 +00005374 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00005375 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005376 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005377 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005378 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005379 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005380 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00005381 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005382 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
5383 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
5384 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005385 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005386 if (Idx == 0)
5387 return Op;
5388
5389 // UNPCKHPD the element to the lowest double word, then movsd.
5390 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
5391 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00005392 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005393 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005394 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005395 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005396 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005397 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005398 }
5399
Dan Gohman475871a2008-07-27 21:46:04 +00005400 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005401}
5402
Dan Gohman475871a2008-07-27 21:46:04 +00005403SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005404X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5405 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005406 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005407 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005408 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005409
Dan Gohman475871a2008-07-27 21:46:04 +00005410 SDValue N0 = Op.getOperand(0);
5411 SDValue N1 = Op.getOperand(1);
5412 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005413
Dan Gohman8a55ce42009-09-23 21:02:20 +00005414 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005415 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005416 unsigned Opc;
5417 if (VT == MVT::v8i16)
5418 Opc = X86ISD::PINSRW;
5419 else if (VT == MVT::v4i16)
5420 Opc = X86ISD::MMX_PINSRW;
5421 else if (VT == MVT::v16i8)
5422 Opc = X86ISD::PINSRB;
5423 else
5424 Opc = X86ISD::PINSRB;
5425
Nate Begeman14d12ca2008-02-11 04:19:36 +00005426 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5427 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005428 if (N1.getValueType() != MVT::i32)
5429 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5430 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005431 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005432 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005433 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005434 // Bits [7:6] of the constant are the source select. This will always be
5435 // zero here. The DAG Combiner may combine an extract_elt index into these
5436 // bits. For example (insert (extract, 3), 2) could be matched by putting
5437 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005438 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005439 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005440 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005441 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005442 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005443 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005444 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005445 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005446 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005447 // PINSR* works with constant index.
5448 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005449 }
Dan Gohman475871a2008-07-27 21:46:04 +00005450 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005451}
5452
Dan Gohman475871a2008-07-27 21:46:04 +00005453SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005454X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005455 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005456 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005457
5458 if (Subtarget->hasSSE41())
5459 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5460
Dan Gohman8a55ce42009-09-23 21:02:20 +00005461 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005462 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005463
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005464 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005465 SDValue N0 = Op.getOperand(0);
5466 SDValue N1 = Op.getOperand(1);
5467 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005468
Dan Gohman8a55ce42009-09-23 21:02:20 +00005469 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005470 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5471 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005472 if (N1.getValueType() != MVT::i32)
5473 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5474 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005475 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005476 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5477 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005478 }
Dan Gohman475871a2008-07-27 21:46:04 +00005479 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005480}
5481
Dan Gohman475871a2008-07-27 21:46:04 +00005482SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005483X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005484 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005485
5486 if (Op.getValueType() == MVT::v1i64 &&
5487 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005488 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005489
Owen Anderson825b72b2009-08-11 20:47:22 +00005490 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5491 EVT VT = MVT::v2i32;
5492 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005493 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005494 case MVT::v16i8:
5495 case MVT::v8i16:
5496 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005497 break;
5498 }
Dale Johannesenace16102009-02-03 19:33:06 +00005499 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5500 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005501}
5502
Bill Wendling056292f2008-09-16 21:48:12 +00005503// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5504// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5505// one of the above mentioned nodes. It has to be wrapped because otherwise
5506// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5507// be used to form addressing mode. These wrapped nodes will be selected
5508// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005509SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005510X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005511 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005512
Chris Lattner41621a22009-06-26 19:22:52 +00005513 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5514 // global base reg.
5515 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005516 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005517 CodeModel::Model M = getTargetMachine().getCodeModel();
5518
Chris Lattner4f066492009-07-11 20:29:19 +00005519 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005520 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005521 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005522 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005523 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005524 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005525 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005526
Evan Cheng1606e8e2009-03-13 07:51:59 +00005527 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005528 CP->getAlignment(),
5529 CP->getOffset(), OpFlag);
5530 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005531 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005532 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005533 if (OpFlag) {
5534 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005535 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005536 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005537 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005538 }
5539
5540 return Result;
5541}
5542
Dan Gohmand858e902010-04-17 15:26:15 +00005543SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005544 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005545
Chris Lattner18c59872009-06-27 04:16:01 +00005546 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5547 // global base reg.
5548 unsigned char OpFlag = 0;
5549 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005550 CodeModel::Model M = getTargetMachine().getCodeModel();
5551
Chris Lattner4f066492009-07-11 20:29:19 +00005552 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005553 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005554 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005555 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005556 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005557 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005558 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005559
Chris Lattner18c59872009-06-27 04:16:01 +00005560 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5561 OpFlag);
5562 DebugLoc DL = JT->getDebugLoc();
5563 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005564
Chris Lattner18c59872009-06-27 04:16:01 +00005565 // With PIC, the address is actually $g + Offset.
5566 if (OpFlag) {
5567 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5568 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005569 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005570 Result);
5571 }
Eric Christopherfd179292009-08-27 18:07:15 +00005572
Chris Lattner18c59872009-06-27 04:16:01 +00005573 return Result;
5574}
5575
5576SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005577X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005578 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005579
Chris Lattner18c59872009-06-27 04:16:01 +00005580 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5581 // global base reg.
5582 unsigned char OpFlag = 0;
5583 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005584 CodeModel::Model M = getTargetMachine().getCodeModel();
5585
Chris Lattner4f066492009-07-11 20:29:19 +00005586 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005587 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005588 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005589 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005590 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005591 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005592 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005593
Chris Lattner18c59872009-06-27 04:16:01 +00005594 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005595
Chris Lattner18c59872009-06-27 04:16:01 +00005596 DebugLoc DL = Op.getDebugLoc();
5597 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005598
5599
Chris Lattner18c59872009-06-27 04:16:01 +00005600 // With PIC, the address is actually $g + Offset.
5601 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005602 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005603 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5604 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005605 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005606 Result);
5607 }
Eric Christopherfd179292009-08-27 18:07:15 +00005608
Chris Lattner18c59872009-06-27 04:16:01 +00005609 return Result;
5610}
5611
Dan Gohman475871a2008-07-27 21:46:04 +00005612SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005613X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005614 // Create the TargetBlockAddressAddress node.
5615 unsigned char OpFlags =
5616 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005617 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005618 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005619 DebugLoc dl = Op.getDebugLoc();
5620 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5621 /*isTarget=*/true, OpFlags);
5622
Dan Gohmanf705adb2009-10-30 01:28:02 +00005623 if (Subtarget->isPICStyleRIPRel() &&
5624 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005625 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5626 else
5627 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005628
Dan Gohman29cbade2009-11-20 23:18:13 +00005629 // With PIC, the address is actually $g + Offset.
5630 if (isGlobalRelativeToPICBase(OpFlags)) {
5631 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5632 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5633 Result);
5634 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005635
5636 return Result;
5637}
5638
5639SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005640X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005641 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005642 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005643 // Create the TargetGlobalAddress node, folding in the constant
5644 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005645 unsigned char OpFlags =
5646 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005647 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005648 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005649 if (OpFlags == X86II::MO_NO_FLAG &&
5650 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005651 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00005652 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005653 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005654 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00005655 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005656 }
Eric Christopherfd179292009-08-27 18:07:15 +00005657
Chris Lattner4f066492009-07-11 20:29:19 +00005658 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005659 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005660 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5661 else
5662 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005663
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005664 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005665 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005666 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5667 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005668 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005669 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005670
Chris Lattner36c25012009-07-10 07:34:39 +00005671 // For globals that require a load from a stub to get the address, emit the
5672 // load.
5673 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005674 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005675 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005676
Dan Gohman6520e202008-10-18 02:06:02 +00005677 // If there was a non-zero offset that we didn't fold, create an explicit
5678 // addition for it.
5679 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005680 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005681 DAG.getConstant(Offset, getPointerTy()));
5682
Evan Cheng0db9fe62006-04-25 20:13:52 +00005683 return Result;
5684}
5685
Evan Chengda43bcf2008-09-24 00:05:32 +00005686SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005687X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00005688 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005689 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005690 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005691}
5692
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005693static SDValue
5694GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005695 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005696 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005697 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005698 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005699 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00005700 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005701 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005702 GA->getOffset(),
5703 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005704 if (InFlag) {
5705 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005706 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005707 } else {
5708 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005709 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005710 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005711
5712 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00005713 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005714
Rafael Espindola15f1b662009-04-24 12:59:40 +00005715 SDValue Flag = Chain.getValue(1);
5716 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005717}
5718
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005719// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005720static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005721LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005722 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005723 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005724 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5725 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005726 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005727 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005728 InFlag = Chain.getValue(1);
5729
Chris Lattnerb903bed2009-06-26 21:20:29 +00005730 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005731}
5732
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005733// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005734static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005735LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005736 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005737 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5738 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005739}
5740
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005741// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5742// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005743static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005744 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005745 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005746 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005747 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005748 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005749 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005750 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005751 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005752
5753 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005754 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005755
Chris Lattnerb903bed2009-06-26 21:20:29 +00005756 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005757 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5758 // initialexec.
5759 unsigned WrapperKind = X86ISD::Wrapper;
5760 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005761 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005762 } else if (is64Bit) {
5763 assert(model == TLSModel::InitialExec);
5764 OperandFlags = X86II::MO_GOTTPOFF;
5765 WrapperKind = X86ISD::WrapperRIP;
5766 } else {
5767 assert(model == TLSModel::InitialExec);
5768 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005769 }
Eric Christopherfd179292009-08-27 18:07:15 +00005770
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005771 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5772 // exec)
Devang Patel0d881da2010-07-06 22:08:15 +00005773 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
5774 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005775 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005776 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005777
Rafael Espindola9a580232009-02-27 13:37:18 +00005778 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005779 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005780 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005781
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005782 // The address of the thread local variable is the add of the thread
5783 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005784 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005785}
5786
Dan Gohman475871a2008-07-27 21:46:04 +00005787SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005788X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher30ef0e52010-06-03 04:07:48 +00005789
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005790 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005791 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005792
Eric Christopher30ef0e52010-06-03 04:07:48 +00005793 if (Subtarget->isTargetELF()) {
5794 // TODO: implement the "local dynamic" model
5795 // TODO: implement the "initial exec"model for pic executables
5796
5797 // If GV is an alias then use the aliasee for determining
5798 // thread-localness.
5799 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5800 GV = GA->resolveAliasedGlobal(false);
5801
5802 TLSModel::Model model
5803 = getTLSModel(GV, getTargetMachine().getRelocationModel());
5804
5805 switch (model) {
5806 case TLSModel::GeneralDynamic:
5807 case TLSModel::LocalDynamic: // not implemented
5808 if (Subtarget->is64Bit())
5809 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
5810 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
5811
5812 case TLSModel::InitialExec:
5813 case TLSModel::LocalExec:
5814 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5815 Subtarget->is64Bit());
5816 }
5817 } else if (Subtarget->isTargetDarwin()) {
5818 // Darwin only has one model of TLS. Lower to that.
5819 unsigned char OpFlag = 0;
5820 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
5821 X86ISD::WrapperRIP : X86ISD::Wrapper;
5822
5823 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5824 // global base reg.
5825 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
5826 !Subtarget->is64Bit();
5827 if (PIC32)
5828 OpFlag = X86II::MO_TLVP_PIC_BASE;
5829 else
5830 OpFlag = X86II::MO_TLVP;
Devang Patel0d881da2010-07-06 22:08:15 +00005831 DebugLoc DL = Op.getDebugLoc();
5832 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopher30ef0e52010-06-03 04:07:48 +00005833 getPointerTy(),
5834 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00005835 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
5836
5837 // With PIC32, the address is actually $g + Offset.
5838 if (PIC32)
5839 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5840 DAG.getNode(X86ISD::GlobalBaseReg,
5841 DebugLoc(), getPointerTy()),
5842 Offset);
5843
5844 // Lowering the machine isd will make sure everything is in the right
5845 // location.
5846 SDValue Args[] = { Offset };
5847 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
5848
5849 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
5850 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
5851 MFI->setAdjustsStack(true);
Eric Christopherfd179292009-08-27 18:07:15 +00005852
Eric Christopher30ef0e52010-06-03 04:07:48 +00005853 // And our return value (tls address) is in the standard call return value
5854 // location.
5855 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
5856 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005857 }
Eric Christopher30ef0e52010-06-03 04:07:48 +00005858
5859 assert(false &&
5860 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00005861
Torok Edwinc23197a2009-07-14 16:55:14 +00005862 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005863 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005864}
5865
Evan Cheng0db9fe62006-04-25 20:13:52 +00005866
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005867/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005868/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00005869SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005870 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005871 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005872 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005873 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005874 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005875 SDValue ShOpLo = Op.getOperand(0);
5876 SDValue ShOpHi = Op.getOperand(1);
5877 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005878 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005879 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005880 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005881
Dan Gohman475871a2008-07-27 21:46:04 +00005882 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005883 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005884 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5885 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005886 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005887 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5888 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005889 }
Evan Chenge3413162006-01-09 18:33:28 +00005890
Owen Anderson825b72b2009-08-11 20:47:22 +00005891 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5892 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005893 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005894 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005895
Dan Gohman475871a2008-07-27 21:46:04 +00005896 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005897 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005898 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5899 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005900
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005901 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005902 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5903 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005904 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005905 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5906 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005907 }
5908
Dan Gohman475871a2008-07-27 21:46:04 +00005909 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005910 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005911}
Evan Chenga3195e82006-01-12 22:54:21 +00005912
Dan Gohmand858e902010-04-17 15:26:15 +00005913SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
5914 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005915 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005916
5917 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005918 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005919 return Op;
5920 }
5921 return SDValue();
5922 }
5923
Owen Anderson825b72b2009-08-11 20:47:22 +00005924 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005925 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005926
Eli Friedman36df4992009-05-27 00:47:34 +00005927 // These are really Legal; return the operand so the caller accepts it as
5928 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005929 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005930 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005931 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005932 Subtarget->is64Bit()) {
5933 return Op;
5934 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005935
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005936 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005937 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005938 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005939 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005940 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005941 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005942 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005943 PseudoSourceValue::getFixedStack(SSFI), 0,
5944 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005945 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5946}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005947
Owen Andersone50ed302009-08-10 22:56:29 +00005948SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005949 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00005950 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005951 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005952 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005953 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005954 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005955 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005956 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005957 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005958 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005959 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005960 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005961 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005962
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005963 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005964 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005965 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005966
5967 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5968 // shouldn't be necessary except that RFP cannot be live across
5969 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005970 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005971 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005972 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005973 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005974 SDValue Ops[] = {
5975 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5976 };
5977 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005978 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005979 PseudoSourceValue::getFixedStack(SSFI), 0,
5980 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005981 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005982
Evan Cheng0db9fe62006-04-25 20:13:52 +00005983 return Result;
5984}
5985
Bill Wendling8b8a6362009-01-17 03:56:04 +00005986// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005987SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
5988 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005989 // This algorithm is not obvious. Here it is in C code, more or less:
5990 /*
5991 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5992 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5993 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005994
Bill Wendling8b8a6362009-01-17 03:56:04 +00005995 // Copy ints to xmm registers.
5996 __m128i xh = _mm_cvtsi32_si128( hi );
5997 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005998
Bill Wendling8b8a6362009-01-17 03:56:04 +00005999 // Combine into low half of a single xmm register.
6000 __m128i x = _mm_unpacklo_epi32( xh, xl );
6001 __m128d d;
6002 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00006003
Bill Wendling8b8a6362009-01-17 03:56:04 +00006004 // Merge in appropriate exponents to give the integer bits the right
6005 // magnitude.
6006 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00006007
Bill Wendling8b8a6362009-01-17 03:56:04 +00006008 // Subtract away the biases to deal with the IEEE-754 double precision
6009 // implicit 1.
6010 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00006011
Bill Wendling8b8a6362009-01-17 03:56:04 +00006012 // All conversions up to here are exact. The correctly rounded result is
6013 // calculated using the current rounding mode using the following
6014 // horizontal add.
6015 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
6016 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
6017 // store doesn't really need to be here (except
6018 // maybe to zero the other double)
6019 return sd;
6020 }
6021 */
Dale Johannesen040225f2008-10-21 23:07:49 +00006022
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006023 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00006024 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00006025
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006026 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00006027 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00006028 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
6029 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
6030 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
6031 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006032 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006033 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006034
Bill Wendling8b8a6362009-01-17 03:56:04 +00006035 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00006036 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006037 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00006038 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006039 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006040 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006041 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006042
Owen Anderson825b72b2009-08-11 20:47:22 +00006043 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6044 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006045 Op.getOperand(0),
6046 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006047 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6048 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006049 Op.getOperand(0),
6050 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006051 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
6052 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006053 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00006054 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006055 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
6056 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
6057 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006058 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00006059 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006060 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006061
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006062 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00006063 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00006064 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
6065 DAG.getUNDEF(MVT::v2f64), ShufMask);
6066 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
6067 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006068 DAG.getIntPtrConstant(0));
6069}
6070
Bill Wendling8b8a6362009-01-17 03:56:04 +00006071// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006072SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
6073 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006074 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006075 // FP constant to bias correct the final result.
6076 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00006077 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006078
6079 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00006080 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6081 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006082 Op.getOperand(0),
6083 DAG.getIntPtrConstant(0)));
6084
Owen Anderson825b72b2009-08-11 20:47:22 +00006085 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
6086 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006087 DAG.getIntPtrConstant(0));
6088
6089 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006090 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
6091 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006092 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006093 MVT::v2f64, Load)),
6094 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006095 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006096 MVT::v2f64, Bias)));
6097 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
6098 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006099 DAG.getIntPtrConstant(0));
6100
6101 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006102 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006103
6104 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00006105 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00006106
Owen Anderson825b72b2009-08-11 20:47:22 +00006107 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006108 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00006109 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00006110 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006111 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00006112 }
6113
6114 // Handle final rounding.
6115 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00006116}
6117
Dan Gohmand858e902010-04-17 15:26:15 +00006118SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
6119 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00006120 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006121 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006122
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006123 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00006124 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
6125 // the optimization here.
6126 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00006127 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00006128
Owen Andersone50ed302009-08-10 22:56:29 +00006129 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006130 EVT DstVT = Op.getValueType();
6131 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006132 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006133 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006134 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006135
6136 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00006137 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006138 if (SrcVT == MVT::i32) {
6139 SDValue WordOff = DAG.getConstant(4, getPointerTy());
6140 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
6141 getPointerTy(), StackSlot, WordOff);
6142 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
6143 StackSlot, NULL, 0, false, false, 0);
6144 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
6145 OffsetSlot, NULL, 0, false, false, 0);
6146 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
6147 return Fild;
6148 }
6149
6150 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
6151 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00006152 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006153 // For i64 source, we need to add the appropriate power of 2 if the input
6154 // was negative. This is the same as the optimization in
6155 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
6156 // we must be careful to do the computation in x87 extended precision, not
6157 // in SSE. (The generic code can't know it's OK to do this, or how to.)
6158 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
6159 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
6160 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
6161
6162 APInt FF(32, 0x5F800000ULL);
6163
6164 // Check whether the sign bit is set.
6165 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
6166 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
6167 ISD::SETLT);
6168
6169 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
6170 SDValue FudgePtr = DAG.getConstantPool(
6171 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
6172 getPointerTy());
6173
6174 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
6175 SDValue Zero = DAG.getIntPtrConstant(0);
6176 SDValue Four = DAG.getIntPtrConstant(4);
6177 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
6178 Zero, Four);
6179 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
6180
6181 // Load the value out, extending it from f32 to f80.
6182 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00006183 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006184 FudgePtr, PseudoSourceValue::getConstantPool(),
6185 0, MVT::f32, false, false, 4);
6186 // Extend everything to 80 bits to force it to be done on x87.
6187 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
6188 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00006189}
6190
Dan Gohman475871a2008-07-27 21:46:04 +00006191std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00006192FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006193 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00006194
Owen Andersone50ed302009-08-10 22:56:29 +00006195 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00006196
6197 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006198 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
6199 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00006200 }
6201
Owen Anderson825b72b2009-08-11 20:47:22 +00006202 assert(DstTy.getSimpleVT() <= MVT::i64 &&
6203 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00006204 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00006205
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006206 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006207 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00006208 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006209 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00006210 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006211 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00006212 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006213 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006214
Evan Cheng87c89352007-10-15 20:11:21 +00006215 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
6216 // stack slot.
6217 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00006218 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00006219 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006220 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00006221
Evan Cheng0db9fe62006-04-25 20:13:52 +00006222 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00006223 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006224 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006225 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
6226 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
6227 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006228 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006229
Dan Gohman475871a2008-07-27 21:46:04 +00006230 SDValue Chain = DAG.getEntryNode();
6231 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00006232 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006233 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00006234 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00006235 PseudoSourceValue::getFixedStack(SSFI), 0,
6236 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006237 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00006238 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00006239 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
6240 };
Dale Johannesenace16102009-02-03 19:33:06 +00006241 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006242 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00006243 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006244 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
6245 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006246
Evan Cheng0db9fe62006-04-25 20:13:52 +00006247 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00006248 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00006249 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00006250
Chris Lattner27a6c732007-11-24 07:07:01 +00006251 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006252}
6253
Dan Gohmand858e902010-04-17 15:26:15 +00006254SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
6255 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00006256 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006257 if (Op.getValueType() == MVT::v2i32 &&
6258 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00006259 return Op;
6260 }
6261 return SDValue();
6262 }
6263
Eli Friedman948e95a2009-05-23 09:59:16 +00006264 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00006265 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00006266 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
6267 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00006268
Chris Lattner27a6c732007-11-24 07:07:01 +00006269 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006270 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00006271 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00006272}
6273
Dan Gohmand858e902010-04-17 15:26:15 +00006274SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
6275 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00006276 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
6277 SDValue FIST = Vals.first, StackSlot = Vals.second;
6278 assert(FIST.getNode() && "Unexpected failure");
6279
6280 // Load the result.
6281 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00006282 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006283}
6284
Dan Gohmand858e902010-04-17 15:26:15 +00006285SDValue X86TargetLowering::LowerFABS(SDValue Op,
6286 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006287 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006288 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006289 EVT VT = Op.getValueType();
6290 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006291 if (VT.isVector())
6292 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006293 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006294 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006295 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00006296 CV.push_back(C);
6297 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006298 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006299 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00006300 CV.push_back(C);
6301 CV.push_back(C);
6302 CV.push_back(C);
6303 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006304 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006305 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006306 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006307 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006308 PseudoSourceValue::getConstantPool(), 0,
6309 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006310 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006311}
6312
Dan Gohmand858e902010-04-17 15:26:15 +00006313SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006314 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006315 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006316 EVT VT = Op.getValueType();
6317 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00006318 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00006319 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006320 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006321 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006322 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00006323 CV.push_back(C);
6324 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006325 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006326 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00006327 CV.push_back(C);
6328 CV.push_back(C);
6329 CV.push_back(C);
6330 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006331 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006332 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006333 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006334 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006335 PseudoSourceValue::getConstantPool(), 0,
6336 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006337 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00006338 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006339 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
6340 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006341 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00006342 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00006343 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006344 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00006345 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006346}
6347
Dan Gohmand858e902010-04-17 15:26:15 +00006348SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006349 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00006350 SDValue Op0 = Op.getOperand(0);
6351 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006352 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006353 EVT VT = Op.getValueType();
6354 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00006355
6356 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006357 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006358 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006359 SrcVT = VT;
6360 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006361 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006362 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006363 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006364 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006365 }
6366
6367 // At this point the operands and the result should have the same
6368 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00006369
Evan Cheng68c47cb2007-01-05 07:55:56 +00006370 // First get the sign bit of second operand.
6371 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006372 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006373 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
6374 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006375 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006376 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
6377 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6378 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6379 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006380 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006381 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006382 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006383 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006384 PseudoSourceValue::getConstantPool(), 0,
6385 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006386 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006387
6388 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006389 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006390 // Op0 is MVT::f32, Op1 is MVT::f64.
6391 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
6392 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
6393 DAG.getConstant(32, MVT::i32));
6394 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
6395 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00006396 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006397 }
6398
Evan Cheng73d6cf12007-01-05 21:37:56 +00006399 // Clear first operand sign bit.
6400 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00006401 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006402 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6403 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006404 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006405 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6406 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6407 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6408 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006409 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006410 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006411 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006412 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006413 PseudoSourceValue::getConstantPool(), 0,
6414 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006415 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006416
6417 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006418 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006419}
6420
Dan Gohman076aee32009-03-04 19:44:21 +00006421/// Emit nodes that will be selected as "test Op0,Op0", or something
6422/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006423SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006424 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006425 DebugLoc dl = Op.getDebugLoc();
6426
Dan Gohman31125812009-03-07 01:58:32 +00006427 // CF and OF aren't always set the way we want. Determine which
6428 // of these we need.
6429 bool NeedCF = false;
6430 bool NeedOF = false;
6431 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006432 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006433 case X86::COND_A: case X86::COND_AE:
6434 case X86::COND_B: case X86::COND_BE:
6435 NeedCF = true;
6436 break;
6437 case X86::COND_G: case X86::COND_GE:
6438 case X86::COND_L: case X86::COND_LE:
6439 case X86::COND_O: case X86::COND_NO:
6440 NeedOF = true;
6441 break;
Dan Gohman31125812009-03-07 01:58:32 +00006442 }
6443
Dan Gohman076aee32009-03-04 19:44:21 +00006444 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006445 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6446 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006447 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6448 // Emit a CMP with 0, which is the TEST pattern.
6449 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6450 DAG.getConstant(0, Op.getValueType()));
6451
6452 unsigned Opcode = 0;
6453 unsigned NumOperands = 0;
6454 switch (Op.getNode()->getOpcode()) {
6455 case ISD::ADD:
6456 // Due to an isel shortcoming, be conservative if this add is likely to be
6457 // selected as part of a load-modify-store instruction. When the root node
6458 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6459 // uses of other nodes in the match, such as the ADD in this case. This
6460 // leads to the ADD being left around and reselected, with the result being
6461 // two adds in the output. Alas, even if none our users are stores, that
6462 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6463 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6464 // climbing the DAG back to the root, and it doesn't seem to be worth the
6465 // effort.
6466 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006467 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006468 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6469 goto default_case;
6470
6471 if (ConstantSDNode *C =
6472 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6473 // An add of one will be selected as an INC.
6474 if (C->getAPIntValue() == 1) {
6475 Opcode = X86ISD::INC;
6476 NumOperands = 1;
6477 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006478 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006479
6480 // An add of negative one (subtract of one) will be selected as a DEC.
6481 if (C->getAPIntValue().isAllOnesValue()) {
6482 Opcode = X86ISD::DEC;
6483 NumOperands = 1;
6484 break;
6485 }
Dan Gohman076aee32009-03-04 19:44:21 +00006486 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006487
6488 // Otherwise use a regular EFLAGS-setting add.
6489 Opcode = X86ISD::ADD;
6490 NumOperands = 2;
6491 break;
6492 case ISD::AND: {
6493 // If the primary and result isn't used, don't bother using X86ISD::AND,
6494 // because a TEST instruction will be better.
6495 bool NonFlagUse = false;
6496 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6497 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6498 SDNode *User = *UI;
6499 unsigned UOpNo = UI.getOperandNo();
6500 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6501 // Look pass truncate.
6502 UOpNo = User->use_begin().getOperandNo();
6503 User = *User->use_begin();
6504 }
6505
6506 if (User->getOpcode() != ISD::BRCOND &&
6507 User->getOpcode() != ISD::SETCC &&
6508 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6509 NonFlagUse = true;
6510 break;
6511 }
Dan Gohman076aee32009-03-04 19:44:21 +00006512 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006513
6514 if (!NonFlagUse)
6515 break;
6516 }
6517 // FALL THROUGH
6518 case ISD::SUB:
6519 case ISD::OR:
6520 case ISD::XOR:
6521 // Due to the ISEL shortcoming noted above, be conservative if this op is
6522 // likely to be selected as part of a load-modify-store instruction.
6523 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6524 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6525 if (UI->getOpcode() == ISD::STORE)
6526 goto default_case;
6527
6528 // Otherwise use a regular EFLAGS-setting instruction.
6529 switch (Op.getNode()->getOpcode()) {
6530 default: llvm_unreachable("unexpected operator!");
6531 case ISD::SUB: Opcode = X86ISD::SUB; break;
6532 case ISD::OR: Opcode = X86ISD::OR; break;
6533 case ISD::XOR: Opcode = X86ISD::XOR; break;
6534 case ISD::AND: Opcode = X86ISD::AND; break;
6535 }
6536
6537 NumOperands = 2;
6538 break;
6539 case X86ISD::ADD:
6540 case X86ISD::SUB:
6541 case X86ISD::INC:
6542 case X86ISD::DEC:
6543 case X86ISD::OR:
6544 case X86ISD::XOR:
6545 case X86ISD::AND:
6546 return SDValue(Op.getNode(), 1);
6547 default:
6548 default_case:
6549 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006550 }
6551
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006552 if (Opcode == 0)
6553 // Emit a CMP with 0, which is the TEST pattern.
6554 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6555 DAG.getConstant(0, Op.getValueType()));
6556
6557 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6558 SmallVector<SDValue, 4> Ops;
6559 for (unsigned i = 0; i != NumOperands; ++i)
6560 Ops.push_back(Op.getOperand(i));
6561
6562 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6563 DAG.ReplaceAllUsesWith(Op, New);
6564 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006565}
6566
6567/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6568/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006569SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006570 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006571 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6572 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006573 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006574
6575 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006576 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006577}
6578
Evan Chengd40d03e2010-01-06 19:38:29 +00006579/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6580/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006581SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6582 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006583 SDValue Op0 = And.getOperand(0);
6584 SDValue Op1 = And.getOperand(1);
6585 if (Op0.getOpcode() == ISD::TRUNCATE)
6586 Op0 = Op0.getOperand(0);
6587 if (Op1.getOpcode() == ISD::TRUNCATE)
6588 Op1 = Op1.getOperand(0);
6589
Evan Chengd40d03e2010-01-06 19:38:29 +00006590 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006591 if (Op1.getOpcode() == ISD::SHL)
6592 std::swap(Op0, Op1);
6593 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006594 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6595 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006596 // If we looked past a truncate, check that it's only truncating away
6597 // known zeros.
6598 unsigned BitWidth = Op0.getValueSizeInBits();
6599 unsigned AndBitWidth = And.getValueSizeInBits();
6600 if (BitWidth > AndBitWidth) {
6601 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6602 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6603 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6604 return SDValue();
6605 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006606 LHS = Op1;
6607 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006608 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006609 } else if (Op1.getOpcode() == ISD::Constant) {
6610 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6611 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006612 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6613 LHS = AndLHS.getOperand(0);
6614 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006615 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006616 }
Evan Cheng0488db92007-09-25 01:57:46 +00006617
Evan Chengd40d03e2010-01-06 19:38:29 +00006618 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006619 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006620 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006621 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006622 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006623 // Also promote i16 to i32 for performance / code size reason.
6624 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006625 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006626 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006627
Evan Chengd40d03e2010-01-06 19:38:29 +00006628 // If the operand types disagree, extend the shift amount to match. Since
6629 // BT ignores high bits (like shifts) we can use anyextend.
6630 if (LHS.getValueType() != RHS.getValueType())
6631 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006632
Evan Chengd40d03e2010-01-06 19:38:29 +00006633 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6634 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6635 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6636 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006637 }
6638
Evan Cheng54de3ea2010-01-05 06:52:31 +00006639 return SDValue();
6640}
6641
Dan Gohmand858e902010-04-17 15:26:15 +00006642SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006643 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6644 SDValue Op0 = Op.getOperand(0);
6645 SDValue Op1 = Op.getOperand(1);
6646 DebugLoc dl = Op.getDebugLoc();
6647 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6648
6649 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006650 // Lower (X & (1 << N)) == 0 to BT(X, N).
6651 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6652 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6653 if (Op0.getOpcode() == ISD::AND &&
6654 Op0.hasOneUse() &&
6655 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00006656 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00006657 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6658 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6659 if (NewSetCC.getNode())
6660 return NewSetCC;
6661 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006662
Evan Cheng2c755ba2010-02-27 07:36:59 +00006663 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6664 if (Op0.getOpcode() == X86ISD::SETCC &&
6665 Op1.getOpcode() == ISD::Constant &&
6666 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6667 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6668 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6669 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6670 bool Invert = (CC == ISD::SETNE) ^
6671 cast<ConstantSDNode>(Op1)->isNullValue();
6672 if (Invert)
6673 CCode = X86::GetOppositeBranchCondition(CCode);
6674 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6675 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6676 }
6677
Evan Chenge5b51ac2010-04-17 06:13:15 +00006678 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006679 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006680 if (X86CC == X86::COND_INVALID)
6681 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006682
Evan Cheng552f09a2010-04-26 19:06:11 +00006683 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006684
6685 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006686 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006687 return DAG.getNode(ISD::AND, dl, MVT::i8,
6688 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6689 DAG.getConstant(X86CC, MVT::i8), Cond),
6690 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006691
Owen Anderson825b72b2009-08-11 20:47:22 +00006692 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6693 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006694}
6695
Dan Gohmand858e902010-04-17 15:26:15 +00006696SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006697 SDValue Cond;
6698 SDValue Op0 = Op.getOperand(0);
6699 SDValue Op1 = Op.getOperand(1);
6700 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006701 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006702 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6703 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006704 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006705
6706 if (isFP) {
6707 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006708 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006709 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6710 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006711 bool Swap = false;
6712
6713 switch (SetCCOpcode) {
6714 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006715 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006716 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006717 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006718 case ISD::SETGT: Swap = true; // Fallthrough
6719 case ISD::SETLT:
6720 case ISD::SETOLT: SSECC = 1; break;
6721 case ISD::SETOGE:
6722 case ISD::SETGE: Swap = true; // Fallthrough
6723 case ISD::SETLE:
6724 case ISD::SETOLE: SSECC = 2; break;
6725 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006726 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006727 case ISD::SETNE: SSECC = 4; break;
6728 case ISD::SETULE: Swap = true;
6729 case ISD::SETUGE: SSECC = 5; break;
6730 case ISD::SETULT: Swap = true;
6731 case ISD::SETUGT: SSECC = 6; break;
6732 case ISD::SETO: SSECC = 7; break;
6733 }
6734 if (Swap)
6735 std::swap(Op0, Op1);
6736
Nate Begemanfb8ead02008-07-25 19:05:58 +00006737 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006738 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006739 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006740 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006741 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6742 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006743 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006744 }
6745 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006746 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006747 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6748 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006749 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006750 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006751 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006752 }
6753 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006754 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006755 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006756
Nate Begeman30a0de92008-07-17 16:51:19 +00006757 // We are handling one of the integer comparisons here. Since SSE only has
6758 // GT and EQ comparisons for integer, swapping operands and multiple
6759 // operations may be required for some comparisons.
6760 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6761 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006762
Owen Anderson825b72b2009-08-11 20:47:22 +00006763 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006764 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006765 case MVT::v8i8:
6766 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6767 case MVT::v4i16:
6768 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6769 case MVT::v2i32:
6770 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6771 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006772 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006773
Nate Begeman30a0de92008-07-17 16:51:19 +00006774 switch (SetCCOpcode) {
6775 default: break;
6776 case ISD::SETNE: Invert = true;
6777 case ISD::SETEQ: Opc = EQOpc; break;
6778 case ISD::SETLT: Swap = true;
6779 case ISD::SETGT: Opc = GTOpc; break;
6780 case ISD::SETGE: Swap = true;
6781 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6782 case ISD::SETULT: Swap = true;
6783 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6784 case ISD::SETUGE: Swap = true;
6785 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6786 }
6787 if (Swap)
6788 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006789
Nate Begeman30a0de92008-07-17 16:51:19 +00006790 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6791 // bits of the inputs before performing those operations.
6792 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006793 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006794 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6795 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006796 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006797 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6798 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006799 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6800 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006801 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006802
Dale Johannesenace16102009-02-03 19:33:06 +00006803 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006804
6805 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006806 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006807 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006808
Nate Begeman30a0de92008-07-17 16:51:19 +00006809 return Result;
6810}
Evan Cheng0488db92007-09-25 01:57:46 +00006811
Evan Cheng370e5342008-12-03 08:38:43 +00006812// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006813static bool isX86LogicalCmp(SDValue Op) {
6814 unsigned Opc = Op.getNode()->getOpcode();
6815 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6816 return true;
6817 if (Op.getResNo() == 1 &&
6818 (Opc == X86ISD::ADD ||
6819 Opc == X86ISD::SUB ||
6820 Opc == X86ISD::SMUL ||
6821 Opc == X86ISD::UMUL ||
6822 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006823 Opc == X86ISD::DEC ||
6824 Opc == X86ISD::OR ||
6825 Opc == X86ISD::XOR ||
6826 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006827 return true;
6828
6829 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006830}
6831
Dan Gohmand858e902010-04-17 15:26:15 +00006832SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006833 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006834 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006835 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006836 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006837
Dan Gohman1a492952009-10-20 16:22:37 +00006838 if (Cond.getOpcode() == ISD::SETCC) {
6839 SDValue NewCond = LowerSETCC(Cond, DAG);
6840 if (NewCond.getNode())
6841 Cond = NewCond;
6842 }
Evan Cheng734503b2006-09-11 02:19:56 +00006843
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006844 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6845 SDValue Op1 = Op.getOperand(1);
6846 SDValue Op2 = Op.getOperand(2);
6847 if (Cond.getOpcode() == X86ISD::SETCC &&
6848 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6849 SDValue Cmp = Cond.getOperand(1);
6850 if (Cmp.getOpcode() == X86ISD::CMP) {
6851 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6852 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6853 ConstantSDNode *RHSC =
6854 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6855 if (N1C && N1C->isAllOnesValue() &&
6856 N2C && N2C->isNullValue() &&
6857 RHSC && RHSC->isNullValue()) {
6858 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006859 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006860 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6861 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6862 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6863 }
6864 }
6865 }
6866
Evan Chengad9c0a32009-12-15 00:53:42 +00006867 // Look pass (and (setcc_carry (cmp ...)), 1).
6868 if (Cond.getOpcode() == ISD::AND &&
6869 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6870 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6871 if (C && C->getAPIntValue() == 1)
6872 Cond = Cond.getOperand(0);
6873 }
6874
Evan Cheng3f41d662007-10-08 22:16:29 +00006875 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6876 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006877 if (Cond.getOpcode() == X86ISD::SETCC ||
6878 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006879 CC = Cond.getOperand(0);
6880
Dan Gohman475871a2008-07-27 21:46:04 +00006881 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006882 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006883 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006884
Evan Cheng3f41d662007-10-08 22:16:29 +00006885 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006886 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006887 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006888 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006889
Chris Lattnerd1980a52009-03-12 06:52:53 +00006890 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6891 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006892 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006893 addTest = false;
6894 }
6895 }
6896
6897 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006898 // Look pass the truncate.
6899 if (Cond.getOpcode() == ISD::TRUNCATE)
6900 Cond = Cond.getOperand(0);
6901
6902 // We know the result of AND is compared against zero. Try to match
6903 // it to BT.
6904 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6905 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6906 if (NewSetCC.getNode()) {
6907 CC = NewSetCC.getOperand(0);
6908 Cond = NewSetCC.getOperand(1);
6909 addTest = false;
6910 }
6911 }
6912 }
6913
6914 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006915 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006916 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006917 }
6918
Evan Cheng0488db92007-09-25 01:57:46 +00006919 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6920 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006921 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6922 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006923 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006924}
6925
Evan Cheng370e5342008-12-03 08:38:43 +00006926// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6927// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6928// from the AND / OR.
6929static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6930 Opc = Op.getOpcode();
6931 if (Opc != ISD::OR && Opc != ISD::AND)
6932 return false;
6933 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6934 Op.getOperand(0).hasOneUse() &&
6935 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6936 Op.getOperand(1).hasOneUse());
6937}
6938
Evan Cheng961d6d42009-02-02 08:19:07 +00006939// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6940// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006941static bool isXor1OfSetCC(SDValue Op) {
6942 if (Op.getOpcode() != ISD::XOR)
6943 return false;
6944 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6945 if (N1C && N1C->getAPIntValue() == 1) {
6946 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6947 Op.getOperand(0).hasOneUse();
6948 }
6949 return false;
6950}
6951
Dan Gohmand858e902010-04-17 15:26:15 +00006952SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006953 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006954 SDValue Chain = Op.getOperand(0);
6955 SDValue Cond = Op.getOperand(1);
6956 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006957 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006958 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006959
Dan Gohman1a492952009-10-20 16:22:37 +00006960 if (Cond.getOpcode() == ISD::SETCC) {
6961 SDValue NewCond = LowerSETCC(Cond, DAG);
6962 if (NewCond.getNode())
6963 Cond = NewCond;
6964 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006965#if 0
6966 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006967 else if (Cond.getOpcode() == X86ISD::ADD ||
6968 Cond.getOpcode() == X86ISD::SUB ||
6969 Cond.getOpcode() == X86ISD::SMUL ||
6970 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006971 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006972#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006973
Evan Chengad9c0a32009-12-15 00:53:42 +00006974 // Look pass (and (setcc_carry (cmp ...)), 1).
6975 if (Cond.getOpcode() == ISD::AND &&
6976 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6977 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6978 if (C && C->getAPIntValue() == 1)
6979 Cond = Cond.getOperand(0);
6980 }
6981
Evan Cheng3f41d662007-10-08 22:16:29 +00006982 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6983 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006984 if (Cond.getOpcode() == X86ISD::SETCC ||
6985 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006986 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006987
Dan Gohman475871a2008-07-27 21:46:04 +00006988 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006989 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006990 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006991 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006992 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006993 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006994 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006995 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006996 default: break;
6997 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006998 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006999 // These can only come from an arithmetic instruction with overflow,
7000 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007001 Cond = Cond.getNode()->getOperand(1);
7002 addTest = false;
7003 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007004 }
Evan Cheng0488db92007-09-25 01:57:46 +00007005 }
Evan Cheng370e5342008-12-03 08:38:43 +00007006 } else {
7007 unsigned CondOpc;
7008 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
7009 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00007010 if (CondOpc == ISD::OR) {
7011 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
7012 // two branches instead of an explicit OR instruction with a
7013 // separate test.
7014 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007015 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00007016 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007017 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007018 Chain, Dest, CC, Cmp);
7019 CC = Cond.getOperand(1).getOperand(0);
7020 Cond = Cmp;
7021 addTest = false;
7022 }
7023 } else { // ISD::AND
7024 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
7025 // two branches instead of an explicit AND instruction with a
7026 // separate test. However, we only do this if this block doesn't
7027 // have a fall-through edge, because this requires an explicit
7028 // jmp when the condition is false.
7029 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007030 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00007031 Op.getNode()->hasOneUse()) {
7032 X86::CondCode CCode =
7033 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7034 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007035 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00007036 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00007037 // Look for an unconditional branch following this conditional branch.
7038 // We need this because we need to reverse the successors in order
7039 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00007040 if (User->getOpcode() == ISD::BR) {
7041 SDValue FalseBB = User->getOperand(1);
7042 SDNode *NewBR =
7043 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00007044 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00007045 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00007046 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00007047
Dale Johannesene4d209d2009-02-03 20:21:25 +00007048 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007049 Chain, Dest, CC, Cmp);
7050 X86::CondCode CCode =
7051 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
7052 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007053 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00007054 Cond = Cmp;
7055 addTest = false;
7056 }
7057 }
Dan Gohman279c22e2008-10-21 03:29:32 +00007058 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00007059 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
7060 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
7061 // It should be transformed during dag combiner except when the condition
7062 // is set by a arithmetics with overflow node.
7063 X86::CondCode CCode =
7064 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7065 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007066 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00007067 Cond = Cond.getOperand(0).getOperand(1);
7068 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00007069 }
Evan Cheng0488db92007-09-25 01:57:46 +00007070 }
7071
7072 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007073 // Look pass the truncate.
7074 if (Cond.getOpcode() == ISD::TRUNCATE)
7075 Cond = Cond.getOperand(0);
7076
7077 // We know the result of AND is compared against zero. Try to match
7078 // it to BT.
7079 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
7080 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7081 if (NewSetCC.getNode()) {
7082 CC = NewSetCC.getOperand(0);
7083 Cond = NewSetCC.getOperand(1);
7084 addTest = false;
7085 }
7086 }
7087 }
7088
7089 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007090 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007091 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007092 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007093 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00007094 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00007095}
7096
Anton Korobeynikove060b532007-04-17 19:34:00 +00007097
7098// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
7099// Calls to _alloca is needed to probe the stack when allocating more than 4k
7100// bytes in one go. Touching the stack at 4K increments is necessary to ensure
7101// that the guard pages used by the OS virtual memory manager are allocated in
7102// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00007103SDValue
7104X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007105 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00007106 assert(Subtarget->isTargetCygMing() &&
7107 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007108 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007109
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007110 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00007111 SDValue Chain = Op.getOperand(0);
7112 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007113 // FIXME: Ensure alignment here
7114
Dan Gohman475871a2008-07-27 21:46:04 +00007115 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007116
Owen Anderson825b72b2009-08-11 20:47:22 +00007117 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007118
Dale Johannesendd64c412009-02-04 00:33:20 +00007119 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007120 Flag = Chain.getValue(1);
7121
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007122 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007123
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007124 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
7125 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007126
Dale Johannesendd64c412009-02-04 00:33:20 +00007127 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007128
Dan Gohman475871a2008-07-27 21:46:04 +00007129 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007130 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007131}
7132
Dan Gohmand858e902010-04-17 15:26:15 +00007133SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00007134 MachineFunction &MF = DAG.getMachineFunction();
7135 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
7136
Dan Gohman69de1932008-02-06 22:27:42 +00007137 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007138 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00007139
Evan Cheng25ab6902006-09-08 06:48:29 +00007140 if (!Subtarget->is64Bit()) {
7141 // vastart just stores the address of the VarArgsFrameIndex slot into the
7142 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00007143 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7144 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00007145 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
7146 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007147 }
7148
7149 // __va_list_tag:
7150 // gp_offset (0 - 6 * 8)
7151 // fp_offset (48 - 48 + 8 * 16)
7152 // overflow_arg_area (point to parameters coming in memory).
7153 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00007154 SmallVector<SDValue, 8> MemOps;
7155 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00007156 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00007157 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00007158 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
7159 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00007160 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007161 MemOps.push_back(Store);
7162
7163 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00007164 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007165 FIN, DAG.getIntPtrConstant(4));
7166 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00007167 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
7168 MVT::i32),
Dan Gohman01dcb182010-07-09 01:06:48 +00007169 FIN, SV, 4, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007170 MemOps.push_back(Store);
7171
7172 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00007173 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007174 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00007175 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7176 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00007177 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 8,
David Greene67c9d422010-02-15 16:53:33 +00007178 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007179 MemOps.push_back(Store);
7180
7181 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00007182 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007183 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00007184 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
7185 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00007186 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 16,
David Greene67c9d422010-02-15 16:53:33 +00007187 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007188 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00007189 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00007190 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00007191}
7192
Dan Gohmand858e902010-04-17 15:26:15 +00007193SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00007194 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
7195 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman9018e832008-05-10 01:26:14 +00007196
Chris Lattner75361b62010-04-07 22:58:41 +00007197 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00007198 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00007199}
7200
Dan Gohmand858e902010-04-17 15:26:15 +00007201SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00007202 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00007203 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00007204 SDValue Chain = Op.getOperand(0);
7205 SDValue DstPtr = Op.getOperand(1);
7206 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00007207 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
7208 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007209 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00007210
Dale Johannesendd64c412009-02-04 00:33:20 +00007211 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00007212 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
7213 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00007214}
7215
Dan Gohman475871a2008-07-27 21:46:04 +00007216SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007217X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007218 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007219 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007220 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00007221 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00007222 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00007223 case Intrinsic::x86_sse_comieq_ss:
7224 case Intrinsic::x86_sse_comilt_ss:
7225 case Intrinsic::x86_sse_comile_ss:
7226 case Intrinsic::x86_sse_comigt_ss:
7227 case Intrinsic::x86_sse_comige_ss:
7228 case Intrinsic::x86_sse_comineq_ss:
7229 case Intrinsic::x86_sse_ucomieq_ss:
7230 case Intrinsic::x86_sse_ucomilt_ss:
7231 case Intrinsic::x86_sse_ucomile_ss:
7232 case Intrinsic::x86_sse_ucomigt_ss:
7233 case Intrinsic::x86_sse_ucomige_ss:
7234 case Intrinsic::x86_sse_ucomineq_ss:
7235 case Intrinsic::x86_sse2_comieq_sd:
7236 case Intrinsic::x86_sse2_comilt_sd:
7237 case Intrinsic::x86_sse2_comile_sd:
7238 case Intrinsic::x86_sse2_comigt_sd:
7239 case Intrinsic::x86_sse2_comige_sd:
7240 case Intrinsic::x86_sse2_comineq_sd:
7241 case Intrinsic::x86_sse2_ucomieq_sd:
7242 case Intrinsic::x86_sse2_ucomilt_sd:
7243 case Intrinsic::x86_sse2_ucomile_sd:
7244 case Intrinsic::x86_sse2_ucomigt_sd:
7245 case Intrinsic::x86_sse2_ucomige_sd:
7246 case Intrinsic::x86_sse2_ucomineq_sd: {
7247 unsigned Opc = 0;
7248 ISD::CondCode CC = ISD::SETCC_INVALID;
7249 switch (IntNo) {
7250 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007251 case Intrinsic::x86_sse_comieq_ss:
7252 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007253 Opc = X86ISD::COMI;
7254 CC = ISD::SETEQ;
7255 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007256 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007257 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007258 Opc = X86ISD::COMI;
7259 CC = ISD::SETLT;
7260 break;
7261 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007262 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007263 Opc = X86ISD::COMI;
7264 CC = ISD::SETLE;
7265 break;
7266 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007267 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007268 Opc = X86ISD::COMI;
7269 CC = ISD::SETGT;
7270 break;
7271 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007272 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007273 Opc = X86ISD::COMI;
7274 CC = ISD::SETGE;
7275 break;
7276 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007277 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007278 Opc = X86ISD::COMI;
7279 CC = ISD::SETNE;
7280 break;
7281 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007282 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007283 Opc = X86ISD::UCOMI;
7284 CC = ISD::SETEQ;
7285 break;
7286 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007287 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007288 Opc = X86ISD::UCOMI;
7289 CC = ISD::SETLT;
7290 break;
7291 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007292 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007293 Opc = X86ISD::UCOMI;
7294 CC = ISD::SETLE;
7295 break;
7296 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007297 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007298 Opc = X86ISD::UCOMI;
7299 CC = ISD::SETGT;
7300 break;
7301 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007302 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007303 Opc = X86ISD::UCOMI;
7304 CC = ISD::SETGE;
7305 break;
7306 case Intrinsic::x86_sse_ucomineq_ss:
7307 case Intrinsic::x86_sse2_ucomineq_sd:
7308 Opc = X86ISD::UCOMI;
7309 CC = ISD::SETNE;
7310 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007311 }
Evan Cheng734503b2006-09-11 02:19:56 +00007312
Dan Gohman475871a2008-07-27 21:46:04 +00007313 SDValue LHS = Op.getOperand(1);
7314 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00007315 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007316 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007317 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
7318 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7319 DAG.getConstant(X86CC, MVT::i8), Cond);
7320 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00007321 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007322 // ptest and testp intrinsics. The intrinsic these come from are designed to
7323 // return an integer value, not just an instruction so lower it to the ptest
7324 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00007325 case Intrinsic::x86_sse41_ptestz:
7326 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007327 case Intrinsic::x86_sse41_ptestnzc:
7328 case Intrinsic::x86_avx_ptestz_256:
7329 case Intrinsic::x86_avx_ptestc_256:
7330 case Intrinsic::x86_avx_ptestnzc_256:
7331 case Intrinsic::x86_avx_vtestz_ps:
7332 case Intrinsic::x86_avx_vtestc_ps:
7333 case Intrinsic::x86_avx_vtestnzc_ps:
7334 case Intrinsic::x86_avx_vtestz_pd:
7335 case Intrinsic::x86_avx_vtestc_pd:
7336 case Intrinsic::x86_avx_vtestnzc_pd:
7337 case Intrinsic::x86_avx_vtestz_ps_256:
7338 case Intrinsic::x86_avx_vtestc_ps_256:
7339 case Intrinsic::x86_avx_vtestnzc_ps_256:
7340 case Intrinsic::x86_avx_vtestz_pd_256:
7341 case Intrinsic::x86_avx_vtestc_pd_256:
7342 case Intrinsic::x86_avx_vtestnzc_pd_256: {
7343 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00007344 unsigned X86CC = 0;
7345 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00007346 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007347 case Intrinsic::x86_avx_vtestz_ps:
7348 case Intrinsic::x86_avx_vtestz_pd:
7349 case Intrinsic::x86_avx_vtestz_ps_256:
7350 case Intrinsic::x86_avx_vtestz_pd_256:
7351 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007352 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007353 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007354 // ZF = 1
7355 X86CC = X86::COND_E;
7356 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007357 case Intrinsic::x86_avx_vtestc_ps:
7358 case Intrinsic::x86_avx_vtestc_pd:
7359 case Intrinsic::x86_avx_vtestc_ps_256:
7360 case Intrinsic::x86_avx_vtestc_pd_256:
7361 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007362 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007363 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007364 // CF = 1
7365 X86CC = X86::COND_B;
7366 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007367 case Intrinsic::x86_avx_vtestnzc_ps:
7368 case Intrinsic::x86_avx_vtestnzc_pd:
7369 case Intrinsic::x86_avx_vtestnzc_ps_256:
7370 case Intrinsic::x86_avx_vtestnzc_pd_256:
7371 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00007372 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007373 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007374 // ZF and CF = 0
7375 X86CC = X86::COND_A;
7376 break;
7377 }
Eric Christopherfd179292009-08-27 18:07:15 +00007378
Eric Christopher71c67532009-07-29 00:28:05 +00007379 SDValue LHS = Op.getOperand(1);
7380 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007381 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
7382 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00007383 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
7384 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
7385 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00007386 }
Evan Cheng5759f972008-05-04 09:15:50 +00007387
7388 // Fix vector shift instructions where the last operand is a non-immediate
7389 // i32 value.
7390 case Intrinsic::x86_sse2_pslli_w:
7391 case Intrinsic::x86_sse2_pslli_d:
7392 case Intrinsic::x86_sse2_pslli_q:
7393 case Intrinsic::x86_sse2_psrli_w:
7394 case Intrinsic::x86_sse2_psrli_d:
7395 case Intrinsic::x86_sse2_psrli_q:
7396 case Intrinsic::x86_sse2_psrai_w:
7397 case Intrinsic::x86_sse2_psrai_d:
7398 case Intrinsic::x86_mmx_pslli_w:
7399 case Intrinsic::x86_mmx_pslli_d:
7400 case Intrinsic::x86_mmx_pslli_q:
7401 case Intrinsic::x86_mmx_psrli_w:
7402 case Intrinsic::x86_mmx_psrli_d:
7403 case Intrinsic::x86_mmx_psrli_q:
7404 case Intrinsic::x86_mmx_psrai_w:
7405 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00007406 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00007407 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00007408 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00007409
7410 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007411 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007412 switch (IntNo) {
7413 case Intrinsic::x86_sse2_pslli_w:
7414 NewIntNo = Intrinsic::x86_sse2_psll_w;
7415 break;
7416 case Intrinsic::x86_sse2_pslli_d:
7417 NewIntNo = Intrinsic::x86_sse2_psll_d;
7418 break;
7419 case Intrinsic::x86_sse2_pslli_q:
7420 NewIntNo = Intrinsic::x86_sse2_psll_q;
7421 break;
7422 case Intrinsic::x86_sse2_psrli_w:
7423 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7424 break;
7425 case Intrinsic::x86_sse2_psrli_d:
7426 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7427 break;
7428 case Intrinsic::x86_sse2_psrli_q:
7429 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7430 break;
7431 case Intrinsic::x86_sse2_psrai_w:
7432 NewIntNo = Intrinsic::x86_sse2_psra_w;
7433 break;
7434 case Intrinsic::x86_sse2_psrai_d:
7435 NewIntNo = Intrinsic::x86_sse2_psra_d;
7436 break;
7437 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007438 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007439 switch (IntNo) {
7440 case Intrinsic::x86_mmx_pslli_w:
7441 NewIntNo = Intrinsic::x86_mmx_psll_w;
7442 break;
7443 case Intrinsic::x86_mmx_pslli_d:
7444 NewIntNo = Intrinsic::x86_mmx_psll_d;
7445 break;
7446 case Intrinsic::x86_mmx_pslli_q:
7447 NewIntNo = Intrinsic::x86_mmx_psll_q;
7448 break;
7449 case Intrinsic::x86_mmx_psrli_w:
7450 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7451 break;
7452 case Intrinsic::x86_mmx_psrli_d:
7453 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7454 break;
7455 case Intrinsic::x86_mmx_psrli_q:
7456 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7457 break;
7458 case Intrinsic::x86_mmx_psrai_w:
7459 NewIntNo = Intrinsic::x86_mmx_psra_w;
7460 break;
7461 case Intrinsic::x86_mmx_psrai_d:
7462 NewIntNo = Intrinsic::x86_mmx_psra_d;
7463 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007464 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007465 }
7466 break;
7467 }
7468 }
Mon P Wangefa42202009-09-03 19:56:25 +00007469
7470 // The vector shift intrinsics with scalars uses 32b shift amounts but
7471 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7472 // to be zero.
7473 SDValue ShOps[4];
7474 ShOps[0] = ShAmt;
7475 ShOps[1] = DAG.getConstant(0, MVT::i32);
7476 if (ShAmtVT == MVT::v4i32) {
7477 ShOps[2] = DAG.getUNDEF(MVT::i32);
7478 ShOps[3] = DAG.getUNDEF(MVT::i32);
7479 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7480 } else {
7481 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7482 }
7483
Owen Andersone50ed302009-08-10 22:56:29 +00007484 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007485 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007486 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007487 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007488 Op.getOperand(1), ShAmt);
7489 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007490 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007491}
Evan Cheng72261582005-12-20 06:22:03 +00007492
Dan Gohmand858e902010-04-17 15:26:15 +00007493SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7494 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007495 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7496 MFI->setReturnAddressIsTaken(true);
7497
Bill Wendling64e87322009-01-16 19:25:27 +00007498 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007499 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007500
7501 if (Depth > 0) {
7502 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7503 SDValue Offset =
7504 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007505 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007506 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007507 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007508 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007509 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007510 }
7511
7512 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007513 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007514 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007515 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007516}
7517
Dan Gohmand858e902010-04-17 15:26:15 +00007518SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007519 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7520 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007521
Owen Andersone50ed302009-08-10 22:56:29 +00007522 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007523 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007524 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7525 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007526 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007527 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007528 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7529 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007530 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007531}
7532
Dan Gohman475871a2008-07-27 21:46:04 +00007533SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007534 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007535 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007536}
7537
Dan Gohmand858e902010-04-17 15:26:15 +00007538SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007539 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007540 SDValue Chain = Op.getOperand(0);
7541 SDValue Offset = Op.getOperand(1);
7542 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007543 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007544
Dan Gohmand8816272010-08-11 18:14:00 +00007545 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
7546 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7547 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007548 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007549
Dan Gohmand8816272010-08-11 18:14:00 +00007550 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
7551 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007552 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007553 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007554 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007555 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007556
Dale Johannesene4d209d2009-02-03 20:21:25 +00007557 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007558 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007559 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007560}
7561
Dan Gohman475871a2008-07-27 21:46:04 +00007562SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007563 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007564 SDValue Root = Op.getOperand(0);
7565 SDValue Trmp = Op.getOperand(1); // trampoline
7566 SDValue FPtr = Op.getOperand(2); // nested function
7567 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007568 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007569
Dan Gohman69de1932008-02-06 22:27:42 +00007570 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007571
7572 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007573 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007574
7575 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007576 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7577 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007578
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007579 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7580 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007581
7582 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7583
7584 // Load the pointer to the nested function into R11.
7585 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007586 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007587 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007588 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007589
Owen Anderson825b72b2009-08-11 20:47:22 +00007590 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7591 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007592 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7593 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007594
7595 // Load the 'nest' parameter value into R10.
7596 // R10 is specified in X86CallingConv.td
7597 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007598 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7599 DAG.getConstant(10, MVT::i64));
7600 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007601 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007602
Owen Anderson825b72b2009-08-11 20:47:22 +00007603 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7604 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007605 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7606 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007607
7608 // Jump to the nested function.
7609 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007610 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7611 DAG.getConstant(20, MVT::i64));
7612 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007613 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007614
7615 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007616 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7617 DAG.getConstant(22, MVT::i64));
7618 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007619 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007620
Dan Gohman475871a2008-07-27 21:46:04 +00007621 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007622 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007623 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007624 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007625 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007626 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007627 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007628 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007629
7630 switch (CC) {
7631 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007632 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007633 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007634 case CallingConv::X86_StdCall: {
7635 // Pass 'nest' parameter in ECX.
7636 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007637 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007638
7639 // Check that ECX wasn't needed by an 'inreg' parameter.
7640 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007641 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007642
Chris Lattner58d74912008-03-12 17:45:29 +00007643 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007644 unsigned InRegCount = 0;
7645 unsigned Idx = 1;
7646
7647 for (FunctionType::param_iterator I = FTy->param_begin(),
7648 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007649 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007650 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007651 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007652
7653 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00007654 report_fatal_error("Nest register in use - reduce number of inreg"
7655 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007656 }
7657 }
7658 break;
7659 }
7660 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00007661 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007662 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007663 // Pass 'nest' parameter in EAX.
7664 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007665 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007666 break;
7667 }
7668
Dan Gohman475871a2008-07-27 21:46:04 +00007669 SDValue OutChains[4];
7670 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007671
Owen Anderson825b72b2009-08-11 20:47:22 +00007672 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7673 DAG.getConstant(10, MVT::i32));
7674 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007675
Chris Lattnera62fe662010-02-05 19:20:30 +00007676 // This is storing the opcode for MOV32ri.
7677 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007678 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007679 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007680 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007681 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007682
Owen Anderson825b72b2009-08-11 20:47:22 +00007683 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7684 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007685 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7686 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007687
Chris Lattnera62fe662010-02-05 19:20:30 +00007688 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007689 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7690 DAG.getConstant(5, MVT::i32));
7691 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007692 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007693
Owen Anderson825b72b2009-08-11 20:47:22 +00007694 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7695 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007696 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7697 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007698
Dan Gohman475871a2008-07-27 21:46:04 +00007699 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007700 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007701 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007702 }
7703}
7704
Dan Gohmand858e902010-04-17 15:26:15 +00007705SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7706 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007707 /*
7708 The rounding mode is in bits 11:10 of FPSR, and has the following
7709 settings:
7710 00 Round to nearest
7711 01 Round to -inf
7712 10 Round to +inf
7713 11 Round to 0
7714
7715 FLT_ROUNDS, on the other hand, expects the following:
7716 -1 Undefined
7717 0 Round to 0
7718 1 Round to nearest
7719 2 Round to +inf
7720 3 Round to -inf
7721
7722 To perform the conversion, we do:
7723 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7724 */
7725
7726 MachineFunction &MF = DAG.getMachineFunction();
7727 const TargetMachine &TM = MF.getTarget();
7728 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7729 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007730 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007731 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007732
7733 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007734 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007735 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007736
Owen Anderson825b72b2009-08-11 20:47:22 +00007737 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007738 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007739
7740 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007741 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7742 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007743
7744 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007745 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007746 DAG.getNode(ISD::SRL, dl, MVT::i16,
7747 DAG.getNode(ISD::AND, dl, MVT::i16,
7748 CWD, DAG.getConstant(0x800, MVT::i16)),
7749 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007750 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007751 DAG.getNode(ISD::SRL, dl, MVT::i16,
7752 DAG.getNode(ISD::AND, dl, MVT::i16,
7753 CWD, DAG.getConstant(0x400, MVT::i16)),
7754 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007755
Dan Gohman475871a2008-07-27 21:46:04 +00007756 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007757 DAG.getNode(ISD::AND, dl, MVT::i16,
7758 DAG.getNode(ISD::ADD, dl, MVT::i16,
7759 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7760 DAG.getConstant(1, MVT::i16)),
7761 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007762
7763
Duncan Sands83ec4b62008-06-06 12:08:01 +00007764 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007765 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007766}
7767
Dan Gohmand858e902010-04-17 15:26:15 +00007768SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007769 EVT VT = Op.getValueType();
7770 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007771 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007772 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007773
7774 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007775 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007776 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007777 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007778 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007779 }
Evan Cheng18efe262007-12-14 02:13:44 +00007780
Evan Cheng152804e2007-12-14 08:30:15 +00007781 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007782 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007783 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007784
7785 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007786 SDValue Ops[] = {
7787 Op,
7788 DAG.getConstant(NumBits+NumBits-1, OpVT),
7789 DAG.getConstant(X86::COND_E, MVT::i8),
7790 Op.getValue(1)
7791 };
7792 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007793
7794 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007795 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007796
Owen Anderson825b72b2009-08-11 20:47:22 +00007797 if (VT == MVT::i8)
7798 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007799 return Op;
7800}
7801
Dan Gohmand858e902010-04-17 15:26:15 +00007802SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007803 EVT VT = Op.getValueType();
7804 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007805 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007806 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007807
7808 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007809 if (VT == MVT::i8) {
7810 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007811 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007812 }
Evan Cheng152804e2007-12-14 08:30:15 +00007813
7814 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007815 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007816 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007817
7818 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007819 SDValue Ops[] = {
7820 Op,
7821 DAG.getConstant(NumBits, OpVT),
7822 DAG.getConstant(X86::COND_E, MVT::i8),
7823 Op.getValue(1)
7824 };
7825 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007826
Owen Anderson825b72b2009-08-11 20:47:22 +00007827 if (VT == MVT::i8)
7828 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007829 return Op;
7830}
7831
Dan Gohmand858e902010-04-17 15:26:15 +00007832SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007833 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007834 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007835 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007836
Mon P Wangaf9b9522008-12-18 21:42:19 +00007837 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7838 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7839 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7840 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7841 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7842 //
7843 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7844 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7845 // return AloBlo + AloBhi + AhiBlo;
7846
7847 SDValue A = Op.getOperand(0);
7848 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007849
Dale Johannesene4d209d2009-02-03 20:21:25 +00007850 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007851 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7852 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007853 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007854 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7855 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007856 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007857 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007858 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007859 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007860 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007861 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007862 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007863 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007864 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007865 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007866 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7867 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007868 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007869 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7870 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007871 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7872 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007873 return Res;
7874}
7875
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007876SDValue X86TargetLowering::LowerSHL(SDValue Op, SelectionDAG &DAG) const {
7877 EVT VT = Op.getValueType();
7878 DebugLoc dl = Op.getDebugLoc();
7879 SDValue R = Op.getOperand(0);
7880
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007881 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007882
Nate Begeman51409212010-07-28 00:21:48 +00007883 assert(Subtarget->hasSSE41() && "Cannot lower SHL without SSE4.1 or later");
7884
7885 if (VT == MVT::v4i32) {
7886 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7887 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
7888 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
7889
7890 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
7891
7892 std::vector<Constant*> CV(4, CI);
7893 Constant *C = ConstantVector::get(CV);
7894 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
7895 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
7896 PseudoSourceValue::getConstantPool(), 0,
7897 false, false, 16);
7898
7899 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
7900 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, Op);
7901 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
7902 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
7903 }
7904 if (VT == MVT::v16i8) {
7905 // a = a << 5;
7906 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7907 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
7908 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
7909
7910 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
7911 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
7912
7913 std::vector<Constant*> CVM1(16, CM1);
7914 std::vector<Constant*> CVM2(16, CM2);
7915 Constant *C = ConstantVector::get(CVM1);
7916 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
7917 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
7918 PseudoSourceValue::getConstantPool(), 0,
7919 false, false, 16);
7920
7921 // r = pblendv(r, psllw(r & (char16)15, 4), a);
7922 M = DAG.getNode(ISD::AND, dl, VT, R, M);
7923 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7924 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
7925 DAG.getConstant(4, MVT::i32));
7926 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7927 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
7928 R, M, Op);
7929 // a += a
7930 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
7931
7932 C = ConstantVector::get(CVM2);
7933 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
7934 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
7935 PseudoSourceValue::getConstantPool(), 0, false, false, 16);
7936
7937 // r = pblendv(r, psllw(r & (char16)63, 2), a);
7938 M = DAG.getNode(ISD::AND, dl, VT, R, M);
7939 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7940 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
7941 DAG.getConstant(2, MVT::i32));
7942 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7943 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
7944 R, M, Op);
7945 // a += a
7946 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
7947
7948 // return pblendv(r, r+r, a);
7949 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7950 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
7951 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
7952 return R;
7953 }
7954 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007955}
Mon P Wangaf9b9522008-12-18 21:42:19 +00007956
Dan Gohmand858e902010-04-17 15:26:15 +00007957SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00007958 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7959 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007960 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7961 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007962 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007963 SDValue LHS = N->getOperand(0);
7964 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007965 unsigned BaseOp = 0;
7966 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007967 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007968
7969 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007970 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007971 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007972 // A subtract of one will be selected as a INC. Note that INC doesn't
7973 // set CF, so we can't do this for UADDO.
7974 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7975 if (C->getAPIntValue() == 1) {
7976 BaseOp = X86ISD::INC;
7977 Cond = X86::COND_O;
7978 break;
7979 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007980 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007981 Cond = X86::COND_O;
7982 break;
7983 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007984 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007985 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007986 break;
7987 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007988 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7989 // set CF, so we can't do this for USUBO.
7990 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7991 if (C->getAPIntValue() == 1) {
7992 BaseOp = X86ISD::DEC;
7993 Cond = X86::COND_O;
7994 break;
7995 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007996 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007997 Cond = X86::COND_O;
7998 break;
7999 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008000 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00008001 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008002 break;
8003 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008004 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00008005 Cond = X86::COND_O;
8006 break;
8007 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008008 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00008009 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008010 break;
8011 }
Bill Wendling3fafd932008-11-26 22:37:40 +00008012
Bill Wendling61edeb52008-12-02 01:06:39 +00008013 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008014 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008015 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00008016
Bill Wendling61edeb52008-12-02 01:06:39 +00008017 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00008018 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00008019 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00008020
Bill Wendling61edeb52008-12-02 01:06:39 +00008021 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
8022 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00008023}
8024
Eric Christopher9a9d2752010-07-22 02:48:34 +00008025SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
8026 DebugLoc dl = Op.getDebugLoc();
8027
Eric Christopherb6729dc2010-08-04 23:03:04 +00008028 if (!Subtarget->hasSSE2()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00008029 SDValue Chain = Op.getOperand(0);
8030 SDValue Zero = DAG.getConstant(0,
Eric Christopherb6729dc2010-08-04 23:03:04 +00008031 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00008032 SDValue Ops[] = {
8033 DAG.getRegister(X86::ESP, MVT::i32), // Base
8034 DAG.getTargetConstant(1, MVT::i8), // Scale
8035 DAG.getRegister(0, MVT::i32), // Index
8036 DAG.getTargetConstant(0, MVT::i32), // Disp
8037 DAG.getRegister(0, MVT::i32), // Segment.
8038 Zero,
8039 Chain
8040 };
8041 SDNode *Res =
8042 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
8043 array_lengthof(Ops));
8044 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00008045 }
Eric Christopher9a9d2752010-07-22 02:48:34 +00008046
8047 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00008048 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00008049 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Chris Lattner132929a2010-08-14 17:26:09 +00008050
8051 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
8052 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
8053 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
8054 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
8055
8056 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
8057 if (!Op1 && !Op2 && !Op3 && Op4)
8058 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
8059
8060 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
8061 if (Op1 && !Op2 && !Op3 && !Op4)
8062 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
8063
8064 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
8065 // (MFENCE)>;
8066 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00008067}
8068
Dan Gohmand858e902010-04-17 15:26:15 +00008069SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008070 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008071 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00008072 unsigned Reg = 0;
8073 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00008074 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008075 default:
8076 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008077 case MVT::i8: Reg = X86::AL; size = 1; break;
8078 case MVT::i16: Reg = X86::AX; size = 2; break;
8079 case MVT::i32: Reg = X86::EAX; size = 4; break;
8080 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00008081 assert(Subtarget->is64Bit() && "Node not type legal!");
8082 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00008083 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008084 }
Dale Johannesendd64c412009-02-04 00:33:20 +00008085 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00008086 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00008087 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008088 Op.getOperand(1),
8089 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00008090 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008091 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00008092 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008093 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00008094 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00008095 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00008096 return cpOut;
8097}
8098
Duncan Sands1607f052008-12-01 11:39:25 +00008099SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008100 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00008101 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00008102 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00008103 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008104 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008105 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008106 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
8107 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00008108 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00008109 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
8110 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00008111 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00008112 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00008113 rdx.getValue(1)
8114 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008115 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008116}
8117
Dale Johannesen7d07b482010-05-21 00:52:33 +00008118SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
8119 SelectionDAG &DAG) const {
8120 EVT SrcVT = Op.getOperand(0).getValueType();
8121 EVT DstVT = Op.getValueType();
8122 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
8123 Subtarget->hasMMX() && !DisableMMX) &&
8124 "Unexpected custom BIT_CONVERT");
8125 assert((DstVT == MVT::i64 ||
8126 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
8127 "Unexpected custom BIT_CONVERT");
8128 // i64 <=> MMX conversions are Legal.
8129 if (SrcVT==MVT::i64 && DstVT.isVector())
8130 return Op;
8131 if (DstVT==MVT::i64 && SrcVT.isVector())
8132 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00008133 // MMX <=> MMX conversions are Legal.
8134 if (SrcVT.isVector() && DstVT.isVector())
8135 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00008136 // All other conversions need to be expanded.
8137 return SDValue();
8138}
Dan Gohmand858e902010-04-17 15:26:15 +00008139SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008140 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008141 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008142 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008143 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00008144 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008145 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008146 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008147 Node->getOperand(0),
8148 Node->getOperand(1), negOp,
8149 cast<AtomicSDNode>(Node)->getSrcValue(),
8150 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00008151}
8152
Evan Cheng0db9fe62006-04-25 20:13:52 +00008153/// LowerOperation - Provide custom lowering hooks for some operations.
8154///
Dan Gohmand858e902010-04-17 15:26:15 +00008155SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00008156 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008157 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher9a9d2752010-07-22 02:48:34 +00008158 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008159 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
8160 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008161 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00008162 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008163 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
8164 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
8165 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
8166 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
8167 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
8168 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008169 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00008170 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00008171 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008172 case ISD::SHL_PARTS:
8173 case ISD::SRA_PARTS:
8174 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
8175 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008176 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008177 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00008178 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008179 case ISD::FABS: return LowerFABS(Op, DAG);
8180 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008181 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008182 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00008183 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008184 case ISD::SELECT: return LowerSELECT(Op, DAG);
8185 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008186 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008187 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00008188 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00008189 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008190 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00008191 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
8192 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008193 case ISD::FRAME_TO_ARGS_OFFSET:
8194 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008195 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008196 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008197 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00008198 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00008199 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
8200 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008201 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008202 case ISD::SHL: return LowerSHL(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00008203 case ISD::SADDO:
8204 case ISD::UADDO:
8205 case ISD::SSUBO:
8206 case ISD::USUBO:
8207 case ISD::SMULO:
8208 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00008209 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00008210 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008211 }
Chris Lattner27a6c732007-11-24 07:07:01 +00008212}
8213
Duncan Sands1607f052008-12-01 11:39:25 +00008214void X86TargetLowering::
8215ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008216 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008217 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008218 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008219 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00008220
8221 SDValue Chain = Node->getOperand(0);
8222 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008223 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008224 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00008225 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008226 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00008227 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00008228 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00008229 SDValue Result =
8230 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
8231 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00008232 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008233 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008234 Results.push_back(Result.getValue(2));
8235}
8236
Duncan Sands126d9072008-07-04 11:47:58 +00008237/// ReplaceNodeResults - Replace a node with an illegal result type
8238/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00008239void X86TargetLowering::ReplaceNodeResults(SDNode *N,
8240 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008241 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008242 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00008243 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00008244 default:
Duncan Sands1607f052008-12-01 11:39:25 +00008245 assert(false && "Do not know how to custom type legalize this operation!");
8246 return;
8247 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00008248 std::pair<SDValue,SDValue> Vals =
8249 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00008250 SDValue FIST = Vals.first, StackSlot = Vals.second;
8251 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00008252 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00008253 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00008254 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
8255 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00008256 }
8257 return;
8258 }
8259 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00008260 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00008261 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008262 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008263 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00008264 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00008265 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008266 eax.getValue(2));
8267 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
8268 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00008269 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008270 Results.push_back(edx.getValue(1));
8271 return;
8272 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008273 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00008274 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008275 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00008276 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008277 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8278 DAG.getConstant(0, MVT::i32));
8279 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8280 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008281 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
8282 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008283 cpInL.getValue(1));
8284 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008285 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8286 DAG.getConstant(0, MVT::i32));
8287 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8288 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008289 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00008290 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008291 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008292 swapInL.getValue(1));
8293 SDValue Ops[] = { swapInH.getValue(0),
8294 N->getOperand(1),
8295 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00008296 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008297 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00008298 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008299 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008300 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008301 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00008302 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008303 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008304 Results.push_back(cpOutH.getValue(1));
8305 return;
8306 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008307 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00008308 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
8309 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008310 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00008311 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
8312 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008313 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00008314 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
8315 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008316 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00008317 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
8318 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008319 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00008320 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
8321 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008322 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00008323 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
8324 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008325 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00008326 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
8327 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00008328 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008329}
8330
Evan Cheng72261582005-12-20 06:22:03 +00008331const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
8332 switch (Opcode) {
8333 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00008334 case X86ISD::BSF: return "X86ISD::BSF";
8335 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00008336 case X86ISD::SHLD: return "X86ISD::SHLD";
8337 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00008338 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008339 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00008340 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008341 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00008342 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00008343 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00008344 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
8345 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
8346 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00008347 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00008348 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00008349 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00008350 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00008351 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00008352 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00008353 case X86ISD::COMI: return "X86ISD::COMI";
8354 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00008355 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00008356 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00008357 case X86ISD::CMOV: return "X86ISD::CMOV";
8358 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00008359 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00008360 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
8361 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00008362 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00008363 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00008364 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008365 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00008366 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008367 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
8368 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00008369 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00008370 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00008371 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00008372 case X86ISD::FMAX: return "X86ISD::FMAX";
8373 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00008374 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
8375 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008376 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00008377 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Rafael Espindola094fad32009-04-08 21:14:34 +00008378 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008379 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00008380 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008381 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00008382 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
8383 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008384 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
8385 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
8386 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
8387 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
8388 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
8389 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00008390 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
8391 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00008392 case X86ISD::VSHL: return "X86ISD::VSHL";
8393 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00008394 case X86ISD::CMPPD: return "X86ISD::CMPPD";
8395 case X86ISD::CMPPS: return "X86ISD::CMPPS";
8396 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
8397 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
8398 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
8399 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
8400 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
8401 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
8402 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
8403 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008404 case X86ISD::ADD: return "X86ISD::ADD";
8405 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00008406 case X86ISD::SMUL: return "X86ISD::SMUL";
8407 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00008408 case X86ISD::INC: return "X86ISD::INC";
8409 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00008410 case X86ISD::OR: return "X86ISD::OR";
8411 case X86ISD::XOR: return "X86ISD::XOR";
8412 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00008413 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00008414 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008415 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008416 case X86ISD::PALIGN: return "X86ISD::PALIGN";
8417 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
8418 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
8419 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
8420 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
8421 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
8422 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
8423 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
8424 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008425 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00008426 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008427 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008428 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
8429 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
8430 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
8431 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
8432 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
8433 case X86ISD::MOVSD: return "X86ISD::MOVSD";
8434 case X86ISD::MOVSS: return "X86ISD::MOVSS";
8435 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
8436 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
8437 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
8438 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
8439 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
8440 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
8441 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
8442 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
8443 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
8444 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
8445 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
8446 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +00008447 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008448 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00008449 }
8450}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008451
Chris Lattnerc9addb72007-03-30 23:15:24 +00008452// isLegalAddressingMode - Return true if the addressing mode represented
8453// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00008454bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00008455 const Type *Ty) const {
8456 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008457 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +00008458 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00008459
Chris Lattnerc9addb72007-03-30 23:15:24 +00008460 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008461 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008462 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008463
Chris Lattnerc9addb72007-03-30 23:15:24 +00008464 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00008465 unsigned GVFlags =
8466 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008467
Chris Lattnerdfed4132009-07-10 07:38:24 +00008468 // If a reference to this global requires an extra load, we can't fold it.
8469 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008470 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008471
Chris Lattnerdfed4132009-07-10 07:38:24 +00008472 // If BaseGV requires a register for the PIC base, we cannot also have a
8473 // BaseReg specified.
8474 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00008475 return false;
Evan Cheng52787842007-08-01 23:46:47 +00008476
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008477 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +00008478 if ((M != CodeModel::Small || R != Reloc::Static) &&
8479 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008480 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00008481 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008482
Chris Lattnerc9addb72007-03-30 23:15:24 +00008483 switch (AM.Scale) {
8484 case 0:
8485 case 1:
8486 case 2:
8487 case 4:
8488 case 8:
8489 // These scales always work.
8490 break;
8491 case 3:
8492 case 5:
8493 case 9:
8494 // These scales are formed with basereg+scalereg. Only accept if there is
8495 // no basereg yet.
8496 if (AM.HasBaseReg)
8497 return false;
8498 break;
8499 default: // Other stuff never works.
8500 return false;
8501 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008502
Chris Lattnerc9addb72007-03-30 23:15:24 +00008503 return true;
8504}
8505
8506
Evan Cheng2bd122c2007-10-26 01:56:11 +00008507bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008508 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00008509 return false;
Evan Chenge127a732007-10-29 07:57:50 +00008510 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
8511 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008512 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00008513 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008514 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00008515}
8516
Owen Andersone50ed302009-08-10 22:56:29 +00008517bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008518 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008519 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008520 unsigned NumBits1 = VT1.getSizeInBits();
8521 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008522 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008523 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008524 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008525}
Evan Cheng2bd122c2007-10-26 01:56:11 +00008526
Dan Gohman97121ba2009-04-08 00:15:30 +00008527bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008528 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008529 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008530}
8531
Owen Andersone50ed302009-08-10 22:56:29 +00008532bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008533 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00008534 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008535}
8536
Owen Andersone50ed302009-08-10 22:56:29 +00008537bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00008538 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00008539 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00008540}
8541
Evan Cheng60c07e12006-07-05 22:17:51 +00008542/// isShuffleMaskLegal - Targets can use this to indicate that they only
8543/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
8544/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
8545/// are assumed to be legal.
8546bool
Eric Christopherfd179292009-08-27 18:07:15 +00008547X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00008548 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00008549 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00008550 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00008551 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00008552
Nate Begemana09008b2009-10-19 02:17:23 +00008553 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00008554 return (VT.getVectorNumElements() == 2 ||
8555 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
8556 isMOVLMask(M, VT) ||
8557 isSHUFPMask(M, VT) ||
8558 isPSHUFDMask(M, VT) ||
8559 isPSHUFHWMask(M, VT) ||
8560 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00008561 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00008562 isUNPCKLMask(M, VT) ||
8563 isUNPCKHMask(M, VT) ||
8564 isUNPCKL_v_undef_Mask(M, VT) ||
8565 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008566}
8567
Dan Gohman7d8143f2008-04-09 20:09:42 +00008568bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00008569X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00008570 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00008571 unsigned NumElts = VT.getVectorNumElements();
8572 // FIXME: This collection of masks seems suspect.
8573 if (NumElts == 2)
8574 return true;
8575 if (NumElts == 4 && VT.getSizeInBits() == 128) {
8576 return (isMOVLMask(Mask, VT) ||
8577 isCommutedMOVLMask(Mask, VT, true) ||
8578 isSHUFPMask(Mask, VT) ||
8579 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008580 }
8581 return false;
8582}
8583
8584//===----------------------------------------------------------------------===//
8585// X86 Scheduler Hooks
8586//===----------------------------------------------------------------------===//
8587
Mon P Wang63307c32008-05-05 19:05:59 +00008588// private utility function
8589MachineBasicBlock *
8590X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
8591 MachineBasicBlock *MBB,
8592 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008593 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008594 unsigned LoadOpc,
8595 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008596 unsigned notOpc,
8597 unsigned EAXreg,
8598 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008599 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008600 // For the atomic bitwise operator, we generate
8601 // thisMBB:
8602 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008603 // ld t1 = [bitinstr.addr]
8604 // op t2 = t1, [bitinstr.val]
8605 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008606 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8607 // bz newMBB
8608 // fallthrough -->nextMBB
8609 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8610 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008611 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008612 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008613
Mon P Wang63307c32008-05-05 19:05:59 +00008614 /// First build the CFG
8615 MachineFunction *F = MBB->getParent();
8616 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008617 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8618 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8619 F->insert(MBBIter, newMBB);
8620 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008621
Dan Gohman14152b42010-07-06 20:24:04 +00008622 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8623 nextMBB->splice(nextMBB->begin(), thisMBB,
8624 llvm::next(MachineBasicBlock::iterator(bInstr)),
8625 thisMBB->end());
8626 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008627
Mon P Wang63307c32008-05-05 19:05:59 +00008628 // Update thisMBB to fall through to newMBB
8629 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008630
Mon P Wang63307c32008-05-05 19:05:59 +00008631 // newMBB jumps to itself and fall through to nextMBB
8632 newMBB->addSuccessor(nextMBB);
8633 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008634
Mon P Wang63307c32008-05-05 19:05:59 +00008635 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008636 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008637 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008638 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008639 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008640 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008641 int numArgs = bInstr->getNumOperands() - 1;
8642 for (int i=0; i < numArgs; ++i)
8643 argOpers[i] = &bInstr->getOperand(i+1);
8644
8645 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008646 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008647 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008648
Dale Johannesen140be2d2008-08-19 18:47:28 +00008649 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008650 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008651 for (int i=0; i <= lastAddrIndx; ++i)
8652 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008653
Dale Johannesen140be2d2008-08-19 18:47:28 +00008654 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008655 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008656 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008657 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008658 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008659 tt = t1;
8660
Dale Johannesen140be2d2008-08-19 18:47:28 +00008661 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008662 assert((argOpers[valArgIndx]->isReg() ||
8663 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008664 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008665 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008666 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008667 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008668 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008669 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008670 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008671
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008672 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008673 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008674
Dale Johannesene4d209d2009-02-03 20:21:25 +00008675 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008676 for (int i=0; i <= lastAddrIndx; ++i)
8677 (*MIB).addOperand(*argOpers[i]);
8678 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008679 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008680 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8681 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008682
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008683 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008684 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008685
Mon P Wang63307c32008-05-05 19:05:59 +00008686 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008687 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008688
Dan Gohman14152b42010-07-06 20:24:04 +00008689 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008690 return nextMBB;
8691}
8692
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008693// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008694MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008695X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8696 MachineBasicBlock *MBB,
8697 unsigned regOpcL,
8698 unsigned regOpcH,
8699 unsigned immOpcL,
8700 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008701 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008702 // For the atomic bitwise operator, we generate
8703 // thisMBB (instructions are in pairs, except cmpxchg8b)
8704 // ld t1,t2 = [bitinstr.addr]
8705 // newMBB:
8706 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8707 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008708 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008709 // mov ECX, EBX <- t5, t6
8710 // mov EAX, EDX <- t1, t2
8711 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8712 // mov t3, t4 <- EAX, EDX
8713 // bz newMBB
8714 // result in out1, out2
8715 // fallthrough -->nextMBB
8716
8717 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8718 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008719 const unsigned NotOpc = X86::NOT32r;
8720 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8721 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8722 MachineFunction::iterator MBBIter = MBB;
8723 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008724
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008725 /// First build the CFG
8726 MachineFunction *F = MBB->getParent();
8727 MachineBasicBlock *thisMBB = MBB;
8728 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8729 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8730 F->insert(MBBIter, newMBB);
8731 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008732
Dan Gohman14152b42010-07-06 20:24:04 +00008733 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8734 nextMBB->splice(nextMBB->begin(), thisMBB,
8735 llvm::next(MachineBasicBlock::iterator(bInstr)),
8736 thisMBB->end());
8737 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008738
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008739 // Update thisMBB to fall through to newMBB
8740 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008741
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008742 // newMBB jumps to itself and fall through to nextMBB
8743 newMBB->addSuccessor(nextMBB);
8744 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008745
Dale Johannesene4d209d2009-02-03 20:21:25 +00008746 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008747 // Insert instructions into newMBB based on incoming instruction
8748 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008749 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008750 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008751 MachineOperand& dest1Oper = bInstr->getOperand(0);
8752 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008753 MachineOperand* argOpers[2 + X86::AddrNumOperands];
8754 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008755 argOpers[i] = &bInstr->getOperand(i+2);
8756
Dan Gohman71ea4e52010-05-14 21:01:44 +00008757 // We use some of the operands multiple times, so conservatively just
8758 // clear any kill flags that might be present.
8759 if (argOpers[i]->isReg() && argOpers[i]->isUse())
8760 argOpers[i]->setIsKill(false);
8761 }
8762
Evan Chengad5b52f2010-01-08 19:14:57 +00008763 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008764 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008765
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008766 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008767 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008768 for (int i=0; i <= lastAddrIndx; ++i)
8769 (*MIB).addOperand(*argOpers[i]);
8770 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008771 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008772 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008773 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008774 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008775 MachineOperand newOp3 = *(argOpers[3]);
8776 if (newOp3.isImm())
8777 newOp3.setImm(newOp3.getImm()+4);
8778 else
8779 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008780 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008781 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008782
8783 // t3/4 are defined later, at the bottom of the loop
8784 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8785 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008786 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008787 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008788 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008789 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8790
Evan Cheng306b4ca2010-01-08 23:41:50 +00008791 // The subsequent operations should be using the destination registers of
8792 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008793 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008794 t1 = F->getRegInfo().createVirtualRegister(RC);
8795 t2 = F->getRegInfo().createVirtualRegister(RC);
8796 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8797 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008798 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008799 t1 = dest1Oper.getReg();
8800 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008801 }
8802
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008803 int valArgIndx = lastAddrIndx + 1;
8804 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008805 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008806 "invalid operand");
8807 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8808 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008809 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008810 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008811 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008812 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008813 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008814 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008815 (*MIB).addOperand(*argOpers[valArgIndx]);
8816 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008817 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008818 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008819 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008820 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008821 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008822 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008823 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008824 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008825 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008826 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008827
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008828 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008829 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008830 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008831 MIB.addReg(t2);
8832
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008833 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008834 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008835 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008836 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008837
Dale Johannesene4d209d2009-02-03 20:21:25 +00008838 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008839 for (int i=0; i <= lastAddrIndx; ++i)
8840 (*MIB).addOperand(*argOpers[i]);
8841
8842 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008843 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8844 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008845
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008846 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008847 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008848 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008849 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008850
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008851 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008852 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008853
Dan Gohman14152b42010-07-06 20:24:04 +00008854 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008855 return nextMBB;
8856}
8857
8858// private utility function
8859MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008860X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8861 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008862 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008863 // For the atomic min/max operator, we generate
8864 // thisMBB:
8865 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008866 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008867 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008868 // cmp t1, t2
8869 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008870 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008871 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8872 // bz newMBB
8873 // fallthrough -->nextMBB
8874 //
8875 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8876 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008877 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008878 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008879
Mon P Wang63307c32008-05-05 19:05:59 +00008880 /// First build the CFG
8881 MachineFunction *F = MBB->getParent();
8882 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008883 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8884 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8885 F->insert(MBBIter, newMBB);
8886 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008887
Dan Gohman14152b42010-07-06 20:24:04 +00008888 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8889 nextMBB->splice(nextMBB->begin(), thisMBB,
8890 llvm::next(MachineBasicBlock::iterator(mInstr)),
8891 thisMBB->end());
8892 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008893
Mon P Wang63307c32008-05-05 19:05:59 +00008894 // Update thisMBB to fall through to newMBB
8895 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008896
Mon P Wang63307c32008-05-05 19:05:59 +00008897 // newMBB jumps to newMBB and fall through to nextMBB
8898 newMBB->addSuccessor(nextMBB);
8899 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008900
Dale Johannesene4d209d2009-02-03 20:21:25 +00008901 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008902 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008903 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008904 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008905 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008906 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008907 int numArgs = mInstr->getNumOperands() - 1;
8908 for (int i=0; i < numArgs; ++i)
8909 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008910
Mon P Wang63307c32008-05-05 19:05:59 +00008911 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008912 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008913 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008914
Mon P Wangab3e7472008-05-05 22:56:23 +00008915 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008916 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008917 for (int i=0; i <= lastAddrIndx; ++i)
8918 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008919
Mon P Wang63307c32008-05-05 19:05:59 +00008920 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008921 assert((argOpers[valArgIndx]->isReg() ||
8922 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008923 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008924
8925 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008926 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008927 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008928 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008929 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008930 (*MIB).addOperand(*argOpers[valArgIndx]);
8931
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008932 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008933 MIB.addReg(t1);
8934
Dale Johannesene4d209d2009-02-03 20:21:25 +00008935 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008936 MIB.addReg(t1);
8937 MIB.addReg(t2);
8938
8939 // Generate movc
8940 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008941 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008942 MIB.addReg(t2);
8943 MIB.addReg(t1);
8944
8945 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008946 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008947 for (int i=0; i <= lastAddrIndx; ++i)
8948 (*MIB).addOperand(*argOpers[i]);
8949 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008950 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008951 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8952 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008953
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008954 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008955 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008956
Mon P Wang63307c32008-05-05 19:05:59 +00008957 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008958 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008959
Dan Gohman14152b42010-07-06 20:24:04 +00008960 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008961 return nextMBB;
8962}
8963
Eric Christopherf83a5de2009-08-27 18:08:16 +00008964// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00008965// or XMM0_V32I8 in AVX all of this code can be replaced with that
8966// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008967MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008968X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008969 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008970
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00008971 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
8972 "Target must have SSE4.2 or AVX features enabled");
8973
Eric Christopherb120ab42009-08-18 22:50:32 +00008974 DebugLoc dl = MI->getDebugLoc();
8975 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8976
8977 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00008978
8979 if (!Subtarget->hasAVX()) {
8980 if (memArg)
8981 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8982 else
8983 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
8984 } else {
8985 if (memArg)
8986 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
8987 else
8988 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
8989 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008990
8991 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8992
8993 for (unsigned i = 0; i < numArgs; ++i) {
8994 MachineOperand &Op = MI->getOperand(i+1);
8995
8996 if (!(Op.isReg() && Op.isImplicit()))
8997 MIB.addOperand(Op);
8998 }
8999
9000 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
9001 .addReg(X86::XMM0);
9002
Dan Gohman14152b42010-07-06 20:24:04 +00009003 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00009004
9005 return BB;
9006}
9007
9008MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00009009X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
9010 MachineInstr *MI,
9011 MachineBasicBlock *MBB) const {
9012 // Emit code to save XMM registers to the stack. The ABI says that the
9013 // number of registers to save is given in %al, so it's theoretically
9014 // possible to do an indirect jump trick to avoid saving all of them,
9015 // however this code takes a simpler approach and just executes all
9016 // of the stores if %al is non-zero. It's less code, and it's probably
9017 // easier on the hardware branch predictor, and stores aren't all that
9018 // expensive anyway.
9019
9020 // Create the new basic blocks. One block contains all the XMM stores,
9021 // and one block is the final destination regardless of whether any
9022 // stores were performed.
9023 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9024 MachineFunction *F = MBB->getParent();
9025 MachineFunction::iterator MBBIter = MBB;
9026 ++MBBIter;
9027 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
9028 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
9029 F->insert(MBBIter, XMMSaveMBB);
9030 F->insert(MBBIter, EndMBB);
9031
Dan Gohman14152b42010-07-06 20:24:04 +00009032 // Transfer the remainder of MBB and its successor edges to EndMBB.
9033 EndMBB->splice(EndMBB->begin(), MBB,
9034 llvm::next(MachineBasicBlock::iterator(MI)),
9035 MBB->end());
9036 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
9037
Dan Gohmand6708ea2009-08-15 01:38:56 +00009038 // The original block will now fall through to the XMM save block.
9039 MBB->addSuccessor(XMMSaveMBB);
9040 // The XMMSaveMBB will fall through to the end block.
9041 XMMSaveMBB->addSuccessor(EndMBB);
9042
9043 // Now add the instructions.
9044 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9045 DebugLoc DL = MI->getDebugLoc();
9046
9047 unsigned CountReg = MI->getOperand(0).getReg();
9048 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
9049 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
9050
9051 if (!Subtarget->isTargetWin64()) {
9052 // If %al is 0, branch around the XMM save block.
9053 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009054 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009055 MBB->addSuccessor(EndMBB);
9056 }
9057
9058 // In the XMM save block, save all the XMM argument registers.
9059 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
9060 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00009061 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00009062 F->getMachineMemOperand(
9063 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
9064 MachineMemOperand::MOStore, Offset,
9065 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009066 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
9067 .addFrameIndex(RegSaveFrameIndex)
9068 .addImm(/*Scale=*/1)
9069 .addReg(/*IndexReg=*/0)
9070 .addImm(/*Disp=*/Offset)
9071 .addReg(/*Segment=*/0)
9072 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00009073 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009074 }
9075
Dan Gohman14152b42010-07-06 20:24:04 +00009076 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009077
9078 return EndMBB;
9079}
Mon P Wang63307c32008-05-05 19:05:59 +00009080
Evan Cheng60c07e12006-07-05 22:17:51 +00009081MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00009082X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009083 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00009084 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9085 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00009086
Chris Lattner52600972009-09-02 05:57:00 +00009087 // To "insert" a SELECT_CC instruction, we actually have to insert the
9088 // diamond control-flow pattern. The incoming instruction knows the
9089 // destination vreg to set, the condition code register to branch on, the
9090 // true/false values to select between, and a branch opcode to use.
9091 const BasicBlock *LLVM_BB = BB->getBasicBlock();
9092 MachineFunction::iterator It = BB;
9093 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00009094
Chris Lattner52600972009-09-02 05:57:00 +00009095 // thisMBB:
9096 // ...
9097 // TrueVal = ...
9098 // cmpTY ccX, r1, r2
9099 // bCC copy1MBB
9100 // fallthrough --> copy0MBB
9101 MachineBasicBlock *thisMBB = BB;
9102 MachineFunction *F = BB->getParent();
9103 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
9104 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00009105 F->insert(It, copy0MBB);
9106 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00009107
Bill Wendling730c07e2010-06-25 20:48:10 +00009108 // If the EFLAGS register isn't dead in the terminator, then claim that it's
9109 // live into the sink and copy blocks.
9110 const MachineFunction *MF = BB->getParent();
9111 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
9112 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00009113
Dan Gohman14152b42010-07-06 20:24:04 +00009114 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
9115 const MachineOperand &MO = MI->getOperand(I);
9116 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00009117 unsigned Reg = MO.getReg();
9118 if (Reg != X86::EFLAGS) continue;
9119 copy0MBB->addLiveIn(Reg);
9120 sinkMBB->addLiveIn(Reg);
9121 }
9122
Dan Gohman14152b42010-07-06 20:24:04 +00009123 // Transfer the remainder of BB and its successor edges to sinkMBB.
9124 sinkMBB->splice(sinkMBB->begin(), BB,
9125 llvm::next(MachineBasicBlock::iterator(MI)),
9126 BB->end());
9127 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
9128
9129 // Add the true and fallthrough blocks as its successors.
9130 BB->addSuccessor(copy0MBB);
9131 BB->addSuccessor(sinkMBB);
9132
9133 // Create the conditional branch instruction.
9134 unsigned Opc =
9135 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
9136 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
9137
Chris Lattner52600972009-09-02 05:57:00 +00009138 // copy0MBB:
9139 // %FalseValue = ...
9140 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00009141 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00009142
Chris Lattner52600972009-09-02 05:57:00 +00009143 // sinkMBB:
9144 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
9145 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00009146 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
9147 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00009148 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
9149 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
9150
Dan Gohman14152b42010-07-06 20:24:04 +00009151 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00009152 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00009153}
9154
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009155MachineBasicBlock *
9156X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009157 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009158 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9159 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009160
9161 // The lowering is pretty easy: we're just emitting the call to _alloca. The
9162 // non-trivial part is impdef of ESP.
9163 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
9164 // mingw-w64.
9165
Dan Gohman14152b42010-07-06 20:24:04 +00009166 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009167 .addExternalSymbol("_alloca")
9168 .addReg(X86::EAX, RegState::Implicit)
9169 .addReg(X86::ESP, RegState::Implicit)
9170 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
Anton Korobeynikov9f7f83b2010-08-25 07:50:11 +00009171 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
9172 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009173
Dan Gohman14152b42010-07-06 20:24:04 +00009174 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009175 return BB;
9176}
Chris Lattner52600972009-09-02 05:57:00 +00009177
9178MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +00009179X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
9180 MachineBasicBlock *BB) const {
9181 // This is pretty easy. We're taking the value that we received from
9182 // our load from the relocation, sticking it in either RDI (x86-64)
9183 // or EAX and doing an indirect call. The return value will then
9184 // be in the normal return register.
Eric Christopher54415362010-06-08 22:04:25 +00009185 const X86InstrInfo *TII
9186 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +00009187 DebugLoc DL = MI->getDebugLoc();
9188 MachineFunction *F = BB->getParent();
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00009189 bool IsWin64 = Subtarget->isTargetWin64();
Eric Christopher30ef0e52010-06-03 04:07:48 +00009190
Eric Christopher54415362010-06-08 22:04:25 +00009191 assert(MI->getOperand(3).isGlobal() && "This should be a global");
9192
Eric Christopher30ef0e52010-06-03 04:07:48 +00009193 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +00009194 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9195 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +00009196 .addReg(X86::RIP)
9197 .addImm(0).addReg(0)
9198 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9199 MI->getOperand(3).getTargetFlags())
9200 .addReg(0);
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00009201 MIB = BuildMI(*BB, MI, DL, TII->get(IsWin64 ? X86::WINCALL64m : X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +00009202 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +00009203 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +00009204 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9205 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +00009206 .addReg(0)
9207 .addImm(0).addReg(0)
9208 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9209 MI->getOperand(3).getTargetFlags())
9210 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00009211 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00009212 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009213 } else {
Dan Gohman14152b42010-07-06 20:24:04 +00009214 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9215 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +00009216 .addReg(TII->getGlobalBaseReg(F))
9217 .addImm(0).addReg(0)
9218 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9219 MI->getOperand(3).getTargetFlags())
9220 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00009221 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00009222 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009223 }
9224
Dan Gohman14152b42010-07-06 20:24:04 +00009225 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +00009226 return BB;
9227}
9228
9229MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00009230X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009231 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00009232 switch (MI->getOpcode()) {
9233 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009234 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009235 return EmitLoweredMingwAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009236 case X86::TLSCall_32:
9237 case X86::TLSCall_64:
9238 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00009239 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00009240 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00009241 case X86::CMOV_FR32:
9242 case X86::CMOV_FR64:
9243 case X86::CMOV_V4F32:
9244 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00009245 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00009246 case X86::CMOV_GR16:
9247 case X86::CMOV_GR32:
9248 case X86::CMOV_RFP32:
9249 case X86::CMOV_RFP64:
9250 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009251 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009252
Dale Johannesen849f2142007-07-03 00:53:03 +00009253 case X86::FP32_TO_INT16_IN_MEM:
9254 case X86::FP32_TO_INT32_IN_MEM:
9255 case X86::FP32_TO_INT64_IN_MEM:
9256 case X86::FP64_TO_INT16_IN_MEM:
9257 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00009258 case X86::FP64_TO_INT64_IN_MEM:
9259 case X86::FP80_TO_INT16_IN_MEM:
9260 case X86::FP80_TO_INT32_IN_MEM:
9261 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00009262 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9263 DebugLoc DL = MI->getDebugLoc();
9264
Evan Cheng60c07e12006-07-05 22:17:51 +00009265 // Change the floating point control register to use "round towards zero"
9266 // mode when truncating to an integer value.
9267 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00009268 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +00009269 addFrameReference(BuildMI(*BB, MI, DL,
9270 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009271
9272 // Load the old value of the high byte of the control word...
9273 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00009274 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +00009275 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009276 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009277
9278 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +00009279 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00009280 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00009281
9282 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +00009283 addFrameReference(BuildMI(*BB, MI, DL,
9284 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009285
9286 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +00009287 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00009288 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00009289
9290 // Get the X86 opcode to use.
9291 unsigned Opc;
9292 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009293 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00009294 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
9295 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
9296 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
9297 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
9298 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
9299 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00009300 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
9301 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
9302 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00009303 }
9304
9305 X86AddressMode AM;
9306 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00009307 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00009308 AM.BaseType = X86AddressMode::RegBase;
9309 AM.Base.Reg = Op.getReg();
9310 } else {
9311 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00009312 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00009313 }
9314 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00009315 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00009316 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009317 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00009318 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00009319 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009320 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00009321 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00009322 AM.GV = Op.getGlobal();
9323 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00009324 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009325 }
Dan Gohman14152b42010-07-06 20:24:04 +00009326 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009327 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00009328
9329 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +00009330 addFrameReference(BuildMI(*BB, MI, DL,
9331 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009332
Dan Gohman14152b42010-07-06 20:24:04 +00009333 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00009334 return BB;
9335 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009336 // String/text processing lowering.
9337 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009338 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +00009339 return EmitPCMP(MI, BB, 3, false /* in-mem */);
9340 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009341 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +00009342 return EmitPCMP(MI, BB, 3, true /* in-mem */);
9343 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009344 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +00009345 return EmitPCMP(MI, BB, 5, false /* in mem */);
9346 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009347 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +00009348 return EmitPCMP(MI, BB, 5, true /* in mem */);
9349
9350 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00009351 case X86::ATOMAND32:
9352 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009353 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009354 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009355 X86::NOT32r, X86::EAX,
9356 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00009357 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00009358 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
9359 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009360 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009361 X86::NOT32r, X86::EAX,
9362 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00009363 case X86::ATOMXOR32:
9364 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009365 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009366 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009367 X86::NOT32r, X86::EAX,
9368 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009369 case X86::ATOMNAND32:
9370 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009371 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009372 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009373 X86::NOT32r, X86::EAX,
9374 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00009375 case X86::ATOMMIN32:
9376 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
9377 case X86::ATOMMAX32:
9378 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
9379 case X86::ATOMUMIN32:
9380 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
9381 case X86::ATOMUMAX32:
9382 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00009383
9384 case X86::ATOMAND16:
9385 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9386 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009387 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009388 X86::NOT16r, X86::AX,
9389 X86::GR16RegisterClass);
9390 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00009391 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009392 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009393 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009394 X86::NOT16r, X86::AX,
9395 X86::GR16RegisterClass);
9396 case X86::ATOMXOR16:
9397 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
9398 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009399 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009400 X86::NOT16r, X86::AX,
9401 X86::GR16RegisterClass);
9402 case X86::ATOMNAND16:
9403 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9404 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009405 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009406 X86::NOT16r, X86::AX,
9407 X86::GR16RegisterClass, true);
9408 case X86::ATOMMIN16:
9409 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
9410 case X86::ATOMMAX16:
9411 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
9412 case X86::ATOMUMIN16:
9413 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
9414 case X86::ATOMUMAX16:
9415 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
9416
9417 case X86::ATOMAND8:
9418 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9419 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009420 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009421 X86::NOT8r, X86::AL,
9422 X86::GR8RegisterClass);
9423 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00009424 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009425 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009426 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009427 X86::NOT8r, X86::AL,
9428 X86::GR8RegisterClass);
9429 case X86::ATOMXOR8:
9430 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
9431 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009432 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009433 X86::NOT8r, X86::AL,
9434 X86::GR8RegisterClass);
9435 case X86::ATOMNAND8:
9436 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9437 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009438 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009439 X86::NOT8r, X86::AL,
9440 X86::GR8RegisterClass, true);
9441 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009442 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00009443 case X86::ATOMAND64:
9444 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009445 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009446 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009447 X86::NOT64r, X86::RAX,
9448 X86::GR64RegisterClass);
9449 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00009450 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
9451 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009452 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009453 X86::NOT64r, X86::RAX,
9454 X86::GR64RegisterClass);
9455 case X86::ATOMXOR64:
9456 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009457 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009458 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009459 X86::NOT64r, X86::RAX,
9460 X86::GR64RegisterClass);
9461 case X86::ATOMNAND64:
9462 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
9463 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009464 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009465 X86::NOT64r, X86::RAX,
9466 X86::GR64RegisterClass, true);
9467 case X86::ATOMMIN64:
9468 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
9469 case X86::ATOMMAX64:
9470 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
9471 case X86::ATOMUMIN64:
9472 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
9473 case X86::ATOMUMAX64:
9474 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009475
9476 // This group does 64-bit operations on a 32-bit host.
9477 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009478 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009479 X86::AND32rr, X86::AND32rr,
9480 X86::AND32ri, X86::AND32ri,
9481 false);
9482 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009483 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009484 X86::OR32rr, X86::OR32rr,
9485 X86::OR32ri, X86::OR32ri,
9486 false);
9487 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009488 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009489 X86::XOR32rr, X86::XOR32rr,
9490 X86::XOR32ri, X86::XOR32ri,
9491 false);
9492 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009493 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009494 X86::AND32rr, X86::AND32rr,
9495 X86::AND32ri, X86::AND32ri,
9496 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009497 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009498 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009499 X86::ADD32rr, X86::ADC32rr,
9500 X86::ADD32ri, X86::ADC32ri,
9501 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009502 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009503 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009504 X86::SUB32rr, X86::SBB32rr,
9505 X86::SUB32ri, X86::SBB32ri,
9506 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00009507 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009508 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00009509 X86::MOV32rr, X86::MOV32rr,
9510 X86::MOV32ri, X86::MOV32ri,
9511 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009512 case X86::VASTART_SAVE_XMM_REGS:
9513 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009514 }
9515}
9516
9517//===----------------------------------------------------------------------===//
9518// X86 Optimization Hooks
9519//===----------------------------------------------------------------------===//
9520
Dan Gohman475871a2008-07-27 21:46:04 +00009521void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00009522 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009523 APInt &KnownZero,
9524 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00009525 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00009526 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009527 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00009528 assert((Opc >= ISD::BUILTIN_OP_END ||
9529 Opc == ISD::INTRINSIC_WO_CHAIN ||
9530 Opc == ISD::INTRINSIC_W_CHAIN ||
9531 Opc == ISD::INTRINSIC_VOID) &&
9532 "Should use MaskedValueIsZero if you don't know whether Op"
9533 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009534
Dan Gohmanf4f92f52008-02-13 23:07:24 +00009535 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009536 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00009537 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009538 case X86ISD::ADD:
9539 case X86ISD::SUB:
9540 case X86ISD::SMUL:
9541 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00009542 case X86ISD::INC:
9543 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00009544 case X86ISD::OR:
9545 case X86ISD::XOR:
9546 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009547 // These nodes' second result is a boolean.
9548 if (Op.getResNo() == 0)
9549 break;
9550 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009551 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009552 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
9553 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00009554 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009555 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009556}
Chris Lattner259e97c2006-01-31 19:43:35 +00009557
Evan Cheng206ee9d2006-07-07 08:33:52 +00009558/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00009559/// node is a GlobalAddress + offset.
9560bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00009561 const GlobalValue* &GA,
9562 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00009563 if (N->getOpcode() == X86ISD::Wrapper) {
9564 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009565 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00009566 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009567 return true;
9568 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00009569 }
Evan Chengad4196b2008-05-12 19:56:52 +00009570 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009571}
9572
Evan Cheng206ee9d2006-07-07 08:33:52 +00009573/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
9574/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
9575/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00009576/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00009577static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00009578 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009579 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00009580 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +00009581
Eli Friedman7a5e5552009-06-07 06:52:44 +00009582 if (VT.getSizeInBits() != 128)
9583 return SDValue();
9584
Nate Begemanfdea31a2010-03-24 20:49:50 +00009585 SmallVector<SDValue, 16> Elts;
9586 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00009587 Elts.push_back(getShuffleScalarElt(N, i, DAG));
9588
Nate Begemanfdea31a2010-03-24 20:49:50 +00009589 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009590}
Evan Chengd880b972008-05-09 21:53:03 +00009591
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009592/// PerformShuffleCombine - Detect vector gather/scatter index generation
9593/// and convert it from being a bunch of shuffles and extracts to a simple
9594/// store and scalar loads to extract the elements.
9595static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
9596 const TargetLowering &TLI) {
9597 SDValue InputVector = N->getOperand(0);
9598
9599 // Only operate on vectors of 4 elements, where the alternative shuffling
9600 // gets to be more expensive.
9601 if (InputVector.getValueType() != MVT::v4i32)
9602 return SDValue();
9603
9604 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
9605 // single use which is a sign-extend or zero-extend, and all elements are
9606 // used.
9607 SmallVector<SDNode *, 4> Uses;
9608 unsigned ExtractedElements = 0;
9609 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
9610 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
9611 if (UI.getUse().getResNo() != InputVector.getResNo())
9612 return SDValue();
9613
9614 SDNode *Extract = *UI;
9615 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
9616 return SDValue();
9617
9618 if (Extract->getValueType(0) != MVT::i32)
9619 return SDValue();
9620 if (!Extract->hasOneUse())
9621 return SDValue();
9622 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
9623 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
9624 return SDValue();
9625 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
9626 return SDValue();
9627
9628 // Record which element was extracted.
9629 ExtractedElements |=
9630 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
9631
9632 Uses.push_back(Extract);
9633 }
9634
9635 // If not all the elements were used, this may not be worthwhile.
9636 if (ExtractedElements != 15)
9637 return SDValue();
9638
9639 // Ok, we've now decided to do the transformation.
9640 DebugLoc dl = InputVector.getDebugLoc();
9641
9642 // Store the value to a temporary stack slot.
9643 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Eric Christopher90eb4022010-07-22 00:26:08 +00009644 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL,
9645 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009646
9647 // Replace each use (extract) with a load of the appropriate element.
9648 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
9649 UE = Uses.end(); UI != UE; ++UI) {
9650 SDNode *Extract = *UI;
9651
9652 // Compute the element's address.
9653 SDValue Idx = Extract->getOperand(1);
9654 unsigned EltSize =
9655 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
9656 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
9657 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
9658
Eric Christopher90eb4022010-07-22 00:26:08 +00009659 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(),
9660 OffsetVal, StackPtr);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009661
9662 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +00009663 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
9664 ScalarAddr, NULL, 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009665
9666 // Replace the exact with the load.
9667 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
9668 }
9669
9670 // The replacement was made in place; don't return anything.
9671 return SDValue();
9672}
9673
Chris Lattner83e6c992006-10-04 06:57:07 +00009674/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009675static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00009676 const X86Subtarget *Subtarget) {
9677 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009678 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00009679 // Get the LHS/RHS of the select.
9680 SDValue LHS = N->getOperand(1);
9681 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009682
Dan Gohman670e5392009-09-21 18:03:22 +00009683 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00009684 // instructions match the semantics of the common C idiom x<y?x:y but not
9685 // x<=y?x:y, because of how they handle negative zero (which can be
9686 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009687 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009688 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009689 Cond.getOpcode() == ISD::SETCC) {
9690 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009691
Chris Lattner47b4ce82009-03-11 05:48:52 +00009692 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009693 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009694 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9695 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009696 switch (CC) {
9697 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009698 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009699 // Converting this to a min would handle NaNs incorrectly, and swapping
9700 // the operands would cause it to handle comparisons between positive
9701 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009702 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009703 if (!UnsafeFPMath &&
9704 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9705 break;
9706 std::swap(LHS, RHS);
9707 }
Dan Gohman670e5392009-09-21 18:03:22 +00009708 Opcode = X86ISD::FMIN;
9709 break;
9710 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009711 // Converting this to a min would handle comparisons between positive
9712 // and negative zero incorrectly.
9713 if (!UnsafeFPMath &&
9714 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9715 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009716 Opcode = X86ISD::FMIN;
9717 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009718 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009719 // Converting this to a min would handle both negative zeros and NaNs
9720 // incorrectly, but we can swap the operands to fix both.
9721 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009722 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009723 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009724 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009725 Opcode = X86ISD::FMIN;
9726 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009727
Dan Gohman670e5392009-09-21 18:03:22 +00009728 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009729 // Converting this to a max would handle comparisons between positive
9730 // and negative zero incorrectly.
9731 if (!UnsafeFPMath &&
9732 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9733 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009734 Opcode = X86ISD::FMAX;
9735 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009736 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009737 // Converting this to a max would handle NaNs incorrectly, and swapping
9738 // the operands would cause it to handle comparisons between positive
9739 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009740 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009741 if (!UnsafeFPMath &&
9742 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9743 break;
9744 std::swap(LHS, RHS);
9745 }
Dan Gohman670e5392009-09-21 18:03:22 +00009746 Opcode = X86ISD::FMAX;
9747 break;
9748 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009749 // Converting this to a max would handle both negative zeros and NaNs
9750 // incorrectly, but we can swap the operands to fix both.
9751 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009752 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009753 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009754 case ISD::SETGE:
9755 Opcode = X86ISD::FMAX;
9756 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009757 }
Dan Gohman670e5392009-09-21 18:03:22 +00009758 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009759 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9760 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009761 switch (CC) {
9762 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009763 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009764 // Converting this to a min would handle comparisons between positive
9765 // and negative zero incorrectly, and swapping the operands would
9766 // cause it to handle NaNs incorrectly.
9767 if (!UnsafeFPMath &&
9768 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +00009769 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009770 break;
9771 std::swap(LHS, RHS);
9772 }
Dan Gohman670e5392009-09-21 18:03:22 +00009773 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009774 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009775 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009776 // Converting this to a min would handle NaNs incorrectly.
9777 if (!UnsafeFPMath &&
9778 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9779 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009780 Opcode = X86ISD::FMIN;
9781 break;
9782 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009783 // Converting this to a min would handle both negative zeros and NaNs
9784 // incorrectly, but we can swap the operands to fix both.
9785 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009786 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009787 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009788 case ISD::SETGE:
9789 Opcode = X86ISD::FMIN;
9790 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009791
Dan Gohman670e5392009-09-21 18:03:22 +00009792 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009793 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009794 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009795 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009796 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009797 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009798 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009799 // Converting this to a max would handle comparisons between positive
9800 // and negative zero incorrectly, and swapping the operands would
9801 // cause it to handle NaNs incorrectly.
9802 if (!UnsafeFPMath &&
9803 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +00009804 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009805 break;
9806 std::swap(LHS, RHS);
9807 }
Dan Gohman670e5392009-09-21 18:03:22 +00009808 Opcode = X86ISD::FMAX;
9809 break;
9810 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009811 // Converting this to a max would handle both negative zeros and NaNs
9812 // incorrectly, but we can swap the operands to fix both.
9813 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009814 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009815 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009816 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009817 Opcode = X86ISD::FMAX;
9818 break;
9819 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009820 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009821
Chris Lattner47b4ce82009-03-11 05:48:52 +00009822 if (Opcode)
9823 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009824 }
Eric Christopherfd179292009-08-27 18:07:15 +00009825
Chris Lattnerd1980a52009-03-12 06:52:53 +00009826 // If this is a select between two integer constants, try to do some
9827 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009828 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9829 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009830 // Don't do this for crazy integer types.
9831 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9832 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009833 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009834 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009835
Chris Lattnercee56e72009-03-13 05:53:31 +00009836 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009837 // Efficiently invertible.
9838 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9839 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9840 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9841 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009842 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009843 }
Eric Christopherfd179292009-08-27 18:07:15 +00009844
Chris Lattnerd1980a52009-03-12 06:52:53 +00009845 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009846 if (FalseC->getAPIntValue() == 0 &&
9847 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009848 if (NeedsCondInvert) // Invert the condition if needed.
9849 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9850 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009851
Chris Lattnerd1980a52009-03-12 06:52:53 +00009852 // Zero extend the condition if needed.
9853 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009854
Chris Lattnercee56e72009-03-13 05:53:31 +00009855 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009856 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009857 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009858 }
Eric Christopherfd179292009-08-27 18:07:15 +00009859
Chris Lattner97a29a52009-03-13 05:22:11 +00009860 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009861 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009862 if (NeedsCondInvert) // Invert the condition if needed.
9863 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9864 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009865
Chris Lattner97a29a52009-03-13 05:22:11 +00009866 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009867 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9868 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009869 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009870 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009871 }
Eric Christopherfd179292009-08-27 18:07:15 +00009872
Chris Lattnercee56e72009-03-13 05:53:31 +00009873 // Optimize cases that will turn into an LEA instruction. This requires
9874 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009875 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009876 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009877 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009878
Chris Lattnercee56e72009-03-13 05:53:31 +00009879 bool isFastMultiplier = false;
9880 if (Diff < 10) {
9881 switch ((unsigned char)Diff) {
9882 default: break;
9883 case 1: // result = add base, cond
9884 case 2: // result = lea base( , cond*2)
9885 case 3: // result = lea base(cond, cond*2)
9886 case 4: // result = lea base( , cond*4)
9887 case 5: // result = lea base(cond, cond*4)
9888 case 8: // result = lea base( , cond*8)
9889 case 9: // result = lea base(cond, cond*8)
9890 isFastMultiplier = true;
9891 break;
9892 }
9893 }
Eric Christopherfd179292009-08-27 18:07:15 +00009894
Chris Lattnercee56e72009-03-13 05:53:31 +00009895 if (isFastMultiplier) {
9896 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9897 if (NeedsCondInvert) // Invert the condition if needed.
9898 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9899 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009900
Chris Lattnercee56e72009-03-13 05:53:31 +00009901 // Zero extend the condition if needed.
9902 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9903 Cond);
9904 // Scale the condition by the difference.
9905 if (Diff != 1)
9906 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9907 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009908
Chris Lattnercee56e72009-03-13 05:53:31 +00009909 // Add the base if non-zero.
9910 if (FalseC->getAPIntValue() != 0)
9911 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9912 SDValue(FalseC, 0));
9913 return Cond;
9914 }
Eric Christopherfd179292009-08-27 18:07:15 +00009915 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009916 }
9917 }
Eric Christopherfd179292009-08-27 18:07:15 +00009918
Dan Gohman475871a2008-07-27 21:46:04 +00009919 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009920}
9921
Chris Lattnerd1980a52009-03-12 06:52:53 +00009922/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9923static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9924 TargetLowering::DAGCombinerInfo &DCI) {
9925 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009926
Chris Lattnerd1980a52009-03-12 06:52:53 +00009927 // If the flag operand isn't dead, don't touch this CMOV.
9928 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9929 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009930
Chris Lattnerd1980a52009-03-12 06:52:53 +00009931 // If this is a select between two integer constants, try to do some
9932 // optimizations. Note that the operands are ordered the opposite of SELECT
9933 // operands.
9934 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9935 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9936 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9937 // larger than FalseC (the false value).
9938 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009939
Chris Lattnerd1980a52009-03-12 06:52:53 +00009940 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9941 CC = X86::GetOppositeBranchCondition(CC);
9942 std::swap(TrueC, FalseC);
9943 }
Eric Christopherfd179292009-08-27 18:07:15 +00009944
Chris Lattnerd1980a52009-03-12 06:52:53 +00009945 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009946 // This is efficient for any integer data type (including i8/i16) and
9947 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009948 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9949 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009950 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9951 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009952
Chris Lattnerd1980a52009-03-12 06:52:53 +00009953 // Zero extend the condition if needed.
9954 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009955
Chris Lattnerd1980a52009-03-12 06:52:53 +00009956 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9957 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009958 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009959 if (N->getNumValues() == 2) // Dead flag value?
9960 return DCI.CombineTo(N, Cond, SDValue());
9961 return Cond;
9962 }
Eric Christopherfd179292009-08-27 18:07:15 +00009963
Chris Lattnercee56e72009-03-13 05:53:31 +00009964 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9965 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009966 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9967 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009968 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9969 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009970
Chris Lattner97a29a52009-03-13 05:22:11 +00009971 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009972 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9973 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009974 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9975 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009976
Chris Lattner97a29a52009-03-13 05:22:11 +00009977 if (N->getNumValues() == 2) // Dead flag value?
9978 return DCI.CombineTo(N, Cond, SDValue());
9979 return Cond;
9980 }
Eric Christopherfd179292009-08-27 18:07:15 +00009981
Chris Lattnercee56e72009-03-13 05:53:31 +00009982 // Optimize cases that will turn into an LEA instruction. This requires
9983 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009984 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009985 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009986 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009987
Chris Lattnercee56e72009-03-13 05:53:31 +00009988 bool isFastMultiplier = false;
9989 if (Diff < 10) {
9990 switch ((unsigned char)Diff) {
9991 default: break;
9992 case 1: // result = add base, cond
9993 case 2: // result = lea base( , cond*2)
9994 case 3: // result = lea base(cond, cond*2)
9995 case 4: // result = lea base( , cond*4)
9996 case 5: // result = lea base(cond, cond*4)
9997 case 8: // result = lea base( , cond*8)
9998 case 9: // result = lea base(cond, cond*8)
9999 isFastMultiplier = true;
10000 break;
10001 }
10002 }
Eric Christopherfd179292009-08-27 18:07:15 +000010003
Chris Lattnercee56e72009-03-13 05:53:31 +000010004 if (isFastMultiplier) {
10005 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10006 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010007 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10008 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000010009 // Zero extend the condition if needed.
10010 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10011 Cond);
10012 // Scale the condition by the difference.
10013 if (Diff != 1)
10014 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10015 DAG.getConstant(Diff, Cond.getValueType()));
10016
10017 // Add the base if non-zero.
10018 if (FalseC->getAPIntValue() != 0)
10019 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10020 SDValue(FalseC, 0));
10021 if (N->getNumValues() == 2) // Dead flag value?
10022 return DCI.CombineTo(N, Cond, SDValue());
10023 return Cond;
10024 }
Eric Christopherfd179292009-08-27 18:07:15 +000010025 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010026 }
10027 }
10028 return SDValue();
10029}
10030
10031
Evan Cheng0b0cd912009-03-28 05:57:29 +000010032/// PerformMulCombine - Optimize a single multiply with constant into two
10033/// in order to implement it with two cheaper instructions, e.g.
10034/// LEA + SHL, LEA + LEA.
10035static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
10036 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000010037 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
10038 return SDValue();
10039
Owen Andersone50ed302009-08-10 22:56:29 +000010040 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010041 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000010042 return SDValue();
10043
10044 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
10045 if (!C)
10046 return SDValue();
10047 uint64_t MulAmt = C->getZExtValue();
10048 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
10049 return SDValue();
10050
10051 uint64_t MulAmt1 = 0;
10052 uint64_t MulAmt2 = 0;
10053 if ((MulAmt % 9) == 0) {
10054 MulAmt1 = 9;
10055 MulAmt2 = MulAmt / 9;
10056 } else if ((MulAmt % 5) == 0) {
10057 MulAmt1 = 5;
10058 MulAmt2 = MulAmt / 5;
10059 } else if ((MulAmt % 3) == 0) {
10060 MulAmt1 = 3;
10061 MulAmt2 = MulAmt / 3;
10062 }
10063 if (MulAmt2 &&
10064 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
10065 DebugLoc DL = N->getDebugLoc();
10066
10067 if (isPowerOf2_64(MulAmt2) &&
10068 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
10069 // If second multiplifer is pow2, issue it first. We want the multiply by
10070 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
10071 // is an add.
10072 std::swap(MulAmt1, MulAmt2);
10073
10074 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000010075 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010076 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000010077 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000010078 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010079 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000010080 DAG.getConstant(MulAmt1, VT));
10081
Eric Christopherfd179292009-08-27 18:07:15 +000010082 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010083 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000010084 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000010085 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010086 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000010087 DAG.getConstant(MulAmt2, VT));
10088
10089 // Do not add new nodes to DAG combiner worklist.
10090 DCI.CombineTo(N, NewMul, false);
10091 }
10092 return SDValue();
10093}
10094
Evan Chengad9c0a32009-12-15 00:53:42 +000010095static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
10096 SDValue N0 = N->getOperand(0);
10097 SDValue N1 = N->getOperand(1);
10098 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
10099 EVT VT = N0.getValueType();
10100
10101 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
10102 // since the result of setcc_c is all zero's or all ones.
10103 if (N1C && N0.getOpcode() == ISD::AND &&
10104 N0.getOperand(1).getOpcode() == ISD::Constant) {
10105 SDValue N00 = N0.getOperand(0);
10106 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
10107 ((N00.getOpcode() == ISD::ANY_EXTEND ||
10108 N00.getOpcode() == ISD::ZERO_EXTEND) &&
10109 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
10110 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
10111 APInt ShAmt = N1C->getAPIntValue();
10112 Mask = Mask.shl(ShAmt);
10113 if (Mask != 0)
10114 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
10115 N00, DAG.getConstant(Mask, VT));
10116 }
10117 }
10118
10119 return SDValue();
10120}
Evan Cheng0b0cd912009-03-28 05:57:29 +000010121
Nate Begeman740ab032009-01-26 00:52:55 +000010122/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
10123/// when possible.
10124static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
10125 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000010126 EVT VT = N->getValueType(0);
10127 if (!VT.isVector() && VT.isInteger() &&
10128 N->getOpcode() == ISD::SHL)
10129 return PerformSHLCombine(N, DAG);
10130
Nate Begeman740ab032009-01-26 00:52:55 +000010131 // On X86 with SSE2 support, we can transform this to a vector shift if
10132 // all elements are shifted by the same amount. We can't do this in legalize
10133 // because the a constant vector is typically transformed to a constant pool
10134 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010135 if (!Subtarget->hasSSE2())
10136 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000010137
Owen Anderson825b72b2009-08-11 20:47:22 +000010138 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010139 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000010140
Mon P Wang3becd092009-01-28 08:12:05 +000010141 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000010142 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000010143 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000010144 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000010145 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
10146 unsigned NumElts = VT.getVectorNumElements();
10147 unsigned i = 0;
10148 for (; i != NumElts; ++i) {
10149 SDValue Arg = ShAmtOp.getOperand(i);
10150 if (Arg.getOpcode() == ISD::UNDEF) continue;
10151 BaseShAmt = Arg;
10152 break;
10153 }
10154 for (; i != NumElts; ++i) {
10155 SDValue Arg = ShAmtOp.getOperand(i);
10156 if (Arg.getOpcode() == ISD::UNDEF) continue;
10157 if (Arg != BaseShAmt) {
10158 return SDValue();
10159 }
10160 }
10161 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000010162 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000010163 SDValue InVec = ShAmtOp.getOperand(0);
10164 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
10165 unsigned NumElts = InVec.getValueType().getVectorNumElements();
10166 unsigned i = 0;
10167 for (; i != NumElts; ++i) {
10168 SDValue Arg = InVec.getOperand(i);
10169 if (Arg.getOpcode() == ISD::UNDEF) continue;
10170 BaseShAmt = Arg;
10171 break;
10172 }
10173 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
10174 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000010175 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000010176 if (C->getZExtValue() == SplatIdx)
10177 BaseShAmt = InVec.getOperand(1);
10178 }
10179 }
10180 if (BaseShAmt.getNode() == 0)
10181 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
10182 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000010183 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010184 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000010185
Mon P Wangefa42202009-09-03 19:56:25 +000010186 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000010187 if (EltVT.bitsGT(MVT::i32))
10188 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
10189 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000010190 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000010191
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010192 // The shift amount is identical so we can do a vector shift.
10193 SDValue ValOp = N->getOperand(0);
10194 switch (N->getOpcode()) {
10195 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000010196 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010197 break;
10198 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000010199 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010200 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010201 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010202 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010203 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010204 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010205 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010206 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010207 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010208 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010209 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010210 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010211 break;
10212 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000010213 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010214 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010215 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010216 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010217 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010218 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010219 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010220 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010221 break;
10222 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000010223 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010224 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010225 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010226 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010227 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010228 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010229 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010230 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010231 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010232 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010233 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010234 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010235 break;
Nate Begeman740ab032009-01-26 00:52:55 +000010236 }
10237 return SDValue();
10238}
10239
Evan Cheng760d1942010-01-04 21:22:48 +000010240static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000010241 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000010242 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000010243 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000010244 return SDValue();
10245
Evan Cheng760d1942010-01-04 21:22:48 +000010246 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010247 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +000010248 return SDValue();
10249
10250 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
10251 SDValue N0 = N->getOperand(0);
10252 SDValue N1 = N->getOperand(1);
10253 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
10254 std::swap(N0, N1);
10255 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
10256 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000010257 if (!N0.hasOneUse() || !N1.hasOneUse())
10258 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000010259
10260 SDValue ShAmt0 = N0.getOperand(1);
10261 if (ShAmt0.getValueType() != MVT::i8)
10262 return SDValue();
10263 SDValue ShAmt1 = N1.getOperand(1);
10264 if (ShAmt1.getValueType() != MVT::i8)
10265 return SDValue();
10266 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
10267 ShAmt0 = ShAmt0.getOperand(0);
10268 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
10269 ShAmt1 = ShAmt1.getOperand(0);
10270
10271 DebugLoc DL = N->getDebugLoc();
10272 unsigned Opc = X86ISD::SHLD;
10273 SDValue Op0 = N0.getOperand(0);
10274 SDValue Op1 = N1.getOperand(0);
10275 if (ShAmt0.getOpcode() == ISD::SUB) {
10276 Opc = X86ISD::SHRD;
10277 std::swap(Op0, Op1);
10278 std::swap(ShAmt0, ShAmt1);
10279 }
10280
Evan Cheng8b1190a2010-04-28 01:18:01 +000010281 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000010282 if (ShAmt1.getOpcode() == ISD::SUB) {
10283 SDValue Sum = ShAmt1.getOperand(0);
10284 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000010285 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
10286 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
10287 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
10288 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000010289 return DAG.getNode(Opc, DL, VT,
10290 Op0, Op1,
10291 DAG.getNode(ISD::TRUNCATE, DL,
10292 MVT::i8, ShAmt0));
10293 }
10294 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
10295 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
10296 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000010297 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000010298 return DAG.getNode(Opc, DL, VT,
10299 N0.getOperand(0), N1.getOperand(0),
10300 DAG.getNode(ISD::TRUNCATE, DL,
10301 MVT::i8, ShAmt0));
10302 }
10303
10304 return SDValue();
10305}
10306
Chris Lattner149a4e52008-02-22 02:09:43 +000010307/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010308static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000010309 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +000010310 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
10311 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000010312 // A preferable solution to the general problem is to figure out the right
10313 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000010314
10315 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +000010316 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +000010317 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +000010318 if (VT.getSizeInBits() != 64)
10319 return SDValue();
10320
Devang Patel578efa92009-06-05 21:57:13 +000010321 const Function *F = DAG.getMachineFunction().getFunction();
10322 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000010323 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000010324 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000010325 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000010326 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000010327 isa<LoadSDNode>(St->getValue()) &&
10328 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
10329 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000010330 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010331 LoadSDNode *Ld = 0;
10332 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000010333 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000010334 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010335 // Must be a store of a load. We currently handle two cases: the load
10336 // is a direct child, and it's under an intervening TokenFactor. It is
10337 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000010338 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000010339 Ld = cast<LoadSDNode>(St->getChain());
10340 else if (St->getValue().hasOneUse() &&
10341 ChainVal->getOpcode() == ISD::TokenFactor) {
10342 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000010343 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000010344 TokenFactorIndex = i;
10345 Ld = cast<LoadSDNode>(St->getValue());
10346 } else
10347 Ops.push_back(ChainVal->getOperand(i));
10348 }
10349 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000010350
Evan Cheng536e6672009-03-12 05:59:15 +000010351 if (!Ld || !ISD::isNormalLoad(Ld))
10352 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010353
Evan Cheng536e6672009-03-12 05:59:15 +000010354 // If this is not the MMX case, i.e. we are just turning i64 load/store
10355 // into f64 load/store, avoid the transformation if there are multiple
10356 // uses of the loaded value.
10357 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
10358 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010359
Evan Cheng536e6672009-03-12 05:59:15 +000010360 DebugLoc LdDL = Ld->getDebugLoc();
10361 DebugLoc StDL = N->getDebugLoc();
10362 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
10363 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
10364 // pair instead.
10365 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010366 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +000010367 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
10368 Ld->getBasePtr(), Ld->getSrcValue(),
10369 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000010370 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000010371 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000010372 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000010373 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000010374 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000010375 Ops.size());
10376 }
Evan Cheng536e6672009-03-12 05:59:15 +000010377 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +000010378 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010379 St->isVolatile(), St->isNonTemporal(),
10380 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000010381 }
Evan Cheng536e6672009-03-12 05:59:15 +000010382
10383 // Otherwise, lower to two pairs of 32-bit loads / stores.
10384 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000010385 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
10386 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000010387
Owen Anderson825b72b2009-08-11 20:47:22 +000010388 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +000010389 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010390 Ld->isVolatile(), Ld->isNonTemporal(),
10391 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000010392 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +000010393 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +000010394 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000010395 MinAlign(Ld->getAlignment(), 4));
10396
10397 SDValue NewChain = LoLd.getValue(1);
10398 if (TokenFactorIndex != -1) {
10399 Ops.push_back(LoLd);
10400 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000010401 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000010402 Ops.size());
10403 }
10404
10405 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000010406 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
10407 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000010408
10409 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
10410 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010411 St->isVolatile(), St->isNonTemporal(),
10412 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000010413 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
10414 St->getSrcValue(),
10415 St->getSrcValueOffset() + 4,
10416 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000010417 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000010418 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000010419 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000010420 }
Dan Gohman475871a2008-07-27 21:46:04 +000010421 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000010422}
10423
Chris Lattner6cf73262008-01-25 06:14:17 +000010424/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
10425/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010426static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000010427 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
10428 // F[X]OR(0.0, x) -> x
10429 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000010430 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10431 if (C->getValueAPF().isPosZero())
10432 return N->getOperand(1);
10433 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10434 if (C->getValueAPF().isPosZero())
10435 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000010436 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000010437}
10438
10439/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010440static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000010441 // FAND(0.0, x) -> 0.0
10442 // FAND(x, 0.0) -> 0.0
10443 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10444 if (C->getValueAPF().isPosZero())
10445 return N->getOperand(0);
10446 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10447 if (C->getValueAPF().isPosZero())
10448 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000010449 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000010450}
10451
Dan Gohmane5af2d32009-01-29 01:59:02 +000010452static SDValue PerformBTCombine(SDNode *N,
10453 SelectionDAG &DAG,
10454 TargetLowering::DAGCombinerInfo &DCI) {
10455 // BT ignores high bits in the bit index operand.
10456 SDValue Op1 = N->getOperand(1);
10457 if (Op1.hasOneUse()) {
10458 unsigned BitWidth = Op1.getValueSizeInBits();
10459 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
10460 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010461 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
10462 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000010463 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000010464 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
10465 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
10466 DCI.CommitTargetLoweringOpt(TLO);
10467 }
10468 return SDValue();
10469}
Chris Lattner83e6c992006-10-04 06:57:07 +000010470
Eli Friedman7a5e5552009-06-07 06:52:44 +000010471static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
10472 SDValue Op = N->getOperand(0);
10473 if (Op.getOpcode() == ISD::BIT_CONVERT)
10474 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000010475 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000010476 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000010477 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000010478 OpVT.getVectorElementType().getSizeInBits()) {
10479 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
10480 }
10481 return SDValue();
10482}
10483
Evan Cheng2e489c42009-12-16 00:53:11 +000010484static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
10485 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
10486 // (and (i32 x86isd::setcc_carry), 1)
10487 // This eliminates the zext. This transformation is necessary because
10488 // ISD::SETCC is always legalized to i8.
10489 DebugLoc dl = N->getDebugLoc();
10490 SDValue N0 = N->getOperand(0);
10491 EVT VT = N->getValueType(0);
10492 if (N0.getOpcode() == ISD::AND &&
10493 N0.hasOneUse() &&
10494 N0.getOperand(0).hasOneUse()) {
10495 SDValue N00 = N0.getOperand(0);
10496 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
10497 return SDValue();
10498 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
10499 if (!C || C->getZExtValue() != 1)
10500 return SDValue();
10501 return DAG.getNode(ISD::AND, dl, VT,
10502 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
10503 N00.getOperand(0), N00.getOperand(1)),
10504 DAG.getConstant(1, VT));
10505 }
10506
10507 return SDValue();
10508}
10509
Dan Gohman475871a2008-07-27 21:46:04 +000010510SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000010511 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000010512 SelectionDAG &DAG = DCI.DAG;
10513 switch (N->getOpcode()) {
10514 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +000010515 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010516 case ISD::EXTRACT_VECTOR_ELT:
10517 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000010518 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000010519 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000010520 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000010521 case ISD::SHL:
10522 case ISD::SRA:
10523 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010524 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000010525 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000010526 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000010527 case X86ISD::FOR: return PerformFORCombine(N, DAG);
10528 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000010529 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000010530 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000010531 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +000010532 }
10533
Dan Gohman475871a2008-07-27 21:46:04 +000010534 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000010535}
10536
Evan Chenge5b51ac2010-04-17 06:13:15 +000010537/// isTypeDesirableForOp - Return true if the target has native support for
10538/// the specified value type and it is 'desirable' to use the type for the
10539/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
10540/// instruction encodings are longer and some i16 instructions are slow.
10541bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
10542 if (!isTypeLegal(VT))
10543 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010544 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000010545 return true;
10546
10547 switch (Opc) {
10548 default:
10549 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000010550 case ISD::LOAD:
10551 case ISD::SIGN_EXTEND:
10552 case ISD::ZERO_EXTEND:
10553 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010554 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010555 case ISD::SRL:
10556 case ISD::SUB:
10557 case ISD::ADD:
10558 case ISD::MUL:
10559 case ISD::AND:
10560 case ISD::OR:
10561 case ISD::XOR:
10562 return false;
10563 }
10564}
10565
Evan Chengc82c20b2010-04-24 04:44:57 +000010566static bool MayFoldLoad(SDValue Op) {
10567 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
10568}
10569
10570static bool MayFoldIntoStore(SDValue Op) {
10571 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
10572}
10573
Evan Chenge5b51ac2010-04-17 06:13:15 +000010574/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000010575/// beneficial for dag combiner to promote the specified node. If true, it
10576/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000010577bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010578 EVT VT = Op.getValueType();
10579 if (VT != MVT::i16)
10580 return false;
10581
Evan Cheng4c26e932010-04-19 19:29:22 +000010582 bool Promote = false;
10583 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010584 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000010585 default: break;
10586 case ISD::LOAD: {
10587 LoadSDNode *LD = cast<LoadSDNode>(Op);
10588 // If the non-extending load has a single use and it's not live out, then it
10589 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010590 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
10591 Op.hasOneUse()*/) {
10592 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
10593 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
10594 // The only case where we'd want to promote LOAD (rather then it being
10595 // promoted as an operand is when it's only use is liveout.
10596 if (UI->getOpcode() != ISD::CopyToReg)
10597 return false;
10598 }
10599 }
Evan Cheng4c26e932010-04-19 19:29:22 +000010600 Promote = true;
10601 break;
10602 }
10603 case ISD::SIGN_EXTEND:
10604 case ISD::ZERO_EXTEND:
10605 case ISD::ANY_EXTEND:
10606 Promote = true;
10607 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010608 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010609 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000010610 SDValue N0 = Op.getOperand(0);
10611 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000010612 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000010613 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010614 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010615 break;
10616 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000010617 case ISD::ADD:
10618 case ISD::MUL:
10619 case ISD::AND:
10620 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000010621 case ISD::XOR:
10622 Commute = true;
10623 // fallthrough
10624 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010625 SDValue N0 = Op.getOperand(0);
10626 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000010627 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010628 return false;
10629 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000010630 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010631 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000010632 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010633 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010634 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010635 }
10636 }
10637
10638 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000010639 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010640}
10641
Evan Cheng60c07e12006-07-05 22:17:51 +000010642//===----------------------------------------------------------------------===//
10643// X86 Inline Assembly Support
10644//===----------------------------------------------------------------------===//
10645
Chris Lattnerb8105652009-07-20 17:51:36 +000010646static bool LowerToBSwap(CallInst *CI) {
10647 // FIXME: this should verify that we are targetting a 486 or better. If not,
10648 // we will turn this bswap into something that will be lowered to logical ops
10649 // instead of emitting the bswap asm. For now, we don't support 486 or lower
10650 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000010651
Chris Lattnerb8105652009-07-20 17:51:36 +000010652 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000010653 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010654 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010655 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000010656 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010657
Chris Lattnerb8105652009-07-20 17:51:36 +000010658 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
10659 if (!Ty || Ty->getBitWidth() % 16 != 0)
10660 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010661
Chris Lattnerb8105652009-07-20 17:51:36 +000010662 // Okay, we can do this xform, do so now.
10663 const Type *Tys[] = { Ty };
10664 Module *M = CI->getParent()->getParent()->getParent();
10665 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000010666
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010667 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000010668 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000010669
Chris Lattnerb8105652009-07-20 17:51:36 +000010670 CI->replaceAllUsesWith(Op);
10671 CI->eraseFromParent();
10672 return true;
10673}
10674
10675bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
10676 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10677 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
10678
10679 std::string AsmStr = IA->getAsmString();
10680
10681 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010682 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +000010683 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
10684
10685 switch (AsmPieces.size()) {
10686 default: return false;
10687 case 1:
10688 AsmStr = AsmPieces[0];
10689 AsmPieces.clear();
10690 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
10691
10692 // bswap $0
10693 if (AsmPieces.size() == 2 &&
10694 (AsmPieces[0] == "bswap" ||
10695 AsmPieces[0] == "bswapq" ||
10696 AsmPieces[0] == "bswapl") &&
10697 (AsmPieces[1] == "$0" ||
10698 AsmPieces[1] == "${0:q}")) {
10699 // No need to check constraints, nothing other than the equivalent of
10700 // "=r,0" would be valid here.
10701 return LowerToBSwap(CI);
10702 }
10703 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010704 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010705 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010706 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010707 AsmPieces[1] == "$$8," &&
10708 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010709 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
10710 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000010711 const std::string &Constraints = IA->getConstraintString();
10712 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000010713 std::sort(AsmPieces.begin(), AsmPieces.end());
10714 if (AsmPieces.size() == 4 &&
10715 AsmPieces[0] == "~{cc}" &&
10716 AsmPieces[1] == "~{dirflag}" &&
10717 AsmPieces[2] == "~{flags}" &&
10718 AsmPieces[3] == "~{fpsr}") {
10719 return LowerToBSwap(CI);
10720 }
Chris Lattnerb8105652009-07-20 17:51:36 +000010721 }
10722 break;
10723 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010724 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000010725 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010726 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10727 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10728 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010729 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000010730 SplitString(AsmPieces[0], Words, " \t");
10731 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10732 Words.clear();
10733 SplitString(AsmPieces[1], Words, " \t");
10734 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10735 Words.clear();
10736 SplitString(AsmPieces[2], Words, " \t,");
10737 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10738 Words[2] == "%edx") {
10739 return LowerToBSwap(CI);
10740 }
10741 }
10742 }
10743 }
10744 break;
10745 }
10746 return false;
10747}
10748
10749
10750
Chris Lattnerf4dff842006-07-11 02:54:03 +000010751/// getConstraintType - Given a constraint letter, return the type of
10752/// constraint it is for this target.
10753X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010754X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10755 if (Constraint.size() == 1) {
10756 switch (Constraint[0]) {
10757 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010758 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010759 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010760 case 'r':
10761 case 'R':
10762 case 'l':
10763 case 'q':
10764 case 'Q':
10765 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010766 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010767 case 'Y':
10768 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010769 case 'e':
10770 case 'Z':
10771 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010772 default:
10773 break;
10774 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010775 }
Chris Lattner4234f572007-03-25 02:14:49 +000010776 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010777}
10778
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010779/// LowerXConstraint - try to replace an X constraint, which matches anything,
10780/// with another that has more specific requirements based on the type of the
10781/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010782const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010783LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010784 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10785 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010786 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010787 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010788 return "Y";
10789 if (Subtarget->hasSSE1())
10790 return "x";
10791 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010792
Chris Lattner5e764232008-04-26 23:02:14 +000010793 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010794}
10795
Chris Lattner48884cd2007-08-25 00:47:38 +000010796/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10797/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010798void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010799 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000010800 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010801 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010802 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010803
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010804 switch (Constraint) {
10805 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010806 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010807 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010808 if (C->getZExtValue() <= 31) {
10809 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010810 break;
10811 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010812 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010813 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010814 case 'J':
10815 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010816 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010817 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10818 break;
10819 }
10820 }
10821 return;
10822 case 'K':
10823 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010824 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010825 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10826 break;
10827 }
10828 }
10829 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010830 case 'N':
10831 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010832 if (C->getZExtValue() <= 255) {
10833 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010834 break;
10835 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010836 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010837 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010838 case 'e': {
10839 // 32-bit signed value
10840 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010841 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10842 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010843 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010844 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010845 break;
10846 }
10847 // FIXME gcc accepts some relocatable values here too, but only in certain
10848 // memory models; it's complicated.
10849 }
10850 return;
10851 }
10852 case 'Z': {
10853 // 32-bit unsigned value
10854 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010855 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10856 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010857 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10858 break;
10859 }
10860 }
10861 // FIXME gcc accepts some relocatable values here too, but only in certain
10862 // memory models; it's complicated.
10863 return;
10864 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010865 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010866 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010867 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010868 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010869 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010870 break;
10871 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010872
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010873 // In any sort of PIC mode addresses need to be computed at runtime by
10874 // adding in a register or some sort of table lookup. These can't
10875 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000010876 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010877 return;
10878
Chris Lattnerdc43a882007-05-03 16:52:29 +000010879 // If we are in non-pic codegen mode, we allow the address of a global (with
10880 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010881 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010882 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010883
Chris Lattner49921962009-05-08 18:23:14 +000010884 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10885 while (1) {
10886 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10887 Offset += GA->getOffset();
10888 break;
10889 } else if (Op.getOpcode() == ISD::ADD) {
10890 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10891 Offset += C->getZExtValue();
10892 Op = Op.getOperand(0);
10893 continue;
10894 }
10895 } else if (Op.getOpcode() == ISD::SUB) {
10896 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10897 Offset += -C->getZExtValue();
10898 Op = Op.getOperand(0);
10899 continue;
10900 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010901 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010902
Chris Lattner49921962009-05-08 18:23:14 +000010903 // Otherwise, this isn't something we can handle, reject it.
10904 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010905 }
Eric Christopherfd179292009-08-27 18:07:15 +000010906
Dan Gohman46510a72010-04-15 01:51:59 +000010907 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010908 // If we require an extra load to get this address, as in PIC mode, we
10909 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010910 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10911 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010912 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010913
Devang Patel0d881da2010-07-06 22:08:15 +000010914 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
10915 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010916 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010917 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010918 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010919
Gabor Greifba36cb52008-08-28 21:40:38 +000010920 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010921 Ops.push_back(Result);
10922 return;
10923 }
Dale Johannesen1784d162010-06-25 21:55:36 +000010924 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010925}
10926
Chris Lattner259e97c2006-01-31 19:43:35 +000010927std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010928getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010929 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010930 if (Constraint.size() == 1) {
10931 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010932 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010933 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010934 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10935 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010936 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010937 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10938 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10939 X86::R10D,X86::R11D,X86::R12D,
10940 X86::R13D,X86::R14D,X86::R15D,
10941 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010942 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010943 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10944 X86::SI, X86::DI, X86::R8W,X86::R9W,
10945 X86::R10W,X86::R11W,X86::R12W,
10946 X86::R13W,X86::R14W,X86::R15W,
10947 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010948 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010949 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10950 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10951 X86::R10B,X86::R11B,X86::R12B,
10952 X86::R13B,X86::R14B,X86::R15B,
10953 X86::BPL, X86::SPL, 0);
10954
Owen Anderson825b72b2009-08-11 20:47:22 +000010955 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010956 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10957 X86::RSI, X86::RDI, X86::R8, X86::R9,
10958 X86::R10, X86::R11, X86::R12,
10959 X86::R13, X86::R14, X86::R15,
10960 X86::RBP, X86::RSP, 0);
10961
10962 break;
10963 }
Eric Christopherfd179292009-08-27 18:07:15 +000010964 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010965 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010966 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010967 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010968 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010969 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010970 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010971 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010972 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010973 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10974 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010975 }
10976 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010977
Chris Lattner1efa40f2006-02-22 00:56:39 +000010978 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010979}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010980
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010981std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010982X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010983 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010984 // First, see if this is a constraint that directly corresponds to an LLVM
10985 // register class.
10986 if (Constraint.size() == 1) {
10987 // GCC Constraint Letters
10988 switch (Constraint[0]) {
10989 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010990 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010991 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010992 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010993 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010994 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010995 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010996 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010997 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010998 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010999 case 'R': // LEGACY_REGS
11000 if (VT == MVT::i8)
11001 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
11002 if (VT == MVT::i16)
11003 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
11004 if (VT == MVT::i32 || !Subtarget->is64Bit())
11005 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
11006 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011007 case 'f': // FP Stack registers.
11008 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
11009 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000011010 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011011 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011012 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011013 return std::make_pair(0U, X86::RFP64RegisterClass);
11014 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000011015 case 'y': // MMX_REGS if MMX allowed.
11016 if (!Subtarget->hasMMX()) break;
11017 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000011018 case 'Y': // SSE_REGS if SSE2 allowed
11019 if (!Subtarget->hasSSE2()) break;
11020 // FALL THROUGH.
11021 case 'x': // SSE_REGS if SSE1 allowed
11022 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011023
Owen Anderson825b72b2009-08-11 20:47:22 +000011024 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000011025 default: break;
11026 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000011027 case MVT::f32:
11028 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000011029 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011030 case MVT::f64:
11031 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000011032 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000011033 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000011034 case MVT::v16i8:
11035 case MVT::v8i16:
11036 case MVT::v4i32:
11037 case MVT::v2i64:
11038 case MVT::v4f32:
11039 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000011040 return std::make_pair(0U, X86::VR128RegisterClass);
11041 }
Chris Lattnerad043e82007-04-09 05:11:28 +000011042 break;
11043 }
11044 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011045
Chris Lattnerf76d1802006-07-31 23:26:50 +000011046 // Use the default implementation in TargetLowering to convert the register
11047 // constraint into a member of a register class.
11048 std::pair<unsigned, const TargetRegisterClass*> Res;
11049 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000011050
11051 // Not found as a standard register?
11052 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000011053 // Map st(0) -> st(7) -> ST0
11054 if (Constraint.size() == 7 && Constraint[0] == '{' &&
11055 tolower(Constraint[1]) == 's' &&
11056 tolower(Constraint[2]) == 't' &&
11057 Constraint[3] == '(' &&
11058 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
11059 Constraint[5] == ')' &&
11060 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000011061
Chris Lattner56d77c72009-09-13 22:41:48 +000011062 Res.first = X86::ST0+Constraint[4]-'0';
11063 Res.second = X86::RFP80RegisterClass;
11064 return Res;
11065 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000011066
Chris Lattner56d77c72009-09-13 22:41:48 +000011067 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000011068 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000011069 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000011070 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000011071 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000011072 }
Chris Lattner56d77c72009-09-13 22:41:48 +000011073
11074 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000011075 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000011076 Res.first = X86::EFLAGS;
11077 Res.second = X86::CCRRegisterClass;
11078 return Res;
11079 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000011080
Dale Johannesen330169f2008-11-13 21:52:36 +000011081 // 'A' means EAX + EDX.
11082 if (Constraint == "A") {
11083 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000011084 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000011085 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000011086 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000011087 return Res;
11088 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011089
Chris Lattnerf76d1802006-07-31 23:26:50 +000011090 // Otherwise, check to see if this is a register class of the wrong value
11091 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
11092 // turn into {ax},{dx}.
11093 if (Res.second->hasType(VT))
11094 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011095
Chris Lattnerf76d1802006-07-31 23:26:50 +000011096 // All of the single-register GCC register classes map their values onto
11097 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
11098 // really want an 8-bit or 32-bit register, map to the appropriate register
11099 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000011100 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011101 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011102 unsigned DestReg = 0;
11103 switch (Res.first) {
11104 default: break;
11105 case X86::AX: DestReg = X86::AL; break;
11106 case X86::DX: DestReg = X86::DL; break;
11107 case X86::CX: DestReg = X86::CL; break;
11108 case X86::BX: DestReg = X86::BL; break;
11109 }
11110 if (DestReg) {
11111 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011112 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011113 }
Owen Anderson825b72b2009-08-11 20:47:22 +000011114 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011115 unsigned DestReg = 0;
11116 switch (Res.first) {
11117 default: break;
11118 case X86::AX: DestReg = X86::EAX; break;
11119 case X86::DX: DestReg = X86::EDX; break;
11120 case X86::CX: DestReg = X86::ECX; break;
11121 case X86::BX: DestReg = X86::EBX; break;
11122 case X86::SI: DestReg = X86::ESI; break;
11123 case X86::DI: DestReg = X86::EDI; break;
11124 case X86::BP: DestReg = X86::EBP; break;
11125 case X86::SP: DestReg = X86::ESP; break;
11126 }
11127 if (DestReg) {
11128 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011129 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011130 }
Owen Anderson825b72b2009-08-11 20:47:22 +000011131 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011132 unsigned DestReg = 0;
11133 switch (Res.first) {
11134 default: break;
11135 case X86::AX: DestReg = X86::RAX; break;
11136 case X86::DX: DestReg = X86::RDX; break;
11137 case X86::CX: DestReg = X86::RCX; break;
11138 case X86::BX: DestReg = X86::RBX; break;
11139 case X86::SI: DestReg = X86::RSI; break;
11140 case X86::DI: DestReg = X86::RDI; break;
11141 case X86::BP: DestReg = X86::RBP; break;
11142 case X86::SP: DestReg = X86::RSP; break;
11143 }
11144 if (DestReg) {
11145 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011146 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011147 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000011148 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000011149 } else if (Res.second == X86::FR32RegisterClass ||
11150 Res.second == X86::FR64RegisterClass ||
11151 Res.second == X86::VR128RegisterClass) {
11152 // Handle references to XMM physical registers that got mapped into the
11153 // wrong class. This can happen with constraints like {xmm0} where the
11154 // target independent register mapper will just pick the first match it can
11155 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000011156 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000011157 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000011158 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000011159 Res.second = X86::FR64RegisterClass;
11160 else if (X86::VR128RegisterClass->hasType(VT))
11161 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000011162 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011163
Chris Lattnerf76d1802006-07-31 23:26:50 +000011164 return Res;
11165}