blob: 3e0691cbe9d888831a3a77ab3566ce1b41408a1b [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Chenga8e29892007-01-19 07:51:42 +000041def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
42
43def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
44 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
45
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000046def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbachf9570122009-05-14 00:46:35 +000047def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisPtrTy<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000048
Evan Chenga8e29892007-01-19 07:51:42 +000049// Node definitions.
50def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000051def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
52
Bill Wendlingc69107c2007-11-13 09:19:02 +000053def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000054 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000055def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000056 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000057
58def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
59 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng277f0742007-06-19 21:05:09 +000060def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
61 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000062def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
63 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
64
Chris Lattner48be23c2008-01-15 22:02:54 +000065def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000066 [SDNPHasChain, SDNPOptInFlag]>;
67
68def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
69 [SDNPInFlag]>;
70def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
71 [SDNPInFlag]>;
72
73def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
74 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
75
76def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
77 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000078def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
79 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +000080
81def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
82 [SDNPOutFlag]>;
83
David Goodwinc0309b42009-06-29 15:33:01 +000084def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
85 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000086
Evan Chenga8e29892007-01-19 07:51:42 +000087def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
88
89def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
90def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
91def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000092
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000093def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +000094def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000095
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000096//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000097// ARM Instruction Predicate Definitions.
98//
Anton Korobeynikovbb629622009-06-15 21:46:20 +000099def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
100def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
101def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000102def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000103def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000104def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
105def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
106def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
107def HasNEON : Predicate<"Subtarget->hasNEON()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000108def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
109def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000110def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000111def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000112def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000113def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000114def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
115def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Cheng2b51d512009-06-26 06:10:18 +0000116def CarryDefIsUnused : Predicate<"!N.getNode()->hasAnyUseOfValue(1)">;
Evan Cheng62674222009-06-25 23:34:10 +0000117def CarryDefIsUsed : Predicate<"N.getNode()->hasAnyUseOfValue(1)">;
Evan Chenga8e29892007-01-19 07:51:42 +0000118
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000119//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000120// ARM Flag Definitions.
121
122class RegConstraint<string C> {
123 string Constraints = C;
124}
125
126//===----------------------------------------------------------------------===//
127// ARM specific transformation functions and pattern fragments.
128//
129
Evan Chenga8e29892007-01-19 07:51:42 +0000130// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
131// so_imm_neg def below.
132def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000134}]>;
135
136// so_imm_not_XFORM - Return a so_imm value packed into the format described for
137// so_imm_not def below.
138def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000140}]>;
141
142// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
143def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000144 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000145 return v == 8 || v == 16 || v == 24;
146}]>;
147
148/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
149def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000150 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000151}]>;
152
153/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
154def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000155 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000156}]>;
157
158def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000159 PatLeaf<(imm), [{
160 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
161 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000162
Evan Chenga2515702007-03-19 07:09:02 +0000163def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000164 PatLeaf<(imm), [{
165 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
166 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000167
168// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
169def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000170 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000171}]>;
172
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000173/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
174/// e.g., 0xf000ffff
175def bf_inv_mask_imm : Operand<i32>,
176 PatLeaf<(imm), [{
177 uint32_t v = (uint32_t)N->getZExtValue();
178 if (v == 0xffffffff)
179 return 0;
David Goodwinc2ffd282009-07-14 00:57:56 +0000180 // there can be 1's on either or both "outsides", all the "inside"
181 // bits must be 0's
182 unsigned int lsb = 0, msb = 31;
183 while (v & (1 << msb)) --msb;
184 while (v & (1 << lsb)) ++lsb;
185 for (unsigned int i = lsb; i <= msb; ++i) {
186 if (v & (1 << i))
187 return 0;
188 }
189 return 1;
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000190}] > {
191 let PrintMethod = "printBitfieldInvMaskImmOperand";
192}
193
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000194/// Split a 32-bit immediate into two 16 bit parts.
195def lo16 : SDNodeXForm<imm, [{
196 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
197 MVT::i32);
198}]>;
199
200def hi16 : SDNodeXForm<imm, [{
201 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
202}]>;
203
204def lo16AllZero : PatLeaf<(i32 imm), [{
205 // Returns true if all low 16-bits are 0.
206 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
207 }], hi16>;
208
209/// imm0_65535 predicate - True if the 32-bit immediate is in the range
210/// [0.65535].
211def imm0_65535 : PatLeaf<(i32 imm), [{
212 return (uint32_t)N->getZExtValue() < 65536;
213}]>;
214
Evan Cheng37f25d92008-08-28 23:39:26 +0000215class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
216class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000217
218//===----------------------------------------------------------------------===//
219// Operand Definitions.
220//
221
222// Branch target.
223def brtarget : Operand<OtherVT>;
224
Evan Chenga8e29892007-01-19 07:51:42 +0000225// A list of registers separated by comma. Used by load/store multiple.
226def reglist : Operand<i32> {
227 let PrintMethod = "printRegisterList";
228}
229
230// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
231def cpinst_operand : Operand<i32> {
232 let PrintMethod = "printCPInstOperand";
233}
234
235def jtblock_operand : Operand<i32> {
236 let PrintMethod = "printJTBlockOperand";
237}
Evan Cheng66ac5312009-07-25 00:33:29 +0000238def jt2block_operand : Operand<i32> {
239 let PrintMethod = "printJT2BlockOperand";
240}
Evan Chenga8e29892007-01-19 07:51:42 +0000241
242// Local PC labels.
243def pclabel : Operand<i32> {
244 let PrintMethod = "printPCLabel";
245}
246
247// shifter_operand operands: so_reg and so_imm.
248def so_reg : Operand<i32>, // reg reg imm
249 ComplexPattern<i32, 3, "SelectShifterOperandReg",
250 [shl,srl,sra,rotr]> {
251 let PrintMethod = "printSORegOperand";
252 let MIOperandInfo = (ops GPR, GPR, i32imm);
253}
254
255// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
256// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
257// represented in the imm field in the same 12-bit form that they are encoded
258// into so_imm instructions: the 8-bit immediate is the least significant bits
259// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
260def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000261 PatLeaf<(imm), [{
262 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
263 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000264 let PrintMethod = "printSOImmOperand";
265}
266
Evan Chengc70d1842007-03-20 08:11:30 +0000267// Break so_imm's up into two pieces. This handles immediates with up to 16
268// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
269// get the first/second pieces.
270def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000271 PatLeaf<(imm), [{
272 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
273 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000274 let PrintMethod = "printSOImm2PartOperand";
275}
276
277def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000278 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000280}]>;
281
282def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000283 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000285}]>;
286
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000287/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
288def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
289 return (int32_t)N->getZExtValue() < 32;
290}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000291
292// Define ARM specific addressing modes.
293
294// addrmode2 := reg +/- reg shop imm
295// addrmode2 := reg +/- imm12
296//
297def addrmode2 : Operand<i32>,
298 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
299 let PrintMethod = "printAddrMode2Operand";
300 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
301}
302
303def am2offset : Operand<i32>,
304 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
305 let PrintMethod = "printAddrMode2OffsetOperand";
306 let MIOperandInfo = (ops GPR, i32imm);
307}
308
309// addrmode3 := reg +/- reg
310// addrmode3 := reg +/- imm8
311//
312def addrmode3 : Operand<i32>,
313 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
314 let PrintMethod = "printAddrMode3Operand";
315 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
316}
317
318def am3offset : Operand<i32>,
319 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
320 let PrintMethod = "printAddrMode3OffsetOperand";
321 let MIOperandInfo = (ops GPR, i32imm);
322}
323
324// addrmode4 := reg, <mode|W>
325//
326def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000327 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000328 let PrintMethod = "printAddrMode4Operand";
329 let MIOperandInfo = (ops GPR, i32imm);
330}
331
332// addrmode5 := reg +/- imm8*4
333//
334def addrmode5 : Operand<i32>,
335 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
336 let PrintMethod = "printAddrMode5Operand";
337 let MIOperandInfo = (ops GPR, i32imm);
338}
339
Bob Wilson8b024a52009-07-01 23:16:05 +0000340// addrmode6 := reg with optional writeback
341//
342def addrmode6 : Operand<i32>,
343 ComplexPattern<i32, 3, "SelectAddrMode6", []> {
344 let PrintMethod = "printAddrMode6Operand";
345 let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm);
346}
347
Evan Chenga8e29892007-01-19 07:51:42 +0000348// addrmodepc := pc + reg
349//
350def addrmodepc : Operand<i32>,
351 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
352 let PrintMethod = "printAddrModePCOperand";
353 let MIOperandInfo = (ops GPR, i32imm);
354}
355
Bob Wilson4f38b382009-08-21 21:58:55 +0000356def nohash_imm : Operand<i32> {
357 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000358}
359
Evan Chenga8e29892007-01-19 07:51:42 +0000360//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000361
Evan Cheng37f25d92008-08-28 23:39:26 +0000362include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000363
364//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000365// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000366//
367
Evan Cheng3924f782008-08-29 07:36:24 +0000368/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000369/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000370multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
371 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000372 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +0000373 IIC_iALUi, opc, " $dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000374 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
375 let Inst{25} = 1;
376 }
Evan Chengedda31c2008-11-05 18:35:52 +0000377 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +0000378 IIC_iALUr, opc, " $dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000379 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Bob Wilson8e86b512009-10-14 19:00:24 +0000380 let Inst{4} = 0;
Evan Chengbc8a9452009-07-07 23:40:25 +0000381 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000382 let isCommutable = Commutable;
383 }
Evan Chengedda31c2008-11-05 18:35:52 +0000384 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +0000385 IIC_iALUsr, opc, " $dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000386 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson8e86b512009-10-14 19:00:24 +0000387 let Inst{4} = 1;
388 let Inst{7} = 0;
Evan Chengbc8a9452009-07-07 23:40:25 +0000389 let Inst{25} = 0;
390 }
Evan Chenga8e29892007-01-19 07:51:42 +0000391}
392
Evan Cheng1e249e32009-06-25 20:59:23 +0000393/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000394/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000395let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000396multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
397 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000398 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +0000399 IIC_iALUi, opc, "s $dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000400 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
401 let Inst{25} = 1;
402 }
Evan Chengedda31c2008-11-05 18:35:52 +0000403 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +0000404 IIC_iALUr, opc, "s $dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000405 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
406 let isCommutable = Commutable;
Bob Wilson8e86b512009-10-14 19:00:24 +0000407 let Inst{4} = 0;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000408 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000409 }
Evan Chengedda31c2008-11-05 18:35:52 +0000410 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +0000411 IIC_iALUsr, opc, "s $dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000412 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson8e86b512009-10-14 19:00:24 +0000413 let Inst{4} = 1;
414 let Inst{7} = 0;
Evan Chengbc8a9452009-07-07 23:40:25 +0000415 let Inst{25} = 0;
416 }
Evan Cheng071a2792007-09-11 19:55:27 +0000417}
Evan Chengc85e8322007-07-05 07:13:32 +0000418}
419
420/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000421/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000422/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000423let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000424multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
425 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000426 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng44bec522007-05-15 01:29:07 +0000427 opc, " $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000428 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000429 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000430 let Inst{25} = 1;
431 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000432 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng44bec522007-05-15 01:29:07 +0000433 opc, " $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000434 [(opnode GPR:$a, GPR:$b)]> {
Bob Wilson8e86b512009-10-14 19:00:24 +0000435 let Inst{4} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000436 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000437 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000438 let isCommutable = Commutable;
439 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000440 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng44bec522007-05-15 01:29:07 +0000441 opc, " $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000442 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson8e86b512009-10-14 19:00:24 +0000443 let Inst{4} = 1;
444 let Inst{7} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000445 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000446 let Inst{25} = 0;
447 }
Evan Cheng071a2792007-09-11 19:55:27 +0000448}
Evan Chenga8e29892007-01-19 07:51:42 +0000449}
450
Evan Chenga8e29892007-01-19 07:51:42 +0000451/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
452/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000453/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
454multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000455 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
456 IIC_iUNAr, opc, " $dst, $src",
457 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000458 Requires<[IsARM, HasV6]> {
459 let Inst{19-16} = 0b1111;
460 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000461 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
462 IIC_iUNAsi, opc, " $dst, $src, ror $rot",
463 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000464 Requires<[IsARM, HasV6]> {
465 let Inst{19-16} = 0b1111;
466 }
Evan Chenga8e29892007-01-19 07:51:42 +0000467}
468
469/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
470/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000471multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
472 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
David Goodwin5d598aa2009-08-19 18:00:44 +0000473 IIC_iALUr, opc, " $dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000474 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
475 Requires<[IsARM, HasV6]>;
Evan Cheng97f48c32008-11-06 22:15:19 +0000476 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
David Goodwin5d598aa2009-08-19 18:00:44 +0000477 IIC_iALUsi, opc, " $dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000478 [(set GPR:$dst, (opnode GPR:$LHS,
479 (rotr GPR:$RHS, rot_imm:$rot)))]>,
480 Requires<[IsARM, HasV6]>;
481}
482
Evan Cheng62674222009-06-25 23:34:10 +0000483/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
484let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000485multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
486 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000487 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +0000488 DPFrm, IIC_iALUi, opc, " $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000489 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Evan Chengbc8a9452009-07-07 23:40:25 +0000490 Requires<[IsARM, CarryDefIsUnused]> {
491 let Inst{25} = 1;
492 }
Evan Cheng62674222009-06-25 23:34:10 +0000493 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +0000494 DPFrm, IIC_iALUr, opc, " $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000495 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Evan Cheng8de898a2009-06-26 00:19:44 +0000496 Requires<[IsARM, CarryDefIsUnused]> {
497 let isCommutable = Commutable;
Bob Wilson8e86b512009-10-14 19:00:24 +0000498 let Inst{4} = 0;
Evan Chengbc8a9452009-07-07 23:40:25 +0000499 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000500 }
Evan Cheng62674222009-06-25 23:34:10 +0000501 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +0000502 DPSoRegFrm, IIC_iALUsr, opc, " $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000503 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Evan Chengbc8a9452009-07-07 23:40:25 +0000504 Requires<[IsARM, CarryDefIsUnused]> {
Bob Wilson8e86b512009-10-14 19:00:24 +0000505 let Inst{4} = 1;
506 let Inst{7} = 0;
Evan Chengbc8a9452009-07-07 23:40:25 +0000507 let Inst{25} = 0;
508 }
Evan Cheng62674222009-06-25 23:34:10 +0000509 // Carry setting variants
510 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +0000511 DPFrm, IIC_iALUi, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000512 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
513 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000514 let Defs = [CPSR];
515 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000516 }
Evan Cheng62674222009-06-25 23:34:10 +0000517 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +0000518 DPFrm, IIC_iALUr, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000519 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
520 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000521 let Defs = [CPSR];
Bob Wilson8e86b512009-10-14 19:00:24 +0000522 let Inst{4} = 0;
Evan Chengbc8a9452009-07-07 23:40:25 +0000523 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000524 }
Evan Cheng62674222009-06-25 23:34:10 +0000525 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +0000526 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000527 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
528 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000529 let Defs = [CPSR];
Bob Wilson8e86b512009-10-14 19:00:24 +0000530 let Inst{4} = 1;
531 let Inst{7} = 0;
Evan Chengbc8a9452009-07-07 23:40:25 +0000532 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000533 }
Evan Cheng071a2792007-09-11 19:55:27 +0000534}
Evan Chengc85e8322007-07-05 07:13:32 +0000535}
536
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000537//===----------------------------------------------------------------------===//
538// Instructions
539//===----------------------------------------------------------------------===//
540
Evan Chenga8e29892007-01-19 07:51:42 +0000541//===----------------------------------------------------------------------===//
542// Miscellaneous Instructions.
543//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000544
Evan Chenga8e29892007-01-19 07:51:42 +0000545/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
546/// the function. The first operand is the ID# for this instruction, the second
547/// is the index into the MachineConstantPool that this is, the third is the
548/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000549let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000550def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000551PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000552 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000553 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000554
Evan Cheng071a2792007-09-11 19:55:27 +0000555let Defs = [SP], Uses = [SP] in {
Evan Chenga8e29892007-01-19 07:51:42 +0000556def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000557PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000558 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000559 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000560
Evan Chenga8e29892007-01-19 07:51:42 +0000561def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000562PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000563 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000564 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000565}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000566
Evan Chenga8e29892007-01-19 07:51:42 +0000567def DWARF_LOC :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000568PseudoInst<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000569 ".loc $file, $line, $col",
570 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000571
Evan Cheng12c3a532008-11-06 17:48:05 +0000572
573// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000574let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000575def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Chengd17479e2009-08-28 06:59:37 +0000576 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p $dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000577 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000578
Evan Cheng325474e2008-01-07 23:56:57 +0000579let AddedComplexity = 10 in {
Dan Gohman15511cf2008-12-03 18:15:48 +0000580let canFoldAsLoad = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000581def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chengd17479e2009-08-28 06:59:37 +0000582 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000583 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000584
Evan Chengd87293c2008-11-06 08:47:38 +0000585def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chengd17479e2009-08-28 06:59:37 +0000586 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr${p}h $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000587 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
588
Evan Chengd87293c2008-11-06 08:47:38 +0000589def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chengd17479e2009-08-28 06:59:37 +0000590 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr${p}b $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000591 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
592
Evan Chengd87293c2008-11-06 08:47:38 +0000593def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chengd17479e2009-08-28 06:59:37 +0000594 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr${p}sh $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000595 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
596
Evan Chengd87293c2008-11-06 08:47:38 +0000597def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chengd17479e2009-08-28 06:59:37 +0000598 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr${p}sb $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000599 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
600}
Chris Lattner13c63102008-01-06 05:55:01 +0000601let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000602def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Chengd17479e2009-08-28 06:59:37 +0000603 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000604 [(store GPR:$src, addrmodepc:$addr)]>;
605
Evan Chengd87293c2008-11-06 08:47:38 +0000606def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Chengd17479e2009-08-28 06:59:37 +0000607 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr${p}h $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000608 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
609
Evan Chengd87293c2008-11-06 08:47:38 +0000610def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Chengd17479e2009-08-28 06:59:37 +0000611 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr${p}b $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000612 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
613}
Evan Cheng12c3a532008-11-06 17:48:05 +0000614} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000615
Evan Chenge07715c2009-06-23 05:25:29 +0000616
617// LEApcrel - Load a pc-relative address into a register without offending the
618// assembler.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000619def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000620 Pseudo, IIC_iALUi,
Evan Chengeadf0492009-07-22 22:03:29 +0000621 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, ($label-(",
622 "${:private}PCRELL${:uid}+8))\n"),
623 !strconcat("${:private}PCRELL${:uid}:\n\t",
624 "add$p $dst, pc, #${:private}PCRELV${:uid}")),
Evan Chenge07715c2009-06-23 05:25:29 +0000625 []>;
626
Evan Cheng023dd3f2009-06-24 23:14:45 +0000627def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000628 (ins i32imm:$label, nohash_imm:$id, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000629 Pseudo, IIC_iALUi,
Evan Chengeadf0492009-07-22 22:03:29 +0000630 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, "
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000631 "(${label}_${id}-(",
Evan Chengeadf0492009-07-22 22:03:29 +0000632 "${:private}PCRELL${:uid}+8))\n"),
633 !strconcat("${:private}PCRELL${:uid}:\n\t",
634 "add$p $dst, pc, #${:private}PCRELV${:uid}")),
Evan Chengbc8a9452009-07-07 23:40:25 +0000635 []> {
636 let Inst{25} = 1;
637}
Evan Chenge07715c2009-06-23 05:25:29 +0000638
Evan Chenga8e29892007-01-19 07:51:42 +0000639//===----------------------------------------------------------------------===//
640// Control Flow Instructions.
641//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000642
Jim Grosbachc732adf2009-09-30 01:35:11 +0000643let isReturn = 1, isTerminator = 1, isBarrier = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000644 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
645 "bx", " lr", [(ARMretflag)]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000646 let Inst{7-4} = 0b0001;
647 let Inst{19-8} = 0b111111111111;
648 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000649}
Rafael Espindola27185192006-09-29 21:20:16 +0000650
Evan Chenga8e29892007-01-19 07:51:42 +0000651// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000652// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000653let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
654 hasExtraDefRegAllocReq = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000655 def LDM_RET : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000656 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
657 LdStMulFrm, IIC_Br, "ldm${p}${addr:submode} $addr, $wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000658 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000659
Bob Wilson54fc1242009-06-22 21:01:46 +0000660// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000661let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000662 Defs = [R0, R1, R2, R3, R12, LR,
663 D0, D1, D2, D3, D4, D5, D6, D7,
664 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000665 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000666 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000667 IIC_Br, "bl ${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000668 [(ARMcall tglobaladdr:$func)]>,
669 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000670
Evan Cheng12c3a532008-11-06 17:48:05 +0000671 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000672 IIC_Br, "bl", " ${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000673 [(ARMcall_pred tglobaladdr:$func)]>,
674 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000675
Evan Chenga8e29892007-01-19 07:51:42 +0000676 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000677 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000678 IIC_Br, "blx $func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000679 [(ARMcall GPR:$func)]>,
680 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000681 let Inst{7-4} = 0b0011;
682 let Inst{19-8} = 0b111111111111;
683 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000684 }
685
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000686 // ARMv4T
687 def BX : ABXIx2<(outs), (ins GPR:$func, variable_ops),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000688 IIC_Br, "mov lr, pc\n\tbx $func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000689 [(ARMcall_nolink GPR:$func)]>,
690 Requires<[IsARM, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000691 let Inst{7-4} = 0b0001;
692 let Inst{19-8} = 0b111111111111;
693 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000694 }
695}
696
697// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000698let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000699 Defs = [R0, R1, R2, R3, R9, R12, LR,
700 D0, D1, D2, D3, D4, D5, D6, D7,
701 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000702 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000703 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000704 IIC_Br, "bl ${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000705 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000706
707 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000708 IIC_Br, "bl", " ${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000709 [(ARMcall_pred tglobaladdr:$func)]>,
710 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000711
712 // ARMv5T and above
713 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000714 IIC_Br, "blx $func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000715 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
716 let Inst{7-4} = 0b0011;
717 let Inst{19-8} = 0b111111111111;
718 let Inst{27-20} = 0b00010010;
719 }
720
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000721 // ARMv4T
722 def BXr9 : ABXIx2<(outs), (ins GPR:$func, variable_ops),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000723 IIC_Br, "mov lr, pc\n\tbx $func",
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000724 [(ARMcall_nolink GPR:$func)]>, Requires<[IsARM, IsDarwin]> {
725 let Inst{7-4} = 0b0001;
726 let Inst{19-8} = 0b111111111111;
727 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000728 }
Rafael Espindola35574632006-07-18 17:00:30 +0000729}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000730
David Goodwin1a8f36e2009-08-12 18:31:53 +0000731let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000732 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +0000733 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000734 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000735 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
736 "b $target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000737
Owen Anderson20ab2902007-11-12 07:39:39 +0000738 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +0000739 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000740 IIC_Br, "mov pc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000741 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
742 let Inst{20} = 0; // S Bit
743 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000744 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +0000745 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000746 def BR_JTm : JTI<(outs),
747 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000748 IIC_Br, "ldr pc, $target \n$jt",
749 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
750 imm:$id)]> {
Evan Cheng4df60f52008-11-07 09:06:08 +0000751 let Inst{20} = 1; // L bit
752 let Inst{21} = 0; // W bit
753 let Inst{22} = 0; // B bit
754 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000755 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +0000756 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000757 def BR_JTadd : JTI<(outs),
758 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000759 IIC_Br, "add pc, $target, $idx \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000760 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
761 imm:$id)]> {
762 let Inst{20} = 0; // S bit
763 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000764 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +0000765 }
766 } // isNotDuplicable = 1, isIndirectBranch = 1
767 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +0000768
Evan Chengc85e8322007-07-05 07:13:32 +0000769 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
770 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +0000771 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000772 IIC_Br, "b", " $target",
Evan Cheng0ff94f72007-08-07 01:37:15 +0000773 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000774}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000775
Evan Chenga8e29892007-01-19 07:51:42 +0000776//===----------------------------------------------------------------------===//
777// Load / store Instructions.
778//
Rafael Espindola82c678b2006-10-16 17:17:22 +0000779
Evan Chenga8e29892007-01-19 07:51:42 +0000780// Load
Dan Gohman59ac5712009-10-09 23:28:27 +0000781let canFoldAsLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000782def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng44bec522007-05-15 01:29:07 +0000783 "ldr", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000784 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000785
Evan Chengfa775d02007-03-19 07:20:03 +0000786// Special LDR for loads from non-pc-relative constpools.
Dan Gohman15511cf2008-12-03 18:15:48 +0000787let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000788def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng44bec522007-05-15 01:29:07 +0000789 "ldr", " $dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +0000790
Evan Chenga8e29892007-01-19 07:51:42 +0000791// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +0000792def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
793 IIC_iLoadr, "ldr", "h $dst, $addr",
794 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000795
David Goodwin5d598aa2009-08-19 18:00:44 +0000796def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
797 IIC_iLoadr, "ldr", "b $dst, $addr",
798 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000799
Evan Chenga8e29892007-01-19 07:51:42 +0000800// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +0000801def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
802 IIC_iLoadr, "ldr", "sh $dst, $addr",
803 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000804
David Goodwin5d598aa2009-08-19 18:00:44 +0000805def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
806 IIC_iLoadr, "ldr", "sb $dst, $addr",
807 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000808
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000809let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000810// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +0000811def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +0000812 IIC_iLoadr, "ldr", "d $dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +0000813 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000814
Evan Chenga8e29892007-01-19 07:51:42 +0000815// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +0000816def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000817 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000818 "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +0000819
Evan Chengd87293c2008-11-06 08:47:38 +0000820def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000821 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000822 "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +0000823
Evan Chengd87293c2008-11-06 08:47:38 +0000824def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000825 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000826 "ldr", "h $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +0000827
Evan Chengd87293c2008-11-06 08:47:38 +0000828def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000829 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000830 "ldr", "h $dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000831
Evan Chengd87293c2008-11-06 08:47:38 +0000832def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000833 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000834 "ldr", "b $dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000835
Evan Chengd87293c2008-11-06 08:47:38 +0000836def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000837 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000838 "ldr", "b $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000839
Evan Chengd87293c2008-11-06 08:47:38 +0000840def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000841 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000842 "ldr", "sh $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000843
Evan Chengd87293c2008-11-06 08:47:38 +0000844def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000845 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Evan Cheng148cad82008-11-13 07:34:59 +0000846 "ldr", "sh $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000847
Evan Chengd87293c2008-11-06 08:47:38 +0000848def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000849 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000850 "ldr", "sb $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000851
Evan Chengd87293c2008-11-06 08:47:38 +0000852def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000853 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Evan Cheng31926a72009-07-02 01:30:04 +0000854 "ldr", "sb $dst, [$base], $offset", "$base = $base_wb", []>;
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000855}
Evan Chenga8e29892007-01-19 07:51:42 +0000856
857// Store
David Goodwin5d598aa2009-08-19 18:00:44 +0000858def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng44bec522007-05-15 01:29:07 +0000859 "str", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000860 [(store GPR:$src, addrmode2:$addr)]>;
861
862// Stores with truncate
David Goodwin5d598aa2009-08-19 18:00:44 +0000863def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm, IIC_iStorer,
Evan Chengfd488ed2007-05-29 23:32:06 +0000864 "str", "h $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000865 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
866
David Goodwin5d598aa2009-08-19 18:00:44 +0000867def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Chengfd488ed2007-05-29 23:32:06 +0000868 "str", "b $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000869 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
870
871// Store doubleword
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000872let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000873def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000874 StMiscFrm, IIC_iStorer,
Misha Brukmanbf16f1d2009-08-27 14:14:21 +0000875 "str", "d $src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000876
877// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +0000878def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000879 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000880 StFrm, IIC_iStoreru,
Evan Cheng44bec522007-05-15 01:29:07 +0000881 "str", " $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000882 [(set GPR:$base_wb,
883 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
884
Evan Chengd87293c2008-11-06 08:47:38 +0000885def STR_POST : AI2stwpo<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000886 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000887 StFrm, IIC_iStoreru,
Evan Cheng44bec522007-05-15 01:29:07 +0000888 "str", " $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000889 [(set GPR:$base_wb,
890 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
891
Evan Chengd87293c2008-11-06 08:47:38 +0000892def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000893 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000894 StMiscFrm, IIC_iStoreru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000895 "str", "h $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000896 [(set GPR:$base_wb,
897 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
898
Evan Chengd87293c2008-11-06 08:47:38 +0000899def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000900 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000901 StMiscFrm, IIC_iStoreru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000902 "str", "h $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000903 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
904 GPR:$base, am3offset:$offset))]>;
905
Evan Chengd87293c2008-11-06 08:47:38 +0000906def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000907 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000908 StFrm, IIC_iStoreru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000909 "str", "b $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000910 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
911 GPR:$base, am2offset:$offset))]>;
912
Evan Chengd87293c2008-11-06 08:47:38 +0000913def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000914 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000915 StFrm, IIC_iStoreru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000916 "str", "b $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000917 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
918 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000919
920//===----------------------------------------------------------------------===//
921// Load / store multiple Instructions.
922//
923
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000924let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000925def LDM : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000926 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
927 LdStMulFrm, IIC_iLoadm, "ldm${p}${addr:submode} $addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +0000928 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000929
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000930let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000931def STM : AXI4st<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000932 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
933 LdStMulFrm, IIC_iStorem, "stm${p}${addr:submode} $addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +0000934 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000935
936//===----------------------------------------------------------------------===//
937// Move Instructions.
938//
939
Evan Chengcd799b92009-06-12 20:46:18 +0000940let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000941def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Bob Wilson8e86b512009-10-14 19:00:24 +0000942 "mov", " $dst, $src", []>, UnaryDP {
943 let Inst{4} = 0;
944 let Inst{25} = 0;
945}
946
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000947def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000948 DPSoRegFrm, IIC_iMOVsr,
Bob Wilson8e86b512009-10-14 19:00:24 +0000949 "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
950 let Inst{4} = 1;
951 let Inst{7} = 0;
952 let Inst{25} = 0;
953}
Evan Chenga2515702007-03-19 07:09:02 +0000954
Evan Chengb3379fb2009-02-05 08:42:55 +0000955let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000956def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000957 "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
958 let Inst{25} = 1;
959}
960
961let isReMaterializable = 1, isAsCheapAsAMove = 1 in
962def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
963 DPFrm, IIC_iMOVi,
964 "movw", " $dst, $src",
965 [(set GPR:$dst, imm0_65535:$src)]>,
966 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000967 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000968 let Inst{25} = 1;
969}
970
Evan Cheng5adb66a2009-09-28 09:14:39 +0000971let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000972def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
973 DPFrm, IIC_iMOVi,
974 "movt", " $dst, $imm",
975 [(set GPR:$dst,
976 (or (and GPR:$src, 0xffff),
977 lo16AllZero:$imm))]>, UnaryDP,
978 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000979 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000980 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +0000981}
Evan Cheng13ab0202007-07-10 18:08:01 +0000982
David Goodwinca01a8d2009-09-01 18:32:09 +0000983let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000984def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng64d80e32007-07-19 01:14:50 +0000985 "mov", " $dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +0000986 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +0000987
988// These aren't really mov instructions, but we have to define them this way
989// due to flag operands.
990
Evan Cheng071a2792007-09-11 19:55:27 +0000991let Defs = [CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000992def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
David Goodwin5d598aa2009-08-19 18:00:44 +0000993 IIC_iMOVsi, "mov", "s $dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +0000994 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +0000995def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
David Goodwin5d598aa2009-08-19 18:00:44 +0000996 IIC_iMOVsi, "mov", "s $dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +0000997 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +0000998}
Evan Chenga8e29892007-01-19 07:51:42 +0000999
Evan Chenga8e29892007-01-19 07:51:42 +00001000//===----------------------------------------------------------------------===//
1001// Extend Instructions.
1002//
1003
1004// Sign extenders
1005
Evan Cheng97f48c32008-11-06 22:15:19 +00001006defm SXTB : AI_unary_rrot<0b01101010,
1007 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1008defm SXTH : AI_unary_rrot<0b01101011,
1009 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001010
Evan Cheng97f48c32008-11-06 22:15:19 +00001011defm SXTAB : AI_bin_rrot<0b01101010,
1012 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1013defm SXTAH : AI_bin_rrot<0b01101011,
1014 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001015
1016// TODO: SXT(A){B|H}16
1017
1018// Zero extenders
1019
1020let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001021defm UXTB : AI_unary_rrot<0b01101110,
1022 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1023defm UXTH : AI_unary_rrot<0b01101111,
1024 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1025defm UXTB16 : AI_unary_rrot<0b01101100,
1026 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001027
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001028def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001029 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001030def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001031 (UXTB16r_rot GPR:$Src, 8)>;
1032
Evan Cheng97f48c32008-11-06 22:15:19 +00001033defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001034 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001035defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001036 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001037}
1038
Evan Chenga8e29892007-01-19 07:51:42 +00001039// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
1040//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001041
Evan Chenga8e29892007-01-19 07:51:42 +00001042// TODO: UXT(A){B|H}16
1043
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001044def SBFX : I<(outs GPR:$dst),
1045 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1046 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
1047 "sbfx", " $dst, $src, $lsb, $width", "", []>,
1048 Requires<[IsARM, HasV6T2]> {
1049 let Inst{27-21} = 0b0111101;
1050 let Inst{6-4} = 0b101;
1051}
1052
1053def UBFX : I<(outs GPR:$dst),
1054 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1055 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
1056 "ubfx", " $dst, $src, $lsb, $width", "", []>,
1057 Requires<[IsARM, HasV6T2]> {
1058 let Inst{27-21} = 0b0111111;
1059 let Inst{6-4} = 0b101;
1060}
1061
Evan Chenga8e29892007-01-19 07:51:42 +00001062//===----------------------------------------------------------------------===//
1063// Arithmetic Instructions.
1064//
1065
Jim Grosbach26421962008-10-14 20:36:24 +00001066defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001067 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001068defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001069 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001070
Evan Chengc85e8322007-07-05 07:13:32 +00001071// ADD and SUB with 's' bit set.
Evan Cheng1e249e32009-06-25 20:59:23 +00001072defm ADDS : AI1_bin_s_irs<0b0100, "add",
1073 BinOpFrag<(addc node:$LHS, node:$RHS)>>;
1074defm SUBS : AI1_bin_s_irs<0b0010, "sub",
1075 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001076
Evan Cheng62674222009-06-25 23:34:10 +00001077defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng8de898a2009-06-26 00:19:44 +00001078 BinOpFrag<(adde node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001079defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
1080 BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001081
Evan Chengc85e8322007-07-05 07:13:32 +00001082// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +00001083def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +00001084 IIC_iALUi, "rsb", " $dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001085 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
1086 let Inst{25} = 1;
1087}
Evan Cheng13ab0202007-07-10 18:08:01 +00001088
Evan Chengedda31c2008-11-05 18:35:52 +00001089def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +00001090 IIC_iALUsr, "rsb", " $dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001091 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]>;
Evan Chengc85e8322007-07-05 07:13:32 +00001092
1093// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001094let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001095def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +00001096 IIC_iALUi, "rsb", "s $dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001097 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
1098 let Inst{25} = 1;
1099}
Evan Chengedda31c2008-11-05 18:35:52 +00001100def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +00001101 IIC_iALUsr, "rsb", "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +00001102 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]>;
1103}
Evan Chengc85e8322007-07-05 07:13:32 +00001104
Evan Cheng62674222009-06-25 23:34:10 +00001105let Uses = [CPSR] in {
1106def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001107 DPFrm, IIC_iALUi, "rsc", " $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001108 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00001109 Requires<[IsARM, CarryDefIsUnused]> {
1110 let Inst{25} = 1;
1111}
Evan Cheng62674222009-06-25 23:34:10 +00001112def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001113 DPSoRegFrm, IIC_iALUsr, "rsc", " $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001114 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
1115 Requires<[IsARM, CarryDefIsUnused]>;
1116}
1117
1118// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001119let Defs = [CPSR], Uses = [CPSR] in {
1120def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001121 DPFrm, IIC_iALUi, "rscs $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001122 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00001123 Requires<[IsARM, CarryDefIsUnused]> {
1124 let Inst{25} = 1;
1125}
Evan Cheng1e249e32009-06-25 20:59:23 +00001126def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001127 DPSoRegFrm, IIC_iALUsr, "rscs $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001128 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
1129 Requires<[IsARM, CarryDefIsUnused]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001130}
Evan Cheng2c614c52007-06-06 10:17:05 +00001131
Evan Chenga8e29892007-01-19 07:51:42 +00001132// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1133def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1134 (SUBri GPR:$src, so_imm_neg:$imm)>;
1135
1136//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1137// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1138//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1139// (SBCri GPR:$src, so_imm_neg:$imm)>;
1140
1141// Note: These are implemented in C++ code, because they have to generate
1142// ADD/SUBrs instructions, which use a complex pattern that a xform function
1143// cannot produce.
1144// (mul X, 2^n+1) -> (add (X << n), X)
1145// (mul X, 2^n-1) -> (rsb X, (X << n))
1146
1147
1148//===----------------------------------------------------------------------===//
1149// Bitwise Instructions.
1150//
1151
Jim Grosbach26421962008-10-14 20:36:24 +00001152defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001153 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001154defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001155 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001156defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001157 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001158defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001159 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001160
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001161def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin5d598aa2009-08-19 18:00:44 +00001162 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001163 "bfc", " $dst, $imm", "$src = $dst",
1164 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1165 Requires<[IsARM, HasV6T2]> {
1166 let Inst{27-21} = 0b0111110;
1167 let Inst{6-0} = 0b0011111;
1168}
1169
David Goodwin5d598aa2009-08-19 18:00:44 +00001170def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Chengedda31c2008-11-05 18:35:52 +00001171 "mvn", " $dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001172 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
1173 let Inst{4} = 0;
1174}
Evan Chengedda31c2008-11-05 18:35:52 +00001175def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +00001176 IIC_iMOVsr, "mvn", " $dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001177 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1178 let Inst{4} = 1;
1179 let Inst{7} = 0;
1180}
Evan Chengb3379fb2009-02-05 08:42:55 +00001181let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001182def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
1183 IIC_iMOVi, "mvn", " $dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001184 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1185 let Inst{25} = 1;
1186}
Evan Chenga8e29892007-01-19 07:51:42 +00001187
1188def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1189 (BICri GPR:$src, so_imm_not:$imm)>;
1190
1191//===----------------------------------------------------------------------===//
1192// Multiply Instructions.
1193//
1194
Evan Cheng8de898a2009-06-26 00:19:44 +00001195let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001196def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1197 IIC_iMUL32, "mul", " $dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001198 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001199
Evan Chengfbc9d412008-11-06 01:21:28 +00001200def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
David Goodwin5d598aa2009-08-19 18:00:44 +00001201 IIC_iMAC32, "mla", " $dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001202 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001203
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001204def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
David Goodwin5d598aa2009-08-19 18:00:44 +00001205 IIC_iMAC32, "mls", " $dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001206 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1207 Requires<[IsARM, HasV6T2]>;
1208
Evan Chenga8e29892007-01-19 07:51:42 +00001209// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001210let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001211let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001212def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001213 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Chengfbc9d412008-11-06 01:21:28 +00001214 "smull", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001215
Evan Chengfbc9d412008-11-06 01:21:28 +00001216def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001217 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Chengfbc9d412008-11-06 01:21:28 +00001218 "umull", " $ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001219}
Evan Chenga8e29892007-01-19 07:51:42 +00001220
1221// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001222def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001223 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Chengfbc9d412008-11-06 01:21:28 +00001224 "smlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001225
Evan Chengfbc9d412008-11-06 01:21:28 +00001226def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001227 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Chengfbc9d412008-11-06 01:21:28 +00001228 "umlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001229
Evan Chengfbc9d412008-11-06 01:21:28 +00001230def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001231 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Chengfbc9d412008-11-06 01:21:28 +00001232 "umaal", " $ldst, $hdst, $a, $b", []>,
1233 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001234} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001235
1236// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001237def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001238 IIC_iMUL32, "smmul", " $dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001239 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001240 Requires<[IsARM, HasV6]> {
1241 let Inst{7-4} = 0b0001;
1242 let Inst{15-12} = 0b1111;
1243}
Evan Cheng13ab0202007-07-10 18:08:01 +00001244
Evan Chengfbc9d412008-11-06 01:21:28 +00001245def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
David Goodwin5d598aa2009-08-19 18:00:44 +00001246 IIC_iMAC32, "smmla", " $dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001247 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001248 Requires<[IsARM, HasV6]> {
1249 let Inst{7-4} = 0b0001;
1250}
Evan Chenga8e29892007-01-19 07:51:42 +00001251
1252
Evan Chengfbc9d412008-11-06 01:21:28 +00001253def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
David Goodwin5d598aa2009-08-19 18:00:44 +00001254 IIC_iMAC32, "smmls", " $dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001255 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001256 Requires<[IsARM, HasV6]> {
1257 let Inst{7-4} = 0b1101;
1258}
Evan Chenga8e29892007-01-19 07:51:42 +00001259
Raul Herbster37fb5b12007-08-30 23:25:47 +00001260multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001261 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001262 IIC_iMUL32, !strconcat(opc, "bb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001263 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1264 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001265 Requires<[IsARM, HasV5TE]> {
1266 let Inst{5} = 0;
1267 let Inst{6} = 0;
1268 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001269
Evan Chengeb4f52e2008-11-06 03:35:07 +00001270 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001271 IIC_iMUL32, !strconcat(opc, "bt"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001272 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001273 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001274 Requires<[IsARM, HasV5TE]> {
1275 let Inst{5} = 0;
1276 let Inst{6} = 1;
1277 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001278
Evan Chengeb4f52e2008-11-06 03:35:07 +00001279 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001280 IIC_iMUL32, !strconcat(opc, "tb"), " $dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001281 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001282 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001283 Requires<[IsARM, HasV5TE]> {
1284 let Inst{5} = 1;
1285 let Inst{6} = 0;
1286 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001287
Evan Chengeb4f52e2008-11-06 03:35:07 +00001288 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001289 IIC_iMUL32, !strconcat(opc, "tt"), " $dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001290 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1291 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001292 Requires<[IsARM, HasV5TE]> {
1293 let Inst{5} = 1;
1294 let Inst{6} = 1;
1295 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001296
Evan Chengeb4f52e2008-11-06 03:35:07 +00001297 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001298 IIC_iMUL16, !strconcat(opc, "wb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001299 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001300 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001301 Requires<[IsARM, HasV5TE]> {
1302 let Inst{5} = 1;
1303 let Inst{6} = 0;
1304 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001305
Evan Chengeb4f52e2008-11-06 03:35:07 +00001306 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001307 IIC_iMUL16, !strconcat(opc, "wt"), " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001308 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001309 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001310 Requires<[IsARM, HasV5TE]> {
1311 let Inst{5} = 1;
1312 let Inst{6} = 1;
1313 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001314}
1315
Raul Herbster37fb5b12007-08-30 23:25:47 +00001316
1317multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001318 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin5d598aa2009-08-19 18:00:44 +00001319 IIC_iMAC16, !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001320 [(set GPR:$dst, (add GPR:$acc,
1321 (opnode (sext_inreg GPR:$a, i16),
1322 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001323 Requires<[IsARM, HasV5TE]> {
1324 let Inst{5} = 0;
1325 let Inst{6} = 0;
1326 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001327
Evan Chengeb4f52e2008-11-06 03:35:07 +00001328 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin5d598aa2009-08-19 18:00:44 +00001329 IIC_iMAC16, !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001330 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001331 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001332 Requires<[IsARM, HasV5TE]> {
1333 let Inst{5} = 0;
1334 let Inst{6} = 1;
1335 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001336
Evan Chengeb4f52e2008-11-06 03:35:07 +00001337 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin5d598aa2009-08-19 18:00:44 +00001338 IIC_iMAC16, !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001339 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001340 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001341 Requires<[IsARM, HasV5TE]> {
1342 let Inst{5} = 1;
1343 let Inst{6} = 0;
1344 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001345
Evan Chengeb4f52e2008-11-06 03:35:07 +00001346 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin5d598aa2009-08-19 18:00:44 +00001347 IIC_iMAC16, !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001348 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1349 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001350 Requires<[IsARM, HasV5TE]> {
1351 let Inst{5} = 1;
1352 let Inst{6} = 1;
1353 }
Evan Chenga8e29892007-01-19 07:51:42 +00001354
Evan Chengeb4f52e2008-11-06 03:35:07 +00001355 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin5d598aa2009-08-19 18:00:44 +00001356 IIC_iMAC16, !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001357 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001358 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001359 Requires<[IsARM, HasV5TE]> {
1360 let Inst{5} = 0;
1361 let Inst{6} = 0;
1362 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001363
Evan Chengeb4f52e2008-11-06 03:35:07 +00001364 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin5d598aa2009-08-19 18:00:44 +00001365 IIC_iMAC16, !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001366 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001367 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001368 Requires<[IsARM, HasV5TE]> {
1369 let Inst{5} = 0;
1370 let Inst{6} = 1;
1371 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001372}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001373
Raul Herbster37fb5b12007-08-30 23:25:47 +00001374defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1375defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001376
Evan Chenga8e29892007-01-19 07:51:42 +00001377// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1378// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola42b62f32006-10-13 13:14:59 +00001379
Evan Chenga8e29892007-01-19 07:51:42 +00001380//===----------------------------------------------------------------------===//
1381// Misc. Arithmetic Instructions.
1382//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00001383
David Goodwin5d598aa2009-08-19 18:00:44 +00001384def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng44bec522007-05-15 01:29:07 +00001385 "clz", " $dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001386 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1387 let Inst{7-4} = 0b0001;
1388 let Inst{11-8} = 0b1111;
1389 let Inst{19-16} = 0b1111;
1390}
Rafael Espindola199dd672006-10-17 13:13:23 +00001391
David Goodwin5d598aa2009-08-19 18:00:44 +00001392def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng44bec522007-05-15 01:29:07 +00001393 "rev", " $dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001394 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
1395 let Inst{7-4} = 0b0011;
1396 let Inst{11-8} = 0b1111;
1397 let Inst{19-16} = 0b1111;
1398}
Rafael Espindola199dd672006-10-17 13:13:23 +00001399
David Goodwin5d598aa2009-08-19 18:00:44 +00001400def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng44bec522007-05-15 01:29:07 +00001401 "rev16", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001402 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001403 (or (and (srl GPR:$src, (i32 8)), 0xFF),
1404 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
1405 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
1406 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001407 Requires<[IsARM, HasV6]> {
1408 let Inst{7-4} = 0b1011;
1409 let Inst{11-8} = 0b1111;
1410 let Inst{19-16} = 0b1111;
1411}
Rafael Espindola27185192006-09-29 21:20:16 +00001412
David Goodwin5d598aa2009-08-19 18:00:44 +00001413def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng44bec522007-05-15 01:29:07 +00001414 "revsh", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001415 [(set GPR:$dst,
1416 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001417 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
1418 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001419 Requires<[IsARM, HasV6]> {
1420 let Inst{7-4} = 0b1011;
1421 let Inst{11-8} = 0b1111;
1422 let Inst{19-16} = 0b1111;
1423}
Rafael Espindola27185192006-09-29 21:20:16 +00001424
Evan Cheng8b59db32008-11-07 01:41:35 +00001425def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
1426 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
David Goodwin5d598aa2009-08-19 18:00:44 +00001427 IIC_iALUsi, "pkhbt", " $dst, $src1, $src2, LSL $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001428 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1429 (and (shl GPR:$src2, (i32 imm:$shamt)),
1430 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001431 Requires<[IsARM, HasV6]> {
1432 let Inst{6-4} = 0b001;
1433}
Rafael Espindola27185192006-09-29 21:20:16 +00001434
Evan Chenga8e29892007-01-19 07:51:42 +00001435// Alternate cases for PKHBT where identities eliminate some nodes.
1436def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1437 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1438def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1439 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001440
Rafael Espindolaa2845842006-10-05 16:48:49 +00001441
Evan Cheng8b59db32008-11-07 01:41:35 +00001442def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
1443 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
David Goodwin5d598aa2009-08-19 18:00:44 +00001444 IIC_iALUsi, "pkhtb", " $dst, $src1, $src2, ASR $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001445 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1446 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00001447 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
1448 let Inst{6-4} = 0b101;
1449}
Rafael Espindola9e071f02006-10-02 19:30:56 +00001450
Evan Chenga8e29892007-01-19 07:51:42 +00001451// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1452// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001453def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00001454 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1455def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1456 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1457 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001458
Evan Chenga8e29892007-01-19 07:51:42 +00001459//===----------------------------------------------------------------------===//
1460// Comparison Instructions...
1461//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001462
Jim Grosbach26421962008-10-14 20:36:24 +00001463defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001464 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +00001465defm CMN : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001466 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001467
Evan Chenga8e29892007-01-19 07:51:42 +00001468// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00001469defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00001470 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00001471defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00001472 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001473
David Goodwinc0309b42009-06-29 15:33:01 +00001474defm CMPz : AI1_cmp_irs<0b1010, "cmp",
1475 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
1476defm CMNz : AI1_cmp_irs<0b1011, "cmn",
1477 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001478
1479def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1480 (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001481
David Goodwinc0309b42009-06-29 15:33:01 +00001482def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001483 (CMNri GPR:$src, so_imm_neg:$imm)>;
1484
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001485
Evan Chenga8e29892007-01-19 07:51:42 +00001486// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00001487// FIXME: should be able to write a pattern for ARMcmov, but can't use
1488// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00001489def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +00001490 IIC_iCMOVr, "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001491 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00001492 RegConstraint<"$false = $dst">, UnaryDP {
1493 let Inst{4} = 0;
1494 let Inst{25} = 0;
1495}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001496
Evan Chengd87293c2008-11-06 08:47:38 +00001497def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001498 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Chengedda31c2008-11-05 18:35:52 +00001499 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001500 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00001501 RegConstraint<"$false = $dst">, UnaryDP {
1502 let Inst{4} = 1;
1503 let Inst{7} = 0;
1504 let Inst{25} = 0;
1505}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00001506
Evan Chengd87293c2008-11-06 08:47:38 +00001507def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001508 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Chengedda31c2008-11-05 18:35:52 +00001509 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001510 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00001511 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001512 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001513}
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001514
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00001515
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001516//===----------------------------------------------------------------------===//
1517// TLS Instructions
1518//
1519
1520// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00001521let isCall = 1,
1522 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001523 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Chengdcc50a42007-05-18 01:53:54 +00001524 "bl __aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001525 [(set R0, ARMthread_pointer)]>;
1526}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00001527
Evan Chenga8e29892007-01-19 07:51:42 +00001528//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00001529// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00001530// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00001531// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001532// Since by its nature we may be coming from some other function to get
1533// here, and we're using the stack frame for the containing function to
1534// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00001535// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00001536// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00001537// except for our own input by listing the relevant registers in Defs. By
1538// doing so, we also cause the prologue/epilogue code to actively preserve
1539// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001540let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00001541 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
1542 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00001543 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Evan Cheng756da122009-07-22 06:46:53 +00001544 D31 ] in {
Jim Grosbachf9570122009-05-14 00:46:35 +00001545 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001546 AddrModeNone, SizeSpecial, IndexModeNone,
1547 Pseudo, NoItinerary,
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001548 "str sp, [$src, #+8] @ eh_setjmp begin\n\t"
Jim Grosbach378756c2009-08-12 15:21:13 +00001549 "add r12, pc, #8\n\t"
1550 "str r12, [$src, #+4]\n\t"
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001551 "mov r0, #0\n\t"
1552 "add pc, pc, #0\n\t"
Jim Grosbach8db5cce2009-08-13 15:12:16 +00001553 "mov r0, #1 @ eh_setjmp end", "",
Jim Grosbachf9570122009-05-14 00:46:35 +00001554 [(set R0, (ARMeh_sjlj_setjmp GPR:$src))]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00001555}
1556
1557//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001558// Non-Instruction Patterns
1559//
Rafael Espindola5aca9272006-10-07 14:03:39 +00001560
Evan Chenga8e29892007-01-19 07:51:42 +00001561// ConstantPool, GlobalAddress, and JumpTable
1562def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1563def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1564def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
Evan Chengc70d1842007-03-20 08:11:30 +00001565 (LEApcrelJT tjumptable:$dst, imm:$id)>;
Rafael Espindola5aca9272006-10-07 14:03:39 +00001566
Evan Chenga8e29892007-01-19 07:51:42 +00001567// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00001568
Evan Chenga8e29892007-01-19 07:51:42 +00001569// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00001570let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001571def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00001572 Pseudo, IIC_iMOVi,
Evan Cheng44bec522007-05-15 01:29:07 +00001573 "mov", " $dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00001574 [(set GPR:$dst, so_imm2part:$src)]>,
1575 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001576
Evan Chenga8e29892007-01-19 07:51:42 +00001577def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00001578 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1579 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001580def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00001581 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1582 (so_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001583
Evan Cheng5adb66a2009-09-28 09:14:39 +00001584// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00001585// This is a single pseudo instruction, the benefit is that it can be remat'd
1586// as a single unit instead of having to handle reg inputs.
1587// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00001588let isReMaterializable = 1 in
1589def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
1590 "movw", " $dst, ${src:lo16}\n\tmovt${p} $dst, ${src:hi16}",
1591 [(set GPR:$dst, (i32 imm:$src))]>,
1592 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001593
Evan Chenga8e29892007-01-19 07:51:42 +00001594// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00001595
Rafael Espindola24357862006-10-19 17:05:03 +00001596
Evan Chenga8e29892007-01-19 07:51:42 +00001597// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00001598def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001599 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001600def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001601 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001602
Evan Chenga8e29892007-01-19 07:51:42 +00001603// zextload i1 -> zextload i8
1604def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00001605
Evan Chenga8e29892007-01-19 07:51:42 +00001606// extload -> zextload
1607def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1608def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1609def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001610
Evan Cheng83b5cf02008-11-05 23:22:34 +00001611def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
1612def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
1613
Evan Cheng34b12d22007-01-19 20:27:35 +00001614// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001615def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1616 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001617 (SMULBB GPR:$a, GPR:$b)>;
1618def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1619 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001620def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1621 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001622 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001623def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001624 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001625def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
1626 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001627 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001628def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00001629 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001630def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1631 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001632 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001633def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001634 (SMULWB GPR:$a, GPR:$b)>;
1635
1636def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001637 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1638 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001639 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1640def : ARMV5TEPat<(add GPR:$acc,
1641 (mul sext_16_node:$a, sext_16_node:$b)),
1642 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1643def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001644 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1645 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001646 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1647def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001648 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001649 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1650def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001651 (mul (sra GPR:$a, (i32 16)),
1652 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001653 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1654def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001655 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001656 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1657def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001658 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1659 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001660 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1661def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001662 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001663 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1664
Evan Chenga8e29892007-01-19 07:51:42 +00001665//===----------------------------------------------------------------------===//
1666// Thumb Support
1667//
1668
1669include "ARMInstrThumb.td"
1670
1671//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001672// Thumb2 Support
1673//
1674
1675include "ARMInstrThumb2.td"
1676
1677//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001678// Floating Point Support
1679//
1680
1681include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00001682
1683//===----------------------------------------------------------------------===//
1684// Advanced SIMD (NEON) Support
1685//
1686
1687include "ARMInstrNEON.td"