blob: a453245e7c32091197864d4c84fc65b58960d9ba [file] [log] [blame]
Chris Lattner522e9a02009-09-02 17:35:12 +00001//===-- X86MCInstLower.cpp - Convert X86 MachineInstr to an MCInst --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains code to lower X86 MachineInstrs to their corresponding
11// MCInst records.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner0dc32ea2009-09-20 07:41:30 +000015#include "X86AsmPrinter.h"
Craig Topper79aa3412012-03-17 18:46:09 +000016#include "InstPrinter/X86ATTInstPrinter.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000017#include "X86COFFMachineModuleInfo.h"
18#include "llvm/ADT/SmallString.h"
Chris Lattnerdc62ea02009-09-16 06:25:03 +000019#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000020#include "llvm/IR/Type.h"
Evan Cheng1abf2cb2011-07-14 23:50:31 +000021#include "llvm/MC/MCAsmInfo.h"
Chris Lattner522e9a02009-09-02 17:35:12 +000022#include "llvm/MC/MCContext.h"
23#include "llvm/MC/MCExpr.h"
24#include "llvm/MC/MCInst.h"
Benjamin Kramer391271f2012-11-26 13:34:22 +000025#include "llvm/MC/MCInstBuilder.h"
Chris Lattner522e9a02009-09-02 17:35:12 +000026#include "llvm/MC/MCStreamer.h"
Chris Lattnerc9747c02010-03-12 19:42:40 +000027#include "llvm/MC/MCSymbol.h"
Chris Lattner522e9a02009-09-02 17:35:12 +000028#include "llvm/Support/FormattedStream.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000029#include "llvm/Target/Mangler.h"
Chris Lattner522e9a02009-09-02 17:35:12 +000030using namespace llvm;
31
Craig Topperfdc054c2012-10-16 06:01:50 +000032namespace {
33
34/// X86MCInstLower - This class is used to lower an MachineInstr into an MCInst.
35class X86MCInstLower {
36 MCContext &Ctx;
37 Mangler *Mang;
38 const MachineFunction &MF;
39 const TargetMachine &TM;
40 const MCAsmInfo &MAI;
41 X86AsmPrinter &AsmPrinter;
42public:
43 X86MCInstLower(Mangler *mang, const MachineFunction &MF,
44 X86AsmPrinter &asmprinter);
45
46 void Lower(const MachineInstr *MI, MCInst &OutMI) const;
47
48 MCSymbol *GetSymbolFromOperand(const MachineOperand &MO) const;
49 MCOperand LowerSymbolOperand(const MachineOperand &MO, MCSymbol *Sym) const;
50
51private:
52 MachineModuleInfoMachO &getMachOMMI() const;
53};
54
55} // end anonymous namespace
56
Chris Lattner6e815432010-07-20 22:45:33 +000057X86MCInstLower::X86MCInstLower(Mangler *mang, const MachineFunction &mf,
Chris Lattner0123c1d2010-07-22 21:10:04 +000058 X86AsmPrinter &asmprinter)
Chris Lattner6e815432010-07-20 22:45:33 +000059: Ctx(mf.getContext()), Mang(mang), MF(mf), TM(mf.getTarget()),
60 MAI(*TM.getMCAsmInfo()), AsmPrinter(asmprinter) {}
Chris Lattner8fea32f2009-09-12 20:34:57 +000061
Chris Lattnerdc62ea02009-09-16 06:25:03 +000062MachineModuleInfoMachO &X86MCInstLower::getMachOMMI() const {
Chris Lattner0c13cf32010-07-20 22:26:07 +000063 return MF.getMMI().getObjFileInfo<MachineModuleInfoMachO>();
Chris Lattnerdc62ea02009-09-16 06:25:03 +000064}
65
Chris Lattner8fea32f2009-09-12 20:34:57 +000066
Chris Lattner34841102010-02-08 23:03:41 +000067/// GetSymbolFromOperand - Lower an MO_GlobalAddress or MO_ExternalSymbol
68/// operand to an MCSymbol.
Chris Lattner8fea32f2009-09-12 20:34:57 +000069MCSymbol *X86MCInstLower::
Chris Lattner34841102010-02-08 23:03:41 +000070GetSymbolFromOperand(const MachineOperand &MO) const {
Michael Liao281ae5a2012-10-17 02:22:27 +000071 assert((MO.isGlobal() || MO.isSymbol() || MO.isMBB()) && "Isn't a symbol reference");
Chris Lattner34841102010-02-08 23:03:41 +000072
Chris Lattnera49ea862009-09-11 05:58:44 +000073 SmallString<128> Name;
Chad Rosiera20e1e72012-08-01 18:39:17 +000074
Michael Liao281ae5a2012-10-17 02:22:27 +000075 if (MO.isGlobal()) {
Chris Lattnerc9747c02010-03-12 19:42:40 +000076 const GlobalValue *GV = MO.getGlobal();
Chris Lattner34841102010-02-08 23:03:41 +000077 bool isImplicitlyPrivate = false;
78 if (MO.getTargetFlags() == X86II::MO_DARWIN_STUB ||
79 MO.getTargetFlags() == X86II::MO_DARWIN_NONLAZY ||
80 MO.getTargetFlags() == X86II::MO_DARWIN_NONLAZY_PIC_BASE ||
81 MO.getTargetFlags() == X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE)
82 isImplicitlyPrivate = true;
Chad Rosiera20e1e72012-08-01 18:39:17 +000083
Chris Lattner34841102010-02-08 23:03:41 +000084 Mang->getNameWithPrefix(Name, GV, isImplicitlyPrivate);
Michael Liao281ae5a2012-10-17 02:22:27 +000085 } else if (MO.isSymbol()) {
86 Name += MAI.getGlobalPrefix();
87 Name += MO.getSymbolName();
88 } else if (MO.isMBB()) {
89 Name += MO.getMBB()->getSymbol()->getName();
Chris Lattner67c6b6e2009-09-20 06:45:52 +000090 }
Chris Lattner34841102010-02-08 23:03:41 +000091
92 // If the target flags on the operand changes the name of the symbol, do that
93 // before we return the symbol.
Chris Lattner522e9a02009-09-02 17:35:12 +000094 switch (MO.getTargetFlags()) {
Chris Lattner34841102010-02-08 23:03:41 +000095 default: break;
Chris Lattnera49ea862009-09-11 05:58:44 +000096 case X86II::MO_DLLIMPORT: {
Chris Lattner47548d32009-09-03 05:06:07 +000097 // Handle dllimport linkage.
Chris Lattnera49ea862009-09-11 05:58:44 +000098 const char *Prefix = "__imp_";
99 Name.insert(Name.begin(), Prefix, Prefix+strlen(Prefix));
Chris Lattner47548d32009-09-03 05:06:07 +0000100 break;
Chris Lattnera49ea862009-09-11 05:58:44 +0000101 }
Chris Lattner47548d32009-09-03 05:06:07 +0000102 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner46091d72009-09-11 06:59:18 +0000103 case X86II::MO_DARWIN_NONLAZY_PIC_BASE: {
Chris Lattnera49ea862009-09-11 05:58:44 +0000104 Name += "$non_lazy_ptr";
Chris Lattner9b97a732010-03-30 18:10:53 +0000105 MCSymbol *Sym = Ctx.GetOrCreateSymbol(Name.str());
Chris Lattnerdc62ea02009-09-16 06:25:03 +0000106
Bill Wendlingcebae362010-03-10 22:34:10 +0000107 MachineModuleInfoImpl::StubValueTy &StubSym =
108 getMachOMMI().getGVStubEntry(Sym);
109 if (StubSym.getPointer() == 0) {
Chris Lattner34841102010-02-08 23:03:41 +0000110 assert(MO.isGlobal() && "Extern symbol not handled yet");
Bill Wendlingcebae362010-03-10 22:34:10 +0000111 StubSym =
112 MachineModuleInfoImpl::
Chris Lattner7648bd42010-07-20 22:23:57 +0000113 StubValueTy(Mang->getSymbol(MO.getGlobal()),
Bill Wendlingcebae362010-03-10 22:34:10 +0000114 !MO.getGlobal()->hasInternalLinkage());
Chris Lattner34841102010-02-08 23:03:41 +0000115 }
Chris Lattner46091d72009-09-11 06:59:18 +0000116 return Sym;
Chris Lattner46091d72009-09-11 06:59:18 +0000117 }
Chris Lattner9e6ffba2009-09-11 07:03:20 +0000118 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE: {
Chris Lattnera49ea862009-09-11 05:58:44 +0000119 Name += "$non_lazy_ptr";
Chris Lattner9b97a732010-03-30 18:10:53 +0000120 MCSymbol *Sym = Ctx.GetOrCreateSymbol(Name.str());
Bill Wendlingcebae362010-03-10 22:34:10 +0000121 MachineModuleInfoImpl::StubValueTy &StubSym =
122 getMachOMMI().getHiddenGVStubEntry(Sym);
123 if (StubSym.getPointer() == 0) {
Chris Lattner34841102010-02-08 23:03:41 +0000124 assert(MO.isGlobal() && "Extern symbol not handled yet");
Bill Wendlingcebae362010-03-10 22:34:10 +0000125 StubSym =
126 MachineModuleInfoImpl::
Chris Lattner7648bd42010-07-20 22:23:57 +0000127 StubValueTy(Mang->getSymbol(MO.getGlobal()),
Bill Wendlingcebae362010-03-10 22:34:10 +0000128 !MO.getGlobal()->hasInternalLinkage());
Chris Lattner34841102010-02-08 23:03:41 +0000129 }
130 return Sym;
131 }
132 case X86II::MO_DARWIN_STUB: {
133 Name += "$stub";
Chris Lattner9b97a732010-03-30 18:10:53 +0000134 MCSymbol *Sym = Ctx.GetOrCreateSymbol(Name.str());
Bill Wendlingcebae362010-03-10 22:34:10 +0000135 MachineModuleInfoImpl::StubValueTy &StubSym =
136 getMachOMMI().getFnStubEntry(Sym);
137 if (StubSym.getPointer())
Chris Lattner34841102010-02-08 23:03:41 +0000138 return Sym;
Chad Rosiera20e1e72012-08-01 18:39:17 +0000139
Chris Lattner34841102010-02-08 23:03:41 +0000140 if (MO.isGlobal()) {
Bill Wendlingcebae362010-03-10 22:34:10 +0000141 StubSym =
142 MachineModuleInfoImpl::
Chris Lattner7648bd42010-07-20 22:23:57 +0000143 StubValueTy(Mang->getSymbol(MO.getGlobal()),
Bill Wendlingcebae362010-03-10 22:34:10 +0000144 !MO.getGlobal()->hasInternalLinkage());
Chris Lattner34841102010-02-08 23:03:41 +0000145 } else {
Chris Lattner46091d72009-09-11 06:59:18 +0000146 Name.erase(Name.end()-5, Name.end());
Bill Wendlingcebae362010-03-10 22:34:10 +0000147 StubSym =
148 MachineModuleInfoImpl::
Chris Lattner9b97a732010-03-30 18:10:53 +0000149 StubValueTy(Ctx.GetOrCreateSymbol(Name.str()), false);
Chris Lattner46091d72009-09-11 06:59:18 +0000150 }
Chris Lattner2a3c20b2009-09-11 06:36:33 +0000151 return Sym;
152 }
Chris Lattner88e97582009-09-09 00:10:14 +0000153 }
Chris Lattner34841102010-02-08 23:03:41 +0000154
Chris Lattner8fea32f2009-09-12 20:34:57 +0000155 return Ctx.GetOrCreateSymbol(Name.str());
Chris Lattner522e9a02009-09-02 17:35:12 +0000156}
157
Chris Lattner8fea32f2009-09-12 20:34:57 +0000158MCOperand X86MCInstLower::LowerSymbolOperand(const MachineOperand &MO,
159 MCSymbol *Sym) const {
Chris Lattner975d7e02009-09-03 07:30:56 +0000160 // FIXME: We would like an efficient form for this, so we don't have to do a
161 // lot of extra uniquing.
Chris Lattner8fb2e232010-02-08 22:52:47 +0000162 const MCExpr *Expr = 0;
Daniel Dunbar4e815f82010-03-15 23:51:06 +0000163 MCSymbolRefExpr::VariantKind RefKind = MCSymbolRefExpr::VK_None;
Chad Rosiera20e1e72012-08-01 18:39:17 +0000164
Chris Lattnere8c27802009-09-03 04:56:20 +0000165 switch (MO.getTargetFlags()) {
Chris Lattner47548d32009-09-03 05:06:07 +0000166 default: llvm_unreachable("Unknown target flag on GV operand");
167 case X86II::MO_NO_FLAG: // No flag.
Chris Lattner47548d32009-09-03 05:06:07 +0000168 // These affect the name of the symbol, not any suffix.
169 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner47548d32009-09-03 05:06:07 +0000170 case X86II::MO_DLLIMPORT:
171 case X86II::MO_DARWIN_STUB:
Chris Lattner47548d32009-09-03 05:06:07 +0000172 break;
Chad Rosiera20e1e72012-08-01 18:39:17 +0000173
Eric Christopher30ef0e52010-06-03 04:07:48 +0000174 case X86II::MO_TLVP: RefKind = MCSymbolRefExpr::VK_TLVP; break;
175 case X86II::MO_TLVP_PIC_BASE:
Chris Lattner41af1cd2010-07-14 23:04:59 +0000176 Expr = MCSymbolRefExpr::Create(Sym, MCSymbolRefExpr::VK_TLVP, Ctx);
177 // Subtract the pic base.
178 Expr = MCBinaryExpr::CreateSub(Expr,
Chris Lattner142b5312010-11-14 22:48:15 +0000179 MCSymbolRefExpr::Create(MF.getPICBaseSymbol(),
Chris Lattner41af1cd2010-07-14 23:04:59 +0000180 Ctx),
181 Ctx);
182 break;
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +0000183 case X86II::MO_SECREL: RefKind = MCSymbolRefExpr::VK_SECREL; break;
Daniel Dunbar4e815f82010-03-15 23:51:06 +0000184 case X86II::MO_TLSGD: RefKind = MCSymbolRefExpr::VK_TLSGD; break;
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000185 case X86II::MO_TLSLD: RefKind = MCSymbolRefExpr::VK_TLSLD; break;
186 case X86II::MO_TLSLDM: RefKind = MCSymbolRefExpr::VK_TLSLDM; break;
Daniel Dunbar4e815f82010-03-15 23:51:06 +0000187 case X86II::MO_GOTTPOFF: RefKind = MCSymbolRefExpr::VK_GOTTPOFF; break;
188 case X86II::MO_INDNTPOFF: RefKind = MCSymbolRefExpr::VK_INDNTPOFF; break;
189 case X86II::MO_TPOFF: RefKind = MCSymbolRefExpr::VK_TPOFF; break;
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000190 case X86II::MO_DTPOFF: RefKind = MCSymbolRefExpr::VK_DTPOFF; break;
Daniel Dunbar4e815f82010-03-15 23:51:06 +0000191 case X86II::MO_NTPOFF: RefKind = MCSymbolRefExpr::VK_NTPOFF; break;
Hans Wennborg228756c2012-05-11 10:11:01 +0000192 case X86II::MO_GOTNTPOFF: RefKind = MCSymbolRefExpr::VK_GOTNTPOFF; break;
Daniel Dunbar4e815f82010-03-15 23:51:06 +0000193 case X86II::MO_GOTPCREL: RefKind = MCSymbolRefExpr::VK_GOTPCREL; break;
194 case X86II::MO_GOT: RefKind = MCSymbolRefExpr::VK_GOT; break;
195 case X86II::MO_GOTOFF: RefKind = MCSymbolRefExpr::VK_GOTOFF; break;
196 case X86II::MO_PLT: RefKind = MCSymbolRefExpr::VK_PLT; break;
Chris Lattner47548d32009-09-03 05:06:07 +0000197 case X86II::MO_PIC_BASE_OFFSET:
198 case X86II::MO_DARWIN_NONLAZY_PIC_BASE:
199 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE:
Chris Lattner8fb2e232010-02-08 22:52:47 +0000200 Expr = MCSymbolRefExpr::Create(Sym, Ctx);
Chris Lattner47548d32009-09-03 05:06:07 +0000201 // Subtract the pic base.
Chad Rosiera20e1e72012-08-01 18:39:17 +0000202 Expr = MCBinaryExpr::CreateSub(Expr,
Chris Lattner142b5312010-11-14 22:48:15 +0000203 MCSymbolRefExpr::Create(MF.getPICBaseSymbol(), Ctx),
Chris Lattner8fea32f2009-09-12 20:34:57 +0000204 Ctx);
Chris Lattnerc0115b52010-07-20 22:30:53 +0000205 if (MO.isJTI() && MAI.hasSetDirective()) {
Evan Cheng82865a12010-04-12 23:07:17 +0000206 // If .set directive is supported, use it to reduce the number of
207 // relocations the assembler will generate for differences between
208 // local labels. This is only safe when the symbols are in the same
209 // section so we are restricting it to jumptable references.
210 MCSymbol *Label = Ctx.CreateTempSymbol();
Chris Lattner0123c1d2010-07-22 21:10:04 +0000211 AsmPrinter.OutStreamer.EmitAssignment(Label, Expr);
Evan Cheng82865a12010-04-12 23:07:17 +0000212 Expr = MCSymbolRefExpr::Create(Label, Ctx);
213 }
Chris Lattner47548d32009-09-03 05:06:07 +0000214 break;
Chris Lattner975d7e02009-09-03 07:30:56 +0000215 }
Chad Rosiera20e1e72012-08-01 18:39:17 +0000216
Daniel Dunbar4e815f82010-03-15 23:51:06 +0000217 if (Expr == 0)
218 Expr = MCSymbolRefExpr::Create(Sym, RefKind, Ctx);
Chad Rosiera20e1e72012-08-01 18:39:17 +0000219
Michael Liao281ae5a2012-10-17 02:22:27 +0000220 if (!MO.isJTI() && !MO.isMBB() && MO.getOffset())
Chris Lattner8fea32f2009-09-12 20:34:57 +0000221 Expr = MCBinaryExpr::CreateAdd(Expr,
222 MCConstantExpr::Create(MO.getOffset(), Ctx),
223 Ctx);
Chris Lattner118c27c2009-09-03 04:44:53 +0000224 return MCOperand::CreateExpr(Expr);
225}
226
Chris Lattnercf1ed752009-09-11 04:28:13 +0000227
Chris Lattnerff928972010-02-05 21:15:57 +0000228/// LowerUnaryToTwoAddr - R = setb -> R = sbb R, R
229static void LowerUnaryToTwoAddr(MCInst &OutMI, unsigned NewOpc) {
Chris Lattnerc74e3332010-02-05 21:13:48 +0000230 OutMI.setOpcode(NewOpc);
231 OutMI.addOperand(OutMI.getOperand(0));
232 OutMI.addOperand(OutMI.getOperand(0));
233}
Chris Lattnercf1ed752009-09-11 04:28:13 +0000234
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000235/// \brief Simplify FOO $imm, %{al,ax,eax,rax} to FOO $imm, for instruction with
236/// a short fixed-register form.
237static void SimplifyShortImmForm(MCInst &Inst, unsigned Opcode) {
238 unsigned ImmOp = Inst.getNumOperands() - 1;
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +0000239 assert(Inst.getOperand(0).isReg() &&
240 (Inst.getOperand(ImmOp).isImm() || Inst.getOperand(ImmOp).isExpr()) &&
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000241 ((Inst.getNumOperands() == 3 && Inst.getOperand(1).isReg() &&
242 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) ||
243 Inst.getNumOperands() == 2) && "Unexpected instruction!");
244
245 // Check whether the destination register can be fixed.
246 unsigned Reg = Inst.getOperand(0).getReg();
247 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
248 return;
249
250 // If so, rewrite the instruction.
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000251 MCOperand Saved = Inst.getOperand(ImmOp);
252 Inst = MCInst();
253 Inst.setOpcode(Opcode);
254 Inst.addOperand(Saved);
255}
256
257/// \brief Simplify things like MOV32rm to MOV32o32a.
Eli Friedman321473d2010-08-16 21:03:32 +0000258static void SimplifyShortMoveForm(X86AsmPrinter &Printer, MCInst &Inst,
259 unsigned Opcode) {
260 // Don't make these simplifications in 64-bit mode; other assemblers don't
261 // perform them because they make the code larger.
262 if (Printer.getSubtarget().is64Bit())
263 return;
264
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000265 bool IsStore = Inst.getOperand(0).isReg() && Inst.getOperand(1).isReg();
266 unsigned AddrBase = IsStore;
267 unsigned RegOp = IsStore ? 0 : 5;
268 unsigned AddrOp = AddrBase + 3;
269 assert(Inst.getNumOperands() == 6 && Inst.getOperand(RegOp).isReg() &&
270 Inst.getOperand(AddrBase + 0).isReg() && // base
271 Inst.getOperand(AddrBase + 1).isImm() && // scale
272 Inst.getOperand(AddrBase + 2).isReg() && // index register
273 (Inst.getOperand(AddrOp).isExpr() || // address
274 Inst.getOperand(AddrOp).isImm())&&
275 Inst.getOperand(AddrBase + 4).isReg() && // segment
276 "Unexpected instruction!");
277
278 // Check whether the destination register can be fixed.
279 unsigned Reg = Inst.getOperand(RegOp).getReg();
280 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
281 return;
282
283 // Check whether this is an absolute address.
Chad Rosiera20e1e72012-08-01 18:39:17 +0000284 // FIXME: We know TLVP symbol refs aren't, but there should be a better way
Eric Christophere98ad832010-06-17 00:51:48 +0000285 // to do this here.
286 bool Absolute = true;
287 if (Inst.getOperand(AddrOp).isExpr()) {
288 const MCExpr *MCE = Inst.getOperand(AddrOp).getExpr();
289 if (const MCSymbolRefExpr *SRE = dyn_cast<MCSymbolRefExpr>(MCE))
290 if (SRE->getKind() == MCSymbolRefExpr::VK_TLVP)
291 Absolute = false;
292 }
Chad Rosiera20e1e72012-08-01 18:39:17 +0000293
Eric Christophere98ad832010-06-17 00:51:48 +0000294 if (Absolute &&
295 (Inst.getOperand(AddrBase + 0).getReg() != 0 ||
296 Inst.getOperand(AddrBase + 2).getReg() != 0 ||
297 Inst.getOperand(AddrBase + 4).getReg() != 0 ||
298 Inst.getOperand(AddrBase + 1).getImm() != 1))
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000299 return;
300
301 // If so, rewrite the instruction.
302 MCOperand Saved = Inst.getOperand(AddrOp);
303 Inst = MCInst();
304 Inst.setOpcode(Opcode);
305 Inst.addOperand(Saved);
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000306}
Chris Lattner8fea32f2009-09-12 20:34:57 +0000307
308void X86MCInstLower::Lower(const MachineInstr *MI, MCInst &OutMI) const {
309 OutMI.setOpcode(MI->getOpcode());
Chad Rosiera20e1e72012-08-01 18:39:17 +0000310
Chris Lattner8fea32f2009-09-12 20:34:57 +0000311 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
312 const MachineOperand &MO = MI->getOperand(i);
Chad Rosiera20e1e72012-08-01 18:39:17 +0000313
Chris Lattner8fea32f2009-09-12 20:34:57 +0000314 MCOperand MCOp;
315 switch (MO.getType()) {
316 default:
317 MI->dump();
318 llvm_unreachable("unknown operand type");
319 case MachineOperand::MO_Register:
Chris Lattneraf0df672009-10-19 23:35:57 +0000320 // Ignore all implicit register operands.
321 if (MO.isImplicit()) continue;
Chris Lattner8fea32f2009-09-12 20:34:57 +0000322 MCOp = MCOperand::CreateReg(MO.getReg());
323 break;
324 case MachineOperand::MO_Immediate:
325 MCOp = MCOperand::CreateImm(MO.getImm());
326 break;
327 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner8fea32f2009-09-12 20:34:57 +0000328 case MachineOperand::MO_GlobalAddress:
Chris Lattner8fea32f2009-09-12 20:34:57 +0000329 case MachineOperand::MO_ExternalSymbol:
Chris Lattner0123c1d2010-07-22 21:10:04 +0000330 MCOp = LowerSymbolOperand(MO, GetSymbolFromOperand(MO));
Chris Lattner8fea32f2009-09-12 20:34:57 +0000331 break;
332 case MachineOperand::MO_JumpTableIndex:
Chris Lattner0123c1d2010-07-22 21:10:04 +0000333 MCOp = LowerSymbolOperand(MO, AsmPrinter.GetJTISymbol(MO.getIndex()));
Chris Lattner8fea32f2009-09-12 20:34:57 +0000334 break;
335 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner0123c1d2010-07-22 21:10:04 +0000336 MCOp = LowerSymbolOperand(MO, AsmPrinter.GetCPISymbol(MO.getIndex()));
Chris Lattner8fea32f2009-09-12 20:34:57 +0000337 break;
Dan Gohmanf705adb2009-10-30 01:28:02 +0000338 case MachineOperand::MO_BlockAddress:
Chris Lattner0123c1d2010-07-22 21:10:04 +0000339 MCOp = LowerSymbolOperand(MO,
340 AsmPrinter.GetBlockAddressSymbol(MO.getBlockAddress()));
Dan Gohmanf705adb2009-10-30 01:28:02 +0000341 break;
Jakob Stoklund Olesen71f0fc12012-01-18 23:52:19 +0000342 case MachineOperand::MO_RegisterMask:
343 // Ignore call clobbers.
344 continue;
Chris Lattner8fea32f2009-09-12 20:34:57 +0000345 }
Chad Rosiera20e1e72012-08-01 18:39:17 +0000346
Chris Lattner8fea32f2009-09-12 20:34:57 +0000347 OutMI.addOperand(MCOp);
348 }
Chad Rosiera20e1e72012-08-01 18:39:17 +0000349
Chris Lattner8fea32f2009-09-12 20:34:57 +0000350 // Handle a few special cases to eliminate operand modifiers.
Chris Lattner99ae6652010-10-08 03:54:52 +0000351ReSimplify:
Chris Lattner8fea32f2009-09-12 20:34:57 +0000352 switch (OutMI.getOpcode()) {
Tim Northovere5609f32013-06-10 20:43:49 +0000353 case X86::LEA64_32r:
Chris Lattner599b5312010-07-08 23:46:44 +0000354 case X86::LEA64r:
355 case X86::LEA16r:
356 case X86::LEA32r:
357 // LEA should have a segment register, but it must be empty.
358 assert(OutMI.getNumOperands() == 1+X86::AddrNumOperands &&
359 "Unexpected # of LEA operands");
360 assert(OutMI.getOperand(1+X86::AddrSegmentReg).getReg() == 0 &&
361 "LEA has segment specified!");
Chris Lattner8fea32f2009-09-12 20:34:57 +0000362 break;
Chris Lattner35e0e842010-02-05 21:21:06 +0000363 case X86::MOV32r0: LowerUnaryToTwoAddr(OutMI, X86::XOR32rr); break;
Chris Lattner28c1d292010-02-05 21:30:49 +0000364
Tim Northover85c622d2013-06-01 09:55:14 +0000365 case X86::MOV32ri64:
366 OutMI.setOpcode(X86::MOV32ri);
367 break;
368
Craig Topper599521f2013-03-14 07:09:57 +0000369 // Commute operands to get a smaller encoding by using VEX.R instead of VEX.B
370 // if one of the registers is extended, but other isn't.
371 case X86::VMOVAPDrr:
372 case X86::VMOVAPDYrr:
373 case X86::VMOVAPSrr:
374 case X86::VMOVAPSYrr:
375 case X86::VMOVDQArr:
376 case X86::VMOVDQAYrr:
377 case X86::VMOVDQUrr:
378 case X86::VMOVDQUYrr:
Craig Topper599521f2013-03-14 07:09:57 +0000379 case X86::VMOVUPDrr:
380 case X86::VMOVUPDYrr:
381 case X86::VMOVUPSrr:
382 case X86::VMOVUPSYrr: {
Craig Topper86477502013-03-16 03:44:31 +0000383 if (!X86II::isX86_64ExtendedReg(OutMI.getOperand(0).getReg()) &&
384 X86II::isX86_64ExtendedReg(OutMI.getOperand(1).getReg())) {
385 unsigned NewOpc;
386 switch (OutMI.getOpcode()) {
387 default: llvm_unreachable("Invalid opcode");
388 case X86::VMOVAPDrr: NewOpc = X86::VMOVAPDrr_REV; break;
389 case X86::VMOVAPDYrr: NewOpc = X86::VMOVAPDYrr_REV; break;
390 case X86::VMOVAPSrr: NewOpc = X86::VMOVAPSrr_REV; break;
391 case X86::VMOVAPSYrr: NewOpc = X86::VMOVAPSYrr_REV; break;
392 case X86::VMOVDQArr: NewOpc = X86::VMOVDQArr_REV; break;
393 case X86::VMOVDQAYrr: NewOpc = X86::VMOVDQAYrr_REV; break;
394 case X86::VMOVDQUrr: NewOpc = X86::VMOVDQUrr_REV; break;
395 case X86::VMOVDQUYrr: NewOpc = X86::VMOVDQUYrr_REV; break;
396 case X86::VMOVUPDrr: NewOpc = X86::VMOVUPDrr_REV; break;
397 case X86::VMOVUPDYrr: NewOpc = X86::VMOVUPDYrr_REV; break;
398 case X86::VMOVUPSrr: NewOpc = X86::VMOVUPSrr_REV; break;
399 case X86::VMOVUPSYrr: NewOpc = X86::VMOVUPSYrr_REV; break;
400 }
401 OutMI.setOpcode(NewOpc);
Craig Topper599521f2013-03-14 07:09:57 +0000402 }
Craig Topper86477502013-03-16 03:44:31 +0000403 break;
404 }
405 case X86::VMOVSDrr:
406 case X86::VMOVSSrr: {
407 if (!X86II::isX86_64ExtendedReg(OutMI.getOperand(0).getReg()) &&
408 X86II::isX86_64ExtendedReg(OutMI.getOperand(2).getReg())) {
409 unsigned NewOpc;
410 switch (OutMI.getOpcode()) {
411 default: llvm_unreachable("Invalid opcode");
412 case X86::VMOVSDrr: NewOpc = X86::VMOVSDrr_REV; break;
413 case X86::VMOVSSrr: NewOpc = X86::VMOVSSrr_REV; break;
414 }
415 OutMI.setOpcode(NewOpc);
416 }
Craig Topper599521f2013-03-14 07:09:57 +0000417 break;
418 }
419
Jakob Stoklund Olesen527a08b2012-02-16 17:56:02 +0000420 // TAILJMPr64, CALL64r, CALL64pcrel32 - These instructions have register
421 // inputs modeled as normal uses instead of implicit uses. As such, truncate
422 // off all but the first operand (the callee). FIXME: Change isel.
Daniel Dunbar7d4bd202010-05-19 08:07:12 +0000423 case X86::TAILJMPr64:
Daniel Dunbar9248b322010-05-19 04:31:36 +0000424 case X86::CALL64r:
Jakob Stoklund Olesen527a08b2012-02-16 17:56:02 +0000425 case X86::CALL64pcrel32: {
Daniel Dunbar9248b322010-05-19 04:31:36 +0000426 unsigned Opcode = OutMI.getOpcode();
Chris Lattner6db03632010-05-18 21:40:18 +0000427 MCOperand Saved = OutMI.getOperand(0);
428 OutMI = MCInst();
Daniel Dunbar9248b322010-05-19 04:31:36 +0000429 OutMI.setOpcode(Opcode);
Chris Lattner6db03632010-05-18 21:40:18 +0000430 OutMI.addOperand(Saved);
431 break;
432 }
Daniel Dunbar9248b322010-05-19 04:31:36 +0000433
Rafael Espindolade42e5c2010-10-26 18:09:55 +0000434 case X86::EH_RETURN:
435 case X86::EH_RETURN64: {
436 OutMI = MCInst();
437 OutMI.setOpcode(X86::RET);
438 break;
439 }
440
Daniel Dunbar52322e72010-05-19 15:26:43 +0000441 // TAILJMPd, TAILJMPd64 - Lower to the correct jump instructions.
Chris Lattnerc5f56262010-07-09 00:49:41 +0000442 case X86::TAILJMPr:
Daniel Dunbar52322e72010-05-19 15:26:43 +0000443 case X86::TAILJMPd:
444 case X86::TAILJMPd64: {
Chris Lattnerc5f56262010-07-09 00:49:41 +0000445 unsigned Opcode;
446 switch (OutMI.getOpcode()) {
Craig Topper6d1263a2012-02-05 05:38:58 +0000447 default: llvm_unreachable("Invalid opcode");
Chris Lattnerc5f56262010-07-09 00:49:41 +0000448 case X86::TAILJMPr: Opcode = X86::JMP32r; break;
449 case X86::TAILJMPd:
450 case X86::TAILJMPd64: Opcode = X86::JMP_1; break;
451 }
Chad Rosiera20e1e72012-08-01 18:39:17 +0000452
Daniel Dunbar52322e72010-05-19 15:26:43 +0000453 MCOperand Saved = OutMI.getOperand(0);
454 OutMI = MCInst();
Chris Lattnerc5f56262010-07-09 00:49:41 +0000455 OutMI.setOpcode(Opcode);
Daniel Dunbar52322e72010-05-19 15:26:43 +0000456 OutMI.addOperand(Saved);
457 break;
458 }
459
Chris Lattner99ae6652010-10-08 03:54:52 +0000460 // These are pseudo-ops for OR to help with the OR->ADD transformation. We do
461 // this with an ugly goto in case the resultant OR uses EAX and needs the
462 // short form.
Chris Lattner15df55d2010-10-08 03:57:25 +0000463 case X86::ADD16rr_DB: OutMI.setOpcode(X86::OR16rr); goto ReSimplify;
464 case X86::ADD32rr_DB: OutMI.setOpcode(X86::OR32rr); goto ReSimplify;
465 case X86::ADD64rr_DB: OutMI.setOpcode(X86::OR64rr); goto ReSimplify;
466 case X86::ADD16ri_DB: OutMI.setOpcode(X86::OR16ri); goto ReSimplify;
467 case X86::ADD32ri_DB: OutMI.setOpcode(X86::OR32ri); goto ReSimplify;
468 case X86::ADD64ri32_DB: OutMI.setOpcode(X86::OR64ri32); goto ReSimplify;
469 case X86::ADD16ri8_DB: OutMI.setOpcode(X86::OR16ri8); goto ReSimplify;
470 case X86::ADD32ri8_DB: OutMI.setOpcode(X86::OR32ri8); goto ReSimplify;
471 case X86::ADD64ri8_DB: OutMI.setOpcode(X86::OR64ri8); goto ReSimplify;
Chad Rosiera20e1e72012-08-01 18:39:17 +0000472
Chris Lattner166604e2010-03-14 17:04:18 +0000473 // The assembler backend wants to see branches in their small form and relax
474 // them to their large form. The JIT can only handle the large form because
Chris Lattnerc441e972010-03-14 17:10:52 +0000475 // it does not do relaxation. For now, translate the large form to the
Chris Lattner166604e2010-03-14 17:04:18 +0000476 // small one here.
477 case X86::JMP_4: OutMI.setOpcode(X86::JMP_1); break;
478 case X86::JO_4: OutMI.setOpcode(X86::JO_1); break;
479 case X86::JNO_4: OutMI.setOpcode(X86::JNO_1); break;
480 case X86::JB_4: OutMI.setOpcode(X86::JB_1); break;
481 case X86::JAE_4: OutMI.setOpcode(X86::JAE_1); break;
482 case X86::JE_4: OutMI.setOpcode(X86::JE_1); break;
483 case X86::JNE_4: OutMI.setOpcode(X86::JNE_1); break;
484 case X86::JBE_4: OutMI.setOpcode(X86::JBE_1); break;
485 case X86::JA_4: OutMI.setOpcode(X86::JA_1); break;
486 case X86::JS_4: OutMI.setOpcode(X86::JS_1); break;
487 case X86::JNS_4: OutMI.setOpcode(X86::JNS_1); break;
488 case X86::JP_4: OutMI.setOpcode(X86::JP_1); break;
489 case X86::JNP_4: OutMI.setOpcode(X86::JNP_1); break;
490 case X86::JL_4: OutMI.setOpcode(X86::JL_1); break;
491 case X86::JGE_4: OutMI.setOpcode(X86::JGE_1); break;
492 case X86::JLE_4: OutMI.setOpcode(X86::JLE_1); break;
493 case X86::JG_4: OutMI.setOpcode(X86::JG_1); break;
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000494
Eli Friedmand5ccb052011-09-07 18:48:32 +0000495 // Atomic load and store require a separate pseudo-inst because Acquire
496 // implies mayStore and Release implies mayLoad; fix these to regular MOV
497 // instructions here
498 case X86::ACQUIRE_MOV8rm: OutMI.setOpcode(X86::MOV8rm); goto ReSimplify;
499 case X86::ACQUIRE_MOV16rm: OutMI.setOpcode(X86::MOV16rm); goto ReSimplify;
500 case X86::ACQUIRE_MOV32rm: OutMI.setOpcode(X86::MOV32rm); goto ReSimplify;
501 case X86::ACQUIRE_MOV64rm: OutMI.setOpcode(X86::MOV64rm); goto ReSimplify;
502 case X86::RELEASE_MOV8mr: OutMI.setOpcode(X86::MOV8mr); goto ReSimplify;
503 case X86::RELEASE_MOV16mr: OutMI.setOpcode(X86::MOV16mr); goto ReSimplify;
504 case X86::RELEASE_MOV32mr: OutMI.setOpcode(X86::MOV32mr); goto ReSimplify;
505 case X86::RELEASE_MOV64mr: OutMI.setOpcode(X86::MOV64mr); goto ReSimplify;
506
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000507 // We don't currently select the correct instruction form for instructions
508 // which have a short %eax, etc. form. Handle this by custom lowering, for
509 // now.
510 //
511 // Note, we are currently not handling the following instructions:
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000512 // MOV64ao8, MOV64o8a
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000513 // XCHG16ar, XCHG32ar, XCHG64ar
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000514 case X86::MOV8mr_NOREX:
Eli Friedman321473d2010-08-16 21:03:32 +0000515 case X86::MOV8mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV8ao8); break;
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000516 case X86::MOV8rm_NOREX:
Eli Friedman321473d2010-08-16 21:03:32 +0000517 case X86::MOV8rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV8o8a); break;
518 case X86::MOV16mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV16ao16); break;
519 case X86::MOV16rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV16o16a); break;
520 case X86::MOV32mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV32ao32); break;
521 case X86::MOV32rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV32o32a); break;
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000522
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000523 case X86::ADC8ri: SimplifyShortImmForm(OutMI, X86::ADC8i8); break;
524 case X86::ADC16ri: SimplifyShortImmForm(OutMI, X86::ADC16i16); break;
525 case X86::ADC32ri: SimplifyShortImmForm(OutMI, X86::ADC32i32); break;
526 case X86::ADC64ri32: SimplifyShortImmForm(OutMI, X86::ADC64i32); break;
527 case X86::ADD8ri: SimplifyShortImmForm(OutMI, X86::ADD8i8); break;
528 case X86::ADD16ri: SimplifyShortImmForm(OutMI, X86::ADD16i16); break;
529 case X86::ADD32ri: SimplifyShortImmForm(OutMI, X86::ADD32i32); break;
530 case X86::ADD64ri32: SimplifyShortImmForm(OutMI, X86::ADD64i32); break;
531 case X86::AND8ri: SimplifyShortImmForm(OutMI, X86::AND8i8); break;
532 case X86::AND16ri: SimplifyShortImmForm(OutMI, X86::AND16i16); break;
533 case X86::AND32ri: SimplifyShortImmForm(OutMI, X86::AND32i32); break;
534 case X86::AND64ri32: SimplifyShortImmForm(OutMI, X86::AND64i32); break;
535 case X86::CMP8ri: SimplifyShortImmForm(OutMI, X86::CMP8i8); break;
536 case X86::CMP16ri: SimplifyShortImmForm(OutMI, X86::CMP16i16); break;
537 case X86::CMP32ri: SimplifyShortImmForm(OutMI, X86::CMP32i32); break;
538 case X86::CMP64ri32: SimplifyShortImmForm(OutMI, X86::CMP64i32); break;
539 case X86::OR8ri: SimplifyShortImmForm(OutMI, X86::OR8i8); break;
540 case X86::OR16ri: SimplifyShortImmForm(OutMI, X86::OR16i16); break;
541 case X86::OR32ri: SimplifyShortImmForm(OutMI, X86::OR32i32); break;
542 case X86::OR64ri32: SimplifyShortImmForm(OutMI, X86::OR64i32); break;
543 case X86::SBB8ri: SimplifyShortImmForm(OutMI, X86::SBB8i8); break;
544 case X86::SBB16ri: SimplifyShortImmForm(OutMI, X86::SBB16i16); break;
545 case X86::SBB32ri: SimplifyShortImmForm(OutMI, X86::SBB32i32); break;
546 case X86::SBB64ri32: SimplifyShortImmForm(OutMI, X86::SBB64i32); break;
547 case X86::SUB8ri: SimplifyShortImmForm(OutMI, X86::SUB8i8); break;
548 case X86::SUB16ri: SimplifyShortImmForm(OutMI, X86::SUB16i16); break;
549 case X86::SUB32ri: SimplifyShortImmForm(OutMI, X86::SUB32i32); break;
550 case X86::SUB64ri32: SimplifyShortImmForm(OutMI, X86::SUB64i32); break;
551 case X86::TEST8ri: SimplifyShortImmForm(OutMI, X86::TEST8i8); break;
552 case X86::TEST16ri: SimplifyShortImmForm(OutMI, X86::TEST16i16); break;
553 case X86::TEST32ri: SimplifyShortImmForm(OutMI, X86::TEST32i32); break;
554 case X86::TEST64ri32: SimplifyShortImmForm(OutMI, X86::TEST64i32); break;
555 case X86::XOR8ri: SimplifyShortImmForm(OutMI, X86::XOR8i8); break;
556 case X86::XOR16ri: SimplifyShortImmForm(OutMI, X86::XOR16i16); break;
557 case X86::XOR32ri: SimplifyShortImmForm(OutMI, X86::XOR32i32); break;
558 case X86::XOR64ri32: SimplifyShortImmForm(OutMI, X86::XOR64i32); break;
Rafael Espindolae840e882011-10-26 21:12:27 +0000559
560 case X86::MORESTACK_RET:
561 OutMI.setOpcode(X86::RET);
562 break;
563
Benjamin Kramer391271f2012-11-26 13:34:22 +0000564 case X86::MORESTACK_RET_RESTORE_R10:
Rafael Espindolae840e882011-10-26 21:12:27 +0000565 OutMI.setOpcode(X86::MOV64rr);
566 OutMI.addOperand(MCOperand::CreateReg(X86::R10));
567 OutMI.addOperand(MCOperand::CreateReg(X86::RAX));
568
Benjamin Kramered9e4422012-11-26 18:05:52 +0000569 AsmPrinter.OutStreamer.EmitInstruction(MCInstBuilder(X86::RET));
Rafael Espindolae840e882011-10-26 21:12:27 +0000570 break;
571 }
Chris Lattner8fea32f2009-09-12 20:34:57 +0000572}
573
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000574static void LowerTlsAddr(MCStreamer &OutStreamer,
575 X86MCInstLower &MCInstLowering,
576 const MachineInstr &MI) {
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000577
578 bool is64Bits = MI.getOpcode() == X86::TLS_addr64 ||
579 MI.getOpcode() == X86::TLS_base_addr64;
580
581 bool needsPadding = MI.getOpcode() == X86::TLS_addr64;
582
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000583 MCContext &context = OutStreamer.getContext();
584
Benjamin Kramer391271f2012-11-26 13:34:22 +0000585 if (needsPadding)
Benjamin Kramered9e4422012-11-26 18:05:52 +0000586 OutStreamer.EmitInstruction(MCInstBuilder(X86::DATA16_PREFIX));
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000587
588 MCSymbolRefExpr::VariantKind SRVK;
589 switch (MI.getOpcode()) {
590 case X86::TLS_addr32:
591 case X86::TLS_addr64:
592 SRVK = MCSymbolRefExpr::VK_TLSGD;
593 break;
594 case X86::TLS_base_addr32:
595 SRVK = MCSymbolRefExpr::VK_TLSLDM;
596 break;
597 case X86::TLS_base_addr64:
598 SRVK = MCSymbolRefExpr::VK_TLSLD;
599 break;
600 default:
601 llvm_unreachable("unexpected opcode");
602 }
603
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000604 MCSymbol *sym = MCInstLowering.GetSymbolFromOperand(MI.getOperand(3));
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000605 const MCSymbolRefExpr *symRef = MCSymbolRefExpr::Create(sym, SRVK, context);
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000606
607 MCInst LEA;
608 if (is64Bits) {
609 LEA.setOpcode(X86::LEA64r);
610 LEA.addOperand(MCOperand::CreateReg(X86::RDI)); // dest
611 LEA.addOperand(MCOperand::CreateReg(X86::RIP)); // base
612 LEA.addOperand(MCOperand::CreateImm(1)); // scale
613 LEA.addOperand(MCOperand::CreateReg(0)); // index
614 LEA.addOperand(MCOperand::CreateExpr(symRef)); // disp
615 LEA.addOperand(MCOperand::CreateReg(0)); // seg
Rafael Espindolac07f5bb2012-06-07 18:39:19 +0000616 } else if (SRVK == MCSymbolRefExpr::VK_TLSLDM) {
617 LEA.setOpcode(X86::LEA32r);
618 LEA.addOperand(MCOperand::CreateReg(X86::EAX)); // dest
619 LEA.addOperand(MCOperand::CreateReg(X86::EBX)); // base
620 LEA.addOperand(MCOperand::CreateImm(1)); // scale
621 LEA.addOperand(MCOperand::CreateReg(0)); // index
622 LEA.addOperand(MCOperand::CreateExpr(symRef)); // disp
623 LEA.addOperand(MCOperand::CreateReg(0)); // seg
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000624 } else {
625 LEA.setOpcode(X86::LEA32r);
626 LEA.addOperand(MCOperand::CreateReg(X86::EAX)); // dest
627 LEA.addOperand(MCOperand::CreateReg(0)); // base
628 LEA.addOperand(MCOperand::CreateImm(1)); // scale
629 LEA.addOperand(MCOperand::CreateReg(X86::EBX)); // index
630 LEA.addOperand(MCOperand::CreateExpr(symRef)); // disp
631 LEA.addOperand(MCOperand::CreateReg(0)); // seg
632 }
633 OutStreamer.EmitInstruction(LEA);
634
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000635 if (needsPadding) {
Benjamin Kramered9e4422012-11-26 18:05:52 +0000636 OutStreamer.EmitInstruction(MCInstBuilder(X86::DATA16_PREFIX));
637 OutStreamer.EmitInstruction(MCInstBuilder(X86::DATA16_PREFIX));
638 OutStreamer.EmitInstruction(MCInstBuilder(X86::REX64_PREFIX));
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000639 }
640
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000641 StringRef name = is64Bits ? "__tls_get_addr" : "___tls_get_addr";
642 MCSymbol *tlsGetAddr = context.GetOrCreateSymbol(name);
643 const MCSymbolRefExpr *tlsRef =
644 MCSymbolRefExpr::Create(tlsGetAddr,
645 MCSymbolRefExpr::VK_PLT,
646 context);
647
Benjamin Kramered9e4422012-11-26 18:05:52 +0000648 OutStreamer.EmitInstruction(MCInstBuilder(is64Bits ? X86::CALL64pcrel32
649 : X86::CALLpcrel32)
650 .addExpr(tlsRef));
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000651}
Devang Patel28ff35d2010-04-28 01:39:28 +0000652
Chris Lattner14c38ec2010-01-28 01:02:27 +0000653void X86AsmPrinter::EmitInstruction(const MachineInstr *MI) {
Chris Lattner0123c1d2010-07-22 21:10:04 +0000654 X86MCInstLower MCInstLowering(Mang, *MF, *this);
Chris Lattner522e9a02009-09-02 17:35:12 +0000655 switch (MI->getOpcode()) {
Dale Johannesen49d915b2010-04-06 22:45:26 +0000656 case TargetOpcode::DBG_VALUE:
657 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
658 std::string TmpStr;
659 raw_string_ostream OS(TmpStr);
660 PrintDebugValueComment(MI, OS);
661 OutStreamer.EmitRawText(StringRef(OS.str()));
662 }
663 return;
Dale Johannesen343b42e2010-04-07 01:15:14 +0000664
Eric Christopherc34ea372010-08-05 18:34:30 +0000665 // Emit nothing here but a comment if we can.
666 case X86::Int_MemBarrier:
667 if (OutStreamer.hasRawTextSupport())
668 OutStreamer.EmitRawText(StringRef("\t#MEMBARRIER"));
669 return;
Owen Anderson2fec6c52011-10-04 23:26:17 +0000670
Rafael Espindolade42e5c2010-10-26 18:09:55 +0000671
672 case X86::EH_RETURN:
673 case X86::EH_RETURN64: {
674 // Lower these as normal, but add some comments.
675 unsigned Reg = MI->getOperand(0).getReg();
676 OutStreamer.AddComment(StringRef("eh_return, addr: %") +
677 X86ATTInstPrinter::getRegisterName(Reg));
678 break;
679 }
Chris Lattnerc5f56262010-07-09 00:49:41 +0000680 case X86::TAILJMPr:
681 case X86::TAILJMPd:
682 case X86::TAILJMPd64:
683 // Lower these as normal, but add some comments.
684 OutStreamer.AddComment("TAILCALL");
685 break;
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000686
687 case X86::TLS_addr32:
688 case X86::TLS_addr64:
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000689 case X86::TLS_base_addr32:
690 case X86::TLS_base_addr64:
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000691 return LowerTlsAddr(OutStreamer, MCInstLowering, *MI);
692
Chris Lattner522e9a02009-09-02 17:35:12 +0000693 case X86::MOVPC32r: {
694 // This is a pseudo op for a two instruction sequence with a label, which
695 // looks like:
696 // call "L1$pb"
697 // "L1$pb":
698 // popl %esi
Chad Rosiera20e1e72012-08-01 18:39:17 +0000699
Chris Lattner522e9a02009-09-02 17:35:12 +0000700 // Emit the call.
Chris Lattner142b5312010-11-14 22:48:15 +0000701 MCSymbol *PICBase = MF->getPICBaseSymbol();
Chris Lattner522e9a02009-09-02 17:35:12 +0000702 // FIXME: We would like an efficient form for this, so we don't have to do a
703 // lot of extra uniquing.
Benjamin Kramered9e4422012-11-26 18:05:52 +0000704 OutStreamer.EmitInstruction(MCInstBuilder(X86::CALLpcrel32)
705 .addExpr(MCSymbolRefExpr::Create(PICBase, OutContext)));
Chad Rosiera20e1e72012-08-01 18:39:17 +0000706
Chris Lattner522e9a02009-09-02 17:35:12 +0000707 // Emit the label.
708 OutStreamer.EmitLabel(PICBase);
Chad Rosiera20e1e72012-08-01 18:39:17 +0000709
Chris Lattner522e9a02009-09-02 17:35:12 +0000710 // popl $reg
Benjamin Kramered9e4422012-11-26 18:05:52 +0000711 OutStreamer.EmitInstruction(MCInstBuilder(X86::POP32r)
712 .addReg(MI->getOperand(0).getReg()));
Chris Lattner522e9a02009-09-02 17:35:12 +0000713 return;
Chris Lattnere9434db2009-09-12 21:01:20 +0000714 }
Chad Rosiera20e1e72012-08-01 18:39:17 +0000715
Chris Lattnere9434db2009-09-12 21:01:20 +0000716 case X86::ADD32ri: {
717 // Lower the MO_GOT_ABSOLUTE_ADDRESS form of ADD32ri.
718 if (MI->getOperand(2).getTargetFlags() != X86II::MO_GOT_ABSOLUTE_ADDRESS)
719 break;
Chad Rosiera20e1e72012-08-01 18:39:17 +0000720
Chris Lattnere9434db2009-09-12 21:01:20 +0000721 // Okay, we have something like:
722 // EAX = ADD32ri EAX, MO_GOT_ABSOLUTE_ADDRESS(@MYGLOBAL)
Chad Rosiera20e1e72012-08-01 18:39:17 +0000723
Chris Lattnere9434db2009-09-12 21:01:20 +0000724 // For this, we want to print something like:
725 // MYGLOBAL + (. - PICBASE)
726 // However, we can't generate a ".", so just emit a new label here and refer
Chris Lattnerb0f129a2010-03-12 18:47:50 +0000727 // to it.
Chris Lattner77e76942010-03-17 05:41:18 +0000728 MCSymbol *DotSym = OutContext.CreateTempSymbol();
Chris Lattnere9434db2009-09-12 21:01:20 +0000729 OutStreamer.EmitLabel(DotSym);
Chad Rosiera20e1e72012-08-01 18:39:17 +0000730
Chris Lattnere9434db2009-09-12 21:01:20 +0000731 // Now that we have emitted the label, lower the complex operand expression.
Chris Lattner34841102010-02-08 23:03:41 +0000732 MCSymbol *OpSym = MCInstLowering.GetSymbolFromOperand(MI->getOperand(2));
Chad Rosiera20e1e72012-08-01 18:39:17 +0000733
Chris Lattnere9434db2009-09-12 21:01:20 +0000734 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
735 const MCExpr *PICBase =
Chris Lattner142b5312010-11-14 22:48:15 +0000736 MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), OutContext);
Chris Lattnere9434db2009-09-12 21:01:20 +0000737 DotExpr = MCBinaryExpr::CreateSub(DotExpr, PICBase, OutContext);
Chad Rosiera20e1e72012-08-01 18:39:17 +0000738
739 DotExpr = MCBinaryExpr::CreateAdd(MCSymbolRefExpr::Create(OpSym,OutContext),
Chris Lattnere9434db2009-09-12 21:01:20 +0000740 DotExpr, OutContext);
Chad Rosiera20e1e72012-08-01 18:39:17 +0000741
Benjamin Kramered9e4422012-11-26 18:05:52 +0000742 OutStreamer.EmitInstruction(MCInstBuilder(X86::ADD32ri)
Benjamin Kramer391271f2012-11-26 13:34:22 +0000743 .addReg(MI->getOperand(0).getReg())
744 .addReg(MI->getOperand(1).getReg())
Benjamin Kramered9e4422012-11-26 18:05:52 +0000745 .addExpr(DotExpr));
Chris Lattnere9434db2009-09-12 21:01:20 +0000746 return;
747 }
Chris Lattner522e9a02009-09-02 17:35:12 +0000748 }
Chad Rosiera20e1e72012-08-01 18:39:17 +0000749
Chris Lattner8fea32f2009-09-12 20:34:57 +0000750 MCInst TmpInst;
751 MCInstLowering.Lower(MI, TmpInst);
Chris Lattnerc760be92010-02-03 01:13:25 +0000752 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner522e9a02009-09-02 17:35:12 +0000753}