blob: 42dc44802128cf49af1d2effdf60f309cdd1cbbd [file] [log] [blame]
Misha Brukman2a8350a2005-02-05 02:24:26 +00001//===- AlphaInstrInfo.cpp - Alpha Instruction Information -------*- C++ -*-===//
Misha Brukman4633f1c2005-04-21 23:13:11 +00002//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman4633f1c2005-04-21 23:13:11 +00007//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00008//===----------------------------------------------------------------------===//
9//
10// This file contains the Alpha implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "Alpha.h"
15#include "AlphaInstrInfo.h"
16#include "AlphaGenInstrInfo.inc"
Owen Anderson718cb662007-09-07 04:06:50 +000017#include "llvm/ADT/STLExtras.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000018#include "llvm/ADT/SmallVector.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000019#include "llvm/CodeGen/MachineInstrBuilder.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000020using namespace llvm;
21
22AlphaInstrInfo::AlphaInstrInfo()
Chris Lattner64105522008-01-01 01:03:04 +000023 : TargetInstrInfoImpl(AlphaInsts, array_lengthof(AlphaInsts)),
Evan Cheng7ce45782006-11-13 23:36:35 +000024 RI(*this) { }
Andrew Lenharth304d0f32005-01-22 23:41:55 +000025
26
27bool AlphaInstrInfo::isMoveInstr(const MachineInstr& MI,
Evan Cheng04ee5a12009-01-20 19:12:24 +000028 unsigned& sourceReg, unsigned& destReg,
29 unsigned& SrcSR, unsigned& DstSR) const {
Chris Lattnercc8cd0c2008-01-07 02:48:55 +000030 unsigned oc = MI.getOpcode();
Andrew Lenharth6bbf6b02006-10-31 23:46:56 +000031 if (oc == Alpha::BISr ||
Andrew Lenharthddc877c2006-03-09 18:18:51 +000032 oc == Alpha::CPYSS ||
33 oc == Alpha::CPYST ||
34 oc == Alpha::CPYSSt ||
35 oc == Alpha::CPYSTs) {
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +000036 // or r1, r2, r2
37 // cpys(s|t) r1 r2 r2
Evan Cheng1e3417292007-04-25 07:12:14 +000038 assert(MI.getNumOperands() >= 3 &&
Dan Gohmand735b802008-10-03 15:45:36 +000039 MI.getOperand(0).isReg() &&
40 MI.getOperand(1).isReg() &&
41 MI.getOperand(2).isReg() &&
Andrew Lenharth304d0f32005-01-22 23:41:55 +000042 "invalid Alpha BIS instruction!");
43 if (MI.getOperand(1).getReg() == MI.getOperand(2).getReg()) {
44 sourceReg = MI.getOperand(1).getReg();
45 destReg = MI.getOperand(0).getReg();
Evan Cheng04ee5a12009-01-20 19:12:24 +000046 SrcSR = DstSR = 0;
Andrew Lenharth304d0f32005-01-22 23:41:55 +000047 return true;
48 }
49 }
50 return false;
51}
Chris Lattner40839602006-02-02 20:12:32 +000052
53unsigned
Dan Gohmancbad42c2008-11-18 19:49:32 +000054AlphaInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
55 int &FrameIndex) const {
Chris Lattner40839602006-02-02 20:12:32 +000056 switch (MI->getOpcode()) {
57 case Alpha::LDL:
58 case Alpha::LDQ:
59 case Alpha::LDBU:
60 case Alpha::LDWU:
61 case Alpha::LDS:
62 case Alpha::LDT:
Dan Gohmand735b802008-10-03 15:45:36 +000063 if (MI->getOperand(1).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000064 FrameIndex = MI->getOperand(1).getIndex();
Chris Lattner40839602006-02-02 20:12:32 +000065 return MI->getOperand(0).getReg();
66 }
67 break;
68 }
69 return 0;
70}
71
Andrew Lenharth133d3102006-02-03 03:07:37 +000072unsigned
Dan Gohmancbad42c2008-11-18 19:49:32 +000073AlphaInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
74 int &FrameIndex) const {
Andrew Lenharth133d3102006-02-03 03:07:37 +000075 switch (MI->getOpcode()) {
76 case Alpha::STL:
77 case Alpha::STQ:
78 case Alpha::STB:
79 case Alpha::STW:
80 case Alpha::STS:
81 case Alpha::STT:
Dan Gohmand735b802008-10-03 15:45:36 +000082 if (MI->getOperand(1).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000083 FrameIndex = MI->getOperand(1).getIndex();
Andrew Lenharth133d3102006-02-03 03:07:37 +000084 return MI->getOperand(0).getReg();
85 }
86 break;
87 }
88 return 0;
89}
90
Andrew Lenharthf81173f2006-10-31 16:49:55 +000091static bool isAlphaIntCondCode(unsigned Opcode) {
92 switch (Opcode) {
93 case Alpha::BEQ:
94 case Alpha::BNE:
95 case Alpha::BGE:
96 case Alpha::BGT:
97 case Alpha::BLE:
98 case Alpha::BLT:
99 case Alpha::BLBC:
100 case Alpha::BLBS:
101 return true;
102 default:
103 return false;
104 }
105}
106
Owen Anderson44eb65c2008-08-14 22:49:33 +0000107unsigned AlphaInstrInfo::InsertBranch(MachineBasicBlock &MBB,
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000108 MachineBasicBlock *TBB,
109 MachineBasicBlock *FBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000110 const SmallVectorImpl<MachineOperand> &Cond) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000111 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
112 assert((Cond.size() == 2 || Cond.size() == 0) &&
113 "Alpha branch conditions have two components!");
114
115 // One-way branch.
116 if (FBB == 0) {
117 if (Cond.empty()) // Unconditional branch
Evan Chengc0f64ff2006-11-27 23:37:22 +0000118 BuildMI(&MBB, get(Alpha::BR)).addMBB(TBB);
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000119 else // Conditional branch
120 if (isAlphaIntCondCode(Cond[0].getImm()))
Evan Chengc0f64ff2006-11-27 23:37:22 +0000121 BuildMI(&MBB, get(Alpha::COND_BRANCH_I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000122 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
123 else
Evan Chengc0f64ff2006-11-27 23:37:22 +0000124 BuildMI(&MBB, get(Alpha::COND_BRANCH_F))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000125 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000126 return 1;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000127 }
128
129 // Two-way Conditional Branch.
130 if (isAlphaIntCondCode(Cond[0].getImm()))
Evan Chengc0f64ff2006-11-27 23:37:22 +0000131 BuildMI(&MBB, get(Alpha::COND_BRANCH_I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000132 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
133 else
Evan Chengc0f64ff2006-11-27 23:37:22 +0000134 BuildMI(&MBB, get(Alpha::COND_BRANCH_F))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000135 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Evan Chengc0f64ff2006-11-27 23:37:22 +0000136 BuildMI(&MBB, get(Alpha::BR)).addMBB(FBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000137 return 2;
Rafael Espindola3d7d39a2006-10-24 17:07:11 +0000138}
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000139
Owen Anderson940f83e2008-08-26 18:03:31 +0000140bool AlphaInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000141 MachineBasicBlock::iterator MI,
142 unsigned DestReg, unsigned SrcReg,
143 const TargetRegisterClass *DestRC,
144 const TargetRegisterClass *SrcRC) const {
Owen Andersond10fd972007-12-31 06:32:00 +0000145 //cerr << "copyRegToReg " << DestReg << " <- " << SrcReg << "\n";
146 if (DestRC != SrcRC) {
Owen Anderson940f83e2008-08-26 18:03:31 +0000147 // Not yet supported!
148 return false;
Owen Andersond10fd972007-12-31 06:32:00 +0000149 }
150
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000151 DebugLoc DL = DebugLoc::getUnknownLoc();
152 if (MI != MBB.end()) DL = MI->getDebugLoc();
153
Owen Andersond10fd972007-12-31 06:32:00 +0000154 if (DestRC == Alpha::GPRCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000155 BuildMI(MBB, MI, DL, get(Alpha::BISr), DestReg)
156 .addReg(SrcReg)
157 .addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000158 } else if (DestRC == Alpha::F4RCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000159 BuildMI(MBB, MI, DL, get(Alpha::CPYSS), DestReg)
160 .addReg(SrcReg)
161 .addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000162 } else if (DestRC == Alpha::F8RCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000163 BuildMI(MBB, MI, DL, get(Alpha::CPYST), DestReg)
164 .addReg(SrcReg)
165 .addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000166 } else {
Owen Anderson940f83e2008-08-26 18:03:31 +0000167 // Attempt to copy register that is not GPR or FPR
168 return false;
Owen Andersond10fd972007-12-31 06:32:00 +0000169 }
Owen Anderson940f83e2008-08-26 18:03:31 +0000170
171 return true;
Owen Andersond10fd972007-12-31 06:32:00 +0000172}
173
Owen Andersonf6372aa2008-01-01 21:11:32 +0000174void
175AlphaInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000176 MachineBasicBlock::iterator MI,
177 unsigned SrcReg, bool isKill, int FrameIdx,
178 const TargetRegisterClass *RC) const {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000179 //cerr << "Trying to store " << getPrettyName(SrcReg) << " to "
180 // << FrameIdx << "\n";
181 //BuildMI(MBB, MI, Alpha::WTF, 0).addReg(SrcReg);
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000182
183 DebugLoc DL = DebugLoc::getUnknownLoc();
184 if (MI != MBB.end()) DL = MI->getDebugLoc();
185
Owen Andersonf6372aa2008-01-01 21:11:32 +0000186 if (RC == Alpha::F4RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000187 BuildMI(MBB, MI, DL, get(Alpha::STS))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000188 .addReg(SrcReg, false, false, isKill)
189 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
190 else if (RC == Alpha::F8RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000191 BuildMI(MBB, MI, DL, get(Alpha::STT))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000192 .addReg(SrcReg, false, false, isKill)
193 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
194 else if (RC == Alpha::GPRCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000195 BuildMI(MBB, MI, DL, get(Alpha::STQ))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000196 .addReg(SrcReg, false, false, isKill)
197 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
198 else
199 abort();
200}
201
202void AlphaInstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
203 bool isKill,
204 SmallVectorImpl<MachineOperand> &Addr,
205 const TargetRegisterClass *RC,
206 SmallVectorImpl<MachineInstr*> &NewMIs) const {
207 unsigned Opc = 0;
208 if (RC == Alpha::F4RCRegisterClass)
209 Opc = Alpha::STS;
210 else if (RC == Alpha::F8RCRegisterClass)
211 Opc = Alpha::STT;
212 else if (RC == Alpha::GPRCRegisterClass)
213 Opc = Alpha::STQ;
214 else
215 abort();
Dale Johannesenc5b50512009-02-12 23:24:44 +0000216 DebugLoc DL = DebugLoc::getUnknownLoc();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000217 MachineInstrBuilder MIB =
Dale Johannesenc5b50512009-02-12 23:24:44 +0000218 BuildMI(MF, DL, get(Opc)).addReg(SrcReg, false, false, isKill);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000219 for (unsigned i = 0, e = Addr.size(); i != e; ++i) {
220 MachineOperand &MO = Addr[i];
Dan Gohmand735b802008-10-03 15:45:36 +0000221 if (MO.isReg())
Owen Andersonf6372aa2008-01-01 21:11:32 +0000222 MIB.addReg(MO.getReg(), MO.isDef(), MO.isImplicit());
223 else
224 MIB.addImm(MO.getImm());
225 }
226 NewMIs.push_back(MIB);
227}
228
229void
230AlphaInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
231 MachineBasicBlock::iterator MI,
232 unsigned DestReg, int FrameIdx,
233 const TargetRegisterClass *RC) const {
234 //cerr << "Trying to load " << getPrettyName(DestReg) << " to "
235 // << FrameIdx << "\n";
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000236 DebugLoc DL = DebugLoc::getUnknownLoc();
237 if (MI != MBB.end()) DL = MI->getDebugLoc();
238
Owen Andersonf6372aa2008-01-01 21:11:32 +0000239 if (RC == Alpha::F4RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000240 BuildMI(MBB, MI, DL, get(Alpha::LDS), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000241 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
242 else if (RC == Alpha::F8RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000243 BuildMI(MBB, MI, DL, get(Alpha::LDT), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000244 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
245 else if (RC == Alpha::GPRCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000246 BuildMI(MBB, MI, DL, get(Alpha::LDQ), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000247 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
248 else
249 abort();
250}
251
252void AlphaInstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
253 SmallVectorImpl<MachineOperand> &Addr,
254 const TargetRegisterClass *RC,
255 SmallVectorImpl<MachineInstr*> &NewMIs) const {
256 unsigned Opc = 0;
257 if (RC == Alpha::F4RCRegisterClass)
258 Opc = Alpha::LDS;
259 else if (RC == Alpha::F8RCRegisterClass)
260 Opc = Alpha::LDT;
261 else if (RC == Alpha::GPRCRegisterClass)
262 Opc = Alpha::LDQ;
263 else
264 abort();
Dale Johannesenc5b50512009-02-12 23:24:44 +0000265 DebugLoc DL = DebugLoc::getUnknownLoc();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000266 MachineInstrBuilder MIB =
Dale Johannesenc5b50512009-02-12 23:24:44 +0000267 BuildMI(MF, DL, get(Opc), DestReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000268 for (unsigned i = 0, e = Addr.size(); i != e; ++i) {
269 MachineOperand &MO = Addr[i];
Dan Gohmand735b802008-10-03 15:45:36 +0000270 if (MO.isReg())
Owen Andersonf6372aa2008-01-01 21:11:32 +0000271 MIB.addReg(MO.getReg(), MO.isDef(), MO.isImplicit());
272 else
273 MIB.addImm(MO.getImm());
274 }
275 NewMIs.push_back(MIB);
276}
277
Dan Gohmanc54baa22008-12-03 18:43:12 +0000278MachineInstr *AlphaInstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
279 MachineInstr *MI,
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000280 const SmallVectorImpl<unsigned> &Ops,
Dan Gohmanc54baa22008-12-03 18:43:12 +0000281 int FrameIndex) const {
Owen Anderson43dbe052008-01-07 01:35:02 +0000282 if (Ops.size() != 1) return NULL;
283
284 // Make sure this is a reg-reg copy.
285 unsigned Opc = MI->getOpcode();
286
287 MachineInstr *NewMI = NULL;
288 switch(Opc) {
289 default:
290 break;
291 case Alpha::BISr:
292 case Alpha::CPYSS:
293 case Alpha::CPYST:
294 if (MI->getOperand(1).getReg() == MI->getOperand(2).getReg()) {
295 if (Ops[0] == 0) { // move -> store
296 unsigned InReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000297 bool isKill = MI->getOperand(1).isKill();
Owen Anderson43dbe052008-01-07 01:35:02 +0000298 Opc = (Opc == Alpha::BISr) ? Alpha::STQ :
299 ((Opc == Alpha::CPYSS) ? Alpha::STS : Alpha::STT);
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000300 NewMI = BuildMI(MF, MI->getDebugLoc(), get(Opc))
301 .addReg(InReg, false, false, isKill)
Evan Cheng9f1c8312008-07-03 09:09:37 +0000302 .addFrameIndex(FrameIndex)
Owen Anderson43dbe052008-01-07 01:35:02 +0000303 .addReg(Alpha::F31);
304 } else { // load -> move
305 unsigned OutReg = MI->getOperand(0).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000306 bool isDead = MI->getOperand(0).isDead();
Owen Anderson43dbe052008-01-07 01:35:02 +0000307 Opc = (Opc == Alpha::BISr) ? Alpha::LDQ :
308 ((Opc == Alpha::CPYSS) ? Alpha::LDS : Alpha::LDT);
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000309 NewMI = BuildMI(MF, MI->getDebugLoc(), get(Opc))
310 .addReg(OutReg, true, false, false, isDead)
Evan Cheng9f1c8312008-07-03 09:09:37 +0000311 .addFrameIndex(FrameIndex)
Owen Anderson43dbe052008-01-07 01:35:02 +0000312 .addReg(Alpha::F31);
313 }
314 }
315 break;
316 }
Evan Cheng9f1c8312008-07-03 09:09:37 +0000317 return NewMI;
Owen Anderson43dbe052008-01-07 01:35:02 +0000318}
319
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000320static unsigned AlphaRevCondCode(unsigned Opcode) {
321 switch (Opcode) {
322 case Alpha::BEQ: return Alpha::BNE;
323 case Alpha::BNE: return Alpha::BEQ;
324 case Alpha::BGE: return Alpha::BLT;
325 case Alpha::BGT: return Alpha::BLE;
326 case Alpha::BLE: return Alpha::BGT;
327 case Alpha::BLT: return Alpha::BGE;
328 case Alpha::BLBC: return Alpha::BLBS;
329 case Alpha::BLBS: return Alpha::BLBC;
330 case Alpha::FBEQ: return Alpha::FBNE;
331 case Alpha::FBNE: return Alpha::FBEQ;
332 case Alpha::FBGE: return Alpha::FBLT;
333 case Alpha::FBGT: return Alpha::FBLE;
334 case Alpha::FBLE: return Alpha::FBGT;
335 case Alpha::FBLT: return Alpha::FBGE;
336 default:
337 assert(0 && "Unknown opcode");
338 }
Chris Lattnerd27c9912008-03-30 18:22:13 +0000339 return 0; // Not reached
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000340}
341
342// Branch analysis.
343bool AlphaInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000344 MachineBasicBlock *&FBB,
345 SmallVectorImpl<MachineOperand> &Cond,
346 bool AllowModify) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000347 // If the block has no terminators, it just falls into the block after it.
348 MachineBasicBlock::iterator I = MBB.end();
Evan Chengbfd2ec42007-06-08 21:59:56 +0000349 if (I == MBB.begin() || !isUnpredicatedTerminator(--I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000350 return false;
351
352 // Get the last instruction in the block.
353 MachineInstr *LastInst = I;
354
355 // If there is only one terminator instruction, process it.
Evan Chengbfd2ec42007-06-08 21:59:56 +0000356 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000357 if (LastInst->getOpcode() == Alpha::BR) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000358 TBB = LastInst->getOperand(0).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000359 return false;
360 } else if (LastInst->getOpcode() == Alpha::COND_BRANCH_I ||
361 LastInst->getOpcode() == Alpha::COND_BRANCH_F) {
362 // Block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000363 TBB = LastInst->getOperand(2).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000364 Cond.push_back(LastInst->getOperand(0));
365 Cond.push_back(LastInst->getOperand(1));
366 return false;
367 }
368 // Otherwise, don't know what this is.
369 return true;
370 }
371
372 // Get the instruction before it if it's a terminator.
373 MachineInstr *SecondLastInst = I;
374
375 // If there are three terminators, we don't know what sort of block this is.
376 if (SecondLastInst && I != MBB.begin() &&
Evan Chengbfd2ec42007-06-08 21:59:56 +0000377 isUnpredicatedTerminator(--I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000378 return true;
379
380 // If the block ends with Alpha::BR and Alpha::COND_BRANCH_*, handle it.
381 if ((SecondLastInst->getOpcode() == Alpha::COND_BRANCH_I ||
382 SecondLastInst->getOpcode() == Alpha::COND_BRANCH_F) &&
383 LastInst->getOpcode() == Alpha::BR) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000384 TBB = SecondLastInst->getOperand(2).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000385 Cond.push_back(SecondLastInst->getOperand(0));
386 Cond.push_back(SecondLastInst->getOperand(1));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000387 FBB = LastInst->getOperand(0).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000388 return false;
389 }
390
Dale Johannesen13e8b512007-06-13 17:59:52 +0000391 // If the block ends with two Alpha::BRs, handle it. The second one is not
392 // executed, so remove it.
393 if (SecondLastInst->getOpcode() == Alpha::BR &&
394 LastInst->getOpcode() == Alpha::BR) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000395 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000396 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000397 if (AllowModify)
398 I->eraseFromParent();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000399 return false;
400 }
401
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000402 // Otherwise, can't handle this.
403 return true;
404}
405
Evan Chengb5cdaa22007-05-18 00:05:48 +0000406unsigned AlphaInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000407 MachineBasicBlock::iterator I = MBB.end();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000408 if (I == MBB.begin()) return 0;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000409 --I;
410 if (I->getOpcode() != Alpha::BR &&
411 I->getOpcode() != Alpha::COND_BRANCH_I &&
412 I->getOpcode() != Alpha::COND_BRANCH_F)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000413 return 0;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000414
415 // Remove the branch.
416 I->eraseFromParent();
417
418 I = MBB.end();
419
Evan Chengb5cdaa22007-05-18 00:05:48 +0000420 if (I == MBB.begin()) return 1;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000421 --I;
422 if (I->getOpcode() != Alpha::COND_BRANCH_I &&
423 I->getOpcode() != Alpha::COND_BRANCH_F)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000424 return 1;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000425
426 // Remove the branch.
427 I->eraseFromParent();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000428 return 2;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000429}
430
431void AlphaInstrInfo::insertNoop(MachineBasicBlock &MBB,
432 MachineBasicBlock::iterator MI) const {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000433 DebugLoc DL = DebugLoc::getUnknownLoc();
434 if (MI != MBB.end()) DL = MI->getDebugLoc();
435 BuildMI(MBB, MI, DL, get(Alpha::BISr), Alpha::R31)
436 .addReg(Alpha::R31)
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000437 .addReg(Alpha::R31);
438}
439
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000440bool AlphaInstrInfo::BlockHasNoFallThrough(const MachineBasicBlock &MBB) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000441 if (MBB.empty()) return false;
442
443 switch (MBB.back().getOpcode()) {
Evan Cheng126f17a2007-05-21 18:44:17 +0000444 case Alpha::RETDAG: // Return.
445 case Alpha::RETDAGp:
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000446 case Alpha::BR: // Uncond branch.
447 case Alpha::JMP: // Indirect branch.
448 return true;
449 default: return false;
450 }
451}
452bool AlphaInstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +0000453ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000454 assert(Cond.size() == 2 && "Invalid Alpha branch opcode!");
455 Cond[0].setImm(AlphaRevCondCode(Cond[0].getImm()));
456 return false;
457}
458