blob: 9e4bc0c273f7d45b04e298f68e204f1ff2622a27 [file] [log] [blame]
Chris Lattnerbc40e892003-01-13 20:01:16 +00001//===-- PhiElimination.cpp - Eliminate PHI nodes by inserting copies ------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattnerbc40e892003-01-13 20:01:16 +00009//
10// This pass eliminates machine instruction PHI nodes by inserting copy
11// instructions. This destroys SSA information, but is the desired input for
12// some register allocators.
13//
14//===----------------------------------------------------------------------===//
15
Chris Lattnercd3245a2006-12-19 22:41:21 +000016#define DEBUG_TYPE "phielim"
Lang Hamesfae02a22009-07-21 23:47:33 +000017#include "PHIElimination.h"
Misha Brukmand7a10c82005-05-05 23:45:17 +000018#include "llvm/CodeGen/LiveVariables.h"
Chris Lattner0742b592004-02-23 18:38:20 +000019#include "llvm/CodeGen/Passes.h"
Jakob Stoklund Olesen9aebb612009-11-14 00:38:06 +000020#include "llvm/CodeGen/MachineDominators.h"
Chris Lattnerbc40e892003-01-13 20:01:16 +000021#include "llvm/CodeGen/MachineInstr.h"
Evan Chengf870fbc2008-04-11 17:54:45 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner518bb532010-02-09 19:54:29 +000024#include "llvm/Target/TargetInstrInfo.h"
Jakob Stoklund Olesen3e204752009-11-11 19:31:31 +000025#include "llvm/Function.h"
Chris Lattnerbc40e892003-01-13 20:01:16 +000026#include "llvm/Target/TargetMachine.h"
Evan Cheng576a2702008-04-03 16:38:20 +000027#include "llvm/ADT/SmallPtrSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000028#include "llvm/ADT/STLExtras.h"
Chris Lattner6db07562005-10-03 07:22:07 +000029#include "llvm/ADT/Statistic.h"
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +000030#include "llvm/Support/CommandLine.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000031#include "llvm/Support/Compiler.h"
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +000032#include "llvm/Support/Debug.h"
Chris Lattner6db07562005-10-03 07:22:07 +000033#include <algorithm>
Evan Cheng10883172008-04-02 17:23:50 +000034#include <map>
Chris Lattner0742b592004-02-23 18:38:20 +000035using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000036
Chris Lattnercd3245a2006-12-19 22:41:21 +000037STATISTIC(NumAtomic, "Number of atomic phis lowered");
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +000038STATISTIC(NumSplits, "Number of critical edges split on demand");
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +000039STATISTIC(NumReused, "Number of reused lowered phis");
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +000040
Lang Hamesfae02a22009-07-21 23:47:33 +000041char PHIElimination::ID = 0;
42static RegisterPass<PHIElimination>
Dan Gohman844731a2008-05-13 00:00:25 +000043X("phi-node-elimination", "Eliminate PHI nodes for register allocation");
44
Dan Gohman6ddba2b2008-05-13 02:05:11 +000045const PassInfo *const llvm::PHIEliminationID = &X;
Chris Lattnerbc40e892003-01-13 20:01:16 +000046
Lang Hamesfae02a22009-07-21 23:47:33 +000047void llvm::PHIElimination::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000048 AU.addPreserved<LiveVariables>();
Jakob Stoklund Olesen9aebb612009-11-14 00:38:06 +000049 AU.addPreserved<MachineDominatorTree>();
Jakob Stoklund Olesen0257dd32009-11-18 18:01:35 +000050 // rdar://7401784 This would be nice:
51 // AU.addPreservedID(MachineLoopInfoID);
Dan Gohman845012e2009-07-31 23:37:33 +000052 MachineFunctionPass::getAnalysisUsage(AU);
53}
Lang Hamesfae02a22009-07-21 23:47:33 +000054
55bool llvm::PHIElimination::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng576a2702008-04-03 16:38:20 +000056 MRI = &Fn.getRegInfo();
57
Evan Cheng576a2702008-04-03 16:38:20 +000058 bool Changed = false;
59
Jakob Stoklund Olesen3e204752009-11-11 19:31:31 +000060 // Split critical edges to help the coalescer
Jakob Stoklund Olesen0257dd32009-11-18 18:01:35 +000061 if (LiveVariables *LV = getAnalysisIfAvailable<LiveVariables>())
Jakob Stoklund Olesen3e204752009-11-11 19:31:31 +000062 for (MachineFunction::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
Jakob Stoklund Olesen0257dd32009-11-18 18:01:35 +000063 Changed |= SplitPHIEdges(Fn, *I, *LV);
Jakob Stoklund Olesen3e204752009-11-11 19:31:31 +000064
65 // Populate VRegPHIUseCount
66 analyzePHINodes(Fn);
67
Evan Cheng576a2702008-04-03 16:38:20 +000068 // Eliminate PHI instructions by inserting copies into predecessor blocks.
69 for (MachineFunction::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
70 Changed |= EliminatePHINodes(Fn, *I);
71
72 // Remove dead IMPLICIT_DEF instructions.
Bill Wendling3de82492009-12-17 23:42:32 +000073 for (SmallPtrSet<MachineInstr*, 4>::iterator I = ImpDefs.begin(),
Evan Cheng576a2702008-04-03 16:38:20 +000074 E = ImpDefs.end(); I != E; ++I) {
75 MachineInstr *DefMI = *I;
76 unsigned DefReg = DefMI->getOperand(0).getReg();
Evan Cheng1b38ec82008-06-19 01:21:26 +000077 if (MRI->use_empty(DefReg))
Evan Cheng576a2702008-04-03 16:38:20 +000078 DefMI->eraseFromParent();
79 }
80
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +000081 // Clean up the lowered PHI instructions.
82 for (LoweredPHIMap::iterator I = LoweredPHIs.begin(), E = LoweredPHIs.end();
83 I != E; ++I)
84 Fn.DeleteMachineInstr(I->first);
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +000085
Bill Wendling3de82492009-12-17 23:42:32 +000086 LoweredPHIs.clear();
Evan Cheng576a2702008-04-03 16:38:20 +000087 ImpDefs.clear();
88 VRegPHIUseCount.clear();
89 return Changed;
90}
91
Chris Lattnerbc40e892003-01-13 20:01:16 +000092/// EliminatePHINodes - Eliminate phi nodes by inserting copy instructions in
93/// predecessor basic blocks.
94///
Lang Hamesfae02a22009-07-21 23:47:33 +000095bool llvm::PHIElimination::EliminatePHINodes(MachineFunction &MF,
96 MachineBasicBlock &MBB) {
Chris Lattner518bb532010-02-09 19:54:29 +000097 if (MBB.empty() || !MBB.front().isPHI())
Chris Lattner53a79aa2005-10-03 04:47:08 +000098 return false; // Quick exit for basic blocks without PHIs.
Chris Lattnerbc40e892003-01-13 20:01:16 +000099
Chris Lattner791f8962004-05-10 18:47:18 +0000100 // Get an iterator to the first instruction after the last PHI node (this may
Chris Lattner53a79aa2005-10-03 04:47:08 +0000101 // also be the end of the basic block).
Duncan Sandsa5fec0d2009-03-17 09:46:22 +0000102 MachineBasicBlock::iterator AfterPHIsIt = SkipPHIsAndLabels(MBB, MBB.begin());
Chris Lattner791f8962004-05-10 18:47:18 +0000103
Chris Lattner518bb532010-02-09 19:54:29 +0000104 while (MBB.front().isPHI())
Bill Wendlingca756d22006-09-28 07:10:24 +0000105 LowerAtomicPHINode(MBB, AfterPHIsIt);
106
Chris Lattner53a79aa2005-10-03 04:47:08 +0000107 return true;
108}
Misha Brukmanedf128a2005-04-21 22:36:52 +0000109
Evan Cheng1b38ec82008-06-19 01:21:26 +0000110/// isSourceDefinedByImplicitDef - Return true if all sources of the phi node
111/// are implicit_def's.
Bill Wendlingae94dda2008-05-12 22:15:05 +0000112static bool isSourceDefinedByImplicitDef(const MachineInstr *MPhi,
Evan Cheng1b38ec82008-06-19 01:21:26 +0000113 const MachineRegisterInfo *MRI) {
Evan Chengb3e0a6d2008-05-10 00:17:50 +0000114 for (unsigned i = 1; i != MPhi->getNumOperands(); i += 2) {
115 unsigned SrcReg = MPhi->getOperand(i).getReg();
Bill Wendlingae94dda2008-05-12 22:15:05 +0000116 const MachineInstr *DefMI = MRI->getVRegDef(SrcReg);
Chris Lattner518bb532010-02-09 19:54:29 +0000117 if (!DefMI || !DefMI->isImplicitDef())
Evan Chengb3e0a6d2008-05-10 00:17:50 +0000118 return false;
119 }
120 return true;
Evan Chengf870fbc2008-04-11 17:54:45 +0000121}
122
Jakob Stoklund Olesen12222872009-11-13 21:56:15 +0000123// FindCopyInsertPoint - Find a safe place in MBB to insert a copy from SrcReg
124// when following the CFG edge to SuccMBB. This needs to be after any def of
125// SrcReg, but before any subsequent point where control flow might jump out of
126// the basic block.
Lang Hamesfae02a22009-07-21 23:47:33 +0000127MachineBasicBlock::iterator
128llvm::PHIElimination::FindCopyInsertPoint(MachineBasicBlock &MBB,
Jakob Stoklund Olesen12222872009-11-13 21:56:15 +0000129 MachineBasicBlock &SuccMBB,
Lang Hamesfae02a22009-07-21 23:47:33 +0000130 unsigned SrcReg) {
Duncan Sandsa5fec0d2009-03-17 09:46:22 +0000131 // Handle the trivial case trivially.
132 if (MBB.empty())
133 return MBB.begin();
Evan Chengfc0b80d2009-03-13 22:59:14 +0000134
Jakob Stoklund Olesen12222872009-11-13 21:56:15 +0000135 // Usually, we just want to insert the copy before the first terminator
136 // instruction. However, for the edge going to a landing pad, we must insert
137 // the copy before the call/invoke instruction.
138 if (!SuccMBB.isLandingPad())
Duncan Sandsa5fec0d2009-03-17 09:46:22 +0000139 return MBB.getFirstTerminator();
140
Lang Hamesb126d052009-11-16 02:00:09 +0000141 // Discover any defs/uses in this basic block.
Duncan Sandsa5fec0d2009-03-17 09:46:22 +0000142 SmallPtrSet<MachineInstr*, 8> DefUsesInMBB;
Lang Hamesb126d052009-11-16 02:00:09 +0000143 for (MachineRegisterInfo::reg_iterator RI = MRI->reg_begin(SrcReg),
144 RE = MRI->reg_end(); RI != RE; ++RI) {
Duncan Sandsa5fec0d2009-03-17 09:46:22 +0000145 MachineInstr *DefUseMI = &*RI;
146 if (DefUseMI->getParent() == &MBB)
147 DefUsesInMBB.insert(DefUseMI);
Evan Chengfc0b80d2009-03-13 22:59:14 +0000148 }
149
Duncan Sandsa5fec0d2009-03-17 09:46:22 +0000150 MachineBasicBlock::iterator InsertPoint;
151 if (DefUsesInMBB.empty()) {
Jakob Stoklund Olesen12222872009-11-13 21:56:15 +0000152 // No defs. Insert the copy at the start of the basic block.
Duncan Sandsa5fec0d2009-03-17 09:46:22 +0000153 InsertPoint = MBB.begin();
154 } else if (DefUsesInMBB.size() == 1) {
Lang Hamesb126d052009-11-16 02:00:09 +0000155 // Insert the copy immediately after the def/use.
Duncan Sandsa5fec0d2009-03-17 09:46:22 +0000156 InsertPoint = *DefUsesInMBB.begin();
157 ++InsertPoint;
158 } else {
Lang Hamesb126d052009-11-16 02:00:09 +0000159 // Insert the copy immediately after the last def/use.
Duncan Sandsa5fec0d2009-03-17 09:46:22 +0000160 InsertPoint = MBB.end();
161 while (!DefUsesInMBB.count(&*--InsertPoint)) {}
162 ++InsertPoint;
Evan Chengfc0b80d2009-03-13 22:59:14 +0000163 }
Duncan Sandsa5fec0d2009-03-17 09:46:22 +0000164
165 // Make sure the copy goes after any phi nodes however.
166 return SkipPHIsAndLabels(MBB, InsertPoint);
Evan Chengfc0b80d2009-03-13 22:59:14 +0000167}
168
Chris Lattner53a79aa2005-10-03 04:47:08 +0000169/// LowerAtomicPHINode - Lower the PHI node at the top of the specified block,
170/// under the assuption that it needs to be lowered in a way that supports
171/// atomic execution of PHIs. This lowering method is always correct all of the
172/// time.
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000173///
Lang Hamesfae02a22009-07-21 23:47:33 +0000174void llvm::PHIElimination::LowerAtomicPHINode(
175 MachineBasicBlock &MBB,
176 MachineBasicBlock::iterator AfterPHIsIt) {
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000177 ++NumAtomic;
Chris Lattner53a79aa2005-10-03 04:47:08 +0000178 // Unlink the PHI node from the basic block, but don't delete the PHI yet.
179 MachineInstr *MPhi = MBB.remove(MBB.begin());
Chris Lattnerbc40e892003-01-13 20:01:16 +0000180
Evan Chengf870fbc2008-04-11 17:54:45 +0000181 unsigned NumSrcs = (MPhi->getNumOperands() - 1) / 2;
Chris Lattner53a79aa2005-10-03 04:47:08 +0000182 unsigned DestReg = MPhi->getOperand(0).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000183 bool isDead = MPhi->getOperand(0).isDead();
Misha Brukmanedf128a2005-04-21 22:36:52 +0000184
Bill Wendlingca756d22006-09-28 07:10:24 +0000185 // Create a new register for the incoming PHI arguments.
Chris Lattner53a79aa2005-10-03 04:47:08 +0000186 MachineFunction &MF = *MBB.getParent();
Chris Lattner84bc5422007-12-31 04:13:23 +0000187 const TargetRegisterClass *RC = MF.getRegInfo().getRegClass(DestReg);
Evan Cheng9f1c8312008-07-03 09:09:37 +0000188 unsigned IncomingReg = 0;
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000189 bool reusedIncoming = false; // Is IncomingReg reused from an earlier PHI?
Chris Lattnerbc40e892003-01-13 20:01:16 +0000190
Bill Wendlingae94dda2008-05-12 22:15:05 +0000191 // Insert a register to register copy at the top of the current block (but
Chris Lattner53a79aa2005-10-03 04:47:08 +0000192 // after any remaining phi nodes) which copies the new incoming register
193 // into the phi node destination.
Owen Andersond10fd972007-12-31 06:32:00 +0000194 const TargetInstrInfo *TII = MF.getTarget().getInstrInfo();
Evan Chengb3e0a6d2008-05-10 00:17:50 +0000195 if (isSourceDefinedByImplicitDef(MPhi, MRI))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000196 // If all sources of a PHI node are implicit_def, just emit an
197 // implicit_def instead of a copy.
Bill Wendlingd62e06c2009-02-03 02:29:34 +0000198 BuildMI(MBB, AfterPHIsIt, MPhi->getDebugLoc(),
Chris Lattner518bb532010-02-09 19:54:29 +0000199 TII->get(TargetOpcode::IMPLICIT_DEF), DestReg);
Evan Cheng9f1c8312008-07-03 09:09:37 +0000200 else {
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000201 // Can we reuse an earlier PHI node? This only happens for critical edges,
202 // typically those created by tail duplication.
203 unsigned &entry = LoweredPHIs[MPhi];
204 if (entry) {
205 // An identical PHI node was already lowered. Reuse the incoming register.
206 IncomingReg = entry;
207 reusedIncoming = true;
208 ++NumReused;
David Greenef7882972010-01-05 01:24:24 +0000209 DEBUG(dbgs() << "Reusing %reg" << IncomingReg << " for " << *MPhi);
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000210 } else {
211 entry = IncomingReg = MF.getRegInfo().createVirtualRegister(RC);
212 }
Evan Chengf870fbc2008-04-11 17:54:45 +0000213 TII->copyRegToReg(MBB, AfterPHIsIt, DestReg, IncomingReg, RC, RC);
Evan Cheng9f1c8312008-07-03 09:09:37 +0000214 }
Chris Lattner53a79aa2005-10-03 04:47:08 +0000215
Bill Wendlingae94dda2008-05-12 22:15:05 +0000216 // Update live variable information if there is any.
Duncan Sands1465d612009-01-28 13:14:17 +0000217 LiveVariables *LV = getAnalysisIfAvailable<LiveVariables>();
Chris Lattner53a79aa2005-10-03 04:47:08 +0000218 if (LV) {
219 MachineInstr *PHICopy = prior(AfterPHIsIt);
220
Evan Cheng9f1c8312008-07-03 09:09:37 +0000221 if (IncomingReg) {
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000222 LiveVariables::VarInfo &VI = LV->getVarInfo(IncomingReg);
223
Evan Cheng9f1c8312008-07-03 09:09:37 +0000224 // Increment use count of the newly created virtual register.
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000225 VI.NumUses++;
226
227 // When we are reusing the incoming register, it may already have been
228 // killed in this block. The old kill will also have been inserted at
229 // AfterPHIsIt, so it appears before the current PHICopy.
230 if (reusedIncoming)
231 if (MachineInstr *OldKill = VI.findKill(&MBB)) {
David Greenef7882972010-01-05 01:24:24 +0000232 DEBUG(dbgs() << "Remove old kill from " << *OldKill);
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000233 LV->removeVirtualRegisterKilled(IncomingReg, OldKill);
234 DEBUG(MBB.dump());
235 }
Evan Cheng3fefc182007-04-18 00:36:11 +0000236
Evan Cheng9f1c8312008-07-03 09:09:37 +0000237 // Add information to LiveVariables to know that the incoming value is
238 // killed. Note that because the value is defined in several places (once
239 // each for each incoming block), the "def" block and instruction fields
240 // for the VarInfo is not filled in.
241 LV->addVirtualRegisterKilled(IncomingReg, PHICopy);
Evan Cheng9f1c8312008-07-03 09:09:37 +0000242 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000243
Bill Wendlingae94dda2008-05-12 22:15:05 +0000244 // Since we are going to be deleting the PHI node, if it is the last use of
245 // any registers, or if the value itself is dead, we need to move this
Chris Lattner53a79aa2005-10-03 04:47:08 +0000246 // information over to the new copy we just inserted.
Chris Lattner53a79aa2005-10-03 04:47:08 +0000247 LV->removeVirtualRegistersKilled(MPhi);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000248
Chris Lattner6db07562005-10-03 07:22:07 +0000249 // If the result is dead, update LV.
Evan Cheng9f1c8312008-07-03 09:09:37 +0000250 if (isDead) {
Chris Lattner6db07562005-10-03 07:22:07 +0000251 LV->addVirtualRegisterDead(DestReg, PHICopy);
Evan Cheng9f1c8312008-07-03 09:09:37 +0000252 LV->removeVirtualRegisterDead(DestReg, MPhi);
Chris Lattner53a79aa2005-10-03 04:47:08 +0000253 }
254 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000255
Bill Wendlingae94dda2008-05-12 22:15:05 +0000256 // Adjust the VRegPHIUseCount map to account for the removal of this PHI node.
Chris Lattner53a79aa2005-10-03 04:47:08 +0000257 for (unsigned i = 1; i != MPhi->getNumOperands(); i += 2)
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000258 --VRegPHIUseCount[BBVRegPair(MPhi->getOperand(i+1).getMBB()->getNumber(),
Chris Lattner8aa797a2007-12-30 23:10:15 +0000259 MPhi->getOperand(i).getReg())];
Chris Lattner572c7702003-05-12 14:28:28 +0000260
Bill Wendlingae94dda2008-05-12 22:15:05 +0000261 // Now loop over all of the incoming arguments, changing them to copy into the
262 // IncomingReg register in the corresponding predecessor basic block.
Evan Cheng576a2702008-04-03 16:38:20 +0000263 SmallPtrSet<MachineBasicBlock*, 8> MBBsInsertedInto;
Evan Chengf870fbc2008-04-11 17:54:45 +0000264 for (int i = NumSrcs - 1; i >= 0; --i) {
265 unsigned SrcReg = MPhi->getOperand(i*2+1).getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000266 assert(TargetRegisterInfo::isVirtualRegister(SrcReg) &&
Chris Lattner6db07562005-10-03 07:22:07 +0000267 "Machine PHI Operands must all be virtual registers!");
Chris Lattner53a79aa2005-10-03 04:47:08 +0000268
Lang Hames287b8b02009-07-23 04:34:03 +0000269 // Get the MachineBasicBlock equivalent of the BasicBlock that is the source
270 // path the PHI.
271 MachineBasicBlock &opBlock = *MPhi->getOperand(i*2+2).getMBB();
272
Bill Wendlingae94dda2008-05-12 22:15:05 +0000273 // If source is defined by an implicit def, there is no need to insert a
Evan Cheng9f1c8312008-07-03 09:09:37 +0000274 // copy.
Evan Cheng576a2702008-04-03 16:38:20 +0000275 MachineInstr *DefMI = MRI->getVRegDef(SrcReg);
Chris Lattner518bb532010-02-09 19:54:29 +0000276 if (DefMI->isImplicitDef()) {
Evan Cheng576a2702008-04-03 16:38:20 +0000277 ImpDefs.insert(DefMI);
278 continue;
279 }
280
Chris Lattner53a79aa2005-10-03 04:47:08 +0000281 // Check to make sure we haven't already emitted the copy for this block.
Bill Wendlingae94dda2008-05-12 22:15:05 +0000282 // This can happen because PHI nodes may have multiple entries for the same
283 // basic block.
Evan Cheng576a2702008-04-03 16:38:20 +0000284 if (!MBBsInsertedInto.insert(&opBlock))
Chris Lattner6db07562005-10-03 07:22:07 +0000285 continue; // If the copy has already been emitted, we're done.
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000286
Bill Wendlingae94dda2008-05-12 22:15:05 +0000287 // Find a safe location to insert the copy, this may be the first terminator
288 // in the block (or end()).
Jakob Stoklund Olesen12222872009-11-13 21:56:15 +0000289 MachineBasicBlock::iterator InsertPos =
290 FindCopyInsertPoint(opBlock, MBB, SrcReg);
Evan Chengfc0b80d2009-03-13 22:59:14 +0000291
Chris Lattner6db07562005-10-03 07:22:07 +0000292 // Insert the copy.
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000293 if (!reusedIncoming && IncomingReg)
294 TII->copyRegToReg(opBlock, InsertPos, IncomingReg, SrcReg, RC, RC);
Chris Lattner53a79aa2005-10-03 04:47:08 +0000295
Chris Lattner6db07562005-10-03 07:22:07 +0000296 // Now update live variable information if we have it. Otherwise we're done
297 if (!LV) continue;
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000298
Bill Wendlingae94dda2008-05-12 22:15:05 +0000299 // We want to be able to insert a kill of the register if this PHI (aka, the
300 // copy we just inserted) is the last use of the source value. Live
301 // variable analysis conservatively handles this by saying that the value is
302 // live until the end of the block the PHI entry lives in. If the value
303 // really is dead at the PHI copy, there will be no successor blocks which
304 // have the value live-in.
Chris Lattner6db07562005-10-03 07:22:07 +0000305
Bill Wendlingae94dda2008-05-12 22:15:05 +0000306 // Also check to see if this register is in use by another PHI node which
307 // has not yet been eliminated. If so, it will be killed at an appropriate
308 // point later.
Chris Lattner6db07562005-10-03 07:22:07 +0000309
310 // Is it used by any PHI instructions in this block?
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000311 bool ValueIsUsed = VRegPHIUseCount[BBVRegPair(opBlock.getNumber(), SrcReg)];
Chris Lattner6db07562005-10-03 07:22:07 +0000312
Bill Wendlingae94dda2008-05-12 22:15:05 +0000313 // Okay, if we now know that the value is not live out of the block, we can
314 // add a kill marker in this block saying that it kills the incoming value!
Jakob Stoklund Olesen8f722352009-12-01 17:13:31 +0000315 if (!ValueIsUsed && !LV->isLiveOut(SrcReg, opBlock)) {
Chris Lattner2adfa7e2006-01-04 07:12:21 +0000316 // In our final twist, we have to decide which instruction kills the
Bill Wendlingae94dda2008-05-12 22:15:05 +0000317 // register. In most cases this is the copy, however, the first
Chris Lattner2adfa7e2006-01-04 07:12:21 +0000318 // terminator instruction at the end of the block may also use the value.
319 // In this case, we should mark *it* as being the killing block, not the
320 // copy.
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000321 MachineBasicBlock::iterator KillInst;
Evan Cheng576a2702008-04-03 16:38:20 +0000322 MachineBasicBlock::iterator Term = opBlock.getFirstTerminator();
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000323 if (Term != opBlock.end() && Term->readsRegister(SrcReg)) {
324 KillInst = Term;
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000325
Chris Lattner2adfa7e2006-01-04 07:12:21 +0000326 // Check that no other terminators use values.
327#ifndef NDEBUG
Chris Lattner7896c9f2009-12-03 00:50:42 +0000328 for (MachineBasicBlock::iterator TI = llvm::next(Term);
329 TI != opBlock.end(); ++TI) {
Evan Cheng576a2702008-04-03 16:38:20 +0000330 assert(!TI->readsRegister(SrcReg) &&
Chris Lattner2adfa7e2006-01-04 07:12:21 +0000331 "Terminator instructions cannot use virtual registers unless"
332 "they are the first terminator in a block!");
333 }
334#endif
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000335 } else if (reusedIncoming || !IncomingReg) {
336 // We may have to rewind a bit if we didn't insert a copy this time.
337 KillInst = Term;
338 while (KillInst != opBlock.begin())
339 if ((--KillInst)->readsRegister(SrcReg))
340 break;
341 } else {
342 // We just inserted this copy.
343 KillInst = prior(InsertPos);
Chris Lattner2adfa7e2006-01-04 07:12:21 +0000344 }
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000345 assert(KillInst->readsRegister(SrcReg) && "Cannot find kill instruction");
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000346
Chris Lattner2adfa7e2006-01-04 07:12:21 +0000347 // Finally, mark it killed.
348 LV->addVirtualRegisterKilled(SrcReg, KillInst);
Chris Lattner6db07562005-10-03 07:22:07 +0000349
350 // This vreg no longer lives all of the way through opBlock.
351 unsigned opBlockNum = opBlock.getNumber();
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000352 LV->getVarInfo(SrcReg).AliveBlocks.reset(opBlockNum);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000353 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000354 }
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000355
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000356 // Really delete the PHI instruction now, if it is not in the LoweredPHIs map.
357 if (reusedIncoming || !IncomingReg)
358 MF.DeleteMachineInstr(MPhi);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000359}
Bill Wendlingca756d22006-09-28 07:10:24 +0000360
361/// analyzePHINodes - Gather information about the PHI nodes in here. In
362/// particular, we want to map the number of uses of a virtual register which is
363/// used in a PHI node. We map that to the BB the vreg is coming from. This is
364/// used later to determine when the vreg is killed in the BB.
365///
Lang Hamesfae02a22009-07-21 23:47:33 +0000366void llvm::PHIElimination::analyzePHINodes(const MachineFunction& Fn) {
Bill Wendlingca756d22006-09-28 07:10:24 +0000367 for (MachineFunction::const_iterator I = Fn.begin(), E = Fn.end();
368 I != E; ++I)
369 for (MachineBasicBlock::const_iterator BBI = I->begin(), BBE = I->end();
Chris Lattner518bb532010-02-09 19:54:29 +0000370 BBI != BBE && BBI->isPHI(); ++BBI)
Bill Wendlingca756d22006-09-28 07:10:24 +0000371 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2)
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000372 ++VRegPHIUseCount[BBVRegPair(BBI->getOperand(i+1).getMBB()->getNumber(),
Chris Lattner8aa797a2007-12-30 23:10:15 +0000373 BBI->getOperand(i).getReg())];
Bill Wendlingca756d22006-09-28 07:10:24 +0000374}
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000375
Jakob Stoklund Olesen3e204752009-11-11 19:31:31 +0000376bool llvm::PHIElimination::SplitPHIEdges(MachineFunction &MF,
Jakob Stoklund Olesen0257dd32009-11-18 18:01:35 +0000377 MachineBasicBlock &MBB,
378 LiveVariables &LV) {
Chris Lattner518bb532010-02-09 19:54:29 +0000379 if (MBB.empty() || !MBB.front().isPHI() || MBB.isLandingPad())
Jakob Stoklund Olesen3e204752009-11-11 19:31:31 +0000380 return false; // Quick exit for basic blocks without PHIs.
Jakob Stoklund Olesen0257dd32009-11-18 18:01:35 +0000381
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000382 for (MachineBasicBlock::const_iterator BBI = MBB.begin(), BBE = MBB.end();
Chris Lattner518bb532010-02-09 19:54:29 +0000383 BBI != BBE && BBI->isPHI(); ++BBI) {
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000384 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2) {
385 unsigned Reg = BBI->getOperand(i).getReg();
386 MachineBasicBlock *PreMBB = BBI->getOperand(i+1).getMBB();
387 // We break edges when registers are live out from the predecessor block
Jakob Stoklund Olesen3e204752009-11-11 19:31:31 +0000388 // (not considering PHI nodes). If the register is live in to this block
389 // anyway, we would gain nothing from splitting.
Jakob Stoklund Olesen8f722352009-12-01 17:13:31 +0000390 if (!LV.isLiveIn(Reg, MBB) && LV.isLiveOut(Reg, *PreMBB))
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000391 SplitCriticalEdge(PreMBB, &MBB);
392 }
393 }
Jakob Stoklund Olesen3e204752009-11-11 19:31:31 +0000394 return true;
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000395}
396
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000397MachineBasicBlock *PHIElimination::SplitCriticalEdge(MachineBasicBlock *A,
398 MachineBasicBlock *B) {
399 assert(A && B && "Missing MBB end point");
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000400
401 MachineFunction *MF = A->getParent();
Jakob Stoklund Olesen5493aca2009-11-17 20:46:00 +0000402
403 // We may need to update A's terminator, but we can't do that if AnalyzeBranch
Jakob Stoklund Olesen5052c152009-11-18 00:02:18 +0000404 // fails. If A uses a jump table, we won't touch it.
405 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
406 MachineBasicBlock *TBB = 0, *FBB = 0;
407 SmallVector<MachineOperand, 4> Cond;
408 if (TII->AnalyzeBranch(*A, TBB, FBB, Cond))
409 return NULL;
Jakob Stoklund Olesen5493aca2009-11-17 20:46:00 +0000410
411 ++NumSplits;
412
Jakob Stoklund Olesen12222872009-11-13 21:56:15 +0000413 MachineBasicBlock *NMBB = MF->CreateMachineBasicBlock();
Chris Lattner7896c9f2009-12-03 00:50:42 +0000414 MF->insert(llvm::next(MachineFunction::iterator(A)), NMBB);
David Greenef7882972010-01-05 01:24:24 +0000415 DEBUG(dbgs() << "PHIElimination splitting critical edge:"
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000416 " BB#" << A->getNumber()
Daniel Dunbarbf4af352009-11-12 20:53:43 +0000417 << " -- BB#" << NMBB->getNumber()
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000418 << " -- BB#" << B->getNumber() << '\n');
419
420 A->ReplaceUsesOfBlockWith(B, NMBB);
Jakob Stoklund Olesen160069d2009-11-19 19:42:16 +0000421 A->updateTerminator();
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000422
Jakob Stoklund Olesen160069d2009-11-19 19:42:16 +0000423 // Insert unconditional "jump B" instruction in NMBB if necessary.
Jakob Stoklund Olesen3b6ced12009-11-14 00:38:13 +0000424 NMBB->addSuccessor(B);
Jakob Stoklund Olesen160069d2009-11-19 19:42:16 +0000425 if (!NMBB->isLayoutSuccessor(B)) {
426 Cond.clear();
427 MF->getTarget().getInstrInfo()->InsertBranch(*NMBB, B, NULL, Cond);
428 }
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000429
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000430 // Fix PHI nodes in B so they refer to NMBB instead of A
431 for (MachineBasicBlock::iterator i = B->begin(), e = B->end();
Chris Lattner518bb532010-02-09 19:54:29 +0000432 i != e && i->isPHI(); ++i)
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000433 for (unsigned ni = 1, ne = i->getNumOperands(); ni != ne; ni += 2)
Jakob Stoklund Olesen3e204752009-11-11 19:31:31 +0000434 if (i->getOperand(ni+1).getMBB() == A)
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000435 i->getOperand(ni+1).setMBB(NMBB);
Jakob Stoklund Olesen9aebb612009-11-14 00:38:06 +0000436
437 if (LiveVariables *LV=getAnalysisIfAvailable<LiveVariables>())
Jakob Stoklund Olesen323d8c32009-11-21 02:05:21 +0000438 LV->addNewBlock(NMBB, A, B);
Jakob Stoklund Olesen9aebb612009-11-14 00:38:06 +0000439
440 if (MachineDominatorTree *MDT=getAnalysisIfAvailable<MachineDominatorTree>())
441 MDT->addNewBlock(NMBB, A);
442
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000443 return NMBB;
444}
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000445
446unsigned
447PHIElimination::PHINodeTraits::getHashValue(const MachineInstr *MI) {
448 if (!MI || MI==getEmptyKey() || MI==getTombstoneKey())
449 return DenseMapInfo<MachineInstr*>::getHashValue(MI);
450 unsigned hash = 0;
451 for (unsigned ni = 1, ne = MI->getNumOperands(); ni != ne; ni += 2)
452 hash = hash*37 + DenseMapInfo<BBVRegPair>::
453 getHashValue(BBVRegPair(MI->getOperand(ni+1).getMBB()->getNumber(),
454 MI->getOperand(ni).getReg()));
455 return hash;
456}
457
458bool PHIElimination::PHINodeTraits::isEqual(const MachineInstr *LHS,
459 const MachineInstr *RHS) {
460 const MachineInstr *EmptyKey = getEmptyKey();
461 const MachineInstr *TombstoneKey = getTombstoneKey();
462 if (!LHS || !RHS || LHS==EmptyKey || RHS==EmptyKey ||
463 LHS==TombstoneKey || RHS==TombstoneKey)
464 return LHS==RHS;
465
466 unsigned ne = LHS->getNumOperands();
467 if (ne != RHS->getNumOperands())
468 return false;
469 // Ignore operand 0, the defined register.
470 for (unsigned ni = 1; ni != ne; ni += 2)
471 if (LHS->getOperand(ni).getReg() != RHS->getOperand(ni).getReg() ||
472 LHS->getOperand(ni+1).getMBB() != RHS->getOperand(ni+1).getMBB())
473 return false;
474 return true;
475}