Chris Lattner | a3b8b5c | 2004-07-23 17:56:30 +0000 | [diff] [blame] | 1 | //===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===// |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file implements the LiveInterval analysis pass which is used |
| 11 | // by the Linear Scan Register allocator. This pass linearizes the |
| 12 | // basic blocks of the function in DFS order and uses the |
| 13 | // LiveVariables pass to conservatively compute live intervals for |
| 14 | // each virtual and physical register. |
| 15 | // |
| 16 | //===----------------------------------------------------------------------===// |
| 17 | |
| 18 | #define DEBUG_TYPE "liveintervals" |
Chris Lattner | 3c3fe46 | 2005-09-21 04:19:09 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/LiveIntervalAnalysis.h" |
Misha Brukman | 08a6c76 | 2004-09-03 18:25:53 +0000 | [diff] [blame] | 20 | #include "VirtRegMap.h" |
Chris Lattner | 015959e | 2004-05-01 21:24:39 +0000 | [diff] [blame] | 21 | #include "llvm/Value.h" |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 22 | #include "llvm/Analysis/AliasAnalysis.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/LiveVariables.h" |
| 24 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineInstr.h" |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/MachineLoopInfo.h" |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineMemOperand.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/Passes.h" |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 31 | #include "llvm/CodeGen/PseudoSourceValue.h" |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 32 | #include "llvm/Target/TargetRegisterInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 33 | #include "llvm/Target/TargetInstrInfo.h" |
| 34 | #include "llvm/Target/TargetMachine.h" |
Owen Anderson | 95dad83 | 2008-10-07 20:22:28 +0000 | [diff] [blame] | 35 | #include "llvm/Target/TargetOptions.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 36 | #include "llvm/Support/CommandLine.h" |
| 37 | #include "llvm/Support/Debug.h" |
Torok Edwin | 7d696d8 | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 38 | #include "llvm/Support/ErrorHandling.h" |
| 39 | #include "llvm/Support/raw_ostream.h" |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 40 | #include "llvm/ADT/DepthFirstIterator.h" |
| 41 | #include "llvm/ADT/SmallSet.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 42 | #include "llvm/ADT/Statistic.h" |
| 43 | #include "llvm/ADT/STLExtras.h" |
Alkis Evlogimenos | 20aa474 | 2004-09-03 18:19:51 +0000 | [diff] [blame] | 44 | #include <algorithm> |
Lang Hames | f41538d | 2009-06-02 16:53:25 +0000 | [diff] [blame] | 45 | #include <limits> |
Jeff Cohen | 97af751 | 2006-12-02 02:22:01 +0000 | [diff] [blame] | 46 | #include <cmath> |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 47 | using namespace llvm; |
| 48 | |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 49 | // Hidden options for help debugging. |
| 50 | static cl::opt<bool> DisableReMat("disable-rematerialization", |
| 51 | cl::init(false), cl::Hidden); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 52 | |
Owen Anderson | ae339ba | 2008-08-19 00:17:30 +0000 | [diff] [blame] | 53 | static cl::opt<bool> EnableFastSpilling("fast-spill", |
| 54 | cl::init(false), cl::Hidden); |
| 55 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 56 | static cl::opt<bool> EarlyCoalescing("early-coalescing", cl::init(false)); |
| 57 | |
| 58 | static cl::opt<int> CoalescingLimit("early-coalescing-limit", |
| 59 | cl::init(-1), cl::Hidden); |
| 60 | |
| 61 | STATISTIC(numIntervals , "Number of original intervals"); |
| 62 | STATISTIC(numFolds , "Number of loads/stores folded into instructions"); |
| 63 | STATISTIC(numSplits , "Number of intervals split"); |
| 64 | STATISTIC(numCoalescing, "Number of early coalescing performed"); |
Chris Lattner | cd3245a | 2006-12-19 22:41:21 +0000 | [diff] [blame] | 65 | |
Devang Patel | 1997473 | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 66 | char LiveIntervals::ID = 0; |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 67 | static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis"); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 68 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 69 | void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const { |
Dan Gohman | 845012e | 2009-07-31 23:37:33 +0000 | [diff] [blame] | 70 | AU.setPreservesCFG(); |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 71 | AU.addRequired<AliasAnalysis>(); |
| 72 | AU.addPreserved<AliasAnalysis>(); |
David Greene | 2513330 | 2007-06-08 17:18:56 +0000 | [diff] [blame] | 73 | AU.addPreserved<LiveVariables>(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 74 | AU.addRequired<LiveVariables>(); |
Bill Wendling | 67d65bb | 2008-01-04 20:54:55 +0000 | [diff] [blame] | 75 | AU.addPreservedID(MachineLoopInfoID); |
| 76 | AU.addPreservedID(MachineDominatorsID); |
Owen Anderson | 95dad83 | 2008-10-07 20:22:28 +0000 | [diff] [blame] | 77 | |
| 78 | if (!StrongPHIElim) { |
| 79 | AU.addPreservedID(PHIEliminationID); |
| 80 | AU.addRequiredID(PHIEliminationID); |
| 81 | } |
| 82 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 83 | AU.addRequiredID(TwoAddressInstructionPassID); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 84 | MachineFunctionPass::getAnalysisUsage(AU); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 85 | } |
| 86 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 87 | void LiveIntervals::releaseMemory() { |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 88 | // Free the live intervals themselves. |
Owen Anderson | 20e2839 | 2008-08-13 22:08:30 +0000 | [diff] [blame] | 89 | for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(), |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 90 | E = r2iMap_.end(); I != E; ++I) |
| 91 | delete I->second; |
| 92 | |
Evan Cheng | 3f32d65 | 2008-06-04 09:18:41 +0000 | [diff] [blame] | 93 | MBB2IdxMap.clear(); |
Evan Cheng | 4ca980e | 2007-10-17 02:10:22 +0000 | [diff] [blame] | 94 | Idx2MBBMap.clear(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 95 | mi2iMap_.clear(); |
| 96 | i2miMap_.clear(); |
| 97 | r2iMap_.clear(); |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 98 | terminatorGaps.clear(); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 99 | phiJoinCopies.clear(); |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 100 | |
Evan Cheng | dd199d2 | 2007-09-06 01:07:24 +0000 | [diff] [blame] | 101 | // Release VNInfo memroy regions after all VNInfo objects are dtor'd. |
| 102 | VNInfoAllocator.Reset(); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 103 | while (!CloneMIs.empty()) { |
| 104 | MachineInstr *MI = CloneMIs.back(); |
| 105 | CloneMIs.pop_back(); |
Evan Cheng | 1ed9922 | 2008-07-19 00:37:25 +0000 | [diff] [blame] | 106 | mf_->DeleteMachineInstr(MI); |
| 107 | } |
Alkis Evlogimenos | 08cec00 | 2004-01-31 19:59:32 +0000 | [diff] [blame] | 108 | } |
| 109 | |
Evan Cheng | 6ade93b | 2009-08-05 03:53:14 +0000 | [diff] [blame] | 110 | static bool CanTurnIntoImplicitDef(MachineInstr *MI, unsigned Reg, |
Evan Cheng | b0f5973 | 2009-09-21 04:32:32 +0000 | [diff] [blame] | 111 | unsigned OpIdx, const TargetInstrInfo *tii_){ |
Evan Cheng | 6ade93b | 2009-08-05 03:53:14 +0000 | [diff] [blame] | 112 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
| 113 | if (tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg) && |
| 114 | Reg == SrcReg) |
| 115 | return true; |
| 116 | |
Evan Cheng | b0f5973 | 2009-09-21 04:32:32 +0000 | [diff] [blame] | 117 | if (OpIdx == 2 && MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG) |
Evan Cheng | 6ade93b | 2009-08-05 03:53:14 +0000 | [diff] [blame] | 118 | return true; |
Evan Cheng | b0f5973 | 2009-09-21 04:32:32 +0000 | [diff] [blame] | 119 | if (OpIdx == 1 && MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) |
Evan Cheng | 6ade93b | 2009-08-05 03:53:14 +0000 | [diff] [blame] | 120 | return true; |
| 121 | return false; |
| 122 | } |
| 123 | |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 124 | /// processImplicitDefs - Process IMPLICIT_DEF instructions and make sure |
| 125 | /// there is one implicit_def for each use. Add isUndef marker to |
| 126 | /// implicit_def defs and their uses. |
| 127 | void LiveIntervals::processImplicitDefs() { |
| 128 | SmallSet<unsigned, 8> ImpDefRegs; |
| 129 | SmallVector<MachineInstr*, 8> ImpDefMIs; |
| 130 | MachineBasicBlock *Entry = mf_->begin(); |
| 131 | SmallPtrSet<MachineBasicBlock*,16> Visited; |
| 132 | for (df_ext_iterator<MachineBasicBlock*, SmallPtrSet<MachineBasicBlock*,16> > |
| 133 | DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited); |
| 134 | DFI != E; ++DFI) { |
| 135 | MachineBasicBlock *MBB = *DFI; |
| 136 | for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end(); |
| 137 | I != E; ) { |
| 138 | MachineInstr *MI = &*I; |
| 139 | ++I; |
| 140 | if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) { |
| 141 | unsigned Reg = MI->getOperand(0).getReg(); |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 142 | ImpDefRegs.insert(Reg); |
Evan Cheng | 296925d | 2009-09-23 06:28:31 +0000 | [diff] [blame] | 143 | if (TargetRegisterInfo::isPhysicalRegister(Reg)) { |
| 144 | for (const unsigned *SS = tri_->getSubRegisters(Reg); *SS; ++SS) |
| 145 | ImpDefRegs.insert(*SS); |
| 146 | } |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 147 | ImpDefMIs.push_back(MI); |
| 148 | continue; |
| 149 | } |
Evan Cheng | 459a7c6 | 2009-07-01 08:19:36 +0000 | [diff] [blame] | 150 | |
Evan Cheng | b0f5973 | 2009-09-21 04:32:32 +0000 | [diff] [blame] | 151 | if (MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG) { |
| 152 | MachineOperand &MO = MI->getOperand(2); |
| 153 | if (ImpDefRegs.count(MO.getReg())) { |
| 154 | // %reg1032<def> = INSERT_SUBREG %reg1032, undef, 2 |
| 155 | // This is an identity copy, eliminate it now. |
| 156 | if (MO.isKill()) { |
| 157 | LiveVariables::VarInfo& vi = lv_->getVarInfo(MO.getReg()); |
| 158 | vi.removeKill(MI); |
| 159 | } |
| 160 | MI->eraseFromParent(); |
| 161 | continue; |
| 162 | } |
| 163 | } |
| 164 | |
Evan Cheng | 459a7c6 | 2009-07-01 08:19:36 +0000 | [diff] [blame] | 165 | bool ChangedToImpDef = false; |
| 166 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 167 | MachineOperand& MO = MI->getOperand(i); |
Evan Cheng | 6ade93b | 2009-08-05 03:53:14 +0000 | [diff] [blame] | 168 | if (!MO.isReg() || !MO.isUse() || MO.isUndef()) |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 169 | continue; |
| 170 | unsigned Reg = MO.getReg(); |
| 171 | if (!Reg) |
| 172 | continue; |
| 173 | if (!ImpDefRegs.count(Reg)) |
| 174 | continue; |
Evan Cheng | 459a7c6 | 2009-07-01 08:19:36 +0000 | [diff] [blame] | 175 | // Use is a copy, just turn it into an implicit_def. |
Evan Cheng | b0f5973 | 2009-09-21 04:32:32 +0000 | [diff] [blame] | 176 | if (CanTurnIntoImplicitDef(MI, Reg, i, tii_)) { |
Evan Cheng | 459a7c6 | 2009-07-01 08:19:36 +0000 | [diff] [blame] | 177 | bool isKill = MO.isKill(); |
| 178 | MI->setDesc(tii_->get(TargetInstrInfo::IMPLICIT_DEF)); |
| 179 | for (int j = MI->getNumOperands() - 1, ee = 0; j > ee; --j) |
| 180 | MI->RemoveOperand(j); |
Evan Cheng | b0f5973 | 2009-09-21 04:32:32 +0000 | [diff] [blame] | 181 | if (isKill) { |
Evan Cheng | 459a7c6 | 2009-07-01 08:19:36 +0000 | [diff] [blame] | 182 | ImpDefRegs.erase(Reg); |
Evan Cheng | b0f5973 | 2009-09-21 04:32:32 +0000 | [diff] [blame] | 183 | LiveVariables::VarInfo& vi = lv_->getVarInfo(Reg); |
| 184 | vi.removeKill(MI); |
| 185 | } |
Evan Cheng | 459a7c6 | 2009-07-01 08:19:36 +0000 | [diff] [blame] | 186 | ChangedToImpDef = true; |
| 187 | break; |
| 188 | } |
| 189 | |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 190 | MO.setIsUndef(); |
Evan Cheng | 6ade93b | 2009-08-05 03:53:14 +0000 | [diff] [blame] | 191 | if (MO.isKill() || MI->isRegTiedToDefOperand(i)) { |
| 192 | // Make sure other uses of |
| 193 | for (unsigned j = i+1; j != e; ++j) { |
| 194 | MachineOperand &MOJ = MI->getOperand(j); |
| 195 | if (MOJ.isReg() && MOJ.isUse() && MOJ.getReg() == Reg) |
| 196 | MOJ.setIsUndef(); |
| 197 | } |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 198 | ImpDefRegs.erase(Reg); |
Evan Cheng | 6ade93b | 2009-08-05 03:53:14 +0000 | [diff] [blame] | 199 | } |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 200 | } |
| 201 | |
Evan Cheng | 459a7c6 | 2009-07-01 08:19:36 +0000 | [diff] [blame] | 202 | if (ChangedToImpDef) { |
| 203 | // Backtrack to process this new implicit_def. |
| 204 | --I; |
| 205 | } else { |
| 206 | for (unsigned i = 0; i != MI->getNumOperands(); ++i) { |
| 207 | MachineOperand& MO = MI->getOperand(i); |
| 208 | if (!MO.isReg() || !MO.isDef()) |
| 209 | continue; |
| 210 | ImpDefRegs.erase(MO.getReg()); |
| 211 | } |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 212 | } |
| 213 | } |
| 214 | |
| 215 | // Any outstanding liveout implicit_def's? |
| 216 | for (unsigned i = 0, e = ImpDefMIs.size(); i != e; ++i) { |
| 217 | MachineInstr *MI = ImpDefMIs[i]; |
| 218 | unsigned Reg = MI->getOperand(0).getReg(); |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 219 | if (TargetRegisterInfo::isPhysicalRegister(Reg) || |
| 220 | !ImpDefRegs.count(Reg)) { |
| 221 | // Delete all "local" implicit_def's. That include those which define |
| 222 | // physical registers since they cannot be liveout. |
| 223 | MI->eraseFromParent(); |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 224 | continue; |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 225 | } |
Evan Cheng | 459a7c6 | 2009-07-01 08:19:36 +0000 | [diff] [blame] | 226 | |
| 227 | // If there are multiple defs of the same register and at least one |
| 228 | // is not an implicit_def, do not insert implicit_def's before the |
| 229 | // uses. |
| 230 | bool Skip = false; |
| 231 | for (MachineRegisterInfo::def_iterator DI = mri_->def_begin(Reg), |
| 232 | DE = mri_->def_end(); DI != DE; ++DI) { |
| 233 | if (DI->getOpcode() != TargetInstrInfo::IMPLICIT_DEF) { |
| 234 | Skip = true; |
| 235 | break; |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 236 | } |
Evan Cheng | 459a7c6 | 2009-07-01 08:19:36 +0000 | [diff] [blame] | 237 | } |
| 238 | if (Skip) |
| 239 | continue; |
| 240 | |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 241 | // The only implicit_def which we want to keep are those that are live |
| 242 | // out of its block. |
| 243 | MI->eraseFromParent(); |
| 244 | |
Evan Cheng | 459a7c6 | 2009-07-01 08:19:36 +0000 | [diff] [blame] | 245 | for (MachineRegisterInfo::use_iterator UI = mri_->use_begin(Reg), |
| 246 | UE = mri_->use_end(); UI != UE; ) { |
| 247 | MachineOperand &RMO = UI.getOperand(); |
| 248 | MachineInstr *RMI = &*UI; |
| 249 | ++UI; |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 250 | MachineBasicBlock *RMBB = RMI->getParent(); |
Evan Cheng | 459a7c6 | 2009-07-01 08:19:36 +0000 | [diff] [blame] | 251 | if (RMBB == MBB) |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 252 | continue; |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 253 | |
| 254 | // Turn a copy use into an implicit_def. |
| 255 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
| 256 | if (tii_->isMoveInstr(*RMI, SrcReg, DstReg, SrcSubReg, DstSubReg) && |
| 257 | Reg == SrcReg) { |
| 258 | RMI->setDesc(tii_->get(TargetInstrInfo::IMPLICIT_DEF)); |
| 259 | for (int j = RMI->getNumOperands() - 1, ee = 0; j > ee; --j) |
| 260 | RMI->RemoveOperand(j); |
| 261 | continue; |
| 262 | } |
| 263 | |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 264 | const TargetRegisterClass* RC = mri_->getRegClass(Reg); |
| 265 | unsigned NewVReg = mri_->createVirtualRegister(RC); |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 266 | RMO.setReg(NewVReg); |
| 267 | RMO.setIsUndef(); |
| 268 | RMO.setIsKill(); |
| 269 | } |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 270 | } |
| 271 | ImpDefRegs.clear(); |
| 272 | ImpDefMIs.clear(); |
| 273 | } |
| 274 | } |
| 275 | |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 276 | |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 277 | void LiveIntervals::computeNumbering() { |
| 278 | Index2MiMap OldI2MI = i2miMap_; |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 279 | std::vector<IdxMBBPair> OldI2MBB = Idx2MBBMap; |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 280 | |
| 281 | Idx2MBBMap.clear(); |
| 282 | MBB2IdxMap.clear(); |
| 283 | mi2iMap_.clear(); |
| 284 | i2miMap_.clear(); |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 285 | terminatorGaps.clear(); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 286 | phiJoinCopies.clear(); |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 287 | |
Owen Anderson | a1566f2 | 2008-07-22 22:46:49 +0000 | [diff] [blame] | 288 | FunctionSize = 0; |
| 289 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 290 | // Number MachineInstrs and MachineBasicBlocks. |
| 291 | // Initialize MBB indexes to a sentinal. |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 292 | MBB2IdxMap.resize(mf_->getNumBlockIDs(), |
Lang Hames | 6cc91e3 | 2009-10-03 04:31:31 +0000 | [diff] [blame] | 293 | std::make_pair(LiveIndex(),LiveIndex())); |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 294 | |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 295 | LiveIndex MIIndex; |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 296 | for (MachineFunction::iterator MBB = mf_->begin(), E = mf_->end(); |
| 297 | MBB != E; ++MBB) { |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 298 | LiveIndex StartIdx = MIIndex; |
Evan Cheng | 0c9f92e | 2007-02-13 01:30:55 +0000 | [diff] [blame] | 299 | |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 300 | // Insert an empty slot at the beginning of each block. |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 301 | MIIndex = getNextIndex(MIIndex); |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 302 | i2miMap_.push_back(0); |
| 303 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 304 | for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end(); |
| 305 | I != E; ++I) { |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 306 | |
| 307 | if (I == MBB->getFirstTerminator()) { |
| 308 | // Leave a gap for before terminators, this is where we will point |
| 309 | // PHI kills. |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 310 | LiveIndex tGap(true, MIIndex); |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 311 | bool inserted = |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 312 | terminatorGaps.insert(std::make_pair(&*MBB, tGap)).second; |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 313 | assert(inserted && |
| 314 | "Multiple 'first' terminators encountered during numbering."); |
Duncan Sands | 413a15e | 2009-07-10 20:07:07 +0000 | [diff] [blame] | 315 | inserted = inserted; // Avoid compiler warning if assertions turned off. |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 316 | i2miMap_.push_back(0); |
| 317 | |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 318 | MIIndex = getNextIndex(MIIndex); |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 319 | } |
| 320 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 321 | bool inserted = mi2iMap_.insert(std::make_pair(I, MIIndex)).second; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 322 | assert(inserted && "multiple MachineInstr -> index mappings"); |
Devang Patel | 59500c8 | 2008-11-21 20:00:59 +0000 | [diff] [blame] | 323 | inserted = true; |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 324 | i2miMap_.push_back(I); |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 325 | MIIndex = getNextIndex(MIIndex); |
Owen Anderson | a1566f2 | 2008-07-22 22:46:49 +0000 | [diff] [blame] | 326 | FunctionSize++; |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 327 | |
Evan Cheng | 4ed4329 | 2008-10-18 05:21:37 +0000 | [diff] [blame] | 328 | // Insert max(1, numdefs) empty slots after every instruction. |
Evan Cheng | 99fe34b | 2008-10-18 05:18:55 +0000 | [diff] [blame] | 329 | unsigned Slots = I->getDesc().getNumDefs(); |
| 330 | if (Slots == 0) |
| 331 | Slots = 1; |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 332 | while (Slots--) { |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 333 | MIIndex = getNextIndex(MIIndex); |
Evan Cheng | 99fe34b | 2008-10-18 05:18:55 +0000 | [diff] [blame] | 334 | i2miMap_.push_back(0); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 335 | } |
| 336 | |
Owen Anderson | 3557801 | 2008-06-16 07:10:49 +0000 | [diff] [blame] | 337 | } |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 338 | |
| 339 | if (MBB->getFirstTerminator() == MBB->end()) { |
| 340 | // Leave a gap for before terminators, this is where we will point |
| 341 | // PHI kills. |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 342 | LiveIndex tGap(true, MIIndex); |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 343 | bool inserted = |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 344 | terminatorGaps.insert(std::make_pair(&*MBB, tGap)).second; |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 345 | assert(inserted && |
| 346 | "Multiple 'first' terminators encountered during numbering."); |
Duncan Sands | 413a15e | 2009-07-10 20:07:07 +0000 | [diff] [blame] | 347 | inserted = inserted; // Avoid compiler warning if assertions turned off. |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 348 | i2miMap_.push_back(0); |
| 349 | |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 350 | MIIndex = getNextIndex(MIIndex); |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 351 | } |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 352 | |
Owen Anderson | 1fbb454 | 2008-06-16 16:58:24 +0000 | [diff] [blame] | 353 | // Set the MBB2IdxMap entry for this MBB. |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 354 | MBB2IdxMap[MBB->getNumber()] = std::make_pair(StartIdx, getPrevSlot(MIIndex)); |
Owen Anderson | 1fbb454 | 2008-06-16 16:58:24 +0000 | [diff] [blame] | 355 | Idx2MBBMap.push_back(std::make_pair(StartIdx, MBB)); |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 356 | } |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 357 | |
Evan Cheng | 4ca980e | 2007-10-17 02:10:22 +0000 | [diff] [blame] | 358 | std::sort(Idx2MBBMap.begin(), Idx2MBBMap.end(), Idx2MBBCompare()); |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 359 | |
| 360 | if (!OldI2MI.empty()) |
Owen Anderson | 788d041 | 2008-08-06 18:35:45 +0000 | [diff] [blame] | 361 | for (iterator OI = begin(), OE = end(); OI != OE; ++OI) { |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 362 | for (LiveInterval::iterator LI = OI->second->begin(), |
| 363 | LE = OI->second->end(); LI != LE; ++LI) { |
Owen Anderson | 4b5b209 | 2008-05-29 18:15:49 +0000 | [diff] [blame] | 364 | |
Owen Anderson | 7eec0c2 | 2008-05-29 23:01:22 +0000 | [diff] [blame] | 365 | // Remap the start index of the live range to the corresponding new |
| 366 | // number, or our best guess at what it _should_ correspond to if the |
| 367 | // original instruction has been erased. This is either the following |
| 368 | // instruction or its predecessor. |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 369 | unsigned index = LI->start.getVecIndex(); |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 370 | LiveIndex::Slot offset = LI->start.getSlot(); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 371 | if (LI->start.isLoad()) { |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 372 | std::vector<IdxMBBPair>::const_iterator I = |
Owen Anderson | d7dcbec | 2008-07-25 19:50:48 +0000 | [diff] [blame] | 373 | std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), LI->start); |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 374 | // Take the pair containing the index |
| 375 | std::vector<IdxMBBPair>::const_iterator J = |
Owen Anderson | a0c032f | 2008-07-29 21:15:44 +0000 | [diff] [blame] | 376 | (I == OldI2MBB.end() && OldI2MBB.size()>0) ? (I-1): I; |
Owen Anderson | 7eec0c2 | 2008-05-29 23:01:22 +0000 | [diff] [blame] | 377 | |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 378 | LI->start = getMBBStartIdx(J->second); |
| 379 | } else { |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 380 | LI->start = LiveIndex( |
| 381 | LiveIndex(mi2iMap_[OldI2MI[index]]), |
| 382 | (LiveIndex::Slot)offset); |
Owen Anderson | 7eec0c2 | 2008-05-29 23:01:22 +0000 | [diff] [blame] | 383 | } |
| 384 | |
| 385 | // Remap the ending index in the same way that we remapped the start, |
| 386 | // except for the final step where we always map to the immediately |
| 387 | // following instruction. |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 388 | index = (getPrevSlot(LI->end)).getVecIndex(); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 389 | offset = LI->end.getSlot(); |
| 390 | if (LI->end.isLoad()) { |
Owen Anderson | 9382b93 | 2008-07-30 00:22:56 +0000 | [diff] [blame] | 391 | // VReg dies at end of block. |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 392 | std::vector<IdxMBBPair>::const_iterator I = |
Owen Anderson | d7dcbec | 2008-07-25 19:50:48 +0000 | [diff] [blame] | 393 | std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), LI->end); |
Owen Anderson | 9382b93 | 2008-07-30 00:22:56 +0000 | [diff] [blame] | 394 | --I; |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 395 | |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 396 | LI->end = getNextSlot(getMBBEndIdx(I->second)); |
Owen Anderson | 4b5b209 | 2008-05-29 18:15:49 +0000 | [diff] [blame] | 397 | } else { |
Owen Anderson | d7dcbec | 2008-07-25 19:50:48 +0000 | [diff] [blame] | 398 | unsigned idx = index; |
Owen Anderson | 8d0cc0a | 2008-07-25 21:07:13 +0000 | [diff] [blame] | 399 | while (index < OldI2MI.size() && !OldI2MI[index]) ++index; |
| 400 | |
| 401 | if (index != OldI2MI.size()) |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 402 | LI->end = |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 403 | LiveIndex(mi2iMap_[OldI2MI[index]], |
| 404 | (idx == index ? offset : LiveIndex::LOAD)); |
Owen Anderson | 8d0cc0a | 2008-07-25 21:07:13 +0000 | [diff] [blame] | 405 | else |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 406 | LI->end = |
Lang Hames | 6cc91e3 | 2009-10-03 04:31:31 +0000 | [diff] [blame] | 407 | LiveIndex(LiveIndex::NUM * i2miMap_.size()); |
Owen Anderson | 4b5b209 | 2008-05-29 18:15:49 +0000 | [diff] [blame] | 408 | } |
Owen Anderson | 788d041 | 2008-08-06 18:35:45 +0000 | [diff] [blame] | 409 | } |
| 410 | |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 411 | for (LiveInterval::vni_iterator VNI = OI->second->vni_begin(), |
| 412 | VNE = OI->second->vni_end(); VNI != VNE; ++VNI) { |
Owen Anderson | 788d041 | 2008-08-06 18:35:45 +0000 | [diff] [blame] | 413 | VNInfo* vni = *VNI; |
Owen Anderson | 745825f4 | 2008-05-28 22:40:08 +0000 | [diff] [blame] | 414 | |
Owen Anderson | 7eec0c2 | 2008-05-29 23:01:22 +0000 | [diff] [blame] | 415 | // Remap the VNInfo def index, which works the same as the |
Owen Anderson | 788d041 | 2008-08-06 18:35:45 +0000 | [diff] [blame] | 416 | // start indices above. VN's with special sentinel defs |
| 417 | // don't need to be remapped. |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 418 | if (vni->isDefAccurate() && !vni->isUnused()) { |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 419 | unsigned index = vni->def.getVecIndex(); |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 420 | LiveIndex::Slot offset = vni->def.getSlot(); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 421 | if (vni->def.isLoad()) { |
Owen Anderson | 9129239 | 2008-07-30 17:42:47 +0000 | [diff] [blame] | 422 | std::vector<IdxMBBPair>::const_iterator I = |
Owen Anderson | 0a7615a | 2008-07-25 23:06:59 +0000 | [diff] [blame] | 423 | std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), vni->def); |
Owen Anderson | 9129239 | 2008-07-30 17:42:47 +0000 | [diff] [blame] | 424 | // Take the pair containing the index |
| 425 | std::vector<IdxMBBPair>::const_iterator J = |
Owen Anderson | a0c032f | 2008-07-29 21:15:44 +0000 | [diff] [blame] | 426 | (I == OldI2MBB.end() && OldI2MBB.size()>0) ? (I-1): I; |
Owen Anderson | 7eec0c2 | 2008-05-29 23:01:22 +0000 | [diff] [blame] | 427 | |
Owen Anderson | 9129239 | 2008-07-30 17:42:47 +0000 | [diff] [blame] | 428 | vni->def = getMBBStartIdx(J->second); |
| 429 | } else { |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 430 | vni->def = LiveIndex(mi2iMap_[OldI2MI[index]], offset); |
Owen Anderson | 9129239 | 2008-07-30 17:42:47 +0000 | [diff] [blame] | 431 | } |
Owen Anderson | 7eec0c2 | 2008-05-29 23:01:22 +0000 | [diff] [blame] | 432 | } |
Owen Anderson | 745825f4 | 2008-05-28 22:40:08 +0000 | [diff] [blame] | 433 | |
Owen Anderson | 7eec0c2 | 2008-05-29 23:01:22 +0000 | [diff] [blame] | 434 | // Remap the VNInfo kill indices, which works the same as |
| 435 | // the end indices above. |
Owen Anderson | 4b5b209 | 2008-05-29 18:15:49 +0000 | [diff] [blame] | 436 | for (size_t i = 0; i < vni->kills.size(); ++i) { |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 437 | unsigned index = getPrevSlot(vni->kills[i]).getVecIndex(); |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 438 | LiveIndex::Slot offset = vni->kills[i].getSlot(); |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 439 | |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 440 | if (vni->kills[i].isLoad()) { |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 441 | assert("Value killed at a load slot."); |
| 442 | /*std::vector<IdxMBBPair>::const_iterator I = |
Owen Anderson | d7dcbec | 2008-07-25 19:50:48 +0000 | [diff] [blame] | 443 | std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), vni->kills[i]); |
Owen Anderson | 9382b93 | 2008-07-30 00:22:56 +0000 | [diff] [blame] | 444 | --I; |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 445 | |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 446 | vni->kills[i] = getMBBEndIdx(I->second);*/ |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 447 | } else { |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 448 | if (vni->kills[i].isPHIIndex()) { |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 449 | std::vector<IdxMBBPair>::const_iterator I = |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 450 | std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), vni->kills[i]); |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 451 | --I; |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 452 | vni->kills[i] = terminatorGaps[I->second]; |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 453 | } else { |
| 454 | assert(OldI2MI[index] != 0 && |
| 455 | "Kill refers to instruction not present in index maps."); |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 456 | vni->kills[i] = LiveIndex(mi2iMap_[OldI2MI[index]], offset); |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 457 | } |
| 458 | |
| 459 | /* |
Owen Anderson | d7dcbec | 2008-07-25 19:50:48 +0000 | [diff] [blame] | 460 | unsigned idx = index; |
Owen Anderson | 8d0cc0a | 2008-07-25 21:07:13 +0000 | [diff] [blame] | 461 | while (index < OldI2MI.size() && !OldI2MI[index]) ++index; |
| 462 | |
| 463 | if (index != OldI2MI.size()) |
| 464 | vni->kills[i] = mi2iMap_[OldI2MI[index]] + |
| 465 | (idx == index ? offset : 0); |
| 466 | else |
| 467 | vni->kills[i] = InstrSlots::NUM * i2miMap_.size(); |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 468 | */ |
Owen Anderson | 7eec0c2 | 2008-05-29 23:01:22 +0000 | [diff] [blame] | 469 | } |
Owen Anderson | 4b5b209 | 2008-05-29 18:15:49 +0000 | [diff] [blame] | 470 | } |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 471 | } |
Owen Anderson | 788d041 | 2008-08-06 18:35:45 +0000 | [diff] [blame] | 472 | } |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 473 | } |
Alkis Evlogimenos | d6e40a6 | 2004-01-14 10:44:29 +0000 | [diff] [blame] | 474 | |
Lang Hames | f41538d | 2009-06-02 16:53:25 +0000 | [diff] [blame] | 475 | void LiveIntervals::scaleNumbering(int factor) { |
| 476 | // Need to |
| 477 | // * scale MBB begin and end points |
| 478 | // * scale all ranges. |
| 479 | // * Update VNI structures. |
| 480 | // * Scale instruction numberings |
| 481 | |
| 482 | // Scale the MBB indices. |
| 483 | Idx2MBBMap.clear(); |
| 484 | for (MachineFunction::iterator MBB = mf_->begin(), MBBE = mf_->end(); |
| 485 | MBB != MBBE; ++MBB) { |
Lang Hames | 6cc91e3 | 2009-10-03 04:31:31 +0000 | [diff] [blame] | 486 | std::pair<LiveIndex, LiveIndex> &mbbIndices = MBB2IdxMap[MBB->getNumber()]; |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 487 | mbbIndices.first = mbbIndices.first.scale(factor); |
| 488 | mbbIndices.second = mbbIndices.second.scale(factor); |
Lang Hames | f41538d | 2009-06-02 16:53:25 +0000 | [diff] [blame] | 489 | Idx2MBBMap.push_back(std::make_pair(mbbIndices.first, MBB)); |
| 490 | } |
| 491 | std::sort(Idx2MBBMap.begin(), Idx2MBBMap.end(), Idx2MBBCompare()); |
| 492 | |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 493 | // Scale terminator gaps. |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 494 | for (DenseMap<MachineBasicBlock*, LiveIndex>::iterator |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 495 | TGI = terminatorGaps.begin(), TGE = terminatorGaps.end(); |
| 496 | TGI != TGE; ++TGI) { |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 497 | terminatorGaps[TGI->first] = TGI->second.scale(factor); |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 498 | } |
| 499 | |
Lang Hames | f41538d | 2009-06-02 16:53:25 +0000 | [diff] [blame] | 500 | // Scale the intervals. |
| 501 | for (iterator LI = begin(), LE = end(); LI != LE; ++LI) { |
| 502 | LI->second->scaleNumbering(factor); |
| 503 | } |
| 504 | |
| 505 | // Scale MachineInstrs. |
| 506 | Mi2IndexMap oldmi2iMap = mi2iMap_; |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 507 | LiveIndex highestSlot; |
Lang Hames | f41538d | 2009-06-02 16:53:25 +0000 | [diff] [blame] | 508 | for (Mi2IndexMap::iterator MI = oldmi2iMap.begin(), ME = oldmi2iMap.end(); |
| 509 | MI != ME; ++MI) { |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 510 | LiveIndex newSlot = MI->second.scale(factor); |
Lang Hames | f41538d | 2009-06-02 16:53:25 +0000 | [diff] [blame] | 511 | mi2iMap_[MI->first] = newSlot; |
| 512 | highestSlot = std::max(highestSlot, newSlot); |
| 513 | } |
| 514 | |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 515 | unsigned highestVIndex = highestSlot.getVecIndex(); |
Lang Hames | f41538d | 2009-06-02 16:53:25 +0000 | [diff] [blame] | 516 | i2miMap_.clear(); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 517 | i2miMap_.resize(highestVIndex + 1); |
Lang Hames | f41538d | 2009-06-02 16:53:25 +0000 | [diff] [blame] | 518 | for (Mi2IndexMap::iterator MI = mi2iMap_.begin(), ME = mi2iMap_.end(); |
| 519 | MI != ME; ++MI) { |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 520 | i2miMap_[MI->second.getVecIndex()] = const_cast<MachineInstr *>(MI->first); |
Lang Hames | f41538d | 2009-06-02 16:53:25 +0000 | [diff] [blame] | 521 | } |
| 522 | |
| 523 | } |
| 524 | |
| 525 | |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 526 | /// runOnMachineFunction - Register allocate the whole function |
| 527 | /// |
| 528 | bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) { |
| 529 | mf_ = &fn; |
| 530 | mri_ = &mf_->getRegInfo(); |
| 531 | tm_ = &fn.getTarget(); |
| 532 | tri_ = tm_->getRegisterInfo(); |
| 533 | tii_ = tm_->getInstrInfo(); |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 534 | aa_ = &getAnalysis<AliasAnalysis>(); |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 535 | lv_ = &getAnalysis<LiveVariables>(); |
| 536 | allocatableRegs_ = tri_->getAllocatableSet(fn); |
| 537 | |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 538 | processImplicitDefs(); |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 539 | computeNumbering(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 540 | computeIntervals(); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 541 | performEarlyCoalescing(); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 542 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 543 | numIntervals += getNumIntervals(); |
| 544 | |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 545 | DEBUG(dump()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 546 | return true; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 547 | } |
| 548 | |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 549 | /// print - Implement the dump method. |
Chris Lattner | 45cfe54 | 2009-08-23 06:03:38 +0000 | [diff] [blame] | 550 | void LiveIntervals::print(raw_ostream &OS, const Module* ) const { |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 551 | OS << "********** INTERVALS **********\n"; |
Chris Lattner | 8e7a709 | 2005-07-27 23:03:38 +0000 | [diff] [blame] | 552 | for (const_iterator I = begin(), E = end(); I != E; ++I) { |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 553 | I->second->print(OS, tri_); |
| 554 | OS << "\n"; |
Chris Lattner | 8e7a709 | 2005-07-27 23:03:38 +0000 | [diff] [blame] | 555 | } |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 556 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 557 | printInstrs(OS); |
| 558 | } |
| 559 | |
| 560 | void LiveIntervals::printInstrs(raw_ostream &OS) const { |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 561 | OS << "********** MACHINEINSTRS **********\n"; |
| 562 | |
Chris Lattner | 3380d5c | 2009-07-21 21:12:58 +0000 | [diff] [blame] | 563 | for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end(); |
| 564 | mbbi != mbbe; ++mbbi) { |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 565 | OS << ((Value*)mbbi->getBasicBlock())->getName() << ":\n"; |
Chris Lattner | 3380d5c | 2009-07-21 21:12:58 +0000 | [diff] [blame] | 566 | for (MachineBasicBlock::iterator mii = mbbi->begin(), |
| 567 | mie = mbbi->end(); mii != mie; ++mii) { |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 568 | OS << getInstructionIndex(mii) << '\t' << *mii; |
Chris Lattner | 3380d5c | 2009-07-21 21:12:58 +0000 | [diff] [blame] | 569 | } |
| 570 | } |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 571 | } |
| 572 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 573 | void LiveIntervals::dumpInstrs() const { |
| 574 | printInstrs(errs()); |
| 575 | } |
| 576 | |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 577 | /// conflictsWithPhysRegDef - Returns true if the specified register |
| 578 | /// is defined during the duration of the specified interval. |
| 579 | bool LiveIntervals::conflictsWithPhysRegDef(const LiveInterval &li, |
| 580 | VirtRegMap &vrm, unsigned reg) { |
| 581 | for (LiveInterval::Ranges::const_iterator |
| 582 | I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) { |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 583 | for (LiveIndex index = getBaseIndex(I->start), |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 584 | end = getNextIndex(getBaseIndex(getPrevSlot(I->end))); index != end; |
| 585 | index = getNextIndex(index)) { |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 586 | // skip deleted instructions |
| 587 | while (index != end && !getInstructionFromIndex(index)) |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 588 | index = getNextIndex(index); |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 589 | if (index == end) break; |
| 590 | |
| 591 | MachineInstr *MI = getInstructionFromIndex(index); |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 592 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
| 593 | if (tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg)) |
Evan Cheng | 5d44626 | 2007-11-15 08:13:29 +0000 | [diff] [blame] | 594 | if (SrcReg == li.reg || DstReg == li.reg) |
| 595 | continue; |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 596 | for (unsigned i = 0; i != MI->getNumOperands(); ++i) { |
| 597 | MachineOperand& mop = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 598 | if (!mop.isReg()) |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 599 | continue; |
| 600 | unsigned PhysReg = mop.getReg(); |
Evan Cheng | 5d44626 | 2007-11-15 08:13:29 +0000 | [diff] [blame] | 601 | if (PhysReg == 0 || PhysReg == li.reg) |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 602 | continue; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 603 | if (TargetRegisterInfo::isVirtualRegister(PhysReg)) { |
Evan Cheng | 5d44626 | 2007-11-15 08:13:29 +0000 | [diff] [blame] | 604 | if (!vrm.hasPhys(PhysReg)) |
| 605 | continue; |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 606 | PhysReg = vrm.getPhys(PhysReg); |
Evan Cheng | 5d44626 | 2007-11-15 08:13:29 +0000 | [diff] [blame] | 607 | } |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 608 | if (PhysReg && tri_->regsOverlap(PhysReg, reg)) |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 609 | return true; |
| 610 | } |
| 611 | } |
| 612 | } |
| 613 | |
| 614 | return false; |
| 615 | } |
| 616 | |
Evan Cheng | 8f90b6e | 2009-01-07 02:08:57 +0000 | [diff] [blame] | 617 | /// conflictsWithPhysRegRef - Similar to conflictsWithPhysRegRef except |
| 618 | /// it can check use as well. |
| 619 | bool LiveIntervals::conflictsWithPhysRegRef(LiveInterval &li, |
| 620 | unsigned Reg, bool CheckUse, |
| 621 | SmallPtrSet<MachineInstr*,32> &JoinedCopies) { |
| 622 | for (LiveInterval::Ranges::const_iterator |
| 623 | I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) { |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 624 | for (LiveIndex index = getBaseIndex(I->start), |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 625 | end = getNextIndex(getBaseIndex(getPrevSlot(I->end))); index != end; |
| 626 | index = getNextIndex(index)) { |
Evan Cheng | 8f90b6e | 2009-01-07 02:08:57 +0000 | [diff] [blame] | 627 | // Skip deleted instructions. |
| 628 | MachineInstr *MI = 0; |
| 629 | while (index != end) { |
| 630 | MI = getInstructionFromIndex(index); |
| 631 | if (MI) |
| 632 | break; |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 633 | index = getNextIndex(index); |
Evan Cheng | 8f90b6e | 2009-01-07 02:08:57 +0000 | [diff] [blame] | 634 | } |
| 635 | if (index == end) break; |
| 636 | |
| 637 | if (JoinedCopies.count(MI)) |
| 638 | continue; |
| 639 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 640 | MachineOperand& MO = MI->getOperand(i); |
| 641 | if (!MO.isReg()) |
| 642 | continue; |
| 643 | if (MO.isUse() && !CheckUse) |
| 644 | continue; |
| 645 | unsigned PhysReg = MO.getReg(); |
| 646 | if (PhysReg == 0 || TargetRegisterInfo::isVirtualRegister(PhysReg)) |
| 647 | continue; |
| 648 | if (tri_->isSubRegister(Reg, PhysReg)) |
| 649 | return true; |
| 650 | } |
| 651 | } |
| 652 | } |
| 653 | |
| 654 | return false; |
| 655 | } |
| 656 | |
Daniel Dunbar | 504f9a6 | 2009-09-15 20:31:12 +0000 | [diff] [blame] | 657 | #ifndef NDEBUG |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 658 | static void printRegName(unsigned reg, const TargetRegisterInfo* tri_) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 659 | if (TargetRegisterInfo::isPhysicalRegister(reg)) |
Daniel Dunbar | 3f0e830 | 2009-07-24 09:53:24 +0000 | [diff] [blame] | 660 | errs() << tri_->getName(reg); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 661 | else |
Daniel Dunbar | 3f0e830 | 2009-07-24 09:53:24 +0000 | [diff] [blame] | 662 | errs() << "%reg" << reg; |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 663 | } |
Daniel Dunbar | 504f9a6 | 2009-09-15 20:31:12 +0000 | [diff] [blame] | 664 | #endif |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 665 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 666 | void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb, |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 667 | MachineBasicBlock::iterator mi, |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 668 | LiveIndex MIIdx, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 669 | MachineOperand& MO, |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 670 | unsigned MOIdx, |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 671 | LiveInterval &interval) { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 672 | DEBUG({ |
| 673 | errs() << "\t\tregister: "; |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 674 | printRegName(interval.reg, tri_); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 675 | }); |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 676 | |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 677 | // Virtual registers may be defined multiple times (due to phi |
| 678 | // elimination and 2-addr elimination). Much of what we do only has to be |
| 679 | // done once for the vreg. We use an empty interval to detect the first |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 680 | // time we see a vreg. |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 681 | LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 682 | if (interval.empty()) { |
| 683 | // Get the Idx of the defining instructions. |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 684 | LiveIndex defIndex = getDefIndex(MIIdx); |
Dale Johannesen | 39faac2 | 2009-09-20 00:36:41 +0000 | [diff] [blame] | 685 | // Earlyclobbers move back one, so that they overlap the live range |
| 686 | // of inputs. |
Dale Johannesen | 86b49f8 | 2008-09-24 01:07:17 +0000 | [diff] [blame] | 687 | if (MO.isEarlyClobber()) |
| 688 | defIndex = getUseIndex(MIIdx); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 689 | VNInfo *ValNo; |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 690 | MachineInstr *CopyMI = NULL; |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 691 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 692 | if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG || |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 693 | mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG || |
Dan Gohman | 97121ba | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 694 | mi->getOpcode() == TargetInstrInfo::SUBREG_TO_REG || |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 695 | tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg)) |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 696 | CopyMI = mi; |
Evan Cheng | 5379f41 | 2008-12-19 20:58:01 +0000 | [diff] [blame] | 697 | // Earlyclobbers move back one. |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 698 | ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 699 | |
| 700 | assert(ValNo->id == 0 && "First value in interval is not 0?"); |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 701 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 702 | // Loop over all of the blocks that the vreg is defined in. There are |
| 703 | // two cases we have to handle here. The most common case is a vreg |
| 704 | // whose lifetime is contained within a basic block. In this case there |
| 705 | // will be a single kill, in MBB, which comes after the definition. |
| 706 | if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) { |
| 707 | // FIXME: what about dead vars? |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 708 | LiveIndex killIdx; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 709 | if (vi.Kills[0] != mi) |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 710 | killIdx = getNextSlot(getUseIndex(getInstructionIndex(vi.Kills[0]))); |
Dale Johannesen | 39faac2 | 2009-09-20 00:36:41 +0000 | [diff] [blame] | 711 | else if (MO.isEarlyClobber()) |
| 712 | // Earlyclobbers that die in this instruction move up one extra, to |
| 713 | // compensate for having the starting point moved back one. This |
| 714 | // gets them to overlap the live range of other outputs. |
| 715 | killIdx = getNextSlot(getNextSlot(defIndex)); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 716 | else |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 717 | killIdx = getNextSlot(defIndex); |
Chris Lattner | 6097d13 | 2004-07-19 02:15:56 +0000 | [diff] [blame] | 718 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 719 | // If the kill happens after the definition, we have an intra-block |
| 720 | // live range. |
| 721 | if (killIdx > defIndex) { |
Jeffrey Yasskin | 493a3d0 | 2009-05-26 18:27:15 +0000 | [diff] [blame] | 722 | assert(vi.AliveBlocks.empty() && |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 723 | "Shouldn't be alive across any blocks!"); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 724 | LiveRange LR(defIndex, killIdx, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 725 | interval.addRange(LR); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 726 | DEBUG(errs() << " +" << LR << "\n"); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 727 | ValNo->addKill(killIdx); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 728 | return; |
| 729 | } |
Alkis Evlogimenos | dd2cc65 | 2003-12-18 08:48:48 +0000 | [diff] [blame] | 730 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 731 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 732 | // The other case we handle is when a virtual register lives to the end |
| 733 | // of the defining block, potentially live across some blocks, then is |
| 734 | // live into some number of blocks, but gets killed. Start by adding a |
| 735 | // range that goes from this definition to the end of the defining block. |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 736 | LiveRange NewLR(defIndex, getNextSlot(getMBBEndIdx(mbb)), ValNo); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 737 | DEBUG(errs() << " +" << NewLR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 738 | interval.addRange(NewLR); |
| 739 | |
| 740 | // Iterate over all of the blocks that the variable is completely |
| 741 | // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the |
| 742 | // live interval. |
Jeffrey Yasskin | 493a3d0 | 2009-05-26 18:27:15 +0000 | [diff] [blame] | 743 | for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(), |
| 744 | E = vi.AliveBlocks.end(); I != E; ++I) { |
| 745 | LiveRange LR(getMBBStartIdx(*I), |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 746 | getNextSlot(getMBBEndIdx(*I)), // MBB ends at -1. |
Dan Gohman | 4a829ec | 2008-11-13 16:31:27 +0000 | [diff] [blame] | 747 | ValNo); |
| 748 | interval.addRange(LR); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 749 | DEBUG(errs() << " +" << LR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 750 | } |
| 751 | |
| 752 | // Finally, this virtual register is live from the start of any killing |
| 753 | // block to the 'use' slot of the killing instruction. |
| 754 | for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) { |
| 755 | MachineInstr *Kill = vi.Kills[i]; |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 756 | LiveIndex killIdx = |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 757 | getNextSlot(getUseIndex(getInstructionIndex(Kill))); |
Evan Cheng | b0f5973 | 2009-09-21 04:32:32 +0000 | [diff] [blame] | 758 | LiveRange LR(getMBBStartIdx(Kill->getParent()), killIdx, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 759 | interval.addRange(LR); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 760 | ValNo->addKill(killIdx); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 761 | DEBUG(errs() << " +" << LR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 762 | } |
| 763 | |
| 764 | } else { |
| 765 | // If this is the second time we see a virtual register definition, it |
| 766 | // must be due to phi elimination or two addr elimination. If this is |
Evan Cheng | bf105c8 | 2006-11-03 03:04:46 +0000 | [diff] [blame] | 767 | // the result of two address elimination, then the vreg is one of the |
| 768 | // def-and-use register operand. |
Bob Wilson | d9df501 | 2009-04-09 17:16:43 +0000 | [diff] [blame] | 769 | if (mi->isRegTiedToUseOperand(MOIdx)) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 770 | // If this is a two-address definition, then we have already processed |
| 771 | // the live range. The only problem is that we didn't realize there |
| 772 | // are actually two values in the live interval. Because of this we |
| 773 | // need to take the LiveRegion that defines this register and split it |
| 774 | // into two values. |
Evan Cheng | a07cec9 | 2008-01-10 08:22:10 +0000 | [diff] [blame] | 775 | assert(interval.containsOneValue()); |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 776 | LiveIndex DefIndex = getDefIndex(interval.getValNumInfo(0)->def); |
| 777 | LiveIndex RedefIndex = getDefIndex(MIIdx); |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 778 | if (MO.isEarlyClobber()) |
| 779 | RedefIndex = getUseIndex(MIIdx); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 780 | |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 781 | const LiveRange *OldLR = |
| 782 | interval.getLiveRangeContaining(getPrevSlot(RedefIndex)); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 783 | VNInfo *OldValNo = OldLR->valno; |
Evan Cheng | 4f8ff16 | 2007-08-11 00:59:19 +0000 | [diff] [blame] | 784 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 785 | // Delete the initial value, which should be short and continuous, |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 786 | // because the 2-addr copy must be in the same MBB as the redef. |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 787 | interval.removeRange(DefIndex, RedefIndex); |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 788 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 789 | // Two-address vregs should always only be redefined once. This means |
| 790 | // that at this point, there should be exactly one value number in it. |
| 791 | assert(interval.containsOneValue() && "Unexpected 2-addr liveint!"); |
| 792 | |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 793 | // The new value number (#1) is defined by the instruction we claimed |
| 794 | // defined value #0. |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 795 | VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->getCopy(), |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 796 | false, // update at * |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 797 | VNInfoAllocator); |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 798 | ValNo->setFlags(OldValNo->getFlags()); // * <- updating here |
| 799 | |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 800 | // Value#0 is now defined by the 2-addr instruction. |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 801 | OldValNo->def = RedefIndex; |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 802 | OldValNo->setCopy(0); |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 803 | if (MO.isEarlyClobber()) |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 804 | OldValNo->setHasRedefByEC(true); |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 805 | |
| 806 | // Add the new live interval which replaces the range for the input copy. |
| 807 | LiveRange LR(DefIndex, RedefIndex, ValNo); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 808 | DEBUG(errs() << " replace range with " << LR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 809 | interval.addRange(LR); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 810 | ValNo->addKill(RedefIndex); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 811 | |
| 812 | // If this redefinition is dead, we need to add a dummy unit live |
| 813 | // range covering the def slot. |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 814 | if (MO.isDead()) |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 815 | interval.addRange( |
Dale Johannesen | 39faac2 | 2009-09-20 00:36:41 +0000 | [diff] [blame] | 816 | LiveRange(RedefIndex, MO.isEarlyClobber() ? |
| 817 | getNextSlot(getNextSlot(RedefIndex)) : |
| 818 | getNextSlot(RedefIndex), OldValNo)); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 819 | |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 820 | DEBUG({ |
| 821 | errs() << " RESULT: "; |
| 822 | interval.print(errs(), tri_); |
| 823 | }); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 824 | } else { |
| 825 | // Otherwise, this must be because of phi elimination. If this is the |
| 826 | // first redefinition of the vreg that we have seen, go back and change |
| 827 | // the live range in the PHI block to be a different value number. |
| 828 | if (interval.containsOneValue()) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 829 | // Remove the old range that we now know has an incorrect number. |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 830 | VNInfo *VNI = interval.getValNumInfo(0); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 831 | MachineInstr *Killer = vi.Kills[0]; |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 832 | phiJoinCopies.push_back(Killer); |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 833 | LiveIndex Start = getMBBStartIdx(Killer->getParent()); |
| 834 | LiveIndex End = |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 835 | getNextSlot(getUseIndex(getInstructionIndex(Killer))); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 836 | DEBUG({ |
| 837 | errs() << " Removing [" << Start << "," << End << "] from: "; |
| 838 | interval.print(errs(), tri_); |
| 839 | errs() << "\n"; |
| 840 | }); |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 841 | interval.removeRange(Start, End); |
| 842 | assert(interval.ranges.size() == 1 && |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 843 | "Newly discovered PHI interval has >1 ranges."); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 844 | MachineBasicBlock *killMBB = getMBBFromIndex(interval.endIndex()); |
| 845 | VNI->addKill(terminatorGaps[killMBB]); |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 846 | VNI->setHasPHIKill(true); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 847 | DEBUG({ |
| 848 | errs() << " RESULT: "; |
| 849 | interval.print(errs(), tri_); |
| 850 | }); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 851 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 852 | // Replace the interval with one of a NEW value number. Note that this |
| 853 | // value number isn't actually defined by an instruction, weird huh? :) |
Lang Hames | 10382fb | 2009-06-19 02:17:53 +0000 | [diff] [blame] | 854 | LiveRange LR(Start, End, |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 855 | interval.getNextValue(LiveIndex(mbb->getNumber()), |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 856 | 0, false, VNInfoAllocator)); |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 857 | LR.valno->setIsPHIDef(true); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 858 | DEBUG(errs() << " replace range with " << LR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 859 | interval.addRange(LR); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 860 | LR.valno->addKill(End); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 861 | DEBUG({ |
| 862 | errs() << " RESULT: "; |
| 863 | interval.print(errs(), tri_); |
| 864 | }); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 865 | } |
| 866 | |
| 867 | // In the case of PHI elimination, each variable definition is only |
| 868 | // live until the end of the block. We've already taken care of the |
| 869 | // rest of the live range. |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 870 | LiveIndex defIndex = getDefIndex(MIIdx); |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 871 | if (MO.isEarlyClobber()) |
| 872 | defIndex = getUseIndex(MIIdx); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 873 | |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 874 | VNInfo *ValNo; |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 875 | MachineInstr *CopyMI = NULL; |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 876 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 877 | if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG || |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 878 | mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG || |
Dan Gohman | 97121ba | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 879 | mi->getOpcode() == TargetInstrInfo::SUBREG_TO_REG || |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 880 | tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg)) |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 881 | CopyMI = mi; |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 882 | ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator); |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 883 | |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 884 | LiveIndex killIndex = getNextSlot(getMBBEndIdx(mbb)); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 885 | LiveRange LR(defIndex, killIndex, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 886 | interval.addRange(LR); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 887 | ValNo->addKill(terminatorGaps[mbb]); |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 888 | ValNo->setHasPHIKill(true); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 889 | DEBUG(errs() << " +" << LR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 890 | } |
| 891 | } |
| 892 | |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 893 | DEBUG(errs() << '\n'); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 894 | } |
| 895 | |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 896 | void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB, |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 897 | MachineBasicBlock::iterator mi, |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 898 | LiveIndex MIIdx, |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 899 | MachineOperand& MO, |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 900 | LiveInterval &interval, |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 901 | MachineInstr *CopyMI) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 902 | // A physical register cannot be live across basic block, so its |
| 903 | // lifetime must end somewhere in its defining basic block. |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 904 | DEBUG({ |
| 905 | errs() << "\t\tregister: "; |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 906 | printRegName(interval.reg, tri_); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 907 | }); |
Alkis Evlogimenos | 02ba13c | 2004-01-31 23:13:30 +0000 | [diff] [blame] | 908 | |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 909 | LiveIndex baseIndex = MIIdx; |
| 910 | LiveIndex start = getDefIndex(baseIndex); |
Dale Johannesen | 86b49f8 | 2008-09-24 01:07:17 +0000 | [diff] [blame] | 911 | // Earlyclobbers move back one. |
| 912 | if (MO.isEarlyClobber()) |
| 913 | start = getUseIndex(MIIdx); |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 914 | LiveIndex end = start; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 915 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 916 | // If it is not used after definition, it is considered dead at |
| 917 | // the instruction defining it. Hence its interval is: |
| 918 | // [defSlot(def), defSlot(def)+1) |
Dale Johannesen | 39faac2 | 2009-09-20 00:36:41 +0000 | [diff] [blame] | 919 | // For earlyclobbers, the defSlot was pushed back one; the extra |
| 920 | // advance below compensates. |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 921 | if (MO.isDead()) { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 922 | DEBUG(errs() << " dead"); |
Dale Johannesen | 39faac2 | 2009-09-20 00:36:41 +0000 | [diff] [blame] | 923 | if (MO.isEarlyClobber()) |
| 924 | end = getNextSlot(getNextSlot(start)); |
| 925 | else |
| 926 | end = getNextSlot(start); |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 927 | goto exit; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 928 | } |
| 929 | |
| 930 | // If it is not dead on definition, it must be killed by a |
| 931 | // subsequent instruction. Hence its interval is: |
| 932 | // [defSlot(def), useSlot(kill)+1) |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 933 | baseIndex = getNextIndex(baseIndex); |
Chris Lattner | 5ab6f5f | 2005-09-02 00:20:32 +0000 | [diff] [blame] | 934 | while (++mi != MBB->end()) { |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 935 | while (baseIndex.getVecIndex() < i2miMap_.size() && |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 936 | getInstructionFromIndex(baseIndex) == 0) |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 937 | baseIndex = getNextIndex(baseIndex); |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 938 | if (mi->killsRegister(interval.reg, tri_)) { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 939 | DEBUG(errs() << " killed"); |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 940 | end = getNextSlot(getUseIndex(baseIndex)); |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 941 | goto exit; |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 942 | } else { |
| 943 | int DefIdx = mi->findRegisterDefOperandIdx(interval.reg, false, tri_); |
| 944 | if (DefIdx != -1) { |
| 945 | if (mi->isRegTiedToUseOperand(DefIdx)) { |
| 946 | // Two-address instruction. |
| 947 | end = getDefIndex(baseIndex); |
| 948 | if (mi->getOperand(DefIdx).isEarlyClobber()) |
| 949 | end = getUseIndex(baseIndex); |
| 950 | } else { |
| 951 | // Another instruction redefines the register before it is ever read. |
| 952 | // Then the register is essentially dead at the instruction that defines |
| 953 | // it. Hence its interval is: |
| 954 | // [defSlot(def), defSlot(def)+1) |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 955 | DEBUG(errs() << " dead"); |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 956 | end = getNextSlot(start); |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 957 | } |
| 958 | goto exit; |
| 959 | } |
Alkis Evlogimenos | af25473 | 2004-01-13 22:26:14 +0000 | [diff] [blame] | 960 | } |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 961 | |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 962 | baseIndex = getNextIndex(baseIndex); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 963 | } |
Chris Lattner | 5ab6f5f | 2005-09-02 00:20:32 +0000 | [diff] [blame] | 964 | |
| 965 | // The only case we should have a dead physreg here without a killing or |
| 966 | // instruction where we know it's dead is if it is live-in to the function |
Evan Cheng | d521bc9 | 2009-04-27 17:36:47 +0000 | [diff] [blame] | 967 | // and never used. Another possible case is the implicit use of the |
| 968 | // physical register has been deleted by two-address pass. |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 969 | end = getNextSlot(start); |
Alkis Evlogimenos | 02ba13c | 2004-01-31 23:13:30 +0000 | [diff] [blame] | 970 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 971 | exit: |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 972 | assert(start < end && "did not find end of interval?"); |
Chris Lattner | f768bba | 2005-03-09 23:05:19 +0000 | [diff] [blame] | 973 | |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 974 | // Already exists? Extend old live interval. |
| 975 | LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start); |
Evan Cheng | 5379f41 | 2008-12-19 20:58:01 +0000 | [diff] [blame] | 976 | bool Extend = OldLR != interval.end(); |
| 977 | VNInfo *ValNo = Extend |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 978 | ? OldLR->valno : interval.getNextValue(start, CopyMI, true, VNInfoAllocator); |
Evan Cheng | 5379f41 | 2008-12-19 20:58:01 +0000 | [diff] [blame] | 979 | if (MO.isEarlyClobber() && Extend) |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 980 | ValNo->setHasRedefByEC(true); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 981 | LiveRange LR(start, end, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 982 | interval.addRange(LR); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 983 | LR.valno->addKill(end); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 984 | DEBUG(errs() << " +" << LR << '\n'); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 985 | } |
| 986 | |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 987 | void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB, |
| 988 | MachineBasicBlock::iterator MI, |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 989 | LiveIndex MIIdx, |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 990 | MachineOperand& MO, |
| 991 | unsigned MOIdx) { |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 992 | if (TargetRegisterInfo::isVirtualRegister(MO.getReg())) |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 993 | handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx, |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 994 | getOrCreateInterval(MO.getReg())); |
| 995 | else if (allocatableRegs_[MO.getReg()]) { |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 996 | MachineInstr *CopyMI = NULL; |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 997 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 998 | if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG || |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 999 | MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG || |
Dan Gohman | 97121ba | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 1000 | MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG || |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 1001 | tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg)) |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 1002 | CopyMI = MI; |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 1003 | handlePhysicalRegisterDef(MBB, MI, MIIdx, MO, |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 1004 | getOrCreateInterval(MO.getReg()), CopyMI); |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 1005 | // Def of a register also defines its sub-registers. |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 1006 | for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS) |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1007 | // If MI also modifies the sub-register explicitly, avoid processing it |
| 1008 | // more than once. Do not pass in TRI here so it checks for exact match. |
| 1009 | if (!MI->modifiesRegister(*AS)) |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 1010 | handlePhysicalRegisterDef(MBB, MI, MIIdx, MO, |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 1011 | getOrCreateInterval(*AS), 0); |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 1012 | } |
Alkis Evlogimenos | 4d46e1e | 2004-01-31 14:37:41 +0000 | [diff] [blame] | 1013 | } |
| 1014 | |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1015 | void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB, |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 1016 | LiveIndex MIIdx, |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 1017 | LiveInterval &interval, bool isAlias) { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1018 | DEBUG({ |
| 1019 | errs() << "\t\tlivein register: "; |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1020 | printRegName(interval.reg, tri_); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1021 | }); |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1022 | |
| 1023 | // Look for kills, if it reaches a def before it's killed, then it shouldn't |
| 1024 | // be considered a livein. |
| 1025 | MachineBasicBlock::iterator mi = MBB->begin(); |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 1026 | LiveIndex baseIndex = MIIdx; |
| 1027 | LiveIndex start = baseIndex; |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1028 | while (baseIndex.getVecIndex() < i2miMap_.size() && |
Owen Anderson | 99500ae | 2008-09-15 22:00:38 +0000 | [diff] [blame] | 1029 | getInstructionFromIndex(baseIndex) == 0) |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 1030 | baseIndex = getNextIndex(baseIndex); |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 1031 | LiveIndex end = baseIndex; |
Evan Cheng | 0076c61 | 2009-03-05 03:34:26 +0000 | [diff] [blame] | 1032 | bool SeenDefUse = false; |
Owen Anderson | 99500ae | 2008-09-15 22:00:38 +0000 | [diff] [blame] | 1033 | |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1034 | while (mi != MBB->end()) { |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1035 | if (mi->killsRegister(interval.reg, tri_)) { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1036 | DEBUG(errs() << " killed"); |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 1037 | end = getNextSlot(getUseIndex(baseIndex)); |
Evan Cheng | 0076c61 | 2009-03-05 03:34:26 +0000 | [diff] [blame] | 1038 | SeenDefUse = true; |
Lang Hames | d21c316 | 2009-06-18 22:01:47 +0000 | [diff] [blame] | 1039 | break; |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1040 | } else if (mi->modifiesRegister(interval.reg, tri_)) { |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1041 | // Another instruction redefines the register before it is ever read. |
| 1042 | // Then the register is essentially dead at the instruction that defines |
| 1043 | // it. Hence its interval is: |
| 1044 | // [defSlot(def), defSlot(def)+1) |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1045 | DEBUG(errs() << " dead"); |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 1046 | end = getNextSlot(getDefIndex(start)); |
Evan Cheng | 0076c61 | 2009-03-05 03:34:26 +0000 | [diff] [blame] | 1047 | SeenDefUse = true; |
Lang Hames | d21c316 | 2009-06-18 22:01:47 +0000 | [diff] [blame] | 1048 | break; |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1049 | } |
| 1050 | |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 1051 | baseIndex = getNextIndex(baseIndex); |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1052 | ++mi; |
Evan Cheng | 0076c61 | 2009-03-05 03:34:26 +0000 | [diff] [blame] | 1053 | if (mi != MBB->end()) { |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1054 | while (baseIndex.getVecIndex() < i2miMap_.size() && |
Evan Cheng | 0076c61 | 2009-03-05 03:34:26 +0000 | [diff] [blame] | 1055 | getInstructionFromIndex(baseIndex) == 0) |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 1056 | baseIndex = getNextIndex(baseIndex); |
Evan Cheng | 0076c61 | 2009-03-05 03:34:26 +0000 | [diff] [blame] | 1057 | } |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1058 | } |
| 1059 | |
Evan Cheng | 75611fb | 2007-06-27 01:16:36 +0000 | [diff] [blame] | 1060 | // Live-in register might not be used at all. |
Evan Cheng | 0076c61 | 2009-03-05 03:34:26 +0000 | [diff] [blame] | 1061 | if (!SeenDefUse) { |
Evan Cheng | 292da94 | 2007-06-27 18:47:28 +0000 | [diff] [blame] | 1062 | if (isAlias) { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1063 | DEBUG(errs() << " dead"); |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 1064 | end = getNextSlot(getDefIndex(MIIdx)); |
Evan Cheng | 292da94 | 2007-06-27 18:47:28 +0000 | [diff] [blame] | 1065 | } else { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1066 | DEBUG(errs() << " live through"); |
Evan Cheng | 292da94 | 2007-06-27 18:47:28 +0000 | [diff] [blame] | 1067 | end = baseIndex; |
| 1068 | } |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 1069 | } |
| 1070 | |
Lang Hames | 10382fb | 2009-06-19 02:17:53 +0000 | [diff] [blame] | 1071 | VNInfo *vni = |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 1072 | interval.getNextValue(LiveIndex(MBB->getNumber()), |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1073 | 0, false, VNInfoAllocator); |
Lang Hames | d21c316 | 2009-06-18 22:01:47 +0000 | [diff] [blame] | 1074 | vni->setIsPHIDef(true); |
| 1075 | LiveRange LR(start, end, vni); |
| 1076 | |
Jim Laskey | 9b25b8c | 2007-02-21 22:41:17 +0000 | [diff] [blame] | 1077 | interval.addRange(LR); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1078 | LR.valno->addKill(end); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1079 | DEBUG(errs() << " +" << LR << '\n'); |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1080 | } |
| 1081 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1082 | bool |
| 1083 | LiveIntervals::isProfitableToCoalesce(LiveInterval &DstInt, LiveInterval &SrcInt, |
| 1084 | SmallVector<MachineInstr*,16> &IdentCopies, |
Evan Cheng | 3f85549 | 2009-09-15 06:45:16 +0000 | [diff] [blame] | 1085 | SmallVector<MachineInstr*,16> &OtherCopies) { |
| 1086 | bool HaveConflict = false; |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1087 | unsigned NumIdent = 0; |
Dan Gohman | 2bf0649 | 2009-09-25 22:26:13 +0000 | [diff] [blame] | 1088 | for (MachineRegisterInfo::def_iterator ri = mri_->def_begin(SrcInt.reg), |
| 1089 | re = mri_->def_end(); ri != re; ++ri) { |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1090 | MachineInstr *MI = &*ri; |
| 1091 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
| 1092 | if (!tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg)) |
Evan Cheng | 3f85549 | 2009-09-15 06:45:16 +0000 | [diff] [blame] | 1093 | return false; |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1094 | if (SrcReg != DstInt.reg) { |
| 1095 | OtherCopies.push_back(MI); |
| 1096 | HaveConflict |= DstInt.liveAt(getInstructionIndex(MI)); |
| 1097 | } else { |
| 1098 | IdentCopies.push_back(MI); |
| 1099 | ++NumIdent; |
| 1100 | } |
| 1101 | } |
| 1102 | |
Evan Cheng | 3f85549 | 2009-09-15 06:45:16 +0000 | [diff] [blame] | 1103 | if (!HaveConflict) |
| 1104 | return false; // Let coalescer handle it |
| 1105 | return IdentCopies.size() > OtherCopies.size(); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1106 | } |
| 1107 | |
| 1108 | void LiveIntervals::performEarlyCoalescing() { |
| 1109 | if (!EarlyCoalescing) |
| 1110 | return; |
| 1111 | |
| 1112 | /// Perform early coalescing: eliminate copies which feed into phi joins |
| 1113 | /// and whose sources are defined by the phi joins. |
| 1114 | for (unsigned i = 0, e = phiJoinCopies.size(); i != e; ++i) { |
| 1115 | MachineInstr *Join = phiJoinCopies[i]; |
| 1116 | if (CoalescingLimit != -1 && (int)numCoalescing == CoalescingLimit) |
| 1117 | break; |
| 1118 | |
| 1119 | unsigned PHISrc, PHIDst, SrcSubReg, DstSubReg; |
| 1120 | bool isMove= tii_->isMoveInstr(*Join, PHISrc, PHIDst, SrcSubReg, DstSubReg); |
| 1121 | #ifndef NDEBUG |
| 1122 | assert(isMove && "PHI join instruction must be a move!"); |
| 1123 | #else |
| 1124 | isMove = isMove; |
| 1125 | #endif |
| 1126 | |
| 1127 | LiveInterval &DstInt = getInterval(PHIDst); |
| 1128 | LiveInterval &SrcInt = getInterval(PHISrc); |
| 1129 | SmallVector<MachineInstr*, 16> IdentCopies; |
| 1130 | SmallVector<MachineInstr*, 16> OtherCopies; |
Evan Cheng | 3f85549 | 2009-09-15 06:45:16 +0000 | [diff] [blame] | 1131 | if (!isProfitableToCoalesce(DstInt, SrcInt, IdentCopies, OtherCopies)) |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1132 | continue; |
| 1133 | |
| 1134 | DEBUG(errs() << "PHI Join: " << *Join); |
| 1135 | assert(DstInt.containsOneValue() && "PHI join should have just one val#!"); |
| 1136 | VNInfo *VNI = DstInt.getValNumInfo(0); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1137 | |
Evan Cheng | 3f85549 | 2009-09-15 06:45:16 +0000 | [diff] [blame] | 1138 | // Change the non-identity copies to directly target the phi destination. |
| 1139 | for (unsigned i = 0, e = OtherCopies.size(); i != e; ++i) { |
| 1140 | MachineInstr *PHICopy = OtherCopies[i]; |
| 1141 | DEBUG(errs() << "Moving: " << *PHICopy); |
| 1142 | |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 1143 | LiveIndex MIIndex = getInstructionIndex(PHICopy); |
| 1144 | LiveIndex DefIndex = getDefIndex(MIIndex); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1145 | LiveRange *SLR = SrcInt.getLiveRangeContaining(DefIndex); |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 1146 | LiveIndex StartIndex = SLR->start; |
| 1147 | LiveIndex EndIndex = SLR->end; |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1148 | |
| 1149 | // Delete val# defined by the now identity copy and add the range from |
| 1150 | // beginning of the mbb to the end of the range. |
| 1151 | SrcInt.removeValNo(SLR->valno); |
Evan Cheng | 3f85549 | 2009-09-15 06:45:16 +0000 | [diff] [blame] | 1152 | DEBUG(errs() << " added range [" << StartIndex << ',' |
| 1153 | << EndIndex << "] to reg" << DstInt.reg << '\n'); |
| 1154 | if (DstInt.liveAt(StartIndex)) |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1155 | DstInt.removeRange(StartIndex, EndIndex); |
Evan Cheng | 3f85549 | 2009-09-15 06:45:16 +0000 | [diff] [blame] | 1156 | VNInfo *NewVNI = DstInt.getNextValue(DefIndex, PHICopy, true, |
| 1157 | VNInfoAllocator); |
| 1158 | NewVNI->setHasPHIKill(true); |
| 1159 | DstInt.addRange(LiveRange(StartIndex, EndIndex, NewVNI)); |
| 1160 | for (unsigned j = 0, ee = PHICopy->getNumOperands(); j != ee; ++j) { |
| 1161 | MachineOperand &MO = PHICopy->getOperand(j); |
| 1162 | if (!MO.isReg() || MO.getReg() != PHISrc) |
| 1163 | continue; |
| 1164 | MO.setReg(PHIDst); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1165 | } |
Evan Cheng | 3f85549 | 2009-09-15 06:45:16 +0000 | [diff] [blame] | 1166 | } |
| 1167 | |
| 1168 | // Now let's eliminate all the would-be identity copies. |
| 1169 | for (unsigned i = 0, e = IdentCopies.size(); i != e; ++i) { |
| 1170 | MachineInstr *PHICopy = IdentCopies[i]; |
| 1171 | DEBUG(errs() << "Coalescing: " << *PHICopy); |
| 1172 | |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 1173 | LiveIndex MIIndex = getInstructionIndex(PHICopy); |
| 1174 | LiveIndex DefIndex = getDefIndex(MIIndex); |
Evan Cheng | 3f85549 | 2009-09-15 06:45:16 +0000 | [diff] [blame] | 1175 | LiveRange *SLR = SrcInt.getLiveRangeContaining(DefIndex); |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 1176 | LiveIndex StartIndex = SLR->start; |
| 1177 | LiveIndex EndIndex = SLR->end; |
Evan Cheng | 3f85549 | 2009-09-15 06:45:16 +0000 | [diff] [blame] | 1178 | |
| 1179 | // Delete val# defined by the now identity copy and add the range from |
| 1180 | // beginning of the mbb to the end of the range. |
| 1181 | SrcInt.removeValNo(SLR->valno); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1182 | RemoveMachineInstrFromMaps(PHICopy); |
| 1183 | PHICopy->eraseFromParent(); |
Evan Cheng | 3f85549 | 2009-09-15 06:45:16 +0000 | [diff] [blame] | 1184 | DEBUG(errs() << " added range [" << StartIndex << ',' |
| 1185 | << EndIndex << "] to reg" << DstInt.reg << '\n'); |
| 1186 | DstInt.addRange(LiveRange(StartIndex, EndIndex, VNI)); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1187 | } |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1188 | |
Evan Cheng | 3f85549 | 2009-09-15 06:45:16 +0000 | [diff] [blame] | 1189 | // Remove the phi join and update the phi block liveness. |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 1190 | LiveIndex MIIndex = getInstructionIndex(Join); |
| 1191 | LiveIndex UseIndex = getUseIndex(MIIndex); |
| 1192 | LiveIndex DefIndex = getDefIndex(MIIndex); |
Evan Cheng | 3f85549 | 2009-09-15 06:45:16 +0000 | [diff] [blame] | 1193 | LiveRange *SLR = SrcInt.getLiveRangeContaining(UseIndex); |
| 1194 | LiveRange *DLR = DstInt.getLiveRangeContaining(DefIndex); |
| 1195 | DLR->valno->setCopy(0); |
| 1196 | DLR->valno->setIsDefAccurate(false); |
| 1197 | DstInt.addRange(LiveRange(SLR->start, SLR->end, DLR->valno)); |
| 1198 | SrcInt.removeRange(SLR->start, SLR->end); |
| 1199 | assert(SrcInt.empty()); |
| 1200 | removeInterval(PHISrc); |
| 1201 | RemoveMachineInstrFromMaps(Join); |
| 1202 | Join->eraseFromParent(); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1203 | |
| 1204 | ++numCoalescing; |
| 1205 | } |
| 1206 | } |
| 1207 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 1208 | /// computeIntervals - computes the live intervals for virtual |
Alkis Evlogimenos | 4d46e1e | 2004-01-31 14:37:41 +0000 | [diff] [blame] | 1209 | /// registers. for some ordering of the machine instructions [1,N] a |
Alkis Evlogimenos | 08cec00 | 2004-01-31 19:59:32 +0000 | [diff] [blame] | 1210 | /// live interval is an interval [i, j) where 1 <= i <= j < N for |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 1211 | /// which a variable is live |
Dale Johannesen | 91aac10 | 2008-09-17 21:13:11 +0000 | [diff] [blame] | 1212 | void LiveIntervals::computeIntervals() { |
Daniel Dunbar | ce63ffb | 2009-07-25 00:23:56 +0000 | [diff] [blame] | 1213 | DEBUG(errs() << "********** COMPUTING LIVE INTERVALS **********\n" |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1214 | << "********** Function: " |
| 1215 | << ((Value*)mf_->getFunction())->getName() << '\n'); |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 1216 | |
| 1217 | SmallVector<unsigned, 8> UndefUses; |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 1218 | for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end(); |
| 1219 | MBBI != E; ++MBBI) { |
| 1220 | MachineBasicBlock *MBB = MBBI; |
Owen Anderson | 134eb73 | 2008-09-21 20:43:24 +0000 | [diff] [blame] | 1221 | // Track the index of the current machine instr. |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 1222 | LiveIndex MIIndex = getMBBStartIdx(MBB); |
Daniel Dunbar | ce63ffb | 2009-07-25 00:23:56 +0000 | [diff] [blame] | 1223 | DEBUG(errs() << ((Value*)MBB->getBasicBlock())->getName() << ":\n"); |
Alkis Evlogimenos | 6b4edba | 2003-12-21 20:19:10 +0000 | [diff] [blame] | 1224 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 1225 | MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end(); |
Evan Cheng | 0c9f92e | 2007-02-13 01:30:55 +0000 | [diff] [blame] | 1226 | |
Dan Gohman | cb406c2 | 2007-10-03 19:26:29 +0000 | [diff] [blame] | 1227 | // Create intervals for live-ins to this BB first. |
| 1228 | for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(), |
| 1229 | LE = MBB->livein_end(); LI != LE; ++LI) { |
| 1230 | handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI)); |
| 1231 | // Multiple live-ins can alias the same register. |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1232 | for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS) |
Dan Gohman | cb406c2 | 2007-10-03 19:26:29 +0000 | [diff] [blame] | 1233 | if (!hasInterval(*AS)) |
| 1234 | handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS), |
| 1235 | true); |
Chris Lattner | dffb2e8 | 2006-09-04 18:27:40 +0000 | [diff] [blame] | 1236 | } |
| 1237 | |
Owen Anderson | 99500ae | 2008-09-15 22:00:38 +0000 | [diff] [blame] | 1238 | // Skip over empty initial indices. |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1239 | while (MIIndex.getVecIndex() < i2miMap_.size() && |
Owen Anderson | 99500ae | 2008-09-15 22:00:38 +0000 | [diff] [blame] | 1240 | getInstructionFromIndex(MIIndex) == 0) |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 1241 | MIIndex = getNextIndex(MIIndex); |
Owen Anderson | 99500ae | 2008-09-15 22:00:38 +0000 | [diff] [blame] | 1242 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 1243 | for (; MI != miEnd; ++MI) { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1244 | DEBUG(errs() << MIIndex << "\t" << *MI); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 1245 | |
Evan Cheng | 438f7bc | 2006-11-10 08:43:01 +0000 | [diff] [blame] | 1246 | // Handle defs. |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 1247 | for (int i = MI->getNumOperands() - 1; i >= 0; --i) { |
| 1248 | MachineOperand &MO = MI->getOperand(i); |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 1249 | if (!MO.isReg() || !MO.getReg()) |
| 1250 | continue; |
| 1251 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1252 | // handle register defs - build intervals |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 1253 | if (MO.isDef()) |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 1254 | handleRegisterDef(MBB, MI, MIIndex, MO, i); |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 1255 | else if (MO.isUndef()) |
| 1256 | UndefUses.push_back(MO.getReg()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1257 | } |
Evan Cheng | 99fe34b | 2008-10-18 05:18:55 +0000 | [diff] [blame] | 1258 | |
| 1259 | // Skip over the empty slots after each instruction. |
| 1260 | unsigned Slots = MI->getDesc().getNumDefs(); |
| 1261 | if (Slots == 0) |
| 1262 | Slots = 1; |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1263 | |
| 1264 | while (Slots--) |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 1265 | MIIndex = getNextIndex(MIIndex); |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 1266 | |
| 1267 | // Skip over empty indices. |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1268 | while (MIIndex.getVecIndex() < i2miMap_.size() && |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 1269 | getInstructionFromIndex(MIIndex) == 0) |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 1270 | MIIndex = getNextIndex(MIIndex); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 1271 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1272 | } |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 1273 | |
| 1274 | // Create empty intervals for registers defined by implicit_def's (except |
| 1275 | // for those implicit_def that define values which are liveout of their |
| 1276 | // blocks. |
| 1277 | for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) { |
| 1278 | unsigned UndefReg = UndefUses[i]; |
| 1279 | (void)getOrCreateInterval(UndefReg); |
| 1280 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 1281 | } |
Alkis Evlogimenos | b27ef24 | 2003-12-05 10:38:28 +0000 | [diff] [blame] | 1282 | |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1283 | bool LiveIntervals::findLiveInMBBs( |
Lang Hames | 6cc91e3 | 2009-10-03 04:31:31 +0000 | [diff] [blame] | 1284 | LiveIndex Start, LiveIndex End, |
Evan Cheng | a5bfc97 | 2007-10-17 06:53:44 +0000 | [diff] [blame] | 1285 | SmallVectorImpl<MachineBasicBlock*> &MBBs) const { |
Evan Cheng | 4ca980e | 2007-10-17 02:10:22 +0000 | [diff] [blame] | 1286 | std::vector<IdxMBBPair>::const_iterator I = |
Evan Cheng | d0e32c5 | 2008-10-29 05:06:14 +0000 | [diff] [blame] | 1287 | std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), Start); |
Evan Cheng | 4ca980e | 2007-10-17 02:10:22 +0000 | [diff] [blame] | 1288 | |
| 1289 | bool ResVal = false; |
| 1290 | while (I != Idx2MBBMap.end()) { |
Dan Gohman | 2ad8245 | 2008-11-26 05:50:31 +0000 | [diff] [blame] | 1291 | if (I->first >= End) |
Evan Cheng | 4ca980e | 2007-10-17 02:10:22 +0000 | [diff] [blame] | 1292 | break; |
| 1293 | MBBs.push_back(I->second); |
| 1294 | ResVal = true; |
| 1295 | ++I; |
| 1296 | } |
| 1297 | return ResVal; |
| 1298 | } |
| 1299 | |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1300 | bool LiveIntervals::findReachableMBBs( |
Lang Hames | 6cc91e3 | 2009-10-03 04:31:31 +0000 | [diff] [blame] | 1301 | LiveIndex Start, LiveIndex End, |
Evan Cheng | d0e32c5 | 2008-10-29 05:06:14 +0000 | [diff] [blame] | 1302 | SmallVectorImpl<MachineBasicBlock*> &MBBs) const { |
| 1303 | std::vector<IdxMBBPair>::const_iterator I = |
| 1304 | std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), Start); |
| 1305 | |
| 1306 | bool ResVal = false; |
| 1307 | while (I != Idx2MBBMap.end()) { |
| 1308 | if (I->first > End) |
| 1309 | break; |
| 1310 | MachineBasicBlock *MBB = I->second; |
| 1311 | if (getMBBEndIdx(MBB) > End) |
| 1312 | break; |
| 1313 | for (MachineBasicBlock::succ_iterator SI = MBB->succ_begin(), |
| 1314 | SE = MBB->succ_end(); SI != SE; ++SI) |
| 1315 | MBBs.push_back(*SI); |
| 1316 | ResVal = true; |
| 1317 | ++I; |
| 1318 | } |
| 1319 | return ResVal; |
| 1320 | } |
| 1321 | |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 1322 | LiveInterval* LiveIntervals::createInterval(unsigned reg) { |
Evan Cheng | 0a1fcce | 2009-02-08 11:04:35 +0000 | [diff] [blame] | 1323 | float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F; |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 1324 | return new LiveInterval(reg, Weight); |
Alkis Evlogimenos | 9a8b490 | 2004-04-09 18:07:57 +0000 | [diff] [blame] | 1325 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1326 | |
Evan Cheng | 0a1fcce | 2009-02-08 11:04:35 +0000 | [diff] [blame] | 1327 | /// dupInterval - Duplicate a live interval. The caller is responsible for |
| 1328 | /// managing the allocated memory. |
| 1329 | LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) { |
| 1330 | LiveInterval *NewLI = createInterval(li->reg); |
Evan Cheng | 90f95f8 | 2009-06-14 20:22:55 +0000 | [diff] [blame] | 1331 | NewLI->Copy(*li, mri_, getVNInfoAllocator()); |
Evan Cheng | 0a1fcce | 2009-02-08 11:04:35 +0000 | [diff] [blame] | 1332 | return NewLI; |
| 1333 | } |
| 1334 | |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 1335 | /// getVNInfoSourceReg - Helper function that parses the specified VNInfo |
| 1336 | /// copy field and returns the source register that defines it. |
| 1337 | unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const { |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 1338 | if (!VNI->getCopy()) |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 1339 | return 0; |
| 1340 | |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 1341 | if (VNI->getCopy()->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) { |
Evan Cheng | 8f90b6e | 2009-01-07 02:08:57 +0000 | [diff] [blame] | 1342 | // If it's extracting out of a physical register, return the sub-register. |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 1343 | unsigned Reg = VNI->getCopy()->getOperand(1).getReg(); |
Evan Cheng | 8f90b6e | 2009-01-07 02:08:57 +0000 | [diff] [blame] | 1344 | if (TargetRegisterInfo::isPhysicalRegister(Reg)) |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 1345 | Reg = tri_->getSubReg(Reg, VNI->getCopy()->getOperand(2).getImm()); |
Evan Cheng | 8f90b6e | 2009-01-07 02:08:57 +0000 | [diff] [blame] | 1346 | return Reg; |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 1347 | } else if (VNI->getCopy()->getOpcode() == TargetInstrInfo::INSERT_SUBREG || |
| 1348 | VNI->getCopy()->getOpcode() == TargetInstrInfo::SUBREG_TO_REG) |
| 1349 | return VNI->getCopy()->getOperand(2).getReg(); |
Evan Cheng | 8f90b6e | 2009-01-07 02:08:57 +0000 | [diff] [blame] | 1350 | |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 1351 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 1352 | if (tii_->isMoveInstr(*VNI->getCopy(), SrcReg, DstReg, SrcSubReg, DstSubReg)) |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 1353 | return SrcReg; |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1354 | llvm_unreachable("Unrecognized copy instruction!"); |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 1355 | return 0; |
| 1356 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1357 | |
| 1358 | //===----------------------------------------------------------------------===// |
| 1359 | // Register allocator hooks. |
| 1360 | // |
| 1361 | |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1362 | /// getReMatImplicitUse - If the remat definition MI has one (for now, we only |
| 1363 | /// allow one) virtual register operand, then its uses are implicitly using |
| 1364 | /// the register. Returns the virtual register. |
| 1365 | unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li, |
| 1366 | MachineInstr *MI) const { |
| 1367 | unsigned RegOp = 0; |
| 1368 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 1369 | MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1370 | if (!MO.isReg() || !MO.isUse()) |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1371 | continue; |
| 1372 | unsigned Reg = MO.getReg(); |
| 1373 | if (Reg == 0 || Reg == li.reg) |
| 1374 | continue; |
Chris Lattner | 1873d0c | 2009-06-27 04:06:41 +0000 | [diff] [blame] | 1375 | |
| 1376 | if (TargetRegisterInfo::isPhysicalRegister(Reg) && |
| 1377 | !allocatableRegs_[Reg]) |
| 1378 | continue; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1379 | // FIXME: For now, only remat MI with at most one register operand. |
| 1380 | assert(!RegOp && |
| 1381 | "Can't rematerialize instruction with multiple register operand!"); |
| 1382 | RegOp = MO.getReg(); |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 1383 | #ifndef NDEBUG |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1384 | break; |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 1385 | #endif |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1386 | } |
| 1387 | return RegOp; |
| 1388 | } |
| 1389 | |
| 1390 | /// isValNoAvailableAt - Return true if the val# of the specified interval |
| 1391 | /// which reaches the given instruction also reaches the specified use index. |
| 1392 | bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI, |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 1393 | LiveIndex UseIdx) const { |
| 1394 | LiveIndex Index = getInstructionIndex(MI); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1395 | VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno; |
| 1396 | LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx); |
| 1397 | return UI != li.end() && UI->valno == ValNo; |
| 1398 | } |
| 1399 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1400 | /// isReMaterializable - Returns true if the definition MI of the specified |
| 1401 | /// val# of the specified interval is re-materializable. |
| 1402 | bool LiveIntervals::isReMaterializable(const LiveInterval &li, |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 1403 | const VNInfo *ValNo, MachineInstr *MI, |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 1404 | SmallVectorImpl<LiveInterval*> &SpillIs, |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 1405 | bool &isLoad) { |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1406 | if (DisableReMat) |
| 1407 | return false; |
| 1408 | |
Dan Gohman | a70dca1 | 2009-10-09 23:27:56 +0000 | [diff] [blame] | 1409 | if (!tii_->isTriviallyReMaterializable(MI, aa_)) |
| 1410 | return false; |
Evan Cheng | dd3465e | 2008-02-23 01:44:27 +0000 | [diff] [blame] | 1411 | |
Dan Gohman | a70dca1 | 2009-10-09 23:27:56 +0000 | [diff] [blame] | 1412 | // Target-specific code can mark an instruction as being rematerializable |
| 1413 | // if it has one virtual reg use, though it had better be something like |
| 1414 | // a PIC base register which is likely to be live everywhere. |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 1415 | unsigned ImpUse = getReMatImplicitUse(li, MI); |
| 1416 | if (ImpUse) { |
| 1417 | const LiveInterval &ImpLi = getInterval(ImpUse); |
| 1418 | for (MachineRegisterInfo::use_iterator ri = mri_->use_begin(li.reg), |
| 1419 | re = mri_->use_end(); ri != re; ++ri) { |
| 1420 | MachineInstr *UseMI = &*ri; |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 1421 | LiveIndex UseIdx = getInstructionIndex(UseMI); |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 1422 | if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo) |
| 1423 | continue; |
| 1424 | if (!isValNoAvailableAt(ImpLi, MI, UseIdx)) |
| 1425 | return false; |
| 1426 | } |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 1427 | |
| 1428 | // If a register operand of the re-materialized instruction is going to |
| 1429 | // be spilled next, then it's not legal to re-materialize this instruction. |
| 1430 | for (unsigned i = 0, e = SpillIs.size(); i != e; ++i) |
| 1431 | if (ImpUse == SpillIs[i]->reg) |
| 1432 | return false; |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 1433 | } |
| 1434 | return true; |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 1435 | } |
| 1436 | |
Evan Cheng | 0658749 | 2008-10-24 02:05:00 +0000 | [diff] [blame] | 1437 | /// isReMaterializable - Returns true if the definition MI of the specified |
| 1438 | /// val# of the specified interval is re-materializable. |
| 1439 | bool LiveIntervals::isReMaterializable(const LiveInterval &li, |
| 1440 | const VNInfo *ValNo, MachineInstr *MI) { |
| 1441 | SmallVector<LiveInterval*, 4> Dummy1; |
| 1442 | bool Dummy2; |
| 1443 | return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2); |
| 1444 | } |
| 1445 | |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 1446 | /// isReMaterializable - Returns true if every definition of MI of every |
| 1447 | /// val# of the specified interval is re-materializable. |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 1448 | bool LiveIntervals::isReMaterializable(const LiveInterval &li, |
| 1449 | SmallVectorImpl<LiveInterval*> &SpillIs, |
| 1450 | bool &isLoad) { |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 1451 | isLoad = false; |
| 1452 | for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end(); |
| 1453 | i != e; ++i) { |
| 1454 | const VNInfo *VNI = *i; |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 1455 | if (VNI->isUnused()) |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 1456 | continue; // Dead val#. |
| 1457 | // Is the def for the val# rematerializable? |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 1458 | if (!VNI->isDefAccurate()) |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 1459 | return false; |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 1460 | MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def); |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 1461 | bool DefIsLoad = false; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1462 | if (!ReMatDefMI || |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 1463 | !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad)) |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 1464 | return false; |
| 1465 | isLoad |= DefIsLoad; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1466 | } |
| 1467 | return true; |
| 1468 | } |
| 1469 | |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1470 | /// FilterFoldedOps - Filter out two-address use operands. Return |
| 1471 | /// true if it finds any issue with the operands that ought to prevent |
| 1472 | /// folding. |
| 1473 | static bool FilterFoldedOps(MachineInstr *MI, |
| 1474 | SmallVector<unsigned, 2> &Ops, |
| 1475 | unsigned &MRInfo, |
| 1476 | SmallVector<unsigned, 2> &FoldOps) { |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1477 | MRInfo = 0; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1478 | for (unsigned i = 0, e = Ops.size(); i != e; ++i) { |
| 1479 | unsigned OpIdx = Ops[i]; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1480 | MachineOperand &MO = MI->getOperand(OpIdx); |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1481 | // FIXME: fold subreg use. |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1482 | if (MO.getSubReg()) |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1483 | return true; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1484 | if (MO.isDef()) |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1485 | MRInfo |= (unsigned)VirtRegMap::isMod; |
| 1486 | else { |
| 1487 | // Filter out two-address use operand(s). |
Evan Cheng | a24752f | 2009-03-19 20:30:06 +0000 | [diff] [blame] | 1488 | if (MI->isRegTiedToDefOperand(OpIdx)) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1489 | MRInfo = VirtRegMap::isModRef; |
| 1490 | continue; |
| 1491 | } |
| 1492 | MRInfo |= (unsigned)VirtRegMap::isRef; |
| 1493 | } |
| 1494 | FoldOps.push_back(OpIdx); |
Evan Cheng | e62f97c | 2007-12-01 02:07:52 +0000 | [diff] [blame] | 1495 | } |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1496 | return false; |
| 1497 | } |
| 1498 | |
| 1499 | |
| 1500 | /// tryFoldMemoryOperand - Attempts to fold either a spill / restore from |
| 1501 | /// slot / to reg or any rematerialized load into ith operand of specified |
| 1502 | /// MI. If it is successul, MI is updated with the newly created MI and |
| 1503 | /// returns true. |
| 1504 | bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI, |
| 1505 | VirtRegMap &vrm, MachineInstr *DefMI, |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 1506 | LiveIndex InstrIdx, |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1507 | SmallVector<unsigned, 2> &Ops, |
| 1508 | bool isSS, int Slot, unsigned Reg) { |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1509 | // If it is an implicit def instruction, just delete it. |
Evan Cheng | 20ccded | 2008-03-15 00:19:36 +0000 | [diff] [blame] | 1510 | if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) { |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1511 | RemoveMachineInstrFromMaps(MI); |
| 1512 | vrm.RemoveMachineInstrFromMaps(MI); |
| 1513 | MI->eraseFromParent(); |
| 1514 | ++numFolds; |
| 1515 | return true; |
| 1516 | } |
| 1517 | |
| 1518 | // Filter the list of operand indexes that are to be folded. Abort if |
| 1519 | // any operand will prevent folding. |
| 1520 | unsigned MRInfo = 0; |
| 1521 | SmallVector<unsigned, 2> FoldOps; |
| 1522 | if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps)) |
| 1523 | return false; |
Evan Cheng | e62f97c | 2007-12-01 02:07:52 +0000 | [diff] [blame] | 1524 | |
Evan Cheng | 427f4c1 | 2008-03-31 23:19:51 +0000 | [diff] [blame] | 1525 | // The only time it's safe to fold into a two address instruction is when |
| 1526 | // it's folding reload and spill from / into a spill stack slot. |
| 1527 | if (DefMI && (MRInfo & VirtRegMap::isMod)) |
Evan Cheng | 249ded3 | 2008-02-23 03:38:34 +0000 | [diff] [blame] | 1528 | return false; |
| 1529 | |
Evan Cheng | f2f8c2a | 2008-02-08 22:05:27 +0000 | [diff] [blame] | 1530 | MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot) |
| 1531 | : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1532 | if (fmi) { |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 1533 | // Remember this instruction uses the spill slot. |
| 1534 | if (isSS) vrm.addSpillSlotUse(Slot, fmi); |
| 1535 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1536 | // Attempt to fold the memory reference into the instruction. If |
| 1537 | // we can do this, we don't need to insert spill code. |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1538 | MachineBasicBlock &MBB = *MI->getParent(); |
Evan Cheng | 8480293 | 2008-01-10 08:24:38 +0000 | [diff] [blame] | 1539 | if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot)) |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1540 | vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1541 | vrm.transferSpillPts(MI, fmi); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1542 | vrm.transferRestorePts(MI, fmi); |
Evan Cheng | c1f53c7 | 2008-03-11 21:34:46 +0000 | [diff] [blame] | 1543 | vrm.transferEmergencySpills(MI, fmi); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1544 | mi2iMap_.erase(MI); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1545 | i2miMap_[InstrIdx.getVecIndex()] = fmi; |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1546 | mi2iMap_[fmi] = InstrIdx; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1547 | MI = MBB.insert(MBB.erase(MI), fmi); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1548 | ++numFolds; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1549 | return true; |
| 1550 | } |
| 1551 | return false; |
| 1552 | } |
| 1553 | |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1554 | /// canFoldMemoryOperand - Returns true if the specified load / store |
| 1555 | /// folding is possible. |
| 1556 | bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI, |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1557 | SmallVector<unsigned, 2> &Ops, |
Evan Cheng | 3c75ba8 | 2008-04-01 21:37:32 +0000 | [diff] [blame] | 1558 | bool ReMat) const { |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1559 | // Filter the list of operand indexes that are to be folded. Abort if |
| 1560 | // any operand will prevent folding. |
| 1561 | unsigned MRInfo = 0; |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1562 | SmallVector<unsigned, 2> FoldOps; |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1563 | if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps)) |
| 1564 | return false; |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1565 | |
Evan Cheng | 3c75ba8 | 2008-04-01 21:37:32 +0000 | [diff] [blame] | 1566 | // It's only legal to remat for a use, not a def. |
| 1567 | if (ReMat && (MRInfo & VirtRegMap::isMod)) |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1568 | return false; |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1569 | |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1570 | return tii_->canFoldMemoryOperand(MI, FoldOps); |
| 1571 | } |
| 1572 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1573 | bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const { |
| 1574 | SmallPtrSet<MachineBasicBlock*, 4> MBBs; |
| 1575 | for (LiveInterval::Ranges::const_iterator |
| 1576 | I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) { |
| 1577 | std::vector<IdxMBBPair>::const_iterator II = |
| 1578 | std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), I->start); |
| 1579 | if (II == Idx2MBBMap.end()) |
| 1580 | continue; |
| 1581 | if (I->end > II->first) // crossing a MBB. |
| 1582 | return false; |
| 1583 | MBBs.insert(II->second); |
| 1584 | if (MBBs.size() > 1) |
| 1585 | return false; |
| 1586 | } |
| 1587 | return true; |
| 1588 | } |
| 1589 | |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1590 | /// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of |
| 1591 | /// interval on to-be re-materialized operands of MI) with new register. |
| 1592 | void LiveIntervals::rewriteImplicitOps(const LiveInterval &li, |
| 1593 | MachineInstr *MI, unsigned NewVReg, |
| 1594 | VirtRegMap &vrm) { |
| 1595 | // There is an implicit use. That means one of the other operand is |
| 1596 | // being remat'ed and the remat'ed instruction has li.reg as an |
| 1597 | // use operand. Make sure we rewrite that as well. |
| 1598 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 1599 | MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1600 | if (!MO.isReg()) |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1601 | continue; |
| 1602 | unsigned Reg = MO.getReg(); |
| 1603 | if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg)) |
| 1604 | continue; |
| 1605 | if (!vrm.isReMaterialized(Reg)) |
| 1606 | continue; |
| 1607 | MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg); |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1608 | MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg); |
| 1609 | if (UseMO) |
| 1610 | UseMO->setReg(NewVReg); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1611 | } |
| 1612 | } |
| 1613 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1614 | /// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions |
| 1615 | /// for addIntervalsForSpills to rewrite uses / defs for the given live range. |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1616 | bool LiveIntervals:: |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1617 | rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI, |
Lang Hames | 6cc91e3 | 2009-10-03 04:31:31 +0000 | [diff] [blame] | 1618 | bool TrySplit, LiveIndex index, LiveIndex end, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1619 | MachineInstr *MI, |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1620 | MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1621 | unsigned Slot, int LdSlot, |
| 1622 | bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1623 | VirtRegMap &vrm, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1624 | const TargetRegisterClass* rc, |
| 1625 | SmallVector<int, 4> &ReMatIds, |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 1626 | const MachineLoopInfo *loopInfo, |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1627 | unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse, |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1628 | DenseMap<unsigned,unsigned> &MBBVRegsMap, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1629 | std::vector<LiveInterval*> &NewLIs) { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1630 | bool CanFold = false; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1631 | RestartInstruction: |
| 1632 | for (unsigned i = 0; i != MI->getNumOperands(); ++i) { |
| 1633 | MachineOperand& mop = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1634 | if (!mop.isReg()) |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1635 | continue; |
| 1636 | unsigned Reg = mop.getReg(); |
| 1637 | unsigned RegI = Reg; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1638 | if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg)) |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1639 | continue; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1640 | if (Reg != li.reg) |
| 1641 | continue; |
| 1642 | |
| 1643 | bool TryFold = !DefIsReMat; |
Evan Cheng | cb3c330 | 2007-11-29 23:02:50 +0000 | [diff] [blame] | 1644 | bool FoldSS = true; // Default behavior unless it's a remat. |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1645 | int FoldSlot = Slot; |
| 1646 | if (DefIsReMat) { |
| 1647 | // If this is the rematerializable definition MI itself and |
| 1648 | // all of its uses are rematerialized, simply delete it. |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1649 | if (MI == ReMatOrigDefMI && CanDelete) { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1650 | DEBUG(errs() << "\t\t\t\tErasing re-materlizable def: " |
| 1651 | << MI << '\n'); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1652 | RemoveMachineInstrFromMaps(MI); |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1653 | vrm.RemoveMachineInstrFromMaps(MI); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1654 | MI->eraseFromParent(); |
| 1655 | break; |
| 1656 | } |
| 1657 | |
| 1658 | // If def for this use can't be rematerialized, then try folding. |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1659 | // If def is rematerializable and it's a load, also try folding. |
Evan Cheng | cb3c330 | 2007-11-29 23:02:50 +0000 | [diff] [blame] | 1660 | TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad)); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1661 | if (isLoad) { |
| 1662 | // Try fold loads (from stack slot, constant pool, etc.) into uses. |
| 1663 | FoldSS = isLoadSS; |
| 1664 | FoldSlot = LdSlot; |
| 1665 | } |
| 1666 | } |
| 1667 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1668 | // Scan all of the operands of this instruction rewriting operands |
| 1669 | // to use NewVReg instead of li.reg as appropriate. We do this for |
| 1670 | // two reasons: |
| 1671 | // |
| 1672 | // 1. If the instr reads the same spilled vreg multiple times, we |
| 1673 | // want to reuse the NewVReg. |
| 1674 | // 2. If the instr is a two-addr instruction, we are required to |
| 1675 | // keep the src/dst regs pinned. |
| 1676 | // |
| 1677 | // Keep track of whether we replace a use and/or def so that we can |
| 1678 | // create the spill interval with the appropriate range. |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1679 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1680 | HasUse = mop.isUse(); |
| 1681 | HasDef = mop.isDef(); |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1682 | SmallVector<unsigned, 2> Ops; |
| 1683 | Ops.push_back(i); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1684 | for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1685 | const MachineOperand &MOj = MI->getOperand(j); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1686 | if (!MOj.isReg()) |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1687 | continue; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1688 | unsigned RegJ = MOj.getReg(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1689 | if (RegJ == 0 || TargetRegisterInfo::isPhysicalRegister(RegJ)) |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1690 | continue; |
| 1691 | if (RegJ == RegI) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1692 | Ops.push_back(j); |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 1693 | if (!MOj.isUndef()) { |
| 1694 | HasUse |= MOj.isUse(); |
| 1695 | HasDef |= MOj.isDef(); |
| 1696 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1697 | } |
| 1698 | } |
| 1699 | |
David Greene | 26b86a0 | 2008-10-27 17:38:59 +0000 | [diff] [blame] | 1700 | // Create a new virtual register for the spill interval. |
| 1701 | // Create the new register now so we can map the fold instruction |
| 1702 | // to the new register so when it is unfolded we get the correct |
| 1703 | // answer. |
| 1704 | bool CreatedNewVReg = false; |
| 1705 | if (NewVReg == 0) { |
| 1706 | NewVReg = mri_->createVirtualRegister(rc); |
| 1707 | vrm.grow(); |
| 1708 | CreatedNewVReg = true; |
| 1709 | } |
| 1710 | |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 1711 | if (!TryFold) |
| 1712 | CanFold = false; |
| 1713 | else { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1714 | // Do not fold load / store here if we are splitting. We'll find an |
| 1715 | // optimal point to insert a load / store later. |
| 1716 | if (!TrySplit) { |
| 1717 | if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index, |
David Greene | 26b86a0 | 2008-10-27 17:38:59 +0000 | [diff] [blame] | 1718 | Ops, FoldSS, FoldSlot, NewVReg)) { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1719 | // Folding the load/store can completely change the instruction in |
| 1720 | // unpredictable ways, rescan it from the beginning. |
David Greene | 26b86a0 | 2008-10-27 17:38:59 +0000 | [diff] [blame] | 1721 | |
| 1722 | if (FoldSS) { |
| 1723 | // We need to give the new vreg the same stack slot as the |
| 1724 | // spilled interval. |
| 1725 | vrm.assignVirt2StackSlot(NewVReg, FoldSlot); |
| 1726 | } |
| 1727 | |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1728 | HasUse = false; |
| 1729 | HasDef = false; |
| 1730 | CanFold = false; |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1731 | if (isNotInMIMap(MI)) |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 1732 | break; |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1733 | goto RestartInstruction; |
| 1734 | } |
| 1735 | } else { |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 1736 | // We'll try to fold it later if it's profitable. |
Evan Cheng | 3c75ba8 | 2008-04-01 21:37:32 +0000 | [diff] [blame] | 1737 | CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat); |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1738 | } |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 1739 | } |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1740 | |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1741 | mop.setReg(NewVReg); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1742 | if (mop.isImplicit()) |
| 1743 | rewriteImplicitOps(li, MI, NewVReg, vrm); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1744 | |
| 1745 | // Reuse NewVReg for other reads. |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1746 | for (unsigned j = 0, e = Ops.size(); j != e; ++j) { |
| 1747 | MachineOperand &mopj = MI->getOperand(Ops[j]); |
| 1748 | mopj.setReg(NewVReg); |
| 1749 | if (mopj.isImplicit()) |
| 1750 | rewriteImplicitOps(li, MI, NewVReg, vrm); |
| 1751 | } |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1752 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1753 | if (CreatedNewVReg) { |
| 1754 | if (DefIsReMat) { |
Evan Cheng | 3784453 | 2009-07-16 09:20:10 +0000 | [diff] [blame] | 1755 | vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1756 | if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) { |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1757 | // Each valnum may have its own remat id. |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1758 | ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1759 | } else { |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1760 | vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1761 | } |
| 1762 | if (!CanDelete || (HasUse && HasDef)) { |
| 1763 | // If this is a two-addr instruction then its use operands are |
| 1764 | // rematerializable but its def is not. It should be assigned a |
| 1765 | // stack slot. |
| 1766 | vrm.assignVirt2StackSlot(NewVReg, Slot); |
| 1767 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1768 | } else { |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1769 | vrm.assignVirt2StackSlot(NewVReg, Slot); |
| 1770 | } |
Evan Cheng | cb3c330 | 2007-11-29 23:02:50 +0000 | [diff] [blame] | 1771 | } else if (HasUse && HasDef && |
| 1772 | vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) { |
| 1773 | // If this interval hasn't been assigned a stack slot (because earlier |
| 1774 | // def is a deleted remat def), do it now. |
| 1775 | assert(Slot != VirtRegMap::NO_STACK_SLOT); |
| 1776 | vrm.assignVirt2StackSlot(NewVReg, Slot); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1777 | } |
| 1778 | |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1779 | // Re-matting an instruction with virtual register use. Add the |
| 1780 | // register as an implicit use on the use MI. |
| 1781 | if (DefIsReMat && ImpUse) |
| 1782 | MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true)); |
| 1783 | |
Evan Cheng | 5b69eba | 2009-04-21 22:46:52 +0000 | [diff] [blame] | 1784 | // Create a new register interval for this spill / remat. |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1785 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1786 | if (CreatedNewVReg) { |
| 1787 | NewLIs.push_back(&nI); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1788 | MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg)); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1789 | if (TrySplit) |
| 1790 | vrm.setIsSplitFromReg(NewVReg, li.reg); |
| 1791 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1792 | |
| 1793 | if (HasUse) { |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1794 | if (CreatedNewVReg) { |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 1795 | LiveRange LR(getLoadIndex(index), getNextSlot(getUseIndex(index)), |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 1796 | nI.getNextValue(LiveIndex(), 0, false, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1797 | VNInfoAllocator)); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1798 | DEBUG(errs() << " +" << LR); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1799 | nI.addRange(LR); |
| 1800 | } else { |
| 1801 | // Extend the split live interval to this def / use. |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 1802 | LiveIndex End = getNextSlot(getUseIndex(index)); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1803 | LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End, |
| 1804 | nI.getValNumInfo(nI.getNumValNums()-1)); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1805 | DEBUG(errs() << " +" << LR); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1806 | nI.addRange(LR); |
| 1807 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1808 | } |
| 1809 | if (HasDef) { |
| 1810 | LiveRange LR(getDefIndex(index), getStoreIndex(index), |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 1811 | nI.getNextValue(LiveIndex(), 0, false, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1812 | VNInfoAllocator)); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1813 | DEBUG(errs() << " +" << LR); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1814 | nI.addRange(LR); |
| 1815 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1816 | |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1817 | DEBUG({ |
| 1818 | errs() << "\t\t\t\tAdded new interval: "; |
| 1819 | nI.print(errs(), tri_); |
| 1820 | errs() << '\n'; |
| 1821 | }); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1822 | } |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1823 | return CanFold; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1824 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1825 | bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1826 | const VNInfo *VNI, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1827 | MachineBasicBlock *MBB, |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 1828 | LiveIndex Idx) const { |
| 1829 | LiveIndex End = getMBBEndIdx(MBB); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1830 | for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) { |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1831 | if (VNI->kills[j].isPHIIndex()) |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 1832 | continue; |
| 1833 | |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 1834 | LiveIndex KillIdx = VNI->kills[j]; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1835 | if (KillIdx > Idx && KillIdx < End) |
| 1836 | return true; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1837 | } |
| 1838 | return false; |
| 1839 | } |
| 1840 | |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1841 | /// RewriteInfo - Keep track of machine instrs that will be rewritten |
| 1842 | /// during spilling. |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 1843 | namespace { |
| 1844 | struct RewriteInfo { |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 1845 | LiveIndex Index; |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 1846 | MachineInstr *MI; |
| 1847 | bool HasUse; |
| 1848 | bool HasDef; |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 1849 | RewriteInfo(LiveIndex i, MachineInstr *mi, bool u, bool d) |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 1850 | : Index(i), MI(mi), HasUse(u), HasDef(d) {} |
| 1851 | }; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1852 | |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 1853 | struct RewriteInfoCompare { |
| 1854 | bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const { |
| 1855 | return LHS.Index < RHS.Index; |
| 1856 | } |
| 1857 | }; |
| 1858 | } |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1859 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1860 | void LiveIntervals:: |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1861 | rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1862 | LiveInterval::Ranges::const_iterator &I, |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1863 | MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1864 | unsigned Slot, int LdSlot, |
| 1865 | bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1866 | VirtRegMap &vrm, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1867 | const TargetRegisterClass* rc, |
| 1868 | SmallVector<int, 4> &ReMatIds, |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 1869 | const MachineLoopInfo *loopInfo, |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1870 | BitVector &SpillMBBs, |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1871 | DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1872 | BitVector &RestoreMBBs, |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1873 | DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes, |
| 1874 | DenseMap<unsigned,unsigned> &MBBVRegsMap, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1875 | std::vector<LiveInterval*> &NewLIs) { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1876 | bool AllCanFold = true; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1877 | unsigned NewVReg = 0; |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 1878 | LiveIndex start = getBaseIndex(I->start); |
| 1879 | LiveIndex end = getNextIndex(getBaseIndex(getPrevSlot(I->end))); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1880 | |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1881 | // First collect all the def / use in this live range that will be rewritten. |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 1882 | // Make sure they are sorted according to instruction index. |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1883 | std::vector<RewriteInfo> RewriteMIs; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1884 | for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg), |
| 1885 | re = mri_->reg_end(); ri != re; ) { |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1886 | MachineInstr *MI = &*ri; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1887 | MachineOperand &O = ri.getOperand(); |
| 1888 | ++ri; |
Evan Cheng | 24d2f8a | 2008-03-31 07:53:30 +0000 | [diff] [blame] | 1889 | assert(!O.isImplicit() && "Spilling register that's used as implicit use?"); |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 1890 | LiveIndex index = getInstructionIndex(MI); |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1891 | if (index < start || index >= end) |
| 1892 | continue; |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 1893 | |
| 1894 | if (O.isUndef()) |
Evan Cheng | 79a796c | 2008-07-12 01:56:02 +0000 | [diff] [blame] | 1895 | // Must be defined by an implicit def. It should not be spilled. Note, |
| 1896 | // this is for correctness reason. e.g. |
| 1897 | // 8 %reg1024<def> = IMPLICIT_DEF |
| 1898 | // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2 |
| 1899 | // The live range [12, 14) are not part of the r1024 live interval since |
| 1900 | // it's defined by an implicit def. It will not conflicts with live |
| 1901 | // interval of r1025. Now suppose both registers are spilled, you can |
Evan Cheng | b9890ae | 2008-07-12 02:22:07 +0000 | [diff] [blame] | 1902 | // easily see a situation where both registers are reloaded before |
Evan Cheng | 79a796c | 2008-07-12 01:56:02 +0000 | [diff] [blame] | 1903 | // the INSERT_SUBREG and both target registers that would overlap. |
| 1904 | continue; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1905 | RewriteMIs.push_back(RewriteInfo(index, MI, O.isUse(), O.isDef())); |
| 1906 | } |
| 1907 | std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare()); |
| 1908 | |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1909 | unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1910 | // Now rewrite the defs and uses. |
| 1911 | for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) { |
| 1912 | RewriteInfo &rwi = RewriteMIs[i]; |
| 1913 | ++i; |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 1914 | LiveIndex index = rwi.Index; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1915 | bool MIHasUse = rwi.HasUse; |
| 1916 | bool MIHasDef = rwi.HasDef; |
| 1917 | MachineInstr *MI = rwi.MI; |
| 1918 | // If MI def and/or use the same register multiple times, then there |
| 1919 | // are multiple entries. |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1920 | unsigned NumUses = MIHasUse; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1921 | while (i != e && RewriteMIs[i].MI == MI) { |
| 1922 | assert(RewriteMIs[i].Index == index); |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1923 | bool isUse = RewriteMIs[i].HasUse; |
| 1924 | if (isUse) ++NumUses; |
| 1925 | MIHasUse |= isUse; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1926 | MIHasDef |= RewriteMIs[i].HasDef; |
| 1927 | ++i; |
| 1928 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1929 | MachineBasicBlock *MBB = MI->getParent(); |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1930 | |
Evan Cheng | 0a891ed | 2008-05-23 23:00:04 +0000 | [diff] [blame] | 1931 | if (ImpUse && MI != ReMatDefMI) { |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1932 | // Re-matting an instruction with virtual register use. Update the |
Evan Cheng | 24d2f8a | 2008-03-31 07:53:30 +0000 | [diff] [blame] | 1933 | // register interval's spill weight to HUGE_VALF to prevent it from |
| 1934 | // being spilled. |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1935 | LiveInterval &ImpLi = getInterval(ImpUse); |
Evan Cheng | 24d2f8a | 2008-03-31 07:53:30 +0000 | [diff] [blame] | 1936 | ImpLi.weight = HUGE_VALF; |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1937 | } |
| 1938 | |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1939 | unsigned MBBId = MBB->getNumber(); |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1940 | unsigned ThisVReg = 0; |
Evan Cheng | 70306f8 | 2007-12-03 09:58:48 +0000 | [diff] [blame] | 1941 | if (TrySplit) { |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1942 | DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1943 | if (NVI != MBBVRegsMap.end()) { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1944 | ThisVReg = NVI->second; |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1945 | // One common case: |
| 1946 | // x = use |
| 1947 | // ... |
| 1948 | // ... |
| 1949 | // def = ... |
| 1950 | // = use |
| 1951 | // It's better to start a new interval to avoid artifically |
| 1952 | // extend the new interval. |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1953 | if (MIHasDef && !MIHasUse) { |
| 1954 | MBBVRegsMap.erase(MBB->getNumber()); |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1955 | ThisVReg = 0; |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1956 | } |
| 1957 | } |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1958 | } |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1959 | |
| 1960 | bool IsNew = ThisVReg == 0; |
| 1961 | if (IsNew) { |
| 1962 | // This ends the previous live interval. If all of its def / use |
| 1963 | // can be folded, give it a low spill weight. |
| 1964 | if (NewVReg && TrySplit && AllCanFold) { |
| 1965 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
| 1966 | nI.weight /= 10.0F; |
| 1967 | } |
| 1968 | AllCanFold = true; |
| 1969 | } |
| 1970 | NewVReg = ThisVReg; |
| 1971 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1972 | bool HasDef = false; |
| 1973 | bool HasUse = false; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1974 | bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit, |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 1975 | index, end, MI, ReMatOrigDefMI, ReMatDefMI, |
| 1976 | Slot, LdSlot, isLoad, isLoadSS, DefIsReMat, |
| 1977 | CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1978 | ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1979 | if (!HasDef && !HasUse) |
| 1980 | continue; |
| 1981 | |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1982 | AllCanFold &= CanFold; |
| 1983 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1984 | // Update weight of spill interval. |
| 1985 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
Evan Cheng | 70306f8 | 2007-12-03 09:58:48 +0000 | [diff] [blame] | 1986 | if (!TrySplit) { |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1987 | // The spill weight is now infinity as it cannot be spilled again. |
| 1988 | nI.weight = HUGE_VALF; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1989 | continue; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1990 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1991 | |
| 1992 | // Keep track of the last def and first use in each MBB. |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1993 | if (HasDef) { |
| 1994 | if (MI != ReMatOrigDefMI || !CanDelete) { |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1995 | bool HasKill = false; |
| 1996 | if (!HasUse) |
| 1997 | HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, getDefIndex(index)); |
| 1998 | else { |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1999 | // If this is a two-address code, then this index starts a new VNInfo. |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2000 | const VNInfo *VNI = li.findDefinedVNInfoForRegInt(getDefIndex(index)); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2001 | if (VNI) |
| 2002 | HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, getDefIndex(index)); |
| 2003 | } |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 2004 | DenseMap<unsigned, std::vector<SRInfo> >::iterator SII = |
Evan Cheng | e3110d0 | 2007-12-01 04:42:39 +0000 | [diff] [blame] | 2005 | SpillIdxes.find(MBBId); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2006 | if (!HasKill) { |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2007 | if (SII == SpillIdxes.end()) { |
| 2008 | std::vector<SRInfo> S; |
| 2009 | S.push_back(SRInfo(index, NewVReg, true)); |
| 2010 | SpillIdxes.insert(std::make_pair(MBBId, S)); |
| 2011 | } else if (SII->second.back().vreg != NewVReg) { |
| 2012 | SII->second.push_back(SRInfo(index, NewVReg, true)); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2013 | } else if (index > SII->second.back().index) { |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2014 | // If there is an earlier def and this is a two-address |
| 2015 | // instruction, then it's not possible to fold the store (which |
| 2016 | // would also fold the load). |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2017 | SRInfo &Info = SII->second.back(); |
| 2018 | Info.index = index; |
| 2019 | Info.canFold = !HasUse; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2020 | } |
| 2021 | SpillMBBs.set(MBBId); |
Evan Cheng | e3110d0 | 2007-12-01 04:42:39 +0000 | [diff] [blame] | 2022 | } else if (SII != SpillIdxes.end() && |
| 2023 | SII->second.back().vreg == NewVReg && |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2024 | index > SII->second.back().index) { |
Evan Cheng | e3110d0 | 2007-12-01 04:42:39 +0000 | [diff] [blame] | 2025 | // There is an earlier def that's not killed (must be two-address). |
| 2026 | // The spill is no longer needed. |
| 2027 | SII->second.pop_back(); |
| 2028 | if (SII->second.empty()) { |
| 2029 | SpillIdxes.erase(MBBId); |
| 2030 | SpillMBBs.reset(MBBId); |
| 2031 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2032 | } |
| 2033 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2034 | } |
| 2035 | |
| 2036 | if (HasUse) { |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 2037 | DenseMap<unsigned, std::vector<SRInfo> >::iterator SII = |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2038 | SpillIdxes.find(MBBId); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2039 | if (SII != SpillIdxes.end() && |
| 2040 | SII->second.back().vreg == NewVReg && |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2041 | index > SII->second.back().index) |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2042 | // Use(s) following the last def, it's not safe to fold the spill. |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2043 | SII->second.back().canFold = false; |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 2044 | DenseMap<unsigned, std::vector<SRInfo> >::iterator RII = |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2045 | RestoreIdxes.find(MBBId); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2046 | if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg) |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2047 | // If we are splitting live intervals, only fold if it's the first |
| 2048 | // use and there isn't another use later in the MBB. |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2049 | RII->second.back().canFold = false; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2050 | else if (IsNew) { |
| 2051 | // Only need a reload if there isn't an earlier def / use. |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2052 | if (RII == RestoreIdxes.end()) { |
| 2053 | std::vector<SRInfo> Infos; |
| 2054 | Infos.push_back(SRInfo(index, NewVReg, true)); |
| 2055 | RestoreIdxes.insert(std::make_pair(MBBId, Infos)); |
| 2056 | } else { |
| 2057 | RII->second.push_back(SRInfo(index, NewVReg, true)); |
| 2058 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2059 | RestoreMBBs.set(MBBId); |
| 2060 | } |
| 2061 | } |
| 2062 | |
| 2063 | // Update spill weight. |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 2064 | unsigned loopDepth = loopInfo->getLoopDepth(MBB); |
Evan Cheng | c341760 | 2008-06-21 06:45:54 +0000 | [diff] [blame] | 2065 | nI.weight += getSpillWeight(HasDef, HasUse, loopDepth); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2066 | } |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 2067 | |
| 2068 | if (NewVReg && TrySplit && AllCanFold) { |
| 2069 | // If all of its def / use can be folded, give it a low spill weight. |
| 2070 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
| 2071 | nI.weight /= 10.0F; |
| 2072 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2073 | } |
| 2074 | |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 2075 | bool LiveIntervals::alsoFoldARestore(int Id, LiveIndex index, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2076 | unsigned vr, BitVector &RestoreMBBs, |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 2077 | DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) { |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2078 | if (!RestoreMBBs[Id]) |
| 2079 | return false; |
| 2080 | std::vector<SRInfo> &Restores = RestoreIdxes[Id]; |
| 2081 | for (unsigned i = 0, e = Restores.size(); i != e; ++i) |
| 2082 | if (Restores[i].index == index && |
| 2083 | Restores[i].vreg == vr && |
| 2084 | Restores[i].canFold) |
| 2085 | return true; |
| 2086 | return false; |
| 2087 | } |
| 2088 | |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 2089 | void LiveIntervals::eraseRestoreInfo(int Id, LiveIndex index, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2090 | unsigned vr, BitVector &RestoreMBBs, |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 2091 | DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) { |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2092 | if (!RestoreMBBs[Id]) |
| 2093 | return; |
| 2094 | std::vector<SRInfo> &Restores = RestoreIdxes[Id]; |
| 2095 | for (unsigned i = 0, e = Restores.size(); i != e; ++i) |
| 2096 | if (Restores[i].index == index && Restores[i].vreg) |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 2097 | Restores[i].index = LiveIndex(); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2098 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2099 | |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 2100 | /// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being |
| 2101 | /// spilled and create empty intervals for their uses. |
| 2102 | void |
| 2103 | LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm, |
| 2104 | const TargetRegisterClass* rc, |
| 2105 | std::vector<LiveInterval*> &NewLIs) { |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 2106 | for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg), |
| 2107 | re = mri_->reg_end(); ri != re; ) { |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 2108 | MachineOperand &O = ri.getOperand(); |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 2109 | MachineInstr *MI = &*ri; |
| 2110 | ++ri; |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 2111 | if (O.isDef()) { |
| 2112 | assert(MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF && |
| 2113 | "Register def was not rewritten?"); |
| 2114 | RemoveMachineInstrFromMaps(MI); |
| 2115 | vrm.RemoveMachineInstrFromMaps(MI); |
| 2116 | MI->eraseFromParent(); |
| 2117 | } else { |
| 2118 | // This must be an use of an implicit_def so it's not part of the live |
| 2119 | // interval. Create a new empty live interval for it. |
| 2120 | // FIXME: Can we simply erase some of the instructions? e.g. Stores? |
| 2121 | unsigned NewVReg = mri_->createVirtualRegister(rc); |
| 2122 | vrm.grow(); |
| 2123 | vrm.setIsImplicitlyDefined(NewVReg); |
| 2124 | NewLIs.push_back(&getOrCreateInterval(NewVReg)); |
| 2125 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 2126 | MachineOperand &MO = MI->getOperand(i); |
Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 2127 | if (MO.isReg() && MO.getReg() == li.reg) { |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 2128 | MO.setReg(NewVReg); |
Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 2129 | MO.setIsUndef(); |
Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 2130 | } |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 2131 | } |
| 2132 | } |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 2133 | } |
| 2134 | } |
| 2135 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2136 | std::vector<LiveInterval*> LiveIntervals:: |
Owen Anderson | d666431 | 2008-08-18 18:05:32 +0000 | [diff] [blame] | 2137 | addIntervalsForSpillsFast(const LiveInterval &li, |
| 2138 | const MachineLoopInfo *loopInfo, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 2139 | VirtRegMap &vrm) { |
Owen Anderson | 1719731 | 2008-08-18 23:41:04 +0000 | [diff] [blame] | 2140 | unsigned slot = vrm.assignVirt2StackSlot(li.reg); |
Owen Anderson | d666431 | 2008-08-18 18:05:32 +0000 | [diff] [blame] | 2141 | |
| 2142 | std::vector<LiveInterval*> added; |
| 2143 | |
| 2144 | assert(li.weight != HUGE_VALF && |
| 2145 | "attempt to spill already spilled interval!"); |
| 2146 | |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 2147 | DEBUG({ |
| 2148 | errs() << "\t\t\t\tadding intervals for spills for interval: "; |
| 2149 | li.dump(); |
| 2150 | errs() << '\n'; |
| 2151 | }); |
Owen Anderson | d666431 | 2008-08-18 18:05:32 +0000 | [diff] [blame] | 2152 | |
| 2153 | const TargetRegisterClass* rc = mri_->getRegClass(li.reg); |
| 2154 | |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 2155 | MachineRegisterInfo::reg_iterator RI = mri_->reg_begin(li.reg); |
| 2156 | while (RI != mri_->reg_end()) { |
| 2157 | MachineInstr* MI = &*RI; |
| 2158 | |
| 2159 | SmallVector<unsigned, 2> Indices; |
| 2160 | bool HasUse = false; |
| 2161 | bool HasDef = false; |
| 2162 | |
| 2163 | for (unsigned i = 0; i != MI->getNumOperands(); ++i) { |
| 2164 | MachineOperand& mop = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 2165 | if (!mop.isReg() || mop.getReg() != li.reg) continue; |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 2166 | |
| 2167 | HasUse |= MI->getOperand(i).isUse(); |
| 2168 | HasDef |= MI->getOperand(i).isDef(); |
| 2169 | |
| 2170 | Indices.push_back(i); |
| 2171 | } |
| 2172 | |
| 2173 | if (!tryFoldMemoryOperand(MI, vrm, NULL, getInstructionIndex(MI), |
| 2174 | Indices, true, slot, li.reg)) { |
| 2175 | unsigned NewVReg = mri_->createVirtualRegister(rc); |
Owen Anderson | 9a03293 | 2008-08-18 21:20:32 +0000 | [diff] [blame] | 2176 | vrm.grow(); |
Owen Anderson | 1719731 | 2008-08-18 23:41:04 +0000 | [diff] [blame] | 2177 | vrm.assignVirt2StackSlot(NewVReg, slot); |
| 2178 | |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 2179 | // create a new register for this spill |
| 2180 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
Owen Anderson | d666431 | 2008-08-18 18:05:32 +0000 | [diff] [blame] | 2181 | |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 2182 | // the spill weight is now infinity as it |
| 2183 | // cannot be spilled again |
| 2184 | nI.weight = HUGE_VALF; |
| 2185 | |
| 2186 | // Rewrite register operands to use the new vreg. |
| 2187 | for (SmallVectorImpl<unsigned>::iterator I = Indices.begin(), |
| 2188 | E = Indices.end(); I != E; ++I) { |
| 2189 | MI->getOperand(*I).setReg(NewVReg); |
| 2190 | |
| 2191 | if (MI->getOperand(*I).isUse()) |
| 2192 | MI->getOperand(*I).setIsKill(true); |
| 2193 | } |
| 2194 | |
| 2195 | // Fill in the new live interval. |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 2196 | LiveIndex index = getInstructionIndex(MI); |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 2197 | if (HasUse) { |
| 2198 | LiveRange LR(getLoadIndex(index), getUseIndex(index), |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 2199 | nI.getNextValue(LiveIndex(), 0, false, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2200 | getVNInfoAllocator())); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 2201 | DEBUG(errs() << " +" << LR); |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 2202 | nI.addRange(LR); |
| 2203 | vrm.addRestorePoint(NewVReg, MI); |
| 2204 | } |
| 2205 | if (HasDef) { |
| 2206 | LiveRange LR(getDefIndex(index), getStoreIndex(index), |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 2207 | nI.getNextValue(LiveIndex(), 0, false, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2208 | getVNInfoAllocator())); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 2209 | DEBUG(errs() << " +" << LR); |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 2210 | nI.addRange(LR); |
| 2211 | vrm.addSpillPoint(NewVReg, true, MI); |
| 2212 | } |
| 2213 | |
Owen Anderson | 1719731 | 2008-08-18 23:41:04 +0000 | [diff] [blame] | 2214 | added.push_back(&nI); |
Owen Anderson | 8dc2cbe | 2008-08-18 18:38:12 +0000 | [diff] [blame] | 2215 | |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 2216 | DEBUG({ |
| 2217 | errs() << "\t\t\t\tadded new interval: "; |
| 2218 | nI.dump(); |
| 2219 | errs() << '\n'; |
| 2220 | }); |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 2221 | } |
Owen Anderson | 9a03293 | 2008-08-18 21:20:32 +0000 | [diff] [blame] | 2222 | |
Owen Anderson | 9a03293 | 2008-08-18 21:20:32 +0000 | [diff] [blame] | 2223 | |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 2224 | RI = mri_->reg_begin(li.reg); |
Owen Anderson | d666431 | 2008-08-18 18:05:32 +0000 | [diff] [blame] | 2225 | } |
Owen Anderson | d666431 | 2008-08-18 18:05:32 +0000 | [diff] [blame] | 2226 | |
| 2227 | return added; |
| 2228 | } |
| 2229 | |
| 2230 | std::vector<LiveInterval*> LiveIntervals:: |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2231 | addIntervalsForSpills(const LiveInterval &li, |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 2232 | SmallVectorImpl<LiveInterval*> &SpillIs, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 2233 | const MachineLoopInfo *loopInfo, VirtRegMap &vrm) { |
Owen Anderson | ae339ba | 2008-08-19 00:17:30 +0000 | [diff] [blame] | 2234 | |
| 2235 | if (EnableFastSpilling) |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 2236 | return addIntervalsForSpillsFast(li, loopInfo, vrm); |
Owen Anderson | ae339ba | 2008-08-19 00:17:30 +0000 | [diff] [blame] | 2237 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2238 | assert(li.weight != HUGE_VALF && |
| 2239 | "attempt to spill already spilled interval!"); |
| 2240 | |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 2241 | DEBUG({ |
| 2242 | errs() << "\t\t\t\tadding intervals for spills for interval: "; |
| 2243 | li.print(errs(), tri_); |
| 2244 | errs() << '\n'; |
| 2245 | }); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2246 | |
Evan Cheng | 72eeb94 | 2008-12-05 17:00:16 +0000 | [diff] [blame] | 2247 | // Each bit specify whether a spill is required in the MBB. |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2248 | BitVector SpillMBBs(mf_->getNumBlockIDs()); |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 2249 | DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2250 | BitVector RestoreMBBs(mf_->getNumBlockIDs()); |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 2251 | DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes; |
| 2252 | DenseMap<unsigned,unsigned> MBBVRegsMap; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2253 | std::vector<LiveInterval*> NewLIs; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 2254 | const TargetRegisterClass* rc = mri_->getRegClass(li.reg); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2255 | |
| 2256 | unsigned NumValNums = li.getNumValNums(); |
| 2257 | SmallVector<MachineInstr*, 4> ReMatDefs; |
| 2258 | ReMatDefs.resize(NumValNums, NULL); |
| 2259 | SmallVector<MachineInstr*, 4> ReMatOrigDefs; |
| 2260 | ReMatOrigDefs.resize(NumValNums, NULL); |
| 2261 | SmallVector<int, 4> ReMatIds; |
| 2262 | ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT); |
| 2263 | BitVector ReMatDelete(NumValNums); |
| 2264 | unsigned Slot = VirtRegMap::MAX_STACK_SLOT; |
| 2265 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2266 | // Spilling a split live interval. It cannot be split any further. Also, |
| 2267 | // it's also guaranteed to be a single val# / range interval. |
| 2268 | if (vrm.getPreSplitReg(li.reg)) { |
| 2269 | vrm.setIsSplitFromReg(li.reg, 0); |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 2270 | // Unset the split kill marker on the last use. |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 2271 | LiveIndex KillIdx = vrm.getKillPoint(li.reg); |
| 2272 | if (KillIdx != LiveIndex()) { |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 2273 | MachineInstr *KillMI = getInstructionFromIndex(KillIdx); |
| 2274 | assert(KillMI && "Last use disappeared?"); |
| 2275 | int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true); |
| 2276 | assert(KillOp != -1 && "Last use disappeared?"); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 2277 | KillMI->getOperand(KillOp).setIsKill(false); |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 2278 | } |
Evan Cheng | adf8590 | 2007-12-05 09:51:10 +0000 | [diff] [blame] | 2279 | vrm.removeKillPoint(li.reg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2280 | bool DefIsReMat = vrm.isReMaterialized(li.reg); |
| 2281 | Slot = vrm.getStackSlot(li.reg); |
| 2282 | assert(Slot != VirtRegMap::MAX_STACK_SLOT); |
| 2283 | MachineInstr *ReMatDefMI = DefIsReMat ? |
| 2284 | vrm.getReMaterializedMI(li.reg) : NULL; |
| 2285 | int LdSlot = 0; |
| 2286 | bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot); |
| 2287 | bool isLoad = isLoadSS || |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 2288 | (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad())); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2289 | bool IsFirstRange = true; |
| 2290 | for (LiveInterval::Ranges::const_iterator |
| 2291 | I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) { |
| 2292 | // If this is a split live interval with multiple ranges, it means there |
| 2293 | // are two-address instructions that re-defined the value. Only the |
| 2294 | // first def can be rematerialized! |
| 2295 | if (IsFirstRange) { |
Evan Cheng | cb3c330 | 2007-11-29 23:02:50 +0000 | [diff] [blame] | 2296 | // Note ReMatOrigDefMI has already been deleted. |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2297 | rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI, |
| 2298 | Slot, LdSlot, isLoad, isLoadSS, DefIsReMat, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 2299 | false, vrm, rc, ReMatIds, loopInfo, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2300 | SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 2301 | MBBVRegsMap, NewLIs); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2302 | } else { |
| 2303 | rewriteInstructionsForSpills(li, false, I, NULL, 0, |
| 2304 | Slot, 0, false, false, false, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 2305 | false, vrm, rc, ReMatIds, loopInfo, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2306 | SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 2307 | MBBVRegsMap, NewLIs); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2308 | } |
| 2309 | IsFirstRange = false; |
| 2310 | } |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 2311 | |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 2312 | handleSpilledImpDefs(li, vrm, rc, NewLIs); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2313 | return NewLIs; |
| 2314 | } |
| 2315 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 2316 | bool TrySplit = !intervalIsInOneMBB(li); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2317 | if (TrySplit) |
| 2318 | ++numSplits; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2319 | bool NeedStackSlot = false; |
| 2320 | for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end(); |
| 2321 | i != e; ++i) { |
| 2322 | const VNInfo *VNI = *i; |
| 2323 | unsigned VN = VNI->id; |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 2324 | if (VNI->isUnused()) |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2325 | continue; // Dead val#. |
| 2326 | // Is the def for the val# rematerializable? |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 2327 | MachineInstr *ReMatDefMI = VNI->isDefAccurate() |
| 2328 | ? getInstructionFromIndex(VNI->def) : 0; |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 2329 | bool dummy; |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 2330 | if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) { |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2331 | // Remember how to remat the def of this val#. |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2332 | ReMatOrigDefs[VN] = ReMatDefMI; |
Dan Gohman | 2c3f7ae | 2008-07-17 23:49:46 +0000 | [diff] [blame] | 2333 | // Original def may be modified so we have to make a copy here. |
Evan Cheng | 1ed9922 | 2008-07-19 00:37:25 +0000 | [diff] [blame] | 2334 | MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 2335 | CloneMIs.push_back(Clone); |
Evan Cheng | 1ed9922 | 2008-07-19 00:37:25 +0000 | [diff] [blame] | 2336 | ReMatDefs[VN] = Clone; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2337 | |
| 2338 | bool CanDelete = true; |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 2339 | if (VNI->hasPHIKill()) { |
Evan Cheng | c3fc7d9 | 2007-11-29 09:49:23 +0000 | [diff] [blame] | 2340 | // A kill is a phi node, not all of its uses can be rematerialized. |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2341 | // It must not be deleted. |
Evan Cheng | c3fc7d9 | 2007-11-29 09:49:23 +0000 | [diff] [blame] | 2342 | CanDelete = false; |
| 2343 | // Need a stack slot if there is any live range where uses cannot be |
| 2344 | // rematerialized. |
| 2345 | NeedStackSlot = true; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2346 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2347 | if (CanDelete) |
| 2348 | ReMatDelete.set(VN); |
| 2349 | } else { |
| 2350 | // Need a stack slot if there is any live range where uses cannot be |
| 2351 | // rematerialized. |
| 2352 | NeedStackSlot = true; |
| 2353 | } |
| 2354 | } |
| 2355 | |
| 2356 | // One stack slot per live interval. |
Owen Anderson | b98bbb7 | 2009-03-26 18:53:38 +0000 | [diff] [blame] | 2357 | if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) { |
| 2358 | if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT) |
| 2359 | Slot = vrm.assignVirt2StackSlot(li.reg); |
| 2360 | |
| 2361 | // This case only occurs when the prealloc splitter has already assigned |
| 2362 | // a stack slot to this vreg. |
| 2363 | else |
| 2364 | Slot = vrm.getStackSlot(li.reg); |
| 2365 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2366 | |
| 2367 | // Create new intervals and rewrite defs and uses. |
| 2368 | for (LiveInterval::Ranges::const_iterator |
| 2369 | I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) { |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2370 | MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id]; |
| 2371 | MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id]; |
| 2372 | bool DefIsReMat = ReMatDefMI != NULL; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2373 | bool CanDelete = ReMatDelete[I->valno->id]; |
| 2374 | int LdSlot = 0; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2375 | bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2376 | bool isLoad = isLoadSS || |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 2377 | (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad()); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2378 | rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2379 | Slot, LdSlot, isLoad, isLoadSS, DefIsReMat, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 2380 | CanDelete, vrm, rc, ReMatIds, loopInfo, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2381 | SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 2382 | MBBVRegsMap, NewLIs); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2383 | } |
| 2384 | |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2385 | // Insert spills / restores if we are splitting. |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 2386 | if (!TrySplit) { |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 2387 | handleSpilledImpDefs(li, vrm, rc, NewLIs); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2388 | return NewLIs; |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 2389 | } |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2390 | |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 2391 | SmallPtrSet<LiveInterval*, 4> AddedKill; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 2392 | SmallVector<unsigned, 2> Ops; |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2393 | if (NeedStackSlot) { |
| 2394 | int Id = SpillMBBs.find_first(); |
| 2395 | while (Id != -1) { |
| 2396 | std::vector<SRInfo> &spills = SpillIdxes[Id]; |
| 2397 | for (unsigned i = 0, e = spills.size(); i != e; ++i) { |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 2398 | LiveIndex index = spills[i].index; |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2399 | unsigned VReg = spills[i].vreg; |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 2400 | LiveInterval &nI = getOrCreateInterval(VReg); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2401 | bool isReMat = vrm.isReMaterialized(VReg); |
| 2402 | MachineInstr *MI = getInstructionFromIndex(index); |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 2403 | bool CanFold = false; |
| 2404 | bool FoundUse = false; |
| 2405 | Ops.clear(); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 2406 | if (spills[i].canFold) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 2407 | CanFold = true; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2408 | for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) { |
| 2409 | MachineOperand &MO = MI->getOperand(j); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 2410 | if (!MO.isReg() || MO.getReg() != VReg) |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2411 | continue; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 2412 | |
| 2413 | Ops.push_back(j); |
| 2414 | if (MO.isDef()) |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 2415 | continue; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 2416 | if (isReMat || |
| 2417 | (!FoundUse && !alsoFoldARestore(Id, index, VReg, |
| 2418 | RestoreMBBs, RestoreIdxes))) { |
| 2419 | // MI has two-address uses of the same register. If the use |
| 2420 | // isn't the first and only use in the BB, then we can't fold |
| 2421 | // it. FIXME: Move this to rewriteInstructionsForSpills. |
| 2422 | CanFold = false; |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 2423 | break; |
| 2424 | } |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 2425 | FoundUse = true; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2426 | } |
| 2427 | } |
| 2428 | // Fold the store into the def if possible. |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 2429 | bool Folded = false; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 2430 | if (CanFold && !Ops.empty()) { |
| 2431 | if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){ |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 2432 | Folded = true; |
Sebastian Redl | 48fe635 | 2009-03-19 23:26:52 +0000 | [diff] [blame] | 2433 | if (FoundUse) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 2434 | // Also folded uses, do not issue a load. |
| 2435 | eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes); |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 2436 | nI.removeRange(getLoadIndex(index), getNextSlot(getUseIndex(index))); |
Evan Cheng | f38d14f | 2007-12-05 09:05:34 +0000 | [diff] [blame] | 2437 | } |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 2438 | nI.removeRange(getDefIndex(index), getStoreIndex(index)); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 2439 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2440 | } |
| 2441 | |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 2442 | // Otherwise tell the spiller to issue a spill. |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 2443 | if (!Folded) { |
| 2444 | LiveRange *LR = &nI.ranges[nI.ranges.size()-1]; |
| 2445 | bool isKill = LR->end == getStoreIndex(index); |
Evan Cheng | b0a6f62 | 2008-05-20 08:10:37 +0000 | [diff] [blame] | 2446 | if (!MI->registerDefIsDead(nI.reg)) |
| 2447 | // No need to spill a dead def. |
| 2448 | vrm.addSpillPoint(VReg, isKill, MI); |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 2449 | if (isKill) |
| 2450 | AddedKill.insert(&nI); |
| 2451 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2452 | } |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2453 | Id = SpillMBBs.find_next(Id); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2454 | } |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2455 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2456 | |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2457 | int Id = RestoreMBBs.find_first(); |
| 2458 | while (Id != -1) { |
| 2459 | std::vector<SRInfo> &restores = RestoreIdxes[Id]; |
| 2460 | for (unsigned i = 0, e = restores.size(); i != e; ++i) { |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 2461 | LiveIndex index = restores[i].index; |
| 2462 | if (index == LiveIndex()) |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2463 | continue; |
| 2464 | unsigned VReg = restores[i].vreg; |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 2465 | LiveInterval &nI = getOrCreateInterval(VReg); |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 2466 | bool isReMat = vrm.isReMaterialized(VReg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2467 | MachineInstr *MI = getInstructionFromIndex(index); |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 2468 | bool CanFold = false; |
| 2469 | Ops.clear(); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 2470 | if (restores[i].canFold) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 2471 | CanFold = true; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2472 | for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) { |
| 2473 | MachineOperand &MO = MI->getOperand(j); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 2474 | if (!MO.isReg() || MO.getReg() != VReg) |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2475 | continue; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 2476 | |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2477 | if (MO.isDef()) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 2478 | // If this restore were to be folded, it would have been folded |
| 2479 | // already. |
| 2480 | CanFold = false; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2481 | break; |
| 2482 | } |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 2483 | Ops.push_back(j); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2484 | } |
| 2485 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2486 | |
| 2487 | // Fold the load into the use if possible. |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 2488 | bool Folded = false; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 2489 | if (CanFold && !Ops.empty()) { |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 2490 | if (!isReMat) |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 2491 | Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg); |
| 2492 | else { |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2493 | MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg); |
| 2494 | int LdSlot = 0; |
| 2495 | bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot); |
| 2496 | // If the rematerializable def is a load, also try to fold it. |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 2497 | if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad()) |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 2498 | Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index, |
| 2499 | Ops, isLoadSS, LdSlot, VReg); |
Evan Cheng | 650d7f3 | 2008-12-05 17:41:31 +0000 | [diff] [blame] | 2500 | if (!Folded) { |
| 2501 | unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI); |
| 2502 | if (ImpUse) { |
| 2503 | // Re-matting an instruction with virtual register use. Add the |
| 2504 | // register as an implicit use on the use MI and update the register |
| 2505 | // interval's spill weight to HUGE_VALF to prevent it from being |
| 2506 | // spilled. |
| 2507 | LiveInterval &ImpLi = getInterval(ImpUse); |
| 2508 | ImpLi.weight = HUGE_VALF; |
| 2509 | MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true)); |
| 2510 | } |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 2511 | } |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 2512 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2513 | } |
| 2514 | // If folding is not possible / failed, then tell the spiller to issue a |
| 2515 | // load / rematerialization for us. |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 2516 | if (Folded) |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 2517 | nI.removeRange(getLoadIndex(index), getNextSlot(getUseIndex(index))); |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 2518 | else |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2519 | vrm.addRestorePoint(VReg, MI); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2520 | } |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2521 | Id = RestoreMBBs.find_next(Id); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2522 | } |
| 2523 | |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 2524 | // Finalize intervals: add kills, finalize spill weights, and filter out |
| 2525 | // dead intervals. |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 2526 | std::vector<LiveInterval*> RetNewLIs; |
| 2527 | for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) { |
| 2528 | LiveInterval *LI = NewLIs[i]; |
| 2529 | if (!LI->empty()) { |
Owen Anderson | 496bac5 | 2008-07-23 19:47:27 +0000 | [diff] [blame] | 2530 | LI->weight /= InstrSlots::NUM * getApproximateInstructionCount(*LI); |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 2531 | if (!AddedKill.count(LI)) { |
| 2532 | LiveRange *LR = &LI->ranges[LI->ranges.size()-1]; |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 2533 | LiveIndex LastUseIdx = getBaseIndex(LR->end); |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 2534 | MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx); |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 2535 | int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false); |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 2536 | assert(UseIdx != -1); |
Evan Cheng | a24752f | 2009-03-19 20:30:06 +0000 | [diff] [blame] | 2537 | if (!LastUse->isRegTiedToDefOperand(UseIdx)) { |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 2538 | LastUse->getOperand(UseIdx).setIsKill(); |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 2539 | vrm.addKillPoint(LI->reg, LastUseIdx); |
Evan Cheng | adf8590 | 2007-12-05 09:51:10 +0000 | [diff] [blame] | 2540 | } |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 2541 | } |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 2542 | RetNewLIs.push_back(LI); |
| 2543 | } |
| 2544 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2545 | |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 2546 | handleSpilledImpDefs(li, vrm, rc, RetNewLIs); |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 2547 | return RetNewLIs; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2548 | } |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2549 | |
| 2550 | /// hasAllocatableSuperReg - Return true if the specified physical register has |
| 2551 | /// any super register that's allocatable. |
| 2552 | bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const { |
| 2553 | for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) |
| 2554 | if (allocatableRegs_[*AS] && hasInterval(*AS)) |
| 2555 | return true; |
| 2556 | return false; |
| 2557 | } |
| 2558 | |
| 2559 | /// getRepresentativeReg - Find the largest super register of the specified |
| 2560 | /// physical register. |
| 2561 | unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const { |
| 2562 | // Find the largest super-register that is allocatable. |
| 2563 | unsigned BestReg = Reg; |
| 2564 | for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) { |
| 2565 | unsigned SuperReg = *AS; |
| 2566 | if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) { |
| 2567 | BestReg = SuperReg; |
| 2568 | break; |
| 2569 | } |
| 2570 | } |
| 2571 | return BestReg; |
| 2572 | } |
| 2573 | |
| 2574 | /// getNumConflictsWithPhysReg - Return the number of uses and defs of the |
| 2575 | /// specified interval that conflicts with the specified physical register. |
| 2576 | unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li, |
| 2577 | unsigned PhysReg) const { |
| 2578 | unsigned NumConflicts = 0; |
| 2579 | const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg)); |
| 2580 | for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg), |
| 2581 | E = mri_->reg_end(); I != E; ++I) { |
| 2582 | MachineOperand &O = I.getOperand(); |
| 2583 | MachineInstr *MI = O.getParent(); |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 2584 | LiveIndex Index = getInstructionIndex(MI); |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2585 | if (pli.liveAt(Index)) |
| 2586 | ++NumConflicts; |
| 2587 | } |
| 2588 | return NumConflicts; |
| 2589 | } |
| 2590 | |
| 2591 | /// spillPhysRegAroundRegDefsUses - Spill the specified physical register |
Evan Cheng | 2824a65 | 2009-03-23 18:24:37 +0000 | [diff] [blame] | 2592 | /// around all defs and uses of the specified interval. Return true if it |
| 2593 | /// was able to cut its interval. |
| 2594 | bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li, |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2595 | unsigned PhysReg, VirtRegMap &vrm) { |
| 2596 | unsigned SpillReg = getRepresentativeReg(PhysReg); |
| 2597 | |
| 2598 | for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS) |
| 2599 | // If there are registers which alias PhysReg, but which are not a |
| 2600 | // sub-register of the chosen representative super register. Assert |
| 2601 | // since we can't handle it yet. |
Dan Gohman | 70f2f65 | 2009-04-13 15:22:29 +0000 | [diff] [blame] | 2602 | assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) || |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2603 | tri_->isSuperRegister(*AS, SpillReg)); |
| 2604 | |
Evan Cheng | 2824a65 | 2009-03-23 18:24:37 +0000 | [diff] [blame] | 2605 | bool Cut = false; |
Evan Cheng | 0222a8c | 2009-10-20 01:31:09 +0000 | [diff] [blame^] | 2606 | SmallVector<unsigned, 4> PRegs; |
| 2607 | if (hasInterval(SpillReg)) |
| 2608 | PRegs.push_back(SpillReg); |
| 2609 | else { |
| 2610 | SmallSet<unsigned, 4> Added; |
| 2611 | for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS) |
| 2612 | if (Added.insert(*AS) && hasInterval(*AS)) { |
| 2613 | PRegs.push_back(*AS); |
| 2614 | for (const unsigned* ASS = tri_->getSubRegisters(*AS); *ASS; ++ASS) |
| 2615 | Added.insert(*ASS); |
| 2616 | } |
| 2617 | } |
| 2618 | |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2619 | SmallPtrSet<MachineInstr*, 8> SeenMIs; |
| 2620 | for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg), |
| 2621 | E = mri_->reg_end(); I != E; ++I) { |
| 2622 | MachineOperand &O = I.getOperand(); |
| 2623 | MachineInstr *MI = O.getParent(); |
| 2624 | if (SeenMIs.count(MI)) |
| 2625 | continue; |
| 2626 | SeenMIs.insert(MI); |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 2627 | LiveIndex Index = getInstructionIndex(MI); |
Evan Cheng | 0222a8c | 2009-10-20 01:31:09 +0000 | [diff] [blame^] | 2628 | for (unsigned i = 0, e = PRegs.size(); i != e; ++i) { |
| 2629 | unsigned PReg = PRegs[i]; |
| 2630 | LiveInterval &pli = getInterval(PReg); |
| 2631 | if (!pli.liveAt(Index)) |
| 2632 | continue; |
| 2633 | vrm.addEmergencySpill(PReg, MI); |
Lang Hames | cc3b065 | 2009-10-03 04:21:37 +0000 | [diff] [blame] | 2634 | LiveIndex StartIdx = getLoadIndex(Index); |
| 2635 | LiveIndex EndIdx = getNextSlot(getStoreIndex(Index)); |
Evan Cheng | 2824a65 | 2009-03-23 18:24:37 +0000 | [diff] [blame] | 2636 | if (pli.isInOneLiveRange(StartIdx, EndIdx)) { |
Evan Cheng | 5a3c6a8 | 2009-01-29 02:20:59 +0000 | [diff] [blame] | 2637 | pli.removeRange(StartIdx, EndIdx); |
Evan Cheng | 2824a65 | 2009-03-23 18:24:37 +0000 | [diff] [blame] | 2638 | Cut = true; |
| 2639 | } else { |
Torok Edwin | 7d696d8 | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 2640 | std::string msg; |
| 2641 | raw_string_ostream Msg(msg); |
| 2642 | Msg << "Ran out of registers during register allocation!"; |
Evan Cheng | 5a3c6a8 | 2009-01-29 02:20:59 +0000 | [diff] [blame] | 2643 | if (MI->getOpcode() == TargetInstrInfo::INLINEASM) { |
Torok Edwin | 7d696d8 | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 2644 | Msg << "\nPlease check your inline asm statement for invalid " |
Evan Cheng | 0222a8c | 2009-10-20 01:31:09 +0000 | [diff] [blame^] | 2645 | << "constraints:\n"; |
Torok Edwin | 7d696d8 | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 2646 | MI->print(Msg, tm_); |
Evan Cheng | 5a3c6a8 | 2009-01-29 02:20:59 +0000 | [diff] [blame] | 2647 | } |
Torok Edwin | 7d696d8 | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 2648 | llvm_report_error(Msg.str()); |
Evan Cheng | 5a3c6a8 | 2009-01-29 02:20:59 +0000 | [diff] [blame] | 2649 | } |
Evan Cheng | 0222a8c | 2009-10-20 01:31:09 +0000 | [diff] [blame^] | 2650 | for (const unsigned* AS = tri_->getSubRegisters(PReg); *AS; ++AS) { |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2651 | if (!hasInterval(*AS)) |
| 2652 | continue; |
| 2653 | LiveInterval &spli = getInterval(*AS); |
| 2654 | if (spli.liveAt(Index)) |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 2655 | spli.removeRange(getLoadIndex(Index), getNextSlot(getStoreIndex(Index))); |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2656 | } |
| 2657 | } |
| 2658 | } |
Evan Cheng | 2824a65 | 2009-03-23 18:24:37 +0000 | [diff] [blame] | 2659 | return Cut; |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2660 | } |
Owen Anderson | c4dc132 | 2008-06-05 17:15:43 +0000 | [diff] [blame] | 2661 | |
| 2662 | LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg, |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 2663 | MachineInstr* startInst) { |
Owen Anderson | c4dc132 | 2008-06-05 17:15:43 +0000 | [diff] [blame] | 2664 | LiveInterval& Interval = getOrCreateInterval(reg); |
| 2665 | VNInfo* VN = Interval.getNextValue( |
Lang Hames | 6cc91e3 | 2009-10-03 04:31:31 +0000 | [diff] [blame] | 2666 | LiveIndex(getInstructionIndex(startInst), LiveIndex::DEF), |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2667 | startInst, true, getVNInfoAllocator()); |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 2668 | VN->setHasPHIKill(true); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2669 | VN->kills.push_back(terminatorGaps[startInst->getParent()]); |
| 2670 | LiveRange LR( |
Lang Hames | 6cc91e3 | 2009-10-03 04:31:31 +0000 | [diff] [blame] | 2671 | LiveIndex(getInstructionIndex(startInst), LiveIndex::DEF), |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 2672 | getNextSlot(getMBBEndIdx(startInst->getParent())), VN); |
Owen Anderson | c4dc132 | 2008-06-05 17:15:43 +0000 | [diff] [blame] | 2673 | Interval.addRange(LR); |
| 2674 | |
| 2675 | return LR; |
| 2676 | } |
David Greene | b525766 | 2009-08-03 21:55:09 +0000 | [diff] [blame] | 2677 | |