blob: b6a8faddc3ade8f0ccd295d22a522625a7491a42 [file] [log] [blame]
Scott Michel266bc8f2007-12-04 22:23:35 +00001//
Scott Michel7ea02ff2009-03-17 01:15:45 +00002//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SPUTargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SPURegisterNames.h"
15#include "SPUISelLowering.h"
16#include "SPUTargetMachine.h"
Scott Michel203b2d62008-04-30 00:30:08 +000017#include "SPUFrameInfo.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000018#include "llvm/Constants.h"
19#include "llvm/Function.h"
20#include "llvm/Intrinsics.h"
Scott Michelc9c8b2a2009-01-26 03:31:40 +000021#include "llvm/CallingConv.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000022#include "llvm/CodeGen/CallingConvLower.h"
23#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000027#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000028#include "llvm/Target/TargetLoweringObjectFile.h"
29#include "llvm/Target/TargetOptions.h"
30#include "llvm/ADT/VectorExtras.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000031#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000032#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000033#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000035#include <map>
36
37using namespace llvm;
38
39// Used in getTargetNodeName() below
40namespace {
41 std::map<unsigned, const char *> node_names;
42
Owen Andersone50ed302009-08-10 22:56:29 +000043 //! EVT mapping to useful data for Cell SPU
Scott Michel266bc8f2007-12-04 22:23:35 +000044 struct valtype_map_s {
Duncan Sands613c5812009-09-06 12:16:26 +000045 EVT valtype;
46 int prefslot_byte;
Scott Michel266bc8f2007-12-04 22:23:35 +000047 };
Scott Michel5af8f0e2008-07-16 17:17:29 +000048
Scott Michel266bc8f2007-12-04 22:23:35 +000049 const valtype_map_s valtype_map[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000050 { MVT::i1, 3 },
51 { MVT::i8, 3 },
52 { MVT::i16, 2 },
53 { MVT::i32, 0 },
54 { MVT::f32, 0 },
55 { MVT::i64, 0 },
56 { MVT::f64, 0 },
57 { MVT::i128, 0 }
Scott Michel266bc8f2007-12-04 22:23:35 +000058 };
59
60 const size_t n_valtype_map = sizeof(valtype_map) / sizeof(valtype_map[0]);
61
Owen Andersone50ed302009-08-10 22:56:29 +000062 const valtype_map_s *getValueTypeMapEntry(EVT VT) {
Scott Michel266bc8f2007-12-04 22:23:35 +000063 const valtype_map_s *retval = 0;
64
65 for (size_t i = 0; i < n_valtype_map; ++i) {
66 if (valtype_map[i].valtype == VT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +000067 retval = valtype_map + i;
68 break;
Scott Michel266bc8f2007-12-04 22:23:35 +000069 }
70 }
71
72#ifndef NDEBUG
73 if (retval == 0) {
Torok Edwindac237e2009-07-08 20:53:28 +000074 std::string msg;
75 raw_string_ostream Msg(msg);
76 Msg << "getValueTypeMapEntry returns NULL for "
Owen Andersone50ed302009-08-10 22:56:29 +000077 << VT.getEVTString();
Torok Edwindac237e2009-07-08 20:53:28 +000078 llvm_report_error(Msg.str());
Scott Michel266bc8f2007-12-04 22:23:35 +000079 }
80#endif
81
82 return retval;
83 }
Scott Michel94bd57e2009-01-15 04:41:47 +000084
Scott Michelc9c8b2a2009-01-26 03:31:40 +000085 //! Expand a library call into an actual call DAG node
86 /*!
87 \note
88 This code is taken from SelectionDAGLegalize, since it is not exposed as
89 part of the LLVM SelectionDAG API.
90 */
91
92 SDValue
93 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
94 bool isSigned, SDValue &Hi, SPUTargetLowering &TLI) {
95 // The input chain to this libcall is the entry node of the function.
96 // Legalizing the call will automatically add the previous call to the
97 // dependence.
98 SDValue InChain = DAG.getEntryNode();
99
100 TargetLowering::ArgListTy Args;
101 TargetLowering::ArgListEntry Entry;
102 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000103 EVT ArgVT = Op.getOperand(i).getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +0000104 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000105 Entry.Node = Op.getOperand(i);
106 Entry.Ty = ArgTy;
107 Entry.isSExt = isSigned;
108 Entry.isZExt = !isSigned;
109 Args.push_back(Entry);
110 }
111 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
112 TLI.getPointerTy());
113
114 // Splice the libcall in wherever FindInputOutputChains tells us to.
Owen Anderson23b9b192009-08-12 00:36:31 +0000115 const Type *RetTy =
116 Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000117 std::pair<SDValue, SDValue> CallInfo =
118 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000119 0, TLI.getLibcallCallingConv(LC), false,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000120 /*isReturnValueUsed=*/true,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000121 Callee, Args, DAG, Op.getDebugLoc(),
122 DAG.GetOrdering(InChain.getNode()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000123
124 return CallInfo.first;
125 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000126}
127
128SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000129 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
130 SPUTM(TM) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000131 // Fold away setcc operations if possible.
132 setPow2DivIsCheap();
133
134 // Use _setjmp/_longjmp instead of setjmp/longjmp.
135 setUseUnderscoreSetJmp(true);
136 setUseUnderscoreLongJmp(true);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000137
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000138 // Set RTLIB libcall names as used by SPU:
139 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
140
Scott Michel266bc8f2007-12-04 22:23:35 +0000141 // Set up the SPU's register classes:
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
143 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
144 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
145 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
146 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
147 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
148 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000149
Scott Michel266bc8f2007-12-04 22:23:35 +0000150 // SPU has no sign or zero extended loads for i1, i8, i16:
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
152 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
153 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000154
Owen Anderson825b72b2009-08-11 20:47:22 +0000155 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
156 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelb30e8f62008-12-02 19:53:53 +0000157
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
159 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
160 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
161 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000162
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000164
Scott Michel266bc8f2007-12-04 22:23:35 +0000165 // SPU constant load actions are custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
167 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000168
169 // SPU's loads and stores have to be custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel266bc8f2007-12-04 22:23:35 +0000171 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000173
Scott Michelf0569be2008-12-27 04:51:36 +0000174 setOperationAction(ISD::LOAD, VT, Custom);
175 setOperationAction(ISD::STORE, VT, Custom);
176 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
177 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
178 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
179
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
181 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000182 setTruncStoreAction(VT, StoreVT, Expand);
183 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000184 }
185
Owen Anderson825b72b2009-08-11 20:47:22 +0000186 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
Scott Michelf0569be2008-12-27 04:51:36 +0000187 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype;
Scott Michelf0569be2008-12-27 04:51:36 +0000189
190 setOperationAction(ISD::LOAD, VT, Custom);
191 setOperationAction(ISD::STORE, VT, Custom);
192
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
194 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000195 setTruncStoreAction(VT, StoreVT, Expand);
196 }
197 }
198
Scott Michel266bc8f2007-12-04 22:23:35 +0000199 // Expand the jumptable branches
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
201 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000202
203 // Custom lower SELECT_CC for most cases, but expand by default
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
205 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
206 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
207 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
208 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000209
210 // SPU has no intrinsics for these particular operations:
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000212
Eli Friedman5427d712009-07-17 06:36:24 +0000213 // SPU has no division/remainder instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::SREM, MVT::i8, Expand);
215 setOperationAction(ISD::UREM, MVT::i8, Expand);
216 setOperationAction(ISD::SDIV, MVT::i8, Expand);
217 setOperationAction(ISD::UDIV, MVT::i8, Expand);
218 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
219 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
220 setOperationAction(ISD::SREM, MVT::i16, Expand);
221 setOperationAction(ISD::UREM, MVT::i16, Expand);
222 setOperationAction(ISD::SDIV, MVT::i16, Expand);
223 setOperationAction(ISD::UDIV, MVT::i16, Expand);
224 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
225 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
226 setOperationAction(ISD::SREM, MVT::i32, Expand);
227 setOperationAction(ISD::UREM, MVT::i32, Expand);
228 setOperationAction(ISD::SDIV, MVT::i32, Expand);
229 setOperationAction(ISD::UDIV, MVT::i32, Expand);
230 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
231 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
232 setOperationAction(ISD::SREM, MVT::i64, Expand);
233 setOperationAction(ISD::UREM, MVT::i64, Expand);
234 setOperationAction(ISD::SDIV, MVT::i64, Expand);
235 setOperationAction(ISD::UDIV, MVT::i64, Expand);
236 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
237 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
238 setOperationAction(ISD::SREM, MVT::i128, Expand);
239 setOperationAction(ISD::UREM, MVT::i128, Expand);
240 setOperationAction(ISD::SDIV, MVT::i128, Expand);
241 setOperationAction(ISD::UDIV, MVT::i128, Expand);
242 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
243 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000244
Scott Michel266bc8f2007-12-04 22:23:35 +0000245 // We don't support sin/cos/sqrt/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000246 setOperationAction(ISD::FSIN , MVT::f64, Expand);
247 setOperationAction(ISD::FCOS , MVT::f64, Expand);
248 setOperationAction(ISD::FREM , MVT::f64, Expand);
249 setOperationAction(ISD::FSIN , MVT::f32, Expand);
250 setOperationAction(ISD::FCOS , MVT::f32, Expand);
251 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000252
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000253 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
254 // for f32!)
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
256 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000257
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
259 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000260
261 // SPU can do rotate right and left, so legalize it... but customize for i8
262 // because instructions don't exist.
Bill Wendling9440e352008-08-31 02:59:23 +0000263
264 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
265 // .td files.
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
267 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
268 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
Bill Wendling9440e352008-08-31 02:59:23 +0000269
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::ROTL, MVT::i32, Legal);
271 setOperationAction(ISD::ROTL, MVT::i16, Legal);
272 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Micheldc91bea2008-11-20 16:36:33 +0000273
Scott Michel266bc8f2007-12-04 22:23:35 +0000274 // SPU has no native version of shift left/right for i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 setOperationAction(ISD::SHL, MVT::i8, Custom);
276 setOperationAction(ISD::SRL, MVT::i8, Custom);
277 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000278
Scott Michel02d711b2008-12-30 23:28:25 +0000279 // Make these operations legal and handle them during instruction selection:
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::SHL, MVT::i64, Legal);
281 setOperationAction(ISD::SRL, MVT::i64, Legal);
282 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000283
Scott Michel5af8f0e2008-07-16 17:17:29 +0000284 // Custom lower i8, i32 and i64 multiplications
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::MUL, MVT::i8, Custom);
286 setOperationAction(ISD::MUL, MVT::i32, Legal);
287 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000288
Eli Friedman6314ac22009-06-16 06:40:59 +0000289 // Expand double-width multiplication
290 // FIXME: It would probably be reasonable to support some of these operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
292 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
293 setOperationAction(ISD::MULHU, MVT::i8, Expand);
294 setOperationAction(ISD::MULHS, MVT::i8, Expand);
295 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
296 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
297 setOperationAction(ISD::MULHU, MVT::i16, Expand);
298 setOperationAction(ISD::MULHS, MVT::i16, Expand);
299 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
300 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
301 setOperationAction(ISD::MULHU, MVT::i32, Expand);
302 setOperationAction(ISD::MULHS, MVT::i32, Expand);
303 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
304 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
305 setOperationAction(ISD::MULHU, MVT::i64, Expand);
306 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Eli Friedman6314ac22009-06-16 06:40:59 +0000307
Scott Michel8bf61e82008-06-02 22:18:03 +0000308 // Need to custom handle (some) common i8, i64 math ops
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::ADD, MVT::i8, Custom);
310 setOperationAction(ISD::ADD, MVT::i64, Legal);
311 setOperationAction(ISD::SUB, MVT::i8, Custom);
312 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000313
Scott Michel266bc8f2007-12-04 22:23:35 +0000314 // SPU does not have BSWAP. It does have i32 support CTLZ.
315 // CTPOP has to be custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
317 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000318
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
320 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
321 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
322 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
323 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000324
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
326 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
327 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
328 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
329 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000330
Owen Anderson825b72b2009-08-11 20:47:22 +0000331 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
332 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
333 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
334 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
335 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000336
Scott Michel8bf61e82008-06-02 22:18:03 +0000337 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel405fba12008-03-10 23:49:09 +0000338 // select ought to work:
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 setOperationAction(ISD::SELECT, MVT::i8, Legal);
340 setOperationAction(ISD::SELECT, MVT::i16, Legal);
341 setOperationAction(ISD::SELECT, MVT::i32, Legal);
342 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000343
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::SETCC, MVT::i8, Legal);
345 setOperationAction(ISD::SETCC, MVT::i16, Legal);
346 setOperationAction(ISD::SETCC, MVT::i32, Legal);
347 setOperationAction(ISD::SETCC, MVT::i64, Legal);
348 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michelad2715e2008-03-05 23:02:02 +0000349
Scott Michelf0569be2008-12-27 04:51:36 +0000350 // Custom lower i128 -> i64 truncates
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
Scott Michelb30e8f62008-12-02 19:53:53 +0000352
Scott Michel77f452d2009-08-25 22:37:34 +0000353 // Custom lower i32/i64 -> i128 sign extend
Scott Michelf1fa4fd2009-08-24 22:28:53 +0000354 setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom);
355
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
357 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
358 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
359 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000360 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
361 // to expand to a libcall, hence the custom lowering:
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
363 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
364 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
365 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
366 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
367 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000368
369 // FDIV on SPU requires custom lowering
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel266bc8f2007-12-04 22:23:35 +0000371
Scott Michel9de57a92009-01-26 22:33:37 +0000372 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Owen Anderson825b72b2009-08-11 20:47:22 +0000373 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
374 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
375 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
376 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
377 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
378 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
379 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
380 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000381
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Legal);
383 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Legal);
384 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Legal);
385 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000386
387 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000389
Scott Michel5af8f0e2008-07-16 17:17:29 +0000390 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel266bc8f2007-12-04 22:23:35 +0000391 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michel053c1da2008-01-29 02:16:57 +0000393 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000395
Scott Michel1df30c42008-12-29 03:23:36 +0000396 setOperationAction(ISD::GlobalAddress, VT, Custom);
397 setOperationAction(ISD::ConstantPool, VT, Custom);
398 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michel053c1da2008-01-29 02:16:57 +0000399 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000400
Scott Michel266bc8f2007-12-04 22:23:35 +0000401 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000403
Scott Michel266bc8f2007-12-04 22:23:35 +0000404 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::VAARG , MVT::Other, Expand);
406 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
407 setOperationAction(ISD::VAEND , MVT::Other, Expand);
408 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
409 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
410 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
411 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000412
413 // Cell SPU has instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
415 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000416
Scott Michel266bc8f2007-12-04 22:23:35 +0000417 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000419
420 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000422
423 // First set operation action for all vector types to expand. Then we
424 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
426 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
427 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
428 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
429 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
430 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
Scott Michel266bc8f2007-12-04 22:23:35 +0000431
Scott Michel21213e72009-01-06 23:10:38 +0000432 // "Odd size" vector classes that we're willing to support:
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 addRegisterClass(MVT::v2i32, SPU::VECREGRegisterClass);
Scott Michel21213e72009-01-06 23:10:38 +0000434
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
436 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
437 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Scott Michel266bc8f2007-12-04 22:23:35 +0000438
Duncan Sands83ec4b62008-06-06 12:08:01 +0000439 // add/sub are legal for all supported vector VT's.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000440 setOperationAction(ISD::ADD, VT, Legal);
441 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000442 // mul has to be custom lowered.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000443 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000444
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000445 setOperationAction(ISD::AND, VT, Legal);
446 setOperationAction(ISD::OR, VT, Legal);
447 setOperationAction(ISD::XOR, VT, Legal);
448 setOperationAction(ISD::LOAD, VT, Legal);
449 setOperationAction(ISD::SELECT, VT, Legal);
450 setOperationAction(ISD::STORE, VT, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000451
Scott Michel266bc8f2007-12-04 22:23:35 +0000452 // These operations need to be expanded:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000453 setOperationAction(ISD::SDIV, VT, Expand);
454 setOperationAction(ISD::SREM, VT, Expand);
455 setOperationAction(ISD::UDIV, VT, Expand);
456 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000457
458 // Custom lower build_vector, constant pool spills, insert and
459 // extract vector elements:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000460 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
461 setOperationAction(ISD::ConstantPool, VT, Custom);
462 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
463 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
464 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
465 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000466 }
467
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::AND, MVT::v16i8, Custom);
469 setOperationAction(ISD::OR, MVT::v16i8, Custom);
470 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
471 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000472
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000474
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setShiftAmountType(MVT::i32);
Scott Michelf0569be2008-12-27 04:51:36 +0000476 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000477
Scott Michel266bc8f2007-12-04 22:23:35 +0000478 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000479
Scott Michel266bc8f2007-12-04 22:23:35 +0000480 // We have target-specific dag combine patterns for the following nodes:
Scott Michel053c1da2008-01-29 02:16:57 +0000481 setTargetDAGCombine(ISD::ADD);
Scott Michela59d4692008-02-23 18:41:37 +0000482 setTargetDAGCombine(ISD::ZERO_EXTEND);
483 setTargetDAGCombine(ISD::SIGN_EXTEND);
484 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000485
Scott Michel266bc8f2007-12-04 22:23:35 +0000486 computeRegisterProperties();
Scott Michel7a1c9e92008-11-22 23:50:42 +0000487
Scott Michele07d3de2008-12-09 03:37:19 +0000488 // Set pre-RA register scheduler default to BURR, which produces slightly
489 // better code than the default (could also be TDRR, but TargetLowering.h
490 // needs a mod to support that model):
491 setSchedulingPreference(SchedulingForRegPressure);
Scott Michel266bc8f2007-12-04 22:23:35 +0000492}
493
494const char *
495SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
496{
497 if (node_names.empty()) {
498 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
499 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
500 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
501 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Michel9de5d0d2008-01-11 02:53:15 +0000502 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michel053c1da2008-01-29 02:16:57 +0000503 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel266bc8f2007-12-04 22:23:35 +0000504 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
505 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
506 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel7a1c9e92008-11-22 23:50:42 +0000507 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000508 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michel1df30c42008-12-29 03:23:36 +0000509 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michel104de432008-11-24 17:11:17 +0000510 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Scott Michela59d4692008-02-23 18:41:37 +0000511 node_names[(unsigned) SPUISD::SHLQUAD_L_BITS] = "SPUISD::SHLQUAD_L_BITS";
512 node_names[(unsigned) SPUISD::SHLQUAD_L_BYTES] = "SPUISD::SHLQUAD_L_BYTES";
Scott Michel266bc8f2007-12-04 22:23:35 +0000513 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
514 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000515 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
516 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
517 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel8bf61e82008-06-02 22:18:03 +0000518 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000519 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel94bd57e2009-01-15 04:41:47 +0000520 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
521 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
522 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel266bc8f2007-12-04 22:23:35 +0000523 }
524
525 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
526
527 return ((i != node_names.end()) ? i->second : 0);
528}
529
Bill Wendlingb4202b82009-07-01 18:50:55 +0000530/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000531unsigned SPUTargetLowering::getFunctionAlignment(const Function *) const {
532 return 3;
533}
534
Scott Michelf0569be2008-12-27 04:51:36 +0000535//===----------------------------------------------------------------------===//
536// Return the Cell SPU's SETCC result type
537//===----------------------------------------------------------------------===//
538
Owen Anderson825b72b2009-08-11 20:47:22 +0000539MVT::SimpleValueType SPUTargetLowering::getSetCCResultType(EVT VT) const {
Scott Michelf0569be2008-12-27 04:51:36 +0000540 // i16 and i32 are valid SETCC result types
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 return ((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) ?
542 VT.getSimpleVT().SimpleTy :
543 MVT::i32);
Scott Michel78c47fa2008-03-10 16:58:52 +0000544}
545
Scott Michel266bc8f2007-12-04 22:23:35 +0000546//===----------------------------------------------------------------------===//
547// Calling convention code:
548//===----------------------------------------------------------------------===//
549
550#include "SPUGenCallingConv.inc"
551
552//===----------------------------------------------------------------------===//
553// LowerOperation implementation
554//===----------------------------------------------------------------------===//
555
556/// Custom lower loads for CellSPU
557/*!
558 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
559 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel30ee7df2008-12-04 03:02:42 +0000560
561 For extending loads, we also want to ensure that the following sequence is
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 emitted, e.g. for MVT::f32 extending load to MVT::f64:
Scott Michel30ee7df2008-12-04 03:02:42 +0000563
564\verbatim
Scott Michel1df30c42008-12-29 03:23:36 +0000565%1 v16i8,ch = load
Scott Michel30ee7df2008-12-04 03:02:42 +0000566%2 v16i8,ch = rotate %1
Scott Michel1df30c42008-12-29 03:23:36 +0000567%3 v4f8, ch = bitconvert %2
Scott Michel30ee7df2008-12-04 03:02:42 +0000568%4 f32 = vec2perfslot %3
569%5 f64 = fp_extend %4
570\endverbatim
571*/
Dan Gohman475871a2008-07-27 21:46:04 +0000572static SDValue
573LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000574 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000575 SDValue the_chain = LN->getChain();
Owen Andersone50ed302009-08-10 22:56:29 +0000576 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
577 EVT InVT = LN->getMemoryVT();
578 EVT OutVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000579 ISD::LoadExtType ExtType = LN->getExtensionType();
580 unsigned alignment = LN->getAlignment();
Scott Michelf0569be2008-12-27 04:51:36 +0000581 const valtype_map_s *vtm = getValueTypeMapEntry(InVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000582 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000583
Scott Michel266bc8f2007-12-04 22:23:35 +0000584 switch (LN->getAddressingMode()) {
585 case ISD::UNINDEXED: {
Scott Michelf0569be2008-12-27 04:51:36 +0000586 SDValue result;
587 SDValue basePtr = LN->getBasePtr();
588 SDValue rotate;
Scott Michel266bc8f2007-12-04 22:23:35 +0000589
Scott Michelf0569be2008-12-27 04:51:36 +0000590 if (alignment == 16) {
591 ConstantSDNode *CN;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000592
Scott Michelf0569be2008-12-27 04:51:36 +0000593 // Special cases for a known aligned load to simplify the base pointer
594 // and the rotation amount:
595 if (basePtr.getOpcode() == ISD::ADD
596 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
597 // Known offset into basePtr
598 int64_t offset = CN->getSExtValue();
599 int64_t rotamt = int64_t((offset & 0xf) - vtm->prefslot_byte);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000600
Scott Michelf0569be2008-12-27 04:51:36 +0000601 if (rotamt < 0)
602 rotamt += 16;
603
Owen Anderson825b72b2009-08-11 20:47:22 +0000604 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michelf0569be2008-12-27 04:51:36 +0000605
606 // Simplify the base pointer for this case:
607 basePtr = basePtr.getOperand(0);
608 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000609 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000610 basePtr,
611 DAG.getConstant((offset & ~0xf), PtrVT));
612 }
613 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
614 || (basePtr.getOpcode() == SPUISD::IndirectAddr
615 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
616 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
617 // Plain aligned a-form address: rotate into preferred slot
618 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
619 int64_t rotamt = -vtm->prefslot_byte;
620 if (rotamt < 0)
621 rotamt += 16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000623 } else {
Scott Michelf0569be2008-12-27 04:51:36 +0000624 // Offset the rotate amount by the basePtr and the preferred slot
625 // byte offset
626 int64_t rotamt = -vtm->prefslot_byte;
627 if (rotamt < 0)
628 rotamt += 16;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000629 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000630 basePtr,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000631 DAG.getConstant(rotamt, PtrVT));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000632 }
Scott Michelf0569be2008-12-27 04:51:36 +0000633 } else {
634 // Unaligned load: must be more pessimistic about addressing modes:
635 if (basePtr.getOpcode() == ISD::ADD) {
636 MachineFunction &MF = DAG.getMachineFunction();
637 MachineRegisterInfo &RegInfo = MF.getRegInfo();
638 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
639 SDValue Flag;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000640
Scott Michelf0569be2008-12-27 04:51:36 +0000641 SDValue Op0 = basePtr.getOperand(0);
642 SDValue Op1 = basePtr.getOperand(1);
643
644 if (isa<ConstantSDNode>(Op1)) {
645 // Convert the (add <ptr>, <const>) to an indirect address contained
646 // in a register. Note that this is done because we need to avoid
647 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000648 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000649 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
650 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000651 } else {
652 // Convert the (add <arg1>, <arg2>) to an indirect address, which
653 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000654 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000655 }
656 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000657 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000658 basePtr,
659 DAG.getConstant(0, PtrVT));
660 }
661
662 // Offset the rotate amount by the basePtr and the preferred slot
663 // byte offset
Dale Johannesen33c960f2009-02-04 20:06:27 +0000664 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000665 basePtr,
666 DAG.getConstant(-vtm->prefslot_byte, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000667 }
Scott Michel9de5d0d2008-01-11 02:53:15 +0000668
Scott Michelf0569be2008-12-27 04:51:36 +0000669 // Re-emit as a v16i8 vector load
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 result = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michelf0569be2008-12-27 04:51:36 +0000671 LN->getSrcValue(), LN->getSrcValueOffset(),
672 LN->isVolatile(), 16);
673
674 // Update the chain
675 the_chain = result.getValue(1);
676
677 // Rotate into the preferred slot:
Owen Anderson825b72b2009-08-11 20:47:22 +0000678 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::v16i8,
Scott Michelf0569be2008-12-27 04:51:36 +0000679 result.getValue(0), rotate);
680
Scott Michel30ee7df2008-12-04 03:02:42 +0000681 // Convert the loaded v16i8 vector to the appropriate vector type
682 // specified by the operand:
Owen Anderson23b9b192009-08-12 00:36:31 +0000683 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
684 InVT, (128 / InVT.getSizeInBits()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000685 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
686 DAG.getNode(ISD::BIT_CONVERT, dl, vecVT, result));
Scott Michel5af8f0e2008-07-16 17:17:29 +0000687
Scott Michel30ee7df2008-12-04 03:02:42 +0000688 // Handle extending loads by extending the scalar result:
689 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000690 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000691 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000692 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000693 } else if (ExtType == ISD::EXTLOAD) {
694 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000695
Scott Michel30ee7df2008-12-04 03:02:42 +0000696 if (OutVT.isFloatingPoint())
Scott Michel19c10e62009-01-26 03:37:41 +0000697 NewOpc = ISD::FP_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000698
Dale Johannesen33c960f2009-02-04 20:06:27 +0000699 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000700 }
701
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +0000703 SDValue retops[2] = {
Scott Michel58c58182008-01-17 20:38:41 +0000704 result,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000705 the_chain
Scott Michel58c58182008-01-17 20:38:41 +0000706 };
Scott Michel9de5d0d2008-01-11 02:53:15 +0000707
Dale Johannesen33c960f2009-02-04 20:06:27 +0000708 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel58c58182008-01-17 20:38:41 +0000709 retops, sizeof(retops) / sizeof(retops[0]));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000710 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000711 }
712 case ISD::PRE_INC:
713 case ISD::PRE_DEC:
714 case ISD::POST_INC:
715 case ISD::POST_DEC:
716 case ISD::LAST_INDEXED_MODE:
Torok Edwindac237e2009-07-08 20:53:28 +0000717 {
718 std::string msg;
719 raw_string_ostream Msg(msg);
720 Msg << "LowerLOAD: Got a LoadSDNode with an addr mode other than "
Scott Michel266bc8f2007-12-04 22:23:35 +0000721 "UNINDEXED\n";
Torok Edwindac237e2009-07-08 20:53:28 +0000722 Msg << (unsigned) LN->getAddressingMode();
723 llvm_report_error(Msg.str());
724 /*NOTREACHED*/
725 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000726 }
727
Dan Gohman475871a2008-07-27 21:46:04 +0000728 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000729}
730
731/// Custom lower stores for CellSPU
732/*!
733 All CellSPU stores are aligned to 16-byte boundaries, so for elements
734 within a 16-byte block, we have to generate a shuffle to insert the
735 requested element into its place, then store the resulting block.
736 */
Dan Gohman475871a2008-07-27 21:46:04 +0000737static SDValue
738LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000739 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000740 SDValue Value = SN->getValue();
Owen Andersone50ed302009-08-10 22:56:29 +0000741 EVT VT = Value.getValueType();
742 EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
743 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000744 DebugLoc dl = Op.getDebugLoc();
Scott Michel9de5d0d2008-01-11 02:53:15 +0000745 unsigned alignment = SN->getAlignment();
Scott Michel266bc8f2007-12-04 22:23:35 +0000746
747 switch (SN->getAddressingMode()) {
748 case ISD::UNINDEXED: {
Scott Michel9c0c6b22008-11-21 02:56:16 +0000749 // The vector type we really want to load from the 16-byte chunk.
Owen Anderson23b9b192009-08-12 00:36:31 +0000750 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Bill Wendling53df23c2009-12-28 02:04:53 +0000751 VT, (128 / VT.getSizeInBits()));
Scott Michel266bc8f2007-12-04 22:23:35 +0000752
Scott Michelf0569be2008-12-27 04:51:36 +0000753 SDValue alignLoadVec;
754 SDValue basePtr = SN->getBasePtr();
755 SDValue the_chain = SN->getChain();
756 SDValue insertEltOffs;
Scott Michel266bc8f2007-12-04 22:23:35 +0000757
Scott Michelf0569be2008-12-27 04:51:36 +0000758 if (alignment == 16) {
759 ConstantSDNode *CN;
760
761 // Special cases for a known aligned load to simplify the base pointer
762 // and insertion byte:
763 if (basePtr.getOpcode() == ISD::ADD
764 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
765 // Known offset into basePtr
766 int64_t offset = CN->getSExtValue();
767
768 // Simplify the base pointer for this case:
769 basePtr = basePtr.getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +0000770 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000771 basePtr,
772 DAG.getConstant((offset & 0xf), PtrVT));
773
774 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000775 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000776 basePtr,
777 DAG.getConstant((offset & ~0xf), PtrVT));
778 }
779 } else {
780 // Otherwise, assume it's at byte 0 of basePtr
Dale Johannesende064702009-02-06 21:50:26 +0000781 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000782 basePtr,
783 DAG.getConstant(0, PtrVT));
784 }
785 } else {
786 // Unaligned load: must be more pessimistic about addressing modes:
787 if (basePtr.getOpcode() == ISD::ADD) {
788 MachineFunction &MF = DAG.getMachineFunction();
789 MachineRegisterInfo &RegInfo = MF.getRegInfo();
790 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
791 SDValue Flag;
792
793 SDValue Op0 = basePtr.getOperand(0);
794 SDValue Op1 = basePtr.getOperand(1);
795
796 if (isa<ConstantSDNode>(Op1)) {
797 // Convert the (add <ptr>, <const>) to an indirect address contained
798 // in a register. Note that this is done because we need to avoid
799 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000800 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000801 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
802 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000803 } else {
804 // Convert the (add <arg1>, <arg2>) to an indirect address, which
805 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000806 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000807 }
808 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000809 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000810 basePtr,
811 DAG.getConstant(0, PtrVT));
812 }
813
814 // Insertion point is solely determined by basePtr's contents
Dale Johannesen33c960f2009-02-04 20:06:27 +0000815 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000816 basePtr,
817 DAG.getConstant(0, PtrVT));
818 }
819
820 // Re-emit as a v16i8 vector load
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 alignLoadVec = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michelf0569be2008-12-27 04:51:36 +0000822 SN->getSrcValue(), SN->getSrcValueOffset(),
823 SN->isVolatile(), 16);
824
825 // Update the chain
826 the_chain = alignLoadVec.getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000827
Scott Michel9de5d0d2008-01-11 02:53:15 +0000828 LoadSDNode *LN = cast<LoadSDNode>(alignLoadVec);
Dan Gohman475871a2008-07-27 21:46:04 +0000829 SDValue theValue = SN->getValue();
830 SDValue result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000831
832 if (StVT != VT
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000833 && (theValue.getOpcode() == ISD::AssertZext
834 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000835 // Drill down and get the value for zero- and sign-extended
836 // quantities
Scott Michel5af8f0e2008-07-16 17:17:29 +0000837 theValue = theValue.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +0000838 }
839
Scott Michel9de5d0d2008-01-11 02:53:15 +0000840 // If the base pointer is already a D-form address, then just create
841 // a new D-form address with a slot offset and the orignal base pointer.
842 // Otherwise generate a D-form address with the slot offset relative
843 // to the stack pointer, which is always aligned.
Scott Michelf0569be2008-12-27 04:51:36 +0000844#if !defined(NDEBUG)
845 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000846 errs() << "CellSPU LowerSTORE: basePtr = ";
Scott Michelf0569be2008-12-27 04:51:36 +0000847 basePtr.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +0000848 errs() << "\n";
Scott Michelf0569be2008-12-27 04:51:36 +0000849 }
850#endif
Scott Michel9de5d0d2008-01-11 02:53:15 +0000851
Scott Michel430a5552008-11-19 15:24:16 +0000852 SDValue insertEltOp =
Dale Johannesen33c960f2009-02-04 20:06:27 +0000853 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT, insertEltOffs);
Scott Michel719b0e12008-11-19 17:45:08 +0000854 SDValue vectorizeOp =
Dale Johannesen33c960f2009-02-04 20:06:27 +0000855 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT, theValue);
Scott Michel430a5552008-11-19 15:24:16 +0000856
Dale Johannesen33c960f2009-02-04 20:06:27 +0000857 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
Scott Michel19c10e62009-01-26 03:37:41 +0000858 vectorizeOp, alignLoadVec,
Scott Michel6e1d1472009-03-16 18:47:25 +0000859 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 MVT::v4i32, insertEltOp));
Scott Michel266bc8f2007-12-04 22:23:35 +0000861
Dale Johannesen33c960f2009-02-04 20:06:27 +0000862 result = DAG.getStore(the_chain, dl, result, basePtr,
Scott Michel266bc8f2007-12-04 22:23:35 +0000863 LN->getSrcValue(), LN->getSrcValueOffset(),
864 LN->isVolatile(), LN->getAlignment());
865
Scott Michel23f2ff72008-12-04 17:16:59 +0000866#if 0 && !defined(NDEBUG)
Scott Michel430a5552008-11-19 15:24:16 +0000867 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
868 const SDValue &currentRoot = DAG.getRoot();
869
870 DAG.setRoot(result);
Chris Lattner4437ae22009-08-23 07:05:07 +0000871 errs() << "------- CellSPU:LowerStore result:\n";
Scott Michel430a5552008-11-19 15:24:16 +0000872 DAG.dump();
Chris Lattner4437ae22009-08-23 07:05:07 +0000873 errs() << "-------\n";
Scott Michel430a5552008-11-19 15:24:16 +0000874 DAG.setRoot(currentRoot);
875 }
876#endif
Scott Michelb30e8f62008-12-02 19:53:53 +0000877
Scott Michel266bc8f2007-12-04 22:23:35 +0000878 return result;
879 /*UNREACHED*/
880 }
881 case ISD::PRE_INC:
882 case ISD::PRE_DEC:
883 case ISD::POST_INC:
884 case ISD::POST_DEC:
885 case ISD::LAST_INDEXED_MODE:
Torok Edwindac237e2009-07-08 20:53:28 +0000886 {
887 std::string msg;
888 raw_string_ostream Msg(msg);
889 Msg << "LowerLOAD: Got a LoadSDNode with an addr mode other than "
Scott Michel266bc8f2007-12-04 22:23:35 +0000890 "UNINDEXED\n";
Torok Edwindac237e2009-07-08 20:53:28 +0000891 Msg << (unsigned) SN->getAddressingMode();
892 llvm_report_error(Msg.str());
893 /*NOTREACHED*/
894 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000895 }
896
Dan Gohman475871a2008-07-27 21:46:04 +0000897 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000898}
899
Scott Michel94bd57e2009-01-15 04:41:47 +0000900//! Generate the address of a constant pool entry.
Dan Gohman7db949d2009-08-07 01:32:21 +0000901static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +0000902LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000903 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000904 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
905 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +0000906 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
907 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000908 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000909 // FIXME there is no actual debug info here
910 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000911
912 if (TM.getRelocationModel() == Reloc::Static) {
913 if (!ST->usingLargeMem()) {
Dan Gohman475871a2008-07-27 21:46:04 +0000914 // Just return the SDValue with the constant pool address in it.
Dale Johannesende064702009-02-06 21:50:26 +0000915 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +0000916 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000917 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
918 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
919 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel266bc8f2007-12-04 22:23:35 +0000920 }
921 }
922
Torok Edwinc23197a2009-07-14 16:55:14 +0000923 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +0000924 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000925 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000926}
927
Scott Michel94bd57e2009-01-15 04:41:47 +0000928//! Alternate entry point for generating the address of a constant pool entry
929SDValue
930SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
931 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
932}
933
Dan Gohman475871a2008-07-27 21:46:04 +0000934static SDValue
935LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000936 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000937 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000938 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
939 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel266bc8f2007-12-04 22:23:35 +0000940 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000941 // FIXME there is no actual debug info here
942 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000943
944 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michela59d4692008-02-23 18:41:37 +0000945 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000946 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michela59d4692008-02-23 18:41:37 +0000947 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000948 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
949 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
950 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michela59d4692008-02-23 18:41:37 +0000951 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000952 }
953
Torok Edwinc23197a2009-07-14 16:55:14 +0000954 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +0000955 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000956 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000957}
958
Dan Gohman475871a2008-07-27 21:46:04 +0000959static SDValue
960LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000961 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000962 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
963 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +0000964 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Scott Michel266bc8f2007-12-04 22:23:35 +0000965 const TargetMachine &TM = DAG.getTarget();
Dan Gohman475871a2008-07-27 21:46:04 +0000966 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +0000967 // FIXME there is no actual debug info here
968 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +0000969
Scott Michel266bc8f2007-12-04 22:23:35 +0000970 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel053c1da2008-01-29 02:16:57 +0000971 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000972 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michel053c1da2008-01-29 02:16:57 +0000973 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000974 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
975 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
976 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel053c1da2008-01-29 02:16:57 +0000977 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000978 } else {
Torok Edwindac237e2009-07-08 20:53:28 +0000979 llvm_report_error("LowerGlobalAddress: Relocation model other than static"
980 "not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +0000981 /*NOTREACHED*/
982 }
983
Dan Gohman475871a2008-07-27 21:46:04 +0000984 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000985}
986
Nate Begemanccef5802008-02-14 18:43:04 +0000987//! Custom lower double precision floating point constants
Dan Gohman475871a2008-07-27 21:46:04 +0000988static SDValue
989LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +0000990 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +0000991 // FIXME there is no actual debug info here
992 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000993
Owen Anderson825b72b2009-08-11 20:47:22 +0000994 if (VT == MVT::f64) {
Scott Michel1a6cdb62008-12-01 17:56:02 +0000995 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
996
997 assert((FP != 0) &&
998 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michel1df30c42008-12-29 03:23:36 +0000999
Scott Michel170783a2007-12-19 20:15:47 +00001000 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Owen Anderson825b72b2009-08-11 20:47:22 +00001001 SDValue T = DAG.getConstant(dbits, MVT::i64);
1002 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesende064702009-02-06 21:50:26 +00001003 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001004 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Tvec));
Scott Michel266bc8f2007-12-04 22:23:35 +00001005 }
1006
Dan Gohman475871a2008-07-27 21:46:04 +00001007 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001008}
1009
Dan Gohman98ca4f22009-08-05 01:29:28 +00001010SDValue
1011SPUTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001012 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001013 const SmallVectorImpl<ISD::InputArg>
1014 &Ins,
1015 DebugLoc dl, SelectionDAG &DAG,
1016 SmallVectorImpl<SDValue> &InVals) {
1017
Scott Michel266bc8f2007-12-04 22:23:35 +00001018 MachineFunction &MF = DAG.getMachineFunction();
1019 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001020 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00001021
1022 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1023 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001024
Scott Michel266bc8f2007-12-04 22:23:35 +00001025 unsigned ArgOffset = SPUFrameInfo::minStackSize();
1026 unsigned ArgRegIdx = 0;
1027 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001028
Owen Andersone50ed302009-08-10 22:56:29 +00001029 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001030
Scott Michel266bc8f2007-12-04 22:23:35 +00001031 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001032 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001033 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001034 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Micheld976c212008-10-30 01:51:48 +00001035 SDValue ArgVal;
Scott Michel266bc8f2007-12-04 22:23:35 +00001036
Scott Micheld976c212008-10-30 01:51:48 +00001037 if (ArgRegIdx < NumArgRegs) {
1038 const TargetRegisterClass *ArgRegClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001039
Owen Anderson825b72b2009-08-11 20:47:22 +00001040 switch (ObjectVT.getSimpleVT().SimpleTy) {
Scott Micheld976c212008-10-30 01:51:48 +00001041 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00001042 std::string msg;
1043 raw_string_ostream Msg(msg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001044 Msg << "LowerFormalArguments Unhandled argument type: "
Owen Andersone50ed302009-08-10 22:56:29 +00001045 << ObjectVT.getEVTString();
Torok Edwindac237e2009-07-08 20:53:28 +00001046 llvm_report_error(Msg.str());
Scott Micheld976c212008-10-30 01:51:48 +00001047 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001048 case MVT::i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001049 ArgRegClass = &SPU::R8CRegClass;
1050 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001051 case MVT::i16:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001052 ArgRegClass = &SPU::R16CRegClass;
1053 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001054 case MVT::i32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001055 ArgRegClass = &SPU::R32CRegClass;
1056 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001057 case MVT::i64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001058 ArgRegClass = &SPU::R64CRegClass;
1059 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001060 case MVT::i128:
Scott Micheldd950092009-01-06 03:36:14 +00001061 ArgRegClass = &SPU::GPRCRegClass;
1062 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001063 case MVT::f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001064 ArgRegClass = &SPU::R32FPRegClass;
1065 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001066 case MVT::f64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001067 ArgRegClass = &SPU::R64FPRegClass;
1068 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001069 case MVT::v2f64:
1070 case MVT::v4f32:
1071 case MVT::v2i64:
1072 case MVT::v4i32:
1073 case MVT::v8i16:
1074 case MVT::v16i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001075 ArgRegClass = &SPU::VECREGRegClass;
1076 break;
Scott Micheld976c212008-10-30 01:51:48 +00001077 }
1078
1079 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
1080 RegInfo.addLiveIn(ArgRegs[ArgRegIdx], VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001081 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Micheld976c212008-10-30 01:51:48 +00001082 ++ArgRegIdx;
1083 } else {
1084 // We need to load the argument to a virtual register if we determined
1085 // above that we ran out of physical registers of the appropriate type
1086 // or we're forced to do vararg
David Greene3f2bf852009-11-12 20:49:22 +00001087 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001088 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001089 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, NULL, 0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001090 ArgOffset += StackSlotSize;
1091 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001092
Dan Gohman98ca4f22009-08-05 01:29:28 +00001093 InVals.push_back(ArgVal);
Scott Micheld976c212008-10-30 01:51:48 +00001094 // Update the chain
Dan Gohman98ca4f22009-08-05 01:29:28 +00001095 Chain = ArgVal.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001096 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001097
Scott Micheld976c212008-10-30 01:51:48 +00001098 // vararg handling:
Scott Michel266bc8f2007-12-04 22:23:35 +00001099 if (isVarArg) {
Scott Micheld976c212008-10-30 01:51:48 +00001100 // unsigned int ptr_size = PtrVT.getSizeInBits() / 8;
1101 // We will spill (79-3)+1 registers to the stack
1102 SmallVector<SDValue, 79-3+1> MemOps;
1103
1104 // Create the frame slot
1105
Scott Michel266bc8f2007-12-04 22:23:35 +00001106 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
David Greene3f2bf852009-11-12 20:49:22 +00001107 VarArgsFrameIndex = MFI->CreateFixedObject(StackSlotSize, ArgOffset,
1108 true, false);
Scott Micheld976c212008-10-30 01:51:48 +00001109 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Owen Anderson825b72b2009-08-11 20:47:22 +00001110 SDValue ArgVal = DAG.getRegister(ArgRegs[ArgRegIdx], MVT::v16i8);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001111 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, NULL, 0);
1112 Chain = Store.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001113 MemOps.push_back(Store);
Scott Micheld976c212008-10-30 01:51:48 +00001114
1115 // Increment address by stack slot size for the next stored argument
1116 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001117 }
1118 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001119 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001120 &MemOps[0], MemOps.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001121 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001122
Dan Gohman98ca4f22009-08-05 01:29:28 +00001123 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001124}
1125
1126/// isLSAAddress - Return the immediate to use if the specified
1127/// value is representable as a LSA address.
Dan Gohman475871a2008-07-27 21:46:04 +00001128static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001129 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel266bc8f2007-12-04 22:23:35 +00001130 if (!C) return 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001131
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001132 int Addr = C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001133 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1134 (Addr << 14 >> 14) != Addr)
1135 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel5af8f0e2008-07-16 17:17:29 +00001136
Owen Anderson825b72b2009-08-11 20:47:22 +00001137 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +00001138}
1139
Dan Gohman98ca4f22009-08-05 01:29:28 +00001140SDValue
Evan Cheng94261962010-02-02 21:29:10 +00001141SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee, const Type *RetTy,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001142 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001143 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001144 const SmallVectorImpl<ISD::OutputArg> &Outs,
1145 const SmallVectorImpl<ISD::InputArg> &Ins,
1146 DebugLoc dl, SelectionDAG &DAG,
1147 SmallVectorImpl<SDValue> &InVals) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001148 // CellSPU target does not yet support tail call optimization.
1149 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001150
1151 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1152 unsigned NumOps = Outs.size();
Scott Michel266bc8f2007-12-04 22:23:35 +00001153 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
1154 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1155 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
1156
1157 // Handy pointer type
Owen Andersone50ed302009-08-10 22:56:29 +00001158 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001159
Scott Michel266bc8f2007-12-04 22:23:35 +00001160 // Set up a copy of the stack pointer for use loading and storing any
1161 // arguments that may not fit in the registers available for argument
1162 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00001163 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001164
Scott Michel266bc8f2007-12-04 22:23:35 +00001165 // Figure out which arguments are going to go in registers, and which in
1166 // memory.
1167 unsigned ArgOffset = SPUFrameInfo::minStackSize(); // Just below [LR]
1168 unsigned ArgRegIdx = 0;
1169
1170 // Keep track of registers passing arguments
Dan Gohman475871a2008-07-27 21:46:04 +00001171 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel266bc8f2007-12-04 22:23:35 +00001172 // And the arguments passed on the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001173 SmallVector<SDValue, 8> MemOpChains;
Scott Michel266bc8f2007-12-04 22:23:35 +00001174
1175 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001176 SDValue Arg = Outs[i].Val;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001177
Scott Michel266bc8f2007-12-04 22:23:35 +00001178 // PtrOff will be used to store the current argument to the stack if a
1179 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00001180 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +00001181 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel266bc8f2007-12-04 22:23:35 +00001182
Owen Anderson825b72b2009-08-11 20:47:22 +00001183 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001184 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001185 case MVT::i8:
1186 case MVT::i16:
1187 case MVT::i32:
1188 case MVT::i64:
1189 case MVT::i128:
Scott Michel266bc8f2007-12-04 22:23:35 +00001190 if (ArgRegIdx != NumArgRegs) {
1191 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1192 } else {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001193 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001194 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001195 }
1196 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001197 case MVT::f32:
1198 case MVT::f64:
Scott Michel266bc8f2007-12-04 22:23:35 +00001199 if (ArgRegIdx != NumArgRegs) {
1200 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1201 } else {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001202 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001203 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001204 }
1205 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001206 case MVT::v2i64:
1207 case MVT::v2f64:
1208 case MVT::v4f32:
1209 case MVT::v4i32:
1210 case MVT::v8i16:
1211 case MVT::v16i8:
Scott Michel266bc8f2007-12-04 22:23:35 +00001212 if (ArgRegIdx != NumArgRegs) {
1213 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1214 } else {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001215 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001216 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001217 }
1218 break;
1219 }
1220 }
1221
Bill Wendlingce90c242009-12-28 01:31:11 +00001222 // Accumulate how many bytes are to be pushed on the stack, including the
1223 // linkage area, and parameter passing area. According to the SPU ABI,
1224 // we minimally need space for [LR] and [SP].
1225 unsigned NumStackBytes = ArgOffset - SPUFrameInfo::minStackSize();
1226
1227 // Insert a call sequence start
Chris Lattnere563bbc2008-10-11 22:08:30 +00001228 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1229 true));
Scott Michel266bc8f2007-12-04 22:23:35 +00001230
1231 if (!MemOpChains.empty()) {
1232 // Adjust the stack pointer for the stack arguments.
Owen Anderson825b72b2009-08-11 20:47:22 +00001233 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel266bc8f2007-12-04 22:23:35 +00001234 &MemOpChains[0], MemOpChains.size());
1235 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001236
Scott Michel266bc8f2007-12-04 22:23:35 +00001237 // Build a sequence of copy-to-reg nodes chained together with token chain
1238 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001239 SDValue InFlag;
Scott Michel266bc8f2007-12-04 22:23:35 +00001240 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001241 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001242 RegsToPass[i].second, InFlag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001243 InFlag = Chain.getValue(1);
1244 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001245
Dan Gohman475871a2008-07-27 21:46:04 +00001246 SmallVector<SDValue, 8> Ops;
Scott Michel266bc8f2007-12-04 22:23:35 +00001247 unsigned CallOpc = SPUISD::CALL;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001248
Bill Wendling056292f2008-09-16 21:48:12 +00001249 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1250 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1251 // node so that legalize doesn't hack it.
Scott Michel19fd42a2008-11-11 03:06:06 +00001252 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001253 GlobalValue *GV = G->getGlobal();
Owen Andersone50ed302009-08-10 22:56:29 +00001254 EVT CalleeVT = Callee.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001255 SDValue Zero = DAG.getConstant(0, PtrVT);
1256 SDValue GA = DAG.getTargetGlobalAddress(GV, CalleeVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001257
Scott Michel9de5d0d2008-01-11 02:53:15 +00001258 if (!ST->usingLargeMem()) {
1259 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1260 // style calls, otherwise, external symbols are BRASL calls. This assumes
1261 // that declared/defined symbols are in the same compilation unit and can
1262 // be reached through PC-relative jumps.
1263 //
1264 // NOTE:
1265 // This may be an unsafe assumption for JIT and really large compilation
1266 // units.
1267 if (GV->isDeclaration()) {
Dale Johannesende064702009-02-06 21:50:26 +00001268 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001269 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001270 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001271 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001272 } else {
Scott Michel9de5d0d2008-01-11 02:53:15 +00001273 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1274 // address pairs:
Dale Johannesende064702009-02-06 21:50:26 +00001275 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001276 }
Scott Michel1df30c42008-12-29 03:23:36 +00001277 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001278 EVT CalleeVT = Callee.getValueType();
Scott Michel1df30c42008-12-29 03:23:36 +00001279 SDValue Zero = DAG.getConstant(0, PtrVT);
1280 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1281 Callee.getValueType());
1282
1283 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001284 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001285 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001286 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001287 }
1288 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001289 // If this is an absolute destination address that appears to be a legal
1290 // local store address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00001291 Callee = SDValue(Dest, 0);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001292 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001293
1294 Ops.push_back(Chain);
1295 Ops.push_back(Callee);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001296
Scott Michel266bc8f2007-12-04 22:23:35 +00001297 // Add argument registers to the end of the list so that they are known live
1298 // into the call.
1299 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel5af8f0e2008-07-16 17:17:29 +00001300 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel266bc8f2007-12-04 22:23:35 +00001301 RegsToPass[i].second.getValueType()));
Scott Michel5af8f0e2008-07-16 17:17:29 +00001302
Gabor Greifba36cb52008-08-28 21:40:38 +00001303 if (InFlag.getNode())
Scott Michel266bc8f2007-12-04 22:23:35 +00001304 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001305 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001306 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001307 &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001308 InFlag = Chain.getValue(1);
1309
Chris Lattnere563bbc2008-10-11 22:08:30 +00001310 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1311 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001312 if (!Ins.empty())
Evan Chengebaaa912008-02-05 22:44:06 +00001313 InFlag = Chain.getValue(1);
1314
Dan Gohman98ca4f22009-08-05 01:29:28 +00001315 // If the function returns void, just return the chain.
1316 if (Ins.empty())
1317 return Chain;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001318
Scott Michel266bc8f2007-12-04 22:23:35 +00001319 // If the call has results, copy the values out of the ret val registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001320 switch (Ins[0].VT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001321 default: llvm_unreachable("Unexpected ret value!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001322 case MVT::Other: break;
1323 case MVT::i32:
1324 if (Ins.size() > 1 && Ins[1].VT == MVT::i32) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001325 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R4,
Owen Anderson825b72b2009-08-11 20:47:22 +00001326 MVT::i32, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001327 InVals.push_back(Chain.getValue(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001328 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Scott Michel266bc8f2007-12-04 22:23:35 +00001329 Chain.getValue(2)).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001330 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001331 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001332 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001333 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001334 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001335 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001336 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001337 case MVT::i64:
1338 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i64,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001339 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001340 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001341 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001342 case MVT::i128:
1343 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i128,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001344 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001345 InVals.push_back(Chain.getValue(0));
Scott Micheldd950092009-01-06 03:36:14 +00001346 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001347 case MVT::f32:
1348 case MVT::f64:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001349 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, Ins[0].VT,
Scott Michel266bc8f2007-12-04 22:23:35 +00001350 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001351 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001352 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001353 case MVT::v2f64:
1354 case MVT::v2i64:
1355 case MVT::v4f32:
1356 case MVT::v4i32:
1357 case MVT::v8i16:
1358 case MVT::v16i8:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001359 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, Ins[0].VT,
Scott Michel266bc8f2007-12-04 22:23:35 +00001360 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001361 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001362 break;
1363 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001364
Dan Gohman98ca4f22009-08-05 01:29:28 +00001365 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001366}
1367
Dan Gohman98ca4f22009-08-05 01:29:28 +00001368SDValue
1369SPUTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001370 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001371 const SmallVectorImpl<ISD::OutputArg> &Outs,
1372 DebugLoc dl, SelectionDAG &DAG) {
1373
Scott Michel266bc8f2007-12-04 22:23:35 +00001374 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001375 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1376 RVLocs, *DAG.getContext());
1377 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001378
Scott Michel266bc8f2007-12-04 22:23:35 +00001379 // If this is the first return lowered for this function, add the regs to the
1380 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001381 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001382 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001383 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel266bc8f2007-12-04 22:23:35 +00001384 }
1385
Dan Gohman475871a2008-07-27 21:46:04 +00001386 SDValue Flag;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001387
Scott Michel266bc8f2007-12-04 22:23:35 +00001388 // Copy the result values into the output registers.
1389 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1390 CCValAssign &VA = RVLocs[i];
1391 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesena05dca42009-02-04 23:02:30 +00001392 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001393 Outs[i].Val, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001394 Flag = Chain.getValue(1);
1395 }
1396
Gabor Greifba36cb52008-08-28 21:40:38 +00001397 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001398 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001399 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001400 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel266bc8f2007-12-04 22:23:35 +00001401}
1402
1403
1404//===----------------------------------------------------------------------===//
1405// Vector related lowering:
1406//===----------------------------------------------------------------------===//
1407
1408static ConstantSDNode *
1409getVecImm(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00001410 SDValue OpVal(0, 0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001411
Scott Michel266bc8f2007-12-04 22:23:35 +00001412 // Check to see if this buildvec has a single non-undef value in its elements.
1413 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1414 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +00001415 if (OpVal.getNode() == 0)
Scott Michel266bc8f2007-12-04 22:23:35 +00001416 OpVal = N->getOperand(i);
1417 else if (OpVal != N->getOperand(i))
1418 return 0;
1419 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001420
Gabor Greifba36cb52008-08-28 21:40:38 +00001421 if (OpVal.getNode() != 0) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001422 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001423 return CN;
1424 }
1425 }
1426
Scott Michel7ea02ff2009-03-17 01:15:45 +00001427 return 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001428}
1429
1430/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1431/// and the value fits into an unsigned 18-bit constant, and if so, return the
1432/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001433SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001434 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001435 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001436 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001437 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001438 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001439 uint32_t upper = uint32_t(UValue >> 32);
1440 uint32_t lower = uint32_t(UValue);
1441 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001442 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001443 Value = Value >> 32;
1444 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001445 if (Value <= 0x3ffff)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001446 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001447 }
1448
Dan Gohman475871a2008-07-27 21:46:04 +00001449 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001450}
1451
1452/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1453/// and the value fits into a signed 16-bit constant, and if so, return the
1454/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001455SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001456 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001457 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001458 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001459 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001460 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001461 uint32_t upper = uint32_t(UValue >> 32);
1462 uint32_t lower = uint32_t(UValue);
1463 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001464 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001465 Value = Value >> 32;
1466 }
Scott Michelad2715e2008-03-05 23:02:02 +00001467 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001468 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001469 }
1470 }
1471
Dan Gohman475871a2008-07-27 21:46:04 +00001472 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001473}
1474
1475/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1476/// and the value fits into a signed 10-bit constant, and if so, return the
1477/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001478SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001479 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001480 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001481 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001482 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001483 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001484 uint32_t upper = uint32_t(UValue >> 32);
1485 uint32_t lower = uint32_t(UValue);
1486 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001487 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001488 Value = Value >> 32;
1489 }
Scott Michelad2715e2008-03-05 23:02:02 +00001490 if (isS10Constant(Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001491 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001492 }
1493
Dan Gohman475871a2008-07-27 21:46:04 +00001494 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001495}
1496
1497/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1498/// and the value fits into a signed 8-bit constant, and if so, return the
1499/// constant.
1500///
1501/// @note: The incoming vector is v16i8 because that's the only way we can load
1502/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1503/// same value.
Dan Gohman475871a2008-07-27 21:46:04 +00001504SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001505 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001506 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001507 int Value = (int) CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001508 if (ValueType == MVT::i16
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001509 && Value <= 0xffff /* truncated from uint64_t */
1510 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001511 return DAG.getTargetConstant(Value & 0xff, ValueType);
Owen Anderson825b72b2009-08-11 20:47:22 +00001512 else if (ValueType == MVT::i8
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001513 && (Value & 0xff) == Value)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001514 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001515 }
1516
Dan Gohman475871a2008-07-27 21:46:04 +00001517 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001518}
1519
1520/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1521/// and the value fits into a signed 16-bit constant, and if so, return the
1522/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001523SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001524 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001525 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001526 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001527 if ((ValueType == MVT::i32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001528 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
Owen Anderson825b72b2009-08-11 20:47:22 +00001529 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001530 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001531 }
1532
Dan Gohman475871a2008-07-27 21:46:04 +00001533 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001534}
1535
1536/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001537SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001538 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001539 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00001540 }
1541
Dan Gohman475871a2008-07-27 21:46:04 +00001542 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001543}
1544
1545/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001546SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001547 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001548 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel266bc8f2007-12-04 22:23:35 +00001549 }
1550
Dan Gohman475871a2008-07-27 21:46:04 +00001551 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001552}
1553
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001554//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman7db949d2009-08-07 01:32:21 +00001555static SDValue
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001556LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001557 EVT VT = Op.getValueType();
1558 EVT EltVT = VT.getVectorElementType();
Dale Johannesened2eee62009-02-06 01:31:28 +00001559 DebugLoc dl = Op.getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001560 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1561 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1562 unsigned minSplatBits = EltVT.getSizeInBits();
1563
1564 if (minSplatBits < 16)
1565 minSplatBits = 16;
1566
1567 APInt APSplatBits, APSplatUndef;
1568 unsigned SplatBitSize;
1569 bool HasAnyUndefs;
1570
1571 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1572 HasAnyUndefs, minSplatBits)
1573 || minSplatBits < SplatBitSize)
1574 return SDValue(); // Wasn't a constant vector or splat exceeded min
1575
1576 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001577
Owen Anderson825b72b2009-08-11 20:47:22 +00001578 switch (VT.getSimpleVT().SimpleTy) {
Torok Edwindac237e2009-07-08 20:53:28 +00001579 default: {
1580 std::string msg;
1581 raw_string_ostream Msg(msg);
1582 Msg << "CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = "
Owen Andersone50ed302009-08-10 22:56:29 +00001583 << VT.getEVTString();
Torok Edwindac237e2009-07-08 20:53:28 +00001584 llvm_report_error(Msg.str());
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001585 /*NOTREACHED*/
Torok Edwindac237e2009-07-08 20:53:28 +00001586 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001587 case MVT::v4f32: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001588 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001589 assert(SplatBitSize == 32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001590 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001591 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001592 SDValue T = DAG.getConstant(Value32, MVT::i32);
1593 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,
1594 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001595 break;
1596 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001597 case MVT::v2f64: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001598 uint64_t f64val = uint64_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001599 assert(SplatBitSize == 64
Scott Michel104de432008-11-24 17:11:17 +00001600 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001601 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001602 SDValue T = DAG.getConstant(f64val, MVT::i64);
1603 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64,
1604 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001605 break;
1606 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001607 case MVT::v16i8: {
Scott Michel266bc8f2007-12-04 22:23:35 +00001608 // 8-bit constants have to be expanded to 16-bits
Scott Michel7ea02ff2009-03-17 01:15:45 +00001609 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1610 SmallVector<SDValue, 8> Ops;
1611
Owen Anderson825b72b2009-08-11 20:47:22 +00001612 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Dale Johannesened2eee62009-02-06 01:31:28 +00001613 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001614 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00001615 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001616 case MVT::v8i16: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001617 unsigned short Value16 = SplatBits;
1618 SDValue T = DAG.getConstant(Value16, EltVT);
1619 SmallVector<SDValue, 8> Ops;
1620
1621 Ops.assign(8, T);
1622 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001623 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001624 case MVT::v4i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001625 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001626 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel266bc8f2007-12-04 22:23:35 +00001627 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001628 case MVT::v2i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001629 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001630 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T);
Scott Michel21213e72009-01-06 23:10:38 +00001631 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001632 case MVT::v2i64: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001633 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel266bc8f2007-12-04 22:23:35 +00001634 }
1635 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001636
Dan Gohman475871a2008-07-27 21:46:04 +00001637 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001638}
1639
Scott Michel7ea02ff2009-03-17 01:15:45 +00001640/*!
1641 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001642SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001643SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001644 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001645 uint32_t upper = uint32_t(SplatVal >> 32);
1646 uint32_t lower = uint32_t(SplatVal);
1647
1648 if (upper == lower) {
1649 // Magic constant that can be matched by IL, ILA, et. al.
Owen Anderson825b72b2009-08-11 20:47:22 +00001650 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001651 return DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001652 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001653 Val, Val, Val, Val));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001654 } else {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001655 bool upper_special, lower_special;
1656
1657 // NOTE: This code creates common-case shuffle masks that can be easily
1658 // detected as common expressions. It is not attempting to create highly
1659 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1660
1661 // Detect if the upper or lower half is a special shuffle mask pattern:
1662 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1663 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1664
Scott Michel7ea02ff2009-03-17 01:15:45 +00001665 // Both upper and lower are special, lower to a constant pool load:
1666 if (lower_special && upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001667 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1668 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001669 SplatValCN, SplatValCN);
1670 }
1671
1672 SDValue LO32;
1673 SDValue HI32;
1674 SmallVector<SDValue, 16> ShufBytes;
1675 SDValue Result;
1676
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001677 // Create lower vector if not a special pattern
1678 if (!lower_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001679 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001680 LO32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001681 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001682 LO32C, LO32C, LO32C, LO32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001683 }
1684
1685 // Create upper vector if not a special pattern
1686 if (!upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001687 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001688 HI32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001689 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001690 HI32C, HI32C, HI32C, HI32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001691 }
1692
1693 // If either upper or lower are special, then the two input operands are
1694 // the same (basically, one of them is a "don't care")
1695 if (lower_special)
1696 LO32 = HI32;
1697 if (upper_special)
1698 HI32 = LO32;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001699
1700 for (int i = 0; i < 4; ++i) {
1701 uint64_t val = 0;
1702 for (int j = 0; j < 4; ++j) {
1703 SDValue V;
1704 bool process_upper, process_lower;
1705 val <<= 8;
1706 process_upper = (upper_special && (i & 1) == 0);
1707 process_lower = (lower_special && (i & 1) == 1);
1708
1709 if (process_upper || process_lower) {
1710 if ((process_upper && upper == 0)
1711 || (process_lower && lower == 0))
1712 val |= 0x80;
1713 else if ((process_upper && upper == 0xffffffff)
1714 || (process_lower && lower == 0xffffffff))
1715 val |= 0xc0;
1716 else if ((process_upper && upper == 0x80000000)
1717 || (process_lower && lower == 0x80000000))
1718 val |= (j == 0 ? 0xe0 : 0x80);
1719 } else
1720 val |= i * 4 + j + ((i & 1) * 16);
1721 }
1722
Owen Anderson825b72b2009-08-11 20:47:22 +00001723 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001724 }
1725
Dale Johannesened2eee62009-02-06 01:31:28 +00001726 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001727 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001728 &ShufBytes[0], ShufBytes.size()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001729 }
1730}
1731
Scott Michel266bc8f2007-12-04 22:23:35 +00001732/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1733/// which the Cell can operate. The code inspects V3 to ascertain whether the
1734/// permutation vector, V3, is monotonically increasing with one "exception"
1735/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel7a1c9e92008-11-22 23:50:42 +00001736/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel266bc8f2007-12-04 22:23:35 +00001737/// In either case, the net result is going to eventually invoke SHUFB to
1738/// permute/shuffle the bytes from V1 and V2.
1739/// \note
Scott Michel7a1c9e92008-11-22 23:50:42 +00001740/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel266bc8f2007-12-04 22:23:35 +00001741/// control word for byte/halfword/word insertion. This takes care of a single
1742/// element move from V2 into V1.
1743/// \note
1744/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman475871a2008-07-27 21:46:04 +00001745static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001746 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001747 SDValue V1 = Op.getOperand(0);
1748 SDValue V2 = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001749 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001750
Scott Michel266bc8f2007-12-04 22:23:35 +00001751 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001752
Scott Michel266bc8f2007-12-04 22:23:35 +00001753 // If we have a single element being moved from V1 to V2, this can be handled
1754 // using the C*[DX] compute mask instructions, but the vector elements have
1755 // to be monotonically increasing with one exception element.
Owen Andersone50ed302009-08-10 22:56:29 +00001756 EVT VecVT = V1.getValueType();
1757 EVT EltVT = VecVT.getVectorElementType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001758 unsigned EltsFromV2 = 0;
1759 unsigned V2Elt = 0;
1760 unsigned V2EltIdx0 = 0;
1761 unsigned CurrElt = 0;
Scott Michelcc188272008-12-04 21:01:44 +00001762 unsigned MaxElts = VecVT.getVectorNumElements();
1763 unsigned PrevElt = 0;
1764 unsigned V0Elt = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001765 bool monotonic = true;
Scott Michelcc188272008-12-04 21:01:44 +00001766 bool rotate = true;
1767
Owen Anderson825b72b2009-08-11 20:47:22 +00001768 if (EltVT == MVT::i8) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001769 V2EltIdx0 = 16;
Owen Anderson825b72b2009-08-11 20:47:22 +00001770 } else if (EltVT == MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001771 V2EltIdx0 = 8;
Owen Anderson825b72b2009-08-11 20:47:22 +00001772 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001773 V2EltIdx0 = 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00001774 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
Scott Michelcc188272008-12-04 21:01:44 +00001775 V2EltIdx0 = 2;
1776 } else
Torok Edwinc23197a2009-07-14 16:55:14 +00001777 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel266bc8f2007-12-04 22:23:35 +00001778
Nate Begeman9008ca62009-04-27 18:41:29 +00001779 for (unsigned i = 0; i != MaxElts; ++i) {
1780 if (SVN->getMaskElt(i) < 0)
1781 continue;
1782
1783 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel266bc8f2007-12-04 22:23:35 +00001784
Nate Begeman9008ca62009-04-27 18:41:29 +00001785 if (monotonic) {
1786 if (SrcElt >= V2EltIdx0) {
1787 if (1 >= (++EltsFromV2)) {
1788 V2Elt = (V2EltIdx0 - SrcElt) << 2;
Scott Michelcc188272008-12-04 21:01:44 +00001789 }
Nate Begeman9008ca62009-04-27 18:41:29 +00001790 } else if (CurrElt != SrcElt) {
1791 monotonic = false;
Scott Michelcc188272008-12-04 21:01:44 +00001792 }
1793
Nate Begeman9008ca62009-04-27 18:41:29 +00001794 ++CurrElt;
1795 }
1796
1797 if (rotate) {
1798 if (PrevElt > 0 && SrcElt < MaxElts) {
1799 if ((PrevElt == SrcElt - 1)
1800 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michelcc188272008-12-04 21:01:44 +00001801 PrevElt = SrcElt;
Nate Begeman9008ca62009-04-27 18:41:29 +00001802 if (SrcElt == 0)
1803 V0Elt = i;
Scott Michelcc188272008-12-04 21:01:44 +00001804 } else {
Scott Michelcc188272008-12-04 21:01:44 +00001805 rotate = false;
1806 }
Nate Begeman9008ca62009-04-27 18:41:29 +00001807 } else if (PrevElt == 0) {
1808 // First time through, need to keep track of previous element
1809 PrevElt = SrcElt;
1810 } else {
1811 // This isn't a rotation, takes elements from vector 2
1812 rotate = false;
Scott Michelcc188272008-12-04 21:01:44 +00001813 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001814 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001815 }
1816
1817 if (EltsFromV2 == 1 && monotonic) {
1818 // Compute mask and shuffle
1819 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00001820 MachineRegisterInfo &RegInfo = MF.getRegInfo();
1821 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Owen Andersone50ed302009-08-10 22:56:29 +00001822 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel266bc8f2007-12-04 22:23:35 +00001823 // Initialize temporary register to 0
Dan Gohman475871a2008-07-27 21:46:04 +00001824 SDValue InitTempReg =
Dale Johannesena05dca42009-02-04 23:02:30 +00001825 DAG.getCopyToReg(DAG.getEntryNode(), dl, VReg, DAG.getConstant(0, PtrVT));
Scott Michel7a1c9e92008-11-22 23:50:42 +00001826 // Copy register's contents as index in SHUFFLE_MASK:
Dan Gohman475871a2008-07-27 21:46:04 +00001827 SDValue ShufMaskOp =
Owen Anderson825b72b2009-08-11 20:47:22 +00001828 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, MVT::v4i32,
1829 DAG.getTargetConstant(V2Elt, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00001830 DAG.getCopyFromReg(InitTempReg, dl, VReg, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +00001831 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel6e1d1472009-03-16 18:47:25 +00001832 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesena05dca42009-02-04 23:02:30 +00001833 ShufMaskOp);
Scott Michelcc188272008-12-04 21:01:44 +00001834 } else if (rotate) {
1835 int rotamt = (MaxElts - V0Elt) * EltVT.getSizeInBits()/8;
Scott Michel1df30c42008-12-29 03:23:36 +00001836
Dale Johannesena05dca42009-02-04 23:02:30 +00001837 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001838 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel266bc8f2007-12-04 22:23:35 +00001839 } else {
Gabor Greif93c53e52008-08-31 15:37:04 +00001840 // Convert the SHUFFLE_VECTOR mask's input element units to the
1841 // actual bytes.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001842 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001843
Dan Gohman475871a2008-07-27 21:46:04 +00001844 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00001845 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1846 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001847
Nate Begeman9008ca62009-04-27 18:41:29 +00001848 for (unsigned j = 0; j < BytesPerElement; ++j)
Owen Anderson825b72b2009-08-11 20:47:22 +00001849 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel266bc8f2007-12-04 22:23:35 +00001850 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001851
Owen Anderson825b72b2009-08-11 20:47:22 +00001852 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00001853 &ResultMask[0], ResultMask.size());
Dale Johannesena05dca42009-02-04 23:02:30 +00001854 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel266bc8f2007-12-04 22:23:35 +00001855 }
1856}
1857
Dan Gohman475871a2008-07-27 21:46:04 +00001858static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1859 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesened2eee62009-02-06 01:31:28 +00001860 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001861
Gabor Greifba36cb52008-08-28 21:40:38 +00001862 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001863 // For a constant, build the appropriate constant vector, which will
1864 // eventually simplify to a vector register load.
1865
Gabor Greifba36cb52008-08-28 21:40:38 +00001866 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +00001867 SmallVector<SDValue, 16> ConstVecValues;
Owen Andersone50ed302009-08-10 22:56:29 +00001868 EVT VT;
Scott Michel266bc8f2007-12-04 22:23:35 +00001869 size_t n_copies;
1870
1871 // Create a constant vector:
Owen Anderson825b72b2009-08-11 20:47:22 +00001872 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001873 default: llvm_unreachable("Unexpected constant value type in "
Torok Edwin481d15a2009-07-14 12:22:58 +00001874 "LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001875 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1876 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1877 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1878 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1879 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1880 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
Scott Michel266bc8f2007-12-04 22:23:35 +00001881 }
1882
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001883 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001884 for (size_t j = 0; j < n_copies; ++j)
1885 ConstVecValues.push_back(CValue);
1886
Evan Chenga87008d2009-02-25 22:49:59 +00001887 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1888 &ConstVecValues[0], ConstVecValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001889 } else {
1890 // Otherwise, copy the value from one register to another:
Owen Anderson825b72b2009-08-11 20:47:22 +00001891 switch (Op0.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001892 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001893 case MVT::i8:
1894 case MVT::i16:
1895 case MVT::i32:
1896 case MVT::i64:
1897 case MVT::f32:
1898 case MVT::f64:
Dale Johannesened2eee62009-02-06 01:31:28 +00001899 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001900 }
1901 }
1902
Dan Gohman475871a2008-07-27 21:46:04 +00001903 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001904}
1905
Dan Gohman475871a2008-07-27 21:46:04 +00001906static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001907 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001908 SDValue N = Op.getOperand(0);
1909 SDValue Elt = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00001910 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001911 SDValue retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00001912
Scott Michel7a1c9e92008-11-22 23:50:42 +00001913 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
1914 // Constant argument:
1915 int EltNo = (int) C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001916
Scott Michel7a1c9e92008-11-22 23:50:42 +00001917 // sanity checks:
Owen Anderson825b72b2009-08-11 20:47:22 +00001918 if (VT == MVT::i8 && EltNo >= 16)
Torok Edwinc23197a2009-07-14 16:55:14 +00001919 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Owen Anderson825b72b2009-08-11 20:47:22 +00001920 else if (VT == MVT::i16 && EltNo >= 8)
Torok Edwinc23197a2009-07-14 16:55:14 +00001921 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Owen Anderson825b72b2009-08-11 20:47:22 +00001922 else if (VT == MVT::i32 && EltNo >= 4)
Torok Edwinc23197a2009-07-14 16:55:14 +00001923 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Owen Anderson825b72b2009-08-11 20:47:22 +00001924 else if (VT == MVT::i64 && EltNo >= 2)
Torok Edwinc23197a2009-07-14 16:55:14 +00001925 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel266bc8f2007-12-04 22:23:35 +00001926
Owen Anderson825b72b2009-08-11 20:47:22 +00001927 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001928 // i32 and i64: Element 0 is the preferred slot
Dale Johannesened2eee62009-02-06 01:31:28 +00001929 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001930 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001931
Scott Michel7a1c9e92008-11-22 23:50:42 +00001932 // Need to generate shuffle mask and extract:
1933 int prefslot_begin = -1, prefslot_end = -1;
1934 int elt_byte = EltNo * VT.getSizeInBits() / 8;
1935
Owen Anderson825b72b2009-08-11 20:47:22 +00001936 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001937 default:
1938 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001939 case MVT::i8: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001940 prefslot_begin = prefslot_end = 3;
1941 break;
1942 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001943 case MVT::i16: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001944 prefslot_begin = 2; prefslot_end = 3;
1945 break;
1946 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001947 case MVT::i32:
1948 case MVT::f32: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001949 prefslot_begin = 0; prefslot_end = 3;
1950 break;
1951 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001952 case MVT::i64:
1953 case MVT::f64: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001954 prefslot_begin = 0; prefslot_end = 7;
1955 break;
1956 }
1957 }
1958
1959 assert(prefslot_begin != -1 && prefslot_end != -1 &&
1960 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
1961
Scott Michel9b2420d2009-08-24 21:53:27 +00001962 unsigned int ShufBytes[16] = {
1963 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
1964 };
Scott Michel7a1c9e92008-11-22 23:50:42 +00001965 for (int i = 0; i < 16; ++i) {
1966 // zero fill uppper part of preferred slot, don't care about the
1967 // other slots:
1968 unsigned int mask_val;
1969 if (i <= prefslot_end) {
1970 mask_val =
1971 ((i < prefslot_begin)
1972 ? 0x80
1973 : elt_byte + (i - prefslot_begin));
1974
1975 ShufBytes[i] = mask_val;
1976 } else
1977 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
1978 }
1979
1980 SDValue ShufMask[4];
1981 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michelcc188272008-12-04 21:01:44 +00001982 unsigned bidx = i * 4;
Scott Michel7a1c9e92008-11-22 23:50:42 +00001983 unsigned int bits = ((ShufBytes[bidx] << 24) |
1984 (ShufBytes[bidx+1] << 16) |
1985 (ShufBytes[bidx+2] << 8) |
1986 ShufBytes[bidx+3]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001987 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001988 }
1989
Scott Michel7ea02ff2009-03-17 01:15:45 +00001990 SDValue ShufMaskVec =
Owen Anderson825b72b2009-08-11 20:47:22 +00001991 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001992 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel7a1c9e92008-11-22 23:50:42 +00001993
Dale Johannesened2eee62009-02-06 01:31:28 +00001994 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
1995 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel7a1c9e92008-11-22 23:50:42 +00001996 N, N, ShufMaskVec));
1997 } else {
1998 // Variable index: Rotate the requested element into slot 0, then replicate
1999 // slot 0 across the vector
Owen Andersone50ed302009-08-10 22:56:29 +00002000 EVT VecVT = N.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002001 if (!VecVT.isSimple() || !VecVT.isVector() || !VecVT.is128BitVector()) {
Torok Edwindac237e2009-07-08 20:53:28 +00002002 llvm_report_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
2003 "vector type!");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002004 }
2005
2006 // Make life easier by making sure the index is zero-extended to i32
Owen Anderson825b72b2009-08-11 20:47:22 +00002007 if (Elt.getValueType() != MVT::i32)
2008 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002009
2010 // Scale the index to a bit/byte shift quantity
2011 APInt scaleFactor =
Scott Michel104de432008-11-24 17:11:17 +00002012 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
2013 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002014 SDValue vecShift;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002015
Scott Michel104de432008-11-24 17:11:17 +00002016 if (scaleShift > 0) {
2017 // Scale the shift factor:
Owen Anderson825b72b2009-08-11 20:47:22 +00002018 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
2019 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002020 }
2021
Dale Johannesened2eee62009-02-06 01:31:28 +00002022 vecShift = DAG.getNode(SPUISD::SHLQUAD_L_BYTES, dl, VecVT, N, Elt);
Scott Michel104de432008-11-24 17:11:17 +00002023
2024 // Replicate the bytes starting at byte 0 across the entire vector (for
2025 // consistency with the notion of a unified register set)
Scott Michel7a1c9e92008-11-22 23:50:42 +00002026 SDValue replicate;
2027
Owen Anderson825b72b2009-08-11 20:47:22 +00002028 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002029 default:
Torok Edwindac237e2009-07-08 20:53:28 +00002030 llvm_report_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
2031 "type");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002032 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00002033 case MVT::i8: {
2034 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
2035 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002036 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002037 break;
2038 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002039 case MVT::i16: {
2040 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
2041 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002042 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002043 break;
2044 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002045 case MVT::i32:
2046 case MVT::f32: {
2047 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
2048 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002049 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002050 break;
2051 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002052 case MVT::i64:
2053 case MVT::f64: {
2054 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2055 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
2056 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00002057 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002058 break;
2059 }
2060 }
2061
Dale Johannesened2eee62009-02-06 01:31:28 +00002062 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2063 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002064 vecShift, vecShift, replicate));
Scott Michel266bc8f2007-12-04 22:23:35 +00002065 }
2066
Scott Michel7a1c9e92008-11-22 23:50:42 +00002067 return retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002068}
2069
Dan Gohman475871a2008-07-27 21:46:04 +00002070static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2071 SDValue VecOp = Op.getOperand(0);
2072 SDValue ValOp = Op.getOperand(1);
2073 SDValue IdxOp = Op.getOperand(2);
Dale Johannesened2eee62009-02-06 01:31:28 +00002074 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002075 EVT VT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00002076
2077 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2078 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
2079
Owen Andersone50ed302009-08-10 22:56:29 +00002080 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel1a6cdb62008-12-01 17:56:02 +00002081 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesened2eee62009-02-06 01:31:28 +00002082 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002083 DAG.getRegister(SPU::R1, PtrVT),
2084 DAG.getConstant(CN->getSExtValue(), PtrVT));
Dale Johannesened2eee62009-02-06 01:31:28 +00002085 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, VT, Pointer);
Scott Michel266bc8f2007-12-04 22:23:35 +00002086
Dan Gohman475871a2008-07-27 21:46:04 +00002087 SDValue result =
Dale Johannesened2eee62009-02-06 01:31:28 +00002088 DAG.getNode(SPUISD::SHUFB, dl, VT,
2089 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michel1df30c42008-12-29 03:23:36 +00002090 VecOp,
Owen Anderson825b72b2009-08-11 20:47:22 +00002091 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, ShufMask));
Scott Michel266bc8f2007-12-04 22:23:35 +00002092
2093 return result;
2094}
2095
Scott Michelf0569be2008-12-27 04:51:36 +00002096static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2097 const TargetLowering &TLI)
Scott Michela59d4692008-02-23 18:41:37 +00002098{
Dan Gohman475871a2008-07-27 21:46:04 +00002099 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesened2eee62009-02-06 01:31:28 +00002100 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002101 EVT ShiftVT = TLI.getShiftAmountTy();
Scott Michel266bc8f2007-12-04 22:23:35 +00002102
Owen Anderson825b72b2009-08-11 20:47:22 +00002103 assert(Op.getValueType() == MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002104 switch (Opc) {
2105 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002106 llvm_unreachable("Unhandled i8 math operator");
Scott Michel266bc8f2007-12-04 22:23:35 +00002107 /*NOTREACHED*/
2108 break;
Scott Michel02d711b2008-12-30 23:28:25 +00002109 case ISD::ADD: {
2110 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2111 // the result:
2112 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002113 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2114 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2115 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2116 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel02d711b2008-12-30 23:28:25 +00002117
2118 }
2119
Scott Michel266bc8f2007-12-04 22:23:35 +00002120 case ISD::SUB: {
2121 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2122 // the result:
Dan Gohman475871a2008-07-27 21:46:04 +00002123 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002124 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2125 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2126 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2127 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel5af8f0e2008-07-16 17:17:29 +00002128 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002129 case ISD::ROTR:
2130 case ISD::ROTL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002131 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002132 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002133
Owen Anderson825b72b2009-08-11 20:47:22 +00002134 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002135 if (!N1VT.bitsEq(ShiftVT)) {
2136 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2137 ? ISD::ZERO_EXTEND
2138 : ISD::TRUNCATE;
2139 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2140 }
2141
2142 // Replicate lower 8-bits into upper 8:
Dan Gohman475871a2008-07-27 21:46:04 +00002143 SDValue ExpandArg =
Owen Anderson825b72b2009-08-11 20:47:22 +00002144 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2145 DAG.getNode(ISD::SHL, dl, MVT::i16,
2146 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel7ea02ff2009-03-17 01:15:45 +00002147
2148 // Truncate back down to i8
Owen Anderson825b72b2009-08-11 20:47:22 +00002149 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2150 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002151 }
2152 case ISD::SRL:
2153 case ISD::SHL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002154 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002155 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002156
Owen Anderson825b72b2009-08-11 20:47:22 +00002157 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002158 if (!N1VT.bitsEq(ShiftVT)) {
2159 unsigned N1Opc = ISD::ZERO_EXTEND;
2160
2161 if (N1.getValueType().bitsGT(ShiftVT))
2162 N1Opc = ISD::TRUNCATE;
2163
2164 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2165 }
2166
Owen Anderson825b72b2009-08-11 20:47:22 +00002167 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2168 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002169 }
2170 case ISD::SRA: {
Dan Gohman475871a2008-07-27 21:46:04 +00002171 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002172 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002173
Owen Anderson825b72b2009-08-11 20:47:22 +00002174 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002175 if (!N1VT.bitsEq(ShiftVT)) {
2176 unsigned N1Opc = ISD::SIGN_EXTEND;
2177
2178 if (N1VT.bitsGT(ShiftVT))
2179 N1Opc = ISD::TRUNCATE;
2180 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2181 }
2182
Owen Anderson825b72b2009-08-11 20:47:22 +00002183 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2184 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002185 }
2186 case ISD::MUL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002187 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002188
Owen Anderson825b72b2009-08-11 20:47:22 +00002189 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2190 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2191 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2192 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002193 break;
2194 }
2195 }
2196
Dan Gohman475871a2008-07-27 21:46:04 +00002197 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002198}
2199
2200//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman475871a2008-07-27 21:46:04 +00002201static SDValue
2202LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2203 SDValue ConstVec;
2204 SDValue Arg;
Owen Andersone50ed302009-08-10 22:56:29 +00002205 EVT VT = Op.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00002206 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002207
2208 ConstVec = Op.getOperand(0);
2209 Arg = Op.getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002210 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
2211 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002212 ConstVec = ConstVec.getOperand(0);
2213 } else {
2214 ConstVec = Op.getOperand(1);
2215 Arg = Op.getOperand(0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002216 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002217 ConstVec = ConstVec.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002218 }
2219 }
2220 }
2221
Gabor Greifba36cb52008-08-28 21:40:38 +00002222 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel7ea02ff2009-03-17 01:15:45 +00002223 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2224 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel266bc8f2007-12-04 22:23:35 +00002225
Scott Michel7ea02ff2009-03-17 01:15:45 +00002226 APInt APSplatBits, APSplatUndef;
2227 unsigned SplatBitSize;
2228 bool HasAnyUndefs;
2229 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2230
2231 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2232 HasAnyUndefs, minSplatBits)
2233 && minSplatBits <= SplatBitSize) {
2234 uint64_t SplatBits = APSplatBits.getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00002235 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002236
Scott Michel7ea02ff2009-03-17 01:15:45 +00002237 SmallVector<SDValue, 16> tcVec;
2238 tcVec.assign(16, tc);
Dale Johannesened2eee62009-02-06 01:31:28 +00002239 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002240 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00002241 }
2242 }
Scott Michel9de57a92009-01-26 22:33:37 +00002243
Nate Begeman24dc3462008-07-29 19:07:27 +00002244 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2245 // lowered. Return the operation, rather than a null SDValue.
2246 return Op;
Scott Michel266bc8f2007-12-04 22:23:35 +00002247}
2248
Scott Michel266bc8f2007-12-04 22:23:35 +00002249//! Custom lowering for CTPOP (count population)
2250/*!
2251 Custom lowering code that counts the number ones in the input
2252 operand. SPU has such an instruction, but it counts the number of
2253 ones per byte, which then have to be accumulated.
2254*/
Dan Gohman475871a2008-07-27 21:46:04 +00002255static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002256 EVT VT = Op.getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +00002257 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
2258 VT, (128 / VT.getSizeInBits()));
Dale Johannesena05dca42009-02-04 23:02:30 +00002259 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002260
Owen Anderson825b72b2009-08-11 20:47:22 +00002261 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002262 default:
2263 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002264 case MVT::i8: {
Dan Gohman475871a2008-07-27 21:46:04 +00002265 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002266 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002267
Dale Johannesena05dca42009-02-04 23:02:30 +00002268 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2269 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002270
Owen Anderson825b72b2009-08-11 20:47:22 +00002271 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002272 }
2273
Owen Anderson825b72b2009-08-11 20:47:22 +00002274 case MVT::i16: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002275 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002276 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002277
Chris Lattner84bc5422007-12-31 04:13:23 +00002278 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002279
Dan Gohman475871a2008-07-27 21:46:04 +00002280 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002281 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2282 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
2283 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002284
Dale Johannesena05dca42009-02-04 23:02:30 +00002285 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2286 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002287
2288 // CNTB_result becomes the chain to which all of the virtual registers
2289 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002290 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002291 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002292
Dan Gohman475871a2008-07-27 21:46:04 +00002293 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002294 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002295
Owen Anderson825b72b2009-08-11 20:47:22 +00002296 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel266bc8f2007-12-04 22:23:35 +00002297
Owen Anderson825b72b2009-08-11 20:47:22 +00002298 return DAG.getNode(ISD::AND, dl, MVT::i16,
2299 DAG.getNode(ISD::ADD, dl, MVT::i16,
2300 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002301 Tmp1, Shift1),
2302 Tmp1),
2303 Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002304 }
2305
Owen Anderson825b72b2009-08-11 20:47:22 +00002306 case MVT::i32: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002307 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002308 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002309
Chris Lattner84bc5422007-12-31 04:13:23 +00002310 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2311 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002312
Dan Gohman475871a2008-07-27 21:46:04 +00002313 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002314 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2315 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2316 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2317 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002318
Dale Johannesena05dca42009-02-04 23:02:30 +00002319 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2320 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002321
2322 // CNTB_result becomes the chain to which all of the virtual registers
2323 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002324 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002325 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002326
Dan Gohman475871a2008-07-27 21:46:04 +00002327 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002328 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002329
Dan Gohman475871a2008-07-27 21:46:04 +00002330 SDValue Comp1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002331 DAG.getNode(ISD::SRL, dl, MVT::i32,
2332 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00002333 Shift1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002334
Dan Gohman475871a2008-07-27 21:46:04 +00002335 SDValue Sum1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002336 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2337 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002338
Dan Gohman475871a2008-07-27 21:46:04 +00002339 SDValue Sum1_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002340 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002341
Dan Gohman475871a2008-07-27 21:46:04 +00002342 SDValue Comp2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002343 DAG.getNode(ISD::SRL, dl, MVT::i32,
2344 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002345 Shift2);
Dan Gohman475871a2008-07-27 21:46:04 +00002346 SDValue Sum2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002347 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2348 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002349
Owen Anderson825b72b2009-08-11 20:47:22 +00002350 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002351 }
2352
Owen Anderson825b72b2009-08-11 20:47:22 +00002353 case MVT::i64:
Scott Michel266bc8f2007-12-04 22:23:35 +00002354 break;
2355 }
2356
Dan Gohman475871a2008-07-27 21:46:04 +00002357 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002358}
2359
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002360//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002361/*!
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002362 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2363 All conversions to i64 are expanded to a libcall.
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002364 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002365static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
2366 SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002367 EVT OpVT = Op.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002368 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002369 EVT Op0VT = Op0.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002370
Owen Anderson825b72b2009-08-11 20:47:22 +00002371 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2372 || OpVT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002373 // Convert f32 / f64 to i32 / i64 via libcall.
2374 RTLIB::Libcall LC =
2375 (Op.getOpcode() == ISD::FP_TO_SINT)
2376 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2377 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2378 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2379 SDValue Dummy;
2380 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2381 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002382
Eli Friedman36df4992009-05-27 00:47:34 +00002383 return Op;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002384}
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002385
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002386//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2387/*!
2388 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2389 All conversions from i64 are expanded to a libcall.
2390 */
2391static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
2392 SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002393 EVT OpVT = Op.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002394 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002395 EVT Op0VT = Op0.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002396
Owen Anderson825b72b2009-08-11 20:47:22 +00002397 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2398 || Op0VT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002399 // Convert i32, i64 to f64 via libcall:
2400 RTLIB::Libcall LC =
2401 (Op.getOpcode() == ISD::SINT_TO_FP)
2402 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2403 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2404 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2405 SDValue Dummy;
2406 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2407 }
2408
Eli Friedman36df4992009-05-27 00:47:34 +00002409 return Op;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002410}
2411
2412//! Lower ISD::SETCC
2413/*!
Owen Anderson825b72b2009-08-11 20:47:22 +00002414 This handles MVT::f64 (double floating point) condition lowering
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002415 */
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002416static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2417 const TargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002418 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002419 DebugLoc dl = Op.getDebugLoc();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002420 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2421
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002422 SDValue lhs = Op.getOperand(0);
2423 SDValue rhs = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002424 EVT lhsVT = lhs.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002425 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002426
Owen Andersone50ed302009-08-10 22:56:29 +00002427 EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002428 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Owen Anderson825b72b2009-08-11 20:47:22 +00002429 EVT IntVT(MVT::i64);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002430
2431 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2432 // selected to a NOP:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002433 SDValue i64lhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002434 SDValue lhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002435 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002436 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002437 i64lhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002438 SDValue lhsHi32abs =
Owen Anderson825b72b2009-08-11 20:47:22 +00002439 DAG.getNode(ISD::AND, dl, MVT::i32,
2440 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002441 SDValue lhsLo32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002442 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002443
2444 // SETO and SETUO only use the lhs operand:
2445 if (CC->get() == ISD::SETO) {
2446 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2447 // SETUO
2448 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00002449 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2450 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002451 lhs, DAG.getConstantFP(0.0, lhsVT),
2452 ISD::SETUO),
2453 DAG.getConstant(ccResultAllOnes, ccResultVT));
2454 } else if (CC->get() == ISD::SETUO) {
2455 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesenf5d97892009-02-04 01:48:28 +00002456 return DAG.getNode(ISD::AND, dl, ccResultVT,
2457 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002458 lhsHi32abs,
Owen Anderson825b72b2009-08-11 20:47:22 +00002459 DAG.getConstant(0x7ff00000, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002460 ISD::SETGE),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002461 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002462 lhsLo32,
Owen Anderson825b72b2009-08-11 20:47:22 +00002463 DAG.getConstant(0, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002464 ISD::SETGT));
2465 }
2466
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002467 SDValue i64rhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002468 SDValue rhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002469 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002470 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002471 i64rhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002472
2473 // If a value is negative, subtract from the sign magnitude constant:
2474 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2475
2476 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002477 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002478 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002479 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002480 SDValue lhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002481 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002482 lhsSelectMask, lhsSignMag2TC, i64lhs);
2483
Dale Johannesenf5d97892009-02-04 01:48:28 +00002484 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002485 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002486 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002487 SDValue rhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002488 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002489 rhsSelectMask, rhsSignMag2TC, i64rhs);
2490
2491 unsigned compareOp;
2492
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002493 switch (CC->get()) {
2494 case ISD::SETOEQ:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002495 case ISD::SETUEQ:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002496 compareOp = ISD::SETEQ; break;
2497 case ISD::SETOGT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002498 case ISD::SETUGT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002499 compareOp = ISD::SETGT; break;
2500 case ISD::SETOGE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002501 case ISD::SETUGE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002502 compareOp = ISD::SETGE; break;
2503 case ISD::SETOLT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002504 case ISD::SETULT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002505 compareOp = ISD::SETLT; break;
2506 case ISD::SETOLE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002507 case ISD::SETULE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002508 compareOp = ISD::SETLE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002509 case ISD::SETUNE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002510 case ISD::SETONE:
2511 compareOp = ISD::SETNE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002512 default:
Torok Edwindac237e2009-07-08 20:53:28 +00002513 llvm_report_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002514 }
2515
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002516 SDValue result =
Scott Michel6e1d1472009-03-16 18:47:25 +00002517 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002518 (ISD::CondCode) compareOp);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002519
2520 if ((CC->get() & 0x8) == 0) {
2521 // Ordered comparison:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002522 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002523 lhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002524 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002525 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002526 rhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002527 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002528 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002529
Dale Johannesenf5d97892009-02-04 01:48:28 +00002530 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002531 }
2532
2533 return result;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002534}
2535
Scott Michel7a1c9e92008-11-22 23:50:42 +00002536//! Lower ISD::SELECT_CC
2537/*!
2538 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2539 SELB instruction.
2540
2541 \note Need to revisit this in the future: if the code path through the true
2542 and false value computations is longer than the latency of a branch (6
2543 cycles), then it would be more advantageous to branch and insert a new basic
2544 block and branch on the condition. However, this code does not make that
2545 assumption, given the simplisitc uses so far.
2546 */
2547
Scott Michelf0569be2008-12-27 04:51:36 +00002548static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2549 const TargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002550 EVT VT = Op.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002551 SDValue lhs = Op.getOperand(0);
2552 SDValue rhs = Op.getOperand(1);
2553 SDValue trueval = Op.getOperand(2);
2554 SDValue falseval = Op.getOperand(3);
2555 SDValue condition = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002556 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002557
Scott Michelf0569be2008-12-27 04:51:36 +00002558 // NOTE: SELB's arguments: $rA, $rB, $mask
2559 //
2560 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2561 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2562 // condition was true and 0s where the condition was false. Hence, the
2563 // arguments to SELB get reversed.
2564
Scott Michel7a1c9e92008-11-22 23:50:42 +00002565 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2566 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2567 // with another "cannot select select_cc" assert:
2568
Dale Johannesende064702009-02-06 21:50:26 +00002569 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands5480c042009-01-01 15:52:00 +00002570 TLI.getSetCCResultType(Op.getValueType()),
Scott Michelf0569be2008-12-27 04:51:36 +00002571 lhs, rhs, condition);
Dale Johannesende064702009-02-06 21:50:26 +00002572 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002573}
2574
Scott Michelb30e8f62008-12-02 19:53:53 +00002575//! Custom lower ISD::TRUNCATE
2576static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2577{
Scott Michel6e1d1472009-03-16 18:47:25 +00002578 // Type to truncate to
Owen Andersone50ed302009-08-10 22:56:29 +00002579 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002580 MVT simpleVT = VT.getSimpleVT();
Owen Anderson23b9b192009-08-12 00:36:31 +00002581 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
2582 VT, (128 / VT.getSizeInBits()));
Dale Johannesende064702009-02-06 21:50:26 +00002583 DebugLoc dl = Op.getDebugLoc();
Scott Michelb30e8f62008-12-02 19:53:53 +00002584
Scott Michel6e1d1472009-03-16 18:47:25 +00002585 // Type to truncate from
Scott Michelb30e8f62008-12-02 19:53:53 +00002586 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002587 EVT Op0VT = Op0.getValueType();
Scott Michelb30e8f62008-12-02 19:53:53 +00002588
Owen Anderson825b72b2009-08-11 20:47:22 +00002589 if (Op0VT.getSimpleVT() == MVT::i128 && simpleVT == MVT::i64) {
Scott Michel52d00012009-01-03 00:27:53 +00002590 // Create shuffle mask, least significant doubleword of quadword
Scott Michelf0569be2008-12-27 04:51:36 +00002591 unsigned maskHigh = 0x08090a0b;
2592 unsigned maskLow = 0x0c0d0e0f;
2593 // Use a shuffle to perform the truncation
Owen Anderson825b72b2009-08-11 20:47:22 +00002594 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2595 DAG.getConstant(maskHigh, MVT::i32),
2596 DAG.getConstant(maskLow, MVT::i32),
2597 DAG.getConstant(maskHigh, MVT::i32),
2598 DAG.getConstant(maskLow, MVT::i32));
Scott Michelf0569be2008-12-27 04:51:36 +00002599
Scott Michel6e1d1472009-03-16 18:47:25 +00002600 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2601 Op0, Op0, shufMask);
Scott Michelf0569be2008-12-27 04:51:36 +00002602
Scott Michel6e1d1472009-03-16 18:47:25 +00002603 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelb30e8f62008-12-02 19:53:53 +00002604 }
2605
Scott Michelf0569be2008-12-27 04:51:36 +00002606 return SDValue(); // Leave the truncate unmolested
Scott Michelb30e8f62008-12-02 19:53:53 +00002607}
2608
Scott Michel77f452d2009-08-25 22:37:34 +00002609/*!
2610 * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic
2611 * algorithm is to duplicate the sign bit using rotmai to generate at
2612 * least one byte full of sign bits. Then propagate the "sign-byte" into
2613 * the leftmost words and the i64/i32 into the rightmost words using shufb.
2614 *
2615 * @param Op The sext operand
2616 * @param DAG The current DAG
2617 * @return The SDValue with the entire instruction sequence
2618 */
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002619static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG)
2620{
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002621 DebugLoc dl = Op.getDebugLoc();
2622
Scott Michel77f452d2009-08-25 22:37:34 +00002623 // Type to extend to
2624 MVT OpVT = Op.getValueType().getSimpleVT();
Scott Michel77f452d2009-08-25 22:37:34 +00002625
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002626 // Type to extend from
2627 SDValue Op0 = Op.getOperand(0);
Scott Michel77f452d2009-08-25 22:37:34 +00002628 MVT Op0VT = Op0.getValueType().getSimpleVT();
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002629
Scott Michel77f452d2009-08-25 22:37:34 +00002630 // The type to extend to needs to be a i128 and
2631 // the type to extend from needs to be i64 or i32.
2632 assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) &&
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002633 "LowerSIGN_EXTEND: input and/or output operand have wrong size");
2634
2635 // Create shuffle mask
Scott Michel77f452d2009-08-25 22:37:34 +00002636 unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7
2637 unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11
2638 unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002639 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2640 DAG.getConstant(mask1, MVT::i32),
2641 DAG.getConstant(mask1, MVT::i32),
2642 DAG.getConstant(mask2, MVT::i32),
2643 DAG.getConstant(mask3, MVT::i32));
2644
Scott Michel77f452d2009-08-25 22:37:34 +00002645 // Word wise arithmetic right shift to generate at least one byte
2646 // that contains sign bits.
2647 MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002648 SDValue sraVal = DAG.getNode(ISD::SRA,
2649 dl,
Scott Michel77f452d2009-08-25 22:37:34 +00002650 mvt,
2651 DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0),
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002652 DAG.getConstant(31, MVT::i32));
2653
Scott Michel77f452d2009-08-25 22:37:34 +00002654 // Shuffle bytes - Copy the sign bits into the upper 64 bits
2655 // and the input value into the lower 64 bits.
2656 SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt,
2657 DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i128, Op0), sraVal, shufMask);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002658
2659 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, extShuffle);
2660}
2661
Scott Michel7a1c9e92008-11-22 23:50:42 +00002662//! Custom (target-specific) lowering entry point
2663/*!
2664 This is where LLVM's DAG selection process calls to do target-specific
2665 lowering of nodes.
2666 */
Dan Gohman475871a2008-07-27 21:46:04 +00002667SDValue
2668SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG)
Scott Michel266bc8f2007-12-04 22:23:35 +00002669{
Scott Michela59d4692008-02-23 18:41:37 +00002670 unsigned Opc = (unsigned) Op.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002671 EVT VT = Op.getValueType();
Scott Michela59d4692008-02-23 18:41:37 +00002672
2673 switch (Opc) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002674 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00002675#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +00002676 errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
2677 errs() << "Op.getOpcode() = " << Opc << "\n";
2678 errs() << "*Op.getNode():\n";
Gabor Greifba36cb52008-08-28 21:40:38 +00002679 Op.getNode()->dump();
Torok Edwindac237e2009-07-08 20:53:28 +00002680#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002681 llvm_unreachable(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002682 }
2683 case ISD::LOAD:
Scott Michelb30e8f62008-12-02 19:53:53 +00002684 case ISD::EXTLOAD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002685 case ISD::SEXTLOAD:
2686 case ISD::ZEXTLOAD:
2687 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2688 case ISD::STORE:
2689 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2690 case ISD::ConstantPool:
2691 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2692 case ISD::GlobalAddress:
2693 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2694 case ISD::JumpTable:
2695 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002696 case ISD::ConstantFP:
2697 return LowerConstantFP(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002698
Scott Michel02d711b2008-12-30 23:28:25 +00002699 // i8, i64 math ops:
Scott Michel8bf61e82008-06-02 22:18:03 +00002700 case ISD::ADD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002701 case ISD::SUB:
2702 case ISD::ROTR:
2703 case ISD::ROTL:
2704 case ISD::SRL:
2705 case ISD::SHL:
Scott Michel8bf61e82008-06-02 22:18:03 +00002706 case ISD::SRA: {
Owen Anderson825b72b2009-08-11 20:47:22 +00002707 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002708 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michela59d4692008-02-23 18:41:37 +00002709 break;
Scott Michel8bf61e82008-06-02 22:18:03 +00002710 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002711
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002712 case ISD::FP_TO_SINT:
2713 case ISD::FP_TO_UINT:
2714 return LowerFP_TO_INT(Op, DAG, *this);
2715
2716 case ISD::SINT_TO_FP:
2717 case ISD::UINT_TO_FP:
2718 return LowerINT_TO_FP(Op, DAG, *this);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002719
Scott Michel266bc8f2007-12-04 22:23:35 +00002720 // Vector-related lowering.
2721 case ISD::BUILD_VECTOR:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002722 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002723 case ISD::SCALAR_TO_VECTOR:
2724 return LowerSCALAR_TO_VECTOR(Op, DAG);
2725 case ISD::VECTOR_SHUFFLE:
2726 return LowerVECTOR_SHUFFLE(Op, DAG);
2727 case ISD::EXTRACT_VECTOR_ELT:
2728 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2729 case ISD::INSERT_VECTOR_ELT:
2730 return LowerINSERT_VECTOR_ELT(Op, DAG);
2731
2732 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2733 case ISD::AND:
2734 case ISD::OR:
2735 case ISD::XOR:
2736 return LowerByteImmed(Op, DAG);
2737
2738 // Vector and i8 multiply:
2739 case ISD::MUL:
Owen Anderson825b72b2009-08-11 20:47:22 +00002740 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002741 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel266bc8f2007-12-04 22:23:35 +00002742
Scott Michel266bc8f2007-12-04 22:23:35 +00002743 case ISD::CTPOP:
2744 return LowerCTPOP(Op, DAG);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002745
2746 case ISD::SELECT_CC:
Scott Michelf0569be2008-12-27 04:51:36 +00002747 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelb30e8f62008-12-02 19:53:53 +00002748
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002749 case ISD::SETCC:
2750 return LowerSETCC(Op, DAG, *this);
2751
Scott Michelb30e8f62008-12-02 19:53:53 +00002752 case ISD::TRUNCATE:
2753 return LowerTRUNCATE(Op, DAG);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002754
2755 case ISD::SIGN_EXTEND:
2756 return LowerSIGN_EXTEND(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002757 }
2758
Dan Gohman475871a2008-07-27 21:46:04 +00002759 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002760}
2761
Duncan Sands1607f052008-12-01 11:39:25 +00002762void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2763 SmallVectorImpl<SDValue>&Results,
2764 SelectionDAG &DAG)
Scott Michel73ce1c52008-11-10 23:43:06 +00002765{
2766#if 0
2767 unsigned Opc = (unsigned) N->getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002768 EVT OpVT = N->getValueType(0);
Scott Michel73ce1c52008-11-10 23:43:06 +00002769
2770 switch (Opc) {
2771 default: {
Chris Lattner4437ae22009-08-23 07:05:07 +00002772 errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2773 errs() << "Op.getOpcode() = " << Opc << "\n";
2774 errs() << "*Op.getNode():\n";
Scott Michel73ce1c52008-11-10 23:43:06 +00002775 N->dump();
2776 abort();
2777 /*NOTREACHED*/
2778 }
2779 }
2780#endif
2781
2782 /* Otherwise, return unchanged */
Scott Michel73ce1c52008-11-10 23:43:06 +00002783}
2784
Scott Michel266bc8f2007-12-04 22:23:35 +00002785//===----------------------------------------------------------------------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002786// Target Optimization Hooks
2787//===----------------------------------------------------------------------===//
2788
Dan Gohman475871a2008-07-27 21:46:04 +00002789SDValue
Scott Michel266bc8f2007-12-04 22:23:35 +00002790SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2791{
2792#if 0
2793 TargetMachine &TM = getTargetMachine();
Scott Michel053c1da2008-01-29 02:16:57 +00002794#endif
2795 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel266bc8f2007-12-04 22:23:35 +00002796 SelectionDAG &DAG = DCI.DAG;
Scott Michel1a6cdb62008-12-01 17:56:02 +00002797 SDValue Op0 = N->getOperand(0); // everything has at least one operand
Owen Andersone50ed302009-08-10 22:56:29 +00002798 EVT NodeVT = N->getValueType(0); // The node's value type
2799 EVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel1a6cdb62008-12-01 17:56:02 +00002800 SDValue Result; // Initially, empty result
Dale Johannesende064702009-02-06 21:50:26 +00002801 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002802
2803 switch (N->getOpcode()) {
2804 default: break;
Scott Michel053c1da2008-01-29 02:16:57 +00002805 case ISD::ADD: {
Dan Gohman475871a2008-07-27 21:46:04 +00002806 SDValue Op1 = N->getOperand(1);
Scott Michel053c1da2008-01-29 02:16:57 +00002807
Scott Michelf0569be2008-12-27 04:51:36 +00002808 if (Op0.getOpcode() == SPUISD::IndirectAddr
2809 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2810 // Normalize the operands to reduce repeated code
2811 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michel1df30c42008-12-29 03:23:36 +00002812
Scott Michelf0569be2008-12-27 04:51:36 +00002813 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2814 IndirectArg = Op1;
2815 AddArg = Op0;
2816 }
2817
2818 if (isa<ConstantSDNode>(AddArg)) {
2819 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2820 SDValue IndOp1 = IndirectArg.getOperand(1);
2821
2822 if (CN0->isNullValue()) {
2823 // (add (SPUindirect <arg>, <arg>), 0) ->
2824 // (SPUindirect <arg>, <arg>)
Scott Michel053c1da2008-01-29 02:16:57 +00002825
Scott Michel23f2ff72008-12-04 17:16:59 +00002826#if !defined(NDEBUG)
Scott Michelf0569be2008-12-27 04:51:36 +00002827 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002828 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002829 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2830 << "With: (SPUindirect <arg>, <arg>)\n";
2831 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002832#endif
2833
Scott Michelf0569be2008-12-27 04:51:36 +00002834 return IndirectArg;
2835 } else if (isa<ConstantSDNode>(IndOp1)) {
2836 // (add (SPUindirect <arg>, <const>), <const>) ->
2837 // (SPUindirect <arg>, <const + const>)
2838 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2839 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2840 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michel053c1da2008-01-29 02:16:57 +00002841
Scott Michelf0569be2008-12-27 04:51:36 +00002842#if !defined(NDEBUG)
2843 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002844 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002845 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2846 << "), " << CN0->getSExtValue() << ")\n"
2847 << "With: (SPUindirect <arg>, "
2848 << combinedConst << ")\n";
2849 }
2850#endif
Scott Michel053c1da2008-01-29 02:16:57 +00002851
Dale Johannesende064702009-02-06 21:50:26 +00002852 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002853 IndirectArg, combinedValue);
2854 }
Scott Michel053c1da2008-01-29 02:16:57 +00002855 }
2856 }
Scott Michela59d4692008-02-23 18:41:37 +00002857 break;
2858 }
2859 case ISD::SIGN_EXTEND:
2860 case ISD::ZERO_EXTEND:
2861 case ISD::ANY_EXTEND: {
Scott Michel1a6cdb62008-12-01 17:56:02 +00002862 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michela59d4692008-02-23 18:41:37 +00002863 // (any_extend (SPUextract_elt0 <arg>)) ->
2864 // (SPUextract_elt0 <arg>)
2865 // Types must match, however...
Scott Michel23f2ff72008-12-04 17:16:59 +00002866#if !defined(NDEBUG)
2867 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002868 errs() << "\nReplace: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002869 N->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002870 errs() << "\nWith: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002871 Op0.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002872 errs() << "\n";
Scott Michel23f2ff72008-12-04 17:16:59 +00002873 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002874#endif
Scott Michela59d4692008-02-23 18:41:37 +00002875
2876 return Op0;
2877 }
2878 break;
2879 }
2880 case SPUISD::IndirectAddr: {
2881 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002882 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
2883 if (CN != 0 && CN->getZExtValue() == 0) {
Scott Michela59d4692008-02-23 18:41:37 +00002884 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2885 // (SPUaform <addr>, 0)
2886
Chris Lattner4437ae22009-08-23 07:05:07 +00002887 DEBUG(errs() << "Replace: ");
Scott Michela59d4692008-02-23 18:41:37 +00002888 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002889 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002890 DEBUG(Op0.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002891 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00002892
2893 return Op0;
2894 }
Scott Michelf0569be2008-12-27 04:51:36 +00002895 } else if (Op0.getOpcode() == ISD::ADD) {
2896 SDValue Op1 = N->getOperand(1);
2897 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
2898 // (SPUindirect (add <arg>, <arg>), 0) ->
2899 // (SPUindirect <arg>, <arg>)
2900 if (CN1->isNullValue()) {
2901
2902#if !defined(NDEBUG)
2903 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002904 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002905 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
2906 << "With: (SPUindirect <arg>, <arg>)\n";
2907 }
2908#endif
2909
Dale Johannesende064702009-02-06 21:50:26 +00002910 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002911 Op0.getOperand(0), Op0.getOperand(1));
2912 }
2913 }
Scott Michela59d4692008-02-23 18:41:37 +00002914 }
2915 break;
2916 }
2917 case SPUISD::SHLQUAD_L_BITS:
2918 case SPUISD::SHLQUAD_L_BYTES:
Scott Michelf0569be2008-12-27 04:51:36 +00002919 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman475871a2008-07-27 21:46:04 +00002920 SDValue Op1 = N->getOperand(1);
Scott Michela59d4692008-02-23 18:41:37 +00002921
Scott Michelf0569be2008-12-27 04:51:36 +00002922 // Kill degenerate vector shifts:
2923 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
2924 if (CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002925 Result = Op0;
2926 }
2927 }
2928 break;
2929 }
Scott Michelf0569be2008-12-27 04:51:36 +00002930 case SPUISD::PREFSLOT2VEC: {
Scott Michela59d4692008-02-23 18:41:37 +00002931 switch (Op0.getOpcode()) {
2932 default:
2933 break;
2934 case ISD::ANY_EXTEND:
2935 case ISD::ZERO_EXTEND:
2936 case ISD::SIGN_EXTEND: {
Scott Michel1df30c42008-12-29 03:23:36 +00002937 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michela59d4692008-02-23 18:41:37 +00002938 // <arg>
Scott Michel1df30c42008-12-29 03:23:36 +00002939 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman475871a2008-07-27 21:46:04 +00002940 SDValue Op00 = Op0.getOperand(0);
Scott Michel104de432008-11-24 17:11:17 +00002941 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman475871a2008-07-27 21:46:04 +00002942 SDValue Op000 = Op00.getOperand(0);
Scott Michel1a6cdb62008-12-01 17:56:02 +00002943 if (Op000.getValueType() == NodeVT) {
Scott Michela59d4692008-02-23 18:41:37 +00002944 Result = Op000;
2945 }
2946 }
2947 break;
2948 }
Scott Michel104de432008-11-24 17:11:17 +00002949 case SPUISD::VEC2PREFSLOT: {
Scott Michel1df30c42008-12-29 03:23:36 +00002950 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michela59d4692008-02-23 18:41:37 +00002951 // <arg>
2952 Result = Op0.getOperand(0);
2953 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002954 }
Scott Michela59d4692008-02-23 18:41:37 +00002955 }
2956 break;
Scott Michel053c1da2008-01-29 02:16:57 +00002957 }
2958 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002959
Scott Michel58c58182008-01-17 20:38:41 +00002960 // Otherwise, return unchanged.
Scott Michel1a6cdb62008-12-01 17:56:02 +00002961#ifndef NDEBUG
Gabor Greifba36cb52008-08-28 21:40:38 +00002962 if (Result.getNode()) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002963 DEBUG(errs() << "\nReplace.SPU: ");
Scott Michela59d4692008-02-23 18:41:37 +00002964 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002965 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002966 DEBUG(Result.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002967 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00002968 }
2969#endif
2970
2971 return Result;
Scott Michel266bc8f2007-12-04 22:23:35 +00002972}
2973
2974//===----------------------------------------------------------------------===//
2975// Inline Assembly Support
2976//===----------------------------------------------------------------------===//
2977
2978/// getConstraintType - Given a constraint letter, return the type of
2979/// constraint it is for this target.
Scott Michel5af8f0e2008-07-16 17:17:29 +00002980SPUTargetLowering::ConstraintType
Scott Michel266bc8f2007-12-04 22:23:35 +00002981SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
2982 if (ConstraintLetter.size() == 1) {
2983 switch (ConstraintLetter[0]) {
2984 default: break;
2985 case 'b':
2986 case 'r':
2987 case 'f':
2988 case 'v':
2989 case 'y':
2990 return C_RegisterClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002991 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002992 }
2993 return TargetLowering::getConstraintType(ConstraintLetter);
2994}
2995
Scott Michel5af8f0e2008-07-16 17:17:29 +00002996std::pair<unsigned, const TargetRegisterClass*>
Scott Michel266bc8f2007-12-04 22:23:35 +00002997SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002998 EVT VT) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002999{
3000 if (Constraint.size() == 1) {
3001 // GCC RS6000 Constraint Letters
3002 switch (Constraint[0]) {
3003 case 'b': // R1-R31
3004 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00003005 if (VT == MVT::i64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003006 return std::make_pair(0U, SPU::R64CRegisterClass);
3007 return std::make_pair(0U, SPU::R32CRegisterClass);
3008 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003009 if (VT == MVT::f32)
Scott Michel266bc8f2007-12-04 22:23:35 +00003010 return std::make_pair(0U, SPU::R32FPRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003011 else if (VT == MVT::f64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003012 return std::make_pair(0U, SPU::R64FPRegisterClass);
3013 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003014 case 'v':
Scott Michel266bc8f2007-12-04 22:23:35 +00003015 return std::make_pair(0U, SPU::GPRCRegisterClass);
3016 }
3017 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00003018
Scott Michel266bc8f2007-12-04 22:23:35 +00003019 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3020}
3021
Scott Michela59d4692008-02-23 18:41:37 +00003022//! Compute used/known bits for a SPU operand
Scott Michel266bc8f2007-12-04 22:23:35 +00003023void
Dan Gohman475871a2008-07-27 21:46:04 +00003024SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003025 const APInt &Mask,
Scott Michel5af8f0e2008-07-16 17:17:29 +00003026 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003027 APInt &KnownOne,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00003028 const SelectionDAG &DAG,
3029 unsigned Depth ) const {
Scott Michel203b2d62008-04-30 00:30:08 +00003030#if 0
Dan Gohmande551f92009-04-01 18:45:54 +00003031 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michela59d4692008-02-23 18:41:37 +00003032
3033 switch (Op.getOpcode()) {
3034 default:
3035 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
3036 break;
Scott Michela59d4692008-02-23 18:41:37 +00003037 case CALL:
3038 case SHUFB:
Scott Michel7a1c9e92008-11-22 23:50:42 +00003039 case SHUFFLE_MASK:
Scott Michela59d4692008-02-23 18:41:37 +00003040 case CNTB:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003041 case SPUISD::PREFSLOT2VEC:
Scott Michela59d4692008-02-23 18:41:37 +00003042 case SPUISD::LDRESULT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003043 case SPUISD::VEC2PREFSLOT:
Scott Michel203b2d62008-04-30 00:30:08 +00003044 case SPUISD::SHLQUAD_L_BITS:
3045 case SPUISD::SHLQUAD_L_BYTES:
Scott Michel203b2d62008-04-30 00:30:08 +00003046 case SPUISD::VEC_ROTL:
3047 case SPUISD::VEC_ROTR:
Scott Michel203b2d62008-04-30 00:30:08 +00003048 case SPUISD::ROTBYTES_LEFT:
Scott Michel8bf61e82008-06-02 22:18:03 +00003049 case SPUISD::SELECT_MASK:
3050 case SPUISD::SELB:
Scott Michela59d4692008-02-23 18:41:37 +00003051 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003052#endif
Scott Michel266bc8f2007-12-04 22:23:35 +00003053}
Scott Michel02d711b2008-12-30 23:28:25 +00003054
Scott Michelf0569be2008-12-27 04:51:36 +00003055unsigned
3056SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3057 unsigned Depth) const {
3058 switch (Op.getOpcode()) {
3059 default:
3060 return 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00003061
Scott Michelf0569be2008-12-27 04:51:36 +00003062 case ISD::SETCC: {
Owen Andersone50ed302009-08-10 22:56:29 +00003063 EVT VT = Op.getValueType();
Scott Michelf0569be2008-12-27 04:51:36 +00003064
Owen Anderson825b72b2009-08-11 20:47:22 +00003065 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3066 VT = MVT::i32;
Scott Michelf0569be2008-12-27 04:51:36 +00003067 }
3068 return VT.getSizeInBits();
3069 }
3070 }
3071}
Scott Michel1df30c42008-12-29 03:23:36 +00003072
Scott Michel203b2d62008-04-30 00:30:08 +00003073// LowerAsmOperandForConstraint
3074void
Dan Gohman475871a2008-07-27 21:46:04 +00003075SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Scott Michel203b2d62008-04-30 00:30:08 +00003076 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +00003077 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00003078 std::vector<SDValue> &Ops,
Scott Michel203b2d62008-04-30 00:30:08 +00003079 SelectionDAG &DAG) const {
3080 // Default, for the time being, to the base class handler
Evan Chengda43bcf2008-09-24 00:05:32 +00003081 TargetLowering::LowerAsmOperandForConstraint(Op, ConstraintLetter, hasMemory,
3082 Ops, DAG);
Scott Michel203b2d62008-04-30 00:30:08 +00003083}
3084
Scott Michel266bc8f2007-12-04 22:23:35 +00003085/// isLegalAddressImmediate - Return true if the integer value can be used
3086/// as the offset of the target addressing mode.
Gabor Greif93c53e52008-08-31 15:37:04 +00003087bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
3088 const Type *Ty) const {
Scott Michel266bc8f2007-12-04 22:23:35 +00003089 // SPU's addresses are 256K:
3090 return (V > -(1 << 18) && V < (1 << 18) - 1);
3091}
3092
3093bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel5af8f0e2008-07-16 17:17:29 +00003094 return false;
Scott Michel266bc8f2007-12-04 22:23:35 +00003095}
Dan Gohman6520e202008-10-18 02:06:02 +00003096
3097bool
3098SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3099 // The SPU target isn't yet aware of offsets.
3100 return false;
3101}