Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===// |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the ARM instructions in TableGen format. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 14 | //===----------------------------------------------------------------------===// |
| 15 | // ARM specific DAG Nodes. |
| 16 | // |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 17 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 18 | // Type profiles. |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 19 | def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>; |
| 20 | def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 21 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 22 | def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>; |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 23 | |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 24 | def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>; |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 25 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 26 | def SDT_ARMCMov : SDTypeProfile<1, 3, |
| 27 | [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, |
| 28 | SDTCisVT<3, i32>]>; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 29 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 30 | def SDT_ARMBrcond : SDTypeProfile<0, 2, |
| 31 | [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>; |
| 32 | |
| 33 | def SDT_ARMBrJT : SDTypeProfile<0, 3, |
| 34 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 35 | SDTCisVT<2, i32>]>; |
| 36 | |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 37 | def SDT_ARMBr2JT : SDTypeProfile<0, 4, |
| 38 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 39 | SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; |
| 40 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 41 | def SDT_ARMBCC_i64 : SDTypeProfile<0, 6, |
| 42 | [SDTCisVT<0, i32>, |
| 43 | SDTCisVT<1, i32>, SDTCisVT<2, i32>, |
| 44 | SDTCisVT<3, i32>, SDTCisVT<4, i32>, |
| 45 | SDTCisVT<5, OtherVT>]>; |
| 46 | |
Bill Wendling | ac3b935 | 2010-08-29 03:02:28 +0000 | [diff] [blame] | 47 | def SDT_ARMAnd : SDTypeProfile<1, 2, |
| 48 | [SDTCisVT<0, i32>, SDTCisVT<1, i32>, |
| 49 | SDTCisVT<2, i32>]>; |
| 50 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 51 | def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>; |
| 52 | |
| 53 | def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, |
| 54 | SDTCisPtrTy<1>, SDTCisVT<2, i32>]>; |
| 55 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 56 | def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 57 | def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>, |
| 58 | SDTCisInt<2>]>; |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 59 | def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>; |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 60 | |
Bill Wendling | 61512ba | 2011-05-11 01:11:55 +0000 | [diff] [blame] | 61 | def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 62 | |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 63 | def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 64 | |
Bruno Cardoso Lopes | 9a76733 | 2011-06-14 04:58:37 +0000 | [diff] [blame] | 65 | def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>, |
| 66 | SDTCisInt<1>]>; |
| 67 | |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 68 | def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>; |
| 69 | |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 70 | def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, |
| 71 | SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; |
| 72 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 73 | // Node definitions. |
| 74 | def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>; |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 75 | def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>; |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 76 | def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>; |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 77 | def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 78 | |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 79 | def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 80 | [SDNPHasChain, SDNPOutGlue]>; |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 81 | def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 82 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 83 | |
| 84 | def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 85 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 86 | SDNPVariadic]>; |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 87 | def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 88 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 89 | SDNPVariadic]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 90 | def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 91 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 92 | SDNPVariadic]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 93 | |
Chris Lattner | 48be23c | 2008-01-15 22:02:54 +0000 | [diff] [blame] | 94 | def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 95 | [SDNPHasChain, SDNPOptInGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 96 | |
| 97 | def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 98 | [SDNPInGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 99 | |
| 100 | def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 101 | [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 102 | |
| 103 | def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT, |
| 104 | [SDNPHasChain]>; |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 105 | def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT, |
| 106 | [SDNPHasChain]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 107 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 108 | def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64, |
| 109 | [SDNPHasChain]>; |
| 110 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 111 | def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 112 | [SDNPOutGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 113 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 114 | def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 115 | [SDNPOutGlue, SDNPCommutative]>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 116 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 117 | def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>; |
| 118 | |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 119 | def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>; |
| 120 | def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>; |
| 121 | def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>; |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 122 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 123 | def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>; |
Jim Grosbach | 23ff7cf | 2010-05-26 20:22:18 +0000 | [diff] [blame] | 124 | def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", |
| 125 | SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>; |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 126 | def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP", |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 127 | SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>; |
| 128 | def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP", |
| 129 | SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>; |
| 130 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 131 | |
Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 132 | def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER, |
| 133 | [SDNPHasChain]>; |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 134 | def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER, |
Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 135 | [SDNPHasChain]>; |
Bruno Cardoso Lopes | 9a76733 | 2011-06-14 04:58:37 +0000 | [diff] [blame] | 136 | def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH, |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 137 | [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>; |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 138 | |
Evan Cheng | f609bb8 | 2010-01-19 00:44:15 +0000 | [diff] [blame] | 139 | def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>; |
| 140 | |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 141 | def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 142 | [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 143 | |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 144 | |
| 145 | def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>; |
| 146 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 147 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 148 | // ARM Instruction Predicate Definitions. |
| 149 | // |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 150 | def HasV4T : Predicate<"Subtarget->hasV4TOps()">, |
| 151 | AssemblerPredicate<"HasV4TOps">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 152 | def NoV4T : Predicate<"!Subtarget->hasV4TOps()">; |
| 153 | def HasV5T : Predicate<"Subtarget->hasV5TOps()">; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 154 | def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, |
| 155 | AssemblerPredicate<"HasV5TEOps">; |
| 156 | def HasV6 : Predicate<"Subtarget->hasV6Ops()">, |
| 157 | AssemblerPredicate<"HasV6Ops">; |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 158 | def NoV6 : Predicate<"!Subtarget->hasV6Ops()">; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 159 | def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, |
| 160 | AssemblerPredicate<"HasV6T2Ops">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 161 | def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 162 | def HasV7 : Predicate<"Subtarget->hasV7Ops()">, |
| 163 | AssemblerPredicate<"HasV7Ops">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 164 | def NoVFP : Predicate<"!Subtarget->hasVFP2()">; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 165 | def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, |
| 166 | AssemblerPredicate<"FeatureVFP2">; |
| 167 | def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, |
| 168 | AssemblerPredicate<"FeatureVFP3">; |
| 169 | def HasNEON : Predicate<"Subtarget->hasNEON()">, |
| 170 | AssemblerPredicate<"FeatureNEON">; |
| 171 | def HasFP16 : Predicate<"Subtarget->hasFP16()">, |
| 172 | AssemblerPredicate<"FeatureFP16">; |
| 173 | def HasDivide : Predicate<"Subtarget->hasDivide()">, |
| 174 | AssemblerPredicate<"FeatureHWDiv">; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 175 | def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">, |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 176 | AssemblerPredicate<"FeatureT2XtPk">; |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 177 | def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">, |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 178 | AssemblerPredicate<"FeatureDSPThumb2">; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 179 | def HasDB : Predicate<"Subtarget->hasDataBarrier()">, |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 180 | AssemblerPredicate<"FeatureDB">; |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 181 | def HasMP : Predicate<"Subtarget->hasMPExtension()">, |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 182 | AssemblerPredicate<"FeatureMP">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 183 | def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">; |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 184 | def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 185 | def IsThumb : Predicate<"Subtarget->isThumb()">, |
| 186 | AssemblerPredicate<"ModeThumb">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 187 | def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 188 | def IsThumb2 : Predicate<"Subtarget->isThumb2()">, |
| 189 | AssemblerPredicate<"ModeThumb,FeatureThumb2">; |
| 190 | def IsARM : Predicate<"!Subtarget->isThumb()">, |
| 191 | AssemblerPredicate<"!ModeThumb">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 192 | def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">; |
| 193 | def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 194 | |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 195 | // FIXME: Eventually this will be just "hasV6T2Ops". |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 196 | def UseMovt : Predicate<"Subtarget->useMovt()">; |
| 197 | def DontUseMovt : Predicate<"!Subtarget->useMovt()">; |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 198 | def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">; |
Jim Grosbach | 2676737 | 2010-03-24 22:31:46 +0000 | [diff] [blame] | 199 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 200 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 201 | // ARM Flag Definitions. |
| 202 | |
| 203 | class RegConstraint<string C> { |
| 204 | string Constraints = C; |
| 205 | } |
| 206 | |
| 207 | //===----------------------------------------------------------------------===// |
| 208 | // ARM specific transformation functions and pattern fragments. |
| 209 | // |
| 210 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 211 | // so_imm_neg_XFORM - Return a so_imm value packed into the format described for |
| 212 | // so_imm_neg def below. |
| 213 | def so_imm_neg_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 214 | return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 215 | }]>; |
| 216 | |
| 217 | // so_imm_not_XFORM - Return a so_imm value packed into the format described for |
| 218 | // so_imm_not def below. |
| 219 | def so_imm_not_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 220 | return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 221 | }]>; |
| 222 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 223 | /// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15]. |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 224 | def imm1_15 : ImmLeaf<i32, [{ |
| 225 | return (int32_t)Imm >= 1 && (int32_t)Imm < 16; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 226 | }]>; |
| 227 | |
| 228 | /// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31]. |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 229 | def imm16_31 : ImmLeaf<i32, [{ |
| 230 | return (int32_t)Imm >= 16 && (int32_t)Imm < 32; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 231 | }]>; |
| 232 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 233 | def so_imm_neg : |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 234 | PatLeaf<(imm), [{ |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 235 | return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1; |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 236 | }], so_imm_neg_XFORM>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 237 | |
Evan Cheng | a251570 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 238 | def so_imm_not : |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 239 | PatLeaf<(imm), [{ |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 240 | return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1; |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 241 | }], so_imm_not_XFORM>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 242 | |
| 243 | // sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits. |
| 244 | def sext_16_node : PatLeaf<(i32 GPR:$a), [{ |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 245 | return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 246 | }]>; |
| 247 | |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 248 | /// Split a 32-bit immediate into two 16 bit parts. |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 249 | def hi16 : SDNodeXForm<imm, [{ |
| 250 | return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32); |
| 251 | }]>; |
| 252 | |
| 253 | def lo16AllZero : PatLeaf<(i32 imm), [{ |
| 254 | // Returns true if all low 16-bits are 0. |
| 255 | return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0; |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 256 | }], hi16>; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 257 | |
Jim Grosbach | 619e0d6 | 2011-07-13 19:24:09 +0000 | [diff] [blame] | 258 | /// imm0_65535 - An immediate is in the range [0.65535]. |
Jim Grosbach | fff76ee | 2011-07-13 20:10:10 +0000 | [diff] [blame] | 259 | def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; } |
Jim Grosbach | 619e0d6 | 2011-07-13 19:24:09 +0000 | [diff] [blame] | 260 | def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{ |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 261 | return Imm >= 0 && Imm < 65536; |
Jim Grosbach | fff76ee | 2011-07-13 20:10:10 +0000 | [diff] [blame] | 262 | }]> { |
| 263 | let ParserMatchClass = Imm0_65535AsmOperand; |
| 264 | } |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 265 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 266 | class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>; |
| 267 | class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 268 | |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 269 | /// adde and sube predicates - True based on whether the carry flag output |
| 270 | /// will be needed or not. |
| 271 | def adde_dead_carry : |
| 272 | PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS), |
| 273 | [{return !N->hasAnyUseOfValue(1);}]>; |
| 274 | def sube_dead_carry : |
| 275 | PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS), |
| 276 | [{return !N->hasAnyUseOfValue(1);}]>; |
| 277 | def adde_live_carry : |
| 278 | PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS), |
| 279 | [{return N->hasAnyUseOfValue(1);}]>; |
| 280 | def sube_live_carry : |
| 281 | PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS), |
| 282 | [{return N->hasAnyUseOfValue(1);}]>; |
| 283 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 284 | // An 'and' node with a single use. |
| 285 | def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{ |
| 286 | return N->hasOneUse(); |
| 287 | }]>; |
| 288 | |
| 289 | // An 'xor' node with a single use. |
| 290 | def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{ |
| 291 | return N->hasOneUse(); |
| 292 | }]>; |
| 293 | |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 294 | // An 'fmul' node with a single use. |
| 295 | def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{ |
| 296 | return N->hasOneUse(); |
| 297 | }]>; |
| 298 | |
| 299 | // An 'fadd' node which checks for single non-hazardous use. |
| 300 | def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{ |
| 301 | return hasNoVMLxHazardUse(N); |
| 302 | }]>; |
| 303 | |
| 304 | // An 'fsub' node which checks for single non-hazardous use. |
| 305 | def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{ |
| 306 | return hasNoVMLxHazardUse(N); |
| 307 | }]>; |
| 308 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 309 | //===----------------------------------------------------------------------===// |
| 310 | // Operand Definitions. |
| 311 | // |
| 312 | |
| 313 | // Branch target. |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 314 | // FIXME: rename brtarget to t2_brtarget |
Jim Grosbach | c466b93 | 2010-11-11 18:04:49 +0000 | [diff] [blame] | 315 | def brtarget : Operand<OtherVT> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 316 | let EncoderMethod = "getBranchTargetOpValue"; |
Benjamin Kramer | 3be41b7 | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 317 | let OperandType = "OPERAND_PCREL"; |
Jim Grosbach | c466b93 | 2010-11-11 18:04:49 +0000 | [diff] [blame] | 318 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 319 | |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 320 | // FIXME: get rid of this one? |
Owen Anderson | c266600 | 2010-12-13 19:31:11 +0000 | [diff] [blame] | 321 | def uncondbrtarget : Operand<OtherVT> { |
| 322 | let EncoderMethod = "getUnconditionalBranchTargetOpValue"; |
Benjamin Kramer | 3be41b7 | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 323 | let OperandType = "OPERAND_PCREL"; |
Owen Anderson | c266600 | 2010-12-13 19:31:11 +0000 | [diff] [blame] | 324 | } |
| 325 | |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 326 | // Branch target for ARM. Handles conditional/unconditional |
| 327 | def br_target : Operand<OtherVT> { |
| 328 | let EncoderMethod = "getARMBranchTargetOpValue"; |
Benjamin Kramer | 3be41b7 | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 329 | let OperandType = "OPERAND_PCREL"; |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 330 | } |
| 331 | |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 332 | // Call target. |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 333 | // FIXME: rename bltarget to t2_bl_target? |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 334 | def bltarget : Operand<i32> { |
| 335 | // Encoded the same as branch targets. |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 336 | let EncoderMethod = "getBranchTargetOpValue"; |
Benjamin Kramer | 3be41b7 | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 337 | let OperandType = "OPERAND_PCREL"; |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 338 | } |
| 339 | |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 340 | // Call target for ARM. Handles conditional/unconditional |
| 341 | // FIXME: rename bl_target to t2_bltarget? |
| 342 | def bl_target : Operand<i32> { |
| 343 | // Encoded the same as branch targets. |
| 344 | let EncoderMethod = "getARMBranchTargetOpValue"; |
Benjamin Kramer | 3be41b7 | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 345 | let OperandType = "OPERAND_PCREL"; |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 346 | } |
| 347 | |
| 348 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 349 | // A list of registers separated by comma. Used by load/store multiple. |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 350 | def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; } |
Bill Wendling | 04863d0 | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 351 | def reglist : Operand<i32> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 352 | let EncoderMethod = "getRegisterListOpValue"; |
Bill Wendling | 04863d0 | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 353 | let ParserMatchClass = RegListAsmOperand; |
| 354 | let PrintMethod = "printRegisterList"; |
| 355 | } |
| 356 | |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 357 | def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; } |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 358 | def dpr_reglist : Operand<i32> { |
| 359 | let EncoderMethod = "getRegisterListOpValue"; |
| 360 | let ParserMatchClass = DPRRegListAsmOperand; |
| 361 | let PrintMethod = "printRegisterList"; |
| 362 | } |
| 363 | |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 364 | def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; } |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 365 | def spr_reglist : Operand<i32> { |
| 366 | let EncoderMethod = "getRegisterListOpValue"; |
| 367 | let ParserMatchClass = SPRRegListAsmOperand; |
| 368 | let PrintMethod = "printRegisterList"; |
| 369 | } |
| 370 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 371 | // An operand for the CONSTPOOL_ENTRY pseudo-instruction. |
| 372 | def cpinst_operand : Operand<i32> { |
| 373 | let PrintMethod = "printCPInstOperand"; |
| 374 | } |
| 375 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 376 | // Local PC labels. |
| 377 | def pclabel : Operand<i32> { |
| 378 | let PrintMethod = "printPCLabel"; |
| 379 | } |
| 380 | |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 381 | // ADR instruction labels. |
| 382 | def adrlabel : Operand<i32> { |
| 383 | let EncoderMethod = "getAdrLabelOpValue"; |
| 384 | } |
| 385 | |
Owen Anderson | 498ec20 | 2010-10-27 22:49:00 +0000 | [diff] [blame] | 386 | def neon_vcvt_imm32 : Operand<i32> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 387 | let EncoderMethod = "getNEONVcvtImm32OpValue"; |
Owen Anderson | 498ec20 | 2010-10-27 22:49:00 +0000 | [diff] [blame] | 388 | } |
| 389 | |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 390 | // rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24. |
Jim Grosbach | 85bfd3b | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 391 | def rot_imm_XFORM: SDNodeXForm<imm, [{ |
| 392 | switch (N->getZExtValue()){ |
| 393 | default: assert(0); |
| 394 | case 0: return CurDAG->getTargetConstant(0, MVT::i32); |
| 395 | case 8: return CurDAG->getTargetConstant(1, MVT::i32); |
| 396 | case 16: return CurDAG->getTargetConstant(2, MVT::i32); |
| 397 | case 24: return CurDAG->getTargetConstant(3, MVT::i32); |
| 398 | } |
| 399 | }]>; |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 400 | def RotImmAsmOperand : AsmOperandClass { |
| 401 | let Name = "RotImm"; |
| 402 | let ParserMethod = "parseRotImm"; |
| 403 | } |
Jim Grosbach | 85bfd3b | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 404 | def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{ |
| 405 | int32_t v = N->getZExtValue(); |
| 406 | return v == 8 || v == 16 || v == 24; }], |
| 407 | rot_imm_XFORM> { |
| 408 | let PrintMethod = "printRotImmOperand"; |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 409 | let ParserMatchClass = RotImmAsmOperand; |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 410 | } |
| 411 | |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 412 | // shift_imm: An integer that encodes a shift amount and the type of shift |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 413 | // (asr or lsl). The 6-bit immediate encodes as: |
| 414 | // {5} 0 ==> lsl |
| 415 | // 1 asr |
| 416 | // {4-0} imm5 shift amount. |
| 417 | // asr #32 encoded as imm5 == 0. |
| 418 | def ShifterImmAsmOperand : AsmOperandClass { |
| 419 | let Name = "ShifterImm"; |
| 420 | let ParserMethod = "parseShifterImm"; |
| 421 | } |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 422 | def shift_imm : Operand<i32> { |
| 423 | let PrintMethod = "printShiftImmOperand"; |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 424 | let ParserMatchClass = ShifterImmAsmOperand; |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 425 | } |
| 426 | |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 427 | // shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm. |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 428 | def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 429 | def so_reg_reg : Operand<i32>, // reg reg imm |
| 430 | ComplexPattern<i32, 3, "SelectRegShifterOperand", |
| 431 | [shl, srl, sra, rotr]> { |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 432 | let EncoderMethod = "getSORegRegOpValue"; |
| 433 | let PrintMethod = "printSORegRegOperand"; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 434 | let ParserMatchClass = ShiftedRegAsmOperand; |
Jim Grosbach | e4616ac | 2011-07-25 21:04:58 +0000 | [diff] [blame] | 435 | let MIOperandInfo = (ops GPR, GPR, i32imm); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 436 | } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 437 | |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 438 | def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 439 | def so_reg_imm : Operand<i32>, // reg imm |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 440 | ComplexPattern<i32, 2, "SelectImmShifterOperand", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 441 | [shl, srl, sra, rotr]> { |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 442 | let EncoderMethod = "getSORegImmOpValue"; |
| 443 | let PrintMethod = "printSORegImmOperand"; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 444 | let ParserMatchClass = ShiftedImmAsmOperand; |
Jim Grosbach | e4616ac | 2011-07-25 21:04:58 +0000 | [diff] [blame] | 445 | let MIOperandInfo = (ops GPR, i32imm); |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 446 | } |
| 447 | |
| 448 | // FIXME: Does this need to be distinct from so_reg? |
| 449 | def shift_so_reg_reg : Operand<i32>, // reg reg imm |
| 450 | ComplexPattern<i32, 3, "SelectShiftRegShifterOperand", |
| 451 | [shl,srl,sra,rotr]> { |
| 452 | let EncoderMethod = "getSORegRegOpValue"; |
| 453 | let PrintMethod = "printSORegRegOperand"; |
Jim Grosbach | e4616ac | 2011-07-25 21:04:58 +0000 | [diff] [blame] | 454 | let MIOperandInfo = (ops GPR, GPR, i32imm); |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 455 | } |
| 456 | |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 457 | // FIXME: Does this need to be distinct from so_reg? |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 458 | def shift_so_reg_imm : Operand<i32>, // reg reg imm |
| 459 | ComplexPattern<i32, 2, "SelectShiftImmShifterOperand", |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 460 | [shl,srl,sra,rotr]> { |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 461 | let EncoderMethod = "getSORegImmOpValue"; |
| 462 | let PrintMethod = "printSORegImmOperand"; |
Jim Grosbach | e4616ac | 2011-07-25 21:04:58 +0000 | [diff] [blame] | 463 | let MIOperandInfo = (ops GPR, i32imm); |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 464 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 465 | |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 466 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 467 | // so_imm - Match a 32-bit shifter_operand immediate operand, which is an |
Bob Wilson | 0998994 | 2011-02-07 17:43:06 +0000 | [diff] [blame] | 468 | // 8-bit immediate rotated by an arbitrary number of bits. |
Jim Grosbach | 6bc1dbc | 2011-07-19 16:50:30 +0000 | [diff] [blame] | 469 | def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; } |
Eli Friedman | c573e2c | 2011-04-29 22:48:03 +0000 | [diff] [blame] | 470 | def so_imm : Operand<i32>, ImmLeaf<i32, [{ |
| 471 | return ARM_AM::getSOImmVal(Imm) != -1; |
| 472 | }]> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 473 | let EncoderMethod = "getSOImmOpValue"; |
Jim Grosbach | 6bc1dbc | 2011-07-19 16:50:30 +0000 | [diff] [blame] | 474 | let ParserMatchClass = SOImmAsmOperand; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 475 | } |
| 476 | |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 477 | // Break so_imm's up into two pieces. This handles immediates with up to 16 |
| 478 | // bits set in them. This uses so_imm2part to match and so_imm2part_[12] to |
| 479 | // get the first/second pieces. |
Evan Cheng | 11c11f8 | 2010-11-12 23:46:13 +0000 | [diff] [blame] | 480 | def so_imm2part : PatLeaf<(imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 481 | return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue()); |
Evan Cheng | 11c11f8 | 2010-11-12 23:46:13 +0000 | [diff] [blame] | 482 | }]>; |
| 483 | |
| 484 | /// arm_i32imm - True for +V6T2, or true only if so_imm2part is true. |
| 485 | /// |
| 486 | def arm_i32imm : PatLeaf<(imm), [{ |
| 487 | if (Subtarget->hasV6T2Ops()) |
| 488 | return true; |
| 489 | return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue()); |
| 490 | }]>; |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 491 | |
Jim Grosbach | b2756af | 2011-08-01 21:55:12 +0000 | [diff] [blame] | 492 | /// imm0_7 predicate - Immediate in the range [0,7]. |
Jim Grosbach | 83ab070 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 493 | def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; } |
| 494 | def imm0_7 : Operand<i32>, ImmLeaf<i32, [{ |
| 495 | return Imm >= 0 && Imm < 8; |
| 496 | }]> { |
| 497 | let ParserMatchClass = Imm0_7AsmOperand; |
| 498 | } |
| 499 | |
Jim Grosbach | b2756af | 2011-08-01 21:55:12 +0000 | [diff] [blame] | 500 | /// imm0_15 predicate - Immediate in the range [0,15]. |
Jim Grosbach | 83ab070 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 501 | def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; } |
| 502 | def imm0_15 : Operand<i32>, ImmLeaf<i32, [{ |
| 503 | return Imm >= 0 && Imm < 16; |
| 504 | }]> { |
| 505 | let ParserMatchClass = Imm0_15AsmOperand; |
| 506 | } |
| 507 | |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 508 | /// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31]. |
Jim Grosbach | 7c6e42e | 2011-07-21 23:26:25 +0000 | [diff] [blame] | 509 | def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; } |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 510 | def imm0_31 : Operand<i32>, ImmLeaf<i32, [{ |
| 511 | return Imm >= 0 && Imm < 32; |
Jim Grosbach | 3d5ab36 | 2011-07-26 16:44:05 +0000 | [diff] [blame] | 512 | }]> { |
| 513 | let ParserMatchClass = Imm0_31AsmOperand; |
| 514 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 515 | |
Jim Grosbach | 02c8460 | 2011-08-01 22:02:20 +0000 | [diff] [blame^] | 516 | /// imm0_255 predicate - Immediate in the range [0,255]. |
| 517 | def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; } |
| 518 | def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> { |
| 519 | let ParserMatchClass = Imm0_255AsmOperand; |
| 520 | } |
| 521 | |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 522 | // imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference |
| 523 | // a relocatable expression. |
Jason W Kim | 837caa9 | 2010-11-18 23:37:15 +0000 | [diff] [blame] | 524 | // |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 525 | // FIXME: This really needs a Thumb version separate from the ARM version. |
| 526 | // While the range is the same, and can thus use the same match class, |
| 527 | // the encoding is different so it should have a different encoder method. |
| 528 | def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; } |
| 529 | def imm0_65535_expr : Operand<i32> { |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 530 | let EncoderMethod = "getHiLo16ImmOpValue"; |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 531 | let ParserMatchClass = Imm0_65535ExprAsmOperand; |
Jason W Kim | 837caa9 | 2010-11-18 23:37:15 +0000 | [diff] [blame] | 532 | } |
| 533 | |
Jim Grosbach | ed83848 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 534 | /// imm24b - True if the 32-bit immediate is encodable in 24 bits. |
| 535 | def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; } |
| 536 | def imm24b : Operand<i32>, ImmLeaf<i32, [{ |
| 537 | return Imm >= 0 && Imm <= 0xffffff; |
| 538 | }]> { |
| 539 | let ParserMatchClass = Imm24bitAsmOperand; |
| 540 | } |
| 541 | |
| 542 | |
Evan Cheng | a9688c4 | 2010-12-11 04:11:38 +0000 | [diff] [blame] | 543 | /// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield |
| 544 | /// e.g., 0xf000ffff |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 545 | def BitfieldAsmOperand : AsmOperandClass { |
| 546 | let Name = "Bitfield"; |
| 547 | let ParserMethod = "parseBitfield"; |
| 548 | } |
Evan Cheng | a9688c4 | 2010-12-11 04:11:38 +0000 | [diff] [blame] | 549 | def bf_inv_mask_imm : Operand<i32>, |
| 550 | PatLeaf<(imm), [{ |
| 551 | return ARM::isBitFieldInvertedMask(N->getZExtValue()); |
| 552 | }] > { |
| 553 | let EncoderMethod = "getBitfieldInvertedMaskOpValue"; |
| 554 | let PrintMethod = "printBitfieldInvMaskImmOperand"; |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 555 | let ParserMatchClass = BitfieldAsmOperand; |
Evan Cheng | a9688c4 | 2010-12-11 04:11:38 +0000 | [diff] [blame] | 556 | } |
| 557 | |
Bruno Cardoso Lopes | a461d42 | 2011-01-18 20:45:56 +0000 | [diff] [blame] | 558 | /// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 559 | def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{ |
| 560 | return isInt<5>(Imm); |
Bruno Cardoso Lopes | a461d42 | 2011-01-18 20:45:56 +0000 | [diff] [blame] | 561 | }]>; |
| 562 | |
| 563 | /// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 564 | def width_imm : Operand<i32>, ImmLeaf<i32, [{ |
| 565 | return Imm > 0 && Imm <= 32; |
Bruno Cardoso Lopes | a461d42 | 2011-01-18 20:45:56 +0000 | [diff] [blame] | 566 | }] > { |
| 567 | let EncoderMethod = "getMsbOpValue"; |
| 568 | } |
| 569 | |
Jim Grosbach | 4a5ffb3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 570 | def imm1_32_XFORM: SDNodeXForm<imm, [{ |
| 571 | return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32); |
| 572 | }]>; |
| 573 | def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; } |
| 574 | def imm1_32 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 32; }], |
| 575 | imm1_32_XFORM> { |
Jim Grosbach | f494335 | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 576 | let PrintMethod = "printImmPlusOneOperand"; |
Jim Grosbach | 4a5ffb3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 577 | let ParserMatchClass = Imm1_32AsmOperand; |
Bruno Cardoso Lopes | 895c1e2 | 2011-05-31 03:33:27 +0000 | [diff] [blame] | 578 | } |
| 579 | |
Jim Grosbach | f494335 | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 580 | def imm1_16_XFORM: SDNodeXForm<imm, [{ |
| 581 | return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32); |
| 582 | }]>; |
| 583 | def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; } |
| 584 | def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }], |
| 585 | imm1_16_XFORM> { |
| 586 | let PrintMethod = "printImmPlusOneOperand"; |
| 587 | let ParserMatchClass = Imm1_16AsmOperand; |
| 588 | } |
| 589 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 590 | // Define ARM specific addressing modes. |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 591 | // addrmode_imm12 := reg +/- imm12 |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 592 | // |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 593 | def addrmode_imm12 : Operand<i32>, |
| 594 | ComplexPattern<i32, 2, "SelectAddrModeImm12", []> { |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 595 | // 12-bit immediate operand. Note that instructions using this encode |
| 596 | // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other |
| 597 | // immediate values are as normal. |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 598 | |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 599 | let EncoderMethod = "getAddrModeImm12OpValue"; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 600 | let PrintMethod = "printAddrModeImm12Operand"; |
| 601 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 602 | } |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 603 | // ldst_so_reg := reg +/- reg shop imm |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 604 | // |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 605 | def ldst_so_reg : Operand<i32>, |
| 606 | ComplexPattern<i32, 3, "SelectLdStSOReg", []> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 607 | let EncoderMethod = "getLdStSORegOpValue"; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 608 | // FIXME: Simplify the printer |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 609 | let PrintMethod = "printAddrMode2Operand"; |
| 610 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 611 | } |
| 612 | |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 613 | // addrmode2 := reg +/- imm12 |
| 614 | // := reg +/- reg shop imm |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 615 | // |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 616 | def MemMode2AsmOperand : AsmOperandClass { |
| 617 | let Name = "MemMode2"; |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 618 | let ParserMethod = "parseMemMode2Operand"; |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 619 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 620 | def addrmode2 : Operand<i32>, |
| 621 | ComplexPattern<i32, 3, "SelectAddrMode2", []> { |
Jim Grosbach | 683fc3e | 2010-12-10 20:53:44 +0000 | [diff] [blame] | 622 | let EncoderMethod = "getAddrMode2OpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 623 | let PrintMethod = "printAddrMode2Operand"; |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 624 | let ParserMatchClass = MemMode2AsmOperand; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 625 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 626 | } |
| 627 | |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 628 | def am2offset_reg : Operand<i32>, |
| 629 | ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg", |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 630 | [], [SDNPWantRoot]> { |
Jim Grosbach | 683fc3e | 2010-12-10 20:53:44 +0000 | [diff] [blame] | 631 | let EncoderMethod = "getAddrMode2OffsetOpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 632 | let PrintMethod = "printAddrMode2OffsetOperand"; |
| 633 | let MIOperandInfo = (ops GPR, i32imm); |
| 634 | } |
| 635 | |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 636 | def am2offset_imm : Operand<i32>, |
| 637 | ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm", |
| 638 | [], [SDNPWantRoot]> { |
| 639 | let EncoderMethod = "getAddrMode2OffsetOpValue"; |
| 640 | let PrintMethod = "printAddrMode2OffsetOperand"; |
| 641 | let MIOperandInfo = (ops GPR, i32imm); |
| 642 | } |
| 643 | |
| 644 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 645 | // addrmode3 := reg +/- reg |
| 646 | // addrmode3 := reg +/- imm8 |
| 647 | // |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 648 | def MemMode3AsmOperand : AsmOperandClass { |
| 649 | let Name = "MemMode3"; |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 650 | let ParserMethod = "parseMemMode3Operand"; |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 651 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 652 | def addrmode3 : Operand<i32>, |
| 653 | ComplexPattern<i32, 3, "SelectAddrMode3", []> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 654 | let EncoderMethod = "getAddrMode3OpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 655 | let PrintMethod = "printAddrMode3Operand"; |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 656 | let ParserMatchClass = MemMode3AsmOperand; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 657 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 658 | } |
| 659 | |
| 660 | def am3offset : Operand<i32>, |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 661 | ComplexPattern<i32, 2, "SelectAddrMode3Offset", |
| 662 | [], [SDNPWantRoot]> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 663 | let EncoderMethod = "getAddrMode3OffsetOpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 664 | let PrintMethod = "printAddrMode3OffsetOperand"; |
| 665 | let MIOperandInfo = (ops GPR, i32imm); |
| 666 | } |
| 667 | |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 668 | // ldstm_mode := {ia, ib, da, db} |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 669 | // |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 670 | def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 671 | let EncoderMethod = "getLdStmModeOpValue"; |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 672 | let PrintMethod = "printLdStmModeOperand"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 673 | } |
| 674 | |
| 675 | // addrmode5 := reg +/- imm8*4 |
| 676 | // |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 677 | def MemMode5AsmOperand : AsmOperandClass { let Name = "MemMode5"; } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 678 | def addrmode5 : Operand<i32>, |
| 679 | ComplexPattern<i32, 2, "SelectAddrMode5", []> { |
| 680 | let PrintMethod = "printAddrMode5Operand"; |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 681 | let MIOperandInfo = (ops GPR:$base, i32imm); |
Bill Wendling | 5991487 | 2010-11-08 00:39:58 +0000 | [diff] [blame] | 682 | let ParserMatchClass = MemMode5AsmOperand; |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 683 | let EncoderMethod = "getAddrMode5OpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 684 | } |
| 685 | |
Bob Wilson | d3a0765 | 2011-02-07 17:43:09 +0000 | [diff] [blame] | 686 | // addrmode6 := reg with optional alignment |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 687 | // |
| 688 | def addrmode6 : Operand<i32>, |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 689 | ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{ |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 690 | let PrintMethod = "printAddrMode6Operand"; |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 691 | let MIOperandInfo = (ops GPR:$addr, i32imm); |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 692 | let EncoderMethod = "getAddrMode6AddressOpValue"; |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 693 | } |
| 694 | |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 695 | def am6offset : Operand<i32>, |
| 696 | ComplexPattern<i32, 1, "SelectAddrMode6Offset", |
| 697 | [], [SDNPWantRoot]> { |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 698 | let PrintMethod = "printAddrMode6OffsetOperand"; |
| 699 | let MIOperandInfo = (ops GPR); |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 700 | let EncoderMethod = "getAddrMode6OffsetOpValue"; |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 701 | } |
| 702 | |
Mon P Wang | 183c627 | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 703 | // Special version of addrmode6 to handle alignment encoding for VST1/VLD1 |
| 704 | // (single element from one lane) for size 32. |
| 705 | def addrmode6oneL32 : Operand<i32>, |
| 706 | ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{ |
| 707 | let PrintMethod = "printAddrMode6Operand"; |
| 708 | let MIOperandInfo = (ops GPR:$addr, i32imm); |
| 709 | let EncoderMethod = "getAddrMode6OneLane32AddressOpValue"; |
| 710 | } |
| 711 | |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 712 | // Special version of addrmode6 to handle alignment encoding for VLD-dup |
| 713 | // instructions, specifically VLD4-dup. |
| 714 | def addrmode6dup : Operand<i32>, |
| 715 | ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{ |
| 716 | let PrintMethod = "printAddrMode6Operand"; |
| 717 | let MIOperandInfo = (ops GPR:$addr, i32imm); |
| 718 | let EncoderMethod = "getAddrMode6DupAddressOpValue"; |
| 719 | } |
| 720 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 721 | // addrmodepc := pc + reg |
| 722 | // |
| 723 | def addrmodepc : Operand<i32>, |
| 724 | ComplexPattern<i32, 2, "SelectAddrModePC", []> { |
| 725 | let PrintMethod = "printAddrModePCOperand"; |
| 726 | let MIOperandInfo = (ops GPR, i32imm); |
| 727 | } |
| 728 | |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 729 | // addrmode7 := reg |
| 730 | // Used by load/store exclusive instructions. Useful to enable right assembly |
| 731 | // parsing and printing. Not used for any codegen matching. |
| 732 | // |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 733 | def MemMode7AsmOperand : AsmOperandClass { let Name = "MemMode7"; } |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 734 | def addrmode7 : Operand<i32> { |
| 735 | let PrintMethod = "printAddrMode7Operand"; |
| 736 | let MIOperandInfo = (ops GPR); |
| 737 | let ParserMatchClass = MemMode7AsmOperand; |
| 738 | } |
| 739 | |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 740 | def nohash_imm : Operand<i32> { |
| 741 | let PrintMethod = "printNoHashImmediate"; |
Anton Korobeynikov | 8e9ece7 | 2009-08-08 23:10:41 +0000 | [diff] [blame] | 742 | } |
| 743 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 744 | def CoprocNumAsmOperand : AsmOperandClass { |
| 745 | let Name = "CoprocNum"; |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 746 | let ParserMethod = "parseCoprocNumOperand"; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 747 | } |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 748 | def p_imm : Operand<i32> { |
| 749 | let PrintMethod = "printPImmediate"; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 750 | let ParserMatchClass = CoprocNumAsmOperand; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 751 | } |
| 752 | |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 753 | def CoprocRegAsmOperand : AsmOperandClass { |
| 754 | let Name = "CoprocReg"; |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 755 | let ParserMethod = "parseCoprocRegOperand"; |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 756 | } |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 757 | def c_imm : Operand<i32> { |
| 758 | let PrintMethod = "printCImmediate"; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 759 | let ParserMatchClass = CoprocRegAsmOperand; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 760 | } |
| 761 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 762 | //===----------------------------------------------------------------------===// |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 763 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 764 | include "ARMInstrFormats.td" |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 765 | |
| 766 | //===----------------------------------------------------------------------===// |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 767 | // Multiclass helpers... |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 768 | // |
| 769 | |
Evan Cheng | 3924f78 | 2008-08-29 07:36:24 +0000 | [diff] [blame] | 770 | /// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 771 | /// binop that produces a value. |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 772 | multiclass AsI1_bin_irs<bits<4> opcod, string opc, |
| 773 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 774 | PatFrag opnode, string baseOpc, bit Commutable = 0> { |
Jim Grosbach | 663e339 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 775 | // The register-immediate version is re-materializable. This is useful |
| 776 | // in particular for taking the address of a local. |
| 777 | let isReMaterializable = 1 in { |
Jim Grosbach | 0de6ab3 | 2010-10-12 17:11:26 +0000 | [diff] [blame] | 778 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 779 | iii, opc, "\t$Rd, $Rn, $imm", |
| 780 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> { |
| 781 | bits<4> Rd; |
| 782 | bits<4> Rn; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 783 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 784 | let Inst{25} = 1; |
Jim Grosbach | 0de6ab3 | 2010-10-12 17:11:26 +0000 | [diff] [blame] | 785 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 786 | let Inst{15-12} = Rd; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 787 | let Inst{11-0} = imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 788 | } |
Jim Grosbach | 663e339 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 789 | } |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 790 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 791 | iir, opc, "\t$Rd, $Rn, $Rm", |
| 792 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> { |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 793 | bits<4> Rd; |
| 794 | bits<4> Rn; |
| 795 | bits<4> Rm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 796 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 797 | let isCommutable = Commutable; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 798 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 799 | let Inst{15-12} = Rd; |
| 800 | let Inst{11-4} = 0b00000000; |
| 801 | let Inst{3-0} = Rm; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 802 | } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 803 | |
| 804 | def rsi : AsI1<opcod, (outs GPR:$Rd), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 805 | (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, |
Jim Grosbach | ef324d7 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 806 | iis, opc, "\t$Rd, $Rn, $shift", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 807 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> { |
Jim Grosbach | 42fac8e | 2010-10-11 23:16:21 +0000 | [diff] [blame] | 808 | bits<4> Rd; |
| 809 | bits<4> Rn; |
Jim Grosbach | ef324d7 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 810 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 811 | let Inst{25} = 0; |
Jim Grosbach | 42fac8e | 2010-10-11 23:16:21 +0000 | [diff] [blame] | 812 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 813 | let Inst{15-12} = Rd; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 814 | let Inst{11-5} = shift{11-5}; |
| 815 | let Inst{4} = 0; |
| 816 | let Inst{3-0} = shift{3-0}; |
| 817 | } |
| 818 | |
| 819 | def rsr : AsI1<opcod, (outs GPR:$Rd), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 820 | (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 821 | iis, opc, "\t$Rd, $Rn, $shift", |
| 822 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> { |
| 823 | bits<4> Rd; |
| 824 | bits<4> Rn; |
| 825 | bits<12> shift; |
| 826 | let Inst{25} = 0; |
| 827 | let Inst{19-16} = Rn; |
| 828 | let Inst{15-12} = Rd; |
| 829 | let Inst{11-8} = shift{11-8}; |
| 830 | let Inst{7} = 0; |
| 831 | let Inst{6-5} = shift{6-5}; |
| 832 | let Inst{4} = 1; |
| 833 | let Inst{3-0} = shift{3-0}; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 834 | } |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 835 | |
| 836 | // Assembly aliases for optional destination operand when it's the same |
| 837 | // as the source operand. |
| 838 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"), |
| 839 | (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn, |
| 840 | so_imm:$imm, pred:$p, |
| 841 | cc_out:$s)>, |
| 842 | Requires<[IsARM]>; |
| 843 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"), |
| 844 | (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn, |
| 845 | GPR:$Rm, pred:$p, |
| 846 | cc_out:$s)>, |
| 847 | Requires<[IsARM]>; |
| 848 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 849 | (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn, |
| 850 | so_reg_imm:$shift, pred:$p, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 851 | cc_out:$s)>, |
| 852 | Requires<[IsARM]>; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 853 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
| 854 | (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn, |
| 855 | so_reg_reg:$shift, pred:$p, |
| 856 | cc_out:$s)>, |
| 857 | Requires<[IsARM]>; |
| 858 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 859 | } |
| 860 | |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 861 | /// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the |
Bob Wilson | a3e8bf8 | 2009-10-06 20:18:46 +0000 | [diff] [blame] | 862 | /// instruction modifies the CPSR register. |
Daniel Dunbar | 238100a | 2011-01-10 15:26:35 +0000 | [diff] [blame] | 863 | let isCodeGenOnly = 1, Defs = [CPSR] in { |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 864 | multiclass AI1_bin_s_irs<bits<4> opcod, string opc, |
| 865 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 866 | PatFrag opnode, bit Commutable = 0> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 867 | def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 868 | iii, opc, "\t$Rd, $Rn, $imm", |
| 869 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> { |
| 870 | bits<4> Rd; |
| 871 | bits<4> Rn; |
| 872 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 873 | let Inst{25} = 1; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 874 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 875 | let Inst{19-16} = Rn; |
| 876 | let Inst{15-12} = Rd; |
| 877 | let Inst{11-0} = imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 878 | } |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 879 | def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 880 | iir, opc, "\t$Rd, $Rn, $Rm", |
| 881 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> { |
| 882 | bits<4> Rd; |
| 883 | bits<4> Rn; |
| 884 | bits<4> Rm; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 885 | let isCommutable = Commutable; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 886 | let Inst{25} = 0; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 887 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 888 | let Inst{19-16} = Rn; |
| 889 | let Inst{15-12} = Rd; |
| 890 | let Inst{11-4} = 0b00000000; |
| 891 | let Inst{3-0} = Rm; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 892 | } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 893 | def rsi : AI1<opcod, (outs GPR:$Rd), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 894 | (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 895 | iis, opc, "\t$Rd, $Rn, $shift", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 896 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 897 | bits<4> Rd; |
| 898 | bits<4> Rn; |
| 899 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 900 | let Inst{25} = 0; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 901 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 902 | let Inst{19-16} = Rn; |
| 903 | let Inst{15-12} = Rd; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 904 | let Inst{11-5} = shift{11-5}; |
| 905 | let Inst{4} = 0; |
| 906 | let Inst{3-0} = shift{3-0}; |
| 907 | } |
| 908 | |
| 909 | def rsr : AI1<opcod, (outs GPR:$Rd), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 910 | (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 911 | iis, opc, "\t$Rd, $Rn, $shift", |
| 912 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> { |
| 913 | bits<4> Rd; |
| 914 | bits<4> Rn; |
| 915 | bits<12> shift; |
| 916 | let Inst{25} = 0; |
| 917 | let Inst{20} = 1; |
| 918 | let Inst{19-16} = Rn; |
| 919 | let Inst{15-12} = Rd; |
| 920 | let Inst{11-8} = shift{11-8}; |
| 921 | let Inst{7} = 0; |
| 922 | let Inst{6-5} = shift{6-5}; |
| 923 | let Inst{4} = 1; |
| 924 | let Inst{3-0} = shift{3-0}; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 925 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 926 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 927 | } |
| 928 | |
| 929 | /// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 930 | /// patterns. Similar to AsI1_bin_irs except the instruction does not produce |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 931 | /// a explicit result, only implicitly set CPSR. |
Bill Wendling | 0cce3dd | 2010-08-11 00:22:27 +0000 | [diff] [blame] | 932 | let isCompare = 1, Defs = [CPSR] in { |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 933 | multiclass AI1_cmp_irs<bits<4> opcod, string opc, |
| 934 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 935 | PatFrag opnode, bit Commutable = 0> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 936 | def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii, |
| 937 | opc, "\t$Rn, $imm", |
| 938 | [(opnode GPR:$Rn, so_imm:$imm)]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 939 | bits<4> Rn; |
| 940 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 941 | let Inst{25} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 942 | let Inst{20} = 1; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 943 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 944 | let Inst{15-12} = 0b0000; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 945 | let Inst{11-0} = imm; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 946 | } |
| 947 | def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir, |
| 948 | opc, "\t$Rn, $Rm", |
| 949 | [(opnode GPR:$Rn, GPR:$Rm)]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 950 | bits<4> Rn; |
| 951 | bits<4> Rm; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 952 | let isCommutable = Commutable; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 953 | let Inst{25} = 0; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 954 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 955 | let Inst{19-16} = Rn; |
| 956 | let Inst{15-12} = 0b0000; |
| 957 | let Inst{11-4} = 0b00000000; |
| 958 | let Inst{3-0} = Rm; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 959 | } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 960 | def rsi : AI1<opcod, (outs), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 961 | (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis, |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 962 | opc, "\t$Rn, $shift", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 963 | [(opnode GPR:$Rn, so_reg_imm:$shift)]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 964 | bits<4> Rn; |
| 965 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 966 | let Inst{25} = 0; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 967 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 968 | let Inst{19-16} = Rn; |
| 969 | let Inst{15-12} = 0b0000; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 970 | let Inst{11-5} = shift{11-5}; |
| 971 | let Inst{4} = 0; |
| 972 | let Inst{3-0} = shift{3-0}; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 973 | } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 974 | def rsr : AI1<opcod, (outs), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 975 | (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 976 | opc, "\t$Rn, $shift", |
| 977 | [(opnode GPR:$Rn, so_reg_reg:$shift)]> { |
| 978 | bits<4> Rn; |
| 979 | bits<12> shift; |
| 980 | let Inst{25} = 0; |
| 981 | let Inst{20} = 1; |
| 982 | let Inst{19-16} = Rn; |
| 983 | let Inst{15-12} = 0b0000; |
| 984 | let Inst{11-8} = shift{11-8}; |
| 985 | let Inst{7} = 0; |
| 986 | let Inst{6-5} = shift{6-5}; |
| 987 | let Inst{4} = 1; |
| 988 | let Inst{3-0} = shift{3-0}; |
| 989 | } |
| 990 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 991 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 992 | } |
| 993 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 994 | /// AI_ext_rrot - A unary operation with two forms: one whose operand is a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 995 | /// register and one whose operand is a register rotated by 8/16/24. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 996 | /// FIXME: Remove the 'r' variant. Its rot_imm is zero. |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 997 | class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> |
| 998 | : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot), |
| 999 | IIC_iEXTr, opc, "\t$Rd, $Rm$rot", |
| 1000 | [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>, |
| 1001 | Requires<[IsARM, HasV6]> { |
| 1002 | bits<4> Rd; |
| 1003 | bits<4> Rm; |
| 1004 | bits<2> rot; |
| 1005 | let Inst{19-16} = 0b1111; |
| 1006 | let Inst{15-12} = Rd; |
| 1007 | let Inst{11-10} = rot; |
| 1008 | let Inst{3-0} = Rm; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1009 | } |
| 1010 | |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 1011 | class AI_ext_rrot_np<bits<8> opcod, string opc> |
| 1012 | : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot), |
| 1013 | IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>, |
| 1014 | Requires<[IsARM, HasV6]> { |
| 1015 | bits<2> rot; |
| 1016 | let Inst{19-16} = 0b1111; |
| 1017 | let Inst{11-10} = rot; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1018 | } |
| 1019 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1020 | /// AI_exta_rrot - A binary operation with two forms: one whose operand is a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1021 | /// register and one whose operand is a register rotated by 8/16/24. |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1022 | class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> |
| 1023 | : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, rot_imm:$rot), |
| 1024 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", |
| 1025 | [(set GPR:$Rd, (opnode GPR:$Rn, (rotr GPR:$Rm, rot_imm:$rot)))]>, |
| 1026 | Requires<[IsARM, HasV6]> { |
| 1027 | bits<4> Rd; |
| 1028 | bits<4> Rm; |
| 1029 | bits<4> Rn; |
| 1030 | bits<2> rot; |
| 1031 | let Inst{19-16} = Rn; |
| 1032 | let Inst{15-12} = Rd; |
| 1033 | let Inst{11-10} = rot; |
| 1034 | let Inst{9-4} = 0b000111; |
| 1035 | let Inst{3-0} = Rm; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1036 | } |
| 1037 | |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1038 | class AI_exta_rrot_np<bits<8> opcod, string opc> |
| 1039 | : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, rot_imm:$rot), |
| 1040 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>, |
| 1041 | Requires<[IsARM, HasV6]> { |
| 1042 | bits<4> Rn; |
| 1043 | bits<2> rot; |
| 1044 | let Inst{19-16} = Rn; |
| 1045 | let Inst{11-10} = rot; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1046 | } |
| 1047 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1048 | /// AI1_adde_sube_irs - Define instructions and patterns for adde and sube. |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1049 | multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode, |
Jim Grosbach | 37ee464 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 1050 | string baseOpc, bit Commutable = 0> { |
| 1051 | let Uses = [CPSR] in { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1052 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 1053 | DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm", |
| 1054 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1055 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1056 | bits<4> Rd; |
| 1057 | bits<4> Rn; |
| 1058 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1059 | let Inst{25} = 1; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1060 | let Inst{15-12} = Rd; |
| 1061 | let Inst{19-16} = Rn; |
| 1062 | let Inst{11-0} = imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1063 | } |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1064 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 1065 | DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm", |
| 1066 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1067 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1068 | bits<4> Rd; |
| 1069 | bits<4> Rn; |
| 1070 | bits<4> Rm; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 1071 | let Inst{11-4} = 0b00000000; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1072 | let Inst{25} = 0; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1073 | let isCommutable = Commutable; |
| 1074 | let Inst{3-0} = Rm; |
| 1075 | let Inst{15-12} = Rd; |
| 1076 | let Inst{19-16} = Rn; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1077 | } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1078 | def rsi : AsI1<opcod, (outs GPR:$Rd), |
| 1079 | (ins GPR:$Rn, so_reg_imm:$shift), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1080 | DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1081 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1082 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1083 | bits<4> Rd; |
| 1084 | bits<4> Rn; |
| 1085 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1086 | let Inst{25} = 0; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1087 | let Inst{19-16} = Rn; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1088 | let Inst{15-12} = Rd; |
| 1089 | let Inst{11-5} = shift{11-5}; |
| 1090 | let Inst{4} = 0; |
| 1091 | let Inst{3-0} = shift{3-0}; |
| 1092 | } |
| 1093 | def rsr : AsI1<opcod, (outs GPR:$Rd), |
| 1094 | (ins GPR:$Rn, so_reg_reg:$shift), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1095 | DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1096 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>, |
| 1097 | Requires<[IsARM]> { |
| 1098 | bits<4> Rd; |
| 1099 | bits<4> Rn; |
| 1100 | bits<12> shift; |
| 1101 | let Inst{25} = 0; |
| 1102 | let Inst{19-16} = Rn; |
| 1103 | let Inst{15-12} = Rd; |
| 1104 | let Inst{11-8} = shift{11-8}; |
| 1105 | let Inst{7} = 0; |
| 1106 | let Inst{6-5} = shift{6-5}; |
| 1107 | let Inst{4} = 1; |
| 1108 | let Inst{3-0} = shift{3-0}; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1109 | } |
Jim Grosbach | 37ee464 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 1110 | } |
| 1111 | // Assembly aliases for optional destination operand when it's the same |
| 1112 | // as the source operand. |
| 1113 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"), |
| 1114 | (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn, |
| 1115 | so_imm:$imm, pred:$p, |
| 1116 | cc_out:$s)>, |
| 1117 | Requires<[IsARM]>; |
| 1118 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"), |
| 1119 | (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn, |
| 1120 | GPR:$Rm, pred:$p, |
| 1121 | cc_out:$s)>, |
| 1122 | Requires<[IsARM]>; |
| 1123 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1124 | (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn, |
| 1125 | so_reg_imm:$shift, pred:$p, |
| 1126 | cc_out:$s)>, |
| 1127 | Requires<[IsARM]>; |
| 1128 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
| 1129 | (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn, |
| 1130 | so_reg_reg:$shift, pred:$p, |
Jim Grosbach | 37ee464 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 1131 | cc_out:$s)>, |
| 1132 | Requires<[IsARM]>; |
Owen Anderson | 78a5469 | 2011-04-11 20:12:19 +0000 | [diff] [blame] | 1133 | } |
| 1134 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1135 | // Carry setting variants |
Owen Anderson | b48c791 | 2011-04-05 23:55:28 +0000 | [diff] [blame] | 1136 | // NOTE: CPSR def omitted because it will be handled by the custom inserter. |
| 1137 | let usesCustomInserter = 1 in { |
Owen Anderson | 7670601 | 2011-04-05 21:48:57 +0000 | [diff] [blame] | 1138 | multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> { |
Andrew Trick | 1c3af77 | 2011-04-23 03:55:32 +0000 | [diff] [blame] | 1139 | def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1140 | 4, IIC_iALUi, |
Owen Anderson | ef7fb17 | 2011-04-06 22:45:55 +0000 | [diff] [blame] | 1141 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>; |
Andrew Trick | 1c3af77 | 2011-04-23 03:55:32 +0000 | [diff] [blame] | 1142 | def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1143 | 4, IIC_iALUr, |
Owen Anderson | 78a5469 | 2011-04-11 20:12:19 +0000 | [diff] [blame] | 1144 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> { |
| 1145 | let isCommutable = Commutable; |
| 1146 | } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1147 | def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1148 | 4, IIC_iALUsr, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1149 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>; |
| 1150 | def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift), |
| 1151 | 4, IIC_iALUsr, |
| 1152 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1153 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1154 | } |
| 1155 | |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1156 | let canFoldAsLoad = 1, isReMaterializable = 1 in { |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1157 | multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii, |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1158 | InstrItinClass iir, PatFrag opnode> { |
| 1159 | // Note: We use the complex addrmode_imm12 rather than just an input |
| 1160 | // GPR and a constrained immediate so that we can use this to match |
| 1161 | // frame index references and avoid matching constant pool references. |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1162 | def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr), |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1163 | AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr", |
| 1164 | [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> { |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 1165 | bits<4> Rt; |
| 1166 | bits<17> addr; |
| 1167 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 1168 | let Inst{19-16} = addr{16-13}; // Rn |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1169 | let Inst{15-12} = Rt; |
| 1170 | let Inst{11-0} = addr{11-0}; // imm12 |
| 1171 | } |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1172 | def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift), |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1173 | AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift", |
| 1174 | [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> { |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 1175 | bits<4> Rt; |
| 1176 | bits<17> shift; |
Johnny Chen | a52d7da | 2011-03-31 19:28:35 +0000 | [diff] [blame] | 1177 | let shift{4} = 0; // Inst{4} = 0 |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 1178 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
| 1179 | let Inst{19-16} = shift{16-13}; // Rn |
Jim Grosbach | e0ee08e | 2010-11-09 18:43:54 +0000 | [diff] [blame] | 1180 | let Inst{15-12} = Rt; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1181 | let Inst{11-0} = shift{11-0}; |
| 1182 | } |
| 1183 | } |
| 1184 | } |
| 1185 | |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1186 | multiclass AI_str1<bit isByte, string opc, InstrItinClass iii, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1187 | InstrItinClass iir, PatFrag opnode> { |
| 1188 | // Note: We use the complex addrmode_imm12 rather than just an input |
| 1189 | // GPR and a constrained immediate so that we can use this to match |
| 1190 | // frame index references and avoid matching constant pool references. |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1191 | def i12 : AI2ldst<0b010, 0, isByte, (outs), |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1192 | (ins GPR:$Rt, addrmode_imm12:$addr), |
| 1193 | AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr", |
| 1194 | [(opnode GPR:$Rt, addrmode_imm12:$addr)]> { |
| 1195 | bits<4> Rt; |
| 1196 | bits<17> addr; |
| 1197 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 1198 | let Inst{19-16} = addr{16-13}; // Rn |
| 1199 | let Inst{15-12} = Rt; |
| 1200 | let Inst{11-0} = addr{11-0}; // imm12 |
| 1201 | } |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1202 | def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift), |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1203 | AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift", |
| 1204 | [(opnode GPR:$Rt, ldst_so_reg:$shift)]> { |
| 1205 | bits<4> Rt; |
| 1206 | bits<17> shift; |
Johnny Chen | a52d7da | 2011-03-31 19:28:35 +0000 | [diff] [blame] | 1207 | let shift{4} = 0; // Inst{4} = 0 |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1208 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
| 1209 | let Inst{19-16} = shift{16-13}; // Rn |
Jim Grosbach | e0ee08e | 2010-11-09 18:43:54 +0000 | [diff] [blame] | 1210 | let Inst{15-12} = Rt; |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1211 | let Inst{11-0} = shift{11-0}; |
| 1212 | } |
| 1213 | } |
Rafael Espindola | 15a6c3e | 2006-10-16 17:57:20 +0000 | [diff] [blame] | 1214 | //===----------------------------------------------------------------------===// |
| 1215 | // Instructions |
| 1216 | //===----------------------------------------------------------------------===// |
| 1217 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1218 | //===----------------------------------------------------------------------===// |
| 1219 | // Miscellaneous Instructions. |
| 1220 | // |
Rafael Espindola | 6f602de | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 1221 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1222 | /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in |
| 1223 | /// the function. The first operand is the ID# for this instruction, the second |
| 1224 | /// is the index into the MachineConstantPool that this is, the third is the |
| 1225 | /// size in bytes of this constant pool entry. |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1226 | let neverHasSideEffects = 1, isNotDuplicable = 1 in |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1227 | def CONSTPOOL_ENTRY : |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1228 | PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx, |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1229 | i32imm:$size), NoItinerary, []>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1230 | |
Jim Grosbach | 4642ad3 | 2010-02-22 23:10:38 +0000 | [diff] [blame] | 1231 | // FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE |
| 1232 | // from removing one half of the matched pairs. That breaks PEI, which assumes |
| 1233 | // these will always be in pairs, and asserts if it finds otherwise. Better way? |
| 1234 | let Defs = [SP], Uses = [SP], hasSideEffects = 1 in { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1235 | def ADJCALLSTACKUP : |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1236 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1237 | [(ARMcallseq_end timm:$amt1, timm:$amt2)]>; |
Rafael Espindola | cdda88c | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 1238 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1239 | def ADJCALLSTACKDOWN : |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1240 | PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1241 | [(ARMcallseq_start timm:$amt)]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1242 | } |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 1243 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1244 | def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1245 | [/* For disassembly only; pattern left blank */]>, |
| 1246 | Requires<[IsARM, HasV6T2]> { |
| 1247 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1248 | let Inst{15-8} = 0b11110000; |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1249 | let Inst{7-0} = 0b00000000; |
| 1250 | } |
| 1251 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1252 | def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", |
| 1253 | [/* For disassembly only; pattern left blank */]>, |
| 1254 | Requires<[IsARM, HasV6T2]> { |
| 1255 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1256 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1257 | let Inst{7-0} = 0b00000001; |
| 1258 | } |
| 1259 | |
| 1260 | def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", |
| 1261 | [/* For disassembly only; pattern left blank */]>, |
| 1262 | Requires<[IsARM, HasV6T2]> { |
| 1263 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1264 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1265 | let Inst{7-0} = 0b00000010; |
| 1266 | } |
| 1267 | |
| 1268 | def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", |
| 1269 | [/* For disassembly only; pattern left blank */]>, |
| 1270 | Requires<[IsARM, HasV6T2]> { |
| 1271 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1272 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1273 | let Inst{7-0} = 0b00000011; |
| 1274 | } |
| 1275 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1276 | def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel", |
Jim Grosbach | 6c1bb77 | 2011-07-22 16:59:04 +0000 | [diff] [blame] | 1277 | "\t$dst, $a, $b", []>, Requires<[IsARM, HasV6]> { |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1278 | bits<4> Rd; |
| 1279 | bits<4> Rn; |
| 1280 | bits<4> Rm; |
| 1281 | let Inst{3-0} = Rm; |
| 1282 | let Inst{15-12} = Rd; |
| 1283 | let Inst{19-16} = Rn; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1284 | let Inst{27-20} = 0b01101000; |
| 1285 | let Inst{7-4} = 0b1011; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1286 | let Inst{11-8} = 0b1111; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1287 | } |
| 1288 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1289 | def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "", |
Jim Grosbach | 0fdf6cc | 2011-07-22 18:04:10 +0000 | [diff] [blame] | 1290 | []>, Requires<[IsARM, HasV6T2]> { |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1291 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1292 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1293 | let Inst{7-0} = 0b00000100; |
| 1294 | } |
| 1295 | |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 1296 | // The i32imm operand $val can be used by a debugger to store more information |
| 1297 | // about the breakpoint. |
Jim Grosbach | 619e0d6 | 2011-07-13 19:24:09 +0000 | [diff] [blame] | 1298 | def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary, |
| 1299 | "bkpt", "\t$val", []>, Requires<[IsARM]> { |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1300 | bits<16> val; |
| 1301 | let Inst{3-0} = val{3-0}; |
| 1302 | let Inst{19-8} = val{15-4}; |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 1303 | let Inst{27-20} = 0b00010010; |
| 1304 | let Inst{7-4} = 0b0111; |
| 1305 | } |
| 1306 | |
Jim Grosbach | 96e24fa | 2011-07-29 17:36:04 +0000 | [diff] [blame] | 1307 | // Change Processor State |
| 1308 | // FIXME: We should use InstAlias to handle the optional operands. |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1309 | class CPS<dag iops, string asm_ops> |
| 1310 | : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops), |
Jim Grosbach | bd4562e | 2011-07-29 17:33:29 +0000 | [diff] [blame] | 1311 | []>, Requires<[IsARM]> { |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1312 | bits<2> imod; |
| 1313 | bits<3> iflags; |
| 1314 | bits<5> mode; |
| 1315 | bit M; |
| 1316 | |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 1317 | let Inst{31-28} = 0b1111; |
| 1318 | let Inst{27-20} = 0b00010000; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1319 | let Inst{19-18} = imod; |
| 1320 | let Inst{17} = M; // Enabled if mode is set; |
| 1321 | let Inst{16} = 0; |
| 1322 | let Inst{8-6} = iflags; |
| 1323 | let Inst{5} = 0; |
| 1324 | let Inst{4-0} = mode; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 1325 | } |
| 1326 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1327 | let M = 1 in |
Jim Grosbach | 33768db | 2011-07-29 20:02:39 +0000 | [diff] [blame] | 1328 | def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode), |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1329 | "$imod\t$iflags, $mode">; |
| 1330 | let mode = 0, M = 0 in |
| 1331 | def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">; |
| 1332 | |
| 1333 | let imod = 0, iflags = 0, M = 1 in |
Jim Grosbach | 33768db | 2011-07-29 20:02:39 +0000 | [diff] [blame] | 1334 | def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1335 | |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1336 | // Preload signals the memory system of possible future data/instruction access. |
| 1337 | // These are for disassembly only. |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1338 | multiclass APreLoad<bits<1> read, bits<1> data, string opc> { |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1339 | |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 1340 | def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload, |
Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1341 | !strconcat(opc, "\t$addr"), |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1342 | [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> { |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1343 | bits<4> Rt; |
| 1344 | bits<17> addr; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1345 | let Inst{31-26} = 0b111101; |
| 1346 | let Inst{25} = 0; // 0 for immediate form |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1347 | let Inst{24} = data; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1348 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1349 | let Inst{22} = read; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1350 | let Inst{21-20} = 0b01; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1351 | let Inst{19-16} = addr{16-13}; // Rn |
Evan Cheng | c3a20ba | 2011-01-27 23:48:34 +0000 | [diff] [blame] | 1352 | let Inst{15-12} = 0b1111; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1353 | let Inst{11-0} = addr{11-0}; // imm12 |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1354 | } |
| 1355 | |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 1356 | def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload, |
Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1357 | !strconcat(opc, "\t$shift"), |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1358 | [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> { |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1359 | bits<17> shift; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1360 | let Inst{31-26} = 0b111101; |
| 1361 | let Inst{25} = 1; // 1 for register form |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1362 | let Inst{24} = data; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1363 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1364 | let Inst{22} = read; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1365 | let Inst{21-20} = 0b01; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1366 | let Inst{19-16} = shift{16-13}; // Rn |
Evan Cheng | c3a20ba | 2011-01-27 23:48:34 +0000 | [diff] [blame] | 1367 | let Inst{15-12} = 0b1111; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1368 | let Inst{11-0} = shift{11-0}; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1369 | } |
| 1370 | } |
| 1371 | |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1372 | defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>; |
| 1373 | defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>; |
| 1374 | defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1375 | |
Jim Grosbach | 53a89d6 | 2011-07-22 17:46:13 +0000 | [diff] [blame] | 1376 | def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary, |
Jim Grosbach | 6c1bb77 | 2011-07-22 16:59:04 +0000 | [diff] [blame] | 1377 | "setend\t$end", []>, Requires<[IsARM]> { |
Jim Grosbach | b3af5de | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 1378 | bits<1> end; |
| 1379 | let Inst{31-10} = 0b1111000100000001000000; |
| 1380 | let Inst{9} = end; |
| 1381 | let Inst{8-0} = 0; |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1382 | } |
| 1383 | |
Jim Grosbach | 6f9f884 | 2011-07-13 22:59:38 +0000 | [diff] [blame] | 1384 | def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt", |
| 1385 | []>, Requires<[IsARM, HasV7]> { |
Jim Grosbach | 6c354fd | 2010-10-13 21:32:30 +0000 | [diff] [blame] | 1386 | bits<4> opt; |
| 1387 | let Inst{27-4} = 0b001100100000111100001111; |
| 1388 | let Inst{3-0} = opt; |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1389 | } |
| 1390 | |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 1391 | // A5.4 Permanently UNDEFINED instructions. |
Evan Cheng | fb3611d | 2010-05-11 07:26:32 +0000 | [diff] [blame] | 1392 | let isBarrier = 1, isTerminator = 1 in |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 1393 | def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary, |
Jim Grosbach | 2e6ae13 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 1394 | "trap", [(trap)]>, |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 1395 | Requires<[IsARM]> { |
Bill Wendling | af2b573 | 2010-11-21 11:05:29 +0000 | [diff] [blame] | 1396 | let Inst = 0xe7ffdefe; |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 1397 | } |
| 1398 | |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1399 | // Address computation and loads and stores in PIC mode. |
Evan Cheng | eaa91b0 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 1400 | let isNotDuplicable = 1 in { |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1401 | def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1402 | 4, IIC_iALUr, |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1403 | [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1404 | |
Evan Cheng | 325474e | 2008-01-07 23:56:57 +0000 | [diff] [blame] | 1405 | let AddedComplexity = 10 in { |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1406 | def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1407 | 4, IIC_iLoad_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1408 | [(set GPR:$dst, (load addrmodepc:$addr))]>; |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 1409 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1410 | def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1411 | 4, IIC_iLoad_bh_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1412 | [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>; |
Jim Grosbach | 160f8f0 | 2010-11-18 00:46:58 +0000 | [diff] [blame] | 1413 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1414 | def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1415 | 4, IIC_iLoad_bh_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1416 | [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1417 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1418 | def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1419 | 4, IIC_iLoad_bh_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1420 | [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1421 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1422 | def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1423 | 4, IIC_iLoad_bh_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1424 | [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1425 | } |
Chris Lattner | 13c6310 | 2008-01-06 05:55:01 +0000 | [diff] [blame] | 1426 | let AddedComplexity = 10 in { |
Jim Grosbach | 9ef65cb | 2010-11-19 21:14:02 +0000 | [diff] [blame] | 1427 | def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1428 | 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1429 | |
Jim Grosbach | 9ef65cb | 2010-11-19 21:14:02 +0000 | [diff] [blame] | 1430 | def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1431 | 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src, |
Eric Christopher | a0f720f | 2011-01-15 00:25:09 +0000 | [diff] [blame] | 1432 | addrmodepc:$addr)]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1433 | |
Jim Grosbach | 9ef65cb | 2010-11-19 21:14:02 +0000 | [diff] [blame] | 1434 | def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1435 | 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1436 | } |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1437 | } // isNotDuplicable = 1 |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1438 | |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 1439 | |
| 1440 | // LEApcrel - Load a pc-relative address into a register without offending the |
| 1441 | // assembler. |
Bill Wendling | 8ca2fd6 | 2010-11-30 00:08:20 +0000 | [diff] [blame] | 1442 | let neverHasSideEffects = 1, isReMaterializable = 1 in |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1443 | // The 'adr' mnemonic encodes differently if the label is before or after |
Jim Grosbach | dff84b0 | 2010-12-02 00:28:45 +0000 | [diff] [blame] | 1444 | // the instruction. The {24-21} opcode bits are set by the fixup, as we don't |
| 1445 | // know until then which form of the instruction will be used. |
Johnny Chen | e6d69e7 | 2011-03-24 20:42:48 +0000 | [diff] [blame] | 1446 | def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label), |
Jim Grosbach | 70a0915 | 2011-07-28 16:33:54 +0000 | [diff] [blame] | 1447 | MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> { |
Jim Grosbach | 85eb54c | 2010-11-17 23:33:14 +0000 | [diff] [blame] | 1448 | bits<4> Rd; |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1449 | bits<12> label; |
Jim Grosbach | 85eb54c | 2010-11-17 23:33:14 +0000 | [diff] [blame] | 1450 | let Inst{27-25} = 0b001; |
| 1451 | let Inst{20} = 0; |
| 1452 | let Inst{19-16} = 0b1111; |
| 1453 | let Inst{15-12} = Rd; |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1454 | let Inst{11-0} = label; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1455 | } |
Jim Grosbach | dff84b0 | 2010-12-02 00:28:45 +0000 | [diff] [blame] | 1456 | def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1457 | 4, IIC_iALUi, []>; |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1458 | |
| 1459 | def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd), |
| 1460 | (ins i32imm:$label, nohash_imm:$id, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1461 | 4, IIC_iALUi, []>; |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 1462 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1463 | //===----------------------------------------------------------------------===// |
| 1464 | // Control Flow Instructions. |
| 1465 | // |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 1466 | |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1467 | let isReturn = 1, isTerminator = 1, isBarrier = 1 in { |
| 1468 | // ARMV4T and above |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1469 | def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br, |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1470 | "bx", "\tlr", [(ARMretflag)]>, |
| 1471 | Requires<[IsARM, HasV4T]> { |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1472 | let Inst{27-0} = 0b0001001011111111111100011110; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1473 | } |
| 1474 | |
| 1475 | // ARMV4 only |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 1476 | def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br, |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1477 | "mov", "\tpc, lr", [(ARMretflag)]>, |
| 1478 | Requires<[IsARM, NoV4T]> { |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1479 | let Inst{27-0} = 0b0001101000001111000000001110; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1480 | } |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1481 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 1482 | |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1483 | // Indirect branches |
| 1484 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1485 | // ARMV4T and above |
Jim Grosbach | 532c2f1 | 2010-11-30 00:24:05 +0000 | [diff] [blame] | 1486 | def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst", |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1487 | [(brind GPR:$dst)]>, |
| 1488 | Requires<[IsARM, HasV4T]> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1489 | bits<4> dst; |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1490 | let Inst{31-4} = 0b1110000100101111111111110001; |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 1491 | let Inst{3-0} = dst; |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1492 | } |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1493 | |
Jim Grosbach | d447ac6 | 2011-07-13 20:21:31 +0000 | [diff] [blame] | 1494 | def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, |
| 1495 | "bx", "\t$dst", [/* pattern left blank */]>, |
Johnny Chen | 75f4296 | 2011-05-22 17:51:04 +0000 | [diff] [blame] | 1496 | Requires<[IsARM, HasV4T]> { |
| 1497 | bits<4> dst; |
| 1498 | let Inst{27-4} = 0b000100101111111111110001; |
| 1499 | let Inst{3-0} = dst; |
| 1500 | } |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1501 | } |
| 1502 | |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1503 | // All calls clobber the non-callee saved registers. SP is marked as |
| 1504 | // a use to prevent stack-pointer assignments that appear immediately |
| 1505 | // before calls from potentially appearing dead. |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1506 | let isCall = 1, |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1507 | // On non-Darwin platforms R9 is callee-saved. |
Jim Grosbach | 34e98e9 | 2011-03-12 00:51:00 +0000 | [diff] [blame] | 1508 | // FIXME: Do we really need a non-predicated version? If so, it should |
| 1509 | // at least be a pseudo instruction expanding to the predicated version |
| 1510 | // at MC lowering time. |
Jakob Stoklund Olesen | 2944b4f | 2011-05-03 22:31:24 +0000 | [diff] [blame] | 1511 | Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR], |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1512 | Uses = [SP] in { |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 1513 | def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops), |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1514 | IIC_Br, "bl\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1515 | [(ARMcall tglobaladdr:$func)]>, |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1516 | Requires<[IsARM, IsNotDarwin]> { |
| 1517 | let Inst{31-28} = 0b1110; |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 1518 | bits<24> func; |
| 1519 | let Inst{23-0} = func; |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1520 | } |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 1521 | |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 1522 | def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops), |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1523 | IIC_Br, "bl", "\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1524 | [(ARMcall_pred tglobaladdr:$func)]>, |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 1525 | Requires<[IsARM, IsNotDarwin]> { |
| 1526 | bits<24> func; |
| 1527 | let Inst{23-0} = func; |
| 1528 | } |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 1529 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1530 | // ARMv5T and above |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1531 | def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1532 | IIC_Br, "blx\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1533 | [(ARMcall GPR:$func)]>, |
| 1534 | Requires<[IsARM, HasV5T, IsNotDarwin]> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1535 | bits<4> func; |
Jim Grosbach | 817c1a6 | 2010-11-19 00:27:09 +0000 | [diff] [blame] | 1536 | let Inst{31-4} = 0b1110000100101111111111110011; |
Bob Wilson | 181d3fe | 2011-03-03 01:41:01 +0000 | [diff] [blame] | 1537 | let Inst{3-0} = func; |
| 1538 | } |
| 1539 | |
| 1540 | def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
| 1541 | IIC_Br, "blx", "\t$func", |
| 1542 | [(ARMcall_pred GPR:$func)]>, |
| 1543 | Requires<[IsARM, HasV5T, IsNotDarwin]> { |
| 1544 | bits<4> func; |
| 1545 | let Inst{27-4} = 0b000100101111111111110011; |
| 1546 | let Inst{3-0} = func; |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1547 | } |
| 1548 | |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 1549 | // ARMv4T |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 1550 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1551 | def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1552 | 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1553 | Requires<[IsARM, HasV4T, IsNotDarwin]>; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1554 | |
| 1555 | // ARMv4 |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1556 | def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1557 | 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1558 | Requires<[IsARM, NoV4T, IsNotDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1559 | } |
| 1560 | |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1561 | let isCall = 1, |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1562 | // On Darwin R9 is call-clobbered. |
| 1563 | // R7 is marked as a use to prevent frame-pointer assignments from being |
| 1564 | // moved above / below calls. |
Jakob Stoklund Olesen | 2944b4f | 2011-05-03 22:31:24 +0000 | [diff] [blame] | 1565 | Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR], |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1566 | Uses = [R7, SP] in { |
Jim Grosbach | 4559a7b | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1567 | def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1568 | 4, IIC_Br, |
Jim Grosbach | 4559a7b | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1569 | [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>, |
| 1570 | Requires<[IsARM, IsDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1571 | |
Jim Grosbach | 4559a7b | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1572 | def BLr9_pred : ARMPseudoExpand<(outs), |
| 1573 | (ins bl_target:$func, pred:$p, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1574 | 4, IIC_Br, |
Jim Grosbach | 4559a7b | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1575 | [(ARMcall_pred tglobaladdr:$func)], |
| 1576 | (BL_pred bl_target:$func, pred:$p)>, |
Jim Grosbach | f859a54 | 2011-03-12 00:45:26 +0000 | [diff] [blame] | 1577 | Requires<[IsARM, IsDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1578 | |
| 1579 | // ARMv5T and above |
Jim Grosbach | 4559a7b | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1580 | def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1581 | 4, IIC_Br, |
Jim Grosbach | 4559a7b | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1582 | [(ARMcall GPR:$func)], |
| 1583 | (BLX GPR:$func)>, |
| 1584 | Requires<[IsARM, HasV5T, IsDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1585 | |
Jim Grosbach | 4559a7b | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1586 | def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1587 | 4, IIC_Br, |
Jim Grosbach | 4559a7b | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1588 | [(ARMcall_pred GPR:$func)], |
| 1589 | (BLX_pred GPR:$func, pred:$p)>, |
Jim Grosbach | f859a54 | 2011-03-12 00:45:26 +0000 | [diff] [blame] | 1590 | Requires<[IsARM, HasV5T, IsDarwin]>; |
Bob Wilson | 181d3fe | 2011-03-03 01:41:01 +0000 | [diff] [blame] | 1591 | |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 1592 | // ARMv4T |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 1593 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1594 | def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1595 | 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1596 | Requires<[IsARM, HasV4T, IsDarwin]>; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1597 | |
| 1598 | // ARMv4 |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1599 | def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1600 | 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1601 | Requires<[IsARM, NoV4T, IsDarwin]>; |
Rafael Espindola | 3557463 | 2006-07-18 17:00:30 +0000 | [diff] [blame] | 1602 | } |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 1603 | |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1604 | let isBranch = 1, isTerminator = 1 in { |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1605 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use |
| 1606 | // a two-value operand where a dag node expects two operands. :( |
| 1607 | def Bcc : ABI<0b1010, (outs), (ins br_target:$target), |
| 1608 | IIC_Br, "b", "\t$target", |
| 1609 | [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> { |
| 1610 | bits<24> target; |
| 1611 | let Inst{23-0} = target; |
| 1612 | } |
| 1613 | |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1614 | let isBarrier = 1 in { |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1615 | // B is "predicable" since it's just a Bcc with an 'always' condition. |
Evan Cheng | 5ada199 | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 1616 | let isPredicable = 1 in |
Jim Grosbach | cea5afc | 2011-03-11 23:25:21 +0000 | [diff] [blame] | 1617 | // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly |
| 1618 | // should be sufficient. |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1619 | // FIXME: Is B really a Barrier? That doesn't seem right. |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1620 | def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br, |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1621 | [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>; |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1622 | |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1623 | let isNotDuplicable = 1, isIndirectBranch = 1 in { |
| 1624 | def BR_JTr : ARMPseudoInst<(outs), |
Jim Grosbach | 11fbff8 | 2010-11-29 18:53:24 +0000 | [diff] [blame] | 1625 | (ins GPR:$target, i32imm:$jt, i32imm:$id), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1626 | 0, IIC_Br, |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1627 | [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>; |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1628 | // FIXME: This shouldn't use the generic "addrmode2," but rather be split |
| 1629 | // into i12 and rs suffixed versions. |
| 1630 | def BR_JTm : ARMPseudoInst<(outs), |
Jim Grosbach | 11fbff8 | 2010-11-29 18:53:24 +0000 | [diff] [blame] | 1631 | (ins addrmode2:$target, i32imm:$jt, i32imm:$id), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1632 | 0, IIC_Br, |
Chris Lattner | a1ca91a | 2010-11-02 23:40:41 +0000 | [diff] [blame] | 1633 | [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt, |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1634 | imm:$id)]>; |
Jim Grosbach | 0eb49c5 | 2010-11-21 01:26:01 +0000 | [diff] [blame] | 1635 | def BR_JTadd : ARMPseudoInst<(outs), |
Jim Grosbach | 11fbff8 | 2010-11-29 18:53:24 +0000 | [diff] [blame] | 1636 | (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1637 | 0, IIC_Br, |
Jim Grosbach | f8dabac | 2010-11-17 21:05:55 +0000 | [diff] [blame] | 1638 | [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt, |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1639 | imm:$id)]>; |
Chris Lattner | a1ca91a | 2010-11-02 23:40:41 +0000 | [diff] [blame] | 1640 | } // isNotDuplicable = 1, isIndirectBranch = 1 |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1641 | } // isBarrier = 1 |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1642 | |
Rafael Espindola | 1ed3af1 | 2006-08-01 18:53:10 +0000 | [diff] [blame] | 1643 | } |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 1644 | |
Jim Grosbach | cf121c3 | 2011-07-28 21:57:55 +0000 | [diff] [blame] | 1645 | // BLX (immediate) |
Johnny Chen | 8901e6f | 2011-03-31 17:53:50 +0000 | [diff] [blame] | 1646 | def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary, |
Jim Grosbach | cf121c3 | 2011-07-28 21:57:55 +0000 | [diff] [blame] | 1647 | "blx\t$target", []>, |
Johnny Chen | 8901e6f | 2011-03-31 17:53:50 +0000 | [diff] [blame] | 1648 | Requires<[IsARM, HasV5T]> { |
| 1649 | let Inst{31-25} = 0b1111101; |
| 1650 | bits<25> target; |
| 1651 | let Inst{23-0} = target{24-1}; |
| 1652 | let Inst{24} = target{0}; |
| 1653 | } |
| 1654 | |
Jim Grosbach | 898e7e2 | 2011-07-13 20:25:01 +0000 | [diff] [blame] | 1655 | // Branch and Exchange Jazelle |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1656 | def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func", |
Jim Grosbach | 898e7e2 | 2011-07-13 20:25:01 +0000 | [diff] [blame] | 1657 | [/* pattern left blank */]> { |
| 1658 | bits<4> func; |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1659 | let Inst{23-20} = 0b0010; |
Jim Grosbach | 898e7e2 | 2011-07-13 20:25:01 +0000 | [diff] [blame] | 1660 | let Inst{19-8} = 0xfff; |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1661 | let Inst{7-4} = 0b0010; |
Jim Grosbach | 898e7e2 | 2011-07-13 20:25:01 +0000 | [diff] [blame] | 1662 | let Inst{3-0} = func; |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1663 | } |
| 1664 | |
Jim Grosbach | 9ca2a77 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 1665 | // Tail calls. |
| 1666 | |
Jim Grosbach | 9ca2a77 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 1667 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in { |
| 1668 | // Darwin versions. |
| 1669 | let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC], |
| 1670 | Uses = [SP] in { |
| 1671 | def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops), |
| 1672 | IIC_Br, []>, Requires<[IsDarwin]>; |
| 1673 | |
| 1674 | def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops), |
| 1675 | IIC_Br, []>, Requires<[IsDarwin]>; |
| 1676 | |
Jim Grosbach | 245f5e8 | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 1677 | def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1678 | 4, IIC_Br, [], |
Jim Grosbach | 245f5e8 | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 1679 | (Bcc br_target:$dst, (ops 14, zero_reg))>, |
| 1680 | Requires<[IsARM, IsDarwin]>; |
Jim Grosbach | 9ca2a77 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 1681 | |
Jim Grosbach | 245f5e8 | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 1682 | def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1683 | 4, IIC_Br, [], |
Jim Grosbach | 245f5e8 | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 1684 | (BX GPR:$dst)>, |
| 1685 | Requires<[IsARM, IsDarwin]>; |
Jim Grosbach | 9ca2a77 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 1686 | |
Jim Grosbach | 9ca2a77 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 1687 | } |
| 1688 | |
| 1689 | // Non-Darwin versions (the difference is R9). |
| 1690 | let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC], |
| 1691 | Uses = [SP] in { |
| 1692 | def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops), |
| 1693 | IIC_Br, []>, Requires<[IsNotDarwin]>; |
| 1694 | |
| 1695 | def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops), |
| 1696 | IIC_Br, []>, Requires<[IsNotDarwin]>; |
| 1697 | |
Jim Grosbach | 245f5e8 | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 1698 | def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1699 | 4, IIC_Br, [], |
Jim Grosbach | 245f5e8 | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 1700 | (Bcc br_target:$dst, (ops 14, zero_reg))>, |
| 1701 | Requires<[IsARM, IsNotDarwin]>; |
Jim Grosbach | 9ca2a77 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 1702 | |
Jim Grosbach | 245f5e8 | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 1703 | def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1704 | 4, IIC_Br, [], |
Jim Grosbach | 245f5e8 | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 1705 | (BX GPR:$dst)>, |
| 1706 | Requires<[IsARM, IsNotDarwin]>; |
Jim Grosbach | 9ca2a77 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 1707 | } |
| 1708 | } |
| 1709 | |
| 1710 | |
| 1711 | |
| 1712 | |
| 1713 | |
Johnny Chen | 0296f3e | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 1714 | // Secure Monitor Call is a system instruction -- for disassembly only |
Jim Grosbach | 7c9fbc0 | 2011-07-22 18:13:31 +0000 | [diff] [blame] | 1715 | def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt", |
| 1716 | []> { |
Jim Grosbach | 06ef444 | 2010-10-13 22:38:23 +0000 | [diff] [blame] | 1717 | bits<4> opt; |
| 1718 | let Inst{23-4} = 0b01100000000000000111; |
| 1719 | let Inst{3-0} = opt; |
Johnny Chen | 0296f3e | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 1720 | } |
| 1721 | |
Jim Grosbach | ed83848 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 1722 | // Supervisor Call (Software Interrupt) |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1723 | let isCall = 1, Uses = [SP] in { |
Jim Grosbach | ed83848 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 1724 | def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> { |
Jim Grosbach | 06ef444 | 2010-10-13 22:38:23 +0000 | [diff] [blame] | 1725 | bits<24> svc; |
| 1726 | let Inst{23-0} = svc; |
| 1727 | } |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1728 | } |
| 1729 | |
Jim Grosbach | 5a28748 | 2011-07-29 17:51:39 +0000 | [diff] [blame] | 1730 | // Store Return State |
Jim Grosbach | e1cf590 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 1731 | class SRSI<bit wb, string asm> |
| 1732 | : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm, |
| 1733 | NoItinerary, asm, "", []> { |
| 1734 | bits<5> mode; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1735 | let Inst{31-28} = 0b1111; |
Jim Grosbach | e1cf590 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 1736 | let Inst{27-25} = 0b100; |
| 1737 | let Inst{22} = 1; |
| 1738 | let Inst{21} = wb; |
| 1739 | let Inst{20} = 0; |
| 1740 | let Inst{19-16} = 0b1101; // SP |
| 1741 | let Inst{15-5} = 0b00000101000; |
| 1742 | let Inst{4-0} = mode; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1743 | } |
| 1744 | |
Jim Grosbach | e1cf590 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 1745 | def SRSDA : SRSI<0, "srsda\tsp, $mode"> { |
| 1746 | let Inst{24-23} = 0; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1747 | } |
Jim Grosbach | e1cf590 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 1748 | def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> { |
| 1749 | let Inst{24-23} = 0; |
| 1750 | } |
| 1751 | def SRSDB : SRSI<0, "srsdb\tsp, $mode"> { |
| 1752 | let Inst{24-23} = 0b10; |
| 1753 | } |
| 1754 | def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> { |
| 1755 | let Inst{24-23} = 0b10; |
| 1756 | } |
| 1757 | def SRSIA : SRSI<0, "srsia\tsp, $mode"> { |
| 1758 | let Inst{24-23} = 0b01; |
| 1759 | } |
| 1760 | def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> { |
| 1761 | let Inst{24-23} = 0b01; |
| 1762 | } |
| 1763 | def SRSIB : SRSI<0, "srsib\tsp, $mode"> { |
| 1764 | let Inst{24-23} = 0b11; |
| 1765 | } |
| 1766 | def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> { |
| 1767 | let Inst{24-23} = 0b11; |
| 1768 | } |
Jim Grosbach | 2c6363a | 2011-07-29 18:47:24 +0000 | [diff] [blame] | 1769 | |
Jim Grosbach | 5a28748 | 2011-07-29 17:51:39 +0000 | [diff] [blame] | 1770 | // Return From Exception |
Jim Grosbach | 2c6363a | 2011-07-29 18:47:24 +0000 | [diff] [blame] | 1771 | class RFEI<bit wb, string asm> |
| 1772 | : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm, |
| 1773 | NoItinerary, asm, "", []> { |
| 1774 | bits<4> Rn; |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1775 | let Inst{31-28} = 0b1111; |
Jim Grosbach | 2c6363a | 2011-07-29 18:47:24 +0000 | [diff] [blame] | 1776 | let Inst{27-25} = 0b100; |
| 1777 | let Inst{22} = 0; |
| 1778 | let Inst{21} = wb; |
| 1779 | let Inst{20} = 1; |
| 1780 | let Inst{19-16} = Rn; |
| 1781 | let Inst{15-0} = 0xa00; |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1782 | } |
| 1783 | |
Jim Grosbach | 2c6363a | 2011-07-29 18:47:24 +0000 | [diff] [blame] | 1784 | def RFEDA : RFEI<0, "rfeda\t$Rn"> { |
| 1785 | let Inst{24-23} = 0; |
| 1786 | } |
| 1787 | def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> { |
| 1788 | let Inst{24-23} = 0; |
| 1789 | } |
| 1790 | def RFEDB : RFEI<0, "rfedb\t$Rn"> { |
| 1791 | let Inst{24-23} = 0b10; |
| 1792 | } |
| 1793 | def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> { |
| 1794 | let Inst{24-23} = 0b10; |
| 1795 | } |
| 1796 | def RFEIA : RFEI<0, "rfeia\t$Rn"> { |
| 1797 | let Inst{24-23} = 0b01; |
| 1798 | } |
| 1799 | def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> { |
| 1800 | let Inst{24-23} = 0b01; |
| 1801 | } |
| 1802 | def RFEIB : RFEI<0, "rfeib\t$Rn"> { |
| 1803 | let Inst{24-23} = 0b11; |
| 1804 | } |
| 1805 | def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> { |
| 1806 | let Inst{24-23} = 0b11; |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1807 | } |
| 1808 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1809 | //===----------------------------------------------------------------------===// |
| 1810 | // Load / store Instructions. |
| 1811 | // |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1812 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1813 | // Load |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1814 | |
| 1815 | |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1816 | defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si, |
Jim Grosbach | c1d3021 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 1817 | UnOpFrag<(load node:$Src)>>; |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1818 | defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si, |
Jim Grosbach | c1d3021 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 1819 | UnOpFrag<(zextloadi8 node:$Src)>>; |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1820 | defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1821 | BinOpFrag<(store node:$LHS, node:$RHS)>>; |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1822 | defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1823 | BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1824 | |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 1825 | // Special LDR for loads from non-pc-relative constpools. |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1826 | let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1, |
| 1827 | isReMaterializable = 1 in |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1828 | def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr), |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1829 | AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr", |
| 1830 | []> { |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1831 | bits<4> Rt; |
| 1832 | bits<17> addr; |
| 1833 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 1834 | let Inst{19-16} = 0b1111; |
| 1835 | let Inst{15-12} = Rt; |
| 1836 | let Inst{11-0} = addr{11-0}; // imm12 |
| 1837 | } |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 1838 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1839 | // Loads with zero extension |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 1840 | def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | 89e14c7 | 2010-11-17 18:11:11 +0000 | [diff] [blame] | 1841 | IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr", |
| 1842 | [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1843 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1844 | // Loads with sign extension |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 1845 | def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | 89e14c7 | 2010-11-17 18:11:11 +0000 | [diff] [blame] | 1846 | IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr", |
| 1847 | [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1848 | |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 1849 | def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | 89e14c7 | 2010-11-17 18:11:11 +0000 | [diff] [blame] | 1850 | IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr", |
| 1851 | [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>; |
Rafael Espindola | c391d16 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 1852 | |
Jim Grosbach | 5b03a3a | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 1853 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1854 | // Load doubleword |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 1855 | def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2), |
| 1856 | (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | 9a3507f | 2011-04-01 20:26:57 +0000 | [diff] [blame] | 1857 | IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr", |
Misha Brukman | bf16f1d | 2009-08-27 14:14:21 +0000 | [diff] [blame] | 1858 | []>, Requires<[IsARM, HasV5TE]>; |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1859 | } |
Rafael Espindola | c391d16 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 1860 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1861 | // Indexed loads |
Jim Grosbach | df7e0f8 | 2010-11-13 01:28:30 +0000 | [diff] [blame] | 1862 | multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> { |
Jim Grosbach | 0f6e33b | 2010-11-13 01:07:20 +0000 | [diff] [blame] | 1863 | def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb), |
| 1864 | (ins addrmode2:$addr), IndexModePre, LdFrm, itin, |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1865 | opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> { |
| 1866 | // {17-14} Rn |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1867 | // {13} reg vs. imm |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1868 | // {12} isAdd |
| 1869 | // {11-0} imm12/Rm |
| 1870 | bits<18> addr; |
| 1871 | let Inst{25} = addr{13}; |
| 1872 | let Inst{23} = addr{12}; |
| 1873 | let Inst{19-16} = addr{17-14}; |
| 1874 | let Inst{11-0} = addr{11-0}; |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1875 | let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2"; |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1876 | } |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1877 | |
| 1878 | def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
| 1879 | (ins GPR:$Rn, am2offset_reg:$offset), |
| 1880 | IndexModePost, LdFrm, itin, |
| 1881 | opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> { |
| 1882 | // {12} isAdd |
| 1883 | // {11-0} imm12/Rm |
| 1884 | bits<14> offset; |
| 1885 | bits<4> Rn; |
| 1886 | let Inst{25} = 1; |
| 1887 | let Inst{23} = offset{12}; |
| 1888 | let Inst{19-16} = Rn; |
| 1889 | let Inst{11-0} = offset{11-0}; |
| 1890 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
| 1891 | } |
| 1892 | |
| 1893 | def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
| 1894 | (ins GPR:$Rn, am2offset_imm:$offset), |
Bruno Cardoso Lopes | b41aaab | 2011-03-31 15:54:36 +0000 | [diff] [blame] | 1895 | IndexModePost, LdFrm, itin, |
| 1896 | opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> { |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1897 | // {12} isAdd |
| 1898 | // {11-0} imm12/Rm |
Bruno Cardoso Lopes | b41aaab | 2011-03-31 15:54:36 +0000 | [diff] [blame] | 1899 | bits<14> offset; |
| 1900 | bits<4> Rn; |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1901 | let Inst{25} = 0; |
Bruno Cardoso Lopes | b41aaab | 2011-03-31 15:54:36 +0000 | [diff] [blame] | 1902 | let Inst{23} = offset{12}; |
| 1903 | let Inst{19-16} = Rn; |
| 1904 | let Inst{11-0} = offset{11-0}; |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1905 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1906 | } |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1907 | } |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 1908 | |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1909 | let mayLoad = 1, neverHasSideEffects = 1 in { |
Jim Grosbach | df7e0f8 | 2010-11-13 01:28:30 +0000 | [diff] [blame] | 1910 | defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>; |
| 1911 | defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>; |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1912 | } |
Rafael Espindola | 450856d | 2006-12-12 00:37:38 +0000 | [diff] [blame] | 1913 | |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1914 | multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> { |
Owen Anderson | aa3402e | 2011-07-28 17:18:57 +0000 | [diff] [blame] | 1915 | def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb), |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1916 | (ins addrmode3:$addr), IndexModePre, |
| 1917 | LdMiscFrm, itin, |
| 1918 | opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> { |
| 1919 | bits<14> addr; |
| 1920 | let Inst{23} = addr{8}; // U bit |
| 1921 | let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm |
| 1922 | let Inst{19-16} = addr{12-9}; // Rn |
| 1923 | let Inst{11-8} = addr{7-4}; // imm7_4/zero |
| 1924 | let Inst{3-0} = addr{3-0}; // imm3_0/Rm |
| 1925 | } |
Owen Anderson | aa3402e | 2011-07-28 17:18:57 +0000 | [diff] [blame] | 1926 | def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1927 | (ins GPR:$Rn, am3offset:$offset), IndexModePost, |
| 1928 | LdMiscFrm, itin, |
| 1929 | opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> { |
Jim Grosbach | 078e239 | 2010-11-19 23:14:43 +0000 | [diff] [blame] | 1930 | bits<10> offset; |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1931 | bits<4> Rn; |
Jim Grosbach | 078e239 | 2010-11-19 23:14:43 +0000 | [diff] [blame] | 1932 | let Inst{23} = offset{8}; // U bit |
| 1933 | let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1934 | let Inst{19-16} = Rn; |
Jim Grosbach | 078e239 | 2010-11-19 23:14:43 +0000 | [diff] [blame] | 1935 | let Inst{11-8} = offset{7-4}; // imm7_4/zero |
| 1936 | let Inst{3-0} = offset{3-0}; // imm3_0/Rm |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1937 | } |
| 1938 | } |
Rafael Espindola | 4e30764 | 2006-09-08 16:59:47 +0000 | [diff] [blame] | 1939 | |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1940 | let mayLoad = 1, neverHasSideEffects = 1 in { |
| 1941 | defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>; |
| 1942 | defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>; |
| 1943 | defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>; |
Jim Grosbach | 5b03a3a | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 1944 | let hasExtraDefRegAllocReq = 1 in { |
Owen Anderson | aa3402e | 2011-07-28 17:18:57 +0000 | [diff] [blame] | 1945 | def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb), |
Jim Grosbach | 215e4fd | 2011-04-05 18:40:13 +0000 | [diff] [blame] | 1946 | (ins addrmode3:$addr), IndexModePre, |
| 1947 | LdMiscFrm, IIC_iLoad_d_ru, |
| 1948 | "ldrd", "\t$Rt, $Rt2, $addr!", |
| 1949 | "$addr.base = $Rn_wb", []> { |
| 1950 | bits<14> addr; |
| 1951 | let Inst{23} = addr{8}; // U bit |
| 1952 | let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm |
| 1953 | let Inst{19-16} = addr{12-9}; // Rn |
| 1954 | let Inst{11-8} = addr{7-4}; // imm7_4/zero |
| 1955 | let Inst{3-0} = addr{3-0}; // imm3_0/Rm |
Owen Anderson | 8313b48 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 1956 | let DecoderMethod = "DecodeAddrMode3Instruction"; |
Jim Grosbach | 215e4fd | 2011-04-05 18:40:13 +0000 | [diff] [blame] | 1957 | } |
Owen Anderson | aa3402e | 2011-07-28 17:18:57 +0000 | [diff] [blame] | 1958 | def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb), |
Jim Grosbach | 215e4fd | 2011-04-05 18:40:13 +0000 | [diff] [blame] | 1959 | (ins GPR:$Rn, am3offset:$offset), IndexModePost, |
| 1960 | LdMiscFrm, IIC_iLoad_d_ru, |
| 1961 | "ldrd", "\t$Rt, $Rt2, [$Rn], $offset", |
| 1962 | "$Rn = $Rn_wb", []> { |
| 1963 | bits<10> offset; |
| 1964 | bits<4> Rn; |
| 1965 | let Inst{23} = offset{8}; // U bit |
| 1966 | let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm |
| 1967 | let Inst{19-16} = Rn; |
| 1968 | let Inst{11-8} = offset{7-4}; // imm7_4/zero |
| 1969 | let Inst{3-0} = offset{3-0}; // imm3_0/Rm |
Owen Anderson | 8313b48 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 1970 | let DecoderMethod = "DecodeAddrMode3Instruction"; |
Jim Grosbach | 215e4fd | 2011-04-05 18:40:13 +0000 | [diff] [blame] | 1971 | } |
Jim Grosbach | 5b03a3a | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 1972 | } // hasExtraDefRegAllocReq = 1 |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1973 | } // mayLoad = 1, neverHasSideEffects = 1 |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1974 | |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1975 | // LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only. |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1976 | let mayLoad = 1, neverHasSideEffects = 1 in { |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1977 | def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb), |
| 1978 | (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru, |
| 1979 | "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> { |
| 1980 | // {17-14} Rn |
| 1981 | // {13} 1 == Rm, 0 == imm12 |
| 1982 | // {12} isAdd |
| 1983 | // {11-0} imm12/Rm |
| 1984 | bits<18> addr; |
| 1985 | let Inst{25} = addr{13}; |
| 1986 | let Inst{23} = addr{12}; |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1987 | let Inst{21} = 1; // overwrite |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1988 | let Inst{19-16} = addr{17-14}; |
| 1989 | let Inst{11-0} = addr{11-0}; |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1990 | let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2"; |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1991 | } |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1992 | def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb), |
| 1993 | (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru, |
| 1994 | "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> { |
| 1995 | // {17-14} Rn |
| 1996 | // {13} 1 == Rm, 0 == imm12 |
| 1997 | // {12} isAdd |
| 1998 | // {11-0} imm12/Rm |
| 1999 | bits<18> addr; |
| 2000 | let Inst{25} = addr{13}; |
| 2001 | let Inst{23} = addr{12}; |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 2002 | let Inst{21} = 1; // overwrite |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2003 | let Inst{19-16} = addr{17-14}; |
| 2004 | let Inst{11-0} = addr{11-0}; |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2005 | let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2"; |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 2006 | } |
Owen Anderson | aa3402e | 2011-07-28 17:18:57 +0000 | [diff] [blame] | 2007 | def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb), |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2008 | (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, |
| 2009 | "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> { |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 2010 | let Inst{21} = 1; // overwrite |
| 2011 | } |
Owen Anderson | aa3402e | 2011-07-28 17:18:57 +0000 | [diff] [blame] | 2012 | def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb), |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2013 | (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, |
| 2014 | "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> { |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 2015 | let Inst{21} = 1; // overwrite |
| 2016 | } |
Owen Anderson | aa3402e | 2011-07-28 17:18:57 +0000 | [diff] [blame] | 2017 | def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb), |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2018 | (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, |
| 2019 | "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> { |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2020 | let Inst{21} = 1; // overwrite |
| 2021 | } |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2022 | } |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2023 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2024 | // Store |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2025 | |
| 2026 | // Stores with truncate |
Jim Grosbach | 2aeb612 | 2010-11-19 22:14:31 +0000 | [diff] [blame] | 2027 | def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm, |
Jim Grosbach | 570a922 | 2010-11-11 01:09:40 +0000 | [diff] [blame] | 2028 | IIC_iStore_bh_r, "strh", "\t$Rt, $addr", |
| 2029 | [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2030 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2031 | // Store doubleword |
Jim Grosbach | 9a3507f | 2011-04-01 20:26:57 +0000 | [diff] [blame] | 2032 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in |
| 2033 | def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 2034 | StMiscFrm, IIC_iStore_d_r, |
Owen Anderson | 8313b48 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 2035 | "strd", "\t$Rt, $src2, $addr", []>, |
| 2036 | Requires<[IsARM, HasV5TE]> { |
| 2037 | let Inst{21} = 0; |
| 2038 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2039 | |
| 2040 | // Indexed stores |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2041 | def STR_PRE_REG : AI2stridx_reg<0, 1, (outs GPR:$Rn_wb), |
| 2042 | (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset), |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 2043 | IndexModePre, StFrm, IIC_iStore_ru, |
Jakob Stoklund Olesen | 836a7de | 2011-04-12 23:27:48 +0000 | [diff] [blame] | 2044 | "str", "\t$Rt, [$Rn, $offset]!", |
| 2045 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
Jim Grosbach | a1b4175 | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 2046 | [(set GPR:$Rn_wb, |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2047 | (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>; |
| 2048 | def STR_PRE_IMM : AI2stridx_imm<0, 1, (outs GPR:$Rn_wb), |
| 2049 | (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset), |
| 2050 | IndexModePre, StFrm, IIC_iStore_ru, |
| 2051 | "str", "\t$Rt, [$Rn, $offset]!", |
| 2052 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
| 2053 | [(set GPR:$Rn_wb, |
| 2054 | (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2055 | |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2056 | |
| 2057 | |
| 2058 | def STR_POST_REG : AI2stridx_reg<0, 0, (outs GPR:$Rn_wb), |
| 2059 | (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset), |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 2060 | IndexModePost, StFrm, IIC_iStore_ru, |
Jakob Stoklund Olesen | 836a7de | 2011-04-12 23:27:48 +0000 | [diff] [blame] | 2061 | "str", "\t$Rt, [$Rn], $offset", |
| 2062 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
Jim Grosbach | a1b4175 | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 2063 | [(set GPR:$Rn_wb, |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2064 | (post_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>; |
| 2065 | def STR_POST_IMM : AI2stridx_imm<0, 0, (outs GPR:$Rn_wb), |
| 2066 | (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset), |
| 2067 | IndexModePost, StFrm, IIC_iStore_ru, |
| 2068 | "str", "\t$Rt, [$Rn], $offset", |
| 2069 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
| 2070 | [(set GPR:$Rn_wb, |
| 2071 | (post_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2072 | |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2073 | |
| 2074 | def STRB_PRE_REG : AI2stridx_reg<1, 1, (outs GPR:$Rn_wb), |
| 2075 | (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset), |
Jim Grosbach | a1b4175 | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 2076 | IndexModePre, StFrm, IIC_iStore_bh_ru, |
Jakob Stoklund Olesen | 836a7de | 2011-04-12 23:27:48 +0000 | [diff] [blame] | 2077 | "strb", "\t$Rt, [$Rn, $offset]!", |
| 2078 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
Jim Grosbach | a1b4175 | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 2079 | [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt, |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2080 | GPR:$Rn, am2offset_reg:$offset))]>; |
| 2081 | def STRB_PRE_IMM : AI2stridx_imm<1, 1, (outs GPR:$Rn_wb), |
| 2082 | (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset), |
| 2083 | IndexModePre, StFrm, IIC_iStore_bh_ru, |
| 2084 | "strb", "\t$Rt, [$Rn, $offset]!", |
| 2085 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
| 2086 | [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt, |
| 2087 | GPR:$Rn, am2offset_imm:$offset))]>; |
| 2088 | |
| 2089 | def STRB_POST_REG: AI2stridx_reg<1, 0, (outs GPR:$Rn_wb), |
| 2090 | (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset), |
Jim Grosbach | a1b4175 | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 2091 | IndexModePost, StFrm, IIC_iStore_bh_ru, |
Jakob Stoklund Olesen | 836a7de | 2011-04-12 23:27:48 +0000 | [diff] [blame] | 2092 | "strb", "\t$Rt, [$Rn], $offset", |
| 2093 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
Jim Grosbach | a1b4175 | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 2094 | [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt, |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2095 | GPR:$Rn, am2offset_reg:$offset))]>; |
| 2096 | def STRB_POST_IMM: AI2stridx_imm<1, 0, (outs GPR:$Rn_wb), |
| 2097 | (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset), |
| 2098 | IndexModePost, StFrm, IIC_iStore_bh_ru, |
| 2099 | "strb", "\t$Rt, [$Rn], $offset", |
| 2100 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
| 2101 | [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt, |
| 2102 | GPR:$Rn, am2offset_imm:$offset))]>; |
| 2103 | |
Jim Grosbach | a1b4175 | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 2104 | |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 2105 | def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb), |
| 2106 | (ins GPR:$Rt, GPR:$Rn, am3offset:$offset), |
| 2107 | IndexModePre, StMiscFrm, IIC_iStore_ru, |
Jakob Stoklund Olesen | 836a7de | 2011-04-12 23:27:48 +0000 | [diff] [blame] | 2108 | "strh", "\t$Rt, [$Rn, $offset]!", |
| 2109 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 2110 | [(set GPR:$Rn_wb, |
| 2111 | (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2112 | |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 2113 | def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb), |
| 2114 | (ins GPR:$Rt, GPR:$Rn, am3offset:$offset), |
| 2115 | IndexModePost, StMiscFrm, IIC_iStore_bh_ru, |
Jakob Stoklund Olesen | 836a7de | 2011-04-12 23:27:48 +0000 | [diff] [blame] | 2116 | "strh", "\t$Rt, [$Rn], $offset", |
| 2117 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 2118 | [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt, |
| 2119 | GPR:$Rn, am3offset:$offset))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2120 | |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 2121 | // For disassembly only |
Jim Grosbach | 5b03a3a | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 2122 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in { |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 2123 | def STRD_PRE : AI3stdpr<(outs GPR:$base_wb), |
| 2124 | (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 2125 | StMiscFrm, IIC_iStore_d_ru, |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 2126 | "strd", "\t$src1, $src2, [$base, $offset]!", |
Owen Anderson | 8313b48 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 2127 | "$base = $base_wb", []> { |
| 2128 | bits<4> src1; |
| 2129 | bits<4> base; |
| 2130 | bits<10> offset; |
| 2131 | let Inst{23} = offset{8}; // U bit |
| 2132 | let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm |
| 2133 | let Inst{19-16} = base; |
| 2134 | let Inst{15-12} = src1; |
| 2135 | let Inst{11-8} = offset{7-4}; |
| 2136 | let Inst{3-0} = offset{3-0}; |
| 2137 | |
| 2138 | let DecoderMethod = "DecodeAddrMode3Instruction"; |
| 2139 | } |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 2140 | |
| 2141 | // For disassembly only |
| 2142 | def STRD_POST: AI3stdpo<(outs GPR:$base_wb), |
| 2143 | (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 2144 | StMiscFrm, IIC_iStore_d_ru, |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 2145 | "strd", "\t$src1, $src2, [$base], $offset", |
Owen Anderson | 8313b48 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 2146 | "$base = $base_wb", []> { |
| 2147 | bits<4> src1; |
| 2148 | bits<4> base; |
| 2149 | bits<10> offset; |
| 2150 | let Inst{23} = offset{8}; // U bit |
| 2151 | let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm |
| 2152 | let Inst{19-16} = base; |
| 2153 | let Inst{15-12} = src1; |
| 2154 | let Inst{11-8} = offset{7-4}; |
| 2155 | let Inst{3-0} = offset{3-0}; |
| 2156 | |
| 2157 | let DecoderMethod = "DecodeAddrMode3Instruction"; |
| 2158 | } |
Jim Grosbach | 5b03a3a | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 2159 | } // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 2160 | |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 2161 | // STRT, STRBT, and STRHT are for disassembly only. |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2162 | |
Owen Anderson | 0647031 | 2011-07-27 20:29:48 +0000 | [diff] [blame] | 2163 | def STRTr : AI2stridxT<0, 0, (outs GPR:$Rn_wb), |
| 2164 | (ins GPR:$Rt, ldst_so_reg:$addr), |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2165 | IndexModePost, StFrm, IIC_iStore_ru, |
| 2166 | "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb", |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2167 | [/* For disassembly only; pattern left blank */]> { |
Owen Anderson | 0647031 | 2011-07-27 20:29:48 +0000 | [diff] [blame] | 2168 | let Inst{25} = 1; |
| 2169 | let Inst{21} = 1; // overwrite |
| 2170 | let Inst{4} = 0; |
| 2171 | let AsmMatchConverter = "cvtStWriteBackRegAddrMode2"; |
| 2172 | } |
| 2173 | |
| 2174 | def STRTi : AI2stridxT<0, 0, (outs GPR:$Rn_wb), |
| 2175 | (ins GPR:$Rt, addrmode_imm12:$addr), |
| 2176 | IndexModePost, StFrm, IIC_iStore_ru, |
| 2177 | "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb", |
| 2178 | [/* For disassembly only; pattern left blank */]> { |
| 2179 | let Inst{25} = 0; |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2180 | let Inst{21} = 1; // overwrite |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2181 | let AsmMatchConverter = "cvtStWriteBackRegAddrMode2"; |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2182 | } |
| 2183 | |
Owen Anderson | 0647031 | 2011-07-27 20:29:48 +0000 | [diff] [blame] | 2184 | |
| 2185 | def STRBTr : AI2stridxT<1, 0, (outs GPR:$Rn_wb), |
| 2186 | (ins GPR:$Rt, ldst_so_reg:$addr), |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2187 | IndexModePost, StFrm, IIC_iStore_bh_ru, |
| 2188 | "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb", |
| 2189 | [/* For disassembly only; pattern left blank */]> { |
Owen Anderson | 0647031 | 2011-07-27 20:29:48 +0000 | [diff] [blame] | 2190 | let Inst{25} = 1; |
| 2191 | let Inst{21} = 1; // overwrite |
| 2192 | let Inst{4} = 0; |
| 2193 | let AsmMatchConverter = "cvtStWriteBackRegAddrMode2"; |
| 2194 | } |
| 2195 | |
| 2196 | def STRBTi : AI2stridxT<1, 0, (outs GPR:$Rn_wb), |
| 2197 | (ins GPR:$Rt, addrmode_imm12:$addr), |
| 2198 | IndexModePost, StFrm, IIC_iStore_bh_ru, |
| 2199 | "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb", |
| 2200 | [/* For disassembly only; pattern left blank */]> { |
| 2201 | let Inst{25} = 0; |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2202 | let Inst{21} = 1; // overwrite |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2203 | let AsmMatchConverter = "cvtStWriteBackRegAddrMode2"; |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2204 | } |
| 2205 | |
Owen Anderson | 0647031 | 2011-07-27 20:29:48 +0000 | [diff] [blame] | 2206 | |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2207 | def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 2208 | StMiscFrm, IIC_iStore_bh_ru, |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2209 | "strht", "\t$Rt, $addr", "$addr.base = $base_wb", |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 2210 | [/* For disassembly only; pattern left blank */]> { |
| 2211 | let Inst{21} = 1; // overwrite |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2212 | let AsmMatchConverter = "cvtStWriteBackRegAddrMode3"; |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 2213 | } |
| 2214 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2215 | //===----------------------------------------------------------------------===// |
| 2216 | // Load / store multiple Instructions. |
| 2217 | // |
| 2218 | |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2219 | multiclass arm_ldst_mult<string asm, bit L_bit, Format f, |
| 2220 | InstrItinClass itin, InstrItinClass itin_upd> { |
Jim Grosbach | 3b14a5c | 2011-07-14 18:35:38 +0000 | [diff] [blame] | 2221 | // IA is the default, so no need for an explicit suffix on the |
| 2222 | // mnemonic here. Without it is the cannonical spelling. |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2223 | def IA : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2224 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2225 | IndexModeNone, f, itin, |
Jim Grosbach | 3b14a5c | 2011-07-14 18:35:38 +0000 | [diff] [blame] | 2226 | !strconcat(asm, "${p}\t$Rn, $regs"), "", []> { |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2227 | let Inst{24-23} = 0b01; // Increment After |
| 2228 | let Inst{21} = 0; // No writeback |
| 2229 | let Inst{20} = L_bit; |
| 2230 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2231 | def IA_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2232 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2233 | IndexModeUpd, f, itin_upd, |
Jim Grosbach | 3b14a5c | 2011-07-14 18:35:38 +0000 | [diff] [blame] | 2234 | !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2235 | let Inst{24-23} = 0b01; // Increment After |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2236 | let Inst{21} = 1; // Writeback |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2237 | let Inst{20} = L_bit; |
| 2238 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2239 | def DA : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2240 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2241 | IndexModeNone, f, itin, |
| 2242 | !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> { |
| 2243 | let Inst{24-23} = 0b00; // Decrement After |
| 2244 | let Inst{21} = 0; // No writeback |
| 2245 | let Inst{20} = L_bit; |
| 2246 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2247 | def DA_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2248 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2249 | IndexModeUpd, f, itin_upd, |
| 2250 | !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
| 2251 | let Inst{24-23} = 0b00; // Decrement After |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2252 | let Inst{21} = 1; // Writeback |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2253 | let Inst{20} = L_bit; |
| 2254 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2255 | def DB : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2256 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2257 | IndexModeNone, f, itin, |
| 2258 | !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> { |
| 2259 | let Inst{24-23} = 0b10; // Decrement Before |
| 2260 | let Inst{21} = 0; // No writeback |
| 2261 | let Inst{20} = L_bit; |
| 2262 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2263 | def DB_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2264 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2265 | IndexModeUpd, f, itin_upd, |
| 2266 | !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
| 2267 | let Inst{24-23} = 0b10; // Decrement Before |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2268 | let Inst{21} = 1; // Writeback |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2269 | let Inst{20} = L_bit; |
| 2270 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2271 | def IB : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2272 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2273 | IndexModeNone, f, itin, |
| 2274 | !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> { |
| 2275 | let Inst{24-23} = 0b11; // Increment Before |
| 2276 | let Inst{21} = 0; // No writeback |
| 2277 | let Inst{20} = L_bit; |
| 2278 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2279 | def IB_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2280 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2281 | IndexModeUpd, f, itin_upd, |
| 2282 | !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
| 2283 | let Inst{24-23} = 0b11; // Increment Before |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2284 | let Inst{21} = 1; // Writeback |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2285 | let Inst{20} = L_bit; |
| 2286 | } |
Owen Anderson | 19f6f50 | 2011-03-18 19:47:14 +0000 | [diff] [blame] | 2287 | } |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2288 | |
Bill Wendling | c93989a | 2010-11-13 11:20:05 +0000 | [diff] [blame] | 2289 | let neverHasSideEffects = 1 in { |
Bill Wendling | ddc918b | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 2290 | |
| 2291 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in |
| 2292 | defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>; |
| 2293 | |
| 2294 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in |
| 2295 | defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>; |
| 2296 | |
| 2297 | } // neverHasSideEffects |
| 2298 | |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2299 | // FIXME: remove when we have a way to marking a MI with these properties. |
| 2300 | // FIXME: Should pc be an implicit operand like PICADD, etc? |
| 2301 | let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, |
| 2302 | hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 2303 | def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, |
| 2304 | reglist:$regs, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2305 | 4, IIC_iLoad_mBr, [], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 2306 | (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>, |
Jim Grosbach | dd11988 | 2011-03-11 22:51:41 +0000 | [diff] [blame] | 2307 | RegConstraint<"$Rn = $wb">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2308 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2309 | //===----------------------------------------------------------------------===// |
| 2310 | // Move Instructions. |
| 2311 | // |
| 2312 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 2313 | let neverHasSideEffects = 1 in |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2314 | def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr, |
| 2315 | "mov", "\t$Rd, $Rm", []>, UnaryDP { |
| 2316 | bits<4> Rd; |
| 2317 | bits<4> Rm; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 2318 | |
Johnny Chen | 103bf95 | 2011-04-01 23:30:25 +0000 | [diff] [blame] | 2319 | let Inst{19-16} = 0b0000; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 2320 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2321 | let Inst{25} = 0; |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2322 | let Inst{3-0} = Rm; |
| 2323 | let Inst{15-12} = Rd; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2324 | } |
| 2325 | |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 2326 | // A version for the smaller set of tail call registers. |
| 2327 | let neverHasSideEffects = 1 in |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 2328 | def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm, |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2329 | IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP { |
| 2330 | bits<4> Rd; |
| 2331 | bits<4> Rm; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 2332 | |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 2333 | let Inst{11-4} = 0b00000000; |
| 2334 | let Inst{25} = 0; |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2335 | let Inst{3-0} = Rm; |
| 2336 | let Inst{15-12} = Rd; |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 2337 | } |
| 2338 | |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2339 | def MOVsr : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_reg:$src), |
| 2340 | DPSoRegRegFrm, IIC_iMOVsr, |
| 2341 | "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_reg:$src)]>, |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 2342 | UnaryDP { |
Jim Grosbach | 58456c0 | 2010-10-14 23:28:31 +0000 | [diff] [blame] | 2343 | bits<4> Rd; |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2344 | bits<12> src; |
Jim Grosbach | 58456c0 | 2010-10-14 23:28:31 +0000 | [diff] [blame] | 2345 | let Inst{15-12} = Rd; |
Johnny Chen | 6da3fe6 | 2011-04-01 23:15:50 +0000 | [diff] [blame] | 2346 | let Inst{19-16} = 0b0000; |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2347 | let Inst{11-8} = src{11-8}; |
| 2348 | let Inst{7} = 0; |
| 2349 | let Inst{6-5} = src{6-5}; |
| 2350 | let Inst{4} = 1; |
| 2351 | let Inst{3-0} = src{3-0}; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2352 | let Inst{25} = 0; |
| 2353 | } |
Evan Cheng | a251570 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 2354 | |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2355 | def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src), |
| 2356 | DPSoRegImmFrm, IIC_iMOVsr, |
| 2357 | "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>, |
| 2358 | UnaryDP { |
| 2359 | bits<4> Rd; |
| 2360 | bits<12> src; |
| 2361 | let Inst{15-12} = Rd; |
| 2362 | let Inst{19-16} = 0b0000; |
| 2363 | let Inst{11-5} = src{11-5}; |
| 2364 | let Inst{4} = 0; |
| 2365 | let Inst{3-0} = src{3-0}; |
| 2366 | let Inst{25} = 0; |
| 2367 | } |
| 2368 | |
| 2369 | |
| 2370 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 2371 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 2372 | def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi, |
| 2373 | "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP { |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2374 | bits<4> Rd; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 2375 | bits<12> imm; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2376 | let Inst{25} = 1; |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2377 | let Inst{15-12} = Rd; |
| 2378 | let Inst{19-16} = 0b0000; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 2379 | let Inst{11-0} = imm; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2380 | } |
| 2381 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 2382 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 2383 | def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2384 | DPFrm, IIC_iMOVi, |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2385 | "movw", "\t$Rd, $imm", |
| 2386 | [(set GPR:$Rd, imm0_65535:$imm)]>, |
Johnny Chen | 92e63d8 | 2010-02-01 23:06:04 +0000 | [diff] [blame] | 2387 | Requires<[IsARM, HasV6T2]>, UnaryDP { |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2388 | bits<4> Rd; |
| 2389 | bits<16> imm; |
| 2390 | let Inst{15-12} = Rd; |
| 2391 | let Inst{11-0} = imm{11-0}; |
| 2392 | let Inst{19-16} = imm{15-12}; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 2393 | let Inst{20} = 0; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2394 | let Inst{25} = 1; |
| 2395 | } |
| 2396 | |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 2397 | def : InstAlias<"mov${p} $Rd, $imm", |
| 2398 | (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>, |
| 2399 | Requires<[IsARM]>; |
| 2400 | |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 2401 | def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd), |
| 2402 | (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>; |
Evan Cheng | 5de5d4b | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 2403 | |
| 2404 | let Constraints = "$src = $Rd" in { |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 2405 | def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, imm0_65535_expr:$imm), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2406 | DPFrm, IIC_iMOVi, |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2407 | "movt", "\t$Rd, $imm", |
| 2408 | [(set GPR:$Rd, |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 2409 | (or (and GPR:$src, 0xffff), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2410 | lo16AllZero:$imm))]>, UnaryDP, |
| 2411 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2412 | bits<4> Rd; |
| 2413 | bits<16> imm; |
| 2414 | let Inst{15-12} = Rd; |
| 2415 | let Inst{11-0} = imm{11-0}; |
| 2416 | let Inst{19-16} = imm{15-12}; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 2417 | let Inst{20} = 0; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2418 | let Inst{25} = 1; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2419 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 2420 | |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 2421 | def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd), |
| 2422 | (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>; |
Evan Cheng | 5de5d4b | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 2423 | |
| 2424 | } // Constraints |
| 2425 | |
Evan Cheng | 2095659 | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 2426 | def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>, |
| 2427 | Requires<[IsARM, HasV6T2]>; |
| 2428 | |
David Goodwin | ca01a8d | 2009-09-01 18:32:09 +0000 | [diff] [blame] | 2429 | let Uses = [CPSR] in |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 2430 | def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 2431 | [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP, |
| 2432 | Requires<[IsARM]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2433 | |
| 2434 | // These aren't really mov instructions, but we have to define them this way |
| 2435 | // due to flag operands. |
| 2436 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2437 | let Defs = [CPSR] in { |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 2438 | def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 2439 | [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP, |
| 2440 | Requires<[IsARM]>; |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 2441 | def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 2442 | [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP, |
| 2443 | Requires<[IsARM]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2444 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2445 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2446 | //===----------------------------------------------------------------------===// |
| 2447 | // Extend Instructions. |
| 2448 | // |
| 2449 | |
| 2450 | // Sign extenders |
| 2451 | |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 2452 | def SXTB : AI_ext_rrot<0b01101010, |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2453 | "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>; |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 2454 | def SXTH : AI_ext_rrot<0b01101011, |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2455 | "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2456 | |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 2457 | def SXTAB : AI_exta_rrot<0b01101010, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 2458 | "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>; |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 2459 | def SXTAH : AI_exta_rrot<0b01101011, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 2460 | "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2461 | |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 2462 | def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2463 | |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 2464 | def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2465 | |
| 2466 | // Zero extenders |
| 2467 | |
| 2468 | let AddedComplexity = 16 in { |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 2469 | def UXTB : AI_ext_rrot<0b01101110, |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2470 | "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>; |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 2471 | def UXTH : AI_ext_rrot<0b01101111, |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2472 | "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>; |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 2473 | def UXTB16 : AI_ext_rrot<0b01101100, |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2474 | "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2475 | |
Jim Grosbach | 542f642 | 2010-07-28 23:25:44 +0000 | [diff] [blame] | 2476 | // FIXME: This pattern incorrectly assumes the shl operator is a rotate. |
| 2477 | // The transformation should probably be done as a combiner action |
| 2478 | // instead so we can include a check for masking back in the upper |
| 2479 | // eight bits of the source into the lower eight bits of the result. |
| 2480 | //def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF), |
Jim Grosbach | 85bfd3b | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 2481 | // (UXTB16r_rot GPR:$Src, 3)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2482 | def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF), |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 2483 | (UXTB16 GPR:$Src, 1)>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2484 | |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 2485 | def UXTAB : AI_exta_rrot<0b01101110, "uxtab", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2486 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>; |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 2487 | def UXTAH : AI_exta_rrot<0b01101111, "uxtah", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2488 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>; |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 2489 | } |
| 2490 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2491 | // This isn't safe in general, the add is two 16-bit units, not a 32-bit add. |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 2492 | def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">; |
Rafael Espindola | 817e7fd | 2006-09-11 19:24:19 +0000 | [diff] [blame] | 2493 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2494 | |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2495 | def SBFX : I<(outs GPR:$Rd), |
Jim Grosbach | fb8989e | 2011-07-27 21:09:25 +0000 | [diff] [blame] | 2496 | (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2497 | AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2498 | "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>, |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2499 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2500 | bits<4> Rd; |
| 2501 | bits<4> Rn; |
| 2502 | bits<5> lsb; |
| 2503 | bits<5> width; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2504 | let Inst{27-21} = 0b0111101; |
| 2505 | let Inst{6-4} = 0b101; |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2506 | let Inst{20-16} = width; |
| 2507 | let Inst{15-12} = Rd; |
| 2508 | let Inst{11-7} = lsb; |
| 2509 | let Inst{3-0} = Rn; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2510 | } |
| 2511 | |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2512 | def UBFX : I<(outs GPR:$Rd), |
Jim Grosbach | fb8989e | 2011-07-27 21:09:25 +0000 | [diff] [blame] | 2513 | (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2514 | AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2515 | "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>, |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2516 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2517 | bits<4> Rd; |
| 2518 | bits<4> Rn; |
| 2519 | bits<5> lsb; |
| 2520 | bits<5> width; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2521 | let Inst{27-21} = 0b0111111; |
| 2522 | let Inst{6-4} = 0b101; |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2523 | let Inst{20-16} = width; |
| 2524 | let Inst{15-12} = Rd; |
| 2525 | let Inst{11-7} = lsb; |
| 2526 | let Inst{3-0} = Rn; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2527 | } |
| 2528 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2529 | //===----------------------------------------------------------------------===// |
| 2530 | // Arithmetic Instructions. |
| 2531 | // |
| 2532 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2533 | defm ADD : AsI1_bin_irs<0b0100, "add", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2534 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 2535 | BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2536 | defm SUB : AsI1_bin_irs<0b0010, "sub", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2537 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 2538 | BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2539 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2540 | // ADD and SUB with 's' bit set. |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 2541 | defm ADDS : AI1_bin_s_irs<0b0100, "adds", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2542 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 2543 | BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>; |
| 2544 | defm SUBS : AI1_bin_s_irs<0b0010, "subs", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2545 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 2546 | BinOpFrag<(subc node:$LHS, node:$RHS)>>; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 2547 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 2548 | defm ADC : AI1_adde_sube_irs<0b0101, "adc", |
Jim Grosbach | 37ee464 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 2549 | BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, |
| 2550 | "ADC", 1>; |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 2551 | defm SBC : AI1_adde_sube_irs<0b0110, "sbc", |
Jim Grosbach | 37ee464 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 2552 | BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>, |
| 2553 | "SBC">; |
Daniel Dunbar | 238100a | 2011-01-10 15:26:35 +0000 | [diff] [blame] | 2554 | |
| 2555 | // ADC and SUBC with 's' bit set. |
Owen Anderson | 7670601 | 2011-04-05 21:48:57 +0000 | [diff] [blame] | 2556 | let usesCustomInserter = 1 in { |
| 2557 | defm ADCS : AI1_adde_sube_s_irs< |
| 2558 | BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>; |
| 2559 | defm SBCS : AI1_adde_sube_s_irs< |
| 2560 | BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>; |
| 2561 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2562 | |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2563 | def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 2564 | IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm", |
| 2565 | [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> { |
| 2566 | bits<4> Rd; |
| 2567 | bits<4> Rn; |
| 2568 | bits<12> imm; |
| 2569 | let Inst{25} = 1; |
| 2570 | let Inst{15-12} = Rd; |
| 2571 | let Inst{19-16} = Rn; |
| 2572 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2573 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 2574 | |
Bob Wilson | cff7178 | 2010-08-05 18:23:43 +0000 | [diff] [blame] | 2575 | // The reg/reg form is only defined for the disassembler; for codegen it is |
| 2576 | // equivalent to SUBrr. |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2577 | def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 2578 | IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm", |
Bob Wilson | 751aaf8 | 2010-08-05 19:00:21 +0000 | [diff] [blame] | 2579 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2580 | bits<4> Rd; |
| 2581 | bits<4> Rn; |
| 2582 | bits<4> Rm; |
| 2583 | let Inst{11-4} = 0b00000000; |
| 2584 | let Inst{25} = 0; |
| 2585 | let Inst{3-0} = Rm; |
| 2586 | let Inst{15-12} = Rd; |
| 2587 | let Inst{19-16} = Rn; |
Bob Wilson | cff7178 | 2010-08-05 18:23:43 +0000 | [diff] [blame] | 2588 | } |
| 2589 | |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2590 | def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2591 | DPSoRegImmFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2592 | [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2593 | bits<4> Rd; |
| 2594 | bits<4> Rn; |
| 2595 | bits<12> shift; |
| 2596 | let Inst{25} = 0; |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2597 | let Inst{19-16} = Rn; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2598 | let Inst{15-12} = Rd; |
| 2599 | let Inst{11-5} = shift{11-5}; |
| 2600 | let Inst{4} = 0; |
| 2601 | let Inst{3-0} = shift{3-0}; |
| 2602 | } |
| 2603 | |
| 2604 | def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2605 | DPSoRegRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2606 | [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> { |
| 2607 | bits<4> Rd; |
| 2608 | bits<4> Rn; |
| 2609 | bits<12> shift; |
| 2610 | let Inst{25} = 0; |
| 2611 | let Inst{19-16} = Rn; |
| 2612 | let Inst{15-12} = Rd; |
| 2613 | let Inst{11-8} = shift{11-8}; |
| 2614 | let Inst{7} = 0; |
| 2615 | let Inst{6-5} = shift{6-5}; |
| 2616 | let Inst{4} = 1; |
| 2617 | let Inst{3-0} = shift{3-0}; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 2618 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2619 | |
| 2620 | // RSB with 's' bit set. |
Owen Anderson | b48c791 | 2011-04-05 23:55:28 +0000 | [diff] [blame] | 2621 | // NOTE: CPSR def omitted because it will be handled by the custom inserter. |
| 2622 | let usesCustomInserter = 1 in { |
| 2623 | def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2624 | 4, IIC_iALUi, |
Owen Anderson | b48c791 | 2011-04-05 23:55:28 +0000 | [diff] [blame] | 2625 | [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>; |
| 2626 | def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2627 | 4, IIC_iALUr, |
Owen Anderson | b48c791 | 2011-04-05 23:55:28 +0000 | [diff] [blame] | 2628 | [/* For disassembly only; pattern left blank */]>; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2629 | def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2630 | 4, IIC_iALUsr, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2631 | [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>; |
| 2632 | def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift), |
| 2633 | 4, IIC_iALUsr, |
| 2634 | [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2635 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2636 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 2637 | let Uses = [CPSR] in { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2638 | def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 2639 | DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm", |
| 2640 | [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 2641 | Requires<[IsARM]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2642 | bits<4> Rd; |
| 2643 | bits<4> Rn; |
| 2644 | bits<12> imm; |
| 2645 | let Inst{25} = 1; |
| 2646 | let Inst{15-12} = Rd; |
| 2647 | let Inst{19-16} = Rn; |
| 2648 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2649 | } |
Bob Wilson | a1d410d | 2010-08-05 18:59:36 +0000 | [diff] [blame] | 2650 | // The reg/reg form is only defined for the disassembler; for codegen it is |
| 2651 | // equivalent to SUBrr. |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2652 | def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2653 | DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm", |
Bob Wilson | a1d410d | 2010-08-05 18:59:36 +0000 | [diff] [blame] | 2654 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2655 | bits<4> Rd; |
| 2656 | bits<4> Rn; |
| 2657 | bits<4> Rm; |
| 2658 | let Inst{11-4} = 0b00000000; |
| 2659 | let Inst{25} = 0; |
| 2660 | let Inst{3-0} = Rm; |
| 2661 | let Inst{15-12} = Rd; |
| 2662 | let Inst{19-16} = Rn; |
Bob Wilson | a1d410d | 2010-08-05 18:59:36 +0000 | [diff] [blame] | 2663 | } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2664 | def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2665 | DPSoRegImmFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2666 | [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 2667 | Requires<[IsARM]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2668 | bits<4> Rd; |
| 2669 | bits<4> Rn; |
| 2670 | bits<12> shift; |
| 2671 | let Inst{25} = 0; |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2672 | let Inst{19-16} = Rn; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2673 | let Inst{15-12} = Rd; |
| 2674 | let Inst{11-5} = shift{11-5}; |
| 2675 | let Inst{4} = 0; |
| 2676 | let Inst{3-0} = shift{3-0}; |
| 2677 | } |
| 2678 | def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2679 | DPSoRegRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2680 | [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>, |
| 2681 | Requires<[IsARM]> { |
| 2682 | bits<4> Rd; |
| 2683 | bits<4> Rn; |
| 2684 | bits<12> shift; |
| 2685 | let Inst{25} = 0; |
| 2686 | let Inst{19-16} = Rn; |
| 2687 | let Inst{15-12} = Rd; |
| 2688 | let Inst{11-8} = shift{11-8}; |
| 2689 | let Inst{7} = 0; |
| 2690 | let Inst{6-5} = shift{6-5}; |
| 2691 | let Inst{4} = 1; |
| 2692 | let Inst{3-0} = shift{3-0}; |
Bob Wilson | dda9583 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 2693 | } |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 2694 | } |
| 2695 | |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2696 | |
Owen Anderson | b48c791 | 2011-04-05 23:55:28 +0000 | [diff] [blame] | 2697 | // NOTE: CPSR def omitted because it will be handled by the custom inserter. |
| 2698 | let usesCustomInserter = 1, Uses = [CPSR] in { |
| 2699 | def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2700 | 4, IIC_iALUi, |
Owen Anderson | ef7fb17 | 2011-04-06 22:45:55 +0000 | [diff] [blame] | 2701 | [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2702 | def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2703 | 4, IIC_iALUsr, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2704 | [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>; |
| 2705 | def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift), |
| 2706 | 4, IIC_iALUsr, |
| 2707 | [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2708 | } |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 2709 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2710 | // (sub X, imm) gets canonicalized to (add X, -imm). Match this form. |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 2711 | // The assume-no-carry-in form uses the negation of the input since add/sub |
| 2712 | // assume opposite meanings of the carry flag (i.e., carry == !borrow). |
| 2713 | // See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory |
| 2714 | // details. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2715 | def : ARMPat<(add GPR:$src, so_imm_neg:$imm), |
| 2716 | (SUBri GPR:$src, so_imm_neg:$imm)>; |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 2717 | def : ARMPat<(addc GPR:$src, so_imm_neg:$imm), |
| 2718 | (SUBSri GPR:$src, so_imm_neg:$imm)>; |
| 2719 | // The with-carry-in form matches bitwise not instead of the negation. |
| 2720 | // Effectively, the inverse interpretation of the carry flag already accounts |
| 2721 | // for part of the negation. |
Andrew Trick | 1c3af77 | 2011-04-23 03:55:32 +0000 | [diff] [blame] | 2722 | def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm), |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 2723 | (SBCri GPR:$src, so_imm_not:$imm)>; |
Andrew Trick | 1c3af77 | 2011-04-23 03:55:32 +0000 | [diff] [blame] | 2724 | def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm), |
| 2725 | (SBCSri GPR:$src, so_imm_not:$imm)>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2726 | |
| 2727 | // Note: These are implemented in C++ code, because they have to generate |
| 2728 | // ADD/SUBrs instructions, which use a complex pattern that a xform function |
| 2729 | // cannot produce. |
| 2730 | // (mul X, 2^n+1) -> (add (X << n), X) |
| 2731 | // (mul X, 2^n-1) -> (rsb X, (X << n)) |
| 2732 | |
Jim Grosbach | 7931df3 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 2733 | // ARM Arithmetic Instruction |
Johnny Chen | 2faf391 | 2010-02-14 06:32:20 +0000 | [diff] [blame] | 2734 | // GPR:$dst = GPR:$a op GPR:$b |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2735 | class AAI<bits<8> op27_20, bits<8> op11_4, string opc, |
Jim Grosbach | 7931df3 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 2736 | list<dag> pattern = [], |
Bruno Cardoso Lopes | 0301600 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 2737 | dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm"> |
| 2738 | : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> { |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2739 | bits<4> Rn; |
Bruno Cardoso Lopes | 0301600 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 2740 | bits<4> Rd; |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2741 | bits<4> Rm; |
Johnny Chen | 08b85f3 | 2010-02-13 01:21:01 +0000 | [diff] [blame] | 2742 | let Inst{27-20} = op27_20; |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2743 | let Inst{11-4} = op11_4; |
| 2744 | let Inst{19-16} = Rn; |
| 2745 | let Inst{15-12} = Rd; |
| 2746 | let Inst{3-0} = Rm; |
Johnny Chen | 08b85f3 | 2010-02-13 01:21:01 +0000 | [diff] [blame] | 2747 | } |
| 2748 | |
Jim Grosbach | 7931df3 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 2749 | // Saturating add/subtract |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2750 | |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2751 | def QADD : AAI<0b00010000, 0b00000101, "qadd", |
Bruno Cardoso Lopes | 0301600 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 2752 | [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))], |
| 2753 | (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">; |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2754 | def QSUB : AAI<0b00010010, 0b00000101, "qsub", |
Bruno Cardoso Lopes | 0301600 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 2755 | [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))], |
| 2756 | (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">; |
| 2757 | def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn), |
| 2758 | "\t$Rd, $Rm, $Rn">; |
| 2759 | def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn), |
| 2760 | "\t$Rd, $Rm, $Rn">; |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2761 | |
| 2762 | def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">; |
| 2763 | def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">; |
| 2764 | def QASX : AAI<0b01100010, 0b11110011, "qasx">; |
| 2765 | def QSAX : AAI<0b01100010, 0b11110101, "qsax">; |
| 2766 | def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">; |
| 2767 | def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">; |
| 2768 | def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">; |
| 2769 | def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">; |
| 2770 | def UQASX : AAI<0b01100110, 0b11110011, "uqasx">; |
| 2771 | def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">; |
| 2772 | def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">; |
| 2773 | def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2774 | |
Jim Grosbach | 7931df3 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 2775 | // Signed/Unsigned add/subtract |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2776 | |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2777 | def SASX : AAI<0b01100001, 0b11110011, "sasx">; |
| 2778 | def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">; |
| 2779 | def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">; |
| 2780 | def SSAX : AAI<0b01100001, 0b11110101, "ssax">; |
| 2781 | def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">; |
| 2782 | def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">; |
| 2783 | def UASX : AAI<0b01100101, 0b11110011, "uasx">; |
| 2784 | def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">; |
| 2785 | def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">; |
| 2786 | def USAX : AAI<0b01100101, 0b11110101, "usax">; |
| 2787 | def USUB16 : AAI<0b01100101, 0b11110111, "usub16">; |
| 2788 | def USUB8 : AAI<0b01100101, 0b11111111, "usub8">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2789 | |
Jim Grosbach | 7931df3 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 2790 | // Signed/Unsigned halving add/subtract |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2791 | |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2792 | def SHASX : AAI<0b01100011, 0b11110011, "shasx">; |
| 2793 | def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">; |
| 2794 | def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">; |
| 2795 | def SHSAX : AAI<0b01100011, 0b11110101, "shsax">; |
| 2796 | def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">; |
| 2797 | def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">; |
| 2798 | def UHASX : AAI<0b01100111, 0b11110011, "uhasx">; |
| 2799 | def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">; |
| 2800 | def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">; |
| 2801 | def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">; |
| 2802 | def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">; |
| 2803 | def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2804 | |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2805 | // Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2806 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2807 | def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2808 | MulFrm /* for convenience */, NoItinerary, "usad8", |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2809 | "\t$Rd, $Rn, $Rm", []>, |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2810 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2811 | bits<4> Rd; |
| 2812 | bits<4> Rn; |
| 2813 | bits<4> Rm; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2814 | let Inst{27-20} = 0b01111000; |
| 2815 | let Inst{15-12} = 0b1111; |
| 2816 | let Inst{7-4} = 0b0001; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2817 | let Inst{19-16} = Rd; |
| 2818 | let Inst{11-8} = Rm; |
| 2819 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2820 | } |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2821 | def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2822 | MulFrm /* for convenience */, NoItinerary, "usada8", |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2823 | "\t$Rd, $Rn, $Rm, $Ra", []>, |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2824 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2825 | bits<4> Rd; |
| 2826 | bits<4> Rn; |
| 2827 | bits<4> Rm; |
| 2828 | bits<4> Ra; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2829 | let Inst{27-20} = 0b01111000; |
| 2830 | let Inst{7-4} = 0b0001; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2831 | let Inst{19-16} = Rd; |
| 2832 | let Inst{15-12} = Ra; |
| 2833 | let Inst{11-8} = Rm; |
| 2834 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2835 | } |
| 2836 | |
| 2837 | // Signed/Unsigned saturate -- for disassembly only |
| 2838 | |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 2839 | def SSAT : AI<(outs GPR:$Rd), (ins imm1_32:$sat_imm, GPR:$Rn, shift_imm:$sh), |
| 2840 | SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2841 | bits<4> Rd; |
| 2842 | bits<5> sat_imm; |
| 2843 | bits<4> Rn; |
| 2844 | bits<8> sh; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2845 | let Inst{27-21} = 0b0110101; |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2846 | let Inst{5-4} = 0b01; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2847 | let Inst{20-16} = sat_imm; |
| 2848 | let Inst{15-12} = Rd; |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 2849 | let Inst{11-7} = sh{4-0}; |
| 2850 | let Inst{6} = sh{5}; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2851 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2852 | } |
| 2853 | |
Jim Grosbach | f494335 | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 2854 | def SSAT16 : AI<(outs GPR:$Rd), (ins imm1_16:$sat_imm, GPR:$Rn), SatFrm, |
Jim Grosbach | 4a5ffb3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 2855 | NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2856 | bits<4> Rd; |
| 2857 | bits<4> sat_imm; |
| 2858 | bits<4> Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2859 | let Inst{27-20} = 0b01101010; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2860 | let Inst{11-4} = 0b11110011; |
| 2861 | let Inst{15-12} = Rd; |
| 2862 | let Inst{19-16} = sat_imm; |
| 2863 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2864 | } |
| 2865 | |
Jim Grosbach | addec77 | 2011-07-27 22:34:17 +0000 | [diff] [blame] | 2866 | def USAT : AI<(outs GPR:$Rd), (ins imm0_31:$sat_imm, GPR:$Rn, shift_imm:$sh), |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 2867 | SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2868 | bits<4> Rd; |
| 2869 | bits<5> sat_imm; |
| 2870 | bits<4> Rn; |
| 2871 | bits<8> sh; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2872 | let Inst{27-21} = 0b0110111; |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2873 | let Inst{5-4} = 0b01; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2874 | let Inst{15-12} = Rd; |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 2875 | let Inst{11-7} = sh{4-0}; |
| 2876 | let Inst{6} = sh{5}; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2877 | let Inst{20-16} = sat_imm; |
| 2878 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2879 | } |
| 2880 | |
Jim Grosbach | addec77 | 2011-07-27 22:34:17 +0000 | [diff] [blame] | 2881 | def USAT16 : AI<(outs GPR:$Rd), (ins imm0_15:$sat_imm, GPR:$a), SatFrm, |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2882 | NoItinerary, "usat16", "\t$Rd, $sat_imm, $a", |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2883 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2884 | bits<4> Rd; |
| 2885 | bits<4> sat_imm; |
| 2886 | bits<4> Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2887 | let Inst{27-20} = 0b01101110; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2888 | let Inst{11-4} = 0b11110011; |
| 2889 | let Inst{15-12} = Rd; |
| 2890 | let Inst{19-16} = sat_imm; |
| 2891 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2892 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2893 | |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2894 | def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>; |
| 2895 | def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>; |
Nate Begeman | 0e0a20e | 2010-07-29 22:48:09 +0000 | [diff] [blame] | 2896 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2897 | //===----------------------------------------------------------------------===// |
| 2898 | // Bitwise Instructions. |
| 2899 | // |
| 2900 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2901 | defm AND : AsI1_bin_irs<0b0000, "and", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2902 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 2903 | BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2904 | defm ORR : AsI1_bin_irs<0b1100, "orr", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2905 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 2906 | BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2907 | defm EOR : AsI1_bin_irs<0b0001, "eor", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2908 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 2909 | BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2910 | defm BIC : AsI1_bin_irs<0b1110, "bic", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2911 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 2912 | BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2913 | |
Jim Grosbach | c29769b | 2011-07-28 19:46:12 +0000 | [diff] [blame] | 2914 | // FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just |
| 2915 | // like in the actual instruction encoding. The complexity of mapping the mask |
| 2916 | // to the lsb/msb pair should be handled by ISel, not encapsulated in the |
| 2917 | // instruction description. |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2918 | def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2919 | AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2920 | "bfc", "\t$Rd, $imm", "$src = $Rd", |
| 2921 | [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>, |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2922 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2923 | bits<4> Rd; |
| 2924 | bits<10> imm; |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2925 | let Inst{27-21} = 0b0111110; |
| 2926 | let Inst{6-0} = 0b0011111; |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2927 | let Inst{15-12} = Rd; |
| 2928 | let Inst{11-7} = imm{4-0}; // lsb |
Jim Grosbach | c29769b | 2011-07-28 19:46:12 +0000 | [diff] [blame] | 2929 | let Inst{20-16} = imm{9-5}; // msb |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2930 | } |
| 2931 | |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2932 | // A8.6.18 BFI - Bitfield insert (Encoding A1) |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2933 | def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2934 | AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2935 | "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd", |
| 2936 | [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn, |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 2937 | bf_inv_mask_imm:$imm))]>, |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2938 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2939 | bits<4> Rd; |
| 2940 | bits<4> Rn; |
| 2941 | bits<10> imm; |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2942 | let Inst{27-21} = 0b0111110; |
| 2943 | let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15 |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2944 | let Inst{15-12} = Rd; |
| 2945 | let Inst{11-7} = imm{4-0}; // lsb |
| 2946 | let Inst{20-16} = imm{9-5}; // width |
| 2947 | let Inst{3-0} = Rn; |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2948 | } |
| 2949 | |
Bruno Cardoso Lopes | a461d42 | 2011-01-18 20:45:56 +0000 | [diff] [blame] | 2950 | // GNU as only supports this form of bfi (w/ 4 arguments) |
| 2951 | let isAsmParserOnly = 1 in |
| 2952 | def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, |
| 2953 | lsb_pos_imm:$lsb, width_imm:$width), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2954 | AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi, |
Bruno Cardoso Lopes | a461d42 | 2011-01-18 20:45:56 +0000 | [diff] [blame] | 2955 | "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd", |
| 2956 | []>, Requires<[IsARM, HasV6T2]> { |
| 2957 | bits<4> Rd; |
| 2958 | bits<4> Rn; |
| 2959 | bits<5> lsb; |
| 2960 | bits<5> width; |
| 2961 | let Inst{27-21} = 0b0111110; |
| 2962 | let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15 |
| 2963 | let Inst{15-12} = Rd; |
| 2964 | let Inst{11-7} = lsb; |
| 2965 | let Inst{20-16} = width; // Custom encoder => lsb+width-1 |
| 2966 | let Inst{3-0} = Rn; |
| 2967 | } |
| 2968 | |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2969 | def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr, |
| 2970 | "mvn", "\t$Rd, $Rm", |
| 2971 | [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP { |
| 2972 | bits<4> Rd; |
| 2973 | bits<4> Rm; |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 2974 | let Inst{25} = 0; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2975 | let Inst{19-16} = 0b0000; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 2976 | let Inst{11-4} = 0b00000000; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2977 | let Inst{15-12} = Rd; |
| 2978 | let Inst{3-0} = Rm; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2979 | } |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2980 | def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift), DPSoRegImmFrm, |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2981 | IIC_iMVNsr, "mvn", "\t$Rd, $shift", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2982 | [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP { |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2983 | bits<4> Rd; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2984 | bits<12> shift; |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 2985 | let Inst{25} = 0; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2986 | let Inst{19-16} = 0b0000; |
| 2987 | let Inst{15-12} = Rd; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2988 | let Inst{11-5} = shift{11-5}; |
| 2989 | let Inst{4} = 0; |
| 2990 | let Inst{3-0} = shift{3-0}; |
| 2991 | } |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2992 | def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift), DPSoRegRegFrm, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2993 | IIC_iMVNsr, "mvn", "\t$Rd, $shift", |
| 2994 | [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP { |
| 2995 | bits<4> Rd; |
| 2996 | bits<12> shift; |
| 2997 | let Inst{25} = 0; |
| 2998 | let Inst{19-16} = 0b0000; |
| 2999 | let Inst{15-12} = Rd; |
| 3000 | let Inst{11-8} = shift{11-8}; |
| 3001 | let Inst{7} = 0; |
| 3002 | let Inst{6-5} = shift{6-5}; |
| 3003 | let Inst{4} = 1; |
| 3004 | let Inst{3-0} = shift{3-0}; |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 3005 | } |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3006 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3007 | def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, |
| 3008 | IIC_iMVNi, "mvn", "\t$Rd, $imm", |
| 3009 | [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP { |
| 3010 | bits<4> Rd; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3011 | bits<12> imm; |
| 3012 | let Inst{25} = 1; |
| 3013 | let Inst{19-16} = 0b0000; |
| 3014 | let Inst{15-12} = Rd; |
| 3015 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 3016 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3017 | |
| 3018 | def : ARMPat<(and GPR:$src, so_imm_not:$imm), |
| 3019 | (BICri GPR:$src, so_imm_not:$imm)>; |
| 3020 | |
| 3021 | //===----------------------------------------------------------------------===// |
| 3022 | // Multiply Instructions. |
| 3023 | // |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3024 | class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, |
| 3025 | string opc, string asm, list<dag> pattern> |
| 3026 | : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> { |
| 3027 | bits<4> Rd; |
| 3028 | bits<4> Rm; |
| 3029 | bits<4> Rn; |
| 3030 | let Inst{19-16} = Rd; |
| 3031 | let Inst{11-8} = Rm; |
| 3032 | let Inst{3-0} = Rn; |
| 3033 | } |
| 3034 | class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, |
| 3035 | string opc, string asm, list<dag> pattern> |
| 3036 | : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> { |
| 3037 | bits<4> RdLo; |
| 3038 | bits<4> RdHi; |
| 3039 | bits<4> Rm; |
| 3040 | bits<4> Rn; |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3041 | let Inst{19-16} = RdHi; |
| 3042 | let Inst{15-12} = RdLo; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3043 | let Inst{11-8} = Rm; |
| 3044 | let Inst{3-0} = Rn; |
| 3045 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3046 | |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3047 | // FIXME: The v5 pseudos are only necessary for the additional Constraint |
| 3048 | // property. Remove them when it's possible to add those properties |
| 3049 | // on an individual MachineInstr, not just an instuction description. |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3050 | let isCommutable = 1 in { |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3051 | def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3052 | IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm", |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3053 | [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>, |
Johnny Chen | 597028c | 2011-04-04 23:57:05 +0000 | [diff] [blame] | 3054 | Requires<[IsARM, HasV6]> { |
| 3055 | let Inst{15-12} = 0b0000; |
| 3056 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3057 | |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3058 | let Constraints = "@earlyclobber $Rd" in |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3059 | def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, |
| 3060 | pred:$p, cc_out:$s), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3061 | 4, IIC_iMUL32, |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3062 | [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))], |
| 3063 | (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, |
Jim Grosbach | d378b32 | 2011-07-06 20:57:35 +0000 | [diff] [blame] | 3064 | Requires<[IsARM, NoV6]>; |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3065 | } |
| 3066 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3067 | def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3068 | IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra", |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3069 | [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>, |
| 3070 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3071 | bits<4> Ra; |
| 3072 | let Inst{15-12} = Ra; |
| 3073 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3074 | |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3075 | let Constraints = "@earlyclobber $Rd" in |
| 3076 | def MLAv5: ARMPseudoExpand<(outs GPR:$Rd), |
| 3077 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3078 | 4, IIC_iMAC32, |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3079 | [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))], |
| 3080 | (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>, |
| 3081 | Requires<[IsARM, NoV6]>; |
| 3082 | |
Jim Grosbach | 6571101 | 2010-11-19 22:22:37 +0000 | [diff] [blame] | 3083 | def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3084 | IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra", |
| 3085 | [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>, |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3086 | Requires<[IsARM, HasV6T2]> { |
| 3087 | bits<4> Rd; |
| 3088 | bits<4> Rm; |
| 3089 | bits<4> Rn; |
Jim Grosbach | 6571101 | 2010-11-19 22:22:37 +0000 | [diff] [blame] | 3090 | bits<4> Ra; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3091 | let Inst{19-16} = Rd; |
Jim Grosbach | 6571101 | 2010-11-19 22:22:37 +0000 | [diff] [blame] | 3092 | let Inst{15-12} = Ra; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3093 | let Inst{11-8} = Rm; |
| 3094 | let Inst{3-0} = Rn; |
| 3095 | } |
Evan Cheng | edcbada | 2009-07-06 22:05:45 +0000 | [diff] [blame] | 3096 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3097 | // Extra precision multiplies with low / high results |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 3098 | let neverHasSideEffects = 1 in { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 3099 | let isCommutable = 1 in { |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3100 | def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi), |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3101 | (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64, |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3102 | "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 3103 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3104 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3105 | def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi), |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3106 | (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64, |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3107 | "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 3108 | Requires<[IsARM, HasV6]>; |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3109 | |
| 3110 | let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in { |
| 3111 | def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), |
| 3112 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3113 | 4, IIC_iMUL64, [], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3114 | (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, |
| 3115 | Requires<[IsARM, NoV6]>; |
| 3116 | |
| 3117 | def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), |
| 3118 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3119 | 4, IIC_iMUL64, [], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3120 | (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, |
| 3121 | Requires<[IsARM, NoV6]>; |
| 3122 | } |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 3123 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3124 | |
| 3125 | // Multiply + accumulate |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3126 | def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi), |
| 3127 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3128 | "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 3129 | Requires<[IsARM, HasV6]>; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3130 | def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi), |
| 3131 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3132 | "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 3133 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3134 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3135 | def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi), |
| 3136 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, |
| 3137 | "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 3138 | Requires<[IsARM, HasV6]> { |
| 3139 | bits<4> RdLo; |
| 3140 | bits<4> RdHi; |
| 3141 | bits<4> Rm; |
| 3142 | bits<4> Rn; |
| 3143 | let Inst{19-16} = RdLo; |
| 3144 | let Inst{15-12} = RdHi; |
| 3145 | let Inst{11-8} = Rm; |
| 3146 | let Inst{3-0} = Rn; |
| 3147 | } |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3148 | |
| 3149 | let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in { |
| 3150 | def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), |
| 3151 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3152 | 4, IIC_iMAC64, [], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3153 | (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, |
| 3154 | Requires<[IsARM, NoV6]>; |
| 3155 | def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), |
| 3156 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3157 | 4, IIC_iMAC64, [], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3158 | (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, |
| 3159 | Requires<[IsARM, NoV6]>; |
| 3160 | def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), |
| 3161 | (ins GPR:$Rn, GPR:$Rm, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3162 | 4, IIC_iMAC64, [], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3163 | (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>, |
| 3164 | Requires<[IsARM, NoV6]>; |
| 3165 | } |
| 3166 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 3167 | } // neverHasSideEffects |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3168 | |
| 3169 | // Most significant word multiply |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3170 | def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3171 | IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm", |
| 3172 | [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>, |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 3173 | Requires<[IsARM, HasV6]> { |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 3174 | let Inst{15-12} = 0b1111; |
| 3175 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 3176 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3177 | def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3178 | IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3179 | [/* For disassembly only; pattern left blank */]>, |
| 3180 | Requires<[IsARM, HasV6]> { |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3181 | let Inst{15-12} = 0b1111; |
| 3182 | } |
| 3183 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3184 | def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd), |
| 3185 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3186 | IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra", |
| 3187 | [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>, |
| 3188 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3189 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3190 | def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd), |
| 3191 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3192 | IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3193 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3194 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3195 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3196 | def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd), |
| 3197 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3198 | IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra", |
| 3199 | [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>, |
| 3200 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3201 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3202 | def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd), |
| 3203 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3204 | IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3205 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3206 | Requires<[IsARM, HasV6]>; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3207 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3208 | multiclass AI_smul<string opc, PatFrag opnode> { |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3209 | def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3210 | IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm", |
| 3211 | [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16), |
| 3212 | (sext_inreg GPR:$Rm, i16)))]>, |
| 3213 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3214 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3215 | def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3216 | IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm", |
| 3217 | [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16), |
| 3218 | (sra GPR:$Rm, (i32 16))))]>, |
| 3219 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3220 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3221 | def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3222 | IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm", |
| 3223 | [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)), |
| 3224 | (sext_inreg GPR:$Rm, i16)))]>, |
| 3225 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3226 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3227 | def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3228 | IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm", |
| 3229 | [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)), |
| 3230 | (sra GPR:$Rm, (i32 16))))]>, |
| 3231 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3232 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3233 | def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3234 | IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm", |
| 3235 | [(set GPR:$Rd, (sra (opnode GPR:$Rn, |
| 3236 | (sext_inreg GPR:$Rm, i16)), (i32 16)))]>, |
| 3237 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3238 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3239 | def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3240 | IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm", |
| 3241 | [(set GPR:$Rd, (sra (opnode GPR:$Rn, |
| 3242 | (sra GPR:$Rm, (i32 16))), (i32 16)))]>, |
| 3243 | Requires<[IsARM, HasV5TE]>; |
Rafael Espindola | bec2e38 | 2006-10-16 16:33:29 +0000 | [diff] [blame] | 3244 | } |
| 3245 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3246 | |
| 3247 | multiclass AI_smla<string opc, PatFrag opnode> { |
Jim Grosbach | d507d1f | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 3248 | def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3249 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3250 | IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra", |
| 3251 | [(set GPR:$Rd, (add GPR:$Ra, |
| 3252 | (opnode (sext_inreg GPR:$Rn, i16), |
| 3253 | (sext_inreg GPR:$Rm, i16))))]>, |
| 3254 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3255 | |
Jim Grosbach | d507d1f | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 3256 | def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3257 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3258 | IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra", |
| 3259 | [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16), |
| 3260 | (sra GPR:$Rm, (i32 16)))))]>, |
| 3261 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3262 | |
Jim Grosbach | d507d1f | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 3263 | def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3264 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3265 | IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra", |
| 3266 | [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)), |
| 3267 | (sext_inreg GPR:$Rm, i16))))]>, |
| 3268 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3269 | |
Jim Grosbach | d507d1f | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 3270 | def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3271 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3272 | IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra", |
| 3273 | [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)), |
| 3274 | (sra GPR:$Rm, (i32 16)))))]>, |
| 3275 | Requires<[IsARM, HasV5TE]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3276 | |
Jim Grosbach | d507d1f | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 3277 | def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3278 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3279 | IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra", |
| 3280 | [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn, |
| 3281 | (sext_inreg GPR:$Rm, i16)), (i32 16))))]>, |
| 3282 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3283 | |
Jim Grosbach | d507d1f | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 3284 | def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3285 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3286 | IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra", |
| 3287 | [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn, |
| 3288 | (sra GPR:$Rm, (i32 16))), (i32 16))))]>, |
| 3289 | Requires<[IsARM, HasV5TE]>; |
Rafael Espindola | 70673a1 | 2006-10-18 16:20:57 +0000 | [diff] [blame] | 3290 | } |
Rafael Espindola | 5c2aa0a | 2006-09-08 12:47:03 +0000 | [diff] [blame] | 3291 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3292 | defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
| 3293 | defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 3294 | |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3295 | // Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3296 | def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi), |
| 3297 | (ins GPR:$Rn, GPR:$Rm), |
| 3298 | IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3299 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3300 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3301 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3302 | def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi), |
| 3303 | (ins GPR:$Rn, GPR:$Rm), |
| 3304 | IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3305 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3306 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3307 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3308 | def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi), |
| 3309 | (ins GPR:$Rn, GPR:$Rm), |
| 3310 | IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3311 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3312 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3313 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3314 | def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi), |
| 3315 | (ins GPR:$Rn, GPR:$Rm), |
| 3316 | IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3317 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3318 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3319 | |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3320 | // Helper class for AI_smld -- for disassembly only |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3321 | class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops, |
| 3322 | InstrItinClass itin, string opc, string asm> |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3323 | : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> { |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3324 | bits<4> Rn; |
| 3325 | bits<4> Rm; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3326 | let Inst{27-23} = 0b01110; |
Jim Grosbach | b206daa | 2011-07-22 20:11:20 +0000 | [diff] [blame] | 3327 | let Inst{22} = long; |
| 3328 | let Inst{21-20} = 0b00; |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3329 | let Inst{11-8} = Rm; |
Jim Grosbach | b206daa | 2011-07-22 20:11:20 +0000 | [diff] [blame] | 3330 | let Inst{7} = 0; |
| 3331 | let Inst{6} = sub; |
| 3332 | let Inst{5} = swap; |
| 3333 | let Inst{4} = 1; |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3334 | let Inst{3-0} = Rn; |
| 3335 | } |
| 3336 | class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops, |
| 3337 | InstrItinClass itin, string opc, string asm> |
| 3338 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { |
| 3339 | bits<4> Rd; |
| 3340 | let Inst{15-12} = 0b1111; |
| 3341 | let Inst{19-16} = Rd; |
| 3342 | } |
| 3343 | class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops, |
| 3344 | InstrItinClass itin, string opc, string asm> |
| 3345 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { |
| 3346 | bits<4> Ra; |
Jim Grosbach | b206daa | 2011-07-22 20:11:20 +0000 | [diff] [blame] | 3347 | bits<4> Rd; |
| 3348 | let Inst{19-16} = Rd; |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3349 | let Inst{15-12} = Ra; |
| 3350 | } |
| 3351 | class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops, |
| 3352 | InstrItinClass itin, string opc, string asm> |
| 3353 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { |
| 3354 | bits<4> RdLo; |
| 3355 | bits<4> RdHi; |
| 3356 | let Inst{19-16} = RdHi; |
| 3357 | let Inst{15-12} = RdLo; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3358 | } |
| 3359 | |
| 3360 | multiclass AI_smld<bit sub, string opc> { |
| 3361 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3362 | def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3363 | NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3364 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3365 | def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3366 | NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3367 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3368 | def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi), |
| 3369 | (ins GPR:$Rn, GPR:$Rm), NoItinerary, |
| 3370 | !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3371 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3372 | def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi), |
| 3373 | (ins GPR:$Rn, GPR:$Rm), NoItinerary, |
| 3374 | !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3375 | |
| 3376 | } |
| 3377 | |
| 3378 | defm SMLA : AI_smld<0, "smla">; |
| 3379 | defm SMLS : AI_smld<1, "smls">; |
| 3380 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3381 | multiclass AI_sdml<bit sub, string opc> { |
| 3382 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3383 | def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3384 | NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">; |
| 3385 | def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3386 | NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3387 | } |
| 3388 | |
| 3389 | defm SMUA : AI_sdml<0, "smua">; |
| 3390 | defm SMUS : AI_sdml<1, "smus">; |
Rafael Espindola | 42b62f3 | 2006-10-13 13:14:59 +0000 | [diff] [blame] | 3391 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3392 | //===----------------------------------------------------------------------===// |
| 3393 | // Misc. Arithmetic Instructions. |
| 3394 | // |
Rafael Espindola | 0d9fe76 | 2006-10-10 16:33:47 +0000 | [diff] [blame] | 3395 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3396 | def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm), |
| 3397 | IIC_iUNAr, "clz", "\t$Rd, $Rm", |
| 3398 | [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>; |
Rafael Espindola | 199dd67 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 3399 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3400 | def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 3401 | IIC_iUNAr, "rbit", "\t$Rd, $Rm", |
| 3402 | [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>, |
| 3403 | Requires<[IsARM, HasV6T2]>; |
Jim Grosbach | 3482c80 | 2010-01-18 19:58:49 +0000 | [diff] [blame] | 3404 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3405 | def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 3406 | IIC_iUNAr, "rev", "\t$Rd, $Rm", |
| 3407 | [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>; |
Rafael Espindola | 199dd67 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 3408 | |
Evan Cheng | 9568e5c | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 3409 | let AddedComplexity = 5 in |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3410 | def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 3411 | IIC_iUNAr, "rev16", "\t$Rd, $Rm", |
Evan Cheng | 9568e5c | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 3412 | [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>, |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3413 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 3414 | |
Evan Cheng | 9568e5c | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 3415 | let AddedComplexity = 5 in |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3416 | def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 3417 | IIC_iUNAr, "revsh", "\t$Rd, $Rm", |
Evan Cheng | 9568e5c | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 3418 | [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>, |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3419 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 3420 | |
Evan Cheng | f60ceac | 2011-06-15 17:17:48 +0000 | [diff] [blame] | 3421 | def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)), |
| 3422 | (and (srl GPR:$Rm, (i32 8)), 0xFF)), |
| 3423 | (REVSH GPR:$Rm)>; |
| 3424 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3425 | def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd), |
Jim Grosbach | dde038a | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 3426 | (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh), |
| 3427 | IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh", |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3428 | [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF), |
Jim Grosbach | 1769a3d | 2011-07-20 20:49:03 +0000 | [diff] [blame] | 3429 | (and (shl GPR:$Rm, pkh_lsl_amt:$sh), |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3430 | 0xFFFF0000)))]>, |
| 3431 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 3432 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3433 | // Alternate cases for PKHBT where identities eliminate some nodes. |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3434 | def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)), |
| 3435 | (PKHBT GPR:$Rn, GPR:$Rm, 0)>; |
| 3436 | def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)), |
Jim Grosbach | a0472dc | 2011-07-20 20:32:09 +0000 | [diff] [blame] | 3437 | (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>; |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 3438 | |
Bob Wilson | dc66eda | 2010-08-16 22:26:55 +0000 | [diff] [blame] | 3439 | // Note: Shifts of 1-15 bits will be transformed to srl instead of sra and |
| 3440 | // will match the pattern below. |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3441 | def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd), |
Jim Grosbach | dde038a | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 3442 | (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh), |
| 3443 | IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh", |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3444 | [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000), |
Jim Grosbach | 1769a3d | 2011-07-20 20:49:03 +0000 | [diff] [blame] | 3445 | (and (sra GPR:$Rm, pkh_asr_amt:$sh), |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3446 | 0xFFFF)))]>, |
| 3447 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 3448 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3449 | // Alternate cases for PKHTB where identities eliminate some nodes. Note that |
| 3450 | // a shift amount of 0 is *not legal* here, it is PKHBT instead. |
Bob Wilson | dc66eda | 2010-08-16 22:26:55 +0000 | [diff] [blame] | 3451 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)), |
Jim Grosbach | a0472dc | 2011-07-20 20:32:09 +0000 | [diff] [blame] | 3452 | (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3453 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 3454 | (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)), |
Jim Grosbach | a0472dc | 2011-07-20 20:32:09 +0000 | [diff] [blame] | 3455 | (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>; |
Rafael Espindola | b47e1d0 | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 3456 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3457 | //===----------------------------------------------------------------------===// |
| 3458 | // Comparison Instructions... |
| 3459 | // |
Rafael Espindola | b47e1d0 | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 3460 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 3461 | defm CMP : AI1_cmp_irs<0b1010, "cmp", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3462 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr, |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 3463 | BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>; |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3464 | |
Jim Grosbach | 97a884d | 2010-12-07 20:41:06 +0000 | [diff] [blame] | 3465 | // ARMcmpZ can re-use the above instruction definitions. |
| 3466 | def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm), |
| 3467 | (CMPri GPR:$src, so_imm:$imm)>; |
| 3468 | def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs), |
| 3469 | (CMPrr GPR:$src, GPR:$rhs)>; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3470 | def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs), |
| 3471 | (CMPrsi GPR:$src, so_reg_imm:$rhs)>; |
| 3472 | def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs), |
| 3473 | (CMPrsr GPR:$src, so_reg_reg:$rhs)>; |
Jim Grosbach | 97a884d | 2010-12-07 20:41:06 +0000 | [diff] [blame] | 3474 | |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 3475 | // FIXME: We have to be careful when using the CMN instruction and comparison |
| 3476 | // with 0. One would expect these two pieces of code should give identical |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3477 | // results: |
| 3478 | // |
| 3479 | // rsbs r1, r1, 0 |
| 3480 | // cmp r0, r1 |
| 3481 | // mov r0, #0 |
| 3482 | // it ls |
| 3483 | // mov r0, #1 |
| 3484 | // |
| 3485 | // and: |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 3486 | // |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3487 | // cmn r0, r1 |
| 3488 | // mov r0, #0 |
| 3489 | // it ls |
| 3490 | // mov r0, #1 |
| 3491 | // |
| 3492 | // However, the CMN gives the *opposite* result when r1 is 0. This is because |
| 3493 | // the carry flag is set in the CMP case but not in the CMN case. In short, the |
| 3494 | // CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the |
| 3495 | // value of r0 and the carry bit (because the "carry bit" parameter to |
| 3496 | // AddWithCarry is defined as 1 in this case, the carry flag will always be set |
| 3497 | // when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is |
| 3498 | // never a "carry" when this AddWithCarry is performed (because the "carry bit" |
| 3499 | // parameter to AddWithCarry is defined as 0). |
| 3500 | // |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 3501 | // When x is 0 and unsigned: |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3502 | // |
| 3503 | // x = 0 |
| 3504 | // ~x = 0xFFFF FFFF |
| 3505 | // ~x + 1 = 0x1 0000 0000 |
| 3506 | // (-x = 0) != (0x1 0000 0000 = ~x + 1) |
| 3507 | // |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 3508 | // Therefore, we should disable CMN when comparing against zero, until we can |
| 3509 | // limit when the CMN instruction is used (when we know that the RHS is not 0 or |
| 3510 | // when it's a comparison which doesn't look at the 'carry' flag). |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3511 | // |
| 3512 | // (See the ARM docs for the "AddWithCarry" pseudo-code.) |
| 3513 | // |
| 3514 | // This is related to <rdar://problem/7569620>. |
| 3515 | // |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 3516 | //defm CMN : AI1_cmp_irs<0b1011, "cmn", |
| 3517 | // BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>; |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 3518 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3519 | // Note that TST/TEQ don't set all the same flags that CMP does! |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 3520 | defm TST : AI1_cmp_irs<0b1000, "tst", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3521 | IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr, |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3522 | BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>; |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 3523 | defm TEQ : AI1_cmp_irs<0b1001, "teq", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3524 | IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr, |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3525 | BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 3526 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 3527 | defm CMNz : AI1_cmp_irs<0b1011, "cmn", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3528 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr, |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 3529 | BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 3530 | |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 3531 | //def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm), |
| 3532 | // (CMNri GPR:$src, so_imm_neg:$imm)>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 3533 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 3534 | def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm), |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 3535 | (CMNzri GPR:$src, so_imm_neg:$imm)>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 3536 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 3537 | // Pseudo i64 compares for some floating point compares. |
| 3538 | let usesCustomInserter = 1, isBranch = 1, isTerminator = 1, |
| 3539 | Defs = [CPSR] in { |
| 3540 | def BCCi64 : PseudoInst<(outs), |
Jim Grosbach | c5ed013 | 2010-08-17 18:39:16 +0000 | [diff] [blame] | 3541 | (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst), |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3542 | IIC_Br, |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 3543 | [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>; |
| 3544 | |
| 3545 | def BCCZi64 : PseudoInst<(outs), |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3546 | (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 3547 | [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>; |
| 3548 | } // usesCustomInserter |
| 3549 | |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 3550 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3551 | // Conditional moves |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 3552 | // FIXME: should be able to write a pattern for ARMcmov, but can't use |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 3553 | // a two-value operand where a dag node expects two operands. :( |
Owen Anderson | f523e47 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 3554 | let neverHasSideEffects = 1 in { |
Jim Grosbach | d4a16ad | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 3555 | def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3556 | 4, IIC_iCMOVr, |
Jim Grosbach | d4a16ad | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 3557 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>, |
| 3558 | RegConstraint<"$false = $Rd">; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3559 | def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd), |
| 3560 | (ins GPR:$false, so_reg_imm:$shift, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3561 | 4, IIC_iCMOVsr, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3562 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift, imm:$cc, CCR:$ccr))*/]>, |
Jim Grosbach | d4a16ad | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 3563 | RegConstraint<"$false = $Rd">; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3564 | def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd), |
| 3565 | (ins GPR:$false, so_reg_reg:$shift, pred:$p), |
| 3566 | 4, IIC_iCMOVsr, |
| 3567 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift, imm:$cc, CCR:$ccr))*/]>, |
| 3568 | RegConstraint<"$false = $Rd">; |
| 3569 | |
Jim Grosbach | 3bbdcea | 2010-10-07 00:42:42 +0000 | [diff] [blame] | 3570 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3571 | let isMoveImm = 1 in |
Jim Grosbach | 3906276 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 3572 | def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd), |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 3573 | (ins GPR:$false, imm0_65535_expr:$imm, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3574 | 4, IIC_iMOVi, |
Jim Grosbach | 3906276 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 3575 | []>, |
| 3576 | RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>; |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 3577 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3578 | let isMoveImm = 1 in |
Jim Grosbach | 3906276 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 3579 | def MOVCCi : ARMPseudoInst<(outs GPR:$Rd), |
| 3580 | (ins GPR:$false, so_imm:$imm, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3581 | 4, IIC_iCMOVi, |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 3582 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>, |
Jim Grosbach | 3906276 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 3583 | RegConstraint<"$false = $Rd">; |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 3584 | |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 3585 | // Two instruction predicate mov immediate. |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3586 | let isMoveImm = 1 in |
Jim Grosbach | eb582d7 | 2011-03-11 18:00:42 +0000 | [diff] [blame] | 3587 | def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd), |
| 3588 | (ins GPR:$false, i32imm:$src, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3589 | 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">; |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 3590 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3591 | let isMoveImm = 1 in |
Jim Grosbach | e672ff8 | 2011-03-11 19:55:55 +0000 | [diff] [blame] | 3592 | def MVNCCi : ARMPseudoInst<(outs GPR:$Rd), |
| 3593 | (ins GPR:$false, so_imm:$imm, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3594 | 4, IIC_iCMOVi, |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 3595 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>, |
Jim Grosbach | e672ff8 | 2011-03-11 19:55:55 +0000 | [diff] [blame] | 3596 | RegConstraint<"$false = $Rd">; |
Owen Anderson | f523e47 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 3597 | } // neverHasSideEffects |
Rafael Espindola | d9ae778 | 2006-10-07 13:46:42 +0000 | [diff] [blame] | 3598 | |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 3599 | //===----------------------------------------------------------------------===// |
| 3600 | // Atomic operations intrinsics |
| 3601 | // |
| 3602 | |
Jim Grosbach | 5f6c133 | 2011-07-25 20:38:18 +0000 | [diff] [blame] | 3603 | def MemBarrierOptOperand : AsmOperandClass { |
| 3604 | let Name = "MemBarrierOpt"; |
| 3605 | let ParserMethod = "parseMemBarrierOptOperand"; |
| 3606 | } |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 3607 | def memb_opt : Operand<i32> { |
| 3608 | let PrintMethod = "printMemBOption"; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 3609 | let ParserMatchClass = MemBarrierOptOperand; |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 3610 | } |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 3611 | |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 3612 | // memory barriers protect the atomic sequences |
| 3613 | let hasSideEffects = 1 in { |
| 3614 | def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, |
| 3615 | "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>, |
| 3616 | Requires<[IsARM, HasDB]> { |
| 3617 | bits<4> opt; |
| 3618 | let Inst{31-4} = 0xf57ff05; |
| 3619 | let Inst{3-0} = opt; |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 3620 | } |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 3621 | } |
Rafael Espindola | 4b20fbc | 2006-10-10 12:56:00 +0000 | [diff] [blame] | 3622 | |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 3623 | def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, |
Jim Grosbach | 20fcaff | 2011-07-13 23:33:10 +0000 | [diff] [blame] | 3624 | "dsb", "\t$opt", []>, |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 3625 | Requires<[IsARM, HasDB]> { |
| 3626 | bits<4> opt; |
| 3627 | let Inst{31-4} = 0xf57ff04; |
| 3628 | let Inst{3-0} = opt; |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 3629 | } |
| 3630 | |
Jim Grosbach | 20fcaff | 2011-07-13 23:33:10 +0000 | [diff] [blame] | 3631 | // ISB has only full system option |
Jim Grosbach | 9dec507 | 2011-07-14 18:00:31 +0000 | [diff] [blame] | 3632 | def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, |
| 3633 | "isb", "\t$opt", []>, |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 3634 | Requires<[IsARM, HasDB]> { |
Jim Grosbach | 9dec507 | 2011-07-14 18:00:31 +0000 | [diff] [blame] | 3635 | bits<4> opt; |
Johnny Chen | 1adc40c | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 3636 | let Inst{31-4} = 0xf57ff06; |
Jim Grosbach | 9dec507 | 2011-07-14 18:00:31 +0000 | [diff] [blame] | 3637 | let Inst{3-0} = opt; |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 3638 | } |
| 3639 | |
Jim Grosbach | 6686910 | 2009-12-11 18:52:41 +0000 | [diff] [blame] | 3640 | let usesCustomInserter = 1 in { |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3641 | let Uses = [CPSR] in { |
| 3642 | def ATOMIC_LOAD_ADD_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3643 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3644 | [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>; |
| 3645 | def ATOMIC_LOAD_SUB_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3646 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3647 | [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>; |
| 3648 | def ATOMIC_LOAD_AND_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3649 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3650 | [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>; |
| 3651 | def ATOMIC_LOAD_OR_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3652 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3653 | [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>; |
| 3654 | def ATOMIC_LOAD_XOR_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3655 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3656 | [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>; |
| 3657 | def ATOMIC_LOAD_NAND_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3658 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3659 | [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>; |
Jim Grosbach | f7da882 | 2011-04-26 19:44:18 +0000 | [diff] [blame] | 3660 | def ATOMIC_LOAD_MIN_I8 : PseudoInst< |
| 3661 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3662 | [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>; |
| 3663 | def ATOMIC_LOAD_MAX_I8 : PseudoInst< |
| 3664 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3665 | [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>; |
| 3666 | def ATOMIC_LOAD_UMIN_I8 : PseudoInst< |
| 3667 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3668 | [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>; |
| 3669 | def ATOMIC_LOAD_UMAX_I8 : PseudoInst< |
| 3670 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3671 | [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>; |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3672 | def ATOMIC_LOAD_ADD_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3673 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3674 | [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>; |
| 3675 | def ATOMIC_LOAD_SUB_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3676 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3677 | [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>; |
| 3678 | def ATOMIC_LOAD_AND_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3679 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3680 | [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>; |
| 3681 | def ATOMIC_LOAD_OR_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3682 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3683 | [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>; |
| 3684 | def ATOMIC_LOAD_XOR_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3685 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3686 | [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>; |
| 3687 | def ATOMIC_LOAD_NAND_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3688 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3689 | [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>; |
Jim Grosbach | f7da882 | 2011-04-26 19:44:18 +0000 | [diff] [blame] | 3690 | def ATOMIC_LOAD_MIN_I16 : PseudoInst< |
| 3691 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3692 | [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>; |
| 3693 | def ATOMIC_LOAD_MAX_I16 : PseudoInst< |
| 3694 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3695 | [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>; |
| 3696 | def ATOMIC_LOAD_UMIN_I16 : PseudoInst< |
| 3697 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3698 | [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>; |
| 3699 | def ATOMIC_LOAD_UMAX_I16 : PseudoInst< |
| 3700 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3701 | [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>; |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3702 | def ATOMIC_LOAD_ADD_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3703 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3704 | [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>; |
| 3705 | def ATOMIC_LOAD_SUB_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3706 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3707 | [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>; |
| 3708 | def ATOMIC_LOAD_AND_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3709 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3710 | [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>; |
| 3711 | def ATOMIC_LOAD_OR_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3712 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3713 | [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>; |
| 3714 | def ATOMIC_LOAD_XOR_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3715 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3716 | [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>; |
| 3717 | def ATOMIC_LOAD_NAND_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3718 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3719 | [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>; |
Jim Grosbach | f7da882 | 2011-04-26 19:44:18 +0000 | [diff] [blame] | 3720 | def ATOMIC_LOAD_MIN_I32 : PseudoInst< |
| 3721 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3722 | [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>; |
| 3723 | def ATOMIC_LOAD_MAX_I32 : PseudoInst< |
| 3724 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3725 | [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>; |
| 3726 | def ATOMIC_LOAD_UMIN_I32 : PseudoInst< |
| 3727 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3728 | [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>; |
| 3729 | def ATOMIC_LOAD_UMAX_I32 : PseudoInst< |
| 3730 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3731 | [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>; |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3732 | |
| 3733 | def ATOMIC_SWAP_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3734 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3735 | [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>; |
| 3736 | def ATOMIC_SWAP_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3737 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3738 | [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>; |
| 3739 | def ATOMIC_SWAP_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3740 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3741 | [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>; |
| 3742 | |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3743 | def ATOMIC_CMP_SWAP_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3744 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3745 | [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 3746 | def ATOMIC_CMP_SWAP_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3747 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3748 | [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 3749 | def ATOMIC_CMP_SWAP_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3750 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3751 | [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 3752 | } |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3753 | } |
| 3754 | |
| 3755 | let mayLoad = 1 in { |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 3756 | def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary, |
| 3757 | "ldrexb", "\t$Rt, $addr", []>; |
| 3758 | def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary, |
| 3759 | "ldrexh", "\t$Rt, $addr", []>; |
| 3760 | def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary, |
| 3761 | "ldrex", "\t$Rt, $addr", []>; |
Bruno Cardoso Lopes | a0112d0 | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3762 | let hasExtraDefRegAllocReq = 1 in |
| 3763 | def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr), |
| 3764 | NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3765 | } |
| 3766 | |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3767 | let mayStore = 1, Constraints = "@earlyclobber $Rd" in { |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 3768 | def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr), |
| 3769 | NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>; |
| 3770 | def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr), |
| 3771 | NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>; |
| 3772 | def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr), |
| 3773 | NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>; |
Bruno Cardoso Lopes | a0112d0 | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3774 | } |
| 3775 | |
| 3776 | let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3777 | def STREXD : AIstrex<0b01, (outs GPR:$Rd), |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 3778 | (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr), |
| 3779 | NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3780 | |
Johnny Chen | b943627 | 2010-02-17 22:37:58 +0000 | [diff] [blame] | 3781 | // Clear-Exclusive is for disassembly only. |
| 3782 | def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", |
| 3783 | [/* For disassembly only; pattern left blank */]>, |
| 3784 | Requires<[IsARM, HasV7]> { |
Jim Grosbach | f32ecc6 | 2010-10-29 20:21:36 +0000 | [diff] [blame] | 3785 | let Inst{31-0} = 0b11110101011111111111000000011111; |
Johnny Chen | b943627 | 2010-02-17 22:37:58 +0000 | [diff] [blame] | 3786 | } |
| 3787 | |
Jim Grosbach | 4f6f13d | 2011-07-26 17:15:11 +0000 | [diff] [blame] | 3788 | // SWP/SWPB are deprecated in V6/V7. |
Jim Grosbach | 1ef9141 | 2011-07-26 17:11:05 +0000 | [diff] [blame] | 3789 | let mayLoad = 1, mayStore = 1 in { |
Jim Grosbach | 4f6f13d | 2011-07-26 17:15:11 +0000 | [diff] [blame] | 3790 | def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addrmode7:$addr), "swp", []>; |
| 3791 | def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addrmode7:$addr), "swpb", []>; |
Johnny Chen | b3e1bf5 | 2010-02-12 20:48:24 +0000 | [diff] [blame] | 3792 | } |
| 3793 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 3794 | //===----------------------------------------------------------------------===// |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 3795 | // Coprocessor Instructions. |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3796 | // |
| 3797 | |
Jim Grosbach | 83ab070 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 3798 | def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1, |
| 3799 | c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2), |
Bruno Cardoso Lopes | b32f7a5 | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 3800 | NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2", |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3801 | [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn, |
| 3802 | imm:$CRm, imm:$opc2)]> { |
Bruno Cardoso Lopes | b32f7a5 | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 3803 | bits<4> opc1; |
| 3804 | bits<4> CRn; |
| 3805 | bits<4> CRd; |
| 3806 | bits<4> cop; |
| 3807 | bits<3> opc2; |
| 3808 | bits<4> CRm; |
| 3809 | |
| 3810 | let Inst{3-0} = CRm; |
| 3811 | let Inst{4} = 0; |
| 3812 | let Inst{7-5} = opc2; |
| 3813 | let Inst{11-8} = cop; |
| 3814 | let Inst{15-12} = CRd; |
| 3815 | let Inst{19-16} = CRn; |
| 3816 | let Inst{23-20} = opc1; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3817 | } |
| 3818 | |
Jim Grosbach | 83ab070 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 3819 | def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1, |
| 3820 | c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2), |
Bruno Cardoso Lopes | b32f7a5 | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 3821 | NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2", |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3822 | [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn, |
| 3823 | imm:$CRm, imm:$opc2)]> { |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3824 | let Inst{31-28} = 0b1111; |
Bruno Cardoso Lopes | b32f7a5 | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 3825 | bits<4> opc1; |
| 3826 | bits<4> CRn; |
| 3827 | bits<4> CRd; |
| 3828 | bits<4> cop; |
| 3829 | bits<3> opc2; |
| 3830 | bits<4> CRm; |
| 3831 | |
| 3832 | let Inst{3-0} = CRm; |
| 3833 | let Inst{4} = 0; |
| 3834 | let Inst{7-5} = opc2; |
| 3835 | let Inst{11-8} = cop; |
| 3836 | let Inst{15-12} = CRd; |
| 3837 | let Inst{19-16} = CRn; |
| 3838 | let Inst{23-20} = opc1; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3839 | } |
| 3840 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 3841 | class ACI<dag oops, dag iops, string opc, string asm, |
| 3842 | IndexMode im = IndexModeNone> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3843 | : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary, |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3844 | opc, asm, "", [/* For disassembly only; pattern left blank */]> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3845 | let Inst{27-25} = 0b110; |
| 3846 | } |
| 3847 | |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3848 | multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{ |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3849 | |
| 3850 | def _OFFSET : ACI<(outs), |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3851 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops), |
| 3852 | !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3853 | let Inst{31-28} = op31_28; |
| 3854 | let Inst{24} = 1; // P = 1 |
| 3855 | let Inst{21} = 0; // W = 0 |
| 3856 | let Inst{22} = 0; // D = 0 |
| 3857 | let Inst{20} = load; |
| 3858 | } |
| 3859 | |
| 3860 | def _PRE : ACI<(outs), |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3861 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops), |
| 3862 | !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3863 | let Inst{31-28} = op31_28; |
| 3864 | let Inst{24} = 1; // P = 1 |
| 3865 | let Inst{21} = 1; // W = 1 |
| 3866 | let Inst{22} = 0; // D = 0 |
| 3867 | let Inst{20} = load; |
| 3868 | } |
| 3869 | |
| 3870 | def _POST : ACI<(outs), |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3871 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops), |
| 3872 | !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3873 | let Inst{31-28} = op31_28; |
| 3874 | let Inst{24} = 0; // P = 0 |
| 3875 | let Inst{21} = 1; // W = 1 |
| 3876 | let Inst{22} = 0; // D = 0 |
| 3877 | let Inst{20} = load; |
| 3878 | } |
| 3879 | |
| 3880 | def _OPTION : ACI<(outs), |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3881 | !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option), |
| 3882 | ops), |
| 3883 | !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3884 | let Inst{31-28} = op31_28; |
| 3885 | let Inst{24} = 0; // P = 0 |
| 3886 | let Inst{23} = 1; // U = 1 |
| 3887 | let Inst{21} = 0; // W = 0 |
| 3888 | let Inst{22} = 0; // D = 0 |
| 3889 | let Inst{20} = load; |
| 3890 | } |
| 3891 | |
| 3892 | def L_OFFSET : ACI<(outs), |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3893 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops), |
| 3894 | !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3895 | let Inst{31-28} = op31_28; |
| 3896 | let Inst{24} = 1; // P = 1 |
| 3897 | let Inst{21} = 0; // W = 0 |
| 3898 | let Inst{22} = 1; // D = 1 |
| 3899 | let Inst{20} = load; |
| 3900 | } |
| 3901 | |
| 3902 | def L_PRE : ACI<(outs), |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3903 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops), |
| 3904 | !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!", |
| 3905 | IndexModePre> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3906 | let Inst{31-28} = op31_28; |
| 3907 | let Inst{24} = 1; // P = 1 |
| 3908 | let Inst{21} = 1; // W = 1 |
| 3909 | let Inst{22} = 1; // D = 1 |
| 3910 | let Inst{20} = load; |
| 3911 | } |
| 3912 | |
| 3913 | def L_POST : ACI<(outs), |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3914 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops), |
| 3915 | !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr", |
| 3916 | IndexModePost> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3917 | let Inst{31-28} = op31_28; |
| 3918 | let Inst{24} = 0; // P = 0 |
| 3919 | let Inst{21} = 1; // W = 1 |
| 3920 | let Inst{22} = 1; // D = 1 |
| 3921 | let Inst{20} = load; |
| 3922 | } |
| 3923 | |
| 3924 | def L_OPTION : ACI<(outs), |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3925 | !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option), |
| 3926 | ops), |
| 3927 | !strconcat(!strconcat(opc, "l"), cond), |
| 3928 | "\tp$cop, cr$CRd, [$base], \\{$option\\}"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3929 | let Inst{31-28} = op31_28; |
| 3930 | let Inst{24} = 0; // P = 0 |
| 3931 | let Inst{23} = 1; // U = 1 |
| 3932 | let Inst{21} = 0; // W = 0 |
| 3933 | let Inst{22} = 1; // D = 1 |
| 3934 | let Inst{20} = load; |
| 3935 | } |
| 3936 | } |
| 3937 | |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3938 | defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">; |
| 3939 | defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">; |
| 3940 | defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">; |
| 3941 | defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3942 | |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3943 | //===----------------------------------------------------------------------===// |
| 3944 | // Move between coprocessor and ARM core register -- for disassembly only |
| 3945 | // |
| 3946 | |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3947 | class MovRCopro<string opc, bit direction, dag oops, dag iops, |
| 3948 | list<dag> pattern> |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 3949 | : ABI<0b1110, oops, iops, NoItinerary, opc, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3950 | "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> { |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3951 | let Inst{20} = direction; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3952 | let Inst{4} = 1; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3953 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3954 | bits<4> Rt; |
| 3955 | bits<4> cop; |
| 3956 | bits<3> opc1; |
| 3957 | bits<3> opc2; |
| 3958 | bits<4> CRm; |
| 3959 | bits<4> CRn; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3960 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3961 | let Inst{15-12} = Rt; |
| 3962 | let Inst{11-8} = cop; |
| 3963 | let Inst{23-21} = opc1; |
| 3964 | let Inst{7-5} = opc2; |
| 3965 | let Inst{3-0} = CRm; |
| 3966 | let Inst{19-16} = CRn; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3967 | } |
| 3968 | |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 3969 | def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3970 | (outs), |
Jim Grosbach | e540c74 | 2011-07-14 21:19:17 +0000 | [diff] [blame] | 3971 | (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn, |
| 3972 | c_imm:$CRm, imm0_7:$opc2), |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3973 | [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn, |
| 3974 | imm:$CRm, imm:$opc2)]>; |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 3975 | def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3976 | (outs GPR:$Rt), |
Jim Grosbach | ccfd931 | 2011-07-19 20:35:35 +0000 | [diff] [blame] | 3977 | (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm, |
| 3978 | imm0_7:$opc2), []>; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3979 | |
Bruno Cardoso Lopes | 54ad87a | 2011-05-03 17:29:22 +0000 | [diff] [blame] | 3980 | def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2), |
| 3981 | (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>; |
| 3982 | |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3983 | class MovRCopro2<string opc, bit direction, dag oops, dag iops, |
| 3984 | list<dag> pattern> |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 3985 | : ABXI<0b1110, oops, iops, NoItinerary, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3986 | !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> { |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3987 | let Inst{31-28} = 0b1111; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3988 | let Inst{20} = direction; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3989 | let Inst{4} = 1; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3990 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3991 | bits<4> Rt; |
| 3992 | bits<4> cop; |
| 3993 | bits<3> opc1; |
| 3994 | bits<3> opc2; |
| 3995 | bits<4> CRm; |
| 3996 | bits<4> CRn; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3997 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3998 | let Inst{15-12} = Rt; |
| 3999 | let Inst{11-8} = cop; |
| 4000 | let Inst{23-21} = opc1; |
| 4001 | let Inst{7-5} = opc2; |
| 4002 | let Inst{3-0} = CRm; |
| 4003 | let Inst{19-16} = CRn; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4004 | } |
| 4005 | |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 4006 | def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4007 | (outs), |
Jim Grosbach | e540c74 | 2011-07-14 21:19:17 +0000 | [diff] [blame] | 4008 | (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn, |
| 4009 | c_imm:$CRm, imm0_7:$opc2), |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4010 | [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn, |
| 4011 | imm:$CRm, imm:$opc2)]>; |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 4012 | def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4013 | (outs GPR:$Rt), |
Jim Grosbach | ccfd931 | 2011-07-19 20:35:35 +0000 | [diff] [blame] | 4014 | (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm, |
| 4015 | imm0_7:$opc2), []>; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4016 | |
Bruno Cardoso Lopes | 54ad87a | 2011-05-03 17:29:22 +0000 | [diff] [blame] | 4017 | def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, |
| 4018 | imm:$CRm, imm:$opc2), |
| 4019 | (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>; |
| 4020 | |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4021 | class MovRRCopro<string opc, bit direction, |
| 4022 | list<dag> pattern = [/* For disassembly only */]> |
Jim Grosbach | c8ae39e | 2011-07-14 21:26:42 +0000 | [diff] [blame] | 4023 | : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1, |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4024 | GPR:$Rt, GPR:$Rt2, c_imm:$CRm), |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4025 | NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> { |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4026 | let Inst{23-21} = 0b010; |
| 4027 | let Inst{20} = direction; |
| 4028 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4029 | bits<4> Rt; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4030 | bits<4> Rt2; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4031 | bits<4> cop; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4032 | bits<4> opc1; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4033 | bits<4> CRm; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4034 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4035 | let Inst{15-12} = Rt; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4036 | let Inst{19-16} = Rt2; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4037 | let Inst{11-8} = cop; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4038 | let Inst{7-4} = opc1; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4039 | let Inst{3-0} = CRm; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4040 | } |
| 4041 | |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4042 | def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */, |
| 4043 | [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2, |
| 4044 | imm:$CRm)]>; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4045 | def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>; |
| 4046 | |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4047 | class MovRRCopro2<string opc, bit direction, |
| 4048 | list<dag> pattern = [/* For disassembly only */]> |
Jim Grosbach | c8ae39e | 2011-07-14 21:26:42 +0000 | [diff] [blame] | 4049 | : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4050 | GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary, |
| 4051 | !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> { |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4052 | let Inst{31-28} = 0b1111; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4053 | let Inst{23-21} = 0b010; |
| 4054 | let Inst{20} = direction; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4055 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4056 | bits<4> Rt; |
| 4057 | bits<4> Rt2; |
| 4058 | bits<4> cop; |
Bruno Cardoso Lopes | 3abd75b | 2011-01-19 16:56:52 +0000 | [diff] [blame] | 4059 | bits<4> opc1; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4060 | bits<4> CRm; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4061 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4062 | let Inst{15-12} = Rt; |
| 4063 | let Inst{19-16} = Rt2; |
| 4064 | let Inst{11-8} = cop; |
Bruno Cardoso Lopes | 3abd75b | 2011-01-19 16:56:52 +0000 | [diff] [blame] | 4065 | let Inst{7-4} = opc1; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4066 | let Inst{3-0} = CRm; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4067 | } |
| 4068 | |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4069 | def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */, |
| 4070 | [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2, |
| 4071 | imm:$CRm)]>; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4072 | def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4073 | |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4074 | //===----------------------------------------------------------------------===// |
Jim Grosbach | 80d01dd | 2011-07-19 21:59:29 +0000 | [diff] [blame] | 4075 | // Move between special register and ARM core register |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4076 | // |
| 4077 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4078 | // Move to ARM core register from Special Register |
Jim Grosbach | 80d01dd | 2011-07-19 21:59:29 +0000 | [diff] [blame] | 4079 | def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, |
| 4080 | "mrs", "\t$Rd, apsr", []> { |
Bruno Cardoso Lopes | e7255a8 | 2011-01-18 21:31:35 +0000 | [diff] [blame] | 4081 | bits<4> Rd; |
| 4082 | let Inst{23-16} = 0b00001111; |
| 4083 | let Inst{15-12} = Rd; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4084 | let Inst{7-4} = 0b0000; |
| 4085 | } |
| 4086 | |
Jim Grosbach | 80d01dd | 2011-07-19 21:59:29 +0000 | [diff] [blame] | 4087 | def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>; |
| 4088 | |
| 4089 | def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, |
| 4090 | "mrs", "\t$Rd, spsr", []> { |
Bruno Cardoso Lopes | e7255a8 | 2011-01-18 21:31:35 +0000 | [diff] [blame] | 4091 | bits<4> Rd; |
| 4092 | let Inst{23-16} = 0b01001111; |
| 4093 | let Inst{15-12} = Rd; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4094 | let Inst{7-4} = 0b0000; |
| 4095 | } |
| 4096 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4097 | // Move from ARM core register to Special Register |
| 4098 | // |
| 4099 | // No need to have both system and application versions, the encodings are the |
| 4100 | // same and the assembly parser has no way to distinguish between them. The mask |
| 4101 | // operand contains the special register (R Bit) in bit 4 and bits 3-0 contains |
| 4102 | // the mask with the fields to be accessed in the special register. |
| 4103 | def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary, |
Jim Grosbach | b29b4dd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 4104 | "msr", "\t$mask, $Rn", []> { |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4105 | bits<5> mask; |
| 4106 | bits<4> Rn; |
| 4107 | |
| 4108 | let Inst{23} = 0; |
| 4109 | let Inst{22} = mask{4}; // R bit |
| 4110 | let Inst{21-20} = 0b10; |
| 4111 | let Inst{19-16} = mask{3-0}; |
| 4112 | let Inst{15-12} = 0b1111; |
| 4113 | let Inst{11-4} = 0b00000000; |
| 4114 | let Inst{3-0} = Rn; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4115 | } |
| 4116 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4117 | def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary, |
Jim Grosbach | b29b4dd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 4118 | "msr", "\t$mask, $a", []> { |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4119 | bits<5> mask; |
| 4120 | bits<12> a; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4121 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4122 | let Inst{23} = 0; |
| 4123 | let Inst{22} = mask{4}; // R bit |
| 4124 | let Inst{21-20} = 0b10; |
| 4125 | let Inst{19-16} = mask{3-0}; |
| 4126 | let Inst{15-12} = 0b1111; |
| 4127 | let Inst{11-0} = a; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4128 | } |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4129 | |
| 4130 | //===----------------------------------------------------------------------===// |
| 4131 | // TLS Instructions |
| 4132 | // |
| 4133 | |
| 4134 | // __aeabi_read_tp preserves the registers r1-r3. |
Owen Anderson | 19f6f50 | 2011-03-18 19:47:14 +0000 | [diff] [blame] | 4135 | // This is a pseudo inst so that we can get the encoding right, |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4136 | // complete with fixup for the aeabi_read_tp function. |
| 4137 | let isCall = 1, |
| 4138 | Defs = [R0, R12, LR, CPSR], Uses = [SP] in { |
| 4139 | def TPsoft : PseudoInst<(outs), (ins), IIC_Br, |
| 4140 | [(set R0, ARMthread_pointer)]>; |
| 4141 | } |
| 4142 | |
| 4143 | //===----------------------------------------------------------------------===// |
| 4144 | // SJLJ Exception handling intrinsics |
| 4145 | // eh_sjlj_setjmp() is an instruction sequence to store the return |
| 4146 | // address and save #0 in R0 for the non-longjmp case. |
| 4147 | // Since by its nature we may be coming from some other function to get |
| 4148 | // here, and we're using the stack frame for the containing function to |
| 4149 | // save/restore registers, we can't keep anything live in regs across |
| 4150 | // the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon |
Chris Lattner | 7a2bdde | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 4151 | // when we get here from a longjmp(). We force everything out of registers |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4152 | // except for our own input by listing the relevant registers in Defs. By |
| 4153 | // doing so, we also cause the prologue/epilogue code to actively preserve |
| 4154 | // all of the callee-saved resgisters, which is exactly what we want. |
| 4155 | // A constant value is passed in $val, and we use the location as a scratch. |
| 4156 | // |
| 4157 | // These are pseudo-instructions and are lowered to individual MC-insts, so |
| 4158 | // no encoding information is necessary. |
| 4159 | let Defs = |
Andrew Trick | a1099f1 | 2011-06-07 00:08:49 +0000 | [diff] [blame] | 4160 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR, |
Jakob Stoklund Olesen | 2944b4f | 2011-05-03 22:31:24 +0000 | [diff] [blame] | 4161 | QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in { |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4162 | def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val), |
| 4163 | NoItinerary, |
| 4164 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>, |
| 4165 | Requires<[IsARM, HasVFP2]>; |
| 4166 | } |
| 4167 | |
| 4168 | let Defs = |
Andrew Trick | a1099f1 | 2011-06-07 00:08:49 +0000 | [diff] [blame] | 4169 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ], |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4170 | hasSideEffects = 1, isBarrier = 1 in { |
| 4171 | def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val), |
| 4172 | NoItinerary, |
| 4173 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>, |
| 4174 | Requires<[IsARM, NoVFP]>; |
| 4175 | } |
| 4176 | |
| 4177 | // FIXME: Non-Darwin version(s) |
| 4178 | let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, |
| 4179 | Defs = [ R7, LR, SP ] in { |
| 4180 | def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch), |
| 4181 | NoItinerary, |
| 4182 | [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>, |
| 4183 | Requires<[IsARM, IsDarwin]>; |
| 4184 | } |
| 4185 | |
| 4186 | // eh.sjlj.dispatchsetup pseudo-instruction. |
| 4187 | // This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are |
| 4188 | // handled when the pseudo is expanded (which happens before any passes |
| 4189 | // that need the instruction size). |
| 4190 | let isBarrier = 1, hasSideEffects = 1 in |
| 4191 | def Int_eh_sjlj_dispatchsetup : |
Bill Wendling | 61512ba | 2011-05-11 01:11:55 +0000 | [diff] [blame] | 4192 | PseudoInst<(outs), (ins GPR:$src), NoItinerary, |
| 4193 | [(ARMeh_sjlj_dispatchsetup GPR:$src)]>, |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4194 | Requires<[IsDarwin]>; |
| 4195 | |
| 4196 | //===----------------------------------------------------------------------===// |
| 4197 | // Non-Instruction Patterns |
| 4198 | // |
| 4199 | |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 4200 | // ARMv4 indirect branch using (MOVr PC, dst) |
| 4201 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in |
| 4202 | def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 4203 | 4, IIC_Br, [(brind GPR:$dst)], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 4204 | (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>, |
| 4205 | Requires<[IsARM, NoV4T]>; |
| 4206 | |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4207 | // Large immediate handling. |
| 4208 | |
| 4209 | // 32-bit immediate using two piece so_imms or movw + movt. |
| 4210 | // This is a single pseudo instruction, the benefit is that it can be remat'd |
| 4211 | // as a single unit instead of having to handle reg inputs. |
| 4212 | // FIXME: Remove this when we can do generalized remat. |
| 4213 | let isReMaterializable = 1, isMoveImm = 1 in |
| 4214 | def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, |
| 4215 | [(set GPR:$dst, (arm_i32imm:$src))]>, |
| 4216 | Requires<[IsARM]>; |
| 4217 | |
| 4218 | // Pseudo instruction that combines movw + movt + add pc (if PIC). |
| 4219 | // It also makes it possible to rematerialize the instructions. |
| 4220 | // FIXME: Remove this when we can do generalized remat and when machine licm |
| 4221 | // can properly the instructions. |
| 4222 | let isReMaterializable = 1 in { |
| 4223 | def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr), |
| 4224 | IIC_iMOVix2addpc, |
| 4225 | [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>, |
| 4226 | Requires<[IsARM, UseMovt]>; |
| 4227 | |
| 4228 | def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr), |
| 4229 | IIC_iMOVix2, |
| 4230 | [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>, |
| 4231 | Requires<[IsARM, UseMovt]>; |
| 4232 | |
| 4233 | let AddedComplexity = 10 in |
| 4234 | def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr), |
| 4235 | IIC_iMOVix2ld, |
| 4236 | [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>, |
| 4237 | Requires<[IsARM, UseMovt]>; |
| 4238 | } // isReMaterializable |
| 4239 | |
| 4240 | // ConstantPool, GlobalAddress, and JumpTable |
| 4241 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>, |
| 4242 | Requires<[IsARM, DontUseMovt]>; |
| 4243 | def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>; |
| 4244 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>, |
| 4245 | Requires<[IsARM, UseMovt]>; |
| 4246 | def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id), |
| 4247 | (LEApcrelJT tjumptable:$dst, imm:$id)>; |
| 4248 | |
| 4249 | // TODO: add,sub,and, 3-instr forms? |
| 4250 | |
| 4251 | // Tail calls |
| 4252 | def : ARMPat<(ARMtcret tcGPR:$dst), |
| 4253 | (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>; |
| 4254 | |
| 4255 | def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)), |
| 4256 | (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>; |
| 4257 | |
| 4258 | def : ARMPat<(ARMtcret (i32 texternalsym:$dst)), |
| 4259 | (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>; |
| 4260 | |
| 4261 | def : ARMPat<(ARMtcret tcGPR:$dst), |
| 4262 | (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>; |
| 4263 | |
| 4264 | def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)), |
| 4265 | (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>; |
| 4266 | |
| 4267 | def : ARMPat<(ARMtcret (i32 texternalsym:$dst)), |
| 4268 | (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>; |
| 4269 | |
| 4270 | // Direct calls |
| 4271 | def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>, |
| 4272 | Requires<[IsARM, IsNotDarwin]>; |
| 4273 | def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>, |
| 4274 | Requires<[IsARM, IsDarwin]>; |
| 4275 | |
| 4276 | // zextload i1 -> zextload i8 |
| 4277 | def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>; |
| 4278 | def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>; |
| 4279 | |
| 4280 | // extload -> zextload |
| 4281 | def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>; |
| 4282 | def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>; |
| 4283 | def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>; |
| 4284 | def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>; |
| 4285 | |
| 4286 | def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>; |
| 4287 | |
| 4288 | def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>; |
| 4289 | def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>; |
| 4290 | |
| 4291 | // smul* and smla* |
| 4292 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 4293 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 4294 | (SMULBB GPR:$a, GPR:$b)>; |
| 4295 | def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b), |
| 4296 | (SMULBB GPR:$a, GPR:$b)>; |
| 4297 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 4298 | (sra GPR:$b, (i32 16))), |
| 4299 | (SMULBT GPR:$a, GPR:$b)>; |
| 4300 | def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))), |
| 4301 | (SMULBT GPR:$a, GPR:$b)>; |
| 4302 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), |
| 4303 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 4304 | (SMULTB GPR:$a, GPR:$b)>; |
| 4305 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b), |
| 4306 | (SMULTB GPR:$a, GPR:$b)>; |
| 4307 | def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 4308 | (i32 16)), |
| 4309 | (SMULWB GPR:$a, GPR:$b)>; |
| 4310 | def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)), |
| 4311 | (SMULWB GPR:$a, GPR:$b)>; |
| 4312 | |
| 4313 | def : ARMV5TEPat<(add GPR:$acc, |
| 4314 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 4315 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
| 4316 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4317 | def : ARMV5TEPat<(add GPR:$acc, |
| 4318 | (mul sext_16_node:$a, sext_16_node:$b)), |
| 4319 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4320 | def : ARMV5TEPat<(add GPR:$acc, |
| 4321 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 4322 | (sra GPR:$b, (i32 16)))), |
| 4323 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 4324 | def : ARMV5TEPat<(add GPR:$acc, |
| 4325 | (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))), |
| 4326 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 4327 | def : ARMV5TEPat<(add GPR:$acc, |
| 4328 | (mul (sra GPR:$a, (i32 16)), |
| 4329 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
| 4330 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4331 | def : ARMV5TEPat<(add GPR:$acc, |
| 4332 | (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)), |
| 4333 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4334 | def : ARMV5TEPat<(add GPR:$acc, |
| 4335 | (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 4336 | (i32 16))), |
| 4337 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4338 | def : ARMV5TEPat<(add GPR:$acc, |
| 4339 | (sra (mul GPR:$a, sext_16_node:$b), (i32 16))), |
| 4340 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4341 | |
Jim Grosbach | a4f809d | 2011-03-10 19:27:17 +0000 | [diff] [blame] | 4342 | |
| 4343 | // Pre-v7 uses MCR for synchronization barriers. |
| 4344 | def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>, |
| 4345 | Requires<[IsARM, HasV6]>; |
| 4346 | |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 4347 | // SXT/UXT with no rotate |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 4348 | let AddedComplexity = 16 in { |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 4349 | def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>; |
| 4350 | def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>; |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 4351 | def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>; |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 4352 | def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)), |
| 4353 | (UXTAB GPR:$Rn, GPR:$Rm, 0)>; |
| 4354 | def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)), |
| 4355 | (UXTAH GPR:$Rn, GPR:$Rm, 0)>; |
| 4356 | } |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 4357 | |
| 4358 | def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>; |
| 4359 | def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>; |
Jim Grosbach | a4f809d | 2011-03-10 19:27:17 +0000 | [diff] [blame] | 4360 | |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 4361 | def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPR:$Rm, i8)), |
| 4362 | (SXTAB GPR:$Rn, GPR:$Rm, 0)>; |
| 4363 | def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPR:$Rm, i16)), |
| 4364 | (SXTAH GPR:$Rn, GPR:$Rm, 0)>; |
| 4365 | |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4366 | //===----------------------------------------------------------------------===// |
| 4367 | // Thumb Support |
| 4368 | // |
| 4369 | |
| 4370 | include "ARMInstrThumb.td" |
| 4371 | |
| 4372 | //===----------------------------------------------------------------------===// |
| 4373 | // Thumb2 Support |
| 4374 | // |
| 4375 | |
| 4376 | include "ARMInstrThumb2.td" |
| 4377 | |
| 4378 | //===----------------------------------------------------------------------===// |
| 4379 | // Floating Point Support |
| 4380 | // |
| 4381 | |
| 4382 | include "ARMInstrVFP.td" |
| 4383 | |
| 4384 | //===----------------------------------------------------------------------===// |
| 4385 | // Advanced SIMD (NEON) Support |
| 4386 | // |
| 4387 | |
| 4388 | include "ARMInstrNEON.td" |
| 4389 | |
Jim Grosbach | c83d504 | 2011-07-14 19:47:47 +0000 | [diff] [blame] | 4390 | //===----------------------------------------------------------------------===// |
| 4391 | // Assembler aliases |
| 4392 | // |
| 4393 | |
| 4394 | // Memory barriers |
| 4395 | def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>; |
| 4396 | def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>; |
| 4397 | def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>; |
| 4398 | |
| 4399 | // System instructions |
| 4400 | def : MnemonicAlias<"swi", "svc">; |
| 4401 | |
| 4402 | // Load / Store Multiple |
| 4403 | def : MnemonicAlias<"ldmfd", "ldm">; |
| 4404 | def : MnemonicAlias<"ldmia", "ldm">; |
| 4405 | def : MnemonicAlias<"stmfd", "stmdb">; |
| 4406 | def : MnemonicAlias<"stmia", "stm">; |
| 4407 | def : MnemonicAlias<"stmea", "stm">; |
| 4408 | |
Jim Grosbach | f6c0525 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 4409 | // PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the |
| 4410 | // shift amount is zero (i.e., unspecified). |
| 4411 | def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm", |
| 4412 | (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>; |
| 4413 | def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm", |
| 4414 | (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>; |
Jim Grosbach | 10c7d70 | 2011-07-21 19:57:11 +0000 | [diff] [blame] | 4415 | |
| 4416 | // PUSH/POP aliases for STM/LDM |
| 4417 | def : InstAlias<"push${p} $regs", |
| 4418 | (STMDB_UPD SP, pred:$p, reglist:$regs)>; |
| 4419 | def : InstAlias<"pop${p} $regs", |
| 4420 | (LDMIA_UPD SP, pred:$p, reglist:$regs)>; |
Jim Grosbach | 86fdff0 | 2011-07-21 22:37:43 +0000 | [diff] [blame] | 4421 | |
| 4422 | // RSB two-operand forms (optional explicit destination operand) |
| 4423 | def : InstAlias<"rsb${s}${p} $Rdn, $imm", |
| 4424 | (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>, |
| 4425 | Requires<[IsARM]>; |
| 4426 | def : InstAlias<"rsb${s}${p} $Rdn, $Rm", |
| 4427 | (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>, |
| 4428 | Requires<[IsARM]>; |
| 4429 | def : InstAlias<"rsb${s}${p} $Rdn, $shift", |
| 4430 | (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p, |
| 4431 | cc_out:$s)>, Requires<[IsARM]>; |
| 4432 | def : InstAlias<"rsb${s}${p} $Rdn, $shift", |
| 4433 | (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p, |
| 4434 | cc_out:$s)>, Requires<[IsARM]>; |
Jim Grosbach | f790193 | 2011-07-21 22:56:30 +0000 | [diff] [blame] | 4435 | // RSC two-operand forms (optional explicit destination operand) |
| 4436 | def : InstAlias<"rsc${s}${p} $Rdn, $imm", |
| 4437 | (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>, |
| 4438 | Requires<[IsARM]>; |
| 4439 | def : InstAlias<"rsc${s}${p} $Rdn, $Rm", |
| 4440 | (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>, |
| 4441 | Requires<[IsARM]>; |
| 4442 | def : InstAlias<"rsc${s}${p} $Rdn, $shift", |
| 4443 | (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p, |
| 4444 | cc_out:$s)>, Requires<[IsARM]>; |
| 4445 | def : InstAlias<"rsc${s}${p} $Rdn, $shift", |
| 4446 | (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p, |
| 4447 | cc_out:$s)>, Requires<[IsARM]>; |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 4448 | |
Jim Grosbach | addec77 | 2011-07-27 22:34:17 +0000 | [diff] [blame] | 4449 | // SSAT/USAT optional shift operand. |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 4450 | def : InstAlias<"ssat${p} $Rd, $sat_imm, $Rn", |
| 4451 | (SSAT GPR:$Rd, imm1_32:$sat_imm, GPR:$Rn, 0, pred:$p)>; |
Jim Grosbach | addec77 | 2011-07-27 22:34:17 +0000 | [diff] [blame] | 4452 | def : InstAlias<"usat${p} $Rd, $sat_imm, $Rn", |
| 4453 | (USAT GPR:$Rd, imm0_31:$sat_imm, GPR:$Rn, 0, pred:$p)>; |
Jim Grosbach | 766c63e | 2011-07-27 18:19:32 +0000 | [diff] [blame] | 4454 | |
| 4455 | |
| 4456 | // Extend instruction optional rotate operand. |
| 4457 | def : InstAlias<"sxtab${p} $Rd, $Rn, $Rm", |
| 4458 | (SXTAB GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>; |
| 4459 | def : InstAlias<"sxtah${p} $Rd, $Rn, $Rm", |
| 4460 | (SXTAH GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>; |
| 4461 | def : InstAlias<"sxtab16${p} $Rd, $Rn, $Rm", |
| 4462 | (SXTAB16 GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>; |
| 4463 | def : InstAlias<"sxtb${p} $Rd, $Rm", (SXTB GPR:$Rd, GPR:$Rm, 0, pred:$p)>; |
| 4464 | def : InstAlias<"sxtb16${p} $Rd, $Rm", (SXTB16 GPR:$Rd, GPR:$Rm, 0, pred:$p)>; |
| 4465 | def : InstAlias<"sxth${p} $Rd, $Rm", (SXTH GPR:$Rd, GPR:$Rm, 0, pred:$p)>; |
| 4466 | |
| 4467 | def : InstAlias<"uxtab${p} $Rd, $Rn, $Rm", |
| 4468 | (UXTAB GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>; |
| 4469 | def : InstAlias<"uxtah${p} $Rd, $Rn, $Rm", |
| 4470 | (UXTAH GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>; |
| 4471 | def : InstAlias<"uxtab16${p} $Rd, $Rn, $Rm", |
| 4472 | (UXTAB16 GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>; |
| 4473 | def : InstAlias<"uxtb${p} $Rd, $Rm", (UXTB GPR:$Rd, GPR:$Rm, 0, pred:$p)>; |
| 4474 | def : InstAlias<"uxtb16${p} $Rd, $Rm", (UXTB16 GPR:$Rd, GPR:$Rm, 0, pred:$p)>; |
| 4475 | def : InstAlias<"uxth${p} $Rd, $Rm", (UXTH GPR:$Rd, GPR:$Rm, 0, pred:$p)>; |
Jim Grosbach | 2c6363a | 2011-07-29 18:47:24 +0000 | [diff] [blame] | 4476 | |
| 4477 | |
| 4478 | // RFE aliases |
| 4479 | def : MnemonicAlias<"rfefa", "rfeda">; |
| 4480 | def : MnemonicAlias<"rfeea", "rfedb">; |
| 4481 | def : MnemonicAlias<"rfefd", "rfeia">; |
| 4482 | def : MnemonicAlias<"rfeed", "rfeib">; |
| 4483 | def : MnemonicAlias<"rfe", "rfeia">; |
Jim Grosbach | e1cf590 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 4484 | |
| 4485 | // SRS aliases |
| 4486 | def : MnemonicAlias<"srsfa", "srsda">; |
| 4487 | def : MnemonicAlias<"srsea", "srsdb">; |
| 4488 | def : MnemonicAlias<"srsfd", "srsia">; |
| 4489 | def : MnemonicAlias<"srsed", "srsib">; |
| 4490 | def : MnemonicAlias<"srs", "srsia">; |