blob: e4b2e614e7a656d07bbda0869d4cf12f2fc17179 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Jim Grosbach0a145f32010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Chengc4af4632010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng48575f62010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000317 let OperandType = "OPERAND_PCREL";
Jim Grosbachc466b932010-11-11 18:04:49 +0000318}
Evan Chenga8e29892007-01-19 07:51:42 +0000319
Jason W Kim685c3502011-02-04 19:47:15 +0000320// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000321def uncondbrtarget : Operand<OtherVT> {
322 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000323 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000324}
325
Jason W Kim685c3502011-02-04 19:47:15 +0000326// Branch target for ARM. Handles conditional/unconditional
327def br_target : Operand<OtherVT> {
328 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000329 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000330}
331
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000332// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000333// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000334def bltarget : Operand<i32> {
335 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000336 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000337 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000338}
339
Jason W Kim685c3502011-02-04 19:47:15 +0000340// Call target for ARM. Handles conditional/unconditional
341// FIXME: rename bl_target to t2_bltarget?
342def bl_target : Operand<i32> {
343 // Encoded the same as branch targets.
344 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000345 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000346}
347
348
Evan Chenga8e29892007-01-19 07:51:42 +0000349// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000350def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000351def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000352 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000353 let ParserMatchClass = RegListAsmOperand;
354 let PrintMethod = "printRegisterList";
355}
356
Jim Grosbach1610a702011-07-25 20:06:30 +0000357def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000358def dpr_reglist : Operand<i32> {
359 let EncoderMethod = "getRegisterListOpValue";
360 let ParserMatchClass = DPRRegListAsmOperand;
361 let PrintMethod = "printRegisterList";
362}
363
Jim Grosbach1610a702011-07-25 20:06:30 +0000364def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000365def spr_reglist : Operand<i32> {
366 let EncoderMethod = "getRegisterListOpValue";
367 let ParserMatchClass = SPRRegListAsmOperand;
368 let PrintMethod = "printRegisterList";
369}
370
Evan Chenga8e29892007-01-19 07:51:42 +0000371// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
372def cpinst_operand : Operand<i32> {
373 let PrintMethod = "printCPInstOperand";
374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// Local PC labels.
377def pclabel : Operand<i32> {
378 let PrintMethod = "printPCLabel";
379}
380
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000381// ADR instruction labels.
382def adrlabel : Operand<i32> {
383 let EncoderMethod = "getAdrLabelOpValue";
384}
385
Owen Anderson498ec202010-10-27 22:49:00 +0000386def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000387 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000388}
389
Jim Grosbachb35ad412010-10-13 19:56:10 +0000390// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000391def rot_imm_XFORM: SDNodeXForm<imm, [{
392 switch (N->getZExtValue()){
393 default: assert(0);
394 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
395 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
396 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
397 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
398 }
399}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000400def RotImmAsmOperand : AsmOperandClass {
401 let Name = "RotImm";
402 let ParserMethod = "parseRotImm";
403}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000404def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
405 int32_t v = N->getZExtValue();
406 return v == 8 || v == 16 || v == 24; }],
407 rot_imm_XFORM> {
408 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000409 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000410}
411
Bob Wilson22f5dc72010-08-16 18:27:34 +0000412// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000413// (asr or lsl). The 6-bit immediate encodes as:
414// {5} 0 ==> lsl
415// 1 asr
416// {4-0} imm5 shift amount.
417// asr #32 encoded as imm5 == 0.
418def ShifterImmAsmOperand : AsmOperandClass {
419 let Name = "ShifterImm";
420 let ParserMethod = "parseShifterImm";
421}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000422def shift_imm : Operand<i32> {
423 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000424 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000425}
426
Owen Anderson92a20222011-07-21 18:54:16 +0000427// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000428def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000429def so_reg_reg : Operand<i32>, // reg reg imm
430 ComplexPattern<i32, 3, "SelectRegShifterOperand",
431 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000432 let EncoderMethod = "getSORegRegOpValue";
433 let PrintMethod = "printSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000434 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000435 let MIOperandInfo = (ops GPR, GPR, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000436}
Owen Anderson92a20222011-07-21 18:54:16 +0000437
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000438def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000439def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000440 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000441 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000442 let EncoderMethod = "getSORegImmOpValue";
443 let PrintMethod = "printSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000444 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000445 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000446}
447
448// FIXME: Does this need to be distinct from so_reg?
449def shift_so_reg_reg : Operand<i32>, // reg reg imm
450 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
451 [shl,srl,sra,rotr]> {
452 let EncoderMethod = "getSORegRegOpValue";
453 let PrintMethod = "printSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000454 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000455}
456
Jim Grosbache8606dc2011-07-13 17:50:29 +0000457// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000458def shift_so_reg_imm : Operand<i32>, // reg reg imm
459 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000460 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000461 let EncoderMethod = "getSORegImmOpValue";
462 let PrintMethod = "printSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000463 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000464}
Evan Chenga8e29892007-01-19 07:51:42 +0000465
Owen Anderson152d4a42011-07-21 23:38:37 +0000466
Evan Chenga8e29892007-01-19 07:51:42 +0000467// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000468// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000469def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000470def so_imm : Operand<i32>, ImmLeaf<i32, [{
471 return ARM_AM::getSOImmVal(Imm) != -1;
472 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000473 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000474 let ParserMatchClass = SOImmAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000475}
476
Evan Chengc70d1842007-03-20 08:11:30 +0000477// Break so_imm's up into two pieces. This handles immediates with up to 16
478// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
479// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000480def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000481 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000482}]>;
483
484/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
485///
486def arm_i32imm : PatLeaf<(imm), [{
487 if (Subtarget->hasV6T2Ops())
488 return true;
489 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
490}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000491
Jim Grosbachb2756af2011-08-01 21:55:12 +0000492/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000493def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
494def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
495 return Imm >= 0 && Imm < 8;
496}]> {
497 let ParserMatchClass = Imm0_7AsmOperand;
498}
499
Jim Grosbachb2756af2011-08-01 21:55:12 +0000500/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000501def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
502def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
503 return Imm >= 0 && Imm < 16;
504}]> {
505 let ParserMatchClass = Imm0_15AsmOperand;
506}
507
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000508/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000509def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000510def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
511 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000512}]> {
513 let ParserMatchClass = Imm0_31AsmOperand;
514}
Evan Chenga8e29892007-01-19 07:51:42 +0000515
Jim Grosbach02c84602011-08-01 22:02:20 +0000516/// imm0_255 predicate - Immediate in the range [0,255].
517def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; }
518def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
519 let ParserMatchClass = Imm0_255AsmOperand;
520}
521
Jim Grosbachffa32252011-07-19 19:13:28 +0000522// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
523// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000524//
Jim Grosbachffa32252011-07-19 19:13:28 +0000525// FIXME: This really needs a Thumb version separate from the ARM version.
526// While the range is the same, and can thus use the same match class,
527// the encoding is different so it should have a different encoder method.
528def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
529def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000530 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000531 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000532}
533
Jim Grosbached838482011-07-26 16:24:27 +0000534/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
535def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
536def imm24b : Operand<i32>, ImmLeaf<i32, [{
537 return Imm >= 0 && Imm <= 0xffffff;
538}]> {
539 let ParserMatchClass = Imm24bitAsmOperand;
540}
541
542
Evan Chenga9688c42010-12-11 04:11:38 +0000543/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
544/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000545def BitfieldAsmOperand : AsmOperandClass {
546 let Name = "Bitfield";
547 let ParserMethod = "parseBitfield";
548}
Evan Chenga9688c42010-12-11 04:11:38 +0000549def bf_inv_mask_imm : Operand<i32>,
550 PatLeaf<(imm), [{
551 return ARM::isBitFieldInvertedMask(N->getZExtValue());
552}] > {
553 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
554 let PrintMethod = "printBitfieldInvMaskImmOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000555 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000556}
557
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000558/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000559def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
560 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000561}]>;
562
563/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000564def width_imm : Operand<i32>, ImmLeaf<i32, [{
565 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000566}] > {
567 let EncoderMethod = "getMsbOpValue";
568}
569
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000570def imm1_32_XFORM: SDNodeXForm<imm, [{
571 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
572}]>;
573def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
574def imm1_32 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 32; }],
575 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000576 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000577 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000578}
579
Jim Grosbachf4943352011-07-25 23:09:14 +0000580def imm1_16_XFORM: SDNodeXForm<imm, [{
581 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
582}]>;
583def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
584def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
585 imm1_16_XFORM> {
586 let PrintMethod = "printImmPlusOneOperand";
587 let ParserMatchClass = Imm1_16AsmOperand;
588}
589
Evan Chenga8e29892007-01-19 07:51:42 +0000590// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000591// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000592//
Jim Grosbach3e556122010-10-26 22:37:02 +0000593def addrmode_imm12 : Operand<i32>,
594 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000595 // 12-bit immediate operand. Note that instructions using this encode
596 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
597 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000598
Chris Lattner2ac19022010-11-15 05:19:05 +0000599 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000600 let PrintMethod = "printAddrModeImm12Operand";
601 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000602}
Jim Grosbach3e556122010-10-26 22:37:02 +0000603// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000604//
Jim Grosbach3e556122010-10-26 22:37:02 +0000605def ldst_so_reg : Operand<i32>,
606 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000607 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000608 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000609 let PrintMethod = "printAddrMode2Operand";
610 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
611}
612
Jim Grosbach3e556122010-10-26 22:37:02 +0000613// addrmode2 := reg +/- imm12
614// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000615//
Jim Grosbach1610a702011-07-25 20:06:30 +0000616def MemMode2AsmOperand : AsmOperandClass {
617 let Name = "MemMode2";
Jim Grosbach43904292011-07-25 20:14:50 +0000618 let ParserMethod = "parseMemMode2Operand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000619}
Evan Chenga8e29892007-01-19 07:51:42 +0000620def addrmode2 : Operand<i32>,
621 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000622 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000623 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000624 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000625 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
626}
627
Owen Anderson793e7962011-07-26 20:54:26 +0000628def am2offset_reg : Operand<i32>,
629 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000630 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000631 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000632 let PrintMethod = "printAddrMode2OffsetOperand";
633 let MIOperandInfo = (ops GPR, i32imm);
634}
635
Owen Anderson793e7962011-07-26 20:54:26 +0000636def am2offset_imm : Operand<i32>,
637 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
638 [], [SDNPWantRoot]> {
639 let EncoderMethod = "getAddrMode2OffsetOpValue";
640 let PrintMethod = "printAddrMode2OffsetOperand";
641 let MIOperandInfo = (ops GPR, i32imm);
642}
643
644
Evan Chenga8e29892007-01-19 07:51:42 +0000645// addrmode3 := reg +/- reg
646// addrmode3 := reg +/- imm8
647//
Jim Grosbach1610a702011-07-25 20:06:30 +0000648def MemMode3AsmOperand : AsmOperandClass {
649 let Name = "MemMode3";
Jim Grosbach43904292011-07-25 20:14:50 +0000650 let ParserMethod = "parseMemMode3Operand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000651}
Evan Chenga8e29892007-01-19 07:51:42 +0000652def addrmode3 : Operand<i32>,
653 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000654 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000655 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000656 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000657 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
658}
659
660def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000661 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
662 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000663 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000664 let PrintMethod = "printAddrMode3OffsetOperand";
665 let MIOperandInfo = (ops GPR, i32imm);
666}
667
Jim Grosbache6913602010-11-03 01:01:43 +0000668// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000669//
Jim Grosbache6913602010-11-03 01:01:43 +0000670def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000671 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000672 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000673}
674
675// addrmode5 := reg +/- imm8*4
676//
Jim Grosbach1610a702011-07-25 20:06:30 +0000677def MemMode5AsmOperand : AsmOperandClass { let Name = "MemMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000678def addrmode5 : Operand<i32>,
679 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
680 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000681 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000682 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000683 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000684}
685
Bob Wilsond3a07652011-02-07 17:43:09 +0000686// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000687//
688def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000689 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000690 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000691 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000692 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000693}
694
Bob Wilsonda525062011-02-25 06:42:42 +0000695def am6offset : Operand<i32>,
696 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
697 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000698 let PrintMethod = "printAddrMode6OffsetOperand";
699 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000700 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000701}
702
Mon P Wang183c6272011-05-09 17:47:27 +0000703// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
704// (single element from one lane) for size 32.
705def addrmode6oneL32 : Operand<i32>,
706 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
707 let PrintMethod = "printAddrMode6Operand";
708 let MIOperandInfo = (ops GPR:$addr, i32imm);
709 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
710}
711
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000712// Special version of addrmode6 to handle alignment encoding for VLD-dup
713// instructions, specifically VLD4-dup.
714def addrmode6dup : Operand<i32>,
715 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
716 let PrintMethod = "printAddrMode6Operand";
717 let MIOperandInfo = (ops GPR:$addr, i32imm);
718 let EncoderMethod = "getAddrMode6DupAddressOpValue";
719}
720
Evan Chenga8e29892007-01-19 07:51:42 +0000721// addrmodepc := pc + reg
722//
723def addrmodepc : Operand<i32>,
724 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
725 let PrintMethod = "printAddrModePCOperand";
726 let MIOperandInfo = (ops GPR, i32imm);
727}
728
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000729// addrmode7 := reg
730// Used by load/store exclusive instructions. Useful to enable right assembly
731// parsing and printing. Not used for any codegen matching.
732//
Jim Grosbach1610a702011-07-25 20:06:30 +0000733def MemMode7AsmOperand : AsmOperandClass { let Name = "MemMode7"; }
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000734def addrmode7 : Operand<i32> {
735 let PrintMethod = "printAddrMode7Operand";
736 let MIOperandInfo = (ops GPR);
737 let ParserMatchClass = MemMode7AsmOperand;
738}
739
Bob Wilson4f38b382009-08-21 21:58:55 +0000740def nohash_imm : Operand<i32> {
741 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000742}
743
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000744def CoprocNumAsmOperand : AsmOperandClass {
745 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000746 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000747}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000748def p_imm : Operand<i32> {
749 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000750 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000751}
752
Jim Grosbach1610a702011-07-25 20:06:30 +0000753def CoprocRegAsmOperand : AsmOperandClass {
754 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000755 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000756}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000757def c_imm : Operand<i32> {
758 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000759 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000760}
761
Evan Chenga8e29892007-01-19 07:51:42 +0000762//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000763
Evan Cheng37f25d92008-08-28 23:39:26 +0000764include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000765
766//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000767// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000768//
769
Evan Cheng3924f782008-08-29 07:36:24 +0000770/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000771/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000772multiclass AsI1_bin_irs<bits<4> opcod, string opc,
773 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000774 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000775 // The register-immediate version is re-materializable. This is useful
776 // in particular for taking the address of a local.
777 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000778 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
779 iii, opc, "\t$Rd, $Rn, $imm",
780 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
781 bits<4> Rd;
782 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000783 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000784 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000785 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000786 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000787 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000788 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000789 }
Jim Grosbach62547262010-10-11 18:51:51 +0000790 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
791 iir, opc, "\t$Rd, $Rn, $Rm",
792 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000793 bits<4> Rd;
794 bits<4> Rn;
795 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000796 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000797 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000798 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000799 let Inst{15-12} = Rd;
800 let Inst{11-4} = 0b00000000;
801 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000802 }
Owen Anderson92a20222011-07-21 18:54:16 +0000803
804 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000805 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000806 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000807 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000808 bits<4> Rd;
809 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000810 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000811 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000812 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000813 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000814 let Inst{11-5} = shift{11-5};
815 let Inst{4} = 0;
816 let Inst{3-0} = shift{3-0};
817 }
818
819 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000820 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000821 iis, opc, "\t$Rd, $Rn, $shift",
822 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
823 bits<4> Rd;
824 bits<4> Rn;
825 bits<12> shift;
826 let Inst{25} = 0;
827 let Inst{19-16} = Rn;
828 let Inst{15-12} = Rd;
829 let Inst{11-8} = shift{11-8};
830 let Inst{7} = 0;
831 let Inst{6-5} = shift{6-5};
832 let Inst{4} = 1;
833 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000834 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000835
836 // Assembly aliases for optional destination operand when it's the same
837 // as the source operand.
838 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
839 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
840 so_imm:$imm, pred:$p,
841 cc_out:$s)>,
842 Requires<[IsARM]>;
843 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
844 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
845 GPR:$Rm, pred:$p,
846 cc_out:$s)>,
847 Requires<[IsARM]>;
848 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000849 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
850 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000851 cc_out:$s)>,
852 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000853 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
854 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
855 so_reg_reg:$shift, pred:$p,
856 cc_out:$s)>,
857 Requires<[IsARM]>;
858
Evan Chenga8e29892007-01-19 07:51:42 +0000859}
860
Evan Cheng1e249e32009-06-25 20:59:23 +0000861/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000862/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000863let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000864multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
865 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
866 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000867 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
868 iii, opc, "\t$Rd, $Rn, $imm",
869 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
870 bits<4> Rd;
871 bits<4> Rn;
872 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000873 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000874 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000875 let Inst{19-16} = Rn;
876 let Inst{15-12} = Rd;
877 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000878 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000879 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
880 iir, opc, "\t$Rd, $Rn, $Rm",
881 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
882 bits<4> Rd;
883 bits<4> Rn;
884 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000885 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000886 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000887 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000888 let Inst{19-16} = Rn;
889 let Inst{15-12} = Rd;
890 let Inst{11-4} = 0b00000000;
891 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000892 }
Owen Anderson92a20222011-07-21 18:54:16 +0000893 def rsi : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000894 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000895 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000896 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000897 bits<4> Rd;
898 bits<4> Rn;
899 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000900 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000901 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000902 let Inst{19-16} = Rn;
903 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000904 let Inst{11-5} = shift{11-5};
905 let Inst{4} = 0;
906 let Inst{3-0} = shift{3-0};
907 }
908
909 def rsr : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000910 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000911 iis, opc, "\t$Rd, $Rn, $shift",
912 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
913 bits<4> Rd;
914 bits<4> Rn;
915 bits<12> shift;
916 let Inst{25} = 0;
917 let Inst{20} = 1;
918 let Inst{19-16} = Rn;
919 let Inst{15-12} = Rd;
920 let Inst{11-8} = shift{11-8};
921 let Inst{7} = 0;
922 let Inst{6-5} = shift{6-5};
923 let Inst{4} = 1;
924 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000925 }
Evan Cheng071a2792007-09-11 19:55:27 +0000926}
Evan Chengc85e8322007-07-05 07:13:32 +0000927}
928
929/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000930/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000931/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000932let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000933multiclass AI1_cmp_irs<bits<4> opcod, string opc,
934 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
935 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000936 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
937 opc, "\t$Rn, $imm",
938 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000939 bits<4> Rn;
940 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000941 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000942 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000943 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000944 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000945 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000946 }
947 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
948 opc, "\t$Rn, $Rm",
949 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000950 bits<4> Rn;
951 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000952 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000953 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000954 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000955 let Inst{19-16} = Rn;
956 let Inst{15-12} = 0b0000;
957 let Inst{11-4} = 0b00000000;
958 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000959 }
Owen Anderson92a20222011-07-21 18:54:16 +0000960 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +0000961 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000962 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000963 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000964 bits<4> Rn;
965 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000966 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000967 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000968 let Inst{19-16} = Rn;
969 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +0000970 let Inst{11-5} = shift{11-5};
971 let Inst{4} = 0;
972 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000973 }
Owen Anderson92a20222011-07-21 18:54:16 +0000974 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +0000975 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +0000976 opc, "\t$Rn, $shift",
977 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
978 bits<4> Rn;
979 bits<12> shift;
980 let Inst{25} = 0;
981 let Inst{20} = 1;
982 let Inst{19-16} = Rn;
983 let Inst{15-12} = 0b0000;
984 let Inst{11-8} = shift{11-8};
985 let Inst{7} = 0;
986 let Inst{6-5} = shift{6-5};
987 let Inst{4} = 1;
988 let Inst{3-0} = shift{3-0};
989 }
990
Evan Cheng071a2792007-09-11 19:55:27 +0000991}
Evan Chenga8e29892007-01-19 07:51:42 +0000992}
993
Evan Cheng576a3962010-09-25 00:49:35 +0000994/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000995/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000996/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +0000997class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
998 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
999 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
1000 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
1001 Requires<[IsARM, HasV6]> {
1002 bits<4> Rd;
1003 bits<4> Rm;
1004 bits<2> rot;
1005 let Inst{19-16} = 0b1111;
1006 let Inst{15-12} = Rd;
1007 let Inst{11-10} = rot;
1008 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001009}
1010
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001011class AI_ext_rrot_np<bits<8> opcod, string opc>
1012 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
1013 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1014 Requires<[IsARM, HasV6]> {
1015 bits<2> rot;
1016 let Inst{19-16} = 0b1111;
1017 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001018}
1019
Evan Cheng576a3962010-09-25 00:49:35 +00001020/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001021/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001022class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
1023 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, rot_imm:$rot),
1024 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
1025 [(set GPR:$Rd, (opnode GPR:$Rn, (rotr GPR:$Rm, rot_imm:$rot)))]>,
1026 Requires<[IsARM, HasV6]> {
1027 bits<4> Rd;
1028 bits<4> Rm;
1029 bits<4> Rn;
1030 bits<2> rot;
1031 let Inst{19-16} = Rn;
1032 let Inst{15-12} = Rd;
1033 let Inst{11-10} = rot;
1034 let Inst{9-4} = 0b000111;
1035 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001036}
1037
Jim Grosbach70327412011-07-27 17:48:13 +00001038class AI_exta_rrot_np<bits<8> opcod, string opc>
1039 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, rot_imm:$rot),
1040 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1041 Requires<[IsARM, HasV6]> {
1042 bits<4> Rn;
1043 bits<2> rot;
1044 let Inst{19-16} = Rn;
1045 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001046}
1047
Evan Cheng62674222009-06-25 23:34:10 +00001048/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001049multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001050 string baseOpc, bit Commutable = 0> {
1051 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001052 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1053 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1054 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001055 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001056 bits<4> Rd;
1057 bits<4> Rn;
1058 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001059 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001060 let Inst{15-12} = Rd;
1061 let Inst{19-16} = Rn;
1062 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001063 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001064 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1065 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1066 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001067 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001068 bits<4> Rd;
1069 bits<4> Rn;
1070 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001071 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001072 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001073 let isCommutable = Commutable;
1074 let Inst{3-0} = Rm;
1075 let Inst{15-12} = Rd;
1076 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001077 }
Owen Anderson92a20222011-07-21 18:54:16 +00001078 def rsi : AsI1<opcod, (outs GPR:$Rd),
1079 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001080 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001081 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001082 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001083 bits<4> Rd;
1084 bits<4> Rn;
1085 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001086 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001087 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001088 let Inst{15-12} = Rd;
1089 let Inst{11-5} = shift{11-5};
1090 let Inst{4} = 0;
1091 let Inst{3-0} = shift{3-0};
1092 }
1093 def rsr : AsI1<opcod, (outs GPR:$Rd),
1094 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001095 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001096 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>,
1097 Requires<[IsARM]> {
1098 bits<4> Rd;
1099 bits<4> Rn;
1100 bits<12> shift;
1101 let Inst{25} = 0;
1102 let Inst{19-16} = Rn;
1103 let Inst{15-12} = Rd;
1104 let Inst{11-8} = shift{11-8};
1105 let Inst{7} = 0;
1106 let Inst{6-5} = shift{6-5};
1107 let Inst{4} = 1;
1108 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001109 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001110 }
1111 // Assembly aliases for optional destination operand when it's the same
1112 // as the source operand.
1113 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1114 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1115 so_imm:$imm, pred:$p,
1116 cc_out:$s)>,
1117 Requires<[IsARM]>;
1118 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1119 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1120 GPR:$Rm, pred:$p,
1121 cc_out:$s)>,
1122 Requires<[IsARM]>;
1123 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001124 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1125 so_reg_imm:$shift, pred:$p,
1126 cc_out:$s)>,
1127 Requires<[IsARM]>;
1128 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1129 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1130 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001131 cc_out:$s)>,
1132 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001133}
1134
Jim Grosbache5165492009-11-09 00:11:35 +00001135// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001136// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1137let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001138multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001139 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00001140 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001141 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001142 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00001143 4, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001144 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1145 let isCommutable = Commutable;
1146 }
Owen Anderson92a20222011-07-21 18:54:16 +00001147 def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00001148 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00001149 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
1150 def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1151 4, IIC_iALUsr,
1152 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001153}
Evan Chengc85e8322007-07-05 07:13:32 +00001154}
1155
Jim Grosbach3e556122010-10-26 22:37:02 +00001156let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001157multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001158 InstrItinClass iir, PatFrag opnode> {
1159 // Note: We use the complex addrmode_imm12 rather than just an input
1160 // GPR and a constrained immediate so that we can use this to match
1161 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001162 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001163 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1164 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001165 bits<4> Rt;
1166 bits<17> addr;
1167 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1168 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001169 let Inst{15-12} = Rt;
1170 let Inst{11-0} = addr{11-0}; // imm12
1171 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001172 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001173 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1174 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001175 bits<4> Rt;
1176 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001177 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001178 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1179 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001180 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001181 let Inst{11-0} = shift{11-0};
1182 }
1183}
1184}
1185
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001186multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001187 InstrItinClass iir, PatFrag opnode> {
1188 // Note: We use the complex addrmode_imm12 rather than just an input
1189 // GPR and a constrained immediate so that we can use this to match
1190 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001191 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001192 (ins GPR:$Rt, addrmode_imm12:$addr),
1193 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1194 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1195 bits<4> Rt;
1196 bits<17> addr;
1197 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1198 let Inst{19-16} = addr{16-13}; // Rn
1199 let Inst{15-12} = Rt;
1200 let Inst{11-0} = addr{11-0}; // imm12
1201 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001202 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001203 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1204 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1205 bits<4> Rt;
1206 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001207 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001208 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1209 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001210 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001211 let Inst{11-0} = shift{11-0};
1212 }
1213}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001214//===----------------------------------------------------------------------===//
1215// Instructions
1216//===----------------------------------------------------------------------===//
1217
Evan Chenga8e29892007-01-19 07:51:42 +00001218//===----------------------------------------------------------------------===//
1219// Miscellaneous Instructions.
1220//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001221
Evan Chenga8e29892007-01-19 07:51:42 +00001222/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1223/// the function. The first operand is the ID# for this instruction, the second
1224/// is the index into the MachineConstantPool that this is, the third is the
1225/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001226let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001227def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001228PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001229 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001230
Jim Grosbach4642ad32010-02-22 23:10:38 +00001231// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1232// from removing one half of the matched pairs. That breaks PEI, which assumes
1233// these will always be in pairs, and asserts if it finds otherwise. Better way?
1234let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001235def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001236PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001237 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001238
Jim Grosbach64171712010-02-16 21:07:46 +00001239def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001240PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001241 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001242}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001243
Johnny Chenf4d81052010-02-12 22:53:19 +00001244def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001245 [/* For disassembly only; pattern left blank */]>,
1246 Requires<[IsARM, HasV6T2]> {
1247 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001248 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001249 let Inst{7-0} = 0b00000000;
1250}
1251
Johnny Chenf4d81052010-02-12 22:53:19 +00001252def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1253 [/* For disassembly only; pattern left blank */]>,
1254 Requires<[IsARM, HasV6T2]> {
1255 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001256 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001257 let Inst{7-0} = 0b00000001;
1258}
1259
1260def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1261 [/* For disassembly only; pattern left blank */]>,
1262 Requires<[IsARM, HasV6T2]> {
1263 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001264 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001265 let Inst{7-0} = 0b00000010;
1266}
1267
1268def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1269 [/* For disassembly only; pattern left blank */]>,
1270 Requires<[IsARM, HasV6T2]> {
1271 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001272 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001273 let Inst{7-0} = 0b00000011;
1274}
1275
Johnny Chen2ec5e492010-02-22 21:50:40 +00001276def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001277 "\t$dst, $a, $b", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001278 bits<4> Rd;
1279 bits<4> Rn;
1280 bits<4> Rm;
1281 let Inst{3-0} = Rm;
1282 let Inst{15-12} = Rd;
1283 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001284 let Inst{27-20} = 0b01101000;
1285 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001286 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001287}
1288
Johnny Chenf4d81052010-02-12 22:53:19 +00001289def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001290 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001291 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001292 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001293 let Inst{7-0} = 0b00000100;
1294}
1295
Johnny Chenc6f7b272010-02-11 18:12:29 +00001296// The i32imm operand $val can be used by a debugger to store more information
1297// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001298def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1299 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001300 bits<16> val;
1301 let Inst{3-0} = val{3-0};
1302 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001303 let Inst{27-20} = 0b00010010;
1304 let Inst{7-4} = 0b0111;
1305}
1306
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001307// Change Processor State
1308// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001309class CPS<dag iops, string asm_ops>
1310 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001311 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001312 bits<2> imod;
1313 bits<3> iflags;
1314 bits<5> mode;
1315 bit M;
1316
Johnny Chenb98e1602010-02-12 18:55:33 +00001317 let Inst{31-28} = 0b1111;
1318 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001319 let Inst{19-18} = imod;
1320 let Inst{17} = M; // Enabled if mode is set;
1321 let Inst{16} = 0;
1322 let Inst{8-6} = iflags;
1323 let Inst{5} = 0;
1324 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001325}
1326
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001327let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001328 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001329 "$imod\t$iflags, $mode">;
1330let mode = 0, M = 0 in
1331 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1332
1333let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001334 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001335
Johnny Chenb92a23f2010-02-21 04:42:01 +00001336// Preload signals the memory system of possible future data/instruction access.
1337// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001338multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001339
Evan Chengdfed19f2010-11-03 06:34:55 +00001340 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001341 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001342 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001343 bits<4> Rt;
1344 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001345 let Inst{31-26} = 0b111101;
1346 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001347 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001348 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001349 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001350 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001351 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001352 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001353 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001354 }
1355
Evan Chengdfed19f2010-11-03 06:34:55 +00001356 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001357 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001358 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001359 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001360 let Inst{31-26} = 0b111101;
1361 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001362 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001363 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001364 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001365 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001366 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001367 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001368 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001369 }
1370}
1371
Evan Cheng416941d2010-11-04 05:19:35 +00001372defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1373defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1374defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001375
Jim Grosbach53a89d62011-07-22 17:46:13 +00001376def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001377 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001378 bits<1> end;
1379 let Inst{31-10} = 0b1111000100000001000000;
1380 let Inst{9} = end;
1381 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001382}
1383
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001384def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1385 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001386 bits<4> opt;
1387 let Inst{27-4} = 0b001100100000111100001111;
1388 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001389}
1390
Johnny Chenba6e0332010-02-11 17:14:31 +00001391// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001392let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001393def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001394 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001395 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001396 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001397}
1398
Evan Cheng12c3a532008-11-06 17:48:05 +00001399// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001400let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001401def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001402 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001403 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001404
Evan Cheng325474e2008-01-07 23:56:57 +00001405let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001406def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001407 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001408 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001409
Jim Grosbach53694262010-11-18 01:15:56 +00001410def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001411 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001412 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001413
Jim Grosbach53694262010-11-18 01:15:56 +00001414def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001415 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001416 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001417
Jim Grosbach53694262010-11-18 01:15:56 +00001418def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001419 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001420 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001421
Jim Grosbach53694262010-11-18 01:15:56 +00001422def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001423 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001424 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001425}
Chris Lattner13c63102008-01-06 05:55:01 +00001426let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001427def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001428 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001429
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001430def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001431 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001432 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001433
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001434def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001435 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001436}
Evan Cheng12c3a532008-11-06 17:48:05 +00001437} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001438
Evan Chenge07715c2009-06-23 05:25:29 +00001439
1440// LEApcrel - Load a pc-relative address into a register without offending the
1441// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001442let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001443// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001444// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1445// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001446def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001447 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001448 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001449 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001450 let Inst{27-25} = 0b001;
1451 let Inst{20} = 0;
1452 let Inst{19-16} = 0b1111;
1453 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001454 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001455}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001456def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001457 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001458
1459def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1460 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001461 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001462
Evan Chenga8e29892007-01-19 07:51:42 +00001463//===----------------------------------------------------------------------===//
1464// Control Flow Instructions.
1465//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001466
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001467let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1468 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001469 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001470 "bx", "\tlr", [(ARMretflag)]>,
1471 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001472 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001473 }
1474
1475 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001476 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001477 "mov", "\tpc, lr", [(ARMretflag)]>,
1478 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001479 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001480 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001481}
Rafael Espindola27185192006-09-29 21:20:16 +00001482
Bob Wilson04ea6e52009-10-28 00:37:03 +00001483// Indirect branches
1484let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001485 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001486 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001487 [(brind GPR:$dst)]>,
1488 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001489 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001490 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001491 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001492 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001493
Jim Grosbachd447ac62011-07-13 20:21:31 +00001494 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1495 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001496 Requires<[IsARM, HasV4T]> {
1497 bits<4> dst;
1498 let Inst{27-4} = 0b000100101111111111110001;
1499 let Inst{3-0} = dst;
1500 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001501}
1502
Evan Cheng1e0eab12010-11-29 22:43:27 +00001503// All calls clobber the non-callee saved registers. SP is marked as
1504// a use to prevent stack-pointer assignments that appear immediately
1505// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001506let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001507 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001508 // FIXME: Do we really need a non-predicated version? If so, it should
1509 // at least be a pseudo instruction expanding to the predicated version
1510 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001511 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001512 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001513 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001514 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001515 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001516 Requires<[IsARM, IsNotDarwin]> {
1517 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001518 bits<24> func;
1519 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001520 }
Evan Cheng277f0742007-06-19 21:05:09 +00001521
Jason W Kim685c3502011-02-04 19:47:15 +00001522 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001523 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001524 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001525 Requires<[IsARM, IsNotDarwin]> {
1526 bits<24> func;
1527 let Inst{23-0} = func;
1528 }
Evan Cheng277f0742007-06-19 21:05:09 +00001529
Evan Chenga8e29892007-01-19 07:51:42 +00001530 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001531 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001532 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001533 [(ARMcall GPR:$func)]>,
1534 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001535 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001536 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001537 let Inst{3-0} = func;
1538 }
1539
1540 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1541 IIC_Br, "blx", "\t$func",
1542 [(ARMcall_pred GPR:$func)]>,
1543 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1544 bits<4> func;
1545 let Inst{27-4} = 0b000100101111111111110011;
1546 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001547 }
1548
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001549 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001550 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001551 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001552 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001553 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001554
1555 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001556 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001557 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001558 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001559}
1560
David Goodwin1a8f36e2009-08-12 18:31:53 +00001561let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001562 // On Darwin R9 is call-clobbered.
1563 // R7 is marked as a use to prevent frame-pointer assignments from being
1564 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001565 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001566 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001567 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001568 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001569 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1570 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001571
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001572 def BLr9_pred : ARMPseudoExpand<(outs),
1573 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001574 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001575 [(ARMcall_pred tglobaladdr:$func)],
1576 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001577 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001578
1579 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001580 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001581 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001582 [(ARMcall GPR:$func)],
1583 (BLX GPR:$func)>,
1584 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001585
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001586 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001587 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001588 [(ARMcall_pred GPR:$func)],
1589 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001590 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001591
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001592 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001593 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001594 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001595 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001596 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001597
1598 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001599 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001600 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001601 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001602}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001603
David Goodwin1a8f36e2009-08-12 18:31:53 +00001604let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001605 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1606 // a two-value operand where a dag node expects two operands. :(
1607 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1608 IIC_Br, "b", "\t$target",
1609 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1610 bits<24> target;
1611 let Inst{23-0} = target;
1612 }
1613
Evan Chengaeafca02007-05-16 07:45:54 +00001614 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001615 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001616 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001617 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1618 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001619 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001620 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001621 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001622
Jim Grosbach2dc77682010-11-29 18:37:44 +00001623 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1624 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001625 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001626 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001627 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001628 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1629 // into i12 and rs suffixed versions.
1630 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001631 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001632 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001633 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001634 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001635 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001636 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001637 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001638 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001639 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001640 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001641 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001642
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001643}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001644
Jim Grosbachcf121c32011-07-28 21:57:55 +00001645// BLX (immediate)
Johnny Chen8901e6f2011-03-31 17:53:50 +00001646def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00001647 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00001648 Requires<[IsARM, HasV5T]> {
1649 let Inst{31-25} = 0b1111101;
1650 bits<25> target;
1651 let Inst{23-0} = target{24-1};
1652 let Inst{24} = target{0};
1653}
1654
Jim Grosbach898e7e22011-07-13 20:25:01 +00001655// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001656def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001657 [/* pattern left blank */]> {
1658 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001659 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001660 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001661 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001662 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001663}
1664
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001665// Tail calls.
1666
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001667let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1668 // Darwin versions.
1669 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1670 Uses = [SP] in {
1671 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1672 IIC_Br, []>, Requires<[IsDarwin]>;
1673
1674 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1675 IIC_Br, []>, Requires<[IsDarwin]>;
1676
Jim Grosbach245f5e82011-07-08 18:50:22 +00001677 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001678 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001679 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1680 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001681
Jim Grosbach245f5e82011-07-08 18:50:22 +00001682 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001683 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001684 (BX GPR:$dst)>,
1685 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001686
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001687 }
1688
1689 // Non-Darwin versions (the difference is R9).
1690 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1691 Uses = [SP] in {
1692 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1693 IIC_Br, []>, Requires<[IsNotDarwin]>;
1694
1695 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1696 IIC_Br, []>, Requires<[IsNotDarwin]>;
1697
Jim Grosbach245f5e82011-07-08 18:50:22 +00001698 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001699 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001700 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1701 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001702
Jim Grosbach245f5e82011-07-08 18:50:22 +00001703 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001704 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001705 (BX GPR:$dst)>,
1706 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001707 }
1708}
1709
1710
1711
1712
1713
Johnny Chen0296f3e2010-02-16 21:59:54 +00001714// Secure Monitor Call is a system instruction -- for disassembly only
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00001715def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1716 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001717 bits<4> opt;
1718 let Inst{23-4} = 0b01100000000000000111;
1719 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001720}
1721
Jim Grosbached838482011-07-26 16:24:27 +00001722// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00001723let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00001724def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001725 bits<24> svc;
1726 let Inst{23-0} = svc;
1727}
Johnny Chen85d5a892010-02-10 18:02:25 +00001728}
1729
Jim Grosbach5a287482011-07-29 17:51:39 +00001730// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00001731class SRSI<bit wb, string asm>
1732 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
1733 NoItinerary, asm, "", []> {
1734 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001735 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00001736 let Inst{27-25} = 0b100;
1737 let Inst{22} = 1;
1738 let Inst{21} = wb;
1739 let Inst{20} = 0;
1740 let Inst{19-16} = 0b1101; // SP
1741 let Inst{15-5} = 0b00000101000;
1742 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001743}
1744
Jim Grosbache1cf5902011-07-29 20:26:09 +00001745def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
1746 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00001747}
Jim Grosbache1cf5902011-07-29 20:26:09 +00001748def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
1749 let Inst{24-23} = 0;
1750}
1751def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
1752 let Inst{24-23} = 0b10;
1753}
1754def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
1755 let Inst{24-23} = 0b10;
1756}
1757def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
1758 let Inst{24-23} = 0b01;
1759}
1760def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
1761 let Inst{24-23} = 0b01;
1762}
1763def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
1764 let Inst{24-23} = 0b11;
1765}
1766def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
1767 let Inst{24-23} = 0b11;
1768}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001769
Jim Grosbach5a287482011-07-29 17:51:39 +00001770// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001771class RFEI<bit wb, string asm>
1772 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
1773 NoItinerary, asm, "", []> {
1774 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00001775 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001776 let Inst{27-25} = 0b100;
1777 let Inst{22} = 0;
1778 let Inst{21} = wb;
1779 let Inst{20} = 1;
1780 let Inst{19-16} = Rn;
1781 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00001782}
1783
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001784def RFEDA : RFEI<0, "rfeda\t$Rn"> {
1785 let Inst{24-23} = 0;
1786}
1787def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
1788 let Inst{24-23} = 0;
1789}
1790def RFEDB : RFEI<0, "rfedb\t$Rn"> {
1791 let Inst{24-23} = 0b10;
1792}
1793def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
1794 let Inst{24-23} = 0b10;
1795}
1796def RFEIA : RFEI<0, "rfeia\t$Rn"> {
1797 let Inst{24-23} = 0b01;
1798}
1799def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
1800 let Inst{24-23} = 0b01;
1801}
1802def RFEIB : RFEI<0, "rfeib\t$Rn"> {
1803 let Inst{24-23} = 0b11;
1804}
1805def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
1806 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00001807}
1808
Evan Chenga8e29892007-01-19 07:51:42 +00001809//===----------------------------------------------------------------------===//
1810// Load / store Instructions.
1811//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001812
Evan Chenga8e29892007-01-19 07:51:42 +00001813// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001814
1815
Evan Cheng7e2fe912010-10-28 06:47:08 +00001816defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001817 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001818defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001819 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001820defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001821 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001822defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001823 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001824
Evan Chengfa775d02007-03-19 07:20:03 +00001825// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001826let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1827 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001828def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001829 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1830 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001831 bits<4> Rt;
1832 bits<17> addr;
1833 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1834 let Inst{19-16} = 0b1111;
1835 let Inst{15-12} = Rt;
1836 let Inst{11-0} = addr{11-0}; // imm12
1837}
Evan Chengfa775d02007-03-19 07:20:03 +00001838
Evan Chenga8e29892007-01-19 07:51:42 +00001839// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001840def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001841 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1842 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001843
Evan Chenga8e29892007-01-19 07:51:42 +00001844// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001845def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001846 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1847 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001848
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001849def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001850 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1851 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001852
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001853let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001854// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001855def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1856 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001857 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001858 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001859}
Rafael Espindolac391d162006-10-23 20:34:27 +00001860
Evan Chenga8e29892007-01-19 07:51:42 +00001861// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001862multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001863 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1864 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001865 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1866 // {17-14} Rn
Owen Anderson793e7962011-07-26 20:54:26 +00001867 // {13} reg vs. imm
Jim Grosbach99f53d12010-11-15 20:47:07 +00001868 // {12} isAdd
1869 // {11-0} imm12/Rm
1870 bits<18> addr;
1871 let Inst{25} = addr{13};
1872 let Inst{23} = addr{12};
1873 let Inst{19-16} = addr{17-14};
1874 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00001875 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001876 }
Owen Anderson793e7962011-07-26 20:54:26 +00001877
1878 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1879 (ins GPR:$Rn, am2offset_reg:$offset),
1880 IndexModePost, LdFrm, itin,
1881 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1882 // {12} isAdd
1883 // {11-0} imm12/Rm
1884 bits<14> offset;
1885 bits<4> Rn;
1886 let Inst{25} = 1;
1887 let Inst{23} = offset{12};
1888 let Inst{19-16} = Rn;
1889 let Inst{11-0} = offset{11-0};
1890 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
1891 }
1892
1893 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1894 (ins GPR:$Rn, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001895 IndexModePost, LdFrm, itin,
1896 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001897 // {12} isAdd
1898 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001899 bits<14> offset;
1900 bits<4> Rn;
Owen Anderson793e7962011-07-26 20:54:26 +00001901 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001902 let Inst{23} = offset{12};
1903 let Inst{19-16} = Rn;
1904 let Inst{11-0} = offset{11-0};
Owen Anderson793e7962011-07-26 20:54:26 +00001905 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001906 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001907}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001908
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001909let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001910defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1911defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001912}
Rafael Espindola450856d2006-12-12 00:37:38 +00001913
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001914multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
Owen Andersonaa3402e2011-07-28 17:18:57 +00001915 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001916 (ins addrmode3:$addr), IndexModePre,
1917 LdMiscFrm, itin,
1918 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1919 bits<14> addr;
1920 let Inst{23} = addr{8}; // U bit
1921 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1922 let Inst{19-16} = addr{12-9}; // Rn
1923 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1924 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1925 }
Owen Andersonaa3402e2011-07-28 17:18:57 +00001926 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001927 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1928 LdMiscFrm, itin,
1929 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001930 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001931 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001932 let Inst{23} = offset{8}; // U bit
1933 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001934 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001935 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1936 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001937 }
1938}
Rafael Espindola4e307642006-09-08 16:59:47 +00001939
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001940let mayLoad = 1, neverHasSideEffects = 1 in {
1941defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1942defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1943defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001944let hasExtraDefRegAllocReq = 1 in {
Owen Andersonaa3402e2011-07-28 17:18:57 +00001945def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001946 (ins addrmode3:$addr), IndexModePre,
1947 LdMiscFrm, IIC_iLoad_d_ru,
1948 "ldrd", "\t$Rt, $Rt2, $addr!",
1949 "$addr.base = $Rn_wb", []> {
1950 bits<14> addr;
1951 let Inst{23} = addr{8}; // U bit
1952 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1953 let Inst{19-16} = addr{12-9}; // Rn
1954 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1955 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00001956 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001957}
Owen Andersonaa3402e2011-07-28 17:18:57 +00001958def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001959 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1960 LdMiscFrm, IIC_iLoad_d_ru,
1961 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1962 "$Rn = $Rn_wb", []> {
1963 bits<10> offset;
1964 bits<4> Rn;
1965 let Inst{23} = offset{8}; // U bit
1966 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1967 let Inst{19-16} = Rn;
1968 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1969 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00001970 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001971}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001972} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001973} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001974
Johnny Chenadb561d2010-02-18 03:27:42 +00001975// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001976let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001977def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1978 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1979 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1980 // {17-14} Rn
1981 // {13} 1 == Rm, 0 == imm12
1982 // {12} isAdd
1983 // {11-0} imm12/Rm
1984 bits<18> addr;
1985 let Inst{25} = addr{13};
1986 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001987 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001988 let Inst{19-16} = addr{17-14};
1989 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00001990 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001991}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001992def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1993 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1994 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1995 // {17-14} Rn
1996 // {13} 1 == Rm, 0 == imm12
1997 // {12} isAdd
1998 // {11-0} imm12/Rm
1999 bits<18> addr;
2000 let Inst{25} = addr{13};
2001 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002002 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002003 let Inst{19-16} = addr{17-14};
2004 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00002005 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00002006}
Owen Andersonaa3402e2011-07-28 17:18:57 +00002007def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002008 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
2009 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00002010 let Inst{21} = 1; // overwrite
2011}
Owen Andersonaa3402e2011-07-28 17:18:57 +00002012def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002013 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
2014 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00002015 let Inst{21} = 1; // overwrite
2016}
Owen Andersonaa3402e2011-07-28 17:18:57 +00002017def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002018 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
2019 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002020 let Inst{21} = 1; // overwrite
2021}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002022}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002023
Evan Chenga8e29892007-01-19 07:51:42 +00002024// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002025
2026// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002027def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002028 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2029 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002030
Evan Chenga8e29892007-01-19 07:51:42 +00002031// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002032let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2033def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002034 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002035 "strd", "\t$Rt, $src2, $addr", []>,
2036 Requires<[IsARM, HasV5TE]> {
2037 let Inst{21} = 0;
2038}
Evan Chenga8e29892007-01-19 07:51:42 +00002039
2040// Indexed stores
Owen Anderson793e7962011-07-26 20:54:26 +00002041def STR_PRE_REG : AI2stridx_reg<0, 1, (outs GPR:$Rn_wb),
2042 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002043 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002044 "str", "\t$Rt, [$Rn, $offset]!",
2045 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002046 [(set GPR:$Rn_wb,
Owen Anderson793e7962011-07-26 20:54:26 +00002047 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2048def STR_PRE_IMM : AI2stridx_imm<0, 1, (outs GPR:$Rn_wb),
2049 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2050 IndexModePre, StFrm, IIC_iStore_ru,
2051 "str", "\t$Rt, [$Rn, $offset]!",
2052 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2053 [(set GPR:$Rn_wb,
2054 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002055
Owen Anderson793e7962011-07-26 20:54:26 +00002056
2057
2058def STR_POST_REG : AI2stridx_reg<0, 0, (outs GPR:$Rn_wb),
2059 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002060 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002061 "str", "\t$Rt, [$Rn], $offset",
2062 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002063 [(set GPR:$Rn_wb,
Owen Anderson793e7962011-07-26 20:54:26 +00002064 (post_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2065def STR_POST_IMM : AI2stridx_imm<0, 0, (outs GPR:$Rn_wb),
2066 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2067 IndexModePost, StFrm, IIC_iStore_ru,
2068 "str", "\t$Rt, [$Rn], $offset",
2069 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2070 [(set GPR:$Rn_wb,
2071 (post_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002072
Owen Anderson793e7962011-07-26 20:54:26 +00002073
2074def STRB_PRE_REG : AI2stridx_reg<1, 1, (outs GPR:$Rn_wb),
2075 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbacha1b41752010-11-19 22:06:57 +00002076 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002077 "strb", "\t$Rt, [$Rn, $offset]!",
2078 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002079 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
Owen Anderson793e7962011-07-26 20:54:26 +00002080 GPR:$Rn, am2offset_reg:$offset))]>;
2081def STRB_PRE_IMM : AI2stridx_imm<1, 1, (outs GPR:$Rn_wb),
2082 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2083 IndexModePre, StFrm, IIC_iStore_bh_ru,
2084 "strb", "\t$Rt, [$Rn, $offset]!",
2085 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2086 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
2087 GPR:$Rn, am2offset_imm:$offset))]>;
2088
2089def STRB_POST_REG: AI2stridx_reg<1, 0, (outs GPR:$Rn_wb),
2090 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbacha1b41752010-11-19 22:06:57 +00002091 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002092 "strb", "\t$Rt, [$Rn], $offset",
2093 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002094 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
Owen Anderson793e7962011-07-26 20:54:26 +00002095 GPR:$Rn, am2offset_reg:$offset))]>;
2096def STRB_POST_IMM: AI2stridx_imm<1, 0, (outs GPR:$Rn_wb),
2097 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2098 IndexModePost, StFrm, IIC_iStore_bh_ru,
2099 "strb", "\t$Rt, [$Rn], $offset",
2100 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2101 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
2102 GPR:$Rn, am2offset_imm:$offset))]>;
2103
Jim Grosbacha1b41752010-11-19 22:06:57 +00002104
Jim Grosbach2dc77682010-11-29 18:37:44 +00002105def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2106 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2107 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002108 "strh", "\t$Rt, [$Rn, $offset]!",
2109 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002110 [(set GPR:$Rn_wb,
2111 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002112
Jim Grosbach2dc77682010-11-29 18:37:44 +00002113def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2114 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2115 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002116 "strh", "\t$Rt, [$Rn], $offset",
2117 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002118 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2119 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002120
Johnny Chen39a4bb32010-02-18 22:31:18 +00002121// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002122let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00002123def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
2124 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002125 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002126 "strd", "\t$src1, $src2, [$base, $offset]!",
Owen Anderson8313b482011-07-28 17:53:25 +00002127 "$base = $base_wb", []> {
2128 bits<4> src1;
2129 bits<4> base;
2130 bits<10> offset;
2131 let Inst{23} = offset{8}; // U bit
2132 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2133 let Inst{19-16} = base;
2134 let Inst{15-12} = src1;
2135 let Inst{11-8} = offset{7-4};
2136 let Inst{3-0} = offset{3-0};
2137
2138 let DecoderMethod = "DecodeAddrMode3Instruction";
2139}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002140
2141// For disassembly only
2142def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
2143 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002144 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002145 "strd", "\t$src1, $src2, [$base], $offset",
Owen Anderson8313b482011-07-28 17:53:25 +00002146 "$base = $base_wb", []> {
2147 bits<4> src1;
2148 bits<4> base;
2149 bits<10> offset;
2150 let Inst{23} = offset{8}; // U bit
2151 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2152 let Inst{19-16} = base;
2153 let Inst{15-12} = src1;
2154 let Inst{11-8} = offset{7-4};
2155 let Inst{3-0} = offset{3-0};
2156
2157 let DecoderMethod = "DecodeAddrMode3Instruction";
2158}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002159} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002160
Johnny Chenad4df4c2010-03-01 19:22:00 +00002161// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002162
Owen Anderson06470312011-07-27 20:29:48 +00002163def STRTr : AI2stridxT<0, 0, (outs GPR:$Rn_wb),
2164 (ins GPR:$Rt, ldst_so_reg:$addr),
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002165 IndexModePost, StFrm, IIC_iStore_ru,
2166 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002167 [/* For disassembly only; pattern left blank */]> {
Owen Anderson06470312011-07-27 20:29:48 +00002168 let Inst{25} = 1;
2169 let Inst{21} = 1; // overwrite
2170 let Inst{4} = 0;
2171 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
2172}
2173
2174def STRTi : AI2stridxT<0, 0, (outs GPR:$Rn_wb),
2175 (ins GPR:$Rt, addrmode_imm12:$addr),
2176 IndexModePost, StFrm, IIC_iStore_ru,
2177 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2178 [/* For disassembly only; pattern left blank */]> {
2179 let Inst{25} = 0;
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002180 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002181 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002182}
2183
Owen Anderson06470312011-07-27 20:29:48 +00002184
2185def STRBTr : AI2stridxT<1, 0, (outs GPR:$Rn_wb),
2186 (ins GPR:$Rt, ldst_so_reg:$addr),
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002187 IndexModePost, StFrm, IIC_iStore_bh_ru,
2188 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2189 [/* For disassembly only; pattern left blank */]> {
Owen Anderson06470312011-07-27 20:29:48 +00002190 let Inst{25} = 1;
2191 let Inst{21} = 1; // overwrite
2192 let Inst{4} = 0;
2193 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
2194}
2195
2196def STRBTi : AI2stridxT<1, 0, (outs GPR:$Rn_wb),
2197 (ins GPR:$Rt, addrmode_imm12:$addr),
2198 IndexModePost, StFrm, IIC_iStore_bh_ru,
2199 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2200 [/* For disassembly only; pattern left blank */]> {
2201 let Inst{25} = 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002202 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002203 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002204}
2205
Owen Anderson06470312011-07-27 20:29:48 +00002206
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002207def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002208 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002209 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00002210 [/* For disassembly only; pattern left blank */]> {
2211 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002212 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00002213}
2214
Evan Chenga8e29892007-01-19 07:51:42 +00002215//===----------------------------------------------------------------------===//
2216// Load / store multiple Instructions.
2217//
2218
Bill Wendling6c470b82010-11-13 09:09:38 +00002219multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2220 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002221 // IA is the default, so no need for an explicit suffix on the
2222 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002223 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002224 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2225 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002226 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002227 let Inst{24-23} = 0b01; // Increment After
2228 let Inst{21} = 0; // No writeback
2229 let Inst{20} = L_bit;
2230 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002231 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002232 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2233 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002234 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002235 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002236 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002237 let Inst{20} = L_bit;
2238 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002239 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002240 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2241 IndexModeNone, f, itin,
2242 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2243 let Inst{24-23} = 0b00; // Decrement After
2244 let Inst{21} = 0; // No writeback
2245 let Inst{20} = L_bit;
2246 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002247 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002248 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2249 IndexModeUpd, f, itin_upd,
2250 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2251 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002252 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002253 let Inst{20} = L_bit;
2254 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002255 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002256 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2257 IndexModeNone, f, itin,
2258 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2259 let Inst{24-23} = 0b10; // Decrement Before
2260 let Inst{21} = 0; // No writeback
2261 let Inst{20} = L_bit;
2262 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002263 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002264 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2265 IndexModeUpd, f, itin_upd,
2266 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2267 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002268 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002269 let Inst{20} = L_bit;
2270 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002271 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002272 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2273 IndexModeNone, f, itin,
2274 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2275 let Inst{24-23} = 0b11; // Increment Before
2276 let Inst{21} = 0; // No writeback
2277 let Inst{20} = L_bit;
2278 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002279 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002280 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2281 IndexModeUpd, f, itin_upd,
2282 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2283 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002284 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002285 let Inst{20} = L_bit;
2286 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002287}
Bill Wendling6c470b82010-11-13 09:09:38 +00002288
Bill Wendlingc93989a2010-11-13 11:20:05 +00002289let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002290
2291let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2292defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2293
2294let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2295defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2296
2297} // neverHasSideEffects
2298
Bill Wendling73fe34a2010-11-16 01:16:36 +00002299// FIXME: remove when we have a way to marking a MI with these properties.
2300// FIXME: Should pc be an implicit operand like PICADD, etc?
2301let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2302 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002303def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2304 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002305 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002306 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002307 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002308
Evan Chenga8e29892007-01-19 07:51:42 +00002309//===----------------------------------------------------------------------===//
2310// Move Instructions.
2311//
2312
Evan Chengcd799b92009-06-12 20:46:18 +00002313let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002314def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2315 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2316 bits<4> Rd;
2317 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002318
Johnny Chen103bf952011-04-01 23:30:25 +00002319 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002320 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002321 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002322 let Inst{3-0} = Rm;
2323 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002324}
2325
Dale Johannesen38d5f042010-06-15 22:24:08 +00002326// A version for the smaller set of tail call registers.
2327let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002328def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002329 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2330 bits<4> Rd;
2331 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002332
Dale Johannesen38d5f042010-06-15 22:24:08 +00002333 let Inst{11-4} = 0b00000000;
2334 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002335 let Inst{3-0} = Rm;
2336 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002337}
2338
Owen Anderson152d4a42011-07-21 23:38:37 +00002339def MOVsr : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_reg:$src),
2340 DPSoRegRegFrm, IIC_iMOVsr,
2341 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_reg:$src)]>,
Evan Chengf40deed2010-10-27 23:41:30 +00002342 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002343 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002344 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002345 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002346 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002347 let Inst{11-8} = src{11-8};
2348 let Inst{7} = 0;
2349 let Inst{6-5} = src{6-5};
2350 let Inst{4} = 1;
2351 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002352 let Inst{25} = 0;
2353}
Evan Chenga2515702007-03-19 07:09:02 +00002354
Owen Anderson152d4a42011-07-21 23:38:37 +00002355def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2356 DPSoRegImmFrm, IIC_iMOVsr,
2357 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2358 UnaryDP {
2359 bits<4> Rd;
2360 bits<12> src;
2361 let Inst{15-12} = Rd;
2362 let Inst{19-16} = 0b0000;
2363 let Inst{11-5} = src{11-5};
2364 let Inst{4} = 0;
2365 let Inst{3-0} = src{3-0};
2366 let Inst{25} = 0;
2367}
2368
2369
2370
Evan Chengc4af4632010-11-17 20:13:28 +00002371let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002372def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2373 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002374 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002375 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002376 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002377 let Inst{15-12} = Rd;
2378 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002379 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002380}
2381
Evan Chengc4af4632010-11-17 20:13:28 +00002382let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002383def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002384 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002385 "movw", "\t$Rd, $imm",
2386 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002387 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002388 bits<4> Rd;
2389 bits<16> imm;
2390 let Inst{15-12} = Rd;
2391 let Inst{11-0} = imm{11-0};
2392 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002393 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002394 let Inst{25} = 1;
2395}
2396
Jim Grosbachffa32252011-07-19 19:13:28 +00002397def : InstAlias<"mov${p} $Rd, $imm",
2398 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2399 Requires<[IsARM]>;
2400
Evan Cheng53519f02011-01-21 18:55:51 +00002401def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2402 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002403
2404let Constraints = "$src = $Rd" in {
Jim Grosbachffa32252011-07-19 19:13:28 +00002405def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002406 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002407 "movt", "\t$Rd, $imm",
2408 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002409 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002410 lo16AllZero:$imm))]>, UnaryDP,
2411 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002412 bits<4> Rd;
2413 bits<16> imm;
2414 let Inst{15-12} = Rd;
2415 let Inst{11-0} = imm{11-0};
2416 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002417 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002418 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002419}
Evan Cheng13ab0202007-07-10 18:08:01 +00002420
Evan Cheng53519f02011-01-21 18:55:51 +00002421def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2422 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002423
2424} // Constraints
2425
Evan Cheng20956592009-10-21 08:15:52 +00002426def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2427 Requires<[IsARM, HasV6T2]>;
2428
David Goodwinca01a8d2009-09-01 18:32:09 +00002429let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002430def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002431 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2432 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002433
2434// These aren't really mov instructions, but we have to define them this way
2435// due to flag operands.
2436
Evan Cheng071a2792007-09-11 19:55:27 +00002437let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002438def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002439 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2440 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002441def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002442 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2443 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002444}
Evan Chenga8e29892007-01-19 07:51:42 +00002445
Evan Chenga8e29892007-01-19 07:51:42 +00002446//===----------------------------------------------------------------------===//
2447// Extend Instructions.
2448//
2449
2450// Sign extenders
2451
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002452def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002453 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002454def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002455 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002456
Jim Grosbach70327412011-07-27 17:48:13 +00002457def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002458 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002459def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002460 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002461
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002462def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002463
Jim Grosbach70327412011-07-27 17:48:13 +00002464def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002465
2466// Zero extenders
2467
2468let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002469def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00002470 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002471def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00002472 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002473def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00002474 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002475
Jim Grosbach542f6422010-07-28 23:25:44 +00002476// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2477// The transformation should probably be done as a combiner action
2478// instead so we can include a check for masking back in the upper
2479// eight bits of the source into the lower eight bits of the result.
2480//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00002481// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002482def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002483 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002484
Jim Grosbach70327412011-07-27 17:48:13 +00002485def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002486 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002487def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002488 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002489}
2490
Evan Chenga8e29892007-01-19 07:51:42 +00002491// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00002492def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002493
Evan Chenga8e29892007-01-19 07:51:42 +00002494
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002495def SBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002496 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002497 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002498 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002499 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002500 bits<4> Rd;
2501 bits<4> Rn;
2502 bits<5> lsb;
2503 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002504 let Inst{27-21} = 0b0111101;
2505 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002506 let Inst{20-16} = width;
2507 let Inst{15-12} = Rd;
2508 let Inst{11-7} = lsb;
2509 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002510}
2511
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002512def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002513 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002514 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002515 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002516 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002517 bits<4> Rd;
2518 bits<4> Rn;
2519 bits<5> lsb;
2520 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002521 let Inst{27-21} = 0b0111111;
2522 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002523 let Inst{20-16} = width;
2524 let Inst{15-12} = Rd;
2525 let Inst{11-7} = lsb;
2526 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002527}
2528
Evan Chenga8e29892007-01-19 07:51:42 +00002529//===----------------------------------------------------------------------===//
2530// Arithmetic Instructions.
2531//
2532
Jim Grosbach26421962008-10-14 20:36:24 +00002533defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002534 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002535 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002536defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002537 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002538 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002539
Evan Chengc85e8322007-07-05 07:13:32 +00002540// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002541defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002542 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002543 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2544defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002545 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002546 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002547
Evan Cheng62674222009-06-25 23:34:10 +00002548defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002549 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2550 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002551defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002552 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2553 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002554
2555// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002556let usesCustomInserter = 1 in {
2557defm ADCS : AI1_adde_sube_s_irs<
2558 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2559defm SBCS : AI1_adde_sube_s_irs<
2560 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2561}
Evan Chenga8e29892007-01-19 07:51:42 +00002562
Jim Grosbach84760882010-10-15 18:42:41 +00002563def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2564 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2565 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2566 bits<4> Rd;
2567 bits<4> Rn;
2568 bits<12> imm;
2569 let Inst{25} = 1;
2570 let Inst{15-12} = Rd;
2571 let Inst{19-16} = Rn;
2572 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002573}
Evan Cheng13ab0202007-07-10 18:08:01 +00002574
Bob Wilsoncff71782010-08-05 18:23:43 +00002575// The reg/reg form is only defined for the disassembler; for codegen it is
2576// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002577def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2578 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002579 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002580 bits<4> Rd;
2581 bits<4> Rn;
2582 bits<4> Rm;
2583 let Inst{11-4} = 0b00000000;
2584 let Inst{25} = 0;
2585 let Inst{3-0} = Rm;
2586 let Inst{15-12} = Rd;
2587 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002588}
2589
Owen Anderson92a20222011-07-21 18:54:16 +00002590def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002591 DPSoRegImmFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002592 [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002593 bits<4> Rd;
2594 bits<4> Rn;
2595 bits<12> shift;
2596 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002597 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002598 let Inst{15-12} = Rd;
2599 let Inst{11-5} = shift{11-5};
2600 let Inst{4} = 0;
2601 let Inst{3-0} = shift{3-0};
2602}
2603
2604def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002605 DPSoRegRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002606 [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> {
2607 bits<4> Rd;
2608 bits<4> Rn;
2609 bits<12> shift;
2610 let Inst{25} = 0;
2611 let Inst{19-16} = Rn;
2612 let Inst{15-12} = Rd;
2613 let Inst{11-8} = shift{11-8};
2614 let Inst{7} = 0;
2615 let Inst{6-5} = shift{6-5};
2616 let Inst{4} = 1;
2617 let Inst{3-0} = shift{3-0};
Bob Wilson7e053bb2009-10-26 22:34:44 +00002618}
Evan Chengc85e8322007-07-05 07:13:32 +00002619
2620// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002621// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2622let usesCustomInserter = 1 in {
2623def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002624 4, IIC_iALUi,
Owen Andersonb48c7912011-04-05 23:55:28 +00002625 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2626def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00002627 4, IIC_iALUr,
Owen Andersonb48c7912011-04-05 23:55:28 +00002628 [/* For disassembly only; pattern left blank */]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002629def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002630 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002631 [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>;
2632def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2633 4, IIC_iALUsr,
2634 [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002635}
Evan Chengc85e8322007-07-05 07:13:32 +00002636
Evan Cheng62674222009-06-25 23:34:10 +00002637let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002638def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2639 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2640 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002641 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002642 bits<4> Rd;
2643 bits<4> Rn;
2644 bits<12> imm;
2645 let Inst{25} = 1;
2646 let Inst{15-12} = Rd;
2647 let Inst{19-16} = Rn;
2648 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002649}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002650// The reg/reg form is only defined for the disassembler; for codegen it is
2651// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002652def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2653 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002654 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002655 bits<4> Rd;
2656 bits<4> Rn;
2657 bits<4> Rm;
2658 let Inst{11-4} = 0b00000000;
2659 let Inst{25} = 0;
2660 let Inst{3-0} = Rm;
2661 let Inst{15-12} = Rd;
2662 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002663}
Owen Anderson92a20222011-07-21 18:54:16 +00002664def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002665 DPSoRegImmFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002666 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002667 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002668 bits<4> Rd;
2669 bits<4> Rn;
2670 bits<12> shift;
2671 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002672 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002673 let Inst{15-12} = Rd;
2674 let Inst{11-5} = shift{11-5};
2675 let Inst{4} = 0;
2676 let Inst{3-0} = shift{3-0};
2677}
2678def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002679 DPSoRegRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002680 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>,
2681 Requires<[IsARM]> {
2682 bits<4> Rd;
2683 bits<4> Rn;
2684 bits<12> shift;
2685 let Inst{25} = 0;
2686 let Inst{19-16} = Rn;
2687 let Inst{15-12} = Rd;
2688 let Inst{11-8} = shift{11-8};
2689 let Inst{7} = 0;
2690 let Inst{6-5} = shift{6-5};
2691 let Inst{4} = 1;
2692 let Inst{3-0} = shift{3-0};
Bob Wilsondda95832009-10-26 22:59:12 +00002693}
Evan Cheng62674222009-06-25 23:34:10 +00002694}
2695
Owen Anderson92a20222011-07-21 18:54:16 +00002696
Owen Andersonb48c7912011-04-05 23:55:28 +00002697// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2698let usesCustomInserter = 1, Uses = [CPSR] in {
2699def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002700 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002701 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002702def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002703 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002704 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>;
2705def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2706 4, IIC_iALUsr,
2707 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002708}
Evan Cheng2c614c52007-06-06 10:17:05 +00002709
Evan Chenga8e29892007-01-19 07:51:42 +00002710// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002711// The assume-no-carry-in form uses the negation of the input since add/sub
2712// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2713// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2714// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002715def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2716 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002717def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2718 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2719// The with-carry-in form matches bitwise not instead of the negation.
2720// Effectively, the inverse interpretation of the carry flag already accounts
2721// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002722def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002723 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002724def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2725 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002726
2727// Note: These are implemented in C++ code, because they have to generate
2728// ADD/SUBrs instructions, which use a complex pattern that a xform function
2729// cannot produce.
2730// (mul X, 2^n+1) -> (add (X << n), X)
2731// (mul X, 2^n-1) -> (rsb X, (X << n))
2732
Jim Grosbach7931df32011-07-22 18:06:01 +00002733// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00002734// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002735class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00002736 list<dag> pattern = [],
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002737 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2738 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002739 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002740 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002741 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002742 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002743 let Inst{11-4} = op11_4;
2744 let Inst{19-16} = Rn;
2745 let Inst{15-12} = Rd;
2746 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002747}
2748
Jim Grosbach7931df32011-07-22 18:06:01 +00002749// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002750
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002751def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002752 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2753 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002754def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002755 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2756 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2757def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2758 "\t$Rd, $Rm, $Rn">;
2759def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2760 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002761
2762def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2763def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2764def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2765def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2766def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2767def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2768def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2769def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2770def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2771def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2772def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2773def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002774
Jim Grosbach7931df32011-07-22 18:06:01 +00002775// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002776
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002777def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2778def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2779def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2780def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2781def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2782def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2783def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2784def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2785def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2786def USAX : AAI<0b01100101, 0b11110101, "usax">;
2787def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2788def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002789
Jim Grosbach7931df32011-07-22 18:06:01 +00002790// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002791
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002792def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2793def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2794def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2795def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2796def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2797def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2798def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2799def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2800def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2801def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2802def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2803def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002804
Johnny Chenadc77332010-02-26 22:04:29 +00002805// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002806
Jim Grosbach70987fb2010-10-18 23:35:38 +00002807def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002808 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002809 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002810 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002811 bits<4> Rd;
2812 bits<4> Rn;
2813 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002814 let Inst{27-20} = 0b01111000;
2815 let Inst{15-12} = 0b1111;
2816 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002817 let Inst{19-16} = Rd;
2818 let Inst{11-8} = Rm;
2819 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002820}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002821def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002822 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002823 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002824 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002825 bits<4> Rd;
2826 bits<4> Rn;
2827 bits<4> Rm;
2828 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002829 let Inst{27-20} = 0b01111000;
2830 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002831 let Inst{19-16} = Rd;
2832 let Inst{15-12} = Ra;
2833 let Inst{11-8} = Rm;
2834 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002835}
2836
2837// Signed/Unsigned saturate -- for disassembly only
2838
Jim Grosbach580f4a92011-07-25 22:20:28 +00002839def SSAT : AI<(outs GPR:$Rd), (ins imm1_32:$sat_imm, GPR:$Rn, shift_imm:$sh),
2840 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002841 bits<4> Rd;
2842 bits<5> sat_imm;
2843 bits<4> Rn;
2844 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002845 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002846 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002847 let Inst{20-16} = sat_imm;
2848 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002849 let Inst{11-7} = sh{4-0};
2850 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00002851 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002852}
2853
Jim Grosbachf4943352011-07-25 23:09:14 +00002854def SSAT16 : AI<(outs GPR:$Rd), (ins imm1_16:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00002855 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002856 bits<4> Rd;
2857 bits<4> sat_imm;
2858 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002859 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002860 let Inst{11-4} = 0b11110011;
2861 let Inst{15-12} = Rd;
2862 let Inst{19-16} = sat_imm;
2863 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002864}
2865
Jim Grosbachaddec772011-07-27 22:34:17 +00002866def USAT : AI<(outs GPR:$Rd), (ins imm0_31:$sat_imm, GPR:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00002867 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002868 bits<4> Rd;
2869 bits<5> sat_imm;
2870 bits<4> Rn;
2871 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002872 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002873 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002874 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002875 let Inst{11-7} = sh{4-0};
2876 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00002877 let Inst{20-16} = sat_imm;
2878 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002879}
2880
Jim Grosbachaddec772011-07-27 22:34:17 +00002881def USAT16 : AI<(outs GPR:$Rd), (ins imm0_15:$sat_imm, GPR:$a), SatFrm,
Jim Grosbach70987fb2010-10-18 23:35:38 +00002882 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002883 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002884 bits<4> Rd;
2885 bits<4> sat_imm;
2886 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002887 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002888 let Inst{11-4} = 0b11110011;
2889 let Inst{15-12} = Rd;
2890 let Inst{19-16} = sat_imm;
2891 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002892}
Evan Chenga8e29892007-01-19 07:51:42 +00002893
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002894def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2895def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002896
Evan Chenga8e29892007-01-19 07:51:42 +00002897//===----------------------------------------------------------------------===//
2898// Bitwise Instructions.
2899//
2900
Jim Grosbach26421962008-10-14 20:36:24 +00002901defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002902 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002903 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002904defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002905 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002906 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002907defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002908 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002909 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002910defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002911 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002912 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00002913
Jim Grosbachc29769b2011-07-28 19:46:12 +00002914// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
2915// like in the actual instruction encoding. The complexity of mapping the mask
2916// to the lsb/msb pair should be handled by ISel, not encapsulated in the
2917// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00002918def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002919 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002920 "bfc", "\t$Rd, $imm", "$src = $Rd",
2921 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002922 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002923 bits<4> Rd;
2924 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002925 let Inst{27-21} = 0b0111110;
2926 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002927 let Inst{15-12} = Rd;
2928 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00002929 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002930}
2931
Johnny Chenb2503c02010-02-17 06:31:48 +00002932// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002933def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002934 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002935 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2936 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002937 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002938 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002939 bits<4> Rd;
2940 bits<4> Rn;
2941 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002942 let Inst{27-21} = 0b0111110;
2943 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002944 let Inst{15-12} = Rd;
2945 let Inst{11-7} = imm{4-0}; // lsb
2946 let Inst{20-16} = imm{9-5}; // width
2947 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002948}
2949
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002950// GNU as only supports this form of bfi (w/ 4 arguments)
2951let isAsmParserOnly = 1 in
2952def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2953 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002954 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002955 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2956 []>, Requires<[IsARM, HasV6T2]> {
2957 bits<4> Rd;
2958 bits<4> Rn;
2959 bits<5> lsb;
2960 bits<5> width;
2961 let Inst{27-21} = 0b0111110;
2962 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2963 let Inst{15-12} = Rd;
2964 let Inst{11-7} = lsb;
2965 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2966 let Inst{3-0} = Rn;
2967}
2968
Jim Grosbach36860462010-10-21 22:19:32 +00002969def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2970 "mvn", "\t$Rd, $Rm",
2971 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2972 bits<4> Rd;
2973 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002974 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002975 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002976 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002977 let Inst{15-12} = Rd;
2978 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002979}
Owen Anderson152d4a42011-07-21 23:38:37 +00002980def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach36860462010-10-21 22:19:32 +00002981 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002982 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00002983 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002984 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002985 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002986 let Inst{19-16} = 0b0000;
2987 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00002988 let Inst{11-5} = shift{11-5};
2989 let Inst{4} = 0;
2990 let Inst{3-0} = shift{3-0};
2991}
Owen Anderson152d4a42011-07-21 23:38:37 +00002992def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +00002993 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2994 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
2995 bits<4> Rd;
2996 bits<12> shift;
2997 let Inst{25} = 0;
2998 let Inst{19-16} = 0b0000;
2999 let Inst{15-12} = Rd;
3000 let Inst{11-8} = shift{11-8};
3001 let Inst{7} = 0;
3002 let Inst{6-5} = shift{6-5};
3003 let Inst{4} = 1;
3004 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003005}
Evan Chengc4af4632010-11-17 20:13:28 +00003006let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003007def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3008 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3009 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3010 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003011 bits<12> imm;
3012 let Inst{25} = 1;
3013 let Inst{19-16} = 0b0000;
3014 let Inst{15-12} = Rd;
3015 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003016}
Evan Chenga8e29892007-01-19 07:51:42 +00003017
3018def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3019 (BICri GPR:$src, so_imm_not:$imm)>;
3020
3021//===----------------------------------------------------------------------===//
3022// Multiply Instructions.
3023//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003024class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3025 string opc, string asm, list<dag> pattern>
3026 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3027 bits<4> Rd;
3028 bits<4> Rm;
3029 bits<4> Rn;
3030 let Inst{19-16} = Rd;
3031 let Inst{11-8} = Rm;
3032 let Inst{3-0} = Rn;
3033}
3034class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3035 string opc, string asm, list<dag> pattern>
3036 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3037 bits<4> RdLo;
3038 bits<4> RdHi;
3039 bits<4> Rm;
3040 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003041 let Inst{19-16} = RdHi;
3042 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003043 let Inst{11-8} = Rm;
3044 let Inst{3-0} = Rn;
3045}
Evan Chenga8e29892007-01-19 07:51:42 +00003046
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003047// FIXME: The v5 pseudos are only necessary for the additional Constraint
3048// property. Remove them when it's possible to add those properties
3049// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003050let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003051def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3052 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003053 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003054 Requires<[IsARM, HasV6]> {
3055 let Inst{15-12} = 0b0000;
3056}
Evan Chenga8e29892007-01-19 07:51:42 +00003057
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003058let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003059def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3060 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003061 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003062 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3063 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003064 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003065}
3066
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003067def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3068 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003069 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3070 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003071 bits<4> Ra;
3072 let Inst{15-12} = Ra;
3073}
Evan Chenga8e29892007-01-19 07:51:42 +00003074
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003075let Constraints = "@earlyclobber $Rd" in
3076def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3077 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003078 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003079 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3080 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3081 Requires<[IsARM, NoV6]>;
3082
Jim Grosbach65711012010-11-19 22:22:37 +00003083def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3084 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3085 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003086 Requires<[IsARM, HasV6T2]> {
3087 bits<4> Rd;
3088 bits<4> Rm;
3089 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003090 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003091 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003092 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003093 let Inst{11-8} = Rm;
3094 let Inst{3-0} = Rn;
3095}
Evan Chengedcbada2009-07-06 22:05:45 +00003096
Evan Chenga8e29892007-01-19 07:51:42 +00003097// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003098let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003099let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003100def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003101 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003102 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3103 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003104
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003105def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003106 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003107 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3108 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003109
3110let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3111def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3112 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003113 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003114 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3115 Requires<[IsARM, NoV6]>;
3116
3117def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3118 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003119 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003120 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3121 Requires<[IsARM, NoV6]>;
3122}
Evan Cheng8de898a2009-06-26 00:19:44 +00003123}
Evan Chenga8e29892007-01-19 07:51:42 +00003124
3125// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003126def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3127 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003128 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3129 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003130def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3131 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003132 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3133 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003134
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003135def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3136 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3137 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3138 Requires<[IsARM, HasV6]> {
3139 bits<4> RdLo;
3140 bits<4> RdHi;
3141 bits<4> Rm;
3142 bits<4> Rn;
3143 let Inst{19-16} = RdLo;
3144 let Inst{15-12} = RdHi;
3145 let Inst{11-8} = Rm;
3146 let Inst{3-0} = Rn;
3147}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003148
3149let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3150def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3151 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003152 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003153 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3154 Requires<[IsARM, NoV6]>;
3155def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3156 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003157 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003158 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3159 Requires<[IsARM, NoV6]>;
3160def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3161 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003162 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003163 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3164 Requires<[IsARM, NoV6]>;
3165}
3166
Evan Chengcd799b92009-06-12 20:46:18 +00003167} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003168
3169// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003170def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3171 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3172 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003173 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003174 let Inst{15-12} = 0b1111;
3175}
Evan Cheng13ab0202007-07-10 18:08:01 +00003176
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003177def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3178 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003179 [/* For disassembly only; pattern left blank */]>,
3180 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003181 let Inst{15-12} = 0b1111;
3182}
3183
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003184def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3185 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3186 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3187 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3188 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003189
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003190def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3191 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3192 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003193 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003194 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003195
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003196def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3197 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3198 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3199 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3200 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003201
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003202def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3203 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3204 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003205 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003206 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003207
Raul Herbster37fb5b12007-08-30 23:25:47 +00003208multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003209 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3210 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3211 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3212 (sext_inreg GPR:$Rm, i16)))]>,
3213 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003214
Jim Grosbach3870b752010-10-22 18:35:16 +00003215 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3216 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3217 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3218 (sra GPR:$Rm, (i32 16))))]>,
3219 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003220
Jim Grosbach3870b752010-10-22 18:35:16 +00003221 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3222 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3223 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3224 (sext_inreg GPR:$Rm, i16)))]>,
3225 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003226
Jim Grosbach3870b752010-10-22 18:35:16 +00003227 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3228 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3229 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3230 (sra GPR:$Rm, (i32 16))))]>,
3231 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003232
Jim Grosbach3870b752010-10-22 18:35:16 +00003233 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3234 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3235 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3236 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3237 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003238
Jim Grosbach3870b752010-10-22 18:35:16 +00003239 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3240 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3241 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3242 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3243 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003244}
3245
Raul Herbster37fb5b12007-08-30 23:25:47 +00003246
3247multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003248 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003249 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3250 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
3251 [(set GPR:$Rd, (add GPR:$Ra,
3252 (opnode (sext_inreg GPR:$Rn, i16),
3253 (sext_inreg GPR:$Rm, i16))))]>,
3254 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003255
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003256 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003257 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3258 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
3259 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
3260 (sra GPR:$Rm, (i32 16)))))]>,
3261 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003262
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003263 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003264 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3265 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
3266 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3267 (sext_inreg GPR:$Rm, i16))))]>,
3268 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003269
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003270 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003271 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3272 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
3273 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3274 (sra GPR:$Rm, (i32 16)))))]>,
3275 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003276
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003277 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003278 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3279 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
3280 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3281 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
3282 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003283
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003284 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003285 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3286 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
3287 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3288 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
3289 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00003290}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003291
Raul Herbster37fb5b12007-08-30 23:25:47 +00003292defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3293defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003294
Johnny Chen83498e52010-02-12 21:59:23 +00003295// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00003296def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
3297 (ins GPR:$Rn, GPR:$Rm),
3298 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003299 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003300 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003301
Jim Grosbach3870b752010-10-22 18:35:16 +00003302def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
3303 (ins GPR:$Rn, GPR:$Rm),
3304 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003305 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003306 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003307
Jim Grosbach3870b752010-10-22 18:35:16 +00003308def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
3309 (ins GPR:$Rn, GPR:$Rm),
3310 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003311 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003312 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003313
Jim Grosbach3870b752010-10-22 18:35:16 +00003314def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
3315 (ins GPR:$Rn, GPR:$Rm),
3316 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003317 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003318 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003319
Johnny Chen667d1272010-02-22 18:50:54 +00003320// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00003321class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3322 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003323 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003324 bits<4> Rn;
3325 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003326 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003327 let Inst{22} = long;
3328 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003329 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003330 let Inst{7} = 0;
3331 let Inst{6} = sub;
3332 let Inst{5} = swap;
3333 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003334 let Inst{3-0} = Rn;
3335}
3336class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3337 InstrItinClass itin, string opc, string asm>
3338 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3339 bits<4> Rd;
3340 let Inst{15-12} = 0b1111;
3341 let Inst{19-16} = Rd;
3342}
3343class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3344 InstrItinClass itin, string opc, string asm>
3345 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3346 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003347 bits<4> Rd;
3348 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003349 let Inst{15-12} = Ra;
3350}
3351class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3352 InstrItinClass itin, string opc, string asm>
3353 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3354 bits<4> RdLo;
3355 bits<4> RdHi;
3356 let Inst{19-16} = RdHi;
3357 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003358}
3359
3360multiclass AI_smld<bit sub, string opc> {
3361
Jim Grosbach385e1362010-10-22 19:15:30 +00003362 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3363 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003364
Jim Grosbach385e1362010-10-22 19:15:30 +00003365 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3366 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003367
Jim Grosbach385e1362010-10-22 19:15:30 +00003368 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3369 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3370 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003371
Jim Grosbach385e1362010-10-22 19:15:30 +00003372 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3373 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3374 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003375
3376}
3377
3378defm SMLA : AI_smld<0, "smla">;
3379defm SMLS : AI_smld<1, "smls">;
3380
Johnny Chen2ec5e492010-02-22 21:50:40 +00003381multiclass AI_sdml<bit sub, string opc> {
3382
Jim Grosbach385e1362010-10-22 19:15:30 +00003383 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3384 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3385 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3386 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003387}
3388
3389defm SMUA : AI_sdml<0, "smua">;
3390defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003391
Evan Chenga8e29892007-01-19 07:51:42 +00003392//===----------------------------------------------------------------------===//
3393// Misc. Arithmetic Instructions.
3394//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003395
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003396def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3397 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3398 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003399
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003400def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3401 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3402 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3403 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003404
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003405def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3406 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3407 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003408
Evan Cheng9568e5c2011-06-21 06:01:08 +00003409let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003410def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3411 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003412 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003413 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003414
Evan Cheng9568e5c2011-06-21 06:01:08 +00003415let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003416def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3417 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003418 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003419 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003420
Evan Chengf60ceac2011-06-15 17:17:48 +00003421def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3422 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3423 (REVSH GPR:$Rm)>;
3424
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003425def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003426 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3427 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003428 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003429 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003430 0xFFFF0000)))]>,
3431 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003432
Evan Chenga8e29892007-01-19 07:51:42 +00003433// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003434def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3435 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3436def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003437 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003438
Bob Wilsondc66eda2010-08-16 22:26:55 +00003439// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3440// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003441def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003442 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3443 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003444 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003445 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003446 0xFFFF)))]>,
3447 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003448
Evan Chenga8e29892007-01-19 07:51:42 +00003449// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3450// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003451def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003452 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003453def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003454 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003455 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003456
Evan Chenga8e29892007-01-19 07:51:42 +00003457//===----------------------------------------------------------------------===//
3458// Comparison Instructions...
3459//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003460
Jim Grosbach26421962008-10-14 20:36:24 +00003461defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003462 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003463 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003464
Jim Grosbach97a884d2010-12-07 20:41:06 +00003465// ARMcmpZ can re-use the above instruction definitions.
3466def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3467 (CMPri GPR:$src, so_imm:$imm)>;
3468def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3469 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003470def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3471 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3472def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3473 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003474
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003475// FIXME: We have to be careful when using the CMN instruction and comparison
3476// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003477// results:
3478//
3479// rsbs r1, r1, 0
3480// cmp r0, r1
3481// mov r0, #0
3482// it ls
3483// mov r0, #1
3484//
3485// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003486//
Bill Wendling6165e872010-08-26 18:33:51 +00003487// cmn r0, r1
3488// mov r0, #0
3489// it ls
3490// mov r0, #1
3491//
3492// However, the CMN gives the *opposite* result when r1 is 0. This is because
3493// the carry flag is set in the CMP case but not in the CMN case. In short, the
3494// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3495// value of r0 and the carry bit (because the "carry bit" parameter to
3496// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3497// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3498// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3499// parameter to AddWithCarry is defined as 0).
3500//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003501// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003502//
3503// x = 0
3504// ~x = 0xFFFF FFFF
3505// ~x + 1 = 0x1 0000 0000
3506// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3507//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003508// Therefore, we should disable CMN when comparing against zero, until we can
3509// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3510// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003511//
3512// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3513//
3514// This is related to <rdar://problem/7569620>.
3515//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003516//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3517// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003518
Evan Chenga8e29892007-01-19 07:51:42 +00003519// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003520defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003521 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003522 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003523defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003524 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003525 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003526
David Goodwinc0309b42009-06-29 15:33:01 +00003527defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003528 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003529 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003530
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003531//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3532// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003533
David Goodwinc0309b42009-06-29 15:33:01 +00003534def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003535 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003536
Evan Cheng218977b2010-07-13 19:27:42 +00003537// Pseudo i64 compares for some floating point compares.
3538let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3539 Defs = [CPSR] in {
3540def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003541 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003542 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003543 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3544
3545def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003546 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003547 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3548} // usesCustomInserter
3549
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003550
Evan Chenga8e29892007-01-19 07:51:42 +00003551// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003552// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003553// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003554let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003555def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003556 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003557 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3558 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003559def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3560 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003561 4, IIC_iCMOVsr,
Owen Anderson92a20222011-07-21 18:54:16 +00003562 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003563 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003564def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3565 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3566 4, IIC_iCMOVsr,
3567 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3568 RegConstraint<"$false = $Rd">;
3569
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003570
Evan Chengc4af4632010-11-17 20:13:28 +00003571let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003572def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003573 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003574 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003575 []>,
3576 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003577
Evan Chengc4af4632010-11-17 20:13:28 +00003578let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003579def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3580 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003581 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003582 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003583 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003584
Evan Cheng63f35442010-11-13 02:25:14 +00003585// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003586let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003587def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3588 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003589 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003590
Evan Chengc4af4632010-11-17 20:13:28 +00003591let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003592def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3593 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003594 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003595 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003596 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003597} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003598
Jim Grosbach3728e962009-12-10 00:11:09 +00003599//===----------------------------------------------------------------------===//
3600// Atomic operations intrinsics
3601//
3602
Jim Grosbach5f6c1332011-07-25 20:38:18 +00003603def MemBarrierOptOperand : AsmOperandClass {
3604 let Name = "MemBarrierOpt";
3605 let ParserMethod = "parseMemBarrierOptOperand";
3606}
Bob Wilsonf74a4292010-10-30 00:54:37 +00003607def memb_opt : Operand<i32> {
3608 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003609 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003610}
Jim Grosbach3728e962009-12-10 00:11:09 +00003611
Bob Wilsonf74a4292010-10-30 00:54:37 +00003612// memory barriers protect the atomic sequences
3613let hasSideEffects = 1 in {
3614def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3615 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3616 Requires<[IsARM, HasDB]> {
3617 bits<4> opt;
3618 let Inst{31-4} = 0xf57ff05;
3619 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003620}
Jim Grosbach3728e962009-12-10 00:11:09 +00003621}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003622
Bob Wilsonf74a4292010-10-30 00:54:37 +00003623def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003624 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003625 Requires<[IsARM, HasDB]> {
3626 bits<4> opt;
3627 let Inst{31-4} = 0xf57ff04;
3628 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003629}
3630
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003631// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00003632def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3633 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003634 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00003635 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00003636 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00003637 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003638}
3639
Jim Grosbach66869102009-12-11 18:52:41 +00003640let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003641 let Uses = [CPSR] in {
3642 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003643 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003644 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3645 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003646 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003647 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3648 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003649 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003650 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3651 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003652 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003653 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3654 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003655 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003656 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3657 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003658 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003659 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003660 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3661 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3662 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3663 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3664 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3665 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3666 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3667 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3668 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3669 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3670 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3671 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003672 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003673 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003674 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3675 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003676 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003677 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3678 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003679 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003680 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3681 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003682 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003683 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3684 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003685 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003686 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3687 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003688 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003689 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003690 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3691 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3692 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3693 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3694 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3695 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3696 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3697 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3698 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3699 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3700 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3701 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003702 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003703 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003704 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3705 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003706 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003707 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3708 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003709 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003710 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3711 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003712 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003713 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3714 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003715 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003716 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3717 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003718 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003719 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003720 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3721 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3722 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3723 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3724 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3725 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3726 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3727 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3728 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3729 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3730 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3731 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003732
3733 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003734 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003735 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3736 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003737 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003738 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3739 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003740 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003741 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3742
Jim Grosbache801dc42009-12-12 01:40:06 +00003743 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003744 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003745 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3746 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003747 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003748 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3749 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003750 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003751 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3752}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003753}
3754
3755let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003756def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3757 "ldrexb", "\t$Rt, $addr", []>;
3758def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3759 "ldrexh", "\t$Rt, $addr", []>;
3760def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3761 "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003762let hasExtraDefRegAllocReq = 1 in
3763 def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3764 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003765}
3766
Jim Grosbach86875a22010-10-29 19:58:57 +00003767let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003768def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3769 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3770def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3771 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3772def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3773 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003774}
3775
3776let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003777def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003778 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3779 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003780
Johnny Chenb9436272010-02-17 22:37:58 +00003781// Clear-Exclusive is for disassembly only.
3782def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3783 [/* For disassembly only; pattern left blank */]>,
3784 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003785 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003786}
3787
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00003788// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00003789let mayLoad = 1, mayStore = 1 in {
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00003790def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addrmode7:$addr), "swp", []>;
3791def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addrmode7:$addr), "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003792}
3793
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003794//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003795// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003796//
3797
Jim Grosbach83ab0702011-07-13 22:01:08 +00003798def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3799 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003800 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003801 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3802 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003803 bits<4> opc1;
3804 bits<4> CRn;
3805 bits<4> CRd;
3806 bits<4> cop;
3807 bits<3> opc2;
3808 bits<4> CRm;
3809
3810 let Inst{3-0} = CRm;
3811 let Inst{4} = 0;
3812 let Inst{7-5} = opc2;
3813 let Inst{11-8} = cop;
3814 let Inst{15-12} = CRd;
3815 let Inst{19-16} = CRn;
3816 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003817}
3818
Jim Grosbach83ab0702011-07-13 22:01:08 +00003819def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3820 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003821 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003822 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3823 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003824 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003825 bits<4> opc1;
3826 bits<4> CRn;
3827 bits<4> CRd;
3828 bits<4> cop;
3829 bits<3> opc2;
3830 bits<4> CRm;
3831
3832 let Inst{3-0} = CRm;
3833 let Inst{4} = 0;
3834 let Inst{7-5} = opc2;
3835 let Inst{11-8} = cop;
3836 let Inst{15-12} = CRd;
3837 let Inst{19-16} = CRn;
3838 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003839}
3840
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003841class ACI<dag oops, dag iops, string opc, string asm,
3842 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00003843 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Johnny Chen670a4562011-04-04 23:39:08 +00003844 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003845 let Inst{27-25} = 0b110;
3846}
3847
Johnny Chen670a4562011-04-04 23:39:08 +00003848multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003849
3850 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003851 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3852 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003853 let Inst{31-28} = op31_28;
3854 let Inst{24} = 1; // P = 1
3855 let Inst{21} = 0; // W = 0
3856 let Inst{22} = 0; // D = 0
3857 let Inst{20} = load;
3858 }
3859
3860 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003861 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3862 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003863 let Inst{31-28} = op31_28;
3864 let Inst{24} = 1; // P = 1
3865 let Inst{21} = 1; // W = 1
3866 let Inst{22} = 0; // D = 0
3867 let Inst{20} = load;
3868 }
3869
3870 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003871 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3872 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003873 let Inst{31-28} = op31_28;
3874 let Inst{24} = 0; // P = 0
3875 let Inst{21} = 1; // W = 1
3876 let Inst{22} = 0; // D = 0
3877 let Inst{20} = load;
3878 }
3879
3880 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003881 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3882 ops),
3883 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003884 let Inst{31-28} = op31_28;
3885 let Inst{24} = 0; // P = 0
3886 let Inst{23} = 1; // U = 1
3887 let Inst{21} = 0; // W = 0
3888 let Inst{22} = 0; // D = 0
3889 let Inst{20} = load;
3890 }
3891
3892 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003893 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3894 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003895 let Inst{31-28} = op31_28;
3896 let Inst{24} = 1; // P = 1
3897 let Inst{21} = 0; // W = 0
3898 let Inst{22} = 1; // D = 1
3899 let Inst{20} = load;
3900 }
3901
3902 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003903 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3904 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3905 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003906 let Inst{31-28} = op31_28;
3907 let Inst{24} = 1; // P = 1
3908 let Inst{21} = 1; // W = 1
3909 let Inst{22} = 1; // D = 1
3910 let Inst{20} = load;
3911 }
3912
3913 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003914 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3915 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3916 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003917 let Inst{31-28} = op31_28;
3918 let Inst{24} = 0; // P = 0
3919 let Inst{21} = 1; // W = 1
3920 let Inst{22} = 1; // D = 1
3921 let Inst{20} = load;
3922 }
3923
3924 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003925 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3926 ops),
3927 !strconcat(!strconcat(opc, "l"), cond),
3928 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003929 let Inst{31-28} = op31_28;
3930 let Inst{24} = 0; // P = 0
3931 let Inst{23} = 1; // U = 1
3932 let Inst{21} = 0; // W = 0
3933 let Inst{22} = 1; // D = 1
3934 let Inst{20} = load;
3935 }
3936}
3937
Johnny Chen670a4562011-04-04 23:39:08 +00003938defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3939defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3940defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3941defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003942
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003943//===----------------------------------------------------------------------===//
3944// Move between coprocessor and ARM core register -- for disassembly only
3945//
3946
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003947class MovRCopro<string opc, bit direction, dag oops, dag iops,
3948 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003949 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003950 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003951 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003952 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003953
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003954 bits<4> Rt;
3955 bits<4> cop;
3956 bits<3> opc1;
3957 bits<3> opc2;
3958 bits<4> CRm;
3959 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003960
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003961 let Inst{15-12} = Rt;
3962 let Inst{11-8} = cop;
3963 let Inst{23-21} = opc1;
3964 let Inst{7-5} = opc2;
3965 let Inst{3-0} = CRm;
3966 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003967}
3968
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003969def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003970 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003971 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3972 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003973 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3974 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003975def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003976 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00003977 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
3978 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003979
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003980def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3981 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3982
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003983class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3984 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003985 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003986 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003987 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003988 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003989 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003990
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003991 bits<4> Rt;
3992 bits<4> cop;
3993 bits<3> opc1;
3994 bits<3> opc2;
3995 bits<4> CRm;
3996 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003997
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003998 let Inst{15-12} = Rt;
3999 let Inst{11-8} = cop;
4000 let Inst{23-21} = opc1;
4001 let Inst{7-5} = opc2;
4002 let Inst{3-0} = CRm;
4003 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004004}
4005
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004006def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004007 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004008 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4009 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004010 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4011 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004012def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004013 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004014 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4015 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004016
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004017def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4018 imm:$CRm, imm:$opc2),
4019 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4020
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004021class MovRRCopro<string opc, bit direction,
4022 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004023 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004024 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004025 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004026 let Inst{23-21} = 0b010;
4027 let Inst{20} = direction;
4028
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004029 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004030 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004031 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004032 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004033 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004034
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004035 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004036 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004037 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004038 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004039 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004040}
4041
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004042def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4043 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4044 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004045def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4046
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004047class MovRRCopro2<string opc, bit direction,
4048 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004049 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004050 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4051 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004052 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004053 let Inst{23-21} = 0b010;
4054 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004055
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004056 bits<4> Rt;
4057 bits<4> Rt2;
4058 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004059 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004060 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004061
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004062 let Inst{15-12} = Rt;
4063 let Inst{19-16} = Rt2;
4064 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004065 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004066 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004067}
4068
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004069def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4070 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4071 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004072def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004073
Johnny Chenb98e1602010-02-12 18:55:33 +00004074//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004075// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004076//
4077
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004078// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004079def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4080 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004081 bits<4> Rd;
4082 let Inst{23-16} = 0b00001111;
4083 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004084 let Inst{7-4} = 0b0000;
4085}
4086
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004087def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4088
4089def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4090 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004091 bits<4> Rd;
4092 let Inst{23-16} = 0b01001111;
4093 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004094 let Inst{7-4} = 0b0000;
4095}
4096
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004097// Move from ARM core register to Special Register
4098//
4099// No need to have both system and application versions, the encodings are the
4100// same and the assembly parser has no way to distinguish between them. The mask
4101// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4102// the mask with the fields to be accessed in the special register.
4103def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004104 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004105 bits<5> mask;
4106 bits<4> Rn;
4107
4108 let Inst{23} = 0;
4109 let Inst{22} = mask{4}; // R bit
4110 let Inst{21-20} = 0b10;
4111 let Inst{19-16} = mask{3-0};
4112 let Inst{15-12} = 0b1111;
4113 let Inst{11-4} = 0b00000000;
4114 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004115}
4116
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004117def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004118 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004119 bits<5> mask;
4120 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004121
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004122 let Inst{23} = 0;
4123 let Inst{22} = mask{4}; // R bit
4124 let Inst{21-20} = 0b10;
4125 let Inst{19-16} = mask{3-0};
4126 let Inst{15-12} = 0b1111;
4127 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004128}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004129
4130//===----------------------------------------------------------------------===//
4131// TLS Instructions
4132//
4133
4134// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004135// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004136// complete with fixup for the aeabi_read_tp function.
4137let isCall = 1,
4138 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4139 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4140 [(set R0, ARMthread_pointer)]>;
4141}
4142
4143//===----------------------------------------------------------------------===//
4144// SJLJ Exception handling intrinsics
4145// eh_sjlj_setjmp() is an instruction sequence to store the return
4146// address and save #0 in R0 for the non-longjmp case.
4147// Since by its nature we may be coming from some other function to get
4148// here, and we're using the stack frame for the containing function to
4149// save/restore registers, we can't keep anything live in regs across
4150// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004151// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004152// except for our own input by listing the relevant registers in Defs. By
4153// doing so, we also cause the prologue/epilogue code to actively preserve
4154// all of the callee-saved resgisters, which is exactly what we want.
4155// A constant value is passed in $val, and we use the location as a scratch.
4156//
4157// These are pseudo-instructions and are lowered to individual MC-insts, so
4158// no encoding information is necessary.
4159let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004160 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004161 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004162 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4163 NoItinerary,
4164 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4165 Requires<[IsARM, HasVFP2]>;
4166}
4167
4168let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004169 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004170 hasSideEffects = 1, isBarrier = 1 in {
4171 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4172 NoItinerary,
4173 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4174 Requires<[IsARM, NoVFP]>;
4175}
4176
4177// FIXME: Non-Darwin version(s)
4178let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4179 Defs = [ R7, LR, SP ] in {
4180def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4181 NoItinerary,
4182 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4183 Requires<[IsARM, IsDarwin]>;
4184}
4185
4186// eh.sjlj.dispatchsetup pseudo-instruction.
4187// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4188// handled when the pseudo is expanded (which happens before any passes
4189// that need the instruction size).
4190let isBarrier = 1, hasSideEffects = 1 in
4191def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004192 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4193 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004194 Requires<[IsDarwin]>;
4195
4196//===----------------------------------------------------------------------===//
4197// Non-Instruction Patterns
4198//
4199
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004200// ARMv4 indirect branch using (MOVr PC, dst)
4201let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4202 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004203 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004204 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4205 Requires<[IsARM, NoV4T]>;
4206
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004207// Large immediate handling.
4208
4209// 32-bit immediate using two piece so_imms or movw + movt.
4210// This is a single pseudo instruction, the benefit is that it can be remat'd
4211// as a single unit instead of having to handle reg inputs.
4212// FIXME: Remove this when we can do generalized remat.
4213let isReMaterializable = 1, isMoveImm = 1 in
4214def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4215 [(set GPR:$dst, (arm_i32imm:$src))]>,
4216 Requires<[IsARM]>;
4217
4218// Pseudo instruction that combines movw + movt + add pc (if PIC).
4219// It also makes it possible to rematerialize the instructions.
4220// FIXME: Remove this when we can do generalized remat and when machine licm
4221// can properly the instructions.
4222let isReMaterializable = 1 in {
4223def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4224 IIC_iMOVix2addpc,
4225 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4226 Requires<[IsARM, UseMovt]>;
4227
4228def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4229 IIC_iMOVix2,
4230 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4231 Requires<[IsARM, UseMovt]>;
4232
4233let AddedComplexity = 10 in
4234def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4235 IIC_iMOVix2ld,
4236 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4237 Requires<[IsARM, UseMovt]>;
4238} // isReMaterializable
4239
4240// ConstantPool, GlobalAddress, and JumpTable
4241def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4242 Requires<[IsARM, DontUseMovt]>;
4243def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4244def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4245 Requires<[IsARM, UseMovt]>;
4246def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4247 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4248
4249// TODO: add,sub,and, 3-instr forms?
4250
4251// Tail calls
4252def : ARMPat<(ARMtcret tcGPR:$dst),
4253 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4254
4255def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4256 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4257
4258def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4259 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4260
4261def : ARMPat<(ARMtcret tcGPR:$dst),
4262 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4263
4264def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4265 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4266
4267def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4268 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4269
4270// Direct calls
4271def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4272 Requires<[IsARM, IsNotDarwin]>;
4273def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4274 Requires<[IsARM, IsDarwin]>;
4275
4276// zextload i1 -> zextload i8
4277def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4278def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4279
4280// extload -> zextload
4281def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4282def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4283def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4284def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4285
4286def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4287
4288def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4289def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4290
4291// smul* and smla*
4292def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4293 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4294 (SMULBB GPR:$a, GPR:$b)>;
4295def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4296 (SMULBB GPR:$a, GPR:$b)>;
4297def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4298 (sra GPR:$b, (i32 16))),
4299 (SMULBT GPR:$a, GPR:$b)>;
4300def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4301 (SMULBT GPR:$a, GPR:$b)>;
4302def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4303 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4304 (SMULTB GPR:$a, GPR:$b)>;
4305def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4306 (SMULTB GPR:$a, GPR:$b)>;
4307def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4308 (i32 16)),
4309 (SMULWB GPR:$a, GPR:$b)>;
4310def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4311 (SMULWB GPR:$a, GPR:$b)>;
4312
4313def : ARMV5TEPat<(add GPR:$acc,
4314 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4315 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4316 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4317def : ARMV5TEPat<(add GPR:$acc,
4318 (mul sext_16_node:$a, sext_16_node:$b)),
4319 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4320def : ARMV5TEPat<(add GPR:$acc,
4321 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4322 (sra GPR:$b, (i32 16)))),
4323 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4324def : ARMV5TEPat<(add GPR:$acc,
4325 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4326 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4327def : ARMV5TEPat<(add GPR:$acc,
4328 (mul (sra GPR:$a, (i32 16)),
4329 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4330 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4331def : ARMV5TEPat<(add GPR:$acc,
4332 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4333 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4334def : ARMV5TEPat<(add GPR:$acc,
4335 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4336 (i32 16))),
4337 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4338def : ARMV5TEPat<(add GPR:$acc,
4339 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4340 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4341
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004342
4343// Pre-v7 uses MCR for synchronization barriers.
4344def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4345 Requires<[IsARM, HasV6]>;
4346
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004347// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004348let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004349def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4350def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004351def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004352def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4353 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4354def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4355 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4356}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004357
4358def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4359def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004360
Jim Grosbach70327412011-07-27 17:48:13 +00004361def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPR:$Rm, i8)),
4362 (SXTAB GPR:$Rn, GPR:$Rm, 0)>;
4363def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPR:$Rm, i16)),
4364 (SXTAH GPR:$Rn, GPR:$Rm, 0)>;
4365
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004366//===----------------------------------------------------------------------===//
4367// Thumb Support
4368//
4369
4370include "ARMInstrThumb.td"
4371
4372//===----------------------------------------------------------------------===//
4373// Thumb2 Support
4374//
4375
4376include "ARMInstrThumb2.td"
4377
4378//===----------------------------------------------------------------------===//
4379// Floating Point Support
4380//
4381
4382include "ARMInstrVFP.td"
4383
4384//===----------------------------------------------------------------------===//
4385// Advanced SIMD (NEON) Support
4386//
4387
4388include "ARMInstrNEON.td"
4389
Jim Grosbachc83d5042011-07-14 19:47:47 +00004390//===----------------------------------------------------------------------===//
4391// Assembler aliases
4392//
4393
4394// Memory barriers
4395def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4396def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4397def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4398
4399// System instructions
4400def : MnemonicAlias<"swi", "svc">;
4401
4402// Load / Store Multiple
4403def : MnemonicAlias<"ldmfd", "ldm">;
4404def : MnemonicAlias<"ldmia", "ldm">;
4405def : MnemonicAlias<"stmfd", "stmdb">;
4406def : MnemonicAlias<"stmia", "stm">;
4407def : MnemonicAlias<"stmea", "stm">;
4408
Jim Grosbachf6c05252011-07-21 17:23:04 +00004409// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4410// shift amount is zero (i.e., unspecified).
4411def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
4412 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4413def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
4414 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004415
4416// PUSH/POP aliases for STM/LDM
4417def : InstAlias<"push${p} $regs",
4418 (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4419def : InstAlias<"pop${p} $regs",
4420 (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004421
4422// RSB two-operand forms (optional explicit destination operand)
4423def : InstAlias<"rsb${s}${p} $Rdn, $imm",
4424 (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4425 Requires<[IsARM]>;
4426def : InstAlias<"rsb${s}${p} $Rdn, $Rm",
4427 (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4428 Requires<[IsARM]>;
4429def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4430 (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4431 cc_out:$s)>, Requires<[IsARM]>;
4432def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4433 (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4434 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbachf7901932011-07-21 22:56:30 +00004435// RSC two-operand forms (optional explicit destination operand)
4436def : InstAlias<"rsc${s}${p} $Rdn, $imm",
4437 (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4438 Requires<[IsARM]>;
4439def : InstAlias<"rsc${s}${p} $Rdn, $Rm",
4440 (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4441 Requires<[IsARM]>;
4442def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4443 (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4444 cc_out:$s)>, Requires<[IsARM]>;
4445def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4446 (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4447 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbach580f4a92011-07-25 22:20:28 +00004448
Jim Grosbachaddec772011-07-27 22:34:17 +00004449// SSAT/USAT optional shift operand.
Jim Grosbach580f4a92011-07-25 22:20:28 +00004450def : InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
4451 (SSAT GPR:$Rd, imm1_32:$sat_imm, GPR:$Rn, 0, pred:$p)>;
Jim Grosbachaddec772011-07-27 22:34:17 +00004452def : InstAlias<"usat${p} $Rd, $sat_imm, $Rn",
4453 (USAT GPR:$Rd, imm0_31:$sat_imm, GPR:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004454
4455
4456// Extend instruction optional rotate operand.
4457def : InstAlias<"sxtab${p} $Rd, $Rn, $Rm",
4458 (SXTAB GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4459def : InstAlias<"sxtah${p} $Rd, $Rn, $Rm",
4460 (SXTAH GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4461def : InstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
4462 (SXTAB16 GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4463def : InstAlias<"sxtb${p} $Rd, $Rm", (SXTB GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4464def : InstAlias<"sxtb16${p} $Rd, $Rm", (SXTB16 GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4465def : InstAlias<"sxth${p} $Rd, $Rm", (SXTH GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4466
4467def : InstAlias<"uxtab${p} $Rd, $Rn, $Rm",
4468 (UXTAB GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4469def : InstAlias<"uxtah${p} $Rd, $Rn, $Rm",
4470 (UXTAH GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4471def : InstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
4472 (UXTAB16 GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4473def : InstAlias<"uxtb${p} $Rd, $Rm", (UXTB GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4474def : InstAlias<"uxtb16${p} $Rd, $Rm", (UXTB16 GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4475def : InstAlias<"uxth${p} $Rd, $Rm", (UXTH GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004476
4477
4478// RFE aliases
4479def : MnemonicAlias<"rfefa", "rfeda">;
4480def : MnemonicAlias<"rfeea", "rfedb">;
4481def : MnemonicAlias<"rfefd", "rfeia">;
4482def : MnemonicAlias<"rfeed", "rfeib">;
4483def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004484
4485// SRS aliases
4486def : MnemonicAlias<"srsfa", "srsda">;
4487def : MnemonicAlias<"srsea", "srsdb">;
4488def : MnemonicAlias<"srsfd", "srsia">;
4489def : MnemonicAlias<"srsed", "srsib">;
4490def : MnemonicAlias<"srs", "srsia">;