blob: 9453aa402b0c8c380d15b7ebec0fff89c6bf7064 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- LiveVariables.cpp - Live Variable Analysis for Machine Code -------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveVariable analysis pass. For each machine
11// instruction in the function, this pass calculates the set of registers that
12// are immediately dead after the instruction (i.e., the instruction calculates
13// the value, but it is never used) and the set of registers that are used by
14// the instruction, but are never used after the instruction (i.e., they are
15// killed).
16//
17// This class computes live variables using are sparse implementation based on
18// the machine code SSA form. This class computes live variable information for
19// each virtual and _register allocatable_ physical register in a function. It
20// uses the dominance properties of SSA form to efficiently compute live
21// variables for virtual registers, and assumes that physical registers are only
22// live within a single basic block (allowing it to do a single local analysis
23// to resolve physical register lifetimes in each basic block). If a physical
24// register is not register allocatable, it is not tracked. This is useful for
25// things like the stack pointer and condition codes.
26//
27//===----------------------------------------------------------------------===//
28
29#include "llvm/CodeGen/LiveVariables.h"
30#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner1b989192007-12-31 04:13:23 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Owen Andersonfb6914f2008-08-04 23:54:43 +000032#include "llvm/CodeGen/Passes.h"
Dan Gohman1e57df32008-02-10 18:45:23 +000033#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000034#include "llvm/Target/TargetInstrInfo.h"
35#include "llvm/Target/TargetMachine.h"
36#include "llvm/ADT/DepthFirstIterator.h"
37#include "llvm/ADT/SmallPtrSet.h"
Owen Anderson9a4cb152008-06-27 07:05:59 +000038#include "llvm/ADT/SmallSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000039#include "llvm/ADT/STLExtras.h"
40#include "llvm/Config/alloca.h"
41#include <algorithm>
42using namespace llvm;
43
44char LiveVariables::ID = 0;
45static RegisterPass<LiveVariables> X("livevars", "Live Variable Analysis");
46
Owen Andersonfb6914f2008-08-04 23:54:43 +000047
48void LiveVariables::getAnalysisUsage(AnalysisUsage &AU) const {
49 AU.addRequiredID(UnreachableMachineBlockElimID);
50 AU.setPreservesAll();
51}
52
Dan Gohmanf17a25c2007-07-18 16:29:46 +000053void LiveVariables::VarInfo::dump() const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000054 cerr << " Alive in blocks: ";
Dan Gohmana48b1002008-11-13 16:31:27 +000055 for (int i = AliveBlocks.find_first(); i != -1; i = AliveBlocks.find_next(i))
56 cerr << i << ", ";
Dan Gohmanf17a25c2007-07-18 16:29:46 +000057 cerr << "\n Killed by:";
58 if (Kills.empty())
59 cerr << " No instructions.\n";
60 else {
61 for (unsigned i = 0, e = Kills.size(); i != e; ++i)
62 cerr << "\n #" << i << ": " << *Kills[i];
63 cerr << "\n";
64 }
65}
66
Bill Wendlingb88bca92008-02-20 06:10:21 +000067/// getVarInfo - Get (possibly creating) a VarInfo object for the given vreg.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000068LiveVariables::VarInfo &LiveVariables::getVarInfo(unsigned RegIdx) {
Dan Gohman1e57df32008-02-10 18:45:23 +000069 assert(TargetRegisterInfo::isVirtualRegister(RegIdx) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +000070 "getVarInfo: not a virtual register!");
Dan Gohman1e57df32008-02-10 18:45:23 +000071 RegIdx -= TargetRegisterInfo::FirstVirtualRegister;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000072 if (RegIdx >= VirtRegInfo.size()) {
73 if (RegIdx >= 2*VirtRegInfo.size())
74 VirtRegInfo.resize(RegIdx*2);
75 else
76 VirtRegInfo.resize(2*VirtRegInfo.size());
77 }
78 VarInfo &VI = VirtRegInfo[RegIdx];
79 VI.AliveBlocks.resize(MF->getNumBlockIDs());
80 return VI;
81}
82
Owen Anderson77d80492008-01-15 22:58:11 +000083void LiveVariables::MarkVirtRegAliveInBlock(VarInfo& VRInfo,
84 MachineBasicBlock *DefBlock,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000085 MachineBasicBlock *MBB,
86 std::vector<MachineBasicBlock*> &WorkList) {
87 unsigned BBNum = MBB->getNumber();
Owen Anderson92a609a2008-01-15 22:02:46 +000088
Dan Gohmanf17a25c2007-07-18 16:29:46 +000089 // Check to see if this basic block is one of the killing blocks. If so,
Bill Wendlingb88bca92008-02-20 06:10:21 +000090 // remove it.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000091 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
92 if (VRInfo.Kills[i]->getParent() == MBB) {
93 VRInfo.Kills.erase(VRInfo.Kills.begin()+i); // Erase entry
94 break;
95 }
Owen Anderson92a609a2008-01-15 22:02:46 +000096
Owen Anderson77d80492008-01-15 22:58:11 +000097 if (MBB == DefBlock) return; // Terminate recursion
Dan Gohmanf17a25c2007-07-18 16:29:46 +000098
99 if (VRInfo.AliveBlocks[BBNum])
100 return; // We already know the block is live
101
102 // Mark the variable known alive in this bb
103 VRInfo.AliveBlocks[BBNum] = true;
104
105 for (MachineBasicBlock::const_pred_reverse_iterator PI = MBB->pred_rbegin(),
106 E = MBB->pred_rend(); PI != E; ++PI)
107 WorkList.push_back(*PI);
108}
109
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000110void LiveVariables::MarkVirtRegAliveInBlock(VarInfo &VRInfo,
Owen Anderson77d80492008-01-15 22:58:11 +0000111 MachineBasicBlock *DefBlock,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000112 MachineBasicBlock *MBB) {
113 std::vector<MachineBasicBlock*> WorkList;
Owen Anderson77d80492008-01-15 22:58:11 +0000114 MarkVirtRegAliveInBlock(VRInfo, DefBlock, MBB, WorkList);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000115
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000116 while (!WorkList.empty()) {
117 MachineBasicBlock *Pred = WorkList.back();
118 WorkList.pop_back();
Owen Anderson77d80492008-01-15 22:58:11 +0000119 MarkVirtRegAliveInBlock(VRInfo, DefBlock, Pred, WorkList);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000120 }
121}
122
Owen Anderson92a609a2008-01-15 22:02:46 +0000123void LiveVariables::HandleVirtRegUse(unsigned reg, MachineBasicBlock *MBB,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000124 MachineInstr *MI) {
Evan Cheng251fa152008-04-02 18:04:08 +0000125 assert(MRI->getVRegDef(reg) && "Register use before def!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000126
Owen Anderson721b2cc2007-11-08 01:20:48 +0000127 unsigned BBNum = MBB->getNumber();
128
Owen Anderson92a609a2008-01-15 22:02:46 +0000129 VarInfo& VRInfo = getVarInfo(reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000130 VRInfo.NumUses++;
131
Bill Wendlingb88bca92008-02-20 06:10:21 +0000132 // Check to see if this basic block is already a kill block.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000133 if (!VRInfo.Kills.empty() && VRInfo.Kills.back()->getParent() == MBB) {
Bill Wendlingb88bca92008-02-20 06:10:21 +0000134 // Yes, this register is killed in this basic block already. Increase the
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000135 // live range by updating the kill instruction.
136 VRInfo.Kills.back() = MI;
137 return;
138 }
139
140#ifndef NDEBUG
141 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
142 assert(VRInfo.Kills[i]->getParent() != MBB && "entry should be at end!");
143#endif
144
Bill Wendling09d55662008-06-23 23:41:14 +0000145 // This situation can occur:
146 //
147 // ,------.
148 // | |
149 // | v
150 // | t2 = phi ... t1 ...
151 // | |
152 // | v
153 // | t1 = ...
154 // | ... = ... t1 ...
155 // | |
156 // `------'
157 //
158 // where there is a use in a PHI node that's a predecessor to the defining
159 // block. We don't want to mark all predecessors as having the value "alive"
160 // in this case.
161 if (MBB == MRI->getVRegDef(reg)->getParent()) return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000162
Bill Wendlingb88bca92008-02-20 06:10:21 +0000163 // Add a new kill entry for this basic block. If this virtual register is
164 // already marked as alive in this basic block, that means it is alive in at
165 // least one of the successor blocks, it's not a kill.
Owen Anderson721b2cc2007-11-08 01:20:48 +0000166 if (!VRInfo.AliveBlocks[BBNum])
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000167 VRInfo.Kills.push_back(MI);
168
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000169 // Update all dominating blocks to mark them as "known live".
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000170 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
171 E = MBB->pred_end(); PI != E; ++PI)
Evan Cheng251fa152008-04-02 18:04:08 +0000172 MarkVirtRegAliveInBlock(VRInfo, MRI->getVRegDef(reg)->getParent(), *PI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000173}
174
Dan Gohman706847e2008-09-21 21:11:41 +0000175void LiveVariables::HandleVirtRegDef(unsigned Reg, MachineInstr *MI) {
176 VarInfo &VRInfo = getVarInfo(Reg);
177
178 if (VRInfo.AliveBlocks.none())
179 // If vr is not alive in any block, then defaults to dead.
180 VRInfo.Kills.push_back(MI);
181}
182
Evan Cheng1c3ee662008-04-16 09:46:40 +0000183/// FindLastPartialDef - Return the last partial def of the specified register.
184/// Also returns the sub-register that's defined.
185MachineInstr *LiveVariables::FindLastPartialDef(unsigned Reg,
186 unsigned &PartDefReg) {
187 unsigned LastDefReg = 0;
188 unsigned LastDefDist = 0;
189 MachineInstr *LastDef = NULL;
190 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
191 unsigned SubReg = *SubRegs; ++SubRegs) {
192 MachineInstr *Def = PhysRegDef[SubReg];
193 if (!Def)
194 continue;
195 unsigned Dist = DistanceMap[Def];
196 if (Dist > LastDefDist) {
197 LastDefReg = SubReg;
198 LastDef = Def;
199 LastDefDist = Dist;
200 }
201 }
202 PartDefReg = LastDefReg;
203 return LastDef;
204}
205
Bill Wendling85b03762008-02-20 09:15:16 +0000206/// HandlePhysRegUse - Turn previous partial def's into read/mod/writes. Add
207/// implicit defs to a machine instruction if there was an earlier def of its
208/// super-register.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000209void LiveVariables::HandlePhysRegUse(unsigned Reg, MachineInstr *MI) {
Evan Cheng1c3ee662008-04-16 09:46:40 +0000210 // If there was a previous use or a "full" def all is well.
211 if (!PhysRegDef[Reg] && !PhysRegUse[Reg]) {
212 // Otherwise, the last sub-register def implicitly defines this register.
213 // e.g.
214 // AH =
215 // AL = ... <imp-def EAX>, <imp-kill AH>
216 // = AH
217 // ...
218 // = EAX
219 // All of the sub-registers must have been defined before the use of Reg!
220 unsigned PartDefReg = 0;
221 MachineInstr *LastPartialDef = FindLastPartialDef(Reg, PartDefReg);
222 // If LastPartialDef is NULL, it must be using a livein register.
223 if (LastPartialDef) {
224 LastPartialDef->addOperand(MachineOperand::CreateReg(Reg, true/*IsDef*/,
225 true/*IsImp*/));
226 PhysRegDef[Reg] = LastPartialDef;
Owen Anderson7ba9a8f2008-08-14 23:41:38 +0000227 SmallSet<unsigned, 8> Processed;
Evan Cheng1c3ee662008-04-16 09:46:40 +0000228 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
229 unsigned SubReg = *SubRegs; ++SubRegs) {
230 if (Processed.count(SubReg))
231 continue;
232 if (SubReg == PartDefReg || TRI->isSubRegister(PartDefReg, SubReg))
233 continue;
234 // This part of Reg was defined before the last partial def. It's killed
235 // here.
236 LastPartialDef->addOperand(MachineOperand::CreateReg(SubReg,
237 false/*IsDef*/,
238 true/*IsImp*/));
239 PhysRegDef[SubReg] = LastPartialDef;
240 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
241 Processed.insert(*SS);
242 }
243 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000244 }
Bill Wendlingb88bca92008-02-20 06:10:21 +0000245
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000246 // There was an earlier def of a super-register. Add implicit def to that MI.
Bill Wendling85b03762008-02-20 09:15:16 +0000247 //
248 // A: EAX = ...
249 // B: ... = AX
250 //
Evan Cheng1c3ee662008-04-16 09:46:40 +0000251 // Add implicit def to A if there isn't a use of AX (or EAX) before B.
252 if (!PhysRegUse[Reg]) {
253 MachineInstr *Def = PhysRegDef[Reg];
254 if (Def && !Def->modifiesRegister(Reg))
Bill Wendling85b03762008-02-20 09:15:16 +0000255 Def->addOperand(MachineOperand::CreateReg(Reg,
256 true /*IsDef*/,
257 true /*IsImp*/));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000258 }
Evan Cheng1c3ee662008-04-16 09:46:40 +0000259
260 // Remember this use.
261 PhysRegUse[Reg] = MI;
Evan Chengc7daf1f2008-03-05 00:59:57 +0000262 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000263 unsigned SubReg = *SubRegs; ++SubRegs)
Evan Cheng1c3ee662008-04-16 09:46:40 +0000264 PhysRegUse[SubReg] = MI;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000265}
266
Evan Cheng97a51302008-03-19 00:52:20 +0000267/// hasRegisterUseBelow - Return true if the specified register is used after
268/// the current instruction and before it's next definition.
269bool LiveVariables::hasRegisterUseBelow(unsigned Reg,
270 MachineBasicBlock::iterator I,
271 MachineBasicBlock *MBB) {
272 if (I == MBB->end())
273 return false;
Evan Cheng251fa152008-04-02 18:04:08 +0000274
275 // First find out if there are any uses / defs below.
276 bool hasDistInfo = true;
277 unsigned CurDist = DistanceMap[I];
278 SmallVector<MachineInstr*, 4> Uses;
279 SmallVector<MachineInstr*, 4> Defs;
280 for (MachineRegisterInfo::reg_iterator RI = MRI->reg_begin(Reg),
281 RE = MRI->reg_end(); RI != RE; ++RI) {
282 MachineOperand &UDO = RI.getOperand();
283 MachineInstr *UDMI = &*RI;
284 if (UDMI->getParent() != MBB)
285 continue;
286 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(UDMI);
287 bool isBelow = false;
288 if (DI == DistanceMap.end()) {
289 // Must be below if it hasn't been assigned a distance yet.
290 isBelow = true;
291 hasDistInfo = false;
292 } else if (DI->second > CurDist)
293 isBelow = true;
294 if (isBelow) {
295 if (UDO.isUse())
296 Uses.push_back(UDMI);
297 if (UDO.isDef())
298 Defs.push_back(UDMI);
Evan Cheng97a51302008-03-19 00:52:20 +0000299 }
300 }
Evan Cheng251fa152008-04-02 18:04:08 +0000301
302 if (Uses.empty())
303 // No uses below.
304 return false;
305 else if (!Uses.empty() && Defs.empty())
306 // There are uses below but no defs below.
307 return true;
308 // There are both uses and defs below. We need to know which comes first.
309 if (!hasDistInfo) {
310 // Complete DistanceMap for this MBB. This information is computed only
311 // once per MBB.
312 ++I;
313 ++CurDist;
314 for (MachineBasicBlock::iterator E = MBB->end(); I != E; ++I, ++CurDist)
315 DistanceMap.insert(std::make_pair(I, CurDist));
316 }
317
Evan Cheng1c3ee662008-04-16 09:46:40 +0000318 unsigned EarliestUse = DistanceMap[Uses[0]];
319 for (unsigned i = 1, e = Uses.size(); i != e; ++i) {
Evan Cheng251fa152008-04-02 18:04:08 +0000320 unsigned Dist = DistanceMap[Uses[i]];
321 if (Dist < EarliestUse)
322 EarliestUse = Dist;
323 }
324 for (unsigned i = 0, e = Defs.size(); i != e; ++i) {
325 unsigned Dist = DistanceMap[Defs[i]];
326 if (Dist < EarliestUse)
327 // The register is defined before its first use below.
328 return false;
329 }
330 return true;
Evan Cheng97a51302008-03-19 00:52:20 +0000331}
332
Evan Cheng06df4d02009-01-20 21:25:12 +0000333bool LiveVariables::HandlePhysRegKill(unsigned Reg, MachineInstr *MI) {
Evan Cheng1c3ee662008-04-16 09:46:40 +0000334 if (!PhysRegUse[Reg] && !PhysRegDef[Reg])
335 return false;
336
337 MachineInstr *LastRefOrPartRef = PhysRegUse[Reg]
338 ? PhysRegUse[Reg] : PhysRegDef[Reg];
339 unsigned LastRefOrPartRefDist = DistanceMap[LastRefOrPartRef];
340 // The whole register is used.
341 // AL =
342 // AH =
343 //
344 // = AX
345 // = AL, AX<imp-use, kill>
346 // AX =
347 //
348 // Or whole register is defined, but not used at all.
349 // AX<dead> =
350 // ...
351 // AX =
352 //
353 // Or whole register is defined, but only partly used.
354 // AX<dead> = AL<imp-def>
355 // = AL<kill>
356 // AX =
Owen Anderson7ba9a8f2008-08-14 23:41:38 +0000357 SmallSet<unsigned, 8> PartUses;
Evan Cheng1c3ee662008-04-16 09:46:40 +0000358 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
359 unsigned SubReg = *SubRegs; ++SubRegs) {
360 if (MachineInstr *Use = PhysRegUse[SubReg]) {
361 PartUses.insert(SubReg);
362 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
363 PartUses.insert(*SS);
364 unsigned Dist = DistanceMap[Use];
365 if (Dist > LastRefOrPartRefDist) {
366 LastRefOrPartRefDist = Dist;
367 LastRefOrPartRef = Use;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000368 }
Evan Cheng1c3ee662008-04-16 09:46:40 +0000369 }
370 }
Evan Cheng06df4d02009-01-20 21:25:12 +0000371
372 if (LastRefOrPartRef == PhysRegDef[Reg] && LastRefOrPartRef != MI)
373 // If the last reference is the last def, then it's not used at all.
374 // That is, unless we are currently processing the last reference itself.
Evan Cheng1c3ee662008-04-16 09:46:40 +0000375 LastRefOrPartRef->addRegisterDead(Reg, TRI, true);
376
377 /* Partial uses. Mark register def dead and add implicit def of
378 sub-registers which are used.
379 FIXME: LiveIntervalAnalysis can't handle this yet!
380 EAX<dead> = op AL<imp-def>
381 That is, EAX def is dead but AL def extends pass it.
382 Enable this after live interval analysis is fixed to improve codegen!
383 else if (!PhysRegUse[Reg]) {
384 PhysRegDef[Reg]->addRegisterDead(Reg, TRI, true);
385 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
386 unsigned SubReg = *SubRegs; ++SubRegs) {
387 if (PartUses.count(SubReg)) {
388 PhysRegDef[Reg]->addOperand(MachineOperand::CreateReg(SubReg,
389 true, true));
390 LastRefOrPartRef->addRegisterKilled(SubReg, TRI, true);
391 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
392 PartUses.erase(*SS);
393 }
394 }
395 } */
396 else
397 LastRefOrPartRef->addRegisterKilled(Reg, TRI, true);
398 return true;
399}
400
401void LiveVariables::HandlePhysRegDef(unsigned Reg, MachineInstr *MI) {
402 // What parts of the register are previously defined?
Owen Anderson9a4cb152008-06-27 07:05:59 +0000403 SmallSet<unsigned, 32> Live;
Evan Cheng1c3ee662008-04-16 09:46:40 +0000404 if (PhysRegDef[Reg] || PhysRegUse[Reg]) {
405 Live.insert(Reg);
406 for (const unsigned *SS = TRI->getSubRegisters(Reg); *SS; ++SS)
407 Live.insert(*SS);
408 } else {
409 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
410 unsigned SubReg = *SubRegs; ++SubRegs) {
411 // If a register isn't itself defined, but all parts that make up of it
412 // are defined, then consider it also defined.
413 // e.g.
414 // AL =
415 // AH =
416 // = AX
417 if (PhysRegDef[SubReg] || PhysRegUse[SubReg]) {
418 Live.insert(SubReg);
419 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
420 Live.insert(*SS);
421 }
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000422 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000423 }
424
Evan Cheng1c3ee662008-04-16 09:46:40 +0000425 // Start from the largest piece, find the last time any part of the register
426 // is referenced.
Evan Cheng06df4d02009-01-20 21:25:12 +0000427 if (!HandlePhysRegKill(Reg, MI)) {
Evan Cheng1c3ee662008-04-16 09:46:40 +0000428 // Only some of the sub-registers are used.
429 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
430 unsigned SubReg = *SubRegs; ++SubRegs) {
431 if (!Live.count(SubReg))
432 // Skip if this sub-register isn't defined.
433 continue;
Evan Cheng06df4d02009-01-20 21:25:12 +0000434 if (HandlePhysRegKill(SubReg, MI)) {
Evan Cheng1c3ee662008-04-16 09:46:40 +0000435 Live.erase(SubReg);
436 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
437 Live.erase(*SS);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000438 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000439 }
Evan Cheng1c3ee662008-04-16 09:46:40 +0000440 assert(Live.empty() && "Not all defined registers are killed / dead?");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000441 }
442
443 if (MI) {
Evan Cheng1c3ee662008-04-16 09:46:40 +0000444 // Does this extend the live range of a super-register?
Owen Anderson7ba9a8f2008-08-14 23:41:38 +0000445 SmallSet<unsigned, 8> Processed;
Evan Chengc7daf1f2008-03-05 00:59:57 +0000446 for (const unsigned *SuperRegs = TRI->getSuperRegisters(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000447 unsigned SuperReg = *SuperRegs; ++SuperRegs) {
Evan Cheng1c3ee662008-04-16 09:46:40 +0000448 if (Processed.count(SuperReg))
449 continue;
450 MachineInstr *LastRef = PhysRegUse[SuperReg]
451 ? PhysRegUse[SuperReg] : PhysRegDef[SuperReg];
452 if (LastRef && LastRef != MI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000453 // The larger register is previously defined. Now a smaller part is
Evan Cheng97a51302008-03-19 00:52:20 +0000454 // being re-defined. Treat it as read/mod/write if there are uses
455 // below.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000456 // EAX =
457 // AX = EAX<imp-use,kill>, EAX<imp-def>
Evan Cheng97a51302008-03-19 00:52:20 +0000458 // ...
459 /// = EAX
Evan Cheng1c3ee662008-04-16 09:46:40 +0000460 if (hasRegisterUseBelow(SuperReg, MI, MI->getParent())) {
Evan Cheng97a51302008-03-19 00:52:20 +0000461 MI->addOperand(MachineOperand::CreateReg(SuperReg, false/*IsDef*/,
Evan Cheng1c3ee662008-04-16 09:46:40 +0000462 true/*IsImp*/,true/*IsKill*/));
Evan Cheng97a51302008-03-19 00:52:20 +0000463 MI->addOperand(MachineOperand::CreateReg(SuperReg, true/*IsDef*/,
464 true/*IsImp*/));
Evan Cheng1c3ee662008-04-16 09:46:40 +0000465 PhysRegDef[SuperReg] = MI;
466 PhysRegUse[SuperReg] = NULL;
467 Processed.insert(SuperReg);
468 for (const unsigned *SS = TRI->getSubRegisters(SuperReg); *SS; ++SS) {
469 PhysRegDef[*SS] = MI;
470 PhysRegUse[*SS] = NULL;
471 Processed.insert(*SS);
472 }
Evan Cheng97a51302008-03-19 00:52:20 +0000473 } else {
Evan Cheng1c3ee662008-04-16 09:46:40 +0000474 // Otherwise, the super register is killed.
Evan Cheng06df4d02009-01-20 21:25:12 +0000475 if (HandlePhysRegKill(SuperReg, MI)) {
Evan Cheng1c3ee662008-04-16 09:46:40 +0000476 PhysRegDef[SuperReg] = NULL;
477 PhysRegUse[SuperReg] = NULL;
478 for (const unsigned *SS = TRI->getSubRegisters(SuperReg); *SS; ++SS) {
479 PhysRegDef[*SS] = NULL;
480 PhysRegUse[*SS] = NULL;
481 Processed.insert(*SS);
482 }
483 }
Evan Cheng97a51302008-03-19 00:52:20 +0000484 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000485 }
486 }
487
Evan Cheng1c3ee662008-04-16 09:46:40 +0000488 // Remember this def.
489 PhysRegDef[Reg] = MI;
490 PhysRegUse[Reg] = NULL;
Evan Chengc7daf1f2008-03-05 00:59:57 +0000491 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000492 unsigned SubReg = *SubRegs; ++SubRegs) {
Evan Cheng1c3ee662008-04-16 09:46:40 +0000493 PhysRegDef[SubReg] = MI;
494 PhysRegUse[SubReg] = NULL;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000495 }
496 }
497}
498
499bool LiveVariables::runOnMachineFunction(MachineFunction &mf) {
500 MF = &mf;
Evan Cheng251fa152008-04-02 18:04:08 +0000501 MRI = &mf.getRegInfo();
Evan Chengc7daf1f2008-03-05 00:59:57 +0000502 TRI = MF->getTarget().getRegisterInfo();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000503
Evan Chengc7daf1f2008-03-05 00:59:57 +0000504 ReservedRegisters = TRI->getReservedRegs(mf);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000505
Evan Chengc7daf1f2008-03-05 00:59:57 +0000506 unsigned NumRegs = TRI->getNumRegs();
Evan Cheng1c3ee662008-04-16 09:46:40 +0000507 PhysRegDef = new MachineInstr*[NumRegs];
508 PhysRegUse = new MachineInstr*[NumRegs];
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000509 PHIVarInfo = new SmallVector<unsigned, 4>[MF->getNumBlockIDs()];
Evan Cheng1c3ee662008-04-16 09:46:40 +0000510 std::fill(PhysRegDef, PhysRegDef + NumRegs, (MachineInstr*)0);
511 std::fill(PhysRegUse, PhysRegUse + NumRegs, (MachineInstr*)0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000512
Bill Wendling85b03762008-02-20 09:15:16 +0000513 /// Get some space for a respectable number of registers.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000514 VirtRegInfo.resize(64);
515
516 analyzePHINodes(mf);
517
518 // Calculate live variable information in depth first order on the CFG of the
519 // function. This guarantees that we will see the definition of a virtual
520 // register before its uses due to dominance properties of SSA (except for PHI
521 // nodes, which are treated as a special case).
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000522 MachineBasicBlock *Entry = MF->begin();
523 SmallPtrSet<MachineBasicBlock*,16> Visited;
Bill Wendling85b03762008-02-20 09:15:16 +0000524
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000525 for (df_ext_iterator<MachineBasicBlock*, SmallPtrSet<MachineBasicBlock*,16> >
526 DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited);
527 DFI != E; ++DFI) {
528 MachineBasicBlock *MBB = *DFI;
529
530 // Mark live-in registers as live-in.
531 for (MachineBasicBlock::const_livein_iterator II = MBB->livein_begin(),
532 EE = MBB->livein_end(); II != EE; ++II) {
Dan Gohman1e57df32008-02-10 18:45:23 +0000533 assert(TargetRegisterInfo::isPhysicalRegister(*II) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000534 "Cannot have a live-in virtual register!");
535 HandlePhysRegDef(*II, 0);
536 }
537
538 // Loop over all of the instructions, processing them.
Evan Cheng251fa152008-04-02 18:04:08 +0000539 DistanceMap.clear();
540 unsigned Dist = 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000541 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
542 I != E; ++I) {
543 MachineInstr *MI = I;
Evan Cheng251fa152008-04-02 18:04:08 +0000544 DistanceMap.insert(std::make_pair(MI, Dist++));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000545
546 // Process all of the operands of the instruction...
547 unsigned NumOperandsToProcess = MI->getNumOperands();
548
549 // Unless it is a PHI node. In this case, ONLY process the DEF, not any
550 // of the uses. They will be handled in other basic blocks.
551 if (MI->getOpcode() == TargetInstrInfo::PHI)
552 NumOperandsToProcess = 1;
553
Evan Cheng1c3ee662008-04-16 09:46:40 +0000554 SmallVector<unsigned, 4> UseRegs;
555 SmallVector<unsigned, 4> DefRegs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000556 for (unsigned i = 0; i != NumOperandsToProcess; ++i) {
Bill Wendlingb88bca92008-02-20 06:10:21 +0000557 const MachineOperand &MO = MI->getOperand(i);
Evan Cheng06df4d02009-01-20 21:25:12 +0000558 if (!MO.isReg() || MO.getReg() == 0)
559 continue;
560 unsigned MOReg = MO.getReg();
561 if (MO.isUse())
562 UseRegs.push_back(MOReg);
563 if (MO.isDef())
564 DefRegs.push_back(MOReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000565 }
566
Evan Cheng1c3ee662008-04-16 09:46:40 +0000567 // Process all uses.
568 for (unsigned i = 0, e = UseRegs.size(); i != e; ++i) {
569 unsigned MOReg = UseRegs[i];
570 if (TargetRegisterInfo::isVirtualRegister(MOReg))
571 HandleVirtRegUse(MOReg, MBB, MI);
Dan Gohman706847e2008-09-21 21:11:41 +0000572 else if (!ReservedRegisters[MOReg])
Evan Cheng1c3ee662008-04-16 09:46:40 +0000573 HandlePhysRegUse(MOReg, MI);
574 }
575
Bill Wendling85b03762008-02-20 09:15:16 +0000576 // Process all defs.
Evan Cheng1c3ee662008-04-16 09:46:40 +0000577 for (unsigned i = 0, e = DefRegs.size(); i != e; ++i) {
578 unsigned MOReg = DefRegs[i];
Dan Gohman706847e2008-09-21 21:11:41 +0000579 if (TargetRegisterInfo::isVirtualRegister(MOReg))
580 HandleVirtRegDef(MOReg, MI);
581 else if (!ReservedRegisters[MOReg])
Evan Cheng1c3ee662008-04-16 09:46:40 +0000582 HandlePhysRegDef(MOReg, MI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000583 }
584 }
585
586 // Handle any virtual assignments from PHI nodes which might be at the
587 // bottom of this basic block. We check all of our successor blocks to see
588 // if they have PHI nodes, and if so, we simulate an assignment at the end
589 // of the current block.
590 if (!PHIVarInfo[MBB->getNumber()].empty()) {
591 SmallVector<unsigned, 4>& VarInfoVec = PHIVarInfo[MBB->getNumber()];
592
593 for (SmallVector<unsigned, 4>::iterator I = VarInfoVec.begin(),
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000594 E = VarInfoVec.end(); I != E; ++I)
595 // Mark it alive only in the block we are representing.
Evan Cheng251fa152008-04-02 18:04:08 +0000596 MarkVirtRegAliveInBlock(getVarInfo(*I),MRI->getVRegDef(*I)->getParent(),
Owen Anderson77d80492008-01-15 22:58:11 +0000597 MBB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000598 }
599
Bill Wendling85b03762008-02-20 09:15:16 +0000600 // Finally, if the last instruction in the block is a return, make sure to
601 // mark it as using all of the live-out values in the function.
Chris Lattner5b930372008-01-07 07:27:27 +0000602 if (!MBB->empty() && MBB->back().getDesc().isReturn()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000603 MachineInstr *Ret = &MBB->back();
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000604
Chris Lattner1b989192007-12-31 04:13:23 +0000605 for (MachineRegisterInfo::liveout_iterator
606 I = MF->getRegInfo().liveout_begin(),
607 E = MF->getRegInfo().liveout_end(); I != E; ++I) {
Dan Gohman1e57df32008-02-10 18:45:23 +0000608 assert(TargetRegisterInfo::isPhysicalRegister(*I) &&
Dan Gohman2d702012008-06-25 22:14:43 +0000609 "Cannot have a live-out virtual register!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000610 HandlePhysRegUse(*I, Ret);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000611
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000612 // Add live-out registers as implicit uses.
Evan Chengc7daf1f2008-03-05 00:59:57 +0000613 if (!Ret->readsRegister(*I))
Chris Lattner63ab1f22007-12-30 00:41:17 +0000614 Ret->addOperand(MachineOperand::CreateReg(*I, false, true));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000615 }
616 }
617
Evan Cheng1c3ee662008-04-16 09:46:40 +0000618 // Loop over PhysRegDef / PhysRegUse, killing any registers that are
619 // available at the end of the basic block.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000620 for (unsigned i = 0; i != NumRegs; ++i)
Evan Cheng1c3ee662008-04-16 09:46:40 +0000621 if (PhysRegDef[i] || PhysRegUse[i])
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000622 HandlePhysRegDef(i, 0);
623
Evan Cheng1c3ee662008-04-16 09:46:40 +0000624 std::fill(PhysRegDef, PhysRegDef + NumRegs, (MachineInstr*)0);
625 std::fill(PhysRegUse, PhysRegUse + NumRegs, (MachineInstr*)0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000626 }
627
628 // Convert and transfer the dead / killed information we have gathered into
629 // VirtRegInfo onto MI's.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000630 for (unsigned i = 0, e1 = VirtRegInfo.size(); i != e1; ++i)
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000631 for (unsigned j = 0, e2 = VirtRegInfo[i].Kills.size(); j != e2; ++j)
632 if (VirtRegInfo[i].Kills[j] ==
Evan Cheng251fa152008-04-02 18:04:08 +0000633 MRI->getVRegDef(i + TargetRegisterInfo::FirstVirtualRegister))
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000634 VirtRegInfo[i]
635 .Kills[j]->addRegisterDead(i +
636 TargetRegisterInfo::FirstVirtualRegister,
Evan Chengc7daf1f2008-03-05 00:59:57 +0000637 TRI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000638 else
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000639 VirtRegInfo[i]
640 .Kills[j]->addRegisterKilled(i +
641 TargetRegisterInfo::FirstVirtualRegister,
Evan Chengc7daf1f2008-03-05 00:59:57 +0000642 TRI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000643
644 // Check to make sure there are no unreachable blocks in the MC CFG for the
645 // function. If so, it is due to a bug in the instruction selector or some
646 // other part of the code generator if this happens.
647#ifndef NDEBUG
648 for(MachineFunction::iterator i = MF->begin(), e = MF->end(); i != e; ++i)
649 assert(Visited.count(&*i) != 0 && "unreachable basic block found");
650#endif
651
Evan Cheng1c3ee662008-04-16 09:46:40 +0000652 delete[] PhysRegDef;
653 delete[] PhysRegUse;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000654 delete[] PHIVarInfo;
655
656 return false;
657}
658
Evan Chengd1c7e8f2008-07-03 00:07:19 +0000659/// replaceKillInstruction - Update register kill info by replacing a kill
660/// instruction with a new one.
661void LiveVariables::replaceKillInstruction(unsigned Reg, MachineInstr *OldMI,
662 MachineInstr *NewMI) {
663 VarInfo &VI = getVarInfo(Reg);
Evan Chengc2c8ebb2008-07-03 00:28:27 +0000664 std::replace(VI.Kills.begin(), VI.Kills.end(), OldMI, NewMI);
Evan Chengd1c7e8f2008-07-03 00:07:19 +0000665}
666
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000667/// removeVirtualRegistersKilled - Remove all killed info for the specified
668/// instruction.
669void LiveVariables::removeVirtualRegistersKilled(MachineInstr *MI) {
670 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
671 MachineOperand &MO = MI->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000672 if (MO.isReg() && MO.isKill()) {
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000673 MO.setIsKill(false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000674 unsigned Reg = MO.getReg();
Dan Gohman1e57df32008-02-10 18:45:23 +0000675 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000676 bool removed = getVarInfo(Reg).removeKill(MI);
677 assert(removed && "kill not in register's VarInfo?");
Devang Patel4354f5c2008-11-21 20:00:59 +0000678 removed = true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000679 }
680 }
681 }
682}
683
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000684/// analyzePHINodes - Gather information about the PHI nodes in here. In
Bill Wendling85b03762008-02-20 09:15:16 +0000685/// particular, we want to map the variable information of a virtual register
686/// which is used in a PHI node. We map that to the BB the vreg is coming from.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000687///
688void LiveVariables::analyzePHINodes(const MachineFunction& Fn) {
689 for (MachineFunction::const_iterator I = Fn.begin(), E = Fn.end();
690 I != E; ++I)
691 for (MachineBasicBlock::const_iterator BBI = I->begin(), BBE = I->end();
692 BBI != BBE && BBI->getOpcode() == TargetInstrInfo::PHI; ++BBI)
693 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2)
Bill Wendlingb88bca92008-02-20 06:10:21 +0000694 PHIVarInfo[BBI->getOperand(i + 1).getMBB()->getNumber()]
695 .push_back(BBI->getOperand(i).getReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000696}