blob: 8d2e99454555c1d1c5c7de0bada3ed4965c330e3 [file] [log] [blame]
Scott Michel266bc8f2007-12-04 22:23:35 +00001//===-- SPUISelLowering.h - Cell SPU DAG Lowering Interface -----*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that Cell SPU uses to lower LLVM code into
11// a selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef SPU_ISELLOWERING_H
16#define SPU_ISELLOWERING_H
17
18#include "llvm/Target/TargetLowering.h"
19#include "llvm/CodeGen/SelectionDAG.h"
20#include "SPU.h"
21
22namespace llvm {
23 namespace SPUISD {
24 enum NodeType {
25 // Start the numbering where the builting ops and target ops leave off.
Dan Gohman0ba2bcf2008-09-23 18:42:32 +000026 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Scott Michel266bc8f2007-12-04 22:23:35 +000027
28 // Pseudo instructions:
29 RET_FLAG, ///< Return with flag, matched by bi instruction
30
31 Hi, ///< High address component (upper 16)
32 Lo, ///< Low address component (lower 16)
33 PCRelAddr, ///< Program counter relative address
Scott Michel9de5d0d2008-01-11 02:53:15 +000034 AFormAddr, ///< A-form address (local store)
Scott Michel053c1da2008-01-29 02:16:57 +000035 IndirectAddr, ///< D-Form "imm($r)" and X-form "$r($r)"
Scott Michel266bc8f2007-12-04 22:23:35 +000036
37 LDRESULT, ///< Load result (value, chain)
38 CALL, ///< CALL instruction
39 SHUFB, ///< Vector shuffle (permute)
Scott Michel7a1c9e92008-11-22 23:50:42 +000040 SHUFFLE_MASK, ///< Shuffle mask
Scott Michel7f9ba9b2008-01-30 02:55:46 +000041 CNTB, ///< Count leading ones in bytes
Scott Michelf0569be2008-12-27 04:51:36 +000042 PREFSLOT2VEC, ///< Promote scalar->vector
Scott Michel104de432008-11-24 17:11:17 +000043 VEC2PREFSLOT, ///< Extract element 0
Scott Michel7f9ba9b2008-01-30 02:55:46 +000044 MPY, ///< 16-bit Multiply (low parts of a 32-bit)
45 MPYU, ///< Multiply Unsigned
46 MPYH, ///< Multiply High
47 MPYHH, ///< Multiply High-High
Scott Michela59d4692008-02-23 18:41:37 +000048 SHLQUAD_L_BITS, ///< Rotate quad left, by bits
49 SHLQUAD_L_BYTES, ///< Rotate quad left, by bytes
Scott Michel7f9ba9b2008-01-30 02:55:46 +000050 VEC_SHL, ///< Vector shift left
51 VEC_SRL, ///< Vector shift right (logical)
52 VEC_SRA, ///< Vector shift right (arithmetic)
53 VEC_ROTL, ///< Vector rotate left
54 VEC_ROTR, ///< Vector rotate right
Scott Michela59d4692008-02-23 18:41:37 +000055 ROTQUAD_RZ_BYTES, ///< Rotate quad right, by bytes, zero fill
56 ROTQUAD_RZ_BITS, ///< Rotate quad right, by bits, zero fill
Scott Michel7f9ba9b2008-01-30 02:55:46 +000057 ROTBYTES_LEFT, ///< Rotate bytes (loads -> ROTQBYI)
Scott Michel8bf61e82008-06-02 22:18:03 +000058 ROTBYTES_LEFT_BITS, ///< Rotate bytes left by bit shift count
59 SELECT_MASK, ///< Select Mask (FSM, FSMB, FSMH, FSMBI)
Scott Michel7f9ba9b2008-01-30 02:55:46 +000060 SELB, ///< Select bits -> (b & mask) | (a & ~mask)
Scott Michelf0569be2008-12-27 04:51:36 +000061 GATHER_BITS, ///< Gather bits from bytes/words/halfwords
Scott Michel8bf61e82008-06-02 22:18:03 +000062 ADD_EXTENDED, ///< Add extended, with carry
63 CARRY_GENERATE, ///< Carry generate for ADD_EXTENDED
64 SUB_EXTENDED, ///< Subtract extended, with borrow
65 BORROW_GENERATE, ///< Borrow generate for SUB_EXTENDED
Scott Michel266bc8f2007-12-04 22:23:35 +000066 FPInterp, ///< Floating point interpolate
Scott Michel7f9ba9b2008-01-30 02:55:46 +000067 FPRecipEst, ///< Floating point reciprocal estimate
68 SEXT32TO64, ///< Sign-extended 32-bit const -> 64-bits
69 LAST_SPUISD ///< Last user-defined instruction
Scott Michel266bc8f2007-12-04 22:23:35 +000070 };
71 }
72
73 /// Predicates that are used for node matching:
74 namespace SPU {
Dan Gohman475871a2008-07-27 21:46:04 +000075 SDValue get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +000076 MVT ValueType);
Dan Gohman475871a2008-07-27 21:46:04 +000077 SDValue get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +000078 MVT ValueType);
Dan Gohman475871a2008-07-27 21:46:04 +000079 SDValue get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +000080 MVT ValueType);
Dan Gohman475871a2008-07-27 21:46:04 +000081 SDValue get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +000082 MVT ValueType);
Dan Gohman475871a2008-07-27 21:46:04 +000083 SDValue get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +000084 MVT ValueType);
Dan Gohman475871a2008-07-27 21:46:04 +000085 SDValue get_v4i32_imm(SDNode *N, SelectionDAG &DAG);
86 SDValue get_v2i64_imm(SDNode *N, SelectionDAG &DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +000087 }
88
89 class SPUTargetMachine; // forward dec'l.
90
91 class SPUTargetLowering :
92 public TargetLowering
93 {
94 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
95 int ReturnAddrIndex; // FrameIndex for return slot.
96 SPUTargetMachine &SPUTM;
97
98 public:
99 SPUTargetLowering(SPUTargetMachine &TM);
100
101 /// getTargetNodeName() - This method returns the name of a target specific
102 /// DAG node.
103 virtual const char *getTargetNodeName(unsigned Opcode) const;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000104
105 /// getSetCCResultType - Return the ValueType for ISD::SETCC
Dan Gohman475871a2008-07-27 21:46:04 +0000106 virtual MVT getSetCCResultType(const SDValue &) const;
Scott Michel266bc8f2007-12-04 22:23:35 +0000107
Scott Michel73ce1c52008-11-10 23:43:06 +0000108 //! Custom lowering hooks
Dan Gohman475871a2008-07-27 21:46:04 +0000109 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG);
Scott Michel73ce1c52008-11-10 23:43:06 +0000110
Duncan Sands1607f052008-12-01 11:39:25 +0000111 //! Custom lowering hook for nodes with illegal result types.
112 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
113 SelectionDAG &DAG);
114
Dan Gohman475871a2008-07-27 21:46:04 +0000115 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Scott Michel266bc8f2007-12-04 22:23:35 +0000116
Dan Gohman475871a2008-07-27 21:46:04 +0000117 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +0000118 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +0000119 APInt &KnownZero,
120 APInt &KnownOne,
Scott Michel266bc8f2007-12-04 22:23:35 +0000121 const SelectionDAG &DAG,
122 unsigned Depth = 0) const;
123
Scott Michelf0569be2008-12-27 04:51:36 +0000124 virtual unsigned ComputeNumSignBitsForTargetNode(SDValue Op,
125 unsigned Depth = 0) const;
126
Scott Michel266bc8f2007-12-04 22:23:35 +0000127 ConstraintType getConstraintType(const std::string &ConstraintLetter) const;
128
129 std::pair<unsigned, const TargetRegisterClass*>
130 getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000131 MVT VT) const;
Scott Michel266bc8f2007-12-04 22:23:35 +0000132
Dan Gohman475871a2008-07-27 21:46:04 +0000133 void LowerAsmOperandForConstraint(SDValue Op, char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +0000134 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +0000135 std::vector<SDValue> &Ops,
Scott Michel203b2d62008-04-30 00:30:08 +0000136 SelectionDAG &DAG) const;
137
Scott Michel266bc8f2007-12-04 22:23:35 +0000138 /// isLegalAddressImmediate - Return true if the integer value can be used
139 /// as the offset of the target addressing mode.
140 virtual bool isLegalAddressImmediate(int64_t V, const Type *Ty) const;
141 virtual bool isLegalAddressImmediate(GlobalValue *) const;
Dan Gohman6520e202008-10-18 02:06:02 +0000142
143 virtual bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
Scott Michel266bc8f2007-12-04 22:23:35 +0000144 };
145}
146
147#endif