Eric Christopher | 49ac3d7 | 2011-05-09 18:16:46 +0000 | [diff] [blame] | 1 | //===- MipsInstrInfo.td - Target Description for Mips Target -*- tablegen -*-=// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 7 | // |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Eric Christopher | 49ac3d7 | 2011-05-09 18:16:46 +0000 | [diff] [blame] | 9 | // |
| 10 | // This file contains the Mips implementation of the TargetInstrInfo class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 13 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 14 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 15 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 16 | // Mips profiles and nodes |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 17 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 18 | |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 19 | def SDT_MipsJmpLink : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>; |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 20 | def SDT_MipsCMov : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>, |
Akira Hatanaka | 0bf3dfb | 2011-04-15 21:00:26 +0000 | [diff] [blame] | 21 | SDTCisSameAs<1, 2>, |
| 22 | SDTCisSameAs<3, 4>, |
| 23 | SDTCisInt<4>]>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 24 | def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>; |
| 25 | def SDT_MipsCallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>; |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 26 | def SDT_MipsMAddMSub : SDTypeProfile<0, 4, |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 27 | [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>, |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 28 | SDTCisSameAs<1, 2>, |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 29 | SDTCisSameAs<2, 3>]>; |
Bruno Cardoso Lopes | 38b5e86 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 30 | def SDT_MipsDivRem : SDTypeProfile<0, 2, |
Akira Hatanaka | dda4a07 | 2011-10-03 21:06:13 +0000 | [diff] [blame] | 31 | [SDTCisInt<0>, |
Bruno Cardoso Lopes | 38b5e86 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 32 | SDTCisSameAs<0, 1>]>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 33 | |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 34 | def SDT_MipsThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; |
| 35 | |
Akira Hatanaka | c742e4f | 2011-11-11 04:06:38 +0000 | [diff] [blame] | 36 | def SDT_MipsDynAlloc : SDTypeProfile<1, 1, [SDTCisVT<0, iPTR>, |
| 37 | SDTCisSameAs<0, 1>]>; |
Akira Hatanaka | db54826 | 2011-07-19 23:30:50 +0000 | [diff] [blame] | 38 | def SDT_Sync : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>; |
Akira Hatanaka | 21afc63 | 2011-06-21 00:40:49 +0000 | [diff] [blame] | 39 | |
Akira Hatanaka | 40eda46 | 2011-09-22 23:31:54 +0000 | [diff] [blame] | 40 | def SDT_Ext : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>, |
| 41 | SDTCisVT<2, i32>, SDTCisSameAs<2, 3>]>; |
| 42 | def SDT_Ins : SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<0, 1>, |
| 43 | SDTCisVT<2, i32>, SDTCisSameAs<2, 3>, |
Akira Hatanaka | bb15e11 | 2011-08-17 02:05:42 +0000 | [diff] [blame] | 44 | SDTCisSameAs<0, 4>]>; |
| 45 | |
Akira Hatanaka | b6f1dc2 | 2012-06-02 00:03:12 +0000 | [diff] [blame] | 46 | def SDTMipsLoadLR : SDTypeProfile<1, 2, |
| 47 | [SDTCisInt<0>, SDTCisPtrTy<1>, |
| 48 | SDTCisSameAs<0, 2>]>; |
| 49 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 50 | // Call |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 51 | def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 52 | [SDNPHasChain, SDNPOutGlue, SDNPOptInGlue, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 53 | SDNPVariadic]>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 54 | |
Akira Hatanaka | 58d1e3f | 2012-10-19 20:59:39 +0000 | [diff] [blame] | 55 | // Tail call |
| 56 | def MipsTailCall : SDNode<"MipsISD::TailCall", SDT_MipsJmpLink, |
| 57 | [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>; |
| 58 | |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 59 | // Hi and Lo nodes are used to handle global addresses. Used on |
| 60 | // MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol |
Bruno Cardoso Lopes | c7db561 | 2007-11-05 03:02:32 +0000 | [diff] [blame] | 61 | // static model. (nothing to do with Mips Registers Hi and Lo) |
Bruno Cardoso Lopes | 91fd532 | 2008-07-21 18:52:34 +0000 | [diff] [blame] | 62 | def MipsHi : SDNode<"MipsISD::Hi", SDTIntUnaryOp>; |
| 63 | def MipsLo : SDNode<"MipsISD::Lo", SDTIntUnaryOp>; |
| 64 | def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>; |
Bruno Cardoso Lopes | e78080c | 2007-10-09 02:55:31 +0000 | [diff] [blame] | 65 | |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 66 | // TlsGd node is used to handle General Dynamic TLS |
| 67 | def MipsTlsGd : SDNode<"MipsISD::TlsGd", SDTIntUnaryOp>; |
| 68 | |
| 69 | // TprelHi and TprelLo nodes are used to handle Local Exec TLS |
| 70 | def MipsTprelHi : SDNode<"MipsISD::TprelHi", SDTIntUnaryOp>; |
| 71 | def MipsTprelLo : SDNode<"MipsISD::TprelLo", SDTIntUnaryOp>; |
| 72 | |
| 73 | // Thread pointer |
| 74 | def MipsThreadPointer: SDNode<"MipsISD::ThreadPointer", SDT_MipsThreadPointer>; |
| 75 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 76 | // Return |
Akira Hatanaka | 182ef6f | 2012-07-10 00:19:06 +0000 | [diff] [blame] | 77 | def MipsRet : SDNode<"MipsISD::Ret", SDTNone, [SDNPHasChain, SDNPOptInGlue]>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 78 | |
| 79 | // These are target-independent nodes, but have target-specific formats. |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 80 | def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart, |
Jakob Stoklund Olesen | ea47628 | 2012-08-24 14:43:27 +0000 | [diff] [blame] | 81 | [SDNPHasChain, SDNPSideEffect, SDNPOutGlue]>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 82 | def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd, |
Jakob Stoklund Olesen | ea47628 | 2012-08-24 14:43:27 +0000 | [diff] [blame] | 83 | [SDNPHasChain, SDNPSideEffect, |
| 84 | SDNPOptInGlue, SDNPOutGlue]>; |
Bill Wendling | 0f8d9c0 | 2007-11-13 00:44:25 +0000 | [diff] [blame] | 85 | |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 86 | // MAdd*/MSub* nodes |
| 87 | def MipsMAdd : SDNode<"MipsISD::MAdd", SDT_MipsMAddMSub, |
| 88 | [SDNPOptInGlue, SDNPOutGlue]>; |
| 89 | def MipsMAddu : SDNode<"MipsISD::MAddu", SDT_MipsMAddMSub, |
| 90 | [SDNPOptInGlue, SDNPOutGlue]>; |
| 91 | def MipsMSub : SDNode<"MipsISD::MSub", SDT_MipsMAddMSub, |
| 92 | [SDNPOptInGlue, SDNPOutGlue]>; |
| 93 | def MipsMSubu : SDNode<"MipsISD::MSubu", SDT_MipsMAddMSub, |
| 94 | [SDNPOptInGlue, SDNPOutGlue]>; |
| 95 | |
Bruno Cardoso Lopes | 38b5e86 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 96 | // DivRem(u) nodes |
| 97 | def MipsDivRem : SDNode<"MipsISD::DivRem", SDT_MipsDivRem, |
| 98 | [SDNPOutGlue]>; |
| 99 | def MipsDivRemU : SDNode<"MipsISD::DivRemU", SDT_MipsDivRem, |
| 100 | [SDNPOutGlue]>; |
| 101 | |
Akira Hatanaka | 6cd4b4e | 2011-06-07 18:00:14 +0000 | [diff] [blame] | 102 | // Target constant nodes that are not part of any isel patterns and remain |
| 103 | // unchanged can cause instructions with illegal operands to be emitted. |
| 104 | // Wrapper node patterns give the instruction selector a chance to replace |
| 105 | // target constant nodes that would otherwise remain unchanged with ADDiu |
| 106 | // nodes. Without these wrapper node patterns, the following conditional move |
| 107 | // instrucion is emitted when function cmov2 in test/CodeGen/Mips/cmov.ll is |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 108 | // compiled: |
Akira Hatanaka | 6cd4b4e | 2011-06-07 18:00:14 +0000 | [diff] [blame] | 109 | // movn %got(d)($gp), %got(c)($gp), $4 |
| 110 | // This instruction is illegal since movn can take only register operands. |
| 111 | |
Akira Hatanaka | 648f00c | 2012-02-24 22:34:47 +0000 | [diff] [blame] | 112 | def MipsWrapper : SDNode<"MipsISD::Wrapper", SDTIntBinOp>; |
Akira Hatanaka | 342837d | 2011-05-28 01:07:07 +0000 | [diff] [blame] | 113 | |
Akira Hatanaka | 21afc63 | 2011-06-21 00:40:49 +0000 | [diff] [blame] | 114 | // Pointer to dynamically allocated stack area. |
| 115 | def MipsDynAlloc : SDNode<"MipsISD::DynAlloc", SDT_MipsDynAlloc, |
| 116 | [SDNPHasChain, SDNPInGlue]>; |
| 117 | |
Jakob Stoklund Olesen | ea47628 | 2012-08-24 14:43:27 +0000 | [diff] [blame] | 118 | def MipsSync : SDNode<"MipsISD::Sync", SDT_Sync, [SDNPHasChain,SDNPSideEffect]>; |
Akira Hatanaka | db54826 | 2011-07-19 23:30:50 +0000 | [diff] [blame] | 119 | |
Akira Hatanaka | bb15e11 | 2011-08-17 02:05:42 +0000 | [diff] [blame] | 120 | def MipsExt : SDNode<"MipsISD::Ext", SDT_Ext>; |
| 121 | def MipsIns : SDNode<"MipsISD::Ins", SDT_Ins>; |
| 122 | |
Akira Hatanaka | b6f1dc2 | 2012-06-02 00:03:12 +0000 | [diff] [blame] | 123 | def MipsLWL : SDNode<"MipsISD::LWL", SDTMipsLoadLR, |
| 124 | [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>; |
| 125 | def MipsLWR : SDNode<"MipsISD::LWR", SDTMipsLoadLR, |
| 126 | [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>; |
| 127 | def MipsSWL : SDNode<"MipsISD::SWL", SDTStore, |
| 128 | [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>; |
| 129 | def MipsSWR : SDNode<"MipsISD::SWR", SDTStore, |
| 130 | [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>; |
| 131 | def MipsLDL : SDNode<"MipsISD::LDL", SDTMipsLoadLR, |
| 132 | [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>; |
| 133 | def MipsLDR : SDNode<"MipsISD::LDR", SDTMipsLoadLR, |
| 134 | [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>; |
| 135 | def MipsSDL : SDNode<"MipsISD::SDL", SDTStore, |
| 136 | [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>; |
| 137 | def MipsSDR : SDNode<"MipsISD::SDR", SDTStore, |
| 138 | [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>; |
| 139 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 140 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | e78080c | 2007-10-09 02:55:31 +0000 | [diff] [blame] | 141 | // Mips Instruction Predicate Definitions. |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 142 | //===----------------------------------------------------------------------===// |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 143 | def HasSEInReg : Predicate<"Subtarget.hasSEInReg()">, |
| 144 | AssemblerPredicate<"FeatureSEInReg">; |
| 145 | def HasBitCount : Predicate<"Subtarget.hasBitCount()">, |
| 146 | AssemblerPredicate<"FeatureBitCount">; |
| 147 | def HasSwap : Predicate<"Subtarget.hasSwap()">, |
| 148 | AssemblerPredicate<"FeatureSwap">; |
| 149 | def HasCondMov : Predicate<"Subtarget.hasCondMov()">, |
| 150 | AssemblerPredicate<"FeatureCondMov">; |
Akira Hatanaka | 0301bc5 | 2012-11-15 21:17:13 +0000 | [diff] [blame^] | 151 | def HasFPIdx : Predicate<"Subtarget.hasFPIdx()">, |
| 152 | AssemblerPredicate<"FeatureFPIdx">; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 153 | def HasMips32 : Predicate<"Subtarget.hasMips32()">, |
| 154 | AssemblerPredicate<"FeatureMips32">; |
| 155 | def HasMips32r2 : Predicate<"Subtarget.hasMips32r2()">, |
| 156 | AssemblerPredicate<"FeatureMips32r2">; |
| 157 | def HasMips64 : Predicate<"Subtarget.hasMips64()">, |
| 158 | AssemblerPredicate<"FeatureMips64">; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 159 | def NotMips64 : Predicate<"!Subtarget.hasMips64()">, |
| 160 | AssemblerPredicate<"!FeatureMips64">; |
| 161 | def HasMips64r2 : Predicate<"Subtarget.hasMips64r2()">, |
| 162 | AssemblerPredicate<"FeatureMips64r2">; |
| 163 | def IsN64 : Predicate<"Subtarget.isABI_N64()">, |
| 164 | AssemblerPredicate<"FeatureN64">; |
| 165 | def NotN64 : Predicate<"!Subtarget.isABI_N64()">, |
| 166 | AssemblerPredicate<"!FeatureN64">; |
Akira Hatanaka | 4a5a894 | 2012-05-24 18:32:33 +0000 | [diff] [blame] | 167 | def InMips16Mode : Predicate<"Subtarget.inMips16Mode()">, |
| 168 | AssemblerPredicate<"FeatureMips16">; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 169 | def RelocStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">, |
| 170 | AssemblerPredicate<"FeatureMips32">; |
| 171 | def RelocPIC : Predicate<"TM.getRelocationModel() == Reloc::PIC_">, |
| 172 | AssemblerPredicate<"FeatureMips32">; |
| 173 | def NoNaNsFPMath : Predicate<"TM.Options.NoNaNsFPMath">, |
| 174 | AssemblerPredicate<"FeatureMips32">; |
Akira Hatanaka | 3ad21be | 2012-05-25 22:15:15 +0000 | [diff] [blame] | 175 | def HasStandardEncoding : Predicate<"Subtarget.hasStandardEncoding()">, |
| 176 | AssemblerPredicate<"!FeatureMips16">; |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 177 | |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 178 | class MipsPat<dag pattern, dag result> : Pat<pattern, result> { |
| 179 | let Predicates = [HasStandardEncoding]; |
| 180 | } |
| 181 | |
Akira Hatanaka | 1f02713 | 2012-10-19 21:11:03 +0000 | [diff] [blame] | 182 | class IsBranch { |
| 183 | bit isBranch = 1; |
| 184 | } |
| 185 | |
| 186 | class IsReturn { |
| 187 | bit isReturn = 1; |
| 188 | } |
| 189 | |
| 190 | class IsCall { |
| 191 | bit isCall = 1; |
| 192 | } |
| 193 | |
Akira Hatanaka | 01a75c4 | 2012-10-19 21:14:34 +0000 | [diff] [blame] | 194 | class IsTailCall { |
| 195 | bit isCall = 1; |
| 196 | bit isTerminator = 1; |
| 197 | bit isReturn = 1; |
| 198 | bit isBarrier = 1; |
| 199 | bit hasExtraSrcRegAllocReq = 1; |
| 200 | bit isCodeGenOnly = 1; |
| 201 | } |
| 202 | |
Akira Hatanaka | 497204a | 2012-10-31 18:37:55 +0000 | [diff] [blame] | 203 | class IsAsCheapAsAMove { |
| 204 | bit isAsCheapAsAMove = 1; |
| 205 | } |
| 206 | |
Akira Hatanaka | 3c77033 | 2012-11-03 00:53:12 +0000 | [diff] [blame] | 207 | class NeverHasSideEffects { |
| 208 | bit neverHasSideEffects = 1; |
| 209 | } |
| 210 | |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 211 | //===----------------------------------------------------------------------===// |
| 212 | // Instruction format superclass |
| 213 | //===----------------------------------------------------------------------===// |
| 214 | |
| 215 | include "MipsInstrFormats.td" |
Bruno Cardoso Lopes | e78080c | 2007-10-09 02:55:31 +0000 | [diff] [blame] | 216 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 217 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | e78080c | 2007-10-09 02:55:31 +0000 | [diff] [blame] | 218 | // Mips Operand, Complex Patterns and Transformations Definitions. |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 219 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | e78080c | 2007-10-09 02:55:31 +0000 | [diff] [blame] | 220 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 221 | // Instruction operand types |
Bruno Cardoso Lopes | 47b92f3 | 2011-11-11 22:58:42 +0000 | [diff] [blame] | 222 | def jmptarget : Operand<OtherVT> { |
| 223 | let EncoderMethod = "getJumpTargetOpValue"; |
| 224 | } |
| 225 | def brtarget : Operand<OtherVT> { |
| 226 | let EncoderMethod = "getBranchTargetOpValue"; |
| 227 | let OperandType = "OPERAND_PCREL"; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 228 | let DecoderMethod = "DecodeBranchTarget"; |
Bruno Cardoso Lopes | 47b92f3 | 2011-11-11 22:58:42 +0000 | [diff] [blame] | 229 | } |
Akira Hatanaka | 421455f | 2011-11-23 22:19:28 +0000 | [diff] [blame] | 230 | def calltarget : Operand<iPTR> { |
| 231 | let EncoderMethod = "getJumpTargetOpValue"; |
| 232 | } |
Akira Hatanaka | 642b109 | 2011-11-11 04:03:54 +0000 | [diff] [blame] | 233 | def calltarget64: Operand<i64>; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 234 | def simm16 : Operand<i32> { |
| 235 | let DecoderMethod= "DecodeSimm16"; |
| 236 | } |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 237 | def simm16_64 : Operand<i64>; |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 238 | def shamt : Operand<i32>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 239 | |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 240 | // Unsigned Operand |
| 241 | def uimm16 : Operand<i32> { |
| 242 | let PrintMethod = "printUnsignedImm"; |
| 243 | } |
| 244 | |
Akira Hatanaka | 72e9b6a | 2012-08-17 20:16:42 +0000 | [diff] [blame] | 245 | def MipsMemAsmOperand : AsmOperandClass { |
| 246 | let Name = "Mem"; |
| 247 | let ParserMethod = "parseMemOperand"; |
| 248 | } |
| 249 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 250 | // Address operand |
| 251 | def mem : Operand<i32> { |
| 252 | let PrintMethod = "printMemOperand"; |
Akira Hatanaka | d3ac47f | 2011-07-07 18:57:00 +0000 | [diff] [blame] | 253 | let MIOperandInfo = (ops CPURegs, simm16); |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 254 | let EncoderMethod = "getMemEncoding"; |
Akira Hatanaka | 72e9b6a | 2012-08-17 20:16:42 +0000 | [diff] [blame] | 255 | let ParserMatchClass = MipsMemAsmOperand; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 256 | } |
| 257 | |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 258 | def mem64 : Operand<i64> { |
| 259 | let PrintMethod = "printMemOperand"; |
| 260 | let MIOperandInfo = (ops CPU64Regs, simm16_64); |
Jack Carter | a6d6ef6 | 2012-06-27 23:13:42 +0000 | [diff] [blame] | 261 | let EncoderMethod = "getMemEncoding"; |
Akira Hatanaka | 72e9b6a | 2012-08-17 20:16:42 +0000 | [diff] [blame] | 262 | let ParserMatchClass = MipsMemAsmOperand; |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 263 | } |
| 264 | |
Akira Hatanaka | 03236be | 2011-07-07 20:54:20 +0000 | [diff] [blame] | 265 | def mem_ea : Operand<i32> { |
| 266 | let PrintMethod = "printMemOperandEA"; |
| 267 | let MIOperandInfo = (ops CPURegs, simm16); |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 268 | let EncoderMethod = "getMemEncoding"; |
| 269 | } |
| 270 | |
Akira Hatanaka | c742e4f | 2011-11-11 04:06:38 +0000 | [diff] [blame] | 271 | def mem_ea_64 : Operand<i64> { |
| 272 | let PrintMethod = "printMemOperandEA"; |
| 273 | let MIOperandInfo = (ops CPU64Regs, simm16_64); |
| 274 | let EncoderMethod = "getMemEncoding"; |
| 275 | } |
| 276 | |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 277 | // size operand of ext instruction |
| 278 | def size_ext : Operand<i32> { |
| 279 | let EncoderMethod = "getSizeExtEncoding"; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 280 | let DecoderMethod = "DecodeExtSize"; |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 281 | } |
| 282 | |
| 283 | // size operand of ins instruction |
| 284 | def size_ins : Operand<i32> { |
| 285 | let EncoderMethod = "getSizeInsEncoding"; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 286 | let DecoderMethod = "DecodeInsSize"; |
Akira Hatanaka | 03236be | 2011-07-07 20:54:20 +0000 | [diff] [blame] | 287 | } |
| 288 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 289 | // Transformation Function - get the lower 16 bits. |
| 290 | def LO16 : SDNodeXForm<imm, [{ |
Akira Hatanaka | 4d0eb63 | 2011-12-07 20:10:24 +0000 | [diff] [blame] | 291 | return getImm(N, N->getZExtValue() & 0xFFFF); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 292 | }]>; |
| 293 | |
| 294 | // Transformation Function - get the higher 16 bits. |
| 295 | def HI16 : SDNodeXForm<imm, [{ |
Akira Hatanaka | 4d0eb63 | 2011-12-07 20:10:24 +0000 | [diff] [blame] | 296 | return getImm(N, (N->getZExtValue() >> 16) & 0xFFFF); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 297 | }]>; |
| 298 | |
| 299 | // Node immediate fits as 16-bit sign extended on target immediate. |
| 300 | // e.g. addi, andi |
Jakob Stoklund Olesen | 7552a3d | 2010-08-18 23:56:46 +0000 | [diff] [blame] | 301 | def immSExt16 : PatLeaf<(imm), [{ return isInt<16>(N->getSExtValue()); }]>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 302 | |
| 303 | // Node immediate fits as 16-bit zero extended on target immediate. |
| 304 | // The LO16 param means that only the lower 16 bits of the node |
| 305 | // immediate are caught. |
| 306 | // e.g. addiu, sltiu |
| 307 | def immZExt16 : PatLeaf<(imm), [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 308 | if (N->getValueType(0) == MVT::i32) |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 309 | return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue(); |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 310 | else |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 311 | return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue(); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 312 | }], LO16>; |
| 313 | |
Akira Hatanaka | f06cb2b | 2011-12-19 20:21:18 +0000 | [diff] [blame] | 314 | // Immediate can be loaded with LUi (32-bit int with lower 16-bit cleared). |
Akira Hatanaka | 2010325 | 2012-01-04 03:09:26 +0000 | [diff] [blame] | 315 | def immLow16Zero : PatLeaf<(imm), [{ |
Akira Hatanaka | f06cb2b | 2011-12-19 20:21:18 +0000 | [diff] [blame] | 316 | int64_t Val = N->getSExtValue(); |
| 317 | return isInt<32>(Val) && !(Val & 0xffff); |
| 318 | }]>; |
| 319 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 320 | // shamt field must fit in 5 bits. |
Akira Hatanaka | a01820a | 2011-10-17 18:01:00 +0000 | [diff] [blame] | 321 | def immZExt5 : ImmLeaf<i32, [{return Imm == (Imm & 0x1f);}]>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 322 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 323 | // Mips Address Mode! SDNode frameindex could possibily be a match |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 324 | // since load and store instructions from stack used it. |
Akira Hatanaka | 4a5a894 | 2012-05-24 18:32:33 +0000 | [diff] [blame] | 325 | def addr : |
| 326 | ComplexPattern<iPTR, 2, "SelectAddr", [frameindex], [SDNPWantParent]>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 327 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 328 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 329 | // Instructions specific format |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 330 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 331 | |
Jack Carter | de33227 | 2012-10-06 01:17:37 +0000 | [diff] [blame] | 332 | /// Move Control Registers From/To CPU Registers |
| 333 | def MFC0_3OP : MFC3OP<0x10, 0, (outs CPURegs:$rt), |
| 334 | (ins CPURegs:$rd, uimm16:$sel),"mfc0\t$rt, $rd, $sel">; |
| 335 | def : InstAlias<"mfc0 $rt, $rd", (MFC0_3OP CPURegs:$rt, CPURegs:$rd, 0)>; |
| 336 | |
| 337 | def MTC0_3OP : MFC3OP<0x10, 4, (outs CPURegs:$rd, uimm16:$sel), |
| 338 | (ins CPURegs:$rt),"mtc0\t$rt, $rd, $sel">; |
| 339 | def : InstAlias<"mtc0 $rt, $rd", (MTC0_3OP CPURegs:$rd, 0, CPURegs:$rt)>; |
| 340 | |
| 341 | def MFC2_3OP : MFC3OP<0x12, 0, (outs CPURegs:$rt), |
| 342 | (ins CPURegs:$rd, uimm16:$sel),"mfc2\t$rt, $rd, $sel">; |
| 343 | def : InstAlias<"mfc2 $rt, $rd", (MFC2_3OP CPURegs:$rt, CPURegs:$rd, 0)>; |
| 344 | |
| 345 | def MTC2_3OP : MFC3OP<0x12, 4, (outs CPURegs:$rd, uimm16:$sel), |
| 346 | (ins CPURegs:$rt),"mtc2\t$rt, $rd, $sel">; |
| 347 | def : InstAlias<"mtc2 $rt, $rd", (MTC2_3OP CPURegs:$rd, 0, CPURegs:$rt)>; |
| 348 | |
Akira Hatanaka | 76d9f1c | 2011-10-11 23:12:12 +0000 | [diff] [blame] | 349 | // Arithmetic and logical instructions with 3 register operands. |
Akira Hatanaka | c2f3ac9 | 2011-10-11 23:05:46 +0000 | [diff] [blame] | 350 | class ArithLogicR<bits<6> op, bits<6> func, string instr_asm, SDNode OpNode, |
| 351 | InstrItinClass itin, RegisterClass RC, bit isComm = 0>: |
| 352 | FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt), |
| 353 | !strconcat(instr_asm, "\t$rd, $rs, $rt"), |
| 354 | [(set RC:$rd, (OpNode RC:$rs, RC:$rt))], itin> { |
| 355 | let shamt = 0; |
Akira Hatanaka | 01765eb | 2011-05-12 17:42:08 +0000 | [diff] [blame] | 356 | let isCommutable = isComm; |
Akira Hatanaka | a695349 | 2012-04-18 18:52:10 +0000 | [diff] [blame] | 357 | let isReMaterializable = 1; |
Akira Hatanaka | 01765eb | 2011-05-12 17:42:08 +0000 | [diff] [blame] | 358 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 359 | |
Akira Hatanaka | 80eb994 | 2011-10-11 23:43:48 +0000 | [diff] [blame] | 360 | class ArithOverflowR<bits<6> op, bits<6> func, string instr_asm, |
Akira Hatanaka | c2f3ac9 | 2011-10-11 23:05:46 +0000 | [diff] [blame] | 361 | InstrItinClass itin, RegisterClass RC, bit isComm = 0>: |
| 362 | FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt), |
| 363 | !strconcat(instr_asm, "\t$rd, $rs, $rt"), [], itin> { |
| 364 | let shamt = 0; |
Akira Hatanaka | 01765eb | 2011-05-12 17:42:08 +0000 | [diff] [blame] | 365 | let isCommutable = isComm; |
| 366 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 367 | |
Akira Hatanaka | 2dfd3a9 | 2011-10-11 23:38:52 +0000 | [diff] [blame] | 368 | // Arithmetic and logical instructions with 2 register operands. |
| 369 | class ArithLogicI<bits<6> op, string instr_asm, SDNode OpNode, |
| 370 | Operand Od, PatLeaf imm_type, RegisterClass RC> : |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 371 | FI<op, (outs RC:$rt), (ins RC:$rs, Od:$imm16), |
| 372 | !strconcat(instr_asm, "\t$rt, $rs, $imm16"), |
Akira Hatanaka | a695349 | 2012-04-18 18:52:10 +0000 | [diff] [blame] | 373 | [(set RC:$rt, (OpNode RC:$rs, imm_type:$imm16))], IIAlu> { |
| 374 | let isReMaterializable = 1; |
| 375 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 376 | |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 377 | class ArithOverflowI<bits<6> op, string instr_asm, SDNode OpNode, |
Akira Hatanaka | 2dfd3a9 | 2011-10-11 23:38:52 +0000 | [diff] [blame] | 378 | Operand Od, PatLeaf imm_type, RegisterClass RC> : |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 379 | FI<op, (outs RC:$rt), (ins RC:$rs, Od:$imm16), |
| 380 | !strconcat(instr_asm, "\t$rt, $rs, $imm16"), [], IIAlu>; |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 381 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 382 | // Arithmetic Multiply ADD/SUB |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 383 | let rd = 0, shamt = 0, Defs = [HI, LO], Uses = [HI, LO] in |
Akira Hatanaka | 01765eb | 2011-05-12 17:42:08 +0000 | [diff] [blame] | 384 | class MArithR<bits<6> func, string instr_asm, SDNode op, bit isComm = 0> : |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 385 | FR<0x1c, func, (outs), (ins CPURegs:$rs, CPURegs:$rt), |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 386 | !strconcat(instr_asm, "\t$rs, $rt"), |
Akira Hatanaka | 01765eb | 2011-05-12 17:42:08 +0000 | [diff] [blame] | 387 | [(op CPURegs:$rs, CPURegs:$rt, LO, HI)], IIImul> { |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 388 | let rd = 0; |
| 389 | let shamt = 0; |
Akira Hatanaka | 01765eb | 2011-05-12 17:42:08 +0000 | [diff] [blame] | 390 | let isCommutable = isComm; |
| 391 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 392 | |
| 393 | // Logical |
Akira Hatanaka | 41f9a43 | 2011-10-12 01:05:13 +0000 | [diff] [blame] | 394 | class LogicNOR<bits<6> op, bits<6> func, string instr_asm, RegisterClass RC>: |
| 395 | FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt), |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 396 | !strconcat(instr_asm, "\t$rd, $rs, $rt"), |
Akira Hatanaka | 41f9a43 | 2011-10-12 01:05:13 +0000 | [diff] [blame] | 397 | [(set RC:$rd, (not (or RC:$rs, RC:$rt)))], IIAlu> { |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 398 | let shamt = 0; |
| 399 | let isCommutable = 1; |
| 400 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 401 | |
| 402 | // Shifts |
Akira Hatanaka | 3639346 | 2011-10-17 18:06:56 +0000 | [diff] [blame] | 403 | class shift_rotate_imm<bits<6> func, bits<5> isRotate, string instr_asm, |
| 404 | SDNode OpNode, PatFrag PF, Operand ImmOpnd, |
| 405 | RegisterClass RC>: |
| 406 | FR<0x00, func, (outs RC:$rd), (ins RC:$rt, ImmOpnd:$shamt), |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 407 | !strconcat(instr_asm, "\t$rd, $rt, $shamt"), |
Akira Hatanaka | 3639346 | 2011-10-17 18:06:56 +0000 | [diff] [blame] | 408 | [(set RC:$rd, (OpNode RC:$rt, PF:$shamt))], IIAlu> { |
| 409 | let rs = isRotate; |
Bruno Cardoso Lopes | 908b6dd | 2010-12-09 17:32:30 +0000 | [diff] [blame] | 410 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 411 | |
Akira Hatanaka | 3639346 | 2011-10-17 18:06:56 +0000 | [diff] [blame] | 412 | // 32-bit shift instructions. |
| 413 | class shift_rotate_imm32<bits<6> func, bits<5> isRotate, string instr_asm, |
| 414 | SDNode OpNode>: |
| 415 | shift_rotate_imm<func, isRotate, instr_asm, OpNode, immZExt5, shamt, CPURegs>; |
| 416 | |
Akira Hatanaka | 2d0a61d | 2011-10-17 18:17:58 +0000 | [diff] [blame] | 417 | class shift_rotate_reg<bits<6> func, bits<5> isRotate, string instr_asm, |
| 418 | SDNode OpNode, RegisterClass RC>: |
Akira Hatanaka | 68698cc | 2011-11-07 18:59:49 +0000 | [diff] [blame] | 419 | FR<0x00, func, (outs RC:$rd), (ins CPURegs:$rs, RC:$rt), |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 420 | !strconcat(instr_asm, "\t$rd, $rt, $rs"), |
Akira Hatanaka | 68698cc | 2011-11-07 18:59:49 +0000 | [diff] [blame] | 421 | [(set RC:$rd, (OpNode RC:$rt, CPURegs:$rs))], IIAlu> { |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 422 | let shamt = isRotate; |
Bruno Cardoso Lopes | 908b6dd | 2010-12-09 17:32:30 +0000 | [diff] [blame] | 423 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 424 | |
| 425 | // Load Upper Imediate |
Akira Hatanaka | d83d98d | 2011-11-07 19:10:49 +0000 | [diff] [blame] | 426 | class LoadUpper<bits<6> op, string instr_asm, RegisterClass RC, Operand Imm>: |
| 427 | FI<op, (outs RC:$rt), (ins Imm:$imm16), |
Akira Hatanaka | 3c9c1ab | 2012-11-03 00:26:02 +0000 | [diff] [blame] | 428 | !strconcat(instr_asm, "\t$rt, $imm16"), [], IIAlu>, IsAsCheapAsAMove { |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 429 | let rs = 0; |
Akira Hatanaka | 0236594 | 2012-04-03 02:51:09 +0000 | [diff] [blame] | 430 | let neverHasSideEffects = 1; |
Akira Hatanaka | a695349 | 2012-04-18 18:52:10 +0000 | [diff] [blame] | 431 | let isReMaterializable = 1; |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 432 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 433 | |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 434 | class FMem<bits<6> op, dag outs, dag ins, string asmstr, list<dag> pattern, |
| 435 | InstrItinClass itin>: FFI<op, outs, ins, asmstr, pattern> { |
| 436 | bits<21> addr; |
| 437 | let Inst{25-21} = addr{20-16}; |
| 438 | let Inst{15-0} = addr{15-0}; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 439 | let DecoderMethod = "DecodeMem"; |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 440 | } |
| 441 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 442 | // Memory Load/Store |
Akira Hatanaka | 8ddf653 | 2011-09-09 20:45:50 +0000 | [diff] [blame] | 443 | let canFoldAsLoad = 1 in |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 444 | class LoadM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC, |
| 445 | Operand MemOpnd, bit Pseudo>: |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 446 | FMem<op, (outs RC:$rt), (ins MemOpnd:$addr), |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 447 | !strconcat(instr_asm, "\t$rt, $addr"), |
| 448 | [(set RC:$rt, (OpNode addr:$addr))], IILoad> { |
Akira Hatanaka | cb518ee | 2011-10-08 02:24:10 +0000 | [diff] [blame] | 449 | let isPseudo = Pseudo; |
| 450 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 451 | |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 452 | class StoreM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC, |
| 453 | Operand MemOpnd, bit Pseudo>: |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 454 | FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr), |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 455 | !strconcat(instr_asm, "\t$rt, $addr"), |
| 456 | [(OpNode RC:$rt, addr:$addr)], IIStore> { |
Akira Hatanaka | cb518ee | 2011-10-08 02:24:10 +0000 | [diff] [blame] | 457 | let isPseudo = Pseudo; |
| 458 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 459 | |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 460 | // 32-bit load. |
| 461 | multiclass LoadM32<bits<6> op, string instr_asm, PatFrag OpNode, |
| 462 | bit Pseudo = 0> { |
| 463 | def #NAME# : LoadM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>, |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 464 | Requires<[NotN64, HasStandardEncoding]>; |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 465 | def _P8 : LoadM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>, |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 466 | Requires<[IsN64, HasStandardEncoding]> { |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 467 | let DecoderNamespace = "Mips64"; |
| 468 | let isCodeGenOnly = 1; |
| 469 | } |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 470 | } |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 471 | |
| 472 | // 64-bit load. |
| 473 | multiclass LoadM64<bits<6> op, string instr_asm, PatFrag OpNode, |
| 474 | bit Pseudo = 0> { |
| 475 | def #NAME# : LoadM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>, |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 476 | Requires<[NotN64, HasStandardEncoding]>; |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 477 | def _P8 : LoadM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>, |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 478 | Requires<[IsN64, HasStandardEncoding]> { |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 479 | let DecoderNamespace = "Mips64"; |
| 480 | let isCodeGenOnly = 1; |
| 481 | } |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 482 | } |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 483 | |
| 484 | // 32-bit store. |
| 485 | multiclass StoreM32<bits<6> op, string instr_asm, PatFrag OpNode, |
| 486 | bit Pseudo = 0> { |
| 487 | def #NAME# : StoreM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>, |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 488 | Requires<[NotN64, HasStandardEncoding]>; |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 489 | def _P8 : StoreM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>, |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 490 | Requires<[IsN64, HasStandardEncoding]> { |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 491 | let DecoderNamespace = "Mips64"; |
| 492 | let isCodeGenOnly = 1; |
| 493 | } |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 494 | } |
| 495 | |
| 496 | // 64-bit store. |
| 497 | multiclass StoreM64<bits<6> op, string instr_asm, PatFrag OpNode, |
| 498 | bit Pseudo = 0> { |
| 499 | def #NAME# : StoreM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>, |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 500 | Requires<[NotN64, HasStandardEncoding]>; |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 501 | def _P8 : StoreM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>, |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 502 | Requires<[IsN64, HasStandardEncoding]> { |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 503 | let DecoderNamespace = "Mips64"; |
| 504 | let isCodeGenOnly = 1; |
| 505 | } |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 506 | } |
| 507 | |
Akira Hatanaka | 4d70cee | 2012-06-02 00:04:19 +0000 | [diff] [blame] | 508 | // Load/Store Left/Right |
| 509 | let canFoldAsLoad = 1 in |
| 510 | class LoadLeftRight<bits<6> op, string instr_asm, SDNode OpNode, |
| 511 | RegisterClass RC, Operand MemOpnd> : |
| 512 | FMem<op, (outs RC:$rt), (ins MemOpnd:$addr, RC:$src), |
| 513 | !strconcat(instr_asm, "\t$rt, $addr"), |
| 514 | [(set RC:$rt, (OpNode addr:$addr, RC:$src))], IILoad> { |
| 515 | string Constraints = "$src = $rt"; |
| 516 | } |
| 517 | |
| 518 | class StoreLeftRight<bits<6> op, string instr_asm, SDNode OpNode, |
| 519 | RegisterClass RC, Operand MemOpnd>: |
| 520 | FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr), |
| 521 | !strconcat(instr_asm, "\t$rt, $addr"), [(OpNode RC:$rt, addr:$addr)], |
| 522 | IIStore>; |
| 523 | |
| 524 | // 32-bit load left/right. |
| 525 | multiclass LoadLeftRightM32<bits<6> op, string instr_asm, SDNode OpNode> { |
| 526 | def #NAME# : LoadLeftRight<op, instr_asm, OpNode, CPURegs, mem>, |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 527 | Requires<[NotN64, HasStandardEncoding]>; |
Akira Hatanaka | 4d70cee | 2012-06-02 00:04:19 +0000 | [diff] [blame] | 528 | def _P8 : LoadLeftRight<op, instr_asm, OpNode, CPURegs, mem64>, |
| 529 | Requires<[IsN64, HasStandardEncoding]> { |
| 530 | let DecoderNamespace = "Mips64"; |
| 531 | let isCodeGenOnly = 1; |
| 532 | } |
| 533 | } |
| 534 | |
| 535 | // 64-bit load left/right. |
| 536 | multiclass LoadLeftRightM64<bits<6> op, string instr_asm, SDNode OpNode> { |
| 537 | def #NAME# : LoadLeftRight<op, instr_asm, OpNode, CPU64Regs, mem>, |
| 538 | Requires<[NotN64, HasStandardEncoding]>; |
| 539 | def _P8 : LoadLeftRight<op, instr_asm, OpNode, CPU64Regs, mem64>, |
| 540 | Requires<[IsN64, HasStandardEncoding]> { |
| 541 | let DecoderNamespace = "Mips64"; |
| 542 | let isCodeGenOnly = 1; |
| 543 | } |
| 544 | } |
| 545 | |
| 546 | // 32-bit store left/right. |
| 547 | multiclass StoreLeftRightM32<bits<6> op, string instr_asm, SDNode OpNode> { |
| 548 | def #NAME# : StoreLeftRight<op, instr_asm, OpNode, CPURegs, mem>, |
| 549 | Requires<[NotN64, HasStandardEncoding]>; |
| 550 | def _P8 : StoreLeftRight<op, instr_asm, OpNode, CPURegs, mem64>, |
| 551 | Requires<[IsN64, HasStandardEncoding]> { |
| 552 | let DecoderNamespace = "Mips64"; |
| 553 | let isCodeGenOnly = 1; |
| 554 | } |
| 555 | } |
| 556 | |
| 557 | // 64-bit store left/right. |
| 558 | multiclass StoreLeftRightM64<bits<6> op, string instr_asm, SDNode OpNode> { |
| 559 | def #NAME# : StoreLeftRight<op, instr_asm, OpNode, CPU64Regs, mem>, |
| 560 | Requires<[NotN64, HasStandardEncoding]>; |
| 561 | def _P8 : StoreLeftRight<op, instr_asm, OpNode, CPU64Regs, mem64>, |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 562 | Requires<[IsN64, HasStandardEncoding]> { |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 563 | let DecoderNamespace = "Mips64"; |
| 564 | let isCodeGenOnly = 1; |
| 565 | } |
Akira Hatanaka | 421455f | 2011-11-23 22:19:28 +0000 | [diff] [blame] | 566 | } |
| 567 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 568 | // Conditional Branch |
Akira Hatanaka | 3e3427a | 2011-10-11 18:49:17 +0000 | [diff] [blame] | 569 | class CBranch<bits<6> op, string instr_asm, PatFrag cond_op, RegisterClass RC>: |
Bruno Cardoso Lopes | ff452f5 | 2011-12-06 03:34:48 +0000 | [diff] [blame] | 570 | BranchBase<op, (outs), (ins RC:$rs, RC:$rt, brtarget:$imm16), |
| 571 | !strconcat(instr_asm, "\t$rs, $rt, $imm16"), |
| 572 | [(brcond (i32 (cond_op RC:$rs, RC:$rt)), bb:$imm16)], IIBranch> { |
Akira Hatanaka | 3e3427a | 2011-10-11 18:49:17 +0000 | [diff] [blame] | 573 | let isBranch = 1; |
| 574 | let isTerminator = 1; |
| 575 | let hasDelaySlot = 1; |
Akira Hatanaka | 91625aa | 2012-06-14 01:17:59 +0000 | [diff] [blame] | 576 | let Defs = [AT]; |
Akira Hatanaka | 3e3427a | 2011-10-11 18:49:17 +0000 | [diff] [blame] | 577 | } |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 578 | |
Akira Hatanaka | 3e3427a | 2011-10-11 18:49:17 +0000 | [diff] [blame] | 579 | class CBranchZero<bits<6> op, bits<5> _rt, string instr_asm, PatFrag cond_op, |
| 580 | RegisterClass RC>: |
Bruno Cardoso Lopes | ff452f5 | 2011-12-06 03:34:48 +0000 | [diff] [blame] | 581 | BranchBase<op, (outs), (ins RC:$rs, brtarget:$imm16), |
| 582 | !strconcat(instr_asm, "\t$rs, $imm16"), |
| 583 | [(brcond (i32 (cond_op RC:$rs, 0)), bb:$imm16)], IIBranch> { |
Akira Hatanaka | 3e3427a | 2011-10-11 18:49:17 +0000 | [diff] [blame] | 584 | let rt = _rt; |
| 585 | let isBranch = 1; |
| 586 | let isTerminator = 1; |
| 587 | let hasDelaySlot = 1; |
Akira Hatanaka | 91625aa | 2012-06-14 01:17:59 +0000 | [diff] [blame] | 588 | let Defs = [AT]; |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 589 | } |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 590 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 591 | // SetCC |
Akira Hatanaka | 8191f34 | 2011-10-11 18:53:46 +0000 | [diff] [blame] | 592 | class SetCC_R<bits<6> op, bits<6> func, string instr_asm, PatFrag cond_op, |
| 593 | RegisterClass RC>: |
| 594 | FR<op, func, (outs CPURegs:$rd), (ins RC:$rs, RC:$rt), |
| 595 | !strconcat(instr_asm, "\t$rd, $rs, $rt"), |
| 596 | [(set CPURegs:$rd, (cond_op RC:$rs, RC:$rt))], |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 597 | IIAlu> { |
| 598 | let shamt = 0; |
| 599 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 600 | |
Akira Hatanaka | 8191f34 | 2011-10-11 18:53:46 +0000 | [diff] [blame] | 601 | class SetCC_I<bits<6> op, string instr_asm, PatFrag cond_op, Operand Od, |
| 602 | PatLeaf imm_type, RegisterClass RC>: |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 603 | FI<op, (outs CPURegs:$rt), (ins RC:$rs, Od:$imm16), |
| 604 | !strconcat(instr_asm, "\t$rt, $rs, $imm16"), |
| 605 | [(set CPURegs:$rt, (cond_op RC:$rs, imm_type:$imm16))], |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 606 | IIAlu>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 607 | |
Akira Hatanaka | 6e55ff5 | 2011-12-12 22:39:35 +0000 | [diff] [blame] | 608 | // Jump |
Akira Hatanaka | e050902 | 2012-10-19 21:30:15 +0000 | [diff] [blame] | 609 | class JumpFJ<bits<6> op, DAGOperand opnd, string instr_asm, |
| 610 | SDPatternOperator operator, SDPatternOperator targetoperator>: |
| 611 | FJ<op, (outs), (ins opnd:$target), !strconcat(instr_asm, "\t$target"), |
| 612 | [(operator targetoperator:$target)], IIBranch> { |
Akira Hatanaka | 6e55ff5 | 2011-12-12 22:39:35 +0000 | [diff] [blame] | 613 | let isTerminator=1; |
| 614 | let isBarrier=1; |
| 615 | let hasDelaySlot = 1; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 616 | let DecoderMethod = "DecodeJumpTarget"; |
Akira Hatanaka | 91625aa | 2012-06-14 01:17:59 +0000 | [diff] [blame] | 617 | let Defs = [AT]; |
Akira Hatanaka | 6e55ff5 | 2011-12-12 22:39:35 +0000 | [diff] [blame] | 618 | } |
| 619 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 620 | // Unconditional branch |
Bruno Cardoso Lopes | ff452f5 | 2011-12-06 03:34:48 +0000 | [diff] [blame] | 621 | class UncondBranch<bits<6> op, string instr_asm>: |
| 622 | BranchBase<op, (outs), (ins brtarget:$imm16), |
| 623 | !strconcat(instr_asm, "\t$imm16"), [(br bb:$imm16)], IIBranch> { |
| 624 | let rs = 0; |
| 625 | let rt = 0; |
| 626 | let isBranch = 1; |
| 627 | let isTerminator = 1; |
| 628 | let isBarrier = 1; |
| 629 | let hasDelaySlot = 1; |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 630 | let Predicates = [RelocPIC, HasStandardEncoding]; |
Akira Hatanaka | 91625aa | 2012-06-14 01:17:59 +0000 | [diff] [blame] | 631 | let Defs = [AT]; |
Bruno Cardoso Lopes | ff452f5 | 2011-12-06 03:34:48 +0000 | [diff] [blame] | 632 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 633 | |
Akira Hatanaka | 182ef6f | 2012-07-10 00:19:06 +0000 | [diff] [blame] | 634 | // Base class for indirect branch and return instruction classes. |
| 635 | let isTerminator=1, isBarrier=1, hasDelaySlot = 1 in |
Akira Hatanaka | 1f02713 | 2012-10-19 21:11:03 +0000 | [diff] [blame] | 636 | class JumpFR<RegisterClass RC, SDPatternOperator operator = null_frag>: |
| 637 | FR<0, 0x8, (outs), (ins RC:$rs), "jr\t$rs", [(operator RC:$rs)], IIBranch> { |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 638 | let rt = 0; |
| 639 | let rd = 0; |
| 640 | let shamt = 0; |
| 641 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 642 | |
Akira Hatanaka | 182ef6f | 2012-07-10 00:19:06 +0000 | [diff] [blame] | 643 | // Indirect branch |
Akira Hatanaka | 1f02713 | 2012-10-19 21:11:03 +0000 | [diff] [blame] | 644 | class IndirectBranch<RegisterClass RC>: JumpFR<RC, brind> { |
Akira Hatanaka | 182ef6f | 2012-07-10 00:19:06 +0000 | [diff] [blame] | 645 | let isBranch = 1; |
| 646 | let isIndirectBranch = 1; |
| 647 | } |
| 648 | |
| 649 | // Return instruction |
Akira Hatanaka | 1f02713 | 2012-10-19 21:11:03 +0000 | [diff] [blame] | 650 | class RetBase<RegisterClass RC>: JumpFR<RC> { |
Akira Hatanaka | 182ef6f | 2012-07-10 00:19:06 +0000 | [diff] [blame] | 651 | let isReturn = 1; |
| 652 | let isCodeGenOnly = 1; |
| 653 | let hasCtrlDep = 1; |
| 654 | let hasExtraSrcRegAllocReq = 1; |
| 655 | } |
| 656 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 657 | // Jump and Link (Call) |
Akira Hatanaka | 182ef6f | 2012-07-10 00:19:06 +0000 | [diff] [blame] | 658 | let isCall=1, hasDelaySlot=1, Defs = [RA] in { |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 659 | class JumpLink<bits<6> op, string instr_asm>: |
Jakob Stoklund Olesen | 68c10a2 | 2012-07-13 20:44:29 +0000 | [diff] [blame] | 660 | FJ<op, (outs), (ins calltarget:$target), |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 661 | !strconcat(instr_asm, "\t$target"), [(MipsJmpLink imm:$target)], |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 662 | IIBranch> { |
| 663 | let DecoderMethod = "DecodeJumpTarget"; |
| 664 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 665 | |
Akira Hatanaka | f12e702 | 2012-01-04 03:02:47 +0000 | [diff] [blame] | 666 | class JumpLinkReg<bits<6> op, bits<6> func, string instr_asm, |
| 667 | RegisterClass RC>: |
Jakob Stoklund Olesen | 68c10a2 | 2012-07-13 20:44:29 +0000 | [diff] [blame] | 668 | FR<op, func, (outs), (ins RC:$rs), |
Akira Hatanaka | f12e702 | 2012-01-04 03:02:47 +0000 | [diff] [blame] | 669 | !strconcat(instr_asm, "\t$rs"), [(MipsJmpLink RC:$rs)], IIBranch> { |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 670 | let rt = 0; |
| 671 | let rd = 31; |
| 672 | let shamt = 0; |
| 673 | } |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 674 | |
Akira Hatanaka | f12e702 | 2012-01-04 03:02:47 +0000 | [diff] [blame] | 675 | class BranchLink<string instr_asm, bits<5> _rt, RegisterClass RC>: |
Jakob Stoklund Olesen | 68c10a2 | 2012-07-13 20:44:29 +0000 | [diff] [blame] | 676 | FI<0x1, (outs), (ins RC:$rs, brtarget:$imm16), |
Akira Hatanaka | f12e702 | 2012-01-04 03:02:47 +0000 | [diff] [blame] | 677 | !strconcat(instr_asm, "\t$rs, $imm16"), [], IIBranch> { |
| 678 | let rt = _rt; |
| 679 | } |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 680 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 681 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 682 | // Mul, Div |
Akira Hatanaka | f1fddcd | 2011-10-17 18:21:24 +0000 | [diff] [blame] | 683 | class Mult<bits<6> func, string instr_asm, InstrItinClass itin, |
| 684 | RegisterClass RC, list<Register> DefRegs>: |
| 685 | FR<0x00, func, (outs), (ins RC:$rs, RC:$rt), |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 686 | !strconcat(instr_asm, "\t$rs, $rt"), [], itin> { |
| 687 | let rd = 0; |
| 688 | let shamt = 0; |
| 689 | let isCommutable = 1; |
Akira Hatanaka | f1fddcd | 2011-10-17 18:21:24 +0000 | [diff] [blame] | 690 | let Defs = DefRegs; |
Akira Hatanaka | 0236594 | 2012-04-03 02:51:09 +0000 | [diff] [blame] | 691 | let neverHasSideEffects = 1; |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 692 | } |
Bruno Cardoso Lopes | 38b5e86 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 693 | |
Akira Hatanaka | f1fddcd | 2011-10-17 18:21:24 +0000 | [diff] [blame] | 694 | class Mult32<bits<6> func, string instr_asm, InstrItinClass itin>: |
| 695 | Mult<func, instr_asm, itin, CPURegs, [HI, LO]>; |
| 696 | |
| 697 | class Div<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin, |
| 698 | RegisterClass RC, list<Register> DefRegs>: |
| 699 | FR<0x00, func, (outs), (ins RC:$rs, RC:$rt), |
| 700 | !strconcat(instr_asm, "\t$$zero, $rs, $rt"), |
| 701 | [(op RC:$rs, RC:$rt)], itin> { |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 702 | let rd = 0; |
| 703 | let shamt = 0; |
Akira Hatanaka | f1fddcd | 2011-10-17 18:21:24 +0000 | [diff] [blame] | 704 | let Defs = DefRegs; |
Bruno Cardoso Lopes | 38b5e86 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 705 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 706 | |
Akira Hatanaka | f1fddcd | 2011-10-17 18:21:24 +0000 | [diff] [blame] | 707 | class Div32<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin>: |
| 708 | Div<op, func, instr_asm, itin, CPURegs, [HI, LO]>; |
| 709 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 710 | // Move from Hi/Lo |
Akira Hatanaka | 89d3066 | 2011-10-17 18:24:15 +0000 | [diff] [blame] | 711 | class MoveFromLOHI<bits<6> func, string instr_asm, RegisterClass RC, |
| 712 | list<Register> UseRegs>: |
| 713 | FR<0x00, func, (outs RC:$rd), (ins), |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 714 | !strconcat(instr_asm, "\t$rd"), [], IIHiLo> { |
| 715 | let rs = 0; |
| 716 | let rt = 0; |
| 717 | let shamt = 0; |
Akira Hatanaka | 89d3066 | 2011-10-17 18:24:15 +0000 | [diff] [blame] | 718 | let Uses = UseRegs; |
Akira Hatanaka | 0236594 | 2012-04-03 02:51:09 +0000 | [diff] [blame] | 719 | let neverHasSideEffects = 1; |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 720 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 721 | |
Akira Hatanaka | 89d3066 | 2011-10-17 18:24:15 +0000 | [diff] [blame] | 722 | class MoveToLOHI<bits<6> func, string instr_asm, RegisterClass RC, |
| 723 | list<Register> DefRegs>: |
| 724 | FR<0x00, func, (outs), (ins RC:$rs), |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 725 | !strconcat(instr_asm, "\t$rs"), [], IIHiLo> { |
| 726 | let rt = 0; |
| 727 | let rd = 0; |
| 728 | let shamt = 0; |
Akira Hatanaka | 89d3066 | 2011-10-17 18:24:15 +0000 | [diff] [blame] | 729 | let Defs = DefRegs; |
Akira Hatanaka | 0236594 | 2012-04-03 02:51:09 +0000 | [diff] [blame] | 730 | let neverHasSideEffects = 1; |
Akira Hatanaka | 3678793 | 2011-10-03 19:28:44 +0000 | [diff] [blame] | 731 | } |
Bruno Cardoso Lopes | 91ef849 | 2008-08-02 19:42:36 +0000 | [diff] [blame] | 732 | |
Jack Carter | 61de70d | 2012-08-06 23:29:06 +0000 | [diff] [blame] | 733 | class EffectiveAddress<bits<6> opc, string instr_asm, RegisterClass RC, Operand Mem> : |
| 734 | FMem<opc, (outs RC:$rt), (ins Mem:$addr), |
| 735 | instr_asm, [(set RC:$rt, addr:$addr)], IIAlu> { |
| 736 | let isCodeGenOnly = 1; |
| 737 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 738 | |
Bruno Cardoso Lopes | 65ad452 | 2008-08-08 06:16:31 +0000 | [diff] [blame] | 739 | // Count Leading Ones/Zeros in Word |
Akira Hatanaka | bdfd98a | 2011-10-17 18:26:37 +0000 | [diff] [blame] | 740 | class CountLeading0<bits<6> func, string instr_asm, RegisterClass RC>: |
| 741 | FR<0x1c, func, (outs RC:$rd), (ins RC:$rs), |
| 742 | !strconcat(instr_asm, "\t$rd, $rs"), |
| 743 | [(set RC:$rd, (ctlz RC:$rs))], IIAlu>, |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 744 | Requires<[HasBitCount, HasStandardEncoding]> { |
Akira Hatanaka | bdfd98a | 2011-10-17 18:26:37 +0000 | [diff] [blame] | 745 | let shamt = 0; |
| 746 | let rt = rd; |
| 747 | } |
| 748 | |
| 749 | class CountLeading1<bits<6> func, string instr_asm, RegisterClass RC>: |
| 750 | FR<0x1c, func, (outs RC:$rd), (ins RC:$rs), |
| 751 | !strconcat(instr_asm, "\t$rd, $rs"), |
| 752 | [(set RC:$rd, (ctlz (not RC:$rs)))], IIAlu>, |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 753 | Requires<[HasBitCount, HasStandardEncoding]> { |
Bruno Cardoso Lopes | c4bb67c | 2010-11-10 02:13:22 +0000 | [diff] [blame] | 754 | let shamt = 0; |
| 755 | let rt = rd; |
| 756 | } |
Bruno Cardoso Lopes | 65ad452 | 2008-08-08 06:16:31 +0000 | [diff] [blame] | 757 | |
| 758 | // Sign Extend in Register. |
Akira Hatanaka | 5387f2e | 2012-01-24 21:41:09 +0000 | [diff] [blame] | 759 | class SignExtInReg<bits<5> sa, string instr_asm, ValueType vt, |
| 760 | RegisterClass RC>: |
| 761 | FR<0x1f, 0x20, (outs RC:$rd), (ins RC:$rt), |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 762 | !strconcat(instr_asm, "\t$rd, $rt"), |
Akira Hatanaka | 5387f2e | 2012-01-24 21:41:09 +0000 | [diff] [blame] | 763 | [(set RC:$rd, (sext_inreg RC:$rt, vt))], NoItinerary> { |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 764 | let rs = 0; |
| 765 | let shamt = sa; |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 766 | let Predicates = [HasSEInReg, HasStandardEncoding]; |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 767 | } |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 768 | |
Akira Hatanaka | 4d2b0f3 | 2011-12-20 23:47:44 +0000 | [diff] [blame] | 769 | // Subword Swap |
| 770 | class SubwordSwap<bits<6> func, bits<5> sa, string instr_asm, RegisterClass RC>: |
| 771 | FR<0x1f, func, (outs RC:$rd), (ins RC:$rt), |
| 772 | !strconcat(instr_asm, "\t$rd, $rt"), [], NoItinerary> { |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 773 | let rs = 0; |
| 774 | let shamt = sa; |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 775 | let Predicates = [HasSwap, HasStandardEncoding]; |
Akira Hatanaka | 0236594 | 2012-04-03 02:51:09 +0000 | [diff] [blame] | 776 | let neverHasSideEffects = 1; |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 777 | } |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 778 | |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 779 | // Read Hardware |
Akira Hatanaka | 08a7d92 | 2011-12-07 23:31:26 +0000 | [diff] [blame] | 780 | class ReadHardware<RegisterClass CPURegClass, RegisterClass HWRegClass> |
| 781 | : FR<0x1f, 0x3b, (outs CPURegClass:$rt), (ins HWRegClass:$rd), |
| 782 | "rdhwr\t$rt, $rd", [], IIAlu> { |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 783 | let rs = 0; |
| 784 | let shamt = 0; |
| 785 | } |
| 786 | |
Akira Hatanaka | 667645f | 2011-08-17 22:59:46 +0000 | [diff] [blame] | 787 | // Ext and Ins |
Akira Hatanaka | cee46ab | 2011-12-05 21:14:28 +0000 | [diff] [blame] | 788 | class ExtBase<bits<6> _funct, string instr_asm, RegisterClass RC>: |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 789 | FR<0x1f, _funct, (outs RC:$rt), (ins RC:$rs, uimm16:$pos, size_ext:$sz), |
Akira Hatanaka | cee46ab | 2011-12-05 21:14:28 +0000 | [diff] [blame] | 790 | !strconcat(instr_asm, " $rt, $rs, $pos, $sz"), |
| 791 | [(set RC:$rt, (MipsExt RC:$rs, imm:$pos, imm:$sz))], NoItinerary> { |
Akira Hatanaka | 667645f | 2011-08-17 22:59:46 +0000 | [diff] [blame] | 792 | bits<5> pos; |
Bruno Cardoso Lopes | 44d12eb | 2011-08-18 16:30:49 +0000 | [diff] [blame] | 793 | bits<5> sz; |
| 794 | let rd = sz; |
Akira Hatanaka | 667645f | 2011-08-17 22:59:46 +0000 | [diff] [blame] | 795 | let shamt = pos; |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 796 | let Predicates = [HasMips32r2, HasStandardEncoding]; |
Akira Hatanaka | cee46ab | 2011-12-05 21:14:28 +0000 | [diff] [blame] | 797 | } |
| 798 | |
| 799 | class InsBase<bits<6> _funct, string instr_asm, RegisterClass RC>: |
| 800 | FR<0x1f, _funct, (outs RC:$rt), |
| 801 | (ins RC:$rs, uimm16:$pos, size_ins:$sz, RC:$src), |
| 802 | !strconcat(instr_asm, " $rt, $rs, $pos, $sz"), |
| 803 | [(set RC:$rt, (MipsIns RC:$rs, imm:$pos, imm:$sz, RC:$src))], |
| 804 | NoItinerary> { |
| 805 | bits<5> pos; |
| 806 | bits<5> sz; |
| 807 | let rd = sz; |
| 808 | let shamt = pos; |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 809 | let Predicates = [HasMips32r2, HasStandardEncoding]; |
Akira Hatanaka | cee46ab | 2011-12-05 21:14:28 +0000 | [diff] [blame] | 810 | let Constraints = "$src = $rt"; |
Akira Hatanaka | 667645f | 2011-08-17 22:59:46 +0000 | [diff] [blame] | 811 | } |
| 812 | |
Akira Hatanaka | 32b7ebb | 2011-07-20 00:23:01 +0000 | [diff] [blame] | 813 | // Atomic instructions with 2 source operands (ATOMIC_SWAP & ATOMIC_LOAD_*). |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 814 | class Atomic2Ops<PatFrag Op, string Opstr, RegisterClass DRC, |
| 815 | RegisterClass PRC> : |
Akira Hatanaka | 603f69d | 2012-07-31 19:13:07 +0000 | [diff] [blame] | 816 | PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$incr), |
| 817 | !strconcat("atomic_", Opstr, "\t$dst, $ptr, $incr"), |
| 818 | [(set DRC:$dst, (Op PRC:$ptr, DRC:$incr))]>; |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 819 | |
| 820 | multiclass Atomic2Ops32<PatFrag Op, string Opstr> { |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 821 | def #NAME# : Atomic2Ops<Op, Opstr, CPURegs, CPURegs>, |
| 822 | Requires<[NotN64, HasStandardEncoding]>; |
| 823 | def _P8 : Atomic2Ops<Op, Opstr, CPURegs, CPU64Regs>, |
| 824 | Requires<[IsN64, HasStandardEncoding]> { |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 825 | let DecoderNamespace = "Mips64"; |
| 826 | } |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 827 | } |
Akira Hatanaka | 32b7ebb | 2011-07-20 00:23:01 +0000 | [diff] [blame] | 828 | |
| 829 | // Atomic Compare & Swap. |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 830 | class AtomicCmpSwap<PatFrag Op, string Width, RegisterClass DRC, |
| 831 | RegisterClass PRC> : |
Akira Hatanaka | 603f69d | 2012-07-31 19:13:07 +0000 | [diff] [blame] | 832 | PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$cmp, DRC:$swap), |
| 833 | !strconcat("atomic_cmp_swap_", Width, "\t$dst, $ptr, $cmp, $swap"), |
| 834 | [(set DRC:$dst, (Op PRC:$ptr, DRC:$cmp, DRC:$swap))]>; |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 835 | |
| 836 | multiclass AtomicCmpSwap32<PatFrag Op, string Width> { |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 837 | def #NAME# : AtomicCmpSwap<Op, Width, CPURegs, CPURegs>, |
| 838 | Requires<[NotN64, HasStandardEncoding]>; |
| 839 | def _P8 : AtomicCmpSwap<Op, Width, CPURegs, CPU64Regs>, |
| 840 | Requires<[IsN64, HasStandardEncoding]> { |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 841 | let DecoderNamespace = "Mips64"; |
| 842 | } |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 843 | } |
| 844 | |
| 845 | class LLBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> : |
| 846 | FMem<Opc, (outs RC:$rt), (ins Mem:$addr), |
| 847 | !strconcat(opstring, "\t$rt, $addr"), [], IILoad> { |
| 848 | let mayLoad = 1; |
| 849 | } |
| 850 | |
| 851 | class SCBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> : |
| 852 | FMem<Opc, (outs RC:$dst), (ins RC:$rt, Mem:$addr), |
| 853 | !strconcat(opstring, "\t$rt, $addr"), [], IIStore> { |
| 854 | let mayStore = 1; |
| 855 | let Constraints = "$rt = $dst"; |
| 856 | } |
Akira Hatanaka | 32b7ebb | 2011-07-20 00:23:01 +0000 | [diff] [blame] | 857 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 858 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 859 | // Pseudo instructions |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 860 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 861 | |
Akira Hatanaka | 182ef6f | 2012-07-10 00:19:06 +0000 | [diff] [blame] | 862 | // Return RA. |
| 863 | let isReturn=1, isTerminator=1, hasDelaySlot=1, isBarrier=1, hasCtrlDep=1 in |
Akira Hatanaka | 603f69d | 2012-07-31 19:13:07 +0000 | [diff] [blame] | 864 | def RetRA : PseudoSE<(outs), (ins), "", [(MipsRet)]>; |
Akira Hatanaka | 182ef6f | 2012-07-10 00:19:06 +0000 | [diff] [blame] | 865 | |
Akira Hatanaka | 603f69d | 2012-07-31 19:13:07 +0000 | [diff] [blame] | 866 | let Defs = [SP], Uses = [SP], hasSideEffects = 1 in { |
| 867 | def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins i32imm:$amt), |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 868 | "!ADJCALLSTACKDOWN $amt", |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 869 | [(callseq_start timm:$amt)]>; |
Akira Hatanaka | 603f69d | 2012-07-31 19:13:07 +0000 | [diff] [blame] | 870 | def ADJCALLSTACKUP : MipsPseudo<(outs), (ins i32imm:$amt1, i32imm:$amt2), |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 871 | "!ADJCALLSTACKUP $amt1", |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 872 | [(callseq_end timm:$amt1, timm:$amt2)]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 873 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 874 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 875 | // When handling PIC code the assembler needs .cpload and .cprestore |
| 876 | // directives. If the real instructions corresponding these directives |
| 877 | // are used, we have the same behavior, but get also a bunch of warnings |
Bruno Cardoso Lopes | e78080c | 2007-10-09 02:55:31 +0000 | [diff] [blame] | 878 | // from the assembler. |
Akira Hatanaka | 0236594 | 2012-04-03 02:51:09 +0000 | [diff] [blame] | 879 | let neverHasSideEffects = 1 in |
Akira Hatanaka | 603f69d | 2012-07-31 19:13:07 +0000 | [diff] [blame] | 880 | def CPRESTORE : PseudoSE<(outs), (ins i32imm:$loc, CPURegs:$gp), |
| 881 | ".cprestore\t$loc", []>; |
Bruno Cardoso Lopes | 07cec75 | 2008-06-06 00:58:26 +0000 | [diff] [blame] | 882 | |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 883 | let usesCustomInserter = 1 in { |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 884 | defm ATOMIC_LOAD_ADD_I8 : Atomic2Ops32<atomic_load_add_8, "load_add_8">; |
| 885 | defm ATOMIC_LOAD_ADD_I16 : Atomic2Ops32<atomic_load_add_16, "load_add_16">; |
| 886 | defm ATOMIC_LOAD_ADD_I32 : Atomic2Ops32<atomic_load_add_32, "load_add_32">; |
| 887 | defm ATOMIC_LOAD_SUB_I8 : Atomic2Ops32<atomic_load_sub_8, "load_sub_8">; |
| 888 | defm ATOMIC_LOAD_SUB_I16 : Atomic2Ops32<atomic_load_sub_16, "load_sub_16">; |
| 889 | defm ATOMIC_LOAD_SUB_I32 : Atomic2Ops32<atomic_load_sub_32, "load_sub_32">; |
| 890 | defm ATOMIC_LOAD_AND_I8 : Atomic2Ops32<atomic_load_and_8, "load_and_8">; |
| 891 | defm ATOMIC_LOAD_AND_I16 : Atomic2Ops32<atomic_load_and_16, "load_and_16">; |
| 892 | defm ATOMIC_LOAD_AND_I32 : Atomic2Ops32<atomic_load_and_32, "load_and_32">; |
| 893 | defm ATOMIC_LOAD_OR_I8 : Atomic2Ops32<atomic_load_or_8, "load_or_8">; |
| 894 | defm ATOMIC_LOAD_OR_I16 : Atomic2Ops32<atomic_load_or_16, "load_or_16">; |
| 895 | defm ATOMIC_LOAD_OR_I32 : Atomic2Ops32<atomic_load_or_32, "load_or_32">; |
| 896 | defm ATOMIC_LOAD_XOR_I8 : Atomic2Ops32<atomic_load_xor_8, "load_xor_8">; |
| 897 | defm ATOMIC_LOAD_XOR_I16 : Atomic2Ops32<atomic_load_xor_16, "load_xor_16">; |
| 898 | defm ATOMIC_LOAD_XOR_I32 : Atomic2Ops32<atomic_load_xor_32, "load_xor_32">; |
| 899 | defm ATOMIC_LOAD_NAND_I8 : Atomic2Ops32<atomic_load_nand_8, "load_nand_8">; |
| 900 | defm ATOMIC_LOAD_NAND_I16 : Atomic2Ops32<atomic_load_nand_16, "load_nand_16">; |
| 901 | defm ATOMIC_LOAD_NAND_I32 : Atomic2Ops32<atomic_load_nand_32, "load_nand_32">; |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 902 | |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 903 | defm ATOMIC_SWAP_I8 : Atomic2Ops32<atomic_swap_8, "swap_8">; |
| 904 | defm ATOMIC_SWAP_I16 : Atomic2Ops32<atomic_swap_16, "swap_16">; |
| 905 | defm ATOMIC_SWAP_I32 : Atomic2Ops32<atomic_swap_32, "swap_32">; |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 906 | |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 907 | defm ATOMIC_CMP_SWAP_I8 : AtomicCmpSwap32<atomic_cmp_swap_8, "8">; |
| 908 | defm ATOMIC_CMP_SWAP_I16 : AtomicCmpSwap32<atomic_cmp_swap_16, "16">; |
| 909 | defm ATOMIC_CMP_SWAP_I32 : AtomicCmpSwap32<atomic_cmp_swap_32, "32">; |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 910 | } |
| 911 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 912 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 913 | // Instruction definition |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 914 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 915 | |
Jack Carter | 9d577c8 | 2012-10-04 04:03:53 +0000 | [diff] [blame] | 916 | class LoadImm32< string instr_asm, Operand Od, RegisterClass RC> : |
| 917 | MipsAsmPseudoInst<(outs RC:$rt), (ins Od:$imm32), |
Jack Carter | 2f68b31 | 2012-10-09 23:29:45 +0000 | [diff] [blame] | 918 | !strconcat(instr_asm, "\t$rt, $imm32")> ; |
| 919 | def LoadImm32Reg : LoadImm32<"li", shamt,CPURegs>; |
| 920 | |
| 921 | class LoadAddress<string instr_asm, Operand MemOpnd, RegisterClass RC> : |
| 922 | MipsAsmPseudoInst<(outs RC:$rt), (ins MemOpnd:$addr), |
| 923 | !strconcat(instr_asm, "\t$rt, $addr")> ; |
| 924 | def LoadAddr32Reg : LoadAddress<"la", mem, CPURegs>; |
| 925 | |
| 926 | class LoadAddressImm<string instr_asm, Operand Od, RegisterClass RC> : |
| 927 | MipsAsmPseudoInst<(outs RC:$rt), (ins Od:$imm32), |
| 928 | !strconcat(instr_asm, "\t$rt, $imm32")> ; |
| 929 | def LoadAddr32Imm : LoadAddressImm<"la", shamt,CPURegs>; |
| 930 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 931 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 932 | // MipsI Instructions |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 933 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 934 | |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 935 | /// Arithmetic Instructions (ALU Immediate) |
Akira Hatanaka | 497204a | 2012-10-31 18:37:55 +0000 | [diff] [blame] | 936 | def ADDiu : ArithLogicI<0x09, "addiu", add, simm16, immSExt16, CPURegs>, |
| 937 | IsAsCheapAsAMove; |
Akira Hatanaka | 2dfd3a9 | 2011-10-11 23:38:52 +0000 | [diff] [blame] | 938 | def ADDi : ArithOverflowI<0x08, "addi", add, simm16, immSExt16, CPURegs>; |
Akira Hatanaka | 8191f34 | 2011-10-11 18:53:46 +0000 | [diff] [blame] | 939 | def SLTi : SetCC_I<0x0a, "slti", setlt, simm16, immSExt16, CPURegs>; |
| 940 | def SLTiu : SetCC_I<0x0b, "sltiu", setult, simm16, immSExt16, CPURegs>; |
Akira Hatanaka | 2dfd3a9 | 2011-10-11 23:38:52 +0000 | [diff] [blame] | 941 | def ANDi : ArithLogicI<0x0c, "andi", and, uimm16, immZExt16, CPURegs>; |
| 942 | def ORi : ArithLogicI<0x0d, "ori", or, uimm16, immZExt16, CPURegs>; |
| 943 | def XORi : ArithLogicI<0x0e, "xori", xor, uimm16, immZExt16, CPURegs>; |
Akira Hatanaka | d83d98d | 2011-11-07 19:10:49 +0000 | [diff] [blame] | 944 | def LUi : LoadUpper<0x0f, "lui", CPURegs, uimm16>; |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 945 | |
| 946 | /// Arithmetic Instructions (3-Operand, R-Type) |
Akira Hatanaka | c2f3ac9 | 2011-10-11 23:05:46 +0000 | [diff] [blame] | 947 | def ADDu : ArithLogicR<0x00, 0x21, "addu", add, IIAlu, CPURegs, 1>; |
| 948 | def SUBu : ArithLogicR<0x00, 0x23, "subu", sub, IIAlu, CPURegs>; |
Akira Hatanaka | 80eb994 | 2011-10-11 23:43:48 +0000 | [diff] [blame] | 949 | def ADD : ArithOverflowR<0x00, 0x20, "add", IIAlu, CPURegs, 1>; |
| 950 | def SUB : ArithOverflowR<0x00, 0x22, "sub", IIAlu, CPURegs>; |
Akira Hatanaka | 8191f34 | 2011-10-11 18:53:46 +0000 | [diff] [blame] | 951 | def SLT : SetCC_R<0x00, 0x2a, "slt", setlt, CPURegs>; |
| 952 | def SLTu : SetCC_R<0x00, 0x2b, "sltu", setult, CPURegs>; |
Akira Hatanaka | c2f3ac9 | 2011-10-11 23:05:46 +0000 | [diff] [blame] | 953 | def AND : ArithLogicR<0x00, 0x24, "and", and, IIAlu, CPURegs, 1>; |
| 954 | def OR : ArithLogicR<0x00, 0x25, "or", or, IIAlu, CPURegs, 1>; |
| 955 | def XOR : ArithLogicR<0x00, 0x26, "xor", xor, IIAlu, CPURegs, 1>; |
Akira Hatanaka | 41f9a43 | 2011-10-12 01:05:13 +0000 | [diff] [blame] | 956 | def NOR : LogicNOR<0x00, 0x27, "nor", CPURegs>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 957 | |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 958 | /// Shift Instructions |
Akira Hatanaka | 3639346 | 2011-10-17 18:06:56 +0000 | [diff] [blame] | 959 | def SLL : shift_rotate_imm32<0x00, 0x00, "sll", shl>; |
| 960 | def SRL : shift_rotate_imm32<0x02, 0x00, "srl", srl>; |
| 961 | def SRA : shift_rotate_imm32<0x03, 0x00, "sra", sra>; |
Akira Hatanaka | 2d0a61d | 2011-10-17 18:17:58 +0000 | [diff] [blame] | 962 | def SLLV : shift_rotate_reg<0x04, 0x00, "sllv", shl, CPURegs>; |
| 963 | def SRLV : shift_rotate_reg<0x06, 0x00, "srlv", srl, CPURegs>; |
| 964 | def SRAV : shift_rotate_reg<0x07, 0x00, "srav", sra, CPURegs>; |
Bruno Cardoso Lopes | 908b6dd | 2010-12-09 17:32:30 +0000 | [diff] [blame] | 965 | |
| 966 | // Rotate Instructions |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 967 | let Predicates = [HasMips32r2, HasStandardEncoding] in { |
Akira Hatanaka | 3639346 | 2011-10-17 18:06:56 +0000 | [diff] [blame] | 968 | def ROTR : shift_rotate_imm32<0x02, 0x01, "rotr", rotr>; |
Akira Hatanaka | 2d0a61d | 2011-10-17 18:17:58 +0000 | [diff] [blame] | 969 | def ROTRV : shift_rotate_reg<0x06, 0x01, "rotrv", rotr, CPURegs>; |
Bruno Cardoso Lopes | 908b6dd | 2010-12-09 17:32:30 +0000 | [diff] [blame] | 970 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 971 | |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 972 | /// Load and Store Instructions |
Akira Hatanaka | cb518ee | 2011-10-08 02:24:10 +0000 | [diff] [blame] | 973 | /// aligned |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 974 | defm LB : LoadM32<0x20, "lb", sextloadi8>; |
| 975 | defm LBu : LoadM32<0x24, "lbu", zextloadi8>; |
Akira Hatanaka | 5a7dd43 | 2012-09-15 01:52:08 +0000 | [diff] [blame] | 976 | defm LH : LoadM32<0x21, "lh", sextloadi16>; |
| 977 | defm LHu : LoadM32<0x25, "lhu", zextloadi16>; |
| 978 | defm LW : LoadM32<0x23, "lw", load>; |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 979 | defm SB : StoreM32<0x28, "sb", truncstorei8>; |
Akira Hatanaka | 5a7dd43 | 2012-09-15 01:52:08 +0000 | [diff] [blame] | 980 | defm SH : StoreM32<0x29, "sh", truncstorei16>; |
| 981 | defm SW : StoreM32<0x2b, "sw", store>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 982 | |
Akira Hatanaka | 4d70cee | 2012-06-02 00:04:19 +0000 | [diff] [blame] | 983 | /// load/store left/right |
| 984 | defm LWL : LoadLeftRightM32<0x22, "lwl", MipsLWL>; |
| 985 | defm LWR : LoadLeftRightM32<0x26, "lwr", MipsLWR>; |
| 986 | defm SWL : StoreLeftRightM32<0x2a, "swl", MipsSWL>; |
| 987 | defm SWR : StoreLeftRightM32<0x2e, "swr", MipsSWR>; |
Akira Hatanaka | 421455f | 2011-11-23 22:19:28 +0000 | [diff] [blame] | 988 | |
Akira Hatanaka | db54826 | 2011-07-19 23:30:50 +0000 | [diff] [blame] | 989 | let hasSideEffects = 1 in |
Akira Hatanaka | c4388d4 | 2012-07-31 18:55:01 +0000 | [diff] [blame] | 990 | def SYNC : InstSE<(outs), (ins i32imm:$stype), "sync $stype", |
| 991 | [(MipsSync imm:$stype)], NoItinerary, FrmOther> |
Akira Hatanaka | db54826 | 2011-07-19 23:30:50 +0000 | [diff] [blame] | 992 | { |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 993 | bits<5> stype; |
| 994 | let Opcode = 0; |
Akira Hatanaka | db54826 | 2011-07-19 23:30:50 +0000 | [diff] [blame] | 995 | let Inst{25-11} = 0; |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 996 | let Inst{10-6} = stype; |
Akira Hatanaka | db54826 | 2011-07-19 23:30:50 +0000 | [diff] [blame] | 997 | let Inst{5-0} = 15; |
| 998 | } |
| 999 | |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1000 | /// Load-linked, Store-conditional |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 1001 | def LL : LLBase<0x30, "ll", CPURegs, mem>, |
| 1002 | Requires<[NotN64, HasStandardEncoding]>; |
| 1003 | def LL_P8 : LLBase<0x30, "ll", CPURegs, mem64>, |
| 1004 | Requires<[IsN64, HasStandardEncoding]> { |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 1005 | let DecoderNamespace = "Mips64"; |
| 1006 | } |
| 1007 | |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 1008 | def SC : SCBase<0x38, "sc", CPURegs, mem>, |
| 1009 | Requires<[NotN64, HasStandardEncoding]>; |
| 1010 | def SC_P8 : SCBase<0x38, "sc", CPURegs, mem64>, |
| 1011 | Requires<[IsN64, HasStandardEncoding]> { |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 1012 | let DecoderNamespace = "Mips64"; |
| 1013 | } |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1014 | |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 1015 | /// Jump and Branch Instructions |
Akira Hatanaka | e050902 | 2012-10-19 21:30:15 +0000 | [diff] [blame] | 1016 | def J : JumpFJ<0x02, jmptarget, "j", br, bb>, |
Akira Hatanaka | 1f02713 | 2012-10-19 21:11:03 +0000 | [diff] [blame] | 1017 | Requires<[RelocStatic, HasStandardEncoding]>, IsBranch; |
Akira Hatanaka | 182ef6f | 2012-07-10 00:19:06 +0000 | [diff] [blame] | 1018 | def JR : IndirectBranch<CPURegs>; |
Bruno Cardoso Lopes | ff452f5 | 2011-12-06 03:34:48 +0000 | [diff] [blame] | 1019 | def B : UncondBranch<0x04, "b">; |
Akira Hatanaka | 3e3427a | 2011-10-11 18:49:17 +0000 | [diff] [blame] | 1020 | def BEQ : CBranch<0x04, "beq", seteq, CPURegs>; |
| 1021 | def BNE : CBranch<0x05, "bne", setne, CPURegs>; |
| 1022 | def BGEZ : CBranchZero<0x01, 1, "bgez", setge, CPURegs>; |
| 1023 | def BGTZ : CBranchZero<0x07, 0, "bgtz", setgt, CPURegs>; |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 1024 | def BLEZ : CBranchZero<0x06, 0, "blez", setle, CPURegs>; |
Akira Hatanaka | 3e3427a | 2011-10-11 18:49:17 +0000 | [diff] [blame] | 1025 | def BLTZ : CBranchZero<0x01, 0, "bltz", setlt, CPURegs>; |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 1026 | |
Akira Hatanaka | 6028796 | 2012-07-21 03:30:44 +0000 | [diff] [blame] | 1027 | let rt = 0, rs = 0, isBranch = 1, isTerminator = 1, isBarrier = 1, |
| 1028 | hasDelaySlot = 1, Defs = [RA] in |
| 1029 | def BAL_BR: FI<0x1, (outs), (ins brtarget:$imm16), "bal\t$imm16", [], IIBranch>; |
| 1030 | |
Akira Hatanaka | b2930b9 | 2012-03-01 22:27:29 +0000 | [diff] [blame] | 1031 | def JAL : JumpLink<0x03, "jal">; |
| 1032 | def JALR : JumpLinkReg<0x00, 0x09, "jalr", CPURegs>; |
| 1033 | def BGEZAL : BranchLink<"bgezal", 0x11, CPURegs>; |
| 1034 | def BLTZAL : BranchLink<"bltzal", 0x10, CPURegs>; |
Akira Hatanaka | e050902 | 2012-10-19 21:30:15 +0000 | [diff] [blame] | 1035 | def TAILCALL : JumpFJ<0x02, calltarget, "j", MipsTailCall, imm>, IsTailCall; |
Akira Hatanaka | 01a75c4 | 2012-10-19 21:14:34 +0000 | [diff] [blame] | 1036 | def TAILCALL_R : JumpFR<CPURegs, MipsTailCall>, IsTailCall; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1037 | |
Akira Hatanaka | 182ef6f | 2012-07-10 00:19:06 +0000 | [diff] [blame] | 1038 | def RET : RetBase<CPURegs>; |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 1039 | |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 1040 | /// Multiply and Divide Instructions. |
Akira Hatanaka | f1fddcd | 2011-10-17 18:21:24 +0000 | [diff] [blame] | 1041 | def MULT : Mult32<0x18, "mult", IIImul>; |
| 1042 | def MULTu : Mult32<0x19, "multu", IIImul>; |
| 1043 | def SDIV : Div32<MipsDivRem, 0x1a, "div", IIIdiv>; |
| 1044 | def UDIV : Div32<MipsDivRemU, 0x1b, "divu", IIIdiv>; |
Bruno Cardoso Lopes | 91ef849 | 2008-08-02 19:42:36 +0000 | [diff] [blame] | 1045 | |
Akira Hatanaka | 89d3066 | 2011-10-17 18:24:15 +0000 | [diff] [blame] | 1046 | def MTHI : MoveToLOHI<0x11, "mthi", CPURegs, [HI]>; |
| 1047 | def MTLO : MoveToLOHI<0x13, "mtlo", CPURegs, [LO]>; |
| 1048 | def MFHI : MoveFromLOHI<0x10, "mfhi", CPURegs, [HI]>; |
| 1049 | def MFLO : MoveFromLOHI<0x12, "mflo", CPURegs, [LO]>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1050 | |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 1051 | /// Sign Ext In Register Instructions. |
Akira Hatanaka | 5387f2e | 2012-01-24 21:41:09 +0000 | [diff] [blame] | 1052 | def SEB : SignExtInReg<0x10, "seb", i8, CPURegs>; |
| 1053 | def SEH : SignExtInReg<0x18, "seh", i16, CPURegs>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1054 | |
Bruno Cardoso Lopes | 65ad452 | 2008-08-08 06:16:31 +0000 | [diff] [blame] | 1055 | /// Count Leading |
Akira Hatanaka | bdfd98a | 2011-10-17 18:26:37 +0000 | [diff] [blame] | 1056 | def CLZ : CountLeading0<0x20, "clz", CPURegs>; |
| 1057 | def CLO : CountLeading1<0x21, "clo", CPURegs>; |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 1058 | |
Akira Hatanaka | 4d2b0f3 | 2011-12-20 23:47:44 +0000 | [diff] [blame] | 1059 | /// Word Swap Bytes Within Halfwords |
| 1060 | def WSBH : SubwordSwap<0x20, 0x2, "wsbh", CPURegs>; |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 1061 | |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 1062 | /// No operation |
| 1063 | let addr=0 in |
| 1064 | def NOP : FJ<0, (outs), (ins), "nop", [], IIAlu>; |
| 1065 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 1066 | // FrameIndexes are legalized when they are operands from load/store |
Bruno Cardoso Lopes | b42abeb | 2007-09-24 20:15:11 +0000 | [diff] [blame] | 1067 | // instructions. The same not happens for stack address copies, so an |
| 1068 | // add op with mem ComplexPattern is used and the stack address copy |
| 1069 | // can be matched. It's similar to Sparc LEA_ADDRi |
Jack Carter | 61de70d | 2012-08-06 23:29:06 +0000 | [diff] [blame] | 1070 | def LEA_ADDiu : EffectiveAddress<0x09,"addiu\t$rt, $addr", CPURegs, mem_ea>; |
Bruno Cardoso Lopes | b42abeb | 2007-09-24 20:15:11 +0000 | [diff] [blame] | 1071 | |
Akira Hatanaka | 21afc63 | 2011-06-21 00:40:49 +0000 | [diff] [blame] | 1072 | // DynAlloc node points to dynamically allocated stack space. |
| 1073 | // $sp is added to the list of implicitly used registers to prevent dead code |
| 1074 | // elimination from removing instructions that modify $sp. |
| 1075 | let Uses = [SP] in |
Jack Carter | 61de70d | 2012-08-06 23:29:06 +0000 | [diff] [blame] | 1076 | def DynAlloc : EffectiveAddress<0x09,"addiu\t$rt, $addr", CPURegs, mem_ea>; |
Akira Hatanaka | 21afc63 | 2011-06-21 00:40:49 +0000 | [diff] [blame] | 1077 | |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 1078 | // MADD*/MSUB* |
Akira Hatanaka | 01765eb | 2011-05-12 17:42:08 +0000 | [diff] [blame] | 1079 | def MADD : MArithR<0, "madd", MipsMAdd, 1>; |
| 1080 | def MADDU : MArithR<1, "maddu", MipsMAddu, 1>; |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 1081 | def MSUB : MArithR<4, "msub", MipsMSub>; |
| 1082 | def MSUBU : MArithR<5, "msubu", MipsMSubu>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 1083 | |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 1084 | // MUL is a assembly macro in the current used ISAs. In recent ISA's |
| 1085 | // it is a real instruction. |
Akira Hatanaka | c2f3ac9 | 2011-10-11 23:05:46 +0000 | [diff] [blame] | 1086 | def MUL : ArithLogicR<0x1c, 0x02, "mul", mul, IIImul, CPURegs, 1>, |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 1087 | Requires<[HasMips32, HasStandardEncoding]>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 1088 | |
Akira Hatanaka | 08a7d92 | 2011-12-07 23:31:26 +0000 | [diff] [blame] | 1089 | def RDHWR : ReadHardware<CPURegs, HWRegs>; |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 1090 | |
Akira Hatanaka | cee46ab | 2011-12-05 21:14:28 +0000 | [diff] [blame] | 1091 | def EXT : ExtBase<0, "ext", CPURegs>; |
| 1092 | def INS : InsBase<4, "ins", CPURegs>; |
Akira Hatanaka | bb15e11 | 2011-08-17 02:05:42 +0000 | [diff] [blame] | 1093 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 1094 | //===----------------------------------------------------------------------===// |
Jack Carter | 04376eb | 2012-09-07 01:42:38 +0000 | [diff] [blame] | 1095 | // Instruction aliases |
| 1096 | //===----------------------------------------------------------------------===// |
| 1097 | def : InstAlias<"move $dst,$src", (ADD CPURegs:$dst,CPURegs:$src,ZERO)>; |
| 1098 | def : InstAlias<"bal $offset", (BGEZAL RA,brtarget:$offset)>; |
| 1099 | def : InstAlias<"addu $rs,$rt,$imm", |
| 1100 | (ADDiu CPURegs:$rs,CPURegs:$rt,simm16:$imm)>; |
| 1101 | def : InstAlias<"add $rs,$rt,$imm", |
| 1102 | (ADDi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>; |
| 1103 | def : InstAlias<"and $rs,$rt,$imm", |
| 1104 | (ANDi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>; |
| 1105 | def : InstAlias<"j $rs", (JR CPURegs:$rs)>; |
| 1106 | def : InstAlias<"not $rt,$rs", (NOR CPURegs:$rt,CPURegs:$rs,ZERO)>; |
| 1107 | def : InstAlias<"neg $rt,$rs", (SUB CPURegs:$rt,ZERO,CPURegs:$rs)>; |
| 1108 | def : InstAlias<"negu $rt,$rs", (SUBu CPURegs:$rt,ZERO,CPURegs:$rs)>; |
| 1109 | def : InstAlias<"slt $rs,$rt,$imm", |
| 1110 | (SLTi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>; |
| 1111 | def : InstAlias<"xor $rs,$rt,$imm", |
| 1112 | (XORi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>; |
| 1113 | |
| 1114 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1115 | // Arbitrary patterns that map to one or more instructions |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 1116 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1117 | |
| 1118 | // Small immediates |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1119 | def : MipsPat<(i32 immSExt16:$in), |
| 1120 | (ADDiu ZERO, imm:$in)>; |
| 1121 | def : MipsPat<(i32 immZExt16:$in), |
| 1122 | (ORi ZERO, imm:$in)>; |
| 1123 | def : MipsPat<(i32 immLow16Zero:$in), |
| 1124 | (LUi (HI16 imm:$in))>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1125 | |
| 1126 | // Arbitrary immediates |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1127 | def : MipsPat<(i32 imm:$imm), |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1128 | (ORi (LUi (HI16 imm:$imm)), (LO16 imm:$imm))>; |
| 1129 | |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1130 | // Carry MipsPatterns |
| 1131 | def : MipsPat<(subc CPURegs:$lhs, CPURegs:$rhs), |
| 1132 | (SUBu CPURegs:$lhs, CPURegs:$rhs)>; |
| 1133 | def : MipsPat<(addc CPURegs:$lhs, CPURegs:$rhs), |
| 1134 | (ADDu CPURegs:$lhs, CPURegs:$rhs)>; |
| 1135 | def : MipsPat<(addc CPURegs:$src, immSExt16:$imm), |
| 1136 | (ADDiu CPURegs:$src, imm:$imm)>; |
Bruno Cardoso Lopes | 07cec75 | 2008-06-06 00:58:26 +0000 | [diff] [blame] | 1137 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1138 | // Call |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1139 | def : MipsPat<(MipsJmpLink (i32 tglobaladdr:$dst)), |
| 1140 | (JAL tglobaladdr:$dst)>; |
| 1141 | def : MipsPat<(MipsJmpLink (i32 texternalsym:$dst)), |
| 1142 | (JAL texternalsym:$dst)>; |
| 1143 | //def : MipsPat<(MipsJmpLink CPURegs:$dst), |
| 1144 | // (JALR CPURegs:$dst)>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1145 | |
Akira Hatanaka | e050902 | 2012-10-19 21:30:15 +0000 | [diff] [blame] | 1146 | // Tail call |
| 1147 | def : MipsPat<(MipsTailCall (iPTR tglobaladdr:$dst)), |
| 1148 | (TAILCALL tglobaladdr:$dst)>; |
| 1149 | def : MipsPat<(MipsTailCall (iPTR texternalsym:$dst)), |
| 1150 | (TAILCALL texternalsym:$dst)>; |
Bruno Cardoso Lopes | 92e87f2 | 2008-07-23 16:01:50 +0000 | [diff] [blame] | 1151 | // hi/lo relocs |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1152 | def : MipsPat<(MipsHi tglobaladdr:$in), (LUi tglobaladdr:$in)>; |
| 1153 | def : MipsPat<(MipsHi tblockaddress:$in), (LUi tblockaddress:$in)>; |
| 1154 | def : MipsPat<(MipsHi tjumptable:$in), (LUi tjumptable:$in)>; |
| 1155 | def : MipsPat<(MipsHi tconstpool:$in), (LUi tconstpool:$in)>; |
| 1156 | def : MipsPat<(MipsHi tglobaltlsaddr:$in), (LUi tglobaltlsaddr:$in)>; |
Akira Hatanaka | 74c7634 | 2011-11-16 22:39:56 +0000 | [diff] [blame] | 1157 | |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1158 | def : MipsPat<(MipsLo tglobaladdr:$in), (ADDiu ZERO, tglobaladdr:$in)>; |
| 1159 | def : MipsPat<(MipsLo tblockaddress:$in), (ADDiu ZERO, tblockaddress:$in)>; |
| 1160 | def : MipsPat<(MipsLo tjumptable:$in), (ADDiu ZERO, tjumptable:$in)>; |
| 1161 | def : MipsPat<(MipsLo tconstpool:$in), (ADDiu ZERO, tconstpool:$in)>; |
| 1162 | def : MipsPat<(MipsLo tglobaltlsaddr:$in), (ADDiu ZERO, tglobaltlsaddr:$in)>; |
Akira Hatanaka | 74c7634 | 2011-11-16 22:39:56 +0000 | [diff] [blame] | 1163 | |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1164 | def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaladdr:$lo)), |
| 1165 | (ADDiu CPURegs:$hi, tglobaladdr:$lo)>; |
| 1166 | def : MipsPat<(add CPURegs:$hi, (MipsLo tblockaddress:$lo)), |
| 1167 | (ADDiu CPURegs:$hi, tblockaddress:$lo)>; |
| 1168 | def : MipsPat<(add CPURegs:$hi, (MipsLo tjumptable:$lo)), |
| 1169 | (ADDiu CPURegs:$hi, tjumptable:$lo)>; |
| 1170 | def : MipsPat<(add CPURegs:$hi, (MipsLo tconstpool:$lo)), |
| 1171 | (ADDiu CPURegs:$hi, tconstpool:$lo)>; |
| 1172 | def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaltlsaddr:$lo)), |
| 1173 | (ADDiu CPURegs:$hi, tglobaltlsaddr:$lo)>; |
Bruno Cardoso Lopes | 92e87f2 | 2008-07-23 16:01:50 +0000 | [diff] [blame] | 1174 | |
| 1175 | // gp_rel relocs |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1176 | def : MipsPat<(add CPURegs:$gp, (MipsGPRel tglobaladdr:$in)), |
| 1177 | (ADDiu CPURegs:$gp, tglobaladdr:$in)>; |
| 1178 | def : MipsPat<(add CPURegs:$gp, (MipsGPRel tconstpool:$in)), |
| 1179 | (ADDiu CPURegs:$gp, tconstpool:$in)>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1180 | |
Akira Hatanaka | 342837d | 2011-05-28 01:07:07 +0000 | [diff] [blame] | 1181 | // wrapper_pic |
Akira Hatanaka | 648f00c | 2012-02-24 22:34:47 +0000 | [diff] [blame] | 1182 | class WrapperPat<SDNode node, Instruction ADDiuOp, RegisterClass RC>: |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1183 | MipsPat<(MipsWrapper RC:$gp, node:$in), |
| 1184 | (ADDiuOp RC:$gp, node:$in)>; |
Akira Hatanaka | 342837d | 2011-05-28 01:07:07 +0000 | [diff] [blame] | 1185 | |
Akira Hatanaka | 648f00c | 2012-02-24 22:34:47 +0000 | [diff] [blame] | 1186 | def : WrapperPat<tglobaladdr, ADDiu, CPURegs>; |
| 1187 | def : WrapperPat<tconstpool, ADDiu, CPURegs>; |
| 1188 | def : WrapperPat<texternalsym, ADDiu, CPURegs>; |
| 1189 | def : WrapperPat<tblockaddress, ADDiu, CPURegs>; |
| 1190 | def : WrapperPat<tjumptable, ADDiu, CPURegs>; |
| 1191 | def : WrapperPat<tglobaltlsaddr, ADDiu, CPURegs>; |
Akira Hatanaka | 342837d | 2011-05-28 01:07:07 +0000 | [diff] [blame] | 1192 | |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 1193 | // Mips does not have "not", so we expand our way |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1194 | def : MipsPat<(not CPURegs:$in), |
| 1195 | (NOR CPURegs:$in, ZERO)>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1196 | |
Akira Hatanaka | ab05b6c | 2011-12-20 22:33:53 +0000 | [diff] [blame] | 1197 | // extended loads |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 1198 | let Predicates = [NotN64, HasStandardEncoding] in { |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1199 | def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu addr:$src)>; |
| 1200 | def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu addr:$src)>; |
Akira Hatanaka | 5a7dd43 | 2012-09-15 01:52:08 +0000 | [diff] [blame] | 1201 | def : MipsPat<(i32 (extloadi16 addr:$src)), (LHu addr:$src)>; |
Akira Hatanaka | ab05b6c | 2011-12-20 22:33:53 +0000 | [diff] [blame] | 1202 | } |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 1203 | let Predicates = [IsN64, HasStandardEncoding] in { |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1204 | def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu_P8 addr:$src)>; |
| 1205 | def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu_P8 addr:$src)>; |
Akira Hatanaka | 5a7dd43 | 2012-09-15 01:52:08 +0000 | [diff] [blame] | 1206 | def : MipsPat<(i32 (extloadi16 addr:$src)), (LHu_P8 addr:$src)>; |
Akira Hatanaka | ab05b6c | 2011-12-20 22:33:53 +0000 | [diff] [blame] | 1207 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1208 | |
Bruno Cardoso Lopes | 07cec75 | 2008-06-06 00:58:26 +0000 | [diff] [blame] | 1209 | // peepholes |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 1210 | let Predicates = [NotN64, HasStandardEncoding] in { |
Akira Hatanaka | 5a7dd43 | 2012-09-15 01:52:08 +0000 | [diff] [blame] | 1211 | def : MipsPat<(store (i32 0), addr:$dst), (SW ZERO, addr:$dst)>; |
Akira Hatanaka | c7541c4 | 2011-12-21 00:31:10 +0000 | [diff] [blame] | 1212 | } |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 1213 | let Predicates = [IsN64, HasStandardEncoding] in { |
Akira Hatanaka | 5a7dd43 | 2012-09-15 01:52:08 +0000 | [diff] [blame] | 1214 | def : MipsPat<(store (i32 0), addr:$dst), (SW_P8 ZERO, addr:$dst)>; |
Akira Hatanaka | c7541c4 | 2011-12-21 00:31:10 +0000 | [diff] [blame] | 1215 | } |
Bruno Cardoso Lopes | c7db561 | 2007-11-05 03:02:32 +0000 | [diff] [blame] | 1216 | |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 1217 | // brcond patterns |
Akira Hatanaka | 06f8231 | 2011-10-11 19:09:09 +0000 | [diff] [blame] | 1218 | multiclass BrcondPats<RegisterClass RC, Instruction BEQOp, Instruction BNEOp, |
| 1219 | Instruction SLTOp, Instruction SLTuOp, Instruction SLTiOp, |
| 1220 | Instruction SLTiuOp, Register ZEROReg> { |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1221 | def : MipsPat<(brcond (i32 (setne RC:$lhs, 0)), bb:$dst), |
| 1222 | (BNEOp RC:$lhs, ZEROReg, bb:$dst)>; |
| 1223 | def : MipsPat<(brcond (i32 (seteq RC:$lhs, 0)), bb:$dst), |
| 1224 | (BEQOp RC:$lhs, ZEROReg, bb:$dst)>; |
Bruno Cardoso Lopes | 332a3d2 | 2007-07-11 22:47:02 +0000 | [diff] [blame] | 1225 | |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1226 | def : MipsPat<(brcond (i32 (setge RC:$lhs, RC:$rhs)), bb:$dst), |
| 1227 | (BEQ (SLTOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>; |
| 1228 | def : MipsPat<(brcond (i32 (setuge RC:$lhs, RC:$rhs)), bb:$dst), |
| 1229 | (BEQ (SLTuOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>; |
| 1230 | def : MipsPat<(brcond (i32 (setge RC:$lhs, immSExt16:$rhs)), bb:$dst), |
| 1231 | (BEQ (SLTiOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>; |
| 1232 | def : MipsPat<(brcond (i32 (setuge RC:$lhs, immSExt16:$rhs)), bb:$dst), |
| 1233 | (BEQ (SLTiuOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>; |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 1234 | |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1235 | def : MipsPat<(brcond (i32 (setle RC:$lhs, RC:$rhs)), bb:$dst), |
| 1236 | (BEQ (SLTOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>; |
| 1237 | def : MipsPat<(brcond (i32 (setule RC:$lhs, RC:$rhs)), bb:$dst), |
| 1238 | (BEQ (SLTuOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>; |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 1239 | |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1240 | def : MipsPat<(brcond RC:$cond, bb:$dst), |
| 1241 | (BNEOp RC:$cond, ZEROReg, bb:$dst)>; |
Akira Hatanaka | 06f8231 | 2011-10-11 19:09:09 +0000 | [diff] [blame] | 1242 | } |
| 1243 | |
| 1244 | defm : BrcondPats<CPURegs, BEQ, BNE, SLT, SLTu, SLTi, SLTiu, ZERO>; |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 1245 | |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 1246 | // setcc patterns |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1247 | multiclass SeteqPats<RegisterClass RC, Instruction SLTiuOp, Instruction XOROp, |
| 1248 | Instruction SLTuOp, Register ZEROReg> { |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1249 | def : MipsPat<(seteq RC:$lhs, RC:$rhs), |
| 1250 | (SLTiuOp (XOROp RC:$lhs, RC:$rhs), 1)>; |
| 1251 | def : MipsPat<(setne RC:$lhs, RC:$rhs), |
| 1252 | (SLTuOp ZEROReg, (XOROp RC:$lhs, RC:$rhs))>; |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1253 | } |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 1254 | |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1255 | multiclass SetlePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> { |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1256 | def : MipsPat<(setle RC:$lhs, RC:$rhs), |
| 1257 | (XORi (SLTOp RC:$rhs, RC:$lhs), 1)>; |
| 1258 | def : MipsPat<(setule RC:$lhs, RC:$rhs), |
| 1259 | (XORi (SLTuOp RC:$rhs, RC:$lhs), 1)>; |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1260 | } |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 1261 | |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1262 | multiclass SetgtPats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> { |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1263 | def : MipsPat<(setgt RC:$lhs, RC:$rhs), |
| 1264 | (SLTOp RC:$rhs, RC:$lhs)>; |
| 1265 | def : MipsPat<(setugt RC:$lhs, RC:$rhs), |
| 1266 | (SLTuOp RC:$rhs, RC:$lhs)>; |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1267 | } |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 1268 | |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1269 | multiclass SetgePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> { |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1270 | def : MipsPat<(setge RC:$lhs, RC:$rhs), |
| 1271 | (XORi (SLTOp RC:$lhs, RC:$rhs), 1)>; |
| 1272 | def : MipsPat<(setuge RC:$lhs, RC:$rhs), |
| 1273 | (XORi (SLTuOp RC:$lhs, RC:$rhs), 1)>; |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1274 | } |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 1275 | |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1276 | multiclass SetgeImmPats<RegisterClass RC, Instruction SLTiOp, |
| 1277 | Instruction SLTiuOp> { |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1278 | def : MipsPat<(setge RC:$lhs, immSExt16:$rhs), |
| 1279 | (XORi (SLTiOp RC:$lhs, immSExt16:$rhs), 1)>; |
| 1280 | def : MipsPat<(setuge RC:$lhs, immSExt16:$rhs), |
| 1281 | (XORi (SLTiuOp RC:$lhs, immSExt16:$rhs), 1)>; |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1282 | } |
| 1283 | |
| 1284 | defm : SeteqPats<CPURegs, SLTiu, XOR, SLTu, ZERO>; |
| 1285 | defm : SetlePats<CPURegs, SLT, SLTu>; |
| 1286 | defm : SetgtPats<CPURegs, SLT, SLTu>; |
| 1287 | defm : SetgePats<CPURegs, SLT, SLTu>; |
| 1288 | defm : SetgeImmPats<CPURegs, SLTi, SLTiu>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 1289 | |
Akira Hatanaka | 21afc63 | 2011-06-21 00:40:49 +0000 | [diff] [blame] | 1290 | // select MipsDynAlloc |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1291 | def : MipsPat<(MipsDynAlloc addr:$f), (DynAlloc addr:$f)>; |
Akira Hatanaka | 21afc63 | 2011-06-21 00:40:49 +0000 | [diff] [blame] | 1292 | |
Akira Hatanaka | 4d2b0f3 | 2011-12-20 23:47:44 +0000 | [diff] [blame] | 1293 | // bswap pattern |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1294 | def : MipsPat<(bswap CPURegs:$rt), (ROTR (WSBH CPURegs:$rt), 16)>; |
Akira Hatanaka | 4d2b0f3 | 2011-12-20 23:47:44 +0000 | [diff] [blame] | 1295 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 1296 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 1297 | // Floating Point Support |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 1298 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 1299 | |
| 1300 | include "MipsInstrFPU.td" |
Akira Hatanaka | 9593484 | 2011-09-24 01:34:44 +0000 | [diff] [blame] | 1301 | include "Mips64InstrInfo.td" |
Akira Hatanaka | 8ae330a | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 1302 | include "MipsCondMov.td" |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 1303 | |
Akira Hatanaka | e10d972 | 2012-05-08 19:08:58 +0000 | [diff] [blame] | 1304 | // |
| 1305 | // Mips16 |
| 1306 | |
| 1307 | include "Mips16InstrFormats.td" |
Akira Hatanaka | 4a5a894 | 2012-05-24 18:32:33 +0000 | [diff] [blame] | 1308 | include "Mips16InstrInfo.td" |
Akira Hatanaka | 7509ec1 | 2012-09-27 01:50:59 +0000 | [diff] [blame] | 1309 | |
| 1310 | // DSP |
| 1311 | include "MipsDSPInstrFormats.td" |
| 1312 | include "MipsDSPInstrInfo.td" |
| 1313 | |