blob: 95114363c957de86e0d010c6d43d30aa22bb1673 [file] [log] [blame]
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001//===-- MipsAsmPrinter.cpp - Mips LLVM assembly writer --------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format MIPS assembly language.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-asm-printer"
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000016#include "MipsAsmPrinter.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000017#include "Mips.h"
18#include "MipsInstrInfo.h"
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +000019#include "MipsMachineFunction.h"
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +000020#include "llvm/BasicBlock.h"
21#include "llvm/Instructions.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000022#include "llvm/CodeGen/MachineFunctionPass.h"
23#include "llvm/CodeGen/MachineConstantPool.h"
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000025#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000026#include "llvm/MC/MCStreamer.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000027#include "llvm/MC/MCAsmInfo.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000028#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000029#include "llvm/Target/Mangler.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000030#include "llvm/Target/TargetData.h"
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000031#include "llvm/Target/TargetLoweringObjectFile.h"
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +000032#include "llvm/Target/TargetOptions.h"
Daniel Dunbar51b198a2009-07-15 20:24:03 +000033#include "llvm/Target/TargetRegistry.h"
Chris Lattner7ad07c42010-04-04 06:12:20 +000034#include "llvm/ADT/SmallString.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000035#include "llvm/ADT/StringExtras.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000036#include "llvm/ADT/Twine.h"
37#include "llvm/Support/raw_ostream.h"
Akira Hatanakac4f24eb2011-07-01 01:04:43 +000038#include "llvm/Analysis/DebugInfo.h"
39
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000040using namespace llvm;
41
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000042#include "MipsGenAsmWriter.inc"
43
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000044void MipsAsmPrinter::EmitInstruction(const MachineInstr *MI) {
45 SmallString<128> Str;
46 raw_svector_ostream OS(Str);
47
48 if (MI->isDebugValue()) {
49 PrintDebugValueComment(MI, OS);
50 return;
51 }
52
53 printInstruction(MI, OS);
54 OutStreamer.EmitRawText(OS.str());
55}
56
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000057//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +000058//
59// Mips Asm Directives
60//
61// -- Frame directive "frame Stackpointer, Stacksize, RARegister"
62// Describe the stack frame.
63//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000064// -- Mask directives "(f)mask bitmask, offset"
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +000065// Tells the assembler which registers are saved and where.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000066// bitmask - contain a little endian bitset indicating which registers are
67// saved on function prologue (e.g. with a 0x80000000 mask, the
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +000068// assembler knows the register 31 (RA) is saved at prologue.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000069// offset - the position before stack pointer subtraction indicating where
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +000070// the first saved register on prologue is located. (e.g. with a
71//
72// Consider the following function prologue:
73//
Bill Wendling6ef781f2008-02-27 06:33:05 +000074// .frame $fp,48,$ra
75// .mask 0xc0000000,-8
76// addiu $sp, $sp, -48
77// sw $ra, 40($sp)
78// sw $fp, 36($sp)
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +000079//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000080// With a 0xc0000000 mask, the assembler knows the register 31 (RA) and
81// 30 (FP) are saved at prologue. As the save order on prologue is from
82// left to right, RA is saved first. A -8 offset means that after the
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +000083// stack pointer subtration, the first register in the mask (RA) will be
84// saved at address 48-8=40.
85//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000086//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +000087
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000088//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +000089// Mask directives
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000090//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +000091
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000092// Create a bitmask with all callee saved registers for CPU or Floating Point
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +000093// registers. For CPU registers consider RA, GP and FP for saving if necessary.
Chris Lattner35c33bd2010-04-04 04:47:45 +000094void MipsAsmPrinter::printSavedRegsBitmask(raw_ostream &O) {
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +000095 // CPU and FPU Saved Registers Bitmasks
Akira Hatanakaf8928c02011-05-23 20:34:30 +000096 unsigned CPUBitmask = 0, FPUBitmask = 0;
97 int CPUTopSavedRegOff, FPUTopSavedRegOff;
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +000098
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +000099 // Set the CPU and FPU Bitmasks
Chris Lattnera34103f2010-01-28 06:22:43 +0000100 const MachineFrameInfo *MFI = MF->getFrameInfo();
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000101 const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000102 // size of stack area to which FP callee-saved regs are saved.
103 unsigned CPURegSize = Mips::CPURegsRegisterClass->getSize();
104 unsigned FGR32RegSize = Mips::FGR32RegisterClass->getSize();
105 unsigned AFGR64RegSize = Mips::AFGR64RegisterClass->getSize();
106 bool HasAFGR64Reg = false;
107 unsigned CSFPRegsSize = 0;
108 unsigned i, e = CSI.size();
109
110 // Set FPU Bitmask.
111 for (i = 0; i != e; ++i) {
Rafael Espindola42d075c2010-06-02 20:02:30 +0000112 unsigned Reg = CSI[i].getReg();
Rafael Espindola42d075c2010-06-02 20:02:30 +0000113 if (Mips::CPURegsRegisterClass->contains(Reg))
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000114 break;
115
116 unsigned RegNum = MipsRegisterInfo::getRegisterNumbering(Reg);
117 if (Mips::AFGR64RegisterClass->contains(Reg)) {
118 FPUBitmask |= (3 << RegNum);
119 CSFPRegsSize += AFGR64RegSize;
120 HasAFGR64Reg = true;
121 continue;
122 }
123
124 FPUBitmask |= (1 << RegNum);
125 CSFPRegsSize += FGR32RegSize;
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000126 }
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000127
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000128 // Set CPU Bitmask.
129 for (; i != e; ++i) {
130 unsigned Reg = CSI[i].getReg();
131 unsigned RegNum = MipsRegisterInfo::getRegisterNumbering(Reg);
132 CPUBitmask |= (1 << RegNum);
133 }
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000134
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000135 // FP Regs are saved right below where the virtual frame pointer points to.
136 FPUTopSavedRegOff = FPUBitmask ?
137 (HasAFGR64Reg ? -AFGR64RegSize : -FGR32RegSize) : 0;
138
139 // CPU Regs are saved below FP Regs.
140 CPUTopSavedRegOff = CPUBitmask ? -CSFPRegsSize - CPURegSize : 0;
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000141
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000142 // Print CPUBitmask
Chris Lattner35c33bd2010-04-04 04:47:45 +0000143 O << "\t.mask \t"; printHex32(CPUBitmask, O);
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000144 O << ',' << CPUTopSavedRegOff << '\n';
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000145
146 // Print FPUBitmask
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000147 O << "\t.fmask\t"; printHex32(FPUBitmask, O);
148 O << "," << FPUTopSavedRegOff << '\n';
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000149}
150
151// Print a 32 bit hex number with all numbers.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000152void MipsAsmPrinter::printHex32(unsigned Value, raw_ostream &O) {
Owen Andersoncb371882008-08-21 00:14:44 +0000153 O << "0x";
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000154 for (int i = 7; i >= 0; i--)
Chris Lattner35c33bd2010-04-04 04:47:45 +0000155 O << utohexstr((Value & (0xF << (i*4))) >> (i*4));
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +0000156}
157
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000158//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000159// Frame and Set directives
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000160//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000161
162/// Frame Directive
Chris Lattner9d7efd32010-04-04 07:05:53 +0000163void MipsAsmPrinter::emitFrameDirective() {
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000164 const TargetRegisterInfo &RI = *TM.getRegisterInfo();
165
Chris Lattnera34103f2010-01-28 06:22:43 +0000166 unsigned stackReg = RI.getFrameRegister(*MF);
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000167 unsigned returnReg = RI.getRARegister();
Chris Lattnera34103f2010-01-28 06:22:43 +0000168 unsigned stackSize = MF->getFrameInfo()->getStackSize();
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000169
Chris Lattner9d7efd32010-04-04 07:05:53 +0000170 OutStreamer.EmitRawText("\t.frame\t$" +
171 Twine(LowercaseString(getRegisterName(stackReg))) +
172 "," + Twine(stackSize) + ",$" +
173 Twine(LowercaseString(getRegisterName(returnReg))));
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000174}
175
176/// Emit Set directives.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000177const char *MipsAsmPrinter::getCurrentABIString() const {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000178 switch (Subtarget->getTargetABI()) {
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000179 case MipsSubtarget::O32: return "abi32";
Chris Lattner9d7efd32010-04-04 07:05:53 +0000180 case MipsSubtarget::O64: return "abiO64";
181 case MipsSubtarget::N32: return "abiN32";
182 case MipsSubtarget::N64: return "abi64";
183 case MipsSubtarget::EABI: return "eabi32"; // TODO: handle eabi64
184 default: break;
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000185 }
186
Torok Edwinc23197a2009-07-14 16:55:14 +0000187 llvm_unreachable("Unknown Mips ABI");
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000188 return NULL;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000189}
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000190
Chris Lattner50060712010-01-27 23:23:58 +0000191void MipsAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000192 OutStreamer.EmitRawText("\t.ent\t" + Twine(CurrentFnSym->getName()));
Chris Lattner50060712010-01-27 23:23:58 +0000193 OutStreamer.EmitLabel(CurrentFnSym);
194}
195
Chris Lattnera34103f2010-01-28 06:22:43 +0000196/// EmitFunctionBodyStart - Targets can override this to emit stuff before
197/// the first basic block in the function.
198void MipsAsmPrinter::EmitFunctionBodyStart() {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000199 emitFrameDirective();
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000200
Chris Lattner9d7efd32010-04-04 07:05:53 +0000201 SmallString<128> Str;
202 raw_svector_ostream OS(Str);
203 printSavedRegsBitmask(OS);
204 OutStreamer.EmitRawText(OS.str());
Chris Lattnera34103f2010-01-28 06:22:43 +0000205}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000206
Chris Lattnera34103f2010-01-28 06:22:43 +0000207/// EmitFunctionBodyEnd - Targets can override this to emit stuff after
208/// the last basic block in the function.
209void MipsAsmPrinter::EmitFunctionBodyEnd() {
Chris Lattner745ec062010-01-28 01:48:52 +0000210 // There are instruction for this macros, but they must
211 // always be at the function end, and we can't emit and
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000212 // break with BB logic.
Chris Lattner9d7efd32010-04-04 07:05:53 +0000213 OutStreamer.EmitRawText(StringRef("\t.set\tmacro"));
214 OutStreamer.EmitRawText(StringRef("\t.set\treorder"));
215 OutStreamer.EmitRawText("\t.end\t" + Twine(CurrentFnSym->getName()));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000216}
217
Chris Lattnera34103f2010-01-28 06:22:43 +0000218
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000219/// isBlockOnlyReachableByFallthough - Return true if the basic block has
220/// exactly one predecessor and the control transfer mechanism between
221/// the predecessor and this block is a fall-through.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000222bool MipsAsmPrinter::isBlockOnlyReachableByFallthrough(const MachineBasicBlock*
223 MBB) const {
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000224 // The predecessor has to be immediately before this block.
225 const MachineBasicBlock *Pred = *MBB->pred_begin();
226
227 // If the predecessor is a switch statement, assume a jump table
228 // implementation, so it is not a fall through.
229 if (const BasicBlock *bb = Pred->getBasicBlock())
230 if (isa<SwitchInst>(bb->getTerminator()))
231 return false;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000232
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000233 // If this is a landing pad, it isn't a fall through. If it has no preds,
234 // then nothing falls through to it.
235 if (MBB->isLandingPad() || MBB->pred_empty())
236 return false;
237
238 // If there isn't exactly one predecessor, it can't be a fall through.
239 MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(), PI2 = PI;
240 ++PI2;
241
242 if (PI2 != MBB->pred_end())
243 return false;
244
245 // The predecessor has to be immediately before this block.
246 if (!Pred->isLayoutSuccessor(MBB))
247 return false;
248
249 // If the block is completely empty, then it definitely does fall through.
250 if (Pred->empty())
251 return true;
252
253 // Otherwise, check the last instruction.
254 // Check if the last terminator is an unconditional branch.
255 MachineBasicBlock::const_iterator I = Pred->end();
Akira Hatanakadc1652f2011-04-02 00:15:58 +0000256 while (I != Pred->begin() && !(--I)->getDesc().isTerminator()) ;
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000257
258 return !I->getDesc().isBarrier();
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000259}
260
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000261// Print out an operand for an inline asm expression.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000262bool MipsAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000263 unsigned AsmVariant,const char *ExtraCode,
264 raw_ostream &O) {
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000265 // Does this asm operand have a single letter operand modifier?
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000266 if (ExtraCode && ExtraCode[0])
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000267 return true; // Unknown modifier.
268
Chris Lattner35c33bd2010-04-04 04:47:45 +0000269 printOperand(MI, OpNo, O);
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000270 return false;
271}
272
Akira Hatanaka21afc632011-06-21 00:40:49 +0000273bool MipsAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
274 unsigned OpNum, unsigned AsmVariant,
275 const char *ExtraCode,
276 raw_ostream &O) {
277 if (ExtraCode && ExtraCode[0])
278 return true; // Unknown modifier.
279
280 const MachineOperand &MO = MI->getOperand(OpNum);
281 assert(MO.isReg() && "unexpected inline asm memory operand");
282 O << "0($" << MipsAsmPrinter::getRegisterName(MO.getReg()) << ")";
283 return false;
284}
285
Chris Lattner35c33bd2010-04-04 04:47:45 +0000286void MipsAsmPrinter::printOperand(const MachineInstr *MI, int opNum,
287 raw_ostream &O) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000288 const MachineOperand &MO = MI->getOperand(opNum);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000289 bool closeP = false;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000290
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000291 if (MO.getTargetFlags())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000292 closeP = true;
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000293
294 switch(MO.getTargetFlags()) {
295 case MipsII::MO_GPREL: O << "%gp_rel("; break;
296 case MipsII::MO_GOT_CALL: O << "%call16("; break;
Akira Hatanakae2e436a2011-04-01 21:41:06 +0000297 case MipsII::MO_GOT: O << "%got("; break;
298 case MipsII::MO_ABS_HI: O << "%hi("; break;
299 case MipsII::MO_ABS_LO: O << "%lo("; break;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000300 case MipsII::MO_TLSGD: O << "%tlsgd("; break;
301 case MipsII::MO_GOTTPREL: O << "%gottprel("; break;
302 case MipsII::MO_TPREL_HI: O << "%tprel_hi("; break;
303 case MipsII::MO_TPREL_LO: O << "%tprel_lo("; break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000304 }
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000305
Chris Lattner762ccea2009-09-13 20:31:40 +0000306 switch (MO.getType()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000307 case MachineOperand::MO_Register:
Chris Lattner762ccea2009-09-13 20:31:40 +0000308 O << '$' << LowercaseString(getRegisterName(MO.getReg()));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000309 break;
310
311 case MachineOperand::MO_Immediate:
Akira Hatanakace98deb2011-05-24 21:22:21 +0000312 O << MO.getImm();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000313 break;
314
315 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000316 O << *MO.getMBB()->getSymbol();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000317 return;
318
319 case MachineOperand::MO_GlobalAddress:
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000320 O << *Mang->getSymbol(MO.getGlobal());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000321 break;
322
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000323 case MachineOperand::MO_BlockAddress: {
324 MCSymbol* BA = GetBlockAddressSymbol(MO.getBlockAddress());
325 O << BA->getName();
326 break;
327 }
328
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000329 case MachineOperand::MO_ExternalSymbol:
Chris Lattner10b318b2010-01-17 21:43:43 +0000330 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000331 break;
332
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000333 case MachineOperand::MO_JumpTableIndex:
Chris Lattner33adcfb2009-08-22 21:43:10 +0000334 O << MAI->getPrivateGlobalPrefix() << "JTI" << getFunctionNumber()
Chris Lattner12164412010-01-16 00:21:18 +0000335 << '_' << MO.getIndex();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000336 break;
337
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000338 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner33adcfb2009-08-22 21:43:10 +0000339 O << MAI->getPrivateGlobalPrefix() << "CPI"
Chris Lattner8aa797a2007-12-30 23:10:15 +0000340 << getFunctionNumber() << "_" << MO.getIndex();
Bruno Cardoso Lopes2045c472009-11-19 06:06:13 +0000341 if (MO.getOffset())
342 O << "+" << MO.getOffset();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000343 break;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000344
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000345 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000346 llvm_unreachable("<unknown operand type>");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000347 }
348
349 if (closeP) O << ")";
350}
351
Chris Lattner35c33bd2010-04-04 04:47:45 +0000352void MipsAsmPrinter::printUnsignedImm(const MachineInstr *MI, int opNum,
353 raw_ostream &O) {
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000354 const MachineOperand &MO = MI->getOperand(opNum);
Devang Patela00adba2010-04-27 22:24:37 +0000355 if (MO.isImm())
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000356 O << (unsigned short int)MO.getImm();
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000357 else
Chris Lattner35c33bd2010-04-04 04:47:45 +0000358 printOperand(MI, opNum, O);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000359}
360
361void MipsAsmPrinter::
Akira Hatanaka03236be2011-07-07 20:54:20 +0000362printMemOperand(const MachineInstr *MI, int opNum, raw_ostream &O) {
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000363 // Load/Store memory operands -- imm($reg)
364 // If PIC target the target is loaded as the
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000365 // pattern lw $25,%call16($28)
Chris Lattner35c33bd2010-04-04 04:47:45 +0000366 printOperand(MI, opNum+1, O);
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000367 O << "(";
368 printOperand(MI, opNum, O);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000369 O << ")";
370}
371
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000372void MipsAsmPrinter::
Akira Hatanaka03236be2011-07-07 20:54:20 +0000373printMemOperandEA(const MachineInstr *MI, int opNum, raw_ostream &O) {
374 // when using stack locations for not load/store instructions
375 // print the same way as all normal 3 operand instructions.
376 printOperand(MI, opNum, O);
377 O << ", ";
378 printOperand(MI, opNum+1, O);
379 return;
380}
381
382void MipsAsmPrinter::
Chris Lattner35c33bd2010-04-04 04:47:45 +0000383printFCCOperand(const MachineInstr *MI, int opNum, raw_ostream &O,
384 const char *Modifier) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000385 const MachineOperand& MO = MI->getOperand(opNum);
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000386 O << Mips::MipsFCCToString((Mips::CondCode)MO.getImm());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000387}
388
Bob Wilson812209a2009-09-30 22:06:26 +0000389void MipsAsmPrinter::EmitStartOfAsmFile(Module &M) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000390 // FIXME: Use SwitchSection.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000391
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000392 // Tell the assembler which ABI we are using
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000393 OutStreamer.EmitRawText("\t.section .mdebug." + Twine(getCurrentABIString()));
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000394
395 // TODO: handle O64 ABI
Benjamin Kramer75e818a2010-04-05 10:17:15 +0000396 if (Subtarget->isABI_EABI()) {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000397 if (Subtarget->isGP32bit())
398 OutStreamer.EmitRawText(StringRef("\t.section .gcc_compiled_long32"));
399 else
400 OutStreamer.EmitRawText(StringRef("\t.section .gcc_compiled_long64"));
Benjamin Kramer75e818a2010-04-05 10:17:15 +0000401 }
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000402
403 // return to previous section
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000404 OutStreamer.EmitRawText(StringRef("\t.previous"));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000405}
406
Akira Hatanakac4f24eb2011-07-01 01:04:43 +0000407MachineLocation
408MipsAsmPrinter::getDebugValueLocation(const MachineInstr *MI) const {
409 // Handles frame addresses emitted in MipsInstrInfo::emitFrameIndexDebugValue.
410 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
411 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm() &&
412 "Unexpected MachineOperand types");
413 return MachineLocation(MI->getOperand(0).getReg(),
414 MI->getOperand(1).getImm());
415}
416
417void MipsAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
418 raw_ostream &OS) {
419 // TODO: implement
420}
421
Bob Wilsona96751f2009-06-23 23:59:40 +0000422// Force static initialization.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000423extern "C" void LLVMInitializeMipsAsmPrinter() {
Daniel Dunbar0c795d62009-07-25 06:49:55 +0000424 RegisterAsmPrinter<MipsAsmPrinter> X(TheMipsTarget);
425 RegisterAsmPrinter<MipsAsmPrinter> Y(TheMipselTarget);
Daniel Dunbar51b198a2009-07-15 20:24:03 +0000426}