blob: cf41c02e749e2b1274ae52ab9881ac9a4af5078a [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Bill Schmidt240b9b62013-05-13 19:34:37 +000019#include "PPCTargetObjectFile.h"
Owen Anderson718cb662007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000027#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000028#include "llvm/IR/CallingConv.h"
29#include "llvm/IR/Constants.h"
30#include "llvm/IR/DerivedTypes.h"
31#include "llvm/IR/Function.h"
32#include "llvm/IR/Intrinsics.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000033#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000035#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000037#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000038using namespace llvm;
39
Hal Finkel77838f92012-06-04 02:21:00 +000040static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
41cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000042
Hal Finkel71ffcfe2012-06-10 19:32:29 +000043static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
44cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
45
Hal Finkel2d37f7b2013-03-15 15:27:13 +000046static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
47cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
48
Chris Lattnerf0144122009-07-28 03:13:23 +000049static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
50 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000051 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000052
Bill Schmidt240b9b62013-05-13 19:34:37 +000053 if (TM.getSubtargetImpl()->isSVR4ABI())
54 return new PPC64LinuxTargetObjectFile();
55
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000056 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000057}
58
Chris Lattner331d1bc2006-11-02 01:44:04 +000059PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000060 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000061 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelfdc40a02009-02-17 22:15:04 +000062
Nate Begeman405e3ec2005-10-21 00:02:42 +000063 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000064
Chris Lattnerd145a612005-09-27 22:18:25 +000065 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000066 setUseUnderscoreSetJmp(true);
67 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000068
Chris Lattner749dc722010-10-10 18:34:00 +000069 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
70 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000071 bool isPPC64 = Subtarget->isPPC64();
72 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000073
Chris Lattner7c5a3d32005-08-16 17:14:42 +000074 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000075 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
76 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
77 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000078
Evan Chengc5484282006-10-04 00:56:09 +000079 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000080 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
81 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000082
Owen Anderson825b72b2009-08-11 20:47:22 +000083 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000084
Chris Lattner94e509c2006-11-10 23:58:45 +000085 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000086 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
87 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
88 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
89 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
90 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
91 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
92 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
93 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
94 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000096
Dale Johannesen6eaeff22007-10-10 01:01:31 +000097 // This is used in the ppcf128->int sequence. Note it has different semantics
98 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +000099 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000100
Roman Divacky0016f732012-08-16 18:19:29 +0000101 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000102 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
103 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
104 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
105 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
106 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidtcd7a1552013-04-03 13:05:44 +0000107 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000108
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000109 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000110 setOperationAction(ISD::SREM, MVT::i32, Expand);
111 setOperationAction(ISD::UREM, MVT::i32, Expand);
112 setOperationAction(ISD::SREM, MVT::i64, Expand);
113 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000114
115 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
117 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
118 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
119 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
120 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
121 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
122 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
123 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000124
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000125 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 setOperationAction(ISD::FSIN , MVT::f64, Expand);
127 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000128 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setOperationAction(ISD::FREM , MVT::f64, Expand);
130 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000131 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setOperationAction(ISD::FSIN , MVT::f32, Expand);
133 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000134 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setOperationAction(ISD::FREM , MVT::f32, Expand);
136 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000137 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000138
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000140
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000141 // If we're enabling GP optimizations, use hardware square root
Hal Finkel827307b2013-04-03 04:01:11 +0000142 if (!Subtarget->hasFSQRT() &&
143 !(TM.Options.UnsafeFPMath &&
144 Subtarget->hasFRSQRTE() && Subtarget->hasFRE()))
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel827307b2013-04-03 04:01:11 +0000146
147 if (!Subtarget->hasFSQRT() &&
148 !(TM.Options.UnsafeFPMath &&
149 Subtarget->hasFRSQRTES() && Subtarget->hasFRES()))
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
153 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000154
Hal Finkelf5d5c432013-03-29 08:57:48 +0000155 if (Subtarget->hasFPRND()) {
156 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
157 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
158 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
159
160 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
161 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
162 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
163
164 // frin does not implement "ties to even." Thus, this is safe only in
165 // fast-math mode.
166 if (TM.Options.UnsafeFPMath) {
167 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
168 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
Hal Finkel0882fd62013-03-29 19:41:55 +0000169
170 // These need to set FE_INEXACT, and use a custom inserter.
171 setOperationAction(ISD::FRINT, MVT::f64, Legal);
172 setOperationAction(ISD::FRINT, MVT::f32, Legal);
Hal Finkelf5d5c432013-03-29 08:57:48 +0000173 }
174 }
175
Nate Begemand88fc032006-01-14 03:14:10 +0000176 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000179 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
180 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000183 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
184 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000185
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000186 if (Subtarget->hasPOPCNTD()) {
Hal Finkel1fce8832013-04-01 15:58:15 +0000187 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000188 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
189 } else {
190 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
191 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
192 }
193
Nate Begeman35ef9132006-01-11 21:21:00 +0000194 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
196 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000197
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000198 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::SELECT, MVT::i32, Expand);
200 setOperationAction(ISD::SELECT, MVT::i64, Expand);
201 setOperationAction(ISD::SELECT, MVT::f32, Expand);
202 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000203
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000204 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
206 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000207
Nate Begeman750ac1b2006-02-01 07:19:44 +0000208 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000210
Nate Begeman81e80972006-03-17 01:40:33 +0000211 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000213
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000215
Chris Lattnerf7605322005-08-31 21:09:52 +0000216 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000217 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000218
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000219 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
221 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000222
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000223 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
224 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
225 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
226 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000227
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000228 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000230
Hal Finkele9150472013-03-27 19:10:42 +0000231 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel7ee74a62013-03-21 21:37:52 +0000232 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
233 // support continuation, user-level threading, and etc.. As a result, no
234 // other SjLj exception interfaces are implemented and please don't build
235 // your own exception handling based on them.
236 // LLVM/Clang supports zero-cost DWARF exception handling.
237 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
238 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000239
240 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000241 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
243 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000244 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
246 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
247 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
248 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000249 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
251 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Nate Begeman1db3c922008-08-11 17:36:31 +0000253 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000255
256 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000257 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
258 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000259
Nate Begemanacc398c2006-01-25 18:21:52 +0000260 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000262
Evan Cheng769951f2012-07-02 22:39:56 +0000263 if (Subtarget->isSVR4ABI()) {
264 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000265 // VAARG always uses double-word chunks, so promote anything smaller.
266 setOperationAction(ISD::VAARG, MVT::i1, Promote);
267 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
268 setOperationAction(ISD::VAARG, MVT::i8, Promote);
269 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
270 setOperationAction(ISD::VAARG, MVT::i16, Promote);
271 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
272 setOperationAction(ISD::VAARG, MVT::i32, Promote);
273 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
274 setOperationAction(ISD::VAARG, MVT::Other, Expand);
275 } else {
276 // VAARG is custom lowered with the 32-bit SVR4 ABI.
277 setOperationAction(ISD::VAARG, MVT::Other, Custom);
278 setOperationAction(ISD::VAARG, MVT::i64, Custom);
279 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000280 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000282
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000283 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
285 setOperationAction(ISD::VAEND , MVT::Other, Expand);
286 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
287 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
288 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
289 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000290
Chris Lattner6d92cad2006-03-26 10:06:40 +0000291 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000293
Hal Finkelb1fd3cd2013-05-15 21:37:41 +0000294 // To handle counter-based loop conditions.
295 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom);
296
Dale Johannesen53e4e442008-11-07 22:54:33 +0000297 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
299 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
300 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
301 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
302 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
303 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
304 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
305 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
306 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
307 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
308 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
309 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000310
Evan Cheng769951f2012-07-02 22:39:56 +0000311 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000312 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
314 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
315 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
316 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000317 // This is just the low 32 bits of a (signed) fp->i64 conversion.
318 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000320
Hal Finkel46479192013-04-01 17:52:07 +0000321 if (PPCSubTarget.hasLFIWAX() || Subtarget->isPPC64())
Hal Finkel9ad0f492013-03-31 01:58:02 +0000322 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000323 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000324 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000326 }
327
Hal Finkel46479192013-04-01 17:52:07 +0000328 // With the instructions enabled under FPCVT, we can do everything.
329 if (PPCSubTarget.hasFPCVT()) {
330 if (Subtarget->has64BitSupport()) {
331 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
332 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
333 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
334 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
335 }
336
337 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
338 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
339 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
340 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
341 }
342
Evan Cheng769951f2012-07-02 22:39:56 +0000343 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000344 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000345 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000346 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000348 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
350 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
351 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000352 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000353 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
355 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
356 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000357 }
Evan Chengd30bf012006-03-01 01:11:20 +0000358
Evan Cheng769951f2012-07-02 22:39:56 +0000359 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000360 // First set operation action for all vector types to expand. Then we
361 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
363 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
364 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000365
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000366 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000367 setOperationAction(ISD::ADD , VT, Legal);
368 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000369
Chris Lattner7ff7e672006-04-04 17:25:31 +0000370 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000371 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000373
374 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000375 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000377 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000379 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000381 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000383 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000385 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000387
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000388 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000389 setOperationAction(ISD::MUL , VT, Expand);
390 setOperationAction(ISD::SDIV, VT, Expand);
391 setOperationAction(ISD::SREM, VT, Expand);
392 setOperationAction(ISD::UDIV, VT, Expand);
393 setOperationAction(ISD::UREM, VT, Expand);
394 setOperationAction(ISD::FDIV, VT, Expand);
Hal Finkelad3b34d2013-07-08 17:30:25 +0000395 setOperationAction(ISD::FREM, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000396 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topper44e394c2012-11-15 08:02:19 +0000397 setOperationAction(ISD::FSQRT, VT, Expand);
398 setOperationAction(ISD::FLOG, VT, Expand);
399 setOperationAction(ISD::FLOG10, VT, Expand);
400 setOperationAction(ISD::FLOG2, VT, Expand);
401 setOperationAction(ISD::FEXP, VT, Expand);
402 setOperationAction(ISD::FEXP2, VT, Expand);
403 setOperationAction(ISD::FSIN, VT, Expand);
404 setOperationAction(ISD::FCOS, VT, Expand);
405 setOperationAction(ISD::FABS, VT, Expand);
406 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topper1ab489a2012-11-14 08:11:25 +0000407 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000408 setOperationAction(ISD::FCEIL, VT, Expand);
409 setOperationAction(ISD::FTRUNC, VT, Expand);
410 setOperationAction(ISD::FRINT, VT, Expand);
411 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000412 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
413 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
414 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
415 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
416 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
417 setOperationAction(ISD::UDIVREM, VT, Expand);
418 setOperationAction(ISD::SDIVREM, VT, Expand);
419 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
420 setOperationAction(ISD::FPOW, VT, Expand);
421 setOperationAction(ISD::CTPOP, VT, Expand);
422 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000423 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000424 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000425 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramer91223a42012-12-19 15:49:14 +0000426 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000427 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
428
429 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
430 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
431 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
432 setTruncStoreAction(VT, InnerVT, Expand);
433 }
434 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
435 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
436 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000437 }
438
Chris Lattner7ff7e672006-04-04 17:25:31 +0000439 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
440 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000442
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::AND , MVT::v4i32, Legal);
444 setOperationAction(ISD::OR , MVT::v4i32, Legal);
445 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
446 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
447 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
448 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000449 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
450 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
451 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
452 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellae95ed2b2012-11-15 20:56:03 +0000453 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
454 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
455 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
456 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000457
Craig Topperc9099502012-04-20 06:31:50 +0000458 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
459 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
460 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
461 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000462
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000464 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel827307b2013-04-03 04:01:11 +0000465
466 if (TM.Options.UnsafeFPMath) {
467 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
468 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
469 }
470
Owen Anderson825b72b2009-08-11 20:47:22 +0000471 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
472 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
473 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000474
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
476 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000477
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
479 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
480 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
481 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000482
483 // Altivec does not contain unordered floating-point compare instructions
484 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
485 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
486 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
487 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
488 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
489 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Hal Finkel947d4472013-07-08 20:00:03 +0000490
491 setCondCodeAction(ISD::SETO, MVT::v4f32, Expand);
492 setCondCodeAction(ISD::SETONE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000493 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000494
Hal Finkel8cc34742012-08-04 14:10:46 +0000495 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000496 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000497 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
498 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000499
Eli Friedman4db5aca2011-08-29 18:23:02 +0000500 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
501 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkelcd9ea512012-12-25 17:22:53 +0000502 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
503 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000504
Duncan Sands03228082008-11-23 15:47:28 +0000505 setBooleanContents(ZeroOrOneBooleanContent);
Bill Schmidtfa799112013-04-23 18:49:44 +0000506 // Altivec instructions set fields to all zeros or all ones.
507 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000508
Evan Cheng769951f2012-07-02 22:39:56 +0000509 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000510 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000511 setExceptionPointerRegister(PPC::X3);
512 setExceptionSelectorRegister(PPC::X4);
513 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000514 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000515 setExceptionPointerRegister(PPC::R3);
516 setExceptionSelectorRegister(PPC::R4);
517 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000518
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000519 // We have target-specific dag combine patterns for the following nodes:
520 setTargetDAGCombine(ISD::SINT_TO_FP);
Hal Finkel80d10de2013-05-24 23:00:14 +0000521 setTargetDAGCombine(ISD::LOAD);
Chris Lattner51269842006-03-01 05:50:56 +0000522 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000523 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000524 setTargetDAGCombine(ISD::BSWAP);
Hal Finkel5a0e6042013-05-25 04:05:05 +0000525 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
Scott Michelfdc40a02009-02-17 22:15:04 +0000526
Hal Finkel827307b2013-04-03 04:01:11 +0000527 // Use reciprocal estimates.
528 if (TM.Options.UnsafeFPMath) {
529 setTargetDAGCombine(ISD::FDIV);
530 setTargetDAGCombine(ISD::FSQRT);
531 }
532
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000533 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000534 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000535 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000536 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
537 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000538 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
539 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000540 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
541 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
542 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
543 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
544 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000545 }
546
Hal Finkelc6129162011-10-17 18:53:03 +0000547 setMinFunctionAlignment(2);
548 if (PPCSubTarget.isDarwin())
549 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000550
Evan Cheng769951f2012-07-02 22:39:56 +0000551 if (isPPC64 && Subtarget->isJITCodeModel())
552 // Temporary workaround for the inability of PPC64 JIT to handle jump
553 // tables.
554 setSupportJumpTables(false);
555
Eli Friedman26689ac2011-08-03 21:06:02 +0000556 setInsertFencesForAtomic(true);
557
Hal Finkel768c65f2011-11-22 16:21:04 +0000558 setSchedulingPreference(Sched::Hybrid);
559
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000560 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000561
562 // The Freescale cores does better with aggressive inlining of memcpy and
563 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
564 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
565 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach3450f802013-02-20 21:13:59 +0000566 MaxStoresPerMemset = 32;
567 MaxStoresPerMemsetOptSize = 16;
568 MaxStoresPerMemcpy = 32;
569 MaxStoresPerMemcpyOptSize = 8;
570 MaxStoresPerMemmove = 32;
571 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel621b77a2012-08-28 16:12:39 +0000572
573 setPrefFunctionAlignment(4);
Hal Finkel621b77a2012-08-28 16:12:39 +0000574 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000575}
576
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000577/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
578/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000579unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000580 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000581 // Darwin passes everything on 4 byte boundary.
582 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
583 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000584
585 // 16byte and wider vectors are passed on 16byte boundary.
586 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
587 if (VTy->getBitWidth() >= 128)
588 return 16;
589
590 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
591 if (PPCSubTarget.isPPC64())
592 return 8;
593
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000594 return 4;
595}
596
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000597const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
598 switch (Opcode) {
599 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000600 case PPCISD::FSEL: return "PPCISD::FSEL";
601 case PPCISD::FCFID: return "PPCISD::FCFID";
602 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
603 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel827307b2013-04-03 04:01:11 +0000604 case PPCISD::FRE: return "PPCISD::FRE";
605 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng53301922008-07-12 02:23:19 +0000606 case PPCISD::STFIWX: return "PPCISD::STFIWX";
607 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
608 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
609 case PPCISD::VPERM: return "PPCISD::VPERM";
610 case PPCISD::Hi: return "PPCISD::Hi";
611 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000612 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000613 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
614 case PPCISD::LOAD: return "PPCISD::LOAD";
615 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000616 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
617 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
618 case PPCISD::SRL: return "PPCISD::SRL";
619 case PPCISD::SRA: return "PPCISD::SRA";
620 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000621 case PPCISD::CALL: return "PPCISD::CALL";
622 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000623 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000624 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng53301922008-07-12 02:23:19 +0000625 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel7ee74a62013-03-21 21:37:52 +0000626 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
627 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Ulrich Weigand965b20e2013-07-03 17:05:42 +0000628 case PPCISD::MFOCRF: return "PPCISD::MFOCRF";
Evan Cheng53301922008-07-12 02:23:19 +0000629 case PPCISD::VCMP: return "PPCISD::VCMP";
630 case PPCISD::VCMPo: return "PPCISD::VCMPo";
631 case PPCISD::LBRX: return "PPCISD::LBRX";
632 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000633 case PPCISD::LARX: return "PPCISD::LARX";
634 case PPCISD::STCX: return "PPCISD::STCX";
635 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Hal Finkelb1fd3cd2013-05-15 21:37:41 +0000636 case PPCISD::BDNZ: return "PPCISD::BDNZ";
637 case PPCISD::BDZ: return "PPCISD::BDZ";
Evan Cheng53301922008-07-12 02:23:19 +0000638 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng53301922008-07-12 02:23:19 +0000639 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng53301922008-07-12 02:23:19 +0000640 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000641 case PPCISD::CR6SET: return "PPCISD::CR6SET";
642 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000643 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
644 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
645 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Bill Schmidtb453e162012-12-14 17:02:38 +0000646 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
647 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000648 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000649 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
650 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
651 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt349c2782012-12-12 19:29:35 +0000652 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
653 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
654 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
655 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
656 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidtb34c79e2013-02-20 15:50:31 +0000657 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Bill Schmidt5bbdb192013-05-14 19:35:45 +0000658 case PPCISD::SC: return "PPCISD::SC";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000659 }
660}
661
Matt Arsenault225ed702013-05-18 00:21:46 +0000662EVT PPCTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000663 if (!VT.isVector())
664 return MVT::i32;
665 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000666}
667
Chris Lattner1a635d62006-04-14 06:01:58 +0000668//===----------------------------------------------------------------------===//
669// Node matching predicates, for use by the tblgen matching code.
670//===----------------------------------------------------------------------===//
671
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000672/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000673static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000674 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000675 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000676 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000677 // Maybe this has already been legalized into the constant pool?
678 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000679 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000680 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000681 }
682 return false;
683}
684
Chris Lattnerddb739e2006-04-06 17:23:16 +0000685/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
686/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000687static bool isConstantOrUndef(int Op, int Val) {
688 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000689}
690
691/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
692/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000693bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000694 if (!isUnary) {
695 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000696 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000697 return false;
698 } else {
699 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000700 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
701 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000702 return false;
703 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000704 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000705}
706
707/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
708/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000709bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000710 if (!isUnary) {
711 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000712 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
713 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000714 return false;
715 } else {
716 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000717 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
718 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
719 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
720 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000721 return false;
722 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000723 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000724}
725
Chris Lattnercaad1632006-04-06 22:02:42 +0000726/// isVMerge - Common function, used to match vmrg* shuffles.
727///
Nate Begeman9008ca62009-04-27 18:41:29 +0000728static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000729 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000731 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000732 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
733 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000734
Chris Lattner116cc482006-04-06 21:11:54 +0000735 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
736 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000737 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000738 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000739 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000740 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000741 return false;
742 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000743 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000744}
745
746/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
747/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000748bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000749 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000750 if (!isUnary)
751 return isVMerge(N, UnitSize, 8, 24);
752 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000753}
754
755/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
756/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000757bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000758 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000759 if (!isUnary)
760 return isVMerge(N, UnitSize, 0, 16);
761 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000762}
763
764
Chris Lattnerd0608e12006-04-06 18:26:28 +0000765/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
766/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000767int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000769 "PPC only supports shuffles by bytes!");
770
771 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000772
Chris Lattnerd0608e12006-04-06 18:26:28 +0000773 // Find the first non-undef value in the shuffle mask.
774 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000775 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000776 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000777
Chris Lattnerd0608e12006-04-06 18:26:28 +0000778 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000779
Nate Begeman9008ca62009-04-27 18:41:29 +0000780 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000781 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000782 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000783 if (ShiftAmt < i) return -1;
784 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000785
Chris Lattnerf24380e2006-04-06 22:28:36 +0000786 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000787 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000788 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000789 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000790 return -1;
791 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000792 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000793 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000794 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000795 return -1;
796 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000797 return ShiftAmt;
798}
Chris Lattneref819f82006-03-20 06:33:01 +0000799
800/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
801/// specifies a splat of a single element that is suitable for input to
802/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000803bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000805 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000806
Chris Lattner88a99ef2006-03-20 06:37:44 +0000807 // This is a splat operation if each element of the permute is the same, and
808 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000809 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000810
Nate Begeman9008ca62009-04-27 18:41:29 +0000811 // FIXME: Handle UNDEF elements too!
812 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000813 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000814
Nate Begeman9008ca62009-04-27 18:41:29 +0000815 // Check that the indices are consecutive, in the case of a multi-byte element
816 // splatted with a v16i8 mask.
817 for (unsigned i = 1; i != EltSize; ++i)
818 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000819 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000820
Chris Lattner7ff7e672006-04-04 17:25:31 +0000821 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000822 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000823 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000824 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000825 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000826 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000827 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000828}
829
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000830/// isAllNegativeZeroVector - Returns true if all elements of build_vector
831/// are -0.0.
832bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000833 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
834
835 APInt APVal, APUndef;
836 unsigned BitSize;
837 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000838
Dale Johannesen1e608812009-11-13 01:45:18 +0000839 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000840 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000841 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000842
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000843 return false;
844}
845
Chris Lattneref819f82006-03-20 06:33:01 +0000846/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
847/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000848unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000849 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
850 assert(isSplatShuffleMask(SVOp, EltSize));
851 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000852}
853
Chris Lattnere87192a2006-04-12 17:37:20 +0000854/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000855/// by using a vspltis[bhw] instruction of the specified element size, return
856/// the constant being splatted. The ByteSize field indicates the number of
857/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000858SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
859 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000860
861 // If ByteSize of the splat is bigger than the element size of the
862 // build_vector, then we have a case where we are checking for a splat where
863 // multiple elements of the buildvector are folded together into a single
864 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
865 unsigned EltSize = 16/N->getNumOperands();
866 if (EltSize < ByteSize) {
867 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000868 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000869 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000870
Chris Lattner79d9a882006-04-08 07:14:26 +0000871 // See if all of the elements in the buildvector agree across.
872 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
873 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
874 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000875 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000876
Scott Michelfdc40a02009-02-17 22:15:04 +0000877
Gabor Greifba36cb52008-08-28 21:40:38 +0000878 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000879 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
880 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000881 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000882 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000883
Chris Lattner79d9a882006-04-08 07:14:26 +0000884 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
885 // either constant or undef values that are identical for each chunk. See
886 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000887
Chris Lattner79d9a882006-04-08 07:14:26 +0000888 // Check to see if all of the leading entries are either 0 or -1. If
889 // neither, then this won't fit into the immediate field.
890 bool LeadingZero = true;
891 bool LeadingOnes = true;
892 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000893 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000894
Chris Lattner79d9a882006-04-08 07:14:26 +0000895 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
896 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
897 }
898 // Finally, check the least significant entry.
899 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000900 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000902 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000903 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000905 }
906 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000907 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000909 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000910 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000912 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000913
Dan Gohman475871a2008-07-27 21:46:04 +0000914 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000915 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000916
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000917 // Check to see if this buildvec has a single non-undef value in its elements.
918 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
919 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000920 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000921 OpVal = N->getOperand(i);
922 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000923 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000924 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000925
Gabor Greifba36cb52008-08-28 21:40:38 +0000926 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000927
Eli Friedman1a8229b2009-05-24 02:03:36 +0000928 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000929 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000930 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000931 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000932 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000934 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000935 }
936
937 // If the splat value is larger than the element value, then we can never do
938 // this splat. The only case that we could fit the replicated bits into our
939 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000940 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000941
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000942 // If the element value is larger than the splat value, cut it in half and
943 // check to see if the two halves are equal. Continue doing this until we
944 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
945 while (ValSizeInBytes > ByteSize) {
946 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000947
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000948 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000949 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
950 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000951 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000952 }
953
954 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000955 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000956
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000957 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000958 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000959
Chris Lattner140a58f2006-04-08 06:46:53 +0000960 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000961 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000963 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000964}
965
Chris Lattner1a635d62006-04-14 06:01:58 +0000966//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000967// Addressing Mode Selection
968//===----------------------------------------------------------------------===//
969
970/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
971/// or 64-bit immediate, and if the value can be accurately represented as a
972/// sign extension from a 16-bit value. If so, this returns true and the
973/// immediate.
974static bool isIntS16Immediate(SDNode *N, short &Imm) {
975 if (N->getOpcode() != ISD::Constant)
976 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000977
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000978 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000980 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000981 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000982 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000983}
Dan Gohman475871a2008-07-27 21:46:04 +0000984static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000985 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000986}
987
988
989/// SelectAddressRegReg - Given the specified addressed, check to see if it
990/// can be represented as an indexed [r+r] operation. Returns false if it
991/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000992bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
993 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000994 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000995 short imm = 0;
996 if (N.getOpcode() == ISD::ADD) {
997 if (isIntS16Immediate(N.getOperand(1), imm))
998 return false; // r+i
999 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1000 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +00001001
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001002 Base = N.getOperand(0);
1003 Index = N.getOperand(1);
1004 return true;
1005 } else if (N.getOpcode() == ISD::OR) {
1006 if (isIntS16Immediate(N.getOperand(1), imm))
1007 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +00001008
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001009 // If this is an or of disjoint bitfields, we can codegen this as an add
1010 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1011 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001012 APInt LHSKnownZero, LHSKnownOne;
1013 APInt RHSKnownZero, RHSKnownOne;
1014 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001015 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +00001016
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001017 if (LHSKnownZero.getBoolValue()) {
1018 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001019 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001020 // If all of the bits are known zero on the LHS or RHS, the add won't
1021 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +00001022 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001023 Base = N.getOperand(0);
1024 Index = N.getOperand(1);
1025 return true;
1026 }
1027 }
1028 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001029
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001030 return false;
1031}
1032
Hal Finkelfa559692013-07-09 06:34:51 +00001033// If we happen to be doing an i64 load or store into a stack slot that has
1034// less than a 4-byte alignment, then the frame-index elimination may need to
1035// use an indexed load or store instruction (because the offset may not be a
1036// multiple of 4). The extra register needed to hold the offset comes from the
1037// register scavenger, and it is possible that the scavenger will need to use
1038// an emergency spill slot. As a result, we need to make sure that a spill slot
1039// is allocated when doing an i64 load/store into a less-than-4-byte-aligned
1040// stack slot.
1041static void fixupFuncForFI(SelectionDAG &DAG, int FrameIdx, EVT VT) {
1042 // FIXME: This does not handle the LWA case.
1043 if (VT != MVT::i64)
1044 return;
1045
1046 // This should not be needed for negative FIs, which come from argument
1047 // lowering, because the ABI should guarentee the necessary alignment.
1048 if (FrameIdx < 0)
1049 return;
1050
1051 MachineFunction &MF = DAG.getMachineFunction();
1052 MachineFrameInfo *MFI = MF.getFrameInfo();
1053
1054 unsigned Align = MFI->getObjectAlignment(FrameIdx);
1055 if (Align >= 4)
1056 return;
1057
1058 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1059 FuncInfo->setHasNonRISpills();
1060}
1061
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001062/// Returns true if the address N can be represented by a base register plus
1063/// a signed 16-bit displacement [r+imm], and if it is not better
Ulrich Weigand347a5072013-05-16 17:58:02 +00001064/// represented as reg+reg. If Aligned is true, only accept displacements
1065/// suitable for STD and friends, i.e. multiples of 4.
Dan Gohman475871a2008-07-27 21:46:04 +00001066bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +00001067 SDValue &Base,
Ulrich Weigand347a5072013-05-16 17:58:02 +00001068 SelectionDAG &DAG,
1069 bool Aligned) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001070 // FIXME dl should come from parent load or store, not from address
Andrew Trickac6d9be2013-05-25 02:42:55 +00001071 SDLoc dl(N);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001072 // If this can be more profitably realized as r+r, fail.
1073 if (SelectAddressRegReg(N, Disp, Base, DAG))
1074 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001075
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001076 if (N.getOpcode() == ISD::ADD) {
1077 short imm = 0;
Ulrich Weigand347a5072013-05-16 17:58:02 +00001078 if (isIntS16Immediate(N.getOperand(1), imm) &&
1079 (!Aligned || (imm & 3) == 0)) {
Ulrich Weigandf0ef8822013-05-16 14:53:05 +00001080 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001081 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1082 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkelfa559692013-07-09 06:34:51 +00001083 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001084 } else {
1085 Base = N.getOperand(0);
1086 }
1087 return true; // [r+i]
1088 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1089 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001090 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001091 && "Cannot handle constant offsets yet!");
1092 Disp = N.getOperand(1).getOperand(0); // The global address.
1093 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +00001094 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001095 Disp.getOpcode() == ISD::TargetConstantPool ||
1096 Disp.getOpcode() == ISD::TargetJumpTable);
1097 Base = N.getOperand(0);
1098 return true; // [&g+r]
1099 }
1100 } else if (N.getOpcode() == ISD::OR) {
1101 short imm = 0;
Ulrich Weigand347a5072013-05-16 17:58:02 +00001102 if (isIntS16Immediate(N.getOperand(1), imm) &&
1103 (!Aligned || (imm & 3) == 0)) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001104 // If this is an or of disjoint bitfields, we can codegen this as an add
1105 // (for better address arithmetic) if the LHS and RHS of the OR are
1106 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001107 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001108 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +00001109
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001110 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001111 // If all of the bits are known zero on the LHS or RHS, the add won't
1112 // carry.
1113 Base = N.getOperand(0);
Ulrich Weigandf0ef8822013-05-16 14:53:05 +00001114 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001115 return true;
1116 }
1117 }
1118 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1119 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +00001120
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001121 // If this address fits entirely in a 16-bit sext immediate field, codegen
1122 // this as "d, 0"
1123 short Imm;
Ulrich Weigand347a5072013-05-16 17:58:02 +00001124 if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001125 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Hal Finkel76973702013-03-21 23:45:03 +00001126 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1127 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001128 return true;
1129 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001130
1131 // Handle 32-bit sext immediates with LIS + addr mode.
Ulrich Weigand347a5072013-05-16 17:58:02 +00001132 if ((CN->getValueType(0) == MVT::i32 ||
1133 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) &&
1134 (!Aligned || (CN->getZExtValue() & 3) == 0)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001135 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001136
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001137 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001138 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001139
Owen Anderson825b72b2009-08-11 20:47:22 +00001140 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1141 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001142 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001143 return true;
1144 }
1145 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001146
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001147 Disp = DAG.getTargetConstant(0, getPointerTy());
Hal Finkelfa559692013-07-09 06:34:51 +00001148 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001149 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkelfa559692013-07-09 06:34:51 +00001150 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1151 } else
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001152 Base = N;
1153 return true; // [r+0]
1154}
1155
1156/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1157/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001158bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1159 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001160 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001161 // Check to see if we can easily represent this as an [r+r] address. This
1162 // will fail if it thinks that the address is more profitably represented as
1163 // reg+imm, e.g. where imm = 0.
1164 if (SelectAddressRegReg(N, Base, Index, DAG))
1165 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001166
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001167 // If the operand is an addition, always emit this as [r+r], since this is
1168 // better (for code size, and execution, as the memop does the add for free)
1169 // than emitting an explicit add.
1170 if (N.getOpcode() == ISD::ADD) {
1171 Base = N.getOperand(0);
1172 Index = N.getOperand(1);
1173 return true;
1174 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001175
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001176 // Otherwise, do it the hard way, using R0 as the base register.
Hal Finkel76973702013-03-21 23:45:03 +00001177 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1178 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001179 Index = N;
1180 return true;
1181}
1182
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001183/// getPreIndexedAddressParts - returns true by value, base pointer and
1184/// offset pointer and addressing mode by reference if the node's address
1185/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001186bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1187 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001188 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001189 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001190 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001191
Ulrich Weigand881a7152013-03-22 14:58:48 +00001192 bool isLoad = true;
Dan Gohman475871a2008-07-27 21:46:04 +00001193 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001194 EVT VT;
Hal Finkel08a215c2013-03-18 23:00:58 +00001195 unsigned Alignment;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001196 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1197 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001198 VT = LD->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001199 Alignment = LD->getAlignment();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001200 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001201 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001202 VT = ST->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001203 Alignment = ST->getAlignment();
Ulrich Weigand881a7152013-03-22 14:58:48 +00001204 isLoad = false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001205 } else
1206 return false;
1207
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001208 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001209 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001210 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001211
Ulrich Weigand881a7152013-03-22 14:58:48 +00001212 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1213
1214 // Common code will reject creating a pre-inc form if the base pointer
1215 // is a frame index, or if N is a store and the base pointer is either
1216 // the same as or a predecessor of the value being stored. Check for
1217 // those situations here, and try with swapped Base/Offset instead.
1218 bool Swap = false;
1219
1220 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1221 Swap = true;
1222 else if (!isLoad) {
1223 SDValue Val = cast<StoreSDNode>(N)->getValue();
1224 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1225 Swap = true;
1226 }
1227
1228 if (Swap)
1229 std::swap(Base, Offset);
1230
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001231 AM = ISD::PRE_INC;
1232 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001233 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001234
Ulrich Weigand347a5072013-05-16 17:58:02 +00001235 // LDU/STU can only handle immediates that are a multiple of 4.
Owen Anderson825b72b2009-08-11 20:47:22 +00001236 if (VT != MVT::i64) {
Ulrich Weigand347a5072013-05-16 17:58:02 +00001237 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false))
Chris Lattner0851b4f2006-11-15 19:55:13 +00001238 return false;
1239 } else {
Hal Finkel08a215c2013-03-18 23:00:58 +00001240 // LDU/STU need an address with at least 4-byte alignment.
1241 if (Alignment < 4)
1242 return false;
1243
Ulrich Weigand347a5072013-05-16 17:58:02 +00001244 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true))
Chris Lattner0851b4f2006-11-15 19:55:13 +00001245 return false;
1246 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001247
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001248 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001249 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1250 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001251 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001252 LD->getExtensionType() == ISD::SEXTLOAD &&
1253 isa<ConstantSDNode>(Offset))
1254 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001255 }
1256
Chris Lattner4eab7142006-11-10 02:08:47 +00001257 AM = ISD::PRE_INC;
1258 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001259}
1260
1261//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001262// LowerOperation implementation
1263//===----------------------------------------------------------------------===//
1264
Chris Lattner1e61e692010-11-15 02:46:57 +00001265/// GetLabelAccessInfo - Return true if we should reference labels using a
1266/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1267static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001268 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
Ulrich Weigand92cfa612013-06-21 14:42:20 +00001269 HiOpFlags = PPCII::MO_HA;
1270 LoOpFlags = PPCII::MO_LO;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001271
Chris Lattner1e61e692010-11-15 02:46:57 +00001272 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1273 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001274 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001275 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001276 if (isPIC) {
1277 HiOpFlags |= PPCII::MO_PIC_FLAG;
1278 LoOpFlags |= PPCII::MO_PIC_FLAG;
1279 }
1280
1281 // If this is a reference to a global value that requires a non-lazy-ptr, make
1282 // sure that instruction lowering adds it.
1283 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1284 HiOpFlags |= PPCII::MO_NLP_FLAG;
1285 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001286
Chris Lattner6d2ff122010-11-15 03:13:19 +00001287 if (GV->hasHiddenVisibility()) {
1288 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1289 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1290 }
1291 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001292
Chris Lattner1e61e692010-11-15 02:46:57 +00001293 return isPIC;
1294}
1295
1296static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1297 SelectionDAG &DAG) {
1298 EVT PtrVT = HiPart.getValueType();
1299 SDValue Zero = DAG.getConstant(0, PtrVT);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001300 SDLoc DL(HiPart);
Chris Lattner1e61e692010-11-15 02:46:57 +00001301
1302 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1303 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001304
Chris Lattner1e61e692010-11-15 02:46:57 +00001305 // With PIC, the first instruction is actually "GR+hi(&G)".
1306 if (isPIC)
1307 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1308 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001309
Chris Lattner1e61e692010-11-15 02:46:57 +00001310 // Generate non-pic code that has direct accesses to the constant pool.
1311 // The address of the global is just (hi(&g)+lo(&g)).
1312 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1313}
1314
Scott Michelfdc40a02009-02-17 22:15:04 +00001315SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001316 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001317 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001318 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001319 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001320
Roman Divacky9fb8b492012-08-24 16:26:02 +00001321 // 64-bit SVR4 ABI code is always position-independent.
1322 // The actual address of the GlobalValue is stored in the TOC.
1323 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1324 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001325 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(CP), MVT::i64, GA,
Roman Divacky9fb8b492012-08-24 16:26:02 +00001326 DAG.getRegister(PPC::X2, MVT::i64));
1327 }
1328
Chris Lattner1e61e692010-11-15 02:46:57 +00001329 unsigned MOHiFlag, MOLoFlag;
1330 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1331 SDValue CPIHi =
1332 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1333 SDValue CPILo =
1334 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1335 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001336}
1337
Dan Gohmand858e902010-04-17 15:26:15 +00001338SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001339 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001340 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001341
Roman Divacky9fb8b492012-08-24 16:26:02 +00001342 // 64-bit SVR4 ABI code is always position-independent.
1343 // The actual address of the GlobalValue is stored in the TOC.
1344 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1345 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001346 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), MVT::i64, GA,
Roman Divacky9fb8b492012-08-24 16:26:02 +00001347 DAG.getRegister(PPC::X2, MVT::i64));
1348 }
1349
Chris Lattner1e61e692010-11-15 02:46:57 +00001350 unsigned MOHiFlag, MOLoFlag;
1351 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1352 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1353 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1354 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001355}
1356
Dan Gohmand858e902010-04-17 15:26:15 +00001357SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1358 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001359 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001360
Dan Gohman46510a72010-04-15 01:51:59 +00001361 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001362
Chris Lattner1e61e692010-11-15 02:46:57 +00001363 unsigned MOHiFlag, MOLoFlag;
1364 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001365 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1366 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001367 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1368}
1369
Roman Divackyfd42ed62012-06-04 17:36:38 +00001370SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1371 SelectionDAG &DAG) const {
1372
1373 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001374 SDLoc dl(GA);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001375 const GlobalValue *GV = GA->getGlobal();
1376 EVT PtrVT = getPointerTy();
1377 bool is64bit = PPCSubTarget.isPPC64();
1378
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001379 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001380
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001381 if (Model == TLSModel::LocalExec) {
1382 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigand92cfa612013-06-21 14:42:20 +00001383 PPCII::MO_TPREL_HA);
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001384 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigand92cfa612013-06-21 14:42:20 +00001385 PPCII::MO_TPREL_LO);
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001386 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1387 is64bit ? MVT::i64 : MVT::i32);
1388 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1389 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1390 }
Roman Divackyfd42ed62012-06-04 17:36:38 +00001391
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001392 if (!is64bit)
1393 llvm_unreachable("only local-exec is currently supported for ppc32");
1394
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001395 if (Model == TLSModel::InitialExec) {
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001396 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Ulrich Weigand23a72c82013-07-05 12:22:36 +00001397 SDValue TGATLS = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1398 PPCII::MO_TLS);
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001399 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
Bill Schmidtb453e162012-12-14 17:02:38 +00001400 SDValue TPOffsetHi = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1401 PtrVT, GOTReg, TGA);
1402 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
1403 PtrVT, TGA, TPOffsetHi);
Ulrich Weigand23a72c82013-07-05 12:22:36 +00001404 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS);
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001405 }
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001406
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001407 if (Model == TLSModel::GeneralDynamic) {
1408 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1409 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1410 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1411 GOTReg, TGA);
1412 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1413 GOTEntryHi, TGA);
1414
1415 // We need a chain node, and don't have one handy. The underlying
1416 // call has no side effects, so using the function entry node
1417 // suffices.
1418 SDValue Chain = DAG.getEntryNode();
1419 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1420 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1421 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1422 PtrVT, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001423 // The return value from GET_TLS_ADDR really is in X3 already, but
1424 // some hacks are needed here to tie everything together. The extra
1425 // copies dissolve during subsequent transforms.
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001426 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1427 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1428 }
1429
Bill Schmidt349c2782012-12-12 19:29:35 +00001430 if (Model == TLSModel::LocalDynamic) {
1431 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1432 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1433 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1434 GOTReg, TGA);
1435 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1436 GOTEntryHi, TGA);
1437
1438 // We need a chain node, and don't have one handy. The underlying
1439 // call has no side effects, so using the function entry node
1440 // suffices.
1441 SDValue Chain = DAG.getEntryNode();
1442 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1443 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1444 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1445 PtrVT, ParmReg, TGA);
1446 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1447 // some hacks are needed here to tie everything together. The extra
1448 // copies dissolve during subsequent transforms.
1449 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1450 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt1e18b862012-12-13 20:57:10 +00001451 Chain, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001452 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1453 }
1454
1455 llvm_unreachable("Unknown TLS model!");
Roman Divackyfd42ed62012-06-04 17:36:38 +00001456}
1457
Chris Lattner1e61e692010-11-15 02:46:57 +00001458SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1459 SelectionDAG &DAG) const {
1460 EVT PtrVT = Op.getValueType();
1461 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001462 SDLoc DL(GSDN);
Chris Lattner1e61e692010-11-15 02:46:57 +00001463 const GlobalValue *GV = GSDN->getGlobal();
1464
Chris Lattner1e61e692010-11-15 02:46:57 +00001465 // 64-bit SVR4 ABI code is always position-independent.
1466 // The actual address of the GlobalValue is stored in the TOC.
1467 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1468 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1469 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1470 DAG.getRegister(PPC::X2, MVT::i64));
1471 }
1472
Chris Lattner6d2ff122010-11-15 03:13:19 +00001473 unsigned MOHiFlag, MOLoFlag;
1474 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001475
Chris Lattner6d2ff122010-11-15 03:13:19 +00001476 SDValue GAHi =
1477 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1478 SDValue GALo =
1479 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001480
Chris Lattner6d2ff122010-11-15 03:13:19 +00001481 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001482
Chris Lattner6d2ff122010-11-15 03:13:19 +00001483 // If the global reference is actually to a non-lazy-pointer, we have to do an
1484 // extra load to get the address of the global.
1485 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1486 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001487 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001488 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001489}
1490
Dan Gohmand858e902010-04-17 15:26:15 +00001491SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001492 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001493 SDLoc dl(Op);
Scott Michelfdc40a02009-02-17 22:15:04 +00001494
Chris Lattner1a635d62006-04-14 06:01:58 +00001495 // If we're comparing for equality to zero, expose the fact that this is
1496 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1497 // fold the new nodes.
1498 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1499 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001500 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001501 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001502 if (VT.bitsLT(MVT::i32)) {
1503 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001504 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001505 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001506 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001507 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1508 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001509 DAG.getConstant(Log2b, MVT::i32));
1510 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001511 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001512 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001513 // optimized. FIXME: revisit this when we can custom lower all setcc
1514 // optimizations.
1515 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001516 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001517 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001518
Chris Lattner1a635d62006-04-14 06:01:58 +00001519 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001520 // by xor'ing the rhs with the lhs, which is faster than setting a
1521 // condition register, reading it back out, and masking the correct bit. The
1522 // normal approach here uses sub to do this instead of xor. Using xor exposes
1523 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001524 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001525 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001526 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001527 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001528 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001529 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001530 }
Dan Gohman475871a2008-07-27 21:46:04 +00001531 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001532}
1533
Dan Gohman475871a2008-07-27 21:46:04 +00001534SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001535 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001536 SDNode *Node = Op.getNode();
1537 EVT VT = Node->getValueType(0);
1538 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1539 SDValue InChain = Node->getOperand(0);
1540 SDValue VAListPtr = Node->getOperand(1);
1541 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001542 SDLoc dl(Node);
Scott Michelfdc40a02009-02-17 22:15:04 +00001543
Roman Divackybdb226e2011-06-28 15:30:42 +00001544 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1545
1546 // gpr_index
1547 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1548 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1549 false, false, 0);
1550 InChain = GprIndex.getValue(1);
1551
1552 if (VT == MVT::i64) {
1553 // Check if GprIndex is even
1554 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1555 DAG.getConstant(1, MVT::i32));
1556 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1557 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1558 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1559 DAG.getConstant(1, MVT::i32));
1560 // Align GprIndex to be even if it isn't
1561 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1562 GprIndex);
1563 }
1564
1565 // fpr index is 1 byte after gpr
1566 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1567 DAG.getConstant(1, MVT::i32));
1568
1569 // fpr
1570 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1571 FprPtr, MachinePointerInfo(SV), MVT::i8,
1572 false, false, 0);
1573 InChain = FprIndex.getValue(1);
1574
1575 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1576 DAG.getConstant(8, MVT::i32));
1577
1578 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1579 DAG.getConstant(4, MVT::i32));
1580
1581 // areas
1582 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001583 MachinePointerInfo(), false, false,
1584 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001585 InChain = OverflowArea.getValue(1);
1586
1587 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001588 MachinePointerInfo(), false, false,
1589 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001590 InChain = RegSaveArea.getValue(1);
1591
1592 // select overflow_area if index > 8
1593 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1594 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1595
Roman Divackybdb226e2011-06-28 15:30:42 +00001596 // adjustment constant gpr_index * 4/8
1597 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1598 VT.isInteger() ? GprIndex : FprIndex,
1599 DAG.getConstant(VT.isInteger() ? 4 : 8,
1600 MVT::i32));
1601
1602 // OurReg = RegSaveArea + RegConstant
1603 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1604 RegConstant);
1605
1606 // Floating types are 32 bytes into RegSaveArea
1607 if (VT.isFloatingPoint())
1608 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1609 DAG.getConstant(32, MVT::i32));
1610
1611 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1612 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1613 VT.isInteger() ? GprIndex : FprIndex,
1614 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1615 MVT::i32));
1616
1617 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1618 VT.isInteger() ? VAListPtr : FprPtr,
1619 MachinePointerInfo(SV),
1620 MVT::i8, false, false, 0);
1621
1622 // determine if we should load from reg_save_area or overflow_area
1623 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1624
1625 // increase overflow_area by 4/8 if gpr/fpr > 8
1626 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1627 DAG.getConstant(VT.isInteger() ? 4 : 8,
1628 MVT::i32));
1629
1630 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1631 OverflowAreaPlusN);
1632
1633 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1634 OverflowAreaPtr,
1635 MachinePointerInfo(),
1636 MVT::i32, false, false, 0);
1637
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001638 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001639 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001640}
1641
Duncan Sands4a544a72011-09-06 13:37:06 +00001642SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1643 SelectionDAG &DAG) const {
1644 return Op.getOperand(0);
1645}
1646
1647SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1648 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001649 SDValue Chain = Op.getOperand(0);
1650 SDValue Trmp = Op.getOperand(1); // trampoline
1651 SDValue FPtr = Op.getOperand(2); // nested function
1652 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickac6d9be2013-05-25 02:42:55 +00001653 SDLoc dl(Op);
Bill Wendling77959322008-09-17 00:30:57 +00001654
Owen Andersone50ed302009-08-10 22:56:29 +00001655 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001656 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001657 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001658 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001659 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001660
Scott Michelfdc40a02009-02-17 22:15:04 +00001661 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001662 TargetLowering::ArgListEntry Entry;
1663
1664 Entry.Ty = IntPtrTy;
1665 Entry.Node = Trmp; Args.push_back(Entry);
1666
1667 // TrampSize == (isPPC64 ? 48 : 40);
1668 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001669 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001670 Args.push_back(Entry);
1671
1672 Entry.Node = FPtr; Args.push_back(Entry);
1673 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001674
Bill Wendling77959322008-09-17 00:30:57 +00001675 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001676 TargetLowering::CallLoweringInfo CLI(Chain,
1677 Type::getVoidTy(*DAG.getContext()),
1678 false, false, false, false, 0,
1679 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001680 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001681 /*doesNotRet=*/false,
1682 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001683 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001684 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001685 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001686
Duncan Sands4a544a72011-09-06 13:37:06 +00001687 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001688}
1689
Dan Gohman475871a2008-07-27 21:46:04 +00001690SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001691 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001692 MachineFunction &MF = DAG.getMachineFunction();
1693 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1694
Andrew Trickac6d9be2013-05-25 02:42:55 +00001695 SDLoc dl(Op);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001696
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001697 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001698 // vastart just stores the address of the VarArgsFrameIndex slot into the
1699 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001700 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001701 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001702 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001703 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1704 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001705 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001706 }
1707
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001708 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001709 // We suppose the given va_list is already allocated.
1710 //
1711 // typedef struct {
1712 // char gpr; /* index into the array of 8 GPRs
1713 // * stored in the register save area
1714 // * gpr=0 corresponds to r3,
1715 // * gpr=1 to r4, etc.
1716 // */
1717 // char fpr; /* index into the array of 8 FPRs
1718 // * stored in the register save area
1719 // * fpr=0 corresponds to f1,
1720 // * fpr=1 to f2, etc.
1721 // */
1722 // char *overflow_arg_area;
1723 // /* location on stack that holds
1724 // * the next overflow argument
1725 // */
1726 // char *reg_save_area;
1727 // /* where r3:r10 and f1:f8 (if saved)
1728 // * are stored
1729 // */
1730 // } va_list[1];
1731
1732
Dan Gohman1e93df62010-04-17 14:41:14 +00001733 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1734 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001735
Nicolas Geoffray01119992007-04-03 13:59:52 +00001736
Owen Andersone50ed302009-08-10 22:56:29 +00001737 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001738
Dan Gohman1e93df62010-04-17 14:41:14 +00001739 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1740 PtrVT);
1741 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1742 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001743
Duncan Sands83ec4b62008-06-06 12:08:01 +00001744 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001745 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001746
Duncan Sands83ec4b62008-06-06 12:08:01 +00001747 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001748 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001749
1750 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001751 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001752
Dan Gohman69de1932008-02-06 22:27:42 +00001753 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001754
Nicolas Geoffray01119992007-04-03 13:59:52 +00001755 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001756 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001757 Op.getOperand(1),
1758 MachinePointerInfo(SV),
1759 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001760 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001761 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001762 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001763
Nicolas Geoffray01119992007-04-03 13:59:52 +00001764 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001765 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001766 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1767 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001768 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001769 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001770 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001771
Nicolas Geoffray01119992007-04-03 13:59:52 +00001772 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001773 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001774 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1775 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001776 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001777 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001778 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001779
1780 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001781 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1782 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001783 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001784
Chris Lattner1a635d62006-04-14 06:01:58 +00001785}
1786
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001787#include "PPCGenCallingConv.inc"
1788
Bill Schmidtd3f77662013-06-12 16:39:22 +00001789bool llvm::CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
1790 CCValAssign::LocInfo &LocInfo,
1791 ISD::ArgFlagsTy &ArgFlags,
1792 CCState &State) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001793 return true;
1794}
1795
Bill Schmidtd3f77662013-06-12 16:39:22 +00001796bool llvm::CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
1797 MVT &LocVT,
1798 CCValAssign::LocInfo &LocInfo,
1799 ISD::ArgFlagsTy &ArgFlags,
1800 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001801 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001802 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1803 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1804 };
1805 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001806
Tilmann Schellerffd02002009-07-03 06:45:56 +00001807 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1808
1809 // Skip one register if the first unallocated register has an even register
1810 // number and there are still argument registers available which have not been
1811 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1812 // need to skip a register if RegNum is odd.
1813 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1814 State.AllocateReg(ArgRegs[RegNum]);
1815 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001816
Tilmann Schellerffd02002009-07-03 06:45:56 +00001817 // Always return false here, as this function only makes sure that the first
1818 // unallocated register has an odd register number and does not actually
1819 // allocate a register for the current argument.
1820 return false;
1821}
1822
Bill Schmidtd3f77662013-06-12 16:39:22 +00001823bool llvm::CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
1824 MVT &LocVT,
1825 CCValAssign::LocInfo &LocInfo,
1826 ISD::ArgFlagsTy &ArgFlags,
1827 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001828 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001829 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1830 PPC::F8
1831 };
1832
1833 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001834
Tilmann Schellerffd02002009-07-03 06:45:56 +00001835 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1836
1837 // If there is only one Floating-point register left we need to put both f64
1838 // values of a split ppc_fp128 value on the stack.
1839 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1840 State.AllocateReg(ArgRegs[RegNum]);
1841 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001842
Tilmann Schellerffd02002009-07-03 06:45:56 +00001843 // Always return false here, as this function only makes sure that the two f64
1844 // values a ppc_fp128 value is split into are both passed in registers or both
1845 // passed on the stack and does not actually allocate a register for the
1846 // current argument.
1847 return false;
1848}
1849
Chris Lattner9f0bc652007-02-25 05:34:32 +00001850/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001851/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001852static const uint16_t *GetFPR() {
1853 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001854 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001855 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001856 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001857
Chris Lattner9f0bc652007-02-25 05:34:32 +00001858 return FPR;
1859}
1860
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001861/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1862/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001863static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001864 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001865 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001866 if (Flags.isByVal())
1867 ArgSize = Flags.getByValSize();
1868 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1869
1870 return ArgSize;
1871}
1872
Dan Gohman475871a2008-07-27 21:46:04 +00001873SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001874PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001875 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001876 const SmallVectorImpl<ISD::InputArg>
1877 &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001878 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001879 SmallVectorImpl<SDValue> &InVals)
1880 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001881 if (PPCSubTarget.isSVR4ABI()) {
1882 if (PPCSubTarget.isPPC64())
1883 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1884 dl, DAG, InVals);
1885 else
1886 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1887 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001888 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001889 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1890 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001891 }
1892}
1893
1894SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001895PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001896 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001897 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001898 const SmallVectorImpl<ISD::InputArg>
1899 &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001900 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001901 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001902
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001903 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001904 // +-----------------------------------+
1905 // +--> | Back chain |
1906 // | +-----------------------------------+
1907 // | | Floating-point register save area |
1908 // | +-----------------------------------+
1909 // | | General register save area |
1910 // | +-----------------------------------+
1911 // | | CR save word |
1912 // | +-----------------------------------+
1913 // | | VRSAVE save word |
1914 // | +-----------------------------------+
1915 // | | Alignment padding |
1916 // | +-----------------------------------+
1917 // | | Vector register save area |
1918 // | +-----------------------------------+
1919 // | | Local variable space |
1920 // | +-----------------------------------+
1921 // | | Parameter list area |
1922 // | +-----------------------------------+
1923 // | | LR save word |
1924 // | +-----------------------------------+
1925 // SP--> +--- | Back chain |
1926 // +-----------------------------------+
1927 //
1928 // Specifications:
1929 // System V Application Binary Interface PowerPC Processor Supplement
1930 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001931
Tilmann Schellerffd02002009-07-03 06:45:56 +00001932 MachineFunction &MF = DAG.getMachineFunction();
1933 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001934 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001935
Owen Andersone50ed302009-08-10 22:56:29 +00001936 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001937 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001938 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1939 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001940 unsigned PtrByteSize = 4;
1941
1942 // Assign locations to all of the incoming arguments.
1943 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001944 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001945 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001946
1947 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001948 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001949
Bill Schmidt212af6a2013-02-06 17:33:58 +00001950 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001951
Tilmann Schellerffd02002009-07-03 06:45:56 +00001952 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1953 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001954
Tilmann Schellerffd02002009-07-03 06:45:56 +00001955 // Arguments stored in registers.
1956 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001957 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001958 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001959
Owen Anderson825b72b2009-08-11 20:47:22 +00001960 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001961 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001962 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001963 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001964 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001965 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001966 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001967 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001968 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001969 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001970 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001971 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001972 case MVT::v16i8:
1973 case MVT::v8i16:
1974 case MVT::v4i32:
1975 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001976 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001977 break;
1978 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001979
Tilmann Schellerffd02002009-07-03 06:45:56 +00001980 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001981 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001982 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001983
Dan Gohman98ca4f22009-08-05 01:29:28 +00001984 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001985 } else {
1986 // Argument stored in memory.
1987 assert(VA.isMemLoc());
1988
1989 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1990 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001991 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001992
1993 // Create load nodes to retrieve arguments from the stack.
1994 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001995 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1996 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001997 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001998 }
1999 }
2000
2001 // Assign locations to all of the incoming aggregate by value arguments.
2002 // Aggregates passed by value are stored in the local variable space of the
2003 // caller's stack frame, right above the parameter list area.
2004 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002005 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002006 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002007
2008 // Reserve stack space for the allocations in CCInfo.
2009 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2010
Bill Schmidt212af6a2013-02-06 17:33:58 +00002011 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002012
2013 // Area that is at least reserved in the caller of this function.
2014 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002015
Tilmann Schellerffd02002009-07-03 06:45:56 +00002016 // Set the size that is at least reserved in caller of this function. Tail
2017 // call optimized function's reserved stack space needs to be aligned so that
2018 // taking the difference between two stack areas will result in an aligned
2019 // stack.
2020 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2021
2022 MinReservedArea =
2023 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002024 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002025
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002026 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00002027 getStackAlignment();
2028 unsigned AlignMask = TargetAlign-1;
2029 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002030
Tilmann Schellerffd02002009-07-03 06:45:56 +00002031 FI->setMinReservedArea(MinReservedArea);
2032
2033 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002034
Tilmann Schellerffd02002009-07-03 06:45:56 +00002035 // If the function takes variable number of arguments, make a frame index for
2036 // the start of the first vararg value... for expansion of llvm.va_start.
2037 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002038 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002039 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2040 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2041 };
2042 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2043
Craig Topperc5eaae42012-03-11 07:57:25 +00002044 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002045 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2046 PPC::F8
2047 };
2048 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2049
Dan Gohman1e93df62010-04-17 14:41:14 +00002050 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2051 NumGPArgRegs));
2052 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2053 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002054
2055 // Make room for NumGPArgRegs and NumFPArgRegs.
2056 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00002057 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002058
Dan Gohman1e93df62010-04-17 14:41:14 +00002059 FuncInfo->setVarArgsStackOffset(
2060 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002061 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002062
Dan Gohman1e93df62010-04-17 14:41:14 +00002063 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2064 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002065
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002066 // The fixed integer arguments of a variadic function are stored to the
2067 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2068 // the result of va_next.
2069 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2070 // Get an existing live-in vreg, or add a new one.
2071 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2072 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002073 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002074
Dan Gohman98ca4f22009-08-05 01:29:28 +00002075 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002076 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2077 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002078 MemOps.push_back(Store);
2079 // Increment the address by four for the next argument to store
2080 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2081 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2082 }
2083
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002084 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2085 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00002086 // The double arguments are stored to the VarArgsFrameIndex
2087 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002088 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2089 // Get an existing live-in vreg, or add a new one.
2090 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2091 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002092 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002093
Owen Anderson825b72b2009-08-11 20:47:22 +00002094 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002095 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2096 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002097 MemOps.push_back(Store);
2098 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00002099 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002100 PtrVT);
2101 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2102 }
2103 }
2104
2105 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002106 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002107 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002108
Dan Gohman98ca4f22009-08-05 01:29:28 +00002109 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002110}
2111
Bill Schmidt726c2372012-10-23 15:51:16 +00002112// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2113// value to MVT::i64 and then truncate to the correct register size.
2114SDValue
2115PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2116 SelectionDAG &DAG, SDValue ArgVal,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002117 SDLoc dl) const {
Bill Schmidt726c2372012-10-23 15:51:16 +00002118 if (Flags.isSExt())
2119 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2120 DAG.getValueType(ObjectVT));
2121 else if (Flags.isZExt())
2122 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2123 DAG.getValueType(ObjectVT));
Matt Arsenault225ed702013-05-18 00:21:46 +00002124
Bill Schmidt726c2372012-10-23 15:51:16 +00002125 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2126}
2127
2128// Set the size that is at least reserved in caller of this function. Tail
2129// call optimized functions' reserved stack space needs to be aligned so that
2130// taking the difference between two stack areas will result in an aligned
2131// stack.
2132void
2133PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2134 unsigned nAltivecParamsAtEnd,
2135 unsigned MinReservedArea,
2136 bool isPPC64) const {
2137 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2138 // Add the Altivec parameters at the end, if needed.
2139 if (nAltivecParamsAtEnd) {
2140 MinReservedArea = ((MinReservedArea+15)/16)*16;
2141 MinReservedArea += 16*nAltivecParamsAtEnd;
2142 }
2143 MinReservedArea =
2144 std::max(MinReservedArea,
2145 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2146 unsigned TargetAlign
2147 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2148 getStackAlignment();
2149 unsigned AlignMask = TargetAlign-1;
2150 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2151 FI->setMinReservedArea(MinReservedArea);
2152}
2153
Tilmann Schellerffd02002009-07-03 06:45:56 +00002154SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002155PPCTargetLowering::LowerFormalArguments_64SVR4(
2156 SDValue Chain,
2157 CallingConv::ID CallConv, bool isVarArg,
2158 const SmallVectorImpl<ISD::InputArg>
2159 &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002160 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002161 SmallVectorImpl<SDValue> &InVals) const {
2162 // TODO: add description of PPC stack frame format, or at least some docs.
2163 //
2164 MachineFunction &MF = DAG.getMachineFunction();
2165 MachineFrameInfo *MFI = MF.getFrameInfo();
2166 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2167
2168 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2169 // Potential tail calls could cause overwriting of argument stack slots.
2170 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2171 (CallConv == CallingConv::Fast));
2172 unsigned PtrByteSize = 8;
2173
2174 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2175 // Area that is at least reserved in caller of this function.
2176 unsigned MinReservedArea = ArgOffset;
2177
2178 static const uint16_t GPR[] = {
2179 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2180 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2181 };
2182
2183 static const uint16_t *FPR = GetFPR();
2184
2185 static const uint16_t VR[] = {
2186 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2187 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2188 };
2189
2190 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2191 const unsigned Num_FPR_Regs = 13;
2192 const unsigned Num_VR_Regs = array_lengthof(VR);
2193
2194 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2195
2196 // Add DAG nodes to load the arguments or copy them out of registers. On
2197 // entry to a function on PPC, the arguments start after the linkage area,
2198 // although the first ones are often in registers.
2199
2200 SmallVector<SDValue, 8> MemOps;
2201 unsigned nAltivecParamsAtEnd = 0;
2202 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt49deebb2013-02-20 17:31:41 +00002203 unsigned CurArgIdx = 0;
2204 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002205 SDValue ArgVal;
2206 bool needsLoad = false;
2207 EVT ObjectVT = Ins[ArgNo].VT;
2208 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2209 unsigned ArgSize = ObjSize;
2210 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002211 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2212 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002213
2214 unsigned CurArgOffset = ArgOffset;
2215
2216 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2217 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2218 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2219 if (isVarArg) {
2220 MinReservedArea = ((MinReservedArea+15)/16)*16;
2221 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2222 Flags,
2223 PtrByteSize);
2224 } else
2225 nAltivecParamsAtEnd++;
2226 } else
2227 // Calculate min reserved area.
2228 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2229 Flags,
2230 PtrByteSize);
2231
2232 // FIXME the codegen can be much improved in some cases.
2233 // We do not have to keep everything in memory.
2234 if (Flags.isByVal()) {
2235 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2236 ObjSize = Flags.getByValSize();
2237 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002238 // Empty aggregate parameters do not take up registers. Examples:
2239 // struct { } a;
2240 // union { } b;
2241 // int c[0];
2242 // etc. However, we have to provide a place-holder in InVals, so
2243 // pretend we have an 8-byte item at the current address for that
2244 // purpose.
2245 if (!ObjSize) {
2246 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2247 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2248 InVals.push_back(FIN);
2249 continue;
2250 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002251 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002252 if (ObjSize < PtrByteSize)
2253 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002254 // The value of the object is its address.
2255 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2256 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2257 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002258
2259 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002260 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002261 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002262 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002263 SDValue Store;
2264
2265 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2266 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2267 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2268 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2269 MachinePointerInfo(FuncArg, CurArgOffset),
2270 ObjType, false, false, 0);
2271 } else {
2272 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2273 // store the whole register as-is to the parameter save area
2274 // slot. The address of the parameter was already calculated
2275 // above (InVals.push_back(FIN)) to be the right-justified
2276 // offset within the slot. For this store, we need a new
2277 // frame index that points at the beginning of the slot.
2278 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2279 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2280 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2281 MachinePointerInfo(FuncArg, ArgOffset),
2282 false, false, 0);
2283 }
2284
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002285 MemOps.push_back(Store);
2286 ++GPR_idx;
2287 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002288 // Whether we copied from a register or not, advance the offset
2289 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002290 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002291 continue;
2292 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002293
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002294 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2295 // Store whatever pieces of the object are in registers
2296 // to memory. ArgOffset will be the address of the beginning
2297 // of the object.
2298 if (GPR_idx != Num_GPR_Regs) {
2299 unsigned VReg;
2300 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2301 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2302 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2303 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002304 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002305 MachinePointerInfo(FuncArg, ArgOffset),
2306 false, false, 0);
2307 MemOps.push_back(Store);
2308 ++GPR_idx;
2309 ArgOffset += PtrByteSize;
2310 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002311 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002312 break;
2313 }
2314 }
2315 continue;
2316 }
2317
2318 switch (ObjectVT.getSimpleVT().SimpleTy) {
2319 default: llvm_unreachable("Unhandled argument type!");
2320 case MVT::i32:
2321 case MVT::i64:
2322 if (GPR_idx != Num_GPR_Regs) {
2323 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2324 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2325
Bill Schmidt726c2372012-10-23 15:51:16 +00002326 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002327 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2328 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002329 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002330
2331 ++GPR_idx;
2332 } else {
2333 needsLoad = true;
2334 ArgSize = PtrByteSize;
2335 }
2336 ArgOffset += 8;
2337 break;
2338
2339 case MVT::f32:
2340 case MVT::f64:
2341 // Every 8 bytes of argument space consumes one of the GPRs available for
2342 // argument passing.
2343 if (GPR_idx != Num_GPR_Regs) {
2344 ++GPR_idx;
2345 }
2346 if (FPR_idx != Num_FPR_Regs) {
2347 unsigned VReg;
2348
2349 if (ObjectVT == MVT::f32)
2350 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2351 else
2352 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2353
2354 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2355 ++FPR_idx;
2356 } else {
2357 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002358 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002359 }
2360
2361 ArgOffset += 8;
2362 break;
2363 case MVT::v4f32:
2364 case MVT::v4i32:
2365 case MVT::v8i16:
2366 case MVT::v16i8:
2367 // Note that vector arguments in registers don't reserve stack space,
2368 // except in varargs functions.
2369 if (VR_idx != Num_VR_Regs) {
2370 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2371 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2372 if (isVarArg) {
2373 while ((ArgOffset % 16) != 0) {
2374 ArgOffset += PtrByteSize;
2375 if (GPR_idx != Num_GPR_Regs)
2376 GPR_idx++;
2377 }
2378 ArgOffset += 16;
2379 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2380 }
2381 ++VR_idx;
2382 } else {
2383 // Vectors are aligned.
2384 ArgOffset = ((ArgOffset+15)/16)*16;
2385 CurArgOffset = ArgOffset;
2386 ArgOffset += 16;
2387 needsLoad = true;
2388 }
2389 break;
2390 }
2391
2392 // We need to load the argument to a virtual register if we determined
2393 // above that we ran out of physical registers of the appropriate type.
2394 if (needsLoad) {
2395 int FI = MFI->CreateFixedObject(ObjSize,
2396 CurArgOffset + (ArgSize - ObjSize),
2397 isImmutable);
2398 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2399 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2400 false, false, false, 0);
2401 }
2402
2403 InVals.push_back(ArgVal);
2404 }
2405
2406 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002407 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002408 // taking the difference between two stack areas will result in an aligned
2409 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002410 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002411
2412 // If the function takes variable number of arguments, make a frame index for
2413 // the start of the first vararg value... for expansion of llvm.va_start.
2414 if (isVarArg) {
2415 int Depth = ArgOffset;
2416
2417 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002418 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002419 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2420
2421 // If this function is vararg, store any remaining integer argument regs
2422 // to their spots on the stack so that they may be loaded by deferencing the
2423 // result of va_next.
2424 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2425 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2426 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2427 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2428 MachinePointerInfo(), false, false, 0);
2429 MemOps.push_back(Store);
2430 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002431 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002432 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2433 }
2434 }
2435
2436 if (!MemOps.empty())
2437 Chain = DAG.getNode(ISD::TokenFactor, dl,
2438 MVT::Other, &MemOps[0], MemOps.size());
2439
2440 return Chain;
2441}
2442
2443SDValue
2444PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002445 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002446 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002447 const SmallVectorImpl<ISD::InputArg>
2448 &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002449 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002450 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002451 // TODO: add description of PPC stack frame format, or at least some docs.
2452 //
2453 MachineFunction &MF = DAG.getMachineFunction();
2454 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002455 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002456
Owen Andersone50ed302009-08-10 22:56:29 +00002457 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002458 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002459 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002460 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2461 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002462 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002463
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002464 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002465 // Area that is at least reserved in caller of this function.
2466 unsigned MinReservedArea = ArgOffset;
2467
Craig Topperb78ca422012-03-11 07:16:55 +00002468 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002469 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2470 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2471 };
Craig Topperb78ca422012-03-11 07:16:55 +00002472 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002473 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2474 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2475 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002476
Craig Topperb78ca422012-03-11 07:16:55 +00002477 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002478
Craig Topperb78ca422012-03-11 07:16:55 +00002479 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002480 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2481 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2482 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002483
Owen Anderson718cb662007-09-07 04:06:50 +00002484 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002485 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002486 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002487
2488 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002489
Craig Topperb78ca422012-03-11 07:16:55 +00002490 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002491
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002492 // In 32-bit non-varargs functions, the stack space for vectors is after the
2493 // stack space for non-vectors. We do not use this space unless we have
2494 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002495 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002496 // that out...for the pathological case, compute VecArgOffset as the
2497 // start of the vector parameter area. Computing VecArgOffset is the
2498 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002499 unsigned VecArgOffset = ArgOffset;
2500 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002501 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002502 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002503 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002504 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002505
Duncan Sands276dcbd2008-03-21 09:14:45 +00002506 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002507 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002508 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002509 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002510 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2511 VecArgOffset += ArgSize;
2512 continue;
2513 }
2514
Owen Anderson825b72b2009-08-11 20:47:22 +00002515 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002516 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002517 case MVT::i32:
2518 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002519 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002520 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002521 case MVT::i64: // PPC64
2522 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002523 // FIXME: We are guaranteed to be !isPPC64 at this point.
2524 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002525 VecArgOffset += 8;
2526 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002527 case MVT::v4f32:
2528 case MVT::v4i32:
2529 case MVT::v8i16:
2530 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002531 // Nothing to do, we're only looking at Nonvector args here.
2532 break;
2533 }
2534 }
2535 }
2536 // We've found where the vector parameter area in memory is. Skip the
2537 // first 12 parameters; these don't use that memory.
2538 VecArgOffset = ((VecArgOffset+15)/16)*16;
2539 VecArgOffset += 12*16;
2540
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002541 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002542 // entry to a function on PPC, the arguments start after the linkage area,
2543 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002544
Dan Gohman475871a2008-07-27 21:46:04 +00002545 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002546 unsigned nAltivecParamsAtEnd = 0;
Roman Divacky5236ab32012-09-24 20:47:19 +00002547 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidta7f2ce82013-05-08 17:22:33 +00002548 unsigned CurArgIdx = 0;
2549 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002550 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002551 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002552 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002553 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002554 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002555 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidta7f2ce82013-05-08 17:22:33 +00002556 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2557 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002558
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002559 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002560
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002561 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002562 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2563 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002564 if (isVarArg || isPPC64) {
2565 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002566 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002567 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002568 PtrByteSize);
2569 } else nAltivecParamsAtEnd++;
2570 } else
2571 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002572 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002573 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002574 PtrByteSize);
2575
Dale Johannesen8419dd62008-03-07 20:27:40 +00002576 // FIXME the codegen can be much improved in some cases.
2577 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002578 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002579 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002580 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002581 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002582 // Objects of size 1 and 2 are right justified, everything else is
2583 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002584 if (ObjSize==1 || ObjSize==2) {
2585 CurArgOffset = CurArgOffset + (4 - ObjSize);
2586 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002587 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002588 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002589 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002590 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002591 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002592 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002593 unsigned VReg;
2594 if (isPPC64)
2595 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2596 else
2597 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002598 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002599 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002600 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002601 MachinePointerInfo(FuncArg,
2602 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002603 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002604 MemOps.push_back(Store);
2605 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002606 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002607
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002608 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002609
Dale Johannesen7f96f392008-03-08 01:41:42 +00002610 continue;
2611 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002612 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2613 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002614 // to memory. ArgOffset will be the address of the beginning
2615 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002616 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002617 unsigned VReg;
2618 if (isPPC64)
2619 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2620 else
2621 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002622 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002623 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002624 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002625 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002626 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002627 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002628 MemOps.push_back(Store);
2629 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002630 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002631 } else {
2632 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2633 break;
2634 }
2635 }
2636 continue;
2637 }
2638
Owen Anderson825b72b2009-08-11 20:47:22 +00002639 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002640 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002641 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002642 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002643 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002644 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002645 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002646 ++GPR_idx;
2647 } else {
2648 needsLoad = true;
2649 ArgSize = PtrByteSize;
2650 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002651 // All int arguments reserve stack space in the Darwin ABI.
2652 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002653 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002654 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002655 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002656 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002657 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002658 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002659 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002660
Bill Schmidt726c2372012-10-23 15:51:16 +00002661 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002662 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002663 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002664 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002665
Chris Lattnerc91a4752006-06-26 22:48:35 +00002666 ++GPR_idx;
2667 } else {
2668 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002669 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002670 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002671 // All int arguments reserve stack space in the Darwin ABI.
2672 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002673 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002674
Owen Anderson825b72b2009-08-11 20:47:22 +00002675 case MVT::f32:
2676 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002677 // Every 4 bytes of argument space consumes one of the GPRs available for
2678 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002679 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002680 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002681 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002682 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002683 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002684 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002685 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002686
Owen Anderson825b72b2009-08-11 20:47:22 +00002687 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002688 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002689 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002690 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002691
Dan Gohman98ca4f22009-08-05 01:29:28 +00002692 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002693 ++FPR_idx;
2694 } else {
2695 needsLoad = true;
2696 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002697
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002698 // All FP arguments reserve stack space in the Darwin ABI.
2699 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002700 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002701 case MVT::v4f32:
2702 case MVT::v4i32:
2703 case MVT::v8i16:
2704 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002705 // Note that vector arguments in registers don't reserve stack space,
2706 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002707 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002708 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002709 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002710 if (isVarArg) {
2711 while ((ArgOffset % 16) != 0) {
2712 ArgOffset += PtrByteSize;
2713 if (GPR_idx != Num_GPR_Regs)
2714 GPR_idx++;
2715 }
2716 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002717 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002718 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002719 ++VR_idx;
2720 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002721 if (!isVarArg && !isPPC64) {
2722 // Vectors go after all the nonvectors.
2723 CurArgOffset = VecArgOffset;
2724 VecArgOffset += 16;
2725 } else {
2726 // Vectors are aligned.
2727 ArgOffset = ((ArgOffset+15)/16)*16;
2728 CurArgOffset = ArgOffset;
2729 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002730 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002731 needsLoad = true;
2732 }
2733 break;
2734 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002735
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002736 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002737 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002738 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002739 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002740 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002741 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002742 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002743 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002744 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002745 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002746
Dan Gohman98ca4f22009-08-05 01:29:28 +00002747 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002748 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002749
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002750 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002751 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002752 // taking the difference between two stack areas will result in an aligned
2753 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002754 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002755
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002756 // If the function takes variable number of arguments, make a frame index for
2757 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002758 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002759 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002760
Dan Gohman1e93df62010-04-17 14:41:14 +00002761 FuncInfo->setVarArgsFrameIndex(
2762 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002763 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002764 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002765
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002766 // If this function is vararg, store any remaining integer argument regs
2767 // to their spots on the stack so that they may be loaded by deferencing the
2768 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002769 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002770 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002771
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002772 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002773 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002774 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002775 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002776
Dan Gohman98ca4f22009-08-05 01:29:28 +00002777 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002778 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2779 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002780 MemOps.push_back(Store);
2781 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002782 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002783 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002784 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002785 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002786
Dale Johannesen8419dd62008-03-07 20:27:40 +00002787 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002788 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002789 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002790
Dan Gohman98ca4f22009-08-05 01:29:28 +00002791 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002792}
2793
Bill Schmidt419f3762012-09-19 15:42:13 +00002794/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2795/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002796static unsigned
2797CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2798 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002799 bool isVarArg,
2800 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002801 const SmallVectorImpl<ISD::OutputArg>
2802 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002803 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002804 unsigned &nAltivecParamsAtEnd) {
2805 // Count how many bytes are to be pushed on the stack, including the linkage
2806 // area, and parameter passing area. We start with 24/48 bytes, which is
2807 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002808 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002809 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002810 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2811
2812 // Add up all the space actually used.
2813 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2814 // they all go in registers, but we must reserve stack space for them for
2815 // possible use by the caller. In varargs or 64-bit calls, parameters are
2816 // assigned stack space in order, with padding so Altivec parameters are
2817 // 16-byte aligned.
2818 nAltivecParamsAtEnd = 0;
2819 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002820 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002821 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002822 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002823 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2824 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002825 if (!isVarArg && !isPPC64) {
2826 // Non-varargs Altivec parameters go after all the non-Altivec
2827 // parameters; handle those later so we know how much padding we need.
2828 nAltivecParamsAtEnd++;
2829 continue;
2830 }
2831 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2832 NumBytes = ((NumBytes+15)/16)*16;
2833 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002834 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002835 }
2836
2837 // Allow for Altivec parameters at the end, if needed.
2838 if (nAltivecParamsAtEnd) {
2839 NumBytes = ((NumBytes+15)/16)*16;
2840 NumBytes += 16*nAltivecParamsAtEnd;
2841 }
2842
2843 // The prolog code of the callee may store up to 8 GPR argument registers to
2844 // the stack, allowing va_start to index over them in memory if its varargs.
2845 // Because we cannot tell if this is needed on the caller side, we have to
2846 // conservatively assume that it is needed. As such, make sure we have at
2847 // least enough stack space for the caller to store the 8 GPRs.
2848 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002849 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002850
2851 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002852 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2853 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2854 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002855 unsigned AlignMask = TargetAlign-1;
2856 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2857 }
2858
2859 return NumBytes;
2860}
2861
2862/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002863/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002864static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002865 unsigned ParamSize) {
2866
Dale Johannesenb60d5192009-11-24 01:09:07 +00002867 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002868
2869 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2870 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2871 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2872 // Remember only if the new adjustement is bigger.
2873 if (SPDiff < FI->getTailCallSPDelta())
2874 FI->setTailCallSPDelta(SPDiff);
2875
2876 return SPDiff;
2877}
2878
Dan Gohman98ca4f22009-08-05 01:29:28 +00002879/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2880/// for tail call optimization. Targets which want to do tail call
2881/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002882bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002883PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002884 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002885 bool isVarArg,
2886 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002887 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002888 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002889 return false;
2890
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002891 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002892 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002893 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002894
Dan Gohman98ca4f22009-08-05 01:29:28 +00002895 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002896 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002897 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2898 // Functions containing by val parameters are not supported.
2899 for (unsigned i = 0; i != Ins.size(); i++) {
2900 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2901 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002902 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002903
2904 // Non PIC/GOT tail calls are supported.
2905 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2906 return true;
2907
2908 // At the moment we can only do local tail calls (in same module, hidden
2909 // or protected) if we are generating PIC.
2910 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2911 return G->getGlobal()->hasHiddenVisibility()
2912 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002913 }
2914
2915 return false;
2916}
2917
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002918/// isCallCompatibleAddress - Return the immediate to use if the specified
2919/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002920static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002921 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2922 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002923
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002924 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002925 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002926 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002927 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002928
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002929 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002930 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002931}
2932
Dan Gohman844731a2008-05-13 00:00:25 +00002933namespace {
2934
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002935struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002936 SDValue Arg;
2937 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002938 int FrameIdx;
2939
2940 TailCallArgumentInfo() : FrameIdx(0) {}
2941};
2942
Dan Gohman844731a2008-05-13 00:00:25 +00002943}
2944
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002945/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2946static void
2947StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002948 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002949 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002950 SmallVector<SDValue, 8> &MemOpChains,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002951 SDLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002952 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002953 SDValue Arg = TailCallArgs[i].Arg;
2954 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002955 int FI = TailCallArgs[i].FrameIdx;
2956 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002957 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002958 MachinePointerInfo::getFixedStack(FI),
2959 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002960 }
2961}
2962
2963/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2964/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002965static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002966 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002967 SDValue Chain,
2968 SDValue OldRetAddr,
2969 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002970 int SPDiff,
2971 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002972 bool isDarwinABI,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002973 SDLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002974 if (SPDiff) {
2975 // Calculate the new stack slot for the return address.
2976 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002977 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002978 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002979 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002980 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002981 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002982 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002983 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002984 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002985 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002986
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002987 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2988 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002989 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002990 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002991 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002992 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002993 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002994 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2995 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002996 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002997 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002998 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002999 }
3000 return Chain;
3001}
3002
3003/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3004/// the position of the argument.
3005static void
3006CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00003007 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003008 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
3009 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003010 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00003011 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00003012 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00003013 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003014 TailCallArgumentInfo Info;
3015 Info.Arg = Arg;
3016 Info.FrameIdxOp = FIN;
3017 Info.FrameIdx = FI;
3018 TailCallArguments.push_back(Info);
3019}
3020
3021/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3022/// stack slot. Returns the chain as result and the loaded frame pointers in
3023/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00003024SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003025 int SPDiff,
3026 SDValue Chain,
3027 SDValue &LROpOut,
3028 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003029 bool isDarwinABI,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003030 SDLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003031 if (SPDiff) {
3032 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00003033 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003034 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003035 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003036 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00003037 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003038
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003039 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3040 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003041 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003042 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003043 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003044 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003045 Chain = SDValue(FPOpOut.getNode(), 1);
3046 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003047 }
3048 return Chain;
3049}
3050
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003051/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00003052/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003053/// specified by the specific parameter attribute. The copy will be passed as
3054/// a byval function parameter.
3055/// Sometimes what we are copying is the end of a larger object, the part that
3056/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00003057static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003058CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00003059 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003060 SDLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003061 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00003062 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00003063 false, false, MachinePointerInfo(0),
3064 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003065}
Chris Lattner9f0bc652007-02-25 05:34:32 +00003066
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003067/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3068/// tail calls.
3069static void
Dan Gohman475871a2008-07-27 21:46:04 +00003070LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3071 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003072 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00003073 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003074 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003075 SDLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003076 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003077 if (!isTailCall) {
3078 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00003079 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003080 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003081 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003082 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003083 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003084 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003085 DAG.getConstant(ArgOffset, PtrVT));
3086 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00003087 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3088 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003089 // Calculate and remember argument location.
3090 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3091 TailCallArguments);
3092}
3093
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003094static
3095void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003096 SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003097 SDValue LROp, SDValue FPOp, bool isDarwinABI,
3098 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
3099 MachineFunction &MF = DAG.getMachineFunction();
3100
3101 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3102 // might overwrite each other in case of tail call optimization.
3103 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003104 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003105 InFlag = SDValue();
3106 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3107 MemOpChains2, dl);
3108 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003109 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003110 &MemOpChains2[0], MemOpChains2.size());
3111
3112 // Store the return address to the appropriate stack slot.
3113 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3114 isPPC64, isDarwinABI, dl);
3115
3116 // Emit callseq_end just before tailcall node.
3117 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003118 DAG.getIntPtrConstant(0, true), InFlag, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003119 InFlag = Chain.getValue(1);
3120}
3121
3122static
3123unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003124 SDValue &Chain, SDLoc dl, int SPDiff, bool isTailCall,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003125 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00003126 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003127 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003128
Chris Lattnerb9082582010-11-14 23:42:06 +00003129 bool isPPC64 = PPCSubTarget.isPPC64();
3130 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3131
Owen Andersone50ed302009-08-10 22:56:29 +00003132 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003133 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003134 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003135
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003136 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003137
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003138 bool needIndirectCall = true;
3139 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003140 // If this is an absolute destination address, use the munged value.
3141 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003142 needIndirectCall = false;
3143 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003144
Chris Lattnerb9082582010-11-14 23:42:06 +00003145 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3146 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3147 // Use indirect calls for ALL functions calls in JIT mode, since the
3148 // far-call stubs may be outside relocation limits for a BL instruction.
3149 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3150 unsigned OpFlags = 0;
3151 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003152 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003153 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003154 (G->getGlobal()->isDeclaration() ||
3155 G->getGlobal()->isWeakForLinker())) {
3156 // PC-relative references to external symbols should go through $stub,
3157 // unless we're building with the leopard linker or later, which
3158 // automatically synthesizes these stubs.
3159 OpFlags = PPCII::MO_DARWIN_STUB;
3160 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003161
Chris Lattnerb9082582010-11-14 23:42:06 +00003162 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3163 // every direct call is) turn it into a TargetGlobalAddress /
3164 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003165 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003166 Callee.getValueType(),
3167 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003168 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003169 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003170 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003171
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003172 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003173 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003174
Chris Lattnerb9082582010-11-14 23:42:06 +00003175 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003176 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003177 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003178 // PC-relative references to external symbols should go through $stub,
3179 // unless we're building with the leopard linker or later, which
3180 // automatically synthesizes these stubs.
3181 OpFlags = PPCII::MO_DARWIN_STUB;
3182 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003183
Chris Lattnerb9082582010-11-14 23:42:06 +00003184 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3185 OpFlags);
3186 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003187 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003188
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003189 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003190 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3191 // to do the call, we can't use PPCISD::CALL.
3192 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003193
3194 if (isSVR4ABI && isPPC64) {
3195 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3196 // entry point, but to the function descriptor (the function entry point
3197 // address is part of the function descriptor though).
3198 // The function descriptor is a three doubleword structure with the
3199 // following fields: function entry point, TOC base address and
3200 // environment pointer.
3201 // Thus for a call through a function pointer, the following actions need
3202 // to be performed:
3203 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003204 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003205 // 2. Load the address of the function entry point from the function
3206 // descriptor.
3207 // 3. Load the TOC of the callee from the function descriptor into r2.
3208 // 4. Load the environment pointer from the function descriptor into
3209 // r11.
3210 // 5. Branch to the function entry point address.
3211 // 6. On return of the callee, the TOC of the caller needs to be
3212 // restored (this is done in FinishCall()).
3213 //
3214 // All those operations are flagged together to ensure that no other
3215 // operations can be scheduled in between. E.g. without flagging the
3216 // operations together, a TOC access in the caller could be scheduled
3217 // between the load of the callee TOC and the branch to the callee, which
3218 // results in the TOC access going through the TOC of the callee instead
3219 // of going through the TOC of the caller, which leads to incorrect code.
3220
3221 // Load the address of the function entry point from the function
3222 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003223 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003224 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3225 InFlag.getNode() ? 3 : 2);
3226 Chain = LoadFuncPtr.getValue(1);
3227 InFlag = LoadFuncPtr.getValue(2);
3228
3229 // Load environment pointer into r11.
3230 // Offset of the environment pointer within the function descriptor.
3231 SDValue PtrOff = DAG.getIntPtrConstant(16);
3232
3233 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3234 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3235 InFlag);
3236 Chain = LoadEnvPtr.getValue(1);
3237 InFlag = LoadEnvPtr.getValue(2);
3238
3239 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3240 InFlag);
3241 Chain = EnvVal.getValue(0);
3242 InFlag = EnvVal.getValue(1);
3243
3244 // Load TOC of the callee into r2. We are using a target-specific load
3245 // with r2 hard coded, because the result of a target-independent load
3246 // would never go directly into r2, since r2 is a reserved register (which
3247 // prevents the register allocator from allocating it), resulting in an
3248 // additional register being allocated and an unnecessary move instruction
3249 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003250 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003251 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3252 Callee, InFlag);
3253 Chain = LoadTOCPtr.getValue(0);
3254 InFlag = LoadTOCPtr.getValue(1);
3255
3256 MTCTROps[0] = Chain;
3257 MTCTROps[1] = LoadFuncPtr;
3258 MTCTROps[2] = InFlag;
3259 }
3260
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003261 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3262 2 + (InFlag.getNode() != 0));
3263 InFlag = Chain.getValue(1);
3264
3265 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003266 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003267 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003268 Ops.push_back(Chain);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003269 CallOpc = PPCISD::BCTRL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003270 Callee.setNode(0);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003271 // Add use of X11 (holding environment pointer)
3272 if (isSVR4ABI && isPPC64)
3273 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003274 // Add CTR register as callee so a bctr can be emitted later.
3275 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003276 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003277 }
3278
3279 // If this is a direct call, pass the chain and the callee.
3280 if (Callee.getNode()) {
3281 Ops.push_back(Chain);
3282 Ops.push_back(Callee);
3283 }
3284 // If this is a tail call add stack pointer delta.
3285 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003286 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003287
3288 // Add argument registers to the end of the list so that they are known live
3289 // into the call.
3290 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3291 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3292 RegsToPass[i].second.getValueType()));
3293
3294 return CallOpc;
3295}
3296
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003297static
3298bool isLocalCall(const SDValue &Callee)
3299{
3300 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003301 return !G->getGlobal()->isDeclaration() &&
3302 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003303 return false;
3304}
3305
Dan Gohman98ca4f22009-08-05 01:29:28 +00003306SDValue
3307PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003308 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003309 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003310 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003311 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003312
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003313 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003314 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003315 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003316 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003317
3318 // Copy all of the result registers out of their specified physreg.
3319 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3320 CCValAssign &VA = RVLocs[i];
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003321 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00003322
3323 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3324 VA.getLocReg(), VA.getLocVT(), InFlag);
3325 Chain = Val.getValue(1);
3326 InFlag = Val.getValue(2);
3327
3328 switch (VA.getLocInfo()) {
3329 default: llvm_unreachable("Unknown loc info!");
3330 case CCValAssign::Full: break;
3331 case CCValAssign::AExt:
3332 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3333 break;
3334 case CCValAssign::ZExt:
3335 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3336 DAG.getValueType(VA.getValVT()));
3337 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3338 break;
3339 case CCValAssign::SExt:
3340 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3341 DAG.getValueType(VA.getValVT()));
3342 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3343 break;
3344 }
3345
3346 InVals.push_back(Val);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003347 }
3348
Dan Gohman98ca4f22009-08-05 01:29:28 +00003349 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003350}
3351
Dan Gohman98ca4f22009-08-05 01:29:28 +00003352SDValue
Andrew Trickac6d9be2013-05-25 02:42:55 +00003353PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003354 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003355 SelectionDAG &DAG,
3356 SmallVector<std::pair<unsigned, SDValue>, 8>
3357 &RegsToPass,
3358 SDValue InFlag, SDValue Chain,
3359 SDValue &Callee,
3360 int SPDiff, unsigned NumBytes,
3361 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003362 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003363 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003364 SmallVector<SDValue, 8> Ops;
3365 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3366 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003367 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003368
Hal Finkel82b38212012-08-28 02:10:27 +00003369 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3370 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3371 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3372
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003373 // When performing tail call optimization the callee pops its arguments off
3374 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky700ed802013-02-21 20:05:00 +00003375 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003376 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003377 (CallConv == CallingConv::Fast &&
3378 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003379
Roman Divackye46137f2012-03-06 16:41:49 +00003380 // Add a register mask operand representing the call-preserved registers.
3381 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3382 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3383 assert(Mask && "Missing call preserved mask for calling convention");
3384 Ops.push_back(DAG.getRegisterMask(Mask));
3385
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003386 if (InFlag.getNode())
3387 Ops.push_back(InFlag);
3388
3389 // Emit tail call.
3390 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003391 assert(((Callee.getOpcode() == ISD::Register &&
3392 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3393 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3394 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3395 isa<ConstantSDNode>(Callee)) &&
3396 "Expecting an global address, external symbol, absolute value or register");
3397
Owen Anderson825b72b2009-08-11 20:47:22 +00003398 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003399 }
3400
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003401 // Add a NOP immediately after the branch instruction when using the 64-bit
3402 // SVR4 ABI. At link time, if caller and callee are in a different module and
3403 // thus have a different TOC, the call will be replaced with a call to a stub
3404 // function which saves the current TOC, loads the TOC of the callee and
3405 // branches to the callee. The NOP will be replaced with a load instruction
3406 // which restores the TOC of the caller from the TOC save slot of the current
3407 // stack frame. If caller and callee belong to the same module (and have the
3408 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003409
3410 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003411 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003412 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003413 // This is a call through a function pointer.
3414 // Restore the caller TOC from the save area into R2.
3415 // See PrepareCall() for more information about calls through function
3416 // pointers in the 64-bit SVR4 ABI.
3417 // We are using a target-specific load with r2 hard coded, because the
3418 // result of a target-independent load would never go directly into r2,
3419 // since r2 is a reserved register (which prevents the register allocator
3420 // from allocating it), resulting in an additional register being
3421 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003422 needsTOCRestore = true;
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003423 } else if ((CallOpc == PPCISD::CALL) && !isLocalCall(Callee)) {
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003424 // Otherwise insert NOP for non-local calls.
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003425 CallOpc = PPCISD::CALL_NOP;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003426 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003427 }
3428
Hal Finkel5b00cea2012-03-31 14:45:15 +00003429 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3430 InFlag = Chain.getValue(1);
3431
3432 if (needsTOCRestore) {
3433 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3434 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3435 InFlag = Chain.getValue(1);
3436 }
3437
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003438 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3439 DAG.getIntPtrConstant(BytesCalleePops, true),
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003440 InFlag, dl);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003441 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003442 InFlag = Chain.getValue(1);
3443
Dan Gohman98ca4f22009-08-05 01:29:28 +00003444 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3445 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003446}
3447
Dan Gohman98ca4f22009-08-05 01:29:28 +00003448SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003449PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003450 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003451 SelectionDAG &DAG = CLI.DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +00003452 SDLoc &dl = CLI.DL;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003453 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3454 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3455 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3456 SDValue Chain = CLI.Chain;
3457 SDValue Callee = CLI.Callee;
3458 bool &isTailCall = CLI.IsTailCall;
3459 CallingConv::ID CallConv = CLI.CallConv;
3460 bool isVarArg = CLI.IsVarArg;
3461
Evan Cheng0c439eb2010-01-27 00:07:07 +00003462 if (isTailCall)
3463 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3464 Ins, DAG);
3465
Bill Schmidt726c2372012-10-23 15:51:16 +00003466 if (PPCSubTarget.isSVR4ABI()) {
3467 if (PPCSubTarget.isPPC64())
3468 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3469 isTailCall, Outs, OutVals, Ins,
3470 dl, DAG, InVals);
3471 else
3472 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3473 isTailCall, Outs, OutVals, Ins,
3474 dl, DAG, InVals);
3475 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003476
Bill Schmidt726c2372012-10-23 15:51:16 +00003477 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3478 isTailCall, Outs, OutVals, Ins,
3479 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003480}
3481
3482SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003483PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3484 CallingConv::ID CallConv, bool isVarArg,
3485 bool isTailCall,
3486 const SmallVectorImpl<ISD::OutputArg> &Outs,
3487 const SmallVectorImpl<SDValue> &OutVals,
3488 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003489 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt419f3762012-09-19 15:42:13 +00003490 SmallVectorImpl<SDValue> &InVals) const {
3491 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003492 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003493
Dan Gohman98ca4f22009-08-05 01:29:28 +00003494 assert((CallConv == CallingConv::C ||
3495 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003496
Tilmann Schellerffd02002009-07-03 06:45:56 +00003497 unsigned PtrByteSize = 4;
3498
3499 MachineFunction &MF = DAG.getMachineFunction();
3500
3501 // Mark this function as potentially containing a function that contains a
3502 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3503 // and restoring the callers stack pointer in this functions epilog. This is
3504 // done because by tail calling the called function might overwrite the value
3505 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003506 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3507 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003508 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003509
Tilmann Schellerffd02002009-07-03 06:45:56 +00003510 // Count how many bytes are to be pushed on the stack, including the linkage
3511 // area, parameter list area and the part of the local variable space which
3512 // contains copies of aggregates which are passed by value.
3513
3514 // Assign locations to all of the outgoing arguments.
3515 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003516 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003517 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003518
3519 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003520 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003521
3522 if (isVarArg) {
3523 // Handle fixed and variable vector arguments differently.
3524 // Fixed vector arguments go into registers as long as registers are
3525 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003526 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003527
Tilmann Schellerffd02002009-07-03 06:45:56 +00003528 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003529 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003530 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003531 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003532
Dan Gohman98ca4f22009-08-05 01:29:28 +00003533 if (Outs[i].IsFixed) {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003534 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3535 CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003536 } else {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003537 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3538 ArgFlags, CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003539 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003540
Tilmann Schellerffd02002009-07-03 06:45:56 +00003541 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003542#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003543 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003544 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003545#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003546 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003547 }
3548 }
3549 } else {
3550 // All arguments are treated the same.
Bill Schmidt212af6a2013-02-06 17:33:58 +00003551 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003552 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003553
Tilmann Schellerffd02002009-07-03 06:45:56 +00003554 // Assign locations to all of the outgoing aggregate by value arguments.
3555 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003556 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003557 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003558
3559 // Reserve stack space for the allocations in CCInfo.
3560 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3561
Bill Schmidt212af6a2013-02-06 17:33:58 +00003562 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003563
3564 // Size of the linkage area, parameter list area and the part of the local
3565 // space variable where copies of aggregates which are passed by value are
3566 // stored.
3567 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003568
Tilmann Schellerffd02002009-07-03 06:45:56 +00003569 // Calculate by how many bytes the stack has to be adjusted in case of tail
3570 // call optimization.
3571 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3572
3573 // Adjust the stack pointer for the new arguments...
3574 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003575 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
3576 dl);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003577 SDValue CallSeqStart = Chain;
3578
3579 // Load the return address and frame pointer so it can be moved somewhere else
3580 // later.
3581 SDValue LROp, FPOp;
3582 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3583 dl);
3584
3585 // Set up a copy of the stack pointer for use loading and storing any
3586 // arguments that may not fit in the registers available for argument
3587 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003588 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003589
Tilmann Schellerffd02002009-07-03 06:45:56 +00003590 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3591 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3592 SmallVector<SDValue, 8> MemOpChains;
3593
Roman Divacky0aaa9192011-08-30 17:04:16 +00003594 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003595 // Walk the register/memloc assignments, inserting copies/loads.
3596 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3597 i != e;
3598 ++i) {
3599 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003600 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003601 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003602
Tilmann Schellerffd02002009-07-03 06:45:56 +00003603 if (Flags.isByVal()) {
3604 // Argument is an aggregate which is passed by value, thus we need to
3605 // create a copy of it in the local variable space of the current stack
3606 // frame (which is the stack frame of the caller) and pass the address of
3607 // this copy to the callee.
3608 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3609 CCValAssign &ByValVA = ByValArgLocs[j++];
3610 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003611
Tilmann Schellerffd02002009-07-03 06:45:56 +00003612 // Memory reserved in the local variable space of the callers stack frame.
3613 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003614
Tilmann Schellerffd02002009-07-03 06:45:56 +00003615 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3616 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003617
Tilmann Schellerffd02002009-07-03 06:45:56 +00003618 // Create a copy of the argument in the local area of the current
3619 // stack frame.
3620 SDValue MemcpyCall =
3621 CreateCopyOfByValArgument(Arg, PtrOff,
3622 CallSeqStart.getNode()->getOperand(0),
3623 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003624
Tilmann Schellerffd02002009-07-03 06:45:56 +00003625 // This must go outside the CALLSEQ_START..END.
3626 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003627 CallSeqStart.getNode()->getOperand(1),
3628 SDLoc(MemcpyCall));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003629 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3630 NewCallSeqStart.getNode());
3631 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003632
Tilmann Schellerffd02002009-07-03 06:45:56 +00003633 // Pass the address of the aggregate copy on the stack either in a
3634 // physical register or in the parameter list area of the current stack
3635 // frame to the callee.
3636 Arg = PtrOff;
3637 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003638
Tilmann Schellerffd02002009-07-03 06:45:56 +00003639 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003640 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003641 // Put argument in a physical register.
3642 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3643 } else {
3644 // Put argument in the parameter list area of the current stack frame.
3645 assert(VA.isMemLoc());
3646 unsigned LocMemOffset = VA.getLocMemOffset();
3647
3648 if (!isTailCall) {
3649 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3650 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3651
3652 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003653 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003654 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003655 } else {
3656 // Calculate and remember argument location.
3657 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3658 TailCallArguments);
3659 }
3660 }
3661 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003662
Tilmann Schellerffd02002009-07-03 06:45:56 +00003663 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003664 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003665 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003666
Tilmann Schellerffd02002009-07-03 06:45:56 +00003667 // Build a sequence of copy-to-reg nodes chained together with token chain
3668 // and flag operands which copy the outgoing args into the appropriate regs.
3669 SDValue InFlag;
3670 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3671 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3672 RegsToPass[i].second, InFlag);
3673 InFlag = Chain.getValue(1);
3674 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003675
Hal Finkel82b38212012-08-28 02:10:27 +00003676 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3677 // registers.
3678 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003679 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3680 SDValue Ops[] = { Chain, InFlag };
3681
Hal Finkel82b38212012-08-28 02:10:27 +00003682 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003683 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3684
Hal Finkel82b38212012-08-28 02:10:27 +00003685 InFlag = Chain.getValue(1);
3686 }
3687
Chris Lattnerb9082582010-11-14 23:42:06 +00003688 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003689 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3690 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003691
Dan Gohman98ca4f22009-08-05 01:29:28 +00003692 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3693 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3694 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003695}
3696
Bill Schmidt726c2372012-10-23 15:51:16 +00003697// Copy an argument into memory, being careful to do this outside the
3698// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003699SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003700PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3701 SDValue CallSeqStart,
3702 ISD::ArgFlagsTy Flags,
3703 SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003704 SDLoc dl) const {
Bill Schmidt726c2372012-10-23 15:51:16 +00003705 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3706 CallSeqStart.getNode()->getOperand(0),
3707 Flags, DAG, dl);
3708 // The MEMCPY must go outside the CALLSEQ_START..END.
3709 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003710 CallSeqStart.getNode()->getOperand(1),
3711 SDLoc(MemcpyCall));
Bill Schmidt726c2372012-10-23 15:51:16 +00003712 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3713 NewCallSeqStart.getNode());
3714 return NewCallSeqStart;
3715}
3716
3717SDValue
3718PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003719 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003720 bool isTailCall,
3721 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003722 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003723 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003724 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003725 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003726
Bill Schmidt726c2372012-10-23 15:51:16 +00003727 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003728
Bill Schmidt726c2372012-10-23 15:51:16 +00003729 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3730 unsigned PtrByteSize = 8;
3731
3732 MachineFunction &MF = DAG.getMachineFunction();
3733
3734 // Mark this function as potentially containing a function that contains a
3735 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3736 // and restoring the callers stack pointer in this functions epilog. This is
3737 // done because by tail calling the called function might overwrite the value
3738 // in this function's (MF) stack pointer stack slot 0(SP).
3739 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3740 CallConv == CallingConv::Fast)
3741 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3742
3743 unsigned nAltivecParamsAtEnd = 0;
3744
3745 // Count how many bytes are to be pushed on the stack, including the linkage
3746 // area, and parameter passing area. We start with at least 48 bytes, which
3747 // is reserved space for [SP][CR][LR][3 x unused].
3748 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3749 // of this call.
3750 unsigned NumBytes =
3751 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3752 Outs, OutVals, nAltivecParamsAtEnd);
3753
3754 // Calculate by how many bytes the stack has to be adjusted in case of tail
3755 // call optimization.
3756 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3757
3758 // To protect arguments on the stack from being clobbered in a tail call,
3759 // force all the loads to happen before doing any other lowering.
3760 if (isTailCall)
3761 Chain = DAG.getStackArgumentTokenFactor(Chain);
3762
3763 // Adjust the stack pointer for the new arguments...
3764 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003765 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
3766 dl);
Bill Schmidt726c2372012-10-23 15:51:16 +00003767 SDValue CallSeqStart = Chain;
3768
3769 // Load the return address and frame pointer so it can be move somewhere else
3770 // later.
3771 SDValue LROp, FPOp;
3772 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3773 dl);
3774
3775 // Set up a copy of the stack pointer for use loading and storing any
3776 // arguments that may not fit in the registers available for argument
3777 // passing.
3778 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3779
3780 // Figure out which arguments are going to go in registers, and which in
3781 // memory. Also, if this is a vararg function, floating point operations
3782 // must be stored to our stack, and loaded into integer regs as well, if
3783 // any integer regs are available for argument passing.
3784 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3785 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3786
3787 static const uint16_t GPR[] = {
3788 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3789 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3790 };
3791 static const uint16_t *FPR = GetFPR();
3792
3793 static const uint16_t VR[] = {
3794 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3795 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3796 };
3797 const unsigned NumGPRs = array_lengthof(GPR);
3798 const unsigned NumFPRs = 13;
3799 const unsigned NumVRs = array_lengthof(VR);
3800
3801 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3802 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3803
3804 SmallVector<SDValue, 8> MemOpChains;
3805 for (unsigned i = 0; i != NumOps; ++i) {
3806 SDValue Arg = OutVals[i];
3807 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3808
3809 // PtrOff will be used to store the current argument to the stack if a
3810 // register cannot be found for it.
3811 SDValue PtrOff;
3812
3813 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3814
3815 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3816
3817 // Promote integers to 64-bit values.
3818 if (Arg.getValueType() == MVT::i32) {
3819 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3820 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3821 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3822 }
3823
3824 // FIXME memcpy is used way more than necessary. Correctness first.
3825 // Note: "by value" is code for passing a structure by value, not
3826 // basic types.
3827 if (Flags.isByVal()) {
3828 // Note: Size includes alignment padding, so
3829 // struct x { short a; char b; }
3830 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3831 // These are the proper values we need for right-justifying the
3832 // aggregate in a parameter register.
3833 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003834
3835 // An empty aggregate parameter takes up no storage and no
3836 // registers.
3837 if (Size == 0)
3838 continue;
3839
Bill Schmidt726c2372012-10-23 15:51:16 +00003840 // All aggregates smaller than 8 bytes must be passed right-justified.
3841 if (Size==1 || Size==2 || Size==4) {
3842 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3843 if (GPR_idx != NumGPRs) {
3844 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3845 MachinePointerInfo(), VT,
3846 false, false, 0);
3847 MemOpChains.push_back(Load.getValue(1));
3848 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3849
3850 ArgOffset += PtrByteSize;
3851 continue;
3852 }
3853 }
3854
3855 if (GPR_idx == NumGPRs && Size < 8) {
3856 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3857 PtrOff.getValueType());
3858 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3859 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3860 CallSeqStart,
3861 Flags, DAG, dl);
3862 ArgOffset += PtrByteSize;
3863 continue;
3864 }
3865 // Copy entire object into memory. There are cases where gcc-generated
3866 // code assumes it is there, even if it could be put entirely into
3867 // registers. (This is not what the doc says.)
3868
3869 // FIXME: The above statement is likely due to a misunderstanding of the
3870 // documents. All arguments must be copied into the parameter area BY
3871 // THE CALLEE in the event that the callee takes the address of any
3872 // formal argument. That has not yet been implemented. However, it is
3873 // reasonable to use the stack area as a staging area for the register
3874 // load.
3875
3876 // Skip this for small aggregates, as we will use the same slot for a
3877 // right-justified copy, below.
3878 if (Size >= 8)
3879 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3880 CallSeqStart,
3881 Flags, DAG, dl);
3882
3883 // When a register is available, pass a small aggregate right-justified.
3884 if (Size < 8 && GPR_idx != NumGPRs) {
3885 // The easiest way to get this right-justified in a register
3886 // is to copy the structure into the rightmost portion of a
3887 // local variable slot, then load the whole slot into the
3888 // register.
3889 // FIXME: The memcpy seems to produce pretty awful code for
3890 // small aggregates, particularly for packed ones.
Matt Arsenault225ed702013-05-18 00:21:46 +00003891 // FIXME: It would be preferable to use the slot in the
Bill Schmidt726c2372012-10-23 15:51:16 +00003892 // parameter save area instead of a new local variable.
3893 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3894 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3895 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3896 CallSeqStart,
3897 Flags, DAG, dl);
3898
3899 // Load the slot into the register.
3900 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3901 MachinePointerInfo(),
3902 false, false, false, 0);
3903 MemOpChains.push_back(Load.getValue(1));
3904 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3905
3906 // Done with this argument.
3907 ArgOffset += PtrByteSize;
3908 continue;
3909 }
3910
3911 // For aggregates larger than PtrByteSize, copy the pieces of the
3912 // object that fit into registers from the parameter save area.
3913 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3914 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3915 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3916 if (GPR_idx != NumGPRs) {
3917 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3918 MachinePointerInfo(),
3919 false, false, false, 0);
3920 MemOpChains.push_back(Load.getValue(1));
3921 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3922 ArgOffset += PtrByteSize;
3923 } else {
3924 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3925 break;
3926 }
3927 }
3928 continue;
3929 }
3930
3931 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3932 default: llvm_unreachable("Unexpected ValueType for argument!");
3933 case MVT::i32:
3934 case MVT::i64:
3935 if (GPR_idx != NumGPRs) {
3936 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3937 } else {
3938 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3939 true, isTailCall, false, MemOpChains,
3940 TailCallArguments, dl);
3941 }
3942 ArgOffset += PtrByteSize;
3943 break;
3944 case MVT::f32:
3945 case MVT::f64:
3946 if (FPR_idx != NumFPRs) {
3947 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3948
3949 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003950 // A single float or an aggregate containing only a single float
3951 // must be passed right-justified in the stack doubleword, and
3952 // in the GPR, if one is available.
3953 SDValue StoreOff;
3954 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
3955 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3956 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3957 } else
3958 StoreOff = PtrOff;
3959
3960 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00003961 MachinePointerInfo(), false, false, 0);
3962 MemOpChains.push_back(Store);
3963
3964 // Float varargs are always shadowed in available integer registers
3965 if (GPR_idx != NumGPRs) {
3966 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3967 MachinePointerInfo(), false, false,
3968 false, 0);
3969 MemOpChains.push_back(Load.getValue(1));
3970 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3971 }
3972 } else if (GPR_idx != NumGPRs)
3973 // If we have any FPRs remaining, we may also have GPRs remaining.
3974 ++GPR_idx;
3975 } else {
3976 // Single-precision floating-point values are mapped to the
3977 // second (rightmost) word of the stack doubleword.
3978 if (Arg.getValueType() == MVT::f32) {
3979 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3980 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3981 }
3982
3983 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3984 true, isTailCall, false, MemOpChains,
3985 TailCallArguments, dl);
3986 }
3987 ArgOffset += 8;
3988 break;
3989 case MVT::v4f32:
3990 case MVT::v4i32:
3991 case MVT::v8i16:
3992 case MVT::v16i8:
3993 if (isVarArg) {
3994 // These go aligned on the stack, or in the corresponding R registers
3995 // when within range. The Darwin PPC ABI doc claims they also go in
3996 // V registers; in fact gcc does this only for arguments that are
3997 // prototyped, not for those that match the ... We do it for all
3998 // arguments, seems to work.
3999 while (ArgOffset % 16 !=0) {
4000 ArgOffset += PtrByteSize;
4001 if (GPR_idx != NumGPRs)
4002 GPR_idx++;
4003 }
4004 // We could elide this store in the case where the object fits
4005 // entirely in R registers. Maybe later.
4006 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
4007 DAG.getConstant(ArgOffset, PtrVT));
4008 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4009 MachinePointerInfo(), false, false, 0);
4010 MemOpChains.push_back(Store);
4011 if (VR_idx != NumVRs) {
4012 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4013 MachinePointerInfo(),
4014 false, false, false, 0);
4015 MemOpChains.push_back(Load.getValue(1));
4016 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4017 }
4018 ArgOffset += 16;
4019 for (unsigned i=0; i<16; i+=PtrByteSize) {
4020 if (GPR_idx == NumGPRs)
4021 break;
4022 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4023 DAG.getConstant(i, PtrVT));
4024 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4025 false, false, false, 0);
4026 MemOpChains.push_back(Load.getValue(1));
4027 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4028 }
4029 break;
4030 }
4031
4032 // Non-varargs Altivec params generally go in registers, but have
4033 // stack space allocated at the end.
4034 if (VR_idx != NumVRs) {
4035 // Doesn't have GPR space allocated.
4036 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4037 } else {
4038 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4039 true, isTailCall, true, MemOpChains,
4040 TailCallArguments, dl);
4041 ArgOffset += 16;
4042 }
4043 break;
4044 }
4045 }
4046
4047 if (!MemOpChains.empty())
4048 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4049 &MemOpChains[0], MemOpChains.size());
4050
4051 // Check if this is an indirect call (MTCTR/BCTRL).
4052 // See PrepareCall() for more information about calls through function
4053 // pointers in the 64-bit SVR4 ABI.
4054 if (!isTailCall &&
4055 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4056 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4057 !isBLACompatibleAddress(Callee, DAG)) {
4058 // Load r2 into a virtual register and store it to the TOC save area.
4059 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4060 // TOC save area offset.
4061 SDValue PtrOff = DAG.getIntPtrConstant(40);
4062 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4063 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4064 false, false, 0);
4065 // R12 must contain the address of an indirect callee. This does not
4066 // mean the MTCTR instruction must use R12; it's easier to model this
4067 // as an extra parameter, so do that.
4068 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
4069 }
4070
4071 // Build a sequence of copy-to-reg nodes chained together with token chain
4072 // and flag operands which copy the outgoing args into the appropriate regs.
4073 SDValue InFlag;
4074 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4075 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4076 RegsToPass[i].second, InFlag);
4077 InFlag = Chain.getValue(1);
4078 }
4079
4080 if (isTailCall)
4081 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4082 FPOp, true, TailCallArguments);
4083
4084 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4085 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4086 Ins, InVals);
4087}
4088
4089SDValue
4090PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4091 CallingConv::ID CallConv, bool isVarArg,
4092 bool isTailCall,
4093 const SmallVectorImpl<ISD::OutputArg> &Outs,
4094 const SmallVectorImpl<SDValue> &OutVals,
4095 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00004096 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt726c2372012-10-23 15:51:16 +00004097 SmallVectorImpl<SDValue> &InVals) const {
4098
4099 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00004100
Owen Andersone50ed302009-08-10 22:56:29 +00004101 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00004102 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004103 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004104
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004105 MachineFunction &MF = DAG.getMachineFunction();
4106
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004107 // Mark this function as potentially containing a function that contains a
4108 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4109 // and restoring the callers stack pointer in this functions epilog. This is
4110 // done because by tail calling the called function might overwrite the value
4111 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00004112 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4113 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004114 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4115
4116 unsigned nAltivecParamsAtEnd = 0;
4117
Chris Lattnerabde4602006-05-16 22:56:08 +00004118 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00004119 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004120 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004121 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00004122 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00004123 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004124 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00004125
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004126 // Calculate by how many bytes the stack has to be adjusted in case of tail
4127 // call optimization.
4128 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00004129
Dan Gohman98ca4f22009-08-05 01:29:28 +00004130 // To protect arguments on the stack from being clobbered in a tail call,
4131 // force all the loads to happen before doing any other lowering.
4132 if (isTailCall)
4133 Chain = DAG.getStackArgumentTokenFactor(Chain);
4134
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004135 // Adjust the stack pointer for the new arguments...
4136 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trick6e0b2a02013-05-29 22:03:55 +00004137 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4138 dl);
Dan Gohman475871a2008-07-27 21:46:04 +00004139 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00004140
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004141 // Load the return address and frame pointer so it can be move somewhere else
4142 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00004143 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00004144 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4145 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004146
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004147 // Set up a copy of the stack pointer for use loading and storing any
4148 // arguments that may not fit in the registers available for argument
4149 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00004150 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004151 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00004152 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004153 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004154 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004155
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004156 // Figure out which arguments are going to go in registers, and which in
4157 // memory. Also, if this is a vararg function, floating point operations
4158 // must be stored to our stack, and loaded into integer regs as well, if
4159 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004160 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004161 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004162
Craig Topperb78ca422012-03-11 07:16:55 +00004163 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004164 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4165 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4166 };
Craig Topperb78ca422012-03-11 07:16:55 +00004167 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004168 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4169 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4170 };
Craig Topperb78ca422012-03-11 07:16:55 +00004171 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004172
Craig Topperb78ca422012-03-11 07:16:55 +00004173 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004174 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4175 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4176 };
Owen Anderson718cb662007-09-07 04:06:50 +00004177 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004178 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004179 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004180
Craig Topperb78ca422012-03-11 07:16:55 +00004181 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004182
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004183 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004184 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4185
Dan Gohman475871a2008-07-27 21:46:04 +00004186 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004187 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004188 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004189 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004190
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004191 // PtrOff will be used to store the current argument to the stack if a
4192 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004193 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004194
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004195 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004196
Dale Johannesen39355f92009-02-04 02:34:38 +00004197 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004198
4199 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004200 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004201 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4202 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004203 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004204 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004205
Dale Johannesen8419dd62008-03-07 20:27:40 +00004206 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004207 // Note: "by value" is code for passing a structure by value, not
4208 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004209 if (Flags.isByVal()) {
4210 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004211 // Very small objects are passed right-justified. Everything else is
4212 // passed left-justified.
4213 if (Size==1 || Size==2) {
4214 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004215 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004216 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004217 MachinePointerInfo(), VT,
4218 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004219 MemOpChains.push_back(Load.getValue(1));
4220 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004221
4222 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004223 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004224 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4225 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004226 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004227 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4228 CallSeqStart,
4229 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004230 ArgOffset += PtrByteSize;
4231 }
4232 continue;
4233 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004234 // Copy entire object into memory. There are cases where gcc-generated
4235 // code assumes it is there, even if it could be put entirely into
4236 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004237 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4238 CallSeqStart,
4239 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004240
4241 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4242 // copy the pieces of the object that fit into registers from the
4243 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004244 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004245 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004246 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004247 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004248 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4249 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004250 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004251 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004252 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004253 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004254 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004255 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004256 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004257 }
4258 }
4259 continue;
4260 }
4261
Owen Anderson825b72b2009-08-11 20:47:22 +00004262 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004263 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004264 case MVT::i32:
4265 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004266 if (GPR_idx != NumGPRs) {
4267 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004268 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004269 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4270 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004271 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004272 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004273 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004274 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004275 case MVT::f32:
4276 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004277 if (FPR_idx != NumFPRs) {
4278 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4279
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004280 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004281 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4282 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004283 MemOpChains.push_back(Store);
4284
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004285 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004286 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004287 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004288 MachinePointerInfo(), false, false,
4289 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004290 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004291 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004292 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004293 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004294 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004295 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004296 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4297 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004298 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004299 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004300 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004301 }
4302 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004303 // If we have any FPRs remaining, we may also have GPRs remaining.
4304 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4305 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004306 if (GPR_idx != NumGPRs)
4307 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004308 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004309 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4310 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004311 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004312 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004313 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4314 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004315 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004316 if (isPPC64)
4317 ArgOffset += 8;
4318 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004319 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004320 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004321 case MVT::v4f32:
4322 case MVT::v4i32:
4323 case MVT::v8i16:
4324 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004325 if (isVarArg) {
4326 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004327 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004328 // V registers; in fact gcc does this only for arguments that are
4329 // prototyped, not for those that match the ... We do it for all
4330 // arguments, seems to work.
4331 while (ArgOffset % 16 !=0) {
4332 ArgOffset += PtrByteSize;
4333 if (GPR_idx != NumGPRs)
4334 GPR_idx++;
4335 }
4336 // We could elide this store in the case where the object fits
4337 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004338 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004339 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004340 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4341 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004342 MemOpChains.push_back(Store);
4343 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004344 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004345 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004346 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004347 MemOpChains.push_back(Load.getValue(1));
4348 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4349 }
4350 ArgOffset += 16;
4351 for (unsigned i=0; i<16; i+=PtrByteSize) {
4352 if (GPR_idx == NumGPRs)
4353 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004354 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004355 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004356 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004357 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004358 MemOpChains.push_back(Load.getValue(1));
4359 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4360 }
4361 break;
4362 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004363
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004364 // Non-varargs Altivec params generally go in registers, but have
4365 // stack space allocated at the end.
4366 if (VR_idx != NumVRs) {
4367 // Doesn't have GPR space allocated.
4368 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4369 } else if (nAltivecParamsAtEnd==0) {
4370 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004371 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4372 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004373 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004374 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004375 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004376 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004377 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004378 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004379 // If all Altivec parameters fit in registers, as they usually do,
4380 // they get stack space following the non-Altivec parameters. We
4381 // don't track this here because nobody below needs it.
4382 // If there are more Altivec parameters than fit in registers emit
4383 // the stores here.
4384 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4385 unsigned j = 0;
4386 // Offset is aligned; skip 1st 12 params which go in V registers.
4387 ArgOffset = ((ArgOffset+15)/16)*16;
4388 ArgOffset += 12*16;
4389 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004390 SDValue Arg = OutVals[i];
4391 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004392 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4393 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004394 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004395 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004396 // We are emitting Altivec params in order.
4397 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4398 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004399 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004400 ArgOffset += 16;
4401 }
4402 }
4403 }
4404 }
4405
Chris Lattner9a2a4972006-05-17 06:01:33 +00004406 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004407 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004408 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004409
Dale Johannesenf7b73042010-03-09 20:15:42 +00004410 // On Darwin, R12 must contain the address of an indirect callee. This does
4411 // not mean the MTCTR instruction must use R12; it's easier to model this as
4412 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004413 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004414 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4415 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4416 !isBLACompatibleAddress(Callee, DAG))
4417 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4418 PPC::R12), Callee));
4419
Chris Lattner9a2a4972006-05-17 06:01:33 +00004420 // Build a sequence of copy-to-reg nodes chained together with token chain
4421 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004422 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004423 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004424 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004425 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004426 InFlag = Chain.getValue(1);
4427 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004428
Chris Lattnerb9082582010-11-14 23:42:06 +00004429 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004430 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4431 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004432
Dan Gohman98ca4f22009-08-05 01:29:28 +00004433 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4434 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4435 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004436}
4437
Hal Finkeld712f932011-10-14 19:51:36 +00004438bool
4439PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4440 MachineFunction &MF, bool isVarArg,
4441 const SmallVectorImpl<ISD::OutputArg> &Outs,
4442 LLVMContext &Context) const {
4443 SmallVector<CCValAssign, 16> RVLocs;
4444 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4445 RVLocs, Context);
4446 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4447}
4448
Dan Gohman98ca4f22009-08-05 01:29:28 +00004449SDValue
4450PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004451 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004452 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004453 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickac6d9be2013-05-25 02:42:55 +00004454 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004455
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004456 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004457 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004458 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004459 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004460
Dan Gohman475871a2008-07-27 21:46:04 +00004461 SDValue Flag;
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004462 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelfdc40a02009-02-17 22:15:04 +00004463
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004464 // Copy the result values into the output registers.
4465 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4466 CCValAssign &VA = RVLocs[i];
4467 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00004468
4469 SDValue Arg = OutVals[i];
4470
4471 switch (VA.getLocInfo()) {
4472 default: llvm_unreachable("Unknown loc info!");
4473 case CCValAssign::Full: break;
4474 case CCValAssign::AExt:
4475 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4476 break;
4477 case CCValAssign::ZExt:
4478 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4479 break;
4480 case CCValAssign::SExt:
4481 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4482 break;
4483 }
4484
4485 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004486 Flag = Chain.getValue(1);
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004487 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004488 }
4489
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004490 RetOps[0] = Chain; // Update chain.
4491
4492 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00004493 if (Flag.getNode())
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004494 RetOps.push_back(Flag);
4495
4496 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other,
4497 &RetOps[0], RetOps.size());
Chris Lattner1a635d62006-04-14 06:01:58 +00004498}
4499
Dan Gohman475871a2008-07-27 21:46:04 +00004500SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004501 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004502 // When we pop the dynamic allocation we need to restore the SP link.
Andrew Trickac6d9be2013-05-25 02:42:55 +00004503 SDLoc dl(Op);
Scott Michelfdc40a02009-02-17 22:15:04 +00004504
Jim Laskeyefc7e522006-12-04 22:04:42 +00004505 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004506 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004507
4508 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004509 bool isPPC64 = Subtarget.isPPC64();
4510 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004511 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004512
4513 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004514 SDValue Chain = Op.getOperand(0);
4515 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004516
Jim Laskeyefc7e522006-12-04 22:04:42 +00004517 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004518 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4519 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004520 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004521
Jim Laskeyefc7e522006-12-04 22:04:42 +00004522 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004523 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004524
Jim Laskeyefc7e522006-12-04 22:04:42 +00004525 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004526 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004527 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004528}
4529
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004530
4531
Dan Gohman475871a2008-07-27 21:46:04 +00004532SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004533PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004534 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004535 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004536 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004537 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004538
4539 // Get current frame pointer save index. The users of this index will be
4540 // primarily DYNALLOC instructions.
4541 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4542 int RASI = FI->getReturnAddrSaveIndex();
4543
4544 // If the frame pointer save index hasn't been defined yet.
4545 if (!RASI) {
4546 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004547 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004548 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004549 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004550 // Save the result.
4551 FI->setReturnAddrSaveIndex(RASI);
4552 }
4553 return DAG.getFrameIndex(RASI, PtrVT);
4554}
4555
Dan Gohman475871a2008-07-27 21:46:04 +00004556SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004557PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4558 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004559 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004560 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004561 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004562
4563 // Get current frame pointer save index. The users of this index will be
4564 // primarily DYNALLOC instructions.
4565 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4566 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004567
Jim Laskey2f616bf2006-11-16 22:43:37 +00004568 // If the frame pointer save index hasn't been defined yet.
4569 if (!FPSI) {
4570 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004571 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004572 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004573
Jim Laskey2f616bf2006-11-16 22:43:37 +00004574 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004575 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004576 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004577 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004578 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004579 return DAG.getFrameIndex(FPSI, PtrVT);
4580}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004581
Dan Gohman475871a2008-07-27 21:46:04 +00004582SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004583 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004584 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004585 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004586 SDValue Chain = Op.getOperand(0);
4587 SDValue Size = Op.getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00004588 SDLoc dl(Op);
Scott Michelfdc40a02009-02-17 22:15:04 +00004589
Jim Laskey2f616bf2006-11-16 22:43:37 +00004590 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004591 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004592 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004593 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004594 DAG.getConstant(0, PtrVT), Size);
4595 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004596 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004597 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004598 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004599 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004600 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004601}
4602
Hal Finkel7ee74a62013-03-21 21:37:52 +00004603SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
4604 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004605 SDLoc DL(Op);
Hal Finkel7ee74a62013-03-21 21:37:52 +00004606 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
4607 DAG.getVTList(MVT::i32, MVT::Other),
4608 Op.getOperand(0), Op.getOperand(1));
4609}
4610
4611SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
4612 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004613 SDLoc DL(Op);
Hal Finkel7ee74a62013-03-21 21:37:52 +00004614 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
4615 Op.getOperand(0), Op.getOperand(1));
4616}
4617
Chris Lattner1a635d62006-04-14 06:01:58 +00004618/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4619/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004620SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004621 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004622 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4623 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004624 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004625
Hal Finkel59889f72013-04-07 22:11:09 +00004626 // We might be able to do better than this under some circumstances, but in
4627 // general, fsel-based lowering of select is a finite-math-only optimization.
4628 // For more information, see section F.3 of the 2.06 ISA specification.
4629 if (!DAG.getTarget().Options.NoInfsFPMath ||
4630 !DAG.getTarget().Options.NoNaNsFPMath)
4631 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004632
Hal Finkel59889f72013-04-07 22:11:09 +00004633 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004634
Owen Andersone50ed302009-08-10 22:56:29 +00004635 EVT ResVT = Op.getValueType();
4636 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004637 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4638 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Andrew Trickac6d9be2013-05-25 02:42:55 +00004639 SDLoc dl(Op);
Scott Michelfdc40a02009-02-17 22:15:04 +00004640
Chris Lattner1a635d62006-04-14 06:01:58 +00004641 // If the RHS of the comparison is a 0.0, we don't need to do the
4642 // subtraction at all.
Hal Finkel59889f72013-04-07 22:11:09 +00004643 SDValue Sel1;
Chris Lattner1a635d62006-04-14 06:01:58 +00004644 if (isFloatingPointZero(RHS))
4645 switch (CC) {
4646 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel59889f72013-04-07 22:11:09 +00004647 case ISD::SETNE:
4648 std::swap(TV, FV);
4649 case ISD::SETEQ:
4650 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4651 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
4652 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
4653 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
4654 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
4655 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
4656 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004657 case ISD::SETULT:
4658 case ISD::SETLT:
4659 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004660 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004661 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004662 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4663 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004664 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004665 case ISD::SETUGT:
4666 case ISD::SETGT:
4667 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004668 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004669 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004670 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4671 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004672 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004673 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004674 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004675
Dan Gohman475871a2008-07-27 21:46:04 +00004676 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004677 switch (CC) {
4678 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel59889f72013-04-07 22:11:09 +00004679 case ISD::SETNE:
4680 std::swap(TV, FV);
4681 case ISD::SETEQ:
4682 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
4683 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4684 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
4685 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
4686 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
4687 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
4688 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
4689 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004690 case ISD::SETULT:
4691 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004692 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004693 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4694 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004695 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004696 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004697 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004698 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004699 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4700 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004701 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004702 case ISD::SETUGT:
4703 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004704 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004705 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4706 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004707 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004708 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004709 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004710 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004711 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4712 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004713 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004714 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004715 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004716}
4717
Chris Lattner1f873002007-11-28 18:44:47 +00004718// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004719SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00004720 SDLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004721 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004722 SDValue Src = Op.getOperand(0);
Bill Schmidt12ae7fd2013-07-08 14:22:45 +00004723
4724 // If we have a long double here, it must be that we have an undef of
4725 // that type. In this case return an undef of the target type.
4726 if (Src.getValueType() == MVT::ppcf128) {
4727 assert(Src.getOpcode() == ISD::UNDEF && "Unhandled ppcf128!");
4728 return DAG.getNode(ISD::UNDEF, dl,
4729 Op.getValueType().getSimpleVT().SimpleTy);
4730 }
4731
Owen Anderson825b72b2009-08-11 20:47:22 +00004732 if (Src.getValueType() == MVT::f32)
4733 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004734
Dan Gohman475871a2008-07-27 21:46:04 +00004735 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004736 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004737 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004738 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004739 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Hal Finkel46479192013-04-01 17:52:07 +00004740 (PPCSubTarget.hasFPCVT() ? PPCISD::FCTIWUZ :
4741 PPCISD::FCTIDZ),
Owen Anderson825b72b2009-08-11 20:47:22 +00004742 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004743 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004744 case MVT::i64:
Hal Finkela1646ce2013-04-01 18:42:58 +00004745 assert((Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT()) &&
4746 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkel46479192013-04-01 17:52:07 +00004747 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
4748 PPCISD::FCTIDUZ,
4749 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004750 break;
4751 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004752
Chris Lattner1a635d62006-04-14 06:01:58 +00004753 // Convert the FP value to an int value through memory.
Hal Finkel46479192013-04-01 17:52:07 +00004754 bool i32Stack = Op.getValueType() == MVT::i32 && PPCSubTarget.hasSTFIWX() &&
4755 (Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT());
4756 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
4757 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
4758 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004759
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004760 // Emit a store to the stack slot.
Hal Finkel46479192013-04-01 17:52:07 +00004761 SDValue Chain;
4762 if (i32Stack) {
4763 MachineFunction &MF = DAG.getMachineFunction();
4764 MachineMemOperand *MMO =
4765 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
4766 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
4767 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
4768 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
4769 MVT::i32, MMO);
4770 } else
4771 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4772 MPI, false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004773
4774 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4775 // add in a bias.
Hal Finkel46479192013-04-01 17:52:07 +00004776 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004777 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004778 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkel46479192013-04-01 17:52:07 +00004779 MPI = MachinePointerInfo();
4780 }
4781
4782 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MPI,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004783 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004784}
4785
Hal Finkel46479192013-04-01 17:52:07 +00004786SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004787 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004788 SDLoc dl(Op);
Dan Gohman034f60e2008-03-11 01:59:03 +00004789 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004790 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004791 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004792
Hal Finkel46479192013-04-01 17:52:07 +00004793 assert((Op.getOpcode() == ISD::SINT_TO_FP || PPCSubTarget.hasFPCVT()) &&
4794 "UINT_TO_FP is supported only with FPCVT");
4795
4796 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel2a401952013-04-02 03:29:51 +00004797 // Otherwise, convert to double-precision and then round.
Hal Finkel46479192013-04-01 17:52:07 +00004798 unsigned FCFOp = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
4799 (Op.getOpcode() == ISD::UINT_TO_FP ?
4800 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
4801 (Op.getOpcode() == ISD::UINT_TO_FP ?
4802 PPCISD::FCFIDU : PPCISD::FCFID);
4803 MVT FCFTy = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
4804 MVT::f32 : MVT::f64;
4805
Owen Anderson825b72b2009-08-11 20:47:22 +00004806 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004807 SDValue SINT = Op.getOperand(0);
4808 // When converting to single-precision, we actually need to convert
4809 // to double-precision first and then round to single-precision.
4810 // To avoid double-rounding effects during that operation, we have
4811 // to prepare the input operand. Bits that might be truncated when
4812 // converting to double-precision are replaced by a bit that won't
4813 // be lost at this stage, but is below the single-precision rounding
4814 // position.
4815 //
4816 // However, if -enable-unsafe-fp-math is in effect, accept double
4817 // rounding to avoid the extra overhead.
4818 if (Op.getValueType() == MVT::f32 &&
Hal Finkel46479192013-04-01 17:52:07 +00004819 !PPCSubTarget.hasFPCVT() &&
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004820 !DAG.getTarget().Options.UnsafeFPMath) {
4821
4822 // Twiddle input to make sure the low 11 bits are zero. (If this
4823 // is the case, we are guaranteed the value will fit into the 53 bit
4824 // mantissa of an IEEE double-precision value without rounding.)
4825 // If any of those low 11 bits were not zero originally, make sure
4826 // bit 12 (value 2048) is set instead, so that the final rounding
4827 // to single-precision gets the correct result.
4828 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4829 SINT, DAG.getConstant(2047, MVT::i64));
4830 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4831 Round, DAG.getConstant(2047, MVT::i64));
4832 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4833 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4834 Round, DAG.getConstant(-2048, MVT::i64));
4835
4836 // However, we cannot use that value unconditionally: if the magnitude
4837 // of the input value is small, the bit-twiddling we did above might
4838 // end up visibly changing the output. Fortunately, in that case, we
4839 // don't need to twiddle bits since the original input will convert
4840 // exactly to double-precision floating-point already. Therefore,
4841 // construct a conditional to use the original value if the top 11
4842 // bits are all sign-bit copies, and use the rounded value computed
4843 // above otherwise.
4844 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4845 SINT, DAG.getConstant(53, MVT::i32));
4846 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4847 Cond, DAG.getConstant(1, MVT::i64));
4848 Cond = DAG.getSetCC(dl, MVT::i32,
4849 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4850
4851 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4852 }
Hal Finkel46479192013-04-01 17:52:07 +00004853
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004854 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Hal Finkel46479192013-04-01 17:52:07 +00004855 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
4856
4857 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Scott Michelfdc40a02009-02-17 22:15:04 +00004858 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004859 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004860 return FP;
4861 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004862
Owen Anderson825b72b2009-08-11 20:47:22 +00004863 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkel46479192013-04-01 17:52:07 +00004864 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004865 // Since we only generate this in 64-bit mode, we can take advantage of
4866 // 64-bit registers. In particular, sign extend the input value into the
4867 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4868 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004869 MachineFunction &MF = DAG.getMachineFunction();
4870 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004871 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00004872
Hal Finkel8049ab12013-03-31 10:12:51 +00004873 SDValue Ld;
Hal Finkel46479192013-04-01 17:52:07 +00004874 if (PPCSubTarget.hasLFIWAX() || PPCSubTarget.hasFPCVT()) {
Hal Finkel8049ab12013-03-31 10:12:51 +00004875 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
4876 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004877
Hal Finkel8049ab12013-03-31 10:12:51 +00004878 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
4879 MachinePointerInfo::getFixedStack(FrameIdx),
4880 false, false, 0);
Hal Finkel9ad0f492013-03-31 01:58:02 +00004881
Hal Finkel8049ab12013-03-31 10:12:51 +00004882 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
4883 "Expected an i32 store");
4884 MachineMemOperand *MMO =
4885 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
4886 MachineMemOperand::MOLoad, 4, 4);
4887 SDValue Ops[] = { Store, FIdx };
Hal Finkel46479192013-04-01 17:52:07 +00004888 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
4889 PPCISD::LFIWZX : PPCISD::LFIWAX,
4890 dl, DAG.getVTList(MVT::f64, MVT::Other),
4891 Ops, 2, MVT::i32, MMO);
Hal Finkel8049ab12013-03-31 10:12:51 +00004892 } else {
Hal Finkel46479192013-04-01 17:52:07 +00004893 assert(PPCSubTarget.isPPC64() &&
4894 "i32->FP without LFIWAX supported only on PPC64");
4895
Hal Finkel8049ab12013-03-31 10:12:51 +00004896 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
4897 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
4898
4899 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
4900 Op.getOperand(0));
4901
4902 // STD the extended value into the stack slot.
4903 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
4904 MachinePointerInfo::getFixedStack(FrameIdx),
4905 false, false, 0);
4906
4907 // Load the value as a double.
4908 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
4909 MachinePointerInfo::getFixedStack(FrameIdx),
4910 false, false, false, 0);
4911 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004912
Chris Lattner1a635d62006-04-14 06:01:58 +00004913 // FCFID it and return it.
Hal Finkel46479192013-04-01 17:52:07 +00004914 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
4915 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Owen Anderson825b72b2009-08-11 20:47:22 +00004916 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004917 return FP;
4918}
4919
Dan Gohmand858e902010-04-17 15:26:15 +00004920SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4921 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004922 SDLoc dl(Op);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004923 /*
4924 The rounding mode is in bits 30:31 of FPSR, and has the following
4925 settings:
4926 00 Round to nearest
4927 01 Round to 0
4928 10 Round to +inf
4929 11 Round to -inf
4930
4931 FLT_ROUNDS, on the other hand, expects the following:
4932 -1 Undefined
4933 0 Round to 0
4934 1 Round to nearest
4935 2 Round to +inf
4936 3 Round to -inf
4937
4938 To perform the conversion, we do:
4939 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4940 */
4941
4942 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004943 EVT VT = Op.getValueType();
4944 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004945 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004946
4947 // Save FP Control Word to register
Benjamin Kramer3853f742013-03-07 20:33:29 +00004948 EVT NodeTys[] = {
4949 MVT::f64, // return register
4950 MVT::Glue // unused in this context
4951 };
Dale Johannesen33c960f2009-02-04 20:06:27 +00004952 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004953
4954 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004955 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004956 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004957 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004958 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004959
4960 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004961 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004962 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004963 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004964 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004965
4966 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004967 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004968 DAG.getNode(ISD::AND, dl, MVT::i32,
4969 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004970 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004971 DAG.getNode(ISD::SRL, dl, MVT::i32,
4972 DAG.getNode(ISD::AND, dl, MVT::i32,
4973 DAG.getNode(ISD::XOR, dl, MVT::i32,
4974 CWD, DAG.getConstant(3, MVT::i32)),
4975 DAG.getConstant(3, MVT::i32)),
4976 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004977
Dan Gohman475871a2008-07-27 21:46:04 +00004978 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004979 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004980
Duncan Sands83ec4b62008-06-06 12:08:01 +00004981 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004982 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004983}
4984
Dan Gohmand858e902010-04-17 15:26:15 +00004985SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004986 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004987 unsigned BitWidth = VT.getSizeInBits();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004988 SDLoc dl(Op);
Dan Gohman9ed06db2008-03-07 20:36:53 +00004989 assert(Op.getNumOperands() == 3 &&
4990 VT == Op.getOperand(1).getValueType() &&
4991 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004992
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004993 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004994 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004995 SDValue Lo = Op.getOperand(0);
4996 SDValue Hi = Op.getOperand(1);
4997 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004998 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004999
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005000 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005001 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005002 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
5003 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
5004 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
5005 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005006 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005007 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
5008 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5009 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00005010 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005011 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005012}
5013
Dan Gohmand858e902010-04-17 15:26:15 +00005014SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005015 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00005016 SDLoc dl(Op);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005017 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00005018 assert(Op.getNumOperands() == 3 &&
5019 VT == Op.getOperand(1).getValueType() &&
5020 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005021
Dan Gohman9ed06db2008-03-07 20:36:53 +00005022 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00005023 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00005024 SDValue Lo = Op.getOperand(0);
5025 SDValue Hi = Op.getOperand(1);
5026 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005027 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005028
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005029 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005030 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005031 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5032 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5033 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5034 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005035 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005036 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
5037 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5038 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00005039 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005040 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005041}
5042
Dan Gohmand858e902010-04-17 15:26:15 +00005043SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005044 SDLoc dl(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005045 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005046 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00005047 assert(Op.getNumOperands() == 3 &&
5048 VT == Op.getOperand(1).getValueType() &&
5049 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005050
Dan Gohman9ed06db2008-03-07 20:36:53 +00005051 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00005052 SDValue Lo = Op.getOperand(0);
5053 SDValue Hi = Op.getOperand(1);
5054 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005055 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005056
Dale Johannesenf5d97892009-02-04 01:48:28 +00005057 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005058 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00005059 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5060 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5061 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5062 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005063 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00005064 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
5065 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
5066 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005067 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00005068 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005069 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005070}
5071
5072//===----------------------------------------------------------------------===//
5073// Vector related lowering.
5074//
5075
Chris Lattner4a998b92006-04-17 06:00:21 +00005076/// BuildSplatI - Build a canonical splati of Val with an element size of
5077/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00005078static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005079 SelectionDAG &DAG, SDLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00005080 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00005081
Owen Andersone50ed302009-08-10 22:56:29 +00005082 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00005083 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00005084 };
Chris Lattner70fa4932006-12-01 01:45:39 +00005085
Owen Anderson825b72b2009-08-11 20:47:22 +00005086 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005087
Chris Lattner70fa4932006-12-01 01:45:39 +00005088 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5089 if (Val == -1)
5090 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005091
Owen Andersone50ed302009-08-10 22:56:29 +00005092 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005093
Chris Lattner4a998b92006-04-17 06:00:21 +00005094 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00005095 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00005096 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005097 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00005098 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
5099 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005100 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005101}
5102
Hal Finkel80d10de2013-05-24 23:00:14 +00005103/// BuildIntrinsicOp - Return a unary operator intrinsic node with the
5104/// specified intrinsic ID.
5105static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005106 SelectionDAG &DAG, SDLoc dl,
Hal Finkel80d10de2013-05-24 23:00:14 +00005107 EVT DestVT = MVT::Other) {
5108 if (DestVT == MVT::Other) DestVT = Op.getValueType();
5109 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
5110 DAG.getConstant(IID, MVT::i32), Op);
5111}
5112
Chris Lattnere7c768e2006-04-18 03:24:30 +00005113/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00005114/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005115static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005116 SelectionDAG &DAG, SDLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005117 EVT DestVT = MVT::Other) {
5118 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005119 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005120 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00005121}
5122
Chris Lattnere7c768e2006-04-18 03:24:30 +00005123/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5124/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005125static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00005126 SDValue Op2, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005127 SDLoc dl, EVT DestVT = MVT::Other) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005128 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005129 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005130 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005131}
5132
5133
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005134/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5135/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00005136static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005137 EVT VT, SelectionDAG &DAG, SDLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005138 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005139 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5140 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00005141
Nate Begeman9008ca62009-04-27 18:41:29 +00005142 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005143 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005144 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00005145 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005146 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005147}
5148
Chris Lattnerf1b47082006-04-14 05:19:18 +00005149// If this is a case we can't handle, return null and let the default
5150// expansion code take care of it. If we CAN select this case, and if it
5151// selects to a single instruction, return Op. Otherwise, if we can codegen
5152// this case more efficiently than a constant pool load, lower it to the
5153// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00005154SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5155 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005156 SDLoc dl(Op);
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005157 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5158 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00005159
Bob Wilson24e338e2009-03-02 23:24:16 +00005160 // Check if this is a splat of a constant value.
5161 APInt APSplatBits, APSplatUndef;
5162 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005163 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00005164 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00005165 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00005166 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00005167
Bob Wilsonf2950b02009-03-03 19:26:27 +00005168 unsigned SplatBits = APSplatBits.getZExtValue();
5169 unsigned SplatUndef = APSplatUndef.getZExtValue();
5170 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005171
Bob Wilsonf2950b02009-03-03 19:26:27 +00005172 // First, handle single instruction cases.
5173
5174 // All zeros?
5175 if (SplatBits == 0) {
5176 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00005177 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5178 SDValue Z = DAG.getConstant(0, MVT::i32);
5179 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005180 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005181 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005182 return Op;
5183 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00005184
Bob Wilsonf2950b02009-03-03 19:26:27 +00005185 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5186 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5187 (32-SplatBitSize));
5188 if (SextVal >= -16 && SextVal <= 15)
5189 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005190
5191
Bob Wilsonf2950b02009-03-03 19:26:27 +00005192 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00005193
Bob Wilsonf2950b02009-03-03 19:26:27 +00005194 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtabc40282013-02-20 20:41:42 +00005195 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5196 // If this value is in the range [17,31] and is odd, use:
5197 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5198 // If this value is in the range [-31,-17] and is odd, use:
5199 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5200 // Note the last two are three-instruction sequences.
5201 if (SextVal >= -32 && SextVal <= 31) {
5202 // To avoid having these optimizations undone by constant folding,
5203 // we convert to a pseudo that will be expanded later into one of
5204 // the above forms.
5205 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidtb34c79e2013-02-20 15:50:31 +00005206 EVT VT = Op.getValueType();
5207 int Size = VT == MVT::v16i8 ? 1 : (VT == MVT::v8i16 ? 2 : 4);
5208 SDValue EltSize = DAG.getConstant(Size, MVT::i32);
5209 return DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005210 }
5211
5212 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5213 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5214 // for fneg/fabs.
5215 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5216 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00005217 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005218
5219 // Make the VSLW intrinsic, computing 0x8000_0000.
5220 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5221 OnesV, DAG, dl);
5222
5223 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00005224 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005225 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005226 }
5227
5228 // Check to see if this is a wide variety of vsplti*, binop self cases.
5229 static const signed char SplatCsts[] = {
5230 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5231 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5232 };
5233
5234 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5235 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5236 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5237 int i = SplatCsts[idx];
5238
5239 // Figure out what shift amount will be used by altivec if shifted by i in
5240 // this splat size.
5241 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5242
5243 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00005244 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005245 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005246 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5247 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5248 Intrinsic::ppc_altivec_vslw
5249 };
5250 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005251 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005252 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005253
Bob Wilsonf2950b02009-03-03 19:26:27 +00005254 // vsplti + srl self.
5255 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005256 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005257 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5258 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5259 Intrinsic::ppc_altivec_vsrw
5260 };
5261 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005262 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005263 }
5264
Bob Wilsonf2950b02009-03-03 19:26:27 +00005265 // vsplti + sra self.
5266 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005267 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005268 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5269 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5270 Intrinsic::ppc_altivec_vsraw
5271 };
5272 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005273 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005274 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005275
Bob Wilsonf2950b02009-03-03 19:26:27 +00005276 // vsplti + rol self.
5277 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5278 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005279 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005280 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5281 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5282 Intrinsic::ppc_altivec_vrlw
5283 };
5284 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005285 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005286 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005287
Bob Wilsonf2950b02009-03-03 19:26:27 +00005288 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00005289 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005290 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005291 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00005292 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005293 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00005294 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005295 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005296 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005297 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005298 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00005299 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005300 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005301 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5302 }
5303 }
5304
Dan Gohman475871a2008-07-27 21:46:04 +00005305 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005306}
5307
Chris Lattner59138102006-04-17 05:28:54 +00005308/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5309/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005310static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005311 SDValue RHS, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005312 SDLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005313 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005314 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005315 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005316
Chris Lattner59138102006-04-17 05:28:54 +00005317 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005318 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005319 OP_VMRGHW,
5320 OP_VMRGLW,
5321 OP_VSPLTISW0,
5322 OP_VSPLTISW1,
5323 OP_VSPLTISW2,
5324 OP_VSPLTISW3,
5325 OP_VSLDOI4,
5326 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005327 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005328 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005329
Chris Lattner59138102006-04-17 05:28:54 +00005330 if (OpNum == OP_COPY) {
5331 if (LHSID == (1*9+2)*9+3) return LHS;
5332 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5333 return RHS;
5334 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005335
Dan Gohman475871a2008-07-27 21:46:04 +00005336 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005337 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5338 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005339
Nate Begeman9008ca62009-04-27 18:41:29 +00005340 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005341 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005342 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005343 case OP_VMRGHW:
5344 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5345 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5346 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5347 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5348 break;
5349 case OP_VMRGLW:
5350 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5351 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5352 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5353 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5354 break;
5355 case OP_VSPLTISW0:
5356 for (unsigned i = 0; i != 16; ++i)
5357 ShufIdxs[i] = (i&3)+0;
5358 break;
5359 case OP_VSPLTISW1:
5360 for (unsigned i = 0; i != 16; ++i)
5361 ShufIdxs[i] = (i&3)+4;
5362 break;
5363 case OP_VSPLTISW2:
5364 for (unsigned i = 0; i != 16; ++i)
5365 ShufIdxs[i] = (i&3)+8;
5366 break;
5367 case OP_VSPLTISW3:
5368 for (unsigned i = 0; i != 16; ++i)
5369 ShufIdxs[i] = (i&3)+12;
5370 break;
5371 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005372 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005373 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005374 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005375 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005376 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005377 }
Owen Andersone50ed302009-08-10 22:56:29 +00005378 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005379 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5380 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005381 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005382 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005383}
5384
Chris Lattnerf1b47082006-04-14 05:19:18 +00005385/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5386/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5387/// return the code it can be lowered into. Worst case, it can always be
5388/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005389SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005390 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005391 SDLoc dl(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005392 SDValue V1 = Op.getOperand(0);
5393 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005394 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005395 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005396
Chris Lattnerf1b47082006-04-14 05:19:18 +00005397 // Cases that are handled by instructions that take permute immediates
5398 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5399 // selected by the instruction selector.
5400 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005401 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5402 PPC::isSplatShuffleMask(SVOp, 2) ||
5403 PPC::isSplatShuffleMask(SVOp, 4) ||
5404 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5405 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5406 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5407 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5408 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5409 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5410 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5411 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5412 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005413 return Op;
5414 }
5415 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005416
Chris Lattnerf1b47082006-04-14 05:19:18 +00005417 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5418 // and produce a fixed permutation. If any of these match, do not lower to
5419 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005420 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5421 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5422 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5423 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5424 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5425 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5426 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5427 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5428 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005429 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005430
Chris Lattner59138102006-04-17 05:28:54 +00005431 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5432 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005433 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005434
Chris Lattner59138102006-04-17 05:28:54 +00005435 unsigned PFIndexes[4];
5436 bool isFourElementShuffle = true;
5437 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5438 unsigned EltNo = 8; // Start out undef.
5439 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005440 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005441 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005442
Nate Begeman9008ca62009-04-27 18:41:29 +00005443 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005444 if ((ByteSource & 3) != j) {
5445 isFourElementShuffle = false;
5446 break;
5447 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005448
Chris Lattner59138102006-04-17 05:28:54 +00005449 if (EltNo == 8) {
5450 EltNo = ByteSource/4;
5451 } else if (EltNo != ByteSource/4) {
5452 isFourElementShuffle = false;
5453 break;
5454 }
5455 }
5456 PFIndexes[i] = EltNo;
5457 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005458
5459 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005460 // perfect shuffle vector to determine if it is cost effective to do this as
5461 // discrete instructions, or whether we should use a vperm.
5462 if (isFourElementShuffle) {
5463 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005464 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005465 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005466
Chris Lattner59138102006-04-17 05:28:54 +00005467 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5468 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005469
Chris Lattner59138102006-04-17 05:28:54 +00005470 // Determining when to avoid vperm is tricky. Many things affect the cost
5471 // of vperm, particularly how many times the perm mask needs to be computed.
5472 // For example, if the perm mask can be hoisted out of a loop or is already
5473 // used (perhaps because there are multiple permutes with the same shuffle
5474 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5475 // the loop requires an extra register.
5476 //
5477 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005478 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005479 // available, if this block is within a loop, we should avoid using vperm
5480 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005481 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005482 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005483 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005484
Chris Lattnerf1b47082006-04-14 05:19:18 +00005485 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5486 // vector that will get spilled to the constant pool.
5487 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005488
Chris Lattnerf1b47082006-04-14 05:19:18 +00005489 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5490 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005491 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005492 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005493
Dan Gohman475871a2008-07-27 21:46:04 +00005494 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005495 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5496 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005497
Chris Lattnerf1b47082006-04-14 05:19:18 +00005498 for (unsigned j = 0; j != BytesPerElement; ++j)
5499 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005500 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005501 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005502
Owen Anderson825b72b2009-08-11 20:47:22 +00005503 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005504 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005505 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005506}
5507
Chris Lattner90564f22006-04-18 17:59:36 +00005508/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5509/// altivec comparison. If it is, return true and fill in Opc/isDot with
5510/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005511static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005512 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005513 unsigned IntrinsicID =
5514 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005515 CompareOpc = -1;
5516 isDot = false;
5517 switch (IntrinsicID) {
5518 default: return false;
5519 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005520 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5521 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5522 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5523 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5524 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5525 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5526 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5527 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5528 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5529 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5530 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5531 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5532 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005533
Chris Lattner1a635d62006-04-14 06:01:58 +00005534 // Normal Comparisons.
5535 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5536 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5537 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5538 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5539 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5540 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5541 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5542 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5543 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5544 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5545 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5546 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5547 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5548 }
Chris Lattner90564f22006-04-18 17:59:36 +00005549 return true;
5550}
5551
5552/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5553/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005554SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005555 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005556 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5557 // opcode number of the comparison.
Andrew Trickac6d9be2013-05-25 02:42:55 +00005558 SDLoc dl(Op);
Chris Lattner90564f22006-04-18 17:59:36 +00005559 int CompareOpc;
5560 bool isDot;
5561 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005562 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005563
Chris Lattner90564f22006-04-18 17:59:36 +00005564 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005565 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005566 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005567 Op.getOperand(1), Op.getOperand(2),
5568 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005569 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005570 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005571
Chris Lattner1a635d62006-04-14 06:01:58 +00005572 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005573 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005574 Op.getOperand(2), // LHS
5575 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005576 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005577 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00005578 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00005579 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005580
Chris Lattner1a635d62006-04-14 06:01:58 +00005581 // Now that we have the comparison, emit a copy from the CR to a GPR.
5582 // This is flagged to the above dot comparison.
Ulrich Weigand965b20e2013-07-03 17:05:42 +00005583 SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005584 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005585 CompNode.getValue(1));
5586
Chris Lattner1a635d62006-04-14 06:01:58 +00005587 // Unpack the result based on how the target uses it.
5588 unsigned BitNo; // Bit # of CR6.
5589 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005590 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005591 default: // Can't happen, don't crash on invalid number though.
5592 case 0: // Return the value of the EQ bit of CR6.
5593 BitNo = 0; InvertBit = false;
5594 break;
5595 case 1: // Return the inverted value of the EQ bit of CR6.
5596 BitNo = 0; InvertBit = true;
5597 break;
5598 case 2: // Return the value of the LT bit of CR6.
5599 BitNo = 2; InvertBit = false;
5600 break;
5601 case 3: // Return the inverted value of the LT bit of CR6.
5602 BitNo = 2; InvertBit = true;
5603 break;
5604 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005605
Chris Lattner1a635d62006-04-14 06:01:58 +00005606 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005607 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5608 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005609 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005610 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5611 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005612
Chris Lattner1a635d62006-04-14 06:01:58 +00005613 // If we are supposed to, toggle the bit.
5614 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005615 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5616 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005617 return Flags;
5618}
5619
Scott Michelfdc40a02009-02-17 22:15:04 +00005620SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005621 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005622 SDLoc dl(Op);
Chris Lattner1a635d62006-04-14 06:01:58 +00005623 // Create a stack slot that is 16-byte aligned.
5624 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005625 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005626 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005627 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005628
Chris Lattner1a635d62006-04-14 06:01:58 +00005629 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005630 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005631 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005632 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005633 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005634 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005635 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005636}
5637
Dan Gohmand858e902010-04-17 15:26:15 +00005638SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005639 SDLoc dl(Op);
Owen Anderson825b72b2009-08-11 20:47:22 +00005640 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005641 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005642
Owen Anderson825b72b2009-08-11 20:47:22 +00005643 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5644 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005645
Dan Gohman475871a2008-07-27 21:46:04 +00005646 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005647 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005648
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005649 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005650 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5651 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5652 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005653
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005654 // Low parts multiplied together, generating 32-bit results (we ignore the
5655 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005656 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005657 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005658
Dan Gohman475871a2008-07-27 21:46:04 +00005659 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005660 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005661 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005662 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005663 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005664 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5665 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005666 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005667
Owen Anderson825b72b2009-08-11 20:47:22 +00005668 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005669
Chris Lattnercea2aa72006-04-18 04:28:57 +00005670 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005671 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005672 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005673 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005674
Chris Lattner19a81522006-04-18 03:57:35 +00005675 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005676 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005677 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005678 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005679
Chris Lattner19a81522006-04-18 03:57:35 +00005680 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005681 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005682 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005683 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005684
Chris Lattner19a81522006-04-18 03:57:35 +00005685 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005686 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005687 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005688 Ops[i*2 ] = 2*i+1;
5689 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005690 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005691 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005692 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005693 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005694 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005695}
5696
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005697/// LowerOperation - Provide custom lowering hooks for some operations.
5698///
Dan Gohmand858e902010-04-17 15:26:15 +00005699SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005700 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005701 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005702 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005703 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005704 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005705 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005706 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005707 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005708 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5709 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005710 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005711 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005712
5713 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005714 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005715
Jim Laskeyefc7e522006-12-04 22:04:42 +00005716 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005717 case ISD::DYNAMIC_STACKALLOC:
5718 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005719
Hal Finkel7ee74a62013-03-21 21:37:52 +00005720 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
5721 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
5722
Chris Lattner1a635d62006-04-14 06:01:58 +00005723 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005724 case ISD::FP_TO_UINT:
5725 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005726 SDLoc(Op));
Hal Finkel46479192013-04-01 17:52:07 +00005727 case ISD::UINT_TO_FP:
5728 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005729 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005730
Chris Lattner1a635d62006-04-14 06:01:58 +00005731 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005732 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5733 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5734 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005735
Chris Lattner1a635d62006-04-14 06:01:58 +00005736 // Vector-related lowering.
5737 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5738 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5739 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5740 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005741 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005742
Hal Finkelb1fd3cd2013-05-15 21:37:41 +00005743 // For counter-based loop handling.
5744 case ISD::INTRINSIC_W_CHAIN: return SDValue();
5745
Chris Lattner3fc027d2007-12-08 06:59:59 +00005746 // Frame & Return address.
5747 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005748 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005749 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005750}
5751
Duncan Sands1607f052008-12-01 11:39:25 +00005752void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5753 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005754 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005755 const TargetMachine &TM = getTargetMachine();
Andrew Trickac6d9be2013-05-25 02:42:55 +00005756 SDLoc dl(N);
Chris Lattner1f873002007-11-28 18:44:47 +00005757 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005758 default:
Craig Topperbc219812012-02-07 02:50:20 +00005759 llvm_unreachable("Do not know how to custom type legalize this operation!");
Hal Finkelb1fd3cd2013-05-15 21:37:41 +00005760 case ISD::INTRINSIC_W_CHAIN: {
5761 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() !=
5762 Intrinsic::ppc_is_decremented_ctr_nonzero)
5763 break;
5764
5765 assert(N->getValueType(0) == MVT::i1 &&
5766 "Unexpected result type for CTR decrement intrinsic");
Matt Arsenault225ed702013-05-18 00:21:46 +00005767 EVT SVT = getSetCCResultType(*DAG.getContext(), N->getValueType(0));
Hal Finkelb1fd3cd2013-05-15 21:37:41 +00005768 SDVTList VTs = DAG.getVTList(SVT, MVT::Other);
5769 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0),
5770 N->getOperand(1));
5771
5772 Results.push_back(NewInt);
5773 Results.push_back(NewInt.getValue(1));
5774 break;
5775 }
Roman Divackybdb226e2011-06-28 15:30:42 +00005776 case ISD::VAARG: {
5777 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5778 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5779 return;
5780
5781 EVT VT = N->getValueType(0);
5782
5783 if (VT == MVT::i64) {
5784 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5785
5786 Results.push_back(NewNode);
5787 Results.push_back(NewNode.getValue(1));
5788 }
5789 return;
5790 }
Duncan Sands1607f052008-12-01 11:39:25 +00005791 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005792 assert(N->getValueType(0) == MVT::ppcf128);
5793 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005794 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005795 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005796 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005797 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005798 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005799 DAG.getIntPtrConstant(1));
5800
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00005801 // Add the two halves of the long double in round-to-zero mode.
5802 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands1607f052008-12-01 11:39:25 +00005803
5804 // We know the low half is about to be thrown away, so just use something
5805 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005806 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005807 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005808 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005809 }
Duncan Sands1607f052008-12-01 11:39:25 +00005810 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005811 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005812 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005813 }
5814}
5815
5816
Chris Lattner1a635d62006-04-14 06:01:58 +00005817//===----------------------------------------------------------------------===//
5818// Other Lowering Code
5819//===----------------------------------------------------------------------===//
5820
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005821MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005822PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005823 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005824 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005825 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5826
5827 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5828 MachineFunction *F = BB->getParent();
5829 MachineFunction::iterator It = BB;
5830 ++It;
5831
5832 unsigned dest = MI->getOperand(0).getReg();
5833 unsigned ptrA = MI->getOperand(1).getReg();
5834 unsigned ptrB = MI->getOperand(2).getReg();
5835 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005836 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005837
5838 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5839 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5840 F->insert(It, loopMBB);
5841 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005842 exitMBB->splice(exitMBB->begin(), BB,
5843 llvm::next(MachineBasicBlock::iterator(MI)),
5844 BB->end());
5845 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005846
5847 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005848 unsigned TmpReg = (!BinOpcode) ? incr :
5849 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005850 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5851 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005852
5853 // thisMBB:
5854 // ...
5855 // fallthrough --> loopMBB
5856 BB->addSuccessor(loopMBB);
5857
5858 // loopMBB:
5859 // l[wd]arx dest, ptr
5860 // add r0, dest, incr
5861 // st[wd]cx. r0, ptr
5862 // bne- loopMBB
5863 // fallthrough --> exitMBB
5864 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005865 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005866 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005867 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005868 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5869 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005870 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005871 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005872 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005873 BB->addSuccessor(loopMBB);
5874 BB->addSuccessor(exitMBB);
5875
5876 // exitMBB:
5877 // ...
5878 BB = exitMBB;
5879 return BB;
5880}
5881
5882MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005883PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005884 MachineBasicBlock *BB,
5885 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005886 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005887 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005888 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5889 // In 64 bit mode we have to use 64 bits for addresses, even though the
5890 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5891 // registers without caring whether they're 32 or 64, but here we're
5892 // doing actual arithmetic on the addresses.
5893 bool is64bit = PPCSubTarget.isPPC64();
Hal Finkel76973702013-03-21 23:45:03 +00005894 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen97efa362008-08-28 17:53:09 +00005895
5896 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5897 MachineFunction *F = BB->getParent();
5898 MachineFunction::iterator It = BB;
5899 ++It;
5900
5901 unsigned dest = MI->getOperand(0).getReg();
5902 unsigned ptrA = MI->getOperand(1).getReg();
5903 unsigned ptrB = MI->getOperand(2).getReg();
5904 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005905 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005906
5907 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5908 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5909 F->insert(It, loopMBB);
5910 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005911 exitMBB->splice(exitMBB->begin(), BB,
5912 llvm::next(MachineBasicBlock::iterator(MI)),
5913 BB->end());
5914 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005915
5916 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005917 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005918 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5919 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005920 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5921 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5922 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5923 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5924 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5925 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5926 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5927 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5928 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5929 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005930 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005931 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005932 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005933
5934 // thisMBB:
5935 // ...
5936 // fallthrough --> loopMBB
5937 BB->addSuccessor(loopMBB);
5938
5939 // The 4-byte load must be aligned, while a char or short may be
5940 // anywhere in the word. Hence all this nasty bookkeeping code.
5941 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5942 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005943 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005944 // rlwinm ptr, ptr1, 0, 0, 29
5945 // slw incr2, incr, shift
5946 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5947 // slw mask, mask2, shift
5948 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005949 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005950 // add tmp, tmpDest, incr2
5951 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005952 // and tmp3, tmp, mask
5953 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005954 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005955 // bne- loopMBB
5956 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005957 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005958 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005959 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005960 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005961 .addReg(ptrA).addReg(ptrB);
5962 } else {
5963 Ptr1Reg = ptrB;
5964 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005965 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005966 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005967 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005968 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5969 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005970 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005971 .addReg(Ptr1Reg).addImm(0).addImm(61);
5972 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005973 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005974 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005975 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005976 .addReg(incr).addReg(ShiftReg);
5977 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005978 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005979 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005980 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5981 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005982 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005983 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005984 .addReg(Mask2Reg).addReg(ShiftReg);
5985
5986 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005987 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005988 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005989 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005990 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005991 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005992 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005993 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005994 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005995 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005996 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005997 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidtdebf7d32013-04-02 18:37:08 +00005998 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005999 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006000 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00006001 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00006002 BB->addSuccessor(loopMBB);
6003 BB->addSuccessor(exitMBB);
6004
6005 // exitMBB:
6006 // ...
6007 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006008 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
6009 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00006010 return BB;
6011}
6012
Hal Finkel7ee74a62013-03-21 21:37:52 +00006013llvm::MachineBasicBlock*
6014PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
6015 MachineBasicBlock *MBB) const {
6016 DebugLoc DL = MI->getDebugLoc();
6017 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6018
6019 MachineFunction *MF = MBB->getParent();
6020 MachineRegisterInfo &MRI = MF->getRegInfo();
6021
6022 const BasicBlock *BB = MBB->getBasicBlock();
6023 MachineFunction::iterator I = MBB;
6024 ++I;
6025
6026 // Memory Reference
6027 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6028 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6029
6030 unsigned DstReg = MI->getOperand(0).getReg();
6031 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
6032 assert(RC->hasType(MVT::i32) && "Invalid destination!");
6033 unsigned mainDstReg = MRI.createVirtualRegister(RC);
6034 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
6035
6036 MVT PVT = getPointerTy();
6037 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6038 "Invalid Pointer Size!");
6039 // For v = setjmp(buf), we generate
6040 //
6041 // thisMBB:
6042 // SjLjSetup mainMBB
6043 // bl mainMBB
6044 // v_restore = 1
6045 // b sinkMBB
6046 //
6047 // mainMBB:
6048 // buf[LabelOffset] = LR
6049 // v_main = 0
6050 //
6051 // sinkMBB:
6052 // v = phi(main, restore)
6053 //
6054
6055 MachineBasicBlock *thisMBB = MBB;
6056 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
6057 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
6058 MF->insert(I, mainMBB);
6059 MF->insert(I, sinkMBB);
6060
6061 MachineInstrBuilder MIB;
6062
6063 // Transfer the remainder of BB and its successor edges to sinkMBB.
6064 sinkMBB->splice(sinkMBB->begin(), MBB,
6065 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
6066 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
6067
6068 // Note that the structure of the jmp_buf used here is not compatible
6069 // with that used by libc, and is not designed to be. Specifically, it
6070 // stores only those 'reserved' registers that LLVM does not otherwise
6071 // understand how to spill. Also, by convention, by the time this
6072 // intrinsic is called, Clang has already stored the frame address in the
6073 // first slot of the buffer and stack address in the third. Following the
6074 // X86 target code, we'll store the jump address in the second slot. We also
6075 // need to save the TOC pointer (R2) to handle jumps between shared
6076 // libraries, and that will be stored in the fourth slot. The thread
6077 // identifier (R13) is not affected.
6078
6079 // thisMBB:
6080 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6081 const int64_t TOCOffset = 3 * PVT.getStoreSize();
6082
6083 // Prepare IP either in reg.
6084 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
6085 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
6086 unsigned BufReg = MI->getOperand(1).getReg();
6087
6088 if (PPCSubTarget.isPPC64() && PPCSubTarget.isSVR4ABI()) {
6089 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
6090 .addReg(PPC::X2)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006091 .addImm(TOCOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006092 .addReg(BufReg);
6093
6094 MIB.setMemRefs(MMOBegin, MMOEnd);
6095 }
6096
6097 // Setup
Hal Finkelcaeeb182013-04-04 22:55:54 +00006098 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Bill Wendling80ada582013-06-07 07:55:53 +00006099 const PPCRegisterInfo *TRI =
6100 static_cast<const PPCRegisterInfo*>(getTargetMachine().getRegisterInfo());
6101 MIB.addRegMask(TRI->getNoPreservedMask());
Hal Finkel7ee74a62013-03-21 21:37:52 +00006102
6103 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
6104
6105 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
6106 .addMBB(mainMBB);
6107 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
6108
6109 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
6110 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
6111
6112 // mainMBB:
6113 // mainDstReg = 0
6114 MIB = BuildMI(mainMBB, DL,
6115 TII->get(PPCSubTarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
6116
6117 // Store IP
6118 if (PPCSubTarget.isPPC64()) {
6119 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6120 .addReg(LabelReg)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006121 .addImm(LabelOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006122 .addReg(BufReg);
6123 } else {
6124 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6125 .addReg(LabelReg)
6126 .addImm(LabelOffset)
6127 .addReg(BufReg);
6128 }
6129
6130 MIB.setMemRefs(MMOBegin, MMOEnd);
6131
6132 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6133 mainMBB->addSuccessor(sinkMBB);
6134
6135 // sinkMBB:
6136 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6137 TII->get(PPC::PHI), DstReg)
6138 .addReg(mainDstReg).addMBB(mainMBB)
6139 .addReg(restoreDstReg).addMBB(thisMBB);
6140
6141 MI->eraseFromParent();
6142 return sinkMBB;
6143}
6144
6145MachineBasicBlock *
6146PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6147 MachineBasicBlock *MBB) const {
6148 DebugLoc DL = MI->getDebugLoc();
6149 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6150
6151 MachineFunction *MF = MBB->getParent();
6152 MachineRegisterInfo &MRI = MF->getRegInfo();
6153
6154 // Memory Reference
6155 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6156 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6157
6158 MVT PVT = getPointerTy();
6159 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6160 "Invalid Pointer Size!");
6161
6162 const TargetRegisterClass *RC =
6163 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6164 unsigned Tmp = MRI.createVirtualRegister(RC);
6165 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6166 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6167 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
6168
6169 MachineInstrBuilder MIB;
6170
6171 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6172 const int64_t SPOffset = 2 * PVT.getStoreSize();
6173 const int64_t TOCOffset = 3 * PVT.getStoreSize();
6174
6175 unsigned BufReg = MI->getOperand(0).getReg();
6176
6177 // Reload FP (the jumped-to function may not have had a
6178 // frame pointer, and if so, then its r31 will be restored
6179 // as necessary).
6180 if (PVT == MVT::i64) {
6181 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6182 .addImm(0)
6183 .addReg(BufReg);
6184 } else {
6185 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6186 .addImm(0)
6187 .addReg(BufReg);
6188 }
6189 MIB.setMemRefs(MMOBegin, MMOEnd);
6190
6191 // Reload IP
6192 if (PVT == MVT::i64) {
6193 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006194 .addImm(LabelOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006195 .addReg(BufReg);
6196 } else {
6197 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6198 .addImm(LabelOffset)
6199 .addReg(BufReg);
6200 }
6201 MIB.setMemRefs(MMOBegin, MMOEnd);
6202
6203 // Reload SP
6204 if (PVT == MVT::i64) {
6205 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006206 .addImm(SPOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006207 .addReg(BufReg);
6208 } else {
6209 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6210 .addImm(SPOffset)
6211 .addReg(BufReg);
6212 }
6213 MIB.setMemRefs(MMOBegin, MMOEnd);
6214
6215 // FIXME: When we also support base pointers, that register must also be
6216 // restored here.
6217
6218 // Reload TOC
6219 if (PVT == MVT::i64 && PPCSubTarget.isSVR4ABI()) {
6220 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006221 .addImm(TOCOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006222 .addReg(BufReg);
6223
6224 MIB.setMemRefs(MMOBegin, MMOEnd);
6225 }
6226
6227 // Jump
6228 BuildMI(*MBB, MI, DL,
6229 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6230 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6231
6232 MI->eraseFromParent();
6233 return MBB;
6234}
6235
Dale Johannesen97efa362008-08-28 17:53:09 +00006236MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00006237PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00006238 MachineBasicBlock *BB) const {
Hal Finkel7ee74a62013-03-21 21:37:52 +00006239 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6240 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6241 return emitEHSjLjSetJmp(MI, BB);
6242 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
6243 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
6244 return emitEHSjLjLongJmp(MI, BB);
6245 }
6246
Evan Chengc0f64ff2006-11-27 23:37:22 +00006247 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00006248
6249 // To "insert" these instructions we actually have to insert their
6250 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006251 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006252 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006253 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00006254
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006255 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00006256
Hal Finkel009f7af2012-06-22 23:10:08 +00006257 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6258 MI->getOpcode() == PPC::SELECT_CC_I8)) {
Hal Finkelff56d1a2013-04-05 23:29:01 +00006259 SmallVector<MachineOperand, 2> Cond;
6260 Cond.push_back(MI->getOperand(4));
6261 Cond.push_back(MI->getOperand(1));
6262
Hal Finkel009f7af2012-06-22 23:10:08 +00006263 DebugLoc dl = MI->getDebugLoc();
Bill Wendling80ada582013-06-07 07:55:53 +00006264 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6265 TII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(),
6266 Cond, MI->getOperand(2).getReg(),
6267 MI->getOperand(3).getReg());
Hal Finkel009f7af2012-06-22 23:10:08 +00006268 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6269 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6270 MI->getOpcode() == PPC::SELECT_CC_F4 ||
6271 MI->getOpcode() == PPC::SELECT_CC_F8 ||
6272 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
6273
Evan Cheng53301922008-07-12 02:23:19 +00006274
6275 // The incoming instruction knows the destination vreg to set, the
6276 // condition code register to branch on, the true/false values to
6277 // select between, and a branch opcode to use.
6278
6279 // thisMBB:
6280 // ...
6281 // TrueVal = ...
6282 // cmpTY ccX, r1, r2
6283 // bCC copy1MBB
6284 // fallthrough --> copy0MBB
6285 MachineBasicBlock *thisMBB = BB;
6286 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6287 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
6288 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006289 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006290 F->insert(It, copy0MBB);
6291 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006292
6293 // Transfer the remainder of BB and its successor edges to sinkMBB.
6294 sinkMBB->splice(sinkMBB->begin(), BB,
6295 llvm::next(MachineBasicBlock::iterator(MI)),
6296 BB->end());
6297 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
6298
Evan Cheng53301922008-07-12 02:23:19 +00006299 // Next, add the true and fallthrough blocks as its successors.
6300 BB->addSuccessor(copy0MBB);
6301 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006302
Dan Gohman14152b42010-07-06 20:24:04 +00006303 BuildMI(BB, dl, TII->get(PPC::BCC))
6304 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6305
Evan Cheng53301922008-07-12 02:23:19 +00006306 // copy0MBB:
6307 // %FalseValue = ...
6308 // # fallthrough to sinkMBB
6309 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00006310
Evan Cheng53301922008-07-12 02:23:19 +00006311 // Update machine-CFG edges
6312 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006313
Evan Cheng53301922008-07-12 02:23:19 +00006314 // sinkMBB:
6315 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6316 // ...
6317 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00006318 BuildMI(*BB, BB->begin(), dl,
6319 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00006320 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
6321 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6322 }
Dale Johannesen97efa362008-08-28 17:53:09 +00006323 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
6324 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
6325 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
6326 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006327 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
6328 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
6329 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
6330 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006331
6332 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
6333 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
6334 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
6335 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006336 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
6337 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
6338 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
6339 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006340
6341 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
6342 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
6343 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
6344 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006345 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
6346 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
6347 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
6348 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006349
6350 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
6351 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
6352 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
6353 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006354 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
6355 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
6356 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
6357 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006358
6359 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00006360 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00006361 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00006362 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006363 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00006364 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006365 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00006366 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006367
6368 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
6369 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
6370 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
6371 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006372 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
6373 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
6374 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
6375 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006376
Dale Johannesen0e55f062008-08-29 18:29:46 +00006377 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
6378 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
6379 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
6380 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
6381 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
6382 BB = EmitAtomicBinary(MI, BB, false, 0);
6383 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
6384 BB = EmitAtomicBinary(MI, BB, true, 0);
6385
Evan Cheng53301922008-07-12 02:23:19 +00006386 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6387 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6388 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6389
6390 unsigned dest = MI->getOperand(0).getReg();
6391 unsigned ptrA = MI->getOperand(1).getReg();
6392 unsigned ptrB = MI->getOperand(2).getReg();
6393 unsigned oldval = MI->getOperand(3).getReg();
6394 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006395 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006396
Dale Johannesen65e39732008-08-25 18:53:26 +00006397 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6398 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6399 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00006400 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006401 F->insert(It, loop1MBB);
6402 F->insert(It, loop2MBB);
6403 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00006404 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006405 exitMBB->splice(exitMBB->begin(), BB,
6406 llvm::next(MachineBasicBlock::iterator(MI)),
6407 BB->end());
6408 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00006409
6410 // thisMBB:
6411 // ...
6412 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006413 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006414
Dale Johannesen65e39732008-08-25 18:53:26 +00006415 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006416 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00006417 // cmp[wd] dest, oldval
6418 // bne- midMBB
6419 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006420 // st[wd]cx. newval, ptr
6421 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006422 // b exitBB
6423 // midMBB:
6424 // st[wd]cx. dest, ptr
6425 // exitBB:
6426 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006427 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00006428 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006429 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00006430 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006431 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006432 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6433 BB->addSuccessor(loop2MBB);
6434 BB->addSuccessor(midMBB);
6435
6436 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006437 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00006438 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006439 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006440 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006441 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006442 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006443 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006444
Dale Johannesen65e39732008-08-25 18:53:26 +00006445 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006446 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00006447 .addReg(dest).addReg(ptrA).addReg(ptrB);
6448 BB->addSuccessor(exitMBB);
6449
Evan Cheng53301922008-07-12 02:23:19 +00006450 // exitMBB:
6451 // ...
6452 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006453 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6454 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6455 // We must use 64-bit registers for addresses when targeting 64-bit,
6456 // since we're actually doing arithmetic on them. Other registers
6457 // can be 32-bit.
6458 bool is64bit = PPCSubTarget.isPPC64();
6459 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6460
6461 unsigned dest = MI->getOperand(0).getReg();
6462 unsigned ptrA = MI->getOperand(1).getReg();
6463 unsigned ptrB = MI->getOperand(2).getReg();
6464 unsigned oldval = MI->getOperand(3).getReg();
6465 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006466 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006467
6468 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6469 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6470 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6471 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6472 F->insert(It, loop1MBB);
6473 F->insert(It, loop2MBB);
6474 F->insert(It, midMBB);
6475 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006476 exitMBB->splice(exitMBB->begin(), BB,
6477 llvm::next(MachineBasicBlock::iterator(MI)),
6478 BB->end());
6479 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006480
6481 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006482 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006483 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6484 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006485 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6486 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6487 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6488 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6489 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6490 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6491 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6492 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6493 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6494 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6495 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6496 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6497 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6498 unsigned Ptr1Reg;
6499 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkel76973702013-03-21 23:45:03 +00006500 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006501 // thisMBB:
6502 // ...
6503 // fallthrough --> loopMBB
6504 BB->addSuccessor(loop1MBB);
6505
6506 // The 4-byte load must be aligned, while a char or short may be
6507 // anywhere in the word. Hence all this nasty bookkeeping code.
6508 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6509 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006510 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006511 // rlwinm ptr, ptr1, 0, 0, 29
6512 // slw newval2, newval, shift
6513 // slw oldval2, oldval,shift
6514 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6515 // slw mask, mask2, shift
6516 // and newval3, newval2, mask
6517 // and oldval3, oldval2, mask
6518 // loop1MBB:
6519 // lwarx tmpDest, ptr
6520 // and tmp, tmpDest, mask
6521 // cmpw tmp, oldval3
6522 // bne- midMBB
6523 // loop2MBB:
6524 // andc tmp2, tmpDest, mask
6525 // or tmp4, tmp2, newval3
6526 // stwcx. tmp4, ptr
6527 // bne- loop1MBB
6528 // b exitBB
6529 // midMBB:
6530 // stwcx. tmpDest, ptr
6531 // exitBB:
6532 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006533 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006534 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006535 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006536 .addReg(ptrA).addReg(ptrB);
6537 } else {
6538 Ptr1Reg = ptrB;
6539 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006540 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006541 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006542 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006543 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6544 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006545 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006546 .addReg(Ptr1Reg).addImm(0).addImm(61);
6547 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006548 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006549 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006550 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006551 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006552 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006553 .addReg(oldval).addReg(ShiftReg);
6554 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006555 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006556 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006557 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6558 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6559 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006560 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006561 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006562 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006563 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006564 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006565 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006566 .addReg(OldVal2Reg).addReg(MaskReg);
6567
6568 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006569 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006570 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006571 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6572 .addReg(TmpDestReg).addReg(MaskReg);
6573 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006574 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006575 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006576 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6577 BB->addSuccessor(loop2MBB);
6578 BB->addSuccessor(midMBB);
6579
6580 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006581 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6582 .addReg(TmpDestReg).addReg(MaskReg);
6583 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6584 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6585 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006586 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006587 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006588 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006589 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006590 BB->addSuccessor(loop1MBB);
6591 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006592
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006593 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006594 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006595 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006596 BB->addSuccessor(exitMBB);
6597
6598 // exitMBB:
6599 // ...
6600 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006601 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6602 .addReg(ShiftReg);
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00006603 } else if (MI->getOpcode() == PPC::FADDrtz) {
6604 // This pseudo performs an FADD with rounding mode temporarily forced
6605 // to round-to-zero. We emit this via custom inserter since the FPSCR
6606 // is not modeled at the SelectionDAG level.
6607 unsigned Dest = MI->getOperand(0).getReg();
6608 unsigned Src1 = MI->getOperand(1).getReg();
6609 unsigned Src2 = MI->getOperand(2).getReg();
6610 DebugLoc dl = MI->getDebugLoc();
6611
6612 MachineRegisterInfo &RegInfo = F->getRegInfo();
6613 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
6614
6615 // Save FPSCR value.
6616 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
6617
6618 // Set rounding mode to round-to-zero.
6619 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
6620 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
6621
6622 // Perform addition.
6623 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
6624
6625 // Restore FPSCR value.
6626 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Hal Finkel0882fd62013-03-29 19:41:55 +00006627 } else if (MI->getOpcode() == PPC::FRINDrint ||
6628 MI->getOpcode() == PPC::FRINSrint) {
6629 bool isf32 = MI->getOpcode() == PPC::FRINSrint;
6630 unsigned Dest = MI->getOperand(0).getReg();
6631 unsigned Src = MI->getOperand(1).getReg();
6632 DebugLoc dl = MI->getDebugLoc();
6633
6634 MachineRegisterInfo &RegInfo = F->getRegInfo();
6635 unsigned CRReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass);
6636
6637 // Perform the rounding.
6638 BuildMI(*BB, MI, dl, TII->get(isf32 ? PPC::FRINS : PPC::FRIND), Dest)
6639 .addReg(Src);
6640
6641 // Compare the results.
6642 BuildMI(*BB, MI, dl, TII->get(isf32 ? PPC::FCMPUS : PPC::FCMPUD), CRReg)
6643 .addReg(Dest).addReg(Src);
6644
6645 // If the results were not equal, then set the FPSCR XX bit.
6646 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6647 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6648 F->insert(It, midMBB);
6649 F->insert(It, exitMBB);
6650 exitMBB->splice(exitMBB->begin(), BB,
6651 llvm::next(MachineBasicBlock::iterator(MI)),
6652 BB->end());
6653 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
6654
6655 BuildMI(*BB, MI, dl, TII->get(PPC::BCC))
6656 .addImm(PPC::PRED_EQ).addReg(CRReg).addMBB(exitMBB);
6657
6658 BB->addSuccessor(midMBB);
6659 BB->addSuccessor(exitMBB);
6660
6661 BB = midMBB;
6662
6663 // Set the FPSCR XX bit (FE_INEXACT). Note that we cannot just set
6664 // the FI bit here because that will not automatically set XX also,
6665 // and XX is what libm interprets as the FE_INEXACT flag.
6666 BuildMI(BB, dl, TII->get(PPC::MTFSB1)).addImm(/* 38 - 32 = */ 6);
6667 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
6668
6669 BB->addSuccessor(exitMBB);
6670
6671 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006672 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006673 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006674 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006675
Dan Gohman14152b42010-07-06 20:24:04 +00006676 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006677 return BB;
6678}
6679
Chris Lattner1a635d62006-04-14 06:01:58 +00006680//===----------------------------------------------------------------------===//
6681// Target Optimization Hooks
6682//===----------------------------------------------------------------------===//
6683
Hal Finkel63c32a72013-04-03 17:44:56 +00006684SDValue PPCTargetLowering::DAGCombineFastRecip(SDValue Op,
6685 DAGCombinerInfo &DCI) const {
Hal Finkel827307b2013-04-03 04:01:11 +00006686 if (DCI.isAfterLegalizeVectorOps())
6687 return SDValue();
6688
Hal Finkel63c32a72013-04-03 17:44:56 +00006689 EVT VT = Op.getValueType();
6690
6691 if ((VT == MVT::f32 && PPCSubTarget.hasFRES()) ||
6692 (VT == MVT::f64 && PPCSubTarget.hasFRE()) ||
6693 (VT == MVT::v4f32 && PPCSubTarget.hasAltivec())) {
Hal Finkel827307b2013-04-03 04:01:11 +00006694
6695 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
6696 // For the reciprocal, we need to find the zero of the function:
6697 // F(X) = A X - 1 [which has a zero at X = 1/A]
6698 // =>
6699 // X_{i+1} = X_i (2 - A X_i) = X_i + X_i (1 - A X_i) [this second form
6700 // does not require additional intermediate precision]
6701
6702 // Convergence is quadratic, so we essentially double the number of digits
6703 // correct after every iteration. The minimum architected relative
6704 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
6705 // 23 digits and double has 52 digits.
6706 int Iterations = PPCSubTarget.hasRecipPrec() ? 1 : 3;
Hal Finkel63c32a72013-04-03 17:44:56 +00006707 if (VT.getScalarType() == MVT::f64)
Hal Finkel827307b2013-04-03 04:01:11 +00006708 ++Iterations;
6709
6710 SelectionDAG &DAG = DCI.DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +00006711 SDLoc dl(Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006712
6713 SDValue FPOne =
Hal Finkel63c32a72013-04-03 17:44:56 +00006714 DAG.getConstantFP(1.0, VT.getScalarType());
6715 if (VT.isVector()) {
6716 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel827307b2013-04-03 04:01:11 +00006717 "Unknown vector type");
Hal Finkel63c32a72013-04-03 17:44:56 +00006718 FPOne = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
Hal Finkel827307b2013-04-03 04:01:11 +00006719 FPOne, FPOne, FPOne, FPOne);
6720 }
6721
Hal Finkel63c32a72013-04-03 17:44:56 +00006722 SDValue Est = DAG.getNode(PPCISD::FRE, dl, VT, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006723 DCI.AddToWorklist(Est.getNode());
6724
6725 // Newton iterations: Est = Est + Est (1 - Arg * Est)
6726 for (int i = 0; i < Iterations; ++i) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006727 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Op, Est);
Hal Finkel827307b2013-04-03 04:01:11 +00006728 DCI.AddToWorklist(NewEst.getNode());
6729
Hal Finkel63c32a72013-04-03 17:44:56 +00006730 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPOne, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006731 DCI.AddToWorklist(NewEst.getNode());
6732
Hal Finkel63c32a72013-04-03 17:44:56 +00006733 NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006734 DCI.AddToWorklist(NewEst.getNode());
6735
Hal Finkel63c32a72013-04-03 17:44:56 +00006736 Est = DAG.getNode(ISD::FADD, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006737 DCI.AddToWorklist(Est.getNode());
6738 }
6739
6740 return Est;
6741 }
6742
6743 return SDValue();
6744}
6745
Hal Finkel63c32a72013-04-03 17:44:56 +00006746SDValue PPCTargetLowering::DAGCombineFastRecipFSQRT(SDValue Op,
Hal Finkel827307b2013-04-03 04:01:11 +00006747 DAGCombinerInfo &DCI) const {
6748 if (DCI.isAfterLegalizeVectorOps())
6749 return SDValue();
6750
Hal Finkel63c32a72013-04-03 17:44:56 +00006751 EVT VT = Op.getValueType();
6752
6753 if ((VT == MVT::f32 && PPCSubTarget.hasFRSQRTES()) ||
6754 (VT == MVT::f64 && PPCSubTarget.hasFRSQRTE()) ||
6755 (VT == MVT::v4f32 && PPCSubTarget.hasAltivec())) {
Hal Finkel827307b2013-04-03 04:01:11 +00006756
6757 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
6758 // For the reciprocal sqrt, we need to find the zero of the function:
6759 // F(X) = 1/X^2 - A [which has a zero at X = 1/sqrt(A)]
6760 // =>
6761 // X_{i+1} = X_i (1.5 - A X_i^2 / 2)
6762 // As a result, we precompute A/2 prior to the iteration loop.
6763
6764 // Convergence is quadratic, so we essentially double the number of digits
6765 // correct after every iteration. The minimum architected relative
6766 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
6767 // 23 digits and double has 52 digits.
6768 int Iterations = PPCSubTarget.hasRecipPrec() ? 1 : 3;
Hal Finkel63c32a72013-04-03 17:44:56 +00006769 if (VT.getScalarType() == MVT::f64)
Hal Finkel827307b2013-04-03 04:01:11 +00006770 ++Iterations;
6771
6772 SelectionDAG &DAG = DCI.DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +00006773 SDLoc dl(Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006774
Hal Finkel63c32a72013-04-03 17:44:56 +00006775 SDValue FPThreeHalves =
6776 DAG.getConstantFP(1.5, VT.getScalarType());
6777 if (VT.isVector()) {
6778 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel827307b2013-04-03 04:01:11 +00006779 "Unknown vector type");
Hal Finkel63c32a72013-04-03 17:44:56 +00006780 FPThreeHalves = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
6781 FPThreeHalves, FPThreeHalves,
6782 FPThreeHalves, FPThreeHalves);
Hal Finkel827307b2013-04-03 04:01:11 +00006783 }
6784
Hal Finkel63c32a72013-04-03 17:44:56 +00006785 SDValue Est = DAG.getNode(PPCISD::FRSQRTE, dl, VT, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006786 DCI.AddToWorklist(Est.getNode());
6787
6788 // We now need 0.5*Arg which we can write as (1.5*Arg - Arg) so that
6789 // this entire sequence requires only one FP constant.
Hal Finkel63c32a72013-04-03 17:44:56 +00006790 SDValue HalfArg = DAG.getNode(ISD::FMUL, dl, VT, FPThreeHalves, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006791 DCI.AddToWorklist(HalfArg.getNode());
6792
Hal Finkel63c32a72013-04-03 17:44:56 +00006793 HalfArg = DAG.getNode(ISD::FSUB, dl, VT, HalfArg, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006794 DCI.AddToWorklist(HalfArg.getNode());
6795
6796 // Newton iterations: Est = Est * (1.5 - HalfArg * Est * Est)
6797 for (int i = 0; i < Iterations; ++i) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006798 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, Est);
Hal Finkel827307b2013-04-03 04:01:11 +00006799 DCI.AddToWorklist(NewEst.getNode());
6800
Hal Finkel63c32a72013-04-03 17:44:56 +00006801 NewEst = DAG.getNode(ISD::FMUL, dl, VT, HalfArg, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006802 DCI.AddToWorklist(NewEst.getNode());
6803
Hal Finkel63c32a72013-04-03 17:44:56 +00006804 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPThreeHalves, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006805 DCI.AddToWorklist(NewEst.getNode());
6806
Hal Finkel63c32a72013-04-03 17:44:56 +00006807 Est = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006808 DCI.AddToWorklist(Est.getNode());
6809 }
6810
6811 return Est;
6812 }
6813
6814 return SDValue();
6815}
6816
Hal Finkel119da2e2013-05-27 02:06:39 +00006817// Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does
6818// not enforce equality of the chain operands.
6819static bool isConsecutiveLS(LSBaseSDNode *LS, LSBaseSDNode *Base,
6820 unsigned Bytes, int Dist,
6821 SelectionDAG &DAG) {
6822 EVT VT = LS->getMemoryVT();
6823 if (VT.getSizeInBits() / 8 != Bytes)
6824 return false;
6825
6826 SDValue Loc = LS->getBasePtr();
6827 SDValue BaseLoc = Base->getBasePtr();
6828 if (Loc.getOpcode() == ISD::FrameIndex) {
6829 if (BaseLoc.getOpcode() != ISD::FrameIndex)
6830 return false;
6831 const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6832 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
6833 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
6834 int FS = MFI->getObjectSize(FI);
6835 int BFS = MFI->getObjectSize(BFI);
6836 if (FS != BFS || FS != (int)Bytes) return false;
6837 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
6838 }
6839
6840 // Handle X+C
6841 if (DAG.isBaseWithConstantOffset(Loc) && Loc.getOperand(0) == BaseLoc &&
6842 cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue() == Dist*Bytes)
6843 return true;
6844
6845 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6846 const GlobalValue *GV1 = NULL;
6847 const GlobalValue *GV2 = NULL;
6848 int64_t Offset1 = 0;
6849 int64_t Offset2 = 0;
6850 bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1);
6851 bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
6852 if (isGA1 && isGA2 && GV1 == GV2)
6853 return Offset1 == (Offset2 + Dist*Bytes);
6854 return false;
6855}
6856
Hal Finkel1907cad2013-05-26 18:08:30 +00006857// Return true is there is a nearyby consecutive load to the one provided
6858// (regardless of alignment). We search up and down the chain, looking though
6859// token factors and other loads (but nothing else). As a result, a true
6860// results indicates that it is safe to create a new consecutive load adjacent
6861// to the load provided.
6862static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) {
6863 SDValue Chain = LD->getChain();
6864 EVT VT = LD->getMemoryVT();
6865
6866 SmallSet<SDNode *, 16> LoadRoots;
6867 SmallVector<SDNode *, 8> Queue(1, Chain.getNode());
6868 SmallSet<SDNode *, 16> Visited;
6869
6870 // First, search up the chain, branching to follow all token-factor operands.
6871 // If we find a consecutive load, then we're done, otherwise, record all
6872 // nodes just above the top-level loads and token factors.
6873 while (!Queue.empty()) {
6874 SDNode *ChainNext = Queue.pop_back_val();
6875 if (!Visited.insert(ChainNext))
6876 continue;
6877
6878 if (LoadSDNode *ChainLD = dyn_cast<LoadSDNode>(ChainNext)) {
Hal Finkel119da2e2013-05-27 02:06:39 +00006879 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel1907cad2013-05-26 18:08:30 +00006880 return true;
6881
6882 if (!Visited.count(ChainLD->getChain().getNode()))
6883 Queue.push_back(ChainLD->getChain().getNode());
6884 } else if (ChainNext->getOpcode() == ISD::TokenFactor) {
6885 for (SDNode::op_iterator O = ChainNext->op_begin(),
6886 OE = ChainNext->op_end(); O != OE; ++O)
6887 if (!Visited.count(O->getNode()))
6888 Queue.push_back(O->getNode());
6889 } else
6890 LoadRoots.insert(ChainNext);
6891 }
6892
6893 // Second, search down the chain, starting from the top-level nodes recorded
6894 // in the first phase. These top-level nodes are the nodes just above all
6895 // loads and token factors. Starting with their uses, recursively look though
6896 // all loads (just the chain uses) and token factors to find a consecutive
6897 // load.
6898 Visited.clear();
6899 Queue.clear();
6900
6901 for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(),
6902 IE = LoadRoots.end(); I != IE; ++I) {
6903 Queue.push_back(*I);
6904
6905 while (!Queue.empty()) {
6906 SDNode *LoadRoot = Queue.pop_back_val();
6907 if (!Visited.insert(LoadRoot))
6908 continue;
6909
6910 if (LoadSDNode *ChainLD = dyn_cast<LoadSDNode>(LoadRoot))
Hal Finkel119da2e2013-05-27 02:06:39 +00006911 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel1907cad2013-05-26 18:08:30 +00006912 return true;
6913
6914 for (SDNode::use_iterator UI = LoadRoot->use_begin(),
6915 UE = LoadRoot->use_end(); UI != UE; ++UI)
6916 if (((isa<LoadSDNode>(*UI) &&
6917 cast<LoadSDNode>(*UI)->getChain().getNode() == LoadRoot) ||
6918 UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI))
6919 Queue.push_back(*UI);
6920 }
6921 }
6922
6923 return false;
6924}
6925
Duncan Sands25cf2272008-11-24 14:53:14 +00006926SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6927 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006928 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006929 SelectionDAG &DAG = DCI.DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +00006930 SDLoc dl(N);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006931 switch (N->getOpcode()) {
6932 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006933 case PPCISD::SHL:
6934 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006935 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006936 return N->getOperand(0);
6937 }
6938 break;
6939 case PPCISD::SRL:
6940 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006941 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006942 return N->getOperand(0);
6943 }
6944 break;
6945 case PPCISD::SRA:
6946 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006947 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006948 C->isAllOnesValue()) // -1 >>s V -> -1.
6949 return N->getOperand(0);
6950 }
6951 break;
Hal Finkel827307b2013-04-03 04:01:11 +00006952 case ISD::FDIV: {
6953 assert(TM.Options.UnsafeFPMath &&
6954 "Reciprocal estimates require UnsafeFPMath");
Scott Michelfdc40a02009-02-17 22:15:04 +00006955
Hal Finkel827307b2013-04-03 04:01:11 +00006956 if (N->getOperand(1).getOpcode() == ISD::FSQRT) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006957 SDValue RV =
6958 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006959 if (RV.getNode() != 0) {
6960 DCI.AddToWorklist(RV.getNode());
6961 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6962 N->getOperand(0), RV);
6963 }
Hal Finkel7530a9f2013-04-04 22:44:12 +00006964 } else if (N->getOperand(1).getOpcode() == ISD::FP_EXTEND &&
6965 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
6966 SDValue RV =
6967 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
6968 DCI);
6969 if (RV.getNode() != 0) {
6970 DCI.AddToWorklist(RV.getNode());
Andrew Trickac6d9be2013-05-25 02:42:55 +00006971 RV = DAG.getNode(ISD::FP_EXTEND, SDLoc(N->getOperand(1)),
Hal Finkel7530a9f2013-04-04 22:44:12 +00006972 N->getValueType(0), RV);
6973 DCI.AddToWorklist(RV.getNode());
6974 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6975 N->getOperand(0), RV);
6976 }
6977 } else if (N->getOperand(1).getOpcode() == ISD::FP_ROUND &&
6978 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
6979 SDValue RV =
6980 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
6981 DCI);
6982 if (RV.getNode() != 0) {
6983 DCI.AddToWorklist(RV.getNode());
Andrew Trickac6d9be2013-05-25 02:42:55 +00006984 RV = DAG.getNode(ISD::FP_ROUND, SDLoc(N->getOperand(1)),
Hal Finkel7530a9f2013-04-04 22:44:12 +00006985 N->getValueType(0), RV,
6986 N->getOperand(1).getOperand(1));
6987 DCI.AddToWorklist(RV.getNode());
6988 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6989 N->getOperand(0), RV);
6990 }
Hal Finkel827307b2013-04-03 04:01:11 +00006991 }
6992
Hal Finkel63c32a72013-04-03 17:44:56 +00006993 SDValue RV = DAGCombineFastRecip(N->getOperand(1), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006994 if (RV.getNode() != 0) {
6995 DCI.AddToWorklist(RV.getNode());
6996 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6997 N->getOperand(0), RV);
6998 }
6999
7000 }
7001 break;
7002 case ISD::FSQRT: {
7003 assert(TM.Options.UnsafeFPMath &&
7004 "Reciprocal estimates require UnsafeFPMath");
7005
7006 // Compute this as 1/(1/sqrt(X)), which is the reciprocal of the
7007 // reciprocal sqrt.
Hal Finkel63c32a72013-04-03 17:44:56 +00007008 SDValue RV = DAGCombineFastRecipFSQRT(N->getOperand(0), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00007009 if (RV.getNode() != 0) {
7010 DCI.AddToWorklist(RV.getNode());
Hal Finkel63c32a72013-04-03 17:44:56 +00007011 RV = DAGCombineFastRecip(RV, DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00007012 if (RV.getNode() != 0)
7013 return RV;
7014 }
7015
7016 }
7017 break;
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007018 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00007019 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00007020 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
7021 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
7022 // We allow the src/dst to be either f32/f64, but the intermediate
7023 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00007024 if (N->getOperand(0).getValueType() == MVT::i64 &&
7025 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00007026 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007027 if (Val.getValueType() == MVT::f32) {
7028 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00007029 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00007030 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007031
Owen Anderson825b72b2009-08-11 20:47:22 +00007032 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00007033 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00007034 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00007035 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00007036 if (N->getValueType(0) == MVT::f32) {
7037 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00007038 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00007039 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00007040 }
7041 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00007042 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00007043 // If the intermediate type is i32, we can avoid the load/store here
7044 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007045 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007046 }
7047 }
7048 break;
Chris Lattner51269842006-03-01 05:50:56 +00007049 case ISD::STORE:
7050 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
7051 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00007052 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00007053 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007054 N->getOperand(1).getValueType() == MVT::i32 &&
7055 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00007056 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007057 if (Val.getValueType() == MVT::f32) {
7058 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00007059 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00007060 }
Owen Anderson825b72b2009-08-11 20:47:22 +00007061 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00007062 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00007063
Hal Finkelf170cc92013-04-01 15:37:53 +00007064 SDValue Ops[] = {
7065 N->getOperand(0), Val, N->getOperand(2),
7066 DAG.getValueType(N->getOperand(1).getValueType())
7067 };
7068
7069 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
7070 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
7071 cast<StoreSDNode>(N)->getMemoryVT(),
7072 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greifba36cb52008-08-28 21:40:38 +00007073 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00007074 return Val;
7075 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007076
Chris Lattnerd9989382006-07-10 20:56:58 +00007077 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00007078 if (cast<StoreSDNode>(N)->isUnindexed() &&
7079 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00007080 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007081 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkelefdd4672013-03-28 19:25:55 +00007082 N->getOperand(1).getValueType() == MVT::i16 ||
7083 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00007084 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00007085 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00007086 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00007087 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00007088 if (BSwapOp.getValueType() == MVT::i16)
7089 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00007090
Dan Gohmanc76909a2009-09-25 20:36:54 +00007091 SDValue Ops[] = {
7092 N->getOperand(0), BSwapOp, N->getOperand(2),
7093 DAG.getValueType(N->getOperand(1).getValueType())
7094 };
7095 return
7096 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
7097 Ops, array_lengthof(Ops),
7098 cast<StoreSDNode>(N)->getMemoryVT(),
7099 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00007100 }
7101 break;
Hal Finkel80d10de2013-05-24 23:00:14 +00007102 case ISD::LOAD: {
7103 LoadSDNode *LD = cast<LoadSDNode>(N);
7104 EVT VT = LD->getValueType(0);
7105 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
7106 unsigned ABIAlignment = getDataLayout()->getABITypeAlignment(Ty);
7107 if (ISD::isNON_EXTLoad(N) && VT.isVector() &&
7108 TM.getSubtarget<PPCSubtarget>().hasAltivec() &&
7109 DCI.getDAGCombineLevel() == AfterLegalizeTypes &&
7110 LD->getAlignment() < ABIAlignment) {
7111 // This is a type-legal unaligned Altivec load.
7112 SDValue Chain = LD->getChain();
7113 SDValue Ptr = LD->getBasePtr();
7114
7115 // This implements the loading of unaligned vectors as described in
7116 // the venerable Apple Velocity Engine overview. Specifically:
7117 // https://developer.apple.com/hardwaredrivers/ve/alignment.html
7118 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html
7119 //
7120 // The general idea is to expand a sequence of one or more unaligned
7121 // loads into a alignment-based permutation-control instruction (lvsl),
7122 // a series of regular vector loads (which always truncate their
7123 // input address to an aligned address), and a series of permutations.
7124 // The results of these permutations are the requested loaded values.
7125 // The trick is that the last "extra" load is not taken from the address
7126 // you might suspect (sizeof(vector) bytes after the last requested
7127 // load), but rather sizeof(vector) - 1 bytes after the last
7128 // requested vector. The point of this is to avoid a page fault if the
7129 // base address happend to be aligned. This works because if the base
7130 // address is aligned, then adding less than a full vector length will
7131 // cause the last vector in the sequence to be (re)loaded. Otherwise,
7132 // the next vector will be fetched as you might suspect was necessary.
7133
Hal Finkel5a0e6042013-05-25 04:05:05 +00007134 // We might be able to reuse the permutation generation from
Hal Finkel80d10de2013-05-24 23:00:14 +00007135 // a different base address offset from this one by an aligned amount.
Hal Finkel5a0e6042013-05-25 04:05:05 +00007136 // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this
7137 // optimization later.
Hal Finkel80d10de2013-05-24 23:00:14 +00007138 SDValue PermCntl = BuildIntrinsicOp(Intrinsic::ppc_altivec_lvsl, Ptr,
7139 DAG, dl, MVT::v16i8);
7140
7141 // Refine the alignment of the original load (a "new" load created here
7142 // which was identical to the first except for the alignment would be
7143 // merged with the existing node regardless).
7144 MachineFunction &MF = DAG.getMachineFunction();
7145 MachineMemOperand *MMO =
7146 MF.getMachineMemOperand(LD->getPointerInfo(),
7147 LD->getMemOperand()->getFlags(),
7148 LD->getMemoryVT().getStoreSize(),
7149 ABIAlignment);
7150 LD->refineAlignment(MMO);
7151 SDValue BaseLoad = SDValue(LD, 0);
7152
7153 // Note that the value of IncOffset (which is provided to the next
7154 // load's pointer info offset value, and thus used to calculate the
7155 // alignment), and the value of IncValue (which is actually used to
7156 // increment the pointer value) are different! This is because we
7157 // require the next load to appear to be aligned, even though it
7158 // is actually offset from the base pointer by a lesser amount.
7159 int IncOffset = VT.getSizeInBits() / 8;
Hal Finkel1907cad2013-05-26 18:08:30 +00007160 int IncValue = IncOffset;
7161
7162 // Walk (both up and down) the chain looking for another load at the real
7163 // (aligned) offset (the alignment of the other load does not matter in
7164 // this case). If found, then do not use the offset reduction trick, as
7165 // that will prevent the loads from being later combined (as they would
7166 // otherwise be duplicates).
7167 if (!findConsecutiveLoad(LD, DAG))
7168 --IncValue;
7169
Hal Finkel80d10de2013-05-24 23:00:14 +00007170 SDValue Increment = DAG.getConstant(IncValue, getPointerTy());
7171 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
7172
Hal Finkel80d10de2013-05-24 23:00:14 +00007173 SDValue ExtraLoad =
7174 DAG.getLoad(VT, dl, Chain, Ptr,
7175 LD->getPointerInfo().getWithOffset(IncOffset),
7176 LD->isVolatile(), LD->isNonTemporal(),
7177 LD->isInvariant(), ABIAlignment);
7178
7179 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
7180 BaseLoad.getValue(1), ExtraLoad.getValue(1));
7181
7182 if (BaseLoad.getValueType() != MVT::v4i32)
7183 BaseLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, BaseLoad);
7184
7185 if (ExtraLoad.getValueType() != MVT::v4i32)
7186 ExtraLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, ExtraLoad);
7187
7188 SDValue Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
7189 BaseLoad, ExtraLoad, PermCntl, DAG, dl);
7190
7191 if (VT != MVT::v4i32)
7192 Perm = DAG.getNode(ISD::BITCAST, dl, VT, Perm);
7193
7194 // Now we need to be really careful about how we update the users of the
7195 // original load. We cannot just call DCI.CombineTo (or
7196 // DAG.ReplaceAllUsesWith for that matter), because the load still has
7197 // uses created here (the permutation for example) that need to stay.
7198 SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
7199 while (UI != UE) {
7200 SDUse &Use = UI.getUse();
7201 SDNode *User = *UI;
7202 // Note: BaseLoad is checked here because it might not be N, but a
7203 // bitcast of N.
7204 if (User == Perm.getNode() || User == BaseLoad.getNode() ||
7205 User == TF.getNode() || Use.getResNo() > 1) {
7206 ++UI;
7207 continue;
7208 }
7209
7210 SDValue To = Use.getResNo() ? TF : Perm;
7211 ++UI;
7212
7213 SmallVector<SDValue, 8> Ops;
7214 for (SDNode::op_iterator O = User->op_begin(),
7215 OE = User->op_end(); O != OE; ++O) {
7216 if (*O == Use)
7217 Ops.push_back(To);
7218 else
7219 Ops.push_back(*O);
7220 }
7221
7222 DAG.UpdateNodeOperands(User, Ops.data(), Ops.size());
7223 }
7224
7225 return SDValue(N, 0);
7226 }
7227 }
7228 break;
Hal Finkel5a0e6042013-05-25 04:05:05 +00007229 case ISD::INTRINSIC_WO_CHAIN:
7230 if (cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() ==
7231 Intrinsic::ppc_altivec_lvsl &&
7232 N->getOperand(1)->getOpcode() == ISD::ADD) {
7233 SDValue Add = N->getOperand(1);
7234
7235 if (DAG.MaskedValueIsZero(Add->getOperand(1),
7236 APInt::getAllOnesValue(4 /* 16 byte alignment */).zext(
7237 Add.getValueType().getScalarType().getSizeInBits()))) {
7238 SDNode *BasePtr = Add->getOperand(0).getNode();
7239 for (SDNode::use_iterator UI = BasePtr->use_begin(),
7240 UE = BasePtr->use_end(); UI != UE; ++UI) {
7241 if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
7242 cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() ==
7243 Intrinsic::ppc_altivec_lvsl) {
7244 // We've found another LVSL, and this address if an aligned
7245 // multiple of that one. The results will be the same, so use the
7246 // one we've just found instead.
7247
7248 return SDValue(*UI, 0);
7249 }
7250 }
7251 }
7252 }
Chris Lattnerd9989382006-07-10 20:56:58 +00007253 case ISD::BSWAP:
7254 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00007255 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00007256 N->getOperand(0).hasOneUse() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00007257 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
7258 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00007259 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00007260 N->getValueType(0) == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00007261 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00007262 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00007263 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00007264 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00007265 LD->getChain(), // Chain
7266 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00007267 DAG.getValueType(N->getValueType(0)) // VT
7268 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00007269 SDValue BSLoad =
7270 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkelefdd4672013-03-28 19:25:55 +00007271 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
7272 MVT::i64 : MVT::i32, MVT::Other),
Hal Finkelb52980b2013-03-28 19:43:12 +00007273 Ops, 3, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00007274
Scott Michelfdc40a02009-02-17 22:15:04 +00007275 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00007276 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00007277 if (N->getValueType(0) == MVT::i16)
7278 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00007279
Chris Lattnerd9989382006-07-10 20:56:58 +00007280 // First, combine the bswap away. This makes the value produced by the
7281 // load dead.
7282 DCI.CombineTo(N, ResVal);
7283
7284 // Next, combine the load away, we give it a bogus result value but a real
7285 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00007286 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00007287
Chris Lattnerd9989382006-07-10 20:56:58 +00007288 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00007289 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00007290 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007291
Chris Lattner51269842006-03-01 05:50:56 +00007292 break;
Chris Lattner4468c222006-03-31 06:02:07 +00007293 case PPCISD::VCMP: {
7294 // If a VCMPo node already exists with exactly the same operands as this
7295 // node, use its result instead of this node (VCMPo computes both a CR6 and
7296 // a normal output).
7297 //
7298 if (!N->getOperand(0).hasOneUse() &&
7299 !N->getOperand(1).hasOneUse() &&
7300 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00007301
Chris Lattner4468c222006-03-31 06:02:07 +00007302 // Scan all of the users of the LHS, looking for VCMPo's that match.
7303 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00007304
Gabor Greifba36cb52008-08-28 21:40:38 +00007305 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00007306 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
7307 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00007308 if (UI->getOpcode() == PPCISD::VCMPo &&
7309 UI->getOperand(1) == N->getOperand(1) &&
7310 UI->getOperand(2) == N->getOperand(2) &&
7311 UI->getOperand(0) == N->getOperand(0)) {
7312 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00007313 break;
7314 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007315
Chris Lattner00901202006-04-18 18:28:22 +00007316 // If there is no VCMPo node, or if the flag value has a single use, don't
7317 // transform this.
7318 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
7319 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007320
7321 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00007322 // chain, this transformation is more complex. Note that multiple things
7323 // could use the value result, which we should ignore.
7324 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00007325 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00007326 FlagUser == 0; ++UI) {
7327 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00007328 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00007329 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00007330 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00007331 FlagUser = User;
7332 break;
7333 }
7334 }
7335 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007336
Ulrich Weigand965b20e2013-07-03 17:05:42 +00007337 // If the user is a MFOCRF instruction, we know this is safe.
7338 // Otherwise we give up for right now.
7339 if (FlagUser->getOpcode() == PPCISD::MFOCRF)
Dan Gohman475871a2008-07-27 21:46:04 +00007340 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00007341 }
7342 break;
7343 }
Chris Lattner90564f22006-04-18 17:59:36 +00007344 case ISD::BR_CC: {
7345 // If this is a branch on an altivec predicate comparison, lower this so
Ulrich Weigand965b20e2013-07-03 17:05:42 +00007346 // that we don't have to do a MFOCRF: instead, branch directly on CR6. This
Chris Lattner90564f22006-04-18 17:59:36 +00007347 // lowering is done pre-legalize, because the legalizer lowers the predicate
7348 // compare down to code that is difficult to reassemble.
7349 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00007350 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Hal Finkelb1fd3cd2013-05-15 21:37:41 +00007351
7352 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero
7353 // value. If so, pass-through the AND to get to the intrinsic.
7354 if (LHS.getOpcode() == ISD::AND &&
7355 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN &&
7356 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() ==
7357 Intrinsic::ppc_is_decremented_ctr_nonzero &&
7358 isa<ConstantSDNode>(LHS.getOperand(1)) &&
7359 !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()->
7360 isZero())
7361 LHS = LHS.getOperand(0);
7362
7363 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
7364 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() ==
7365 Intrinsic::ppc_is_decremented_ctr_nonzero &&
7366 isa<ConstantSDNode>(RHS)) {
7367 assert((CC == ISD::SETEQ || CC == ISD::SETNE) &&
7368 "Counter decrement comparison is not EQ or NE");
7369
7370 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
7371 bool isBDNZ = (CC == ISD::SETEQ && Val) ||
7372 (CC == ISD::SETNE && !Val);
7373
7374 // We now need to make the intrinsic dead (it cannot be instruction
7375 // selected).
7376 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0));
7377 assert(LHS.getNode()->hasOneUse() &&
7378 "Counter decrement has more than one use");
7379
7380 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other,
7381 N->getOperand(0), N->getOperand(4));
7382 }
7383
Chris Lattner90564f22006-04-18 17:59:36 +00007384 int CompareOpc;
7385 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00007386
Chris Lattner90564f22006-04-18 17:59:36 +00007387 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
7388 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
7389 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
7390 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007391
Chris Lattner90564f22006-04-18 17:59:36 +00007392 // If this is a comparison against something other than 0/1, then we know
7393 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007394 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00007395 if (Val != 0 && Val != 1) {
7396 if (CC == ISD::SETEQ) // Cond never true, remove branch.
7397 return N->getOperand(0);
7398 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00007399 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00007400 N->getOperand(0), N->getOperand(4));
7401 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007402
Chris Lattner90564f22006-04-18 17:59:36 +00007403 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00007404
Chris Lattner90564f22006-04-18 17:59:36 +00007405 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00007406 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00007407 LHS.getOperand(2), // LHS of compare
7408 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00007409 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00007410 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00007411 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00007412 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00007413
Chris Lattner90564f22006-04-18 17:59:36 +00007414 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007415 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007416 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00007417 default: // Can't happen, don't crash on invalid number though.
7418 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007419 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00007420 break;
7421 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007422 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00007423 break;
7424 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007425 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00007426 break;
7427 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007428 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00007429 break;
7430 }
7431
Owen Anderson825b72b2009-08-11 20:47:22 +00007432 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
7433 DAG.getConstant(CompOpc, MVT::i32),
7434 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00007435 N->getOperand(4), CompNode.getValue(1));
7436 }
7437 break;
7438 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007439 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007440
Dan Gohman475871a2008-07-27 21:46:04 +00007441 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007442}
7443
Chris Lattner1a635d62006-04-14 06:01:58 +00007444//===----------------------------------------------------------------------===//
7445// Inline Assembly Support
7446//===----------------------------------------------------------------------===//
7447
Dan Gohman475871a2008-07-27 21:46:04 +00007448void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00007449 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007450 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007451 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007452 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00007453 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007454 switch (Op.getOpcode()) {
7455 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00007456 case PPCISD::LBRX: {
7457 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00007458 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00007459 KnownZero = 0xFFFF0000;
7460 break;
7461 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007462 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007463 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007464 default: break;
7465 case Intrinsic::ppc_altivec_vcmpbfp_p:
7466 case Intrinsic::ppc_altivec_vcmpeqfp_p:
7467 case Intrinsic::ppc_altivec_vcmpequb_p:
7468 case Intrinsic::ppc_altivec_vcmpequh_p:
7469 case Intrinsic::ppc_altivec_vcmpequw_p:
7470 case Intrinsic::ppc_altivec_vcmpgefp_p:
7471 case Intrinsic::ppc_altivec_vcmpgtfp_p:
7472 case Intrinsic::ppc_altivec_vcmpgtsb_p:
7473 case Intrinsic::ppc_altivec_vcmpgtsh_p:
7474 case Intrinsic::ppc_altivec_vcmpgtsw_p:
7475 case Intrinsic::ppc_altivec_vcmpgtub_p:
7476 case Intrinsic::ppc_altivec_vcmpgtuh_p:
7477 case Intrinsic::ppc_altivec_vcmpgtuw_p:
7478 KnownZero = ~1U; // All bits but the low one are known to be zero.
7479 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007480 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007481 }
7482 }
7483}
7484
7485
Chris Lattner4234f572007-03-25 02:14:49 +00007486/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00007487/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00007488PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00007489PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
7490 if (Constraint.size() == 1) {
7491 switch (Constraint[0]) {
7492 default: break;
7493 case 'b':
7494 case 'r':
7495 case 'f':
7496 case 'v':
7497 case 'y':
7498 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00007499 case 'Z':
7500 // FIXME: While Z does indicate a memory constraint, it specifically
7501 // indicates an r+r address (used in conjunction with the 'y' modifier
7502 // in the replacement string). Currently, we're forcing the base
7503 // register to be r0 in the asm printer (which is interpreted as zero)
7504 // and forming the complete address in the second register. This is
7505 // suboptimal.
7506 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00007507 }
7508 }
7509 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00007510}
7511
John Thompson44ab89e2010-10-29 17:29:13 +00007512/// Examine constraint type and operand type and determine a weight value.
7513/// This object must already have been set up with the operand type
7514/// and the current alternative constraint selected.
7515TargetLowering::ConstraintWeight
7516PPCTargetLowering::getSingleConstraintMatchWeight(
7517 AsmOperandInfo &info, const char *constraint) const {
7518 ConstraintWeight weight = CW_Invalid;
7519 Value *CallOperandVal = info.CallOperandVal;
7520 // If we don't have a value, we can't do a match,
7521 // but allow it at the lowest weight.
7522 if (CallOperandVal == NULL)
7523 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007524 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00007525 // Look at the constraint type.
7526 switch (*constraint) {
7527 default:
7528 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
7529 break;
7530 case 'b':
7531 if (type->isIntegerTy())
7532 weight = CW_Register;
7533 break;
7534 case 'f':
7535 if (type->isFloatTy())
7536 weight = CW_Register;
7537 break;
7538 case 'd':
7539 if (type->isDoubleTy())
7540 weight = CW_Register;
7541 break;
7542 case 'v':
7543 if (type->isVectorTy())
7544 weight = CW_Register;
7545 break;
7546 case 'y':
7547 weight = CW_Register;
7548 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00007549 case 'Z':
7550 weight = CW_Memory;
7551 break;
John Thompson44ab89e2010-10-29 17:29:13 +00007552 }
7553 return weight;
7554}
7555
Scott Michelfdc40a02009-02-17 22:15:04 +00007556std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00007557PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier5b3fca52013-06-22 18:37:38 +00007558 MVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00007559 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00007560 // GCC RS6000 Constraint Letters
7561 switch (Constraint[0]) {
7562 case 'b': // R1-R31
Hal Finkela548afc2013-03-19 18:51:05 +00007563 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
7564 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
7565 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007566 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00007567 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00007568 return std::make_pair(0U, &PPC::G8RCRegClass);
7569 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007570 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00007571 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00007572 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00007573 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00007574 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007575 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007576 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00007577 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007578 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00007579 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00007580 }
7581 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007582
Chris Lattner331d1bc2006-11-02 01:44:04 +00007583 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00007584}
Chris Lattner763317d2006-02-07 00:47:13 +00007585
Chris Lattner331d1bc2006-11-02 01:44:04 +00007586
Chris Lattner48884cd2007-08-25 00:47:38 +00007587/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00007588/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00007589void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00007590 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00007591 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00007592 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007593 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00007594
Eric Christopher100c8332011-06-02 23:16:42 +00007595 // Only support length 1 constraints.
7596 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00007597
Eric Christopher100c8332011-06-02 23:16:42 +00007598 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00007599 switch (Letter) {
7600 default: break;
7601 case 'I':
7602 case 'J':
7603 case 'K':
7604 case 'L':
7605 case 'M':
7606 case 'N':
7607 case 'O':
7608 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00007609 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00007610 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007611 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00007612 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007613 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00007614 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007615 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00007616 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007617 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007618 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
7619 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007620 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007621 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007622 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007623 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007624 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007625 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007626 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007627 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007628 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00007629 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007630 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007631 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007632 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00007633 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007634 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007635 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007636 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007637 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007638 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007639 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007640 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00007641 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007642 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007643 }
7644 break;
7645 }
7646 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007647
Gabor Greifba36cb52008-08-28 21:40:38 +00007648 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00007649 Ops.push_back(Result);
7650 return;
7651 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007652
Chris Lattner763317d2006-02-07 00:47:13 +00007653 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00007654 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00007655}
Evan Chengc4c62572006-03-13 23:20:37 +00007656
Chris Lattnerc9addb72007-03-30 23:15:24 +00007657// isLegalAddressingMode - Return true if the addressing mode represented
7658// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007659bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007660 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00007661 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00007662
Chris Lattnerc9addb72007-03-30 23:15:24 +00007663 // PPC allows a sign-extended 16-bit immediate field.
7664 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
7665 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007666
Chris Lattnerc9addb72007-03-30 23:15:24 +00007667 // No global is ever allowed as a base.
7668 if (AM.BaseGV)
7669 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007670
7671 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007672 switch (AM.Scale) {
7673 case 0: // "r+i" or just "i", depending on HasBaseReg.
7674 break;
7675 case 1:
7676 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
7677 return false;
7678 // Otherwise we have r+r or r+i.
7679 break;
7680 case 2:
7681 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
7682 return false;
7683 // Allow 2*r as r+r.
7684 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00007685 default:
7686 // No other scales are supported.
7687 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007688 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007689
Chris Lattnerc9addb72007-03-30 23:15:24 +00007690 return true;
7691}
7692
Dan Gohmand858e902010-04-17 15:26:15 +00007693SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
7694 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007695 MachineFunction &MF = DAG.getMachineFunction();
7696 MachineFrameInfo *MFI = MF.getFrameInfo();
7697 MFI->setReturnAddressIsTaken(true);
7698
Andrew Trickac6d9be2013-05-25 02:42:55 +00007699 SDLoc dl(Op);
Dale Johannesen08673d22010-05-03 22:59:34 +00007700 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00007701
Dale Johannesen08673d22010-05-03 22:59:34 +00007702 // Make sure the function does not optimize away the store of the RA to
7703 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00007704 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00007705 FuncInfo->setLRStoreRequired();
7706 bool isPPC64 = PPCSubTarget.isPPC64();
7707 bool isDarwinABI = PPCSubTarget.isDarwinABI();
7708
7709 if (Depth > 0) {
7710 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7711 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007712
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00007713 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00007714 isPPC64? MVT::i64 : MVT::i32);
7715 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
7716 DAG.getNode(ISD::ADD, dl, getPointerTy(),
7717 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007718 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007719 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00007720
Chris Lattner3fc027d2007-12-08 06:59:59 +00007721 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00007722 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00007723 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007724 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00007725}
7726
Dan Gohmand858e902010-04-17 15:26:15 +00007727SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
7728 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00007729 SDLoc dl(Op);
Dale Johannesen08673d22010-05-03 22:59:34 +00007730 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007731
Owen Andersone50ed302009-08-10 22:56:29 +00007732 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00007733 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00007734
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007735 MachineFunction &MF = DAG.getMachineFunction();
7736 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00007737 MFI->setFrameAddressIsTaken(true);
Hal Finkele9cc0a02013-03-21 19:03:19 +00007738
7739 // Naked functions never have a frame pointer, and so we use r1. For all
7740 // other functions, this decision must be delayed until during PEI.
7741 unsigned FrameReg;
7742 if (MF.getFunction()->getAttributes().hasAttribute(
7743 AttributeSet::FunctionIndex, Attribute::Naked))
7744 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
7745 else
7746 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
7747
Dale Johannesen08673d22010-05-03 22:59:34 +00007748 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
7749 PtrVT);
7750 while (Depth--)
7751 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007752 FrameAddr, MachinePointerInfo(), false, false,
7753 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007754 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007755}
Dan Gohman54aeea32008-10-21 03:41:46 +00007756
7757bool
7758PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
7759 // The PowerPC target isn't yet aware of offsets.
7760 return false;
7761}
Tilmann Schellerffd02002009-07-03 06:45:56 +00007762
Evan Cheng42642d02010-04-01 20:10:42 +00007763/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00007764/// and store operations as a result of memset, memcpy, and memmove
7765/// lowering. If DstAlign is zero that means it's safe to destination
7766/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
7767/// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +00007768/// probably because the source does not need to be loaded. If 'IsMemset' is
7769/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
7770/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
7771/// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00007772/// It returns EVT::Other if the type should be determined using generic
7773/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00007774EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
7775 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00007776 bool IsMemset, bool ZeroMemset,
Evan Chengc3b0c342010-04-08 07:37:57 +00007777 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00007778 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00007779 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007780 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007781 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00007782 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007783 }
7784}
Hal Finkel3f31d492012-04-01 19:23:08 +00007785
Hal Finkel2d37f7b2013-03-15 15:27:13 +00007786bool PPCTargetLowering::allowsUnalignedMemoryAccesses(EVT VT,
7787 bool *Fast) const {
7788 if (DisablePPCUnaligned)
7789 return false;
7790
7791 // PowerPC supports unaligned memory access for simple non-vector types.
7792 // Although accessing unaligned addresses is not as efficient as accessing
7793 // aligned addresses, it is generally more efficient than manual expansion,
7794 // and generally only traps for software emulation when crossing page
7795 // boundaries.
7796
7797 if (!VT.isSimple())
7798 return false;
7799
7800 if (VT.getSimpleVT().isVector())
7801 return false;
7802
7803 if (VT == MVT::ppcf128)
7804 return false;
7805
7806 if (Fast)
7807 *Fast = true;
7808
7809 return true;
7810}
7811
Hal Finkel070b8db2012-06-22 00:49:52 +00007812/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
7813/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
7814/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
7815/// is expanded to mul + add.
7816bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
7817 if (!VT.isSimple())
7818 return false;
7819
7820 switch (VT.getSimpleVT().SimpleTy) {
7821 case MVT::f32:
7822 case MVT::f64:
7823 case MVT::v4f32:
7824 return true;
7825 default:
7826 break;
7827 }
7828
7829 return false;
7830}
7831
Hal Finkel3f31d492012-04-01 19:23:08 +00007832Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007833 if (DisableILPPref)
7834 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00007835
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007836 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00007837}
7838