blob: ed45961db9186d1af107f9394ef90505ca93f632 [file] [log] [blame]
Chris Lattnerb74e83c2002-12-16 16:15:28 +00001//===-- RegAllocLocal.cpp - A BasicBlock generic register allocator -------===//
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattnerb74e83c2002-12-16 16:15:28 +00009//
10// This register allocator allocates registers to a basic block at a time,
11// attempting to keep values in registers and reusing registers as appropriate.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner4cc662b2003-08-03 21:47:31 +000015#define DEBUG_TYPE "regalloc"
Evan Chengddee8422006-11-15 20:55:15 +000016#include "llvm/BasicBlock.h"
Chris Lattner580f9be2002-12-28 20:40:43 +000017#include "llvm/CodeGen/MachineFunctionPass.h"
Chris Lattnerb74e83c2002-12-16 16:15:28 +000018#include "llvm/CodeGen/MachineInstr.h"
Chris Lattnereb24db92002-12-28 21:08:26 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000020#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng22ff3ee2008-02-06 08:00:32 +000021#include "llvm/CodeGen/Passes.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000022#include "llvm/CodeGen/RegAllocRegistry.h"
Chris Lattner3501fea2003-01-14 22:00:31 +000023#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerb74e83c2002-12-16 16:15:28 +000024#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000025#include "llvm/Support/CommandLine.h"
26#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000027#include "llvm/Support/Compiler.h"
Chris Lattner94c002a2007-02-01 05:32:05 +000028#include "llvm/ADT/IndexedMap.h"
Evan Chengddee8422006-11-15 20:55:15 +000029#include "llvm/ADT/SmallVector.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000030#include "llvm/ADT/Statistic.h"
Evan Cheng2fc628d2008-02-06 19:16:53 +000031#include "llvm/ADT/STLExtras.h"
Chris Lattner27f29162004-10-26 15:35:58 +000032#include <algorithm>
Evan Cheng10883172008-04-02 17:23:50 +000033#include <map>
Chris Lattneref09c632004-01-31 21:27:19 +000034using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000035
Chris Lattnercd3245a2006-12-19 22:41:21 +000036STATISTIC(NumStores, "Number of stores added");
37STATISTIC(NumLoads , "Number of loads added");
Jim Laskey13ec7022006-08-01 14:21:23 +000038
Dan Gohman844731a2008-05-13 00:00:25 +000039static RegisterRegAlloc
40 localRegAlloc("local", " local register allocator",
41 createLocalRegisterAllocator);
42
Chris Lattnercd3245a2006-12-19 22:41:21 +000043namespace {
Bill Wendlinge23e00d2007-05-08 19:02:46 +000044 class VISIBILITY_HIDDEN RALocal : public MachineFunctionPass {
Devang Patel794fd752007-05-01 21:15:47 +000045 public:
Devang Patel19974732007-05-03 01:11:54 +000046 static char ID;
Bill Wendlinge23e00d2007-05-08 19:02:46 +000047 RALocal() : MachineFunctionPass((intptr_t)&ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000048 private:
Chris Lattner580f9be2002-12-28 20:40:43 +000049 const TargetMachine *TM;
Chris Lattnerb74e83c2002-12-16 16:15:28 +000050 MachineFunction *MF;
Dan Gohman6f0d0242008-02-10 18:45:23 +000051 const TargetRegisterInfo *TRI;
Owen Anderson6425f8b2008-01-07 01:35:56 +000052 const TargetInstrInfo *TII;
Chris Lattnerff863ba2002-12-25 05:05:46 +000053
Chris Lattnerb8822ad2003-08-04 23:36:39 +000054 // StackSlotForVirtReg - Maps virtual regs to the frame index where these
55 // values are spilled.
Chris Lattner580f9be2002-12-28 20:40:43 +000056 std::map<unsigned, int> StackSlotForVirtReg;
Chris Lattnerb74e83c2002-12-16 16:15:28 +000057
58 // Virt2PhysRegMap - This map contains entries for each virtual register
Alkis Evlogimenos4d0d8642004-02-25 21:55:45 +000059 // that is currently available in a physical register.
Chris Lattner94c002a2007-02-01 05:32:05 +000060 IndexedMap<unsigned, VirtReg2IndexFunctor> Virt2PhysRegMap;
Chris Lattnerecea5632004-02-09 02:12:04 +000061
62 unsigned &getVirt2PhysRegMapSlot(unsigned VirtReg) {
Alkis Evlogimenos4d0d8642004-02-25 21:55:45 +000063 return Virt2PhysRegMap[VirtReg];
Chris Lattnerecea5632004-02-09 02:12:04 +000064 }
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +000065
Chris Lattner64667b62004-02-09 01:26:13 +000066 // PhysRegsUsed - This array is effectively a map, containing entries for
67 // each physical register that currently has a value (ie, it is in
68 // Virt2PhysRegMap). The value mapped to is the virtual register
69 // corresponding to the physical register (the inverse of the
70 // Virt2PhysRegMap), or 0. The value is set to 0 if this register is pinned
Chris Lattner45d57882006-09-08 19:03:30 +000071 // because it is used by a future instruction, and to -2 if it is not
72 // allocatable. If the entry for a physical register is -1, then the
73 // physical register is "not in the map".
Chris Lattnerb74e83c2002-12-16 16:15:28 +000074 //
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +000075 std::vector<int> PhysRegsUsed;
Chris Lattnerb74e83c2002-12-16 16:15:28 +000076
77 // PhysRegsUseOrder - This contains a list of the physical registers that
78 // currently have a virtual register value in them. This list provides an
79 // ordering of registers, imposing a reallocation order. This list is only
80 // used if all registers are allocated and we have to spill one, in which
81 // case we spill the least recently used register. Entries at the front of
82 // the list are the least recently used registers, entries at the back are
83 // the most recently used.
84 //
85 std::vector<unsigned> PhysRegsUseOrder;
86
Evan Cheng839b7592008-01-17 02:08:17 +000087 // Virt2LastUseMap - This maps each virtual register to its last use
88 // (MachineInstr*, operand index pair).
89 IndexedMap<std::pair<MachineInstr*, unsigned>, VirtReg2IndexFunctor>
90 Virt2LastUseMap;
91
92 std::pair<MachineInstr*,unsigned>& getVirtRegLastUse(unsigned Reg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +000093 assert(TargetRegisterInfo::isVirtualRegister(Reg) && "Illegal VirtReg!");
Evan Cheng839b7592008-01-17 02:08:17 +000094 return Virt2LastUseMap[Reg];
95 }
96
Chris Lattner91a452b2003-01-13 00:25:40 +000097 // VirtRegModified - This bitset contains information about which virtual
98 // registers need to be spilled back to memory when their registers are
99 // scavenged. If a virtual register has simply been rematerialized, there
100 // is no reason to spill it to memory when we need the register back.
Chris Lattner82bee0f2002-12-18 08:14:26 +0000101 //
Evan Cheng644340a2008-01-17 00:35:26 +0000102 BitVector VirtRegModified;
Owen Anderson491fccc2008-07-08 22:24:50 +0000103
104 // UsedInMultipleBlocks - Tracks whether a particular register is used in
105 // more than one block.
106 BitVector UsedInMultipleBlocks;
Chris Lattner91a452b2003-01-13 00:25:40 +0000107
108 void markVirtRegModified(unsigned Reg, bool Val = true) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000109 assert(TargetRegisterInfo::isVirtualRegister(Reg) && "Illegal VirtReg!");
110 Reg -= TargetRegisterInfo::FirstVirtualRegister;
Evan Cheng644340a2008-01-17 00:35:26 +0000111 if (Val)
112 VirtRegModified.set(Reg);
113 else
114 VirtRegModified.reset(Reg);
Chris Lattner91a452b2003-01-13 00:25:40 +0000115 }
116
117 bool isVirtRegModified(unsigned Reg) const {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000118 assert(TargetRegisterInfo::isVirtualRegister(Reg) && "Illegal VirtReg!");
119 assert(Reg - TargetRegisterInfo::FirstVirtualRegister < VirtRegModified.size()
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000120 && "Illegal virtual register!");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000121 return VirtRegModified[Reg - TargetRegisterInfo::FirstVirtualRegister];
Chris Lattner91a452b2003-01-13 00:25:40 +0000122 }
Chris Lattner82bee0f2002-12-18 08:14:26 +0000123
Evan Cheng7ac19af2007-06-26 21:05:13 +0000124 void AddToPhysRegsUseOrder(unsigned Reg) {
125 std::vector<unsigned>::iterator It =
126 std::find(PhysRegsUseOrder.begin(), PhysRegsUseOrder.end(), Reg);
127 if (It != PhysRegsUseOrder.end())
128 PhysRegsUseOrder.erase(It);
129 PhysRegsUseOrder.push_back(Reg);
130 }
131
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000132 void MarkPhysRegRecentlyUsed(unsigned Reg) {
Chris Lattner5e503492006-09-03 07:15:37 +0000133 if (PhysRegsUseOrder.empty() ||
134 PhysRegsUseOrder.back() == Reg) return; // Already most recently used
Chris Lattner0eb172c2002-12-24 00:04:55 +0000135
136 for (unsigned i = PhysRegsUseOrder.size(); i != 0; --i)
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000137 if (areRegsEqual(Reg, PhysRegsUseOrder[i-1])) {
138 unsigned RegMatch = PhysRegsUseOrder[i-1]; // remove from middle
139 PhysRegsUseOrder.erase(PhysRegsUseOrder.begin()+i-1);
140 // Add it to the end of the list
141 PhysRegsUseOrder.push_back(RegMatch);
142 if (RegMatch == Reg)
143 return; // Found an exact match, exit early
144 }
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000145 }
146
147 public:
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000148 virtual const char *getPassName() const {
149 return "Local Register Allocator";
150 }
151
Chris Lattner91a452b2003-01-13 00:25:40 +0000152 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Chris Lattner91a452b2003-01-13 00:25:40 +0000153 AU.addRequiredID(PHIEliminationID);
Alkis Evlogimenos4c080862003-12-18 22:40:24 +0000154 AU.addRequiredID(TwoAddressInstructionPassID);
Chris Lattner91a452b2003-01-13 00:25:40 +0000155 MachineFunctionPass::getAnalysisUsage(AU);
156 }
157
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000158 private:
159 /// runOnMachineFunction - Register allocate the whole function
160 bool runOnMachineFunction(MachineFunction &Fn);
161
162 /// AllocateBasicBlock - Register allocate the specified basic block.
163 void AllocateBasicBlock(MachineBasicBlock &MBB);
164
Chris Lattner82bee0f2002-12-18 08:14:26 +0000165
Chris Lattner82bee0f2002-12-18 08:14:26 +0000166 /// areRegsEqual - This method returns true if the specified registers are
167 /// related to each other. To do this, it checks to see if they are equal
168 /// or if the first register is in the alias set of the second register.
169 ///
170 bool areRegsEqual(unsigned R1, unsigned R2) const {
171 if (R1 == R2) return true;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000172 for (const unsigned *AliasSet = TRI->getAliasSet(R2);
Alkis Evlogimenos73ff5122003-10-08 05:20:08 +0000173 *AliasSet; ++AliasSet) {
174 if (*AliasSet == R1) return true;
175 }
Chris Lattner82bee0f2002-12-18 08:14:26 +0000176 return false;
177 }
178
Chris Lattner580f9be2002-12-28 20:40:43 +0000179 /// getStackSpaceFor - This returns the frame index of the specified virtual
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000180 /// register on the stack, allocating space if necessary.
Chris Lattner580f9be2002-12-28 20:40:43 +0000181 int getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000182
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000183 /// removePhysReg - This method marks the specified physical register as no
184 /// longer being in use.
185 ///
Chris Lattner82bee0f2002-12-18 08:14:26 +0000186 void removePhysReg(unsigned PhysReg);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000187
188 /// spillVirtReg - This method spills the value specified by PhysReg into
189 /// the virtual register slot specified by VirtReg. It then updates the RA
190 /// data structures to indicate the fact that PhysReg is now available.
191 ///
Chris Lattner688c8252004-02-22 19:08:15 +0000192 void spillVirtReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000193 unsigned VirtReg, unsigned PhysReg);
194
Chris Lattnerc21be922002-12-16 17:44:42 +0000195 /// spillPhysReg - This method spills the specified physical register into
Chris Lattner128c2aa2003-08-17 18:01:15 +0000196 /// the virtual register slot associated with it. If OnlyVirtRegs is set to
197 /// true, then the request is ignored if the physical register does not
198 /// contain a virtual register.
Chris Lattner91a452b2003-01-13 00:25:40 +0000199 ///
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000200 void spillPhysReg(MachineBasicBlock &MBB, MachineInstr *I,
Chris Lattner128c2aa2003-08-17 18:01:15 +0000201 unsigned PhysReg, bool OnlyVirtRegs = false);
Chris Lattnerc21be922002-12-16 17:44:42 +0000202
Chris Lattner91a452b2003-01-13 00:25:40 +0000203 /// assignVirtToPhysReg - This method updates local state so that we know
204 /// that PhysReg is the proper container for VirtReg now. The physical
205 /// register must not be used for anything else when this is called.
206 ///
207 void assignVirtToPhysReg(unsigned VirtReg, unsigned PhysReg);
208
Chris Lattnerae640432002-12-17 02:50:10 +0000209 /// isPhysRegAvailable - Return true if the specified physical register is
210 /// free and available for use. This also includes checking to see if
211 /// aliased registers are all free...
212 ///
Chris Lattner82bee0f2002-12-18 08:14:26 +0000213 bool isPhysRegAvailable(unsigned PhysReg) const;
Chris Lattner91a452b2003-01-13 00:25:40 +0000214
215 /// getFreeReg - Look to see if there is a free register available in the
216 /// specified register class. If not, return 0.
217 ///
218 unsigned getFreeReg(const TargetRegisterClass *RC);
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000219
Chris Lattner91a452b2003-01-13 00:25:40 +0000220 /// getReg - Find a physical register to hold the specified virtual
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000221 /// register. If all compatible physical registers are used, this method
222 /// spills the last used virtual register to the stack, and uses that
223 /// register.
224 ///
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000225 unsigned getReg(MachineBasicBlock &MBB, MachineInstr *MI,
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000226 unsigned VirtReg);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000227
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000228 /// reloadVirtReg - This method transforms the specified specified virtual
229 /// register use to refer to a physical register. This method may do this
230 /// in one of several ways: if the register is available in a physical
231 /// register already, it uses that physical register. If the value is not
232 /// in a physical register, and if there are physical registers available,
233 /// it loads it into a register. If register pressure is high, and it is
234 /// possible, it tries to fold the load of the virtual register into the
235 /// instruction itself. It avoids doing this if register pressure is low to
236 /// improve the chance that subsequent instructions can use the reloaded
237 /// value. This method returns the modified instruction.
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000238 ///
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000239 MachineInstr *reloadVirtReg(MachineBasicBlock &MBB, MachineInstr *MI,
240 unsigned OpNum);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000241
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000242
243 void reloadPhysReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator &I,
244 unsigned PhysReg);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000245 };
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000246 char RALocal::ID = 0;
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000247}
248
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000249/// getStackSpaceFor - This allocates space for the specified virtual register
250/// to be held on the stack.
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000251int RALocal::getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC) {
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000252 // Find the location Reg would belong...
253 std::map<unsigned, int>::iterator I =StackSlotForVirtReg.lower_bound(VirtReg);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000254
Chris Lattner580f9be2002-12-28 20:40:43 +0000255 if (I != StackSlotForVirtReg.end() && I->first == VirtReg)
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000256 return I->second; // Already has space allocated?
257
Chris Lattner580f9be2002-12-28 20:40:43 +0000258 // Allocate a new stack object for this spill location...
Chris Lattner26eb14b2004-08-15 22:02:22 +0000259 int FrameIdx = MF->getFrameInfo()->CreateStackObject(RC->getSize(),
260 RC->getAlignment());
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000261
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000262 // Assign the slot...
Chris Lattner580f9be2002-12-28 20:40:43 +0000263 StackSlotForVirtReg.insert(I, std::make_pair(VirtReg, FrameIdx));
264 return FrameIdx;
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000265}
266
Chris Lattnerae640432002-12-17 02:50:10 +0000267
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000268/// removePhysReg - This method marks the specified physical register as no
Chris Lattner82bee0f2002-12-18 08:14:26 +0000269/// longer being in use.
270///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000271void RALocal::removePhysReg(unsigned PhysReg) {
Chris Lattner64667b62004-02-09 01:26:13 +0000272 PhysRegsUsed[PhysReg] = -1; // PhyReg no longer used
Chris Lattner82bee0f2002-12-18 08:14:26 +0000273
274 std::vector<unsigned>::iterator It =
275 std::find(PhysRegsUseOrder.begin(), PhysRegsUseOrder.end(), PhysReg);
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000276 if (It != PhysRegsUseOrder.end())
277 PhysRegsUseOrder.erase(It);
Chris Lattner82bee0f2002-12-18 08:14:26 +0000278}
279
Chris Lattner91a452b2003-01-13 00:25:40 +0000280
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000281/// spillVirtReg - This method spills the value specified by PhysReg into the
282/// virtual register slot specified by VirtReg. It then updates the RA data
283/// structures to indicate the fact that PhysReg is now available.
284///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000285void RALocal::spillVirtReg(MachineBasicBlock &MBB,
286 MachineBasicBlock::iterator I,
287 unsigned VirtReg, unsigned PhysReg) {
Chris Lattner8c819452003-08-05 04:13:58 +0000288 assert(VirtReg && "Spilling a physical register is illegal!"
Chris Lattnerd9ac6a72003-08-05 00:49:09 +0000289 " Must not have appropriate kill for the register or use exists beyond"
290 " the intended one.");
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000291 DOUT << " Spilling register " << TRI->getName(PhysReg)
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000292 << " containing %reg" << VirtReg;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000293
294 const TargetInstrInfo* TII = MBB.getParent()->getTarget().getInstrInfo();
295
Evan Cheng839b7592008-01-17 02:08:17 +0000296 if (!isVirtRegModified(VirtReg)) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000297 DOUT << " which has not been modified, so no store necessary!";
Evan Cheng839b7592008-01-17 02:08:17 +0000298 std::pair<MachineInstr*, unsigned> &LastUse = getVirtRegLastUse(VirtReg);
299 if (LastUse.first)
300 LastUse.first->getOperand(LastUse.second).setIsKill();
Evan Cheng2fc628d2008-02-06 19:16:53 +0000301 } else {
302 // Otherwise, there is a virtual register corresponding to this physical
303 // register. We only need to spill it into its stack slot if it has been
304 // modified.
Chris Lattner84bc5422007-12-31 04:13:23 +0000305 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(VirtReg);
Chris Lattnerd9ac6a72003-08-05 00:49:09 +0000306 int FrameIndex = getStackSpaceFor(VirtReg, RC);
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000307 DOUT << " to stack slot #" << FrameIndex;
Evan Cheng2fc628d2008-02-06 19:16:53 +0000308 // If the instruction reads the register that's spilled, (e.g. this can
309 // happen if it is a move to a physical register), then the spill
310 // instruction is not a kill.
Evan Cheng6130f662008-03-05 00:59:57 +0000311 bool isKill = !(I != MBB.end() && I->readsRegister(PhysReg));
Evan Cheng431bfcb2008-02-11 08:30:52 +0000312 TII->storeRegToStackSlot(MBB, I, PhysReg, isKill, FrameIndex, RC);
Alkis Evlogimenos2acef2d2004-02-19 06:19:09 +0000313 ++NumStores; // Update statistics
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000314 }
Chris Lattnerecea5632004-02-09 02:12:04 +0000315
316 getVirt2PhysRegMapSlot(VirtReg) = 0; // VirtReg no longer available
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000317
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000318 DOUT << "\n";
Chris Lattner82bee0f2002-12-18 08:14:26 +0000319 removePhysReg(PhysReg);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000320}
321
Chris Lattnerae640432002-12-17 02:50:10 +0000322
Chris Lattner91a452b2003-01-13 00:25:40 +0000323/// spillPhysReg - This method spills the specified physical register into the
Chris Lattner128c2aa2003-08-17 18:01:15 +0000324/// virtual register slot associated with it. If OnlyVirtRegs is set to true,
325/// then the request is ignored if the physical register does not contain a
326/// virtual register.
Chris Lattner91a452b2003-01-13 00:25:40 +0000327///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000328void RALocal::spillPhysReg(MachineBasicBlock &MBB, MachineInstr *I,
329 unsigned PhysReg, bool OnlyVirtRegs) {
Chris Lattner64667b62004-02-09 01:26:13 +0000330 if (PhysRegsUsed[PhysReg] != -1) { // Only spill it if it's used!
Chris Lattner45d57882006-09-08 19:03:30 +0000331 assert(PhysRegsUsed[PhysReg] != -2 && "Non allocable reg used!");
Chris Lattner64667b62004-02-09 01:26:13 +0000332 if (PhysRegsUsed[PhysReg] || !OnlyVirtRegs)
333 spillVirtReg(MBB, I, PhysRegsUsed[PhysReg], PhysReg);
Alkis Evlogimenos73ff5122003-10-08 05:20:08 +0000334 } else {
Chris Lattner91a452b2003-01-13 00:25:40 +0000335 // If the selected register aliases any other registers, we must make
Chris Lattner45d57882006-09-08 19:03:30 +0000336 // sure that one of the aliases isn't alive.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000337 for (const unsigned *AliasSet = TRI->getAliasSet(PhysReg);
Chris Lattner64667b62004-02-09 01:26:13 +0000338 *AliasSet; ++AliasSet)
Chris Lattner45d57882006-09-08 19:03:30 +0000339 if (PhysRegsUsed[*AliasSet] != -1 && // Spill aliased register.
340 PhysRegsUsed[*AliasSet] != -2) // If allocatable.
Evan Cheng7ac19af2007-06-26 21:05:13 +0000341 if (PhysRegsUsed[*AliasSet])
342 spillVirtReg(MBB, I, PhysRegsUsed[*AliasSet], *AliasSet);
Chris Lattner91a452b2003-01-13 00:25:40 +0000343 }
344}
345
346
347/// assignVirtToPhysReg - This method updates local state so that we know
348/// that PhysReg is the proper container for VirtReg now. The physical
349/// register must not be used for anything else when this is called.
350///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000351void RALocal::assignVirtToPhysReg(unsigned VirtReg, unsigned PhysReg) {
Chris Lattner64667b62004-02-09 01:26:13 +0000352 assert(PhysRegsUsed[PhysReg] == -1 && "Phys reg already assigned!");
Chris Lattner91a452b2003-01-13 00:25:40 +0000353 // Update information to note the fact that this register was just used, and
354 // it holds VirtReg.
355 PhysRegsUsed[PhysReg] = VirtReg;
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000356 getVirt2PhysRegMapSlot(VirtReg) = PhysReg;
Evan Cheng7ac19af2007-06-26 21:05:13 +0000357 AddToPhysRegsUseOrder(PhysReg); // New use of PhysReg
Chris Lattner91a452b2003-01-13 00:25:40 +0000358}
359
360
Chris Lattnerae640432002-12-17 02:50:10 +0000361/// isPhysRegAvailable - Return true if the specified physical register is free
362/// and available for use. This also includes checking to see if aliased
363/// registers are all free...
364///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000365bool RALocal::isPhysRegAvailable(unsigned PhysReg) const {
Chris Lattner64667b62004-02-09 01:26:13 +0000366 if (PhysRegsUsed[PhysReg] != -1) return false;
Chris Lattnerae640432002-12-17 02:50:10 +0000367
368 // If the selected register aliases any other allocated registers, it is
369 // not free!
Dan Gohman6f0d0242008-02-10 18:45:23 +0000370 for (const unsigned *AliasSet = TRI->getAliasSet(PhysReg);
Alkis Evlogimenos73ff5122003-10-08 05:20:08 +0000371 *AliasSet; ++AliasSet)
Evan Chengbcfa1ca2008-02-22 20:30:53 +0000372 if (PhysRegsUsed[*AliasSet] >= 0) // Aliased register in use?
Alkis Evlogimenos73ff5122003-10-08 05:20:08 +0000373 return false; // Can't use this reg then.
Chris Lattnerae640432002-12-17 02:50:10 +0000374 return true;
375}
376
377
Chris Lattner91a452b2003-01-13 00:25:40 +0000378/// getFreeReg - Look to see if there is a free register available in the
379/// specified register class. If not, return 0.
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000380///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000381unsigned RALocal::getFreeReg(const TargetRegisterClass *RC) {
Chris Lattner580f9be2002-12-28 20:40:43 +0000382 // Get iterators defining the range of registers that are valid to allocate in
383 // this class, which also specifies the preferred allocation order.
384 TargetRegisterClass::iterator RI = RC->allocation_order_begin(*MF);
385 TargetRegisterClass::iterator RE = RC->allocation_order_end(*MF);
Chris Lattnerae640432002-12-17 02:50:10 +0000386
Chris Lattner91a452b2003-01-13 00:25:40 +0000387 for (; RI != RE; ++RI)
388 if (isPhysRegAvailable(*RI)) { // Is reg unused?
389 assert(*RI != 0 && "Cannot use register!");
390 return *RI; // Found an unused register!
391 }
392 return 0;
393}
394
395
Chris Lattner91a452b2003-01-13 00:25:40 +0000396/// getReg - Find a physical register to hold the specified virtual
397/// register. If all compatible physical registers are used, this method spills
398/// the last used virtual register to the stack, and uses that register.
399///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000400unsigned RALocal::getReg(MachineBasicBlock &MBB, MachineInstr *I,
401 unsigned VirtReg) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000402 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(VirtReg);
Chris Lattner91a452b2003-01-13 00:25:40 +0000403
404 // First check to see if we have a free register of the requested type...
405 unsigned PhysReg = getFreeReg(RC);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000406
Chris Lattnerae640432002-12-17 02:50:10 +0000407 // If we didn't find an unused register, scavenge one now!
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000408 if (PhysReg == 0) {
Chris Lattnerc21be922002-12-16 17:44:42 +0000409 assert(!PhysRegsUseOrder.empty() && "No allocated registers??");
Chris Lattnerae640432002-12-17 02:50:10 +0000410
411 // Loop over all of the preallocated registers from the least recently used
412 // to the most recently used. When we find one that is capable of holding
413 // our register, use it.
414 for (unsigned i = 0; PhysReg == 0; ++i) {
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000415 assert(i != PhysRegsUseOrder.size() &&
416 "Couldn't find a register of the appropriate class!");
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000417
Chris Lattnerae640432002-12-17 02:50:10 +0000418 unsigned R = PhysRegsUseOrder[i];
Chris Lattner41822c72003-08-23 23:49:42 +0000419
420 // We can only use this register if it holds a virtual register (ie, it
421 // can be spilled). Do not use it if it is an explicitly allocated
422 // physical register!
Chris Lattner64667b62004-02-09 01:26:13 +0000423 assert(PhysRegsUsed[R] != -1 &&
Chris Lattner41822c72003-08-23 23:49:42 +0000424 "PhysReg in PhysRegsUseOrder, but is not allocated?");
Chris Lattner45d57882006-09-08 19:03:30 +0000425 if (PhysRegsUsed[R] && PhysRegsUsed[R] != -2) {
Chris Lattner41822c72003-08-23 23:49:42 +0000426 // If the current register is compatible, use it.
Chris Lattner3bba0262004-08-15 22:23:09 +0000427 if (RC->contains(R)) {
Chris Lattner41822c72003-08-23 23:49:42 +0000428 PhysReg = R;
429 break;
430 } else {
431 // If one of the registers aliased to the current register is
432 // compatible, use it.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000433 for (const unsigned *AliasIt = TRI->getAliasSet(R);
Chris Lattner5e503492006-09-03 07:15:37 +0000434 *AliasIt; ++AliasIt) {
435 if (RC->contains(*AliasIt) &&
436 // If this is pinned down for some reason, don't use it. For
437 // example, if CL is pinned, and we run across CH, don't use
438 // CH as justification for using scavenging ECX (which will
439 // fail).
Chris Lattner45d57882006-09-08 19:03:30 +0000440 PhysRegsUsed[*AliasIt] != 0 &&
441
442 // Make sure the register is allocatable. Don't allocate SIL on
443 // x86-32.
444 PhysRegsUsed[*AliasIt] != -2) {
Chris Lattner5e503492006-09-03 07:15:37 +0000445 PhysReg = *AliasIt; // Take an aliased register
Alkis Evlogimenos73ff5122003-10-08 05:20:08 +0000446 break;
447 }
448 }
Chris Lattner41822c72003-08-23 23:49:42 +0000449 }
Chris Lattnerae640432002-12-17 02:50:10 +0000450 }
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000451 }
452
Chris Lattnerae640432002-12-17 02:50:10 +0000453 assert(PhysReg && "Physical register not assigned!?!?");
454
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000455 // At this point PhysRegsUseOrder[i] is the least recently used register of
456 // compatible register class. Spill it to memory and reap its remains.
Chris Lattnerc21be922002-12-16 17:44:42 +0000457 spillPhysReg(MBB, I, PhysReg);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000458 }
459
460 // Now that we know which register we need to assign this to, do it now!
Chris Lattner91a452b2003-01-13 00:25:40 +0000461 assignVirtToPhysReg(VirtReg, PhysReg);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000462 return PhysReg;
463}
464
Chris Lattnerae640432002-12-17 02:50:10 +0000465
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000466/// reloadVirtReg - This method transforms the specified specified virtual
467/// register use to refer to a physical register. This method may do this in
468/// one of several ways: if the register is available in a physical register
469/// already, it uses that physical register. If the value is not in a physical
470/// register, and if there are physical registers available, it loads it into a
471/// register. If register pressure is high, and it is possible, it tries to
472/// fold the load of the virtual register into the instruction itself. It
473/// avoids doing this if register pressure is low to improve the chance that
474/// subsequent instructions can use the reloaded value. This method returns the
475/// modified instruction.
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000476///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000477MachineInstr *RALocal::reloadVirtReg(MachineBasicBlock &MBB, MachineInstr *MI,
478 unsigned OpNum) {
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000479 unsigned VirtReg = MI->getOperand(OpNum).getReg();
480
481 // If the virtual register is already available, just update the instruction
482 // and return.
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000483 if (unsigned PR = getVirt2PhysRegMapSlot(VirtReg)) {
Bill Wendling97e3c012008-02-29 18:52:01 +0000484 MarkPhysRegRecentlyUsed(PR); // Already have this value available!
Chris Lattnere53f4a02006-05-04 17:52:23 +0000485 MI->getOperand(OpNum).setReg(PR); // Assign the input register
Bill Wendling97e3c012008-02-29 18:52:01 +0000486 getVirtRegLastUse(VirtReg) = std::make_pair(MI, OpNum);
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000487 return MI;
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000488 }
489
Chris Lattner1e3812c2004-02-17 04:08:37 +0000490 // Otherwise, we need to fold it into the current instruction, or reload it.
491 // If we have registers available to hold the value, use them.
Chris Lattner84bc5422007-12-31 04:13:23 +0000492 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(VirtReg);
Chris Lattner1e3812c2004-02-17 04:08:37 +0000493 unsigned PhysReg = getFreeReg(RC);
Chris Lattner11390e72004-02-17 08:09:40 +0000494 int FrameIndex = getStackSpaceFor(VirtReg, RC);
Chris Lattner1e3812c2004-02-17 04:08:37 +0000495
Chris Lattner11390e72004-02-17 08:09:40 +0000496 if (PhysReg) { // Register is available, allocate it!
497 assignVirtToPhysReg(VirtReg, PhysReg);
498 } else { // No registers available.
Evan Cheng27240c72008-02-07 19:46:55 +0000499 // Force some poor hapless value out of the register file to
Chris Lattner1e3812c2004-02-17 04:08:37 +0000500 // make room for the new register, and reload it.
501 PhysReg = getReg(MBB, MI, VirtReg);
502 }
503
Chris Lattner91a452b2003-01-13 00:25:40 +0000504 markVirtRegModified(VirtReg, false); // Note that this reg was just reloaded
505
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000506 DOUT << " Reloading %reg" << VirtReg << " into "
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000507 << TRI->getName(PhysReg) << "\n";
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000508
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000509 // Add move instruction(s)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000510 const TargetInstrInfo* TII = MBB.getParent()->getTarget().getInstrInfo();
511 TII->loadRegFromStackSlot(MBB, MI, PhysReg, FrameIndex, RC);
Alkis Evlogimenos2acef2d2004-02-19 06:19:09 +0000512 ++NumLoads; // Update statistics
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000513
Chris Lattner84bc5422007-12-31 04:13:23 +0000514 MF->getRegInfo().setPhysRegUsed(PhysReg);
Chris Lattnere53f4a02006-05-04 17:52:23 +0000515 MI->getOperand(OpNum).setReg(PhysReg); // Assign the input register
Evan Cheng839b7592008-01-17 02:08:17 +0000516 getVirtRegLastUse(VirtReg) = std::make_pair(MI, OpNum);
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000517 return MI;
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000518}
519
Evan Cheng7ac19af2007-06-26 21:05:13 +0000520/// isReadModWriteImplicitKill - True if this is an implicit kill for a
521/// read/mod/write register, i.e. update partial register.
522static bool isReadModWriteImplicitKill(MachineInstr *MI, unsigned Reg) {
523 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
524 MachineOperand& MO = MI->getOperand(i);
525 if (MO.isRegister() && MO.getReg() == Reg && MO.isImplicit() &&
526 MO.isDef() && !MO.isDead())
527 return true;
528 }
529 return false;
530}
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000531
Evan Cheng7ac19af2007-06-26 21:05:13 +0000532/// isReadModWriteImplicitDef - True if this is an implicit def for a
533/// read/mod/write register, i.e. update partial register.
534static bool isReadModWriteImplicitDef(MachineInstr *MI, unsigned Reg) {
535 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
536 MachineOperand& MO = MI->getOperand(i);
537 if (MO.isRegister() && MO.getReg() == Reg && MO.isImplicit() &&
538 !MO.isDef() && MO.isKill())
539 return true;
540 }
541 return false;
542}
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000543
Owen Anderson491fccc2008-07-08 22:24:50 +0000544// precedes - Helper function to determine with MachineInstr A
545// precedes MachineInstr B within the same MBB.
546static bool precedes(MachineBasicBlock::iterator A,
547 MachineBasicBlock::iterator B) {
548 if (A == B)
549 return false;
550
551 MachineBasicBlock::iterator I = A->getParent()->begin();
552 while (I != A->getParent()->end()) {
553 if (I == A)
554 return true;
555 else if (I == B)
556 return false;
557
558 ++I;
559 }
560
561 return false;
562}
563
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000564void RALocal::AllocateBasicBlock(MachineBasicBlock &MBB) {
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000565 // loop over each instruction
Chris Lattnere6a88ac2005-11-09 18:22:42 +0000566 MachineBasicBlock::iterator MII = MBB.begin();
567 const TargetInstrInfo &TII = *TM->getInstrInfo();
Chris Lattner44500e32006-06-15 22:21:53 +0000568
Evan Chengddee8422006-11-15 20:55:15 +0000569 DEBUG(const BasicBlock *LBB = MBB.getBasicBlock();
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000570 if (LBB) DOUT << "\nStarting RegAlloc of BB: " << LBB->getName());
Evan Chengddee8422006-11-15 20:55:15 +0000571
Chris Lattner44500e32006-06-15 22:21:53 +0000572 // If this is the first basic block in the machine function, add live-in
573 // registers as active.
Evan Cheng33d3d4a2008-05-28 17:22:32 +0000574 if (&MBB == &*MF->begin() || MBB.isLandingPad()) {
575 for (MachineBasicBlock::livein_iterator I = MBB.livein_begin(),
576 E = MBB.livein_end(); I != E; ++I) {
577 unsigned Reg = *I;
Chris Lattner84bc5422007-12-31 04:13:23 +0000578 MF->getRegInfo().setPhysRegUsed(Reg);
Chris Lattner44500e32006-06-15 22:21:53 +0000579 PhysRegsUsed[Reg] = 0; // It is free and reserved now
Evan Cheng7ac19af2007-06-26 21:05:13 +0000580 AddToPhysRegsUseOrder(Reg);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000581 for (const unsigned *AliasSet = TRI->getSubRegisters(Reg);
Chris Lattner44500e32006-06-15 22:21:53 +0000582 *AliasSet; ++AliasSet) {
Chris Lattner45d57882006-09-08 19:03:30 +0000583 if (PhysRegsUsed[*AliasSet] != -2) {
Evan Cheng7ac19af2007-06-26 21:05:13 +0000584 AddToPhysRegsUseOrder(*AliasSet);
Chris Lattner45d57882006-09-08 19:03:30 +0000585 PhysRegsUsed[*AliasSet] = 0; // It is free and reserved now
Chris Lattner84bc5422007-12-31 04:13:23 +0000586 MF->getRegInfo().setPhysRegUsed(*AliasSet);
Chris Lattner45d57882006-09-08 19:03:30 +0000587 }
Chris Lattner44500e32006-06-15 22:21:53 +0000588 }
589 }
590 }
591
Owen Anderson491fccc2008-07-08 22:24:50 +0000592
593 MachineRegisterInfo& MRI = MBB.getParent()->getRegInfo();
594 // Keep track of the most recently seen previous use or def of each reg,
595 // so that we can update them with dead/kill markers.
596 std::map<unsigned, std::pair<MachineInstr*, unsigned> > LastUseDef;
597 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
598 I != E; ++I) {
599 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
600 MachineOperand& MO = I->getOperand(i);
601 // Uses don't trigger any flags, but we need to save
602 // them for later. Also, we have to process these
603 // _before_ processing the defs, since an instr
604 // uses regs before it defs them.
605 if (MO.isReg() && MO.getReg() && MO.isUse())
606 LastUseDef[MO.getReg()] = std::make_pair(I, i);
607 }
608
609 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
610 MachineOperand& MO = I->getOperand(i);
611 // Defs others than 2-addr redefs _do_ trigger flag changes:
612 // - A def followed by a def is dead
613 // - A use followed by a def is a kill
614 if (MO.isReg() && MO.getReg() && MO.isDef() &&
615 !I->isRegReDefinedByTwoAddr(MO.getReg())) {
616 std::map<unsigned, std::pair<MachineInstr*, unsigned> >::iterator
617 last = LastUseDef.find(MO.getReg());
618 if (last != LastUseDef.end()) {
619 MachineOperand& lastUD =
620 last->second.first->getOperand(last->second.second);
621 if (lastUD.isDef())
622 lastUD.setIsDead(true);
623 else if (lastUD.isUse())
624 lastUD.setIsKill(true);
625 }
626
627 LastUseDef[MO.getReg()] = std::make_pair(I, i);
628 }
629 }
630 }
631
632 // Live-out (of the function) registers contain return values of the function,
633 // so we need to make sure they are alive at return time.
634 if (!MBB.empty() && MBB.back().getDesc().isReturn()) {
635 MachineInstr* Ret = &MBB.back();
636 for (MachineRegisterInfo::liveout_iterator
637 I = MF->getRegInfo().liveout_begin(),
638 E = MF->getRegInfo().liveout_end(); I != E; ++I)
639 if (!Ret->readsRegister(*I)) {
640 Ret->addOperand(MachineOperand::CreateReg(*I, false, true));
641 LastUseDef[*I] = std::make_pair(Ret, Ret->getNumOperands()-1);
642 }
643 }
644
645 // Finally, loop over the final use/def of each reg
646 // in the block and determine if it is dead.
647 for (std::map<unsigned, std::pair<MachineInstr*, unsigned> >::iterator
648 I = LastUseDef.begin(), E = LastUseDef.end(); I != E; ++I) {
649 MachineInstr* MI = I->second.first;
650 unsigned idx = I->second.second;
651 MachineOperand& MO = MI->getOperand(idx);
652
653 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(MO.getReg());
654
655 // A crude approximation of "live-out" calculation
656 bool usedOutsideBlock = isPhysReg ? false :
657 UsedInMultipleBlocks.test(MO.getReg() -
658 TargetRegisterInfo::FirstVirtualRegister);
659 if (!isPhysReg && !usedOutsideBlock)
660 for (MachineRegisterInfo::reg_iterator UI = MRI.reg_begin(MO.getReg()),
661 UE = MRI.reg_end(); UI != UE; ++UI)
662 // Two cases:
663 // - used in another block
664 // - used in the same block before it is defined (loop)
665 if (UI->getParent() != &MBB ||
Owen Anderson0966f0f2008-07-08 23:36:37 +0000666 (MO.isDef() && UI.getOperand().isUse() && precedes(&*UI, MI))) {
Owen Anderson491fccc2008-07-08 22:24:50 +0000667 UsedInMultipleBlocks.set(MO.getReg() -
668 TargetRegisterInfo::FirstVirtualRegister);
669 usedOutsideBlock = true;
670 break;
671 }
672
673 // Physical registers and those that are not live-out of the block
674 // are killed/dead at their last use/def within this block.
675 if (isPhysReg || !usedOutsideBlock) {
676 if (MO.isUse())
677 MO.setIsKill(true);
678 else if (MI->getOperand(idx).isDef())
679 MO.setIsDead(true);
680 }
681 }
682
Chris Lattner44500e32006-06-15 22:21:53 +0000683 // Otherwise, sequentially allocate each instruction in the MBB.
Chris Lattnere6a88ac2005-11-09 18:22:42 +0000684 while (MII != MBB.end()) {
685 MachineInstr *MI = MII++;
Chris Lattner749c6f62008-01-07 07:27:27 +0000686 const TargetInstrDesc &TID = MI->getDesc();
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000687 DEBUG(DOUT << "\nStarting RegAlloc of: " << *MI;
688 DOUT << " Regs have values: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000689 for (unsigned i = 0; i != TRI->getNumRegs(); ++i)
Chris Lattner45d57882006-09-08 19:03:30 +0000690 if (PhysRegsUsed[i] != -1 && PhysRegsUsed[i] != -2)
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000691 DOUT << "[" << TRI->getName(i)
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000692 << ",%reg" << PhysRegsUsed[i] << "] ";
693 DOUT << "\n");
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000694
Chris Lattnerae640432002-12-17 02:50:10 +0000695 // Loop over the implicit uses, making sure that they are at the head of the
696 // use order list, so they don't get reallocated.
Jim Laskeycd4317e2006-07-21 21:15:20 +0000697 if (TID.ImplicitUses) {
698 for (const unsigned *ImplicitUses = TID.ImplicitUses;
699 *ImplicitUses; ++ImplicitUses)
700 MarkPhysRegRecentlyUsed(*ImplicitUses);
701 }
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000702
Evan Chengddee8422006-11-15 20:55:15 +0000703 SmallVector<unsigned, 8> Kills;
704 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
705 MachineOperand& MO = MI->getOperand(i);
Evan Cheng7ac19af2007-06-26 21:05:13 +0000706 if (MO.isRegister() && MO.isKill()) {
707 if (!MO.isImplicit())
708 Kills.push_back(MO.getReg());
709 else if (!isReadModWriteImplicitKill(MI, MO.getReg()))
710 // These are extra physical register kills when a sub-register
711 // is defined (def of a sub-register is a read/mod/write of the
712 // larger registers). Ignore.
713 Kills.push_back(MO.getReg());
714 }
Evan Chengddee8422006-11-15 20:55:15 +0000715 }
716
Brian Gaeke53b99a02003-08-15 21:19:25 +0000717 // Get the used operands into registers. This has the potential to spill
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000718 // incoming values if we are out of registers. Note that we completely
719 // ignore physical register uses here. We assume that if an explicit
720 // physical register is referenced by the instruction, that it is guaranteed
721 // to be live-in, or the input is badly hosed.
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000722 //
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000723 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
724 MachineOperand& MO = MI->getOperand(i);
725 // here we are looking for only used operands (never def&use)
Evan Chengddee8422006-11-15 20:55:15 +0000726 if (MO.isRegister() && !MO.isDef() && MO.getReg() && !MO.isImplicit() &&
Dan Gohman6f0d0242008-02-10 18:45:23 +0000727 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000728 MI = reloadVirtReg(MBB, MI, i);
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000729 }
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000730
Evan Chengddee8422006-11-15 20:55:15 +0000731 // If this instruction is the last user of this register, kill the
Chris Lattner56ddada2004-02-17 17:49:10 +0000732 // value, freeing the register being used, so it doesn't need to be
733 // spilled to memory.
734 //
Evan Chengddee8422006-11-15 20:55:15 +0000735 for (unsigned i = 0, e = Kills.size(); i != e; ++i) {
736 unsigned VirtReg = Kills[i];
Chris Lattner56ddada2004-02-17 17:49:10 +0000737 unsigned PhysReg = VirtReg;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000738 if (TargetRegisterInfo::isVirtualRegister(VirtReg)) {
Chris Lattner56ddada2004-02-17 17:49:10 +0000739 // If the virtual register was never materialized into a register, it
740 // might not be in the map, but it won't hurt to zero it out anyway.
741 unsigned &PhysRegSlot = getVirt2PhysRegMapSlot(VirtReg);
742 PhysReg = PhysRegSlot;
743 PhysRegSlot = 0;
Chris Lattner0c5b8da2006-09-08 20:21:31 +0000744 } else if (PhysRegsUsed[PhysReg] == -2) {
745 // Unallocatable register dead, ignore.
746 continue;
Evan Cheng7ac19af2007-06-26 21:05:13 +0000747 } else {
Evan Cheng76500d52007-10-22 19:42:28 +0000748 assert((!PhysRegsUsed[PhysReg] || PhysRegsUsed[PhysReg] == -1) &&
Evan Cheng7ac19af2007-06-26 21:05:13 +0000749 "Silently clearing a virtual register?");
Chris Lattner56ddada2004-02-17 17:49:10 +0000750 }
Chris Lattner91a452b2003-01-13 00:25:40 +0000751
Chris Lattner56ddada2004-02-17 17:49:10 +0000752 if (PhysReg) {
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000753 DOUT << " Last use of " << TRI->getName(PhysReg)
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000754 << "[%reg" << VirtReg <<"], removing it from live set\n";
Chris Lattner56ddada2004-02-17 17:49:10 +0000755 removePhysReg(PhysReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000756 for (const unsigned *AliasSet = TRI->getSubRegisters(PhysReg);
Evan Chengddee8422006-11-15 20:55:15 +0000757 *AliasSet; ++AliasSet) {
758 if (PhysRegsUsed[*AliasSet] != -2) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000759 DOUT << " Last use of "
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000760 << TRI->getName(*AliasSet)
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000761 << "[%reg" << VirtReg <<"], removing it from live set\n";
Evan Chengddee8422006-11-15 20:55:15 +0000762 removePhysReg(*AliasSet);
763 }
764 }
Chris Lattner91a452b2003-01-13 00:25:40 +0000765 }
766 }
767
768 // Loop over all of the operands of the instruction, spilling registers that
769 // are defined, and marking explicit destinations in the PhysRegsUsed map.
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000770 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
771 MachineOperand& MO = MI->getOperand(i);
Evan Cheng438f7bc2006-11-10 08:43:01 +0000772 if (MO.isRegister() && MO.isDef() && !MO.isImplicit() && MO.getReg() &&
Dan Gohman6f0d0242008-02-10 18:45:23 +0000773 TargetRegisterInfo::isPhysicalRegister(MO.getReg())) {
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000774 unsigned Reg = MO.getReg();
Chris Lattnercc406322006-09-08 19:11:11 +0000775 if (PhysRegsUsed[Reg] == -2) continue; // Something like ESP.
Evan Cheng7ac19af2007-06-26 21:05:13 +0000776 // These are extra physical register defs when a sub-register
777 // is defined (def of a sub-register is a read/mod/write of the
778 // larger registers). Ignore.
779 if (isReadModWriteImplicitDef(MI, MO.getReg())) continue;
780
Chris Lattner84bc5422007-12-31 04:13:23 +0000781 MF->getRegInfo().setPhysRegUsed(Reg);
Evan Chengddee8422006-11-15 20:55:15 +0000782 spillPhysReg(MBB, MI, Reg, true); // Spill any existing value in reg
Chris Lattner91a452b2003-01-13 00:25:40 +0000783 PhysRegsUsed[Reg] = 0; // It is free and reserved now
Evan Cheng7ac19af2007-06-26 21:05:13 +0000784 AddToPhysRegsUseOrder(Reg);
785
Dan Gohman6f0d0242008-02-10 18:45:23 +0000786 for (const unsigned *AliasSet = TRI->getSubRegisters(Reg);
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000787 *AliasSet; ++AliasSet) {
Chris Lattner45d57882006-09-08 19:03:30 +0000788 if (PhysRegsUsed[*AliasSet] != -2) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000789 MF->getRegInfo().setPhysRegUsed(*AliasSet);
Evan Cheng7ac19af2007-06-26 21:05:13 +0000790 PhysRegsUsed[*AliasSet] = 0; // It is free and reserved now
791 AddToPhysRegsUseOrder(*AliasSet);
Chris Lattner45d57882006-09-08 19:03:30 +0000792 }
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000793 }
Chris Lattner91a452b2003-01-13 00:25:40 +0000794 }
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000795 }
Chris Lattner91a452b2003-01-13 00:25:40 +0000796
797 // Loop over the implicit defs, spilling them as well.
Jim Laskeycd4317e2006-07-21 21:15:20 +0000798 if (TID.ImplicitDefs) {
799 for (const unsigned *ImplicitDefs = TID.ImplicitDefs;
800 *ImplicitDefs; ++ImplicitDefs) {
801 unsigned Reg = *ImplicitDefs;
Evan Cheng7ac19af2007-06-26 21:05:13 +0000802 if (PhysRegsUsed[Reg] != -2) {
Chris Lattner2b41b8e2006-09-19 18:02:01 +0000803 spillPhysReg(MBB, MI, Reg, true);
Evan Cheng7ac19af2007-06-26 21:05:13 +0000804 AddToPhysRegsUseOrder(Reg);
Chris Lattner2b41b8e2006-09-19 18:02:01 +0000805 PhysRegsUsed[Reg] = 0; // It is free and reserved now
806 }
Chris Lattner84bc5422007-12-31 04:13:23 +0000807 MF->getRegInfo().setPhysRegUsed(Reg);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000808 for (const unsigned *AliasSet = TRI->getSubRegisters(Reg);
Jim Laskeycd4317e2006-07-21 21:15:20 +0000809 *AliasSet; ++AliasSet) {
Chris Lattner45d57882006-09-08 19:03:30 +0000810 if (PhysRegsUsed[*AliasSet] != -2) {
Evan Cheng7ac19af2007-06-26 21:05:13 +0000811 AddToPhysRegsUseOrder(*AliasSet);
812 PhysRegsUsed[*AliasSet] = 0; // It is free and reserved now
Chris Lattner84bc5422007-12-31 04:13:23 +0000813 MF->getRegInfo().setPhysRegUsed(*AliasSet);
Chris Lattner45d57882006-09-08 19:03:30 +0000814 }
Jim Laskeycd4317e2006-07-21 21:15:20 +0000815 }
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000816 }
Alkis Evlogimenosefe995a2003-12-13 01:20:58 +0000817 }
Chris Lattner91a452b2003-01-13 00:25:40 +0000818
Evan Chengddee8422006-11-15 20:55:15 +0000819 SmallVector<unsigned, 8> DeadDefs;
820 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
821 MachineOperand& MO = MI->getOperand(i);
822 if (MO.isRegister() && MO.isDead())
823 DeadDefs.push_back(MO.getReg());
824 }
825
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000826 // Okay, we have allocated all of the source operands and spilled any values
827 // that would be destroyed by defs of this instruction. Loop over the
Chris Lattner0648b162005-01-23 22:51:56 +0000828 // explicit defs and assign them to a register, spilling incoming values if
Chris Lattner91a452b2003-01-13 00:25:40 +0000829 // we need to scavenge a register.
Chris Lattner82bee0f2002-12-18 08:14:26 +0000830 //
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000831 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
832 MachineOperand& MO = MI->getOperand(i);
Evan Cheng5d8062b2006-09-05 20:32:06 +0000833 if (MO.isRegister() && MO.isDef() && MO.getReg() &&
Dan Gohman6f0d0242008-02-10 18:45:23 +0000834 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000835 unsigned DestVirtReg = MO.getReg();
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000836 unsigned DestPhysReg;
837
Alkis Evlogimenos9af9dbd2003-12-18 13:08:52 +0000838 // If DestVirtReg already has a value, use it.
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000839 if (!(DestPhysReg = getVirt2PhysRegMapSlot(DestVirtReg)))
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000840 DestPhysReg = getReg(MBB, MI, DestVirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +0000841 MF->getRegInfo().setPhysRegUsed(DestPhysReg);
Chris Lattnerd5725632003-05-12 03:54:14 +0000842 markVirtRegModified(DestVirtReg);
Evan Cheng839b7592008-01-17 02:08:17 +0000843 getVirtRegLastUse(DestVirtReg) = std::make_pair((MachineInstr*)0, 0);
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000844 DOUT << " Assigning " << TRI->getName(DestPhysReg)
Evan Cheng9af70902008-02-22 19:57:06 +0000845 << " to %reg" << DestVirtReg << "\n";
Chris Lattnere53f4a02006-05-04 17:52:23 +0000846 MI->getOperand(i).setReg(DestPhysReg); // Assign the output register
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000847 }
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000848 }
Chris Lattner82bee0f2002-12-18 08:14:26 +0000849
Chris Lattner56ddada2004-02-17 17:49:10 +0000850 // If this instruction defines any registers that are immediately dead,
851 // kill them now.
852 //
Evan Chengddee8422006-11-15 20:55:15 +0000853 for (unsigned i = 0, e = DeadDefs.size(); i != e; ++i) {
854 unsigned VirtReg = DeadDefs[i];
Chris Lattner56ddada2004-02-17 17:49:10 +0000855 unsigned PhysReg = VirtReg;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000856 if (TargetRegisterInfo::isVirtualRegister(VirtReg)) {
Chris Lattner56ddada2004-02-17 17:49:10 +0000857 unsigned &PhysRegSlot = getVirt2PhysRegMapSlot(VirtReg);
858 PhysReg = PhysRegSlot;
859 assert(PhysReg != 0);
860 PhysRegSlot = 0;
Chris Lattner0c5b8da2006-09-08 20:21:31 +0000861 } else if (PhysRegsUsed[PhysReg] == -2) {
862 // Unallocatable register dead, ignore.
863 continue;
Chris Lattner56ddada2004-02-17 17:49:10 +0000864 }
Chris Lattner91a452b2003-01-13 00:25:40 +0000865
Chris Lattner56ddada2004-02-17 17:49:10 +0000866 if (PhysReg) {
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000867 DOUT << " Register " << TRI->getName(PhysReg)
Chris Lattner56ddada2004-02-17 17:49:10 +0000868 << " [%reg" << VirtReg
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000869 << "] is never used, removing it frame live list\n";
Chris Lattner56ddada2004-02-17 17:49:10 +0000870 removePhysReg(PhysReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000871 for (const unsigned *AliasSet = TRI->getAliasSet(PhysReg);
Evan Chengddee8422006-11-15 20:55:15 +0000872 *AliasSet; ++AliasSet) {
873 if (PhysRegsUsed[*AliasSet] != -2) {
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000874 DOUT << " Register " << TRI->getName(*AliasSet)
Evan Chengddee8422006-11-15 20:55:15 +0000875 << " [%reg" << *AliasSet
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000876 << "] is never used, removing it frame live list\n";
Evan Chengddee8422006-11-15 20:55:15 +0000877 removePhysReg(*AliasSet);
878 }
879 }
Chris Lattner82bee0f2002-12-18 08:14:26 +0000880 }
881 }
Chris Lattnere6a88ac2005-11-09 18:22:42 +0000882
883 // Finally, if this is a noop copy instruction, zap it.
884 unsigned SrcReg, DstReg;
Evan Cheng2fc628d2008-02-06 19:16:53 +0000885 if (TII.isMoveInstr(*MI, SrcReg, DstReg) && SrcReg == DstReg)
Chris Lattnere6a88ac2005-11-09 18:22:42 +0000886 MBB.erase(MI);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000887 }
888
Chris Lattnere6a88ac2005-11-09 18:22:42 +0000889 MachineBasicBlock::iterator MI = MBB.getFirstTerminator();
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000890
891 // Spill all physical registers holding virtual registers now.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000892 for (unsigned i = 0, e = TRI->getNumRegs(); i != e; ++i)
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +0000893 if (PhysRegsUsed[i] != -1 && PhysRegsUsed[i] != -2) {
Chris Lattner64667b62004-02-09 01:26:13 +0000894 if (unsigned VirtReg = PhysRegsUsed[i])
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000895 spillVirtReg(MBB, MI, VirtReg, i);
Chris Lattner64667b62004-02-09 01:26:13 +0000896 else
897 removePhysReg(i);
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +0000898 }
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000899
Chris Lattner9a5ef202005-11-09 05:28:45 +0000900#if 0
901 // This checking code is very expensive.
Chris Lattnerecea5632004-02-09 02:12:04 +0000902 bool AllOk = true;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000903 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Chris Lattner84bc5422007-12-31 04:13:23 +0000904 e = MF->getRegInfo().getLastVirtReg(); i <= e; ++i)
Chris Lattnerecea5632004-02-09 02:12:04 +0000905 if (unsigned PR = Virt2PhysRegMap[i]) {
Bill Wendling832171c2006-12-07 20:04:42 +0000906 cerr << "Register still mapped: " << i << " -> " << PR << "\n";
Chris Lattnerecea5632004-02-09 02:12:04 +0000907 AllOk = false;
908 }
909 assert(AllOk && "Virtual registers still in phys regs?");
910#endif
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000911
Chris Lattner128c2aa2003-08-17 18:01:15 +0000912 // Clear any physical register which appear live at the end of the basic
913 // block, but which do not hold any virtual registers. e.g., the stack
914 // pointer.
915 PhysRegsUseOrder.clear();
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000916}
917
918/// runOnMachineFunction - Register allocate the whole function
919///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000920bool RALocal::runOnMachineFunction(MachineFunction &Fn) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000921 DOUT << "Machine Function " << "\n";
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000922 MF = &Fn;
Chris Lattner580f9be2002-12-28 20:40:43 +0000923 TM = &Fn.getTarget();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000924 TRI = TM->getRegisterInfo();
Owen Anderson6425f8b2008-01-07 01:35:56 +0000925 TII = TM->getInstrInfo();
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000926
Dan Gohman6f0d0242008-02-10 18:45:23 +0000927 PhysRegsUsed.assign(TRI->getNumRegs(), -1);
Chris Lattner45d57882006-09-08 19:03:30 +0000928
929 // At various places we want to efficiently check to see whether a register
930 // is allocatable. To handle this, we mark all unallocatable registers as
931 // being pinned down, permanently.
932 {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000933 BitVector Allocable = TRI->getAllocatableSet(Fn);
Chris Lattner45d57882006-09-08 19:03:30 +0000934 for (unsigned i = 0, e = Allocable.size(); i != e; ++i)
935 if (!Allocable[i])
936 PhysRegsUsed[i] = -2; // Mark the reg unallocable.
937 }
Chris Lattner64667b62004-02-09 01:26:13 +0000938
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000939 // initialize the virtual->physical register map to have a 'null'
940 // mapping for all virtual registers
Evan Cheng644340a2008-01-17 00:35:26 +0000941 unsigned LastVirtReg = MF->getRegInfo().getLastVirtReg();
942 Virt2PhysRegMap.grow(LastVirtReg);
Evan Cheng839b7592008-01-17 02:08:17 +0000943 Virt2LastUseMap.grow(LastVirtReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000944 VirtRegModified.resize(LastVirtReg+1-TargetRegisterInfo::FirstVirtualRegister);
Owen Anderson491fccc2008-07-08 22:24:50 +0000945 UsedInMultipleBlocks.resize(LastVirtReg+1-TargetRegisterInfo::FirstVirtualRegister);
946
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000947 // Loop over all of the basic blocks, eliminating virtual register references
948 for (MachineFunction::iterator MBB = Fn.begin(), MBBe = Fn.end();
949 MBB != MBBe; ++MBB)
950 AllocateBasicBlock(*MBB);
951
Chris Lattner580f9be2002-12-28 20:40:43 +0000952 StackSlotForVirtReg.clear();
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000953 PhysRegsUsed.clear();
Chris Lattner91a452b2003-01-13 00:25:40 +0000954 VirtRegModified.clear();
Owen Anderson491fccc2008-07-08 22:24:50 +0000955 UsedInMultipleBlocks.clear();
Chris Lattnerecea5632004-02-09 02:12:04 +0000956 Virt2PhysRegMap.clear();
Evan Cheng839b7592008-01-17 02:08:17 +0000957 Virt2LastUseMap.clear();
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000958 return true;
959}
960
Chris Lattneref09c632004-01-31 21:27:19 +0000961FunctionPass *llvm::createLocalRegisterAllocator() {
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000962 return new RALocal();
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000963}