blob: 04f92adefd12783c309709b5ebc63a47db388d99 [file] [log] [blame]
Jim Grosbach7842a742012-02-17 17:35:10 +00001//===-- LiveRangeEdit.cpp - Basic tools for editing a register live range -===//
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// The LiveRangeEdit class represents changes done to a virtual register when it
11// is spilled or split.
12//===----------------------------------------------------------------------===//
13
Jakob Stoklund Olesencf610d02011-03-29 17:47:02 +000014#define DEBUG_TYPE "regalloc"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "llvm/CodeGen/LiveRangeEdit.h"
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +000016#include "llvm/ADT/Statistic.h"
Jakob Stoklund Olesen6094bd82011-03-29 21:20:19 +000017#include "llvm/CodeGen/CalcSpillWeights.h"
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000018#include "llvm/CodeGen/LiveIntervalAnalysis.h"
19#include "llvm/CodeGen/MachineRegisterInfo.h"
Jakob Stoklund Olesen1ead68d2012-11-28 19:13:06 +000020#include "llvm/CodeGen/VirtRegMap.h"
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +000021#include "llvm/Support/Debug.h"
22#include "llvm/Support/raw_ostream.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000023#include "llvm/Target/TargetInstrInfo.h"
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000024
25using namespace llvm;
26
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +000027STATISTIC(NumDCEDeleted, "Number of instructions deleted by DCE");
28STATISTIC(NumDCEFoldedLoads, "Number of single use loads folded after DCE");
29STATISTIC(NumFracRanges, "Number of live ranges fractured by DCE");
30
David Blaikie2d24e2a2011-12-20 02:50:00 +000031void LiveRangeEdit::Delegate::anchor() { }
32
Pete Cooper8a06af92012-04-02 22:22:53 +000033LiveInterval &LiveRangeEdit::createFrom(unsigned OldReg) {
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +000034 unsigned VReg = MRI.createVirtualRegister(MRI.getRegClass(OldReg));
Pete Cooper2e267ae2012-04-03 00:28:46 +000035 if (VRM) {
Pete Cooper2e267ae2012-04-03 00:28:46 +000036 VRM->setIsSplitFromReg(VReg, VRM->getOriginal(OldReg));
37 }
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +000038 LiveInterval &LI = LIS.getOrCreateInterval(VReg);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +000039 return LI;
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000040}
41
Jakob Stoklund Olesen3b7d9172011-04-20 22:14:20 +000042bool LiveRangeEdit::checkRematerializable(VNInfo *VNI,
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +000043 const MachineInstr *DefMI,
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +000044 AliasAnalysis *aa) {
45 assert(DefMI && "Missing instruction");
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +000046 ScannedRemattable = true;
Pete Cooper8a06af92012-04-02 22:22:53 +000047 if (!TII.isTriviallyReMaterializable(DefMI, aa))
Jakob Stoklund Olesen3b7d9172011-04-20 22:14:20 +000048 return false;
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +000049 Remattable.insert(VNI);
Jakob Stoklund Olesen3b7d9172011-04-20 22:14:20 +000050 return true;
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +000051}
52
Pete Cooper8a06af92012-04-02 22:22:53 +000053void LiveRangeEdit::scanRemattable(AliasAnalysis *aa) {
Jakob Stoklund Olesen20942dc2012-05-19 05:25:46 +000054 for (LiveInterval::vni_iterator I = getParent().vni_begin(),
55 E = getParent().vni_end(); I != E; ++I) {
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000056 VNInfo *VNI = *I;
57 if (VNI->isUnused())
58 continue;
Pete Cooper8a06af92012-04-02 22:22:53 +000059 MachineInstr *DefMI = LIS.getInstructionFromIndex(VNI->def);
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000060 if (!DefMI)
61 continue;
Pete Cooper8a06af92012-04-02 22:22:53 +000062 checkRematerializable(VNI, DefMI, aa);
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000063 }
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +000064 ScannedRemattable = true;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000065}
66
Pete Cooper8a06af92012-04-02 22:22:53 +000067bool LiveRangeEdit::anyRematerializable(AliasAnalysis *aa) {
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +000068 if (!ScannedRemattable)
Pete Cooper8a06af92012-04-02 22:22:53 +000069 scanRemattable(aa);
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +000070 return !Remattable.empty();
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000071}
72
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000073/// allUsesAvailableAt - Return true if all registers used by OrigMI at
74/// OrigIdx are also available with the same value at UseIdx.
75bool LiveRangeEdit::allUsesAvailableAt(const MachineInstr *OrigMI,
76 SlotIndex OrigIdx,
Jakub Staszakc2248b02013-03-18 23:40:46 +000077 SlotIndex UseIdx) const {
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +000078 OrigIdx = OrigIdx.getRegSlot(true);
79 UseIdx = UseIdx.getRegSlot(true);
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000080 for (unsigned i = 0, e = OrigMI->getNumOperands(); i != e; ++i) {
81 const MachineOperand &MO = OrigMI->getOperand(i);
Jakob Stoklund Olesen834a9cd2012-06-22 17:31:01 +000082 if (!MO.isReg() || !MO.getReg() || !MO.readsReg())
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000083 continue;
Jakob Stoklund Olesen834a9cd2012-06-22 17:31:01 +000084
85 // We can't remat physreg uses, unless it is a constant.
86 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg())) {
Jakob Stoklund Olesenddc26d82012-09-27 16:34:19 +000087 if (MRI.isConstantPhysReg(MO.getReg(), *OrigMI->getParent()->getParent()))
Jakob Stoklund Olesen834a9cd2012-06-22 17:31:01 +000088 continue;
89 return false;
90 }
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000091
Pete Cooper8a06af92012-04-02 22:22:53 +000092 LiveInterval &li = LIS.getInterval(MO.getReg());
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000093 const VNInfo *OVNI = li.getVNInfoAt(OrigIdx);
94 if (!OVNI)
95 continue;
Jakob Stoklund Olesen320db3f2012-10-16 22:51:58 +000096
97 // Don't allow rematerialization immediately after the original def.
98 // It would be incorrect if OrigMI redefines the register.
99 // See PR14098.
100 if (SlotIndex::isSameInstr(OrigIdx, UseIdx))
101 return false;
102
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000103 if (OVNI != li.getVNInfoAt(UseIdx))
104 return false;
105 }
106 return true;
107}
108
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000109bool LiveRangeEdit::canRematerializeAt(Remat &RM,
110 SlotIndex UseIdx,
Pete Cooper8a06af92012-04-02 22:22:53 +0000111 bool cheapAsAMove) {
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000112 assert(ScannedRemattable && "Call anyRematerializable first");
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000113
114 // Use scanRemattable info.
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000115 if (!Remattable.count(RM.ParentVNI))
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000116 return false;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000117
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +0000118 // No defining instruction provided.
119 SlotIndex DefIdx;
120 if (RM.OrigMI)
Pete Cooper8a06af92012-04-02 22:22:53 +0000121 DefIdx = LIS.getInstructionIndex(RM.OrigMI);
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +0000122 else {
123 DefIdx = RM.ParentVNI->def;
Pete Cooper8a06af92012-04-02 22:22:53 +0000124 RM.OrigMI = LIS.getInstructionFromIndex(DefIdx);
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +0000125 assert(RM.OrigMI && "No defining instruction for remattable value");
126 }
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000127
128 // If only cheap remats were requested, bail out early.
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000129 if (cheapAsAMove && !RM.OrigMI->isAsCheapAsAMove())
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000130 return false;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000131
132 // Verify that all used registers are available with the same values.
Pete Cooper8a06af92012-04-02 22:22:53 +0000133 if (!allUsesAvailableAt(RM.OrigMI, DefIdx, UseIdx))
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000134 return false;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000135
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000136 return true;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000137}
138
139SlotIndex LiveRangeEdit::rematerializeAt(MachineBasicBlock &MBB,
140 MachineBasicBlock::iterator MI,
141 unsigned DestReg,
142 const Remat &RM,
Jakob Stoklund Olesenbb30dd42011-05-02 05:29:58 +0000143 const TargetRegisterInfo &tri,
144 bool Late) {
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000145 assert(RM.OrigMI && "Invalid remat");
Pete Cooper8a06af92012-04-02 22:22:53 +0000146 TII.reMaterialize(MBB, MI, DestReg, 0, RM.OrigMI, tri);
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000147 Rematted.insert(RM.ParentVNI);
Pete Cooper8a06af92012-04-02 22:22:53 +0000148 return LIS.getSlotIndexes()->insertMachineInstrInMaps(--MI, Late)
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000149 .getRegSlot();
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000150}
151
Pete Cooper8a06af92012-04-02 22:22:53 +0000152void LiveRangeEdit::eraseVirtReg(unsigned Reg) {
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000153 if (TheDelegate && TheDelegate->LRE_CanEraseVirtReg(Reg))
Jakob Stoklund Olesen7792e982011-03-13 01:23:11 +0000154 LIS.removeInterval(Reg);
155}
156
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000157bool LiveRangeEdit::foldAsLoad(LiveInterval *LI,
Pete Cooper8a06af92012-04-02 22:22:53 +0000158 SmallVectorImpl<MachineInstr*> &Dead) {
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000159 MachineInstr *DefMI = 0, *UseMI = 0;
160
161 // Check that there is a single def and a single use.
162 for (MachineRegisterInfo::reg_nodbg_iterator I = MRI.reg_nodbg_begin(LI->reg),
163 E = MRI.reg_nodbg_end(); I != E; ++I) {
164 MachineOperand &MO = I.getOperand();
165 MachineInstr *MI = MO.getParent();
166 if (MO.isDef()) {
167 if (DefMI && DefMI != MI)
168 return false;
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000169 if (!MI->canFoldAsLoad())
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000170 return false;
171 DefMI = MI;
172 } else if (!MO.isUndef()) {
173 if (UseMI && UseMI != MI)
174 return false;
175 // FIXME: Targets don't know how to fold subreg uses.
176 if (MO.getSubReg())
177 return false;
178 UseMI = MI;
179 }
180 }
181 if (!DefMI || !UseMI)
182 return false;
183
Jakob Stoklund Olesen2ec0cda2012-07-20 21:29:31 +0000184 // Since we're moving the DefMI load, make sure we're not extending any live
185 // ranges.
186 if (!allUsesAvailableAt(DefMI,
187 LIS.getInstructionIndex(DefMI),
188 LIS.getInstructionIndex(UseMI)))
189 return false;
190
191 // We also need to make sure it is safe to move the load.
192 // Assume there are stores between DefMI and UseMI.
193 bool SawStore = true;
194 if (!DefMI->isSafeToMove(&TII, 0, SawStore))
195 return false;
196
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000197 DEBUG(dbgs() << "Try to fold single def: " << *DefMI
198 << " into single use: " << *UseMI);
199
200 SmallVector<unsigned, 8> Ops;
201 if (UseMI->readsWritesVirtualRegister(LI->reg, &Ops).second)
202 return false;
203
204 MachineInstr *FoldMI = TII.foldMemoryOperand(UseMI, Ops, DefMI);
205 if (!FoldMI)
206 return false;
207 DEBUG(dbgs() << " folded: " << *FoldMI);
208 LIS.ReplaceMachineInstrInMaps(UseMI, FoldMI);
209 UseMI->eraseFromParent();
210 DefMI->addRegisterDead(LI->reg, 0);
211 Dead.push_back(DefMI);
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +0000212 ++NumDCEFoldedLoads;
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000213 return true;
214}
215
Andrew Trickf1f99f32013-06-21 18:33:17 +0000216/// Find all live intervals that need to shrink, then remove the instruction.
217void LiveRangeEdit::eliminateDeadDef(MachineInstr *MI, ToShrinkSet &ToShrink) {
218 assert(MI->allDefsAreDead() && "Def isn't really dead");
219 SlotIndex Idx = LIS.getInstructionIndex(MI).getRegSlot();
220
Andrew Trick52961622013-06-22 00:33:48 +0000221 // Never delete a bundled instruction.
222 if (MI->isBundled()) {
223 return;
224 }
Andrew Trickf1f99f32013-06-21 18:33:17 +0000225 // Never delete inline asm.
226 if (MI->isInlineAsm()) {
227 DEBUG(dbgs() << "Won't delete: " << Idx << '\t' << *MI);
228 return;
229 }
230
231 // Use the same criteria as DeadMachineInstructionElim.
232 bool SawStore = false;
233 if (!MI->isSafeToMove(&TII, 0, SawStore)) {
234 DEBUG(dbgs() << "Can't delete: " << Idx << '\t' << *MI);
235 return;
236 }
237
238 DEBUG(dbgs() << "Deleting dead def " << Idx << '\t' << *MI);
239
240 // Collect virtual registers to be erased after MI is gone.
241 SmallVector<unsigned, 8> RegsToErase;
242 bool ReadsPhysRegs = false;
243
244 // Check for live intervals that may shrink
245 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
246 MOE = MI->operands_end(); MOI != MOE; ++MOI) {
247 if (!MOI->isReg())
248 continue;
249 unsigned Reg = MOI->getReg();
250 if (!TargetRegisterInfo::isVirtualRegister(Reg)) {
251 // Check if MI reads any unreserved physregs.
252 if (Reg && MOI->readsReg() && !MRI.isReserved(Reg))
253 ReadsPhysRegs = true;
Andrew Trick03dca5e2013-06-21 18:33:20 +0000254 else if (MOI->isDef()) {
255 for (MCRegUnitIterator Units(Reg, MRI.getTargetRegisterInfo());
256 Units.isValid(); ++Units) {
257 if (LiveInterval *LI = LIS.getCachedRegUnit(*Units)) {
258 if (VNInfo *VNI = LI->getVNInfoAt(Idx))
259 LI->removeValNo(VNI);
260 }
261 }
262 }
Andrew Trickf1f99f32013-06-21 18:33:17 +0000263 continue;
264 }
265 LiveInterval &LI = LIS.getInterval(Reg);
266
267 // Shrink read registers, unless it is likely to be expensive and
268 // unlikely to change anything. We typically don't want to shrink the
269 // PIC base register that has lots of uses everywhere.
270 // Always shrink COPY uses that probably come from live range splitting.
271 if (MI->readsVirtualRegister(Reg) &&
272 (MI->isCopy() || MOI->isDef() || MRI.hasOneNonDBGUse(Reg) ||
273 LI.killedAt(Idx)))
274 ToShrink.insert(&LI);
275
276 // Remove defined value.
277 if (MOI->isDef()) {
278 if (VNInfo *VNI = LI.getVNInfoAt(Idx)) {
279 if (TheDelegate)
280 TheDelegate->LRE_WillShrinkVirtReg(LI.reg);
281 LI.removeValNo(VNI);
282 if (LI.empty())
283 RegsToErase.push_back(Reg);
284 }
285 }
286 }
287
288 // Currently, we don't support DCE of physreg live ranges. If MI reads
289 // any unreserved physregs, don't erase the instruction, but turn it into
290 // a KILL instead. This way, the physreg live ranges don't end up
291 // dangling.
292 // FIXME: It would be better to have something like shrinkToUses() for
293 // physregs. That could potentially enable more DCE and it would free up
294 // the physreg. It would not happen often, though.
295 if (ReadsPhysRegs) {
296 MI->setDesc(TII.get(TargetOpcode::KILL));
297 // Remove all operands that aren't physregs.
298 for (unsigned i = MI->getNumOperands(); i; --i) {
299 const MachineOperand &MO = MI->getOperand(i-1);
300 if (MO.isReg() && TargetRegisterInfo::isPhysicalRegister(MO.getReg()))
301 continue;
302 MI->RemoveOperand(i-1);
303 }
304 DEBUG(dbgs() << "Converted physregs to:\t" << *MI);
305 } else {
306 if (TheDelegate)
307 TheDelegate->LRE_WillEraseInstruction(MI);
308 LIS.RemoveMachineInstrFromMaps(MI);
309 MI->eraseFromParent();
310 ++NumDCEDeleted;
311 }
312
313 // Erase any virtregs that are now empty and unused. There may be <undef>
314 // uses around. Keep the empty live range in that case.
315 for (unsigned i = 0, e = RegsToErase.size(); i != e; ++i) {
316 unsigned Reg = RegsToErase[i];
317 if (LIS.hasInterval(Reg) && MRI.reg_nodbg_empty(Reg)) {
318 ToShrink.remove(&LIS.getInterval(Reg));
319 eraseVirtReg(Reg);
320 }
321 }
322}
323
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000324void LiveRangeEdit::eliminateDeadDefs(SmallVectorImpl<MachineInstr*> &Dead,
Pete Cooper4777ebb2011-12-12 22:16:27 +0000325 ArrayRef<unsigned> RegsBeingSpilled) {
Andrew Trickf1f99f32013-06-21 18:33:17 +0000326 ToShrinkSet ToShrink;
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000327
328 for (;;) {
329 // Erase all dead defs.
Andrew Trickf1f99f32013-06-21 18:33:17 +0000330 while (!Dead.empty())
331 eliminateDeadDef(Dead.pop_back_val(), ToShrink);
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000332
333 if (ToShrink.empty())
334 break;
335
336 // Shrink just one live interval. Then delete new dead defs.
Jakob Stoklund Olesen1d5b8452011-03-16 22:56:16 +0000337 LiveInterval *LI = ToShrink.back();
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000338 ToShrink.pop_back();
Pete Cooper8a06af92012-04-02 22:22:53 +0000339 if (foldAsLoad(LI, Dead))
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000340 continue;
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000341 if (TheDelegate)
342 TheDelegate->LRE_WillShrinkVirtReg(LI->reg);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000343 if (!LIS.shrinkToUses(LI, &Dead))
344 continue;
Andrew Trick005622f2013-06-21 18:33:14 +0000345
Pete Cooper4777ebb2011-12-12 22:16:27 +0000346 // Don't create new intervals for a register being spilled.
347 // The new intervals would have to be spilled anyway so its not worth it.
348 // Also they currently aren't spilled so creating them and not spilling
349 // them results in incorrect code.
350 bool BeingSpilled = false;
351 for (unsigned i = 0, e = RegsBeingSpilled.size(); i != e; ++i) {
352 if (LI->reg == RegsBeingSpilled[i]) {
353 BeingSpilled = true;
354 break;
355 }
356 }
Andrew Trick005622f2013-06-21 18:33:14 +0000357
Pete Cooper4777ebb2011-12-12 22:16:27 +0000358 if (BeingSpilled) continue;
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000359
360 // LI may have been separated, create new intervals.
Jakob Stoklund Olesen1c6d3872013-08-14 17:28:52 +0000361 LI->RenumberValues();
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000362 ConnectedVNInfoEqClasses ConEQ(LIS);
363 unsigned NumComp = ConEQ.Classify(LI);
364 if (NumComp <= 1)
365 continue;
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +0000366 ++NumFracRanges;
Pete Cooper2e267ae2012-04-03 00:28:46 +0000367 bool IsOriginal = VRM && VRM->getOriginal(LI->reg) == LI->reg;
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000368 DEBUG(dbgs() << NumComp << " components: " << *LI << '\n');
369 SmallVector<LiveInterval*, 8> Dups(1, LI);
Jakob Stoklund Olesenf22ca3f2011-03-30 02:52:39 +0000370 for (unsigned i = 1; i != NumComp; ++i) {
Pete Cooper8a06af92012-04-02 22:22:53 +0000371 Dups.push_back(&createFrom(LI->reg));
Jakob Stoklund Olesen9693d4c2011-07-05 15:38:41 +0000372 // If LI is an original interval that hasn't been split yet, make the new
373 // intervals their own originals instead of referring to LI. The original
374 // interval must contain all the split products, and LI doesn't.
375 if (IsOriginal)
Pete Cooper8a06af92012-04-02 22:22:53 +0000376 VRM->setIsSplitFromReg(Dups.back()->reg, 0);
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000377 if (TheDelegate)
378 TheDelegate->LRE_DidCloneVirtReg(Dups.back()->reg, LI->reg);
Jakob Stoklund Olesenf22ca3f2011-03-30 02:52:39 +0000379 }
Jakob Stoklund Olesen1edc3cf2011-04-11 15:00:39 +0000380 ConEQ.Distribute(&Dups[0], MRI);
Jakob Stoklund Olesen7ebed912012-05-19 23:34:59 +0000381 DEBUG({
382 for (unsigned i = 0; i != NumComp; ++i)
383 dbgs() << '\t' << *Dups[i] << '\n';
384 });
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000385 }
386}
387
Mark Lacey03fe68e2013-08-14 23:50:09 +0000388// Keep track of new virtual registers created via
389// MachineRegisterInfo::createVirtualRegister.
390void
391LiveRangeEdit::MRI_NoteNewVirtualRegister(unsigned VReg)
392{
393 if (VRM)
394 VRM->grow();
395
396 NewRegs.push_back(VReg);
397}
398
Benjamin Kramer4eed7562013-06-17 19:00:36 +0000399void
400LiveRangeEdit::calculateRegClassAndHint(MachineFunction &MF,
401 const MachineLoopInfo &Loops,
402 const MachineBlockFrequencyInfo &MBFI) {
403 VirtRegAuxInfo VRAI(MF, LIS, Loops, MBFI);
Mark Lacey1feb5852013-08-14 23:50:04 +0000404 for (unsigned I = 0, Size = size(); I < Size; ++I) {
405 LiveInterval &LI = LIS.getInterval(get(I));
Jakob Stoklund Olesen6d1fd0b2011-08-09 16:46:27 +0000406 if (MRI.recomputeRegClass(LI.reg, MF.getTarget()))
407 DEBUG(dbgs() << "Inflated " << PrintReg(LI.reg) << " to "
408 << MRI.getRegClass(LI.reg)->getName() << '\n');
Jakob Stoklund Olesen6094bd82011-03-29 21:20:19 +0000409 VRAI.CalculateWeightAndHint(LI);
410 }
411}