blob: 1686b80792dea974137fa40dad45cb993b396dab [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000072def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
73
Bill Wendlingc69107c2007-11-13 09:19:02 +000074def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000075 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
79def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000082def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Chris Lattner48be23c2008-01-15 22:02:54 +000089def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000090 [SDNPHasChain, SDNPOptInFlag]>;
91
92def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
93 [SDNPInFlag]>;
94def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
95 [SDNPInFlag]>;
96
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
98 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
99
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
109 [SDNPOutFlag]>;
110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000112 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000139 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
152def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000153def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000154def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000155def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000156def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
157def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
158def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
Bob Wilson04063562010-12-15 22:14:12 +0000159def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000160def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
161def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
162 AssemblerPredicate;
163def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
164 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000165def HasMP : Predicate<"Subtarget->hasMPExtension()">,
166 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000167def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000168def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000169def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000170def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000171def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
172def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000173def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
174def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000175
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000176// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000177def UseMovt : Predicate<"Subtarget->useMovt()">;
178def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000179def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000180
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000181//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000182// ARM Flag Definitions.
183
184class RegConstraint<string C> {
185 string Constraints = C;
186}
187
188//===----------------------------------------------------------------------===//
189// ARM specific transformation functions and pattern fragments.
190//
191
Evan Chenga8e29892007-01-19 07:51:42 +0000192// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
193// so_imm_neg def below.
194def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000196}]>;
197
198// so_imm_not_XFORM - Return a so_imm value packed into the format described for
199// so_imm_not def below.
200def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000202}]>;
203
Evan Chenga8e29892007-01-19 07:51:42 +0000204/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
205def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000206 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000207}]>;
208
209/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
210def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000211 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000212}]>;
213
Jim Grosbach64171712010-02-16 21:07:46 +0000214def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000216 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000217 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Evan Chenga2515702007-03-19 07:09:02 +0000219def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000220 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000221 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000222 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000223
224// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
225def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000226 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000227}]>;
228
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000229/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000230def hi16 : SDNodeXForm<imm, [{
231 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
232}]>;
233
234def lo16AllZero : PatLeaf<(i32 imm), [{
235 // Returns true if all low 16-bits are 0.
236 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000237}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000238
Jim Grosbach64171712010-02-16 21:07:46 +0000239/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000240/// [0.65535].
241def imm0_65535 : PatLeaf<(i32 imm), [{
242 return (uint32_t)N->getZExtValue() < 65536;
243}]>;
244
Evan Cheng37f25d92008-08-28 23:39:26 +0000245class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
246class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000247
Jim Grosbach0a145f32010-02-16 20:17:57 +0000248/// adde and sube predicates - True based on whether the carry flag output
249/// will be needed or not.
250def adde_dead_carry :
251 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
252 [{return !N->hasAnyUseOfValue(1);}]>;
253def sube_dead_carry :
254 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
255 [{return !N->hasAnyUseOfValue(1);}]>;
256def adde_live_carry :
257 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
258 [{return N->hasAnyUseOfValue(1);}]>;
259def sube_live_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
261 [{return N->hasAnyUseOfValue(1);}]>;
262
Evan Chengc4af4632010-11-17 20:13:28 +0000263// An 'and' node with a single use.
264def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
265 return N->hasOneUse();
266}]>;
267
268// An 'xor' node with a single use.
269def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
270 return N->hasOneUse();
271}]>;
272
Evan Cheng48575f62010-12-05 22:04:16 +0000273// An 'fmul' node with a single use.
274def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
275 return N->hasOneUse();
276}]>;
277
278// An 'fadd' node which checks for single non-hazardous use.
279def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
280 return hasNoVMLxHazardUse(N);
281}]>;
282
283// An 'fsub' node which checks for single non-hazardous use.
284def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
285 return hasNoVMLxHazardUse(N);
286}]>;
287
Evan Chenga8e29892007-01-19 07:51:42 +0000288//===----------------------------------------------------------------------===//
289// Operand Definitions.
290//
291
292// Branch target.
Jim Grosbachc466b932010-11-11 18:04:49 +0000293def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000294 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000295}
Evan Chenga8e29892007-01-19 07:51:42 +0000296
Owen Andersonc2666002010-12-13 19:31:11 +0000297def uncondbrtarget : Operand<OtherVT> {
298 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
299}
300
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000301// Call target.
302def bltarget : Operand<i32> {
303 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000304 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000305}
306
Evan Chenga8e29892007-01-19 07:51:42 +0000307// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000308def RegListAsmOperand : AsmOperandClass {
309 let Name = "RegList";
310 let SuperClasses = [];
311}
312
Bill Wendling0f630752010-11-17 04:32:08 +0000313def DPRRegListAsmOperand : AsmOperandClass {
314 let Name = "DPRRegList";
315 let SuperClasses = [];
316}
317
318def SPRRegListAsmOperand : AsmOperandClass {
319 let Name = "SPRRegList";
320 let SuperClasses = [];
321}
322
Bill Wendling04863d02010-11-13 10:40:19 +0000323def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000324 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000325 let ParserMatchClass = RegListAsmOperand;
326 let PrintMethod = "printRegisterList";
327}
328
Bill Wendling0f630752010-11-17 04:32:08 +0000329def dpr_reglist : Operand<i32> {
330 let EncoderMethod = "getRegisterListOpValue";
331 let ParserMatchClass = DPRRegListAsmOperand;
332 let PrintMethod = "printRegisterList";
333}
334
335def spr_reglist : Operand<i32> {
336 let EncoderMethod = "getRegisterListOpValue";
337 let ParserMatchClass = SPRRegListAsmOperand;
338 let PrintMethod = "printRegisterList";
339}
340
Evan Chenga8e29892007-01-19 07:51:42 +0000341// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
342def cpinst_operand : Operand<i32> {
343 let PrintMethod = "printCPInstOperand";
344}
345
Evan Chenga8e29892007-01-19 07:51:42 +0000346// Local PC labels.
347def pclabel : Operand<i32> {
348 let PrintMethod = "printPCLabel";
349}
350
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000351// ADR instruction labels.
352def adrlabel : Operand<i32> {
353 let EncoderMethod = "getAdrLabelOpValue";
354}
355
Owen Anderson498ec202010-10-27 22:49:00 +0000356def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000357 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000358}
359
Jim Grosbachb35ad412010-10-13 19:56:10 +0000360// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
361def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000362 int32_t v = (int32_t)N->getZExtValue();
363 return v == 8 || v == 16 || v == 24; }]> {
364 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000365}
366
Bob Wilson22f5dc72010-08-16 18:27:34 +0000367// shift_imm: An integer that encodes a shift amount and the type of shift
368// (currently either asr or lsl) using the same encoding used for the
369// immediates in so_reg operands.
370def shift_imm : Operand<i32> {
371 let PrintMethod = "printShiftImmOperand";
372}
373
Evan Chenga8e29892007-01-19 07:51:42 +0000374// shifter_operand operands: so_reg and so_imm.
375def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000376 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000377 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000378 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000379 let PrintMethod = "printSORegOperand";
380 let MIOperandInfo = (ops GPR, GPR, i32imm);
381}
Evan Chengf40deed2010-10-27 23:41:30 +0000382def shift_so_reg : Operand<i32>, // reg reg imm
383 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
384 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000385 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000386 let PrintMethod = "printSORegOperand";
387 let MIOperandInfo = (ops GPR, GPR, i32imm);
388}
Evan Chenga8e29892007-01-19 07:51:42 +0000389
390// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
391// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
392// represented in the imm field in the same 12-bit form that they are encoded
393// into so_imm instructions: the 8-bit immediate is the least significant bits
394// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000395def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000396 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000397 let PrintMethod = "printSOImmOperand";
398}
399
Evan Chengc70d1842007-03-20 08:11:30 +0000400// Break so_imm's up into two pieces. This handles immediates with up to 16
401// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
402// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000403def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000404 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000405}]>;
406
407/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
408///
409def arm_i32imm : PatLeaf<(imm), [{
410 if (Subtarget->hasV6T2Ops())
411 return true;
412 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
413}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000414
415def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000416 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000418}]>;
419
420def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000421 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000423}]>;
424
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000425def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
426 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
427 }]> {
428 let PrintMethod = "printSOImm2PartOperand";
429}
430
431def so_neg_imm2part_1 : SDNodeXForm<imm, [{
432 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
433 return CurDAG->getTargetConstant(V, MVT::i32);
434}]>;
435
436def so_neg_imm2part_2 : SDNodeXForm<imm, [{
437 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
438 return CurDAG->getTargetConstant(V, MVT::i32);
439}]>;
440
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000441/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
442def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
443 return (int32_t)N->getZExtValue() < 32;
444}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000445
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000446/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
447def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
448 return (int32_t)N->getZExtValue() < 32;
449}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000450 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000451}
452
Jason W Kim837caa92010-11-18 23:37:15 +0000453// For movt/movw - sets the MC Encoder method.
454// The imm is split into imm{15-12}, imm{11-0}
455//
456def movt_imm : Operand<i32> {
457 let EncoderMethod = "getMovtImmOpValue";
458}
459
Evan Chenga9688c42010-12-11 04:11:38 +0000460/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
461/// e.g., 0xf000ffff
462def bf_inv_mask_imm : Operand<i32>,
463 PatLeaf<(imm), [{
464 return ARM::isBitFieldInvertedMask(N->getZExtValue());
465}] > {
466 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
467 let PrintMethod = "printBitfieldInvMaskImmOperand";
468}
469
Evan Chenga8e29892007-01-19 07:51:42 +0000470// Define ARM specific addressing modes.
471
Jim Grosbach3e556122010-10-26 22:37:02 +0000472
473// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000474//
Jim Grosbach3e556122010-10-26 22:37:02 +0000475def addrmode_imm12 : Operand<i32>,
476 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000477 // 12-bit immediate operand. Note that instructions using this encode
478 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
479 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000480
Chris Lattner2ac19022010-11-15 05:19:05 +0000481 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000482 let PrintMethod = "printAddrModeImm12Operand";
483 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000484}
Jim Grosbach3e556122010-10-26 22:37:02 +0000485// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000486//
Jim Grosbach3e556122010-10-26 22:37:02 +0000487def ldst_so_reg : Operand<i32>,
488 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000489 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000490 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000491 let PrintMethod = "printAddrMode2Operand";
492 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
493}
494
Jim Grosbach3e556122010-10-26 22:37:02 +0000495// addrmode2 := reg +/- imm12
496// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000497//
498def addrmode2 : Operand<i32>,
499 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000500 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000501 let PrintMethod = "printAddrMode2Operand";
502 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
503}
504
505def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000506 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
507 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000508 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000509 let PrintMethod = "printAddrMode2OffsetOperand";
510 let MIOperandInfo = (ops GPR, i32imm);
511}
512
513// addrmode3 := reg +/- reg
514// addrmode3 := reg +/- imm8
515//
516def addrmode3 : Operand<i32>,
517 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000518 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000519 let PrintMethod = "printAddrMode3Operand";
520 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
521}
522
523def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000524 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
525 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000526 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000527 let PrintMethod = "printAddrMode3OffsetOperand";
528 let MIOperandInfo = (ops GPR, i32imm);
529}
530
Jim Grosbache6913602010-11-03 01:01:43 +0000531// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000532//
Jim Grosbache6913602010-11-03 01:01:43 +0000533def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000534 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000535 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000536}
537
Bill Wendling59914872010-11-08 00:39:58 +0000538def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000539 let Name = "MemMode5";
540 let SuperClasses = [];
541}
542
Evan Chenga8e29892007-01-19 07:51:42 +0000543// addrmode5 := reg +/- imm8*4
544//
545def addrmode5 : Operand<i32>,
546 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
547 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000548 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000549 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000550 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000551}
552
Bob Wilson8b024a52009-07-01 23:16:05 +0000553// addrmode6 := reg with optional writeback
554//
555def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000556 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000557 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000558 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000559 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000560}
561
562def am6offset : Operand<i32> {
563 let PrintMethod = "printAddrMode6OffsetOperand";
564 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000565 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000566}
567
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000568// Special version of addrmode6 to handle alignment encoding for VLD-dup
569// instructions, specifically VLD4-dup.
570def addrmode6dup : Operand<i32>,
571 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
572 let PrintMethod = "printAddrMode6Operand";
573 let MIOperandInfo = (ops GPR:$addr, i32imm);
574 let EncoderMethod = "getAddrMode6DupAddressOpValue";
575}
576
Evan Chenga8e29892007-01-19 07:51:42 +0000577// addrmodepc := pc + reg
578//
579def addrmodepc : Operand<i32>,
580 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
581 let PrintMethod = "printAddrModePCOperand";
582 let MIOperandInfo = (ops GPR, i32imm);
583}
584
Bob Wilson4f38b382009-08-21 21:58:55 +0000585def nohash_imm : Operand<i32> {
586 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000587}
588
Evan Chenga8e29892007-01-19 07:51:42 +0000589//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000590
Evan Cheng37f25d92008-08-28 23:39:26 +0000591include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000592
593//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000594// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000595//
596
Evan Cheng3924f782008-08-29 07:36:24 +0000597/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000598/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000599multiclass AsI1_bin_irs<bits<4> opcod, string opc,
600 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
601 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000602 // The register-immediate version is re-materializable. This is useful
603 // in particular for taking the address of a local.
604 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000605 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
606 iii, opc, "\t$Rd, $Rn, $imm",
607 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
608 bits<4> Rd;
609 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000610 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000611 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000612 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000613 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000614 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000615 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000616 }
Jim Grosbach62547262010-10-11 18:51:51 +0000617 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
618 iir, opc, "\t$Rd, $Rn, $Rm",
619 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000620 bits<4> Rd;
621 bits<4> Rn;
622 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000623 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000624 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000625 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000626 let Inst{15-12} = Rd;
627 let Inst{11-4} = 0b00000000;
628 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000629 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000630 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
631 iis, opc, "\t$Rd, $Rn, $shift",
632 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000633 bits<4> Rd;
634 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000635 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000636 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000637 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000638 let Inst{15-12} = Rd;
639 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000640 }
Evan Chenga8e29892007-01-19 07:51:42 +0000641}
642
Evan Cheng1e249e32009-06-25 20:59:23 +0000643/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000644/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000645let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000646multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
647 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
648 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000649 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
650 iii, opc, "\t$Rd, $Rn, $imm",
651 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
652 bits<4> Rd;
653 bits<4> Rn;
654 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000655 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000656 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000657 let Inst{19-16} = Rn;
658 let Inst{15-12} = Rd;
659 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000660 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000661 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
662 iir, opc, "\t$Rd, $Rn, $Rm",
663 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
664 bits<4> Rd;
665 bits<4> Rn;
666 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000667 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000668 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000669 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000670 let Inst{19-16} = Rn;
671 let Inst{15-12} = Rd;
672 let Inst{11-4} = 0b00000000;
673 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000674 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000675 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
676 iis, opc, "\t$Rd, $Rn, $shift",
677 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
678 bits<4> Rd;
679 bits<4> Rn;
680 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000681 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000682 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000683 let Inst{19-16} = Rn;
684 let Inst{15-12} = Rd;
685 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000686 }
Evan Cheng071a2792007-09-11 19:55:27 +0000687}
Evan Chengc85e8322007-07-05 07:13:32 +0000688}
689
690/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000691/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000692/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000693let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000694multiclass AI1_cmp_irs<bits<4> opcod, string opc,
695 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
696 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000697 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
698 opc, "\t$Rn, $imm",
699 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000700 bits<4> Rn;
701 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000702 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000703 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000704 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000705 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000706 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000707 }
708 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
709 opc, "\t$Rn, $Rm",
710 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000711 bits<4> Rn;
712 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000713 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000714 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000715 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000716 let Inst{19-16} = Rn;
717 let Inst{15-12} = 0b0000;
718 let Inst{11-4} = 0b00000000;
719 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000720 }
721 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
722 opc, "\t$Rn, $shift",
723 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000724 bits<4> Rn;
725 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000726 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000727 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000728 let Inst{19-16} = Rn;
729 let Inst{15-12} = 0b0000;
730 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000731 }
Evan Cheng071a2792007-09-11 19:55:27 +0000732}
Evan Chenga8e29892007-01-19 07:51:42 +0000733}
734
Evan Cheng576a3962010-09-25 00:49:35 +0000735/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000736/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000737/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000738multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000739 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
740 IIC_iEXTr, opc, "\t$Rd, $Rm",
741 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000742 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000743 bits<4> Rd;
744 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000745 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000746 let Inst{15-12} = Rd;
747 let Inst{11-10} = 0b00;
748 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000749 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000750 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
751 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
752 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000753 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000754 bits<4> Rd;
755 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000756 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000757 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000758 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000759 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000760 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000761 }
Evan Chenga8e29892007-01-19 07:51:42 +0000762}
763
Evan Cheng576a3962010-09-25 00:49:35 +0000764multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000765 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
766 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000767 [/* For disassembly only; pattern left blank */]>,
768 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000769 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000770 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000771 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000772 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
773 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000774 [/* For disassembly only; pattern left blank */]>,
775 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000776 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000777 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000778 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000779 }
780}
781
Evan Cheng576a3962010-09-25 00:49:35 +0000782/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000783/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000784multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000785 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
786 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
787 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000788 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000789 bits<4> Rd;
790 bits<4> Rm;
791 bits<4> Rn;
792 let Inst{19-16} = Rn;
793 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000794 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000795 let Inst{9-4} = 0b000111;
796 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000797 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000798 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
799 rot_imm:$rot),
800 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
801 [(set GPR:$Rd, (opnode GPR:$Rn,
802 (rotr GPR:$Rm, rot_imm:$rot)))]>,
803 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000804 bits<4> Rd;
805 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000806 bits<4> Rn;
807 bits<2> rot;
808 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000809 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000810 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000811 let Inst{9-4} = 0b000111;
812 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000813 }
Evan Chenga8e29892007-01-19 07:51:42 +0000814}
815
Johnny Chen2ec5e492010-02-22 21:50:40 +0000816// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000817multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000818 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
819 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000820 [/* For disassembly only; pattern left blank */]>,
821 Requires<[IsARM, HasV6]> {
822 let Inst{11-10} = 0b00;
823 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000824 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
825 rot_imm:$rot),
826 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000827 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000828 Requires<[IsARM, HasV6]> {
829 bits<4> Rn;
830 bits<2> rot;
831 let Inst{19-16} = Rn;
832 let Inst{11-10} = rot;
833 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000834}
835
Evan Cheng62674222009-06-25 23:34:10 +0000836/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
837let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000838multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
839 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000840 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
841 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
842 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000843 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000844 bits<4> Rd;
845 bits<4> Rn;
846 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000847 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000848 let Inst{15-12} = Rd;
849 let Inst{19-16} = Rn;
850 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000851 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000852 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
853 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
854 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000855 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000856 bits<4> Rd;
857 bits<4> Rn;
858 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000859 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000860 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000861 let isCommutable = Commutable;
862 let Inst{3-0} = Rm;
863 let Inst{15-12} = Rd;
864 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000865 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000866 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
867 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
868 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000869 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000870 bits<4> Rd;
871 bits<4> Rn;
872 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000873 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000874 let Inst{11-0} = shift;
875 let Inst{15-12} = Rd;
876 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000877 }
Jim Grosbache5165492009-11-09 00:11:35 +0000878}
879// Carry setting variants
880let Defs = [CPSR] in {
881multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
882 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000883 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
884 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
885 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000886 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000887 bits<4> Rd;
888 bits<4> Rn;
889 bits<12> imm;
890 let Inst{15-12} = Rd;
891 let Inst{19-16} = Rn;
892 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000893 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000894 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000895 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000896 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
897 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
898 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000899 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000900 bits<4> Rd;
901 bits<4> Rn;
902 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000903 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000904 let isCommutable = Commutable;
905 let Inst{3-0} = Rm;
906 let Inst{15-12} = Rd;
907 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000908 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000909 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000910 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000911 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
912 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
913 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000914 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000915 bits<4> Rd;
916 bits<4> Rn;
917 bits<12> shift;
918 let Inst{11-0} = shift;
919 let Inst{15-12} = Rd;
920 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000921 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000922 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000923 }
Evan Cheng071a2792007-09-11 19:55:27 +0000924}
Evan Chengc85e8322007-07-05 07:13:32 +0000925}
Jim Grosbache5165492009-11-09 00:11:35 +0000926}
Evan Chengc85e8322007-07-05 07:13:32 +0000927
Jim Grosbach3e556122010-10-26 22:37:02 +0000928let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000929multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000930 InstrItinClass iir, PatFrag opnode> {
931 // Note: We use the complex addrmode_imm12 rather than just an input
932 // GPR and a constrained immediate so that we can use this to match
933 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000934 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000935 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
936 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000937 bits<4> Rt;
938 bits<17> addr;
939 let Inst{23} = addr{12}; // U (add = ('U' == 1))
940 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000941 let Inst{15-12} = Rt;
942 let Inst{11-0} = addr{11-0}; // imm12
943 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000944 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000945 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
946 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000947 bits<4> Rt;
948 bits<17> shift;
949 let Inst{23} = shift{12}; // U (add = ('U' == 1))
950 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000951 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000952 let Inst{11-0} = shift{11-0};
953 }
954}
955}
956
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000957multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000958 InstrItinClass iir, PatFrag opnode> {
959 // Note: We use the complex addrmode_imm12 rather than just an input
960 // GPR and a constrained immediate so that we can use this to match
961 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000962 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000963 (ins GPR:$Rt, addrmode_imm12:$addr),
964 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
965 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
966 bits<4> Rt;
967 bits<17> addr;
968 let Inst{23} = addr{12}; // U (add = ('U' == 1))
969 let Inst{19-16} = addr{16-13}; // Rn
970 let Inst{15-12} = Rt;
971 let Inst{11-0} = addr{11-0}; // imm12
972 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000973 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000974 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
975 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
976 bits<4> Rt;
977 bits<17> shift;
978 let Inst{23} = shift{12}; // U (add = ('U' == 1))
979 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000980 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000981 let Inst{11-0} = shift{11-0};
982 }
983}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000984//===----------------------------------------------------------------------===//
985// Instructions
986//===----------------------------------------------------------------------===//
987
Evan Chenga8e29892007-01-19 07:51:42 +0000988//===----------------------------------------------------------------------===//
989// Miscellaneous Instructions.
990//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000991
Evan Chenga8e29892007-01-19 07:51:42 +0000992/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
993/// the function. The first operand is the ID# for this instruction, the second
994/// is the index into the MachineConstantPool that this is, the third is the
995/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000996let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000997def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000998PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000999 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001000
Jim Grosbach4642ad32010-02-22 23:10:38 +00001001// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1002// from removing one half of the matched pairs. That breaks PEI, which assumes
1003// these will always be in pairs, and asserts if it finds otherwise. Better way?
1004let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001005def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001006PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001007 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001008
Jim Grosbach64171712010-02-16 21:07:46 +00001009def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001010PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001011 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001012}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001013
Johnny Chenf4d81052010-02-12 22:53:19 +00001014def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001015 [/* For disassembly only; pattern left blank */]>,
1016 Requires<[IsARM, HasV6T2]> {
1017 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001018 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001019 let Inst{7-0} = 0b00000000;
1020}
1021
Johnny Chenf4d81052010-02-12 22:53:19 +00001022def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1023 [/* For disassembly only; pattern left blank */]>,
1024 Requires<[IsARM, HasV6T2]> {
1025 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001026 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001027 let Inst{7-0} = 0b00000001;
1028}
1029
1030def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1031 [/* For disassembly only; pattern left blank */]>,
1032 Requires<[IsARM, HasV6T2]> {
1033 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001034 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001035 let Inst{7-0} = 0b00000010;
1036}
1037
1038def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1039 [/* For disassembly only; pattern left blank */]>,
1040 Requires<[IsARM, HasV6T2]> {
1041 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001042 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001043 let Inst{7-0} = 0b00000011;
1044}
1045
Johnny Chen2ec5e492010-02-22 21:50:40 +00001046def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1047 "\t$dst, $a, $b",
1048 [/* For disassembly only; pattern left blank */]>,
1049 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001050 bits<4> Rd;
1051 bits<4> Rn;
1052 bits<4> Rm;
1053 let Inst{3-0} = Rm;
1054 let Inst{15-12} = Rd;
1055 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001056 let Inst{27-20} = 0b01101000;
1057 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001058 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001059}
1060
Johnny Chenf4d81052010-02-12 22:53:19 +00001061def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1062 [/* For disassembly only; pattern left blank */]>,
1063 Requires<[IsARM, HasV6T2]> {
1064 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001065 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001066 let Inst{7-0} = 0b00000100;
1067}
1068
Johnny Chenc6f7b272010-02-11 18:12:29 +00001069// The i32imm operand $val can be used by a debugger to store more information
1070// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001071def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001072 [/* For disassembly only; pattern left blank */]>,
1073 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001074 bits<16> val;
1075 let Inst{3-0} = val{3-0};
1076 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001077 let Inst{27-20} = 0b00010010;
1078 let Inst{7-4} = 0b0111;
1079}
1080
Johnny Chenb98e1602010-02-12 18:55:33 +00001081// Change Processor State is a system instruction -- for disassembly only.
1082// The singleton $opt operand contains the following information:
1083// opt{4-0} = mode from Inst{4-0}
1084// opt{5} = changemode from Inst{17}
1085// opt{8-6} = AIF from Inst{8-6}
1086// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +00001087// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001088def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +00001089 [/* For disassembly only; pattern left blank */]>,
1090 Requires<[IsARM]> {
1091 let Inst{31-28} = 0b1111;
1092 let Inst{27-20} = 0b00010000;
1093 let Inst{16} = 0;
1094 let Inst{5} = 0;
1095}
1096
Johnny Chenb92a23f2010-02-21 04:42:01 +00001097// Preload signals the memory system of possible future data/instruction access.
1098// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001099multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001100
Evan Chengdfed19f2010-11-03 06:34:55 +00001101 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001102 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001103 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001104 bits<4> Rt;
1105 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001106 let Inst{31-26} = 0b111101;
1107 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001108 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001109 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001110 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001111 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001112 let Inst{19-16} = addr{16-13}; // Rn
1113 let Inst{15-12} = Rt;
1114 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001115 }
1116
Evan Chengdfed19f2010-11-03 06:34:55 +00001117 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001118 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001119 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001120 bits<4> Rt;
1121 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001122 let Inst{31-26} = 0b111101;
1123 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001124 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001125 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001126 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001127 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001128 let Inst{19-16} = shift{16-13}; // Rn
1129 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001130 }
1131}
1132
Evan Cheng416941d2010-11-04 05:19:35 +00001133defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1134defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1135defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001136
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001137def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1138 "setend\t$end",
1139 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001140 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001141 bits<1> end;
1142 let Inst{31-10} = 0b1111000100000001000000;
1143 let Inst{9} = end;
1144 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001145}
1146
Johnny Chenf4d81052010-02-12 22:53:19 +00001147def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001148 [/* For disassembly only; pattern left blank */]>,
1149 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001150 bits<4> opt;
1151 let Inst{27-4} = 0b001100100000111100001111;
1152 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001153}
1154
Johnny Chenba6e0332010-02-11 17:14:31 +00001155// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001156let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001157def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001158 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001159 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001160 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001161}
1162
Evan Cheng12c3a532008-11-06 17:48:05 +00001163// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001164let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001165def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1166 Size4Bytes, IIC_iALUr,
1167 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001168
Evan Cheng325474e2008-01-07 23:56:57 +00001169let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001170def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001171 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001172 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001173
Jim Grosbach53694262010-11-18 01:15:56 +00001174def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001175 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001176 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001177
Jim Grosbach53694262010-11-18 01:15:56 +00001178def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001179 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001180 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001181
Jim Grosbach53694262010-11-18 01:15:56 +00001182def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001183 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001184 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001185
Jim Grosbach53694262010-11-18 01:15:56 +00001186def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001187 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001188 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001189}
Chris Lattner13c63102008-01-06 05:55:01 +00001190let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001191def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001192 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001193
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001194def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001195 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001196
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001197def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001198 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001199}
Evan Cheng12c3a532008-11-06 17:48:05 +00001200} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001201
Evan Chenge07715c2009-06-23 05:25:29 +00001202
1203// LEApcrel - Load a pc-relative address into a register without offending the
1204// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001205let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001206// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001207// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1208// know until then which form of the instruction will be used.
1209def ADR : AI1<0, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001210 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001211 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001212 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001213 let Inst{27-25} = 0b001;
1214 let Inst{20} = 0;
1215 let Inst{19-16} = 0b1111;
1216 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001217 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001218}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001219def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1220 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001221
1222def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1223 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1224 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001225
Evan Chenga8e29892007-01-19 07:51:42 +00001226//===----------------------------------------------------------------------===//
1227// Control Flow Instructions.
1228//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001229
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001230let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1231 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001232 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001233 "bx", "\tlr", [(ARMretflag)]>,
1234 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001235 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001236 }
1237
1238 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001239 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001240 "mov", "\tpc, lr", [(ARMretflag)]>,
1241 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001242 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001243 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001244}
Rafael Espindola27185192006-09-29 21:20:16 +00001245
Bob Wilson04ea6e52009-10-28 00:37:03 +00001246// Indirect branches
1247let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001248 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001249 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001250 [(brind GPR:$dst)]>,
1251 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001252 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001253 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001254 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001255 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001256
1257 // ARMV4 only
Jim Grosbach2e812e12010-11-30 18:56:36 +00001258 // FIXME: We would really like to define this as a vanilla ARMPat like:
1259 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1260 // With that, however, we can't set isBranch, isTerminator, etc..
1261 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1262 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1263 Requires<[IsARM, NoV4T]>;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001264}
1265
Evan Cheng1e0eab12010-11-29 22:43:27 +00001266// All calls clobber the non-callee saved registers. SP is marked as
1267// a use to prevent stack-pointer assignments that appear immediately
1268// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001269let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001270 // On non-Darwin platforms R9 is callee-saved.
Evan Cheng756da122009-07-22 06:46:53 +00001271 Defs = [R0, R1, R2, R3, R12, LR,
1272 D0, D1, D2, D3, D4, D5, D6, D7,
1273 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001274 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1275 Uses = [SP] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001276 def BL : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001277 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001278 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001279 Requires<[IsARM, IsNotDarwin]> {
1280 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001281 bits<24> func;
1282 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001283 }
Evan Cheng277f0742007-06-19 21:05:09 +00001284
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001285 def BL_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001286 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001287 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001288 Requires<[IsARM, IsNotDarwin]> {
1289 bits<24> func;
1290 let Inst{23-0} = func;
1291 }
Evan Cheng277f0742007-06-19 21:05:09 +00001292
Evan Chenga8e29892007-01-19 07:51:42 +00001293 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001294 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001295 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001296 [(ARMcall GPR:$func)]>,
1297 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001298 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001299 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001300 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001301 }
1302
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001303 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001304 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001305 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1306 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1307 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001308
1309 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001310 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1311 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1312 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001313}
1314
David Goodwin1a8f36e2009-08-12 18:31:53 +00001315let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001316 // On Darwin R9 is call-clobbered.
1317 // R7 is marked as a use to prevent frame-pointer assignments from being
1318 // moved above / below calls.
Evan Cheng756da122009-07-22 06:46:53 +00001319 Defs = [R0, R1, R2, R3, R9, R12, LR,
1320 D0, D1, D2, D3, D4, D5, D6, D7,
1321 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001322 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1323 Uses = [R7, SP] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001324 def BLr9 : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001325 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001326 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1327 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001328 bits<24> func;
1329 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001330 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001331
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001332 def BLr9_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001333 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001334 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001335 Requires<[IsARM, IsDarwin]> {
1336 bits<24> func;
1337 let Inst{23-0} = func;
1338 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001339
1340 // ARMv5T and above
1341 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001342 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001343 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001344 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001345 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach832859d2010-10-13 22:09:34 +00001346 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001347 }
1348
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001349 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001350 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001351 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1352 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1353 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001354
1355 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001356 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1357 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1358 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001359}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001360
Dale Johannesen51e28e62010-06-03 21:09:53 +00001361// Tail calls.
1362
Jim Grosbach832859d2010-10-13 22:09:34 +00001363// FIXME: These should probably be xformed into the non-TC versions of the
1364// instructions as part of MC lowering.
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001365// FIXME: These seem to be used for both Thumb and ARM instruction selection.
1366// Thumb should have its own version since the instruction is actually
1367// different, even though the mnemonic is the same.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001368let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1369 // Darwin versions.
1370 let Defs = [R0, R1, R2, R3, R9, R12,
1371 D0, D1, D2, D3, D4, D5, D6, D7,
1372 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1373 D27, D28, D29, D30, D31, PC],
1374 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001375 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1376 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001377
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001378 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1379 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001380
Evan Cheng6523d2f2010-06-19 00:11:54 +00001381 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001382 IIC_Br, "b\t$dst @ TAILCALL",
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001383 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001384
1385 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001386 IIC_Br, "b.w\t$dst @ TAILCALL",
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001387 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001388
Evan Cheng6523d2f2010-06-19 00:11:54 +00001389 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1390 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1391 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001392 bits<4> dst;
1393 let Inst{31-4} = 0b1110000100101111111111110001;
1394 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001395 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001396 }
1397
1398 // Non-Darwin versions (the difference is R9).
1399 let Defs = [R0, R1, R2, R3, R12,
1400 D0, D1, D2, D3, D4, D5, D6, D7,
1401 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1402 D27, D28, D29, D30, D31, PC],
1403 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001404 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1405 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001406
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001407 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1408 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001409
Evan Cheng6523d2f2010-06-19 00:11:54 +00001410 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1411 IIC_Br, "b\t$dst @ TAILCALL",
1412 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001413
Evan Cheng6523d2f2010-06-19 00:11:54 +00001414 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1415 IIC_Br, "b.w\t$dst @ TAILCALL",
1416 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001417
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001418 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001419 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1420 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001421 bits<4> dst;
1422 let Inst{31-4} = 0b1110000100101111111111110001;
1423 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001424 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001425 }
1426}
1427
David Goodwin1a8f36e2009-08-12 18:31:53 +00001428let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001429 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001430 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001431 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001432 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbachc466b932010-11-11 18:04:49 +00001433 "b\t$target", [(br bb:$target)]> {
1434 bits<24> target;
Jim Grosbachd75c3f12010-11-12 18:13:26 +00001435 let Inst{31-28} = 0b1110;
Jim Grosbachc466b932010-11-11 18:04:49 +00001436 let Inst{23-0} = target;
1437 }
Evan Cheng44bec522007-05-15 01:29:07 +00001438
Jim Grosbach2dc77682010-11-29 18:37:44 +00001439 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1440 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001441 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001442 SizeSpecial, IIC_Br,
1443 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001444 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1445 // into i12 and rs suffixed versions.
1446 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001447 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001448 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001449 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001450 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001451 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001452 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001453 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001454 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001455 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001456 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001457 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001458
Evan Chengc85e8322007-07-05 07:13:32 +00001459 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001460 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001461 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001462 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001463 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1464 bits<24> target;
1465 let Inst{23-0} = target;
1466 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001467}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001468
Johnny Chena1e76212010-02-13 02:51:09 +00001469// Branch and Exchange Jazelle -- for disassembly only
1470def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1471 [/* For disassembly only; pattern left blank */]> {
1472 let Inst{23-20} = 0b0010;
1473 //let Inst{19-8} = 0xfff;
1474 let Inst{7-4} = 0b0010;
1475}
1476
Johnny Chen0296f3e2010-02-16 21:59:54 +00001477// Secure Monitor Call is a system instruction -- for disassembly only
1478def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1479 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001480 bits<4> opt;
1481 let Inst{23-4} = 0b01100000000000000111;
1482 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001483}
1484
Johnny Chen64dfb782010-02-16 20:04:27 +00001485// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001486let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001487def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001488 [/* For disassembly only; pattern left blank */]> {
1489 bits<24> svc;
1490 let Inst{23-0} = svc;
1491}
Johnny Chen85d5a892010-02-10 18:02:25 +00001492}
1493
Johnny Chenfb566792010-02-17 21:39:10 +00001494// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001495let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001496def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1497 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001498 [/* For disassembly only; pattern left blank */]> {
1499 let Inst{31-28} = 0b1111;
1500 let Inst{22-20} = 0b110; // W = 1
1501}
1502
Jim Grosbache6913602010-11-03 01:01:43 +00001503def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1504 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001505 [/* For disassembly only; pattern left blank */]> {
1506 let Inst{31-28} = 0b1111;
1507 let Inst{22-20} = 0b100; // W = 0
1508}
1509
Johnny Chenfb566792010-02-17 21:39:10 +00001510// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001511def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1512 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001513 [/* For disassembly only; pattern left blank */]> {
1514 let Inst{31-28} = 0b1111;
1515 let Inst{22-20} = 0b011; // W = 1
1516}
1517
Jim Grosbache6913602010-11-03 01:01:43 +00001518def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1519 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001520 [/* For disassembly only; pattern left blank */]> {
1521 let Inst{31-28} = 0b1111;
1522 let Inst{22-20} = 0b001; // W = 0
1523}
Chris Lattner39ee0362010-10-31 19:10:56 +00001524} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001525
Evan Chenga8e29892007-01-19 07:51:42 +00001526//===----------------------------------------------------------------------===//
1527// Load / store Instructions.
1528//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001529
Evan Chenga8e29892007-01-19 07:51:42 +00001530// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001531
1532
Evan Cheng7e2fe912010-10-28 06:47:08 +00001533defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001534 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001535defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001536 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001537defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001538 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001539defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001540 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001541
Evan Chengfa775d02007-03-19 07:20:03 +00001542// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001543let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1544 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001545def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001546 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1547 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001548 bits<4> Rt;
1549 bits<17> addr;
1550 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1551 let Inst{19-16} = 0b1111;
1552 let Inst{15-12} = Rt;
1553 let Inst{11-0} = addr{11-0}; // imm12
1554}
Evan Chengfa775d02007-03-19 07:20:03 +00001555
Evan Chenga8e29892007-01-19 07:51:42 +00001556// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001557def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001558 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1559 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001560
Evan Chenga8e29892007-01-19 07:51:42 +00001561// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001562def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001563 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1564 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001565
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001566def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001567 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1568 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001569
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001570let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1571 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001572// FIXME: $dst2 isn't in the asm string as it's implied by $Rd (dst2 = Rd+1)
1573// how to represent that such that tblgen is happy and we don't
1574// mark this codegen only?
Evan Chenga8e29892007-01-19 07:51:42 +00001575// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001576def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1577 (ins addrmode3:$addr), LdMiscFrm,
1578 IIC_iLoad_d_r, "ldrd", "\t$Rd, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001579 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001580}
Rafael Espindolac391d162006-10-23 20:34:27 +00001581
Evan Chenga8e29892007-01-19 07:51:42 +00001582// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001583multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001584 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1585 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001586 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1587 // {17-14} Rn
1588 // {13} 1 == Rm, 0 == imm12
1589 // {12} isAdd
1590 // {11-0} imm12/Rm
1591 bits<18> addr;
1592 let Inst{25} = addr{13};
1593 let Inst{23} = addr{12};
1594 let Inst{19-16} = addr{17-14};
1595 let Inst{11-0} = addr{11-0};
1596 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001597 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1598 (ins GPR:$Rn, am2offset:$offset),
1599 IndexModePost, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001600 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1601 // {13} 1 == Rm, 0 == imm12
1602 // {12} isAdd
1603 // {11-0} imm12/Rm
1604 bits<14> offset;
1605 bits<4> Rn;
1606 let Inst{25} = offset{13};
1607 let Inst{23} = offset{12};
1608 let Inst{19-16} = Rn;
1609 let Inst{11-0} = offset{11-0};
1610 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001611}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001612
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001613let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001614defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1615defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001616}
Rafael Espindola450856d2006-12-12 00:37:38 +00001617
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001618multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1619 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1620 (ins addrmode3:$addr), IndexModePre,
1621 LdMiscFrm, itin,
1622 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1623 bits<14> addr;
1624 let Inst{23} = addr{8}; // U bit
1625 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1626 let Inst{19-16} = addr{12-9}; // Rn
1627 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1628 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1629 }
1630 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1631 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1632 LdMiscFrm, itin,
1633 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001634 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001635 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001636 let Inst{23} = offset{8}; // U bit
1637 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001638 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001639 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1640 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001641 }
1642}
Rafael Espindola4e307642006-09-08 16:59:47 +00001643
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001644let mayLoad = 1, neverHasSideEffects = 1 in {
1645defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1646defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1647defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
1648let hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
1649defm LDRD : AI3_ldridx<0b1101, 0, "ldrd", IIC_iLoad_d_ru>;
1650} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001651
Johnny Chenadb561d2010-02-18 03:27:42 +00001652// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001653let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001654def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb),
1655 (ins GPR:$base, am2offset:$offset), IndexModeNone,
1656 LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001657 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1658 let Inst{21} = 1; // overwrite
1659}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001660def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001661 (ins GPR:$base, am2offset:$offset), IndexModeNone,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001662 LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001663 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1664 let Inst{21} = 1; // overwrite
1665}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001666def LDRSBT : AI3ldstidx<0b1101, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1667 (ins GPR:$base, am3offset:$offset), IndexModePost,
1668 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001669 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1670 let Inst{21} = 1; // overwrite
1671}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001672def LDRHT : AI3ldstidx<0b1011, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1673 (ins GPR:$base, am3offset:$offset), IndexModePost,
1674 LdMiscFrm, IIC_iLoad_bh_ru,
1675 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001676 let Inst{21} = 1; // overwrite
1677}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001678def LDRSHT : AI3ldstidx<0b1111, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1679 (ins GPR:$base, am3offset:$offset), IndexModePost,
1680 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001681 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001682 let Inst{21} = 1; // overwrite
1683}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001684}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001685
Evan Chenga8e29892007-01-19 07:51:42 +00001686// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001687
1688// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001689def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001690 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1691 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001692
Evan Chenga8e29892007-01-19 07:51:42 +00001693// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001694let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1695 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001696def STRD : AI3str<0b1111, (outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001697 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001698 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001699
1700// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001701def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001702 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001703 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001704 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1705 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001706 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001707
Jim Grosbach953557f42010-11-19 21:35:06 +00001708def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001709 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001710 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001711 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1712 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001713 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001714
Jim Grosbacha1b41752010-11-19 22:06:57 +00001715def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1716 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1717 IndexModePre, StFrm, IIC_iStore_bh_ru,
1718 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1719 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1720 GPR:$Rn, am2offset:$offset))]>;
1721def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1722 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1723 IndexModePost, StFrm, IIC_iStore_bh_ru,
1724 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1725 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1726 GPR:$Rn, am2offset:$offset))]>;
1727
Jim Grosbach2dc77682010-11-29 18:37:44 +00001728def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1729 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1730 IndexModePre, StMiscFrm, IIC_iStore_ru,
1731 "strh", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1732 [(set GPR:$Rn_wb,
1733 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001734
Jim Grosbach2dc77682010-11-29 18:37:44 +00001735def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1736 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1737 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
1738 "strh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1739 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1740 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001741
Johnny Chen39a4bb32010-02-18 22:31:18 +00001742// For disassembly only
1743def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1744 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001745 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001746 "strd", "\t$src1, $src2, [$base, $offset]!",
1747 "$base = $base_wb", []>;
1748
1749// For disassembly only
1750def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1751 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001752 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001753 "strd", "\t$src1, $src2, [$base], $offset",
1754 "$base = $base_wb", []>;
1755
Johnny Chenad4df4c2010-03-01 19:22:00 +00001756// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001757
Jim Grosbach953557f42010-11-19 21:35:06 +00001758def STRT : AI2stridx<0, 0, (outs GPR:$Rn_wb),
1759 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001760 IndexModeNone, StFrm, IIC_iStore_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001761 "strt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001762 [/* For disassembly only; pattern left blank */]> {
1763 let Inst{21} = 1; // overwrite
1764}
1765
Jim Grosbach953557f42010-11-19 21:35:06 +00001766def STRBT : AI2stridx<1, 0, (outs GPR:$Rn_wb),
1767 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001768 IndexModeNone, StFrm, IIC_iStore_bh_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001769 "strbt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001770 [/* For disassembly only; pattern left blank */]> {
1771 let Inst{21} = 1; // overwrite
1772}
1773
Johnny Chenad4df4c2010-03-01 19:22:00 +00001774def STRHT: AI3sthpo<(outs GPR:$base_wb),
1775 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001776 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001777 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1778 [/* For disassembly only; pattern left blank */]> {
1779 let Inst{21} = 1; // overwrite
1780}
1781
Evan Chenga8e29892007-01-19 07:51:42 +00001782//===----------------------------------------------------------------------===//
1783// Load / store multiple Instructions.
1784//
1785
Bill Wendling6c470b82010-11-13 09:09:38 +00001786multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1787 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001788 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001789 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1790 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001791 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001792 let Inst{24-23} = 0b01; // Increment After
1793 let Inst{21} = 0; // No writeback
1794 let Inst{20} = L_bit;
1795 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001796 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001797 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1798 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001799 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001800 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001801 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001802 let Inst{20} = L_bit;
1803 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001804 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001805 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1806 IndexModeNone, f, itin,
1807 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1808 let Inst{24-23} = 0b00; // Decrement After
1809 let Inst{21} = 0; // No writeback
1810 let Inst{20} = L_bit;
1811 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001812 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001813 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1814 IndexModeUpd, f, itin_upd,
1815 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1816 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001817 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001818 let Inst{20} = L_bit;
1819 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001820 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001821 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1822 IndexModeNone, f, itin,
1823 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1824 let Inst{24-23} = 0b10; // Decrement Before
1825 let Inst{21} = 0; // No writeback
1826 let Inst{20} = L_bit;
1827 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001828 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001829 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1830 IndexModeUpd, f, itin_upd,
1831 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1832 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001833 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001834 let Inst{20} = L_bit;
1835 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001836 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001837 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1838 IndexModeNone, f, itin,
1839 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1840 let Inst{24-23} = 0b11; // Increment Before
1841 let Inst{21} = 0; // No writeback
1842 let Inst{20} = L_bit;
1843 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001844 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001845 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1846 IndexModeUpd, f, itin_upd,
1847 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1848 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001849 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001850 let Inst{20} = L_bit;
1851 }
1852}
1853
Bill Wendlingc93989a2010-11-13 11:20:05 +00001854let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001855
1856let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1857defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1858
1859let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1860defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1861
1862} // neverHasSideEffects
1863
Bill Wendling73fe34a2010-11-16 01:16:36 +00001864// Load / Store Multiple Mnemnoic Aliases
1865def : MnemonicAlias<"ldm", "ldmia">;
1866def : MnemonicAlias<"stm", "stmia">;
1867
1868// FIXME: remove when we have a way to marking a MI with these properties.
1869// FIXME: Should pc be an implicit operand like PICADD, etc?
1870let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1871 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbachc02ba662010-11-30 19:25:56 +00001872// FIXME: Should be a pseudo-instruction.
Bill Wendling7b718782010-11-16 02:08:45 +00001873def LDMIA_RET : AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001874 reglist:$regs, variable_ops),
Bill Wendling7b718782010-11-16 02:08:45 +00001875 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001876 "ldmia${p}\t$Rn!, $regs",
Bill Wendling7b718782010-11-16 02:08:45 +00001877 "$Rn = $wb", []> {
1878 let Inst{24-23} = 0b01; // Increment After
1879 let Inst{21} = 1; // Writeback
1880 let Inst{20} = 1; // Load
Jim Grosbachc1235e22010-11-10 23:18:49 +00001881}
Evan Chenga8e29892007-01-19 07:51:42 +00001882
Evan Chenga8e29892007-01-19 07:51:42 +00001883//===----------------------------------------------------------------------===//
1884// Move Instructions.
1885//
1886
Evan Chengcd799b92009-06-12 20:46:18 +00001887let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001888def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1889 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1890 bits<4> Rd;
1891 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001892
Johnny Chen04301522009-11-07 00:54:36 +00001893 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001894 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001895 let Inst{3-0} = Rm;
1896 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001897}
1898
Dale Johannesen38d5f042010-06-15 22:24:08 +00001899// A version for the smaller set of tail call registers.
1900let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001901def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001902 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1903 bits<4> Rd;
1904 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001905
Dale Johannesen38d5f042010-06-15 22:24:08 +00001906 let Inst{11-4} = 0b00000000;
1907 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001908 let Inst{3-0} = Rm;
1909 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001910}
1911
Evan Chengf40deed2010-10-27 23:41:30 +00001912def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001913 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001914 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1915 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001916 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001917 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001918 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001919 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001920 let Inst{25} = 0;
1921}
Evan Chenga2515702007-03-19 07:09:02 +00001922
Evan Chengc4af4632010-11-17 20:13:28 +00001923let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001924def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1925 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001926 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001927 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001928 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001929 let Inst{15-12} = Rd;
1930 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001931 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001932}
1933
Evan Chengc4af4632010-11-17 20:13:28 +00001934let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jason W Kim837caa92010-11-18 23:37:15 +00001935def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins movt_imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001936 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001937 "movw", "\t$Rd, $imm",
1938 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001939 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001940 bits<4> Rd;
1941 bits<16> imm;
1942 let Inst{15-12} = Rd;
1943 let Inst{11-0} = imm{11-0};
1944 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001945 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001946 let Inst{25} = 1;
1947}
1948
Jim Grosbach1de588d2010-10-14 18:54:27 +00001949let Constraints = "$src = $Rd" in
Jason W Kim837caa92010-11-18 23:37:15 +00001950def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, movt_imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001951 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001952 "movt", "\t$Rd, $imm",
1953 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001954 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001955 lo16AllZero:$imm))]>, UnaryDP,
1956 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001957 bits<4> Rd;
1958 bits<16> imm;
1959 let Inst{15-12} = Rd;
1960 let Inst{11-0} = imm{11-0};
1961 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001962 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001963 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001964}
Evan Cheng13ab0202007-07-10 18:08:01 +00001965
Evan Cheng20956592009-10-21 08:15:52 +00001966def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1967 Requires<[IsARM, HasV6T2]>;
1968
David Goodwinca01a8d2009-09-01 18:32:09 +00001969let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00001970def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001971 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1972 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001973
1974// These aren't really mov instructions, but we have to define them this way
1975// due to flag operands.
1976
Evan Cheng071a2792007-09-11 19:55:27 +00001977let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00001978def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001979 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1980 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00001981def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001982 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1983 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001984}
Evan Chenga8e29892007-01-19 07:51:42 +00001985
Evan Chenga8e29892007-01-19 07:51:42 +00001986//===----------------------------------------------------------------------===//
1987// Extend Instructions.
1988//
1989
1990// Sign extenders
1991
Evan Cheng576a3962010-09-25 00:49:35 +00001992defm SXTB : AI_ext_rrot<0b01101010,
1993 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1994defm SXTH : AI_ext_rrot<0b01101011,
1995 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001996
Evan Cheng576a3962010-09-25 00:49:35 +00001997defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001998 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001999defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002000 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002001
Johnny Chen2ec5e492010-02-22 21:50:40 +00002002// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002003defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002004
2005// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002006defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002007
2008// Zero extenders
2009
2010let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002011defm UXTB : AI_ext_rrot<0b01101110,
2012 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2013defm UXTH : AI_ext_rrot<0b01101111,
2014 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2015defm UXTB16 : AI_ext_rrot<0b01101100,
2016 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002017
Jim Grosbach542f6422010-07-28 23:25:44 +00002018// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2019// The transformation should probably be done as a combiner action
2020// instead so we can include a check for masking back in the upper
2021// eight bits of the source into the lower eight bits of the result.
2022//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2023// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002024def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002025 (UXTB16r_rot GPR:$Src, 8)>;
2026
Evan Cheng576a3962010-09-25 00:49:35 +00002027defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002028 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002029defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002030 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002031}
2032
Evan Chenga8e29892007-01-19 07:51:42 +00002033// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002034// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002035defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002036
Evan Chenga8e29892007-01-19 07:51:42 +00002037
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002038def SBFX : I<(outs GPR:$Rd),
2039 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002040 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002041 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002042 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002043 bits<4> Rd;
2044 bits<4> Rn;
2045 bits<5> lsb;
2046 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002047 let Inst{27-21} = 0b0111101;
2048 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002049 let Inst{20-16} = width;
2050 let Inst{15-12} = Rd;
2051 let Inst{11-7} = lsb;
2052 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002053}
2054
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002055def UBFX : I<(outs GPR:$Rd),
2056 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002057 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002058 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002059 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002060 bits<4> Rd;
2061 bits<4> Rn;
2062 bits<5> lsb;
2063 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002064 let Inst{27-21} = 0b0111111;
2065 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002066 let Inst{20-16} = width;
2067 let Inst{15-12} = Rd;
2068 let Inst{11-7} = lsb;
2069 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002070}
2071
Evan Chenga8e29892007-01-19 07:51:42 +00002072//===----------------------------------------------------------------------===//
2073// Arithmetic Instructions.
2074//
2075
Jim Grosbach26421962008-10-14 20:36:24 +00002076defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002077 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002078 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002079defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002080 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002081 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002082
Evan Chengc85e8322007-07-05 07:13:32 +00002083// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002084defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002085 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002086 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2087defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002088 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002089 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002090
Evan Cheng62674222009-06-25 23:34:10 +00002091defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002092 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002093defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002094 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00002095defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002096 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00002097defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002098 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00002099
Jim Grosbach84760882010-10-15 18:42:41 +00002100def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2101 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2102 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2103 bits<4> Rd;
2104 bits<4> Rn;
2105 bits<12> imm;
2106 let Inst{25} = 1;
2107 let Inst{15-12} = Rd;
2108 let Inst{19-16} = Rn;
2109 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002110}
Evan Cheng13ab0202007-07-10 18:08:01 +00002111
Bob Wilsoncff71782010-08-05 18:23:43 +00002112// The reg/reg form is only defined for the disassembler; for codegen it is
2113// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002114def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2115 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002116 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002117 bits<4> Rd;
2118 bits<4> Rn;
2119 bits<4> Rm;
2120 let Inst{11-4} = 0b00000000;
2121 let Inst{25} = 0;
2122 let Inst{3-0} = Rm;
2123 let Inst{15-12} = Rd;
2124 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002125}
2126
Jim Grosbach84760882010-10-15 18:42:41 +00002127def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2128 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2129 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2130 bits<4> Rd;
2131 bits<4> Rn;
2132 bits<12> shift;
2133 let Inst{25} = 0;
2134 let Inst{11-0} = shift;
2135 let Inst{15-12} = Rd;
2136 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002137}
Evan Chengc85e8322007-07-05 07:13:32 +00002138
2139// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00002140let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002141def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2142 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2143 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2144 bits<4> Rd;
2145 bits<4> Rn;
2146 bits<12> imm;
2147 let Inst{25} = 1;
2148 let Inst{20} = 1;
2149 let Inst{15-12} = Rd;
2150 let Inst{19-16} = Rn;
2151 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002152}
Jim Grosbach84760882010-10-15 18:42:41 +00002153def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2154 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2155 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2156 bits<4> Rd;
2157 bits<4> Rn;
2158 bits<12> shift;
2159 let Inst{25} = 0;
2160 let Inst{20} = 1;
2161 let Inst{11-0} = shift;
2162 let Inst{15-12} = Rd;
2163 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002164}
Evan Cheng071a2792007-09-11 19:55:27 +00002165}
Evan Chengc85e8322007-07-05 07:13:32 +00002166
Evan Cheng62674222009-06-25 23:34:10 +00002167let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002168def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2169 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2170 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002171 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002172 bits<4> Rd;
2173 bits<4> Rn;
2174 bits<12> imm;
2175 let Inst{25} = 1;
2176 let Inst{15-12} = Rd;
2177 let Inst{19-16} = Rn;
2178 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002179}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002180// The reg/reg form is only defined for the disassembler; for codegen it is
2181// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002182def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2183 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002184 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002185 bits<4> Rd;
2186 bits<4> Rn;
2187 bits<4> Rm;
2188 let Inst{11-4} = 0b00000000;
2189 let Inst{25} = 0;
2190 let Inst{3-0} = Rm;
2191 let Inst{15-12} = Rd;
2192 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002193}
Jim Grosbach84760882010-10-15 18:42:41 +00002194def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2195 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2196 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002197 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002198 bits<4> Rd;
2199 bits<4> Rn;
2200 bits<12> shift;
2201 let Inst{25} = 0;
2202 let Inst{11-0} = shift;
2203 let Inst{15-12} = Rd;
2204 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002205}
Evan Cheng62674222009-06-25 23:34:10 +00002206}
2207
2208// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00002209let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002210def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2211 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2212 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002213 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002214 bits<4> Rd;
2215 bits<4> Rn;
2216 bits<12> imm;
2217 let Inst{25} = 1;
2218 let Inst{20} = 1;
2219 let Inst{15-12} = Rd;
2220 let Inst{19-16} = Rn;
2221 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002222}
Jim Grosbach84760882010-10-15 18:42:41 +00002223def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2224 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2225 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002226 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002227 bits<4> Rd;
2228 bits<4> Rn;
2229 bits<12> shift;
2230 let Inst{25} = 0;
2231 let Inst{20} = 1;
2232 let Inst{11-0} = shift;
2233 let Inst{15-12} = Rd;
2234 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002235}
Evan Cheng071a2792007-09-11 19:55:27 +00002236}
Evan Cheng2c614c52007-06-06 10:17:05 +00002237
Evan Chenga8e29892007-01-19 07:51:42 +00002238// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002239// The assume-no-carry-in form uses the negation of the input since add/sub
2240// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2241// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2242// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002243def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2244 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002245def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2246 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2247// The with-carry-in form matches bitwise not instead of the negation.
2248// Effectively, the inverse interpretation of the carry flag already accounts
2249// for part of the negation.
2250def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2251 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002252
2253// Note: These are implemented in C++ code, because they have to generate
2254// ADD/SUBrs instructions, which use a complex pattern that a xform function
2255// cannot produce.
2256// (mul X, 2^n+1) -> (add (X << n), X)
2257// (mul X, 2^n-1) -> (rsb X, (X << n))
2258
Johnny Chen667d1272010-02-22 18:50:54 +00002259// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002260// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002261class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002262 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002263 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2264 opc, "\t$Rd, $Rn, $Rm", pattern> {
2265 bits<4> Rd;
2266 bits<4> Rn;
2267 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002268 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002269 let Inst{11-4} = op11_4;
2270 let Inst{19-16} = Rn;
2271 let Inst{15-12} = Rd;
2272 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002273}
2274
Johnny Chen667d1272010-02-22 18:50:54 +00002275// Saturating add/subtract -- for disassembly only
2276
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002277def QADD : AAI<0b00010000, 0b00000101, "qadd",
2278 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2279def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2280 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2281def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2282def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2283
2284def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2285def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2286def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2287def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2288def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2289def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2290def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2291def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2292def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2293def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2294def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2295def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002296
2297// Signed/Unsigned add/subtract -- for disassembly only
2298
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002299def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2300def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2301def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2302def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2303def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2304def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2305def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2306def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2307def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2308def USAX : AAI<0b01100101, 0b11110101, "usax">;
2309def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2310def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002311
2312// Signed/Unsigned halving add/subtract -- for disassembly only
2313
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002314def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2315def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2316def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2317def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2318def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2319def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2320def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2321def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2322def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2323def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2324def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2325def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002326
Johnny Chenadc77332010-02-26 22:04:29 +00002327// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002328
Jim Grosbach70987fb2010-10-18 23:35:38 +00002329def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002330 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002331 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002332 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002333 bits<4> Rd;
2334 bits<4> Rn;
2335 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002336 let Inst{27-20} = 0b01111000;
2337 let Inst{15-12} = 0b1111;
2338 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002339 let Inst{19-16} = Rd;
2340 let Inst{11-8} = Rm;
2341 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002342}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002343def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002344 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002345 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002346 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002347 bits<4> Rd;
2348 bits<4> Rn;
2349 bits<4> Rm;
2350 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002351 let Inst{27-20} = 0b01111000;
2352 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002353 let Inst{19-16} = Rd;
2354 let Inst{15-12} = Ra;
2355 let Inst{11-8} = Rm;
2356 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002357}
2358
2359// Signed/Unsigned saturate -- for disassembly only
2360
Jim Grosbach70987fb2010-10-18 23:35:38 +00002361def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2362 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002363 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002364 bits<4> Rd;
2365 bits<5> sat_imm;
2366 bits<4> Rn;
2367 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002368 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002369 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002370 let Inst{20-16} = sat_imm;
2371 let Inst{15-12} = Rd;
2372 let Inst{11-7} = sh{7-3};
2373 let Inst{6} = sh{0};
2374 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002375}
2376
Jim Grosbach70987fb2010-10-18 23:35:38 +00002377def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2378 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002379 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002380 bits<4> Rd;
2381 bits<4> sat_imm;
2382 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002383 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002384 let Inst{11-4} = 0b11110011;
2385 let Inst{15-12} = Rd;
2386 let Inst{19-16} = sat_imm;
2387 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002388}
2389
Jim Grosbach70987fb2010-10-18 23:35:38 +00002390def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2391 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002392 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002393 bits<4> Rd;
2394 bits<5> sat_imm;
2395 bits<4> Rn;
2396 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002397 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002398 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002399 let Inst{15-12} = Rd;
2400 let Inst{11-7} = sh{7-3};
2401 let Inst{6} = sh{0};
2402 let Inst{20-16} = sat_imm;
2403 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002404}
2405
Jim Grosbach70987fb2010-10-18 23:35:38 +00002406def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2407 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002408 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002409 bits<4> Rd;
2410 bits<4> sat_imm;
2411 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002412 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002413 let Inst{11-4} = 0b11110011;
2414 let Inst{15-12} = Rd;
2415 let Inst{19-16} = sat_imm;
2416 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002417}
Evan Chenga8e29892007-01-19 07:51:42 +00002418
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002419def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2420def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002421
Evan Chenga8e29892007-01-19 07:51:42 +00002422//===----------------------------------------------------------------------===//
2423// Bitwise Instructions.
2424//
2425
Jim Grosbach26421962008-10-14 20:36:24 +00002426defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002427 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002428 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002429defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002430 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002431 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002432defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002433 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002434 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002435defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002436 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002437 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002438
Jim Grosbach3fea191052010-10-21 22:03:21 +00002439def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002440 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002441 "bfc", "\t$Rd, $imm", "$src = $Rd",
2442 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002443 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002444 bits<4> Rd;
2445 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002446 let Inst{27-21} = 0b0111110;
2447 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002448 let Inst{15-12} = Rd;
2449 let Inst{11-7} = imm{4-0}; // lsb
2450 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002451}
2452
Johnny Chenb2503c02010-02-17 06:31:48 +00002453// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002454def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002455 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002456 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2457 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002458 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002459 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002460 bits<4> Rd;
2461 bits<4> Rn;
2462 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002463 let Inst{27-21} = 0b0111110;
2464 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002465 let Inst{15-12} = Rd;
2466 let Inst{11-7} = imm{4-0}; // lsb
2467 let Inst{20-16} = imm{9-5}; // width
2468 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002469}
2470
Jim Grosbach36860462010-10-21 22:19:32 +00002471def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2472 "mvn", "\t$Rd, $Rm",
2473 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2474 bits<4> Rd;
2475 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002476 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002477 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002478 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002479 let Inst{15-12} = Rd;
2480 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002481}
Jim Grosbach36860462010-10-21 22:19:32 +00002482def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2483 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2484 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2485 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002486 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002487 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002488 let Inst{19-16} = 0b0000;
2489 let Inst{15-12} = Rd;
2490 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002491}
Evan Chengc4af4632010-11-17 20:13:28 +00002492let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002493def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2494 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2495 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2496 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002497 bits<12> imm;
2498 let Inst{25} = 1;
2499 let Inst{19-16} = 0b0000;
2500 let Inst{15-12} = Rd;
2501 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002502}
Evan Chenga8e29892007-01-19 07:51:42 +00002503
2504def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2505 (BICri GPR:$src, so_imm_not:$imm)>;
2506
2507//===----------------------------------------------------------------------===//
2508// Multiply Instructions.
2509//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002510class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2511 string opc, string asm, list<dag> pattern>
2512 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2513 bits<4> Rd;
2514 bits<4> Rm;
2515 bits<4> Rn;
2516 let Inst{19-16} = Rd;
2517 let Inst{11-8} = Rm;
2518 let Inst{3-0} = Rn;
2519}
2520class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2521 string opc, string asm, list<dag> pattern>
2522 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2523 bits<4> RdLo;
2524 bits<4> RdHi;
2525 bits<4> Rm;
2526 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002527 let Inst{19-16} = RdHi;
2528 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002529 let Inst{11-8} = Rm;
2530 let Inst{3-0} = Rn;
2531}
Evan Chenga8e29892007-01-19 07:51:42 +00002532
Evan Cheng8de898a2009-06-26 00:19:44 +00002533let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002534def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2535 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2536 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002537
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002538def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2539 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2540 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2541 bits<4> Ra;
2542 let Inst{15-12} = Ra;
2543}
Evan Chenga8e29892007-01-19 07:51:42 +00002544
Jim Grosbach65711012010-11-19 22:22:37 +00002545def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2546 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2547 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002548 Requires<[IsARM, HasV6T2]> {
2549 bits<4> Rd;
2550 bits<4> Rm;
2551 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002552 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002553 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002554 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002555 let Inst{11-8} = Rm;
2556 let Inst{3-0} = Rn;
2557}
Evan Chengedcbada2009-07-06 22:05:45 +00002558
Evan Chenga8e29892007-01-19 07:51:42 +00002559// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002560
Evan Chengcd799b92009-06-12 20:46:18 +00002561let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002562let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002563def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2564 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2565 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002566
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002567def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2568 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2569 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002570}
Evan Chenga8e29892007-01-19 07:51:42 +00002571
2572// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002573def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2574 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2575 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002576
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002577def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2578 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2579 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002580
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002581def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2582 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2583 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2584 Requires<[IsARM, HasV6]> {
2585 bits<4> RdLo;
2586 bits<4> RdHi;
2587 bits<4> Rm;
2588 bits<4> Rn;
2589 let Inst{19-16} = RdLo;
2590 let Inst{15-12} = RdHi;
2591 let Inst{11-8} = Rm;
2592 let Inst{3-0} = Rn;
2593}
Evan Chengcd799b92009-06-12 20:46:18 +00002594} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002595
2596// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002597def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2598 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2599 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002600 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002601 let Inst{15-12} = 0b1111;
2602}
Evan Cheng13ab0202007-07-10 18:08:01 +00002603
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002604def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2605 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002606 [/* For disassembly only; pattern left blank */]>,
2607 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002608 let Inst{15-12} = 0b1111;
2609}
2610
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002611def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2612 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2613 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2614 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2615 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002616
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002617def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2618 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2619 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002620 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002621 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002622
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002623def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2624 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2625 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2626 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2627 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002628
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002629def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2630 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2631 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002632 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002633 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002634
Raul Herbster37fb5b12007-08-30 23:25:47 +00002635multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002636 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2637 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2638 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2639 (sext_inreg GPR:$Rm, i16)))]>,
2640 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002641
Jim Grosbach3870b752010-10-22 18:35:16 +00002642 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2643 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2644 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2645 (sra GPR:$Rm, (i32 16))))]>,
2646 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002647
Jim Grosbach3870b752010-10-22 18:35:16 +00002648 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2649 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2650 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2651 (sext_inreg GPR:$Rm, i16)))]>,
2652 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002653
Jim Grosbach3870b752010-10-22 18:35:16 +00002654 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2655 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2656 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2657 (sra GPR:$Rm, (i32 16))))]>,
2658 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002659
Jim Grosbach3870b752010-10-22 18:35:16 +00002660 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2661 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2662 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2663 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2664 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002665
Jim Grosbach3870b752010-10-22 18:35:16 +00002666 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2667 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2668 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2669 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2670 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002671}
2672
Raul Herbster37fb5b12007-08-30 23:25:47 +00002673
2674multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002675 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002676 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2677 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2678 [(set GPR:$Rd, (add GPR:$Ra,
2679 (opnode (sext_inreg GPR:$Rn, i16),
2680 (sext_inreg GPR:$Rm, i16))))]>,
2681 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002682
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002683 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002684 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2685 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2686 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2687 (sra GPR:$Rm, (i32 16)))))]>,
2688 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002689
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002690 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002691 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2692 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2693 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2694 (sext_inreg GPR:$Rm, i16))))]>,
2695 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002696
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002697 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002698 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2699 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2700 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2701 (sra GPR:$Rm, (i32 16)))))]>,
2702 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002703
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002704 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002705 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2706 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2707 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2708 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2709 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002710
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002711 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002712 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2713 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2714 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2715 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2716 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002717}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002718
Raul Herbster37fb5b12007-08-30 23:25:47 +00002719defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2720defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002721
Johnny Chen83498e52010-02-12 21:59:23 +00002722// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002723def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2724 (ins GPR:$Rn, GPR:$Rm),
2725 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002726 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002727 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002728
Jim Grosbach3870b752010-10-22 18:35:16 +00002729def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2730 (ins GPR:$Rn, GPR:$Rm),
2731 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002732 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002733 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002734
Jim Grosbach3870b752010-10-22 18:35:16 +00002735def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2736 (ins GPR:$Rn, GPR:$Rm),
2737 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002738 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002739 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002740
Jim Grosbach3870b752010-10-22 18:35:16 +00002741def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2742 (ins GPR:$Rn, GPR:$Rm),
2743 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002744 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002745 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002746
Johnny Chen667d1272010-02-22 18:50:54 +00002747// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002748class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2749 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002750 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002751 bits<4> Rn;
2752 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002753 let Inst{4} = 1;
2754 let Inst{5} = swap;
2755 let Inst{6} = sub;
2756 let Inst{7} = 0;
2757 let Inst{21-20} = 0b00;
2758 let Inst{22} = long;
2759 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002760 let Inst{11-8} = Rm;
2761 let Inst{3-0} = Rn;
2762}
2763class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2764 InstrItinClass itin, string opc, string asm>
2765 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2766 bits<4> Rd;
2767 let Inst{15-12} = 0b1111;
2768 let Inst{19-16} = Rd;
2769}
2770class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2771 InstrItinClass itin, string opc, string asm>
2772 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2773 bits<4> Ra;
2774 let Inst{15-12} = Ra;
2775}
2776class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2777 InstrItinClass itin, string opc, string asm>
2778 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2779 bits<4> RdLo;
2780 bits<4> RdHi;
2781 let Inst{19-16} = RdHi;
2782 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002783}
2784
2785multiclass AI_smld<bit sub, string opc> {
2786
Jim Grosbach385e1362010-10-22 19:15:30 +00002787 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2788 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002789
Jim Grosbach385e1362010-10-22 19:15:30 +00002790 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2791 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002792
Jim Grosbach385e1362010-10-22 19:15:30 +00002793 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2794 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2795 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002796
Jim Grosbach385e1362010-10-22 19:15:30 +00002797 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2798 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2799 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002800
2801}
2802
2803defm SMLA : AI_smld<0, "smla">;
2804defm SMLS : AI_smld<1, "smls">;
2805
Johnny Chen2ec5e492010-02-22 21:50:40 +00002806multiclass AI_sdml<bit sub, string opc> {
2807
Jim Grosbach385e1362010-10-22 19:15:30 +00002808 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2809 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2810 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2811 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002812}
2813
2814defm SMUA : AI_sdml<0, "smua">;
2815defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002816
Evan Chenga8e29892007-01-19 07:51:42 +00002817//===----------------------------------------------------------------------===//
2818// Misc. Arithmetic Instructions.
2819//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002820
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002821def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2822 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2823 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002824
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002825def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2826 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2827 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2828 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002829
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002830def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2831 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2832 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002833
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002834def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2835 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2836 [(set GPR:$Rd,
2837 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2838 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2839 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2840 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2841 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002842
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002843def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2844 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2845 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002846 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002847 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2848 (shl GPR:$Rm, (i32 8))), i16))]>,
2849 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002850
Bob Wilsonf955f292010-08-17 17:23:19 +00002851def lsl_shift_imm : SDNodeXForm<imm, [{
2852 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2853 return CurDAG->getTargetConstant(Sh, MVT::i32);
2854}]>;
2855
2856def lsl_amt : PatLeaf<(i32 imm), [{
2857 return (N->getZExtValue() < 32);
2858}], lsl_shift_imm>;
2859
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002860def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2861 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2862 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2863 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2864 (and (shl GPR:$Rm, lsl_amt:$sh),
2865 0xFFFF0000)))]>,
2866 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002867
Evan Chenga8e29892007-01-19 07:51:42 +00002868// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002869def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2870 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2871def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2872 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002873
Bob Wilsonf955f292010-08-17 17:23:19 +00002874def asr_shift_imm : SDNodeXForm<imm, [{
2875 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2876 return CurDAG->getTargetConstant(Sh, MVT::i32);
2877}]>;
2878
2879def asr_amt : PatLeaf<(i32 imm), [{
2880 return (N->getZExtValue() <= 32);
2881}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002882
Bob Wilsondc66eda2010-08-16 22:26:55 +00002883// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2884// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002885def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2886 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2887 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2888 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2889 (and (sra GPR:$Rm, asr_amt:$sh),
2890 0xFFFF)))]>,
2891 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002892
Evan Chenga8e29892007-01-19 07:51:42 +00002893// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2894// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002895def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002896 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002897def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002898 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2899 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002900
Evan Chenga8e29892007-01-19 07:51:42 +00002901//===----------------------------------------------------------------------===//
2902// Comparison Instructions...
2903//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002904
Jim Grosbach26421962008-10-14 20:36:24 +00002905defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002906 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002907 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002908
Jim Grosbach97a884d2010-12-07 20:41:06 +00002909// ARMcmpZ can re-use the above instruction definitions.
2910def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
2911 (CMPri GPR:$src, so_imm:$imm)>;
2912def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
2913 (CMPrr GPR:$src, GPR:$rhs)>;
2914def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
2915 (CMPrs GPR:$src, so_reg:$rhs)>;
2916
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002917// FIXME: We have to be careful when using the CMN instruction and comparison
2918// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002919// results:
2920//
2921// rsbs r1, r1, 0
2922// cmp r0, r1
2923// mov r0, #0
2924// it ls
2925// mov r0, #1
2926//
2927// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002928//
Bill Wendling6165e872010-08-26 18:33:51 +00002929// cmn r0, r1
2930// mov r0, #0
2931// it ls
2932// mov r0, #1
2933//
2934// However, the CMN gives the *opposite* result when r1 is 0. This is because
2935// the carry flag is set in the CMP case but not in the CMN case. In short, the
2936// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2937// value of r0 and the carry bit (because the "carry bit" parameter to
2938// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2939// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2940// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2941// parameter to AddWithCarry is defined as 0).
2942//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002943// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002944//
2945// x = 0
2946// ~x = 0xFFFF FFFF
2947// ~x + 1 = 0x1 0000 0000
2948// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2949//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002950// Therefore, we should disable CMN when comparing against zero, until we can
2951// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2952// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002953//
2954// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2955//
2956// This is related to <rdar://problem/7569620>.
2957//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002958//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2959// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002960
Evan Chenga8e29892007-01-19 07:51:42 +00002961// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002962defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002963 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00002964 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002965defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002966 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00002967 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002968
David Goodwinc0309b42009-06-29 15:33:01 +00002969defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002970 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002971 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002972
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002973//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2974// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002975
David Goodwinc0309b42009-06-29 15:33:01 +00002976def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002977 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002978
Evan Cheng218977b2010-07-13 19:27:42 +00002979// Pseudo i64 compares for some floating point compares.
2980let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2981 Defs = [CPSR] in {
2982def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002983 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002984 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00002985 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2986
2987def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002988 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00002989 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2990} // usesCustomInserter
2991
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002992
Evan Chenga8e29892007-01-19 07:51:42 +00002993// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002994// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002995// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002996// FIXME: These should all be pseudo-instructions that get expanded to
2997// the normal MOV instructions. That would fix the dependency on
2998// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002999let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00003000def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
3001 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
3002 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3003 RegConstraint<"$false = $Rd">, UnaryDP {
3004 bits<4> Rd;
3005 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003006 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003007 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003008 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00003009 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00003010 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003011}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00003012
Jim Grosbach27e90082010-10-29 19:28:17 +00003013def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
3014 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
3015 "mov", "\t$Rd, $shift",
3016 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3017 RegConstraint<"$false = $Rd">, UnaryDP {
3018 bits<4> Rd;
Jim Grosbach27e90082010-10-29 19:28:17 +00003019 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00003020 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003021 let Inst{20} = 0;
Jim Grosbach79119162010-11-16 18:13:42 +00003022 let Inst{19-16} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003023 let Inst{15-12} = Rd;
3024 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003025}
3026
Evan Chengc4af4632010-11-17 20:13:28 +00003027let isMoveImm = 1 in
Jason W Kim837caa92010-11-18 23:37:15 +00003028def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, movt_imm:$imm),
Jim Grosbach27e90082010-10-29 19:28:17 +00003029 DPFrm, IIC_iMOVi,
3030 "movw", "\t$Rd, $imm",
3031 []>,
3032 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
3033 UnaryDP {
3034 bits<4> Rd;
3035 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003036 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00003037 let Inst{20} = 0;
3038 let Inst{19-16} = imm{15-12};
3039 let Inst{15-12} = Rd;
3040 let Inst{11-0} = imm{11-0};
3041}
3042
Evan Chengc4af4632010-11-17 20:13:28 +00003043let isMoveImm = 1 in
Jim Grosbach27e90082010-10-29 19:28:17 +00003044def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
3045 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3046 "mov", "\t$Rd, $imm",
3047 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
3048 RegConstraint<"$false = $Rd">, UnaryDP {
3049 bits<4> Rd;
3050 bits<12> imm;
3051 let Inst{25} = 1;
3052 let Inst{20} = 0;
3053 let Inst{19-16} = 0b0000;
3054 let Inst{15-12} = Rd;
3055 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003056}
Evan Cheng875a6ac2010-11-12 22:42:47 +00003057
Evan Cheng63f35442010-11-13 02:25:14 +00003058// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003059let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00003060def MOVCCi32imm : PseudoInst<(outs GPR:$Rd),
3061 (ins GPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003062 IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003063
Evan Chengc4af4632010-11-17 20:13:28 +00003064let isMoveImm = 1 in
Evan Cheng875a6ac2010-11-12 22:42:47 +00003065def MVNCCi : AI1<0b1111, (outs GPR:$Rd),
3066 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3067 "mvn", "\t$Rd, $imm",
3068 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
3069 RegConstraint<"$false = $Rd">, UnaryDP {
3070 bits<4> Rd;
3071 bits<12> imm;
3072 let Inst{25} = 1;
3073 let Inst{20} = 0;
3074 let Inst{19-16} = 0b0000;
3075 let Inst{15-12} = Rd;
3076 let Inst{11-0} = imm;
3077}
Owen Andersonf523e472010-09-23 23:45:25 +00003078} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003079
Jim Grosbach3728e962009-12-10 00:11:09 +00003080//===----------------------------------------------------------------------===//
3081// Atomic operations intrinsics
3082//
3083
Bob Wilsonf74a4292010-10-30 00:54:37 +00003084def memb_opt : Operand<i32> {
3085 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003086}
Jim Grosbach3728e962009-12-10 00:11:09 +00003087
Bob Wilsonf74a4292010-10-30 00:54:37 +00003088// memory barriers protect the atomic sequences
3089let hasSideEffects = 1 in {
3090def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3091 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3092 Requires<[IsARM, HasDB]> {
3093 bits<4> opt;
3094 let Inst{31-4} = 0xf57ff05;
3095 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003096}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003097
Johnny Chen7def14f2010-08-11 23:35:12 +00003098def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003099 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00003100 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003101 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003102 // FIXME: add encoding
3103}
Jim Grosbach3728e962009-12-10 00:11:09 +00003104}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003105
Bob Wilsonf74a4292010-10-30 00:54:37 +00003106def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3107 "dsb", "\t$opt",
3108 [/* For disassembly only; pattern left blank */]>,
3109 Requires<[IsARM, HasDB]> {
3110 bits<4> opt;
3111 let Inst{31-4} = 0xf57ff04;
3112 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003113}
3114
Johnny Chenfd6037d2010-02-18 00:19:08 +00003115// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003116def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3117 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003118 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003119 let Inst{3-0} = 0b1111;
3120}
3121
Jim Grosbach66869102009-12-11 18:52:41 +00003122let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003123 let Uses = [CPSR] in {
3124 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003125 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003126 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3127 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003128 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003129 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3130 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003131 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003132 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3133 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003134 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003135 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3136 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003137 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003138 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3139 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003140 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003141 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3142 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003143 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003144 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3145 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003146 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003147 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3148 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003149 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003150 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3151 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003152 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003153 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3154 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003155 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003156 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3157 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003158 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003159 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3160 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003161 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003162 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3163 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003164 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003165 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3166 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003167 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003168 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3169 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003170 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003171 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3172 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003173 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003174 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3175 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003176 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003177 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3178
3179 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003180 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003181 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3182 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003183 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003184 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3185 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003186 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003187 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3188
Jim Grosbache801dc42009-12-12 01:40:06 +00003189 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003190 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003191 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3192 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003193 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003194 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3195 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003196 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003197 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3198}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003199}
3200
3201let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003202def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3203 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003204 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003205def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3206 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003207 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003208def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3209 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003210 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003211def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003212 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003213 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003214 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003215}
3216
Jim Grosbach86875a22010-10-29 19:58:57 +00003217let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3218def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003219 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003220 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003221 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003222def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003223 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003224 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003225 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003226def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003227 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003228 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003229 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003230def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3231 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003232 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003233 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003234 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003235}
3236
Johnny Chenb9436272010-02-17 22:37:58 +00003237// Clear-Exclusive is for disassembly only.
3238def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3239 [/* For disassembly only; pattern left blank */]>,
3240 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003241 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003242}
3243
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003244// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3245let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003246def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3247 [/* For disassembly only; pattern left blank */]>;
3248def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3249 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003250}
3251
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003252//===----------------------------------------------------------------------===//
3253// TLS Instructions
3254//
3255
3256// __aeabi_read_tp preserves the registers r1-r3.
Jason W Kima0871e72010-12-08 23:14:44 +00003257// This is a pseudo inst so that we can get the encoding right,
3258// complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003259let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00003260 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
Jason W Kima0871e72010-12-08 23:14:44 +00003261 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003262 [(set R0, ARMthread_pointer)]>;
3263}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003264
Evan Chenga8e29892007-01-19 07:51:42 +00003265//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003266// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003267// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003268// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003269// Since by its nature we may be coming from some other function to get
3270// here, and we're using the stack frame for the containing function to
3271// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003272// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003273// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003274// except for our own input by listing the relevant registers in Defs. By
3275// doing so, we also cause the prologue/epilogue code to actively preserve
3276// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003277// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003278//
3279// These are pseudo-instructions and are lowered to individual MC-insts, so
3280// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003281let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003282 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3283 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003284 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003285 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003286 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3287 NoItinerary,
Bob Wilsonec80e262010-04-09 20:41:18 +00003288 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3289 Requires<[IsARM, HasVFP2]>;
3290}
3291
3292let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003293 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3294 hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003295 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3296 NoItinerary,
Bob Wilsonec80e262010-04-09 20:41:18 +00003297 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3298 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003299}
3300
Jim Grosbach5eb19512010-05-22 01:06:18 +00003301// FIXME: Non-Darwin version(s)
3302let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3303 Defs = [ R7, LR, SP ] in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003304def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3305 NoItinerary,
Jim Grosbach5eb19512010-05-22 01:06:18 +00003306 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3307 Requires<[IsARM, IsDarwin]>;
3308}
3309
Jim Grosbache4ad3872010-10-19 23:27:08 +00003310// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003311// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003312// handled when the pseudo is expanded (which happens before any passes
3313// that need the instruction size).
3314let isBarrier = 1, hasSideEffects = 1 in
3315def Int_eh_sjlj_dispatchsetup :
Jim Grosbach99594eb2010-11-18 01:38:26 +00003316 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
Jim Grosbache4ad3872010-10-19 23:27:08 +00003317 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3318 Requires<[IsDarwin]>;
3319
Jim Grosbach0e0da732009-05-12 23:59:14 +00003320//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003321// Non-Instruction Patterns
3322//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003323
Evan Chenga8e29892007-01-19 07:51:42 +00003324// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003325
Evan Cheng893d7fe2010-11-12 23:03:38 +00003326// 32-bit immediate using two piece so_imms or movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003327// This is a single pseudo instruction, the benefit is that it can be remat'd
3328// as a single unit instead of having to handle reg inputs.
3329// FIXME: Remove this when we can do generalized remat.
Evan Chengc4af4632010-11-17 20:13:28 +00003330let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach99594eb2010-11-18 01:38:26 +00003331def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Evan Cheng11c11f82010-11-12 23:46:13 +00003332 [(set GPR:$dst, (arm_i32imm:$src))]>,
Evan Cheng893d7fe2010-11-12 23:03:38 +00003333 Requires<[IsARM]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003334
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003335// ConstantPool, GlobalAddress, and JumpTable
3336def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3337 Requires<[IsARM, DontUseMovt]>;
3338def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3339def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3340 Requires<[IsARM, UseMovt]>;
3341def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3342 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3343
Evan Chenga8e29892007-01-19 07:51:42 +00003344// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003345
Dale Johannesen51e28e62010-06-03 21:09:53 +00003346// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003347def : ARMPat<(ARMtcret tcGPR:$dst),
3348 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003349
3350def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3351 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3352
3353def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3354 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3355
Dale Johannesen38d5f042010-06-15 22:24:08 +00003356def : ARMPat<(ARMtcret tcGPR:$dst),
3357 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003358
3359def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3360 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3361
3362def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3363 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003364
Evan Chenga8e29892007-01-19 07:51:42 +00003365// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003366def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003367 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003368def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003369 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003370
Evan Chenga8e29892007-01-19 07:51:42 +00003371// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003372def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3373def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003374
Evan Chenga8e29892007-01-19 07:51:42 +00003375// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003376def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3377def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3378def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3379def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3380
Evan Chenga8e29892007-01-19 07:51:42 +00003381def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003382
Evan Cheng83b5cf02008-11-05 23:22:34 +00003383def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3384def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3385
Evan Cheng34b12d22007-01-19 20:27:35 +00003386// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003387def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3388 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003389 (SMULBB GPR:$a, GPR:$b)>;
3390def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3391 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003392def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3393 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003394 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003395def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003396 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003397def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3398 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003399 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003400def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003401 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003402def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3403 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003404 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003405def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003406 (SMULWB GPR:$a, GPR:$b)>;
3407
3408def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003409 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3410 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003411 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3412def : ARMV5TEPat<(add GPR:$acc,
3413 (mul sext_16_node:$a, sext_16_node:$b)),
3414 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3415def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003416 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3417 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003418 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3419def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003420 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003421 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3422def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003423 (mul (sra GPR:$a, (i32 16)),
3424 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003425 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3426def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003427 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003428 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3429def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003430 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3431 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003432 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3433def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003434 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003435 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3436
Evan Chenga8e29892007-01-19 07:51:42 +00003437//===----------------------------------------------------------------------===//
3438// Thumb Support
3439//
3440
3441include "ARMInstrThumb.td"
3442
3443//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003444// Thumb2 Support
3445//
3446
3447include "ARMInstrThumb2.td"
3448
3449//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003450// Floating Point Support
3451//
3452
3453include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003454
3455//===----------------------------------------------------------------------===//
3456// Advanced SIMD (NEON) Support
3457//
3458
3459include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003460
3461//===----------------------------------------------------------------------===//
3462// Coprocessor Instructions. For disassembly only.
3463//
3464
3465def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3466 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3467 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3468 [/* For disassembly only; pattern left blank */]> {
3469 let Inst{4} = 0;
3470}
3471
3472def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3473 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3474 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3475 [/* For disassembly only; pattern left blank */]> {
3476 let Inst{31-28} = 0b1111;
3477 let Inst{4} = 0;
3478}
3479
Johnny Chen64dfb782010-02-16 20:04:27 +00003480class ACI<dag oops, dag iops, string opc, string asm>
3481 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3482 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3483 let Inst{27-25} = 0b110;
3484}
3485
3486multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3487
3488 def _OFFSET : ACI<(outs),
3489 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3490 opc, "\tp$cop, cr$CRd, $addr"> {
3491 let Inst{31-28} = op31_28;
3492 let Inst{24} = 1; // P = 1
3493 let Inst{21} = 0; // W = 0
3494 let Inst{22} = 0; // D = 0
3495 let Inst{20} = load;
3496 }
3497
3498 def _PRE : ACI<(outs),
3499 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3500 opc, "\tp$cop, cr$CRd, $addr!"> {
3501 let Inst{31-28} = op31_28;
3502 let Inst{24} = 1; // P = 1
3503 let Inst{21} = 1; // W = 1
3504 let Inst{22} = 0; // D = 0
3505 let Inst{20} = load;
3506 }
3507
3508 def _POST : ACI<(outs),
3509 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3510 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3511 let Inst{31-28} = op31_28;
3512 let Inst{24} = 0; // P = 0
3513 let Inst{21} = 1; // W = 1
3514 let Inst{22} = 0; // D = 0
3515 let Inst{20} = load;
3516 }
3517
3518 def _OPTION : ACI<(outs),
3519 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3520 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3521 let Inst{31-28} = op31_28;
3522 let Inst{24} = 0; // P = 0
3523 let Inst{23} = 1; // U = 1
3524 let Inst{21} = 0; // W = 0
3525 let Inst{22} = 0; // D = 0
3526 let Inst{20} = load;
3527 }
3528
3529 def L_OFFSET : ACI<(outs),
3530 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003531 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003532 let Inst{31-28} = op31_28;
3533 let Inst{24} = 1; // P = 1
3534 let Inst{21} = 0; // W = 0
3535 let Inst{22} = 1; // D = 1
3536 let Inst{20} = load;
3537 }
3538
3539 def L_PRE : ACI<(outs),
3540 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003541 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003542 let Inst{31-28} = op31_28;
3543 let Inst{24} = 1; // P = 1
3544 let Inst{21} = 1; // W = 1
3545 let Inst{22} = 1; // D = 1
3546 let Inst{20} = load;
3547 }
3548
3549 def L_POST : ACI<(outs),
3550 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003551 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003552 let Inst{31-28} = op31_28;
3553 let Inst{24} = 0; // P = 0
3554 let Inst{21} = 1; // W = 1
3555 let Inst{22} = 1; // D = 1
3556 let Inst{20} = load;
3557 }
3558
3559 def L_OPTION : ACI<(outs),
3560 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003561 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003562 let Inst{31-28} = op31_28;
3563 let Inst{24} = 0; // P = 0
3564 let Inst{23} = 1; // U = 1
3565 let Inst{21} = 0; // W = 0
3566 let Inst{22} = 1; // D = 1
3567 let Inst{20} = load;
3568 }
3569}
3570
3571defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3572defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3573defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3574defm STC2 : LdStCop<0b1111, 0, "stc2">;
3575
Johnny Chen906d57f2010-02-12 01:44:23 +00003576def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3577 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3578 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3579 [/* For disassembly only; pattern left blank */]> {
3580 let Inst{20} = 0;
3581 let Inst{4} = 1;
3582}
3583
3584def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3585 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3586 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3587 [/* For disassembly only; pattern left blank */]> {
3588 let Inst{31-28} = 0b1111;
3589 let Inst{20} = 0;
3590 let Inst{4} = 1;
3591}
3592
3593def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3594 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3595 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3596 [/* For disassembly only; pattern left blank */]> {
3597 let Inst{20} = 1;
3598 let Inst{4} = 1;
3599}
3600
3601def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3602 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3603 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3604 [/* For disassembly only; pattern left blank */]> {
3605 let Inst{31-28} = 0b1111;
3606 let Inst{20} = 1;
3607 let Inst{4} = 1;
3608}
3609
3610def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3611 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3612 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3613 [/* For disassembly only; pattern left blank */]> {
3614 let Inst{23-20} = 0b0100;
3615}
3616
3617def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3618 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3619 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3620 [/* For disassembly only; pattern left blank */]> {
3621 let Inst{31-28} = 0b1111;
3622 let Inst{23-20} = 0b0100;
3623}
3624
3625def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3626 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3627 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3628 [/* For disassembly only; pattern left blank */]> {
3629 let Inst{23-20} = 0b0101;
3630}
3631
3632def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3633 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3634 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3635 [/* For disassembly only; pattern left blank */]> {
3636 let Inst{31-28} = 0b1111;
3637 let Inst{23-20} = 0b0101;
3638}
3639
Johnny Chenb98e1602010-02-12 18:55:33 +00003640//===----------------------------------------------------------------------===//
3641// Move between special register and ARM core register -- for disassembly only
3642//
3643
3644def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3645 [/* For disassembly only; pattern left blank */]> {
3646 let Inst{23-20} = 0b0000;
3647 let Inst{7-4} = 0b0000;
3648}
3649
3650def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3651 [/* For disassembly only; pattern left blank */]> {
3652 let Inst{23-20} = 0b0100;
3653 let Inst{7-4} = 0b0000;
3654}
3655
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003656def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3657 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003658 [/* For disassembly only; pattern left blank */]> {
3659 let Inst{23-20} = 0b0010;
3660 let Inst{7-4} = 0b0000;
3661}
3662
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003663def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3664 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003665 [/* For disassembly only; pattern left blank */]> {
3666 let Inst{23-20} = 0b0010;
3667 let Inst{7-4} = 0b0000;
3668}
3669
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003670def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3671 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003672 [/* For disassembly only; pattern left blank */]> {
3673 let Inst{23-20} = 0b0110;
3674 let Inst{7-4} = 0b0000;
3675}
3676
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003677def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3678 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003679 [/* For disassembly only; pattern left blank */]> {
3680 let Inst{23-20} = 0b0110;
3681 let Inst{7-4} = 0b0000;
3682}