blob: 3232b9e613448e61b8fe3778121aa99fe5b3312c [file] [log] [blame]
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001//===-- PowerPCTargetMachine.cpp - Define TargetMachine for PowerPC -------===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00009//
Misha Brukman5dfe3a92004-06-21 16:55:25 +000010//
11//===----------------------------------------------------------------------===//
12
Misha Brukman5dfe3a92004-06-21 16:55:25 +000013#include "PowerPC.h"
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000014#include "PowerPCTargetMachine.h"
Nate Begemanca068e82004-08-14 22:16:36 +000015#include "PowerPCFrameInfo.h"
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000016#include "PPC32TargetMachine.h"
17#include "PPC64TargetMachine.h"
18#include "PPC32JITInfo.h"
19#include "PPC64JITInfo.h"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000020#include "llvm/Module.h"
21#include "llvm/PassManager.h"
Misha Brukman8c9f5202004-06-21 18:30:31 +000022#include "llvm/CodeGen/IntrinsicLowering.h"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000023#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/Passes.h"
Chris Lattner68905bb2004-07-11 04:17:58 +000025#include "llvm/Target/TargetOptions.h"
Chris Lattnerd36c9702004-07-11 02:48:49 +000026#include "llvm/Target/TargetMachineRegistry.h"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000027#include "llvm/Transforms/Scalar.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000028#include "llvm/Support/CommandLine.h"
Chris Lattnerd36c9702004-07-11 02:48:49 +000029#include <iostream>
Misha Brukman5dfe3a92004-06-21 16:55:25 +000030using namespace llvm;
31
Misha Brukman1d3527e2004-08-11 23:47:08 +000032namespace llvm {
Nate Begemanf8b02942005-04-15 22:12:16 +000033 bool PPCCRopts;
Misha Brukmanb5f662f2005-04-21 23:30:14 +000034 cl::opt<bool> AIX("aix",
35 cl::desc("Generate AIX/xcoff instead of Darwin/MachO"),
Misha Brukman1d3527e2004-08-11 23:47:08 +000036 cl::Hidden);
Misha Brukmanb5f662f2005-04-21 23:30:14 +000037 cl::opt<bool> EnablePPCLSR("enable-lsr-for-ppc",
38 cl::desc("Enable LSR for PPC (beta)"),
Chris Lattner0c749062005-03-02 06:19:22 +000039 cl::Hidden);
Misha Brukmanb5f662f2005-04-21 23:30:14 +000040 cl::opt<bool, true> EnablePPCCRopts("enable-cc-opts",
Nate Begemanf8b02942005-04-15 22:12:16 +000041 cl::desc("Enable opts using condition regs (beta)"),
42 cl::location(PPCCRopts),
43 cl::init(false),
44 cl::Hidden);
Misha Brukman1d3527e2004-08-11 23:47:08 +000045}
46
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000047namespace {
Misha Brukman66aa3e02004-08-17 05:06:47 +000048 const std::string PPC32ID = "PowerPC/32bit";
49 const std::string PPC64ID = "PowerPC/64bit";
Misha Brukmanb5f662f2005-04-21 23:30:14 +000050
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000051 // Register the targets
Misha Brukmanb5f662f2005-04-21 23:30:14 +000052 RegisterTarget<PPC32TargetMachine>
Chris Lattnercbb98122004-10-10 16:26:13 +000053 X("ppc32", " PowerPC 32-bit");
Chris Lattnerf9088882004-08-20 18:09:18 +000054
55#if 0
Misha Brukmanb5f662f2005-04-21 23:30:14 +000056 RegisterTarget<PPC64TargetMachine>
Misha Brukman983e92d2004-08-19 21:36:14 +000057 Y("ppc64", " PowerPC 64-bit (unimplemented)");
Chris Lattnerf9088882004-08-20 18:09:18 +000058#endif
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000059}
60
Misha Brukman01458812004-08-11 00:11:25 +000061PowerPCTargetMachine::PowerPCTargetMachine(const std::string &name,
62 IntrinsicLowering *IL,
63 const TargetData &TD,
Chris Lattnere4fce6f2004-11-23 05:56:40 +000064 const PowerPCFrameInfo &TFI)
65 : TargetMachine(name, IL, TD), FrameInfo(TFI)
Misha Brukman1d3527e2004-08-11 23:47:08 +000066{}
Chris Lattnerd36c9702004-07-11 02:48:49 +000067
Chris Lattnere4fce6f2004-11-23 05:56:40 +000068unsigned PPC32TargetMachine::getJITMatchQuality() {
Misha Brukman01eca8d2004-07-12 23:36:12 +000069#if defined(__POWERPC__) || defined (__ppc__) || defined(_POWER)
70 return 10;
71#else
72 return 0;
73#endif
74}
Misha Brukman01eca8d2004-07-12 23:36:12 +000075
Chris Lattner0431c962005-06-25 02:48:37 +000076/// addPassesToEmitFile - Add passes to the specified pass manager to implement
77/// a static compiler for this target.
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000078///
Chris Lattner0431c962005-06-25 02:48:37 +000079bool PowerPCTargetMachine::addPassesToEmitFile(PassManager &PM,
80 std::ostream &Out,
81 CodeGenFileType FileType) {
82 if (FileType != TargetMachine::AssemblyFile) return true;
83
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000084 bool LP64 = (0 != dynamic_cast<PPC64TargetMachine *>(this));
Chris Lattner0c749062005-03-02 06:19:22 +000085
Chris Lattner4318a3d2005-03-02 21:56:00 +000086 if (EnablePPCLSR) {
Chris Lattner0c749062005-03-02 06:19:22 +000087 PM.add(createLoopStrengthReducePass());
Chris Lattner4318a3d2005-03-02 21:56:00 +000088 PM.add(createCFGSimplificationPass());
89 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +000090
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000091 // FIXME: Implement efficient support for garbage collection intrinsics.
92 PM.add(createLowerGCPass());
93
94 // FIXME: Implement the invoke/unwind instructions!
95 PM.add(createLowerInvokePass());
96
97 // FIXME: Implement the switch instruction in the instruction selector!
98 PM.add(createLowerSwitchPass());
99
100 PM.add(createLowerConstantExpressionsPass());
101
102 // Make sure that no unreachable blocks are instruction selected.
103 PM.add(createUnreachableBlockEliminationPass());
104
Nate Begemanf8b02942005-04-15 22:12:16 +0000105 // Default to pattern ISel
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000106 if (LP64)
Nate Begemand3e6b942005-04-05 08:51:15 +0000107 PM.add(createPPC64ISelPattern(*this));
Nate Begemanf8b02942005-04-15 22:12:16 +0000108 else if (PatternISelTriState == 0)
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000109 PM.add(createPPC32ISelSimple(*this));
Nate Begemanf8b02942005-04-15 22:12:16 +0000110 else
111 PM.add(createPPC32ISelPattern(*this));
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000112
113 if (PrintMachineCode)
114 PM.add(createMachineFunctionPrinterPass(&std::cerr));
115
116 PM.add(createRegisterAllocator());
117
118 if (PrintMachineCode)
119 PM.add(createMachineFunctionPrinterPass(&std::cerr));
120
Nate Begemanca068e82004-08-14 22:16:36 +0000121 PM.add(createPrologEpilogCodeInserter());
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000122
Nate Begemanca068e82004-08-14 22:16:36 +0000123 // Must run branch selection immediately preceding the asm printer
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000124 PM.add(createPPCBranchSelectionPass());
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000125
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000126 if (AIX)
Nate Begemaned428532004-09-04 05:00:00 +0000127 PM.add(createAIXAsmPrinter(Out, *this));
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000128 else
Nate Begemaned428532004-09-04 05:00:00 +0000129 PM.add(createDarwinAsmPrinter(Out, *this));
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000130
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000131 PM.add(createMachineCodeDeleter());
132 return false;
133}
134
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000135void PowerPCJITInfo::addPassesToJITCompile(FunctionPassManager &PM) {
Nate Begemanf8b02942005-04-15 22:12:16 +0000136 bool LP64 = (0 != dynamic_cast<PPC64TargetMachine *>(&TM));
137
Chris Lattner4318a3d2005-03-02 21:56:00 +0000138 if (EnablePPCLSR) {
Chris Lattner0c749062005-03-02 06:19:22 +0000139 PM.add(createLoopStrengthReducePass());
Chris Lattner4318a3d2005-03-02 21:56:00 +0000140 PM.add(createCFGSimplificationPass());
141 }
Chris Lattner0c749062005-03-02 06:19:22 +0000142
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000143 // FIXME: Implement efficient support for garbage collection intrinsics.
144 PM.add(createLowerGCPass());
145
146 // FIXME: Implement the invoke/unwind instructions!
147 PM.add(createLowerInvokePass());
148
149 // FIXME: Implement the switch instruction in the instruction selector!
150 PM.add(createLowerSwitchPass());
151
152 PM.add(createLowerConstantExpressionsPass());
153
154 // Make sure that no unreachable blocks are instruction selected.
155 PM.add(createUnreachableBlockEliminationPass());
156
Nate Begemanf8b02942005-04-15 22:12:16 +0000157 // Default to pattern ISel
158 if (LP64)
159 PM.add(createPPC64ISelPattern(TM));
160 else if (PatternISelTriState == 0)
161 PM.add(createPPC32ISelSimple(TM));
162 else
163 PM.add(createPPC32ISelPattern(TM));
164
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000165 PM.add(createRegisterAllocator());
166 PM.add(createPrologEpilogCodeInserter());
Chris Lattnere4fce6f2004-11-23 05:56:40 +0000167
168 // Must run branch selection immediately preceding the asm printer
169 PM.add(createPPCBranchSelectionPass());
170
171 if (PrintMachineCode)
172 PM.add(createMachineFunctionPrinterPass(&std::cerr));
Misha Brukman01458812004-08-11 00:11:25 +0000173}
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000174
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000175/// PowerPCTargetMachine ctor - Create an ILP32 architecture model
176///
Misha Brukman66aa3e02004-08-17 05:06:47 +0000177PPC32TargetMachine::PPC32TargetMachine(const Module &M, IntrinsicLowering *IL)
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000178 : PowerPCTargetMachine(PPC32ID, IL,
Chris Lattner9d0087e2004-11-28 21:16:45 +0000179 TargetData(PPC32ID,false,4,4,4,4,4,4,2,1,1),
Chris Lattnere4fce6f2004-11-23 05:56:40 +0000180 PowerPCFrameInfo(*this, false)), JITInfo(*this) {}
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000181
182/// PPC64TargetMachine ctor - Create a LP64 architecture model
183///
184PPC64TargetMachine::PPC64TargetMachine(const Module &M, IntrinsicLowering *IL)
Misha Brukman66aa3e02004-08-17 05:06:47 +0000185 : PowerPCTargetMachine(PPC64ID, IL,
Chris Lattner9d0087e2004-11-28 21:16:45 +0000186 TargetData(PPC64ID,false,8,4,4,4,4,4,2,1,1),
Chris Lattnere4fce6f2004-11-23 05:56:40 +0000187 PowerPCFrameInfo(*this, true)) {}
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000188
189unsigned PPC32TargetMachine::getModuleMatchQuality(const Module &M) {
Chris Lattner3ea78c42004-12-12 17:40:28 +0000190 // We strongly match "powerpc-*".
191 std::string TT = M.getTargetTriple();
192 if (TT.size() >= 8 && std::string(TT.begin(), TT.begin()+8) == "powerpc-")
193 return 20;
194
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000195 if (M.getEndianness() == Module::BigEndian &&
196 M.getPointerSize() == Module::Pointer32)
Chris Lattner3ea78c42004-12-12 17:40:28 +0000197 return 10; // Weak match
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000198 else if (M.getEndianness() != Module::AnyEndianness ||
199 M.getPointerSize() != Module::AnyPointerSize)
200 return 0; // Match for some other target
201
202 return getJITMatchQuality()/2;
203}
204
205unsigned PPC64TargetMachine::getModuleMatchQuality(const Module &M) {
206 if (M.getEndianness() == Module::BigEndian &&
207 M.getPointerSize() == Module::Pointer64)
208 return 10; // Direct match
209 else if (M.getEndianness() != Module::AnyEndianness ||
210 M.getPointerSize() != Module::AnyPointerSize)
211 return 0; // Match for some other target
212
213 return getJITMatchQuality()/2;
214}