blob: 6b6005fd759f40986168450f892dfa0dec3d1347 [file] [log] [blame]
Eric Christopher49ac3d72011-05-09 18:16:46 +00001//===- MipsInstrInfo.td - Target Description for Mips Target -*- tablegen -*-=//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Eric Christopher49ac3d72011-05-09 18:16:46 +00009//
10// This file contains the Mips implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000015//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016// Mips profiles and nodes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000017//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000019def SDT_MipsJmpLink : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000020def SDT_MipsCMov : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +000021 SDTCisSameAs<1, 2>,
22 SDTCisSameAs<3, 4>,
23 SDTCisInt<4>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000024def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
25def SDT_MipsCallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000026def SDT_MipsMAddMSub : SDTypeProfile<0, 4,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000027 [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>,
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000028 SDTCisSameAs<1, 2>,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000029 SDTCisSameAs<2, 3>]>;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000030def SDT_MipsDivRem : SDTypeProfile<0, 2,
Akira Hatanakadda4a072011-10-03 21:06:13 +000031 [SDTCisInt<0>,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000032 SDTCisSameAs<0, 1>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000033
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000034def SDT_MipsThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
35
Akira Hatanakac742e4f2011-11-11 04:06:38 +000036def SDT_MipsDynAlloc : SDTypeProfile<1, 1, [SDTCisVT<0, iPTR>,
37 SDTCisSameAs<0, 1>]>;
Akira Hatanakadb548262011-07-19 23:30:50 +000038def SDT_Sync : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
Akira Hatanaka21afc632011-06-21 00:40:49 +000039
Akira Hatanaka40eda462011-09-22 23:31:54 +000040def SDT_Ext : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
41 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>]>;
42def SDT_Ins : SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
43 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>,
Akira Hatanakabb15e112011-08-17 02:05:42 +000044 SDTCisSameAs<0, 4>]>;
45
Akira Hatanakab6f1dc22012-06-02 00:03:12 +000046def SDTMipsLoadLR : SDTypeProfile<1, 2,
47 [SDTCisInt<0>, SDTCisPtrTy<1>,
48 SDTCisSameAs<0, 2>]>;
49
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000050// Call
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000051def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink,
Chris Lattner036609b2010-12-23 18:28:41 +000052 [SDNPHasChain, SDNPOutGlue, SDNPOptInGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000053 SDNPVariadic]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000054
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000055// Hi and Lo nodes are used to handle global addresses. Used on
56// MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +000057// static model. (nothing to do with Mips Registers Hi and Lo)
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000058def MipsHi : SDNode<"MipsISD::Hi", SDTIntUnaryOp>;
59def MipsLo : SDNode<"MipsISD::Lo", SDTIntUnaryOp>;
60def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +000061
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000062// TlsGd node is used to handle General Dynamic TLS
63def MipsTlsGd : SDNode<"MipsISD::TlsGd", SDTIntUnaryOp>;
64
65// TprelHi and TprelLo nodes are used to handle Local Exec TLS
66def MipsTprelHi : SDNode<"MipsISD::TprelHi", SDTIntUnaryOp>;
67def MipsTprelLo : SDNode<"MipsISD::TprelLo", SDTIntUnaryOp>;
68
69// Thread pointer
70def MipsThreadPointer: SDNode<"MipsISD::ThreadPointer", SDT_MipsThreadPointer>;
71
Eric Christopher3c999a22007-10-26 04:00:13 +000072// Return
Akira Hatanaka182ef6f2012-07-10 00:19:06 +000073def MipsRet : SDNode<"MipsISD::Ret", SDTNone, [SDNPHasChain, SDNPOptInGlue]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000074
75// These are target-independent nodes, but have target-specific formats.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000076def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +000077 [SDNPHasChain, SDNPSideEffect, SDNPOutGlue]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000078def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +000079 [SDNPHasChain, SDNPSideEffect,
80 SDNPOptInGlue, SDNPOutGlue]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +000081
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000082// MAdd*/MSub* nodes
83def MipsMAdd : SDNode<"MipsISD::MAdd", SDT_MipsMAddMSub,
84 [SDNPOptInGlue, SDNPOutGlue]>;
85def MipsMAddu : SDNode<"MipsISD::MAddu", SDT_MipsMAddMSub,
86 [SDNPOptInGlue, SDNPOutGlue]>;
87def MipsMSub : SDNode<"MipsISD::MSub", SDT_MipsMAddMSub,
88 [SDNPOptInGlue, SDNPOutGlue]>;
89def MipsMSubu : SDNode<"MipsISD::MSubu", SDT_MipsMAddMSub,
90 [SDNPOptInGlue, SDNPOutGlue]>;
91
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000092// DivRem(u) nodes
93def MipsDivRem : SDNode<"MipsISD::DivRem", SDT_MipsDivRem,
94 [SDNPOutGlue]>;
95def MipsDivRemU : SDNode<"MipsISD::DivRemU", SDT_MipsDivRem,
96 [SDNPOutGlue]>;
97
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +000098// Target constant nodes that are not part of any isel patterns and remain
99// unchanged can cause instructions with illegal operands to be emitted.
100// Wrapper node patterns give the instruction selector a chance to replace
101// target constant nodes that would otherwise remain unchanged with ADDiu
102// nodes. Without these wrapper node patterns, the following conditional move
103// instrucion is emitted when function cmov2 in test/CodeGen/Mips/cmov.ll is
Jia Liubb481f82012-02-28 07:46:26 +0000104// compiled:
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000105// movn %got(d)($gp), %got(c)($gp), $4
106// This instruction is illegal since movn can take only register operands.
107
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000108def MipsWrapper : SDNode<"MipsISD::Wrapper", SDTIntBinOp>;
Akira Hatanaka342837d2011-05-28 01:07:07 +0000109
Akira Hatanaka21afc632011-06-21 00:40:49 +0000110// Pointer to dynamically allocated stack area.
111def MipsDynAlloc : SDNode<"MipsISD::DynAlloc", SDT_MipsDynAlloc,
112 [SDNPHasChain, SDNPInGlue]>;
113
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000114def MipsSync : SDNode<"MipsISD::Sync", SDT_Sync, [SDNPHasChain,SDNPSideEffect]>;
Akira Hatanakadb548262011-07-19 23:30:50 +0000115
Akira Hatanakabb15e112011-08-17 02:05:42 +0000116def MipsExt : SDNode<"MipsISD::Ext", SDT_Ext>;
117def MipsIns : SDNode<"MipsISD::Ins", SDT_Ins>;
118
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000119def MipsLWL : SDNode<"MipsISD::LWL", SDTMipsLoadLR,
120 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
121def MipsLWR : SDNode<"MipsISD::LWR", SDTMipsLoadLR,
122 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
123def MipsSWL : SDNode<"MipsISD::SWL", SDTStore,
124 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
125def MipsSWR : SDNode<"MipsISD::SWR", SDTStore,
126 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
127def MipsLDL : SDNode<"MipsISD::LDL", SDTMipsLoadLR,
128 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
129def MipsLDR : SDNode<"MipsISD::LDR", SDTMipsLoadLR,
130 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
131def MipsSDL : SDNode<"MipsISD::SDL", SDTStore,
132 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
133def MipsSDR : SDNode<"MipsISD::SDR", SDTStore,
134 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
135
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000136//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000137// Mips Instruction Predicate Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000138//===----------------------------------------------------------------------===//
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000139def HasSEInReg : Predicate<"Subtarget.hasSEInReg()">,
140 AssemblerPredicate<"FeatureSEInReg">;
141def HasBitCount : Predicate<"Subtarget.hasBitCount()">,
142 AssemblerPredicate<"FeatureBitCount">;
143def HasSwap : Predicate<"Subtarget.hasSwap()">,
144 AssemblerPredicate<"FeatureSwap">;
145def HasCondMov : Predicate<"Subtarget.hasCondMov()">,
146 AssemblerPredicate<"FeatureCondMov">;
147def HasMips32 : Predicate<"Subtarget.hasMips32()">,
148 AssemblerPredicate<"FeatureMips32">;
149def HasMips32r2 : Predicate<"Subtarget.hasMips32r2()">,
150 AssemblerPredicate<"FeatureMips32r2">;
151def HasMips64 : Predicate<"Subtarget.hasMips64()">,
152 AssemblerPredicate<"FeatureMips64">;
153def HasMips32r2Or64 : Predicate<"Subtarget.hasMips32r2Or64()">,
154 AssemblerPredicate<"FeatureMips32r2,FeatureMips64">;
155def NotMips64 : Predicate<"!Subtarget.hasMips64()">,
156 AssemblerPredicate<"!FeatureMips64">;
157def HasMips64r2 : Predicate<"Subtarget.hasMips64r2()">,
158 AssemblerPredicate<"FeatureMips64r2">;
159def IsN64 : Predicate<"Subtarget.isABI_N64()">,
160 AssemblerPredicate<"FeatureN64">;
161def NotN64 : Predicate<"!Subtarget.isABI_N64()">,
162 AssemblerPredicate<"!FeatureN64">;
Akira Hatanaka4a5a8942012-05-24 18:32:33 +0000163def InMips16Mode : Predicate<"Subtarget.inMips16Mode()">,
164 AssemblerPredicate<"FeatureMips16">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000165def RelocStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">,
166 AssemblerPredicate<"FeatureMips32">;
167def RelocPIC : Predicate<"TM.getRelocationModel() == Reloc::PIC_">,
168 AssemblerPredicate<"FeatureMips32">;
169def NoNaNsFPMath : Predicate<"TM.Options.NoNaNsFPMath">,
170 AssemblerPredicate<"FeatureMips32">;
Akira Hatanaka3ad21be2012-05-25 22:15:15 +0000171def HasStandardEncoding : Predicate<"Subtarget.hasStandardEncoding()">,
172 AssemblerPredicate<"!FeatureMips16">;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000173
Akira Hatanaka14180452012-06-14 21:03:23 +0000174class MipsPat<dag pattern, dag result> : Pat<pattern, result> {
175 let Predicates = [HasStandardEncoding];
176}
177
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000178//===----------------------------------------------------------------------===//
179// Instruction format superclass
180//===----------------------------------------------------------------------===//
181
182include "MipsInstrFormats.td"
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000183
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000184//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000185// Mips Operand, Complex Patterns and Transformations Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000186//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000187
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000188// Instruction operand types
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000189def jmptarget : Operand<OtherVT> {
190 let EncoderMethod = "getJumpTargetOpValue";
191}
192def brtarget : Operand<OtherVT> {
193 let EncoderMethod = "getBranchTargetOpValue";
194 let OperandType = "OPERAND_PCREL";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000195 let DecoderMethod = "DecodeBranchTarget";
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000196}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000197def calltarget : Operand<iPTR> {
198 let EncoderMethod = "getJumpTargetOpValue";
199}
Akira Hatanaka642b1092011-11-11 04:03:54 +0000200def calltarget64: Operand<i64>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000201def simm16 : Operand<i32> {
202 let DecoderMethod= "DecodeSimm16";
203}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000204def simm16_64 : Operand<i64>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000205def shamt : Operand<i32>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000206
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000207// Unsigned Operand
208def uimm16 : Operand<i32> {
209 let PrintMethod = "printUnsignedImm";
210}
211
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000212def MipsMemAsmOperand : AsmOperandClass {
213 let Name = "Mem";
214 let ParserMethod = "parseMemOperand";
215}
216
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000217// Address operand
218def mem : Operand<i32> {
219 let PrintMethod = "printMemOperand";
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000220 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000221 let EncoderMethod = "getMemEncoding";
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000222 let ParserMatchClass = MipsMemAsmOperand;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000223}
224
Akira Hatanakad55bb382011-10-11 00:11:12 +0000225def mem64 : Operand<i64> {
226 let PrintMethod = "printMemOperand";
227 let MIOperandInfo = (ops CPU64Regs, simm16_64);
Jack Cartera6d6ef62012-06-27 23:13:42 +0000228 let EncoderMethod = "getMemEncoding";
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000229 let ParserMatchClass = MipsMemAsmOperand;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000230}
231
Akira Hatanaka03236be2011-07-07 20:54:20 +0000232def mem_ea : Operand<i32> {
233 let PrintMethod = "printMemOperandEA";
234 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000235 let EncoderMethod = "getMemEncoding";
236}
237
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000238def mem_ea_64 : Operand<i64> {
239 let PrintMethod = "printMemOperandEA";
240 let MIOperandInfo = (ops CPU64Regs, simm16_64);
241 let EncoderMethod = "getMemEncoding";
242}
243
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000244// size operand of ext instruction
245def size_ext : Operand<i32> {
246 let EncoderMethod = "getSizeExtEncoding";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000247 let DecoderMethod = "DecodeExtSize";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000248}
249
250// size operand of ins instruction
251def size_ins : Operand<i32> {
252 let EncoderMethod = "getSizeInsEncoding";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000253 let DecoderMethod = "DecodeInsSize";
Akira Hatanaka03236be2011-07-07 20:54:20 +0000254}
255
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000256// Transformation Function - get the lower 16 bits.
257def LO16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000258 return getImm(N, N->getZExtValue() & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000259}]>;
260
261// Transformation Function - get the higher 16 bits.
262def HI16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000263 return getImm(N, (N->getZExtValue() >> 16) & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000264}]>;
265
266// Node immediate fits as 16-bit sign extended on target immediate.
267// e.g. addi, andi
Jakob Stoklund Olesen7552a3d2010-08-18 23:56:46 +0000268def immSExt16 : PatLeaf<(imm), [{ return isInt<16>(N->getSExtValue()); }]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000269
270// Node immediate fits as 16-bit zero extended on target immediate.
271// The LO16 param means that only the lower 16 bits of the node
272// immediate are caught.
273// e.g. addiu, sltiu
274def immZExt16 : PatLeaf<(imm), [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000276 return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Eric Christopher3c999a22007-10-26 04:00:13 +0000277 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000278 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000279}], LO16>;
280
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000281// Immediate can be loaded with LUi (32-bit int with lower 16-bit cleared).
Akira Hatanaka20103252012-01-04 03:09:26 +0000282def immLow16Zero : PatLeaf<(imm), [{
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000283 int64_t Val = N->getSExtValue();
284 return isInt<32>(Val) && !(Val & 0xffff);
285}]>;
286
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000287// shamt field must fit in 5 bits.
Akira Hatanakaa01820a2011-10-17 18:01:00 +0000288def immZExt5 : ImmLeaf<i32, [{return Imm == (Imm & 0x1f);}]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000289
Eric Christopher3c999a22007-10-26 04:00:13 +0000290// Mips Address Mode! SDNode frameindex could possibily be a match
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000291// since load and store instructions from stack used it.
Akira Hatanaka4a5a8942012-05-24 18:32:33 +0000292def addr :
293 ComplexPattern<iPTR, 2, "SelectAddr", [frameindex], [SDNPWantParent]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000294
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000295//===----------------------------------------------------------------------===//
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000296// Pattern fragment for load/store
297//===----------------------------------------------------------------------===//
Akira Hatanaka82099682011-12-19 19:52:25 +0000298class UnalignedLoad<PatFrag Node> :
299 PatFrag<(ops node:$ptr), (Node node:$ptr), [{
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000300 LoadSDNode *LD = cast<LoadSDNode>(N);
301 return LD->getMemoryVT().getSizeInBits()/8 > LD->getAlignment();
302}]>;
303
Akira Hatanaka82099682011-12-19 19:52:25 +0000304class AlignedLoad<PatFrag Node> :
305 PatFrag<(ops node:$ptr), (Node node:$ptr), [{
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000306 LoadSDNode *LD = cast<LoadSDNode>(N);
307 return LD->getMemoryVT().getSizeInBits()/8 <= LD->getAlignment();
308}]>;
309
Akira Hatanaka82099682011-12-19 19:52:25 +0000310class UnalignedStore<PatFrag Node> :
311 PatFrag<(ops node:$val, node:$ptr), (Node node:$val, node:$ptr), [{
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000312 StoreSDNode *SD = cast<StoreSDNode>(N);
313 return SD->getMemoryVT().getSizeInBits()/8 > SD->getAlignment();
314}]>;
315
Akira Hatanaka82099682011-12-19 19:52:25 +0000316class AlignedStore<PatFrag Node> :
317 PatFrag<(ops node:$val, node:$ptr), (Node node:$val, node:$ptr), [{
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000318 StoreSDNode *SD = cast<StoreSDNode>(N);
319 return SD->getMemoryVT().getSizeInBits()/8 <= SD->getAlignment();
320}]>;
321
322// Load/Store PatFrags.
323def sextloadi16_a : AlignedLoad<sextloadi16>;
324def zextloadi16_a : AlignedLoad<zextloadi16>;
325def extloadi16_a : AlignedLoad<extloadi16>;
326def load_a : AlignedLoad<load>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000327def sextloadi32_a : AlignedLoad<sextloadi32>;
328def zextloadi32_a : AlignedLoad<zextloadi32>;
329def extloadi32_a : AlignedLoad<extloadi32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000330def truncstorei16_a : AlignedStore<truncstorei16>;
331def store_a : AlignedStore<store>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000332def truncstorei32_a : AlignedStore<truncstorei32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000333def sextloadi16_u : UnalignedLoad<sextloadi16>;
334def zextloadi16_u : UnalignedLoad<zextloadi16>;
335def extloadi16_u : UnalignedLoad<extloadi16>;
336def load_u : UnalignedLoad<load>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000337def sextloadi32_u : UnalignedLoad<sextloadi32>;
338def zextloadi32_u : UnalignedLoad<zextloadi32>;
339def extloadi32_u : UnalignedLoad<extloadi32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000340def truncstorei16_u : UnalignedStore<truncstorei16>;
341def store_u : UnalignedStore<store>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000342def truncstorei32_u : UnalignedStore<truncstorei32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000343
344//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000345// Instructions specific format
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000346//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000347
Akira Hatanaka76d9f1c2011-10-11 23:12:12 +0000348// Arithmetic and logical instructions with 3 register operands.
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000349class ArithLogicR<bits<6> op, bits<6> func, string instr_asm, SDNode OpNode,
350 InstrItinClass itin, RegisterClass RC, bit isComm = 0>:
351 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
352 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
353 [(set RC:$rd, (OpNode RC:$rs, RC:$rt))], itin> {
354 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000355 let isCommutable = isComm;
Akira Hatanakaa6953492012-04-18 18:52:10 +0000356 let isReMaterializable = 1;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000357}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000358
Akira Hatanaka80eb9942011-10-11 23:43:48 +0000359class ArithOverflowR<bits<6> op, bits<6> func, string instr_asm,
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000360 InstrItinClass itin, RegisterClass RC, bit isComm = 0>:
361 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
362 !strconcat(instr_asm, "\t$rd, $rs, $rt"), [], itin> {
363 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000364 let isCommutable = isComm;
365}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000366
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000367// Arithmetic and logical instructions with 2 register operands.
368class ArithLogicI<bits<6> op, string instr_asm, SDNode OpNode,
369 Operand Od, PatLeaf imm_type, RegisterClass RC> :
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000370 FI<op, (outs RC:$rt), (ins RC:$rs, Od:$imm16),
371 !strconcat(instr_asm, "\t$rt, $rs, $imm16"),
Akira Hatanakaa6953492012-04-18 18:52:10 +0000372 [(set RC:$rt, (OpNode RC:$rs, imm_type:$imm16))], IIAlu> {
373 let isReMaterializable = 1;
374}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000375
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000376class ArithOverflowI<bits<6> op, string instr_asm, SDNode OpNode,
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000377 Operand Od, PatLeaf imm_type, RegisterClass RC> :
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000378 FI<op, (outs RC:$rt), (ins RC:$rs, Od:$imm16),
379 !strconcat(instr_asm, "\t$rt, $rs, $imm16"), [], IIAlu>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000380
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000381// Arithmetic Multiply ADD/SUB
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000382let rd = 0, shamt = 0, Defs = [HI, LO], Uses = [HI, LO] in
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000383class MArithR<bits<6> func, string instr_asm, SDNode op, bit isComm = 0> :
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000384 FR<0x1c, func, (outs), (ins CPURegs:$rs, CPURegs:$rt),
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000385 !strconcat(instr_asm, "\t$rs, $rt"),
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000386 [(op CPURegs:$rs, CPURegs:$rt, LO, HI)], IIImul> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000387 let rd = 0;
388 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000389 let isCommutable = isComm;
390}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000391
392// Logical
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000393class LogicNOR<bits<6> op, bits<6> func, string instr_asm, RegisterClass RC>:
394 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000395 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000396 [(set RC:$rd, (not (or RC:$rs, RC:$rt)))], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000397 let shamt = 0;
398 let isCommutable = 1;
399}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000400
401// Shifts
Akira Hatanaka36393462011-10-17 18:06:56 +0000402class shift_rotate_imm<bits<6> func, bits<5> isRotate, string instr_asm,
403 SDNode OpNode, PatFrag PF, Operand ImmOpnd,
404 RegisterClass RC>:
405 FR<0x00, func, (outs RC:$rd), (ins RC:$rt, ImmOpnd:$shamt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000406 !strconcat(instr_asm, "\t$rd, $rt, $shamt"),
Akira Hatanaka36393462011-10-17 18:06:56 +0000407 [(set RC:$rd, (OpNode RC:$rt, PF:$shamt))], IIAlu> {
408 let rs = isRotate;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000409}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000410
Akira Hatanaka36393462011-10-17 18:06:56 +0000411// 32-bit shift instructions.
412class shift_rotate_imm32<bits<6> func, bits<5> isRotate, string instr_asm,
413 SDNode OpNode>:
414 shift_rotate_imm<func, isRotate, instr_asm, OpNode, immZExt5, shamt, CPURegs>;
415
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000416class shift_rotate_reg<bits<6> func, bits<5> isRotate, string instr_asm,
417 SDNode OpNode, RegisterClass RC>:
Akira Hatanaka68698cc2011-11-07 18:59:49 +0000418 FR<0x00, func, (outs RC:$rd), (ins CPURegs:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000419 !strconcat(instr_asm, "\t$rd, $rt, $rs"),
Akira Hatanaka68698cc2011-11-07 18:59:49 +0000420 [(set RC:$rd, (OpNode RC:$rt, CPURegs:$rs))], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000421 let shamt = isRotate;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000422}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000423
424// Load Upper Imediate
Akira Hatanakad83d98d2011-11-07 19:10:49 +0000425class LoadUpper<bits<6> op, string instr_asm, RegisterClass RC, Operand Imm>:
426 FI<op, (outs RC:$rt), (ins Imm:$imm16),
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000427 !strconcat(instr_asm, "\t$rt, $imm16"), [], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000428 let rs = 0;
Akira Hatanaka02365942012-04-03 02:51:09 +0000429 let neverHasSideEffects = 1;
Akira Hatanakaa6953492012-04-18 18:52:10 +0000430 let isReMaterializable = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000431}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000432
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000433class FMem<bits<6> op, dag outs, dag ins, string asmstr, list<dag> pattern,
434 InstrItinClass itin>: FFI<op, outs, ins, asmstr, pattern> {
435 bits<21> addr;
436 let Inst{25-21} = addr{20-16};
437 let Inst{15-0} = addr{15-0};
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000438 let DecoderMethod = "DecodeMem";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000439}
440
Eric Christopher3c999a22007-10-26 04:00:13 +0000441// Memory Load/Store
Akira Hatanaka8ddf6532011-09-09 20:45:50 +0000442let canFoldAsLoad = 1 in
Akira Hatanakad55bb382011-10-11 00:11:12 +0000443class LoadM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
444 Operand MemOpnd, bit Pseudo>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000445 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000446 !strconcat(instr_asm, "\t$rt, $addr"),
447 [(set RC:$rt, (OpNode addr:$addr))], IILoad> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000448 let isPseudo = Pseudo;
449}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000450
Akira Hatanakad55bb382011-10-11 00:11:12 +0000451class StoreM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
452 Operand MemOpnd, bit Pseudo>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000453 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000454 !strconcat(instr_asm, "\t$rt, $addr"),
455 [(OpNode RC:$rt, addr:$addr)], IIStore> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000456 let isPseudo = Pseudo;
457}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000458
Akira Hatanakad55bb382011-10-11 00:11:12 +0000459// 32-bit load.
460multiclass LoadM32<bits<6> op, string instr_asm, PatFrag OpNode,
461 bit Pseudo = 0> {
462 def #NAME# : LoadM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000463 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000464 def _P8 : LoadM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000465 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000466 let DecoderNamespace = "Mips64";
467 let isCodeGenOnly = 1;
468 }
Jia Liubb481f82012-02-28 07:46:26 +0000469}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000470
471// 64-bit load.
472multiclass LoadM64<bits<6> op, string instr_asm, PatFrag OpNode,
473 bit Pseudo = 0> {
474 def #NAME# : LoadM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000475 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000476 def _P8 : LoadM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000477 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000478 let DecoderNamespace = "Mips64";
479 let isCodeGenOnly = 1;
480 }
Jia Liubb481f82012-02-28 07:46:26 +0000481}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000482
483// 32-bit store.
484multiclass StoreM32<bits<6> op, string instr_asm, PatFrag OpNode,
485 bit Pseudo = 0> {
486 def #NAME# : StoreM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000487 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000488 def _P8 : StoreM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000489 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000490 let DecoderNamespace = "Mips64";
491 let isCodeGenOnly = 1;
492 }
Akira Hatanakad55bb382011-10-11 00:11:12 +0000493}
494
495// 64-bit store.
496multiclass StoreM64<bits<6> op, string instr_asm, PatFrag OpNode,
497 bit Pseudo = 0> {
498 def #NAME# : StoreM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000499 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000500 def _P8 : StoreM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000501 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000502 let DecoderNamespace = "Mips64";
503 let isCodeGenOnly = 1;
504 }
Akira Hatanakad55bb382011-10-11 00:11:12 +0000505}
506
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000507// Load/Store Left/Right
508let canFoldAsLoad = 1 in
509class LoadLeftRight<bits<6> op, string instr_asm, SDNode OpNode,
510 RegisterClass RC, Operand MemOpnd> :
511 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr, RC:$src),
512 !strconcat(instr_asm, "\t$rt, $addr"),
513 [(set RC:$rt, (OpNode addr:$addr, RC:$src))], IILoad> {
514 string Constraints = "$src = $rt";
515}
516
517class StoreLeftRight<bits<6> op, string instr_asm, SDNode OpNode,
518 RegisterClass RC, Operand MemOpnd>:
519 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr),
520 !strconcat(instr_asm, "\t$rt, $addr"), [(OpNode RC:$rt, addr:$addr)],
521 IIStore>;
522
523// 32-bit load left/right.
524multiclass LoadLeftRightM32<bits<6> op, string instr_asm, SDNode OpNode> {
525 def #NAME# : LoadLeftRight<op, instr_asm, OpNode, CPURegs, mem>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000526 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000527 def _P8 : LoadLeftRight<op, instr_asm, OpNode, CPURegs, mem64>,
528 Requires<[IsN64, HasStandardEncoding]> {
529 let DecoderNamespace = "Mips64";
530 let isCodeGenOnly = 1;
531 }
532}
533
534// 64-bit load left/right.
535multiclass LoadLeftRightM64<bits<6> op, string instr_asm, SDNode OpNode> {
536 def #NAME# : LoadLeftRight<op, instr_asm, OpNode, CPU64Regs, mem>,
537 Requires<[NotN64, HasStandardEncoding]>;
538 def _P8 : LoadLeftRight<op, instr_asm, OpNode, CPU64Regs, mem64>,
539 Requires<[IsN64, HasStandardEncoding]> {
540 let DecoderNamespace = "Mips64";
541 let isCodeGenOnly = 1;
542 }
543}
544
545// 32-bit store left/right.
546multiclass StoreLeftRightM32<bits<6> op, string instr_asm, SDNode OpNode> {
547 def #NAME# : StoreLeftRight<op, instr_asm, OpNode, CPURegs, mem>,
548 Requires<[NotN64, HasStandardEncoding]>;
549 def _P8 : StoreLeftRight<op, instr_asm, OpNode, CPURegs, mem64>,
550 Requires<[IsN64, HasStandardEncoding]> {
551 let DecoderNamespace = "Mips64";
552 let isCodeGenOnly = 1;
553 }
554}
555
556// 64-bit store left/right.
557multiclass StoreLeftRightM64<bits<6> op, string instr_asm, SDNode OpNode> {
558 def #NAME# : StoreLeftRight<op, instr_asm, OpNode, CPU64Regs, mem>,
559 Requires<[NotN64, HasStandardEncoding]>;
560 def _P8 : StoreLeftRight<op, instr_asm, OpNode, CPU64Regs, mem64>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000561 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000562 let DecoderNamespace = "Mips64";
563 let isCodeGenOnly = 1;
564 }
Akira Hatanaka421455f2011-11-23 22:19:28 +0000565}
566
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000567// Conditional Branch
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000568class CBranch<bits<6> op, string instr_asm, PatFrag cond_op, RegisterClass RC>:
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000569 BranchBase<op, (outs), (ins RC:$rs, RC:$rt, brtarget:$imm16),
570 !strconcat(instr_asm, "\t$rs, $rt, $imm16"),
571 [(brcond (i32 (cond_op RC:$rs, RC:$rt)), bb:$imm16)], IIBranch> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000572 let isBranch = 1;
573 let isTerminator = 1;
574 let hasDelaySlot = 1;
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000575 let Defs = [AT];
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000576}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000577
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000578class CBranchZero<bits<6> op, bits<5> _rt, string instr_asm, PatFrag cond_op,
579 RegisterClass RC>:
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000580 BranchBase<op, (outs), (ins RC:$rs, brtarget:$imm16),
581 !strconcat(instr_asm, "\t$rs, $imm16"),
582 [(brcond (i32 (cond_op RC:$rs, 0)), bb:$imm16)], IIBranch> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000583 let rt = _rt;
584 let isBranch = 1;
585 let isTerminator = 1;
586 let hasDelaySlot = 1;
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000587 let Defs = [AT];
Eric Christopher3c999a22007-10-26 04:00:13 +0000588}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000589
Eric Christopher3c999a22007-10-26 04:00:13 +0000590// SetCC
Akira Hatanaka8191f342011-10-11 18:53:46 +0000591class SetCC_R<bits<6> op, bits<6> func, string instr_asm, PatFrag cond_op,
592 RegisterClass RC>:
593 FR<op, func, (outs CPURegs:$rd), (ins RC:$rs, RC:$rt),
594 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
595 [(set CPURegs:$rd, (cond_op RC:$rs, RC:$rt))],
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000596 IIAlu> {
597 let shamt = 0;
598}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000599
Akira Hatanaka8191f342011-10-11 18:53:46 +0000600class SetCC_I<bits<6> op, string instr_asm, PatFrag cond_op, Operand Od,
601 PatLeaf imm_type, RegisterClass RC>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000602 FI<op, (outs CPURegs:$rt), (ins RC:$rs, Od:$imm16),
603 !strconcat(instr_asm, "\t$rt, $rs, $imm16"),
604 [(set CPURegs:$rt, (cond_op RC:$rs, imm_type:$imm16))],
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000605 IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000606
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000607// Jump
608class JumpFJ<bits<6> op, string instr_asm>:
609 FJ<op, (outs), (ins jmptarget:$target),
610 !strconcat(instr_asm, "\t$target"), [(br bb:$target)], IIBranch> {
611 let isBranch=1;
612 let isTerminator=1;
613 let isBarrier=1;
614 let hasDelaySlot = 1;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000615 let Predicates = [RelocStatic, HasStandardEncoding];
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000616 let DecoderMethod = "DecodeJumpTarget";
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000617 let Defs = [AT];
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000618}
619
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000620// Unconditional branch
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000621class UncondBranch<bits<6> op, string instr_asm>:
622 BranchBase<op, (outs), (ins brtarget:$imm16),
623 !strconcat(instr_asm, "\t$imm16"), [(br bb:$imm16)], IIBranch> {
624 let rs = 0;
625 let rt = 0;
626 let isBranch = 1;
627 let isTerminator = 1;
628 let isBarrier = 1;
629 let hasDelaySlot = 1;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000630 let Predicates = [RelocPIC, HasStandardEncoding];
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000631 let Defs = [AT];
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000632}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000633
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000634// Base class for indirect branch and return instruction classes.
635let isTerminator=1, isBarrier=1, hasDelaySlot = 1 in
636class JumpFR<RegisterClass RC, list<dag> pattern>:
637 FR<0, 0x8, (outs), (ins RC:$rs), "jr\t$rs", pattern, IIBranch> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000638 let rt = 0;
639 let rd = 0;
640 let shamt = 0;
641}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000642
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000643// Indirect branch
644class IndirectBranch<RegisterClass RC>: JumpFR<RC, [(brind RC:$rs)]> {
645 let isBranch = 1;
646 let isIndirectBranch = 1;
647}
648
649// Return instruction
650class RetBase<RegisterClass RC>: JumpFR<RC, []> {
651 let isReturn = 1;
652 let isCodeGenOnly = 1;
653 let hasCtrlDep = 1;
654 let hasExtraSrcRegAllocReq = 1;
655}
656
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000657// Jump and Link (Call)
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000658let isCall=1, hasDelaySlot=1, Defs = [RA] in {
Eric Christopher3c999a22007-10-26 04:00:13 +0000659 class JumpLink<bits<6> op, string instr_asm>:
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000660 FJ<op, (outs), (ins calltarget:$target),
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000661 !strconcat(instr_asm, "\t$target"), [(MipsJmpLink imm:$target)],
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000662 IIBranch> {
663 let DecoderMethod = "DecodeJumpTarget";
664 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000665
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000666 class JumpLinkReg<bits<6> op, bits<6> func, string instr_asm,
667 RegisterClass RC>:
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000668 FR<op, func, (outs), (ins RC:$rs),
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000669 !strconcat(instr_asm, "\t$rs"), [(MipsJmpLink RC:$rs)], IIBranch> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000670 let rt = 0;
671 let rd = 31;
672 let shamt = 0;
673 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000674
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000675 class BranchLink<string instr_asm, bits<5> _rt, RegisterClass RC>:
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000676 FI<0x1, (outs), (ins RC:$rs, brtarget:$imm16),
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000677 !strconcat(instr_asm, "\t$rs, $imm16"), [], IIBranch> {
678 let rt = _rt;
679 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000680}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000681
Eric Christopher3c999a22007-10-26 04:00:13 +0000682// Mul, Div
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000683class Mult<bits<6> func, string instr_asm, InstrItinClass itin,
684 RegisterClass RC, list<Register> DefRegs>:
685 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000686 !strconcat(instr_asm, "\t$rs, $rt"), [], itin> {
687 let rd = 0;
688 let shamt = 0;
689 let isCommutable = 1;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000690 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000691 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000692}
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000693
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000694class Mult32<bits<6> func, string instr_asm, InstrItinClass itin>:
695 Mult<func, instr_asm, itin, CPURegs, [HI, LO]>;
696
697class Div<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin,
698 RegisterClass RC, list<Register> DefRegs>:
699 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
700 !strconcat(instr_asm, "\t$$zero, $rs, $rt"),
701 [(op RC:$rs, RC:$rt)], itin> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000702 let rd = 0;
703 let shamt = 0;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000704 let Defs = DefRegs;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000705}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000706
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000707class Div32<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin>:
708 Div<op, func, instr_asm, itin, CPURegs, [HI, LO]>;
709
Eric Christopher3c999a22007-10-26 04:00:13 +0000710// Move from Hi/Lo
Akira Hatanaka89d30662011-10-17 18:24:15 +0000711class MoveFromLOHI<bits<6> func, string instr_asm, RegisterClass RC,
712 list<Register> UseRegs>:
713 FR<0x00, func, (outs RC:$rd), (ins),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000714 !strconcat(instr_asm, "\t$rd"), [], IIHiLo> {
715 let rs = 0;
716 let rt = 0;
717 let shamt = 0;
Akira Hatanaka89d30662011-10-17 18:24:15 +0000718 let Uses = UseRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000719 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000720}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000721
Akira Hatanaka89d30662011-10-17 18:24:15 +0000722class MoveToLOHI<bits<6> func, string instr_asm, RegisterClass RC,
723 list<Register> DefRegs>:
724 FR<0x00, func, (outs), (ins RC:$rs),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000725 !strconcat(instr_asm, "\t$rs"), [], IIHiLo> {
726 let rt = 0;
727 let rd = 0;
728 let shamt = 0;
Akira Hatanaka89d30662011-10-17 18:24:15 +0000729 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000730 let neverHasSideEffects = 1;
Akira Hatanaka36787932011-10-03 19:28:44 +0000731}
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000732
Jack Carter61de70d2012-08-06 23:29:06 +0000733class EffectiveAddress<bits<6> opc, string instr_asm, RegisterClass RC, Operand Mem> :
734 FMem<opc, (outs RC:$rt), (ins Mem:$addr),
735 instr_asm, [(set RC:$rt, addr:$addr)], IIAlu> {
736 let isCodeGenOnly = 1;
737}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000738
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000739// Count Leading Ones/Zeros in Word
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000740class CountLeading0<bits<6> func, string instr_asm, RegisterClass RC>:
741 FR<0x1c, func, (outs RC:$rd), (ins RC:$rs),
742 !strconcat(instr_asm, "\t$rd, $rs"),
743 [(set RC:$rd, (ctlz RC:$rs))], IIAlu>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000744 Requires<[HasBitCount, HasStandardEncoding]> {
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000745 let shamt = 0;
746 let rt = rd;
747}
748
749class CountLeading1<bits<6> func, string instr_asm, RegisterClass RC>:
750 FR<0x1c, func, (outs RC:$rd), (ins RC:$rs),
751 !strconcat(instr_asm, "\t$rd, $rs"),
752 [(set RC:$rd, (ctlz (not RC:$rs)))], IIAlu>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000753 Requires<[HasBitCount, HasStandardEncoding]> {
Bruno Cardoso Lopesc4bb67c2010-11-10 02:13:22 +0000754 let shamt = 0;
755 let rt = rd;
756}
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000757
758// Sign Extend in Register.
Akira Hatanaka5387f2e2012-01-24 21:41:09 +0000759class SignExtInReg<bits<5> sa, string instr_asm, ValueType vt,
760 RegisterClass RC>:
761 FR<0x1f, 0x20, (outs RC:$rd), (ins RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000762 !strconcat(instr_asm, "\t$rd, $rt"),
Akira Hatanaka5387f2e2012-01-24 21:41:09 +0000763 [(set RC:$rd, (sext_inreg RC:$rt, vt))], NoItinerary> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000764 let rs = 0;
765 let shamt = sa;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000766 let Predicates = [HasSEInReg, HasStandardEncoding];
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000767}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000768
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +0000769// Subword Swap
770class SubwordSwap<bits<6> func, bits<5> sa, string instr_asm, RegisterClass RC>:
771 FR<0x1f, func, (outs RC:$rd), (ins RC:$rt),
772 !strconcat(instr_asm, "\t$rd, $rt"), [], NoItinerary> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000773 let rs = 0;
774 let shamt = sa;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000775 let Predicates = [HasSwap, HasStandardEncoding];
Akira Hatanaka02365942012-04-03 02:51:09 +0000776 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000777}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000778
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000779// Read Hardware
Akira Hatanaka08a7d922011-12-07 23:31:26 +0000780class ReadHardware<RegisterClass CPURegClass, RegisterClass HWRegClass>
781 : FR<0x1f, 0x3b, (outs CPURegClass:$rt), (ins HWRegClass:$rd),
782 "rdhwr\t$rt, $rd", [], IIAlu> {
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000783 let rs = 0;
784 let shamt = 0;
785}
786
Akira Hatanaka667645f2011-08-17 22:59:46 +0000787// Ext and Ins
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000788class ExtBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
Jia Liubb481f82012-02-28 07:46:26 +0000789 FR<0x1f, _funct, (outs RC:$rt), (ins RC:$rs, uimm16:$pos, size_ext:$sz),
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000790 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
791 [(set RC:$rt, (MipsExt RC:$rs, imm:$pos, imm:$sz))], NoItinerary> {
Akira Hatanaka667645f2011-08-17 22:59:46 +0000792 bits<5> pos;
Bruno Cardoso Lopes44d12eb2011-08-18 16:30:49 +0000793 bits<5> sz;
794 let rd = sz;
Akira Hatanaka667645f2011-08-17 22:59:46 +0000795 let shamt = pos;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000796 let Predicates = [HasMips32r2, HasStandardEncoding];
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000797}
798
799class InsBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
800 FR<0x1f, _funct, (outs RC:$rt),
801 (ins RC:$rs, uimm16:$pos, size_ins:$sz, RC:$src),
802 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
803 [(set RC:$rt, (MipsIns RC:$rs, imm:$pos, imm:$sz, RC:$src))],
804 NoItinerary> {
805 bits<5> pos;
806 bits<5> sz;
807 let rd = sz;
808 let shamt = pos;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000809 let Predicates = [HasMips32r2, HasStandardEncoding];
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000810 let Constraints = "$src = $rt";
Akira Hatanaka667645f2011-08-17 22:59:46 +0000811}
812
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000813// Atomic instructions with 2 source operands (ATOMIC_SWAP & ATOMIC_LOAD_*).
Akira Hatanaka59068062011-11-11 04:14:30 +0000814class Atomic2Ops<PatFrag Op, string Opstr, RegisterClass DRC,
815 RegisterClass PRC> :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000816 PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$incr),
817 !strconcat("atomic_", Opstr, "\t$dst, $ptr, $incr"),
818 [(set DRC:$dst, (Op PRC:$ptr, DRC:$incr))]>;
Akira Hatanaka59068062011-11-11 04:14:30 +0000819
820multiclass Atomic2Ops32<PatFrag Op, string Opstr> {
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000821 def #NAME# : Atomic2Ops<Op, Opstr, CPURegs, CPURegs>,
822 Requires<[NotN64, HasStandardEncoding]>;
823 def _P8 : Atomic2Ops<Op, Opstr, CPURegs, CPU64Regs>,
824 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000825 let DecoderNamespace = "Mips64";
826 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000827}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000828
829// Atomic Compare & Swap.
Akira Hatanaka59068062011-11-11 04:14:30 +0000830class AtomicCmpSwap<PatFrag Op, string Width, RegisterClass DRC,
831 RegisterClass PRC> :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000832 PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$cmp, DRC:$swap),
833 !strconcat("atomic_cmp_swap_", Width, "\t$dst, $ptr, $cmp, $swap"),
834 [(set DRC:$dst, (Op PRC:$ptr, DRC:$cmp, DRC:$swap))]>;
Akira Hatanaka59068062011-11-11 04:14:30 +0000835
836multiclass AtomicCmpSwap32<PatFrag Op, string Width> {
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000837 def #NAME# : AtomicCmpSwap<Op, Width, CPURegs, CPURegs>,
838 Requires<[NotN64, HasStandardEncoding]>;
839 def _P8 : AtomicCmpSwap<Op, Width, CPURegs, CPU64Regs>,
840 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000841 let DecoderNamespace = "Mips64";
842 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000843}
844
845class LLBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
846 FMem<Opc, (outs RC:$rt), (ins Mem:$addr),
847 !strconcat(opstring, "\t$rt, $addr"), [], IILoad> {
848 let mayLoad = 1;
849}
850
851class SCBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
852 FMem<Opc, (outs RC:$dst), (ins RC:$rt, Mem:$addr),
853 !strconcat(opstring, "\t$rt, $addr"), [], IIStore> {
854 let mayStore = 1;
855 let Constraints = "$rt = $dst";
856}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000857
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000858//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000859// Pseudo instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000860//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000861
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000862// Return RA.
863let isReturn=1, isTerminator=1, hasDelaySlot=1, isBarrier=1, hasCtrlDep=1 in
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000864def RetRA : PseudoSE<(outs), (ins), "", [(MipsRet)]>;
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000865
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000866let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
867def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins i32imm:$amt),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000868 "!ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000869 [(callseq_start timm:$amt)]>;
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000870def ADJCALLSTACKUP : MipsPseudo<(outs), (ins i32imm:$amt1, i32imm:$amt2),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000871 "!ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000872 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000873}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000874
Eric Christopher3c999a22007-10-26 04:00:13 +0000875// When handling PIC code the assembler needs .cpload and .cprestore
876// directives. If the real instructions corresponding these directives
877// are used, we have the same behavior, but get also a bunch of warnings
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000878// from the assembler.
Akira Hatanaka02365942012-04-03 02:51:09 +0000879let neverHasSideEffects = 1 in
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000880def CPRESTORE : PseudoSE<(outs), (ins i32imm:$loc, CPURegs:$gp),
881 ".cprestore\t$loc", []>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000882
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000883let usesCustomInserter = 1 in {
Akira Hatanaka59068062011-11-11 04:14:30 +0000884 defm ATOMIC_LOAD_ADD_I8 : Atomic2Ops32<atomic_load_add_8, "load_add_8">;
885 defm ATOMIC_LOAD_ADD_I16 : Atomic2Ops32<atomic_load_add_16, "load_add_16">;
886 defm ATOMIC_LOAD_ADD_I32 : Atomic2Ops32<atomic_load_add_32, "load_add_32">;
887 defm ATOMIC_LOAD_SUB_I8 : Atomic2Ops32<atomic_load_sub_8, "load_sub_8">;
888 defm ATOMIC_LOAD_SUB_I16 : Atomic2Ops32<atomic_load_sub_16, "load_sub_16">;
889 defm ATOMIC_LOAD_SUB_I32 : Atomic2Ops32<atomic_load_sub_32, "load_sub_32">;
890 defm ATOMIC_LOAD_AND_I8 : Atomic2Ops32<atomic_load_and_8, "load_and_8">;
891 defm ATOMIC_LOAD_AND_I16 : Atomic2Ops32<atomic_load_and_16, "load_and_16">;
892 defm ATOMIC_LOAD_AND_I32 : Atomic2Ops32<atomic_load_and_32, "load_and_32">;
893 defm ATOMIC_LOAD_OR_I8 : Atomic2Ops32<atomic_load_or_8, "load_or_8">;
894 defm ATOMIC_LOAD_OR_I16 : Atomic2Ops32<atomic_load_or_16, "load_or_16">;
895 defm ATOMIC_LOAD_OR_I32 : Atomic2Ops32<atomic_load_or_32, "load_or_32">;
896 defm ATOMIC_LOAD_XOR_I8 : Atomic2Ops32<atomic_load_xor_8, "load_xor_8">;
897 defm ATOMIC_LOAD_XOR_I16 : Atomic2Ops32<atomic_load_xor_16, "load_xor_16">;
898 defm ATOMIC_LOAD_XOR_I32 : Atomic2Ops32<atomic_load_xor_32, "load_xor_32">;
899 defm ATOMIC_LOAD_NAND_I8 : Atomic2Ops32<atomic_load_nand_8, "load_nand_8">;
900 defm ATOMIC_LOAD_NAND_I16 : Atomic2Ops32<atomic_load_nand_16, "load_nand_16">;
901 defm ATOMIC_LOAD_NAND_I32 : Atomic2Ops32<atomic_load_nand_32, "load_nand_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000902
Akira Hatanaka59068062011-11-11 04:14:30 +0000903 defm ATOMIC_SWAP_I8 : Atomic2Ops32<atomic_swap_8, "swap_8">;
904 defm ATOMIC_SWAP_I16 : Atomic2Ops32<atomic_swap_16, "swap_16">;
905 defm ATOMIC_SWAP_I32 : Atomic2Ops32<atomic_swap_32, "swap_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000906
Akira Hatanaka59068062011-11-11 04:14:30 +0000907 defm ATOMIC_CMP_SWAP_I8 : AtomicCmpSwap32<atomic_cmp_swap_8, "8">;
908 defm ATOMIC_CMP_SWAP_I16 : AtomicCmpSwap32<atomic_cmp_swap_16, "16">;
909 defm ATOMIC_CMP_SWAP_I32 : AtomicCmpSwap32<atomic_cmp_swap_32, "32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000910}
911
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000912//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000913// Instruction definition
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000914//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000915
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000916//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000917// MipsI Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000918//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000919
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000920/// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000921def ADDiu : ArithLogicI<0x09, "addiu", add, simm16, immSExt16, CPURegs>;
922def ADDi : ArithOverflowI<0x08, "addi", add, simm16, immSExt16, CPURegs>;
Akira Hatanaka8191f342011-10-11 18:53:46 +0000923def SLTi : SetCC_I<0x0a, "slti", setlt, simm16, immSExt16, CPURegs>;
924def SLTiu : SetCC_I<0x0b, "sltiu", setult, simm16, immSExt16, CPURegs>;
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000925def ANDi : ArithLogicI<0x0c, "andi", and, uimm16, immZExt16, CPURegs>;
926def ORi : ArithLogicI<0x0d, "ori", or, uimm16, immZExt16, CPURegs>;
927def XORi : ArithLogicI<0x0e, "xori", xor, uimm16, immZExt16, CPURegs>;
Akira Hatanakad83d98d2011-11-07 19:10:49 +0000928def LUi : LoadUpper<0x0f, "lui", CPURegs, uimm16>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000929
930/// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000931def ADDu : ArithLogicR<0x00, 0x21, "addu", add, IIAlu, CPURegs, 1>;
932def SUBu : ArithLogicR<0x00, 0x23, "subu", sub, IIAlu, CPURegs>;
Akira Hatanaka80eb9942011-10-11 23:43:48 +0000933def ADD : ArithOverflowR<0x00, 0x20, "add", IIAlu, CPURegs, 1>;
934def SUB : ArithOverflowR<0x00, 0x22, "sub", IIAlu, CPURegs>;
Akira Hatanaka8191f342011-10-11 18:53:46 +0000935def SLT : SetCC_R<0x00, 0x2a, "slt", setlt, CPURegs>;
936def SLTu : SetCC_R<0x00, 0x2b, "sltu", setult, CPURegs>;
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000937def AND : ArithLogicR<0x00, 0x24, "and", and, IIAlu, CPURegs, 1>;
938def OR : ArithLogicR<0x00, 0x25, "or", or, IIAlu, CPURegs, 1>;
939def XOR : ArithLogicR<0x00, 0x26, "xor", xor, IIAlu, CPURegs, 1>;
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000940def NOR : LogicNOR<0x00, 0x27, "nor", CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000941
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000942/// Shift Instructions
Akira Hatanaka36393462011-10-17 18:06:56 +0000943def SLL : shift_rotate_imm32<0x00, 0x00, "sll", shl>;
944def SRL : shift_rotate_imm32<0x02, 0x00, "srl", srl>;
945def SRA : shift_rotate_imm32<0x03, 0x00, "sra", sra>;
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000946def SLLV : shift_rotate_reg<0x04, 0x00, "sllv", shl, CPURegs>;
947def SRLV : shift_rotate_reg<0x06, 0x00, "srlv", srl, CPURegs>;
948def SRAV : shift_rotate_reg<0x07, 0x00, "srav", sra, CPURegs>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000949
950// Rotate Instructions
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000951let Predicates = [HasMips32r2, HasStandardEncoding] in {
Akira Hatanaka36393462011-10-17 18:06:56 +0000952 def ROTR : shift_rotate_imm32<0x02, 0x01, "rotr", rotr>;
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000953 def ROTRV : shift_rotate_reg<0x06, 0x01, "rotrv", rotr, CPURegs>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000954}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000955
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000956/// Load and Store Instructions
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000957/// aligned
Akira Hatanakad55bb382011-10-11 00:11:12 +0000958defm LB : LoadM32<0x20, "lb", sextloadi8>;
959defm LBu : LoadM32<0x24, "lbu", zextloadi8>;
960defm LH : LoadM32<0x21, "lh", sextloadi16_a>;
961defm LHu : LoadM32<0x25, "lhu", zextloadi16_a>;
962defm LW : LoadM32<0x23, "lw", load_a>;
963defm SB : StoreM32<0x28, "sb", truncstorei8>;
964defm SH : StoreM32<0x29, "sh", truncstorei16_a>;
965defm SW : StoreM32<0x2b, "sw", store_a>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000966
967/// unaligned
Akira Hatanakad55bb382011-10-11 00:11:12 +0000968defm ULH : LoadM32<0x21, "ulh", sextloadi16_u, 1>;
969defm ULHu : LoadM32<0x25, "ulhu", zextloadi16_u, 1>;
970defm ULW : LoadM32<0x23, "ulw", load_u, 1>;
971defm USH : StoreM32<0x29, "ush", truncstorei16_u, 1>;
972defm USW : StoreM32<0x2b, "usw", store_u, 1>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000973
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000974/// load/store left/right
975defm LWL : LoadLeftRightM32<0x22, "lwl", MipsLWL>;
976defm LWR : LoadLeftRightM32<0x26, "lwr", MipsLWR>;
977defm SWL : StoreLeftRightM32<0x2a, "swl", MipsSWL>;
978defm SWR : StoreLeftRightM32<0x2e, "swr", MipsSWR>;
Akira Hatanaka421455f2011-11-23 22:19:28 +0000979
Akira Hatanakadb548262011-07-19 23:30:50 +0000980let hasSideEffects = 1 in
Akira Hatanakac4388d42012-07-31 18:55:01 +0000981def SYNC : InstSE<(outs), (ins i32imm:$stype), "sync $stype",
982 [(MipsSync imm:$stype)], NoItinerary, FrmOther>
Akira Hatanakadb548262011-07-19 23:30:50 +0000983{
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000984 bits<5> stype;
985 let Opcode = 0;
Akira Hatanakadb548262011-07-19 23:30:50 +0000986 let Inst{25-11} = 0;
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000987 let Inst{10-6} = stype;
Akira Hatanakadb548262011-07-19 23:30:50 +0000988 let Inst{5-0} = 15;
989}
990
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000991/// Load-linked, Store-conditional
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000992def LL : LLBase<0x30, "ll", CPURegs, mem>,
993 Requires<[NotN64, HasStandardEncoding]>;
994def LL_P8 : LLBase<0x30, "ll", CPURegs, mem64>,
995 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000996 let DecoderNamespace = "Mips64";
997}
998
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000999def SC : SCBase<0x38, "sc", CPURegs, mem>,
1000 Requires<[NotN64, HasStandardEncoding]>;
1001def SC_P8 : SCBase<0x38, "sc", CPURegs, mem64>,
1002 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +00001003 let DecoderNamespace = "Mips64";
1004}
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001005
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001006/// Jump and Branch Instructions
Akira Hatanaka6e55ff52011-12-12 22:39:35 +00001007def J : JumpFJ<0x02, "j">;
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00001008def JR : IndirectBranch<CPURegs>;
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +00001009def B : UncondBranch<0x04, "b">;
Akira Hatanaka3e3427a2011-10-11 18:49:17 +00001010def BEQ : CBranch<0x04, "beq", seteq, CPURegs>;
1011def BNE : CBranch<0x05, "bne", setne, CPURegs>;
1012def BGEZ : CBranchZero<0x01, 1, "bgez", setge, CPURegs>;
1013def BGTZ : CBranchZero<0x07, 0, "bgtz", setgt, CPURegs>;
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +00001014def BLEZ : CBranchZero<0x06, 0, "blez", setle, CPURegs>;
Akira Hatanaka3e3427a2011-10-11 18:49:17 +00001015def BLTZ : CBranchZero<0x01, 0, "bltz", setlt, CPURegs>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001016
Akira Hatanaka60287962012-07-21 03:30:44 +00001017let rt = 0, rs = 0, isBranch = 1, isTerminator = 1, isBarrier = 1,
1018 hasDelaySlot = 1, Defs = [RA] in
1019def BAL_BR: FI<0x1, (outs), (ins brtarget:$imm16), "bal\t$imm16", [], IIBranch>;
1020
Akira Hatanakab2930b92012-03-01 22:27:29 +00001021def JAL : JumpLink<0x03, "jal">;
1022def JALR : JumpLinkReg<0x00, 0x09, "jalr", CPURegs>;
1023def BGEZAL : BranchLink<"bgezal", 0x11, CPURegs>;
1024def BLTZAL : BranchLink<"bltzal", 0x10, CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001025
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00001026def RET : RetBase<CPURegs>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001027
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +00001028/// Multiply and Divide Instructions.
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +00001029def MULT : Mult32<0x18, "mult", IIImul>;
1030def MULTu : Mult32<0x19, "multu", IIImul>;
1031def SDIV : Div32<MipsDivRem, 0x1a, "div", IIIdiv>;
1032def UDIV : Div32<MipsDivRemU, 0x1b, "divu", IIIdiv>;
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +00001033
Akira Hatanaka89d30662011-10-17 18:24:15 +00001034def MTHI : MoveToLOHI<0x11, "mthi", CPURegs, [HI]>;
1035def MTLO : MoveToLOHI<0x13, "mtlo", CPURegs, [LO]>;
1036def MFHI : MoveFromLOHI<0x10, "mfhi", CPURegs, [HI]>;
1037def MFLO : MoveFromLOHI<0x12, "mflo", CPURegs, [LO]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001038
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001039/// Sign Ext In Register Instructions.
Akira Hatanaka5387f2e2012-01-24 21:41:09 +00001040def SEB : SignExtInReg<0x10, "seb", i8, CPURegs>;
1041def SEH : SignExtInReg<0x18, "seh", i16, CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001042
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +00001043/// Count Leading
Akira Hatanakabdfd98a2011-10-17 18:26:37 +00001044def CLZ : CountLeading0<0x20, "clz", CPURegs>;
1045def CLO : CountLeading1<0x21, "clo", CPURegs>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001046
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001047/// Word Swap Bytes Within Halfwords
1048def WSBH : SubwordSwap<0x20, 0x2, "wsbh", CPURegs>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001049
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001050/// No operation
1051let addr=0 in
1052 def NOP : FJ<0, (outs), (ins), "nop", [], IIAlu>;
1053
Eric Christopher3c999a22007-10-26 04:00:13 +00001054// FrameIndexes are legalized when they are operands from load/store
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +00001055// instructions. The same not happens for stack address copies, so an
1056// add op with mem ComplexPattern is used and the stack address copy
1057// can be matched. It's similar to Sparc LEA_ADDRi
Jack Carter61de70d2012-08-06 23:29:06 +00001058def LEA_ADDiu : EffectiveAddress<0x09,"addiu\t$rt, $addr", CPURegs, mem_ea>;
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +00001059
Akira Hatanaka21afc632011-06-21 00:40:49 +00001060// DynAlloc node points to dynamically allocated stack space.
1061// $sp is added to the list of implicitly used registers to prevent dead code
1062// elimination from removing instructions that modify $sp.
1063let Uses = [SP] in
Jack Carter61de70d2012-08-06 23:29:06 +00001064def DynAlloc : EffectiveAddress<0x09,"addiu\t$rt, $addr", CPURegs, mem_ea>;
Akira Hatanaka21afc632011-06-21 00:40:49 +00001065
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +00001066// MADD*/MSUB*
Akira Hatanaka01765eb2011-05-12 17:42:08 +00001067def MADD : MArithR<0, "madd", MipsMAdd, 1>;
1068def MADDU : MArithR<1, "maddu", MipsMAddu, 1>;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +00001069def MSUB : MArithR<4, "msub", MipsMSub>;
1070def MSUBU : MArithR<5, "msubu", MipsMSubu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001071
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001072// MUL is a assembly macro in the current used ISAs. In recent ISA's
1073// it is a real instruction.
Akira Hatanakac2f3ac92011-10-11 23:05:46 +00001074def MUL : ArithLogicR<0x1c, 0x02, "mul", mul, IIImul, CPURegs, 1>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001075 Requires<[HasMips32, HasStandardEncoding]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001076
Akira Hatanaka08a7d922011-12-07 23:31:26 +00001077def RDHWR : ReadHardware<CPURegs, HWRegs>;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001078
Akira Hatanakacee46ab2011-12-05 21:14:28 +00001079def EXT : ExtBase<0, "ext", CPURegs>;
1080def INS : InsBase<4, "ins", CPURegs>;
Akira Hatanakabb15e112011-08-17 02:05:42 +00001081
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001082//===----------------------------------------------------------------------===//
Jack Carter04376eb2012-09-07 01:42:38 +00001083// Instruction aliases
1084//===----------------------------------------------------------------------===//
1085def : InstAlias<"move $dst,$src", (ADD CPURegs:$dst,CPURegs:$src,ZERO)>;
1086def : InstAlias<"bal $offset", (BGEZAL RA,brtarget:$offset)>;
1087def : InstAlias<"addu $rs,$rt,$imm",
1088 (ADDiu CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1089def : InstAlias<"add $rs,$rt,$imm",
1090 (ADDi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1091def : InstAlias<"and $rs,$rt,$imm",
1092 (ANDi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1093def : InstAlias<"j $rs", (JR CPURegs:$rs)>;
1094def : InstAlias<"not $rt,$rs", (NOR CPURegs:$rt,CPURegs:$rs,ZERO)>;
1095def : InstAlias<"neg $rt,$rs", (SUB CPURegs:$rt,ZERO,CPURegs:$rs)>;
1096def : InstAlias<"negu $rt,$rs", (SUBu CPURegs:$rt,ZERO,CPURegs:$rs)>;
1097def : InstAlias<"slt $rs,$rt,$imm",
1098 (SLTi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1099def : InstAlias<"xor $rs,$rt,$imm",
1100 (XORi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1101
1102//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001103// Arbitrary patterns that map to one or more instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001104//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001105
1106// Small immediates
Akira Hatanaka14180452012-06-14 21:03:23 +00001107def : MipsPat<(i32 immSExt16:$in),
1108 (ADDiu ZERO, imm:$in)>;
1109def : MipsPat<(i32 immZExt16:$in),
1110 (ORi ZERO, imm:$in)>;
1111def : MipsPat<(i32 immLow16Zero:$in),
1112 (LUi (HI16 imm:$in))>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001113
1114// Arbitrary immediates
Akira Hatanaka14180452012-06-14 21:03:23 +00001115def : MipsPat<(i32 imm:$imm),
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001116 (ORi (LUi (HI16 imm:$imm)), (LO16 imm:$imm))>;
1117
Akira Hatanaka14180452012-06-14 21:03:23 +00001118// Carry MipsPatterns
1119def : MipsPat<(subc CPURegs:$lhs, CPURegs:$rhs),
1120 (SUBu CPURegs:$lhs, CPURegs:$rhs)>;
1121def : MipsPat<(addc CPURegs:$lhs, CPURegs:$rhs),
1122 (ADDu CPURegs:$lhs, CPURegs:$rhs)>;
1123def : MipsPat<(addc CPURegs:$src, immSExt16:$imm),
1124 (ADDiu CPURegs:$src, imm:$imm)>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001125
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001126// Call
Akira Hatanaka14180452012-06-14 21:03:23 +00001127def : MipsPat<(MipsJmpLink (i32 tglobaladdr:$dst)),
1128 (JAL tglobaladdr:$dst)>;
1129def : MipsPat<(MipsJmpLink (i32 texternalsym:$dst)),
1130 (JAL texternalsym:$dst)>;
1131//def : MipsPat<(MipsJmpLink CPURegs:$dst),
1132// (JALR CPURegs:$dst)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001133
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001134// hi/lo relocs
Akira Hatanaka14180452012-06-14 21:03:23 +00001135def : MipsPat<(MipsHi tglobaladdr:$in), (LUi tglobaladdr:$in)>;
1136def : MipsPat<(MipsHi tblockaddress:$in), (LUi tblockaddress:$in)>;
1137def : MipsPat<(MipsHi tjumptable:$in), (LUi tjumptable:$in)>;
1138def : MipsPat<(MipsHi tconstpool:$in), (LUi tconstpool:$in)>;
1139def : MipsPat<(MipsHi tglobaltlsaddr:$in), (LUi tglobaltlsaddr:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001140
Akira Hatanaka14180452012-06-14 21:03:23 +00001141def : MipsPat<(MipsLo tglobaladdr:$in), (ADDiu ZERO, tglobaladdr:$in)>;
1142def : MipsPat<(MipsLo tblockaddress:$in), (ADDiu ZERO, tblockaddress:$in)>;
1143def : MipsPat<(MipsLo tjumptable:$in), (ADDiu ZERO, tjumptable:$in)>;
1144def : MipsPat<(MipsLo tconstpool:$in), (ADDiu ZERO, tconstpool:$in)>;
1145def : MipsPat<(MipsLo tglobaltlsaddr:$in), (ADDiu ZERO, tglobaltlsaddr:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001146
Akira Hatanaka14180452012-06-14 21:03:23 +00001147def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaladdr:$lo)),
1148 (ADDiu CPURegs:$hi, tglobaladdr:$lo)>;
1149def : MipsPat<(add CPURegs:$hi, (MipsLo tblockaddress:$lo)),
1150 (ADDiu CPURegs:$hi, tblockaddress:$lo)>;
1151def : MipsPat<(add CPURegs:$hi, (MipsLo tjumptable:$lo)),
1152 (ADDiu CPURegs:$hi, tjumptable:$lo)>;
1153def : MipsPat<(add CPURegs:$hi, (MipsLo tconstpool:$lo)),
1154 (ADDiu CPURegs:$hi, tconstpool:$lo)>;
1155def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaltlsaddr:$lo)),
1156 (ADDiu CPURegs:$hi, tglobaltlsaddr:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001157
1158// gp_rel relocs
Akira Hatanaka14180452012-06-14 21:03:23 +00001159def : MipsPat<(add CPURegs:$gp, (MipsGPRel tglobaladdr:$in)),
1160 (ADDiu CPURegs:$gp, tglobaladdr:$in)>;
1161def : MipsPat<(add CPURegs:$gp, (MipsGPRel tconstpool:$in)),
1162 (ADDiu CPURegs:$gp, tconstpool:$in)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001163
Akira Hatanaka342837d2011-05-28 01:07:07 +00001164// wrapper_pic
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001165class WrapperPat<SDNode node, Instruction ADDiuOp, RegisterClass RC>:
Akira Hatanaka14180452012-06-14 21:03:23 +00001166 MipsPat<(MipsWrapper RC:$gp, node:$in),
1167 (ADDiuOp RC:$gp, node:$in)>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001168
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001169def : WrapperPat<tglobaladdr, ADDiu, CPURegs>;
1170def : WrapperPat<tconstpool, ADDiu, CPURegs>;
1171def : WrapperPat<texternalsym, ADDiu, CPURegs>;
1172def : WrapperPat<tblockaddress, ADDiu, CPURegs>;
1173def : WrapperPat<tjumptable, ADDiu, CPURegs>;
1174def : WrapperPat<tglobaltlsaddr, ADDiu, CPURegs>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001175
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001176// Mips does not have "not", so we expand our way
Akira Hatanaka14180452012-06-14 21:03:23 +00001177def : MipsPat<(not CPURegs:$in),
1178 (NOR CPURegs:$in, ZERO)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001179
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001180// extended loads
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001181let Predicates = [NotN64, HasStandardEncoding] in {
Akira Hatanaka14180452012-06-14 21:03:23 +00001182 def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu addr:$src)>;
1183 def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu addr:$src)>;
1184 def : MipsPat<(i32 (extloadi16_a addr:$src)), (LHu addr:$src)>;
1185 def : MipsPat<(i32 (extloadi16_u addr:$src)), (ULHu addr:$src)>;
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001186}
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001187let Predicates = [IsN64, HasStandardEncoding] in {
Akira Hatanaka14180452012-06-14 21:03:23 +00001188 def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu_P8 addr:$src)>;
1189 def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu_P8 addr:$src)>;
1190 def : MipsPat<(i32 (extloadi16_a addr:$src)), (LHu_P8 addr:$src)>;
1191 def : MipsPat<(i32 (extloadi16_u addr:$src)), (ULHu_P8 addr:$src)>;
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001192}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001193
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001194// peepholes
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001195let Predicates = [NotN64, HasStandardEncoding] in {
Akira Hatanaka14180452012-06-14 21:03:23 +00001196 def : MipsPat<(store_a (i32 0), addr:$dst), (SW ZERO, addr:$dst)>;
1197 def : MipsPat<(store_u (i32 0), addr:$dst), (USW ZERO, addr:$dst)>;
Akira Hatanakac7541c42011-12-21 00:31:10 +00001198}
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001199let Predicates = [IsN64, HasStandardEncoding] in {
Akira Hatanaka14180452012-06-14 21:03:23 +00001200 def : MipsPat<(store_a (i32 0), addr:$dst), (SW_P8 ZERO, addr:$dst)>;
1201 def : MipsPat<(store_u (i32 0), addr:$dst), (USW_P8 ZERO, addr:$dst)>;
Akira Hatanakac7541c42011-12-21 00:31:10 +00001202}
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001203
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001204// brcond patterns
Akira Hatanaka06f82312011-10-11 19:09:09 +00001205multiclass BrcondPats<RegisterClass RC, Instruction BEQOp, Instruction BNEOp,
1206 Instruction SLTOp, Instruction SLTuOp, Instruction SLTiOp,
1207 Instruction SLTiuOp, Register ZEROReg> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001208def : MipsPat<(brcond (i32 (setne RC:$lhs, 0)), bb:$dst),
1209 (BNEOp RC:$lhs, ZEROReg, bb:$dst)>;
1210def : MipsPat<(brcond (i32 (seteq RC:$lhs, 0)), bb:$dst),
1211 (BEQOp RC:$lhs, ZEROReg, bb:$dst)>;
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +00001212
Akira Hatanaka14180452012-06-14 21:03:23 +00001213def : MipsPat<(brcond (i32 (setge RC:$lhs, RC:$rhs)), bb:$dst),
1214 (BEQ (SLTOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1215def : MipsPat<(brcond (i32 (setuge RC:$lhs, RC:$rhs)), bb:$dst),
1216 (BEQ (SLTuOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1217def : MipsPat<(brcond (i32 (setge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1218 (BEQ (SLTiOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
1219def : MipsPat<(brcond (i32 (setuge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1220 (BEQ (SLTiuOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001221
Akira Hatanaka14180452012-06-14 21:03:23 +00001222def : MipsPat<(brcond (i32 (setle RC:$lhs, RC:$rhs)), bb:$dst),
1223 (BEQ (SLTOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
1224def : MipsPat<(brcond (i32 (setule RC:$lhs, RC:$rhs)), bb:$dst),
1225 (BEQ (SLTuOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001226
Akira Hatanaka14180452012-06-14 21:03:23 +00001227def : MipsPat<(brcond RC:$cond, bb:$dst),
1228 (BNEOp RC:$cond, ZEROReg, bb:$dst)>;
Akira Hatanaka06f82312011-10-11 19:09:09 +00001229}
1230
1231defm : BrcondPats<CPURegs, BEQ, BNE, SLT, SLTu, SLTi, SLTiu, ZERO>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001232
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001233// setcc patterns
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001234multiclass SeteqPats<RegisterClass RC, Instruction SLTiuOp, Instruction XOROp,
1235 Instruction SLTuOp, Register ZEROReg> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001236 def : MipsPat<(seteq RC:$lhs, RC:$rhs),
1237 (SLTiuOp (XOROp RC:$lhs, RC:$rhs), 1)>;
1238 def : MipsPat<(setne RC:$lhs, RC:$rhs),
1239 (SLTuOp ZEROReg, (XOROp RC:$lhs, RC:$rhs))>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001240}
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001241
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001242multiclass SetlePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001243 def : MipsPat<(setle RC:$lhs, RC:$rhs),
1244 (XORi (SLTOp RC:$rhs, RC:$lhs), 1)>;
1245 def : MipsPat<(setule RC:$lhs, RC:$rhs),
1246 (XORi (SLTuOp RC:$rhs, RC:$lhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001247}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001248
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001249multiclass SetgtPats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001250 def : MipsPat<(setgt RC:$lhs, RC:$rhs),
1251 (SLTOp RC:$rhs, RC:$lhs)>;
1252 def : MipsPat<(setugt RC:$lhs, RC:$rhs),
1253 (SLTuOp RC:$rhs, RC:$lhs)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001254}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001255
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001256multiclass SetgePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001257 def : MipsPat<(setge RC:$lhs, RC:$rhs),
1258 (XORi (SLTOp RC:$lhs, RC:$rhs), 1)>;
1259 def : MipsPat<(setuge RC:$lhs, RC:$rhs),
1260 (XORi (SLTuOp RC:$lhs, RC:$rhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001261}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001262
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001263multiclass SetgeImmPats<RegisterClass RC, Instruction SLTiOp,
1264 Instruction SLTiuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001265 def : MipsPat<(setge RC:$lhs, immSExt16:$rhs),
1266 (XORi (SLTiOp RC:$lhs, immSExt16:$rhs), 1)>;
1267 def : MipsPat<(setuge RC:$lhs, immSExt16:$rhs),
1268 (XORi (SLTiuOp RC:$lhs, immSExt16:$rhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001269}
1270
1271defm : SeteqPats<CPURegs, SLTiu, XOR, SLTu, ZERO>;
1272defm : SetlePats<CPURegs, SLT, SLTu>;
1273defm : SetgtPats<CPURegs, SLT, SLTu>;
1274defm : SetgePats<CPURegs, SLT, SLTu>;
1275defm : SetgeImmPats<CPURegs, SLTi, SLTiu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001276
Akira Hatanaka21afc632011-06-21 00:40:49 +00001277// select MipsDynAlloc
Akira Hatanaka14180452012-06-14 21:03:23 +00001278def : MipsPat<(MipsDynAlloc addr:$f), (DynAlloc addr:$f)>;
Akira Hatanaka21afc632011-06-21 00:40:49 +00001279
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001280// bswap pattern
Akira Hatanaka14180452012-06-14 21:03:23 +00001281def : MipsPat<(bswap CPURegs:$rt), (ROTR (WSBH CPURegs:$rt), 16)>;
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001282
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001283//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001284// Floating Point Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001285//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001286
1287include "MipsInstrFPU.td"
Akira Hatanaka95934842011-09-24 01:34:44 +00001288include "Mips64InstrInfo.td"
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001289include "MipsCondMov.td"
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001290
Akira Hatanakae10d9722012-05-08 19:08:58 +00001291//
1292// Mips16
1293
1294include "Mips16InstrFormats.td"
Akira Hatanaka4a5a8942012-05-24 18:32:33 +00001295include "Mips16InstrInfo.td"